xref: /openbmc/linux/drivers/scsi/hpsa.c (revision bf711ac654539182bf6935cd019d7bac17b7ca95)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
3edd16368SStephen M. Cameron  *    Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4edd16368SStephen M. Cameron  *
5edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
6edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
7edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
8edd16368SStephen M. Cameron  *
9edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
10edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
11edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
13edd16368SStephen M. Cameron  *
14edd16368SStephen M. Cameron  *    You should have received a copy of the GNU General Public License
15edd16368SStephen M. Cameron  *    along with this program; if not, write to the Free Software
16edd16368SStephen M. Cameron  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  *    Questions/Comments/Bugfixes to iss_storagedev@hp.com
19edd16368SStephen M. Cameron  *
20edd16368SStephen M. Cameron  */
21edd16368SStephen M. Cameron 
22edd16368SStephen M. Cameron #include <linux/module.h>
23edd16368SStephen M. Cameron #include <linux/interrupt.h>
24edd16368SStephen M. Cameron #include <linux/types.h>
25edd16368SStephen M. Cameron #include <linux/pci.h>
26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
27edd16368SStephen M. Cameron #include <linux/kernel.h>
28edd16368SStephen M. Cameron #include <linux/slab.h>
29edd16368SStephen M. Cameron #include <linux/delay.h>
30edd16368SStephen M. Cameron #include <linux/fs.h>
31edd16368SStephen M. Cameron #include <linux/timer.h>
32edd16368SStephen M. Cameron #include <linux/init.h>
33edd16368SStephen M. Cameron #include <linux/spinlock.h>
34edd16368SStephen M. Cameron #include <linux/compat.h>
35edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
36edd16368SStephen M. Cameron #include <linux/uaccess.h>
37edd16368SStephen M. Cameron #include <linux/io.h>
38edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
39edd16368SStephen M. Cameron #include <linux/completion.h>
40edd16368SStephen M. Cameron #include <linux/moduleparam.h>
41edd16368SStephen M. Cameron #include <scsi/scsi.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
43edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
44edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
47edd16368SStephen M. Cameron #include <linux/string.h>
48edd16368SStephen M. Cameron #include <linux/bitmap.h>
4960063497SArun Sharma #include <linux/atomic.h>
50edd16368SStephen M. Cameron #include <linux/kthread.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
52283b4a9bSStephen M. Cameron #include <asm/div64.h>
53edd16368SStephen M. Cameron #include "hpsa_cmd.h"
54edd16368SStephen M. Cameron #include "hpsa.h"
55edd16368SStephen M. Cameron 
56edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
57e481cce8SMike Miller #define HPSA_DRIVER_VERSION "3.4.0-1"
58edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
59f79cfec6SStephen M. Cameron #define HPSA "hpsa"
60edd16368SStephen M. Cameron 
61edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */
62edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000
63edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
64edd16368SStephen M. Cameron 
65edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
66edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
67edd16368SStephen M. Cameron 
68edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
69edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
70edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
71edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
72edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
73edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
74edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
75edd16368SStephen M. Cameron 
76edd16368SStephen M. Cameron static int hpsa_allow_any;
77edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
78edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
79edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8002ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8102ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8202ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8302ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
84edd16368SStephen M. Cameron 
85edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
86edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
87edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
88edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
89edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
90edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
92163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
93163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
94f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
959143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
969143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
979143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
989143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
102fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
103fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
104fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
105fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1925},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
10997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
122edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
123edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
124edd16368SStephen M. Cameron 	{0,}
125edd16368SStephen M. Cameron };
126edd16368SStephen M. Cameron 
127edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
128edd16368SStephen M. Cameron 
129edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
130edd16368SStephen M. Cameron  *  product = Marketing Name for the board
131edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
132edd16368SStephen M. Cameron  */
133edd16368SStephen M. Cameron static struct board_type products[] = {
134edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
135edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
136edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
137edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
138edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
139163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
140163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
141fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
142fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
143fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
144fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
145fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
146fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
147fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1481fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1491fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1501fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1511fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1521fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1531fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1541fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
15597b9f53dSMike Miller 	{0x21BD103C, "Smart Array", &SA5_access},
15697b9f53dSMike Miller 	{0x21BE103C, "Smart Array", &SA5_access},
15797b9f53dSMike Miller 	{0x21BF103C, "Smart Array", &SA5_access},
15897b9f53dSMike Miller 	{0x21C0103C, "Smart Array", &SA5_access},
15997b9f53dSMike Miller 	{0x21C1103C, "Smart Array", &SA5_access},
16097b9f53dSMike Miller 	{0x21C2103C, "Smart Array", &SA5_access},
16197b9f53dSMike Miller 	{0x21C3103C, "Smart Array", &SA5_access},
16297b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
16397b9f53dSMike Miller 	{0x21C5103C, "Smart Array", &SA5_access},
16497b9f53dSMike Miller 	{0x21C7103C, "Smart Array", &SA5_access},
16597b9f53dSMike Miller 	{0x21C8103C, "Smart Array", &SA5_access},
16697b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
167edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
168edd16368SStephen M. Cameron };
169edd16368SStephen M. Cameron 
170edd16368SStephen M. Cameron static int number_of_controllers;
171edd16368SStephen M. Cameron 
17210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
17310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
174edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg);
175edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h);
176edd16368SStephen M. Cameron 
177edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
178edd16368SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg);
179edd16368SStephen M. Cameron #endif
180edd16368SStephen M. Cameron 
181edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
182edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c);
183edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
184edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h);
185a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
18601a02ffcSStephen M. Cameron 	void *buff, size_t size, u8 page_code, unsigned char *scsi3addr,
187edd16368SStephen M. Cameron 	int cmd_type);
188edd16368SStephen M. Cameron 
189f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
190a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
191a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
192a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
193667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
194667e23d4SStephen M. Cameron 	int qdepth, int reason);
195edd16368SStephen M. Cameron 
196edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
19775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
198edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
199edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
200edd16368SStephen M. Cameron 
201edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
202edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
203edd16368SStephen M. Cameron 	struct CommandList *c);
204edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
205edd16368SStephen M. Cameron 	struct CommandList *c);
206303932fdSDon Brace /* performant mode helper functions */
207303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
208e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map);
2096f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
210254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2116f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2126f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2131df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2146f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2151df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2166f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2176f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2186f039790SGreg Kroah-Hartman 				     int wait_for_ready);
21975167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
220283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
221fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
222fe5389c8SStephen M. Cameron #define BOARD_READY 1
22376438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h);
22476438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
225c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
226c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
227c349775eSScott Teel 	u8 *scsi3addr);
228edd16368SStephen M. Cameron 
229edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
230edd16368SStephen M. Cameron {
231edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
232edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
233edd16368SStephen M. Cameron }
234edd16368SStephen M. Cameron 
235a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
236a23513e8SStephen M. Cameron {
237a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
238a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
239a23513e8SStephen M. Cameron }
240a23513e8SStephen M. Cameron 
241edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
242edd16368SStephen M. Cameron 	struct CommandList *c)
243edd16368SStephen M. Cameron {
244edd16368SStephen M. Cameron 	if (c->err_info->SenseInfo[2] != UNIT_ATTENTION)
245edd16368SStephen M. Cameron 		return 0;
246edd16368SStephen M. Cameron 
247edd16368SStephen M. Cameron 	switch (c->err_info->SenseInfo[12]) {
248edd16368SStephen M. Cameron 	case STATE_CHANGED:
249f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a state change "
250edd16368SStephen M. Cameron 			"detected, command retried\n", h->ctlr);
251edd16368SStephen M. Cameron 		break;
252edd16368SStephen M. Cameron 	case LUN_FAILED:
253f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: LUN failure "
254edd16368SStephen M. Cameron 			"detected, action required\n", h->ctlr);
255edd16368SStephen M. Cameron 		break;
256edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
257f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: report LUN data "
25831468401SMike Miller 			"changed, action required\n", h->ctlr);
259edd16368SStephen M. Cameron 	/*
2604f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
2614f4eb9f1SScott Teel 	 * target (array) devices.
262edd16368SStephen M. Cameron 	 */
263edd16368SStephen M. Cameron 		break;
264edd16368SStephen M. Cameron 	case POWER_OR_RESET:
265f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a power on "
266edd16368SStephen M. Cameron 			"or device reset detected\n", h->ctlr);
267edd16368SStephen M. Cameron 		break;
268edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
269f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unit attention "
270edd16368SStephen M. Cameron 		    "cleared by another initiator\n", h->ctlr);
271edd16368SStephen M. Cameron 		break;
272edd16368SStephen M. Cameron 	default:
273f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unknown "
274edd16368SStephen M. Cameron 			"unit attention detected\n", h->ctlr);
275edd16368SStephen M. Cameron 		break;
276edd16368SStephen M. Cameron 	}
277edd16368SStephen M. Cameron 	return 1;
278edd16368SStephen M. Cameron }
279edd16368SStephen M. Cameron 
280852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
281852af20aSMatt Bondurant {
282852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
283852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
284852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
285852af20aSMatt Bondurant 		return 0;
286852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
287852af20aSMatt Bondurant 	return 1;
288852af20aSMatt Bondurant }
289852af20aSMatt Bondurant 
290edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
291edd16368SStephen M. Cameron 				 struct device_attribute *attr,
292edd16368SStephen M. Cameron 				 const char *buf, size_t count)
293edd16368SStephen M. Cameron {
294edd16368SStephen M. Cameron 	struct ctlr_info *h;
295edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
296a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
29731468401SMike Miller 	hpsa_scan_start(h->scsi_host);
298edd16368SStephen M. Cameron 	return count;
299edd16368SStephen M. Cameron }
300edd16368SStephen M. Cameron 
301d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
302d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
303d28ce020SStephen M. Cameron {
304d28ce020SStephen M. Cameron 	struct ctlr_info *h;
305d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
306d28ce020SStephen M. Cameron 	unsigned char *fwrev;
307d28ce020SStephen M. Cameron 
308d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
309d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
310d28ce020SStephen M. Cameron 		return 0;
311d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
312d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
313d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
314d28ce020SStephen M. Cameron }
315d28ce020SStephen M. Cameron 
31694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
31794a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
31894a13649SStephen M. Cameron {
31994a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
32094a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
32194a13649SStephen M. Cameron 
32294a13649SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", h->commands_outstanding);
32394a13649SStephen M. Cameron }
32494a13649SStephen M. Cameron 
325745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
326745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
327745a7a25SStephen M. Cameron {
328745a7a25SStephen M. Cameron 	struct ctlr_info *h;
329745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
330745a7a25SStephen M. Cameron 
331745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
332745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
333960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
334745a7a25SStephen M. Cameron 			"performant" : "simple");
335745a7a25SStephen M. Cameron }
336745a7a25SStephen M. Cameron 
33746380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
338941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
339941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
340941b1cdaSStephen M. Cameron 	0x324b103C, /* SmartArray P711m */
341941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
342941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
343941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
344941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
345941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
346941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
347941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
348941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
349941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
350941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
3517af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
352941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
353941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
3545a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
3555a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
3565a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
3575a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
3585a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
3595a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
360941b1cdaSStephen M. Cameron };
361941b1cdaSStephen M. Cameron 
36246380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
36346380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
3647af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
3655a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
3665a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
3675a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
3685a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
3695a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
3705a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
37146380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
37246380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
37346380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
37446380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
37546380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
37646380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
37746380786SStephen M. Cameron 	 */
37846380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
37946380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
38046380786SStephen M. Cameron };
38146380786SStephen M. Cameron 
38246380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id)
383941b1cdaSStephen M. Cameron {
384941b1cdaSStephen M. Cameron 	int i;
385941b1cdaSStephen M. Cameron 
386941b1cdaSStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++)
38746380786SStephen M. Cameron 		if (unresettable_controller[i] == board_id)
388941b1cdaSStephen M. Cameron 			return 0;
389941b1cdaSStephen M. Cameron 	return 1;
390941b1cdaSStephen M. Cameron }
391941b1cdaSStephen M. Cameron 
39246380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
39346380786SStephen M. Cameron {
39446380786SStephen M. Cameron 	int i;
39546380786SStephen M. Cameron 
39646380786SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++)
39746380786SStephen M. Cameron 		if (soft_unresettable_controller[i] == board_id)
39846380786SStephen M. Cameron 			return 0;
39946380786SStephen M. Cameron 	return 1;
40046380786SStephen M. Cameron }
40146380786SStephen M. Cameron 
40246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
40346380786SStephen M. Cameron {
40446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
40546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
40646380786SStephen M. Cameron }
40746380786SStephen M. Cameron 
408941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
409941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
410941b1cdaSStephen M. Cameron {
411941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
412941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
413941b1cdaSStephen M. Cameron 
414941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
41546380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
416941b1cdaSStephen M. Cameron }
417941b1cdaSStephen M. Cameron 
418edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
419edd16368SStephen M. Cameron {
420edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
421edd16368SStephen M. Cameron }
422edd16368SStephen M. Cameron 
423edd16368SStephen M. Cameron static const char *raid_label[] = { "0", "4", "1(1+0)", "5", "5+1", "ADG",
424d82357eaSMike Miller 	"1(ADM)", "UNKNOWN"
425edd16368SStephen M. Cameron };
426edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
427edd16368SStephen M. Cameron 
428edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
429edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
430edd16368SStephen M. Cameron {
431edd16368SStephen M. Cameron 	ssize_t l = 0;
43282a72c0aSStephen M. Cameron 	unsigned char rlevel;
433edd16368SStephen M. Cameron 	struct ctlr_info *h;
434edd16368SStephen M. Cameron 	struct scsi_device *sdev;
435edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
436edd16368SStephen M. Cameron 	unsigned long flags;
437edd16368SStephen M. Cameron 
438edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
439edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
440edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
441edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
442edd16368SStephen M. Cameron 	if (!hdev) {
443edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
444edd16368SStephen M. Cameron 		return -ENODEV;
445edd16368SStephen M. Cameron 	}
446edd16368SStephen M. Cameron 
447edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
448edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
449edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
450edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
451edd16368SStephen M. Cameron 		return l;
452edd16368SStephen M. Cameron 	}
453edd16368SStephen M. Cameron 
454edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
455edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
45682a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
457edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
458edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
459edd16368SStephen M. Cameron 	return l;
460edd16368SStephen M. Cameron }
461edd16368SStephen M. Cameron 
462edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
463edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
464edd16368SStephen M. Cameron {
465edd16368SStephen M. Cameron 	struct ctlr_info *h;
466edd16368SStephen M. Cameron 	struct scsi_device *sdev;
467edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
468edd16368SStephen M. Cameron 	unsigned long flags;
469edd16368SStephen M. Cameron 	unsigned char lunid[8];
470edd16368SStephen M. Cameron 
471edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
472edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
473edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
474edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
475edd16368SStephen M. Cameron 	if (!hdev) {
476edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
477edd16368SStephen M. Cameron 		return -ENODEV;
478edd16368SStephen M. Cameron 	}
479edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
480edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
481edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
482edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
483edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
484edd16368SStephen M. Cameron }
485edd16368SStephen M. Cameron 
486edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
487edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
488edd16368SStephen M. Cameron {
489edd16368SStephen M. Cameron 	struct ctlr_info *h;
490edd16368SStephen M. Cameron 	struct scsi_device *sdev;
491edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
492edd16368SStephen M. Cameron 	unsigned long flags;
493edd16368SStephen M. Cameron 	unsigned char sn[16];
494edd16368SStephen M. Cameron 
495edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
496edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
497edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
498edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
499edd16368SStephen M. Cameron 	if (!hdev) {
500edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
501edd16368SStephen M. Cameron 		return -ENODEV;
502edd16368SStephen M. Cameron 	}
503edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
504edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
505edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
506edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
507edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
508edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
509edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
510edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
511edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
512edd16368SStephen M. Cameron }
513edd16368SStephen M. Cameron 
514c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
515c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
516c1988684SScott Teel {
517c1988684SScott Teel 	struct ctlr_info *h;
518c1988684SScott Teel 	struct scsi_device *sdev;
519c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
520c1988684SScott Teel 	unsigned long flags;
521c1988684SScott Teel 	int offload_enabled;
522c1988684SScott Teel 
523c1988684SScott Teel 	sdev = to_scsi_device(dev);
524c1988684SScott Teel 	h = sdev_to_hba(sdev);
525c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
526c1988684SScott Teel 	hdev = sdev->hostdata;
527c1988684SScott Teel 	if (!hdev) {
528c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
529c1988684SScott Teel 		return -ENODEV;
530c1988684SScott Teel 	}
531c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
532c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
533c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
534c1988684SScott Teel }
535c1988684SScott Teel 
5363f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
5373f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
5383f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
5393f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
540c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
541c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
5423f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
5433f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
5443f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
5453f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
5463f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
5473f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
548941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
549941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
5503f5eac3aSStephen M. Cameron 
5513f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
5523f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
5533f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
5543f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
555c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
5563f5eac3aSStephen M. Cameron 	NULL,
5573f5eac3aSStephen M. Cameron };
5583f5eac3aSStephen M. Cameron 
5593f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
5603f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
5613f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
5623f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
5633f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
564941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
5653f5eac3aSStephen M. Cameron 	NULL,
5663f5eac3aSStephen M. Cameron };
5673f5eac3aSStephen M. Cameron 
5683f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
5693f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
570f79cfec6SStephen M. Cameron 	.name			= HPSA,
571f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
5723f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
5733f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
5743f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
5753f5eac3aSStephen M. Cameron 	.change_queue_depth	= hpsa_change_queue_depth,
5763f5eac3aSStephen M. Cameron 	.this_id		= -1,
5773f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
57875167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
5793f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
5803f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
5813f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
5823f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
5833f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
5843f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
5853f5eac3aSStephen M. Cameron #endif
5863f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
5873f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
588c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
58954b2b50cSMartin K. Petersen 	.no_write_same = 1,
5903f5eac3aSStephen M. Cameron };
5913f5eac3aSStephen M. Cameron 
5923f5eac3aSStephen M. Cameron 
5933f5eac3aSStephen M. Cameron /* Enqueuing and dequeuing functions for cmdlists. */
5943f5eac3aSStephen M. Cameron static inline void addQ(struct list_head *list, struct CommandList *c)
5953f5eac3aSStephen M. Cameron {
5963f5eac3aSStephen M. Cameron 	list_add_tail(&c->list, list);
5973f5eac3aSStephen M. Cameron }
5983f5eac3aSStephen M. Cameron 
599254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
6003f5eac3aSStephen M. Cameron {
6013f5eac3aSStephen M. Cameron 	u32 a;
602254f796bSMatt Gates 	struct reply_pool *rq = &h->reply_queue[q];
603e16a33adSMatt Gates 	unsigned long flags;
6043f5eac3aSStephen M. Cameron 
605e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
606e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
607e1f7de0cSMatt Gates 
6083f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
609254f796bSMatt Gates 		return h->access.command_completed(h, q);
6103f5eac3aSStephen M. Cameron 
611254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
612254f796bSMatt Gates 		a = rq->head[rq->current_entry];
613254f796bSMatt Gates 		rq->current_entry++;
614e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
6153f5eac3aSStephen M. Cameron 		h->commands_outstanding--;
616e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
6173f5eac3aSStephen M. Cameron 	} else {
6183f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
6193f5eac3aSStephen M. Cameron 	}
6203f5eac3aSStephen M. Cameron 	/* Check for wraparound */
621254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
622254f796bSMatt Gates 		rq->current_entry = 0;
623254f796bSMatt Gates 		rq->wraparound ^= 1;
6243f5eac3aSStephen M. Cameron 	}
6253f5eac3aSStephen M. Cameron 	return a;
6263f5eac3aSStephen M. Cameron }
6273f5eac3aSStephen M. Cameron 
628c349775eSScott Teel /*
629c349775eSScott Teel  * There are some special bits in the bus address of the
630c349775eSScott Teel  * command that we have to set for the controller to know
631c349775eSScott Teel  * how to process the command:
632c349775eSScott Teel  *
633c349775eSScott Teel  * Normal performant mode:
634c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
635c349775eSScott Teel  * bits 1-3 = block fetch table entry
636c349775eSScott Teel  * bits 4-6 = command type (== 0)
637c349775eSScott Teel  *
638c349775eSScott Teel  * ioaccel1 mode:
639c349775eSScott Teel  * bit 0 = "performant mode" bit.
640c349775eSScott Teel  * bits 1-3 = block fetch table entry
641c349775eSScott Teel  * bits 4-6 = command type (== 110)
642c349775eSScott Teel  * (command type is needed because ioaccel1 mode
643c349775eSScott Teel  * commands are submitted through the same register as normal
644c349775eSScott Teel  * mode commands, so this is how the controller knows whether
645c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
646c349775eSScott Teel  *
647c349775eSScott Teel  * ioaccel2 mode:
648c349775eSScott Teel  * bit 0 = "performant mode" bit.
649c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
650c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
651c349775eSScott Teel  * a separate special register for submitting commands.
652c349775eSScott Teel  */
653c349775eSScott Teel 
6543f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant
6553f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
6563f5eac3aSStephen M. Cameron  * register number
6573f5eac3aSStephen M. Cameron  */
6583f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c)
6593f5eac3aSStephen M. Cameron {
660254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
6613f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
662eee0f03aSHannes Reinecke 		if (likely(h->msix_vector > 0))
663254f796bSMatt Gates 			c->Header.ReplyQueue =
664804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
665254f796bSMatt Gates 	}
6663f5eac3aSStephen M. Cameron }
6673f5eac3aSStephen M. Cameron 
668c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
669c349775eSScott Teel 						struct CommandList *c)
670c349775eSScott Teel {
671c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
672c349775eSScott Teel 
673c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
674c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
675c349775eSScott Teel 	 */
676c349775eSScott Teel 	cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
677c349775eSScott Teel 	/* Set the bits in the address sent down to include:
678c349775eSScott Teel 	 *  - performant mode bit (bit 0)
679c349775eSScott Teel 	 *  - pull count (bits 1-3)
680c349775eSScott Teel 	 *  - command type (bits 4-6)
681c349775eSScott Teel 	 */
682c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
683c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
684c349775eSScott Teel }
685c349775eSScott Teel 
686c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
687c349775eSScott Teel 						struct CommandList *c)
688c349775eSScott Teel {
689c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
690c349775eSScott Teel 
691c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
692c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
693c349775eSScott Teel 	 */
694c349775eSScott Teel 	cp->reply_queue = smp_processor_id() % h->nreply_queues;
695c349775eSScott Teel 	/* Set the bits in the address sent down to include:
696c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
697c349775eSScott Teel 	 *  - pull count (bits 0-3)
698c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
699c349775eSScott Teel 	 */
700c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
701c349775eSScott Teel }
702c349775eSScott Teel 
703e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
704e85c5974SStephen M. Cameron {
705e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
706e85c5974SStephen M. Cameron }
707e85c5974SStephen M. Cameron 
708e85c5974SStephen M. Cameron /*
709e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
710e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
711e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
712e85c5974SStephen M. Cameron  */
713e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
714e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
715e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
716e85c5974SStephen M. Cameron 		struct CommandList *c)
717e85c5974SStephen M. Cameron {
718e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
719e85c5974SStephen M. Cameron 		return;
720e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
721e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
722e85c5974SStephen M. Cameron }
723e85c5974SStephen M. Cameron 
724e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
725e85c5974SStephen M. Cameron 		struct CommandList *c)
726e85c5974SStephen M. Cameron {
727e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
728e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
729e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
730e85c5974SStephen M. Cameron }
731e85c5974SStephen M. Cameron 
7323f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h,
7333f5eac3aSStephen M. Cameron 	struct CommandList *c)
7343f5eac3aSStephen M. Cameron {
7353f5eac3aSStephen M. Cameron 	unsigned long flags;
7363f5eac3aSStephen M. Cameron 
737c349775eSScott Teel 	switch (c->cmd_type) {
738c349775eSScott Teel 	case CMD_IOACCEL1:
739c349775eSScott Teel 		set_ioaccel1_performant_mode(h, c);
740c349775eSScott Teel 		break;
741c349775eSScott Teel 	case CMD_IOACCEL2:
742c349775eSScott Teel 		set_ioaccel2_performant_mode(h, c);
743c349775eSScott Teel 		break;
744c349775eSScott Teel 	default:
7453f5eac3aSStephen M. Cameron 		set_performant_mode(h, c);
746c349775eSScott Teel 	}
747e85c5974SStephen M. Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
7483f5eac3aSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7493f5eac3aSStephen M. Cameron 	addQ(&h->reqQ, c);
7503f5eac3aSStephen M. Cameron 	h->Qdepth++;
7513f5eac3aSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
752e16a33adSMatt Gates 	start_io(h);
7533f5eac3aSStephen M. Cameron }
7543f5eac3aSStephen M. Cameron 
7553f5eac3aSStephen M. Cameron static inline void removeQ(struct CommandList *c)
7563f5eac3aSStephen M. Cameron {
7573f5eac3aSStephen M. Cameron 	if (WARN_ON(list_empty(&c->list)))
7583f5eac3aSStephen M. Cameron 		return;
7593f5eac3aSStephen M. Cameron 	list_del_init(&c->list);
7603f5eac3aSStephen M. Cameron }
7613f5eac3aSStephen M. Cameron 
7623f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
7633f5eac3aSStephen M. Cameron {
7643f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
7653f5eac3aSStephen M. Cameron }
7663f5eac3aSStephen M. Cameron 
7673f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
7683f5eac3aSStephen M. Cameron {
7693f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
7703f5eac3aSStephen M. Cameron 		return 0;
7713f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
7723f5eac3aSStephen M. Cameron 		return 1;
7733f5eac3aSStephen M. Cameron 	return 0;
7743f5eac3aSStephen M. Cameron }
7753f5eac3aSStephen M. Cameron 
776edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
777edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
778edd16368SStephen M. Cameron {
779edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
780edd16368SStephen M. Cameron 	 * assumes h->devlock is held
781edd16368SStephen M. Cameron 	 */
782edd16368SStephen M. Cameron 	int i, found = 0;
783cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
784edd16368SStephen M. Cameron 
785263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
786edd16368SStephen M. Cameron 
787edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
788edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
789263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
790edd16368SStephen M. Cameron 	}
791edd16368SStephen M. Cameron 
792263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
793263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
794edd16368SStephen M. Cameron 		/* *bus = 1; */
795edd16368SStephen M. Cameron 		*target = i;
796edd16368SStephen M. Cameron 		*lun = 0;
797edd16368SStephen M. Cameron 		found = 1;
798edd16368SStephen M. Cameron 	}
799edd16368SStephen M. Cameron 	return !found;
800edd16368SStephen M. Cameron }
801edd16368SStephen M. Cameron 
802edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
803edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
804edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
805edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
806edd16368SStephen M. Cameron {
807edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
808edd16368SStephen M. Cameron 	int n = h->ndevices;
809edd16368SStephen M. Cameron 	int i;
810edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
811edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
812edd16368SStephen M. Cameron 
813cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
814edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
815edd16368SStephen M. Cameron 			"inaccessible.\n");
816edd16368SStephen M. Cameron 		return -1;
817edd16368SStephen M. Cameron 	}
818edd16368SStephen M. Cameron 
819edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
820edd16368SStephen M. Cameron 	if (device->lun != -1)
821edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
822edd16368SStephen M. Cameron 		goto lun_assigned;
823edd16368SStephen M. Cameron 
824edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
825edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
826edd16368SStephen M. Cameron 	 * unit no, zero otherise.
827edd16368SStephen M. Cameron 	 */
828edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
829edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
830edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
831edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
832edd16368SStephen M. Cameron 			return -1;
833edd16368SStephen M. Cameron 		goto lun_assigned;
834edd16368SStephen M. Cameron 	}
835edd16368SStephen M. Cameron 
836edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
837edd16368SStephen M. Cameron 	 * Search through our list and find the device which
838edd16368SStephen M. Cameron 	 * has the same 8 byte LUN address, excepting byte 4.
839edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
840edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
841edd16368SStephen M. Cameron 	 */
842edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
843edd16368SStephen M. Cameron 	addr1[4] = 0;
844edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
845edd16368SStephen M. Cameron 		sd = h->dev[i];
846edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
847edd16368SStephen M. Cameron 		addr2[4] = 0;
848edd16368SStephen M. Cameron 		/* differ only in byte 4? */
849edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
850edd16368SStephen M. Cameron 			device->bus = sd->bus;
851edd16368SStephen M. Cameron 			device->target = sd->target;
852edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
853edd16368SStephen M. Cameron 			break;
854edd16368SStephen M. Cameron 		}
855edd16368SStephen M. Cameron 	}
856edd16368SStephen M. Cameron 	if (device->lun == -1) {
857edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
858edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
859edd16368SStephen M. Cameron 			"configuration.\n");
860edd16368SStephen M. Cameron 			return -1;
861edd16368SStephen M. Cameron 	}
862edd16368SStephen M. Cameron 
863edd16368SStephen M. Cameron lun_assigned:
864edd16368SStephen M. Cameron 
865edd16368SStephen M. Cameron 	h->dev[n] = device;
866edd16368SStephen M. Cameron 	h->ndevices++;
867edd16368SStephen M. Cameron 	added[*nadded] = device;
868edd16368SStephen M. Cameron 	(*nadded)++;
869edd16368SStephen M. Cameron 
870edd16368SStephen M. Cameron 	/* initially, (before registering with scsi layer) we don't
871edd16368SStephen M. Cameron 	 * know our hostno and we don't want to print anything first
872edd16368SStephen M. Cameron 	 * time anyway (the scsi layer's inquiries will show that info)
873edd16368SStephen M. Cameron 	 */
874edd16368SStephen M. Cameron 	/* if (hostno != -1) */
875edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n",
876edd16368SStephen M. Cameron 			scsi_device_type(device->devtype), hostno,
877edd16368SStephen M. Cameron 			device->bus, device->target, device->lun);
878edd16368SStephen M. Cameron 	return 0;
879edd16368SStephen M. Cameron }
880edd16368SStephen M. Cameron 
881bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
882bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
883bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
884bd9244f7SScott Teel {
885bd9244f7SScott Teel 	/* assumes h->devlock is held */
886bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
887bd9244f7SScott Teel 
888bd9244f7SScott Teel 	/* Raid level changed. */
889bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
890250fb125SStephen M. Cameron 
891250fb125SStephen M. Cameron 	/* Raid offload parameters changed. */
892250fb125SStephen M. Cameron 	h->dev[entry]->offload_config = new_entry->offload_config;
893250fb125SStephen M. Cameron 	h->dev[entry]->offload_enabled = new_entry->offload_enabled;
894250fb125SStephen M. Cameron 
895bd9244f7SScott Teel 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n",
896bd9244f7SScott Teel 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
897bd9244f7SScott Teel 		new_entry->target, new_entry->lun);
898bd9244f7SScott Teel }
899bd9244f7SScott Teel 
9002a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
9012a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
9022a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
9032a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
9042a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
9052a8ccf31SStephen M. Cameron {
9062a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
907cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
9082a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
9092a8ccf31SStephen M. Cameron 	(*nremoved)++;
91001350d05SStephen M. Cameron 
91101350d05SStephen M. Cameron 	/*
91201350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
91301350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
91401350d05SStephen M. Cameron 	 */
91501350d05SStephen M. Cameron 	if (new_entry->target == -1) {
91601350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
91701350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
91801350d05SStephen M. Cameron 	}
91901350d05SStephen M. Cameron 
9202a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
9212a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
9222a8ccf31SStephen M. Cameron 	(*nadded)++;
9232a8ccf31SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n",
9242a8ccf31SStephen M. Cameron 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
9252a8ccf31SStephen M. Cameron 			new_entry->target, new_entry->lun);
9262a8ccf31SStephen M. Cameron }
9272a8ccf31SStephen M. Cameron 
928edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
929edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
930edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
931edd16368SStephen M. Cameron {
932edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
933edd16368SStephen M. Cameron 	int i;
934edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
935edd16368SStephen M. Cameron 
936cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
937edd16368SStephen M. Cameron 
938edd16368SStephen M. Cameron 	sd = h->dev[entry];
939edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
940edd16368SStephen M. Cameron 	(*nremoved)++;
941edd16368SStephen M. Cameron 
942edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
943edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
944edd16368SStephen M. Cameron 	h->ndevices--;
945edd16368SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n",
946edd16368SStephen M. Cameron 		scsi_device_type(sd->devtype), hostno, sd->bus, sd->target,
947edd16368SStephen M. Cameron 		sd->lun);
948edd16368SStephen M. Cameron }
949edd16368SStephen M. Cameron 
950edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
951edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
952edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
953edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
954edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
955edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
956edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
957edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
958edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
959edd16368SStephen M. Cameron 
960edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
961edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
962edd16368SStephen M. Cameron {
963edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
964edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
965edd16368SStephen M. Cameron 	 */
966edd16368SStephen M. Cameron 	unsigned long flags;
967edd16368SStephen M. Cameron 	int i, j;
968edd16368SStephen M. Cameron 
969edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
970edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
971edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
972edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
973edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
974edd16368SStephen M. Cameron 			h->ndevices--;
975edd16368SStephen M. Cameron 			break;
976edd16368SStephen M. Cameron 		}
977edd16368SStephen M. Cameron 	}
978edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
979edd16368SStephen M. Cameron 	kfree(added);
980edd16368SStephen M. Cameron }
981edd16368SStephen M. Cameron 
982edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
983edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
984edd16368SStephen M. Cameron {
985edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
986edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
987edd16368SStephen M. Cameron 	 * to differ first
988edd16368SStephen M. Cameron 	 */
989edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
990edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
991edd16368SStephen M. Cameron 		return 0;
992edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
993edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
994edd16368SStephen M. Cameron 		return 0;
995edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
996edd16368SStephen M. Cameron 		return 0;
997edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
998edd16368SStephen M. Cameron 		return 0;
999edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1000edd16368SStephen M. Cameron 		return 0;
1001edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1002edd16368SStephen M. Cameron 		return 0;
1003edd16368SStephen M. Cameron 	return 1;
1004edd16368SStephen M. Cameron }
1005edd16368SStephen M. Cameron 
1006bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1007bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1008bd9244f7SScott Teel {
1009bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1010bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1011bd9244f7SScott Teel 	 * needs to be told anything about the change.
1012bd9244f7SScott Teel 	 */
1013bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1014bd9244f7SScott Teel 		return 1;
1015250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1016250fb125SStephen M. Cameron 		return 1;
1017250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1018250fb125SStephen M. Cameron 		return 1;
1019bd9244f7SScott Teel 	return 0;
1020bd9244f7SScott Teel }
1021bd9244f7SScott Teel 
1022edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1023edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1024edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1025bd9244f7SScott Teel  * location in *index.
1026bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1027bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1028bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1029edd16368SStephen M. Cameron  */
1030edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1031edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1032edd16368SStephen M. Cameron 	int *index)
1033edd16368SStephen M. Cameron {
1034edd16368SStephen M. Cameron 	int i;
1035edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1036edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1037edd16368SStephen M. Cameron #define DEVICE_SAME 2
1038bd9244f7SScott Teel #define DEVICE_UPDATED 3
1039edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
104023231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
104123231048SStephen M. Cameron 			continue;
1042edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1043edd16368SStephen M. Cameron 			*index = i;
1044bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1045bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1046bd9244f7SScott Teel 					return DEVICE_UPDATED;
1047edd16368SStephen M. Cameron 				return DEVICE_SAME;
1048bd9244f7SScott Teel 			} else {
1049edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1050edd16368SStephen M. Cameron 			}
1051edd16368SStephen M. Cameron 		}
1052bd9244f7SScott Teel 	}
1053edd16368SStephen M. Cameron 	*index = -1;
1054edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1055edd16368SStephen M. Cameron }
1056edd16368SStephen M. Cameron 
10574967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1058edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1059edd16368SStephen M. Cameron {
1060edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1061edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1062edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1063edd16368SStephen M. Cameron 	 */
1064edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1065edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1066edd16368SStephen M. Cameron 	unsigned long flags;
1067edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1068edd16368SStephen M. Cameron 	int nadded, nremoved;
1069edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1070edd16368SStephen M. Cameron 
1071cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1072cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1073edd16368SStephen M. Cameron 
1074edd16368SStephen M. Cameron 	if (!added || !removed) {
1075edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1076edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1077edd16368SStephen M. Cameron 		goto free_and_out;
1078edd16368SStephen M. Cameron 	}
1079edd16368SStephen M. Cameron 
1080edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1081edd16368SStephen M. Cameron 
1082edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1083edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1084edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1085edd16368SStephen M. Cameron 	 * info and add the new device info.
1086bd9244f7SScott Teel 	 * If minor device attributes change, just update
1087bd9244f7SScott Teel 	 * the existing device structure.
1088edd16368SStephen M. Cameron 	 */
1089edd16368SStephen M. Cameron 	i = 0;
1090edd16368SStephen M. Cameron 	nremoved = 0;
1091edd16368SStephen M. Cameron 	nadded = 0;
1092edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1093edd16368SStephen M. Cameron 		csd = h->dev[i];
1094edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1095edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1096edd16368SStephen M. Cameron 			changes++;
1097edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1098edd16368SStephen M. Cameron 				removed, &nremoved);
1099edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1100edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1101edd16368SStephen M. Cameron 			changes++;
11022a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
11032a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1104c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1105c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1106c7f172dcSStephen M. Cameron 			 */
1107c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1108bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1109bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1110edd16368SStephen M. Cameron 		}
1111edd16368SStephen M. Cameron 		i++;
1112edd16368SStephen M. Cameron 	}
1113edd16368SStephen M. Cameron 
1114edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1115edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1116edd16368SStephen M. Cameron 	 */
1117edd16368SStephen M. Cameron 
1118edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1119edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1120edd16368SStephen M. Cameron 			continue;
1121edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1122edd16368SStephen M. Cameron 					h->ndevices, &entry);
1123edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1124edd16368SStephen M. Cameron 			changes++;
1125edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1126edd16368SStephen M. Cameron 				added, &nadded) != 0)
1127edd16368SStephen M. Cameron 				break;
1128edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1129edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1130edd16368SStephen M. Cameron 			/* should never happen... */
1131edd16368SStephen M. Cameron 			changes++;
1132edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1133edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1134edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1135edd16368SStephen M. Cameron 		}
1136edd16368SStephen M. Cameron 	}
1137edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1138edd16368SStephen M. Cameron 
1139edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1140edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1141edd16368SStephen M. Cameron 	 * first time through.
1142edd16368SStephen M. Cameron 	 */
1143edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1144edd16368SStephen M. Cameron 		goto free_and_out;
1145edd16368SStephen M. Cameron 
1146edd16368SStephen M. Cameron 	sh = h->scsi_host;
1147edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1148edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
1149edd16368SStephen M. Cameron 		struct scsi_device *sdev =
1150edd16368SStephen M. Cameron 			scsi_device_lookup(sh, removed[i]->bus,
1151edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1152edd16368SStephen M. Cameron 		if (sdev != NULL) {
1153edd16368SStephen M. Cameron 			scsi_remove_device(sdev);
1154edd16368SStephen M. Cameron 			scsi_device_put(sdev);
1155edd16368SStephen M. Cameron 		} else {
1156edd16368SStephen M. Cameron 			/* We don't expect to get here.
1157edd16368SStephen M. Cameron 			 * future cmds to this device will get selection
1158edd16368SStephen M. Cameron 			 * timeout as if the device was gone.
1159edd16368SStephen M. Cameron 			 */
1160edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d "
1161edd16368SStephen M. Cameron 				" for removal.", hostno, removed[i]->bus,
1162edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1163edd16368SStephen M. Cameron 		}
1164edd16368SStephen M. Cameron 		kfree(removed[i]);
1165edd16368SStephen M. Cameron 		removed[i] = NULL;
1166edd16368SStephen M. Cameron 	}
1167edd16368SStephen M. Cameron 
1168edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1169edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1170edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1171edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1172edd16368SStephen M. Cameron 			continue;
1173edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, "
1174edd16368SStephen M. Cameron 			"device not added.\n", hostno, added[i]->bus,
1175edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun);
1176edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1177edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1178edd16368SStephen M. Cameron 		 */
1179edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1180edd16368SStephen M. Cameron 	}
1181edd16368SStephen M. Cameron 
1182edd16368SStephen M. Cameron free_and_out:
1183edd16368SStephen M. Cameron 	kfree(added);
1184edd16368SStephen M. Cameron 	kfree(removed);
1185edd16368SStephen M. Cameron }
1186edd16368SStephen M. Cameron 
1187edd16368SStephen M. Cameron /*
11889e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1189edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1190edd16368SStephen M. Cameron  */
1191edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1192edd16368SStephen M. Cameron 	int bus, int target, int lun)
1193edd16368SStephen M. Cameron {
1194edd16368SStephen M. Cameron 	int i;
1195edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1196edd16368SStephen M. Cameron 
1197edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1198edd16368SStephen M. Cameron 		sd = h->dev[i];
1199edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1200edd16368SStephen M. Cameron 			return sd;
1201edd16368SStephen M. Cameron 	}
1202edd16368SStephen M. Cameron 	return NULL;
1203edd16368SStephen M. Cameron }
1204edd16368SStephen M. Cameron 
1205edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */
1206edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1207edd16368SStephen M. Cameron {
1208edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1209edd16368SStephen M. Cameron 	unsigned long flags;
1210edd16368SStephen M. Cameron 	struct ctlr_info *h;
1211edd16368SStephen M. Cameron 
1212edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1213edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1214edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1215edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
1216edd16368SStephen M. Cameron 	if (sd != NULL)
1217edd16368SStephen M. Cameron 		sdev->hostdata = sd;
1218edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1219edd16368SStephen M. Cameron 	return 0;
1220edd16368SStephen M. Cameron }
1221edd16368SStephen M. Cameron 
1222edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1223edd16368SStephen M. Cameron {
1224bcc44255SStephen M. Cameron 	/* nothing to do. */
1225edd16368SStephen M. Cameron }
1226edd16368SStephen M. Cameron 
122733a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
122833a2ffceSStephen M. Cameron {
122933a2ffceSStephen M. Cameron 	int i;
123033a2ffceSStephen M. Cameron 
123133a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
123233a2ffceSStephen M. Cameron 		return;
123333a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
123433a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
123533a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
123633a2ffceSStephen M. Cameron 	}
123733a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
123833a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
123933a2ffceSStephen M. Cameron }
124033a2ffceSStephen M. Cameron 
124133a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h)
124233a2ffceSStephen M. Cameron {
124333a2ffceSStephen M. Cameron 	int i;
124433a2ffceSStephen M. Cameron 
124533a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
124633a2ffceSStephen M. Cameron 		return 0;
124733a2ffceSStephen M. Cameron 
124833a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
124933a2ffceSStephen M. Cameron 				GFP_KERNEL);
125033a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
125133a2ffceSStephen M. Cameron 		return -ENOMEM;
125233a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
125333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
125433a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
125533a2ffceSStephen M. Cameron 		if (!h->cmd_sg_list[i])
125633a2ffceSStephen M. Cameron 			goto clean;
125733a2ffceSStephen M. Cameron 	}
125833a2ffceSStephen M. Cameron 	return 0;
125933a2ffceSStephen M. Cameron 
126033a2ffceSStephen M. Cameron clean:
126133a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
126233a2ffceSStephen M. Cameron 	return -ENOMEM;
126333a2ffceSStephen M. Cameron }
126433a2ffceSStephen M. Cameron 
1265e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
126633a2ffceSStephen M. Cameron 	struct CommandList *c)
126733a2ffceSStephen M. Cameron {
126833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
126933a2ffceSStephen M. Cameron 	u64 temp64;
127033a2ffceSStephen M. Cameron 
127133a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
127233a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
127333a2ffceSStephen M. Cameron 	chain_sg->Ext = HPSA_SG_CHAIN;
127433a2ffceSStephen M. Cameron 	chain_sg->Len = sizeof(*chain_sg) *
127533a2ffceSStephen M. Cameron 		(c->Header.SGTotal - h->max_cmd_sg_entries);
127633a2ffceSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_sg->Len,
127733a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1278e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1279e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
1280e2bea6dfSStephen M. Cameron 		chain_sg->Addr.lower = 0;
1281e2bea6dfSStephen M. Cameron 		chain_sg->Addr.upper = 0;
1282e2bea6dfSStephen M. Cameron 		return -1;
1283e2bea6dfSStephen M. Cameron 	}
128433a2ffceSStephen M. Cameron 	chain_sg->Addr.lower = (u32) (temp64 & 0x0FFFFFFFFULL);
128533a2ffceSStephen M. Cameron 	chain_sg->Addr.upper = (u32) ((temp64 >> 32) & 0x0FFFFFFFFULL);
1286e2bea6dfSStephen M. Cameron 	return 0;
128733a2ffceSStephen M. Cameron }
128833a2ffceSStephen M. Cameron 
128933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
129033a2ffceSStephen M. Cameron 	struct CommandList *c)
129133a2ffceSStephen M. Cameron {
129233a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
129333a2ffceSStephen M. Cameron 	union u64bit temp64;
129433a2ffceSStephen M. Cameron 
129533a2ffceSStephen M. Cameron 	if (c->Header.SGTotal <= h->max_cmd_sg_entries)
129633a2ffceSStephen M. Cameron 		return;
129733a2ffceSStephen M. Cameron 
129833a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
129933a2ffceSStephen M. Cameron 	temp64.val32.lower = chain_sg->Addr.lower;
130033a2ffceSStephen M. Cameron 	temp64.val32.upper = chain_sg->Addr.upper;
130133a2ffceSStephen M. Cameron 	pci_unmap_single(h->pdev, temp64.val, chain_sg->Len, PCI_DMA_TODEVICE);
130233a2ffceSStephen M. Cameron }
130333a2ffceSStephen M. Cameron 
1304c349775eSScott Teel static void handle_ioaccel_mode2_error(struct ctlr_info *h,
1305c349775eSScott Teel 					struct CommandList *c,
1306c349775eSScott Teel 					struct scsi_cmnd *cmd,
1307c349775eSScott Teel 					struct io_accel2_cmd *c2)
1308c349775eSScott Teel {
1309c349775eSScott Teel 	int data_len;
1310c349775eSScott Teel 
1311c349775eSScott Teel 	switch (c2->error_data.serv_response) {
1312c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
1313c349775eSScott Teel 		switch (c2->error_data.status) {
1314c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
1315c349775eSScott Teel 			break;
1316c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
1317c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1318c349775eSScott Teel 				"%s: task complete with check condition.\n",
1319c349775eSScott Teel 				"HP SSD Smart Path");
1320c349775eSScott Teel 			if (c2->error_data.data_present !=
1321c349775eSScott Teel 					IOACCEL2_SENSE_DATA_PRESENT)
1322c349775eSScott Teel 				break;
1323c349775eSScott Teel 			/* copy the sense data */
1324c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
1325c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
1326c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
1327c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
1328c349775eSScott Teel 				data_len =
1329c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
1330c349775eSScott Teel 			memcpy(cmd->sense_buffer,
1331c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
1332c349775eSScott Teel 			cmd->result |= SAM_STAT_CHECK_CONDITION;
1333c349775eSScott Teel 			break;
1334c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
1335c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1336c349775eSScott Teel 				"%s: task complete with BUSY status.\n",
1337c349775eSScott Teel 				"HP SSD Smart Path");
1338c349775eSScott Teel 			break;
1339c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
1340c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1341c349775eSScott Teel 				"%s: task complete with reservation conflict.\n",
1342c349775eSScott Teel 				"HP SSD Smart Path");
1343c349775eSScott Teel 			break;
1344c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
1345c349775eSScott Teel 			/* Make scsi midlayer do unlimited retries */
1346c349775eSScott Teel 			cmd->result = DID_IMM_RETRY << 16;
1347c349775eSScott Teel 			break;
1348c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
1349c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1350c349775eSScott Teel 				"%s: task complete with aborted status.\n",
1351c349775eSScott Teel 				"HP SSD Smart Path");
1352c349775eSScott Teel 			break;
1353c349775eSScott Teel 		default:
1354c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1355c349775eSScott Teel 				"%s: task complete with unrecognized status: 0x%02x\n",
1356c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1357c349775eSScott Teel 			break;
1358c349775eSScott Teel 		}
1359c349775eSScott Teel 		break;
1360c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
1361c349775eSScott Teel 		/* don't expect to get here. */
1362c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1363c349775eSScott Teel 			"unexpected delivery or target failure, status = 0x%02x\n",
1364c349775eSScott Teel 			c2->error_data.status);
1365c349775eSScott Teel 		break;
1366c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
1367c349775eSScott Teel 		break;
1368c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
1369c349775eSScott Teel 		break;
1370c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
1371c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function rejected.\n");
1372c349775eSScott Teel 		break;
1373c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
1374c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function invalid LUN\n");
1375c349775eSScott Teel 		break;
1376c349775eSScott Teel 	default:
1377c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1378c349775eSScott Teel 			"%s: Unrecognized server response: 0x%02x\n",
1379c349775eSScott Teel 			"HP SSD Smart Path", c2->error_data.serv_response);
1380c349775eSScott Teel 		break;
1381c349775eSScott Teel 	}
1382c349775eSScott Teel }
1383c349775eSScott Teel 
1384c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
1385c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
1386c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
1387c349775eSScott Teel {
1388c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
1389c349775eSScott Teel 
1390c349775eSScott Teel 	/* check for good status */
1391c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
1392c349775eSScott Teel 			c2->error_data.status == 0)) {
1393c349775eSScott Teel 		cmd_free(h, c);
1394c349775eSScott Teel 		cmd->scsi_done(cmd);
1395c349775eSScott Teel 		return;
1396c349775eSScott Teel 	}
1397c349775eSScott Teel 
1398c349775eSScott Teel 	/* Any RAID offload error results in retry which will use
1399c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
1400c349775eSScott Teel 	 * wrong.
1401c349775eSScott Teel 	 */
1402c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
1403c349775eSScott Teel 		c2->error_data.serv_response ==
1404c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
1405c349775eSScott Teel 		if (c2->error_data.status !=
1406c349775eSScott Teel 				IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
1407c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1408c349775eSScott Teel 				"%s: Error 0x%02x, Retrying on standard path.\n",
1409c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1410c349775eSScott Teel 		dev->offload_enabled = 0;
1411c349775eSScott Teel 		cmd->result = DID_SOFT_ERROR << 16;
1412c349775eSScott Teel 		cmd_free(h, c);
1413c349775eSScott Teel 		cmd->scsi_done(cmd);
1414c349775eSScott Teel 		return;
1415c349775eSScott Teel 	}
1416c349775eSScott Teel 	handle_ioaccel_mode2_error(h, c, cmd, c2);
1417c349775eSScott Teel 	cmd_free(h, c);
1418c349775eSScott Teel 	cmd->scsi_done(cmd);
1419c349775eSScott Teel }
1420c349775eSScott Teel 
14211fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
1422edd16368SStephen M. Cameron {
1423edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
1424edd16368SStephen M. Cameron 	struct ctlr_info *h;
1425edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1426283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
1427edd16368SStephen M. Cameron 
1428edd16368SStephen M. Cameron 	unsigned char sense_key;
1429edd16368SStephen M. Cameron 	unsigned char asc;      /* additional sense code */
1430edd16368SStephen M. Cameron 	unsigned char ascq;     /* additional sense code qualifier */
1431db111e18SStephen M. Cameron 	unsigned long sense_data_size;
1432edd16368SStephen M. Cameron 
1433edd16368SStephen M. Cameron 	ei = cp->err_info;
1434edd16368SStephen M. Cameron 	cmd = (struct scsi_cmnd *) cp->scsi_cmd;
1435edd16368SStephen M. Cameron 	h = cp->h;
1436283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
1437edd16368SStephen M. Cameron 
1438edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
1439e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
1440e1f7de0cSMatt Gates 		(cp->Header.SGTotal > h->max_cmd_sg_entries))
144133a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
1442edd16368SStephen M. Cameron 
1443edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
1444edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
1445c349775eSScott Teel 
1446c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
1447c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
1448c349775eSScott Teel 
14495512672fSStephen M. Cameron 	cmd->result |= ei->ScsiStatus;
1450edd16368SStephen M. Cameron 
1451edd16368SStephen M. Cameron 	/* copy the sense data whether we need to or not. */
1452db111e18SStephen M. Cameron 	if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
1453db111e18SStephen M. Cameron 		sense_data_size = SCSI_SENSE_BUFFERSIZE;
1454db111e18SStephen M. Cameron 	else
1455db111e18SStephen M. Cameron 		sense_data_size = sizeof(ei->SenseInfo);
1456db111e18SStephen M. Cameron 	if (ei->SenseLen < sense_data_size)
1457db111e18SStephen M. Cameron 		sense_data_size = ei->SenseLen;
1458db111e18SStephen M. Cameron 
1459db111e18SStephen M. Cameron 	memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
1460edd16368SStephen M. Cameron 	scsi_set_resid(cmd, ei->ResidualCnt);
1461edd16368SStephen M. Cameron 
1462edd16368SStephen M. Cameron 	if (ei->CommandStatus == 0) {
1463edd16368SStephen M. Cameron 		cmd_free(h, cp);
14642cc5bfafSTomas Henzl 		cmd->scsi_done(cmd);
1465edd16368SStephen M. Cameron 		return;
1466edd16368SStephen M. Cameron 	}
1467edd16368SStephen M. Cameron 
1468e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
1469e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
1470e1f7de0cSMatt Gates 	 */
1471e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
1472e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
1473e1f7de0cSMatt Gates 		cp->Header.SGList = cp->Header.SGTotal = scsi_sg_count(cmd);
1474e1f7de0cSMatt Gates 		cp->Request.CDBLen = c->io_flags & IOACCEL1_IOFLAGS_CDBLEN_MASK;
1475e1f7de0cSMatt Gates 		cp->Header.Tag.lower = c->Tag.lower;
1476e1f7de0cSMatt Gates 		cp->Header.Tag.upper = c->Tag.upper;
1477e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
1478e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
1479283b4a9bSStephen M. Cameron 
1480283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
1481283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
1482283b4a9bSStephen M. Cameron 		 * wrong.
1483283b4a9bSStephen M. Cameron 		 */
1484283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
1485283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
1486283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
1487283b4a9bSStephen M. Cameron 			cmd->result = DID_SOFT_ERROR << 16;
1488283b4a9bSStephen M. Cameron 			cmd_free(h, cp);
1489283b4a9bSStephen M. Cameron 			cmd->scsi_done(cmd);
1490283b4a9bSStephen M. Cameron 			return;
1491283b4a9bSStephen M. Cameron 		}
1492e1f7de0cSMatt Gates 	}
1493e1f7de0cSMatt Gates 
1494edd16368SStephen M. Cameron 	/* an error has occurred */
1495edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1496edd16368SStephen M. Cameron 
1497edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1498edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1499edd16368SStephen M. Cameron 			/* Get sense key */
1500edd16368SStephen M. Cameron 			sense_key = 0xf & ei->SenseInfo[2];
1501edd16368SStephen M. Cameron 			/* Get additional sense code */
1502edd16368SStephen M. Cameron 			asc = ei->SenseInfo[12];
1503edd16368SStephen M. Cameron 			/* Get addition sense code qualifier */
1504edd16368SStephen M. Cameron 			ascq = ei->SenseInfo[13];
1505edd16368SStephen M. Cameron 		}
1506edd16368SStephen M. Cameron 
1507edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
15083ce438dfSMatt Gates 			if (check_for_unit_attention(h, cp))
1509edd16368SStephen M. Cameron 				break;
1510edd16368SStephen M. Cameron 			if (sense_key == ILLEGAL_REQUEST) {
1511edd16368SStephen M. Cameron 				/*
1512edd16368SStephen M. Cameron 				 * SCSI REPORT_LUNS is commonly unsupported on
1513edd16368SStephen M. Cameron 				 * Smart Array.  Suppress noisy complaint.
1514edd16368SStephen M. Cameron 				 */
1515edd16368SStephen M. Cameron 				if (cp->Request.CDB[0] == REPORT_LUNS)
1516edd16368SStephen M. Cameron 					break;
1517edd16368SStephen M. Cameron 
1518edd16368SStephen M. Cameron 				/* If ASC/ASCQ indicate Logical Unit
1519edd16368SStephen M. Cameron 				 * Not Supported condition,
1520edd16368SStephen M. Cameron 				 */
1521edd16368SStephen M. Cameron 				if ((asc == 0x25) && (ascq == 0x0)) {
1522edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1523edd16368SStephen M. Cameron 						"has check condition\n", cp);
1524edd16368SStephen M. Cameron 					break;
1525edd16368SStephen M. Cameron 				}
1526edd16368SStephen M. Cameron 			}
1527edd16368SStephen M. Cameron 
1528edd16368SStephen M. Cameron 			if (sense_key == NOT_READY) {
1529edd16368SStephen M. Cameron 				/* If Sense is Not Ready, Logical Unit
1530edd16368SStephen M. Cameron 				 * Not ready, Manual Intervention
1531edd16368SStephen M. Cameron 				 * required
1532edd16368SStephen M. Cameron 				 */
1533edd16368SStephen M. Cameron 				if ((asc == 0x04) && (ascq == 0x03)) {
1534edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1535edd16368SStephen M. Cameron 						"has check condition: unit "
1536edd16368SStephen M. Cameron 						"not ready, manual "
1537edd16368SStephen M. Cameron 						"intervention required\n", cp);
1538edd16368SStephen M. Cameron 					break;
1539edd16368SStephen M. Cameron 				}
1540edd16368SStephen M. Cameron 			}
15411d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
15421d3b3609SMatt Gates 				/* Aborted command is retryable */
15431d3b3609SMatt Gates 				dev_warn(&h->pdev->dev, "cp %p "
15441d3b3609SMatt Gates 					"has check condition: aborted command: "
15451d3b3609SMatt Gates 					"ASC: 0x%x, ASCQ: 0x%x\n",
15461d3b3609SMatt Gates 					cp, asc, ascq);
15472e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
15481d3b3609SMatt Gates 				break;
15491d3b3609SMatt Gates 			}
1550edd16368SStephen M. Cameron 			/* Must be some other type of check condition */
155121b8e4efSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "cp %p has check condition: "
1552edd16368SStephen M. Cameron 					"unknown type: "
1553edd16368SStephen M. Cameron 					"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1554edd16368SStephen M. Cameron 					"Returning result: 0x%x, "
1555edd16368SStephen M. Cameron 					"cmd=[%02x %02x %02x %02x %02x "
1556807be732SMike Miller 					"%02x %02x %02x %02x %02x %02x "
1557edd16368SStephen M. Cameron 					"%02x %02x %02x %02x %02x]\n",
1558edd16368SStephen M. Cameron 					cp, sense_key, asc, ascq,
1559edd16368SStephen M. Cameron 					cmd->result,
1560edd16368SStephen M. Cameron 					cmd->cmnd[0], cmd->cmnd[1],
1561edd16368SStephen M. Cameron 					cmd->cmnd[2], cmd->cmnd[3],
1562edd16368SStephen M. Cameron 					cmd->cmnd[4], cmd->cmnd[5],
1563edd16368SStephen M. Cameron 					cmd->cmnd[6], cmd->cmnd[7],
1564807be732SMike Miller 					cmd->cmnd[8], cmd->cmnd[9],
1565807be732SMike Miller 					cmd->cmnd[10], cmd->cmnd[11],
1566807be732SMike Miller 					cmd->cmnd[12], cmd->cmnd[13],
1567807be732SMike Miller 					cmd->cmnd[14], cmd->cmnd[15]);
1568edd16368SStephen M. Cameron 			break;
1569edd16368SStephen M. Cameron 		}
1570edd16368SStephen M. Cameron 
1571edd16368SStephen M. Cameron 
1572edd16368SStephen M. Cameron 		/* Problem was not a check condition
1573edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
1574edd16368SStephen M. Cameron 		 */
1575edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1576edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
1577edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1578edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
1579edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
1580edd16368SStephen M. Cameron 				sense_key, asc, ascq,
1581edd16368SStephen M. Cameron 				cmd->result);
1582edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
1583edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
1584edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
1585edd16368SStephen M. Cameron 
1586edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
1587edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
1588edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
1589edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
1590edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
1591edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
1592edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
1593edd16368SStephen M. Cameron 			 * look like selection timeout since that is
1594edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
1595edd16368SStephen M. Cameron 			 * and it's severe enough.
1596edd16368SStephen M. Cameron 			 */
1597edd16368SStephen M. Cameron 
1598edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
1599edd16368SStephen M. Cameron 		}
1600edd16368SStephen M. Cameron 		break;
1601edd16368SStephen M. Cameron 
1602edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1603edd16368SStephen M. Cameron 		break;
1604edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1605edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has"
1606edd16368SStephen M. Cameron 			" completed with data overrun "
1607edd16368SStephen M. Cameron 			"reported\n", cp);
1608edd16368SStephen M. Cameron 		break;
1609edd16368SStephen M. Cameron 	case CMD_INVALID: {
1610edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
1611edd16368SStephen M. Cameron 		print_cmd(cp); */
1612edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
1613edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
1614edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
1615edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
1616edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
1617edd16368SStephen M. Cameron 		 * missing target. */
1618edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
1619edd16368SStephen M. Cameron 	}
1620edd16368SStephen M. Cameron 		break;
1621edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1622256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1623edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has "
1624edd16368SStephen M. Cameron 			"protocol error\n", cp);
1625edd16368SStephen M. Cameron 		break;
1626edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1627edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1628edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had  hardware error\n", cp);
1629edd16368SStephen M. Cameron 		break;
1630edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1631edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1632edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp);
1633edd16368SStephen M. Cameron 		break;
1634edd16368SStephen M. Cameron 	case CMD_ABORTED:
1635edd16368SStephen M. Cameron 		cmd->result = DID_ABORT << 16;
1636edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n",
1637edd16368SStephen M. Cameron 				cp, ei->ScsiStatus);
1638edd16368SStephen M. Cameron 		break;
1639edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1640edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1641edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp);
1642edd16368SStephen M. Cameron 		break;
1643edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1644f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
1645f6e76055SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited "
1646edd16368SStephen M. Cameron 			"abort\n", cp);
1647edd16368SStephen M. Cameron 		break;
1648edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1649edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
1650edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p timedout\n", cp);
1651edd16368SStephen M. Cameron 		break;
16521d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
16531d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
16541d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
16551d5e2ed0SStephen M. Cameron 		break;
1656283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
1657283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
1658283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
1659283b4a9bSStephen M. Cameron 		 */
1660283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
1661283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
1662283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
1663283b4a9bSStephen M. Cameron 		break;
1664edd16368SStephen M. Cameron 	default:
1665edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1666edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
1667edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
1668edd16368SStephen M. Cameron 	}
1669edd16368SStephen M. Cameron 	cmd_free(h, cp);
16702cc5bfafSTomas Henzl 	cmd->scsi_done(cmd);
1671edd16368SStephen M. Cameron }
1672edd16368SStephen M. Cameron 
1673edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
1674edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
1675edd16368SStephen M. Cameron {
1676edd16368SStephen M. Cameron 	int i;
1677edd16368SStephen M. Cameron 	union u64bit addr64;
1678edd16368SStephen M. Cameron 
1679edd16368SStephen M. Cameron 	for (i = 0; i < sg_used; i++) {
1680edd16368SStephen M. Cameron 		addr64.val32.lower = c->SG[i].Addr.lower;
1681edd16368SStephen M. Cameron 		addr64.val32.upper = c->SG[i].Addr.upper;
1682edd16368SStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) addr64.val, c->SG[i].Len,
1683edd16368SStephen M. Cameron 			data_direction);
1684edd16368SStephen M. Cameron 	}
1685edd16368SStephen M. Cameron }
1686edd16368SStephen M. Cameron 
1687a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
1688edd16368SStephen M. Cameron 		struct CommandList *cp,
1689edd16368SStephen M. Cameron 		unsigned char *buf,
1690edd16368SStephen M. Cameron 		size_t buflen,
1691edd16368SStephen M. Cameron 		int data_direction)
1692edd16368SStephen M. Cameron {
169301a02ffcSStephen M. Cameron 	u64 addr64;
1694edd16368SStephen M. Cameron 
1695edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
1696edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
1697edd16368SStephen M. Cameron 		cp->Header.SGTotal = 0;
1698a2dac136SStephen M. Cameron 		return 0;
1699edd16368SStephen M. Cameron 	}
1700edd16368SStephen M. Cameron 
170101a02ffcSStephen M. Cameron 	addr64 = (u64) pci_map_single(pdev, buf, buflen, data_direction);
1702eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
1703a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
1704eceaae18SShuah Khan 		cp->Header.SGList = 0;
1705eceaae18SShuah Khan 		cp->Header.SGTotal = 0;
1706a2dac136SStephen M. Cameron 		return -1;
1707eceaae18SShuah Khan 	}
1708edd16368SStephen M. Cameron 	cp->SG[0].Addr.lower =
170901a02ffcSStephen M. Cameron 	  (u32) (addr64 & (u64) 0x00000000FFFFFFFF);
1710edd16368SStephen M. Cameron 	cp->SG[0].Addr.upper =
171101a02ffcSStephen M. Cameron 	  (u32) ((addr64 >> 32) & (u64) 0x00000000FFFFFFFF);
1712edd16368SStephen M. Cameron 	cp->SG[0].Len = buflen;
1713e1d9cbfaSMatt Gates 	cp->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining */
171401a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) 1;   /* no. SGs contig in this cmd */
171501a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) 1; /* total sgs in this cmd list */
1716a2dac136SStephen M. Cameron 	return 0;
1717edd16368SStephen M. Cameron }
1718edd16368SStephen M. Cameron 
1719edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
1720edd16368SStephen M. Cameron 	struct CommandList *c)
1721edd16368SStephen M. Cameron {
1722edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
1723edd16368SStephen M. Cameron 
1724edd16368SStephen M. Cameron 	c->waiting = &wait;
1725edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
1726edd16368SStephen M. Cameron 	wait_for_completion(&wait);
1727edd16368SStephen M. Cameron }
1728edd16368SStephen M. Cameron 
1729a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h,
1730a0c12413SStephen M. Cameron 	struct CommandList *c)
1731a0c12413SStephen M. Cameron {
1732a0c12413SStephen M. Cameron 	unsigned long flags;
1733a0c12413SStephen M. Cameron 
1734a0c12413SStephen M. Cameron 	/* If controller lockup detected, fake a hardware error. */
1735a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1736a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
1737a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1738a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
1739a0c12413SStephen M. Cameron 	} else {
1740a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1741a0c12413SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
1742a0c12413SStephen M. Cameron 	}
1743a0c12413SStephen M. Cameron }
1744a0c12413SStephen M. Cameron 
17459c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
1746edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
1747edd16368SStephen M. Cameron 	struct CommandList *c, int data_direction)
1748edd16368SStephen M. Cameron {
17499c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
1750edd16368SStephen M. Cameron 
1751edd16368SStephen M. Cameron 	do {
17527630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
1753edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
1754edd16368SStephen M. Cameron 		retry_count++;
17559c2fc160SStephen M. Cameron 		if (retry_count > 3) {
17569c2fc160SStephen M. Cameron 			msleep(backoff_time);
17579c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
17589c2fc160SStephen M. Cameron 				backoff_time *= 2;
17599c2fc160SStephen M. Cameron 		}
1760852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
17619c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
17629c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
1763edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
1764edd16368SStephen M. Cameron }
1765edd16368SStephen M. Cameron 
1766edd16368SStephen M. Cameron static void hpsa_scsi_interpret_error(struct CommandList *cp)
1767edd16368SStephen M. Cameron {
1768edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1769edd16368SStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
1770edd16368SStephen M. Cameron 
1771edd16368SStephen M. Cameron 	ei = cp->err_info;
1772edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1773edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1774edd16368SStephen M. Cameron 		dev_warn(d, "cmd %p has completed with errors\n", cp);
1775edd16368SStephen M. Cameron 		dev_warn(d, "cmd %p has SCSI Status = %x\n", cp,
1776edd16368SStephen M. Cameron 				ei->ScsiStatus);
1777edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
1778edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
1779edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
1780edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
1781edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
1782edd16368SStephen M. Cameron 		break;
1783edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1784edd16368SStephen M. Cameron 			dev_info(d, "UNDERRUN\n");
1785edd16368SStephen M. Cameron 		break;
1786edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1787edd16368SStephen M. Cameron 		dev_warn(d, "cp %p has completed with data overrun\n", cp);
1788edd16368SStephen M. Cameron 		break;
1789edd16368SStephen M. Cameron 	case CMD_INVALID: {
1790edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
1791edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
1792edd16368SStephen M. Cameron 		 */
1793edd16368SStephen M. Cameron 		dev_warn(d, "cp %p is reported invalid (probably means "
1794edd16368SStephen M. Cameron 			"target device no longer present)\n", cp);
1795edd16368SStephen M. Cameron 		/* print_bytes((unsigned char *) cp, sizeof(*cp), 1, 0);
1796edd16368SStephen M. Cameron 		print_cmd(cp);  */
1797edd16368SStephen M. Cameron 		}
1798edd16368SStephen M. Cameron 		break;
1799edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1800edd16368SStephen M. Cameron 		dev_warn(d, "cp %p has protocol error \n", cp);
1801edd16368SStephen M. Cameron 		break;
1802edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1803edd16368SStephen M. Cameron 		/* cmd->result = DID_ERROR << 16; */
1804edd16368SStephen M. Cameron 		dev_warn(d, "cp %p had hardware error\n", cp);
1805edd16368SStephen M. Cameron 		break;
1806edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1807edd16368SStephen M. Cameron 		dev_warn(d, "cp %p had connection lost\n", cp);
1808edd16368SStephen M. Cameron 		break;
1809edd16368SStephen M. Cameron 	case CMD_ABORTED:
1810edd16368SStephen M. Cameron 		dev_warn(d, "cp %p was aborted\n", cp);
1811edd16368SStephen M. Cameron 		break;
1812edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1813edd16368SStephen M. Cameron 		dev_warn(d, "cp %p reports abort failed\n", cp);
1814edd16368SStephen M. Cameron 		break;
1815edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1816edd16368SStephen M. Cameron 		dev_warn(d, "cp %p aborted due to an unsolicited abort\n", cp);
1817edd16368SStephen M. Cameron 		break;
1818edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1819edd16368SStephen M. Cameron 		dev_warn(d, "cp %p timed out\n", cp);
1820edd16368SStephen M. Cameron 		break;
18211d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
18221d5e2ed0SStephen M. Cameron 		dev_warn(d, "Command unabortable\n");
18231d5e2ed0SStephen M. Cameron 		break;
1824edd16368SStephen M. Cameron 	default:
1825edd16368SStephen M. Cameron 		dev_warn(d, "cp %p returned unknown status %x\n", cp,
1826edd16368SStephen M. Cameron 				ei->CommandStatus);
1827edd16368SStephen M. Cameron 	}
1828edd16368SStephen M. Cameron }
1829edd16368SStephen M. Cameron 
1830edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
1831edd16368SStephen M. Cameron 			unsigned char page, unsigned char *buf,
1832edd16368SStephen M. Cameron 			unsigned char bufsize)
1833edd16368SStephen M. Cameron {
1834edd16368SStephen M. Cameron 	int rc = IO_OK;
1835edd16368SStephen M. Cameron 	struct CommandList *c;
1836edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1837edd16368SStephen M. Cameron 
1838edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
1839edd16368SStephen M. Cameron 
1840edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
1841edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
1842ecd9aad4SStephen M. Cameron 		return -ENOMEM;
1843edd16368SStephen M. Cameron 	}
1844edd16368SStephen M. Cameron 
1845a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
1846a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
1847a2dac136SStephen M. Cameron 		rc = -1;
1848a2dac136SStephen M. Cameron 		goto out;
1849a2dac136SStephen M. Cameron 	}
1850edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
1851edd16368SStephen M. Cameron 	ei = c->err_info;
1852edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
1853edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
1854edd16368SStephen M. Cameron 		rc = -1;
1855edd16368SStephen M. Cameron 	}
1856a2dac136SStephen M. Cameron out:
1857edd16368SStephen M. Cameron 	cmd_special_free(h, c);
1858edd16368SStephen M. Cameron 	return rc;
1859edd16368SStephen M. Cameron }
1860edd16368SStephen M. Cameron 
1861*bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
1862*bf711ac6SScott Teel 	u8 reset_type)
1863edd16368SStephen M. Cameron {
1864edd16368SStephen M. Cameron 	int rc = IO_OK;
1865edd16368SStephen M. Cameron 	struct CommandList *c;
1866edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1867edd16368SStephen M. Cameron 
1868edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
1869edd16368SStephen M. Cameron 
1870edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
1871edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
1872e9ea04a6SStephen M. Cameron 		return -ENOMEM;
1873edd16368SStephen M. Cameron 	}
1874edd16368SStephen M. Cameron 
1875a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
1876*bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
1877*bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
1878*bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
1879edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
1880edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
1881edd16368SStephen M. Cameron 
1882edd16368SStephen M. Cameron 	ei = c->err_info;
1883edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
1884edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
1885edd16368SStephen M. Cameron 		rc = -1;
1886edd16368SStephen M. Cameron 	}
1887edd16368SStephen M. Cameron 	cmd_special_free(h, c);
1888edd16368SStephen M. Cameron 	return rc;
1889edd16368SStephen M. Cameron }
1890edd16368SStephen M. Cameron 
1891edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
1892edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
1893edd16368SStephen M. Cameron {
1894edd16368SStephen M. Cameron 	int rc;
1895edd16368SStephen M. Cameron 	unsigned char *buf;
1896edd16368SStephen M. Cameron 
1897edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
1898edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
1899edd16368SStephen M. Cameron 	if (!buf)
1900edd16368SStephen M. Cameron 		return;
1901edd16368SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, 0xC1, buf, 64);
1902edd16368SStephen M. Cameron 	if (rc == 0)
1903edd16368SStephen M. Cameron 		*raid_level = buf[8];
1904edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
1905edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
1906edd16368SStephen M. Cameron 	kfree(buf);
1907edd16368SStephen M. Cameron 	return;
1908edd16368SStephen M. Cameron }
1909edd16368SStephen M. Cameron 
1910283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
1911283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
1912283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
1913283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
1914283b4a9bSStephen M. Cameron {
1915283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
1916283b4a9bSStephen M. Cameron 	int map, row, col;
1917283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
1918283b4a9bSStephen M. Cameron 
1919283b4a9bSStephen M. Cameron 	if (rc != 0)
1920283b4a9bSStephen M. Cameron 		return;
1921283b4a9bSStephen M. Cameron 
1922283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
1923283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
1924283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
1925283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
1926283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
1927283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
1928283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
1929283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
1930283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
1931283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
1932283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
1933283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
1934283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
1935283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
1936283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
1937283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
1938283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
1939283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
1940283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
1941283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
1942283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
1943283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
1944283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
1945283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
1946283b4a9bSStephen M. Cameron 
1947283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
1948283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
1949283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
1950283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
1951283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
1952283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
1953283b4a9bSStephen M. Cameron 			disks_per_row =
1954283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
1955283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
1956283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
1957283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
1958283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
1959283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
1960283b4a9bSStephen M. Cameron 			disks_per_row =
1961283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
1962283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
1963283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
1964283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
1965283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
1966283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
1967283b4a9bSStephen M. Cameron 		}
1968283b4a9bSStephen M. Cameron 	}
1969283b4a9bSStephen M. Cameron }
1970283b4a9bSStephen M. Cameron #else
1971283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
1972283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
1973283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
1974283b4a9bSStephen M. Cameron {
1975283b4a9bSStephen M. Cameron }
1976283b4a9bSStephen M. Cameron #endif
1977283b4a9bSStephen M. Cameron 
1978283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
1979283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
1980283b4a9bSStephen M. Cameron {
1981283b4a9bSStephen M. Cameron 	int rc = 0;
1982283b4a9bSStephen M. Cameron 	struct CommandList *c;
1983283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
1984283b4a9bSStephen M. Cameron 
1985283b4a9bSStephen M. Cameron 	c = cmd_special_alloc(h);
1986283b4a9bSStephen M. Cameron 	if (c == NULL) {
1987283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
1988283b4a9bSStephen M. Cameron 		return -ENOMEM;
1989283b4a9bSStephen M. Cameron 	}
1990283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
1991283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
1992283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
1993283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n");
1994283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
1995283b4a9bSStephen M. Cameron 		return -ENOMEM;
1996283b4a9bSStephen M. Cameron 	}
1997283b4a9bSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
1998283b4a9bSStephen M. Cameron 	ei = c->err_info;
1999283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2000283b4a9bSStephen M. Cameron 		hpsa_scsi_interpret_error(c);
2001283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
2002283b4a9bSStephen M. Cameron 		return -1;
2003283b4a9bSStephen M. Cameron 	}
2004283b4a9bSStephen M. Cameron 	cmd_special_free(h, c);
2005283b4a9bSStephen M. Cameron 
2006283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2007283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2008283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2009283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2010283b4a9bSStephen M. Cameron 		rc = -1;
2011283b4a9bSStephen M. Cameron 	}
2012283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2013283b4a9bSStephen M. Cameron 	return rc;
2014283b4a9bSStephen M. Cameron }
2015283b4a9bSStephen M. Cameron 
2016283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
2017283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2018283b4a9bSStephen M. Cameron {
2019283b4a9bSStephen M. Cameron 	int rc;
2020283b4a9bSStephen M. Cameron 	unsigned char *buf;
2021283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
2022283b4a9bSStephen M. Cameron 
2023283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
2024283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
2025283b4a9bSStephen M. Cameron 
2026283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2027283b4a9bSStephen M. Cameron 	if (!buf)
2028283b4a9bSStephen M. Cameron 		return;
2029283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2030283b4a9bSStephen M. Cameron 			HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
2031283b4a9bSStephen M. Cameron 	if (rc != 0)
2032283b4a9bSStephen M. Cameron 		goto out;
2033283b4a9bSStephen M. Cameron 
2034283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
2035283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
2036283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
2037283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
2038283b4a9bSStephen M. Cameron 	this_device->offload_config =
2039283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
2040283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
2041283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
2042283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
2043283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
2044283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
2045283b4a9bSStephen M. Cameron 	}
2046283b4a9bSStephen M. Cameron out:
2047283b4a9bSStephen M. Cameron 	kfree(buf);
2048283b4a9bSStephen M. Cameron 	return;
2049283b4a9bSStephen M. Cameron }
2050283b4a9bSStephen M. Cameron 
2051edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
2052edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
2053edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
2054edd16368SStephen M. Cameron {
2055edd16368SStephen M. Cameron 	int rc;
2056edd16368SStephen M. Cameron 	unsigned char *buf;
2057edd16368SStephen M. Cameron 
2058edd16368SStephen M. Cameron 	if (buflen > 16)
2059edd16368SStephen M. Cameron 		buflen = 16;
2060edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2061edd16368SStephen M. Cameron 	if (!buf)
2062edd16368SStephen M. Cameron 		return -1;
2063edd16368SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, 0x83, buf, 64);
2064edd16368SStephen M. Cameron 	if (rc == 0)
2065edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
2066edd16368SStephen M. Cameron 	kfree(buf);
2067edd16368SStephen M. Cameron 	return rc != 0;
2068edd16368SStephen M. Cameron }
2069edd16368SStephen M. Cameron 
2070edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
2071edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize,
2072edd16368SStephen M. Cameron 		int extended_response)
2073edd16368SStephen M. Cameron {
2074edd16368SStephen M. Cameron 	int rc = IO_OK;
2075edd16368SStephen M. Cameron 	struct CommandList *c;
2076edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2077edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2078edd16368SStephen M. Cameron 
2079edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
2080edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2081edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2082edd16368SStephen M. Cameron 		return -1;
2083edd16368SStephen M. Cameron 	}
2084e89c0ae7SStephen M. Cameron 	/* address the controller */
2085e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
2086a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
2087a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
2088a2dac136SStephen M. Cameron 		rc = -1;
2089a2dac136SStephen M. Cameron 		goto out;
2090a2dac136SStephen M. Cameron 	}
2091edd16368SStephen M. Cameron 	if (extended_response)
2092edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
2093edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2094edd16368SStephen M. Cameron 	ei = c->err_info;
2095edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
2096edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
2097edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
2098edd16368SStephen M. Cameron 		rc = -1;
2099283b4a9bSStephen M. Cameron 	} else {
2100283b4a9bSStephen M. Cameron 		if (buf->extended_response_flag != extended_response) {
2101283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
2102283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
2103283b4a9bSStephen M. Cameron 				extended_response,
2104283b4a9bSStephen M. Cameron 				buf->extended_response_flag);
2105283b4a9bSStephen M. Cameron 			rc = -1;
2106283b4a9bSStephen M. Cameron 		}
2107edd16368SStephen M. Cameron 	}
2108a2dac136SStephen M. Cameron out:
2109edd16368SStephen M. Cameron 	cmd_special_free(h, c);
2110edd16368SStephen M. Cameron 	return rc;
2111edd16368SStephen M. Cameron }
2112edd16368SStephen M. Cameron 
2113edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
2114edd16368SStephen M. Cameron 		struct ReportLUNdata *buf,
2115edd16368SStephen M. Cameron 		int bufsize, int extended_response)
2116edd16368SStephen M. Cameron {
2117edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response);
2118edd16368SStephen M. Cameron }
2119edd16368SStephen M. Cameron 
2120edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
2121edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
2122edd16368SStephen M. Cameron {
2123edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
2124edd16368SStephen M. Cameron }
2125edd16368SStephen M. Cameron 
2126edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
2127edd16368SStephen M. Cameron 	int bus, int target, int lun)
2128edd16368SStephen M. Cameron {
2129edd16368SStephen M. Cameron 	device->bus = bus;
2130edd16368SStephen M. Cameron 	device->target = target;
2131edd16368SStephen M. Cameron 	device->lun = lun;
2132edd16368SStephen M. Cameron }
2133edd16368SStephen M. Cameron 
2134edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
21350b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
21360b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
2137edd16368SStephen M. Cameron {
21380b0e1d6cSStephen M. Cameron 
21390b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
21400b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
21410b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
21420b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
21430b0e1d6cSStephen M. Cameron 
2144ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
21450b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
2146edd16368SStephen M. Cameron 
2147ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
2148edd16368SStephen M. Cameron 	if (!inq_buff)
2149edd16368SStephen M. Cameron 		goto bail_out;
2150edd16368SStephen M. Cameron 
2151edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
2152edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
2153edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
2154edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
2155edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
2156edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
2157edd16368SStephen M. Cameron 		goto bail_out;
2158edd16368SStephen M. Cameron 	}
2159edd16368SStephen M. Cameron 
2160edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
2161edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
2162edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
2163edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
2164edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
2165edd16368SStephen M. Cameron 		sizeof(this_device->model));
2166edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
2167edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2168edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
2169edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2170edd16368SStephen M. Cameron 
2171edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
2172283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
2173edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
2174283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
2175283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
2176283b4a9bSStephen M. Cameron 	} else {
2177edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
2178283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
2179283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
2180283b4a9bSStephen M. Cameron 	}
2181edd16368SStephen M. Cameron 
21820b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
21830b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
21840b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
21850b0e1d6cSStephen M. Cameron 		 */
21860b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
21870b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
21880b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
21890b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
21900b0e1d6cSStephen M. Cameron 	}
21910b0e1d6cSStephen M. Cameron 
2192edd16368SStephen M. Cameron 	kfree(inq_buff);
2193edd16368SStephen M. Cameron 	return 0;
2194edd16368SStephen M. Cameron 
2195edd16368SStephen M. Cameron bail_out:
2196edd16368SStephen M. Cameron 	kfree(inq_buff);
2197edd16368SStephen M. Cameron 	return 1;
2198edd16368SStephen M. Cameron }
2199edd16368SStephen M. Cameron 
22004f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
2201edd16368SStephen M. Cameron 	"MSA2012",
2202edd16368SStephen M. Cameron 	"MSA2024",
2203edd16368SStephen M. Cameron 	"MSA2312",
2204edd16368SStephen M. Cameron 	"MSA2324",
2205fda38518SStephen M. Cameron 	"P2000 G3 SAS",
2206e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
2207edd16368SStephen M. Cameron 	NULL,
2208edd16368SStephen M. Cameron };
2209edd16368SStephen M. Cameron 
22104f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
2211edd16368SStephen M. Cameron {
2212edd16368SStephen M. Cameron 	int i;
2213edd16368SStephen M. Cameron 
22144f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
22154f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
22164f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
2217edd16368SStephen M. Cameron 			return 1;
2218edd16368SStephen M. Cameron 	return 0;
2219edd16368SStephen M. Cameron }
2220edd16368SStephen M. Cameron 
2221edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
22224f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
2223edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
2224edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
2225edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
2226edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
2227edd16368SStephen M. Cameron  */
2228edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
22291f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
2230edd16368SStephen M. Cameron {
22311f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
2232edd16368SStephen M. Cameron 
22331f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
22341f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
22351f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
22361f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
22371f310bdeSStephen M. Cameron 		else
22381f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
22391f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
22401f310bdeSStephen M. Cameron 		return;
22411f310bdeSStephen M. Cameron 	}
22421f310bdeSStephen M. Cameron 	/* It's a logical device */
22434f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
22444f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
2245339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
22461f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
2247339b2b14SStephen M. Cameron 		 */
22481f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
22491f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
22501f310bdeSStephen M. Cameron 		return;
2251339b2b14SStephen M. Cameron 	}
22521f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
2253edd16368SStephen M. Cameron }
2254edd16368SStephen M. Cameron 
2255edd16368SStephen M. Cameron /*
2256edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
22574f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
2258edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
2259edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
2260edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
2261edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
2262edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
2263edd16368SStephen M. Cameron  * lun 0 assigned.
2264edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
2265edd16368SStephen M. Cameron  */
22664f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
2267edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
226801a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
22694f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
2270edd16368SStephen M. Cameron {
2271edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2272edd16368SStephen M. Cameron 
22731f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
2274edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
2275edd16368SStephen M. Cameron 
2276edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
2277edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
2278edd16368SStephen M. Cameron 
22794f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
22804f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
2281edd16368SStephen M. Cameron 
22821f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
2283edd16368SStephen M. Cameron 		return 0;
2284edd16368SStephen M. Cameron 
2285c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
22861f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
2287edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
2288edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
2289edd16368SStephen M. Cameron 
2290339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
2291339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
2292339b2b14SStephen M. Cameron 
22934f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
2294aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
2295aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
2296edd16368SStephen M. Cameron 			"configuration.");
2297edd16368SStephen M. Cameron 		return 0;
2298edd16368SStephen M. Cameron 	}
2299edd16368SStephen M. Cameron 
23000b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
2301edd16368SStephen M. Cameron 		return 0;
23024f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
23031f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
23041f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
23051f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
2306edd16368SStephen M. Cameron 	return 1;
2307edd16368SStephen M. Cameron }
2308edd16368SStephen M. Cameron 
2309edd16368SStephen M. Cameron /*
2310edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
2311edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
2312edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
2313edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
2314edd16368SStephen M. Cameron  */
2315edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
2316edd16368SStephen M. Cameron 	int reportlunsize,
2317283b4a9bSStephen M. Cameron 	struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode,
231801a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
2319edd16368SStephen M. Cameron {
2320283b4a9bSStephen M. Cameron 	int physical_entry_size = 8;
2321283b4a9bSStephen M. Cameron 
2322283b4a9bSStephen M. Cameron 	*physical_mode = 0;
2323283b4a9bSStephen M. Cameron 
2324283b4a9bSStephen M. Cameron 	/* For I/O accelerator mode we need to read physical device handles */
2325317d4adfSMike MIller 	if (h->transMethod & CFGTBL_Trans_io_accel1 ||
2326317d4adfSMike MIller 		h->transMethod & CFGTBL_Trans_io_accel2) {
2327283b4a9bSStephen M. Cameron 		*physical_mode = HPSA_REPORT_PHYS_EXTENDED;
2328283b4a9bSStephen M. Cameron 		physical_entry_size = 24;
2329283b4a9bSStephen M. Cameron 	}
2330a93aa1feSMatt Gates 	if (hpsa_scsi_do_report_phys_luns(h, physdev, reportlunsize,
2331283b4a9bSStephen M. Cameron 							*physical_mode)) {
2332edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
2333edd16368SStephen M. Cameron 		return -1;
2334edd16368SStephen M. Cameron 	}
2335283b4a9bSStephen M. Cameron 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) /
2336283b4a9bSStephen M. Cameron 							physical_entry_size;
2337edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
2338edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded."
2339edd16368SStephen M. Cameron 			"  %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2340edd16368SStephen M. Cameron 			*nphysicals - HPSA_MAX_PHYS_LUN);
2341edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
2342edd16368SStephen M. Cameron 	}
2343edd16368SStephen M. Cameron 	if (hpsa_scsi_do_report_log_luns(h, logdev, reportlunsize)) {
2344edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
2345edd16368SStephen M. Cameron 		return -1;
2346edd16368SStephen M. Cameron 	}
23476df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
2348edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
2349edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
2350edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2351edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
2352edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
2353edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
2354edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
2355edd16368SStephen M. Cameron 	}
2356edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
2357edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2358edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
2359edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2360edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
2361edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
2362edd16368SStephen M. Cameron 	}
2363edd16368SStephen M. Cameron 	return 0;
2364edd16368SStephen M. Cameron }
2365edd16368SStephen M. Cameron 
2366339b2b14SStephen M. Cameron u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, int i,
2367a93aa1feSMatt Gates 	int nphysicals, int nlogicals,
2368a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
2369339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
2370339b2b14SStephen M. Cameron {
2371339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
2372339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
2373339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
2374339b2b14SStephen M. Cameron 	 */
2375339b2b14SStephen M. Cameron 
2376339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
2377339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
2378339b2b14SStephen M. Cameron 
2379339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
2380339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
2381339b2b14SStephen M. Cameron 
2382339b2b14SStephen M. Cameron 	if (i < logicals_start)
2383339b2b14SStephen M. Cameron 		return &physdev_list->LUN[i - (raid_ctlr_position == 0)][0];
2384339b2b14SStephen M. Cameron 
2385339b2b14SStephen M. Cameron 	if (i < last_device)
2386339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
2387339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
2388339b2b14SStephen M. Cameron 	BUG();
2389339b2b14SStephen M. Cameron 	return NULL;
2390339b2b14SStephen M. Cameron }
2391339b2b14SStephen M. Cameron 
2392edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
2393edd16368SStephen M. Cameron {
2394edd16368SStephen M. Cameron 	/* the idea here is we could get notified
2395edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
2396edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
2397edd16368SStephen M. Cameron 	 * our list of devices accordingly.
2398edd16368SStephen M. Cameron 	 *
2399edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
2400edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
2401edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
2402edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
2403edd16368SStephen M. Cameron 	 */
2404a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
2405edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
240601a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
240701a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
2408283b4a9bSStephen M. Cameron 	int physical_mode = 0;
240901a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
2410edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
2411edd16368SStephen M. Cameron 	int ncurrent = 0;
2412283b4a9bSStephen M. Cameron 	int reportlunsize = sizeof(*physdev_list) + HPSA_MAX_PHYS_LUN * 24;
24134f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
2414339b2b14SStephen M. Cameron 	int raid_ctlr_position;
2415aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
2416edd16368SStephen M. Cameron 
2417cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
2418edd16368SStephen M. Cameron 	physdev_list = kzalloc(reportlunsize, GFP_KERNEL);
2419edd16368SStephen M. Cameron 	logdev_list = kzalloc(reportlunsize, GFP_KERNEL);
2420edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
2421edd16368SStephen M. Cameron 
24220b0e1d6cSStephen M. Cameron 	if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) {
2423edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
2424edd16368SStephen M. Cameron 		goto out;
2425edd16368SStephen M. Cameron 	}
2426edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
2427edd16368SStephen M. Cameron 
2428a93aa1feSMatt Gates 	if (hpsa_gather_lun_info(h, reportlunsize,
2429a93aa1feSMatt Gates 			(struct ReportLUNdata *) physdev_list, &nphysicals,
2430283b4a9bSStephen M. Cameron 			&physical_mode, logdev_list, &nlogicals))
2431edd16368SStephen M. Cameron 		goto out;
2432edd16368SStephen M. Cameron 
2433aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
2434aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
2435aca4a520SScott Teel 	 * controller.
2436edd16368SStephen M. Cameron 	 */
2437aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
2438edd16368SStephen M. Cameron 
2439edd16368SStephen M. Cameron 	/* Allocate the per device structures */
2440edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
2441b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
2442b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
2443b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
2444b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
2445b7ec021fSScott Teel 			break;
2446b7ec021fSScott Teel 		}
2447b7ec021fSScott Teel 
2448edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
2449edd16368SStephen M. Cameron 		if (!currentsd[i]) {
2450edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
2451edd16368SStephen M. Cameron 				__FILE__, __LINE__);
2452edd16368SStephen M. Cameron 			goto out;
2453edd16368SStephen M. Cameron 		}
2454edd16368SStephen M. Cameron 		ndev_allocated++;
2455edd16368SStephen M. Cameron 	}
2456edd16368SStephen M. Cameron 
2457339b2b14SStephen M. Cameron 	if (unlikely(is_scsi_rev_5(h)))
2458339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
2459339b2b14SStephen M. Cameron 	else
2460339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
2461339b2b14SStephen M. Cameron 
2462edd16368SStephen M. Cameron 	/* adjust our table of devices */
24634f4eb9f1SScott Teel 	n_ext_target_devs = 0;
2464edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
24650b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
2466edd16368SStephen M. Cameron 
2467edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
2468339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
2469339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
2470edd16368SStephen M. Cameron 		/* skip masked physical devices. */
2471339b2b14SStephen M. Cameron 		if (lunaddrbytes[3] & 0xC0 &&
2472339b2b14SStephen M. Cameron 			i < nphysicals + (raid_ctlr_position == 0))
2473edd16368SStephen M. Cameron 			continue;
2474edd16368SStephen M. Cameron 
2475edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
24760b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
24770b0e1d6cSStephen M. Cameron 							&is_OBDR))
2478edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
24791f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
2480edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
2481edd16368SStephen M. Cameron 
2482edd16368SStephen M. Cameron 		/*
24834f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
2484edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
2485edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
2486edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
2487edd16368SStephen M. Cameron 		 * there is no lun 0.
2488edd16368SStephen M. Cameron 		 */
24894f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
24901f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
24914f4eb9f1SScott Teel 				&n_ext_target_devs)) {
2492edd16368SStephen M. Cameron 			ncurrent++;
2493edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
2494edd16368SStephen M. Cameron 		}
2495edd16368SStephen M. Cameron 
2496edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
2497edd16368SStephen M. Cameron 
2498edd16368SStephen M. Cameron 		switch (this_device->devtype) {
24990b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
2500edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
2501edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
2502edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
2503edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
2504edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
2505edd16368SStephen M. Cameron 			 * the inquiry data.
2506edd16368SStephen M. Cameron 			 */
25070b0e1d6cSStephen M. Cameron 			if (is_OBDR)
2508edd16368SStephen M. Cameron 				ncurrent++;
2509edd16368SStephen M. Cameron 			break;
2510edd16368SStephen M. Cameron 		case TYPE_DISK:
2511283b4a9bSStephen M. Cameron 			if (i >= nphysicals) {
2512283b4a9bSStephen M. Cameron 				ncurrent++;
2513edd16368SStephen M. Cameron 				break;
2514283b4a9bSStephen M. Cameron 			}
2515283b4a9bSStephen M. Cameron 			if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) {
2516e1f7de0cSMatt Gates 				memcpy(&this_device->ioaccel_handle,
2517e1f7de0cSMatt Gates 					&lunaddrbytes[20],
2518e1f7de0cSMatt Gates 					sizeof(this_device->ioaccel_handle));
2519edd16368SStephen M. Cameron 				ncurrent++;
2520283b4a9bSStephen M. Cameron 			}
2521edd16368SStephen M. Cameron 			break;
2522edd16368SStephen M. Cameron 		case TYPE_TAPE:
2523edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
2524edd16368SStephen M. Cameron 			ncurrent++;
2525edd16368SStephen M. Cameron 			break;
2526edd16368SStephen M. Cameron 		case TYPE_RAID:
2527edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
2528edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
2529edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
2530edd16368SStephen M. Cameron 			 * don't present it.
2531edd16368SStephen M. Cameron 			 */
2532edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
2533edd16368SStephen M. Cameron 				break;
2534edd16368SStephen M. Cameron 			ncurrent++;
2535edd16368SStephen M. Cameron 			break;
2536edd16368SStephen M. Cameron 		default:
2537edd16368SStephen M. Cameron 			break;
2538edd16368SStephen M. Cameron 		}
2539cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
2540edd16368SStephen M. Cameron 			break;
2541edd16368SStephen M. Cameron 	}
2542edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
2543edd16368SStephen M. Cameron out:
2544edd16368SStephen M. Cameron 	kfree(tmpdevice);
2545edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
2546edd16368SStephen M. Cameron 		kfree(currentsd[i]);
2547edd16368SStephen M. Cameron 	kfree(currentsd);
2548edd16368SStephen M. Cameron 	kfree(physdev_list);
2549edd16368SStephen M. Cameron 	kfree(logdev_list);
2550edd16368SStephen M. Cameron }
2551edd16368SStephen M. Cameron 
2552edd16368SStephen M. Cameron /* hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
2553edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
2554edd16368SStephen M. Cameron  * hpsa command, cp.
2555edd16368SStephen M. Cameron  */
255633a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
2557edd16368SStephen M. Cameron 		struct CommandList *cp,
2558edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
2559edd16368SStephen M. Cameron {
2560edd16368SStephen M. Cameron 	unsigned int len;
2561edd16368SStephen M. Cameron 	struct scatterlist *sg;
256201a02ffcSStephen M. Cameron 	u64 addr64;
256333a2ffceSStephen M. Cameron 	int use_sg, i, sg_index, chained;
256433a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
2565edd16368SStephen M. Cameron 
256633a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
2567edd16368SStephen M. Cameron 
2568edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
2569edd16368SStephen M. Cameron 	if (use_sg < 0)
2570edd16368SStephen M. Cameron 		return use_sg;
2571edd16368SStephen M. Cameron 
2572edd16368SStephen M. Cameron 	if (!use_sg)
2573edd16368SStephen M. Cameron 		goto sglist_finished;
2574edd16368SStephen M. Cameron 
257533a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
257633a2ffceSStephen M. Cameron 	chained = 0;
257733a2ffceSStephen M. Cameron 	sg_index = 0;
2578edd16368SStephen M. Cameron 	scsi_for_each_sg(cmd, sg, use_sg, i) {
257933a2ffceSStephen M. Cameron 		if (i == h->max_cmd_sg_entries - 1 &&
258033a2ffceSStephen M. Cameron 			use_sg > h->max_cmd_sg_entries) {
258133a2ffceSStephen M. Cameron 			chained = 1;
258233a2ffceSStephen M. Cameron 			curr_sg = h->cmd_sg_list[cp->cmdindex];
258333a2ffceSStephen M. Cameron 			sg_index = 0;
258433a2ffceSStephen M. Cameron 		}
258501a02ffcSStephen M. Cameron 		addr64 = (u64) sg_dma_address(sg);
2586edd16368SStephen M. Cameron 		len  = sg_dma_len(sg);
258733a2ffceSStephen M. Cameron 		curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
258833a2ffceSStephen M. Cameron 		curr_sg->Addr.upper = (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
258933a2ffceSStephen M. Cameron 		curr_sg->Len = len;
2590e1d9cbfaSMatt Gates 		curr_sg->Ext = (i < scsi_sg_count(cmd) - 1) ? 0 : HPSA_SG_LAST;
259133a2ffceSStephen M. Cameron 		curr_sg++;
259233a2ffceSStephen M. Cameron 	}
259333a2ffceSStephen M. Cameron 
259433a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
259533a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
259633a2ffceSStephen M. Cameron 
259733a2ffceSStephen M. Cameron 	if (chained) {
259833a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
259933a2ffceSStephen M. Cameron 		cp->Header.SGTotal = (u16) (use_sg + 1);
2600e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
2601e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
2602e2bea6dfSStephen M. Cameron 			return -1;
2603e2bea6dfSStephen M. Cameron 		}
260433a2ffceSStephen M. Cameron 		return 0;
2605edd16368SStephen M. Cameron 	}
2606edd16368SStephen M. Cameron 
2607edd16368SStephen M. Cameron sglist_finished:
2608edd16368SStephen M. Cameron 
260901a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
261001a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) use_sg; /* total sgs in this cmd list */
2611edd16368SStephen M. Cameron 	return 0;
2612edd16368SStephen M. Cameron }
2613edd16368SStephen M. Cameron 
2614283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
2615283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
2616283b4a9bSStephen M. Cameron {
2617283b4a9bSStephen M. Cameron 	int is_write = 0;
2618283b4a9bSStephen M. Cameron 	u32 block;
2619283b4a9bSStephen M. Cameron 	u32 block_cnt;
2620283b4a9bSStephen M. Cameron 
2621283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
2622283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
2623283b4a9bSStephen M. Cameron 	case WRITE_6:
2624283b4a9bSStephen M. Cameron 	case WRITE_12:
2625283b4a9bSStephen M. Cameron 		is_write = 1;
2626283b4a9bSStephen M. Cameron 	case READ_6:
2627283b4a9bSStephen M. Cameron 	case READ_12:
2628283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
2629283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
2630283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
2631283b4a9bSStephen M. Cameron 		} else {
2632283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
2633283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
2634283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
2635283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
2636283b4a9bSStephen M. Cameron 				cdb[5];
2637283b4a9bSStephen M. Cameron 			block_cnt =
2638283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
2639283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
2640283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
2641283b4a9bSStephen M. Cameron 				cdb[9];
2642283b4a9bSStephen M. Cameron 		}
2643283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
2644283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
2645283b4a9bSStephen M. Cameron 
2646283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
2647283b4a9bSStephen M. Cameron 		cdb[1] = 0;
2648283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
2649283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
2650283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
2651283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
2652283b4a9bSStephen M. Cameron 		cdb[6] = 0;
2653283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
2654283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
2655283b4a9bSStephen M. Cameron 		cdb[9] = 0;
2656283b4a9bSStephen M. Cameron 		*cdb_len = 10;
2657283b4a9bSStephen M. Cameron 		break;
2658283b4a9bSStephen M. Cameron 	}
2659283b4a9bSStephen M. Cameron 	return 0;
2660283b4a9bSStephen M. Cameron }
2661283b4a9bSStephen M. Cameron 
2662c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
2663283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
2664283b4a9bSStephen M. Cameron 	u8 *scsi3addr)
2665e1f7de0cSMatt Gates {
2666e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
2667e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
2668e1f7de0cSMatt Gates 	unsigned int len;
2669e1f7de0cSMatt Gates 	unsigned int total_len = 0;
2670e1f7de0cSMatt Gates 	struct scatterlist *sg;
2671e1f7de0cSMatt Gates 	u64 addr64;
2672e1f7de0cSMatt Gates 	int use_sg, i;
2673e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
2674e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
2675e1f7de0cSMatt Gates 
2676283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
2677283b4a9bSStephen M. Cameron 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
2678283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2679283b4a9bSStephen M. Cameron 
2680e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
2681e1f7de0cSMatt Gates 
2682283b4a9bSStephen M. Cameron 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
2683283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2684283b4a9bSStephen M. Cameron 
2685e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
2686e1f7de0cSMatt Gates 
2687e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
2688e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
2689e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
2690e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
2691e1f7de0cSMatt Gates 
2692e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
2693e1f7de0cSMatt Gates 	if (use_sg < 0)
2694e1f7de0cSMatt Gates 		return use_sg;
2695e1f7de0cSMatt Gates 
2696e1f7de0cSMatt Gates 	if (use_sg) {
2697e1f7de0cSMatt Gates 		curr_sg = cp->SG;
2698e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
2699e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
2700e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
2701e1f7de0cSMatt Gates 			total_len += len;
2702e1f7de0cSMatt Gates 			curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
2703e1f7de0cSMatt Gates 			curr_sg->Addr.upper =
2704e1f7de0cSMatt Gates 				(u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
2705e1f7de0cSMatt Gates 			curr_sg->Len = len;
2706e1f7de0cSMatt Gates 
2707e1f7de0cSMatt Gates 			if (i == (scsi_sg_count(cmd) - 1))
2708e1f7de0cSMatt Gates 				curr_sg->Ext = HPSA_SG_LAST;
2709e1f7de0cSMatt Gates 			else
2710e1f7de0cSMatt Gates 				curr_sg->Ext = 0;  /* we are not chaining */
2711e1f7de0cSMatt Gates 			curr_sg++;
2712e1f7de0cSMatt Gates 		}
2713e1f7de0cSMatt Gates 
2714e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
2715e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
2716e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
2717e1f7de0cSMatt Gates 			break;
2718e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
2719e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
2720e1f7de0cSMatt Gates 			break;
2721e1f7de0cSMatt Gates 		case DMA_NONE:
2722e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
2723e1f7de0cSMatt Gates 			break;
2724e1f7de0cSMatt Gates 		default:
2725e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
2726e1f7de0cSMatt Gates 			cmd->sc_data_direction);
2727e1f7de0cSMatt Gates 			BUG();
2728e1f7de0cSMatt Gates 			break;
2729e1f7de0cSMatt Gates 		}
2730e1f7de0cSMatt Gates 	} else {
2731e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
2732e1f7de0cSMatt Gates 	}
2733e1f7de0cSMatt Gates 
2734c349775eSScott Teel 	c->Header.SGList = use_sg;
2735e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
2736283b4a9bSStephen M. Cameron 	cp->dev_handle = ioaccel_handle & 0xFFFF;
2737e1f7de0cSMatt Gates 	cp->transfer_len = total_len;
2738e1f7de0cSMatt Gates 	cp->io_flags = IOACCEL1_IOFLAGS_IO_REQ |
2739283b4a9bSStephen M. Cameron 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK);
2740e1f7de0cSMatt Gates 	cp->control = control;
2741283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
2742283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
2743c349775eSScott Teel 	/* Tag was already set at init time. */
2744e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
2745e1f7de0cSMatt Gates 	return 0;
2746e1f7de0cSMatt Gates }
2747edd16368SStephen M. Cameron 
2748283b4a9bSStephen M. Cameron /*
2749283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
2750283b4a9bSStephen M. Cameron  * I/O accelerator path.
2751283b4a9bSStephen M. Cameron  */
2752283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
2753283b4a9bSStephen M. Cameron 	struct CommandList *c)
2754283b4a9bSStephen M. Cameron {
2755283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
2756283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
2757283b4a9bSStephen M. Cameron 
2758283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
2759283b4a9bSStephen M. Cameron 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr);
2760283b4a9bSStephen M. Cameron }
2761283b4a9bSStephen M. Cameron 
2762c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
2763c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
2764c349775eSScott Teel 	u8 *scsi3addr)
2765c349775eSScott Teel {
2766c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
2767c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
2768c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
2769c349775eSScott Teel 	int use_sg, i;
2770c349775eSScott Teel 	struct scatterlist *sg;
2771c349775eSScott Teel 	u64 addr64;
2772c349775eSScott Teel 	u32 len;
2773c349775eSScott Teel 	u32 total_len = 0;
2774c349775eSScott Teel 
2775c349775eSScott Teel 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
2776c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
2777c349775eSScott Teel 
2778c349775eSScott Teel 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
2779c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
2780c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
2781c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
2782c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
2783c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
2784c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
2785c349775eSScott Teel 
2786c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
2787c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
2788c349775eSScott Teel 
2789c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
2790c349775eSScott Teel 	if (use_sg < 0)
2791c349775eSScott Teel 		return use_sg;
2792c349775eSScott Teel 
2793c349775eSScott Teel 	if (use_sg) {
2794c349775eSScott Teel 		BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES);
2795c349775eSScott Teel 		curr_sg = cp->sg;
2796c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
2797c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
2798c349775eSScott Teel 			len  = sg_dma_len(sg);
2799c349775eSScott Teel 			total_len += len;
2800c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
2801c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
2802c349775eSScott Teel 			curr_sg->reserved[0] = 0;
2803c349775eSScott Teel 			curr_sg->reserved[1] = 0;
2804c349775eSScott Teel 			curr_sg->reserved[2] = 0;
2805c349775eSScott Teel 			curr_sg->chain_indicator = 0;
2806c349775eSScott Teel 			curr_sg++;
2807c349775eSScott Teel 		}
2808c349775eSScott Teel 
2809c349775eSScott Teel 		switch (cmd->sc_data_direction) {
2810c349775eSScott Teel 		case DMA_TO_DEVICE:
2811c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_DATA_OUT;
2812c349775eSScott Teel 			break;
2813c349775eSScott Teel 		case DMA_FROM_DEVICE:
2814c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_DATA_IN;
2815c349775eSScott Teel 			break;
2816c349775eSScott Teel 		case DMA_NONE:
2817c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_NO_DATA;
2818c349775eSScott Teel 			break;
2819c349775eSScott Teel 		default:
2820c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
2821c349775eSScott Teel 				cmd->sc_data_direction);
2822c349775eSScott Teel 			BUG();
2823c349775eSScott Teel 			break;
2824c349775eSScott Teel 		}
2825c349775eSScott Teel 	} else {
2826c349775eSScott Teel 		cp->direction = IOACCEL2_DIR_NO_DATA;
2827c349775eSScott Teel 	}
2828c349775eSScott Teel 	cp->scsi_nexus = ioaccel_handle;
2829c349775eSScott Teel 	cp->Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT) |
2830c349775eSScott Teel 				DIRECT_LOOKUP_BIT;
2831c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
2832c349775eSScott Teel 	memset(cp->cciss_lun, 0, sizeof(cp->cciss_lun));
2833c349775eSScott Teel 	cp->cmd_priority_task_attr = 0;
2834c349775eSScott Teel 
2835c349775eSScott Teel 	/* fill in sg elements */
2836c349775eSScott Teel 	cp->sg_count = (u8) use_sg;
2837c349775eSScott Teel 
2838c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
2839c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
2840c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
2841c349775eSScott Teel 	cp->err_len = cpu_to_le32((u32) sizeof(cp->error_data));
2842c349775eSScott Teel 
2843c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
2844c349775eSScott Teel 	return 0;
2845c349775eSScott Teel }
2846c349775eSScott Teel 
2847c349775eSScott Teel /*
2848c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
2849c349775eSScott Teel  */
2850c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
2851c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
2852c349775eSScott Teel 	u8 *scsi3addr)
2853c349775eSScott Teel {
2854c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
2855c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
2856c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
2857c349775eSScott Teel 	else
2858c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
2859c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
2860c349775eSScott Teel }
2861c349775eSScott Teel 
2862283b4a9bSStephen M. Cameron /*
2863283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
2864283b4a9bSStephen M. Cameron  */
2865283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
2866283b4a9bSStephen M. Cameron 	struct CommandList *c)
2867283b4a9bSStephen M. Cameron {
2868283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
2869283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
2870283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
2871283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
2872283b4a9bSStephen M. Cameron 	int is_write = 0;
2873283b4a9bSStephen M. Cameron 	u32 map_index;
2874283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
2875283b4a9bSStephen M. Cameron 	u32 block_cnt;
2876283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
2877283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
2878283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
2879283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
2880283b4a9bSStephen M. Cameron 	u32 map_row;
2881283b4a9bSStephen M. Cameron 	u32 disk_handle;
2882283b4a9bSStephen M. Cameron 	u64 disk_block;
2883283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
2884283b4a9bSStephen M. Cameron 	u8 cdb[16];
2885283b4a9bSStephen M. Cameron 	u8 cdb_len;
2886283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
2887283b4a9bSStephen M. Cameron 	u64 tmpdiv;
2888283b4a9bSStephen M. Cameron #endif
2889283b4a9bSStephen M. Cameron 
2890283b4a9bSStephen M. Cameron 	BUG_ON(!(dev->offload_config && dev->offload_enabled));
2891283b4a9bSStephen M. Cameron 
2892283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
2893283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
2894283b4a9bSStephen M. Cameron 	case WRITE_6:
2895283b4a9bSStephen M. Cameron 		is_write = 1;
2896283b4a9bSStephen M. Cameron 	case READ_6:
2897283b4a9bSStephen M. Cameron 		first_block =
2898283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
2899283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
2900283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
2901283b4a9bSStephen M. Cameron 		break;
2902283b4a9bSStephen M. Cameron 	case WRITE_10:
2903283b4a9bSStephen M. Cameron 		is_write = 1;
2904283b4a9bSStephen M. Cameron 	case READ_10:
2905283b4a9bSStephen M. Cameron 		first_block =
2906283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
2907283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
2908283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
2909283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
2910283b4a9bSStephen M. Cameron 		block_cnt =
2911283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
2912283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
2913283b4a9bSStephen M. Cameron 		break;
2914283b4a9bSStephen M. Cameron 	case WRITE_12:
2915283b4a9bSStephen M. Cameron 		is_write = 1;
2916283b4a9bSStephen M. Cameron 	case READ_12:
2917283b4a9bSStephen M. Cameron 		first_block =
2918283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
2919283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
2920283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
2921283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
2922283b4a9bSStephen M. Cameron 		block_cnt =
2923283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
2924283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
2925283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
2926283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
2927283b4a9bSStephen M. Cameron 		break;
2928283b4a9bSStephen M. Cameron 	case WRITE_16:
2929283b4a9bSStephen M. Cameron 		is_write = 1;
2930283b4a9bSStephen M. Cameron 	case READ_16:
2931283b4a9bSStephen M. Cameron 		first_block =
2932283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
2933283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
2934283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
2935283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
2936283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
2937283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
2938283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
2939283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
2940283b4a9bSStephen M. Cameron 		block_cnt =
2941283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
2942283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
2943283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
2944283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
2945283b4a9bSStephen M. Cameron 		break;
2946283b4a9bSStephen M. Cameron 	default:
2947283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
2948283b4a9bSStephen M. Cameron 	}
2949283b4a9bSStephen M. Cameron 	BUG_ON(block_cnt == 0);
2950283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
2951283b4a9bSStephen M. Cameron 
2952283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
2953283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
2954283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2955283b4a9bSStephen M. Cameron 
2956283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
2957283b4a9bSStephen M. Cameron 	if (last_block >= map->volume_blk_cnt || last_block < first_block)
2958283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2959283b4a9bSStephen M. Cameron 
2960283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
2961283b4a9bSStephen M. Cameron 	blocks_per_row = map->data_disks_per_row * map->strip_size;
2962283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
2963283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
2964283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
2965283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
2966283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
2967283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
2968283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
2969283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
2970283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
2971283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
2972283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv,  map->strip_size);
2973283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
2974283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
2975283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, map->strip_size);
2976283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
2977283b4a9bSStephen M. Cameron #else
2978283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
2979283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
2980283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
2981283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
2982283b4a9bSStephen M. Cameron 	first_column = first_row_offset / map->strip_size;
2983283b4a9bSStephen M. Cameron 	last_column = last_row_offset / map->strip_size;
2984283b4a9bSStephen M. Cameron #endif
2985283b4a9bSStephen M. Cameron 
2986283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
2987283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
2988283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2989283b4a9bSStephen M. Cameron 
2990283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
2991283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
2992283b4a9bSStephen M. Cameron 				map->row_cnt;
2993283b4a9bSStephen M. Cameron 	map_index = (map_row * (map->data_disks_per_row +
2994283b4a9bSStephen M. Cameron 				map->metadata_disks_per_row)) + first_column;
2995283b4a9bSStephen M. Cameron 	if (dev->raid_level == 2) {
2996283b4a9bSStephen M. Cameron 		/* simple round-robin balancing of RAID 1+0 reads across
2997283b4a9bSStephen M. Cameron 		 * primary and mirror members.  this is appropriate for SSD
2998283b4a9bSStephen M. Cameron 		 * but not optimal for HDD.
2999283b4a9bSStephen M. Cameron 		 */
3000283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
3001283b4a9bSStephen M. Cameron 			map_index += map->data_disks_per_row;
3002283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
3003283b4a9bSStephen M. Cameron 	}
3004283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
3005283b4a9bSStephen M. Cameron 	disk_block = map->disk_starting_blk + (first_row * map->strip_size) +
3006283b4a9bSStephen M. Cameron 			(first_row_offset - (first_column * map->strip_size));
3007283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
3008283b4a9bSStephen M. Cameron 
3009283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
3010283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
3011283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
3012283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
3013283b4a9bSStephen M. Cameron 	}
3014283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
3015283b4a9bSStephen M. Cameron 
3016283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
3017283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
3018283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
3019283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3020283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
3021283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
3022283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
3023283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
3024283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
3025283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
3026283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
3027283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
3028283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
3029283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
3030283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
3031283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
3032283b4a9bSStephen M. Cameron 		cdb[14] = 0;
3033283b4a9bSStephen M. Cameron 		cdb[15] = 0;
3034283b4a9bSStephen M. Cameron 		cdb_len = 16;
3035283b4a9bSStephen M. Cameron 	} else {
3036283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3037283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3038283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
3039283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
3040283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
3041283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
3042283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3043283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
3044283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
3045283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3046283b4a9bSStephen M. Cameron 		cdb_len = 10;
3047283b4a9bSStephen M. Cameron 	}
3048283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
3049283b4a9bSStephen M. Cameron 						dev->scsi3addr);
3050283b4a9bSStephen M. Cameron }
3051283b4a9bSStephen M. Cameron 
3052f281233dSJeff Garzik static int hpsa_scsi_queue_command_lck(struct scsi_cmnd *cmd,
3053edd16368SStephen M. Cameron 	void (*done)(struct scsi_cmnd *))
3054edd16368SStephen M. Cameron {
3055edd16368SStephen M. Cameron 	struct ctlr_info *h;
3056edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
3057edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3058edd16368SStephen M. Cameron 	struct CommandList *c;
3059edd16368SStephen M. Cameron 	unsigned long flags;
3060283b4a9bSStephen M. Cameron 	int rc = 0;
3061edd16368SStephen M. Cameron 
3062edd16368SStephen M. Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
3063edd16368SStephen M. Cameron 	h = sdev_to_hba(cmd->device);
3064edd16368SStephen M. Cameron 	dev = cmd->device->hostdata;
3065edd16368SStephen M. Cameron 	if (!dev) {
3066edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
3067edd16368SStephen M. Cameron 		done(cmd);
3068edd16368SStephen M. Cameron 		return 0;
3069edd16368SStephen M. Cameron 	}
3070edd16368SStephen M. Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
3071edd16368SStephen M. Cameron 
3072edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
3073a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
3074a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
3075a0c12413SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
3076a0c12413SStephen M. Cameron 		done(cmd);
3077a0c12413SStephen M. Cameron 		return 0;
3078a0c12413SStephen M. Cameron 	}
3079edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
3080e16a33adSMatt Gates 	c = cmd_alloc(h);
3081edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
3082edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n");
3083edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
3084edd16368SStephen M. Cameron 	}
3085edd16368SStephen M. Cameron 
3086edd16368SStephen M. Cameron 	/* Fill in the command list header */
3087edd16368SStephen M. Cameron 
3088edd16368SStephen M. Cameron 	cmd->scsi_done = done;    /* save this for use by completion code */
3089edd16368SStephen M. Cameron 
3090edd16368SStephen M. Cameron 	/* save c in case we have to abort it  */
3091edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
3092edd16368SStephen M. Cameron 
3093edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
3094edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
3095e1f7de0cSMatt Gates 
3096283b4a9bSStephen M. Cameron 	/* Call alternate submit routine for I/O accelerated commands.
3097283b4a9bSStephen M. Cameron 	 * Retries always go down the normal I/O path.
3098283b4a9bSStephen M. Cameron 	 */
3099283b4a9bSStephen M. Cameron 	if (likely(cmd->retries == 0 &&
3100283b4a9bSStephen M. Cameron 		cmd->request->cmd_type == REQ_TYPE_FS)) {
3101283b4a9bSStephen M. Cameron 		if (dev->offload_enabled) {
3102283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_raid_map(h, c);
3103283b4a9bSStephen M. Cameron 			if (rc == 0)
3104283b4a9bSStephen M. Cameron 				return 0; /* Sent on ioaccel path */
3105283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
3106283b4a9bSStephen M. Cameron 				cmd_free(h, c);
3107283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
3108283b4a9bSStephen M. Cameron 			}
3109283b4a9bSStephen M. Cameron 		} else if (dev->ioaccel_handle) {
3110283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_direct_map(h, c);
3111283b4a9bSStephen M. Cameron 			if (rc == 0)
3112283b4a9bSStephen M. Cameron 				return 0; /* Sent on direct map path */
3113283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
3114283b4a9bSStephen M. Cameron 				cmd_free(h, c);
3115283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
3116283b4a9bSStephen M. Cameron 			}
3117283b4a9bSStephen M. Cameron 		}
3118283b4a9bSStephen M. Cameron 	}
3119e1f7de0cSMatt Gates 
3120edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
3121edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
3122303932fdSDon Brace 	c->Header.Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT);
3123303932fdSDon Brace 	c->Header.Tag.lower |= DIRECT_LOOKUP_BIT;
3124edd16368SStephen M. Cameron 
3125edd16368SStephen M. Cameron 	/* Fill in the request block... */
3126edd16368SStephen M. Cameron 
3127edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
3128edd16368SStephen M. Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
3129edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
3130edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
3131edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
3132edd16368SStephen M. Cameron 	c->Request.Type.Type = TYPE_CMD;
3133edd16368SStephen M. Cameron 	c->Request.Type.Attribute = ATTR_SIMPLE;
3134edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
3135edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
3136edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_WRITE;
3137edd16368SStephen M. Cameron 		break;
3138edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
3139edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_READ;
3140edd16368SStephen M. Cameron 		break;
3141edd16368SStephen M. Cameron 	case DMA_NONE:
3142edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_NONE;
3143edd16368SStephen M. Cameron 		break;
3144edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
3145edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
3146edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
3147edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
3148edd16368SStephen M. Cameron 		 */
3149edd16368SStephen M. Cameron 
3150edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_RSVD;
3151edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
3152edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
3153edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
3154edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
3155edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
3156edd16368SStephen M. Cameron 		 * our purposes here.
3157edd16368SStephen M. Cameron 		 */
3158edd16368SStephen M. Cameron 
3159edd16368SStephen M. Cameron 		break;
3160edd16368SStephen M. Cameron 
3161edd16368SStephen M. Cameron 	default:
3162edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3163edd16368SStephen M. Cameron 			cmd->sc_data_direction);
3164edd16368SStephen M. Cameron 		BUG();
3165edd16368SStephen M. Cameron 		break;
3166edd16368SStephen M. Cameron 	}
3167edd16368SStephen M. Cameron 
316833a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
3169edd16368SStephen M. Cameron 		cmd_free(h, c);
3170edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
3171edd16368SStephen M. Cameron 	}
3172edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
3173edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
3174edd16368SStephen M. Cameron 	return 0;
3175edd16368SStephen M. Cameron }
3176edd16368SStephen M. Cameron 
3177f281233dSJeff Garzik static DEF_SCSI_QCMD(hpsa_scsi_queue_command)
3178f281233dSJeff Garzik 
31795f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h)
31805f389360SStephen M. Cameron {
31815f389360SStephen M. Cameron 	unsigned long flags;
31825f389360SStephen M. Cameron 
31835f389360SStephen M. Cameron 	/*
31845f389360SStephen M. Cameron 	 * Don't let rescans be initiated on a controller known
31855f389360SStephen M. Cameron 	 * to be locked up.  If the controller locks up *during*
31865f389360SStephen M. Cameron 	 * a rescan, that thread is probably hosed, but at least
31875f389360SStephen M. Cameron 	 * we can prevent new rescan threads from piling up on a
31885f389360SStephen M. Cameron 	 * locked up controller.
31895f389360SStephen M. Cameron 	 */
31905f389360SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
31915f389360SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
31925f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
31935f389360SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
31945f389360SStephen M. Cameron 		h->scan_finished = 1;
31955f389360SStephen M. Cameron 		wake_up_all(&h->scan_wait_queue);
31965f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
31975f389360SStephen M. Cameron 		return 1;
31985f389360SStephen M. Cameron 	}
31995f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
32005f389360SStephen M. Cameron 	return 0;
32015f389360SStephen M. Cameron }
32025f389360SStephen M. Cameron 
3203a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
3204a08a8471SStephen M. Cameron {
3205a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
3206a08a8471SStephen M. Cameron 	unsigned long flags;
3207a08a8471SStephen M. Cameron 
32085f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
32095f389360SStephen M. Cameron 		return;
32105f389360SStephen M. Cameron 
3211a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
3212a08a8471SStephen M. Cameron 	while (1) {
3213a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
3214a08a8471SStephen M. Cameron 		if (h->scan_finished)
3215a08a8471SStephen M. Cameron 			break;
3216a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
3217a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
3218a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
3219a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
3220a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
3221a08a8471SStephen M. Cameron 		 * happen if we're in here.
3222a08a8471SStephen M. Cameron 		 */
3223a08a8471SStephen M. Cameron 	}
3224a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
3225a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3226a08a8471SStephen M. Cameron 
32275f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
32285f389360SStephen M. Cameron 		return;
32295f389360SStephen M. Cameron 
3230a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
3231a08a8471SStephen M. Cameron 
3232a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
3233a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* mark scan as finished. */
3234a08a8471SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
3235a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3236a08a8471SStephen M. Cameron }
3237a08a8471SStephen M. Cameron 
3238a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
3239a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
3240a08a8471SStephen M. Cameron {
3241a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
3242a08a8471SStephen M. Cameron 	unsigned long flags;
3243a08a8471SStephen M. Cameron 	int finished;
3244a08a8471SStephen M. Cameron 
3245a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
3246a08a8471SStephen M. Cameron 	finished = h->scan_finished;
3247a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3248a08a8471SStephen M. Cameron 	return finished;
3249a08a8471SStephen M. Cameron }
3250a08a8471SStephen M. Cameron 
3251667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
3252667e23d4SStephen M. Cameron 	int qdepth, int reason)
3253667e23d4SStephen M. Cameron {
3254667e23d4SStephen M. Cameron 	struct ctlr_info *h = sdev_to_hba(sdev);
3255667e23d4SStephen M. Cameron 
3256667e23d4SStephen M. Cameron 	if (reason != SCSI_QDEPTH_DEFAULT)
3257667e23d4SStephen M. Cameron 		return -ENOTSUPP;
3258667e23d4SStephen M. Cameron 
3259667e23d4SStephen M. Cameron 	if (qdepth < 1)
3260667e23d4SStephen M. Cameron 		qdepth = 1;
3261667e23d4SStephen M. Cameron 	else
3262667e23d4SStephen M. Cameron 		if (qdepth > h->nr_cmds)
3263667e23d4SStephen M. Cameron 			qdepth = h->nr_cmds;
3264667e23d4SStephen M. Cameron 	scsi_adjust_queue_depth(sdev, scsi_get_tag_type(sdev), qdepth);
3265667e23d4SStephen M. Cameron 	return sdev->queue_depth;
3266667e23d4SStephen M. Cameron }
3267667e23d4SStephen M. Cameron 
3268edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h)
3269edd16368SStephen M. Cameron {
3270edd16368SStephen M. Cameron 	/* we are being forcibly unloaded, and may not refuse. */
3271edd16368SStephen M. Cameron 	scsi_remove_host(h->scsi_host);
3272edd16368SStephen M. Cameron 	scsi_host_put(h->scsi_host);
3273edd16368SStephen M. Cameron 	h->scsi_host = NULL;
3274edd16368SStephen M. Cameron }
3275edd16368SStephen M. Cameron 
3276edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h)
3277edd16368SStephen M. Cameron {
3278b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
3279b705690dSStephen M. Cameron 	int error;
3280edd16368SStephen M. Cameron 
3281b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
3282b705690dSStephen M. Cameron 	if (sh == NULL)
3283b705690dSStephen M. Cameron 		goto fail;
3284b705690dSStephen M. Cameron 
3285b705690dSStephen M. Cameron 	sh->io_port = 0;
3286b705690dSStephen M. Cameron 	sh->n_io_port = 0;
3287b705690dSStephen M. Cameron 	sh->this_id = -1;
3288b705690dSStephen M. Cameron 	sh->max_channel = 3;
3289b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
3290b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
3291b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
3292b705690dSStephen M. Cameron 	sh->can_queue = h->nr_cmds;
3293b705690dSStephen M. Cameron 	sh->cmd_per_lun = h->nr_cmds;
3294b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
3295b705690dSStephen M. Cameron 	h->scsi_host = sh;
3296b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
3297b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
3298b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
3299b705690dSStephen M. Cameron 	error = scsi_add_host(sh, &h->pdev->dev);
3300b705690dSStephen M. Cameron 	if (error)
3301b705690dSStephen M. Cameron 		goto fail_host_put;
3302b705690dSStephen M. Cameron 	scsi_scan_host(sh);
3303b705690dSStephen M. Cameron 	return 0;
3304b705690dSStephen M. Cameron 
3305b705690dSStephen M. Cameron  fail_host_put:
3306b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_add_host"
3307b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
3308b705690dSStephen M. Cameron 	scsi_host_put(sh);
3309b705690dSStephen M. Cameron 	return error;
3310b705690dSStephen M. Cameron  fail:
3311b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_host_alloc"
3312b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
3313b705690dSStephen M. Cameron 	return -ENOMEM;
3314edd16368SStephen M. Cameron }
3315edd16368SStephen M. Cameron 
3316edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h,
3317edd16368SStephen M. Cameron 	unsigned char lunaddr[])
3318edd16368SStephen M. Cameron {
3319edd16368SStephen M. Cameron 	int rc = 0;
3320edd16368SStephen M. Cameron 	int count = 0;
3321edd16368SStephen M. Cameron 	int waittime = 1; /* seconds */
3322edd16368SStephen M. Cameron 	struct CommandList *c;
3323edd16368SStephen M. Cameron 
3324edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
3325edd16368SStephen M. Cameron 	if (!c) {
3326edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
3327edd16368SStephen M. Cameron 			"wait_for_device_to_become_ready.\n");
3328edd16368SStephen M. Cameron 		return IO_ERROR;
3329edd16368SStephen M. Cameron 	}
3330edd16368SStephen M. Cameron 
3331edd16368SStephen M. Cameron 	/* Send test unit ready until device ready, or give up. */
3332edd16368SStephen M. Cameron 	while (count < HPSA_TUR_RETRY_LIMIT) {
3333edd16368SStephen M. Cameron 
3334edd16368SStephen M. Cameron 		/* Wait for a bit.  do this first, because if we send
3335edd16368SStephen M. Cameron 		 * the TUR right away, the reset will just abort it.
3336edd16368SStephen M. Cameron 		 */
3337edd16368SStephen M. Cameron 		msleep(1000 * waittime);
3338edd16368SStephen M. Cameron 		count++;
3339edd16368SStephen M. Cameron 
3340edd16368SStephen M. Cameron 		/* Increase wait time with each try, up to a point. */
3341edd16368SStephen M. Cameron 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
3342edd16368SStephen M. Cameron 			waittime = waittime * 2;
3343edd16368SStephen M. Cameron 
3344a2dac136SStephen M. Cameron 		/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
3345a2dac136SStephen M. Cameron 		(void) fill_cmd(c, TEST_UNIT_READY, h,
3346a2dac136SStephen M. Cameron 				NULL, 0, 0, lunaddr, TYPE_CMD);
3347edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
3348edd16368SStephen M. Cameron 		/* no unmap needed here because no data xfer. */
3349edd16368SStephen M. Cameron 
3350edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_SUCCESS)
3351edd16368SStephen M. Cameron 			break;
3352edd16368SStephen M. Cameron 
3353edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
3354edd16368SStephen M. Cameron 			c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
3355edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
3356edd16368SStephen M. Cameron 			c->err_info->SenseInfo[2] == UNIT_ATTENTION))
3357edd16368SStephen M. Cameron 			break;
3358edd16368SStephen M. Cameron 
3359edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "waiting %d secs "
3360edd16368SStephen M. Cameron 			"for device to become ready.\n", waittime);
3361edd16368SStephen M. Cameron 		rc = 1; /* device not ready. */
3362edd16368SStephen M. Cameron 	}
3363edd16368SStephen M. Cameron 
3364edd16368SStephen M. Cameron 	if (rc)
3365edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
3366edd16368SStephen M. Cameron 	else
3367edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
3368edd16368SStephen M. Cameron 
3369edd16368SStephen M. Cameron 	cmd_special_free(h, c);
3370edd16368SStephen M. Cameron 	return rc;
3371edd16368SStephen M. Cameron }
3372edd16368SStephen M. Cameron 
3373edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
3374edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
3375edd16368SStephen M. Cameron  */
3376edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
3377edd16368SStephen M. Cameron {
3378edd16368SStephen M. Cameron 	int rc;
3379edd16368SStephen M. Cameron 	struct ctlr_info *h;
3380edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
3381edd16368SStephen M. Cameron 
3382edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
3383edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
3384edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
3385edd16368SStephen M. Cameron 		return FAILED;
3386edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
3387edd16368SStephen M. Cameron 	if (!dev) {
3388edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: "
3389edd16368SStephen M. Cameron 			"device lookup failed.\n");
3390edd16368SStephen M. Cameron 		return FAILED;
3391edd16368SStephen M. Cameron 	}
3392d416b0c7SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n",
3393d416b0c7SStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
3394edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
3395*bf711ac6SScott Teel 	rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN);
3396edd16368SStephen M. Cameron 	if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0)
3397edd16368SStephen M. Cameron 		return SUCCESS;
3398edd16368SStephen M. Cameron 
3399edd16368SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device failed.\n");
3400edd16368SStephen M. Cameron 	return FAILED;
3401edd16368SStephen M. Cameron }
3402edd16368SStephen M. Cameron 
34036cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
34046cba3f19SStephen M. Cameron {
34056cba3f19SStephen M. Cameron 	u8 original_tag[8];
34066cba3f19SStephen M. Cameron 
34076cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
34086cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
34096cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
34106cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
34116cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
34126cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
34136cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
34146cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
34156cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
34166cba3f19SStephen M. Cameron }
34176cba3f19SStephen M. Cameron 
341817eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
341917eb87d2SScott Teel 	struct CommandList *c, u32 *taglower, u32 *tagupper)
342017eb87d2SScott Teel {
342117eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
342217eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
342317eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
342417eb87d2SScott Teel 		*tagupper = cm1->Tag.upper;
342517eb87d2SScott Teel 		*taglower = cm1->Tag.lower;
342617eb87d2SScott Teel 	} else {
342717eb87d2SScott Teel 		*tagupper = c->Header.Tag.upper;
342817eb87d2SScott Teel 		*taglower = c->Header.Tag.lower;
342917eb87d2SScott Teel 	}
343017eb87d2SScott Teel }
343117eb87d2SScott Teel 
343275167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
34336cba3f19SStephen M. Cameron 	struct CommandList *abort, int swizzle)
343475167d2cSStephen M. Cameron {
343575167d2cSStephen M. Cameron 	int rc = IO_OK;
343675167d2cSStephen M. Cameron 	struct CommandList *c;
343775167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
343817eb87d2SScott Teel 	u32 tagupper, taglower;
343975167d2cSStephen M. Cameron 
344075167d2cSStephen M. Cameron 	c = cmd_special_alloc(h);
344175167d2cSStephen M. Cameron 	if (c == NULL) {	/* trouble... */
344275167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
344375167d2cSStephen M. Cameron 		return -ENOMEM;
344475167d2cSStephen M. Cameron 	}
344575167d2cSStephen M. Cameron 
3446a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
3447a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, abort,
3448a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
34496cba3f19SStephen M. Cameron 	if (swizzle)
34506cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
345175167d2cSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
345217eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
345375167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n",
345417eb87d2SScott Teel 		__func__, tagupper, taglower);
345575167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
345675167d2cSStephen M. Cameron 
345775167d2cSStephen M. Cameron 	ei = c->err_info;
345875167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
345975167d2cSStephen M. Cameron 	case CMD_SUCCESS:
346075167d2cSStephen M. Cameron 		break;
346175167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
346275167d2cSStephen M. Cameron 		rc = -1;
346375167d2cSStephen M. Cameron 		break;
346475167d2cSStephen M. Cameron 	default:
346575167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
346617eb87d2SScott Teel 			__func__, tagupper, taglower);
346775167d2cSStephen M. Cameron 		hpsa_scsi_interpret_error(c);
346875167d2cSStephen M. Cameron 		rc = -1;
346975167d2cSStephen M. Cameron 		break;
347075167d2cSStephen M. Cameron 	}
347175167d2cSStephen M. Cameron 	cmd_special_free(h, c);
347275167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
347375167d2cSStephen M. Cameron 		abort->Header.Tag.upper, abort->Header.Tag.lower);
347475167d2cSStephen M. Cameron 	return rc;
347575167d2cSStephen M. Cameron }
347675167d2cSStephen M. Cameron 
347775167d2cSStephen M. Cameron /*
347875167d2cSStephen M. Cameron  * hpsa_find_cmd_in_queue
347975167d2cSStephen M. Cameron  *
348075167d2cSStephen M. Cameron  * Used to determine whether a command (find) is still present
348175167d2cSStephen M. Cameron  * in queue_head.   Optionally excludes the last element of queue_head.
348275167d2cSStephen M. Cameron  *
348375167d2cSStephen M. Cameron  * This is used to avoid unnecessary aborts.  Commands in h->reqQ have
348475167d2cSStephen M. Cameron  * not yet been submitted, and so can be aborted by the driver without
348575167d2cSStephen M. Cameron  * sending an abort to the hardware.
348675167d2cSStephen M. Cameron  *
348775167d2cSStephen M. Cameron  * Returns pointer to command if found in queue, NULL otherwise.
348875167d2cSStephen M. Cameron  */
348975167d2cSStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue(struct ctlr_info *h,
349075167d2cSStephen M. Cameron 			struct scsi_cmnd *find, struct list_head *queue_head)
349175167d2cSStephen M. Cameron {
349275167d2cSStephen M. Cameron 	unsigned long flags;
349375167d2cSStephen M. Cameron 	struct CommandList *c = NULL;	/* ptr into cmpQ */
349475167d2cSStephen M. Cameron 
349575167d2cSStephen M. Cameron 	if (!find)
349675167d2cSStephen M. Cameron 		return 0;
349775167d2cSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
349875167d2cSStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
349975167d2cSStephen M. Cameron 		if (c->scsi_cmd == NULL) /* e.g.: passthru ioctl */
350075167d2cSStephen M. Cameron 			continue;
350175167d2cSStephen M. Cameron 		if (c->scsi_cmd == find) {
350275167d2cSStephen M. Cameron 			spin_unlock_irqrestore(&h->lock, flags);
350375167d2cSStephen M. Cameron 			return c;
350475167d2cSStephen M. Cameron 		}
350575167d2cSStephen M. Cameron 	}
350675167d2cSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
350775167d2cSStephen M. Cameron 	return NULL;
350875167d2cSStephen M. Cameron }
350975167d2cSStephen M. Cameron 
35106cba3f19SStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue_by_tag(struct ctlr_info *h,
35116cba3f19SStephen M. Cameron 					u8 *tag, struct list_head *queue_head)
35126cba3f19SStephen M. Cameron {
35136cba3f19SStephen M. Cameron 	unsigned long flags;
35146cba3f19SStephen M. Cameron 	struct CommandList *c;
35156cba3f19SStephen M. Cameron 
35166cba3f19SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
35176cba3f19SStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
35186cba3f19SStephen M. Cameron 		if (memcmp(&c->Header.Tag, tag, 8) != 0)
35196cba3f19SStephen M. Cameron 			continue;
35206cba3f19SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
35216cba3f19SStephen M. Cameron 		return c;
35226cba3f19SStephen M. Cameron 	}
35236cba3f19SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
35246cba3f19SStephen M. Cameron 	return NULL;
35256cba3f19SStephen M. Cameron }
35266cba3f19SStephen M. Cameron 
35276cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't.  It's hard to
35286cba3f19SStephen M. Cameron  * tell which kind we're dealing with, so we send the abort both ways.  There
35296cba3f19SStephen M. Cameron  * shouldn't be any collisions between swizzled and unswizzled tags due to the
35306cba3f19SStephen M. Cameron  * way we construct our tags but we check anyway in case the assumptions which
35316cba3f19SStephen M. Cameron  * make this true someday become false.
35326cba3f19SStephen M. Cameron  */
35336cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
35346cba3f19SStephen M. Cameron 	unsigned char *scsi3addr, struct CommandList *abort)
35356cba3f19SStephen M. Cameron {
35366cba3f19SStephen M. Cameron 	u8 swizzled_tag[8];
35376cba3f19SStephen M. Cameron 	struct CommandList *c;
35386cba3f19SStephen M. Cameron 	int rc = 0, rc2 = 0;
35396cba3f19SStephen M. Cameron 
35406cba3f19SStephen M. Cameron 	/* we do not expect to find the swizzled tag in our queue, but
35416cba3f19SStephen M. Cameron 	 * check anyway just to be sure the assumptions which make this
35426cba3f19SStephen M. Cameron 	 * the case haven't become wrong.
35436cba3f19SStephen M. Cameron 	 */
35446cba3f19SStephen M. Cameron 	memcpy(swizzled_tag, &abort->Request.CDB[4], 8);
35456cba3f19SStephen M. Cameron 	swizzle_abort_tag(swizzled_tag);
35466cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue_by_tag(h, swizzled_tag, &h->cmpQ);
35476cba3f19SStephen M. Cameron 	if (c != NULL) {
35486cba3f19SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Unexpectedly found byte-swapped tag in completion queue.\n");
35496cba3f19SStephen M. Cameron 		return hpsa_send_abort(h, scsi3addr, abort, 0);
35506cba3f19SStephen M. Cameron 	}
35516cba3f19SStephen M. Cameron 	rc = hpsa_send_abort(h, scsi3addr, abort, 0);
35526cba3f19SStephen M. Cameron 
35536cba3f19SStephen M. Cameron 	/* if the command is still in our queue, we can't conclude that it was
35546cba3f19SStephen M. Cameron 	 * aborted (it might have just completed normally) but in any case
35556cba3f19SStephen M. Cameron 	 * we don't need to try to abort it another way.
35566cba3f19SStephen M. Cameron 	 */
35576cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue(h, abort->scsi_cmd, &h->cmpQ);
35586cba3f19SStephen M. Cameron 	if (c)
35596cba3f19SStephen M. Cameron 		rc2 = hpsa_send_abort(h, scsi3addr, abort, 1);
35606cba3f19SStephen M. Cameron 	return rc && rc2;
35616cba3f19SStephen M. Cameron }
35626cba3f19SStephen M. Cameron 
356375167d2cSStephen M. Cameron /* Send an abort for the specified command.
356475167d2cSStephen M. Cameron  *	If the device and controller support it,
356575167d2cSStephen M. Cameron  *		send a task abort request.
356675167d2cSStephen M. Cameron  */
356775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
356875167d2cSStephen M. Cameron {
356975167d2cSStephen M. Cameron 
357075167d2cSStephen M. Cameron 	int i, rc;
357175167d2cSStephen M. Cameron 	struct ctlr_info *h;
357275167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
357375167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
357475167d2cSStephen M. Cameron 	struct CommandList *found;
357575167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
357675167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
357775167d2cSStephen M. Cameron 	int ml = 0;
357817eb87d2SScott Teel 	u32 tagupper, taglower;
357975167d2cSStephen M. Cameron 
358075167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
358175167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
358275167d2cSStephen M. Cameron 	if (WARN(h == NULL,
358375167d2cSStephen M. Cameron 			"ABORT REQUEST FAILED, Controller lookup failed.\n"))
358475167d2cSStephen M. Cameron 		return FAILED;
358575167d2cSStephen M. Cameron 
358675167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
358775167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
358875167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
358975167d2cSStephen M. Cameron 		return FAILED;
359075167d2cSStephen M. Cameron 
359175167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
359275167d2cSStephen M. Cameron 	ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%d ",
359375167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
359475167d2cSStephen M. Cameron 		sc->device->id, sc->device->lun);
359575167d2cSStephen M. Cameron 
359675167d2cSStephen M. Cameron 	/* Find the device of the command to be aborted */
359775167d2cSStephen M. Cameron 	dev = sc->device->hostdata;
359875167d2cSStephen M. Cameron 	if (!dev) {
359975167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
360075167d2cSStephen M. Cameron 				msg);
360175167d2cSStephen M. Cameron 		return FAILED;
360275167d2cSStephen M. Cameron 	}
360375167d2cSStephen M. Cameron 
360475167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
360575167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
360675167d2cSStephen M. Cameron 	if (abort == NULL) {
360775167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n",
360875167d2cSStephen M. Cameron 				msg);
360975167d2cSStephen M. Cameron 		return FAILED;
361075167d2cSStephen M. Cameron 	}
361117eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
361217eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
361375167d2cSStephen M. Cameron 	as  = (struct scsi_cmnd *) abort->scsi_cmd;
361475167d2cSStephen M. Cameron 	if (as != NULL)
361575167d2cSStephen M. Cameron 		ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ",
361675167d2cSStephen M. Cameron 			as->cmnd[0], as->serial_number);
361775167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s\n", msg);
361875167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n",
361975167d2cSStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
362075167d2cSStephen M. Cameron 
362175167d2cSStephen M. Cameron 	/* Search reqQ to See if command is queued but not submitted,
362275167d2cSStephen M. Cameron 	 * if so, complete the command with aborted status and remove
362375167d2cSStephen M. Cameron 	 * it from the reqQ.
362475167d2cSStephen M. Cameron 	 */
362575167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->reqQ);
362675167d2cSStephen M. Cameron 	if (found) {
362775167d2cSStephen M. Cameron 		found->err_info->CommandStatus = CMD_ABORTED;
362875167d2cSStephen M. Cameron 		finish_cmd(found);
362975167d2cSStephen M. Cameron 		dev_info(&h->pdev->dev, "%s Request SUCCEEDED (driver queue).\n",
363075167d2cSStephen M. Cameron 				msg);
363175167d2cSStephen M. Cameron 		return SUCCESS;
363275167d2cSStephen M. Cameron 	}
363375167d2cSStephen M. Cameron 
363475167d2cSStephen M. Cameron 	/* not in reqQ, if also not in cmpQ, must have already completed */
363575167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
363675167d2cSStephen M. Cameron 	if (!found)  {
3637d6ebd0f7SStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request SUCCEEDED (not known to driver).\n",
363875167d2cSStephen M. Cameron 				msg);
363975167d2cSStephen M. Cameron 		return SUCCESS;
364075167d2cSStephen M. Cameron 	}
364175167d2cSStephen M. Cameron 
364275167d2cSStephen M. Cameron 	/*
364375167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
364475167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
364575167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
364675167d2cSStephen M. Cameron 	 */
36476cba3f19SStephen M. Cameron 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort);
364875167d2cSStephen M. Cameron 	if (rc != 0) {
364975167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg);
365075167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n",
365175167d2cSStephen M. Cameron 			h->scsi_host->host_no,
365275167d2cSStephen M. Cameron 			dev->bus, dev->target, dev->lun);
365375167d2cSStephen M. Cameron 		return FAILED;
365475167d2cSStephen M. Cameron 	}
365575167d2cSStephen M. Cameron 	dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg);
365675167d2cSStephen M. Cameron 
365775167d2cSStephen M. Cameron 	/* If the abort(s) above completed and actually aborted the
365875167d2cSStephen M. Cameron 	 * command, then the command to be aborted should already be
365975167d2cSStephen M. Cameron 	 * completed.  If not, wait around a bit more to see if they
366075167d2cSStephen M. Cameron 	 * manage to complete normally.
366175167d2cSStephen M. Cameron 	 */
366275167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30
366375167d2cSStephen M. Cameron 	for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) {
366475167d2cSStephen M. Cameron 		found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
366575167d2cSStephen M. Cameron 		if (!found)
366675167d2cSStephen M. Cameron 			return SUCCESS;
366775167d2cSStephen M. Cameron 		msleep(100);
366875167d2cSStephen M. Cameron 	}
366975167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n",
367075167d2cSStephen M. Cameron 		msg, ABORT_COMPLETE_WAIT_SECS);
367175167d2cSStephen M. Cameron 	return FAILED;
367275167d2cSStephen M. Cameron }
367375167d2cSStephen M. Cameron 
367475167d2cSStephen M. Cameron 
3675edd16368SStephen M. Cameron /*
3676edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
3677edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
3678edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
3679edd16368SStephen M. Cameron  * cmd_free() is the complement.
3680edd16368SStephen M. Cameron  */
3681edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
3682edd16368SStephen M. Cameron {
3683edd16368SStephen M. Cameron 	struct CommandList *c;
3684edd16368SStephen M. Cameron 	int i;
3685edd16368SStephen M. Cameron 	union u64bit temp64;
3686edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
3687e16a33adSMatt Gates 	unsigned long flags;
3688edd16368SStephen M. Cameron 
3689e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
3690edd16368SStephen M. Cameron 	do {
3691edd16368SStephen M. Cameron 		i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds);
3692e16a33adSMatt Gates 		if (i == h->nr_cmds) {
3693e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
3694edd16368SStephen M. Cameron 			return NULL;
3695e16a33adSMatt Gates 		}
3696edd16368SStephen M. Cameron 	} while (test_and_set_bit
3697edd16368SStephen M. Cameron 		 (i & (BITS_PER_LONG - 1),
3698edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0);
3699e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
3700e16a33adSMatt Gates 
3701edd16368SStephen M. Cameron 	c = h->cmd_pool + i;
3702edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
3703edd16368SStephen M. Cameron 	cmd_dma_handle = h->cmd_pool_dhandle
3704edd16368SStephen M. Cameron 	    + i * sizeof(*c);
3705edd16368SStephen M. Cameron 	c->err_info = h->errinfo_pool + i;
3706edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
3707edd16368SStephen M. Cameron 	err_dma_handle = h->errinfo_pool_dhandle
3708edd16368SStephen M. Cameron 	    + i * sizeof(*c->err_info);
3709edd16368SStephen M. Cameron 
3710edd16368SStephen M. Cameron 	c->cmdindex = i;
3711edd16368SStephen M. Cameron 
37129e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
371301a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
371401a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
3715edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
3716edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
3717edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
3718edd16368SStephen M. Cameron 
3719edd16368SStephen M. Cameron 	c->h = h;
3720edd16368SStephen M. Cameron 	return c;
3721edd16368SStephen M. Cameron }
3722edd16368SStephen M. Cameron 
3723edd16368SStephen M. Cameron /* For operations that can wait for kmalloc to possibly sleep,
3724edd16368SStephen M. Cameron  * this routine can be called. Lock need not be held to call
3725edd16368SStephen M. Cameron  * cmd_special_alloc. cmd_special_free() is the complement.
3726edd16368SStephen M. Cameron  */
3727edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h)
3728edd16368SStephen M. Cameron {
3729edd16368SStephen M. Cameron 	struct CommandList *c;
3730edd16368SStephen M. Cameron 	union u64bit temp64;
3731edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
3732edd16368SStephen M. Cameron 
3733edd16368SStephen M. Cameron 	c = pci_alloc_consistent(h->pdev, sizeof(*c), &cmd_dma_handle);
3734edd16368SStephen M. Cameron 	if (c == NULL)
3735edd16368SStephen M. Cameron 		return NULL;
3736edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
3737edd16368SStephen M. Cameron 
3738e1f7de0cSMatt Gates 	c->cmd_type = CMD_SCSI;
3739edd16368SStephen M. Cameron 	c->cmdindex = -1;
3740edd16368SStephen M. Cameron 
3741edd16368SStephen M. Cameron 	c->err_info = pci_alloc_consistent(h->pdev, sizeof(*c->err_info),
3742edd16368SStephen M. Cameron 		    &err_dma_handle);
3743edd16368SStephen M. Cameron 
3744edd16368SStephen M. Cameron 	if (c->err_info == NULL) {
3745edd16368SStephen M. Cameron 		pci_free_consistent(h->pdev,
3746edd16368SStephen M. Cameron 			sizeof(*c), c, cmd_dma_handle);
3747edd16368SStephen M. Cameron 		return NULL;
3748edd16368SStephen M. Cameron 	}
3749edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
3750edd16368SStephen M. Cameron 
37519e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
375201a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
375301a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
3754edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
3755edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
3756edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
3757edd16368SStephen M. Cameron 
3758edd16368SStephen M. Cameron 	c->h = h;
3759edd16368SStephen M. Cameron 	return c;
3760edd16368SStephen M. Cameron }
3761edd16368SStephen M. Cameron 
3762edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
3763edd16368SStephen M. Cameron {
3764edd16368SStephen M. Cameron 	int i;
3765e16a33adSMatt Gates 	unsigned long flags;
3766edd16368SStephen M. Cameron 
3767edd16368SStephen M. Cameron 	i = c - h->cmd_pool;
3768e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
3769edd16368SStephen M. Cameron 	clear_bit(i & (BITS_PER_LONG - 1),
3770edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG));
3771e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
3772edd16368SStephen M. Cameron }
3773edd16368SStephen M. Cameron 
3774edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c)
3775edd16368SStephen M. Cameron {
3776edd16368SStephen M. Cameron 	union u64bit temp64;
3777edd16368SStephen M. Cameron 
3778edd16368SStephen M. Cameron 	temp64.val32.lower = c->ErrDesc.Addr.lower;
3779edd16368SStephen M. Cameron 	temp64.val32.upper = c->ErrDesc.Addr.upper;
3780edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c->err_info),
3781edd16368SStephen M. Cameron 			    c->err_info, (dma_addr_t) temp64.val);
3782edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c),
3783d896f3f3SStephen M. Cameron 			    c, (dma_addr_t) (c->busaddr & DIRECT_LOOKUP_MASK));
3784edd16368SStephen M. Cameron }
3785edd16368SStephen M. Cameron 
3786edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
3787edd16368SStephen M. Cameron 
3788edd16368SStephen M. Cameron static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, void *arg)
3789edd16368SStephen M. Cameron {
3790edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
3791edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
3792edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
3793edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
3794edd16368SStephen M. Cameron 	int err;
3795edd16368SStephen M. Cameron 	u32 cp;
3796edd16368SStephen M. Cameron 
3797938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
3798edd16368SStephen M. Cameron 	err = 0;
3799edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
3800edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
3801edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
3802edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
3803edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
3804edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
3805edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
3806edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
3807edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
3808edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
3809edd16368SStephen M. Cameron 
3810edd16368SStephen M. Cameron 	if (err)
3811edd16368SStephen M. Cameron 		return -EFAULT;
3812edd16368SStephen M. Cameron 
3813e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, (void *)p);
3814edd16368SStephen M. Cameron 	if (err)
3815edd16368SStephen M. Cameron 		return err;
3816edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
3817edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
3818edd16368SStephen M. Cameron 	if (err)
3819edd16368SStephen M. Cameron 		return -EFAULT;
3820edd16368SStephen M. Cameron 	return err;
3821edd16368SStephen M. Cameron }
3822edd16368SStephen M. Cameron 
3823edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
3824edd16368SStephen M. Cameron 	int cmd, void *arg)
3825edd16368SStephen M. Cameron {
3826edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
3827edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
3828edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
3829edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
3830edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
3831edd16368SStephen M. Cameron 	int err;
3832edd16368SStephen M. Cameron 	u32 cp;
3833edd16368SStephen M. Cameron 
3834938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
3835edd16368SStephen M. Cameron 	err = 0;
3836edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
3837edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
3838edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
3839edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
3840edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
3841edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
3842edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
3843edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
3844edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
3845edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
3846edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
3847edd16368SStephen M. Cameron 
3848edd16368SStephen M. Cameron 	if (err)
3849edd16368SStephen M. Cameron 		return -EFAULT;
3850edd16368SStephen M. Cameron 
3851e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, (void *)p);
3852edd16368SStephen M. Cameron 	if (err)
3853edd16368SStephen M. Cameron 		return err;
3854edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
3855edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
3856edd16368SStephen M. Cameron 	if (err)
3857edd16368SStephen M. Cameron 		return -EFAULT;
3858edd16368SStephen M. Cameron 	return err;
3859edd16368SStephen M. Cameron }
386071fe75a7SStephen M. Cameron 
386171fe75a7SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg)
386271fe75a7SStephen M. Cameron {
386371fe75a7SStephen M. Cameron 	switch (cmd) {
386471fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
386571fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
386671fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
386771fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
386871fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
386971fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
387071fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
387171fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
387271fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
387371fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
387471fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
387571fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
387671fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
387771fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
387871fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
387971fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
388071fe75a7SStephen M. Cameron 
388171fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
388271fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
388371fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
388471fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
388571fe75a7SStephen M. Cameron 
388671fe75a7SStephen M. Cameron 	default:
388771fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
388871fe75a7SStephen M. Cameron 	}
388971fe75a7SStephen M. Cameron }
3890edd16368SStephen M. Cameron #endif
3891edd16368SStephen M. Cameron 
3892edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
3893edd16368SStephen M. Cameron {
3894edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
3895edd16368SStephen M. Cameron 
3896edd16368SStephen M. Cameron 	if (!argp)
3897edd16368SStephen M. Cameron 		return -EINVAL;
3898edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
3899edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
3900edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
3901edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
3902edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
3903edd16368SStephen M. Cameron 		return -EFAULT;
3904edd16368SStephen M. Cameron 	return 0;
3905edd16368SStephen M. Cameron }
3906edd16368SStephen M. Cameron 
3907edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
3908edd16368SStephen M. Cameron {
3909edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
3910edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
3911edd16368SStephen M. Cameron 	int rc;
3912edd16368SStephen M. Cameron 
3913edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
3914edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
3915edd16368SStephen M. Cameron 	if (rc != 3) {
3916edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
3917edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
3918edd16368SStephen M. Cameron 		vmaj = 0;
3919edd16368SStephen M. Cameron 		vmin = 0;
3920edd16368SStephen M. Cameron 		vsubmin = 0;
3921edd16368SStephen M. Cameron 	}
3922edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
3923edd16368SStephen M. Cameron 	if (!argp)
3924edd16368SStephen M. Cameron 		return -EINVAL;
3925edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
3926edd16368SStephen M. Cameron 		return -EFAULT;
3927edd16368SStephen M. Cameron 	return 0;
3928edd16368SStephen M. Cameron }
3929edd16368SStephen M. Cameron 
3930edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
3931edd16368SStephen M. Cameron {
3932edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
3933edd16368SStephen M. Cameron 	struct CommandList *c;
3934edd16368SStephen M. Cameron 	char *buff = NULL;
3935edd16368SStephen M. Cameron 	union u64bit temp64;
3936c1f63c8fSStephen M. Cameron 	int rc = 0;
3937edd16368SStephen M. Cameron 
3938edd16368SStephen M. Cameron 	if (!argp)
3939edd16368SStephen M. Cameron 		return -EINVAL;
3940edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
3941edd16368SStephen M. Cameron 		return -EPERM;
3942edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
3943edd16368SStephen M. Cameron 		return -EFAULT;
3944edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
3945edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
3946edd16368SStephen M. Cameron 		return -EINVAL;
3947edd16368SStephen M. Cameron 	}
3948edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
3949edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
3950edd16368SStephen M. Cameron 		if (buff == NULL)
3951edd16368SStephen M. Cameron 			return -EFAULT;
3952edd16368SStephen M. Cameron 		if (iocommand.Request.Type.Direction == XFER_WRITE) {
3953edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
3954b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
3955b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
3956c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
3957c1f63c8fSStephen M. Cameron 				goto out_kfree;
3958edd16368SStephen M. Cameron 			}
3959b03a7771SStephen M. Cameron 		} else {
3960edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
3961b03a7771SStephen M. Cameron 		}
3962b03a7771SStephen M. Cameron 	}
3963edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
3964edd16368SStephen M. Cameron 	if (c == NULL) {
3965c1f63c8fSStephen M. Cameron 		rc = -ENOMEM;
3966c1f63c8fSStephen M. Cameron 		goto out_kfree;
3967edd16368SStephen M. Cameron 	}
3968edd16368SStephen M. Cameron 	/* Fill in the command type */
3969edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
3970edd16368SStephen M. Cameron 	/* Fill in Command Header */
3971edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
3972edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
3973edd16368SStephen M. Cameron 		c->Header.SGList = 1;
3974edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
3975edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
3976edd16368SStephen M. Cameron 		c->Header.SGList = 0;
3977edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
3978edd16368SStephen M. Cameron 	}
3979edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
3980edd16368SStephen M. Cameron 	/* use the kernel address the cmd block for tag */
3981edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
3982edd16368SStephen M. Cameron 
3983edd16368SStephen M. Cameron 	/* Fill in Request block */
3984edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
3985edd16368SStephen M. Cameron 		sizeof(c->Request));
3986edd16368SStephen M. Cameron 
3987edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
3988edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
3989edd16368SStephen M. Cameron 		temp64.val = pci_map_single(h->pdev, buff,
3990edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
3991bcc48ffaSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
3992bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.lower = 0;
3993bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.upper = 0;
3994bcc48ffaSStephen M. Cameron 			c->SG[0].Len = 0;
3995bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
3996bcc48ffaSStephen M. Cameron 			goto out;
3997bcc48ffaSStephen M. Cameron 		}
3998edd16368SStephen M. Cameron 		c->SG[0].Addr.lower = temp64.val32.lower;
3999edd16368SStephen M. Cameron 		c->SG[0].Addr.upper = temp64.val32.upper;
4000edd16368SStephen M. Cameron 		c->SG[0].Len = iocommand.buf_size;
4001e1d9cbfaSMatt Gates 		c->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining*/
4002edd16368SStephen M. Cameron 	}
4003a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4004c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
4005edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
4006edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
4007edd16368SStephen M. Cameron 
4008edd16368SStephen M. Cameron 	/* Copy the error information out */
4009edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
4010edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
4011edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
4012c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
4013c1f63c8fSStephen M. Cameron 		goto out;
4014edd16368SStephen M. Cameron 	}
4015b03a7771SStephen M. Cameron 	if (iocommand.Request.Type.Direction == XFER_READ &&
4016b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
4017edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
4018edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
4019c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
4020c1f63c8fSStephen M. Cameron 			goto out;
4021edd16368SStephen M. Cameron 		}
4022edd16368SStephen M. Cameron 	}
4023c1f63c8fSStephen M. Cameron out:
4024edd16368SStephen M. Cameron 	cmd_special_free(h, c);
4025c1f63c8fSStephen M. Cameron out_kfree:
4026c1f63c8fSStephen M. Cameron 	kfree(buff);
4027c1f63c8fSStephen M. Cameron 	return rc;
4028edd16368SStephen M. Cameron }
4029edd16368SStephen M. Cameron 
4030edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4031edd16368SStephen M. Cameron {
4032edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
4033edd16368SStephen M. Cameron 	struct CommandList *c;
4034edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
4035edd16368SStephen M. Cameron 	int *buff_size = NULL;
4036edd16368SStephen M. Cameron 	union u64bit temp64;
4037edd16368SStephen M. Cameron 	BYTE sg_used = 0;
4038edd16368SStephen M. Cameron 	int status = 0;
4039edd16368SStephen M. Cameron 	int i;
404001a02ffcSStephen M. Cameron 	u32 left;
404101a02ffcSStephen M. Cameron 	u32 sz;
4042edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
4043edd16368SStephen M. Cameron 
4044edd16368SStephen M. Cameron 	if (!argp)
4045edd16368SStephen M. Cameron 		return -EINVAL;
4046edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4047edd16368SStephen M. Cameron 		return -EPERM;
4048edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
4049edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
4050edd16368SStephen M. Cameron 	if (!ioc) {
4051edd16368SStephen M. Cameron 		status = -ENOMEM;
4052edd16368SStephen M. Cameron 		goto cleanup1;
4053edd16368SStephen M. Cameron 	}
4054edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
4055edd16368SStephen M. Cameron 		status = -EFAULT;
4056edd16368SStephen M. Cameron 		goto cleanup1;
4057edd16368SStephen M. Cameron 	}
4058edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
4059edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
4060edd16368SStephen M. Cameron 		status = -EINVAL;
4061edd16368SStephen M. Cameron 		goto cleanup1;
4062edd16368SStephen M. Cameron 	}
4063edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
4064edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
4065edd16368SStephen M. Cameron 		status = -EINVAL;
4066edd16368SStephen M. Cameron 		goto cleanup1;
4067edd16368SStephen M. Cameron 	}
4068d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
4069edd16368SStephen M. Cameron 		status = -EINVAL;
4070edd16368SStephen M. Cameron 		goto cleanup1;
4071edd16368SStephen M. Cameron 	}
4072d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
4073edd16368SStephen M. Cameron 	if (!buff) {
4074edd16368SStephen M. Cameron 		status = -ENOMEM;
4075edd16368SStephen M. Cameron 		goto cleanup1;
4076edd16368SStephen M. Cameron 	}
4077d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
4078edd16368SStephen M. Cameron 	if (!buff_size) {
4079edd16368SStephen M. Cameron 		status = -ENOMEM;
4080edd16368SStephen M. Cameron 		goto cleanup1;
4081edd16368SStephen M. Cameron 	}
4082edd16368SStephen M. Cameron 	left = ioc->buf_size;
4083edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
4084edd16368SStephen M. Cameron 	while (left) {
4085edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
4086edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
4087edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
4088edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
4089edd16368SStephen M. Cameron 			status = -ENOMEM;
4090edd16368SStephen M. Cameron 			goto cleanup1;
4091edd16368SStephen M. Cameron 		}
4092edd16368SStephen M. Cameron 		if (ioc->Request.Type.Direction == XFER_WRITE) {
4093edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
4094edd16368SStephen M. Cameron 				status = -ENOMEM;
4095edd16368SStephen M. Cameron 				goto cleanup1;
4096edd16368SStephen M. Cameron 			}
4097edd16368SStephen M. Cameron 		} else
4098edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
4099edd16368SStephen M. Cameron 		left -= sz;
4100edd16368SStephen M. Cameron 		data_ptr += sz;
4101edd16368SStephen M. Cameron 		sg_used++;
4102edd16368SStephen M. Cameron 	}
4103edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
4104edd16368SStephen M. Cameron 	if (c == NULL) {
4105edd16368SStephen M. Cameron 		status = -ENOMEM;
4106edd16368SStephen M. Cameron 		goto cleanup1;
4107edd16368SStephen M. Cameron 	}
4108edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4109edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
4110b03a7771SStephen M. Cameron 	c->Header.SGList = c->Header.SGTotal = sg_used;
4111edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
4112edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4113edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
4114edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
4115edd16368SStephen M. Cameron 		int i;
4116edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
4117edd16368SStephen M. Cameron 			temp64.val = pci_map_single(h->pdev, buff[i],
4118edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
4119bcc48ffaSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
4120bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.lower = 0;
4121bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.upper = 0;
4122bcc48ffaSStephen M. Cameron 				c->SG[i].Len = 0;
4123bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
4124bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
4125bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
4126e2d4a1f6SStephen M. Cameron 				goto cleanup0;
4127bcc48ffaSStephen M. Cameron 			}
4128edd16368SStephen M. Cameron 			c->SG[i].Addr.lower = temp64.val32.lower;
4129edd16368SStephen M. Cameron 			c->SG[i].Addr.upper = temp64.val32.upper;
4130edd16368SStephen M. Cameron 			c->SG[i].Len = buff_size[i];
4131e1d9cbfaSMatt Gates 			c->SG[i].Ext = i < sg_used - 1 ? 0 : HPSA_SG_LAST;
4132edd16368SStephen M. Cameron 		}
4133edd16368SStephen M. Cameron 	}
4134a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4135b03a7771SStephen M. Cameron 	if (sg_used)
4136edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
4137edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
4138edd16368SStephen M. Cameron 	/* Copy the error information out */
4139edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
4140edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
4141edd16368SStephen M. Cameron 		status = -EFAULT;
4142e2d4a1f6SStephen M. Cameron 		goto cleanup0;
4143edd16368SStephen M. Cameron 	}
4144b03a7771SStephen M. Cameron 	if (ioc->Request.Type.Direction == XFER_READ && ioc->buf_size > 0) {
4145edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
4146edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
4147edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
4148edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
4149edd16368SStephen M. Cameron 				status = -EFAULT;
4150e2d4a1f6SStephen M. Cameron 				goto cleanup0;
4151edd16368SStephen M. Cameron 			}
4152edd16368SStephen M. Cameron 			ptr += buff_size[i];
4153edd16368SStephen M. Cameron 		}
4154edd16368SStephen M. Cameron 	}
4155edd16368SStephen M. Cameron 	status = 0;
4156e2d4a1f6SStephen M. Cameron cleanup0:
4157e2d4a1f6SStephen M. Cameron 	cmd_special_free(h, c);
4158edd16368SStephen M. Cameron cleanup1:
4159edd16368SStephen M. Cameron 	if (buff) {
4160edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
4161edd16368SStephen M. Cameron 			kfree(buff[i]);
4162edd16368SStephen M. Cameron 		kfree(buff);
4163edd16368SStephen M. Cameron 	}
4164edd16368SStephen M. Cameron 	kfree(buff_size);
4165edd16368SStephen M. Cameron 	kfree(ioc);
4166edd16368SStephen M. Cameron 	return status;
4167edd16368SStephen M. Cameron }
4168edd16368SStephen M. Cameron 
4169edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
4170edd16368SStephen M. Cameron 	struct CommandList *c)
4171edd16368SStephen M. Cameron {
4172edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
4173edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
4174edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
4175edd16368SStephen M. Cameron }
41760390f0c0SStephen M. Cameron 
41770390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h)
41780390f0c0SStephen M. Cameron {
41790390f0c0SStephen M. Cameron 	unsigned long flags;
41800390f0c0SStephen M. Cameron 
41810390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
41820390f0c0SStephen M. Cameron 	if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) {
41830390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
41840390f0c0SStephen M. Cameron 		return -1;
41850390f0c0SStephen M. Cameron 	}
41860390f0c0SStephen M. Cameron 	h->passthru_count++;
41870390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
41880390f0c0SStephen M. Cameron 	return 0;
41890390f0c0SStephen M. Cameron }
41900390f0c0SStephen M. Cameron 
41910390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h)
41920390f0c0SStephen M. Cameron {
41930390f0c0SStephen M. Cameron 	unsigned long flags;
41940390f0c0SStephen M. Cameron 
41950390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
41960390f0c0SStephen M. Cameron 	if (h->passthru_count <= 0) {
41970390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
41980390f0c0SStephen M. Cameron 		/* not expecting to get here. */
41990390f0c0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n");
42000390f0c0SStephen M. Cameron 		return;
42010390f0c0SStephen M. Cameron 	}
42020390f0c0SStephen M. Cameron 	h->passthru_count--;
42030390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
42040390f0c0SStephen M. Cameron }
42050390f0c0SStephen M. Cameron 
4206edd16368SStephen M. Cameron /*
4207edd16368SStephen M. Cameron  * ioctl
4208edd16368SStephen M. Cameron  */
4209edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg)
4210edd16368SStephen M. Cameron {
4211edd16368SStephen M. Cameron 	struct ctlr_info *h;
4212edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
42130390f0c0SStephen M. Cameron 	int rc;
4214edd16368SStephen M. Cameron 
4215edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
4216edd16368SStephen M. Cameron 
4217edd16368SStephen M. Cameron 	switch (cmd) {
4218edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
4219edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
4220edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
4221a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
4222edd16368SStephen M. Cameron 		return 0;
4223edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
4224edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
4225edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
4226edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
4227edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
42280390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
42290390f0c0SStephen M. Cameron 			return -EAGAIN;
42300390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
42310390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
42320390f0c0SStephen M. Cameron 		return rc;
4233edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
42340390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
42350390f0c0SStephen M. Cameron 			return -EAGAIN;
42360390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
42370390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
42380390f0c0SStephen M. Cameron 		return rc;
4239edd16368SStephen M. Cameron 	default:
4240edd16368SStephen M. Cameron 		return -ENOTTY;
4241edd16368SStephen M. Cameron 	}
4242edd16368SStephen M. Cameron }
4243edd16368SStephen M. Cameron 
42446f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
42456f039790SGreg Kroah-Hartman 				u8 reset_type)
424664670ac8SStephen M. Cameron {
424764670ac8SStephen M. Cameron 	struct CommandList *c;
424864670ac8SStephen M. Cameron 
424964670ac8SStephen M. Cameron 	c = cmd_alloc(h);
425064670ac8SStephen M. Cameron 	if (!c)
425164670ac8SStephen M. Cameron 		return -ENOMEM;
4252a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
4253a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
425464670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
425564670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
425664670ac8SStephen M. Cameron 	c->waiting = NULL;
425764670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
425864670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
425964670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
426064670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
426164670ac8SStephen M. Cameron 	 */
426264670ac8SStephen M. Cameron 	return 0;
426364670ac8SStephen M. Cameron }
426464670ac8SStephen M. Cameron 
4265a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
426601a02ffcSStephen M. Cameron 	void *buff, size_t size, u8 page_code, unsigned char *scsi3addr,
4267edd16368SStephen M. Cameron 	int cmd_type)
4268edd16368SStephen M. Cameron {
4269edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
427075167d2cSStephen M. Cameron 	struct CommandList *a; /* for commands to be aborted */
4271edd16368SStephen M. Cameron 
4272edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4273edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
4274edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
4275edd16368SStephen M. Cameron 		c->Header.SGList = 1;
4276edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
4277edd16368SStephen M. Cameron 	} else {
4278edd16368SStephen M. Cameron 		c->Header.SGList = 0;
4279edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
4280edd16368SStephen M. Cameron 	}
4281edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4282edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
4283edd16368SStephen M. Cameron 
4284edd16368SStephen M. Cameron 	c->Request.Type.Type = cmd_type;
4285edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
4286edd16368SStephen M. Cameron 		switch (cmd) {
4287edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
4288edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
4289edd16368SStephen M. Cameron 			if (page_code != 0) {
4290edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
4291edd16368SStephen M. Cameron 				c->Request.CDB[2] = page_code;
4292edd16368SStephen M. Cameron 			}
4293edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
4294edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4295edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4296edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4297edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
4298edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
4299edd16368SStephen M. Cameron 			break;
4300edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
4301edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
4302edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
4303edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
4304edd16368SStephen M. Cameron 			 */
4305edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
4306edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4307edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4308edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4309edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
4310edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
4311edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
4312edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
4313edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
4314edd16368SStephen M. Cameron 			break;
4315edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
4316edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
4317edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4318edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
4319edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4320edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
4321edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
4322bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
4323bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
4324edd16368SStephen M. Cameron 			break;
4325edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
4326edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
4327edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4328edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
4329edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4330edd16368SStephen M. Cameron 			break;
4331283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
4332283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
4333283b4a9bSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4334283b4a9bSStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4335283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
4336283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
4337283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
4338283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
4339283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
4340283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
4341283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
4342283b4a9bSStephen M. Cameron 			break;
4343edd16368SStephen M. Cameron 		default:
4344edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
4345edd16368SStephen M. Cameron 			BUG();
4346a2dac136SStephen M. Cameron 			return -1;
4347edd16368SStephen M. Cameron 		}
4348edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
4349edd16368SStephen M. Cameron 		switch (cmd) {
4350edd16368SStephen M. Cameron 
4351edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
4352edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
4353edd16368SStephen M. Cameron 			c->Request.Type.Type =  1; /* It is a MSG not a CMD */
4354edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4355edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
4356edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
435764670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
435864670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
435921e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
4360edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
4361edd16368SStephen M. Cameron 			/* LunID device */
4362edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
4363edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
4364edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
4365edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
4366edd16368SStephen M. Cameron 			break;
436775167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
436875167d2cSStephen M. Cameron 			a = buff;       /* point to command to be aborted */
436975167d2cSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "Abort Tag:0x%08x:%08x using request Tag:0x%08x:%08x\n",
437075167d2cSStephen M. Cameron 				a->Header.Tag.upper, a->Header.Tag.lower,
437175167d2cSStephen M. Cameron 				c->Header.Tag.upper, c->Header.Tag.lower);
437275167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
437375167d2cSStephen M. Cameron 			c->Request.Type.Type = TYPE_MSG;
437475167d2cSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
437575167d2cSStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
437675167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
437775167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
437875167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
437975167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
438075167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
438175167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
438275167d2cSStephen M. Cameron 			c->Request.CDB[4] = a->Header.Tag.lower & 0xFF;
438375167d2cSStephen M. Cameron 			c->Request.CDB[5] = (a->Header.Tag.lower >> 8) & 0xFF;
438475167d2cSStephen M. Cameron 			c->Request.CDB[6] = (a->Header.Tag.lower >> 16) & 0xFF;
438575167d2cSStephen M. Cameron 			c->Request.CDB[7] = (a->Header.Tag.lower >> 24) & 0xFF;
438675167d2cSStephen M. Cameron 			c->Request.CDB[8] = a->Header.Tag.upper & 0xFF;
438775167d2cSStephen M. Cameron 			c->Request.CDB[9] = (a->Header.Tag.upper >> 8) & 0xFF;
438875167d2cSStephen M. Cameron 			c->Request.CDB[10] = (a->Header.Tag.upper >> 16) & 0xFF;
438975167d2cSStephen M. Cameron 			c->Request.CDB[11] = (a->Header.Tag.upper >> 24) & 0xFF;
439075167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
439175167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
439275167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
439375167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
439475167d2cSStephen M. Cameron 		break;
4395edd16368SStephen M. Cameron 		default:
4396edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
4397edd16368SStephen M. Cameron 				cmd);
4398edd16368SStephen M. Cameron 			BUG();
4399edd16368SStephen M. Cameron 		}
4400edd16368SStephen M. Cameron 	} else {
4401edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
4402edd16368SStephen M. Cameron 		BUG();
4403edd16368SStephen M. Cameron 	}
4404edd16368SStephen M. Cameron 
4405edd16368SStephen M. Cameron 	switch (c->Request.Type.Direction) {
4406edd16368SStephen M. Cameron 	case XFER_READ:
4407edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
4408edd16368SStephen M. Cameron 		break;
4409edd16368SStephen M. Cameron 	case XFER_WRITE:
4410edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
4411edd16368SStephen M. Cameron 		break;
4412edd16368SStephen M. Cameron 	case XFER_NONE:
4413edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
4414edd16368SStephen M. Cameron 		break;
4415edd16368SStephen M. Cameron 	default:
4416edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
4417edd16368SStephen M. Cameron 	}
4418a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
4419a2dac136SStephen M. Cameron 		return -1;
4420a2dac136SStephen M. Cameron 	return 0;
4421edd16368SStephen M. Cameron }
4422edd16368SStephen M. Cameron 
4423edd16368SStephen M. Cameron /*
4424edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
4425edd16368SStephen M. Cameron  */
4426edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
4427edd16368SStephen M. Cameron {
4428edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
4429edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
4430088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
4431088ba34cSStephen M. Cameron 		page_offs + size);
4432edd16368SStephen M. Cameron 
4433edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
4434edd16368SStephen M. Cameron }
4435edd16368SStephen M. Cameron 
4436edd16368SStephen M. Cameron /* Takes cmds off the submission queue and sends them to the hardware,
4437edd16368SStephen M. Cameron  * then puts them on the queue of cmds waiting for completion.
4438edd16368SStephen M. Cameron  */
4439edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h)
4440edd16368SStephen M. Cameron {
4441edd16368SStephen M. Cameron 	struct CommandList *c;
4442e16a33adSMatt Gates 	unsigned long flags;
4443edd16368SStephen M. Cameron 
4444e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
44459e0fc764SStephen M. Cameron 	while (!list_empty(&h->reqQ)) {
44469e0fc764SStephen M. Cameron 		c = list_entry(h->reqQ.next, struct CommandList, list);
4447edd16368SStephen M. Cameron 		/* can't do anything if fifo is full */
4448edd16368SStephen M. Cameron 		if ((h->access.fifo_full(h))) {
4449396883e2SStephen M. Cameron 			h->fifo_recently_full = 1;
4450edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "fifo full\n");
4451edd16368SStephen M. Cameron 			break;
4452edd16368SStephen M. Cameron 		}
4453396883e2SStephen M. Cameron 		h->fifo_recently_full = 0;
4454edd16368SStephen M. Cameron 
4455edd16368SStephen M. Cameron 		/* Get the first entry from the Request Q */
4456edd16368SStephen M. Cameron 		removeQ(c);
4457edd16368SStephen M. Cameron 		h->Qdepth--;
4458edd16368SStephen M. Cameron 
4459edd16368SStephen M. Cameron 		/* Put job onto the completed Q */
4460edd16368SStephen M. Cameron 		addQ(&h->cmpQ, c);
4461e16a33adSMatt Gates 
4462e16a33adSMatt Gates 		/* Must increment commands_outstanding before unlocking
4463e16a33adSMatt Gates 		 * and submitting to avoid race checking for fifo full
4464e16a33adSMatt Gates 		 * condition.
4465e16a33adSMatt Gates 		 */
4466e16a33adSMatt Gates 		h->commands_outstanding++;
4467e16a33adSMatt Gates 		if (h->commands_outstanding > h->max_outstanding)
4468e16a33adSMatt Gates 			h->max_outstanding = h->commands_outstanding;
4469e16a33adSMatt Gates 
4470e16a33adSMatt Gates 		/* Tell the controller execute command */
4471e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
4472e16a33adSMatt Gates 		h->access.submit_command(h, c);
4473e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
4474edd16368SStephen M. Cameron 	}
4475e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4476edd16368SStephen M. Cameron }
4477edd16368SStephen M. Cameron 
4478254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
4479edd16368SStephen M. Cameron {
4480254f796bSMatt Gates 	return h->access.command_completed(h, q);
4481edd16368SStephen M. Cameron }
4482edd16368SStephen M. Cameron 
4483900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
4484edd16368SStephen M. Cameron {
4485edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
4486edd16368SStephen M. Cameron }
4487edd16368SStephen M. Cameron 
4488edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
4489edd16368SStephen M. Cameron {
449010f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
449110f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
4492edd16368SStephen M. Cameron }
4493edd16368SStephen M. Cameron 
449401a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
449501a02ffcSStephen M. Cameron 	u32 raw_tag)
4496edd16368SStephen M. Cameron {
4497edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
4498edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
4499edd16368SStephen M. Cameron 		return 1;
4500edd16368SStephen M. Cameron 	}
4501edd16368SStephen M. Cameron 	return 0;
4502edd16368SStephen M. Cameron }
4503edd16368SStephen M. Cameron 
45045a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
4505edd16368SStephen M. Cameron {
4506e16a33adSMatt Gates 	unsigned long flags;
4507396883e2SStephen M. Cameron 	int io_may_be_stalled = 0;
4508396883e2SStephen M. Cameron 	struct ctlr_info *h = c->h;
4509e16a33adSMatt Gates 
4510396883e2SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
4511edd16368SStephen M. Cameron 	removeQ(c);
4512396883e2SStephen M. Cameron 
4513396883e2SStephen M. Cameron 	/*
4514396883e2SStephen M. Cameron 	 * Check for possibly stalled i/o.
4515396883e2SStephen M. Cameron 	 *
4516396883e2SStephen M. Cameron 	 * If a fifo_full condition is encountered, requests will back up
4517396883e2SStephen M. Cameron 	 * in h->reqQ.  This queue is only emptied out by start_io which is
4518396883e2SStephen M. Cameron 	 * only called when a new i/o request comes in.  If no i/o's are
4519396883e2SStephen M. Cameron 	 * forthcoming, the i/o's in h->reqQ can get stuck.  So we call
4520396883e2SStephen M. Cameron 	 * start_io from here if we detect such a danger.
4521396883e2SStephen M. Cameron 	 *
4522396883e2SStephen M. Cameron 	 * Normally, we shouldn't hit this case, but pounding on the
4523396883e2SStephen M. Cameron 	 * CCISS_PASSTHRU ioctl can provoke it.  Only call start_io if
4524396883e2SStephen M. Cameron 	 * commands_outstanding is low.  We want to avoid calling
4525396883e2SStephen M. Cameron 	 * start_io from in here as much as possible, and esp. don't
4526396883e2SStephen M. Cameron 	 * want to get in a cycle where we call start_io every time
4527396883e2SStephen M. Cameron 	 * through here.
4528396883e2SStephen M. Cameron 	 */
4529396883e2SStephen M. Cameron 	if (unlikely(h->fifo_recently_full) &&
4530396883e2SStephen M. Cameron 		h->commands_outstanding < 5)
4531396883e2SStephen M. Cameron 		io_may_be_stalled = 1;
4532396883e2SStephen M. Cameron 
4533396883e2SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
4534396883e2SStephen M. Cameron 
4535e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
4536c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
4537c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
45381fb011fbSStephen M. Cameron 		complete_scsi_command(c);
4539edd16368SStephen M. Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND)
4540edd16368SStephen M. Cameron 		complete(c->waiting);
4541396883e2SStephen M. Cameron 	if (unlikely(io_may_be_stalled))
4542396883e2SStephen M. Cameron 		start_io(h);
4543edd16368SStephen M. Cameron }
4544edd16368SStephen M. Cameron 
4545a104c99fSStephen M. Cameron static inline u32 hpsa_tag_contains_index(u32 tag)
4546a104c99fSStephen M. Cameron {
4547a104c99fSStephen M. Cameron 	return tag & DIRECT_LOOKUP_BIT;
4548a104c99fSStephen M. Cameron }
4549a104c99fSStephen M. Cameron 
4550a104c99fSStephen M. Cameron static inline u32 hpsa_tag_to_index(u32 tag)
4551a104c99fSStephen M. Cameron {
4552a104c99fSStephen M. Cameron 	return tag >> DIRECT_LOOKUP_SHIFT;
4553a104c99fSStephen M. Cameron }
4554a104c99fSStephen M. Cameron 
4555a9a3a273SStephen M. Cameron 
4556a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
4557a104c99fSStephen M. Cameron {
4558a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
4559a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
4560960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
4561a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
4562a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
4563a104c99fSStephen M. Cameron }
4564a104c99fSStephen M. Cameron 
4565303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
45661d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
4567303932fdSDon Brace 	u32 raw_tag)
4568303932fdSDon Brace {
4569303932fdSDon Brace 	u32 tag_index;
4570303932fdSDon Brace 	struct CommandList *c;
4571303932fdSDon Brace 
4572303932fdSDon Brace 	tag_index = hpsa_tag_to_index(raw_tag);
45731d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
4574303932fdSDon Brace 		c = h->cmd_pool + tag_index;
45755a3d16f5SStephen M. Cameron 		finish_cmd(c);
45761d94f94dSStephen M. Cameron 	}
4577303932fdSDon Brace }
4578303932fdSDon Brace 
4579303932fdSDon Brace /* process completion of a non-indexed command */
45801d94f94dSStephen M. Cameron static inline void process_nonindexed_cmd(struct ctlr_info *h,
4581303932fdSDon Brace 	u32 raw_tag)
4582303932fdSDon Brace {
4583303932fdSDon Brace 	u32 tag;
4584303932fdSDon Brace 	struct CommandList *c = NULL;
4585e16a33adSMatt Gates 	unsigned long flags;
4586303932fdSDon Brace 
4587a9a3a273SStephen M. Cameron 	tag = hpsa_tag_discard_error_bits(h, raw_tag);
4588e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
45899e0fc764SStephen M. Cameron 	list_for_each_entry(c, &h->cmpQ, list) {
4590303932fdSDon Brace 		if ((c->busaddr & 0xFFFFFFE0) == (tag & 0xFFFFFFE0)) {
4591e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
45925a3d16f5SStephen M. Cameron 			finish_cmd(c);
45931d94f94dSStephen M. Cameron 			return;
4594303932fdSDon Brace 		}
4595303932fdSDon Brace 	}
4596e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4597303932fdSDon Brace 	bad_tag(h, h->nr_cmds + 1, raw_tag);
4598303932fdSDon Brace }
4599303932fdSDon Brace 
460064670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
460164670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
460264670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
460364670ac8SStephen M. Cameron  * functions.
460464670ac8SStephen M. Cameron  */
460564670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
460664670ac8SStephen M. Cameron {
460764670ac8SStephen M. Cameron 	if (likely(!reset_devices))
460864670ac8SStephen M. Cameron 		return 0;
460964670ac8SStephen M. Cameron 
461064670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
461164670ac8SStephen M. Cameron 		return 0;
461264670ac8SStephen M. Cameron 
461364670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
461464670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
461564670ac8SStephen M. Cameron 
461664670ac8SStephen M. Cameron 	return 1;
461764670ac8SStephen M. Cameron }
461864670ac8SStephen M. Cameron 
4619254f796bSMatt Gates /*
4620254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
4621254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
4622254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
4623254f796bSMatt Gates  */
4624254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
462564670ac8SStephen M. Cameron {
4626254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
4627254f796bSMatt Gates }
4628254f796bSMatt Gates 
4629254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
4630254f796bSMatt Gates {
4631254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
4632254f796bSMatt Gates 	u8 q = *(u8 *) queue;
463364670ac8SStephen M. Cameron 	u32 raw_tag;
463464670ac8SStephen M. Cameron 
463564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
463664670ac8SStephen M. Cameron 		return IRQ_NONE;
463764670ac8SStephen M. Cameron 
463864670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
463964670ac8SStephen M. Cameron 		return IRQ_NONE;
4640a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
464164670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
4642254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
464364670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
4644254f796bSMatt Gates 			raw_tag = next_command(h, q);
464564670ac8SStephen M. Cameron 	}
464664670ac8SStephen M. Cameron 	return IRQ_HANDLED;
464764670ac8SStephen M. Cameron }
464864670ac8SStephen M. Cameron 
4649254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
465064670ac8SStephen M. Cameron {
4651254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
465264670ac8SStephen M. Cameron 	u32 raw_tag;
4653254f796bSMatt Gates 	u8 q = *(u8 *) queue;
465464670ac8SStephen M. Cameron 
465564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
465664670ac8SStephen M. Cameron 		return IRQ_NONE;
465764670ac8SStephen M. Cameron 
4658a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
4659254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
466064670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
4661254f796bSMatt Gates 		raw_tag = next_command(h, q);
466264670ac8SStephen M. Cameron 	return IRQ_HANDLED;
466364670ac8SStephen M. Cameron }
466464670ac8SStephen M. Cameron 
4665254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
4666edd16368SStephen M. Cameron {
4667254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
4668303932fdSDon Brace 	u32 raw_tag;
4669254f796bSMatt Gates 	u8 q = *(u8 *) queue;
4670edd16368SStephen M. Cameron 
4671edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
4672edd16368SStephen M. Cameron 		return IRQ_NONE;
4673a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
467410f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
4675254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
467610f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
46771d94f94dSStephen M. Cameron 			if (likely(hpsa_tag_contains_index(raw_tag)))
46781d94f94dSStephen M. Cameron 				process_indexed_cmd(h, raw_tag);
467910f66018SStephen M. Cameron 			else
46801d94f94dSStephen M. Cameron 				process_nonindexed_cmd(h, raw_tag);
4681254f796bSMatt Gates 			raw_tag = next_command(h, q);
468210f66018SStephen M. Cameron 		}
468310f66018SStephen M. Cameron 	}
468410f66018SStephen M. Cameron 	return IRQ_HANDLED;
468510f66018SStephen M. Cameron }
468610f66018SStephen M. Cameron 
4687254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
468810f66018SStephen M. Cameron {
4689254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
469010f66018SStephen M. Cameron 	u32 raw_tag;
4691254f796bSMatt Gates 	u8 q = *(u8 *) queue;
469210f66018SStephen M. Cameron 
4693a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
4694254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
4695303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
46961d94f94dSStephen M. Cameron 		if (likely(hpsa_tag_contains_index(raw_tag)))
46971d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
4698303932fdSDon Brace 		else
46991d94f94dSStephen M. Cameron 			process_nonindexed_cmd(h, raw_tag);
4700254f796bSMatt Gates 		raw_tag = next_command(h, q);
4701edd16368SStephen M. Cameron 	}
4702edd16368SStephen M. Cameron 	return IRQ_HANDLED;
4703edd16368SStephen M. Cameron }
4704edd16368SStephen M. Cameron 
4705a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
4706a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
4707a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
4708a9a3a273SStephen M. Cameron  */
47096f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
4710edd16368SStephen M. Cameron 			unsigned char type)
4711edd16368SStephen M. Cameron {
4712edd16368SStephen M. Cameron 	struct Command {
4713edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
4714edd16368SStephen M. Cameron 		struct RequestBlock Request;
4715edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
4716edd16368SStephen M. Cameron 	};
4717edd16368SStephen M. Cameron 	struct Command *cmd;
4718edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
4719edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
4720edd16368SStephen M. Cameron 	dma_addr_t paddr64;
4721edd16368SStephen M. Cameron 	uint32_t paddr32, tag;
4722edd16368SStephen M. Cameron 	void __iomem *vaddr;
4723edd16368SStephen M. Cameron 	int i, err;
4724edd16368SStephen M. Cameron 
4725edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
4726edd16368SStephen M. Cameron 	if (vaddr == NULL)
4727edd16368SStephen M. Cameron 		return -ENOMEM;
4728edd16368SStephen M. Cameron 
4729edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
4730edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
4731edd16368SStephen M. Cameron 	 * memory.
4732edd16368SStephen M. Cameron 	 */
4733edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
4734edd16368SStephen M. Cameron 	if (err) {
4735edd16368SStephen M. Cameron 		iounmap(vaddr);
4736edd16368SStephen M. Cameron 		return -ENOMEM;
4737edd16368SStephen M. Cameron 	}
4738edd16368SStephen M. Cameron 
4739edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
4740edd16368SStephen M. Cameron 	if (cmd == NULL) {
4741edd16368SStephen M. Cameron 		iounmap(vaddr);
4742edd16368SStephen M. Cameron 		return -ENOMEM;
4743edd16368SStephen M. Cameron 	}
4744edd16368SStephen M. Cameron 
4745edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
4746edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
4747edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
4748edd16368SStephen M. Cameron 	 */
4749edd16368SStephen M. Cameron 	paddr32 = paddr64;
4750edd16368SStephen M. Cameron 
4751edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
4752edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
4753edd16368SStephen M. Cameron 	cmd->CommandHeader.SGTotal = 0;
4754edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.lower = paddr32;
4755edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.upper = 0;
4756edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
4757edd16368SStephen M. Cameron 
4758edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
4759edd16368SStephen M. Cameron 	cmd->Request.Type.Type = TYPE_MSG;
4760edd16368SStephen M. Cameron 	cmd->Request.Type.Attribute = ATTR_HEADOFQUEUE;
4761edd16368SStephen M. Cameron 	cmd->Request.Type.Direction = XFER_NONE;
4762edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
4763edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
4764edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
4765edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
4766edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.lower = paddr32 + sizeof(*cmd);
4767edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.upper = 0;
4768edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Len = sizeof(struct ErrorInfo);
4769edd16368SStephen M. Cameron 
4770edd16368SStephen M. Cameron 	writel(paddr32, vaddr + SA5_REQUEST_PORT_OFFSET);
4771edd16368SStephen M. Cameron 
4772edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
4773edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
4774a9a3a273SStephen M. Cameron 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr32)
4775edd16368SStephen M. Cameron 			break;
4776edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
4777edd16368SStephen M. Cameron 	}
4778edd16368SStephen M. Cameron 
4779edd16368SStephen M. Cameron 	iounmap(vaddr);
4780edd16368SStephen M. Cameron 
4781edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
4782edd16368SStephen M. Cameron 	 *  still complete the command.
4783edd16368SStephen M. Cameron 	 */
4784edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
4785edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
4786edd16368SStephen M. Cameron 			opcode, type);
4787edd16368SStephen M. Cameron 		return -ETIMEDOUT;
4788edd16368SStephen M. Cameron 	}
4789edd16368SStephen M. Cameron 
4790edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
4791edd16368SStephen M. Cameron 
4792edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
4793edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
4794edd16368SStephen M. Cameron 			opcode, type);
4795edd16368SStephen M. Cameron 		return -EIO;
4796edd16368SStephen M. Cameron 	}
4797edd16368SStephen M. Cameron 
4798edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
4799edd16368SStephen M. Cameron 		opcode, type);
4800edd16368SStephen M. Cameron 	return 0;
4801edd16368SStephen M. Cameron }
4802edd16368SStephen M. Cameron 
4803edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
4804edd16368SStephen M. Cameron 
48051df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
4806cf0b08d0SStephen M. Cameron 	void * __iomem vaddr, u32 use_doorbell)
4807edd16368SStephen M. Cameron {
48081df8552aSStephen M. Cameron 	u16 pmcsr;
48091df8552aSStephen M. Cameron 	int pos;
4810edd16368SStephen M. Cameron 
48111df8552aSStephen M. Cameron 	if (use_doorbell) {
48121df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
48131df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
48141df8552aSStephen M. Cameron 		 * other way using the doorbell register.
4815edd16368SStephen M. Cameron 		 */
48161df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
4817cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
481885009239SStephen M. Cameron 
481985009239SStephen M. Cameron 		/* PMC hardware guys tell us we need a 5 second delay after
482085009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
482185009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
482285009239SStephen M. Cameron 		 * over in some weird corner cases.
482385009239SStephen M. Cameron 		 */
482485009239SStephen M. Cameron 		msleep(5000);
48251df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
4826edd16368SStephen M. Cameron 
4827edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
4828edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
4829edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
4830edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
48311df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
48321df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
48331df8552aSStephen M. Cameron 		 * controller." */
4834edd16368SStephen M. Cameron 
48351df8552aSStephen M. Cameron 		pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
48361df8552aSStephen M. Cameron 		if (pos == 0) {
48371df8552aSStephen M. Cameron 			dev_err(&pdev->dev,
48381df8552aSStephen M. Cameron 				"hpsa_reset_controller: "
48391df8552aSStephen M. Cameron 				"PCI PM not supported\n");
48401df8552aSStephen M. Cameron 			return -ENODEV;
48411df8552aSStephen M. Cameron 		}
48421df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
4843edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
4844edd16368SStephen M. Cameron 		pci_read_config_word(pdev, pos + PCI_PM_CTRL, &pmcsr);
4845edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4846edd16368SStephen M. Cameron 		pmcsr |= PCI_D3hot;
4847edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
4848edd16368SStephen M. Cameron 
4849edd16368SStephen M. Cameron 		msleep(500);
4850edd16368SStephen M. Cameron 
4851edd16368SStephen M. Cameron 		/* enter the D0 power management state */
4852edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4853edd16368SStephen M. Cameron 		pmcsr |= PCI_D0;
4854edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
4855c4853efeSMike Miller 
4856c4853efeSMike Miller 		/*
4857c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
4858c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
4859c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
4860c4853efeSMike Miller 		 */
4861c4853efeSMike Miller 		msleep(500);
48621df8552aSStephen M. Cameron 	}
48631df8552aSStephen M. Cameron 	return 0;
48641df8552aSStephen M. Cameron }
48651df8552aSStephen M. Cameron 
48666f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
4867580ada3cSStephen M. Cameron {
4868580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
4869f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
4870580ada3cSStephen M. Cameron }
4871580ada3cSStephen M. Cameron 
48726f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
4873580ada3cSStephen M. Cameron {
4874580ada3cSStephen M. Cameron 	char *driver_version;
4875580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
4876580ada3cSStephen M. Cameron 
4877580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
4878580ada3cSStephen M. Cameron 	if (!driver_version)
4879580ada3cSStephen M. Cameron 		return -ENOMEM;
4880580ada3cSStephen M. Cameron 
4881580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
4882580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
4883580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
4884580ada3cSStephen M. Cameron 	kfree(driver_version);
4885580ada3cSStephen M. Cameron 	return 0;
4886580ada3cSStephen M. Cameron }
4887580ada3cSStephen M. Cameron 
48886f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
48896f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
4890580ada3cSStephen M. Cameron {
4891580ada3cSStephen M. Cameron 	int i;
4892580ada3cSStephen M. Cameron 
4893580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
4894580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
4895580ada3cSStephen M. Cameron }
4896580ada3cSStephen M. Cameron 
48976f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
4898580ada3cSStephen M. Cameron {
4899580ada3cSStephen M. Cameron 
4900580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
4901580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
4902580ada3cSStephen M. Cameron 
4903580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
4904580ada3cSStephen M. Cameron 	if (!old_driver_ver)
4905580ada3cSStephen M. Cameron 		return -ENOMEM;
4906580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
4907580ada3cSStephen M. Cameron 
4908580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
4909580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
4910580ada3cSStephen M. Cameron 	 */
4911580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
4912580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
4913580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
4914580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
4915580ada3cSStephen M. Cameron 	return rc;
4916580ada3cSStephen M. Cameron }
49171df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
49181df8552aSStephen M. Cameron  * states or the using the doorbell register.
49191df8552aSStephen M. Cameron  */
49206f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev)
49211df8552aSStephen M. Cameron {
49221df8552aSStephen M. Cameron 	u64 cfg_offset;
49231df8552aSStephen M. Cameron 	u32 cfg_base_addr;
49241df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
49251df8552aSStephen M. Cameron 	void __iomem *vaddr;
49261df8552aSStephen M. Cameron 	unsigned long paddr;
4927580ada3cSStephen M. Cameron 	u32 misc_fw_support;
4928270d05deSStephen M. Cameron 	int rc;
49291df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
4930cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
493118867659SStephen M. Cameron 	u32 board_id;
4932270d05deSStephen M. Cameron 	u16 command_register;
49331df8552aSStephen M. Cameron 
49341df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
49351df8552aSStephen M. Cameron 	 * the same thing as
49361df8552aSStephen M. Cameron 	 *
49371df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
49381df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
49391df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
49401df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
49411df8552aSStephen M. Cameron 	 *
49421df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
49431df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
49441df8552aSStephen M. Cameron 	 * using the doorbell register.
49451df8552aSStephen M. Cameron 	 */
494618867659SStephen M. Cameron 
494725c1e56aSStephen M. Cameron 	rc = hpsa_lookup_board_id(pdev, &board_id);
494846380786SStephen M. Cameron 	if (rc < 0 || !ctlr_is_resettable(board_id)) {
494925c1e56aSStephen M. Cameron 		dev_warn(&pdev->dev, "Not resetting device.\n");
495025c1e56aSStephen M. Cameron 		return -ENODEV;
495125c1e56aSStephen M. Cameron 	}
495246380786SStephen M. Cameron 
495346380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
495446380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
495546380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
495618867659SStephen M. Cameron 
4957270d05deSStephen M. Cameron 	/* Save the PCI command register */
4958270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
4959270d05deSStephen M. Cameron 	/* Turn the board off.  This is so that later pci_restore_state()
4960270d05deSStephen M. Cameron 	 * won't turn the board on before the rest of config space is ready.
4961270d05deSStephen M. Cameron 	 */
4962270d05deSStephen M. Cameron 	pci_disable_device(pdev);
4963270d05deSStephen M. Cameron 	pci_save_state(pdev);
49641df8552aSStephen M. Cameron 
49651df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
49661df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
49671df8552aSStephen M. Cameron 	if (rc)
49681df8552aSStephen M. Cameron 		return rc;
49691df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
49701df8552aSStephen M. Cameron 	if (!vaddr)
49711df8552aSStephen M. Cameron 		return -ENOMEM;
49721df8552aSStephen M. Cameron 
49731df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
49741df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
49751df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
49761df8552aSStephen M. Cameron 	if (rc)
49771df8552aSStephen M. Cameron 		goto unmap_vaddr;
49781df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
49791df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
49801df8552aSStephen M. Cameron 	if (!cfgtable) {
49811df8552aSStephen M. Cameron 		rc = -ENOMEM;
49821df8552aSStephen M. Cameron 		goto unmap_vaddr;
49831df8552aSStephen M. Cameron 	}
4984580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
4985580ada3cSStephen M. Cameron 	if (rc)
4986580ada3cSStephen M. Cameron 		goto unmap_vaddr;
49871df8552aSStephen M. Cameron 
4988cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
4989cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
4990cf0b08d0SStephen M. Cameron 	 */
49911df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
4992cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
4993cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
4994cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
4995cf0b08d0SStephen M. Cameron 	} else {
49961df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
4997cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
4998fba63097SMike Miller 			dev_warn(&pdev->dev, "Soft reset not supported. "
4999fba63097SMike Miller 				"Firmware update is required.\n");
500064670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
5001cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
5002cf0b08d0SStephen M. Cameron 		}
5003cf0b08d0SStephen M. Cameron 	}
50041df8552aSStephen M. Cameron 
50051df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
50061df8552aSStephen M. Cameron 	if (rc)
50071df8552aSStephen M. Cameron 		goto unmap_cfgtable;
5008edd16368SStephen M. Cameron 
5009270d05deSStephen M. Cameron 	pci_restore_state(pdev);
5010270d05deSStephen M. Cameron 	rc = pci_enable_device(pdev);
5011270d05deSStephen M. Cameron 	if (rc) {
5012270d05deSStephen M. Cameron 		dev_warn(&pdev->dev, "failed to enable device.\n");
5013270d05deSStephen M. Cameron 		goto unmap_cfgtable;
5014edd16368SStephen M. Cameron 	}
5015270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
5016edd16368SStephen M. Cameron 
50171df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
50181df8552aSStephen M. Cameron 	   need a little pause here */
50191df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
50201df8552aSStephen M. Cameron 
5021fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
5022fe5389c8SStephen M. Cameron 	if (rc) {
5023fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
502464670ac8SStephen M. Cameron 			"failed waiting for board to become ready "
502564670ac8SStephen M. Cameron 			"after hard reset\n");
5026fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
5027fe5389c8SStephen M. Cameron 	}
5028fe5389c8SStephen M. Cameron 
5029580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
5030580ada3cSStephen M. Cameron 	if (rc < 0)
5031580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
5032580ada3cSStephen M. Cameron 	if (rc) {
503364670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
503464670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
503564670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
5036580ada3cSStephen M. Cameron 	} else {
503764670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
50381df8552aSStephen M. Cameron 	}
50391df8552aSStephen M. Cameron 
50401df8552aSStephen M. Cameron unmap_cfgtable:
50411df8552aSStephen M. Cameron 	iounmap(cfgtable);
50421df8552aSStephen M. Cameron 
50431df8552aSStephen M. Cameron unmap_vaddr:
50441df8552aSStephen M. Cameron 	iounmap(vaddr);
50451df8552aSStephen M. Cameron 	return rc;
5046edd16368SStephen M. Cameron }
5047edd16368SStephen M. Cameron 
5048edd16368SStephen M. Cameron /*
5049edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
5050edd16368SStephen M. Cameron  *   the io functions.
5051edd16368SStephen M. Cameron  *   This is for debug only.
5052edd16368SStephen M. Cameron  */
5053edd16368SStephen M. Cameron static void print_cfg_table(struct device *dev, struct CfgTable *tb)
5054edd16368SStephen M. Cameron {
505558f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
5056edd16368SStephen M. Cameron 	int i;
5057edd16368SStephen M. Cameron 	char temp_name[17];
5058edd16368SStephen M. Cameron 
5059edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
5060edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
5061edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
5062edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
5063edd16368SStephen M. Cameron 	temp_name[4] = '\0';
5064edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
5065edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
5066edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
5067edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
5068edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
5069edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
5070edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
5071edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
5072edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
5073edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
5074edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
5075edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
5076edd16368SStephen M. Cameron 	dev_info(dev, "   Max outstanding commands = 0x%d\n",
5077edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
5078edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
5079edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
5080edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
5081edd16368SStephen M. Cameron 	temp_name[16] = '\0';
5082edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
5083edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
5084edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
5085edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
508658f8665cSStephen M. Cameron }
5087edd16368SStephen M. Cameron 
5088edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
5089edd16368SStephen M. Cameron {
5090edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
5091edd16368SStephen M. Cameron 
5092edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
5093edd16368SStephen M. Cameron 		return 0;
5094edd16368SStephen M. Cameron 	offset = 0;
5095edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5096edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
5097edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
5098edd16368SStephen M. Cameron 			offset += 4;
5099edd16368SStephen M. Cameron 		else {
5100edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
5101edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
5102edd16368SStephen M. Cameron 			switch (mem_type) {
5103edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
5104edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
5105edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
5106edd16368SStephen M. Cameron 				break;
5107edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
5108edd16368SStephen M. Cameron 				offset += 8;
5109edd16368SStephen M. Cameron 				break;
5110edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
5111edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
5112edd16368SStephen M. Cameron 				       "base address is invalid\n");
5113edd16368SStephen M. Cameron 				return -1;
5114edd16368SStephen M. Cameron 				break;
5115edd16368SStephen M. Cameron 			}
5116edd16368SStephen M. Cameron 		}
5117edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
5118edd16368SStephen M. Cameron 			return i + 1;
5119edd16368SStephen M. Cameron 	}
5120edd16368SStephen M. Cameron 	return -1;
5121edd16368SStephen M. Cameron }
5122edd16368SStephen M. Cameron 
5123edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
5124edd16368SStephen M. Cameron  * controllers that are capable. If not, we use IO-APIC mode.
5125edd16368SStephen M. Cameron  */
5126edd16368SStephen M. Cameron 
51276f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
5128edd16368SStephen M. Cameron {
5129edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
5130254f796bSMatt Gates 	int err, i;
5131254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
5132254f796bSMatt Gates 
5133254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
5134254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
5135254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
5136254f796bSMatt Gates 	}
5137edd16368SStephen M. Cameron 
5138edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
51396b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
51406b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
5141edd16368SStephen M. Cameron 		goto default_int_mode;
514255c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
514355c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSIX\n");
5144eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
5145254f796bSMatt Gates 		err = pci_enable_msix(h->pdev, hpsa_msix_entries,
5146eee0f03aSHannes Reinecke 				      h->msix_vector);
5147edd16368SStephen M. Cameron 		if (err > 0) {
514855c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
5149edd16368SStephen M. Cameron 			       "available\n", err);
5150eee0f03aSHannes Reinecke 			h->msix_vector = err;
5151eee0f03aSHannes Reinecke 			err = pci_enable_msix(h->pdev, hpsa_msix_entries,
5152eee0f03aSHannes Reinecke 					      h->msix_vector);
5153eee0f03aSHannes Reinecke 		}
5154eee0f03aSHannes Reinecke 		if (!err) {
5155eee0f03aSHannes Reinecke 			for (i = 0; i < h->msix_vector; i++)
5156eee0f03aSHannes Reinecke 				h->intr[i] = hpsa_msix_entries[i].vector;
5157eee0f03aSHannes Reinecke 			return;
5158edd16368SStephen M. Cameron 		} else {
515955c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n",
5160edd16368SStephen M. Cameron 			       err);
5161eee0f03aSHannes Reinecke 			h->msix_vector = 0;
5162edd16368SStephen M. Cameron 			goto default_int_mode;
5163edd16368SStephen M. Cameron 		}
5164edd16368SStephen M. Cameron 	}
516555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
516655c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSI\n");
516755c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
5168edd16368SStephen M. Cameron 			h->msi_vector = 1;
5169edd16368SStephen M. Cameron 		else
517055c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
5171edd16368SStephen M. Cameron 	}
5172edd16368SStephen M. Cameron default_int_mode:
5173edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
5174edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
5175a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
5176edd16368SStephen M. Cameron }
5177edd16368SStephen M. Cameron 
51786f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
5179e5c880d1SStephen M. Cameron {
5180e5c880d1SStephen M. Cameron 	int i;
5181e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
5182e5c880d1SStephen M. Cameron 
5183e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
5184e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
5185e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
5186e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
5187e5c880d1SStephen M. Cameron 
5188e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
5189e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
5190e5c880d1SStephen M. Cameron 			return i;
5191e5c880d1SStephen M. Cameron 
51926798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
51936798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
51946798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
5195e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
5196e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
5197e5c880d1SStephen M. Cameron 			return -ENODEV;
5198e5c880d1SStephen M. Cameron 	}
5199e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
5200e5c880d1SStephen M. Cameron }
5201e5c880d1SStephen M. Cameron 
52026f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
52033a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
52043a7774ceSStephen M. Cameron {
52053a7774ceSStephen M. Cameron 	int i;
52063a7774ceSStephen M. Cameron 
52073a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
520812d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
52093a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
521012d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
521112d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
52123a7774ceSStephen M. Cameron 				*memory_bar);
52133a7774ceSStephen M. Cameron 			return 0;
52143a7774ceSStephen M. Cameron 		}
521512d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
52163a7774ceSStephen M. Cameron 	return -ENODEV;
52173a7774ceSStephen M. Cameron }
52183a7774ceSStephen M. Cameron 
52196f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
52206f039790SGreg Kroah-Hartman 				     int wait_for_ready)
52212c4c8c8bSStephen M. Cameron {
5222fe5389c8SStephen M. Cameron 	int i, iterations;
52232c4c8c8bSStephen M. Cameron 	u32 scratchpad;
5224fe5389c8SStephen M. Cameron 	if (wait_for_ready)
5225fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
5226fe5389c8SStephen M. Cameron 	else
5227fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
52282c4c8c8bSStephen M. Cameron 
5229fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
5230fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
5231fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
52322c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
52332c4c8c8bSStephen M. Cameron 				return 0;
5234fe5389c8SStephen M. Cameron 		} else {
5235fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
5236fe5389c8SStephen M. Cameron 				return 0;
5237fe5389c8SStephen M. Cameron 		}
52382c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
52392c4c8c8bSStephen M. Cameron 	}
5240fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
52412c4c8c8bSStephen M. Cameron 	return -ENODEV;
52422c4c8c8bSStephen M. Cameron }
52432c4c8c8bSStephen M. Cameron 
52446f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
52456f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
5246a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
5247a51fd47fSStephen M. Cameron {
5248a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
5249a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
5250a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
5251a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
5252a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
5253a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
5254a51fd47fSStephen M. Cameron 		return -ENODEV;
5255a51fd47fSStephen M. Cameron 	}
5256a51fd47fSStephen M. Cameron 	return 0;
5257a51fd47fSStephen M. Cameron }
5258a51fd47fSStephen M. Cameron 
52596f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
5260edd16368SStephen M. Cameron {
526101a02ffcSStephen M. Cameron 	u64 cfg_offset;
526201a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
526301a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
5264303932fdSDon Brace 	u32 trans_offset;
5265a51fd47fSStephen M. Cameron 	int rc;
526677c4495cSStephen M. Cameron 
5267a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
5268a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
5269a51fd47fSStephen M. Cameron 	if (rc)
5270a51fd47fSStephen M. Cameron 		return rc;
527177c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
5272a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
527377c4495cSStephen M. Cameron 	if (!h->cfgtable)
527477c4495cSStephen M. Cameron 		return -ENOMEM;
5275580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
5276580ada3cSStephen M. Cameron 	if (rc)
5277580ada3cSStephen M. Cameron 		return rc;
527877c4495cSStephen M. Cameron 	/* Find performant mode table. */
5279a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
528077c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
528177c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
528277c4495cSStephen M. Cameron 				sizeof(*h->transtable));
528377c4495cSStephen M. Cameron 	if (!h->transtable)
528477c4495cSStephen M. Cameron 		return -ENOMEM;
528577c4495cSStephen M. Cameron 	return 0;
528677c4495cSStephen M. Cameron }
528777c4495cSStephen M. Cameron 
52886f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
5289cba3d38bSStephen M. Cameron {
5290cba3d38bSStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands));
529172ceeaecSStephen M. Cameron 
529272ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
529372ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
529472ceeaecSStephen M. Cameron 		h->max_commands = 32;
529572ceeaecSStephen M. Cameron 
5296cba3d38bSStephen M. Cameron 	if (h->max_commands < 16) {
5297cba3d38bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Controller reports "
5298cba3d38bSStephen M. Cameron 			"max supported commands of %d, an obvious lie. "
5299cba3d38bSStephen M. Cameron 			"Using 16.  Ensure that firmware is up to date.\n",
5300cba3d38bSStephen M. Cameron 			h->max_commands);
5301cba3d38bSStephen M. Cameron 		h->max_commands = 16;
5302cba3d38bSStephen M. Cameron 	}
5303cba3d38bSStephen M. Cameron }
5304cba3d38bSStephen M. Cameron 
5305b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
5306b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
5307b93d7536SStephen M. Cameron  * SG chain block size, etc.
5308b93d7536SStephen M. Cameron  */
53096f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
5310b93d7536SStephen M. Cameron {
5311cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
5312b93d7536SStephen M. Cameron 	h->nr_cmds = h->max_commands - 4; /* Allow room for some ioctls */
5313b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
5314283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
5315b93d7536SStephen M. Cameron 	/*
5316b93d7536SStephen M. Cameron 	 * Limit in-command s/g elements to 32 save dma'able memory.
5317b93d7536SStephen M. Cameron 	 * Howvever spec says if 0, use 31
5318b93d7536SStephen M. Cameron 	 */
5319b93d7536SStephen M. Cameron 	h->max_cmd_sg_entries = 31;
5320b93d7536SStephen M. Cameron 	if (h->maxsgentries > 512) {
5321b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
5322b93d7536SStephen M. Cameron 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries + 1;
5323b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
5324b93d7536SStephen M. Cameron 	} else {
5325b93d7536SStephen M. Cameron 		h->maxsgentries = 31; /* default to traditional values */
5326b93d7536SStephen M. Cameron 		h->chainsize = 0;
5327b93d7536SStephen M. Cameron 	}
532875167d2cSStephen M. Cameron 
532975167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
533075167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
53310e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
53320e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
53330e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
53340e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
5335b93d7536SStephen M. Cameron }
5336b93d7536SStephen M. Cameron 
533776c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
533876c46e49SStephen M. Cameron {
53390fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
534076c46e49SStephen M. Cameron 		dev_warn(&h->pdev->dev, "not a valid CISS config table\n");
534176c46e49SStephen M. Cameron 		return false;
534276c46e49SStephen M. Cameron 	}
534376c46e49SStephen M. Cameron 	return true;
534476c46e49SStephen M. Cameron }
534576c46e49SStephen M. Cameron 
534697a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
5347f7c39101SStephen M. Cameron {
534897a5e98cSStephen M. Cameron 	u32 driver_support;
5349f7c39101SStephen M. Cameron 
535028e13446SStephen M. Cameron #ifdef CONFIG_X86
535128e13446SStephen M. Cameron 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
535297a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
535397a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
5354f7c39101SStephen M. Cameron #endif
535528e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
535628e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
5357f7c39101SStephen M. Cameron }
5358f7c39101SStephen M. Cameron 
53593d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
53603d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
53613d0eab67SStephen M. Cameron  */
53623d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
53633d0eab67SStephen M. Cameron {
53643d0eab67SStephen M. Cameron 	u32 dma_prefetch;
53653d0eab67SStephen M. Cameron 
53663d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
53673d0eab67SStephen M. Cameron 		return;
53683d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
53693d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
53703d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
53713d0eab67SStephen M. Cameron }
53723d0eab67SStephen M. Cameron 
537376438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
537476438d08SStephen M. Cameron {
537576438d08SStephen M. Cameron 	int i;
537676438d08SStephen M. Cameron 	u32 doorbell_value;
537776438d08SStephen M. Cameron 	unsigned long flags;
537876438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
537976438d08SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
538076438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
538176438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
538276438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
538376438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
538476438d08SStephen M. Cameron 			break;
538576438d08SStephen M. Cameron 		/* delay and try again */
538676438d08SStephen M. Cameron 		msleep(20);
538776438d08SStephen M. Cameron 	}
538876438d08SStephen M. Cameron }
538976438d08SStephen M. Cameron 
53906f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
5391eb6b2ae9SStephen M. Cameron {
5392eb6b2ae9SStephen M. Cameron 	int i;
53936eaf46fdSStephen M. Cameron 	u32 doorbell_value;
53946eaf46fdSStephen M. Cameron 	unsigned long flags;
5395eb6b2ae9SStephen M. Cameron 
5396eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
5397eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
5398eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
5399eb6b2ae9SStephen M. Cameron 	 */
5400eb6b2ae9SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
54016eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
54026eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
54036eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
5404382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
5405eb6b2ae9SStephen M. Cameron 			break;
5406eb6b2ae9SStephen M. Cameron 		/* delay and try again */
540760d3f5b0SStephen M. Cameron 		usleep_range(10000, 20000);
5408eb6b2ae9SStephen M. Cameron 	}
54093f4336f3SStephen M. Cameron }
54103f4336f3SStephen M. Cameron 
54116f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
54123f4336f3SStephen M. Cameron {
54133f4336f3SStephen M. Cameron 	u32 trans_support;
54143f4336f3SStephen M. Cameron 
54153f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
54163f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
54173f4336f3SStephen M. Cameron 		return -ENOTSUPP;
54183f4336f3SStephen M. Cameron 
54193f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
5420283b4a9bSStephen M. Cameron 
54213f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
54223f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
5423b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
54243f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
54253f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
5426eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
5427283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
5428283b4a9bSStephen M. Cameron 		goto error;
5429960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
5430eb6b2ae9SStephen M. Cameron 	return 0;
5431283b4a9bSStephen M. Cameron error:
5432283b4a9bSStephen M. Cameron 	dev_warn(&h->pdev->dev, "unable to get board into simple mode\n");
5433283b4a9bSStephen M. Cameron 	return -ENODEV;
5434eb6b2ae9SStephen M. Cameron }
5435eb6b2ae9SStephen M. Cameron 
54366f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
543777c4495cSStephen M. Cameron {
5438eb6b2ae9SStephen M. Cameron 	int prod_index, err;
5439edd16368SStephen M. Cameron 
5440e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
5441e5c880d1SStephen M. Cameron 	if (prod_index < 0)
5442edd16368SStephen M. Cameron 		return -ENODEV;
5443e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
5444e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
5445e5c880d1SStephen M. Cameron 
5446e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
5447e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
5448e5a44df8SMatthew Garrett 
544955c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
5450edd16368SStephen M. Cameron 	if (err) {
545155c06c71SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unable to enable PCI device\n");
5452edd16368SStephen M. Cameron 		return err;
5453edd16368SStephen M. Cameron 	}
5454edd16368SStephen M. Cameron 
54555cb460a6SStephen M. Cameron 	/* Enable bus mastering (pci_disable_device may disable this) */
54565cb460a6SStephen M. Cameron 	pci_set_master(h->pdev);
54575cb460a6SStephen M. Cameron 
5458f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
5459edd16368SStephen M. Cameron 	if (err) {
546055c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
546155c06c71SStephen M. Cameron 			"cannot obtain PCI resources, aborting\n");
5462edd16368SStephen M. Cameron 		return err;
5463edd16368SStephen M. Cameron 	}
54646b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
546512d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
54663a7774ceSStephen M. Cameron 	if (err)
5467edd16368SStephen M. Cameron 		goto err_out_free_res;
5468edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
5469204892e9SStephen M. Cameron 	if (!h->vaddr) {
5470204892e9SStephen M. Cameron 		err = -ENOMEM;
5471204892e9SStephen M. Cameron 		goto err_out_free_res;
5472204892e9SStephen M. Cameron 	}
5473fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
54742c4c8c8bSStephen M. Cameron 	if (err)
5475edd16368SStephen M. Cameron 		goto err_out_free_res;
547677c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
547777c4495cSStephen M. Cameron 	if (err)
5478edd16368SStephen M. Cameron 		goto err_out_free_res;
5479b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
5480edd16368SStephen M. Cameron 
548176c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
5482edd16368SStephen M. Cameron 		err = -ENODEV;
5483edd16368SStephen M. Cameron 		goto err_out_free_res;
5484edd16368SStephen M. Cameron 	}
548597a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
54863d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
5487eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
5488eb6b2ae9SStephen M. Cameron 	if (err)
5489edd16368SStephen M. Cameron 		goto err_out_free_res;
5490edd16368SStephen M. Cameron 	return 0;
5491edd16368SStephen M. Cameron 
5492edd16368SStephen M. Cameron err_out_free_res:
5493204892e9SStephen M. Cameron 	if (h->transtable)
5494204892e9SStephen M. Cameron 		iounmap(h->transtable);
5495204892e9SStephen M. Cameron 	if (h->cfgtable)
5496204892e9SStephen M. Cameron 		iounmap(h->cfgtable);
5497204892e9SStephen M. Cameron 	if (h->vaddr)
5498204892e9SStephen M. Cameron 		iounmap(h->vaddr);
5499f0bd0b68SStephen M. Cameron 	pci_disable_device(h->pdev);
550055c06c71SStephen M. Cameron 	pci_release_regions(h->pdev);
5501edd16368SStephen M. Cameron 	return err;
5502edd16368SStephen M. Cameron }
5503edd16368SStephen M. Cameron 
55046f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
5505339b2b14SStephen M. Cameron {
5506339b2b14SStephen M. Cameron 	int rc;
5507339b2b14SStephen M. Cameron 
5508339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
5509339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
5510339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
5511339b2b14SStephen M. Cameron 		return;
5512339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
5513339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
5514339b2b14SStephen M. Cameron 	if (rc != 0) {
5515339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
5516339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
5517339b2b14SStephen M. Cameron 	}
5518339b2b14SStephen M. Cameron }
5519339b2b14SStephen M. Cameron 
55206f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev)
5521edd16368SStephen M. Cameron {
55221df8552aSStephen M. Cameron 	int rc, i;
5523edd16368SStephen M. Cameron 
55244c2a8c40SStephen M. Cameron 	if (!reset_devices)
55254c2a8c40SStephen M. Cameron 		return 0;
55264c2a8c40SStephen M. Cameron 
55271df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
55281df8552aSStephen M. Cameron 	rc = hpsa_kdump_hard_reset_controller(pdev);
5529edd16368SStephen M. Cameron 
55301df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
55311df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
553218867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
553318867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
55341df8552aSStephen M. Cameron 	 */
55351df8552aSStephen M. Cameron 	if (rc == -ENOTSUPP)
553664670ac8SStephen M. Cameron 		return rc; /* just try to do the kdump anyhow. */
55371df8552aSStephen M. Cameron 	if (rc)
55381df8552aSStephen M. Cameron 		return -ENODEV;
5539edd16368SStephen M. Cameron 
5540edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
55412b870cb3SStephen M. Cameron 	dev_warn(&pdev->dev, "Waiting for controller to respond to no-op\n");
5542edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
5543edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
5544edd16368SStephen M. Cameron 			break;
5545edd16368SStephen M. Cameron 		else
5546edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
5547edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
5548edd16368SStephen M. Cameron 	}
55494c2a8c40SStephen M. Cameron 	return 0;
5550edd16368SStephen M. Cameron }
5551edd16368SStephen M. Cameron 
55526f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h)
55532e9d1b36SStephen M. Cameron {
55542e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
55552e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
55562e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
55572e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
55582e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
55592e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
55602e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
55612e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
55622e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
55632e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
55642e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
55652e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
55662e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
55672e9d1b36SStephen M. Cameron 		return -ENOMEM;
55682e9d1b36SStephen M. Cameron 	}
55692e9d1b36SStephen M. Cameron 	return 0;
55702e9d1b36SStephen M. Cameron }
55712e9d1b36SStephen M. Cameron 
55722e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h)
55732e9d1b36SStephen M. Cameron {
55742e9d1b36SStephen M. Cameron 	kfree(h->cmd_pool_bits);
55752e9d1b36SStephen M. Cameron 	if (h->cmd_pool)
55762e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
55772e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct CommandList),
55782e9d1b36SStephen M. Cameron 			    h->cmd_pool, h->cmd_pool_dhandle);
5579aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
5580aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
5581aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
5582aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
55832e9d1b36SStephen M. Cameron 	if (h->errinfo_pool)
55842e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
55852e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct ErrorInfo),
55862e9d1b36SStephen M. Cameron 			    h->errinfo_pool,
55872e9d1b36SStephen M. Cameron 			    h->errinfo_pool_dhandle);
5588e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
5589e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
5590e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(struct io_accel1_cmd),
5591e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
55922e9d1b36SStephen M. Cameron }
55932e9d1b36SStephen M. Cameron 
55940ae01a32SStephen M. Cameron static int hpsa_request_irq(struct ctlr_info *h,
55950ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
55960ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
55970ae01a32SStephen M. Cameron {
5598254f796bSMatt Gates 	int rc, i;
55990ae01a32SStephen M. Cameron 
5600254f796bSMatt Gates 	/*
5601254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
5602254f796bSMatt Gates 	 * queue to process.
5603254f796bSMatt Gates 	 */
5604254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
5605254f796bSMatt Gates 		h->q[i] = (u8) i;
5606254f796bSMatt Gates 
5607eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
5608254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
5609eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
5610254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
5611254f796bSMatt Gates 					0, h->devname,
5612254f796bSMatt Gates 					&h->q[i]);
5613254f796bSMatt Gates 	} else {
5614254f796bSMatt Gates 		/* Use single reply pool */
5615eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
5616254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
5617254f796bSMatt Gates 				msixhandler, 0, h->devname,
5618254f796bSMatt Gates 				&h->q[h->intr_mode]);
5619254f796bSMatt Gates 		} else {
5620254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
5621254f796bSMatt Gates 				intxhandler, IRQF_SHARED, h->devname,
5622254f796bSMatt Gates 				&h->q[h->intr_mode]);
5623254f796bSMatt Gates 		}
5624254f796bSMatt Gates 	}
56250ae01a32SStephen M. Cameron 	if (rc) {
56260ae01a32SStephen M. Cameron 		dev_err(&h->pdev->dev, "unable to get irq %d for %s\n",
56270ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
56280ae01a32SStephen M. Cameron 		return -ENODEV;
56290ae01a32SStephen M. Cameron 	}
56300ae01a32SStephen M. Cameron 	return 0;
56310ae01a32SStephen M. Cameron }
56320ae01a32SStephen M. Cameron 
56336f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
563464670ac8SStephen M. Cameron {
563564670ac8SStephen M. Cameron 	if (hpsa_send_host_reset(h, RAID_CTLR_LUNID,
563664670ac8SStephen M. Cameron 		HPSA_RESET_TYPE_CONTROLLER)) {
563764670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Resetting array controller failed.\n");
563864670ac8SStephen M. Cameron 		return -EIO;
563964670ac8SStephen M. Cameron 	}
564064670ac8SStephen M. Cameron 
564164670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
564264670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) {
564364670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
564464670ac8SStephen M. Cameron 		return -1;
564564670ac8SStephen M. Cameron 	}
564664670ac8SStephen M. Cameron 
564764670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
564864670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) {
564964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
565064670ac8SStephen M. Cameron 			"after soft reset.\n");
565164670ac8SStephen M. Cameron 		return -1;
565264670ac8SStephen M. Cameron 	}
565364670ac8SStephen M. Cameron 
565464670ac8SStephen M. Cameron 	return 0;
565564670ac8SStephen M. Cameron }
565664670ac8SStephen M. Cameron 
5657254f796bSMatt Gates static void free_irqs(struct ctlr_info *h)
5658254f796bSMatt Gates {
5659254f796bSMatt Gates 	int i;
5660254f796bSMatt Gates 
5661254f796bSMatt Gates 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
5662254f796bSMatt Gates 		/* Single reply queue, only one irq to free */
5663254f796bSMatt Gates 		i = h->intr_mode;
5664254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
5665254f796bSMatt Gates 		return;
5666254f796bSMatt Gates 	}
5667254f796bSMatt Gates 
5668eee0f03aSHannes Reinecke 	for (i = 0; i < h->msix_vector; i++)
5669254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
5670254f796bSMatt Gates }
5671254f796bSMatt Gates 
56720097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h)
567364670ac8SStephen M. Cameron {
5674254f796bSMatt Gates 	free_irqs(h);
567564670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI
56760097f0f4SStephen M. Cameron 	if (h->msix_vector) {
56770097f0f4SStephen M. Cameron 		if (h->pdev->msix_enabled)
567864670ac8SStephen M. Cameron 			pci_disable_msix(h->pdev);
56790097f0f4SStephen M. Cameron 	} else if (h->msi_vector) {
56800097f0f4SStephen M. Cameron 		if (h->pdev->msi_enabled)
568164670ac8SStephen M. Cameron 			pci_disable_msi(h->pdev);
56820097f0f4SStephen M. Cameron 	}
568364670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */
56840097f0f4SStephen M. Cameron }
56850097f0f4SStephen M. Cameron 
56860097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
56870097f0f4SStephen M. Cameron {
56880097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
568964670ac8SStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
569064670ac8SStephen M. Cameron 	hpsa_free_cmd_pool(h);
5691e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
569264670ac8SStephen M. Cameron 	kfree(h->blockFetchTable);
569364670ac8SStephen M. Cameron 	pci_free_consistent(h->pdev, h->reply_pool_size,
569464670ac8SStephen M. Cameron 		h->reply_pool, h->reply_pool_dhandle);
569564670ac8SStephen M. Cameron 	if (h->vaddr)
569664670ac8SStephen M. Cameron 		iounmap(h->vaddr);
569764670ac8SStephen M. Cameron 	if (h->transtable)
569864670ac8SStephen M. Cameron 		iounmap(h->transtable);
569964670ac8SStephen M. Cameron 	if (h->cfgtable)
570064670ac8SStephen M. Cameron 		iounmap(h->cfgtable);
570164670ac8SStephen M. Cameron 	pci_release_regions(h->pdev);
570264670ac8SStephen M. Cameron 	kfree(h);
570364670ac8SStephen M. Cameron }
570464670ac8SStephen M. Cameron 
5705a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
5706a0c12413SStephen M. Cameron static void fail_all_cmds_on_list(struct ctlr_info *h, struct list_head *list)
5707a0c12413SStephen M. Cameron {
5708a0c12413SStephen M. Cameron 	struct CommandList *c = NULL;
5709a0c12413SStephen M. Cameron 
5710a0c12413SStephen M. Cameron 	assert_spin_locked(&h->lock);
5711a0c12413SStephen M. Cameron 	/* Mark all outstanding commands as failed and complete them. */
5712a0c12413SStephen M. Cameron 	while (!list_empty(list)) {
5713a0c12413SStephen M. Cameron 		c = list_entry(list->next, struct CommandList, list);
5714a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
57155a3d16f5SStephen M. Cameron 		finish_cmd(c);
5716a0c12413SStephen M. Cameron 	}
5717a0c12413SStephen M. Cameron }
5718a0c12413SStephen M. Cameron 
5719a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
5720a0c12413SStephen M. Cameron {
5721a0c12413SStephen M. Cameron 	unsigned long flags;
5722a0c12413SStephen M. Cameron 
5723a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
5724a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
5725a0c12413SStephen M. Cameron 	h->lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
5726a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
5727a0c12413SStephen M. Cameron 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n",
5728a0c12413SStephen M. Cameron 			h->lockup_detected);
5729a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
5730a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
5731a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->cmpQ);
5732a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->reqQ);
5733a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
5734a0c12413SStephen M. Cameron }
5735a0c12413SStephen M. Cameron 
5736a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h)
5737a0c12413SStephen M. Cameron {
5738a0c12413SStephen M. Cameron 	u64 now;
5739a0c12413SStephen M. Cameron 	u32 heartbeat;
5740a0c12413SStephen M. Cameron 	unsigned long flags;
5741a0c12413SStephen M. Cameron 
5742a0c12413SStephen M. Cameron 	now = get_jiffies_64();
5743a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
5744a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
5745e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
5746a0c12413SStephen M. Cameron 		return;
5747a0c12413SStephen M. Cameron 
5748a0c12413SStephen M. Cameron 	/*
5749a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
5750a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
5751a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
5752a0c12413SStephen M. Cameron 	 */
5753a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
5754e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
5755a0c12413SStephen M. Cameron 		return;
5756a0c12413SStephen M. Cameron 
5757a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
5758a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
5759a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
5760a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
5761a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
5762a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
5763a0c12413SStephen M. Cameron 		return;
5764a0c12413SStephen M. Cameron 	}
5765a0c12413SStephen M. Cameron 
5766a0c12413SStephen M. Cameron 	/* We're ok. */
5767a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
5768a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
5769a0c12413SStephen M. Cameron }
5770a0c12413SStephen M. Cameron 
577176438d08SStephen M. Cameron static int hpsa_kickoff_rescan(struct ctlr_info *h)
577276438d08SStephen M. Cameron {
577376438d08SStephen M. Cameron 	int i;
577476438d08SStephen M. Cameron 	char *event_type;
577576438d08SStephen M. Cameron 
577676438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
57771f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
57781f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
577976438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
578076438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
578176438d08SStephen M. Cameron 
578276438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
578376438d08SStephen M. Cameron 			event_type = "state change";
578476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
578576438d08SStephen M. Cameron 			event_type = "configuration change";
578676438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
578776438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
578876438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
578976438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
579076438d08SStephen M. Cameron 		hpsa_drain_commands(h);
579176438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
579276438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
579376438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
579476438d08SStephen M. Cameron 			h->events, event_type);
579576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
579676438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
579776438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
579876438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
579976438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
580076438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
580176438d08SStephen M. Cameron 	} else {
580276438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
580376438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
580476438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
580576438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
580676438d08SStephen M. Cameron #if 0
580776438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
580876438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
580976438d08SStephen M. Cameron #endif
581076438d08SStephen M. Cameron 	}
581176438d08SStephen M. Cameron 
581276438d08SStephen M. Cameron 	/* Something in the device list may have changed to trigger
581376438d08SStephen M. Cameron 	 * the event, so do a rescan.
581476438d08SStephen M. Cameron 	 */
581576438d08SStephen M. Cameron 	hpsa_scan_start(h->scsi_host);
581676438d08SStephen M. Cameron 	/* release reference taken on scsi host in check_controller_events */
581776438d08SStephen M. Cameron 	scsi_host_put(h->scsi_host);
581876438d08SStephen M. Cameron 	return 0;
581976438d08SStephen M. Cameron }
582076438d08SStephen M. Cameron 
582176438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
582276438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
582376438d08SStephen M. Cameron  * we should rescan the controller for devices.  If so, add the controller
582476438d08SStephen M. Cameron  * to the list of controllers needing to be rescanned, and gets a
582576438d08SStephen M. Cameron  * reference to the associated scsi_host.
582676438d08SStephen M. Cameron  */
582776438d08SStephen M. Cameron static void hpsa_ctlr_needs_rescan(struct ctlr_info *h)
582876438d08SStephen M. Cameron {
582976438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
583076438d08SStephen M. Cameron 		return;
583176438d08SStephen M. Cameron 
583276438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
583376438d08SStephen M. Cameron 	if (!h->events)
583476438d08SStephen M. Cameron 		return;
583576438d08SStephen M. Cameron 
583676438d08SStephen M. Cameron 	/*
583776438d08SStephen M. Cameron 	 * Take a reference on scsi host for the duration of the scan
583876438d08SStephen M. Cameron 	 * Release in hpsa_kickoff_rescan().  No lock needed for scan_list
583976438d08SStephen M. Cameron 	 * as only a single thread accesses this list.
584076438d08SStephen M. Cameron 	 */
584176438d08SStephen M. Cameron 	scsi_host_get(h->scsi_host);
584276438d08SStephen M. Cameron 	hpsa_kickoff_rescan(h);
584376438d08SStephen M. Cameron }
584476438d08SStephen M. Cameron 
58458a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work)
5846a0c12413SStephen M. Cameron {
5847a0c12413SStephen M. Cameron 	unsigned long flags;
58488a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
58498a98db73SStephen M. Cameron 					struct ctlr_info, monitor_ctlr_work);
5850a0c12413SStephen M. Cameron 	detect_controller_lockup(h);
58518a98db73SStephen M. Cameron 	if (h->lockup_detected)
58528a98db73SStephen M. Cameron 		return;
585376438d08SStephen M. Cameron 	hpsa_ctlr_needs_rescan(h);
58548a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
58558a98db73SStephen M. Cameron 	if (h->remove_in_progress) {
58568a98db73SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
5857a0c12413SStephen M. Cameron 		return;
5858a0c12413SStephen M. Cameron 	}
58598a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
58608a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
58618a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
5862a0c12413SStephen M. Cameron }
5863a0c12413SStephen M. Cameron 
58646f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
58654c2a8c40SStephen M. Cameron {
58664c2a8c40SStephen M. Cameron 	int dac, rc;
58674c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
586864670ac8SStephen M. Cameron 	int try_soft_reset = 0;
586964670ac8SStephen M. Cameron 	unsigned long flags;
58704c2a8c40SStephen M. Cameron 
58714c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
58724c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
58734c2a8c40SStephen M. Cameron 
58744c2a8c40SStephen M. Cameron 	rc = hpsa_init_reset_devices(pdev);
587564670ac8SStephen M. Cameron 	if (rc) {
587664670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
58774c2a8c40SStephen M. Cameron 			return rc;
587864670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
587964670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
588064670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
588164670ac8SStephen M. Cameron 		 * point that it can accept a command.
588264670ac8SStephen M. Cameron 		 */
588364670ac8SStephen M. Cameron 		try_soft_reset = 1;
588464670ac8SStephen M. Cameron 		rc = 0;
588564670ac8SStephen M. Cameron 	}
588664670ac8SStephen M. Cameron 
588764670ac8SStephen M. Cameron reinit_after_soft_reset:
58884c2a8c40SStephen M. Cameron 
5889303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
5890303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
5891303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
5892303932fdSDon Brace 	 */
5893283b4a9bSStephen M. Cameron #define COMMANDLIST_ALIGNMENT 128
5894303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
5895edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
5896edd16368SStephen M. Cameron 	if (!h)
5897ecd9aad4SStephen M. Cameron 		return -ENOMEM;
5898edd16368SStephen M. Cameron 
589955c06c71SStephen M. Cameron 	h->pdev = pdev;
5900a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
59019e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->cmpQ);
59029e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->reqQ);
59036eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
59046eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
59050390f0c0SStephen M. Cameron 	spin_lock_init(&h->passthru_count_lock);
590655c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
5907ecd9aad4SStephen M. Cameron 	if (rc != 0)
5908edd16368SStephen M. Cameron 		goto clean1;
5909edd16368SStephen M. Cameron 
5910f79cfec6SStephen M. Cameron 	sprintf(h->devname, HPSA "%d", number_of_controllers);
5911edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
5912edd16368SStephen M. Cameron 	number_of_controllers++;
5913edd16368SStephen M. Cameron 
5914edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
5915ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
5916ecd9aad4SStephen M. Cameron 	if (rc == 0) {
5917edd16368SStephen M. Cameron 		dac = 1;
5918ecd9aad4SStephen M. Cameron 	} else {
5919ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
5920ecd9aad4SStephen M. Cameron 		if (rc == 0) {
5921edd16368SStephen M. Cameron 			dac = 0;
5922ecd9aad4SStephen M. Cameron 		} else {
5923edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
5924edd16368SStephen M. Cameron 			goto clean1;
5925edd16368SStephen M. Cameron 		}
5926ecd9aad4SStephen M. Cameron 	}
5927edd16368SStephen M. Cameron 
5928edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
5929edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
593010f66018SStephen M. Cameron 
59310ae01a32SStephen M. Cameron 	if (hpsa_request_irq(h, do_hpsa_intr_msi, do_hpsa_intr_intx))
5932edd16368SStephen M. Cameron 		goto clean2;
5933303932fdSDon Brace 	dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n",
5934303932fdSDon Brace 	       h->devname, pdev->device,
5935a9a3a273SStephen M. Cameron 	       h->intr[h->intr_mode], dac ? "" : " not");
59362e9d1b36SStephen M. Cameron 	if (hpsa_allocate_cmd_pool(h))
5937edd16368SStephen M. Cameron 		goto clean4;
593833a2ffceSStephen M. Cameron 	if (hpsa_allocate_sg_chain_blocks(h))
593933a2ffceSStephen M. Cameron 		goto clean4;
5940a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
5941a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
5942edd16368SStephen M. Cameron 
5943edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
59449a41338eSStephen M. Cameron 	h->ndevices = 0;
59459a41338eSStephen M. Cameron 	h->scsi_host = NULL;
59469a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
594764670ac8SStephen M. Cameron 	hpsa_put_ctlr_into_performant_mode(h);
594864670ac8SStephen M. Cameron 
594964670ac8SStephen M. Cameron 	/* At this point, the controller is ready to take commands.
595064670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
595164670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
595264670ac8SStephen M. Cameron 	 */
595364670ac8SStephen M. Cameron 	if (try_soft_reset) {
595464670ac8SStephen M. Cameron 
595564670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
595664670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
595764670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
595864670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
595964670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
596064670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
596164670ac8SStephen M. Cameron 		 */
596264670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
596364670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
596464670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
5965254f796bSMatt Gates 		free_irqs(h);
596664670ac8SStephen M. Cameron 		rc = hpsa_request_irq(h, hpsa_msix_discard_completions,
596764670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
596864670ac8SStephen M. Cameron 		if (rc) {
596964670ac8SStephen M. Cameron 			dev_warn(&h->pdev->dev, "Failed to request_irq after "
597064670ac8SStephen M. Cameron 				"soft reset.\n");
597164670ac8SStephen M. Cameron 			goto clean4;
597264670ac8SStephen M. Cameron 		}
597364670ac8SStephen M. Cameron 
597464670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
597564670ac8SStephen M. Cameron 		if (rc)
597664670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
597764670ac8SStephen M. Cameron 			goto clean4;
597864670ac8SStephen M. Cameron 
597964670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
598064670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
598164670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
598264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
598364670ac8SStephen M. Cameron 		msleep(10000);
598464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
598564670ac8SStephen M. Cameron 
598664670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
598764670ac8SStephen M. Cameron 		if (rc)
598864670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
598964670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
599064670ac8SStephen M. Cameron 
599164670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
599264670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
599364670ac8SStephen M. Cameron 		 * all over again.
599464670ac8SStephen M. Cameron 		 */
599564670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
599664670ac8SStephen M. Cameron 		try_soft_reset = 0;
599764670ac8SStephen M. Cameron 		if (rc)
599864670ac8SStephen M. Cameron 			/* don't go to clean4, we already unallocated */
599964670ac8SStephen M. Cameron 			return -ENODEV;
600064670ac8SStephen M. Cameron 
600164670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
600264670ac8SStephen M. Cameron 	}
6003edd16368SStephen M. Cameron 
6004edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
6005edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
6006edd16368SStephen M. Cameron 
6007339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
6008edd16368SStephen M. Cameron 	hpsa_register_scsi(h);	/* hook ourselves into SCSI subsystem */
60098a98db73SStephen M. Cameron 
60108a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
60118a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
60128a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
60138a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
60148a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
601588bf6d62SStephen M. Cameron 	return 0;
6016edd16368SStephen M. Cameron 
6017edd16368SStephen M. Cameron clean4:
601833a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
60192e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
6020254f796bSMatt Gates 	free_irqs(h);
6021edd16368SStephen M. Cameron clean2:
6022edd16368SStephen M. Cameron clean1:
6023edd16368SStephen M. Cameron 	kfree(h);
6024ecd9aad4SStephen M. Cameron 	return rc;
6025edd16368SStephen M. Cameron }
6026edd16368SStephen M. Cameron 
6027edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
6028edd16368SStephen M. Cameron {
6029edd16368SStephen M. Cameron 	char *flush_buf;
6030edd16368SStephen M. Cameron 	struct CommandList *c;
6031702890e3SStephen M. Cameron 	unsigned long flags;
6032702890e3SStephen M. Cameron 
6033702890e3SStephen M. Cameron 	/* Don't bother trying to flush the cache if locked up */
6034702890e3SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6035702890e3SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
6036702890e3SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6037702890e3SStephen M. Cameron 		return;
6038702890e3SStephen M. Cameron 	}
6039702890e3SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6040edd16368SStephen M. Cameron 
6041edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
6042edd16368SStephen M. Cameron 	if (!flush_buf)
6043edd16368SStephen M. Cameron 		return;
6044edd16368SStephen M. Cameron 
6045edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
6046edd16368SStephen M. Cameron 	if (!c) {
6047edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
6048edd16368SStephen M. Cameron 		goto out_of_memory;
6049edd16368SStephen M. Cameron 	}
6050a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
6051a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
6052a2dac136SStephen M. Cameron 		goto out;
6053a2dac136SStephen M. Cameron 	}
6054edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE);
6055edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
6056a2dac136SStephen M. Cameron out:
6057edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
6058edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
6059edd16368SStephen M. Cameron 	cmd_special_free(h, c);
6060edd16368SStephen M. Cameron out_of_memory:
6061edd16368SStephen M. Cameron 	kfree(flush_buf);
6062edd16368SStephen M. Cameron }
6063edd16368SStephen M. Cameron 
6064edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
6065edd16368SStephen M. Cameron {
6066edd16368SStephen M. Cameron 	struct ctlr_info *h;
6067edd16368SStephen M. Cameron 
6068edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
6069edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
6070edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
6071edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
6072edd16368SStephen M. Cameron 	 */
6073edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
6074edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
60750097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
6076edd16368SStephen M. Cameron }
6077edd16368SStephen M. Cameron 
60786f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
607955e14e76SStephen M. Cameron {
608055e14e76SStephen M. Cameron 	int i;
608155e14e76SStephen M. Cameron 
608255e14e76SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++)
608355e14e76SStephen M. Cameron 		kfree(h->dev[i]);
608455e14e76SStephen M. Cameron }
608555e14e76SStephen M. Cameron 
60866f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
6087edd16368SStephen M. Cameron {
6088edd16368SStephen M. Cameron 	struct ctlr_info *h;
60898a98db73SStephen M. Cameron 	unsigned long flags;
6090edd16368SStephen M. Cameron 
6091edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
6092edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
6093edd16368SStephen M. Cameron 		return;
6094edd16368SStephen M. Cameron 	}
6095edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
60968a98db73SStephen M. Cameron 
60978a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
60988a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
60998a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
61008a98db73SStephen M. Cameron 	cancel_delayed_work(&h->monitor_ctlr_work);
61018a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
61028a98db73SStephen M. Cameron 
6103edd16368SStephen M. Cameron 	hpsa_unregister_scsi(h);	/* unhook from SCSI subsystem */
6104edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
6105edd16368SStephen M. Cameron 	iounmap(h->vaddr);
6106204892e9SStephen M. Cameron 	iounmap(h->transtable);
6107204892e9SStephen M. Cameron 	iounmap(h->cfgtable);
610855e14e76SStephen M. Cameron 	hpsa_free_device_info(h);
610933a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
6110edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
6111edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct CommandList),
6112edd16368SStephen M. Cameron 		h->cmd_pool, h->cmd_pool_dhandle);
6113edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
6114edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct ErrorInfo),
6115edd16368SStephen M. Cameron 		h->errinfo_pool, h->errinfo_pool_dhandle);
6116303932fdSDon Brace 	pci_free_consistent(h->pdev, h->reply_pool_size,
6117303932fdSDon Brace 		h->reply_pool, h->reply_pool_dhandle);
6118edd16368SStephen M. Cameron 	kfree(h->cmd_pool_bits);
6119303932fdSDon Brace 	kfree(h->blockFetchTable);
6120e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
6121aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
6122339b2b14SStephen M. Cameron 	kfree(h->hba_inquiry_data);
6123f0bd0b68SStephen M. Cameron 	pci_disable_device(pdev);
6124edd16368SStephen M. Cameron 	pci_release_regions(pdev);
6125edd16368SStephen M. Cameron 	kfree(h);
6126edd16368SStephen M. Cameron }
6127edd16368SStephen M. Cameron 
6128edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
6129edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
6130edd16368SStephen M. Cameron {
6131edd16368SStephen M. Cameron 	return -ENOSYS;
6132edd16368SStephen M. Cameron }
6133edd16368SStephen M. Cameron 
6134edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
6135edd16368SStephen M. Cameron {
6136edd16368SStephen M. Cameron 	return -ENOSYS;
6137edd16368SStephen M. Cameron }
6138edd16368SStephen M. Cameron 
6139edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
6140f79cfec6SStephen M. Cameron 	.name = HPSA,
6141edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
61426f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
6143edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
6144edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
6145edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
6146edd16368SStephen M. Cameron 	.resume = hpsa_resume,
6147edd16368SStephen M. Cameron };
6148edd16368SStephen M. Cameron 
6149303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
6150303932fdSDon Brace  * scatter gather elements supported) and bucket[],
6151303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
6152303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
6153303932fdSDon Brace  * byte increments) which the controller uses to fetch
6154303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
6155303932fdSDon Brace  * maps a given number of scatter gather elements to one of
6156303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
6157303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
6158303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
6159303932fdSDon Brace  * bits of the command address.
6160303932fdSDon Brace  */
6161303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
6162e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map)
6163303932fdSDon Brace {
6164303932fdSDon Brace 	int i, j, b, size;
6165303932fdSDon Brace 
6166303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
6167303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
6168303932fdSDon Brace 		/* Compute size of a command with i SG entries */
6169e1f7de0cSMatt Gates 		size = i + min_blocks;
6170303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
6171303932fdSDon Brace 		/* Find the bucket that is just big enough */
6172e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
6173303932fdSDon Brace 			if (bucket[j] >= size) {
6174303932fdSDon Brace 				b = j;
6175303932fdSDon Brace 				break;
6176303932fdSDon Brace 			}
6177303932fdSDon Brace 		}
6178303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
6179303932fdSDon Brace 		bucket_map[i] = b;
6180303932fdSDon Brace 	}
6181303932fdSDon Brace }
6182303932fdSDon Brace 
6183e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
6184303932fdSDon Brace {
61856c311b57SStephen M. Cameron 	int i;
61866c311b57SStephen M. Cameron 	unsigned long register_value;
6187e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
6188e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
6189e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
6190b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
6191b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
6192e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
6193def342bdSStephen M. Cameron 
6194def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
6195def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
6196def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
6197def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
6198def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
6199def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
6200def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
6201def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
6202def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
6203def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
6204d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
6205def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
6206def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
6207def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
6208def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
6209def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
6210def342bdSStephen M. Cameron 	 */
6211d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
6212b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
6213b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
6214b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
6215b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
6216b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
6217b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
6218b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
6219b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
6220b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
6221b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
6222d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
6223303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
6224303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
6225303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
6226303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
6227303932fdSDon Brace 	 */
6228303932fdSDon Brace 
6229303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
6230303932fdSDon Brace 	memset(h->reply_pool, 0, h->reply_pool_size);
6231303932fdSDon Brace 
6232d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
6233d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
6234e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
6235303932fdSDon Brace 	for (i = 0; i < 8; i++)
6236303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
6237303932fdSDon Brace 
6238303932fdSDon Brace 	/* size of controller ring buffer */
6239303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
6240254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
6241303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
6242303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
6243254f796bSMatt Gates 
6244254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
6245254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
6246254f796bSMatt Gates 		writel(h->reply_pool_dhandle +
6247254f796bSMatt Gates 			(h->max_commands * sizeof(u64) * i),
6248254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
6249254f796bSMatt Gates 	}
6250254f796bSMatt Gates 
6251b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
6252e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
6253e1f7de0cSMatt Gates 	/*
6254e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
6255e1f7de0cSMatt Gates 	 */
6256e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
6257e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
6258e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
6259e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
6260c349775eSScott Teel 	} else {
6261c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
6262c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
6263c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
6264c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
6265c349775eSScott Teel 		}
6266e1f7de0cSMatt Gates 	}
6267303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
62683f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6269303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
6270303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
6271303932fdSDon Brace 		dev_warn(&h->pdev->dev, "unable to get board into"
6272303932fdSDon Brace 					" performant mode\n");
6273303932fdSDon Brace 		return;
6274303932fdSDon Brace 	}
6275960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
6276e1f7de0cSMatt Gates 	h->access = access;
6277e1f7de0cSMatt Gates 	h->transMethod = transMethod;
6278e1f7de0cSMatt Gates 
6279b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
6280b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
6281e1f7de0cSMatt Gates 		return;
6282e1f7de0cSMatt Gates 
6283b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
6284e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
6285e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
6286e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
6287e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
6288e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
6289e1f7de0cSMatt Gates 		}
6290283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
6291283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
6292e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
6293e1f7de0cSMatt Gates 
6294e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
6295e1f7de0cSMatt Gates 		memset(h->reply_pool, (u8) IOACCEL_MODE1_REPLY_UNUSED,
6296e1f7de0cSMatt Gates 				h->reply_pool_size);
6297e1f7de0cSMatt Gates 
6298e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
6299e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
6300e1f7de0cSMatt Gates 		 */
6301e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
6302e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
6303e1f7de0cSMatt Gates 
6304e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
6305e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
6306e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
6307e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
6308e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
6309e1f7de0cSMatt Gates 			cp->host_context_flags = IOACCEL1_HCFLAGS_CISS_FORMAT;
6310e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
6311e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
6312b9af4937SStephen M. Cameron 			cp->Tag.lower = (i << DIRECT_LOOKUP_SHIFT) |
6313b9af4937SStephen M. Cameron 						DIRECT_LOOKUP_BIT;
6314e1f7de0cSMatt Gates 			cp->Tag.upper = 0;
6315b9af4937SStephen M. Cameron 			cp->host_addr.lower =
6316b9af4937SStephen M. Cameron 				(u32) (h->ioaccel_cmd_pool_dhandle +
6317e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
6318e1f7de0cSMatt Gates 			cp->host_addr.upper = 0;
6319e1f7de0cSMatt Gates 		}
6320b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
6321b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
6322b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
6323b9af4937SStephen M. Cameron 		int rc;
6324b9af4937SStephen M. Cameron 
6325b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
6326b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
6327b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
6328b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
6329b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
6330b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
6331b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
6332b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
6333b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
6334b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
6335b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
6336b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
6337b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
6338b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
6339b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
6340b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
6341b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
6342b9af4937SStephen M. Cameron 	}
6343b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
6344b9af4937SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6345e1f7de0cSMatt Gates }
6346e1f7de0cSMatt Gates 
6347e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h)
6348e1f7de0cSMatt Gates {
6349283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
6350283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
6351283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
6352283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
6353283b4a9bSStephen M. Cameron 
6354e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
6355e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
6356e1f7de0cSMatt Gates 	 * hardware.
6357e1f7de0cSMatt Gates 	 */
6358e1f7de0cSMatt Gates #define IOACCEL1_COMMANDLIST_ALIGNMENT 128
6359e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
6360e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
6361e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
6362e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
6363e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
6364e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
6365e1f7de0cSMatt Gates 
6366e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
6367283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
6368e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
6369e1f7de0cSMatt Gates 
6370e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
6371e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
6372e1f7de0cSMatt Gates 		goto clean_up;
6373e1f7de0cSMatt Gates 
6374e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
6375e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
6376e1f7de0cSMatt Gates 	return 0;
6377e1f7de0cSMatt Gates 
6378e1f7de0cSMatt Gates clean_up:
6379e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
6380e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
6381e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
6382e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
6383e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
6384e1f7de0cSMatt Gates 	return 1;
63856c311b57SStephen M. Cameron }
63866c311b57SStephen M. Cameron 
6387aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h)
6388aca9012aSStephen M. Cameron {
6389aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
6390aca9012aSStephen M. Cameron 
6391aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
6392aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
6393aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
6394aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
6395aca9012aSStephen M. Cameron 
6396aca9012aSStephen M. Cameron #define IOACCEL2_COMMANDLIST_ALIGNMENT 128
6397aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
6398aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
6399aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
6400aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
6401aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6402aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
6403aca9012aSStephen M. Cameron 
6404aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
6405aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
6406aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
6407aca9012aSStephen M. Cameron 
6408aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
6409aca9012aSStephen M. Cameron 		(h->ioaccel2_blockFetchTable == NULL))
6410aca9012aSStephen M. Cameron 		goto clean_up;
6411aca9012aSStephen M. Cameron 
6412aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
6413aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
6414aca9012aSStephen M. Cameron 	return 0;
6415aca9012aSStephen M. Cameron 
6416aca9012aSStephen M. Cameron clean_up:
6417aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
6418aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
6419aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6420aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
6421aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
6422aca9012aSStephen M. Cameron 	return 1;
6423aca9012aSStephen M. Cameron }
6424aca9012aSStephen M. Cameron 
64256f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
64266c311b57SStephen M. Cameron {
64276c311b57SStephen M. Cameron 	u32 trans_support;
6428e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
6429e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
6430254f796bSMatt Gates 	int i;
64316c311b57SStephen M. Cameron 
643202ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
643302ec19c8SStephen M. Cameron 		return;
643402ec19c8SStephen M. Cameron 
6435e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
6436e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
6437e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
6438e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
6439e1f7de0cSMatt Gates 		if (hpsa_alloc_ioaccel_cmd_and_bft(h))
6440e1f7de0cSMatt Gates 			goto clean_up;
6441aca9012aSStephen M. Cameron 	} else {
6442aca9012aSStephen M. Cameron 		if (trans_support & CFGTBL_Trans_io_accel2) {
6443aca9012aSStephen M. Cameron 				transMethod |= CFGTBL_Trans_io_accel2 |
6444aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
6445aca9012aSStephen M. Cameron 		if (ioaccel2_alloc_cmds_and_bft(h))
6446aca9012aSStephen M. Cameron 			goto clean_up;
6447aca9012aSStephen M. Cameron 		}
6448e1f7de0cSMatt Gates 	}
6449e1f7de0cSMatt Gates 
6450e1f7de0cSMatt Gates 	/* TODO, check that this next line h->nreply_queues is correct */
64516c311b57SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
64526c311b57SStephen M. Cameron 	if (!(trans_support & PERFORMANT_MODE))
64536c311b57SStephen M. Cameron 		return;
64546c311b57SStephen M. Cameron 
6455eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
6456cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
64576c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
6458254f796bSMatt Gates 	h->reply_pool_size = h->max_commands * sizeof(u64) * h->nreply_queues;
64596c311b57SStephen M. Cameron 	h->reply_pool = pci_alloc_consistent(h->pdev, h->reply_pool_size,
64606c311b57SStephen M. Cameron 				&(h->reply_pool_dhandle));
64616c311b57SStephen M. Cameron 
6462254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
6463254f796bSMatt Gates 		h->reply_queue[i].head = &h->reply_pool[h->max_commands * i];
6464254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
6465254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
6466254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
6467254f796bSMatt Gates 	}
6468254f796bSMatt Gates 
64696c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
6470d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
64716c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
64726c311b57SStephen M. Cameron 
64736c311b57SStephen M. Cameron 	if ((h->reply_pool == NULL)
64746c311b57SStephen M. Cameron 		|| (h->blockFetchTable == NULL))
64756c311b57SStephen M. Cameron 		goto clean_up;
64766c311b57SStephen M. Cameron 
6477e1f7de0cSMatt Gates 	hpsa_enter_performant_mode(h, trans_support);
6478303932fdSDon Brace 	return;
6479303932fdSDon Brace 
6480303932fdSDon Brace clean_up:
6481303932fdSDon Brace 	if (h->reply_pool)
6482303932fdSDon Brace 		pci_free_consistent(h->pdev, h->reply_pool_size,
6483303932fdSDon Brace 			h->reply_pool, h->reply_pool_dhandle);
6484303932fdSDon Brace 	kfree(h->blockFetchTable);
6485303932fdSDon Brace }
6486303932fdSDon Brace 
648776438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h)
648876438d08SStephen M. Cameron {
648976438d08SStephen M. Cameron 	int cmds_out;
649076438d08SStephen M. Cameron 	unsigned long flags;
649176438d08SStephen M. Cameron 
649276438d08SStephen M. Cameron 	do { /* wait for all outstanding commands to drain out */
649376438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
649476438d08SStephen M. Cameron 		cmds_out = h->commands_outstanding;
649576438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
649676438d08SStephen M. Cameron 		if (cmds_out <= 0)
649776438d08SStephen M. Cameron 			break;
649876438d08SStephen M. Cameron 		msleep(100);
649976438d08SStephen M. Cameron 	} while (1);
650076438d08SStephen M. Cameron }
650176438d08SStephen M. Cameron 
6502edd16368SStephen M. Cameron /*
6503edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
6504edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
6505edd16368SStephen M. Cameron  */
6506edd16368SStephen M. Cameron static int __init hpsa_init(void)
6507edd16368SStephen M. Cameron {
650831468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
6509edd16368SStephen M. Cameron }
6510edd16368SStephen M. Cameron 
6511edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
6512edd16368SStephen M. Cameron {
6513edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
6514edd16368SStephen M. Cameron }
6515edd16368SStephen M. Cameron 
6516e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
6517e1f7de0cSMatt Gates {
6518e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
6519b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
6520b66cc250SMike Miller 
6521b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
6522b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
6523b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
6524b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
6525b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
6526b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
6527b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
6528b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
6529b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
6530b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
6531b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
6532b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
6533b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
6534b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
6535b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
6536b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
6537b66cc250SMike Miller 
6538b66cc250SMike Miller #undef VERIFY_OFFSET
6539b66cc250SMike Miller 
6540b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
6541e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
6542e1f7de0cSMatt Gates 
6543e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
6544e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
6545e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
6546e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
6547e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
6548e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
6549e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
6550e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
6551e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
6552e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
6553e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
6554e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
6555e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
6556e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
6557e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
6558e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
6559e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
6560e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
6561e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
6562e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
6563e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
6564e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
6565e1f7de0cSMatt Gates 	VERIFY_OFFSET(Tag, 0x68);
6566e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
6567e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
6568e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
6569e1f7de0cSMatt Gates #undef VERIFY_OFFSET
6570e1f7de0cSMatt Gates }
6571e1f7de0cSMatt Gates 
6572edd16368SStephen M. Cameron module_init(hpsa_init);
6573edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
6574