xref: /openbmc/linux/drivers/scsi/hpsa.c (revision b63c64ac5a5ccb6ee56e0d906f2f5d2b7e54cbd9)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
394c7bc31SDon Brace  *    Copyright 2016 Microsemi Corporation
41358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
51358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
6edd16368SStephen M. Cameron  *
7edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
8edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
9edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
10edd16368SStephen M. Cameron  *
11edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
12edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
13edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
14edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
15edd16368SStephen M. Cameron  *
1694c7bc31SDon Brace  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  */
19edd16368SStephen M. Cameron 
20edd16368SStephen M. Cameron #include <linux/module.h>
21edd16368SStephen M. Cameron #include <linux/interrupt.h>
22edd16368SStephen M. Cameron #include <linux/types.h>
23edd16368SStephen M. Cameron #include <linux/pci.h>
24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
25edd16368SStephen M. Cameron #include <linux/kernel.h>
26edd16368SStephen M. Cameron #include <linux/slab.h>
27edd16368SStephen M. Cameron #include <linux/delay.h>
28edd16368SStephen M. Cameron #include <linux/fs.h>
29edd16368SStephen M. Cameron #include <linux/timer.h>
30edd16368SStephen M. Cameron #include <linux/init.h>
31edd16368SStephen M. Cameron #include <linux/spinlock.h>
32edd16368SStephen M. Cameron #include <linux/compat.h>
33edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
34edd16368SStephen M. Cameron #include <linux/uaccess.h>
35edd16368SStephen M. Cameron #include <linux/io.h>
36edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
37edd16368SStephen M. Cameron #include <linux/completion.h>
38edd16368SStephen M. Cameron #include <linux/moduleparam.h>
39edd16368SStephen M. Cameron #include <scsi/scsi.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
449437ac43SStephen Cameron #include <scsi/scsi_eh.h>
45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h>
4673153fe5SWebb Scales #include <scsi/scsi_dbg.h>
47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
48edd16368SStephen M. Cameron #include <linux/string.h>
49edd16368SStephen M. Cameron #include <linux/bitmap.h>
5060063497SArun Sharma #include <linux/atomic.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5242a91641SDon Brace #include <linux/percpu-defs.h>
53094963daSStephen M. Cameron #include <linux/percpu.h>
542b08b3e9SDon Brace #include <asm/unaligned.h>
55283b4a9bSStephen M. Cameron #include <asm/div64.h>
56edd16368SStephen M. Cameron #include "hpsa_cmd.h"
57edd16368SStephen M. Cameron #include "hpsa.h"
58edd16368SStephen M. Cameron 
59ec2c3aa9SDon Brace /*
60ec2c3aa9SDon Brace  * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.'
61ec2c3aa9SDon Brace  * with an optional trailing '-' followed by a byte value (0-255).
62ec2c3aa9SDon Brace  */
635765d180SDon Brace #define HPSA_DRIVER_VERSION "3.4.18-0"
64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
65f79cfec6SStephen M. Cameron #define HPSA "hpsa"
66edd16368SStephen M. Cameron 
67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
73edd16368SStephen M. Cameron 
74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
76edd16368SStephen M. Cameron 
77edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
78edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
79edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
80edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
81edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
82edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
83edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
84edd16368SStephen M. Cameron 
85edd16368SStephen M. Cameron static int hpsa_allow_any;
86edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
87edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
88edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8902ec19c8SStephen M. Cameron static int hpsa_simple_mode;
9002ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
9102ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
9202ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
93edd16368SStephen M. Cameron 
94edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
95edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
98edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
99edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
100edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
101163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
102163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
103f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1089143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1099143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1109143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
1117f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1920},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
113fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
115fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
1167f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1925},
117fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
118fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
13097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
13197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
13297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1343b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1353b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1363b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1373b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
138fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
139cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
140cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
141cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
142cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
143cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1448e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1458e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1468e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1478e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1488e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
149edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
150edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
151edd16368SStephen M. Cameron 	{0,}
152edd16368SStephen M. Cameron };
153edd16368SStephen M. Cameron 
154edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
155edd16368SStephen M. Cameron 
156edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
157edd16368SStephen M. Cameron  *  product = Marketing Name for the board
158edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
159edd16368SStephen M. Cameron  */
160edd16368SStephen M. Cameron static struct board_type products[] = {
161edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
162edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
163edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
164edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
165edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
166163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
167163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1687d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
169fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
170fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
171fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
172fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
173fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
174fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
175fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1767f1974a7SDon Brace 	{0x1920103C, "Smart Array P430i", &SA5_access},
1771fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1781fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1791fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1801fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1817f1974a7SDon Brace 	{0x1925103C, "Smart Array P831", &SA5_access},
1821fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1831fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1841fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
18527fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
18627fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
18727fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
18827fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
189c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
19027fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
19127fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
19297b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
19427fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
19527fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
19627fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
19797b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
19827fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19927fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
2003b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
2013b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
20227fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
203fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
204cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
205cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
206cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
207cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
208cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2098e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2108e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2118e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2128e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2138e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
214edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
215edd16368SStephen M. Cameron };
216edd16368SStephen M. Cameron 
217d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template;
218d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h);
219d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h);
220d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
221d04e62b9SKevin Barnett 			struct hpsa_scsi_dev_t *device);
222d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device);
223d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
224d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
225d04e62b9SKevin Barnett 		struct sas_rphy *rphy);
226d04e62b9SKevin Barnett 
227a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
228a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
229a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
230a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
231edd16368SStephen M. Cameron static int number_of_controllers;
232edd16368SStephen M. Cameron 
23310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
23410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
23542a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
236edd16368SStephen M. Cameron 
237edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
23842a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
23942a91641SDon Brace 	void __user *arg);
240edd16368SStephen M. Cameron #endif
241edd16368SStephen M. Cameron 
242edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
243edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
24473153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
24573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
24673153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
247a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
248b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
249edd16368SStephen M. Cameron 	int cmd_type);
2502c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
251b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
252b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
253edd16368SStephen M. Cameron 
254f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
255a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
256a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
257a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2587c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
259edd16368SStephen M. Cameron 
260edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
26175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
262edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
26341ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
264edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
265edd16368SStephen M. Cameron 
2668aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
267edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
268edd16368SStephen M. Cameron 	struct CommandList *c);
269edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
270edd16368SStephen M. Cameron 	struct CommandList *c);
271303932fdSDon Brace /* performant mode helper functions */
272303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2732b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
274105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
275105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
276254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2776f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2786f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2791df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2806f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2811df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2826f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
283bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h,
284bfd7546cSDon Brace 					   unsigned char lunaddr[],
285bfd7546cSDon Brace 					   int reply_queue);
2866f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2876f039790SGreg Kroah-Hartman 				     int wait_for_ready);
28875167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
289c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
290fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
291fe5389c8SStephen M. Cameron #define BOARD_READY 1
29223100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
29376438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
294c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
295c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
29603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
297080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
29825163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
29925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
300c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
301d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
302d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *buf, int bufsize);
3038383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
3048383278dSScott Teel 	unsigned char scsi3addr[], u8 page);
30534592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
306ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
307ba74fdc4SDon Brace 			       struct hpsa_scsi_dev_t *dev,
308ba74fdc4SDon Brace 			       unsigned char *scsi3addr);
309edd16368SStephen M. Cameron 
310edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
311edd16368SStephen M. Cameron {
312edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
313edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
314edd16368SStephen M. Cameron }
315edd16368SStephen M. Cameron 
316a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
317a23513e8SStephen M. Cameron {
318a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
319a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
320a23513e8SStephen M. Cameron }
321a23513e8SStephen M. Cameron 
322a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
323a58e7e53SWebb Scales {
324a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
325a58e7e53SWebb Scales }
326a58e7e53SWebb Scales 
327d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
328d604f533SWebb Scales {
329d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
330d604f533SWebb Scales }
331d604f533SWebb Scales 
3329437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3339437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3349437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3359437ac43SStephen Cameron {
3369437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3379437ac43SStephen Cameron 	bool rc;
3389437ac43SStephen Cameron 
3399437ac43SStephen Cameron 	*sense_key = -1;
3409437ac43SStephen Cameron 	*asc = -1;
3419437ac43SStephen Cameron 	*ascq = -1;
3429437ac43SStephen Cameron 
3439437ac43SStephen Cameron 	if (sense_data_len < 1)
3449437ac43SStephen Cameron 		return;
3459437ac43SStephen Cameron 
3469437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3479437ac43SStephen Cameron 	if (rc) {
3489437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3499437ac43SStephen Cameron 		*asc = sshdr.asc;
3509437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3519437ac43SStephen Cameron 	}
3529437ac43SStephen Cameron }
3539437ac43SStephen Cameron 
354edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
355edd16368SStephen M. Cameron 	struct CommandList *c)
356edd16368SStephen M. Cameron {
3579437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3589437ac43SStephen Cameron 	int sense_len;
3599437ac43SStephen Cameron 
3609437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3619437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3629437ac43SStephen Cameron 	else
3639437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3649437ac43SStephen Cameron 
3659437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3669437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
36781c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
368edd16368SStephen M. Cameron 		return 0;
369edd16368SStephen M. Cameron 
3709437ac43SStephen Cameron 	switch (asc) {
371edd16368SStephen M. Cameron 	case STATE_CHANGED:
3729437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3732946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3742946e82bSRobert Elliott 			h->devname);
375edd16368SStephen M. Cameron 		break;
376edd16368SStephen M. Cameron 	case LUN_FAILED:
3777f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3782946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
379edd16368SStephen M. Cameron 		break;
380edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3817f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3822946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
383edd16368SStephen M. Cameron 	/*
3844f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3854f4eb9f1SScott Teel 	 * target (array) devices.
386edd16368SStephen M. Cameron 	 */
387edd16368SStephen M. Cameron 		break;
388edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3892946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3902946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3912946e82bSRobert Elliott 			h->devname);
392edd16368SStephen M. Cameron 		break;
393edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3942946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3952946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3962946e82bSRobert Elliott 			h->devname);
397edd16368SStephen M. Cameron 		break;
398edd16368SStephen M. Cameron 	default:
3992946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4002946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
4012946e82bSRobert Elliott 			h->devname);
402edd16368SStephen M. Cameron 		break;
403edd16368SStephen M. Cameron 	}
404edd16368SStephen M. Cameron 	return 1;
405edd16368SStephen M. Cameron }
406edd16368SStephen M. Cameron 
407852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
408852af20aSMatt Bondurant {
409852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
410852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
411852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
412852af20aSMatt Bondurant 		return 0;
413852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
414852af20aSMatt Bondurant 	return 1;
415852af20aSMatt Bondurant }
416852af20aSMatt Bondurant 
417e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
418e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
419e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
420e985c58fSStephen Cameron {
421e985c58fSStephen Cameron 	int ld;
422e985c58fSStephen Cameron 	struct ctlr_info *h;
423e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
424e985c58fSStephen Cameron 
425e985c58fSStephen Cameron 	h = shost_to_hba(shost);
426e985c58fSStephen Cameron 	ld = lockup_detected(h);
427e985c58fSStephen Cameron 
428e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
429e985c58fSStephen Cameron }
430e985c58fSStephen Cameron 
431da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
432da0697bdSScott Teel 					 struct device_attribute *attr,
433da0697bdSScott Teel 					 const char *buf, size_t count)
434da0697bdSScott Teel {
435da0697bdSScott Teel 	int status, len;
436da0697bdSScott Teel 	struct ctlr_info *h;
437da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
438da0697bdSScott Teel 	char tmpbuf[10];
439da0697bdSScott Teel 
440da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
441da0697bdSScott Teel 		return -EACCES;
442da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
443da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
444da0697bdSScott Teel 	tmpbuf[len] = '\0';
445da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
446da0697bdSScott Teel 		return -EINVAL;
447da0697bdSScott Teel 	h = shost_to_hba(shost);
448da0697bdSScott Teel 	h->acciopath_status = !!status;
449da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
450da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
451da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
452da0697bdSScott Teel 	return count;
453da0697bdSScott Teel }
454da0697bdSScott Teel 
4552ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4562ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4572ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4582ba8bfc8SStephen M. Cameron {
4592ba8bfc8SStephen M. Cameron 	int debug_level, len;
4602ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4612ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4622ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4632ba8bfc8SStephen M. Cameron 
4642ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4652ba8bfc8SStephen M. Cameron 		return -EACCES;
4662ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4672ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4682ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4692ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4702ba8bfc8SStephen M. Cameron 		return -EINVAL;
4712ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4722ba8bfc8SStephen M. Cameron 		debug_level = 0;
4732ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4742ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4752ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4762ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4772ba8bfc8SStephen M. Cameron 	return count;
4782ba8bfc8SStephen M. Cameron }
4792ba8bfc8SStephen M. Cameron 
480edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
481edd16368SStephen M. Cameron 				 struct device_attribute *attr,
482edd16368SStephen M. Cameron 				 const char *buf, size_t count)
483edd16368SStephen M. Cameron {
484edd16368SStephen M. Cameron 	struct ctlr_info *h;
485edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
486a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
48731468401SMike Miller 	hpsa_scan_start(h->scsi_host);
488edd16368SStephen M. Cameron 	return count;
489edd16368SStephen M. Cameron }
490edd16368SStephen M. Cameron 
491d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
492d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
493d28ce020SStephen M. Cameron {
494d28ce020SStephen M. Cameron 	struct ctlr_info *h;
495d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
496d28ce020SStephen M. Cameron 	unsigned char *fwrev;
497d28ce020SStephen M. Cameron 
498d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
499d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
500d28ce020SStephen M. Cameron 		return 0;
501d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
502d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
503d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
504d28ce020SStephen M. Cameron }
505d28ce020SStephen M. Cameron 
50694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
50794a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
50894a13649SStephen M. Cameron {
50994a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
51094a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
51194a13649SStephen M. Cameron 
5120cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
5130cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
51494a13649SStephen M. Cameron }
51594a13649SStephen M. Cameron 
516745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
517745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
518745a7a25SStephen M. Cameron {
519745a7a25SStephen M. Cameron 	struct ctlr_info *h;
520745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
521745a7a25SStephen M. Cameron 
522745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
523745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
524960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
525745a7a25SStephen M. Cameron 			"performant" : "simple");
526745a7a25SStephen M. Cameron }
527745a7a25SStephen M. Cameron 
528da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
529da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
530da0697bdSScott Teel {
531da0697bdSScott Teel 	struct ctlr_info *h;
532da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
533da0697bdSScott Teel 
534da0697bdSScott Teel 	h = shost_to_hba(shost);
535da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
536da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
537da0697bdSScott Teel }
538da0697bdSScott Teel 
53946380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
540941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
541941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
542941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
543941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
544941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
545941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
546941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
547941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
548941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
549941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
550941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
551941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
552941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5537af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
554941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
555941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5565a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5575a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5585a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5595a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5605a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5615a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
562941b1cdaSStephen M. Cameron };
563941b1cdaSStephen M. Cameron 
56446380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
56546380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5667af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5675a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5685a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5695a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5705a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5715a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5725a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
57346380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
57446380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
57546380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
57646380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
57746380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
57846380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
57946380786SStephen M. Cameron 	 */
58046380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
58146380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
58246380786SStephen M. Cameron };
58346380786SStephen M. Cameron 
5849b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5859b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5869b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5879b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5889b5c48c2SStephen Cameron };
5899b5c48c2SStephen Cameron 
5909b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
591941b1cdaSStephen M. Cameron {
592941b1cdaSStephen M. Cameron 	int i;
593941b1cdaSStephen M. Cameron 
5949b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5959b5c48c2SStephen Cameron 		if (a[i] == board_id)
596941b1cdaSStephen M. Cameron 			return 1;
5979b5c48c2SStephen Cameron 	return 0;
5989b5c48c2SStephen Cameron }
5999b5c48c2SStephen Cameron 
6009b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
6019b5c48c2SStephen Cameron {
6029b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
6039b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
604941b1cdaSStephen M. Cameron }
605941b1cdaSStephen M. Cameron 
60646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
60746380786SStephen M. Cameron {
6089b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
6099b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
61046380786SStephen M. Cameron }
61146380786SStephen M. Cameron 
61246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
61346380786SStephen M. Cameron {
61446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
61546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
61646380786SStephen M. Cameron }
61746380786SStephen M. Cameron 
6189b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
6199b5c48c2SStephen Cameron {
6209b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
6219b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
6229b5c48c2SStephen Cameron }
6239b5c48c2SStephen Cameron 
624941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
625941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
626941b1cdaSStephen M. Cameron {
627941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
628941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
629941b1cdaSStephen M. Cameron 
630941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
63146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
632941b1cdaSStephen M. Cameron }
633941b1cdaSStephen M. Cameron 
634edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
635edd16368SStephen M. Cameron {
636edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
637edd16368SStephen M. Cameron }
638edd16368SStephen M. Cameron 
639f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
6407c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
641edd16368SStephen M. Cameron };
6426b80b18fSScott Teel #define HPSA_RAID_0	0
6436b80b18fSScott Teel #define HPSA_RAID_4	1
6446b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6456b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6466b80b18fSScott Teel #define HPSA_RAID_51	4
6476b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6486b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
6497c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
6507c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
651edd16368SStephen M. Cameron 
652f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
653f3f01730SKevin Barnett {
654f3f01730SKevin Barnett 	return !device->physical_device;
655f3f01730SKevin Barnett }
656edd16368SStephen M. Cameron 
657edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
658edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
659edd16368SStephen M. Cameron {
660edd16368SStephen M. Cameron 	ssize_t l = 0;
66182a72c0aSStephen M. Cameron 	unsigned char rlevel;
662edd16368SStephen M. Cameron 	struct ctlr_info *h;
663edd16368SStephen M. Cameron 	struct scsi_device *sdev;
664edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
665edd16368SStephen M. Cameron 	unsigned long flags;
666edd16368SStephen M. Cameron 
667edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
668edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
669edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
670edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
671edd16368SStephen M. Cameron 	if (!hdev) {
672edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
673edd16368SStephen M. Cameron 		return -ENODEV;
674edd16368SStephen M. Cameron 	}
675edd16368SStephen M. Cameron 
676edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
677f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
678edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
679edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
680edd16368SStephen M. Cameron 		return l;
681edd16368SStephen M. Cameron 	}
682edd16368SStephen M. Cameron 
683edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
684edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
68582a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
686edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
687edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
688edd16368SStephen M. Cameron 	return l;
689edd16368SStephen M. Cameron }
690edd16368SStephen M. Cameron 
691edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
692edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
693edd16368SStephen M. Cameron {
694edd16368SStephen M. Cameron 	struct ctlr_info *h;
695edd16368SStephen M. Cameron 	struct scsi_device *sdev;
696edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
697edd16368SStephen M. Cameron 	unsigned long flags;
698edd16368SStephen M. Cameron 	unsigned char lunid[8];
699edd16368SStephen M. Cameron 
700edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
701edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
702edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
703edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
704edd16368SStephen M. Cameron 	if (!hdev) {
705edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
706edd16368SStephen M. Cameron 		return -ENODEV;
707edd16368SStephen M. Cameron 	}
708edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
709edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
710609a70dfSRasmus Villemoes 	return snprintf(buf, 20, "0x%8phN\n", lunid);
711edd16368SStephen M. Cameron }
712edd16368SStephen M. Cameron 
713edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
714edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
715edd16368SStephen M. Cameron {
716edd16368SStephen M. Cameron 	struct ctlr_info *h;
717edd16368SStephen M. Cameron 	struct scsi_device *sdev;
718edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
719edd16368SStephen M. Cameron 	unsigned long flags;
720edd16368SStephen M. Cameron 	unsigned char sn[16];
721edd16368SStephen M. Cameron 
722edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
723edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
724edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
725edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
726edd16368SStephen M. Cameron 	if (!hdev) {
727edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
728edd16368SStephen M. Cameron 		return -ENODEV;
729edd16368SStephen M. Cameron 	}
730edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
731edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
732edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
733edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
734edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
735edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
736edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
737edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
738edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
739edd16368SStephen M. Cameron }
740edd16368SStephen M. Cameron 
741ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev,
742ded1be4aSJoseph T Handzik 	      struct device_attribute *attr, char *buf)
743ded1be4aSJoseph T Handzik {
744ded1be4aSJoseph T Handzik 	struct ctlr_info *h;
745ded1be4aSJoseph T Handzik 	struct scsi_device *sdev;
746ded1be4aSJoseph T Handzik 	struct hpsa_scsi_dev_t *hdev;
747ded1be4aSJoseph T Handzik 	unsigned long flags;
748ded1be4aSJoseph T Handzik 	u64 sas_address;
749ded1be4aSJoseph T Handzik 
750ded1be4aSJoseph T Handzik 	sdev = to_scsi_device(dev);
751ded1be4aSJoseph T Handzik 	h = sdev_to_hba(sdev);
752ded1be4aSJoseph T Handzik 	spin_lock_irqsave(&h->lock, flags);
753ded1be4aSJoseph T Handzik 	hdev = sdev->hostdata;
754ded1be4aSJoseph T Handzik 	if (!hdev || is_logical_device(hdev) || !hdev->expose_device) {
755ded1be4aSJoseph T Handzik 		spin_unlock_irqrestore(&h->lock, flags);
756ded1be4aSJoseph T Handzik 		return -ENODEV;
757ded1be4aSJoseph T Handzik 	}
758ded1be4aSJoseph T Handzik 	sas_address = hdev->sas_address;
759ded1be4aSJoseph T Handzik 	spin_unlock_irqrestore(&h->lock, flags);
760ded1be4aSJoseph T Handzik 
761ded1be4aSJoseph T Handzik 	return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address);
762ded1be4aSJoseph T Handzik }
763ded1be4aSJoseph T Handzik 
764c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
765c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
766c1988684SScott Teel {
767c1988684SScott Teel 	struct ctlr_info *h;
768c1988684SScott Teel 	struct scsi_device *sdev;
769c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
770c1988684SScott Teel 	unsigned long flags;
771c1988684SScott Teel 	int offload_enabled;
772c1988684SScott Teel 
773c1988684SScott Teel 	sdev = to_scsi_device(dev);
774c1988684SScott Teel 	h = sdev_to_hba(sdev);
775c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
776c1988684SScott Teel 	hdev = sdev->hostdata;
777c1988684SScott Teel 	if (!hdev) {
778c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
779c1988684SScott Teel 		return -ENODEV;
780c1988684SScott Teel 	}
781c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
782c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
783c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
784c1988684SScott Teel }
785c1988684SScott Teel 
7868270b862SJoe Handzik #define MAX_PATHS 8
7878270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7888270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7898270b862SJoe Handzik {
7908270b862SJoe Handzik 	struct ctlr_info *h;
7918270b862SJoe Handzik 	struct scsi_device *sdev;
7928270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7938270b862SJoe Handzik 	unsigned long flags;
7948270b862SJoe Handzik 	int i;
7958270b862SJoe Handzik 	int output_len = 0;
7968270b862SJoe Handzik 	u8 box;
7978270b862SJoe Handzik 	u8 bay;
7988270b862SJoe Handzik 	u8 path_map_index = 0;
7998270b862SJoe Handzik 	char *active;
8008270b862SJoe Handzik 	unsigned char phys_connector[2];
8018270b862SJoe Handzik 
8028270b862SJoe Handzik 	sdev = to_scsi_device(dev);
8038270b862SJoe Handzik 	h = sdev_to_hba(sdev);
8048270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
8058270b862SJoe Handzik 	hdev = sdev->hostdata;
8068270b862SJoe Handzik 	if (!hdev) {
8078270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
8088270b862SJoe Handzik 		return -ENODEV;
8098270b862SJoe Handzik 	}
8108270b862SJoe Handzik 
8118270b862SJoe Handzik 	bay = hdev->bay;
8128270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
8138270b862SJoe Handzik 		path_map_index = 1<<i;
8148270b862SJoe Handzik 		if (i == hdev->active_path_index)
8158270b862SJoe Handzik 			active = "Active";
8168270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
8178270b862SJoe Handzik 			active = "Inactive";
8188270b862SJoe Handzik 		else
8198270b862SJoe Handzik 			continue;
8208270b862SJoe Handzik 
8211faf072cSRasmus Villemoes 		output_len += scnprintf(buf + output_len,
8221faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8231faf072cSRasmus Villemoes 				"[%d:%d:%d:%d] %20.20s ",
8248270b862SJoe Handzik 				h->scsi_host->host_no,
8258270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
8268270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
8278270b862SJoe Handzik 
828cca8f13bSDon Brace 		if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) {
8292708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8301faf072cSRasmus Villemoes 						PAGE_SIZE - output_len,
8311faf072cSRasmus Villemoes 						"%s\n", active);
8328270b862SJoe Handzik 			continue;
8338270b862SJoe Handzik 		}
8348270b862SJoe Handzik 
8358270b862SJoe Handzik 		box = hdev->box[i];
8368270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
8378270b862SJoe Handzik 			sizeof(phys_connector));
8388270b862SJoe Handzik 		if (phys_connector[0] < '0')
8398270b862SJoe Handzik 			phys_connector[0] = '0';
8408270b862SJoe Handzik 		if (phys_connector[1] < '0')
8418270b862SJoe Handzik 			phys_connector[1] = '0';
8422708f295SDon Brace 		output_len += scnprintf(buf + output_len,
8431faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8448270b862SJoe Handzik 				"PORT: %.2s ",
8458270b862SJoe Handzik 				phys_connector);
846af15ed36SDon Brace 		if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) &&
847af15ed36SDon Brace 			hdev->expose_device) {
8488270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8492708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8501faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8518270b862SJoe Handzik 					"BAY: %hhu %s\n",
8528270b862SJoe Handzik 					bay, active);
8538270b862SJoe Handzik 			} else {
8542708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8551faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8568270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8578270b862SJoe Handzik 					box, bay, active);
8588270b862SJoe Handzik 			}
8598270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8602708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8611faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "BOX: %hhu %s\n",
8628270b862SJoe Handzik 				box, active);
8638270b862SJoe Handzik 		} else
8642708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8651faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "%s\n", active);
8668270b862SJoe Handzik 	}
8678270b862SJoe Handzik 
8688270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8691faf072cSRasmus Villemoes 	return output_len;
8708270b862SJoe Handzik }
8718270b862SJoe Handzik 
87216961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev,
87316961204SHannes Reinecke 	struct device_attribute *attr, char *buf)
87416961204SHannes Reinecke {
87516961204SHannes Reinecke 	struct ctlr_info *h;
87616961204SHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
87716961204SHannes Reinecke 
87816961204SHannes Reinecke 	h = shost_to_hba(shost);
87916961204SHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->ctlr);
88016961204SHannes Reinecke }
88116961204SHannes Reinecke 
8823f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8833f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8843f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8853f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
886ded1be4aSJoseph T Handzik static DEVICE_ATTR(sas_address, S_IRUGO, sas_address_show, NULL);
887c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
888c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8898270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
890da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
891da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
892da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8932ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8942ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8953f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8963f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8973f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8983f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8993f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
9003f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
901941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
902941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
903e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
904e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
90516961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO,
90616961204SHannes Reinecke 	host_show_ctlr_num, NULL);
9073f5eac3aSStephen M. Cameron 
9083f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
9093f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
9103f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
9113f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
912c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
9138270b862SJoe Handzik 	&dev_attr_path_info,
914ded1be4aSJoseph T Handzik 	&dev_attr_sas_address,
9153f5eac3aSStephen M. Cameron 	NULL,
9163f5eac3aSStephen M. Cameron };
9173f5eac3aSStephen M. Cameron 
9183f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
9193f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
9203f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
9213f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
9223f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
923941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
924da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
9252ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
926fb53c439STomas Henzl 	&dev_attr_lockup_detected,
92716961204SHannes Reinecke 	&dev_attr_ctlr_num,
9283f5eac3aSStephen M. Cameron 	NULL,
9293f5eac3aSStephen M. Cameron };
9303f5eac3aSStephen M. Cameron 
93141ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
93241ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
93341ce4c35SStephen Cameron 
9343f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
9353f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
936f79cfec6SStephen M. Cameron 	.name			= HPSA,
937f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
9383f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
9393f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
9403f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
9417c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
9423f5eac3aSStephen M. Cameron 	.this_id		= -1,
9433f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
94475167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
9453f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
9463f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
9473f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
94841ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
9493f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
9503f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
9513f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
9523f5eac3aSStephen M. Cameron #endif
9533f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
9543f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
955c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
95654b2b50cSMartin K. Petersen 	.no_write_same = 1,
9573f5eac3aSStephen M. Cameron };
9583f5eac3aSStephen M. Cameron 
959254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9603f5eac3aSStephen M. Cameron {
9613f5eac3aSStephen M. Cameron 	u32 a;
962072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9633f5eac3aSStephen M. Cameron 
964e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
965e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
966e1f7de0cSMatt Gates 
9673f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
968254f796bSMatt Gates 		return h->access.command_completed(h, q);
9693f5eac3aSStephen M. Cameron 
970254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
971254f796bSMatt Gates 		a = rq->head[rq->current_entry];
972254f796bSMatt Gates 		rq->current_entry++;
9730cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9743f5eac3aSStephen M. Cameron 	} else {
9753f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9763f5eac3aSStephen M. Cameron 	}
9773f5eac3aSStephen M. Cameron 	/* Check for wraparound */
978254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
979254f796bSMatt Gates 		rq->current_entry = 0;
980254f796bSMatt Gates 		rq->wraparound ^= 1;
9813f5eac3aSStephen M. Cameron 	}
9823f5eac3aSStephen M. Cameron 	return a;
9833f5eac3aSStephen M. Cameron }
9843f5eac3aSStephen M. Cameron 
985c349775eSScott Teel /*
986c349775eSScott Teel  * There are some special bits in the bus address of the
987c349775eSScott Teel  * command that we have to set for the controller to know
988c349775eSScott Teel  * how to process the command:
989c349775eSScott Teel  *
990c349775eSScott Teel  * Normal performant mode:
991c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
992c349775eSScott Teel  * bits 1-3 = block fetch table entry
993c349775eSScott Teel  * bits 4-6 = command type (== 0)
994c349775eSScott Teel  *
995c349775eSScott Teel  * ioaccel1 mode:
996c349775eSScott Teel  * bit 0 = "performant mode" bit.
997c349775eSScott Teel  * bits 1-3 = block fetch table entry
998c349775eSScott Teel  * bits 4-6 = command type (== 110)
999c349775eSScott Teel  * (command type is needed because ioaccel1 mode
1000c349775eSScott Teel  * commands are submitted through the same register as normal
1001c349775eSScott Teel  * mode commands, so this is how the controller knows whether
1002c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
1003c349775eSScott Teel  *
1004c349775eSScott Teel  * ioaccel2 mode:
1005c349775eSScott Teel  * bit 0 = "performant mode" bit.
1006c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
1007c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
1008c349775eSScott Teel  * a separate special register for submitting commands.
1009c349775eSScott Teel  */
1010c349775eSScott Teel 
101125163bd5SWebb Scales /*
101225163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
10133f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
10143f5eac3aSStephen M. Cameron  * register number
10153f5eac3aSStephen M. Cameron  */
101625163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
101725163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
101825163bd5SWebb Scales 					int reply_queue)
10193f5eac3aSStephen M. Cameron {
1020254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
10213f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
1022bc2bb154SChristoph Hellwig 		if (unlikely(!h->msix_vectors))
102325163bd5SWebb Scales 			return;
102425163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1025254f796bSMatt Gates 			c->Header.ReplyQueue =
1026804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
102725163bd5SWebb Scales 		else
102825163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
1029254f796bSMatt Gates 	}
10303f5eac3aSStephen M. Cameron }
10313f5eac3aSStephen M. Cameron 
1032c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
103325163bd5SWebb Scales 						struct CommandList *c,
103425163bd5SWebb Scales 						int reply_queue)
1035c349775eSScott Teel {
1036c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
1037c349775eSScott Teel 
103825163bd5SWebb Scales 	/*
103925163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1040c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1041c349775eSScott Teel 	 */
104225163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1043c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
104425163bd5SWebb Scales 	else
104525163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
104625163bd5SWebb Scales 	/*
104725163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1048c349775eSScott Teel 	 *  - performant mode bit (bit 0)
1049c349775eSScott Teel 	 *  - pull count (bits 1-3)
1050c349775eSScott Teel 	 *  - command type (bits 4-6)
1051c349775eSScott Teel 	 */
1052c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
1053c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
1054c349775eSScott Teel }
1055c349775eSScott Teel 
10568be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
10578be986ccSStephen Cameron 						struct CommandList *c,
10588be986ccSStephen Cameron 						int reply_queue)
10598be986ccSStephen Cameron {
10608be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10618be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10628be986ccSStephen Cameron 
10638be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10648be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10658be986ccSStephen Cameron 	 */
10668be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10678be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10688be986ccSStephen Cameron 	else
10698be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10708be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10718be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10728be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10738be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10748be986ccSStephen Cameron 	 */
10758be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10768be986ccSStephen Cameron }
10778be986ccSStephen Cameron 
1078c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
107925163bd5SWebb Scales 						struct CommandList *c,
108025163bd5SWebb Scales 						int reply_queue)
1081c349775eSScott Teel {
1082c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1083c349775eSScott Teel 
108425163bd5SWebb Scales 	/*
108525163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1086c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1087c349775eSScott Teel 	 */
108825163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1089c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
109025163bd5SWebb Scales 	else
109125163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
109225163bd5SWebb Scales 	/*
109325163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1094c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1095c349775eSScott Teel 	 *  - pull count (bits 0-3)
1096c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1097c349775eSScott Teel 	 */
1098c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1099c349775eSScott Teel }
1100c349775eSScott Teel 
1101e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1102e85c5974SStephen M. Cameron {
1103e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1104e85c5974SStephen M. Cameron }
1105e85c5974SStephen M. Cameron 
1106e85c5974SStephen M. Cameron /*
1107e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1108e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1109e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1110e85c5974SStephen M. Cameron  */
1111e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1112e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
11133d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ)
1114e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1115e85c5974SStephen M. Cameron 		struct CommandList *c)
1116e85c5974SStephen M. Cameron {
1117e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1118e85c5974SStephen M. Cameron 		return;
1119e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1120e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1121e85c5974SStephen M. Cameron }
1122e85c5974SStephen M. Cameron 
1123e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1124e85c5974SStephen M. Cameron 		struct CommandList *c)
1125e85c5974SStephen M. Cameron {
1126e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1127e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1128e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1129e85c5974SStephen M. Cameron }
1130e85c5974SStephen M. Cameron 
113125163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
113225163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
11333f5eac3aSStephen M. Cameron {
1134c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1135c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1136c349775eSScott Teel 	switch (c->cmd_type) {
1137c349775eSScott Teel 	case CMD_IOACCEL1:
113825163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1139c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1140c349775eSScott Teel 		break;
1141c349775eSScott Teel 	case CMD_IOACCEL2:
114225163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1143c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1144c349775eSScott Teel 		break;
11458be986ccSStephen Cameron 	case IOACCEL2_TMF:
11468be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
11478be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
11488be986ccSStephen Cameron 		break;
1149c349775eSScott Teel 	default:
115025163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1151f2405db8SDon Brace 		h->access.submit_command(h, c);
11523f5eac3aSStephen M. Cameron 	}
1153c05e8866SStephen Cameron }
11543f5eac3aSStephen M. Cameron 
1155a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
115625163bd5SWebb Scales {
1157d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1158a58e7e53SWebb Scales 		return finish_cmd(c);
1159a58e7e53SWebb Scales 
116025163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
116125163bd5SWebb Scales }
116225163bd5SWebb Scales 
11633f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11643f5eac3aSStephen M. Cameron {
11653f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11663f5eac3aSStephen M. Cameron }
11673f5eac3aSStephen M. Cameron 
11683f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11693f5eac3aSStephen M. Cameron {
11703f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11713f5eac3aSStephen M. Cameron 		return 0;
11723f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11733f5eac3aSStephen M. Cameron 		return 1;
11743f5eac3aSStephen M. Cameron 	return 0;
11753f5eac3aSStephen M. Cameron }
11763f5eac3aSStephen M. Cameron 
1177edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1178edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1179edd16368SStephen M. Cameron {
1180edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1181edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1182edd16368SStephen M. Cameron 	 */
1183edd16368SStephen M. Cameron 	int i, found = 0;
1184cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1185edd16368SStephen M. Cameron 
1186263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1187edd16368SStephen M. Cameron 
1188edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1189edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1190263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1191edd16368SStephen M. Cameron 	}
1192edd16368SStephen M. Cameron 
1193263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1194263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1195edd16368SStephen M. Cameron 		/* *bus = 1; */
1196edd16368SStephen M. Cameron 		*target = i;
1197edd16368SStephen M. Cameron 		*lun = 0;
1198edd16368SStephen M. Cameron 		found = 1;
1199edd16368SStephen M. Cameron 	}
1200edd16368SStephen M. Cameron 	return !found;
1201edd16368SStephen M. Cameron }
1202edd16368SStephen M. Cameron 
12031d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
12040d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
12050d96ef5fSWebb Scales {
12067c59a0d4SDon Brace #define LABEL_SIZE 25
12077c59a0d4SDon Brace 	char label[LABEL_SIZE];
12087c59a0d4SDon Brace 
12099975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
12109975ec9dSDon Brace 		return;
12119975ec9dSDon Brace 
12127c59a0d4SDon Brace 	switch (dev->devtype) {
12137c59a0d4SDon Brace 	case TYPE_RAID:
12147c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
12157c59a0d4SDon Brace 		break;
12167c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
12177c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
12187c59a0d4SDon Brace 		break;
12197c59a0d4SDon Brace 	case TYPE_DISK:
1220af15ed36SDon Brace 	case TYPE_ZBC:
12217c59a0d4SDon Brace 		if (dev->external)
12227c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
12237c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
12247c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
12257c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
12267c59a0d4SDon Brace 		else
12277c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
12287c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
12297c59a0d4SDon Brace 				raid_label[dev->raid_level]);
12307c59a0d4SDon Brace 		break;
12317c59a0d4SDon Brace 	case TYPE_ROM:
12327c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
12337c59a0d4SDon Brace 		break;
12347c59a0d4SDon Brace 	case TYPE_TAPE:
12357c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
12367c59a0d4SDon Brace 		break;
12377c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
12387c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
12397c59a0d4SDon Brace 		break;
12407c59a0d4SDon Brace 	default:
12417c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
12427c59a0d4SDon Brace 		break;
12437c59a0d4SDon Brace 	}
12447c59a0d4SDon Brace 
12450d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
12467c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
12470d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
12480d96ef5fSWebb Scales 			description,
12490d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
12500d96ef5fSWebb Scales 			dev->vendor,
12510d96ef5fSWebb Scales 			dev->model,
12527c59a0d4SDon Brace 			label,
12530d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
12540d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
12552a168208SKevin Barnett 			dev->expose_device);
12560d96ef5fSWebb Scales }
12570d96ef5fSWebb Scales 
1258edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
12598aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1260edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1261edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1262edd16368SStephen M. Cameron {
1263edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1264edd16368SStephen M. Cameron 	int n = h->ndevices;
1265edd16368SStephen M. Cameron 	int i;
1266edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1267edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1268edd16368SStephen M. Cameron 
1269cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1270edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1271edd16368SStephen M. Cameron 			"inaccessible.\n");
1272edd16368SStephen M. Cameron 		return -1;
1273edd16368SStephen M. Cameron 	}
1274edd16368SStephen M. Cameron 
1275edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1276edd16368SStephen M. Cameron 	if (device->lun != -1)
1277edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1278edd16368SStephen M. Cameron 		goto lun_assigned;
1279edd16368SStephen M. Cameron 
1280edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1281edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12822b08b3e9SDon Brace 	 * unit no, zero otherwise.
1283edd16368SStephen M. Cameron 	 */
1284edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1285edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1286edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1287edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1288edd16368SStephen M. Cameron 			return -1;
1289edd16368SStephen M. Cameron 		goto lun_assigned;
1290edd16368SStephen M. Cameron 	}
1291edd16368SStephen M. Cameron 
1292edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1293edd16368SStephen M. Cameron 	 * Search through our list and find the device which
12949a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1295edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1296edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1297edd16368SStephen M. Cameron 	 */
1298edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1299edd16368SStephen M. Cameron 	addr1[4] = 0;
13009a4178b7Sshane.seymour 	addr1[5] = 0;
1301edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1302edd16368SStephen M. Cameron 		sd = h->dev[i];
1303edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1304edd16368SStephen M. Cameron 		addr2[4] = 0;
13059a4178b7Sshane.seymour 		addr2[5] = 0;
13069a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1307edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1308edd16368SStephen M. Cameron 			device->bus = sd->bus;
1309edd16368SStephen M. Cameron 			device->target = sd->target;
1310edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1311edd16368SStephen M. Cameron 			break;
1312edd16368SStephen M. Cameron 		}
1313edd16368SStephen M. Cameron 	}
1314edd16368SStephen M. Cameron 	if (device->lun == -1) {
1315edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1316edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1317edd16368SStephen M. Cameron 			"configuration.\n");
1318edd16368SStephen M. Cameron 			return -1;
1319edd16368SStephen M. Cameron 	}
1320edd16368SStephen M. Cameron 
1321edd16368SStephen M. Cameron lun_assigned:
1322edd16368SStephen M. Cameron 
1323edd16368SStephen M. Cameron 	h->dev[n] = device;
1324edd16368SStephen M. Cameron 	h->ndevices++;
1325edd16368SStephen M. Cameron 	added[*nadded] = device;
1326edd16368SStephen M. Cameron 	(*nadded)++;
13270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
13282a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1329a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1330a473d86cSRobert Elliott 	device->offload_enabled = 0;
1331edd16368SStephen M. Cameron 	return 0;
1332edd16368SStephen M. Cameron }
1333edd16368SStephen M. Cameron 
1334bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
13358aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1336bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1337bd9244f7SScott Teel {
1338a473d86cSRobert Elliott 	int offload_enabled;
1339bd9244f7SScott Teel 	/* assumes h->devlock is held */
1340bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1341bd9244f7SScott Teel 
1342bd9244f7SScott Teel 	/* Raid level changed. */
1343bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1344250fb125SStephen M. Cameron 
134503383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
134603383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
134703383736SDon Brace 		/*
134803383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
134903383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
135003383736SDon Brace 		 * offload_config were set, raid map data had better be
135103383736SDon Brace 		 * the same as it was before.  if raid map data is changed
135203383736SDon Brace 		 * then it had better be the case that
135303383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
135403383736SDon Brace 		 */
13559fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
135603383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
135703383736SDon Brace 	}
1358a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1359a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1360a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1361a3144e0bSJoe Handzik 	}
1362a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
136303383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
136403383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
136503383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1366250fb125SStephen M. Cameron 
136741ce4c35SStephen Cameron 	/*
136841ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
136941ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
137041ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
137141ce4c35SStephen Cameron 	 */
137241ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
137341ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
137441ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
137541ce4c35SStephen Cameron 
1376a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1377a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
13780d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1379a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1380bd9244f7SScott Teel }
1381bd9244f7SScott Teel 
13822a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
13838aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
13842a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
13852a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
13862a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
13872a8ccf31SStephen M. Cameron {
13882a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1389cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
13902a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
13912a8ccf31SStephen M. Cameron 	(*nremoved)++;
139201350d05SStephen M. Cameron 
139301350d05SStephen M. Cameron 	/*
139401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
139501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
139601350d05SStephen M. Cameron 	 */
139701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
139801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
139901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
140001350d05SStephen M. Cameron 	}
140101350d05SStephen M. Cameron 
14022a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
14032a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
14042a8ccf31SStephen M. Cameron 	(*nadded)++;
14050d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1406a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1407a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
14082a8ccf31SStephen M. Cameron }
14092a8ccf31SStephen M. Cameron 
1410edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
14118aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1412edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1413edd16368SStephen M. Cameron {
1414edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1415edd16368SStephen M. Cameron 	int i;
1416edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1417edd16368SStephen M. Cameron 
1418cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1419edd16368SStephen M. Cameron 
1420edd16368SStephen M. Cameron 	sd = h->dev[entry];
1421edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1422edd16368SStephen M. Cameron 	(*nremoved)++;
1423edd16368SStephen M. Cameron 
1424edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1425edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1426edd16368SStephen M. Cameron 	h->ndevices--;
14270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1428edd16368SStephen M. Cameron }
1429edd16368SStephen M. Cameron 
1430edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1431edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1432edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1433edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1434edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1435edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1436edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1437edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1438edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1439edd16368SStephen M. Cameron 
1440edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1441edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1442edd16368SStephen M. Cameron {
1443edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1444edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1445edd16368SStephen M. Cameron 	 */
1446edd16368SStephen M. Cameron 	unsigned long flags;
1447edd16368SStephen M. Cameron 	int i, j;
1448edd16368SStephen M. Cameron 
1449edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1450edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1451edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1452edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1453edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1454edd16368SStephen M. Cameron 			h->ndevices--;
1455edd16368SStephen M. Cameron 			break;
1456edd16368SStephen M. Cameron 		}
1457edd16368SStephen M. Cameron 	}
1458edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1459edd16368SStephen M. Cameron 	kfree(added);
1460edd16368SStephen M. Cameron }
1461edd16368SStephen M. Cameron 
1462edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1463edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1464edd16368SStephen M. Cameron {
1465edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1466edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1467edd16368SStephen M. Cameron 	 * to differ first
1468edd16368SStephen M. Cameron 	 */
1469edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1470edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1471edd16368SStephen M. Cameron 		return 0;
1472edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1473edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1474edd16368SStephen M. Cameron 		return 0;
1475edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1476edd16368SStephen M. Cameron 		return 0;
1477edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1478edd16368SStephen M. Cameron 		return 0;
1479edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1480edd16368SStephen M. Cameron 		return 0;
1481edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1482edd16368SStephen M. Cameron 		return 0;
1483edd16368SStephen M. Cameron 	return 1;
1484edd16368SStephen M. Cameron }
1485edd16368SStephen M. Cameron 
1486bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1487bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1488bd9244f7SScott Teel {
1489bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1490bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1491bd9244f7SScott Teel 	 * needs to be told anything about the change.
1492bd9244f7SScott Teel 	 */
1493bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1494bd9244f7SScott Teel 		return 1;
1495250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1496250fb125SStephen M. Cameron 		return 1;
1497250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1498250fb125SStephen M. Cameron 		return 1;
149993849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
150003383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
150103383736SDon Brace 			return 1;
1502bd9244f7SScott Teel 	return 0;
1503bd9244f7SScott Teel }
1504bd9244f7SScott Teel 
1505edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1506edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1507edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1508bd9244f7SScott Teel  * location in *index.
1509bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1510bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1511bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1512edd16368SStephen M. Cameron  */
1513edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1514edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1515edd16368SStephen M. Cameron 	int *index)
1516edd16368SStephen M. Cameron {
1517edd16368SStephen M. Cameron 	int i;
1518edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1519edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1520edd16368SStephen M. Cameron #define DEVICE_SAME 2
1521bd9244f7SScott Teel #define DEVICE_UPDATED 3
15221d33d85dSDon Brace 	if (needle == NULL)
15231d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
15241d33d85dSDon Brace 
1525edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
152623231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
152723231048SStephen M. Cameron 			continue;
1528edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1529edd16368SStephen M. Cameron 			*index = i;
1530bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1531bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1532bd9244f7SScott Teel 					return DEVICE_UPDATED;
1533edd16368SStephen M. Cameron 				return DEVICE_SAME;
1534bd9244f7SScott Teel 			} else {
15359846590eSStephen M. Cameron 				/* Keep offline devices offline */
15369846590eSStephen M. Cameron 				if (needle->volume_offline)
15379846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1538edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1539edd16368SStephen M. Cameron 			}
1540edd16368SStephen M. Cameron 		}
1541bd9244f7SScott Teel 	}
1542edd16368SStephen M. Cameron 	*index = -1;
1543edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1544edd16368SStephen M. Cameron }
1545edd16368SStephen M. Cameron 
15469846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
15479846590eSStephen M. Cameron 					unsigned char scsi3addr[])
15489846590eSStephen M. Cameron {
15499846590eSStephen M. Cameron 	struct offline_device_entry *device;
15509846590eSStephen M. Cameron 	unsigned long flags;
15519846590eSStephen M. Cameron 
15529846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
15539846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15549846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
15559846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
15569846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
15579846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
15589846590eSStephen M. Cameron 			return;
15599846590eSStephen M. Cameron 		}
15609846590eSStephen M. Cameron 	}
15619846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15629846590eSStephen M. Cameron 
15639846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15649846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15657e8a9486SAmit Kushwaha 	if (!device)
15669846590eSStephen M. Cameron 		return;
15677e8a9486SAmit Kushwaha 
15689846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
15699846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15709846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
15719846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15729846590eSStephen M. Cameron }
15739846590eSStephen M. Cameron 
15749846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
15759846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
15769846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
15779846590eSStephen M. Cameron {
15789846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
15799846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15809846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
15819846590eSStephen M. Cameron 			h->scsi_host->host_no,
15829846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15839846590eSStephen M. Cameron 	switch (sd->volume_offline) {
15849846590eSStephen M. Cameron 	case HPSA_LV_OK:
15859846590eSStephen M. Cameron 		break;
15869846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
15879846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15889846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
15899846590eSStephen M. Cameron 			h->scsi_host->host_no,
15909846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15919846590eSStephen M. Cameron 		break;
15925ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
15935ca01204SScott Benesh 		dev_info(&h->pdev->dev,
15945ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
15955ca01204SScott Benesh 			h->scsi_host->host_no,
15965ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
15975ca01204SScott Benesh 		break;
15989846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
15999846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16005ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
16019846590eSStephen M. Cameron 			h->scsi_host->host_no,
16029846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16039846590eSStephen M. Cameron 		break;
16049846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
16059846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16069846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
16079846590eSStephen M. Cameron 			h->scsi_host->host_no,
16089846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16099846590eSStephen M. Cameron 		break;
16109846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
16119846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16129846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
16139846590eSStephen M. Cameron 			h->scsi_host->host_no,
16149846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16159846590eSStephen M. Cameron 		break;
16169846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
16179846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16189846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
16199846590eSStephen M. Cameron 			h->scsi_host->host_no,
16209846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16219846590eSStephen M. Cameron 		break;
16229846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
16239846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16249846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
16259846590eSStephen M. Cameron 			h->scsi_host->host_no,
16269846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16279846590eSStephen M. Cameron 		break;
16289846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
16299846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16309846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
16319846590eSStephen M. Cameron 			h->scsi_host->host_no,
16329846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16339846590eSStephen M. Cameron 		break;
16349846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
16359846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16369846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
16379846590eSStephen M. Cameron 			h->scsi_host->host_no,
16389846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16399846590eSStephen M. Cameron 		break;
16409846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
16419846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16429846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
16439846590eSStephen M. Cameron 			h->scsi_host->host_no,
16449846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16459846590eSStephen M. Cameron 		break;
16469846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
16479846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16489846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
16499846590eSStephen M. Cameron 			h->scsi_host->host_no,
16509846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16519846590eSStephen M. Cameron 		break;
16529846590eSStephen M. Cameron 	}
16539846590eSStephen M. Cameron }
16549846590eSStephen M. Cameron 
165503383736SDon Brace /*
165603383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
165703383736SDon Brace  * raid offload configured.
165803383736SDon Brace  */
165903383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
166003383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
166103383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
166203383736SDon Brace {
166303383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
166403383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
166503383736SDon Brace 	int i, j;
166603383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
166703383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
166803383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
166903383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
167003383736SDon Brace 				total_disks_per_row;
167103383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
167203383736SDon Brace 				total_disks_per_row;
167303383736SDon Brace 	int qdepth;
167403383736SDon Brace 
167503383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
167603383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
167703383736SDon Brace 
1678d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1679d604f533SWebb Scales 
168003383736SDon Brace 	qdepth = 0;
168103383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
168203383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
168303383736SDon Brace 		if (!logical_drive->offload_config)
168403383736SDon Brace 			continue;
168503383736SDon Brace 		for (j = 0; j < ndevices; j++) {
16861d33d85dSDon Brace 			if (dev[j] == NULL)
16871d33d85dSDon Brace 				continue;
1688ff615f06SPetros Koutoupis 			if (dev[j]->devtype != TYPE_DISK &&
1689ff615f06SPetros Koutoupis 			    dev[j]->devtype != TYPE_ZBC)
1690af15ed36SDon Brace 				continue;
1691f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
169203383736SDon Brace 				continue;
169303383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
169403383736SDon Brace 				continue;
169503383736SDon Brace 
169603383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
169703383736SDon Brace 			if (i < nphys_disk)
169803383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
169903383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
170003383736SDon Brace 			break;
170103383736SDon Brace 		}
170203383736SDon Brace 
170303383736SDon Brace 		/*
170403383736SDon Brace 		 * This can happen if a physical drive is removed and
170503383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
170603383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
170703383736SDon Brace 		 * present.  And in that case offload_enabled should already
170803383736SDon Brace 		 * be 0, but we'll turn it off here just in case
170903383736SDon Brace 		 */
171003383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
171103383736SDon Brace 			logical_drive->offload_enabled = 0;
171241ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
171341ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
171403383736SDon Brace 		}
171503383736SDon Brace 	}
171603383736SDon Brace 	if (nraid_map_entries)
171703383736SDon Brace 		/*
171803383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
171903383736SDon Brace 		 * way too high for partial stripe writes
172003383736SDon Brace 		 */
172103383736SDon Brace 		logical_drive->queue_depth = qdepth;
172203383736SDon Brace 	else
172303383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
172403383736SDon Brace }
172503383736SDon Brace 
172603383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
172703383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
172803383736SDon Brace {
172903383736SDon Brace 	int i;
173003383736SDon Brace 
173103383736SDon Brace 	for (i = 0; i < ndevices; i++) {
17321d33d85dSDon Brace 		if (dev[i] == NULL)
17331d33d85dSDon Brace 			continue;
1734ff615f06SPetros Koutoupis 		if (dev[i]->devtype != TYPE_DISK &&
1735ff615f06SPetros Koutoupis 		    dev[i]->devtype != TYPE_ZBC)
1736af15ed36SDon Brace 			continue;
1737f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
173803383736SDon Brace 			continue;
173941ce4c35SStephen Cameron 
174041ce4c35SStephen Cameron 		/*
174141ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
174241ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
174341ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
174441ce4c35SStephen Cameron 		 * update it.
174541ce4c35SStephen Cameron 		 */
174641ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
174741ce4c35SStephen Cameron 			continue;
174841ce4c35SStephen Cameron 
174903383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
175003383736SDon Brace 	}
175103383736SDon Brace }
175203383736SDon Brace 
1753096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1754096ccff4SKevin Barnett {
1755096ccff4SKevin Barnett 	int rc = 0;
1756096ccff4SKevin Barnett 
1757096ccff4SKevin Barnett 	if (!h->scsi_host)
1758096ccff4SKevin Barnett 		return 1;
1759096ccff4SKevin Barnett 
1760d04e62b9SKevin Barnett 	if (is_logical_device(device)) /* RAID */
1761096ccff4SKevin Barnett 		rc = scsi_add_device(h->scsi_host, device->bus,
1762096ccff4SKevin Barnett 					device->target, device->lun);
1763d04e62b9SKevin Barnett 	else /* HBA */
1764d04e62b9SKevin Barnett 		rc = hpsa_add_sas_device(h->sas_host, device);
1765d04e62b9SKevin Barnett 
1766096ccff4SKevin Barnett 	return rc;
1767096ccff4SKevin Barnett }
1768096ccff4SKevin Barnett 
1769ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h,
1770ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *dev)
1771ba74fdc4SDon Brace {
1772ba74fdc4SDon Brace 	int i;
1773ba74fdc4SDon Brace 	int count = 0;
1774ba74fdc4SDon Brace 
1775ba74fdc4SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
1776ba74fdc4SDon Brace 		struct CommandList *c = h->cmd_pool + i;
1777ba74fdc4SDon Brace 		int refcount = atomic_inc_return(&c->refcount);
1778ba74fdc4SDon Brace 
1779ba74fdc4SDon Brace 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev,
1780ba74fdc4SDon Brace 				dev->scsi3addr)) {
1781ba74fdc4SDon Brace 			unsigned long flags;
1782ba74fdc4SDon Brace 
1783ba74fdc4SDon Brace 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
1784ba74fdc4SDon Brace 			if (!hpsa_is_cmd_idle(c))
1785ba74fdc4SDon Brace 				++count;
1786ba74fdc4SDon Brace 			spin_unlock_irqrestore(&h->lock, flags);
1787ba74fdc4SDon Brace 		}
1788ba74fdc4SDon Brace 
1789ba74fdc4SDon Brace 		cmd_free(h, c);
1790ba74fdc4SDon Brace 	}
1791ba74fdc4SDon Brace 
1792ba74fdc4SDon Brace 	return count;
1793ba74fdc4SDon Brace }
1794ba74fdc4SDon Brace 
1795ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h,
1796ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *device)
1797ba74fdc4SDon Brace {
1798ba74fdc4SDon Brace 	int cmds = 0;
1799ba74fdc4SDon Brace 	int waits = 0;
1800ba74fdc4SDon Brace 
1801ba74fdc4SDon Brace 	while (1) {
1802ba74fdc4SDon Brace 		cmds = hpsa_find_outstanding_commands_for_dev(h, device);
1803ba74fdc4SDon Brace 		if (cmds == 0)
1804ba74fdc4SDon Brace 			break;
1805ba74fdc4SDon Brace 		if (++waits > 20)
1806ba74fdc4SDon Brace 			break;
1807ba74fdc4SDon Brace 		dev_warn(&h->pdev->dev,
1808ba74fdc4SDon Brace 			"%s: removing device with %d outstanding commands!\n",
1809ba74fdc4SDon Brace 			__func__, cmds);
1810ba74fdc4SDon Brace 		msleep(1000);
1811ba74fdc4SDon Brace 	}
1812ba74fdc4SDon Brace }
1813ba74fdc4SDon Brace 
1814096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1815096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1816096ccff4SKevin Barnett {
1817096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1818096ccff4SKevin Barnett 
1819096ccff4SKevin Barnett 	if (!h->scsi_host)
1820096ccff4SKevin Barnett 		return;
1821096ccff4SKevin Barnett 
1822d04e62b9SKevin Barnett 	if (is_logical_device(device)) { /* RAID */
1823096ccff4SKevin Barnett 		sdev = scsi_device_lookup(h->scsi_host, device->bus,
1824096ccff4SKevin Barnett 						device->target, device->lun);
1825096ccff4SKevin Barnett 		if (sdev) {
1826096ccff4SKevin Barnett 			scsi_remove_device(sdev);
1827096ccff4SKevin Barnett 			scsi_device_put(sdev);
1828096ccff4SKevin Barnett 		} else {
1829096ccff4SKevin Barnett 			/*
1830096ccff4SKevin Barnett 			 * We don't expect to get here.  Future commands
1831096ccff4SKevin Barnett 			 * to this device will get a selection timeout as
1832096ccff4SKevin Barnett 			 * if the device were gone.
1833096ccff4SKevin Barnett 			 */
1834096ccff4SKevin Barnett 			hpsa_show_dev_msg(KERN_WARNING, h, device,
1835096ccff4SKevin Barnett 					"didn't find device for removal.");
1836096ccff4SKevin Barnett 		}
1837ba74fdc4SDon Brace 	} else { /* HBA */
1838ba74fdc4SDon Brace 
1839ba74fdc4SDon Brace 		device->removed = 1;
1840ba74fdc4SDon Brace 		hpsa_wait_for_outstanding_commands_for_dev(h, device);
1841ba74fdc4SDon Brace 
1842d04e62b9SKevin Barnett 		hpsa_remove_sas_device(device);
1843096ccff4SKevin Barnett 	}
1844ba74fdc4SDon Brace }
1845096ccff4SKevin Barnett 
18468aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1847edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1848edd16368SStephen M. Cameron {
1849edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1850edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1851edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1852edd16368SStephen M. Cameron 	 */
1853edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1854edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1855edd16368SStephen M. Cameron 	unsigned long flags;
1856edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1857edd16368SStephen M. Cameron 	int nadded, nremoved;
1858edd16368SStephen M. Cameron 
1859da03ded0SDon Brace 	/*
1860da03ded0SDon Brace 	 * A reset can cause a device status to change
1861da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1862da03ded0SDon Brace 	 */
1863c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
1864da03ded0SDon Brace 	if (h->reset_in_progress) {
1865da03ded0SDon Brace 		h->drv_req_rescan = 1;
1866c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
1867da03ded0SDon Brace 		return;
1868da03ded0SDon Brace 	}
1869c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
1870edd16368SStephen M. Cameron 
1871cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1872cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1873edd16368SStephen M. Cameron 
1874edd16368SStephen M. Cameron 	if (!added || !removed) {
1875edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1876edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1877edd16368SStephen M. Cameron 		goto free_and_out;
1878edd16368SStephen M. Cameron 	}
1879edd16368SStephen M. Cameron 
1880edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1881edd16368SStephen M. Cameron 
1882edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1883edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1884edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1885edd16368SStephen M. Cameron 	 * info and add the new device info.
1886bd9244f7SScott Teel 	 * If minor device attributes change, just update
1887bd9244f7SScott Teel 	 * the existing device structure.
1888edd16368SStephen M. Cameron 	 */
1889edd16368SStephen M. Cameron 	i = 0;
1890edd16368SStephen M. Cameron 	nremoved = 0;
1891edd16368SStephen M. Cameron 	nadded = 0;
1892edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1893edd16368SStephen M. Cameron 		csd = h->dev[i];
1894edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1895edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1896edd16368SStephen M. Cameron 			changes++;
18978aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1898edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1899edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1900edd16368SStephen M. Cameron 			changes++;
19018aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
19022a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1903c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1904c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1905c7f172dcSStephen M. Cameron 			 */
1906c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1907bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
19088aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1909edd16368SStephen M. Cameron 		}
1910edd16368SStephen M. Cameron 		i++;
1911edd16368SStephen M. Cameron 	}
1912edd16368SStephen M. Cameron 
1913edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1914edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1915edd16368SStephen M. Cameron 	 */
1916edd16368SStephen M. Cameron 
1917edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1918edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1919edd16368SStephen M. Cameron 			continue;
19209846590eSStephen M. Cameron 
19219846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
19229846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
19239846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
19249846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
19259846590eSStephen M. Cameron 		 */
19269846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
19279846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
19280d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
19299846590eSStephen M. Cameron 			continue;
19309846590eSStephen M. Cameron 		}
19319846590eSStephen M. Cameron 
1932edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1933edd16368SStephen M. Cameron 					h->ndevices, &entry);
1934edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1935edd16368SStephen M. Cameron 			changes++;
19368aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1937edd16368SStephen M. Cameron 				break;
1938edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1939edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1940edd16368SStephen M. Cameron 			/* should never happen... */
1941edd16368SStephen M. Cameron 			changes++;
1942edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1943edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1944edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1945edd16368SStephen M. Cameron 		}
1946edd16368SStephen M. Cameron 	}
194741ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
194841ce4c35SStephen Cameron 
194941ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
195041ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
195141ce4c35SStephen Cameron 	 */
19521d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
19531d33d85dSDon Brace 		if (h->dev[i] == NULL)
19541d33d85dSDon Brace 			continue;
195541ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
19561d33d85dSDon Brace 	}
195741ce4c35SStephen Cameron 
1958edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1959edd16368SStephen M. Cameron 
19609846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
19619846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
19629846590eSStephen M. Cameron 	 * so don't touch h->dev[]
19639846590eSStephen M. Cameron 	 */
19649846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
19659846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
19669846590eSStephen M. Cameron 			continue;
19679846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
19689846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
19699846590eSStephen M. Cameron 	}
19709846590eSStephen M. Cameron 
1971edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1972edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1973edd16368SStephen M. Cameron 	 * first time through.
1974edd16368SStephen M. Cameron 	 */
19758aa60681SDon Brace 	if (!changes)
1976edd16368SStephen M. Cameron 		goto free_and_out;
1977edd16368SStephen M. Cameron 
1978edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1979edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
19801d33d85dSDon Brace 		if (removed[i] == NULL)
19811d33d85dSDon Brace 			continue;
1982096ccff4SKevin Barnett 		if (removed[i]->expose_device)
1983096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
1984edd16368SStephen M. Cameron 		kfree(removed[i]);
1985edd16368SStephen M. Cameron 		removed[i] = NULL;
1986edd16368SStephen M. Cameron 	}
1987edd16368SStephen M. Cameron 
1988edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1989edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1990096ccff4SKevin Barnett 		int rc = 0;
1991096ccff4SKevin Barnett 
19921d33d85dSDon Brace 		if (added[i] == NULL)
199341ce4c35SStephen Cameron 			continue;
19942a168208SKevin Barnett 		if (!(added[i]->expose_device))
1995edd16368SStephen M. Cameron 			continue;
1996096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
1997096ccff4SKevin Barnett 		if (!rc)
1998edd16368SStephen M. Cameron 			continue;
1999096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
2000096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
2001edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
2002edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
2003edd16368SStephen M. Cameron 		 */
2004edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
2005853633e8SDon Brace 		h->drv_req_rescan = 1;
2006edd16368SStephen M. Cameron 	}
2007edd16368SStephen M. Cameron 
2008edd16368SStephen M. Cameron free_and_out:
2009edd16368SStephen M. Cameron 	kfree(added);
2010edd16368SStephen M. Cameron 	kfree(removed);
2011edd16368SStephen M. Cameron }
2012edd16368SStephen M. Cameron 
2013edd16368SStephen M. Cameron /*
20149e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
2015edd16368SStephen M. Cameron  * Assume's h->devlock is held.
2016edd16368SStephen M. Cameron  */
2017edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
2018edd16368SStephen M. Cameron 	int bus, int target, int lun)
2019edd16368SStephen M. Cameron {
2020edd16368SStephen M. Cameron 	int i;
2021edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
2022edd16368SStephen M. Cameron 
2023edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
2024edd16368SStephen M. Cameron 		sd = h->dev[i];
2025edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
2026edd16368SStephen M. Cameron 			return sd;
2027edd16368SStephen M. Cameron 	}
2028edd16368SStephen M. Cameron 	return NULL;
2029edd16368SStephen M. Cameron }
2030edd16368SStephen M. Cameron 
2031edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
2032edd16368SStephen M. Cameron {
20337630b3a5SHannes Reinecke 	struct hpsa_scsi_dev_t *sd = NULL;
2034edd16368SStephen M. Cameron 	unsigned long flags;
2035edd16368SStephen M. Cameron 	struct ctlr_info *h;
2036edd16368SStephen M. Cameron 
2037edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
2038edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
2039d04e62b9SKevin Barnett 	if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) {
2040d04e62b9SKevin Barnett 		struct scsi_target *starget;
2041d04e62b9SKevin Barnett 		struct sas_rphy *rphy;
2042d04e62b9SKevin Barnett 
2043d04e62b9SKevin Barnett 		starget = scsi_target(sdev);
2044d04e62b9SKevin Barnett 		rphy = target_to_rphy(starget);
2045d04e62b9SKevin Barnett 		sd = hpsa_find_device_by_sas_rphy(h, rphy);
2046d04e62b9SKevin Barnett 		if (sd) {
2047d04e62b9SKevin Barnett 			sd->target = sdev_id(sdev);
2048d04e62b9SKevin Barnett 			sd->lun = sdev->lun;
2049d04e62b9SKevin Barnett 		}
20507630b3a5SHannes Reinecke 	}
20517630b3a5SHannes Reinecke 	if (!sd)
2052edd16368SStephen M. Cameron 		sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
2053edd16368SStephen M. Cameron 					sdev_id(sdev), sdev->lun);
2054d04e62b9SKevin Barnett 
2055d04e62b9SKevin Barnett 	if (sd && sd->expose_device) {
205603383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
2057d04e62b9SKevin Barnett 		sdev->hostdata = sd;
205841ce4c35SStephen Cameron 	} else
205941ce4c35SStephen Cameron 		sdev->hostdata = NULL;
2060edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2061edd16368SStephen M. Cameron 	return 0;
2062edd16368SStephen M. Cameron }
2063edd16368SStephen M. Cameron 
206441ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
206541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
206641ce4c35SStephen Cameron {
206741ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
206841ce4c35SStephen Cameron 	int queue_depth;
206941ce4c35SStephen Cameron 
207041ce4c35SStephen Cameron 	sd = sdev->hostdata;
20712a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
207241ce4c35SStephen Cameron 
20735086435eSDon Brace 	if (sd) {
20745086435eSDon Brace 		if (sd->external)
20755086435eSDon Brace 			queue_depth = EXTERNAL_QD;
20765086435eSDon Brace 		else
207741ce4c35SStephen Cameron 			queue_depth = sd->queue_depth != 0 ?
207841ce4c35SStephen Cameron 					sd->queue_depth : sdev->host->can_queue;
20795086435eSDon Brace 	} else
208041ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
208141ce4c35SStephen Cameron 
208241ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
208341ce4c35SStephen Cameron 
208441ce4c35SStephen Cameron 	return 0;
208541ce4c35SStephen Cameron }
208641ce4c35SStephen Cameron 
2087edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
2088edd16368SStephen M. Cameron {
2089bcc44255SStephen M. Cameron 	/* nothing to do. */
2090edd16368SStephen M. Cameron }
2091edd16368SStephen M. Cameron 
2092d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2093d9a729f3SWebb Scales {
2094d9a729f3SWebb Scales 	int i;
2095d9a729f3SWebb Scales 
2096d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2097d9a729f3SWebb Scales 		return;
2098d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2099d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
2100d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
2101d9a729f3SWebb Scales 	}
2102d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
2103d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
2104d9a729f3SWebb Scales }
2105d9a729f3SWebb Scales 
2106d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2107d9a729f3SWebb Scales {
2108d9a729f3SWebb Scales 	int i;
2109d9a729f3SWebb Scales 
2110d9a729f3SWebb Scales 	if (h->chainsize <= 0)
2111d9a729f3SWebb Scales 		return 0;
2112d9a729f3SWebb Scales 
2113d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
2114d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
2115d9a729f3SWebb Scales 					GFP_KERNEL);
2116d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2117d9a729f3SWebb Scales 		return -ENOMEM;
2118d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2119d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
2120d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
2121d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
2122d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
2123d9a729f3SWebb Scales 			goto clean;
2124d9a729f3SWebb Scales 	}
2125d9a729f3SWebb Scales 	return 0;
2126d9a729f3SWebb Scales 
2127d9a729f3SWebb Scales clean:
2128d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
2129d9a729f3SWebb Scales 	return -ENOMEM;
2130d9a729f3SWebb Scales }
2131d9a729f3SWebb Scales 
213233a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
213333a2ffceSStephen M. Cameron {
213433a2ffceSStephen M. Cameron 	int i;
213533a2ffceSStephen M. Cameron 
213633a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
213733a2ffceSStephen M. Cameron 		return;
213833a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
213933a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
214033a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
214133a2ffceSStephen M. Cameron 	}
214233a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
214333a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
214433a2ffceSStephen M. Cameron }
214533a2ffceSStephen M. Cameron 
2146105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
214733a2ffceSStephen M. Cameron {
214833a2ffceSStephen M. Cameron 	int i;
214933a2ffceSStephen M. Cameron 
215033a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
215133a2ffceSStephen M. Cameron 		return 0;
215233a2ffceSStephen M. Cameron 
215333a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
215433a2ffceSStephen M. Cameron 				GFP_KERNEL);
21557e8a9486SAmit Kushwaha 	if (!h->cmd_sg_list)
215633a2ffceSStephen M. Cameron 		return -ENOMEM;
21577e8a9486SAmit Kushwaha 
215833a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
215933a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
216033a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
21617e8a9486SAmit Kushwaha 		if (!h->cmd_sg_list[i])
216233a2ffceSStephen M. Cameron 			goto clean;
21637e8a9486SAmit Kushwaha 
21643d4e6af8SRobert Elliott 	}
216533a2ffceSStephen M. Cameron 	return 0;
216633a2ffceSStephen M. Cameron 
216733a2ffceSStephen M. Cameron clean:
216833a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
216933a2ffceSStephen M. Cameron 	return -ENOMEM;
217033a2ffceSStephen M. Cameron }
217133a2ffceSStephen M. Cameron 
2172d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2173d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2174d9a729f3SWebb Scales {
2175d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2176d9a729f3SWebb Scales 	u64 temp64;
2177d9a729f3SWebb Scales 	u32 chain_size;
2178d9a729f3SWebb Scales 
2179d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2180a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2181d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
2182d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
2183d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2184d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2185d9a729f3SWebb Scales 		cp->sg->address = 0;
2186d9a729f3SWebb Scales 		return -1;
2187d9a729f3SWebb Scales 	}
2188d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2189d9a729f3SWebb Scales 	return 0;
2190d9a729f3SWebb Scales }
2191d9a729f3SWebb Scales 
2192d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2193d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2194d9a729f3SWebb Scales {
2195d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2196d9a729f3SWebb Scales 	u64 temp64;
2197d9a729f3SWebb Scales 	u32 chain_size;
2198d9a729f3SWebb Scales 
2199d9a729f3SWebb Scales 	chain_sg = cp->sg;
2200d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2201a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2202d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
2203d9a729f3SWebb Scales }
2204d9a729f3SWebb Scales 
2205e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
220633a2ffceSStephen M. Cameron 	struct CommandList *c)
220733a2ffceSStephen M. Cameron {
220833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
220933a2ffceSStephen M. Cameron 	u64 temp64;
221050a0decfSStephen M. Cameron 	u32 chain_len;
221133a2ffceSStephen M. Cameron 
221233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
221333a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
221450a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
221550a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
22162b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
221750a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
221850a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
221933a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2220e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2221e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
222250a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2223e2bea6dfSStephen M. Cameron 		return -1;
2224e2bea6dfSStephen M. Cameron 	}
222550a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2226e2bea6dfSStephen M. Cameron 	return 0;
222733a2ffceSStephen M. Cameron }
222833a2ffceSStephen M. Cameron 
222933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
223033a2ffceSStephen M. Cameron 	struct CommandList *c)
223133a2ffceSStephen M. Cameron {
223233a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
223333a2ffceSStephen M. Cameron 
223450a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
223533a2ffceSStephen M. Cameron 		return;
223633a2ffceSStephen M. Cameron 
223733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
223850a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
223950a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
224033a2ffceSStephen M. Cameron }
224133a2ffceSStephen M. Cameron 
2242a09c1441SScott Teel 
2243a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2244a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2245a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2246a09c1441SScott Teel  */
2247a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2248c349775eSScott Teel 					struct CommandList *c,
2249c349775eSScott Teel 					struct scsi_cmnd *cmd,
2250ba74fdc4SDon Brace 					struct io_accel2_cmd *c2,
2251ba74fdc4SDon Brace 					struct hpsa_scsi_dev_t *dev)
2252c349775eSScott Teel {
2253c349775eSScott Teel 	int data_len;
2254a09c1441SScott Teel 	int retry = 0;
2255c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2256c349775eSScott Teel 
2257c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2258c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2259c349775eSScott Teel 		switch (c2->error_data.status) {
2260c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2261c349775eSScott Teel 			break;
2262c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2263ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2264c349775eSScott Teel 			if (c2->error_data.data_present !=
2265ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2266ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2267ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2268c349775eSScott Teel 				break;
2269ee6b1889SStephen M. Cameron 			}
2270c349775eSScott Teel 			/* copy the sense data */
2271c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2272c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2273c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2274c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2275c349775eSScott Teel 				data_len =
2276c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2277c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2278c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2279a09c1441SScott Teel 			retry = 1;
2280c349775eSScott Teel 			break;
2281c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2282a09c1441SScott Teel 			retry = 1;
2283c349775eSScott Teel 			break;
2284c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2285a09c1441SScott Teel 			retry = 1;
2286c349775eSScott Teel 			break;
2287c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
22884a8da22bSStephen Cameron 			retry = 1;
2289c349775eSScott Teel 			break;
2290c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2291a09c1441SScott Teel 			retry = 1;
2292c349775eSScott Teel 			break;
2293c349775eSScott Teel 		default:
2294a09c1441SScott Teel 			retry = 1;
2295c349775eSScott Teel 			break;
2296c349775eSScott Teel 		}
2297c349775eSScott Teel 		break;
2298c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2299c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2300c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2301c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2302c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2303c40820d5SJoe Handzik 			retry = 1;
2304c40820d5SJoe Handzik 			break;
2305c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2306c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2307c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2308c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2309c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2310c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2311c40820d5SJoe Handzik 			break;
2312c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2313c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2314c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2315ba74fdc4SDon Brace 			/*
2316ba74fdc4SDon Brace 			 * Did an HBA disk disappear? We will eventually
2317ba74fdc4SDon Brace 			 * get a state change event from the controller but
2318ba74fdc4SDon Brace 			 * in the meantime, we need to tell the OS that the
2319ba74fdc4SDon Brace 			 * HBA disk is no longer there and stop I/O
2320ba74fdc4SDon Brace 			 * from going down. This allows the potential re-insert
2321ba74fdc4SDon Brace 			 * of the disk to get the same device node.
2322ba74fdc4SDon Brace 			 */
2323ba74fdc4SDon Brace 			if (dev->physical_device && dev->expose_device) {
2324ba74fdc4SDon Brace 				cmd->result = DID_NO_CONNECT << 16;
2325ba74fdc4SDon Brace 				dev->removed = 1;
2326ba74fdc4SDon Brace 				h->drv_req_rescan = 1;
2327ba74fdc4SDon Brace 				dev_warn(&h->pdev->dev,
2328ba74fdc4SDon Brace 					"%s: device is gone!\n", __func__);
2329ba74fdc4SDon Brace 			} else
2330ba74fdc4SDon Brace 				/*
2331ba74fdc4SDon Brace 				 * Retry by sending down the RAID path.
2332ba74fdc4SDon Brace 				 * We will get an event from ctlr to
2333ba74fdc4SDon Brace 				 * trigger rescan regardless.
2334ba74fdc4SDon Brace 				 */
2335c40820d5SJoe Handzik 				retry = 1;
2336c40820d5SJoe Handzik 			break;
2337c40820d5SJoe Handzik 		default:
2338c40820d5SJoe Handzik 			retry = 1;
2339c40820d5SJoe Handzik 		}
2340c349775eSScott Teel 		break;
2341c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2342c349775eSScott Teel 		break;
2343c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2344c349775eSScott Teel 		break;
2345c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2346a09c1441SScott Teel 		retry = 1;
2347c349775eSScott Teel 		break;
2348c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2349c349775eSScott Teel 		break;
2350c349775eSScott Teel 	default:
2351a09c1441SScott Teel 		retry = 1;
2352c349775eSScott Teel 		break;
2353c349775eSScott Teel 	}
2354a09c1441SScott Teel 
2355a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2356c349775eSScott Teel }
2357c349775eSScott Teel 
2358a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2359a58e7e53SWebb Scales 		struct CommandList *c)
2360a58e7e53SWebb Scales {
2361d604f533SWebb Scales 	bool do_wake = false;
2362d604f533SWebb Scales 
2363a58e7e53SWebb Scales 	/*
2364a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2365a58e7e53SWebb Scales 	 *
2366a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2367a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2368a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2369a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2370a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2371a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2372a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2373a58e7e53SWebb Scales 	 *
2374d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2375d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2376a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2377a58e7e53SWebb Scales 	 */
2378a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2379d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2380a58e7e53SWebb Scales 	if (c->abort_pending) {
2381d604f533SWebb Scales 		do_wake = true;
2382a58e7e53SWebb Scales 		c->abort_pending = false;
2383a58e7e53SWebb Scales 	}
2384d604f533SWebb Scales 	if (c->reset_pending) {
2385d604f533SWebb Scales 		unsigned long flags;
2386d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2387d604f533SWebb Scales 
2388d604f533SWebb Scales 		/*
2389d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2390d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2391d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2392d604f533SWebb Scales 		 */
2393d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2394d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2395d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2396d604f533SWebb Scales 			do_wake = true;
2397d604f533SWebb Scales 		c->reset_pending = NULL;
2398d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2399d604f533SWebb Scales 	}
2400d604f533SWebb Scales 
2401d604f533SWebb Scales 	if (do_wake)
2402d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2403a58e7e53SWebb Scales }
2404a58e7e53SWebb Scales 
240573153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
240673153fe5SWebb Scales 				      struct CommandList *c)
240773153fe5SWebb Scales {
240873153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
240973153fe5SWebb Scales 	cmd_tagged_free(h, c);
241073153fe5SWebb Scales }
241173153fe5SWebb Scales 
24128a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
24138a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
24148a0ff92cSWebb Scales {
241573153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2416d49c2077SDon Brace 	if (cmd && cmd->scsi_done)
24178a0ff92cSWebb Scales 		cmd->scsi_done(cmd);
24188a0ff92cSWebb Scales }
24198a0ff92cSWebb Scales 
24208a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
24218a0ff92cSWebb Scales {
24228a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
24238a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
24248a0ff92cSWebb Scales }
24258a0ff92cSWebb Scales 
2426a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2427a58e7e53SWebb Scales {
2428a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2429a58e7e53SWebb Scales }
2430a58e7e53SWebb Scales 
2431a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2432a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2433a58e7e53SWebb Scales {
2434a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2435a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2436a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
243773153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2438a58e7e53SWebb Scales }
2439a58e7e53SWebb Scales 
2440c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2441c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2442c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2443c349775eSScott Teel {
2444c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2445c349775eSScott Teel 
2446c349775eSScott Teel 	/* check for good status */
2447c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
24488a0ff92cSWebb Scales 			c2->error_data.status == 0))
24498a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2450c349775eSScott Teel 
24518a0ff92cSWebb Scales 	/*
24528a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2453c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2454c349775eSScott Teel 	 * wrong.
2455c349775eSScott Teel 	 */
2456f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2457c349775eSScott Teel 		c2->error_data.serv_response ==
2458c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2459080ef1ccSDon Brace 		if (c2->error_data.status ==
2460064d1b1dSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED) {
2461c349775eSScott Teel 			dev->offload_enabled = 0;
2462064d1b1dSDon Brace 			dev->offload_to_be_enabled = 0;
2463064d1b1dSDon Brace 		}
24648a0ff92cSWebb Scales 
24658a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2466080ef1ccSDon Brace 	}
2467080ef1ccSDon Brace 
2468ba74fdc4SDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev))
24698a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2470080ef1ccSDon Brace 
24718a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2472c349775eSScott Teel }
2473c349775eSScott Teel 
24749437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
24759437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
24769437ac43SStephen Cameron 					struct CommandList *cp)
24779437ac43SStephen Cameron {
24789437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
24799437ac43SStephen Cameron 
24809437ac43SStephen Cameron 	switch (tmf_status) {
24819437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
24829437ac43SStephen Cameron 		/*
24839437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
24849437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
24859437ac43SStephen Cameron 		 */
24869437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
24879437ac43SStephen Cameron 		return 0;
24889437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
24899437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
24909437ac43SStephen Cameron 	case CISS_TMF_FAILED:
24919437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
24929437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
24939437ac43SStephen Cameron 		break;
24949437ac43SStephen Cameron 	default:
24959437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
24969437ac43SStephen Cameron 				tmf_status);
24979437ac43SStephen Cameron 		break;
24989437ac43SStephen Cameron 	}
24999437ac43SStephen Cameron 	return -tmf_status;
25009437ac43SStephen Cameron }
25019437ac43SStephen Cameron 
25021fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2503edd16368SStephen M. Cameron {
2504edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2505edd16368SStephen M. Cameron 	struct ctlr_info *h;
2506edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2507283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2508d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2509edd16368SStephen M. Cameron 
25109437ac43SStephen Cameron 	u8 sense_key;
25119437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
25129437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2513db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2514edd16368SStephen M. Cameron 
2515edd16368SStephen M. Cameron 	ei = cp->err_info;
25167fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2517edd16368SStephen M. Cameron 	h = cp->h;
2518d49c2077SDon Brace 
2519d49c2077SDon Brace 	if (!cmd->device) {
2520d49c2077SDon Brace 		cmd->result = DID_NO_CONNECT << 16;
2521d49c2077SDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
2522d49c2077SDon Brace 	}
2523d49c2077SDon Brace 
2524283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
252545e596cdSDon Brace 	if (!dev) {
252645e596cdSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
252745e596cdSDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
252845e596cdSDon Brace 	}
2529d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2530edd16368SStephen M. Cameron 
2531edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2532e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
25332b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
253433a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2535edd16368SStephen M. Cameron 
2536d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2537d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2538d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2539d9a729f3SWebb Scales 
2540edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2541edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2542c349775eSScott Teel 
2543d49c2077SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) {
2544d49c2077SDon Brace 		if (dev->physical_device && dev->expose_device &&
2545d49c2077SDon Brace 			dev->removed) {
2546d49c2077SDon Brace 			cmd->result = DID_NO_CONNECT << 16;
2547d49c2077SDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2548d49c2077SDon Brace 		}
2549d49c2077SDon Brace 		if (likely(cp->phys_disk != NULL))
255003383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
2551d49c2077SDon Brace 	}
255203383736SDon Brace 
255325163bd5SWebb Scales 	/*
255425163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
255525163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
255625163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
255725163bd5SWebb Scales 	 */
255825163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
255925163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
256025163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
25618a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
256225163bd5SWebb Scales 	}
256325163bd5SWebb Scales 
2564d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2565d604f533SWebb Scales 		if (cp->reset_pending)
2566bfd7546cSDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2567d604f533SWebb Scales 		if (cp->abort_pending)
2568d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2569d604f533SWebb Scales 	}
2570d604f533SWebb Scales 
2571c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2572c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2573c349775eSScott Teel 
25746aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
25758a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
25768a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
25776aa4c361SRobert Elliott 
2578e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2579e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2580e1f7de0cSMatt Gates 	 */
2581e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2582e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
25832b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
25842b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
25852b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
25862b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
258750a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2588e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2589e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2590283b4a9bSStephen M. Cameron 
2591283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2592283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2593283b4a9bSStephen M. Cameron 		 * wrong.
2594283b4a9bSStephen M. Cameron 		 */
2595f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2596283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2597283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
25988a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2599283b4a9bSStephen M. Cameron 		}
2600e1f7de0cSMatt Gates 	}
2601e1f7de0cSMatt Gates 
2602edd16368SStephen M. Cameron 	/* an error has occurred */
2603edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2604edd16368SStephen M. Cameron 
2605edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26069437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
26079437ac43SStephen Cameron 		/* copy the sense data */
26089437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
26099437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
26109437ac43SStephen Cameron 		else
26119437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
26129437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
26139437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
26149437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
26159437ac43SStephen Cameron 		if (ei->ScsiStatus)
26169437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
26179437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2618edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
26191d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
26202e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
26211d3b3609SMatt Gates 				break;
26221d3b3609SMatt Gates 			}
2623edd16368SStephen M. Cameron 			break;
2624edd16368SStephen M. Cameron 		}
2625edd16368SStephen M. Cameron 		/* Problem was not a check condition
2626edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2627edd16368SStephen M. Cameron 		 */
2628edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2629edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2630edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2631edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2632edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2633edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2634edd16368SStephen M. Cameron 				cmd->result);
2635edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2636edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2637edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2638edd16368SStephen M. Cameron 
2639edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2640edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2641edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2642edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2643edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2644edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2645edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2646edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2647edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2648edd16368SStephen M. Cameron 			 * and it's severe enough.
2649edd16368SStephen M. Cameron 			 */
2650edd16368SStephen M. Cameron 
2651edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2652edd16368SStephen M. Cameron 		}
2653edd16368SStephen M. Cameron 		break;
2654edd16368SStephen M. Cameron 
2655edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2656edd16368SStephen M. Cameron 		break;
2657edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2658f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2659f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2660edd16368SStephen M. Cameron 		break;
2661edd16368SStephen M. Cameron 	case CMD_INVALID: {
2662edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2663edd16368SStephen M. Cameron 		print_cmd(cp); */
2664edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2665edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2666edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2667edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2668edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2669edd16368SStephen M. Cameron 		 * missing target. */
2670edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2671edd16368SStephen M. Cameron 	}
2672edd16368SStephen M. Cameron 		break;
2673edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2674256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2675f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2676f42e81e1SStephen Cameron 				cp->Request.CDB);
2677edd16368SStephen M. Cameron 		break;
2678edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2679edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2680f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2681f42e81e1SStephen Cameron 			cp->Request.CDB);
2682edd16368SStephen M. Cameron 		break;
2683edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2684edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2685f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2686f42e81e1SStephen Cameron 			cp->Request.CDB);
2687edd16368SStephen M. Cameron 		break;
2688edd16368SStephen M. Cameron 	case CMD_ABORTED:
2689a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2690a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2691edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2692edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2693f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2694f42e81e1SStephen Cameron 			cp->Request.CDB);
2695edd16368SStephen M. Cameron 		break;
2696edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2697f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2698f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2699f42e81e1SStephen Cameron 			cp->Request.CDB);
2700edd16368SStephen M. Cameron 		break;
2701edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2702edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2703f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2704f42e81e1SStephen Cameron 			cp->Request.CDB);
2705edd16368SStephen M. Cameron 		break;
27061d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
27071d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
27081d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
27091d5e2ed0SStephen M. Cameron 		break;
27109437ac43SStephen Cameron 	case CMD_TMF_STATUS:
27119437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
27129437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
27139437ac43SStephen Cameron 		break;
2714283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2715283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2716283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2717283b4a9bSStephen M. Cameron 		 */
2718283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2719283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2720283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2721283b4a9bSStephen M. Cameron 		break;
2722edd16368SStephen M. Cameron 	default:
2723edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2724edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2725edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2726edd16368SStephen M. Cameron 	}
27278a0ff92cSWebb Scales 
27288a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2729edd16368SStephen M. Cameron }
2730edd16368SStephen M. Cameron 
2731edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2732edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2733edd16368SStephen M. Cameron {
2734edd16368SStephen M. Cameron 	int i;
2735edd16368SStephen M. Cameron 
273650a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
273750a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
273850a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2739edd16368SStephen M. Cameron 				data_direction);
2740edd16368SStephen M. Cameron }
2741edd16368SStephen M. Cameron 
2742a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2743edd16368SStephen M. Cameron 		struct CommandList *cp,
2744edd16368SStephen M. Cameron 		unsigned char *buf,
2745edd16368SStephen M. Cameron 		size_t buflen,
2746edd16368SStephen M. Cameron 		int data_direction)
2747edd16368SStephen M. Cameron {
274801a02ffcSStephen M. Cameron 	u64 addr64;
2749edd16368SStephen M. Cameron 
2750edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2751edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
275250a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2753a2dac136SStephen M. Cameron 		return 0;
2754edd16368SStephen M. Cameron 	}
2755edd16368SStephen M. Cameron 
275650a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2757eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2758a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2759eceaae18SShuah Khan 		cp->Header.SGList = 0;
276050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2761a2dac136SStephen M. Cameron 		return -1;
2762eceaae18SShuah Khan 	}
276350a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
276450a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
276550a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
276650a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
276750a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2768a2dac136SStephen M. Cameron 	return 0;
2769edd16368SStephen M. Cameron }
2770edd16368SStephen M. Cameron 
277125163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
277225163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
277325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
277425163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2775edd16368SStephen M. Cameron {
2776edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2777edd16368SStephen M. Cameron 
2778edd16368SStephen M. Cameron 	c->waiting = &wait;
277925163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
278025163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
278125163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
278225163bd5SWebb Scales 		wait_for_completion_io(&wait);
278325163bd5SWebb Scales 		return IO_OK;
278425163bd5SWebb Scales 	}
278525163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
278625163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
278725163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
278825163bd5SWebb Scales 		return -ETIMEDOUT;
278925163bd5SWebb Scales 	}
279025163bd5SWebb Scales 	return IO_OK;
279125163bd5SWebb Scales }
279225163bd5SWebb Scales 
279325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
279425163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
279525163bd5SWebb Scales {
279625163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
279725163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
279825163bd5SWebb Scales 		return IO_OK;
279925163bd5SWebb Scales 	}
280025163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2801edd16368SStephen M. Cameron }
2802edd16368SStephen M. Cameron 
2803094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2804094963daSStephen M. Cameron {
2805094963daSStephen M. Cameron 	int cpu;
2806094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2807094963daSStephen M. Cameron 
2808094963daSStephen M. Cameron 	cpu = get_cpu();
2809094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2810094963daSStephen M. Cameron 	rc = *lockup_detected;
2811094963daSStephen M. Cameron 	put_cpu();
2812094963daSStephen M. Cameron 	return rc;
2813094963daSStephen M. Cameron }
2814094963daSStephen M. Cameron 
28159c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
281625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
281725163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2818edd16368SStephen M. Cameron {
28199c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
282025163bd5SWebb Scales 	int rc;
2821edd16368SStephen M. Cameron 
2822edd16368SStephen M. Cameron 	do {
28237630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
282425163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
282525163bd5SWebb Scales 						  timeout_msecs);
282625163bd5SWebb Scales 		if (rc)
282725163bd5SWebb Scales 			break;
2828edd16368SStephen M. Cameron 		retry_count++;
28299c2fc160SStephen M. Cameron 		if (retry_count > 3) {
28309c2fc160SStephen M. Cameron 			msleep(backoff_time);
28319c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
28329c2fc160SStephen M. Cameron 				backoff_time *= 2;
28339c2fc160SStephen M. Cameron 		}
2834852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
28359c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
28369c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2837edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
283825163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
283925163bd5SWebb Scales 		rc = -EIO;
284025163bd5SWebb Scales 	return rc;
2841edd16368SStephen M. Cameron }
2842edd16368SStephen M. Cameron 
2843d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2844d1e8beacSStephen M. Cameron 				struct CommandList *c)
2845edd16368SStephen M. Cameron {
2846d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2847d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2848edd16368SStephen M. Cameron 
2849609a70dfSRasmus Villemoes 	dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n",
2850609a70dfSRasmus Villemoes 		 txt, lun, cdb);
2851d1e8beacSStephen M. Cameron }
2852d1e8beacSStephen M. Cameron 
2853d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2854d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2855d1e8beacSStephen M. Cameron {
2856d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2857d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
28589437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
28599437ac43SStephen Cameron 	int sense_len;
2860d1e8beacSStephen M. Cameron 
2861edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2862edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
28639437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
28649437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
28659437ac43SStephen Cameron 		else
28669437ac43SStephen Cameron 			sense_len = ei->SenseLen;
28679437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
28689437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2869d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2870d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
28719437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
28729437ac43SStephen Cameron 				sense_key, asc, ascq);
2873d1e8beacSStephen M. Cameron 		else
28749437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2875edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2876edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2877edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2878edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2879edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2880edd16368SStephen M. Cameron 		break;
2881edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2882edd16368SStephen M. Cameron 		break;
2883edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2884d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2885edd16368SStephen M. Cameron 		break;
2886edd16368SStephen M. Cameron 	case CMD_INVALID: {
2887edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2888edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2889edd16368SStephen M. Cameron 		 */
2890d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2891d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2892edd16368SStephen M. Cameron 		}
2893edd16368SStephen M. Cameron 		break;
2894edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2895d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2896edd16368SStephen M. Cameron 		break;
2897edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2898d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2899edd16368SStephen M. Cameron 		break;
2900edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2901d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2902edd16368SStephen M. Cameron 		break;
2903edd16368SStephen M. Cameron 	case CMD_ABORTED:
2904d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2905edd16368SStephen M. Cameron 		break;
2906edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2907d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2908edd16368SStephen M. Cameron 		break;
2909edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2910d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2911edd16368SStephen M. Cameron 		break;
2912edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2913d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2914edd16368SStephen M. Cameron 		break;
29151d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2916d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
29171d5e2ed0SStephen M. Cameron 		break;
291825163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
291925163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
292025163bd5SWebb Scales 		break;
2921edd16368SStephen M. Cameron 	default:
2922d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2923d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2924edd16368SStephen M. Cameron 				ei->CommandStatus);
2925edd16368SStephen M. Cameron 	}
2926edd16368SStephen M. Cameron }
2927edd16368SStephen M. Cameron 
2928edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2929b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2930edd16368SStephen M. Cameron 			unsigned char bufsize)
2931edd16368SStephen M. Cameron {
2932edd16368SStephen M. Cameron 	int rc = IO_OK;
2933edd16368SStephen M. Cameron 	struct CommandList *c;
2934edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2935edd16368SStephen M. Cameron 
293645fcb86eSStephen Cameron 	c = cmd_alloc(h);
2937edd16368SStephen M. Cameron 
2938a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2939a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2940a2dac136SStephen M. Cameron 		rc = -1;
2941a2dac136SStephen M. Cameron 		goto out;
2942a2dac136SStephen M. Cameron 	}
294325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
2944c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
294525163bd5SWebb Scales 	if (rc)
294625163bd5SWebb Scales 		goto out;
2947edd16368SStephen M. Cameron 	ei = c->err_info;
2948edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2949d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2950edd16368SStephen M. Cameron 		rc = -1;
2951edd16368SStephen M. Cameron 	}
2952a2dac136SStephen M. Cameron out:
295345fcb86eSStephen Cameron 	cmd_free(h, c);
2954edd16368SStephen M. Cameron 	return rc;
2955edd16368SStephen M. Cameron }
2956edd16368SStephen M. Cameron 
2957bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
295825163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2959edd16368SStephen M. Cameron {
2960edd16368SStephen M. Cameron 	int rc = IO_OK;
2961edd16368SStephen M. Cameron 	struct CommandList *c;
2962edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2963edd16368SStephen M. Cameron 
296445fcb86eSStephen Cameron 	c = cmd_alloc(h);
2965edd16368SStephen M. Cameron 
2966edd16368SStephen M. Cameron 
2967a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
29680b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
2969bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
29702ef28849SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
297125163bd5SWebb Scales 	if (rc) {
297225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
297325163bd5SWebb Scales 		goto out;
297425163bd5SWebb Scales 	}
2975edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2976edd16368SStephen M. Cameron 
2977edd16368SStephen M. Cameron 	ei = c->err_info;
2978edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2979d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2980edd16368SStephen M. Cameron 		rc = -1;
2981edd16368SStephen M. Cameron 	}
298225163bd5SWebb Scales out:
298345fcb86eSStephen Cameron 	cmd_free(h, c);
2984edd16368SStephen M. Cameron 	return rc;
2985edd16368SStephen M. Cameron }
2986edd16368SStephen M. Cameron 
2987d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2988d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2989d604f533SWebb Scales 			       unsigned char *scsi3addr)
2990d604f533SWebb Scales {
2991d604f533SWebb Scales 	int i;
2992d604f533SWebb Scales 	bool match = false;
2993d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2994d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2995d604f533SWebb Scales 
2996d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2997d604f533SWebb Scales 		return false;
2998d604f533SWebb Scales 
2999d604f533SWebb Scales 	switch (c->cmd_type) {
3000d604f533SWebb Scales 	case CMD_SCSI:
3001d604f533SWebb Scales 	case CMD_IOCTL_PEND:
3002d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
3003d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
3004d604f533SWebb Scales 		break;
3005d604f533SWebb Scales 
3006d604f533SWebb Scales 	case CMD_IOACCEL1:
3007d604f533SWebb Scales 	case CMD_IOACCEL2:
3008d604f533SWebb Scales 		if (c->phys_disk == dev) {
3009d604f533SWebb Scales 			/* HBA mode match */
3010d604f533SWebb Scales 			match = true;
3011d604f533SWebb Scales 		} else {
3012d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
3013d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
3014d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
3015d604f533SWebb Scales 			 * instead. */
3016d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
3017d604f533SWebb Scales 				/* FIXME: an alternate test might be
3018d604f533SWebb Scales 				 *
3019d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
3020d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
3021d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
3022d604f533SWebb Scales 			}
3023d604f533SWebb Scales 		}
3024d604f533SWebb Scales 		break;
3025d604f533SWebb Scales 
3026d604f533SWebb Scales 	case IOACCEL2_TMF:
3027d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
3028d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
3029d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
3030d604f533SWebb Scales 		}
3031d604f533SWebb Scales 		break;
3032d604f533SWebb Scales 
3033d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
3034d604f533SWebb Scales 		match = false;
3035d604f533SWebb Scales 		break;
3036d604f533SWebb Scales 
3037d604f533SWebb Scales 	default:
3038d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
3039d604f533SWebb Scales 			c->cmd_type);
3040d604f533SWebb Scales 		BUG();
3041d604f533SWebb Scales 	}
3042d604f533SWebb Scales 
3043d604f533SWebb Scales 	return match;
3044d604f533SWebb Scales }
3045d604f533SWebb Scales 
3046d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
3047d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
3048d604f533SWebb Scales {
3049d604f533SWebb Scales 	int i;
3050d604f533SWebb Scales 	int rc = 0;
3051d604f533SWebb Scales 
3052d604f533SWebb Scales 	/* We can really only handle one reset at a time */
3053d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
3054d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
3055d604f533SWebb Scales 		return -EINTR;
3056d604f533SWebb Scales 	}
3057d604f533SWebb Scales 
3058d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
3059d604f533SWebb Scales 
3060d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
3061d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
3062d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
3063d604f533SWebb Scales 
3064d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
3065d604f533SWebb Scales 			unsigned long flags;
3066d604f533SWebb Scales 
3067d604f533SWebb Scales 			/*
3068d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
3069d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
3070d604f533SWebb Scales 			 * while we're considering it.  If the command is not
3071d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
3072d604f533SWebb Scales 			 */
3073d604f533SWebb Scales 			c->reset_pending = dev;
3074d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
3075d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
3076d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
3077d604f533SWebb Scales 			else
3078d604f533SWebb Scales 				c->reset_pending = NULL;
3079d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
3080d604f533SWebb Scales 		}
3081d604f533SWebb Scales 
3082d604f533SWebb Scales 		cmd_free(h, c);
3083d604f533SWebb Scales 	}
3084d604f533SWebb Scales 
3085d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
3086d604f533SWebb Scales 	if (!rc)
3087d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
3088d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
3089d604f533SWebb Scales 			lockup_detected(h));
3090d604f533SWebb Scales 
3091d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
3092d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
3093d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
3094d604f533SWebb Scales 		rc = -ENODEV;
3095d604f533SWebb Scales 	}
3096d604f533SWebb Scales 
3097d604f533SWebb Scales 	if (unlikely(rc))
3098d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
3099bfd7546cSDon Brace 	else
31008516a2dbSDon Brace 		rc = wait_for_device_to_become_ready(h, scsi3addr, 0);
3101d604f533SWebb Scales 
3102d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
3103d604f533SWebb Scales 	return rc;
3104d604f533SWebb Scales }
3105d604f533SWebb Scales 
3106edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
3107edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
3108edd16368SStephen M. Cameron {
3109edd16368SStephen M. Cameron 	int rc;
3110edd16368SStephen M. Cameron 	unsigned char *buf;
3111edd16368SStephen M. Cameron 
3112edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
3113edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3114edd16368SStephen M. Cameron 	if (!buf)
3115edd16368SStephen M. Cameron 		return;
31168383278dSScott Teel 
31178383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr,
31188383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY))
31198383278dSScott Teel 		goto exit;
31208383278dSScott Teel 
31218383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
31228383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64);
31238383278dSScott Teel 
3124edd16368SStephen M. Cameron 	if (rc == 0)
3125edd16368SStephen M. Cameron 		*raid_level = buf[8];
3126edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
3127edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
31288383278dSScott Teel exit:
3129edd16368SStephen M. Cameron 	kfree(buf);
3130edd16368SStephen M. Cameron 	return;
3131edd16368SStephen M. Cameron }
3132edd16368SStephen M. Cameron 
3133283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
3134283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
3135283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
3136283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
3137283b4a9bSStephen M. Cameron {
3138283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
3139283b4a9bSStephen M. Cameron 	int map, row, col;
3140283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
3141283b4a9bSStephen M. Cameron 
3142283b4a9bSStephen M. Cameron 	if (rc != 0)
3143283b4a9bSStephen M. Cameron 		return;
3144283b4a9bSStephen M. Cameron 
31452ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
31462ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
31472ba8bfc8SStephen M. Cameron 		return;
31482ba8bfc8SStephen M. Cameron 
3149283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
3150283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
3151283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
3152283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
3153283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
3154283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
3155283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
3156283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
3157283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
3158283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
3159283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
3160283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
3161283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
3162283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
3163283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
3164283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
3165283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
3166283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
3167283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
3168283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
3169283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
3170283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
3171283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
3172283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
31732b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
3174dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
31752b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
31762b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
31772b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
3178dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3179dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3180283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3181283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3182283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3183283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3184283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3185283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3186283b4a9bSStephen M. Cameron 			disks_per_row =
3187283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3188283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3189283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3190283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3191283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3192283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3193283b4a9bSStephen M. Cameron 			disks_per_row =
3194283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3195283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3196283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3197283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3198283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3199283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3200283b4a9bSStephen M. Cameron 		}
3201283b4a9bSStephen M. Cameron 	}
3202283b4a9bSStephen M. Cameron }
3203283b4a9bSStephen M. Cameron #else
3204283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3205283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3206283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3207283b4a9bSStephen M. Cameron {
3208283b4a9bSStephen M. Cameron }
3209283b4a9bSStephen M. Cameron #endif
3210283b4a9bSStephen M. Cameron 
3211283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3212283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3213283b4a9bSStephen M. Cameron {
3214283b4a9bSStephen M. Cameron 	int rc = 0;
3215283b4a9bSStephen M. Cameron 	struct CommandList *c;
3216283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3217283b4a9bSStephen M. Cameron 
321845fcb86eSStephen Cameron 	c = cmd_alloc(h);
3219bf43caf3SRobert Elliott 
3220283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3221283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3222283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
32232dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
32242dd02d74SRobert Elliott 		cmd_free(h, c);
32252dd02d74SRobert Elliott 		return -1;
3226283b4a9bSStephen M. Cameron 	}
322725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3228c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
322925163bd5SWebb Scales 	if (rc)
323025163bd5SWebb Scales 		goto out;
3231283b4a9bSStephen M. Cameron 	ei = c->err_info;
3232283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3233d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
323425163bd5SWebb Scales 		rc = -1;
323525163bd5SWebb Scales 		goto out;
3236283b4a9bSStephen M. Cameron 	}
323745fcb86eSStephen Cameron 	cmd_free(h, c);
3238283b4a9bSStephen M. Cameron 
3239283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3240283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3241283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3242283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3243283b4a9bSStephen M. Cameron 		rc = -1;
3244283b4a9bSStephen M. Cameron 	}
3245283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3246283b4a9bSStephen M. Cameron 	return rc;
324725163bd5SWebb Scales out:
324825163bd5SWebb Scales 	cmd_free(h, c);
324925163bd5SWebb Scales 	return rc;
3250283b4a9bSStephen M. Cameron }
3251283b4a9bSStephen M. Cameron 
3252d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h,
3253d04e62b9SKevin Barnett 		unsigned char scsi3addr[], u16 bmic_device_index,
3254d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *buf, size_t bufsize)
3255d04e62b9SKevin Barnett {
3256d04e62b9SKevin Barnett 	int rc = IO_OK;
3257d04e62b9SKevin Barnett 	struct CommandList *c;
3258d04e62b9SKevin Barnett 	struct ErrorInfo *ei;
3259d04e62b9SKevin Barnett 
3260d04e62b9SKevin Barnett 	c = cmd_alloc(h);
3261d04e62b9SKevin Barnett 
3262d04e62b9SKevin Barnett 	rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize,
3263d04e62b9SKevin Barnett 		0, RAID_CTLR_LUNID, TYPE_CMD);
3264d04e62b9SKevin Barnett 	if (rc)
3265d04e62b9SKevin Barnett 		goto out;
3266d04e62b9SKevin Barnett 
3267d04e62b9SKevin Barnett 	c->Request.CDB[2] = bmic_device_index & 0xff;
3268d04e62b9SKevin Barnett 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
3269d04e62b9SKevin Barnett 
3270d04e62b9SKevin Barnett 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3271c448ecfaSDon Brace 				PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
3272d04e62b9SKevin Barnett 	if (rc)
3273d04e62b9SKevin Barnett 		goto out;
3274d04e62b9SKevin Barnett 	ei = c->err_info;
3275d04e62b9SKevin Barnett 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3276d04e62b9SKevin Barnett 		hpsa_scsi_interpret_error(h, c);
3277d04e62b9SKevin Barnett 		rc = -1;
3278d04e62b9SKevin Barnett 	}
3279d04e62b9SKevin Barnett out:
3280d04e62b9SKevin Barnett 	cmd_free(h, c);
3281d04e62b9SKevin Barnett 	return rc;
3282d04e62b9SKevin Barnett }
3283d04e62b9SKevin Barnett 
328466749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
328566749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
328666749d0dSScott Teel {
328766749d0dSScott Teel 	int rc = IO_OK;
328866749d0dSScott Teel 	struct CommandList *c;
328966749d0dSScott Teel 	struct ErrorInfo *ei;
329066749d0dSScott Teel 
329166749d0dSScott Teel 	c = cmd_alloc(h);
329266749d0dSScott Teel 
329366749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
329466749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
329566749d0dSScott Teel 	if (rc)
329666749d0dSScott Teel 		goto out;
329766749d0dSScott Teel 
329866749d0dSScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3299c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
330066749d0dSScott Teel 	if (rc)
330166749d0dSScott Teel 		goto out;
330266749d0dSScott Teel 	ei = c->err_info;
330366749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
330466749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
330566749d0dSScott Teel 		rc = -1;
330666749d0dSScott Teel 	}
330766749d0dSScott Teel out:
330866749d0dSScott Teel 	cmd_free(h, c);
330966749d0dSScott Teel 	return rc;
331066749d0dSScott Teel }
331166749d0dSScott Teel 
331203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
331303383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
331403383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
331503383736SDon Brace {
331603383736SDon Brace 	int rc = IO_OK;
331703383736SDon Brace 	struct CommandList *c;
331803383736SDon Brace 	struct ErrorInfo *ei;
331903383736SDon Brace 
332003383736SDon Brace 	c = cmd_alloc(h);
332103383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
332203383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
332303383736SDon Brace 	if (rc)
332403383736SDon Brace 		goto out;
332503383736SDon Brace 
332603383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
332703383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
332803383736SDon Brace 
332925163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
3330c448ecfaSDon Brace 						DEFAULT_TIMEOUT);
333103383736SDon Brace 	ei = c->err_info;
333203383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
333303383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
333403383736SDon Brace 		rc = -1;
333503383736SDon Brace 	}
333603383736SDon Brace out:
333703383736SDon Brace 	cmd_free(h, c);
3338d04e62b9SKevin Barnett 
333903383736SDon Brace 	return rc;
334003383736SDon Brace }
334103383736SDon Brace 
3342cca8f13bSDon Brace /*
3343cca8f13bSDon Brace  * get enclosure information
3344cca8f13bSDon Brace  * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number
3345cca8f13bSDon Brace  * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure
3346cca8f13bSDon Brace  * Uses id_physical_device to determine the box_index.
3347cca8f13bSDon Brace  */
3348cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h,
3349cca8f13bSDon Brace 			unsigned char *scsi3addr,
3350cca8f13bSDon Brace 			struct ReportExtendedLUNdata *rlep, int rle_index,
3351cca8f13bSDon Brace 			struct hpsa_scsi_dev_t *encl_dev)
3352cca8f13bSDon Brace {
3353cca8f13bSDon Brace 	int rc = -1;
3354cca8f13bSDon Brace 	struct CommandList *c = NULL;
3355cca8f13bSDon Brace 	struct ErrorInfo *ei = NULL;
3356cca8f13bSDon Brace 	struct bmic_sense_storage_box_params *bssbp = NULL;
3357cca8f13bSDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
3358cca8f13bSDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3359cca8f13bSDon Brace 	u16 bmic_device_index = 0;
3360cca8f13bSDon Brace 
3361cca8f13bSDon Brace 	bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]);
3362cca8f13bSDon Brace 
33635ac517b8SDon Brace 	if (encl_dev->target == -1 || encl_dev->lun == -1) {
33645ac517b8SDon Brace 		rc = IO_OK;
33655ac517b8SDon Brace 		goto out;
33665ac517b8SDon Brace 	}
33675ac517b8SDon Brace 
336817a9e54aSDon Brace 	if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) {
336917a9e54aSDon Brace 		rc = IO_OK;
3370cca8f13bSDon Brace 		goto out;
337117a9e54aSDon Brace 	}
3372cca8f13bSDon Brace 
3373cca8f13bSDon Brace 	bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL);
3374cca8f13bSDon Brace 	if (!bssbp)
3375cca8f13bSDon Brace 		goto out;
3376cca8f13bSDon Brace 
3377cca8f13bSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3378cca8f13bSDon Brace 	if (!id_phys)
3379cca8f13bSDon Brace 		goto out;
3380cca8f13bSDon Brace 
3381cca8f13bSDon Brace 	rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index,
3382cca8f13bSDon Brace 						id_phys, sizeof(*id_phys));
3383cca8f13bSDon Brace 	if (rc) {
3384cca8f13bSDon Brace 		dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n",
3385cca8f13bSDon Brace 			__func__, encl_dev->external, bmic_device_index);
3386cca8f13bSDon Brace 		goto out;
3387cca8f13bSDon Brace 	}
3388cca8f13bSDon Brace 
3389cca8f13bSDon Brace 	c = cmd_alloc(h);
3390cca8f13bSDon Brace 
3391cca8f13bSDon Brace 	rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp,
3392cca8f13bSDon Brace 			sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD);
3393cca8f13bSDon Brace 
3394cca8f13bSDon Brace 	if (rc)
3395cca8f13bSDon Brace 		goto out;
3396cca8f13bSDon Brace 
3397cca8f13bSDon Brace 	if (id_phys->phys_connector[1] == 'E')
3398cca8f13bSDon Brace 		c->Request.CDB[5] = id_phys->box_index;
3399cca8f13bSDon Brace 	else
3400cca8f13bSDon Brace 		c->Request.CDB[5] = 0;
3401cca8f13bSDon Brace 
3402cca8f13bSDon Brace 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
3403c448ecfaSDon Brace 						DEFAULT_TIMEOUT);
3404cca8f13bSDon Brace 	if (rc)
3405cca8f13bSDon Brace 		goto out;
3406cca8f13bSDon Brace 
3407cca8f13bSDon Brace 	ei = c->err_info;
3408cca8f13bSDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3409cca8f13bSDon Brace 		rc = -1;
3410cca8f13bSDon Brace 		goto out;
3411cca8f13bSDon Brace 	}
3412cca8f13bSDon Brace 
3413cca8f13bSDon Brace 	encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port;
3414cca8f13bSDon Brace 	memcpy(&encl_dev->phys_connector[id_phys->active_path_number],
3415cca8f13bSDon Brace 		bssbp->phys_connector, sizeof(bssbp->phys_connector));
3416cca8f13bSDon Brace 
3417cca8f13bSDon Brace 	rc = IO_OK;
3418cca8f13bSDon Brace out:
3419cca8f13bSDon Brace 	kfree(bssbp);
3420cca8f13bSDon Brace 	kfree(id_phys);
3421cca8f13bSDon Brace 
3422cca8f13bSDon Brace 	if (c)
3423cca8f13bSDon Brace 		cmd_free(h, c);
3424cca8f13bSDon Brace 
3425cca8f13bSDon Brace 	if (rc != IO_OK)
3426cca8f13bSDon Brace 		hpsa_show_dev_msg(KERN_INFO, h, encl_dev,
3427cca8f13bSDon Brace 			"Error, could not get enclosure information\n");
3428cca8f13bSDon Brace }
3429cca8f13bSDon Brace 
3430d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h,
3431d04e62b9SKevin Barnett 						unsigned char *scsi3addr)
3432d04e62b9SKevin Barnett {
3433d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *physdev;
3434d04e62b9SKevin Barnett 	u32 nphysicals;
3435d04e62b9SKevin Barnett 	u64 sa = 0;
3436d04e62b9SKevin Barnett 	int i;
3437d04e62b9SKevin Barnett 
3438d04e62b9SKevin Barnett 	physdev = kzalloc(sizeof(*physdev), GFP_KERNEL);
3439d04e62b9SKevin Barnett 	if (!physdev)
3440d04e62b9SKevin Barnett 		return 0;
3441d04e62b9SKevin Barnett 
3442d04e62b9SKevin Barnett 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3443d04e62b9SKevin Barnett 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3444d04e62b9SKevin Barnett 		kfree(physdev);
3445d04e62b9SKevin Barnett 		return 0;
3446d04e62b9SKevin Barnett 	}
3447d04e62b9SKevin Barnett 	nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24;
3448d04e62b9SKevin Barnett 
3449d04e62b9SKevin Barnett 	for (i = 0; i < nphysicals; i++)
3450d04e62b9SKevin Barnett 		if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) {
3451d04e62b9SKevin Barnett 			sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]);
3452d04e62b9SKevin Barnett 			break;
3453d04e62b9SKevin Barnett 		}
3454d04e62b9SKevin Barnett 
3455d04e62b9SKevin Barnett 	kfree(physdev);
3456d04e62b9SKevin Barnett 
3457d04e62b9SKevin Barnett 	return sa;
3458d04e62b9SKevin Barnett }
3459d04e62b9SKevin Barnett 
3460d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr,
3461d04e62b9SKevin Barnett 					struct hpsa_scsi_dev_t *dev)
3462d04e62b9SKevin Barnett {
3463d04e62b9SKevin Barnett 	int rc;
3464d04e62b9SKevin Barnett 	u64 sa = 0;
3465d04e62b9SKevin Barnett 
3466d04e62b9SKevin Barnett 	if (is_hba_lunid(scsi3addr)) {
3467d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *ssi;
3468d04e62b9SKevin Barnett 
3469d04e62b9SKevin Barnett 		ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
34707e8a9486SAmit Kushwaha 		if (!ssi)
3471d04e62b9SKevin Barnett 			return;
3472d04e62b9SKevin Barnett 
3473d04e62b9SKevin Barnett 		rc = hpsa_bmic_sense_subsystem_information(h,
3474d04e62b9SKevin Barnett 					scsi3addr, 0, ssi, sizeof(*ssi));
3475d04e62b9SKevin Barnett 		if (rc == 0) {
3476d04e62b9SKevin Barnett 			sa = get_unaligned_be64(ssi->primary_world_wide_id);
3477d04e62b9SKevin Barnett 			h->sas_address = sa;
3478d04e62b9SKevin Barnett 		}
3479d04e62b9SKevin Barnett 
3480d04e62b9SKevin Barnett 		kfree(ssi);
3481d04e62b9SKevin Barnett 	} else
3482d04e62b9SKevin Barnett 		sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr);
3483d04e62b9SKevin Barnett 
3484d04e62b9SKevin Barnett 	dev->sas_address = sa;
3485d04e62b9SKevin Barnett }
3486d04e62b9SKevin Barnett 
3487d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */
34888383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
34891b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
34901b70150aSStephen M. Cameron {
34911b70150aSStephen M. Cameron 	int rc;
34921b70150aSStephen M. Cameron 	int i;
34931b70150aSStephen M. Cameron 	int pages;
34941b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
34951b70150aSStephen M. Cameron 
34961b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
34971b70150aSStephen M. Cameron 	if (!buf)
34988383278dSScott Teel 		return false;
34991b70150aSStephen M. Cameron 
35001b70150aSStephen M. Cameron 	/* Get the size of the page list first */
35011b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
35021b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
35031b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
35041b70150aSStephen M. Cameron 	if (rc != 0)
35051b70150aSStephen M. Cameron 		goto exit_unsupported;
35061b70150aSStephen M. Cameron 	pages = buf[3];
35071b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
35081b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
35091b70150aSStephen M. Cameron 	else
35101b70150aSStephen M. Cameron 		bufsize = 255;
35111b70150aSStephen M. Cameron 
35121b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
35131b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
35141b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
35151b70150aSStephen M. Cameron 				buf, bufsize);
35161b70150aSStephen M. Cameron 	if (rc != 0)
35171b70150aSStephen M. Cameron 		goto exit_unsupported;
35181b70150aSStephen M. Cameron 
35191b70150aSStephen M. Cameron 	pages = buf[3];
35201b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
35211b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
35221b70150aSStephen M. Cameron 			goto exit_supported;
35231b70150aSStephen M. Cameron exit_unsupported:
35241b70150aSStephen M. Cameron 	kfree(buf);
35258383278dSScott Teel 	return false;
35261b70150aSStephen M. Cameron exit_supported:
35271b70150aSStephen M. Cameron 	kfree(buf);
35288383278dSScott Teel 	return true;
35291b70150aSStephen M. Cameron }
35301b70150aSStephen M. Cameron 
3531283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3532283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3533283b4a9bSStephen M. Cameron {
3534283b4a9bSStephen M. Cameron 	int rc;
3535283b4a9bSStephen M. Cameron 	unsigned char *buf;
3536283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3537283b4a9bSStephen M. Cameron 
3538283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3539283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
354041ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3541283b4a9bSStephen M. Cameron 
3542283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3543283b4a9bSStephen M. Cameron 	if (!buf)
3544283b4a9bSStephen M. Cameron 		return;
35451b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
35461b70150aSStephen M. Cameron 		goto out;
3547283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3548b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3549283b4a9bSStephen M. Cameron 	if (rc != 0)
3550283b4a9bSStephen M. Cameron 		goto out;
3551283b4a9bSStephen M. Cameron 
3552283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3553283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3554283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3555283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3556283b4a9bSStephen M. Cameron 	this_device->offload_config =
3557283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3558283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3559283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3560283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3561283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3562283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3563283b4a9bSStephen M. Cameron 	}
356441ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3565283b4a9bSStephen M. Cameron out:
3566283b4a9bSStephen M. Cameron 	kfree(buf);
3567283b4a9bSStephen M. Cameron 	return;
3568283b4a9bSStephen M. Cameron }
3569283b4a9bSStephen M. Cameron 
3570edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3571edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
357275d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3573edd16368SStephen M. Cameron {
3574edd16368SStephen M. Cameron 	int rc;
3575edd16368SStephen M. Cameron 	unsigned char *buf;
3576edd16368SStephen M. Cameron 
35778383278dSScott Teel 	/* Does controller have VPD for device id? */
35788383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID))
35798383278dSScott Teel 		return 1; /* not supported */
35808383278dSScott Teel 
3581edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3582edd16368SStephen M. Cameron 	if (!buf)
3583a84d794dSStephen M. Cameron 		return -ENOMEM;
35848383278dSScott Teel 
35858383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
35868383278dSScott Teel 					HPSA_VPD_LV_DEVICE_ID, buf, 64);
35878383278dSScott Teel 	if (rc == 0) {
35888383278dSScott Teel 		if (buflen > 16)
35898383278dSScott Teel 			buflen = 16;
35908383278dSScott Teel 		memcpy(device_id, &buf[8], buflen);
35918383278dSScott Teel 	}
359275d23d89SDon Brace 
3593edd16368SStephen M. Cameron 	kfree(buf);
359475d23d89SDon Brace 
35958383278dSScott Teel 	return rc; /*0 - got id,  otherwise, didn't */
3596edd16368SStephen M. Cameron }
3597edd16368SStephen M. Cameron 
3598edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
359903383736SDon Brace 		void *buf, int bufsize,
3600edd16368SStephen M. Cameron 		int extended_response)
3601edd16368SStephen M. Cameron {
3602edd16368SStephen M. Cameron 	int rc = IO_OK;
3603edd16368SStephen M. Cameron 	struct CommandList *c;
3604edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3605edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3606edd16368SStephen M. Cameron 
360745fcb86eSStephen Cameron 	c = cmd_alloc(h);
3608bf43caf3SRobert Elliott 
3609e89c0ae7SStephen M. Cameron 	/* address the controller */
3610e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3611a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3612a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3613a2dac136SStephen M. Cameron 		rc = -1;
3614a2dac136SStephen M. Cameron 		goto out;
3615a2dac136SStephen M. Cameron 	}
3616edd16368SStephen M. Cameron 	if (extended_response)
3617edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
361825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3619c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
362025163bd5SWebb Scales 	if (rc)
362125163bd5SWebb Scales 		goto out;
3622edd16368SStephen M. Cameron 	ei = c->err_info;
3623edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3624edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3625d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3626edd16368SStephen M. Cameron 		rc = -1;
3627283b4a9bSStephen M. Cameron 	} else {
362803383736SDon Brace 		struct ReportLUNdata *rld = buf;
362903383736SDon Brace 
363003383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3631283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3632283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3633283b4a9bSStephen M. Cameron 				extended_response,
363403383736SDon Brace 				rld->extended_response_flag);
3635283b4a9bSStephen M. Cameron 			rc = -1;
3636283b4a9bSStephen M. Cameron 		}
3637edd16368SStephen M. Cameron 	}
3638a2dac136SStephen M. Cameron out:
363945fcb86eSStephen Cameron 	cmd_free(h, c);
3640edd16368SStephen M. Cameron 	return rc;
3641edd16368SStephen M. Cameron }
3642edd16368SStephen M. Cameron 
3643edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
364403383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3645edd16368SStephen M. Cameron {
36462a80d545SHannes Reinecke 	int rc;
36472a80d545SHannes Reinecke 	struct ReportLUNdata *lbuf;
36482a80d545SHannes Reinecke 
36492a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
365003383736SDon Brace 				      HPSA_REPORT_PHYS_EXTENDED);
36512a80d545SHannes Reinecke 	if (!rc || !hpsa_allow_any)
36522a80d545SHannes Reinecke 		return rc;
36532a80d545SHannes Reinecke 
36542a80d545SHannes Reinecke 	/* REPORT PHYS EXTENDED is not supported */
36552a80d545SHannes Reinecke 	lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL);
36562a80d545SHannes Reinecke 	if (!lbuf)
36572a80d545SHannes Reinecke 		return -ENOMEM;
36582a80d545SHannes Reinecke 
36592a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0);
36602a80d545SHannes Reinecke 	if (!rc) {
36612a80d545SHannes Reinecke 		int i;
36622a80d545SHannes Reinecke 		u32 nphys;
36632a80d545SHannes Reinecke 
36642a80d545SHannes Reinecke 		/* Copy ReportLUNdata header */
36652a80d545SHannes Reinecke 		memcpy(buf, lbuf, 8);
36662a80d545SHannes Reinecke 		nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8;
36672a80d545SHannes Reinecke 		for (i = 0; i < nphys; i++)
36682a80d545SHannes Reinecke 			memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8);
36692a80d545SHannes Reinecke 	}
36702a80d545SHannes Reinecke 	kfree(lbuf);
36712a80d545SHannes Reinecke 	return rc;
3672edd16368SStephen M. Cameron }
3673edd16368SStephen M. Cameron 
3674edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3675edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3676edd16368SStephen M. Cameron {
3677edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3678edd16368SStephen M. Cameron }
3679edd16368SStephen M. Cameron 
3680edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3681edd16368SStephen M. Cameron 	int bus, int target, int lun)
3682edd16368SStephen M. Cameron {
3683edd16368SStephen M. Cameron 	device->bus = bus;
3684edd16368SStephen M. Cameron 	device->target = target;
3685edd16368SStephen M. Cameron 	device->lun = lun;
3686edd16368SStephen M. Cameron }
3687edd16368SStephen M. Cameron 
36889846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
36899846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
36909846590eSStephen M. Cameron 					unsigned char scsi3addr[])
36919846590eSStephen M. Cameron {
36929846590eSStephen M. Cameron 	int rc;
36939846590eSStephen M. Cameron 	int status;
36949846590eSStephen M. Cameron 	int size;
36959846590eSStephen M. Cameron 	unsigned char *buf;
36969846590eSStephen M. Cameron 
36979846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
36989846590eSStephen M. Cameron 	if (!buf)
36999846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
37009846590eSStephen M. Cameron 
37019846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
370224a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
37039846590eSStephen M. Cameron 		goto exit_failed;
37049846590eSStephen M. Cameron 
37059846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
37069846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
37079846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
370824a4b078SStephen M. Cameron 	if (rc != 0)
37099846590eSStephen M. Cameron 		goto exit_failed;
37109846590eSStephen M. Cameron 	size = buf[3];
37119846590eSStephen M. Cameron 
37129846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
37139846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
37149846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
371524a4b078SStephen M. Cameron 	if (rc != 0)
37169846590eSStephen M. Cameron 		goto exit_failed;
37179846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
37189846590eSStephen M. Cameron 
37199846590eSStephen M. Cameron 	kfree(buf);
37209846590eSStephen M. Cameron 	return status;
37219846590eSStephen M. Cameron exit_failed:
37229846590eSStephen M. Cameron 	kfree(buf);
37239846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
37249846590eSStephen M. Cameron }
37259846590eSStephen M. Cameron 
37269846590eSStephen M. Cameron /* Determine offline status of a volume.
37279846590eSStephen M. Cameron  * Return either:
37289846590eSStephen M. Cameron  *  0 (not offline)
372967955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
37309846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
37319846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
37329846590eSStephen M. Cameron  */
373385b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h,
37349846590eSStephen M. Cameron 					unsigned char scsi3addr[])
37359846590eSStephen M. Cameron {
37369846590eSStephen M. Cameron 	struct CommandList *c;
37379437ac43SStephen Cameron 	unsigned char *sense;
37389437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
37399437ac43SStephen Cameron 	int sense_len;
374025163bd5SWebb Scales 	int rc, ldstat = 0;
37419846590eSStephen M. Cameron 	u16 cmd_status;
37429846590eSStephen M. Cameron 	u8 scsi_status;
37439846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
37449846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
37459846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
37469846590eSStephen M. Cameron 
37479846590eSStephen M. Cameron 	c = cmd_alloc(h);
3748bf43caf3SRobert Elliott 
37499846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
3750c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
3751c448ecfaSDon Brace 					DEFAULT_TIMEOUT);
375225163bd5SWebb Scales 	if (rc) {
375325163bd5SWebb Scales 		cmd_free(h, c);
375485b29008SDon Brace 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
375525163bd5SWebb Scales 	}
37569846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
37579437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
37589437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
37599437ac43SStephen Cameron 	else
37609437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
37619437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
37629846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
37639846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
37649846590eSStephen M. Cameron 	cmd_free(h, c);
37659846590eSStephen M. Cameron 
37669846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
37679846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
37689846590eSStephen M. Cameron 
37699846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
37709846590eSStephen M. Cameron 	switch (ldstat) {
377185b29008SDon Brace 	case HPSA_LV_FAILED:
37729846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
37735ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
37749846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
37759846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
37769846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
37779846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
37789846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
37799846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
37809846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
37819846590eSStephen M. Cameron 		return ldstat;
37829846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
37839846590eSStephen M. Cameron 		/* If VPD status page isn't available,
37849846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
37859846590eSStephen M. Cameron 		 */
37869846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
37879846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
37889846590eSStephen M. Cameron 			return ldstat;
37899846590eSStephen M. Cameron 		break;
37909846590eSStephen M. Cameron 	default:
37919846590eSStephen M. Cameron 		break;
37929846590eSStephen M. Cameron 	}
379385b29008SDon Brace 	return HPSA_LV_OK;
37949846590eSStephen M. Cameron }
37959846590eSStephen M. Cameron 
37969b5c48c2SStephen Cameron /*
37979b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
37989b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
37999b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
38009b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
38019b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
38029b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
38039b5c48c2SStephen Cameron  */
38049b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
38059b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
38069b5c48c2SStephen Cameron {
38079b5c48c2SStephen Cameron 	struct CommandList *c;
38089b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
38099b5c48c2SStephen Cameron 	int rc = 0;
38109b5c48c2SStephen Cameron 
38119b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
38129b5c48c2SStephen Cameron 
38139b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
38149b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
38159b5c48c2SStephen Cameron 		return 1;
38169b5c48c2SStephen Cameron 
38179b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3818bf43caf3SRobert Elliott 
38199b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
3820c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
3821c448ecfaSDon Brace 					DEFAULT_TIMEOUT);
38229b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
38239b5c48c2SStephen Cameron 	ei = c->err_info;
38249b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
38259b5c48c2SStephen Cameron 	case CMD_INVALID:
38269b5c48c2SStephen Cameron 		rc = 0;
38279b5c48c2SStephen Cameron 		break;
38289b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
38299b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
38309b5c48c2SStephen Cameron 		rc = 1;
38319b5c48c2SStephen Cameron 		break;
38329437ac43SStephen Cameron 	case CMD_TMF_STATUS:
38339437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
38349437ac43SStephen Cameron 		break;
38359b5c48c2SStephen Cameron 	default:
38369b5c48c2SStephen Cameron 		rc = 0;
38379b5c48c2SStephen Cameron 		break;
38389b5c48c2SStephen Cameron 	}
38399b5c48c2SStephen Cameron 	cmd_free(h, c);
38409b5c48c2SStephen Cameron 	return rc;
38419b5c48c2SStephen Cameron }
38429b5c48c2SStephen Cameron 
3843edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
38440b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
38450b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3846edd16368SStephen M. Cameron {
38470b0e1d6cSStephen M. Cameron 
38480b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
38490b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
38500b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
38510b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
38520b0e1d6cSStephen M. Cameron 
3853ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
38540b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3855683fc444SDon Brace 	int rc = 0;
3856edd16368SStephen M. Cameron 
3857ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3858683fc444SDon Brace 	if (!inq_buff) {
3859683fc444SDon Brace 		rc = -ENOMEM;
3860edd16368SStephen M. Cameron 		goto bail_out;
3861683fc444SDon Brace 	}
3862edd16368SStephen M. Cameron 
3863edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3864edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3865edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3866edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
386785b29008SDon Brace 			"%s: inquiry failed, device will be skipped.\n",
386885b29008SDon Brace 			__func__);
386985b29008SDon Brace 		rc = HPSA_INQUIRY_FAILED;
3870edd16368SStephen M. Cameron 		goto bail_out;
3871edd16368SStephen M. Cameron 	}
3872edd16368SStephen M. Cameron 
38734af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[8], 8);
38744af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[16], 16);
387575d23d89SDon Brace 
3876edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3877edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3878edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3879edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3880edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3881edd16368SStephen M. Cameron 		sizeof(this_device->model));
38827630b3a5SHannes Reinecke 	this_device->rev = inq_buff[2];
3883edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3884edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
38858383278dSScott Teel 	if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
38868383278dSScott Teel 		sizeof(this_device->device_id)))
38878383278dSScott Teel 		dev_err(&h->pdev->dev,
38888383278dSScott Teel 			"hpsa%d: %s: can't get device id for host %d:C0:T%d:L%d\t%s\t%.16s\n",
38898383278dSScott Teel 			h->ctlr, __func__,
38908383278dSScott Teel 			h->scsi_host->host_no,
38918383278dSScott Teel 			this_device->target, this_device->lun,
38928383278dSScott Teel 			scsi_device_type(this_device->devtype),
38938383278dSScott Teel 			this_device->model);
3894edd16368SStephen M. Cameron 
3895af15ed36SDon Brace 	if ((this_device->devtype == TYPE_DISK ||
3896af15ed36SDon Brace 		this_device->devtype == TYPE_ZBC) &&
3897283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
389885b29008SDon Brace 		unsigned char volume_offline;
389967955ba3SStephen M. Cameron 
3900edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3901283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3902283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
390367955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
3904eb94588dSTomas Henzl 		this_device->volume_offline = volume_offline;
390585b29008SDon Brace 		if (volume_offline == HPSA_LV_FAILED) {
390685b29008SDon Brace 			rc = HPSA_LV_FAILED;
390785b29008SDon Brace 			dev_err(&h->pdev->dev,
390885b29008SDon Brace 				"%s: LV failed, device will be skipped.\n",
390985b29008SDon Brace 				__func__);
391085b29008SDon Brace 			goto bail_out;
391185b29008SDon Brace 		}
3912283b4a9bSStephen M. Cameron 	} else {
3913edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3914283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3915283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
391641ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3917a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
39189846590eSStephen M. Cameron 		this_device->volume_offline = 0;
391903383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3920283b4a9bSStephen M. Cameron 	}
3921edd16368SStephen M. Cameron 
39225086435eSDon Brace 	if (this_device->external)
39235086435eSDon Brace 		this_device->queue_depth = EXTERNAL_QD;
39245086435eSDon Brace 
39250b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
39260b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
39270b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
39280b0e1d6cSStephen M. Cameron 		 */
39290b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
39300b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
39310b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
39320b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
39330b0e1d6cSStephen M. Cameron 	}
3934edd16368SStephen M. Cameron 	kfree(inq_buff);
3935edd16368SStephen M. Cameron 	return 0;
3936edd16368SStephen M. Cameron 
3937edd16368SStephen M. Cameron bail_out:
3938edd16368SStephen M. Cameron 	kfree(inq_buff);
3939683fc444SDon Brace 	return rc;
3940edd16368SStephen M. Cameron }
3941edd16368SStephen M. Cameron 
39429b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
39439b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
39449b5c48c2SStephen Cameron {
39459b5c48c2SStephen Cameron 	unsigned long flags;
39469b5c48c2SStephen Cameron 	int rc, entry;
39479b5c48c2SStephen Cameron 	/*
39489b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
39499b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
39509b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
39519b5c48c2SStephen Cameron 	 */
39529b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
39539b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
39549b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
39559b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
39569b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
39579b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
39589b5c48c2SStephen Cameron 	} else {
39599b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
39609b5c48c2SStephen Cameron 		dev->supports_aborts =
39619b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
39629b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
39639b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
39649b5c48c2SStephen Cameron 	}
39659b5c48c2SStephen Cameron }
39669b5c48c2SStephen Cameron 
3967c795505aSKevin Barnett /*
3968c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
3969edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3970edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3971edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3972edd16368SStephen M. Cameron */
3973edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
39741f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3975edd16368SStephen M. Cameron {
3976c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
3977edd16368SStephen M. Cameron 
39781f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
39791f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
39807630b3a5SHannes Reinecke 		if (is_hba_lunid(lunaddrbytes)) {
39817630b3a5SHannes Reinecke 			int bus = HPSA_HBA_BUS;
39827630b3a5SHannes Reinecke 
39837630b3a5SHannes Reinecke 			if (!device->rev)
39847630b3a5SHannes Reinecke 				bus = HPSA_LEGACY_HBA_BUS;
3985c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
39867630b3a5SHannes Reinecke 					bus, 0, lunid & 0x3fff);
39877630b3a5SHannes Reinecke 		} else
39881f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
3989c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3990c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
39911f310bdeSStephen M. Cameron 		return;
39921f310bdeSStephen M. Cameron 	}
39931f310bdeSStephen M. Cameron 	/* It's a logical device */
399466749d0dSScott Teel 	if (device->external) {
39951f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
3996c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
3997c795505aSKevin Barnett 			lunid & 0x00ff);
39981f310bdeSStephen M. Cameron 		return;
3999339b2b14SStephen M. Cameron 	}
4000c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
4001c795505aSKevin Barnett 				0, lunid & 0x3fff);
4002edd16368SStephen M. Cameron }
4003edd16368SStephen M. Cameron 
4004edd16368SStephen M. Cameron 
4005edd16368SStephen M. Cameron /*
400654b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
400754b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
400854b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
400954b6e9e9SScott Teel  *	3. Return:
401054b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
401154b6e9e9SScott Teel  *		0 if no matching physical disk was found.
401254b6e9e9SScott Teel  */
401354b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
401454b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
401554b6e9e9SScott Teel {
401641ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
401741ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
401841ce4c35SStephen Cameron 	unsigned long flags;
401954b6e9e9SScott Teel 	int i;
402054b6e9e9SScott Teel 
402141ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
402241ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
402341ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
402441ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
402541ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
402641ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
402754b6e9e9SScott Teel 			return 1;
402854b6e9e9SScott Teel 		}
402941ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
403041ce4c35SStephen Cameron 	return 0;
403141ce4c35SStephen Cameron }
403241ce4c35SStephen Cameron 
403366749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
403466749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
403566749d0dSScott Teel {
403666749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
403766749d0dSScott Teel 	* then any externals.
403866749d0dSScott Teel 	*/
403966749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
404066749d0dSScott Teel 
404166749d0dSScott Teel 	if (i == raid_ctlr_position)
404266749d0dSScott Teel 		return 0;
404366749d0dSScott Teel 
404466749d0dSScott Teel 	if (i < logicals_start)
404566749d0dSScott Teel 		return 0;
404666749d0dSScott Teel 
404766749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
404866749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
404966749d0dSScott Teel 		return 0;
405066749d0dSScott Teel 
405166749d0dSScott Teel 	return 1; /* it's an external lun */
405266749d0dSScott Teel }
405366749d0dSScott Teel 
405454b6e9e9SScott Teel /*
4055edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
4056edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
4057edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
4058edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
4059edd16368SStephen M. Cameron  */
4060edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
406103383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
406201a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
4063edd16368SStephen M. Cameron {
406403383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
4065edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
4066edd16368SStephen M. Cameron 		return -1;
4067edd16368SStephen M. Cameron 	}
406803383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
4069edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
407003383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
407103383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
4072edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
4073edd16368SStephen M. Cameron 	}
407403383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
4075edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
4076edd16368SStephen M. Cameron 		return -1;
4077edd16368SStephen M. Cameron 	}
40786df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
4079edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
4080edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
4081edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4082edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
4083edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
4084edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
4085edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
4086edd16368SStephen M. Cameron 	}
4087edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
4088edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4089edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
4090edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
4091edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
4092edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
4093edd16368SStephen M. Cameron 	}
4094edd16368SStephen M. Cameron 	return 0;
4095edd16368SStephen M. Cameron }
4096edd16368SStephen M. Cameron 
409742a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
409842a91641SDon Brace 	int i, int nphysicals, int nlogicals,
4099a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
4100339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
4101339b2b14SStephen M. Cameron {
4102339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
4103339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
4104339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
4105339b2b14SStephen M. Cameron 	 */
4106339b2b14SStephen M. Cameron 
4107339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
4108339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
4109339b2b14SStephen M. Cameron 
4110339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
4111339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
4112339b2b14SStephen M. Cameron 
4113339b2b14SStephen M. Cameron 	if (i < logicals_start)
4114d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
4115d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
4116339b2b14SStephen M. Cameron 
4117339b2b14SStephen M. Cameron 	if (i < last_device)
4118339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
4119339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
4120339b2b14SStephen M. Cameron 	BUG();
4121339b2b14SStephen M. Cameron 	return NULL;
4122339b2b14SStephen M. Cameron }
4123339b2b14SStephen M. Cameron 
412403383736SDon Brace /* get physical drive ioaccel handle and queue depth */
412503383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
412603383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
4127f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
412803383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
412903383736SDon Brace {
413003383736SDon Brace 	int rc;
41314b6e5597SScott Teel 	struct ext_report_lun_entry *rle;
41324b6e5597SScott Teel 
41334b6e5597SScott Teel 	rle = &rlep->LUN[rle_index];
413403383736SDon Brace 
413503383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
4136f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
4137a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
413803383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
4139f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
4140f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
414103383736SDon Brace 			sizeof(*id_phys));
414203383736SDon Brace 	if (!rc)
414303383736SDon Brace 		/* Reserve space for FW operations */
414403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
414503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
414603383736SDon Brace 		dev->queue_depth =
414703383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
414803383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
414903383736SDon Brace 	else
415003383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
415103383736SDon Brace }
415203383736SDon Brace 
41538270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
4154f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
41558270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
41568270b862SJoe Handzik {
4157f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
4158f2039b03SDon Brace 
4159f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
41608270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
41618270b862SJoe Handzik 
41628270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
41638270b862SJoe Handzik 		&id_phys->active_path_number,
41648270b862SJoe Handzik 		sizeof(this_device->active_path_index));
41658270b862SJoe Handzik 	memcpy(&this_device->path_map,
41668270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
41678270b862SJoe Handzik 		sizeof(this_device->path_map));
41688270b862SJoe Handzik 	memcpy(&this_device->box,
41698270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
41708270b862SJoe Handzik 		sizeof(this_device->box));
41718270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
41728270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
41738270b862SJoe Handzik 		sizeof(this_device->phys_connector));
41748270b862SJoe Handzik 	memcpy(&this_device->bay,
41758270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
41768270b862SJoe Handzik 		sizeof(this_device->bay));
41778270b862SJoe Handzik }
41788270b862SJoe Handzik 
417966749d0dSScott Teel /* get number of local logical disks. */
418066749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
418166749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
418266749d0dSScott Teel 	u32 *nlocals)
418366749d0dSScott Teel {
418466749d0dSScott Teel 	int rc;
418566749d0dSScott Teel 
418666749d0dSScott Teel 	if (!id_ctlr) {
418766749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
418866749d0dSScott Teel 			__func__);
418966749d0dSScott Teel 		return -ENOMEM;
419066749d0dSScott Teel 	}
419166749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
419266749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
419366749d0dSScott Teel 	if (!rc)
419466749d0dSScott Teel 		if (id_ctlr->configured_logical_drive_count < 256)
419566749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
419666749d0dSScott Teel 		else
419766749d0dSScott Teel 			*nlocals = le16_to_cpu(
419866749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
419966749d0dSScott Teel 	else
420066749d0dSScott Teel 		*nlocals = -1;
420166749d0dSScott Teel 	return rc;
420266749d0dSScott Teel }
420366749d0dSScott Teel 
420464ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes)
420564ce60caSDon Brace {
420664ce60caSDon Brace 	struct bmic_identify_physical_device *id_phys;
420764ce60caSDon Brace 	bool is_spare = false;
420864ce60caSDon Brace 	int rc;
420964ce60caSDon Brace 
421064ce60caSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
421164ce60caSDon Brace 	if (!id_phys)
421264ce60caSDon Brace 		return false;
421364ce60caSDon Brace 
421464ce60caSDon Brace 	rc = hpsa_bmic_id_physical_device(h,
421564ce60caSDon Brace 					lunaddrbytes,
421664ce60caSDon Brace 					GET_BMIC_DRIVE_NUMBER(lunaddrbytes),
421764ce60caSDon Brace 					id_phys, sizeof(*id_phys));
421864ce60caSDon Brace 	if (rc == 0)
421964ce60caSDon Brace 		is_spare = (id_phys->more_flags >> 6) & 0x01;
422064ce60caSDon Brace 
422164ce60caSDon Brace 	kfree(id_phys);
422264ce60caSDon Brace 	return is_spare;
422364ce60caSDon Brace }
422464ce60caSDon Brace 
422564ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK                           0x1
422664ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED  0x2
422764ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK                      0x4
422864ce60caSDon Brace 
422964ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE  6
423064ce60caSDon Brace 
423164ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes,
423264ce60caSDon Brace 				struct ext_report_lun_entry *rle)
423364ce60caSDon Brace {
423464ce60caSDon Brace 	u8 device_flags;
423564ce60caSDon Brace 	u8 device_type;
423664ce60caSDon Brace 
423764ce60caSDon Brace 	if (!MASKED_DEVICE(lunaddrbytes))
423864ce60caSDon Brace 		return false;
423964ce60caSDon Brace 
424064ce60caSDon Brace 	device_flags = rle->device_flags;
424164ce60caSDon Brace 	device_type = rle->device_type;
424264ce60caSDon Brace 
424364ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_NON_DISK) {
424464ce60caSDon Brace 		if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE)
424564ce60caSDon Brace 			return false;
424664ce60caSDon Brace 		return true;
424764ce60caSDon Brace 	}
424864ce60caSDon Brace 
424964ce60caSDon Brace 	if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED))
425064ce60caSDon Brace 		return false;
425164ce60caSDon Brace 
425264ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK)
425364ce60caSDon Brace 		return false;
425464ce60caSDon Brace 
425564ce60caSDon Brace 	/*
425664ce60caSDon Brace 	 * Spares may be spun down, we do not want to
425764ce60caSDon Brace 	 * do an Inquiry to a RAID set spare drive as
425864ce60caSDon Brace 	 * that would have them spun up, that is a
425964ce60caSDon Brace 	 * performance hit because I/O to the RAID device
426064ce60caSDon Brace 	 * stops while the spin up occurs which can take
426164ce60caSDon Brace 	 * over 50 seconds.
426264ce60caSDon Brace 	 */
426364ce60caSDon Brace 	if (hpsa_is_disk_spare(h, lunaddrbytes))
426464ce60caSDon Brace 		return true;
426564ce60caSDon Brace 
426664ce60caSDon Brace 	return false;
426764ce60caSDon Brace }
426866749d0dSScott Teel 
42698aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
4270edd16368SStephen M. Cameron {
4271edd16368SStephen M. Cameron 	/* the idea here is we could get notified
4272edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
4273edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
4274edd16368SStephen M. Cameron 	 * our list of devices accordingly.
4275edd16368SStephen M. Cameron 	 *
4276edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
4277edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
4278edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
4279edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
4280edd16368SStephen M. Cameron 	 */
4281a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
4282edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
428303383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
428466749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
428501a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
428601a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
428766749d0dSScott Teel 	u32 nlocal_logicals = 0;
428801a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
4289edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
4290edd16368SStephen M. Cameron 	int ncurrent = 0;
42914f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
4292339b2b14SStephen M. Cameron 	int raid_ctlr_position;
429304fa2f44SKevin Barnett 	bool physical_device;
4294aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
4295edd16368SStephen M. Cameron 
4296cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
429792084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
429892084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
4299edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
430003383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
430166749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
4302edd16368SStephen M. Cameron 
430303383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
430466749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
4305edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
4306edd16368SStephen M. Cameron 		goto out;
4307edd16368SStephen M. Cameron 	}
4308edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
4309edd16368SStephen M. Cameron 
4310853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
4311853633e8SDon Brace 
431203383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
4313853633e8SDon Brace 			logdev_list, &nlogicals)) {
4314853633e8SDon Brace 		h->drv_req_rescan = 1;
4315edd16368SStephen M. Cameron 		goto out;
4316853633e8SDon Brace 	}
4317edd16368SStephen M. Cameron 
431866749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
431966749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
432066749d0dSScott Teel 		dev_warn(&h->pdev->dev,
432166749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
432266749d0dSScott Teel 			__func__);
432366749d0dSScott Teel 	}
4324edd16368SStephen M. Cameron 
4325aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
4326aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
4327aca4a520SScott Teel 	 * controller.
4328edd16368SStephen M. Cameron 	 */
4329aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
4330edd16368SStephen M. Cameron 
4331edd16368SStephen M. Cameron 	/* Allocate the per device structures */
4332edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
4333b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
4334b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
4335b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
4336b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
4337b7ec021fSScott Teel 			break;
4338b7ec021fSScott Teel 		}
4339b7ec021fSScott Teel 
4340edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
4341edd16368SStephen M. Cameron 		if (!currentsd[i]) {
4342853633e8SDon Brace 			h->drv_req_rescan = 1;
4343edd16368SStephen M. Cameron 			goto out;
4344edd16368SStephen M. Cameron 		}
4345edd16368SStephen M. Cameron 		ndev_allocated++;
4346edd16368SStephen M. Cameron 	}
4347edd16368SStephen M. Cameron 
43488645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
4349339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
4350339b2b14SStephen M. Cameron 	else
4351339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
4352339b2b14SStephen M. Cameron 
4353edd16368SStephen M. Cameron 	/* adjust our table of devices */
43544f4eb9f1SScott Teel 	n_ext_target_devs = 0;
4355edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
43560b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
4357683fc444SDon Brace 		int rc = 0;
4358f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
435964ce60caSDon Brace 		bool skip_device = false;
4360edd16368SStephen M. Cameron 
436104fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
4362edd16368SStephen M. Cameron 
4363edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
4364339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
4365339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
436641ce4c35SStephen Cameron 
436786cf7130SDon Brace 		/* Determine if this is a lun from an external target array */
436886cf7130SDon Brace 		tmpdevice->external =
436986cf7130SDon Brace 			figure_external_status(h, raid_ctlr_position, i,
437086cf7130SDon Brace 						nphysicals, nlocal_logicals);
437186cf7130SDon Brace 
437264ce60caSDon Brace 		/*
437364ce60caSDon Brace 		 * Skip over some devices such as a spare.
437464ce60caSDon Brace 		 */
437564ce60caSDon Brace 		if (!tmpdevice->external && physical_device) {
437664ce60caSDon Brace 			skip_device = hpsa_skip_device(h, lunaddrbytes,
437764ce60caSDon Brace 					&physdev_list->LUN[phys_dev_index]);
437864ce60caSDon Brace 			if (skip_device)
4379edd16368SStephen M. Cameron 				continue;
438064ce60caSDon Brace 		}
4381edd16368SStephen M. Cameron 
4382edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
4383683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
4384683fc444SDon Brace 							&is_OBDR);
4385683fc444SDon Brace 		if (rc == -ENOMEM) {
4386683fc444SDon Brace 			dev_warn(&h->pdev->dev,
4387683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
4388853633e8SDon Brace 			h->drv_req_rescan = 1;
4389683fc444SDon Brace 			goto out;
4390853633e8SDon Brace 		}
4391683fc444SDon Brace 		if (rc) {
439285b29008SDon Brace 			h->drv_req_rescan = 1;
4393683fc444SDon Brace 			continue;
4394683fc444SDon Brace 		}
4395683fc444SDon Brace 
43961f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
43979b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
4398edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
4399edd16368SStephen M. Cameron 
440034592254SScott Teel 		/* Turn on discovery_polling if there are ext target devices.
440134592254SScott Teel 		 * Event-based change notification is unreliable for those.
4402edd16368SStephen M. Cameron 		 */
440334592254SScott Teel 		if (!h->discovery_polling) {
440434592254SScott Teel 			if (tmpdevice->external) {
440534592254SScott Teel 				h->discovery_polling = 1;
440634592254SScott Teel 				dev_info(&h->pdev->dev,
440734592254SScott Teel 					"External target, activate discovery polling.\n");
4408edd16368SStephen M. Cameron 			}
440934592254SScott Teel 		}
441034592254SScott Teel 
4411edd16368SStephen M. Cameron 
4412edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
441304fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
4414edd16368SStephen M. Cameron 
441504fa2f44SKevin Barnett 		/*
441604fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
441704fa2f44SKevin Barnett 		 * are masked.
441804fa2f44SKevin Barnett 		 */
441904fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
44202a168208SKevin Barnett 			this_device->expose_device = 0;
44212a168208SKevin Barnett 		else
44222a168208SKevin Barnett 			this_device->expose_device = 1;
442341ce4c35SStephen Cameron 
4424d04e62b9SKevin Barnett 
4425d04e62b9SKevin Barnett 		/*
4426d04e62b9SKevin Barnett 		 * Get the SAS address for physical devices that are exposed.
4427d04e62b9SKevin Barnett 		 */
4428d04e62b9SKevin Barnett 		if (this_device->physical_device && this_device->expose_device)
4429d04e62b9SKevin Barnett 			hpsa_get_sas_address(h, lunaddrbytes, this_device);
4430edd16368SStephen M. Cameron 
4431edd16368SStephen M. Cameron 		switch (this_device->devtype) {
44320b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
4433edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
4434edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
4435edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
4436edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
4437edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
4438edd16368SStephen M. Cameron 			 * the inquiry data.
4439edd16368SStephen M. Cameron 			 */
44400b0e1d6cSStephen M. Cameron 			if (is_OBDR)
4441edd16368SStephen M. Cameron 				ncurrent++;
4442edd16368SStephen M. Cameron 			break;
4443edd16368SStephen M. Cameron 		case TYPE_DISK:
4444af15ed36SDon Brace 		case TYPE_ZBC:
444504fa2f44SKevin Barnett 			if (this_device->physical_device) {
4446b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
4447b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
4448ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
444903383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
4450f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4451f2039b03SDon Brace 				hpsa_get_path_info(this_device,
4452f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4453b9092b79SKevin Barnett 			}
4454edd16368SStephen M. Cameron 			ncurrent++;
4455edd16368SStephen M. Cameron 			break;
4456edd16368SStephen M. Cameron 		case TYPE_TAPE:
4457edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
4458cca8f13bSDon Brace 			ncurrent++;
4459cca8f13bSDon Brace 			break;
446041ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
446117a9e54aSDon Brace 			if (!this_device->external)
4462cca8f13bSDon Brace 				hpsa_get_enclosure_info(h, lunaddrbytes,
4463cca8f13bSDon Brace 						physdev_list, phys_dev_index,
4464cca8f13bSDon Brace 						this_device);
446541ce4c35SStephen Cameron 			ncurrent++;
446641ce4c35SStephen Cameron 			break;
4467edd16368SStephen M. Cameron 		case TYPE_RAID:
4468edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
4469edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
4470edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
4471edd16368SStephen M. Cameron 			 * don't present it.
4472edd16368SStephen M. Cameron 			 */
4473edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
4474edd16368SStephen M. Cameron 				break;
4475edd16368SStephen M. Cameron 			ncurrent++;
4476edd16368SStephen M. Cameron 			break;
4477edd16368SStephen M. Cameron 		default:
4478edd16368SStephen M. Cameron 			break;
4479edd16368SStephen M. Cameron 		}
4480cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4481edd16368SStephen M. Cameron 			break;
4482edd16368SStephen M. Cameron 	}
4483d04e62b9SKevin Barnett 
4484d04e62b9SKevin Barnett 	if (h->sas_host == NULL) {
4485d04e62b9SKevin Barnett 		int rc = 0;
4486d04e62b9SKevin Barnett 
4487d04e62b9SKevin Barnett 		rc = hpsa_add_sas_host(h);
4488d04e62b9SKevin Barnett 		if (rc) {
4489d04e62b9SKevin Barnett 			dev_warn(&h->pdev->dev,
4490d04e62b9SKevin Barnett 				"Could not add sas host %d\n", rc);
4491d04e62b9SKevin Barnett 			goto out;
4492d04e62b9SKevin Barnett 		}
4493d04e62b9SKevin Barnett 	}
4494d04e62b9SKevin Barnett 
44958aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4496edd16368SStephen M. Cameron out:
4497edd16368SStephen M. Cameron 	kfree(tmpdevice);
4498edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4499edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4500edd16368SStephen M. Cameron 	kfree(currentsd);
4501edd16368SStephen M. Cameron 	kfree(physdev_list);
4502edd16368SStephen M. Cameron 	kfree(logdev_list);
450366749d0dSScott Teel 	kfree(id_ctlr);
450403383736SDon Brace 	kfree(id_phys);
4505edd16368SStephen M. Cameron }
4506edd16368SStephen M. Cameron 
4507ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4508ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4509ec5cbf04SWebb Scales {
4510ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4511ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4512ec5cbf04SWebb Scales 
4513ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4514ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4515ec5cbf04SWebb Scales 	desc->Ext = 0;
4516ec5cbf04SWebb Scales }
4517ec5cbf04SWebb Scales 
4518c7ee65b3SWebb Scales /*
4519c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4520edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4521edd16368SStephen M. Cameron  * hpsa command, cp.
4522edd16368SStephen M. Cameron  */
452333a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4524edd16368SStephen M. Cameron 		struct CommandList *cp,
4525edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4526edd16368SStephen M. Cameron {
4527edd16368SStephen M. Cameron 	struct scatterlist *sg;
4528b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
452933a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4530edd16368SStephen M. Cameron 
453133a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4532edd16368SStephen M. Cameron 
4533edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4534edd16368SStephen M. Cameron 	if (use_sg < 0)
4535edd16368SStephen M. Cameron 		return use_sg;
4536edd16368SStephen M. Cameron 
4537edd16368SStephen M. Cameron 	if (!use_sg)
4538edd16368SStephen M. Cameron 		goto sglist_finished;
4539edd16368SStephen M. Cameron 
4540b3a7ba7cSWebb Scales 	/*
4541b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4542b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4543b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4544b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4545b3a7ba7cSWebb Scales 	 * the entries in the one list.
4546b3a7ba7cSWebb Scales 	 */
454733a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4548b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4549b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4550b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4551b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4552ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
455333a2ffceSStephen M. Cameron 		curr_sg++;
455433a2ffceSStephen M. Cameron 	}
4555ec5cbf04SWebb Scales 
4556b3a7ba7cSWebb Scales 	if (chained) {
4557b3a7ba7cSWebb Scales 		/*
4558b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4559b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4560b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4561b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4562b3a7ba7cSWebb Scales 		 */
4563b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4564b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4565b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4566b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4567b3a7ba7cSWebb Scales 			curr_sg++;
4568b3a7ba7cSWebb Scales 		}
4569b3a7ba7cSWebb Scales 	}
4570b3a7ba7cSWebb Scales 
4571ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4572b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
457333a2ffceSStephen M. Cameron 
457433a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
457533a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
457633a2ffceSStephen M. Cameron 
457733a2ffceSStephen M. Cameron 	if (chained) {
457833a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
457950a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4580e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4581e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4582e2bea6dfSStephen M. Cameron 			return -1;
4583e2bea6dfSStephen M. Cameron 		}
458433a2ffceSStephen M. Cameron 		return 0;
4585edd16368SStephen M. Cameron 	}
4586edd16368SStephen M. Cameron 
4587edd16368SStephen M. Cameron sglist_finished:
4588edd16368SStephen M. Cameron 
458901a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4590c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4591edd16368SStephen M. Cameron 	return 0;
4592edd16368SStephen M. Cameron }
4593edd16368SStephen M. Cameron 
4594*b63c64acSDon Brace #define BUFLEN 128
4595*b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h,
4596*b63c64acSDon Brace 						u8 *cdb, int cdb_len,
4597*b63c64acSDon Brace 						const char *func)
4598*b63c64acSDon Brace {
4599*b63c64acSDon Brace 	char buf[BUFLEN];
4600*b63c64acSDon Brace 	int outlen;
4601*b63c64acSDon Brace 	int i;
4602*b63c64acSDon Brace 
4603*b63c64acSDon Brace 	outlen = scnprintf(buf, BUFLEN,
4604*b63c64acSDon Brace 				"%s: Blocking zero-length request: CDB:", func);
4605*b63c64acSDon Brace 	for (i = 0; i < cdb_len; i++)
4606*b63c64acSDon Brace 		outlen += scnprintf(buf+outlen, BUFLEN - outlen,
4607*b63c64acSDon Brace 					"%02hhx", cdb[i]);
4608*b63c64acSDon Brace 	dev_warn(&h->pdev->dev, "%s\n", buf);
4609*b63c64acSDon Brace }
4610*b63c64acSDon Brace 
4611*b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1
4612*b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */
4613*b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb)
4614*b63c64acSDon Brace {
4615*b63c64acSDon Brace 	u32 block_cnt;
4616*b63c64acSDon Brace 
4617*b63c64acSDon Brace 	/* Block zero-length transfer sizes on certain commands. */
4618*b63c64acSDon Brace 	switch (cdb[0]) {
4619*b63c64acSDon Brace 	case READ_10:
4620*b63c64acSDon Brace 	case WRITE_10:
4621*b63c64acSDon Brace 	case VERIFY:		/* 0x2F */
4622*b63c64acSDon Brace 	case WRITE_VERIFY:	/* 0x2E */
4623*b63c64acSDon Brace 		block_cnt = get_unaligned_be16(&cdb[7]);
4624*b63c64acSDon Brace 		break;
4625*b63c64acSDon Brace 	case READ_12:
4626*b63c64acSDon Brace 	case WRITE_12:
4627*b63c64acSDon Brace 	case VERIFY_12: /* 0xAF */
4628*b63c64acSDon Brace 	case WRITE_VERIFY_12:	/* 0xAE */
4629*b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[6]);
4630*b63c64acSDon Brace 		break;
4631*b63c64acSDon Brace 	case READ_16:
4632*b63c64acSDon Brace 	case WRITE_16:
4633*b63c64acSDon Brace 	case VERIFY_16:		/* 0x8F */
4634*b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[10]);
4635*b63c64acSDon Brace 		break;
4636*b63c64acSDon Brace 	default:
4637*b63c64acSDon Brace 		return false;
4638*b63c64acSDon Brace 	}
4639*b63c64acSDon Brace 
4640*b63c64acSDon Brace 	return block_cnt == 0;
4641*b63c64acSDon Brace }
4642*b63c64acSDon Brace 
4643283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4644283b4a9bSStephen M. Cameron {
4645283b4a9bSStephen M. Cameron 	int is_write = 0;
4646283b4a9bSStephen M. Cameron 	u32 block;
4647283b4a9bSStephen M. Cameron 	u32 block_cnt;
4648283b4a9bSStephen M. Cameron 
4649283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4650283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4651283b4a9bSStephen M. Cameron 	case WRITE_6:
4652283b4a9bSStephen M. Cameron 	case WRITE_12:
4653283b4a9bSStephen M. Cameron 		is_write = 1;
4654283b4a9bSStephen M. Cameron 	case READ_6:
4655283b4a9bSStephen M. Cameron 	case READ_12:
4656283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4657abbada71SMahesh Rajashekhara 			block = (((cdb[1] & 0x1F) << 16) |
4658abbada71SMahesh Rajashekhara 				(cdb[2] << 8) |
4659abbada71SMahesh Rajashekhara 				cdb[3]);
4660283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4661c8a6c9a6SDon Brace 			if (block_cnt == 0)
4662c8a6c9a6SDon Brace 				block_cnt = 256;
4663283b4a9bSStephen M. Cameron 		} else {
4664283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4665c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4666c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4667283b4a9bSStephen M. Cameron 		}
4668283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4669283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4670283b4a9bSStephen M. Cameron 
4671283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4672283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4673283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4674283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4675283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4676283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4677283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4678283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4679283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4680283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4681283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4682283b4a9bSStephen M. Cameron 		break;
4683283b4a9bSStephen M. Cameron 	}
4684283b4a9bSStephen M. Cameron 	return 0;
4685283b4a9bSStephen M. Cameron }
4686283b4a9bSStephen M. Cameron 
4687c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4688283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
468903383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4690e1f7de0cSMatt Gates {
4691e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4692e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4693e1f7de0cSMatt Gates 	unsigned int len;
4694e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4695e1f7de0cSMatt Gates 	struct scatterlist *sg;
4696e1f7de0cSMatt Gates 	u64 addr64;
4697e1f7de0cSMatt Gates 	int use_sg, i;
4698e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4699e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4700e1f7de0cSMatt Gates 
4701283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
470203383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
470303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4704283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
470503383736SDon Brace 	}
4706283b4a9bSStephen M. Cameron 
4707e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4708e1f7de0cSMatt Gates 
4709*b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4710*b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4711*b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4712*b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4713*b63c64acSDon Brace 	}
4714*b63c64acSDon Brace 
471503383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
471603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4717283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
471803383736SDon Brace 	}
4719283b4a9bSStephen M. Cameron 
4720e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4721e1f7de0cSMatt Gates 
4722e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4723e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4724e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4725e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4726e1f7de0cSMatt Gates 
4727e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
472803383736SDon Brace 	if (use_sg < 0) {
472903383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4730e1f7de0cSMatt Gates 		return use_sg;
473103383736SDon Brace 	}
4732e1f7de0cSMatt Gates 
4733e1f7de0cSMatt Gates 	if (use_sg) {
4734e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4735e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4736e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4737e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4738e1f7de0cSMatt Gates 			total_len += len;
473950a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
474050a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
474150a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4742e1f7de0cSMatt Gates 			curr_sg++;
4743e1f7de0cSMatt Gates 		}
474450a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4745e1f7de0cSMatt Gates 
4746e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4747e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4748e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4749e1f7de0cSMatt Gates 			break;
4750e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4751e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4752e1f7de0cSMatt Gates 			break;
4753e1f7de0cSMatt Gates 		case DMA_NONE:
4754e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4755e1f7de0cSMatt Gates 			break;
4756e1f7de0cSMatt Gates 		default:
4757e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4758e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4759e1f7de0cSMatt Gates 			BUG();
4760e1f7de0cSMatt Gates 			break;
4761e1f7de0cSMatt Gates 		}
4762e1f7de0cSMatt Gates 	} else {
4763e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4764e1f7de0cSMatt Gates 	}
4765e1f7de0cSMatt Gates 
4766c349775eSScott Teel 	c->Header.SGList = use_sg;
4767e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
47682b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
47692b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
47702b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
47712b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
47722b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4773283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4774283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4775c349775eSScott Teel 	/* Tag was already set at init time. */
4776e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4777e1f7de0cSMatt Gates 	return 0;
4778e1f7de0cSMatt Gates }
4779edd16368SStephen M. Cameron 
4780283b4a9bSStephen M. Cameron /*
4781283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4782283b4a9bSStephen M. Cameron  * I/O accelerator path.
4783283b4a9bSStephen M. Cameron  */
4784283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4785283b4a9bSStephen M. Cameron 	struct CommandList *c)
4786283b4a9bSStephen M. Cameron {
4787283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4788283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4789283b4a9bSStephen M. Cameron 
479045e596cdSDon Brace 	if (!dev)
479145e596cdSDon Brace 		return -1;
479245e596cdSDon Brace 
479303383736SDon Brace 	c->phys_disk = dev;
479403383736SDon Brace 
4795283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
479603383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4797283b4a9bSStephen M. Cameron }
4798283b4a9bSStephen M. Cameron 
4799dd0e19f3SScott Teel /*
4800dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4801dd0e19f3SScott Teel  */
4802dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4803dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4804dd0e19f3SScott Teel {
4805dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4806dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4807dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4808dd0e19f3SScott Teel 	u64 first_block;
4809dd0e19f3SScott Teel 
4810dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
48112b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4812dd0e19f3SScott Teel 		return;
4813dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4814dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4815dd0e19f3SScott Teel 
4816dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4817dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4818dd0e19f3SScott Teel 
4819dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4820dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4821dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4822dd0e19f3SScott Teel 	 */
4823dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4824dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4825dd0e19f3SScott Teel 	case READ_6:
4826abbada71SMahesh Rajashekhara 	case WRITE_6:
4827abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
4828abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
4829abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
4830dd0e19f3SScott Teel 		break;
4831dd0e19f3SScott Teel 	case WRITE_10:
4832dd0e19f3SScott Teel 	case READ_10:
4833dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4834dd0e19f3SScott Teel 	case WRITE_12:
4835dd0e19f3SScott Teel 	case READ_12:
48362b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4837dd0e19f3SScott Teel 		break;
4838dd0e19f3SScott Teel 	case WRITE_16:
4839dd0e19f3SScott Teel 	case READ_16:
48402b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4841dd0e19f3SScott Teel 		break;
4842dd0e19f3SScott Teel 	default:
4843dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
48442b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
48452b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4846dd0e19f3SScott Teel 		BUG();
4847dd0e19f3SScott Teel 		break;
4848dd0e19f3SScott Teel 	}
48492b08b3e9SDon Brace 
48502b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
48512b08b3e9SDon Brace 		first_block = first_block *
48522b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
48532b08b3e9SDon Brace 
48542b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
48552b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4856dd0e19f3SScott Teel }
4857dd0e19f3SScott Teel 
4858c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4859c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
486003383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4861c349775eSScott Teel {
4862c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4863c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4864c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4865c349775eSScott Teel 	int use_sg, i;
4866c349775eSScott Teel 	struct scatterlist *sg;
4867c349775eSScott Teel 	u64 addr64;
4868c349775eSScott Teel 	u32 len;
4869c349775eSScott Teel 	u32 total_len = 0;
4870c349775eSScott Teel 
487145e596cdSDon Brace 	if (!cmd->device)
487245e596cdSDon Brace 		return -1;
487345e596cdSDon Brace 
487445e596cdSDon Brace 	if (!cmd->device->hostdata)
487545e596cdSDon Brace 		return -1;
487645e596cdSDon Brace 
4877d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4878c349775eSScott Teel 
4879*b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4880*b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4881*b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4882*b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4883*b63c64acSDon Brace 	}
4884*b63c64acSDon Brace 
488503383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
488603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4887c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
488803383736SDon Brace 	}
488903383736SDon Brace 
4890c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4891c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4892c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4893c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4894c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4895c349775eSScott Teel 
4896c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4897c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4898c349775eSScott Teel 
4899c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
490003383736SDon Brace 	if (use_sg < 0) {
490103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4902c349775eSScott Teel 		return use_sg;
490303383736SDon Brace 	}
4904c349775eSScott Teel 
4905c349775eSScott Teel 	if (use_sg) {
4906c349775eSScott Teel 		curr_sg = cp->sg;
4907d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4908d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4909d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4910d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4911d9a729f3SWebb Scales 			curr_sg->length = 0;
4912d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4913d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4914d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4915d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4916d9a729f3SWebb Scales 
4917d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4918d9a729f3SWebb Scales 		}
4919c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4920c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4921c349775eSScott Teel 			len  = sg_dma_len(sg);
4922c349775eSScott Teel 			total_len += len;
4923c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4924c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4925c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4926c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4927c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4928c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4929c349775eSScott Teel 			curr_sg++;
4930c349775eSScott Teel 		}
4931c349775eSScott Teel 
4932c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4933c349775eSScott Teel 		case DMA_TO_DEVICE:
4934dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4935dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4936c349775eSScott Teel 			break;
4937c349775eSScott Teel 		case DMA_FROM_DEVICE:
4938dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4939dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4940c349775eSScott Teel 			break;
4941c349775eSScott Teel 		case DMA_NONE:
4942dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4943dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4944c349775eSScott Teel 			break;
4945c349775eSScott Teel 		default:
4946c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4947c349775eSScott Teel 				cmd->sc_data_direction);
4948c349775eSScott Teel 			BUG();
4949c349775eSScott Teel 			break;
4950c349775eSScott Teel 		}
4951c349775eSScott Teel 	} else {
4952dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4953dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4954c349775eSScott Teel 	}
4955dd0e19f3SScott Teel 
4956dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4957dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4958dd0e19f3SScott Teel 
49592b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4960f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4961c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4962c349775eSScott Teel 
4963c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4964c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4965c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
496650a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4967c349775eSScott Teel 
4968d9a729f3SWebb Scales 	/* fill in sg elements */
4969d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4970d9a729f3SWebb Scales 		cp->sg_count = 1;
4971a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
4972d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4973d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4974d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4975d9a729f3SWebb Scales 			return -1;
4976d9a729f3SWebb Scales 		}
4977d9a729f3SWebb Scales 	} else
4978d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4979d9a729f3SWebb Scales 
4980c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4981c349775eSScott Teel 	return 0;
4982c349775eSScott Teel }
4983c349775eSScott Teel 
4984c349775eSScott Teel /*
4985c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4986c349775eSScott Teel  */
4987c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4988c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
498903383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4990c349775eSScott Teel {
499145e596cdSDon Brace 	if (!c->scsi_cmd->device)
499245e596cdSDon Brace 		return -1;
499345e596cdSDon Brace 
499445e596cdSDon Brace 	if (!c->scsi_cmd->device->hostdata)
499545e596cdSDon Brace 		return -1;
499645e596cdSDon Brace 
499703383736SDon Brace 	/* Try to honor the device's queue depth */
499803383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
499903383736SDon Brace 					phys_disk->queue_depth) {
500003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
500103383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
500203383736SDon Brace 	}
5003c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
5004c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
500503383736SDon Brace 						cdb, cdb_len, scsi3addr,
500603383736SDon Brace 						phys_disk);
5007c349775eSScott Teel 	else
5008c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
500903383736SDon Brace 						cdb, cdb_len, scsi3addr,
501003383736SDon Brace 						phys_disk);
5011c349775eSScott Teel }
5012c349775eSScott Teel 
50136b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
50146b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
50156b80b18fSScott Teel {
50166b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
50176b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
50182b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
50196b80b18fSScott Teel 		return;
50206b80b18fSScott Teel 	}
50216b80b18fSScott Teel 	do {
50226b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
50232b08b3e9SDon Brace 		*current_group = *map_index /
50242b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
50256b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
50266b80b18fSScott Teel 			continue;
50272b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
50286b80b18fSScott Teel 			/* select map index from next group */
50292b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
50306b80b18fSScott Teel 			(*current_group)++;
50316b80b18fSScott Teel 		} else {
50326b80b18fSScott Teel 			/* select map index from first group */
50332b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
50346b80b18fSScott Teel 			*current_group = 0;
50356b80b18fSScott Teel 		}
50366b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
50376b80b18fSScott Teel }
50386b80b18fSScott Teel 
5039283b4a9bSStephen M. Cameron /*
5040283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
5041283b4a9bSStephen M. Cameron  */
5042283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
5043283b4a9bSStephen M. Cameron 	struct CommandList *c)
5044283b4a9bSStephen M. Cameron {
5045283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
5046283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5047283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
5048283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
5049283b4a9bSStephen M. Cameron 	int is_write = 0;
5050283b4a9bSStephen M. Cameron 	u32 map_index;
5051283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
5052283b4a9bSStephen M. Cameron 	u32 block_cnt;
5053283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
5054283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
5055283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
5056283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
50576b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
50586b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
50596b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
50606b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
50616b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
50626b80b18fSScott Teel 	u32 total_disks_per_row;
50636b80b18fSScott Teel 	u32 stripesize;
50646b80b18fSScott Teel 	u32 first_group, last_group, current_group;
5065283b4a9bSStephen M. Cameron 	u32 map_row;
5066283b4a9bSStephen M. Cameron 	u32 disk_handle;
5067283b4a9bSStephen M. Cameron 	u64 disk_block;
5068283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
5069283b4a9bSStephen M. Cameron 	u8 cdb[16];
5070283b4a9bSStephen M. Cameron 	u8 cdb_len;
50712b08b3e9SDon Brace 	u16 strip_size;
5072283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5073283b4a9bSStephen M. Cameron 	u64 tmpdiv;
5074283b4a9bSStephen M. Cameron #endif
50756b80b18fSScott Teel 	int offload_to_mirror;
5076283b4a9bSStephen M. Cameron 
507745e596cdSDon Brace 	if (!dev)
507845e596cdSDon Brace 		return -1;
507945e596cdSDon Brace 
5080283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
5081283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
5082283b4a9bSStephen M. Cameron 	case WRITE_6:
5083283b4a9bSStephen M. Cameron 		is_write = 1;
5084283b4a9bSStephen M. Cameron 	case READ_6:
5085abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
5086abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
5087abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
5088283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
50893fa89a04SStephen M. Cameron 		if (block_cnt == 0)
50903fa89a04SStephen M. Cameron 			block_cnt = 256;
5091283b4a9bSStephen M. Cameron 		break;
5092283b4a9bSStephen M. Cameron 	case WRITE_10:
5093283b4a9bSStephen M. Cameron 		is_write = 1;
5094283b4a9bSStephen M. Cameron 	case READ_10:
5095283b4a9bSStephen M. Cameron 		first_block =
5096283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5097283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5098283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5099283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5100283b4a9bSStephen M. Cameron 		block_cnt =
5101283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
5102283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
5103283b4a9bSStephen M. Cameron 		break;
5104283b4a9bSStephen M. Cameron 	case WRITE_12:
5105283b4a9bSStephen M. Cameron 		is_write = 1;
5106283b4a9bSStephen M. Cameron 	case READ_12:
5107283b4a9bSStephen M. Cameron 		first_block =
5108283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5109283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5110283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5111283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5112283b4a9bSStephen M. Cameron 		block_cnt =
5113283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
5114283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
5115283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
5116283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
5117283b4a9bSStephen M. Cameron 		break;
5118283b4a9bSStephen M. Cameron 	case WRITE_16:
5119283b4a9bSStephen M. Cameron 		is_write = 1;
5120283b4a9bSStephen M. Cameron 	case READ_16:
5121283b4a9bSStephen M. Cameron 		first_block =
5122283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
5123283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
5124283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
5125283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
5126283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
5127283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
5128283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
5129283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
5130283b4a9bSStephen M. Cameron 		block_cnt =
5131283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
5132283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
5133283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
5134283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
5135283b4a9bSStephen M. Cameron 		break;
5136283b4a9bSStephen M. Cameron 	default:
5137283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
5138283b4a9bSStephen M. Cameron 	}
5139283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
5140283b4a9bSStephen M. Cameron 
5141283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
5142283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
5143283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5144283b4a9bSStephen M. Cameron 
5145283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
51462b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
51472b08b3e9SDon Brace 		last_block < first_block)
5148283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5149283b4a9bSStephen M. Cameron 
5150283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
51512b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
51522b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
51532b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
5154283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5155283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
5156283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5157283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
5158283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
5159283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5160283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
5161283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5162283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
5163283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
51642b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5165283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
5166283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
51672b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5168283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
5169283b4a9bSStephen M. Cameron #else
5170283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
5171283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
5172283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5173283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
51742b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
51752b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
5176283b4a9bSStephen M. Cameron #endif
5177283b4a9bSStephen M. Cameron 
5178283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
5179283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
5180283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5181283b4a9bSStephen M. Cameron 
5182283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
51832b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
51842b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
5185283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
51862b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
51876b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
51886b80b18fSScott Teel 
51896b80b18fSScott Teel 	switch (dev->raid_level) {
51906b80b18fSScott Teel 	case HPSA_RAID_0:
51916b80b18fSScott Teel 		break; /* nothing special to do */
51926b80b18fSScott Teel 	case HPSA_RAID_1:
51936b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
51946b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
51956b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
5196283b4a9bSStephen M. Cameron 		 */
51972b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
5198283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
51992b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
5200283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
52016b80b18fSScott Teel 		break;
52026b80b18fSScott Teel 	case HPSA_RAID_ADM:
52036b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
52046b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
52056b80b18fSScott Teel 		 */
52062b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
52076b80b18fSScott Teel 
52086b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
52096b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
52106b80b18fSScott Teel 				&map_index, &current_group);
52116b80b18fSScott Teel 		/* set mirror group to use next time */
52126b80b18fSScott Teel 		offload_to_mirror =
52132b08b3e9SDon Brace 			(offload_to_mirror >=
52142b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
52156b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
52166b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
52176b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
52186b80b18fSScott Teel 		 * function since multiple threads might simultaneously
52196b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
52206b80b18fSScott Teel 		 */
52216b80b18fSScott Teel 		break;
52226b80b18fSScott Teel 	case HPSA_RAID_5:
52236b80b18fSScott Teel 	case HPSA_RAID_6:
52242b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
52256b80b18fSScott Teel 			break;
52266b80b18fSScott Teel 
52276b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
52286b80b18fSScott Teel 		r5or6_blocks_per_row =
52292b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
52302b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
52316b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
52322b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
52332b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
52346b80b18fSScott Teel #if BITS_PER_LONG == 32
52356b80b18fSScott Teel 		tmpdiv = first_block;
52366b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
52376b80b18fSScott Teel 		tmpdiv = first_group;
52386b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52396b80b18fSScott Teel 		first_group = tmpdiv;
52406b80b18fSScott Teel 		tmpdiv = last_block;
52416b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
52426b80b18fSScott Teel 		tmpdiv = last_group;
52436b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52446b80b18fSScott Teel 		last_group = tmpdiv;
52456b80b18fSScott Teel #else
52466b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
52476b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
52486b80b18fSScott Teel #endif
5249000ff7c2SStephen M. Cameron 		if (first_group != last_group)
52506b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52516b80b18fSScott Teel 
52526b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
52536b80b18fSScott Teel #if BITS_PER_LONG == 32
52546b80b18fSScott Teel 		tmpdiv = first_block;
52556b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
52566b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
52576b80b18fSScott Teel 		tmpdiv = last_block;
52586b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
52596b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
52606b80b18fSScott Teel #else
52616b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
52626b80b18fSScott Teel 						first_block / stripesize;
52636b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
52646b80b18fSScott Teel #endif
52656b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
52666b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52676b80b18fSScott Teel 
52686b80b18fSScott Teel 
52696b80b18fSScott Teel 		/* Verify request is in a single column */
52706b80b18fSScott Teel #if BITS_PER_LONG == 32
52716b80b18fSScott Teel 		tmpdiv = first_block;
52726b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
52736b80b18fSScott Teel 		tmpdiv = first_row_offset;
52746b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
52756b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
52766b80b18fSScott Teel 		tmpdiv = last_block;
52776b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
52786b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52796b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
52806b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
52816b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52826b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
52836b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52846b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52856b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
52866b80b18fSScott Teel #else
52876b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
52886b80b18fSScott Teel 			(u32)((first_block % stripesize) %
52896b80b18fSScott Teel 						r5or6_blocks_per_row);
52906b80b18fSScott Teel 
52916b80b18fSScott Teel 		r5or6_last_row_offset =
52926b80b18fSScott Teel 			(u32)((last_block % stripesize) %
52936b80b18fSScott Teel 						r5or6_blocks_per_row);
52946b80b18fSScott Teel 
52956b80b18fSScott Teel 		first_column = r5or6_first_column =
52962b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
52976b80b18fSScott Teel 		r5or6_last_column =
52982b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
52996b80b18fSScott Teel #endif
53006b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
53016b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53026b80b18fSScott Teel 
53036b80b18fSScott Teel 		/* Request is eligible */
53046b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
53052b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
53066b80b18fSScott Teel 
53076b80b18fSScott Teel 		map_index = (first_group *
53082b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
53096b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
53106b80b18fSScott Teel 		break;
53116b80b18fSScott Teel 	default:
53126b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
5313283b4a9bSStephen M. Cameron 	}
53146b80b18fSScott Teel 
531507543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
531607543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
531707543e0cSStephen Cameron 
531803383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
5319c3390df4SDon Brace 	if (!c->phys_disk)
5320c3390df4SDon Brace 		return IO_ACCEL_INELIGIBLE;
532103383736SDon Brace 
5322283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
53232b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
53242b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
53252b08b3e9SDon Brace 			(first_row_offset - first_column *
53262b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
5327283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
5328283b4a9bSStephen M. Cameron 
5329283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
5330283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
5331283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
5332283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
5333283b4a9bSStephen M. Cameron 	}
5334283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
5335283b4a9bSStephen M. Cameron 
5336283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
5337283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
5338283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
5339283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5340283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
5341283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
5342283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
5343283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
5344283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
5345283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
5346283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
5347283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
5348283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
5349283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
5350283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
5351283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
5352283b4a9bSStephen M. Cameron 		cdb[14] = 0;
5353283b4a9bSStephen M. Cameron 		cdb[15] = 0;
5354283b4a9bSStephen M. Cameron 		cdb_len = 16;
5355283b4a9bSStephen M. Cameron 	} else {
5356283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
5357283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5358283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
5359283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
5360283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
5361283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
5362283b4a9bSStephen M. Cameron 		cdb[6] = 0;
5363283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
5364283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
5365283b4a9bSStephen M. Cameron 		cdb[9] = 0;
5366283b4a9bSStephen M. Cameron 		cdb_len = 10;
5367283b4a9bSStephen M. Cameron 	}
5368283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
536903383736SDon Brace 						dev->scsi3addr,
537003383736SDon Brace 						dev->phys_disk[map_index]);
5371283b4a9bSStephen M. Cameron }
5372283b4a9bSStephen M. Cameron 
537325163bd5SWebb Scales /*
537425163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
537525163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
537625163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
537725163bd5SWebb Scales  */
5378574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
5379574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
5380574f05d3SStephen Cameron 	unsigned char scsi3addr[])
5381edd16368SStephen M. Cameron {
5382edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
5383edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
5384edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
5385edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
5386edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
5387f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
5388edd16368SStephen M. Cameron 
5389edd16368SStephen M. Cameron 	/* Fill in the request block... */
5390edd16368SStephen M. Cameron 
5391edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
5392edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
5393edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
5394edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
5395edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
5396edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
5397a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5398a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
5399edd16368SStephen M. Cameron 		break;
5400edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
5401a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5402a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
5403edd16368SStephen M. Cameron 		break;
5404edd16368SStephen M. Cameron 	case DMA_NONE:
5405a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5406a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
5407edd16368SStephen M. Cameron 		break;
5408edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
5409edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
5410edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
5411edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
5412edd16368SStephen M. Cameron 		 */
5413edd16368SStephen M. Cameron 
5414a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5415a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
5416edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
5417edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
5418edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
5419edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
5420edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
5421edd16368SStephen M. Cameron 		 * our purposes here.
5422edd16368SStephen M. Cameron 		 */
5423edd16368SStephen M. Cameron 
5424edd16368SStephen M. Cameron 		break;
5425edd16368SStephen M. Cameron 
5426edd16368SStephen M. Cameron 	default:
5427edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5428edd16368SStephen M. Cameron 			cmd->sc_data_direction);
5429edd16368SStephen M. Cameron 		BUG();
5430edd16368SStephen M. Cameron 		break;
5431edd16368SStephen M. Cameron 	}
5432edd16368SStephen M. Cameron 
543333a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
543473153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
5435edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
5436edd16368SStephen M. Cameron 	}
5437edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
5438edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
5439edd16368SStephen M. Cameron 	return 0;
5440edd16368SStephen M. Cameron }
5441edd16368SStephen M. Cameron 
5442360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
5443360c73bdSStephen Cameron 				struct CommandList *c)
5444360c73bdSStephen Cameron {
5445360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
5446360c73bdSStephen Cameron 
5447360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
5448360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
5449360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
5450360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5451360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
5452360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5453360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
5454360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
5455360c73bdSStephen Cameron 	c->cmdindex = index;
5456360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5457360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
5458360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
5459360c73bdSStephen Cameron 	c->h = h;
5460a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
5461360c73bdSStephen Cameron }
5462360c73bdSStephen Cameron 
5463360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
5464360c73bdSStephen Cameron {
5465360c73bdSStephen Cameron 	int i;
5466360c73bdSStephen Cameron 
5467360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
5468360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
5469360c73bdSStephen Cameron 
5470360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
5471360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
5472360c73bdSStephen Cameron 	}
5473360c73bdSStephen Cameron }
5474360c73bdSStephen Cameron 
5475360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
5476360c73bdSStephen Cameron 				struct CommandList *c)
5477360c73bdSStephen Cameron {
5478360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5479360c73bdSStephen Cameron 
548073153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
548173153fe5SWebb Scales 
5482360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
5483360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5484360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5485360c73bdSStephen Cameron }
5486360c73bdSStephen Cameron 
5487592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
5488592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
5489592a0ad5SWebb Scales 		unsigned char *scsi3addr)
5490592a0ad5SWebb Scales {
5491592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5492592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
5493592a0ad5SWebb Scales 
549445e596cdSDon Brace 	if (!dev)
549545e596cdSDon Brace 		return SCSI_MLQUEUE_HOST_BUSY;
549645e596cdSDon Brace 
5497592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
5498592a0ad5SWebb Scales 
5499592a0ad5SWebb Scales 	if (dev->offload_enabled) {
5500592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5501592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5502592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5503592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
5504592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5505592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5506a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
5507592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5508592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5509592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5510592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
5511592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5512592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5513592a0ad5SWebb Scales 	}
5514592a0ad5SWebb Scales 	return rc;
5515592a0ad5SWebb Scales }
5516592a0ad5SWebb Scales 
5517080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
5518080ef1ccSDon Brace {
5519080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
5520080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
55218a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
5522080ef1ccSDon Brace 
5523080ef1ccSDon Brace 	cmd = c->scsi_cmd;
5524080ef1ccSDon Brace 	dev = cmd->device->hostdata;
5525080ef1ccSDon Brace 	if (!dev) {
5526080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
55278a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5528080ef1ccSDon Brace 	}
5529d604f533SWebb Scales 	if (c->reset_pending)
5530d2315ce6SDon Brace 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5531a58e7e53SWebb Scales 	if (c->abort_pending)
5532a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
5533592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
5534592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
5535592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
5536592a0ad5SWebb Scales 		int rc;
5537592a0ad5SWebb Scales 
5538592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
5539592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
5540592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
5541592a0ad5SWebb Scales 			if (rc == 0)
5542592a0ad5SWebb Scales 				return;
5543592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
5544592a0ad5SWebb Scales 				/*
5545592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
5546592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
5547592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
5548592a0ad5SWebb Scales 				 */
5549592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
55508a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
5551592a0ad5SWebb Scales 			}
5552592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
5553592a0ad5SWebb Scales 		}
5554592a0ad5SWebb Scales 	}
5555360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
5556080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
5557080ef1ccSDon Brace 		/*
5558080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
5559080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
5560080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
5561592a0ad5SWebb Scales 		 *
5562592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
5563592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
5564080ef1ccSDon Brace 		 */
5565080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
5566080ef1ccSDon Brace 		cmd->scsi_done(cmd);
5567080ef1ccSDon Brace 	}
5568080ef1ccSDon Brace }
5569080ef1ccSDon Brace 
5570574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
5571574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
5572574f05d3SStephen Cameron {
5573574f05d3SStephen Cameron 	struct ctlr_info *h;
5574574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
5575574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
5576574f05d3SStephen Cameron 	struct CommandList *c;
5577574f05d3SStephen Cameron 	int rc = 0;
5578574f05d3SStephen Cameron 
5579574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5580574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
558173153fe5SWebb Scales 
558273153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
558373153fe5SWebb Scales 
5584574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5585574f05d3SStephen Cameron 	if (!dev) {
55861ccde700SHannes Reinecke 		cmd->result = DID_NO_CONNECT << 16;
5587ba74fdc4SDon Brace 		cmd->scsi_done(cmd);
5588ba74fdc4SDon Brace 		return 0;
5589ba74fdc4SDon Brace 	}
5590ba74fdc4SDon Brace 
5591ba74fdc4SDon Brace 	if (dev->removed) {
5592574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5593574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5594574f05d3SStephen Cameron 		return 0;
5595574f05d3SStephen Cameron 	}
559673153fe5SWebb Scales 
5597574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5598574f05d3SStephen Cameron 
5599574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
560025163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5601574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5602574f05d3SStephen Cameron 		return 0;
5603574f05d3SStephen Cameron 	}
560473153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
5605574f05d3SStephen Cameron 
5606407863cbSStephen Cameron 	/*
5607407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5608574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5609574f05d3SStephen Cameron 	 */
5610574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
561157292b58SChristoph Hellwig 			!blk_rq_is_passthrough(cmd->request) &&
5612574f05d3SStephen Cameron 			h->acciopath_status)) {
5613592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5614574f05d3SStephen Cameron 		if (rc == 0)
5615592a0ad5SWebb Scales 			return 0;
5616592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
561773153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5618574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5619574f05d3SStephen Cameron 		}
5620574f05d3SStephen Cameron 	}
5621574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5622574f05d3SStephen Cameron }
5623574f05d3SStephen Cameron 
56248ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
56255f389360SStephen M. Cameron {
56265f389360SStephen M. Cameron 	unsigned long flags;
56275f389360SStephen M. Cameron 
56285f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
56295f389360SStephen M. Cameron 	h->scan_finished = 1;
563087b9e6aaSDon Brace 	wake_up(&h->scan_wait_queue);
56315f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
56325f389360SStephen M. Cameron }
56335f389360SStephen M. Cameron 
5634a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5635a08a8471SStephen M. Cameron {
5636a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5637a08a8471SStephen M. Cameron 	unsigned long flags;
5638a08a8471SStephen M. Cameron 
56398ebc9248SWebb Scales 	/*
56408ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
56418ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
56428ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
56438ebc9248SWebb Scales 	 * piling up on a locked up controller.
56448ebc9248SWebb Scales 	 */
56458ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56468ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56475f389360SStephen M. Cameron 
564887b9e6aaSDon Brace 	/*
564987b9e6aaSDon Brace 	 * If a scan is already waiting to run, no need to add another
565087b9e6aaSDon Brace 	 */
565187b9e6aaSDon Brace 	spin_lock_irqsave(&h->scan_lock, flags);
565287b9e6aaSDon Brace 	if (h->scan_waiting) {
565387b9e6aaSDon Brace 		spin_unlock_irqrestore(&h->scan_lock, flags);
565487b9e6aaSDon Brace 		return;
565587b9e6aaSDon Brace 	}
565687b9e6aaSDon Brace 
565787b9e6aaSDon Brace 	spin_unlock_irqrestore(&h->scan_lock, flags);
565887b9e6aaSDon Brace 
5659a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5660a08a8471SStephen M. Cameron 	while (1) {
5661a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5662a08a8471SStephen M. Cameron 		if (h->scan_finished)
5663a08a8471SStephen M. Cameron 			break;
566487b9e6aaSDon Brace 		h->scan_waiting = 1;
5665a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5666a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5667a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5668a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5669a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5670a08a8471SStephen M. Cameron 		 * happen if we're in here.
5671a08a8471SStephen M. Cameron 		 */
5672a08a8471SStephen M. Cameron 	}
5673a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
567487b9e6aaSDon Brace 	h->scan_waiting = 0;
5675a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5676a08a8471SStephen M. Cameron 
56778ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56788ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56795f389360SStephen M. Cameron 
5680bfd7546cSDon Brace 	/*
5681bfd7546cSDon Brace 	 * Do the scan after a reset completion
5682bfd7546cSDon Brace 	 */
5683c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5684bfd7546cSDon Brace 	if (h->reset_in_progress) {
5685bfd7546cSDon Brace 		h->drv_req_rescan = 1;
5686c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
56873b476aa2SDon Brace 		hpsa_scan_complete(h);
5688bfd7546cSDon Brace 		return;
5689bfd7546cSDon Brace 	}
5690c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5691bfd7546cSDon Brace 
56928aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5693a08a8471SStephen M. Cameron 
56948ebc9248SWebb Scales 	hpsa_scan_complete(h);
5695a08a8471SStephen M. Cameron }
5696a08a8471SStephen M. Cameron 
56977c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
56987c0a0229SDon Brace {
569903383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
570003383736SDon Brace 
570103383736SDon Brace 	if (!logical_drive)
570203383736SDon Brace 		return -ENODEV;
57037c0a0229SDon Brace 
57047c0a0229SDon Brace 	if (qdepth < 1)
57057c0a0229SDon Brace 		qdepth = 1;
570603383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
570703383736SDon Brace 		qdepth = logical_drive->queue_depth;
570803383736SDon Brace 
570903383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
57107c0a0229SDon Brace }
57117c0a0229SDon Brace 
5712a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5713a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5714a08a8471SStephen M. Cameron {
5715a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5716a08a8471SStephen M. Cameron 	unsigned long flags;
5717a08a8471SStephen M. Cameron 	int finished;
5718a08a8471SStephen M. Cameron 
5719a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5720a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5721a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5722a08a8471SStephen M. Cameron 	return finished;
5723a08a8471SStephen M. Cameron }
5724a08a8471SStephen M. Cameron 
57252946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5726edd16368SStephen M. Cameron {
5727b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5728edd16368SStephen M. Cameron 
5729b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
57302946e82bSRobert Elliott 	if (sh == NULL) {
57312946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
57322946e82bSRobert Elliott 		return -ENOMEM;
57332946e82bSRobert Elliott 	}
5734b705690dSStephen M. Cameron 
5735b705690dSStephen M. Cameron 	sh->io_port = 0;
5736b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5737b705690dSStephen M. Cameron 	sh->this_id = -1;
5738b705690dSStephen M. Cameron 	sh->max_channel = 3;
5739b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5740b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5741b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
574241ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5743d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5744b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5745d04e62b9SKevin Barnett 	sh->transportt = hpsa_sas_transport_template;
5746b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5747bc2bb154SChristoph Hellwig 	sh->irq = pci_irq_vector(h->pdev, 0);
5748b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
574964d513acSChristoph Hellwig 
57502946e82bSRobert Elliott 	h->scsi_host = sh;
57512946e82bSRobert Elliott 	return 0;
57522946e82bSRobert Elliott }
57532946e82bSRobert Elliott 
57542946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
57552946e82bSRobert Elliott {
57562946e82bSRobert Elliott 	int rv;
57572946e82bSRobert Elliott 
57582946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
57592946e82bSRobert Elliott 	if (rv) {
57602946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
57612946e82bSRobert Elliott 		return rv;
57622946e82bSRobert Elliott 	}
57632946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
57642946e82bSRobert Elliott 	return 0;
5765edd16368SStephen M. Cameron }
5766edd16368SStephen M. Cameron 
5767b69324ffSWebb Scales /*
576873153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
576973153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
577073153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
577173153fe5SWebb Scales  * low-numbered entries for our own uses.)
577273153fe5SWebb Scales  */
577373153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
577473153fe5SWebb Scales {
577573153fe5SWebb Scales 	int idx = scmd->request->tag;
577673153fe5SWebb Scales 
577773153fe5SWebb Scales 	if (idx < 0)
577873153fe5SWebb Scales 		return idx;
577973153fe5SWebb Scales 
578073153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
578173153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
578273153fe5SWebb Scales }
578373153fe5SWebb Scales 
578473153fe5SWebb Scales /*
5785b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5786b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5787b69324ffSWebb Scales  */
5788b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5789b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5790b69324ffSWebb Scales 				int reply_queue)
5791edd16368SStephen M. Cameron {
57928919358eSTomas Henzl 	int rc;
5793edd16368SStephen M. Cameron 
5794a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5795a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5796a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5797c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
579825163bd5SWebb Scales 	if (rc)
5799b69324ffSWebb Scales 		return rc;
5800edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5801edd16368SStephen M. Cameron 
5802b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5803edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5804b69324ffSWebb Scales 		return 0;
5805edd16368SStephen M. Cameron 
5806b69324ffSWebb Scales 	/*
5807b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5808b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5809b69324ffSWebb Scales 	 * looking for (but, success is good too).
5810b69324ffSWebb Scales 	 */
5811edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5812edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5813edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5814edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5815b69324ffSWebb Scales 		return 0;
5816b69324ffSWebb Scales 
5817b69324ffSWebb Scales 	return 1;
5818b69324ffSWebb Scales }
5819b69324ffSWebb Scales 
5820b69324ffSWebb Scales /*
5821b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5822b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5823b69324ffSWebb Scales  */
5824b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5825b69324ffSWebb Scales 				struct CommandList *c,
5826b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5827b69324ffSWebb Scales {
5828b69324ffSWebb Scales 	int rc;
5829b69324ffSWebb Scales 	int count = 0;
5830b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5831b69324ffSWebb Scales 
5832b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5833b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5834b69324ffSWebb Scales 
5835b69324ffSWebb Scales 		/*
5836b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5837b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5838b69324ffSWebb Scales 		 */
5839b69324ffSWebb Scales 		msleep(1000 * waittime);
5840b69324ffSWebb Scales 
5841b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5842b69324ffSWebb Scales 		if (!rc)
5843edd16368SStephen M. Cameron 			break;
5844b69324ffSWebb Scales 
5845b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5846b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5847b69324ffSWebb Scales 			waittime *= 2;
5848b69324ffSWebb Scales 
5849b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5850b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5851b69324ffSWebb Scales 			 waittime);
5852b69324ffSWebb Scales 	}
5853b69324ffSWebb Scales 
5854b69324ffSWebb Scales 	return rc;
5855b69324ffSWebb Scales }
5856b69324ffSWebb Scales 
5857b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5858b69324ffSWebb Scales 					   unsigned char lunaddr[],
5859b69324ffSWebb Scales 					   int reply_queue)
5860b69324ffSWebb Scales {
5861b69324ffSWebb Scales 	int first_queue;
5862b69324ffSWebb Scales 	int last_queue;
5863b69324ffSWebb Scales 	int rq;
5864b69324ffSWebb Scales 	int rc = 0;
5865b69324ffSWebb Scales 	struct CommandList *c;
5866b69324ffSWebb Scales 
5867b69324ffSWebb Scales 	c = cmd_alloc(h);
5868b69324ffSWebb Scales 
5869b69324ffSWebb Scales 	/*
5870b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5871b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5872b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5873b69324ffSWebb Scales 	 */
5874b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5875b69324ffSWebb Scales 		first_queue = 0;
5876b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5877b69324ffSWebb Scales 	} else {
5878b69324ffSWebb Scales 		first_queue = reply_queue;
5879b69324ffSWebb Scales 		last_queue = reply_queue;
5880b69324ffSWebb Scales 	}
5881b69324ffSWebb Scales 
5882b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5883b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5884b69324ffSWebb Scales 		if (rc)
5885b69324ffSWebb Scales 			break;
5886edd16368SStephen M. Cameron 	}
5887edd16368SStephen M. Cameron 
5888edd16368SStephen M. Cameron 	if (rc)
5889edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5890edd16368SStephen M. Cameron 	else
5891edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5892edd16368SStephen M. Cameron 
589345fcb86eSStephen Cameron 	cmd_free(h, c);
5894edd16368SStephen M. Cameron 	return rc;
5895edd16368SStephen M. Cameron }
5896edd16368SStephen M. Cameron 
5897edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5898edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5899edd16368SStephen M. Cameron  */
5900edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5901edd16368SStephen M. Cameron {
5902c59d04f3SDon Brace 	int rc = SUCCESS;
5903edd16368SStephen M. Cameron 	struct ctlr_info *h;
5904edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
59050b9b7b6eSScott Teel 	u8 reset_type;
59062dc127bbSDan Carpenter 	char msg[48];
5907c59d04f3SDon Brace 	unsigned long flags;
5908edd16368SStephen M. Cameron 
5909edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5910edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5911edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5912edd16368SStephen M. Cameron 		return FAILED;
5913e345893bSDon Brace 
5914c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5915c59d04f3SDon Brace 	h->reset_in_progress = 1;
5916c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5917c59d04f3SDon Brace 
5918c59d04f3SDon Brace 	if (lockup_detected(h)) {
5919c59d04f3SDon Brace 		rc = FAILED;
5920c59d04f3SDon Brace 		goto return_reset_status;
5921c59d04f3SDon Brace 	}
5922e345893bSDon Brace 
5923edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5924edd16368SStephen M. Cameron 	if (!dev) {
5925d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5926c59d04f3SDon Brace 		rc = FAILED;
5927c59d04f3SDon Brace 		goto return_reset_status;
5928edd16368SStephen M. Cameron 	}
592925163bd5SWebb Scales 
5930c59d04f3SDon Brace 	if (dev->devtype == TYPE_ENCLOSURE) {
5931c59d04f3SDon Brace 		rc = SUCCESS;
5932c59d04f3SDon Brace 		goto return_reset_status;
5933c59d04f3SDon Brace 	}
5934ef8a5203SDon Brace 
593525163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
593625163bd5SWebb Scales 	if (lockup_detected(h)) {
59372dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59382dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
593973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
594073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5941c59d04f3SDon Brace 		rc = FAILED;
5942c59d04f3SDon Brace 		goto return_reset_status;
594325163bd5SWebb Scales 	}
594425163bd5SWebb Scales 
594525163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
594625163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
59472dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59482dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
594973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
595073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5951c59d04f3SDon Brace 		rc = FAILED;
5952c59d04f3SDon Brace 		goto return_reset_status;
595325163bd5SWebb Scales 	}
595425163bd5SWebb Scales 
5955d604f533SWebb Scales 	/* Do not attempt on controller */
5956c59d04f3SDon Brace 	if (is_hba_lunid(dev->scsi3addr)) {
5957c59d04f3SDon Brace 		rc = SUCCESS;
5958c59d04f3SDon Brace 		goto return_reset_status;
5959c59d04f3SDon Brace 	}
5960d604f533SWebb Scales 
59610b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
59620b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
59630b9b7b6eSScott Teel 	else
59640b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
59650b9b7b6eSScott Teel 
59660b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
59670b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
59680b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
596925163bd5SWebb Scales 
5970edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
59710b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
597225163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
5973c59d04f3SDon Brace 	if (rc == 0)
5974c59d04f3SDon Brace 		rc = SUCCESS;
5975c59d04f3SDon Brace 	else
5976c59d04f3SDon Brace 		rc = FAILED;
5977c59d04f3SDon Brace 
59780b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
59790b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
5980c59d04f3SDon Brace 		rc == SUCCESS ? "completed successfully" : "failed");
5981d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5982c59d04f3SDon Brace 
5983c59d04f3SDon Brace return_reset_status:
5984c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5985da03ded0SDon Brace 	h->reset_in_progress = 0;
5986c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5987c59d04f3SDon Brace 	return rc;
5988edd16368SStephen M. Cameron }
5989edd16368SStephen M. Cameron 
59906cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
59916cba3f19SStephen M. Cameron {
59926cba3f19SStephen M. Cameron 	u8 original_tag[8];
59936cba3f19SStephen M. Cameron 
59946cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
59956cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
59966cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
59976cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
59986cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
59996cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
60006cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
60016cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
60026cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
60036cba3f19SStephen M. Cameron }
60046cba3f19SStephen M. Cameron 
600517eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
60062b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
600717eb87d2SScott Teel {
60082b08b3e9SDon Brace 	u64 tag;
600917eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
601017eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
601117eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
60122b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
60132b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
60142b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
601554b6e9e9SScott Teel 		return;
601654b6e9e9SScott Teel 	}
601754b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
601854b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
601954b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
6020dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
6021dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
6022dd0e19f3SScott Teel 		*taglower = cm2->Tag;
602354b6e9e9SScott Teel 		return;
602454b6e9e9SScott Teel 	}
60252b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
60262b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
60272b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
602817eb87d2SScott Teel }
602954b6e9e9SScott Teel 
603075167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
60319b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
603275167d2cSStephen M. Cameron {
603375167d2cSStephen M. Cameron 	int rc = IO_OK;
603475167d2cSStephen M. Cameron 	struct CommandList *c;
603575167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
60362b08b3e9SDon Brace 	__le32 tagupper, taglower;
603775167d2cSStephen M. Cameron 
603845fcb86eSStephen Cameron 	c = cmd_alloc(h);
603975167d2cSStephen M. Cameron 
6040a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
60419b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
6042a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
60439b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
60446cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
6045c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
604617eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
604725163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
604817eb87d2SScott Teel 		__func__, tagupper, taglower);
604975167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
605075167d2cSStephen M. Cameron 
605175167d2cSStephen M. Cameron 	ei = c->err_info;
605275167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
605375167d2cSStephen M. Cameron 	case CMD_SUCCESS:
605475167d2cSStephen M. Cameron 		break;
60559437ac43SStephen Cameron 	case CMD_TMF_STATUS:
60569437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
60579437ac43SStephen Cameron 		break;
605875167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
605975167d2cSStephen M. Cameron 		rc = -1;
606075167d2cSStephen M. Cameron 		break;
606175167d2cSStephen M. Cameron 	default:
606275167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
606317eb87d2SScott Teel 			__func__, tagupper, taglower);
6064d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
606575167d2cSStephen M. Cameron 		rc = -1;
606675167d2cSStephen M. Cameron 		break;
606775167d2cSStephen M. Cameron 	}
606845fcb86eSStephen Cameron 	cmd_free(h, c);
6069dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
6070dd0e19f3SScott Teel 		__func__, tagupper, taglower);
607175167d2cSStephen M. Cameron 	return rc;
607275167d2cSStephen M. Cameron }
607375167d2cSStephen M. Cameron 
60748be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
60758be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
60768be986ccSStephen Cameron {
60778be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
60788be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
60798be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
60808be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
6081a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
60828be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
60838be986ccSStephen Cameron 
608445e596cdSDon Brace 	if (!dev)
608545e596cdSDon Brace 		return;
608645e596cdSDon Brace 
60878be986ccSStephen Cameron 	/*
60888be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
60898be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
60908be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
60918be986ccSStephen Cameron 	 */
60928be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
60938be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
60948be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
60958be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
60968be986ccSStephen Cameron 				sizeof(ac->error_len));
60978be986ccSStephen Cameron 
60988be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
6099a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6100a58e7e53SWebb Scales 
61018be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
61028be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
61038be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
61048be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
61058be986ccSStephen Cameron 
61068be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
61078be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
61088be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
61098be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
61108be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
61118be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
61128be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
61138be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
61148be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
61158be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
61168be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
61178be986ccSStephen Cameron }
61188be986ccSStephen Cameron 
611954b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
612054b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
612154b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
612254b6e9e9SScott Teel  * Return 0 on success (IO_OK)
612354b6e9e9SScott Teel  *	 -1 on failure
612454b6e9e9SScott Teel  */
612554b6e9e9SScott Teel 
612654b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
612725163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
612854b6e9e9SScott Teel {
612954b6e9e9SScott Teel 	int rc = IO_OK;
613054b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
613154b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
613254b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
613354b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
613454b6e9e9SScott Teel 
613554b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
61367fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
613754b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
613854b6e9e9SScott Teel 	if (dev == NULL) {
613954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
614054b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
614154b6e9e9SScott Teel 			return -1; /* not abortable */
614254b6e9e9SScott Teel 	}
614354b6e9e9SScott Teel 
61442ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
61452ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
6146609a70dfSRasmus Villemoes 			"scsi %d:%d:%d:%d %s scsi3addr 0x%8phN\n",
61472ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
6148609a70dfSRasmus Villemoes 			"Reset as abort", scsi3addr);
61492ba8bfc8SStephen M. Cameron 
615054b6e9e9SScott Teel 	if (!dev->offload_enabled) {
615154b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
615254b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
615354b6e9e9SScott Teel 		return -1; /* not abortable */
615454b6e9e9SScott Teel 	}
615554b6e9e9SScott Teel 
615654b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
615754b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
615854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
615954b6e9e9SScott Teel 		return -1; /* not abortable */
616054b6e9e9SScott Teel 	}
616154b6e9e9SScott Teel 
616254b6e9e9SScott Teel 	/* send the reset */
61632ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
61642ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
6165609a70dfSRasmus Villemoes 			"Reset as abort: Resetting physical device at scsi3addr 0x%8phN\n",
6166609a70dfSRasmus Villemoes 			psa);
6167b32ece0fSDon Brace 	rc = hpsa_do_reset(h, dev, psa, HPSA_PHYS_TARGET_RESET, reply_queue);
616854b6e9e9SScott Teel 	if (rc != 0) {
616954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
6170609a70dfSRasmus Villemoes 			"Reset as abort: Failed on physical device at scsi3addr 0x%8phN\n",
6171609a70dfSRasmus Villemoes 			psa);
617254b6e9e9SScott Teel 		return rc; /* failed to reset */
617354b6e9e9SScott Teel 	}
617454b6e9e9SScott Teel 
617554b6e9e9SScott Teel 	/* wait for device to recover */
6176b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
617754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
6178609a70dfSRasmus Villemoes 			"Reset as abort: Failed: Device never recovered from reset: 0x%8phN\n",
6179609a70dfSRasmus Villemoes 			psa);
618054b6e9e9SScott Teel 		return -1;  /* failed to recover */
618154b6e9e9SScott Teel 	}
618254b6e9e9SScott Teel 
618354b6e9e9SScott Teel 	/* device recovered */
618454b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
6185609a70dfSRasmus Villemoes 		"Reset as abort: Device recovered from reset: scsi3addr 0x%8phN\n",
6186609a70dfSRasmus Villemoes 		psa);
618754b6e9e9SScott Teel 
618854b6e9e9SScott Teel 	return rc; /* success */
618954b6e9e9SScott Teel }
619054b6e9e9SScott Teel 
61918be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
61928be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
61938be986ccSStephen Cameron {
61948be986ccSStephen Cameron 	int rc = IO_OK;
61958be986ccSStephen Cameron 	struct CommandList *c;
61968be986ccSStephen Cameron 	__le32 taglower, tagupper;
61978be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
61988be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
61998be986ccSStephen Cameron 
62008be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
620145e596cdSDon Brace 	if (!dev)
620245e596cdSDon Brace 		return -1;
620345e596cdSDon Brace 
62048be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
62058be986ccSStephen Cameron 		return -1;
62068be986ccSStephen Cameron 
62078be986ccSStephen Cameron 	c = cmd_alloc(h);
62088be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
62098be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
6210c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
62118be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
62128be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
62138be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
62148be986ccSStephen Cameron 		__func__, tagupper, taglower);
62158be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
62168be986ccSStephen Cameron 
62178be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
62188be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
62198be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
62208be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
62218be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
62228be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
62238be986ccSStephen Cameron 		rc = 0;
62248be986ccSStephen Cameron 		break;
62258be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
62268be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
62278be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
62288be986ccSStephen Cameron 		rc = -1;
62298be986ccSStephen Cameron 		break;
62308be986ccSStephen Cameron 	default:
62318be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
62328be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
62338be986ccSStephen Cameron 			__func__, tagupper, taglower,
62348be986ccSStephen Cameron 			c2->error_data.serv_response);
62358be986ccSStephen Cameron 		rc = -1;
62368be986ccSStephen Cameron 	}
62378be986ccSStephen Cameron 	cmd_free(h, c);
62388be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
62398be986ccSStephen Cameron 		tagupper, taglower);
62408be986ccSStephen Cameron 	return rc;
62418be986ccSStephen Cameron }
62428be986ccSStephen Cameron 
62436cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
624439f3deb2SDon Brace 	struct hpsa_scsi_dev_t *dev, struct CommandList *abort, int reply_queue)
62456cba3f19SStephen M. Cameron {
62468be986ccSStephen Cameron 	/*
62478be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
624854b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
62498be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
62508be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
625154b6e9e9SScott Teel 	 */
62528be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
625339f3deb2SDon Brace 		if ((HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags) ||
625439f3deb2SDon Brace 			dev->physical_device)
62558be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
62568be986ccSStephen Cameron 						reply_queue);
62578be986ccSStephen Cameron 		else
625839f3deb2SDon Brace 			return hpsa_send_reset_as_abort_ioaccel2(h,
625939f3deb2SDon Brace 							dev->scsi3addr,
626025163bd5SWebb Scales 							abort, reply_queue);
62618be986ccSStephen Cameron 	}
626239f3deb2SDon Brace 	return hpsa_send_abort(h, dev->scsi3addr, abort, reply_queue);
626325163bd5SWebb Scales }
626425163bd5SWebb Scales 
626525163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
626625163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
626725163bd5SWebb Scales 					struct CommandList *c)
626825163bd5SWebb Scales {
626925163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
627025163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
627125163bd5SWebb Scales 	return c->Header.ReplyQueue;
62726cba3f19SStephen M. Cameron }
62736cba3f19SStephen M. Cameron 
62749b5c48c2SStephen Cameron /*
62759b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
62769b5c48c2SStephen Cameron  * over-subscription of commands
62779b5c48c2SStephen Cameron  */
62789b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
62799b5c48c2SStephen Cameron {
62809b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
62819b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
62829b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
62839b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
62849b5c48c2SStephen Cameron }
62859b5c48c2SStephen Cameron 
628675167d2cSStephen M. Cameron /* Send an abort for the specified command.
628775167d2cSStephen M. Cameron  *	If the device and controller support it,
628875167d2cSStephen M. Cameron  *		send a task abort request.
628975167d2cSStephen M. Cameron  */
629075167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
629175167d2cSStephen M. Cameron {
629275167d2cSStephen M. Cameron 
6293a58e7e53SWebb Scales 	int rc;
629475167d2cSStephen M. Cameron 	struct ctlr_info *h;
629575167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
629675167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
629775167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
629875167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
629975167d2cSStephen M. Cameron 	int ml = 0;
63002b08b3e9SDon Brace 	__le32 tagupper, taglower;
630125163bd5SWebb Scales 	int refcount, reply_queue;
630225163bd5SWebb Scales 
630325163bd5SWebb Scales 	if (sc == NULL)
630425163bd5SWebb Scales 		return FAILED;
630575167d2cSStephen M. Cameron 
63069b5c48c2SStephen Cameron 	if (sc->device == NULL)
63079b5c48c2SStephen Cameron 		return FAILED;
63089b5c48c2SStephen Cameron 
630975167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
631075167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
63119b5c48c2SStephen Cameron 	if (h == NULL)
631275167d2cSStephen M. Cameron 		return FAILED;
631375167d2cSStephen M. Cameron 
631425163bd5SWebb Scales 	/* Find the device of the command to be aborted */
631525163bd5SWebb Scales 	dev = sc->device->hostdata;
631625163bd5SWebb Scales 	if (!dev) {
631725163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
631825163bd5SWebb Scales 				msg);
6319e345893bSDon Brace 		return FAILED;
632025163bd5SWebb Scales 	}
632125163bd5SWebb Scales 
632225163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
632325163bd5SWebb Scales 	if (lockup_detected(h)) {
632425163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
632525163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
632625163bd5SWebb Scales 		return FAILED;
632725163bd5SWebb Scales 	}
632825163bd5SWebb Scales 
632925163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
633025163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
633125163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
633225163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
633325163bd5SWebb Scales 		return FAILED;
633425163bd5SWebb Scales 	}
6335e345893bSDon Brace 
633675167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
633775167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
633875167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
633975167d2cSStephen M. Cameron 		return FAILED;
634075167d2cSStephen M. Cameron 
634175167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
63424b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
634375167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
63440d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
63454b761557SRobert Elliott 		"Aborting command", sc);
634675167d2cSStephen M. Cameron 
634775167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
634875167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
634975167d2cSStephen M. Cameron 	if (abort == NULL) {
6350281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
6351281a7fd0SWebb Scales 		return SUCCESS;
6352281a7fd0SWebb Scales 	}
6353281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
6354281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
6355281a7fd0SWebb Scales 		cmd_free(h, abort);
6356281a7fd0SWebb Scales 		return SUCCESS;
635775167d2cSStephen M. Cameron 	}
63589b5c48c2SStephen Cameron 
63599b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
63609b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
63619b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
63629b5c48c2SStephen Cameron 		cmd_free(h, abort);
63639b5c48c2SStephen Cameron 		return FAILED;
63649b5c48c2SStephen Cameron 	}
63659b5c48c2SStephen Cameron 
6366a58e7e53SWebb Scales 	/*
6367a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
6368a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
6369a58e7e53SWebb Scales 	 */
6370a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
6371a58e7e53SWebb Scales 		cmd_free(h, abort);
6372a58e7e53SWebb Scales 		return SUCCESS;
6373a58e7e53SWebb Scales 	}
6374a58e7e53SWebb Scales 
6375a58e7e53SWebb Scales 	abort->abort_pending = true;
637617eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
637725163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
637817eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
63797fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
638075167d2cSStephen M. Cameron 	if (as != NULL)
63814b761557SRobert Elliott 		ml += sprintf(msg+ml,
63824b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
63834b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
63844b761557SRobert Elliott 			as->serial_number);
63854b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
63860d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
63874b761557SRobert Elliott 
638875167d2cSStephen M. Cameron 	/*
638975167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
639075167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
639175167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
639275167d2cSStephen M. Cameron 	 */
63939b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
63949b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
63954b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
63964b761557SRobert Elliott 			msg);
63979b5c48c2SStephen Cameron 		cmd_free(h, abort);
63989b5c48c2SStephen Cameron 		return FAILED;
63999b5c48c2SStephen Cameron 	}
640039f3deb2SDon Brace 	rc = hpsa_send_abort_both_ways(h, dev, abort, reply_queue);
64019b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
64029b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
640375167d2cSStephen M. Cameron 	if (rc != 0) {
64044b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
64050d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
64060d96ef5fSWebb Scales 				"FAILED to abort command");
6407281a7fd0SWebb Scales 		cmd_free(h, abort);
640875167d2cSStephen M. Cameron 		return FAILED;
640975167d2cSStephen M. Cameron 	}
64104b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
6411d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
6412a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
6413281a7fd0SWebb Scales 	cmd_free(h, abort);
6414a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
641575167d2cSStephen M. Cameron }
641675167d2cSStephen M. Cameron 
6417edd16368SStephen M. Cameron /*
641873153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
641973153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
642073153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
642173153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
642273153fe5SWebb Scales  */
642373153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
642473153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
642573153fe5SWebb Scales {
642673153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
642773153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
642873153fe5SWebb Scales 
642973153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
643073153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
643173153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
643273153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
643373153fe5SWebb Scales 		 * bounds, it's probably not our bug.
643473153fe5SWebb Scales 		 */
643573153fe5SWebb Scales 		BUG();
643673153fe5SWebb Scales 	}
643773153fe5SWebb Scales 
643873153fe5SWebb Scales 	atomic_inc(&c->refcount);
643973153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
644073153fe5SWebb Scales 		/*
644173153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
644273153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
644373153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
644473153fe5SWebb Scales 		 * then someone is going to be very disappointed.
644573153fe5SWebb Scales 		 */
644673153fe5SWebb Scales 		dev_err(&h->pdev->dev,
644773153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
644873153fe5SWebb Scales 			idx);
644973153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
645073153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
645173153fe5SWebb Scales 		scsi_print_command(scmd);
645273153fe5SWebb Scales 	}
645373153fe5SWebb Scales 
645473153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
645573153fe5SWebb Scales 	return c;
645673153fe5SWebb Scales }
645773153fe5SWebb Scales 
645873153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
645973153fe5SWebb Scales {
646073153fe5SWebb Scales 	/*
646173153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
646273153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
646373153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
646473153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
646573153fe5SWebb Scales 	 */
646673153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
646773153fe5SWebb Scales }
646873153fe5SWebb Scales 
646973153fe5SWebb Scales /*
6470edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
6471edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
6472edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
6473edd16368SStephen M. Cameron  * cmd_free() is the complement.
6474bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
6475bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
6476edd16368SStephen M. Cameron  */
6477281a7fd0SWebb Scales 
6478edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
6479edd16368SStephen M. Cameron {
6480edd16368SStephen M. Cameron 	struct CommandList *c;
6481360c73bdSStephen Cameron 	int refcount, i;
648273153fe5SWebb Scales 	int offset = 0;
6483edd16368SStephen M. Cameron 
648433811026SRobert Elliott 	/*
648533811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
64864c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
64874c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
64884c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
64894c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
64904c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
64914c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
64924c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
64934c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
649473153fe5SWebb Scales 	 *
649573153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
649673153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
649773153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
649873153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
649973153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
650073153fe5SWebb Scales 	 * layer will use the higher indexes.
65014c413128SStephen M. Cameron 	 */
65024c413128SStephen M. Cameron 
6503281a7fd0SWebb Scales 	for (;;) {
650473153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
650573153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
650673153fe5SWebb Scales 					offset);
650773153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
6508281a7fd0SWebb Scales 			offset = 0;
6509281a7fd0SWebb Scales 			continue;
6510281a7fd0SWebb Scales 		}
6511edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
6512281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6513281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
6514281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
651573153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
6516281a7fd0SWebb Scales 			continue;
6517281a7fd0SWebb Scales 		}
6518281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
6519281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
6520281a7fd0SWebb Scales 		break; /* it's ours now. */
6521281a7fd0SWebb Scales 	}
6522360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
6523edd16368SStephen M. Cameron 	return c;
6524edd16368SStephen M. Cameron }
6525edd16368SStephen M. Cameron 
652673153fe5SWebb Scales /*
652773153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
652873153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
652973153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
653073153fe5SWebb Scales  * the clear-bit is harmless.
653173153fe5SWebb Scales  */
6532edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
6533edd16368SStephen M. Cameron {
6534281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
6535edd16368SStephen M. Cameron 		int i;
6536edd16368SStephen M. Cameron 
6537edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
6538edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
6539edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
6540edd16368SStephen M. Cameron 	}
6541281a7fd0SWebb Scales }
6542edd16368SStephen M. Cameron 
6543edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
6544edd16368SStephen M. Cameron 
654542a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
654642a91641SDon Brace 	void __user *arg)
6547edd16368SStephen M. Cameron {
6548edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
6549edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
6550edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
6551edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
6552edd16368SStephen M. Cameron 	int err;
6553edd16368SStephen M. Cameron 	u32 cp;
6554edd16368SStephen M. Cameron 
6555938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6556edd16368SStephen M. Cameron 	err = 0;
6557edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6558edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6559edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6560edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6561edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6562edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6563edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6564edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6565edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6566edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6567edd16368SStephen M. Cameron 
6568edd16368SStephen M. Cameron 	if (err)
6569edd16368SStephen M. Cameron 		return -EFAULT;
6570edd16368SStephen M. Cameron 
657142a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
6572edd16368SStephen M. Cameron 	if (err)
6573edd16368SStephen M. Cameron 		return err;
6574edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6575edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6576edd16368SStephen M. Cameron 	if (err)
6577edd16368SStephen M. Cameron 		return -EFAULT;
6578edd16368SStephen M. Cameron 	return err;
6579edd16368SStephen M. Cameron }
6580edd16368SStephen M. Cameron 
6581edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
658242a91641SDon Brace 	int cmd, void __user *arg)
6583edd16368SStephen M. Cameron {
6584edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
6585edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
6586edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
6587edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
6588edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
6589edd16368SStephen M. Cameron 	int err;
6590edd16368SStephen M. Cameron 	u32 cp;
6591edd16368SStephen M. Cameron 
6592938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6593edd16368SStephen M. Cameron 	err = 0;
6594edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6595edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6596edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6597edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6598edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6599edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6600edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6601edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
6602edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6603edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6604edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6605edd16368SStephen M. Cameron 
6606edd16368SStephen M. Cameron 	if (err)
6607edd16368SStephen M. Cameron 		return -EFAULT;
6608edd16368SStephen M. Cameron 
660942a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
6610edd16368SStephen M. Cameron 	if (err)
6611edd16368SStephen M. Cameron 		return err;
6612edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6613edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6614edd16368SStephen M. Cameron 	if (err)
6615edd16368SStephen M. Cameron 		return -EFAULT;
6616edd16368SStephen M. Cameron 	return err;
6617edd16368SStephen M. Cameron }
661871fe75a7SStephen M. Cameron 
661942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
662071fe75a7SStephen M. Cameron {
662171fe75a7SStephen M. Cameron 	switch (cmd) {
662271fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
662371fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
662471fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
662571fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
662671fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
662771fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
662871fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
662971fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
663071fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
663171fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
663271fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
663371fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
663471fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
663571fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
663671fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
663771fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
663871fe75a7SStephen M. Cameron 
663971fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
664071fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
664171fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
664271fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
664371fe75a7SStephen M. Cameron 
664471fe75a7SStephen M. Cameron 	default:
664571fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
664671fe75a7SStephen M. Cameron 	}
664771fe75a7SStephen M. Cameron }
6648edd16368SStephen M. Cameron #endif
6649edd16368SStephen M. Cameron 
6650edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6651edd16368SStephen M. Cameron {
6652edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6653edd16368SStephen M. Cameron 
6654edd16368SStephen M. Cameron 	if (!argp)
6655edd16368SStephen M. Cameron 		return -EINVAL;
6656edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6657edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6658edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6659edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6660edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6661edd16368SStephen M. Cameron 		return -EFAULT;
6662edd16368SStephen M. Cameron 	return 0;
6663edd16368SStephen M. Cameron }
6664edd16368SStephen M. Cameron 
6665edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6666edd16368SStephen M. Cameron {
6667edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6668edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6669edd16368SStephen M. Cameron 	int rc;
6670edd16368SStephen M. Cameron 
6671edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6672edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6673edd16368SStephen M. Cameron 	if (rc != 3) {
6674edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6675edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6676edd16368SStephen M. Cameron 		vmaj = 0;
6677edd16368SStephen M. Cameron 		vmin = 0;
6678edd16368SStephen M. Cameron 		vsubmin = 0;
6679edd16368SStephen M. Cameron 	}
6680edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6681edd16368SStephen M. Cameron 	if (!argp)
6682edd16368SStephen M. Cameron 		return -EINVAL;
6683edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6684edd16368SStephen M. Cameron 		return -EFAULT;
6685edd16368SStephen M. Cameron 	return 0;
6686edd16368SStephen M. Cameron }
6687edd16368SStephen M. Cameron 
6688edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6689edd16368SStephen M. Cameron {
6690edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6691edd16368SStephen M. Cameron 	struct CommandList *c;
6692edd16368SStephen M. Cameron 	char *buff = NULL;
669350a0decfSStephen M. Cameron 	u64 temp64;
6694c1f63c8fSStephen M. Cameron 	int rc = 0;
6695edd16368SStephen M. Cameron 
6696edd16368SStephen M. Cameron 	if (!argp)
6697edd16368SStephen M. Cameron 		return -EINVAL;
6698edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6699edd16368SStephen M. Cameron 		return -EPERM;
6700edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6701edd16368SStephen M. Cameron 		return -EFAULT;
6702edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6703edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6704edd16368SStephen M. Cameron 		return -EINVAL;
6705edd16368SStephen M. Cameron 	}
6706edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6707edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6708edd16368SStephen M. Cameron 		if (buff == NULL)
67092dd02d74SRobert Elliott 			return -ENOMEM;
67109233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6711edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6712b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6713b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6714c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6715c1f63c8fSStephen M. Cameron 				goto out_kfree;
6716edd16368SStephen M. Cameron 			}
6717b03a7771SStephen M. Cameron 		} else {
6718edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6719b03a7771SStephen M. Cameron 		}
6720b03a7771SStephen M. Cameron 	}
672145fcb86eSStephen Cameron 	c = cmd_alloc(h);
6722bf43caf3SRobert Elliott 
6723edd16368SStephen M. Cameron 	/* Fill in the command type */
6724edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6725a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6726edd16368SStephen M. Cameron 	/* Fill in Command Header */
6727edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6728edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6729edd16368SStephen M. Cameron 		c->Header.SGList = 1;
673050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6731edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6732edd16368SStephen M. Cameron 		c->Header.SGList = 0;
673350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6734edd16368SStephen M. Cameron 	}
6735edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6736edd16368SStephen M. Cameron 
6737edd16368SStephen M. Cameron 	/* Fill in Request block */
6738edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6739edd16368SStephen M. Cameron 		sizeof(c->Request));
6740edd16368SStephen M. Cameron 
6741edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6742edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
674350a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
6744edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
674550a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
674650a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
674750a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6748bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6749bcc48ffaSStephen M. Cameron 			goto out;
6750bcc48ffaSStephen M. Cameron 		}
675150a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
675250a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
675350a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6754edd16368SStephen M. Cameron 	}
6755c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
67563fb134cbSDon Brace 					NO_TIMEOUT);
6757c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6758edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6759edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
676025163bd5SWebb Scales 	if (rc) {
676125163bd5SWebb Scales 		rc = -EIO;
676225163bd5SWebb Scales 		goto out;
676325163bd5SWebb Scales 	}
6764edd16368SStephen M. Cameron 
6765edd16368SStephen M. Cameron 	/* Copy the error information out */
6766edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6767edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6768edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6769c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6770c1f63c8fSStephen M. Cameron 		goto out;
6771edd16368SStephen M. Cameron 	}
67729233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6773b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6774edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6775edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6776c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6777c1f63c8fSStephen M. Cameron 			goto out;
6778edd16368SStephen M. Cameron 		}
6779edd16368SStephen M. Cameron 	}
6780c1f63c8fSStephen M. Cameron out:
678145fcb86eSStephen Cameron 	cmd_free(h, c);
6782c1f63c8fSStephen M. Cameron out_kfree:
6783c1f63c8fSStephen M. Cameron 	kfree(buff);
6784c1f63c8fSStephen M. Cameron 	return rc;
6785edd16368SStephen M. Cameron }
6786edd16368SStephen M. Cameron 
6787edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6788edd16368SStephen M. Cameron {
6789edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6790edd16368SStephen M. Cameron 	struct CommandList *c;
6791edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6792edd16368SStephen M. Cameron 	int *buff_size = NULL;
679350a0decfSStephen M. Cameron 	u64 temp64;
6794edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6795edd16368SStephen M. Cameron 	int status = 0;
679601a02ffcSStephen M. Cameron 	u32 left;
679701a02ffcSStephen M. Cameron 	u32 sz;
6798edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6799edd16368SStephen M. Cameron 
6800edd16368SStephen M. Cameron 	if (!argp)
6801edd16368SStephen M. Cameron 		return -EINVAL;
6802edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6803edd16368SStephen M. Cameron 		return -EPERM;
680419be606bSJavier Martinez Canillas 	ioc = kmalloc(sizeof(*ioc), GFP_KERNEL);
6805edd16368SStephen M. Cameron 	if (!ioc) {
6806edd16368SStephen M. Cameron 		status = -ENOMEM;
6807edd16368SStephen M. Cameron 		goto cleanup1;
6808edd16368SStephen M. Cameron 	}
6809edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6810edd16368SStephen M. Cameron 		status = -EFAULT;
6811edd16368SStephen M. Cameron 		goto cleanup1;
6812edd16368SStephen M. Cameron 	}
6813edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6814edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6815edd16368SStephen M. Cameron 		status = -EINVAL;
6816edd16368SStephen M. Cameron 		goto cleanup1;
6817edd16368SStephen M. Cameron 	}
6818edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6819edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6820edd16368SStephen M. Cameron 		status = -EINVAL;
6821edd16368SStephen M. Cameron 		goto cleanup1;
6822edd16368SStephen M. Cameron 	}
6823d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6824edd16368SStephen M. Cameron 		status = -EINVAL;
6825edd16368SStephen M. Cameron 		goto cleanup1;
6826edd16368SStephen M. Cameron 	}
6827d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6828edd16368SStephen M. Cameron 	if (!buff) {
6829edd16368SStephen M. Cameron 		status = -ENOMEM;
6830edd16368SStephen M. Cameron 		goto cleanup1;
6831edd16368SStephen M. Cameron 	}
6832d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6833edd16368SStephen M. Cameron 	if (!buff_size) {
6834edd16368SStephen M. Cameron 		status = -ENOMEM;
6835edd16368SStephen M. Cameron 		goto cleanup1;
6836edd16368SStephen M. Cameron 	}
6837edd16368SStephen M. Cameron 	left = ioc->buf_size;
6838edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6839edd16368SStephen M. Cameron 	while (left) {
6840edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6841edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6842edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6843edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6844edd16368SStephen M. Cameron 			status = -ENOMEM;
6845edd16368SStephen M. Cameron 			goto cleanup1;
6846edd16368SStephen M. Cameron 		}
68479233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6848edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
68490758f4f7SStephen M. Cameron 				status = -EFAULT;
6850edd16368SStephen M. Cameron 				goto cleanup1;
6851edd16368SStephen M. Cameron 			}
6852edd16368SStephen M. Cameron 		} else
6853edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6854edd16368SStephen M. Cameron 		left -= sz;
6855edd16368SStephen M. Cameron 		data_ptr += sz;
6856edd16368SStephen M. Cameron 		sg_used++;
6857edd16368SStephen M. Cameron 	}
685845fcb86eSStephen Cameron 	c = cmd_alloc(h);
6859bf43caf3SRobert Elliott 
6860edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6861a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6862edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
686350a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
686450a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6865edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6866edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6867edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6868edd16368SStephen M. Cameron 		int i;
6869edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
687050a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6871edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
687250a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
687350a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
687450a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
687550a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6876bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6877bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6878bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6879e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6880bcc48ffaSStephen M. Cameron 			}
688150a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
688250a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
688350a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6884edd16368SStephen M. Cameron 		}
688550a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6886edd16368SStephen M. Cameron 	}
6887c448ecfaSDon Brace 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
68883fb134cbSDon Brace 						NO_TIMEOUT);
6889b03a7771SStephen M. Cameron 	if (sg_used)
6890edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6891edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
689225163bd5SWebb Scales 	if (status) {
689325163bd5SWebb Scales 		status = -EIO;
689425163bd5SWebb Scales 		goto cleanup0;
689525163bd5SWebb Scales 	}
689625163bd5SWebb Scales 
6897edd16368SStephen M. Cameron 	/* Copy the error information out */
6898edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6899edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6900edd16368SStephen M. Cameron 		status = -EFAULT;
6901e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6902edd16368SStephen M. Cameron 	}
69039233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
69042b08b3e9SDon Brace 		int i;
69052b08b3e9SDon Brace 
6906edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6907edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6908edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6909edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6910edd16368SStephen M. Cameron 				status = -EFAULT;
6911e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6912edd16368SStephen M. Cameron 			}
6913edd16368SStephen M. Cameron 			ptr += buff_size[i];
6914edd16368SStephen M. Cameron 		}
6915edd16368SStephen M. Cameron 	}
6916edd16368SStephen M. Cameron 	status = 0;
6917e2d4a1f6SStephen M. Cameron cleanup0:
691845fcb86eSStephen Cameron 	cmd_free(h, c);
6919edd16368SStephen M. Cameron cleanup1:
6920edd16368SStephen M. Cameron 	if (buff) {
69212b08b3e9SDon Brace 		int i;
69222b08b3e9SDon Brace 
6923edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6924edd16368SStephen M. Cameron 			kfree(buff[i]);
6925edd16368SStephen M. Cameron 		kfree(buff);
6926edd16368SStephen M. Cameron 	}
6927edd16368SStephen M. Cameron 	kfree(buff_size);
6928edd16368SStephen M. Cameron 	kfree(ioc);
6929edd16368SStephen M. Cameron 	return status;
6930edd16368SStephen M. Cameron }
6931edd16368SStephen M. Cameron 
6932edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6933edd16368SStephen M. Cameron 	struct CommandList *c)
6934edd16368SStephen M. Cameron {
6935edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6936edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6937edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6938edd16368SStephen M. Cameron }
69390390f0c0SStephen M. Cameron 
6940edd16368SStephen M. Cameron /*
6941edd16368SStephen M. Cameron  * ioctl
6942edd16368SStephen M. Cameron  */
694342a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6944edd16368SStephen M. Cameron {
6945edd16368SStephen M. Cameron 	struct ctlr_info *h;
6946edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
69470390f0c0SStephen M. Cameron 	int rc;
6948edd16368SStephen M. Cameron 
6949edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6950edd16368SStephen M. Cameron 
6951edd16368SStephen M. Cameron 	switch (cmd) {
6952edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6953edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6954edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6955a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6956edd16368SStephen M. Cameron 		return 0;
6957edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6958edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6959edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6960edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6961edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
696234f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
69630390f0c0SStephen M. Cameron 			return -EAGAIN;
69640390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
696534f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
69660390f0c0SStephen M. Cameron 		return rc;
6967edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
696834f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
69690390f0c0SStephen M. Cameron 			return -EAGAIN;
69700390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
697134f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
69720390f0c0SStephen M. Cameron 		return rc;
6973edd16368SStephen M. Cameron 	default:
6974edd16368SStephen M. Cameron 		return -ENOTTY;
6975edd16368SStephen M. Cameron 	}
6976edd16368SStephen M. Cameron }
6977edd16368SStephen M. Cameron 
6978bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
69796f039790SGreg Kroah-Hartman 				u8 reset_type)
698064670ac8SStephen M. Cameron {
698164670ac8SStephen M. Cameron 	struct CommandList *c;
698264670ac8SStephen M. Cameron 
698364670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6984bf43caf3SRobert Elliott 
6985a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6986a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
698764670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
698864670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
698964670ac8SStephen M. Cameron 	c->waiting = NULL;
699064670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
699164670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
699264670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
699364670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
699464670ac8SStephen M. Cameron 	 */
6995bf43caf3SRobert Elliott 	return;
699664670ac8SStephen M. Cameron }
699764670ac8SStephen M. Cameron 
6998a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6999b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
7000edd16368SStephen M. Cameron 	int cmd_type)
7001edd16368SStephen M. Cameron {
7002edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
70039b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
7004edd16368SStephen M. Cameron 
7005edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
7006a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
7007edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
7008edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
7009edd16368SStephen M. Cameron 		c->Header.SGList = 1;
701050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
7011edd16368SStephen M. Cameron 	} else {
7012edd16368SStephen M. Cameron 		c->Header.SGList = 0;
701350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
7014edd16368SStephen M. Cameron 	}
7015edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
7016edd16368SStephen M. Cameron 
7017edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
7018edd16368SStephen M. Cameron 		switch (cmd) {
7019edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
7020edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
7021b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
7022edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
7023b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
7024edd16368SStephen M. Cameron 			}
7025edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
7026a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7027a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7028edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7029edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
7030edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
7031edd16368SStephen M. Cameron 			break;
7032edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
7033edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
7034edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
7035edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
7036edd16368SStephen M. Cameron 			 */
7037edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
7038a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7039a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7040edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7041edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
7042edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
7043edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7044edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
7045edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
7046edd16368SStephen M. Cameron 			break;
7047c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
7048c2adae44SScott Teel 			c->Request.CDBLen = 16;
7049c2adae44SScott Teel 			c->Request.type_attr_dir =
7050c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7051c2adae44SScott Teel 			c->Request.Timeout = 0;
7052c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
7053c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
7054c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
7055c2adae44SScott Teel 			break;
7056c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
7057c2adae44SScott Teel 			c->Request.CDBLen = 16;
7058c2adae44SScott Teel 			c->Request.type_attr_dir =
7059c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
7060c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
7061c2adae44SScott Teel 			c->Request.Timeout = 0;
7062c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
7063c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
7064c2adae44SScott Teel 			break;
7065edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
7066edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
7067a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7068a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
7069a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
7070edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7071edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
7072edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
7073bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
7074bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
7075edd16368SStephen M. Cameron 			break;
7076edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
7077edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
7078a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7079a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
7080edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7081edd16368SStephen M. Cameron 			break;
7082283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
7083283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
7084a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7085a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7086283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
7087283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
7088283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
7089283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
7090283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7091283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
7092283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
7093283b4a9bSStephen M. Cameron 			break;
7094316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
7095316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
7096a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7097a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7098316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
7099316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
7100316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
7101316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7102316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
7103316b221aSStephen M. Cameron 			break;
710403383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
710503383736SDon Brace 			c->Request.CDBLen = 10;
710603383736SDon Brace 			c->Request.type_attr_dir =
710703383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
710803383736SDon Brace 			c->Request.Timeout = 0;
710903383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
711003383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
711103383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
711203383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
711303383736SDon Brace 			break;
7114d04e62b9SKevin Barnett 		case BMIC_SENSE_SUBSYSTEM_INFORMATION:
7115d04e62b9SKevin Barnett 			c->Request.CDBLen = 10;
7116d04e62b9SKevin Barnett 			c->Request.type_attr_dir =
7117d04e62b9SKevin Barnett 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7118d04e62b9SKevin Barnett 			c->Request.Timeout = 0;
7119d04e62b9SKevin Barnett 			c->Request.CDB[0] = BMIC_READ;
7120d04e62b9SKevin Barnett 			c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION;
7121d04e62b9SKevin Barnett 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7122d04e62b9SKevin Barnett 			c->Request.CDB[8] = (size >> 8) & 0XFF;
7123d04e62b9SKevin Barnett 			break;
7124cca8f13bSDon Brace 		case BMIC_SENSE_STORAGE_BOX_PARAMS:
7125cca8f13bSDon Brace 			c->Request.CDBLen = 10;
7126cca8f13bSDon Brace 			c->Request.type_attr_dir =
7127cca8f13bSDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7128cca8f13bSDon Brace 			c->Request.Timeout = 0;
7129cca8f13bSDon Brace 			c->Request.CDB[0] = BMIC_READ;
7130cca8f13bSDon Brace 			c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS;
7131cca8f13bSDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7132cca8f13bSDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
7133cca8f13bSDon Brace 			break;
713466749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
713566749d0dSScott Teel 			c->Request.CDBLen = 10;
713666749d0dSScott Teel 			c->Request.type_attr_dir =
713766749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
713866749d0dSScott Teel 			c->Request.Timeout = 0;
713966749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
714066749d0dSScott Teel 			c->Request.CDB[1] = 0;
714166749d0dSScott Teel 			c->Request.CDB[2] = 0;
714266749d0dSScott Teel 			c->Request.CDB[3] = 0;
714366749d0dSScott Teel 			c->Request.CDB[4] = 0;
714466749d0dSScott Teel 			c->Request.CDB[5] = 0;
714566749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
714666749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
714766749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
714866749d0dSScott Teel 			c->Request.CDB[9] = 0;
714966749d0dSScott Teel 			break;
7150edd16368SStephen M. Cameron 		default:
7151edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
7152edd16368SStephen M. Cameron 			BUG();
7153a2dac136SStephen M. Cameron 			return -1;
7154edd16368SStephen M. Cameron 		}
7155edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
7156edd16368SStephen M. Cameron 		switch (cmd) {
7157edd16368SStephen M. Cameron 
71580b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
71590b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
71600b9b7b6eSScott Teel 			c->Request.type_attr_dir =
71610b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
71620b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
71630b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
71640b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
71650b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
71660b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
71670b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
71680b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
71690b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
71700b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
71710b9b7b6eSScott Teel 			break;
7172edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
7173edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
7174a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7175a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
7176edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
717764670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
717864670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
717921e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
7180edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
7181edd16368SStephen M. Cameron 			/* LunID device */
7182edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
7183edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
7184edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
7185edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
7186edd16368SStephen M. Cameron 			break;
718775167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
71889b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
71892b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
71909b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
71919b5c48c2SStephen Cameron 				tag, c->Header.tag);
719275167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
7193a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7194a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
7195a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
719675167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
719775167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
719875167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
719975167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
720075167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
720175167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
72029b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
720375167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
720475167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
720575167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
720675167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
720775167d2cSStephen M. Cameron 		break;
7208edd16368SStephen M. Cameron 		default:
7209edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
7210edd16368SStephen M. Cameron 				cmd);
7211edd16368SStephen M. Cameron 			BUG();
7212edd16368SStephen M. Cameron 		}
7213edd16368SStephen M. Cameron 	} else {
7214edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
7215edd16368SStephen M. Cameron 		BUG();
7216edd16368SStephen M. Cameron 	}
7217edd16368SStephen M. Cameron 
7218a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
7219edd16368SStephen M. Cameron 	case XFER_READ:
7220edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
7221edd16368SStephen M. Cameron 		break;
7222edd16368SStephen M. Cameron 	case XFER_WRITE:
7223edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
7224edd16368SStephen M. Cameron 		break;
7225edd16368SStephen M. Cameron 	case XFER_NONE:
7226edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
7227edd16368SStephen M. Cameron 		break;
7228edd16368SStephen M. Cameron 	default:
7229edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
7230edd16368SStephen M. Cameron 	}
7231a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
7232a2dac136SStephen M. Cameron 		return -1;
7233a2dac136SStephen M. Cameron 	return 0;
7234edd16368SStephen M. Cameron }
7235edd16368SStephen M. Cameron 
7236edd16368SStephen M. Cameron /*
7237edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
7238edd16368SStephen M. Cameron  */
7239edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
7240edd16368SStephen M. Cameron {
7241edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
7242edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
7243088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
7244088ba34cSStephen M. Cameron 		page_offs + size);
7245edd16368SStephen M. Cameron 
7246edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
7247edd16368SStephen M. Cameron }
7248edd16368SStephen M. Cameron 
7249254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
7250edd16368SStephen M. Cameron {
7251254f796bSMatt Gates 	return h->access.command_completed(h, q);
7252edd16368SStephen M. Cameron }
7253edd16368SStephen M. Cameron 
7254900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
7255edd16368SStephen M. Cameron {
7256edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
7257edd16368SStephen M. Cameron }
7258edd16368SStephen M. Cameron 
7259edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
7260edd16368SStephen M. Cameron {
726110f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
726210f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
7263edd16368SStephen M. Cameron }
7264edd16368SStephen M. Cameron 
726501a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
726601a02ffcSStephen M. Cameron 	u32 raw_tag)
7267edd16368SStephen M. Cameron {
7268edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
7269edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
7270edd16368SStephen M. Cameron 		return 1;
7271edd16368SStephen M. Cameron 	}
7272edd16368SStephen M. Cameron 	return 0;
7273edd16368SStephen M. Cameron }
7274edd16368SStephen M. Cameron 
72755a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
7276edd16368SStephen M. Cameron {
7277e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
7278c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
7279c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
72801fb011fbSStephen M. Cameron 		complete_scsi_command(c);
72818be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
7282edd16368SStephen M. Cameron 		complete(c->waiting);
7283a104c99fSStephen M. Cameron }
7284a104c99fSStephen M. Cameron 
7285303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
72861d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
7287303932fdSDon Brace 	u32 raw_tag)
7288303932fdSDon Brace {
7289303932fdSDon Brace 	u32 tag_index;
7290303932fdSDon Brace 	struct CommandList *c;
7291303932fdSDon Brace 
7292f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
72931d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
7294303932fdSDon Brace 		c = h->cmd_pool + tag_index;
72955a3d16f5SStephen M. Cameron 		finish_cmd(c);
72961d94f94dSStephen M. Cameron 	}
7297303932fdSDon Brace }
7298303932fdSDon Brace 
729964670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
730064670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
730164670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
730264670ac8SStephen M. Cameron  * functions.
730364670ac8SStephen M. Cameron  */
730464670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
730564670ac8SStephen M. Cameron {
730664670ac8SStephen M. Cameron 	if (likely(!reset_devices))
730764670ac8SStephen M. Cameron 		return 0;
730864670ac8SStephen M. Cameron 
730964670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
731064670ac8SStephen M. Cameron 		return 0;
731164670ac8SStephen M. Cameron 
731264670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
731364670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
731464670ac8SStephen M. Cameron 
731564670ac8SStephen M. Cameron 	return 1;
731664670ac8SStephen M. Cameron }
731764670ac8SStephen M. Cameron 
7318254f796bSMatt Gates /*
7319254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
7320254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
7321254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
7322254f796bSMatt Gates  */
7323254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
732464670ac8SStephen M. Cameron {
7325254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
7326254f796bSMatt Gates }
7327254f796bSMatt Gates 
7328254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
7329254f796bSMatt Gates {
7330254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
7331254f796bSMatt Gates 	u8 q = *(u8 *) queue;
733264670ac8SStephen M. Cameron 	u32 raw_tag;
733364670ac8SStephen M. Cameron 
733464670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
733564670ac8SStephen M. Cameron 		return IRQ_NONE;
733664670ac8SStephen M. Cameron 
733764670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
733864670ac8SStephen M. Cameron 		return IRQ_NONE;
7339a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
734064670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
7341254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
734264670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
7343254f796bSMatt Gates 			raw_tag = next_command(h, q);
734464670ac8SStephen M. Cameron 	}
734564670ac8SStephen M. Cameron 	return IRQ_HANDLED;
734664670ac8SStephen M. Cameron }
734764670ac8SStephen M. Cameron 
7348254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
734964670ac8SStephen M. Cameron {
7350254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
735164670ac8SStephen M. Cameron 	u32 raw_tag;
7352254f796bSMatt Gates 	u8 q = *(u8 *) queue;
735364670ac8SStephen M. Cameron 
735464670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
735564670ac8SStephen M. Cameron 		return IRQ_NONE;
735664670ac8SStephen M. Cameron 
7357a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7358254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
735964670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
7360254f796bSMatt Gates 		raw_tag = next_command(h, q);
736164670ac8SStephen M. Cameron 	return IRQ_HANDLED;
736264670ac8SStephen M. Cameron }
736364670ac8SStephen M. Cameron 
7364254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
7365edd16368SStephen M. Cameron {
7366254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
7367303932fdSDon Brace 	u32 raw_tag;
7368254f796bSMatt Gates 	u8 q = *(u8 *) queue;
7369edd16368SStephen M. Cameron 
7370edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
7371edd16368SStephen M. Cameron 		return IRQ_NONE;
7372a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
737310f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
7374254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
737510f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
73761d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
7377254f796bSMatt Gates 			raw_tag = next_command(h, q);
737810f66018SStephen M. Cameron 		}
737910f66018SStephen M. Cameron 	}
738010f66018SStephen M. Cameron 	return IRQ_HANDLED;
738110f66018SStephen M. Cameron }
738210f66018SStephen M. Cameron 
7383254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
738410f66018SStephen M. Cameron {
7385254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
738610f66018SStephen M. Cameron 	u32 raw_tag;
7387254f796bSMatt Gates 	u8 q = *(u8 *) queue;
738810f66018SStephen M. Cameron 
7389a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7390254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
7391303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
73921d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
7393254f796bSMatt Gates 		raw_tag = next_command(h, q);
7394edd16368SStephen M. Cameron 	}
7395edd16368SStephen M. Cameron 	return IRQ_HANDLED;
7396edd16368SStephen M. Cameron }
7397edd16368SStephen M. Cameron 
7398a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
7399a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
7400a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
7401a9a3a273SStephen M. Cameron  */
74026f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
7403edd16368SStephen M. Cameron 			unsigned char type)
7404edd16368SStephen M. Cameron {
7405edd16368SStephen M. Cameron 	struct Command {
7406edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
7407edd16368SStephen M. Cameron 		struct RequestBlock Request;
7408edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
7409edd16368SStephen M. Cameron 	};
7410edd16368SStephen M. Cameron 	struct Command *cmd;
7411edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
7412edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
7413edd16368SStephen M. Cameron 	dma_addr_t paddr64;
74142b08b3e9SDon Brace 	__le32 paddr32;
74152b08b3e9SDon Brace 	u32 tag;
7416edd16368SStephen M. Cameron 	void __iomem *vaddr;
7417edd16368SStephen M. Cameron 	int i, err;
7418edd16368SStephen M. Cameron 
7419edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
7420edd16368SStephen M. Cameron 	if (vaddr == NULL)
7421edd16368SStephen M. Cameron 		return -ENOMEM;
7422edd16368SStephen M. Cameron 
7423edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
7424edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
7425edd16368SStephen M. Cameron 	 * memory.
7426edd16368SStephen M. Cameron 	 */
7427edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
7428edd16368SStephen M. Cameron 	if (err) {
7429edd16368SStephen M. Cameron 		iounmap(vaddr);
74301eaec8f3SRobert Elliott 		return err;
7431edd16368SStephen M. Cameron 	}
7432edd16368SStephen M. Cameron 
7433edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
7434edd16368SStephen M. Cameron 	if (cmd == NULL) {
7435edd16368SStephen M. Cameron 		iounmap(vaddr);
7436edd16368SStephen M. Cameron 		return -ENOMEM;
7437edd16368SStephen M. Cameron 	}
7438edd16368SStephen M. Cameron 
7439edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
7440edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
7441edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
7442edd16368SStephen M. Cameron 	 */
74432b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
7444edd16368SStephen M. Cameron 
7445edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
7446edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
744750a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
74482b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
7449edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
7450edd16368SStephen M. Cameron 
7451edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
7452a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
7453a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
7454edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
7455edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
7456edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
7457edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
745850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
74592b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
746050a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
7461edd16368SStephen M. Cameron 
74622b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
7463edd16368SStephen M. Cameron 
7464edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
7465edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
74662b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
7467edd16368SStephen M. Cameron 			break;
7468edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
7469edd16368SStephen M. Cameron 	}
7470edd16368SStephen M. Cameron 
7471edd16368SStephen M. Cameron 	iounmap(vaddr);
7472edd16368SStephen M. Cameron 
7473edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
7474edd16368SStephen M. Cameron 	 *  still complete the command.
7475edd16368SStephen M. Cameron 	 */
7476edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
7477edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
7478edd16368SStephen M. Cameron 			opcode, type);
7479edd16368SStephen M. Cameron 		return -ETIMEDOUT;
7480edd16368SStephen M. Cameron 	}
7481edd16368SStephen M. Cameron 
7482edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
7483edd16368SStephen M. Cameron 
7484edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
7485edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
7486edd16368SStephen M. Cameron 			opcode, type);
7487edd16368SStephen M. Cameron 		return -EIO;
7488edd16368SStephen M. Cameron 	}
7489edd16368SStephen M. Cameron 
7490edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
7491edd16368SStephen M. Cameron 		opcode, type);
7492edd16368SStephen M. Cameron 	return 0;
7493edd16368SStephen M. Cameron }
7494edd16368SStephen M. Cameron 
7495edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
7496edd16368SStephen M. Cameron 
74971df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
749842a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
7499edd16368SStephen M. Cameron {
7500edd16368SStephen M. Cameron 
75011df8552aSStephen M. Cameron 	if (use_doorbell) {
75021df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
75031df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
75041df8552aSStephen M. Cameron 		 * other way using the doorbell register.
7505edd16368SStephen M. Cameron 		 */
75061df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
7507cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
750885009239SStephen M. Cameron 
750900701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
751085009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
751185009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
751285009239SStephen M. Cameron 		 * over in some weird corner cases.
751385009239SStephen M. Cameron 		 */
751400701a96SJustin Lindley 		msleep(10000);
75151df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
7516edd16368SStephen M. Cameron 
7517edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
7518edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
7519edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
7520edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
75211df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
75221df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
75231df8552aSStephen M. Cameron 		 * controller." */
7524edd16368SStephen M. Cameron 
75252662cab8SDon Brace 		int rc = 0;
75262662cab8SDon Brace 
75271df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
75282662cab8SDon Brace 
7529edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
75302662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
75312662cab8SDon Brace 		if (rc)
75322662cab8SDon Brace 			return rc;
7533edd16368SStephen M. Cameron 
7534edd16368SStephen M. Cameron 		msleep(500);
7535edd16368SStephen M. Cameron 
7536edd16368SStephen M. Cameron 		/* enter the D0 power management state */
75372662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
75382662cab8SDon Brace 		if (rc)
75392662cab8SDon Brace 			return rc;
7540c4853efeSMike Miller 
7541c4853efeSMike Miller 		/*
7542c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
7543c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
7544c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
7545c4853efeSMike Miller 		 */
7546c4853efeSMike Miller 		msleep(500);
75471df8552aSStephen M. Cameron 	}
75481df8552aSStephen M. Cameron 	return 0;
75491df8552aSStephen M. Cameron }
75501df8552aSStephen M. Cameron 
75516f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
7552580ada3cSStephen M. Cameron {
7553580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
7554f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
7555580ada3cSStephen M. Cameron }
7556580ada3cSStephen M. Cameron 
75576f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
7558580ada3cSStephen M. Cameron {
7559580ada3cSStephen M. Cameron 	char *driver_version;
7560580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
7561580ada3cSStephen M. Cameron 
7562580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
7563580ada3cSStephen M. Cameron 	if (!driver_version)
7564580ada3cSStephen M. Cameron 		return -ENOMEM;
7565580ada3cSStephen M. Cameron 
7566580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
7567580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
7568580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
7569580ada3cSStephen M. Cameron 	kfree(driver_version);
7570580ada3cSStephen M. Cameron 	return 0;
7571580ada3cSStephen M. Cameron }
7572580ada3cSStephen M. Cameron 
75736f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
75746f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
7575580ada3cSStephen M. Cameron {
7576580ada3cSStephen M. Cameron 	int i;
7577580ada3cSStephen M. Cameron 
7578580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
7579580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
7580580ada3cSStephen M. Cameron }
7581580ada3cSStephen M. Cameron 
75826f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
7583580ada3cSStephen M. Cameron {
7584580ada3cSStephen M. Cameron 
7585580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
7586580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
7587580ada3cSStephen M. Cameron 
7588580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
7589580ada3cSStephen M. Cameron 	if (!old_driver_ver)
7590580ada3cSStephen M. Cameron 		return -ENOMEM;
7591580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
7592580ada3cSStephen M. Cameron 
7593580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
7594580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
7595580ada3cSStephen M. Cameron 	 */
7596580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
7597580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
7598580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
7599580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
7600580ada3cSStephen M. Cameron 	return rc;
7601580ada3cSStephen M. Cameron }
76021df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
76031df8552aSStephen M. Cameron  * states or the using the doorbell register.
76041df8552aSStephen M. Cameron  */
76056b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
76061df8552aSStephen M. Cameron {
76071df8552aSStephen M. Cameron 	u64 cfg_offset;
76081df8552aSStephen M. Cameron 	u32 cfg_base_addr;
76091df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
76101df8552aSStephen M. Cameron 	void __iomem *vaddr;
76111df8552aSStephen M. Cameron 	unsigned long paddr;
7612580ada3cSStephen M. Cameron 	u32 misc_fw_support;
7613270d05deSStephen M. Cameron 	int rc;
76141df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
7615cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
7616270d05deSStephen M. Cameron 	u16 command_register;
76171df8552aSStephen M. Cameron 
76181df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
76191df8552aSStephen M. Cameron 	 * the same thing as
76201df8552aSStephen M. Cameron 	 *
76211df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
76221df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
76231df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
76241df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
76251df8552aSStephen M. Cameron 	 *
76261df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
76271df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
76281df8552aSStephen M. Cameron 	 * using the doorbell register.
76291df8552aSStephen M. Cameron 	 */
763018867659SStephen M. Cameron 
763160f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
763260f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
763325c1e56aSStephen M. Cameron 		return -ENODEV;
763425c1e56aSStephen M. Cameron 	}
763546380786SStephen M. Cameron 
763646380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
763746380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
763846380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
763918867659SStephen M. Cameron 
7640270d05deSStephen M. Cameron 	/* Save the PCI command register */
7641270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
7642270d05deSStephen M. Cameron 	pci_save_state(pdev);
76431df8552aSStephen M. Cameron 
76441df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
76451df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
76461df8552aSStephen M. Cameron 	if (rc)
76471df8552aSStephen M. Cameron 		return rc;
76481df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
76491df8552aSStephen M. Cameron 	if (!vaddr)
76501df8552aSStephen M. Cameron 		return -ENOMEM;
76511df8552aSStephen M. Cameron 
76521df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
76531df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
76541df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
76551df8552aSStephen M. Cameron 	if (rc)
76561df8552aSStephen M. Cameron 		goto unmap_vaddr;
76571df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
76581df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
76591df8552aSStephen M. Cameron 	if (!cfgtable) {
76601df8552aSStephen M. Cameron 		rc = -ENOMEM;
76611df8552aSStephen M. Cameron 		goto unmap_vaddr;
76621df8552aSStephen M. Cameron 	}
7663580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7664580ada3cSStephen M. Cameron 	if (rc)
766503741d95STomas Henzl 		goto unmap_cfgtable;
76661df8552aSStephen M. Cameron 
7667cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7668cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7669cf0b08d0SStephen M. Cameron 	 */
76701df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7671cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7672cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7673cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7674cf0b08d0SStephen M. Cameron 	} else {
76751df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7676cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7677050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7678050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
767964670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7680cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7681cf0b08d0SStephen M. Cameron 		}
7682cf0b08d0SStephen M. Cameron 	}
76831df8552aSStephen M. Cameron 
76841df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
76851df8552aSStephen M. Cameron 	if (rc)
76861df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7687edd16368SStephen M. Cameron 
7688270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7689270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7690edd16368SStephen M. Cameron 
76911df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
76921df8552aSStephen M. Cameron 	   need a little pause here */
76931df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
76941df8552aSStephen M. Cameron 
7695fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7696fe5389c8SStephen M. Cameron 	if (rc) {
7697fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7698050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7699fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7700fe5389c8SStephen M. Cameron 	}
7701fe5389c8SStephen M. Cameron 
7702580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7703580ada3cSStephen M. Cameron 	if (rc < 0)
7704580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7705580ada3cSStephen M. Cameron 	if (rc) {
770664670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
770764670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
770864670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7709580ada3cSStephen M. Cameron 	} else {
771064670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
77111df8552aSStephen M. Cameron 	}
77121df8552aSStephen M. Cameron 
77131df8552aSStephen M. Cameron unmap_cfgtable:
77141df8552aSStephen M. Cameron 	iounmap(cfgtable);
77151df8552aSStephen M. Cameron 
77161df8552aSStephen M. Cameron unmap_vaddr:
77171df8552aSStephen M. Cameron 	iounmap(vaddr);
77181df8552aSStephen M. Cameron 	return rc;
7719edd16368SStephen M. Cameron }
7720edd16368SStephen M. Cameron 
7721edd16368SStephen M. Cameron /*
7722edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7723edd16368SStephen M. Cameron  *   the io functions.
7724edd16368SStephen M. Cameron  *   This is for debug only.
7725edd16368SStephen M. Cameron  */
772642a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7727edd16368SStephen M. Cameron {
772858f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7729edd16368SStephen M. Cameron 	int i;
7730edd16368SStephen M. Cameron 	char temp_name[17];
7731edd16368SStephen M. Cameron 
7732edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7733edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7734edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7735edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7736edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7737edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7738edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7739edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7740edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7741edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7742edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7743edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7744edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7745edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7746edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7747edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7748edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
774969d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7750edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7751edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7752edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7753edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7754edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7755edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7756edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7757edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7758edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
775958f8665cSStephen M. Cameron }
7760edd16368SStephen M. Cameron 
7761edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7762edd16368SStephen M. Cameron {
7763edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7764edd16368SStephen M. Cameron 
7765edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7766edd16368SStephen M. Cameron 		return 0;
7767edd16368SStephen M. Cameron 	offset = 0;
7768edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7769edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7770edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7771edd16368SStephen M. Cameron 			offset += 4;
7772edd16368SStephen M. Cameron 		else {
7773edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7774edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7775edd16368SStephen M. Cameron 			switch (mem_type) {
7776edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7777edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7778edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7779edd16368SStephen M. Cameron 				break;
7780edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7781edd16368SStephen M. Cameron 				offset += 8;
7782edd16368SStephen M. Cameron 				break;
7783edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7784edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7785edd16368SStephen M. Cameron 				       "base address is invalid\n");
7786edd16368SStephen M. Cameron 				return -1;
7787edd16368SStephen M. Cameron 				break;
7788edd16368SStephen M. Cameron 			}
7789edd16368SStephen M. Cameron 		}
7790edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7791edd16368SStephen M. Cameron 			return i + 1;
7792edd16368SStephen M. Cameron 	}
7793edd16368SStephen M. Cameron 	return -1;
7794edd16368SStephen M. Cameron }
7795edd16368SStephen M. Cameron 
7796cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7797cc64c817SRobert Elliott {
7798bc2bb154SChristoph Hellwig 	pci_free_irq_vectors(h->pdev);
7799bc2bb154SChristoph Hellwig 	h->msix_vectors = 0;
7800cc64c817SRobert Elliott }
7801cc64c817SRobert Elliott 
7802edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7803050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7804edd16368SStephen M. Cameron  */
7805bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h)
7806edd16368SStephen M. Cameron {
7807bc2bb154SChristoph Hellwig 	unsigned int flags = PCI_IRQ_LEGACY;
7808bc2bb154SChristoph Hellwig 	int ret;
7809edd16368SStephen M. Cameron 
7810edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
7811bc2bb154SChristoph Hellwig 	switch (h->board_id) {
7812bc2bb154SChristoph Hellwig 	case 0x40700E11:
7813bc2bb154SChristoph Hellwig 	case 0x40800E11:
7814bc2bb154SChristoph Hellwig 	case 0x40820E11:
7815bc2bb154SChristoph Hellwig 	case 0x40830E11:
7816bc2bb154SChristoph Hellwig 		break;
7817bc2bb154SChristoph Hellwig 	default:
7818bc2bb154SChristoph Hellwig 		ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES,
7819bc2bb154SChristoph Hellwig 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY);
7820bc2bb154SChristoph Hellwig 		if (ret > 0) {
7821bc2bb154SChristoph Hellwig 			h->msix_vectors = ret;
7822bc2bb154SChristoph Hellwig 			return 0;
7823eee0f03aSHannes Reinecke 		}
7824bc2bb154SChristoph Hellwig 
7825bc2bb154SChristoph Hellwig 		flags |= PCI_IRQ_MSI;
7826bc2bb154SChristoph Hellwig 		break;
7827edd16368SStephen M. Cameron 	}
7828bc2bb154SChristoph Hellwig 
7829bc2bb154SChristoph Hellwig 	ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags);
7830bc2bb154SChristoph Hellwig 	if (ret < 0)
7831bc2bb154SChristoph Hellwig 		return ret;
7832bc2bb154SChristoph Hellwig 	return 0;
7833edd16368SStephen M. Cameron }
7834edd16368SStephen M. Cameron 
78356f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7836e5c880d1SStephen M. Cameron {
7837e5c880d1SStephen M. Cameron 	int i;
7838e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7839e5c880d1SStephen M. Cameron 
7840e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7841e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7842e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7843e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7844e5c880d1SStephen M. Cameron 
7845e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7846e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7847e5c880d1SStephen M. Cameron 			return i;
7848e5c880d1SStephen M. Cameron 
78496798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
78506798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
78516798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7852e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7853e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7854e5c880d1SStephen M. Cameron 			return -ENODEV;
7855e5c880d1SStephen M. Cameron 	}
7856e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7857e5c880d1SStephen M. Cameron }
7858e5c880d1SStephen M. Cameron 
78596f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
78603a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
78613a7774ceSStephen M. Cameron {
78623a7774ceSStephen M. Cameron 	int i;
78633a7774ceSStephen M. Cameron 
78643a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
786512d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
78663a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
786712d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
786812d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
78693a7774ceSStephen M. Cameron 				*memory_bar);
78703a7774ceSStephen M. Cameron 			return 0;
78713a7774ceSStephen M. Cameron 		}
787212d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
78733a7774ceSStephen M. Cameron 	return -ENODEV;
78743a7774ceSStephen M. Cameron }
78753a7774ceSStephen M. Cameron 
78766f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
78776f039790SGreg Kroah-Hartman 				     int wait_for_ready)
78782c4c8c8bSStephen M. Cameron {
7879fe5389c8SStephen M. Cameron 	int i, iterations;
78802c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7881fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7882fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7883fe5389c8SStephen M. Cameron 	else
7884fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
78852c4c8c8bSStephen M. Cameron 
7886fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7887fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7888fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
78892c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
78902c4c8c8bSStephen M. Cameron 				return 0;
7891fe5389c8SStephen M. Cameron 		} else {
7892fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7893fe5389c8SStephen M. Cameron 				return 0;
7894fe5389c8SStephen M. Cameron 		}
78952c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
78962c4c8c8bSStephen M. Cameron 	}
7897fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
78982c4c8c8bSStephen M. Cameron 	return -ENODEV;
78992c4c8c8bSStephen M. Cameron }
79002c4c8c8bSStephen M. Cameron 
79016f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
79026f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7903a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7904a51fd47fSStephen M. Cameron {
7905a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7906a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7907a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7908a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7909a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7910a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7911a51fd47fSStephen M. Cameron 		return -ENODEV;
7912a51fd47fSStephen M. Cameron 	}
7913a51fd47fSStephen M. Cameron 	return 0;
7914a51fd47fSStephen M. Cameron }
7915a51fd47fSStephen M. Cameron 
7916195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7917195f2c65SRobert Elliott {
7918105a3dbcSRobert Elliott 	if (h->transtable) {
7919195f2c65SRobert Elliott 		iounmap(h->transtable);
7920105a3dbcSRobert Elliott 		h->transtable = NULL;
7921105a3dbcSRobert Elliott 	}
7922105a3dbcSRobert Elliott 	if (h->cfgtable) {
7923195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7924105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7925105a3dbcSRobert Elliott 	}
7926195f2c65SRobert Elliott }
7927195f2c65SRobert Elliott 
7928195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7929195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7930195f2c65SRobert Elliott + * */
79316f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7932edd16368SStephen M. Cameron {
793301a02ffcSStephen M. Cameron 	u64 cfg_offset;
793401a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
793501a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7936303932fdSDon Brace 	u32 trans_offset;
7937a51fd47fSStephen M. Cameron 	int rc;
793877c4495cSStephen M. Cameron 
7939a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7940a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7941a51fd47fSStephen M. Cameron 	if (rc)
7942a51fd47fSStephen M. Cameron 		return rc;
794377c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7944a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7945cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7946cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
794777c4495cSStephen M. Cameron 		return -ENOMEM;
7948cd3c81c4SRobert Elliott 	}
7949580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7950580ada3cSStephen M. Cameron 	if (rc)
7951580ada3cSStephen M. Cameron 		return rc;
795277c4495cSStephen M. Cameron 	/* Find performant mode table. */
7953a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
795477c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
795577c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
795677c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7957195f2c65SRobert Elliott 	if (!h->transtable) {
7958195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7959195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
796077c4495cSStephen M. Cameron 		return -ENOMEM;
7961195f2c65SRobert Elliott 	}
796277c4495cSStephen M. Cameron 	return 0;
796377c4495cSStephen M. Cameron }
796477c4495cSStephen M. Cameron 
79656f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7966cba3d38bSStephen M. Cameron {
796741ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
796841ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
796941ce4c35SStephen Cameron 
797041ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
797172ceeaecSStephen M. Cameron 
797272ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
797372ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
797472ceeaecSStephen M. Cameron 		h->max_commands = 32;
797572ceeaecSStephen M. Cameron 
797641ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
797741ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
797841ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
797941ce4c35SStephen Cameron 			h->max_commands,
798041ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
798141ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7982cba3d38bSStephen M. Cameron 	}
7983cba3d38bSStephen M. Cameron }
7984cba3d38bSStephen M. Cameron 
7985c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7986c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7987c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7988c7ee65b3SWebb Scales  */
7989c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7990c7ee65b3SWebb Scales {
7991c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7992c7ee65b3SWebb Scales }
7993c7ee65b3SWebb Scales 
7994b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7995b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7996b93d7536SStephen M. Cameron  * SG chain block size, etc.
7997b93d7536SStephen M. Cameron  */
79986f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7999b93d7536SStephen M. Cameron {
8000cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
800145fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
8002b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
8003283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
8004c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
8005c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
8006b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
80071a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
8008b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
8009b93d7536SStephen M. Cameron 	} else {
8010c7ee65b3SWebb Scales 		/*
8011c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
8012c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
8013c7ee65b3SWebb Scales 		 * would lock up the controller)
8014c7ee65b3SWebb Scales 		 */
8015c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
80161a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
8017c7ee65b3SWebb Scales 		h->chainsize = 0;
8018b93d7536SStephen M. Cameron 	}
801975167d2cSStephen M. Cameron 
802075167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
802175167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
80220e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
80230e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
80240e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
80250e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
80268be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
80278be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
8028b93d7536SStephen M. Cameron }
8029b93d7536SStephen M. Cameron 
803076c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
803176c46e49SStephen M. Cameron {
80320fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
8033050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
803476c46e49SStephen M. Cameron 		return false;
803576c46e49SStephen M. Cameron 	}
803676c46e49SStephen M. Cameron 	return true;
803776c46e49SStephen M. Cameron }
803876c46e49SStephen M. Cameron 
803997a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
8040f7c39101SStephen M. Cameron {
804197a5e98cSStephen M. Cameron 	u32 driver_support;
8042f7c39101SStephen M. Cameron 
804397a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
80440b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
80450b9e7b74SArnd Bergmann #ifdef CONFIG_X86
804697a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
8047f7c39101SStephen M. Cameron #endif
804828e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
804928e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
8050f7c39101SStephen M. Cameron }
8051f7c39101SStephen M. Cameron 
80523d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
80533d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
80543d0eab67SStephen M. Cameron  */
80553d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
80563d0eab67SStephen M. Cameron {
80573d0eab67SStephen M. Cameron 	u32 dma_prefetch;
80583d0eab67SStephen M. Cameron 
80593d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
80603d0eab67SStephen M. Cameron 		return;
80613d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
80623d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
80633d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
80643d0eab67SStephen M. Cameron }
80653d0eab67SStephen M. Cameron 
8066c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
806776438d08SStephen M. Cameron {
806876438d08SStephen M. Cameron 	int i;
806976438d08SStephen M. Cameron 	u32 doorbell_value;
807076438d08SStephen M. Cameron 	unsigned long flags;
807176438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
8072007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
807376438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
807476438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
807576438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
807676438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
8077c706a795SRobert Elliott 			goto done;
807876438d08SStephen M. Cameron 		/* delay and try again */
8079007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
808076438d08SStephen M. Cameron 	}
8081c706a795SRobert Elliott 	return -ENODEV;
8082c706a795SRobert Elliott done:
8083c706a795SRobert Elliott 	return 0;
808476438d08SStephen M. Cameron }
808576438d08SStephen M. Cameron 
8086c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
8087eb6b2ae9SStephen M. Cameron {
8088eb6b2ae9SStephen M. Cameron 	int i;
80896eaf46fdSStephen M. Cameron 	u32 doorbell_value;
80906eaf46fdSStephen M. Cameron 	unsigned long flags;
8091eb6b2ae9SStephen M. Cameron 
8092eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
8093eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
8094eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
8095eb6b2ae9SStephen M. Cameron 	 */
8096007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
809725163bd5SWebb Scales 		if (h->remove_in_progress)
809825163bd5SWebb Scales 			goto done;
80996eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
81006eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
81016eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8102382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
8103c706a795SRobert Elliott 			goto done;
8104eb6b2ae9SStephen M. Cameron 		/* delay and try again */
8105007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
8106eb6b2ae9SStephen M. Cameron 	}
8107c706a795SRobert Elliott 	return -ENODEV;
8108c706a795SRobert Elliott done:
8109c706a795SRobert Elliott 	return 0;
81103f4336f3SStephen M. Cameron }
81113f4336f3SStephen M. Cameron 
8112c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
81136f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
81143f4336f3SStephen M. Cameron {
81153f4336f3SStephen M. Cameron 	u32 trans_support;
81163f4336f3SStephen M. Cameron 
81173f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
81183f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
81193f4336f3SStephen M. Cameron 		return -ENOTSUPP;
81203f4336f3SStephen M. Cameron 
81213f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
8122283b4a9bSStephen M. Cameron 
81233f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
81243f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
8125b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
81263f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8127c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
8128c706a795SRobert Elliott 		goto error;
8129eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
8130283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
8131283b4a9bSStephen M. Cameron 		goto error;
8132960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
8133eb6b2ae9SStephen M. Cameron 	return 0;
8134283b4a9bSStephen M. Cameron error:
8135050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
8136283b4a9bSStephen M. Cameron 	return -ENODEV;
8137eb6b2ae9SStephen M. Cameron }
8138eb6b2ae9SStephen M. Cameron 
8139195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
8140195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
8141195f2c65SRobert Elliott {
8142195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
8143195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
8144105a3dbcSRobert Elliott 	h->vaddr = NULL;
8145195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8146943a7021SRobert Elliott 	/*
8147943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
8148943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
8149943a7021SRobert Elliott 	 */
8150195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
8151943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
8152195f2c65SRobert Elliott }
8153195f2c65SRobert Elliott 
8154195f2c65SRobert Elliott /* several items must be freed later */
81556f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
815677c4495cSStephen M. Cameron {
8157eb6b2ae9SStephen M. Cameron 	int prod_index, err;
8158edd16368SStephen M. Cameron 
8159e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
8160e5c880d1SStephen M. Cameron 	if (prod_index < 0)
816160f923b9SRobert Elliott 		return prod_index;
8162e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
8163e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
8164e5c880d1SStephen M. Cameron 
81659b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
81669b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
81679b5c48c2SStephen Cameron 
8168e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
8169e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
8170e5a44df8SMatthew Garrett 
817155c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
8172edd16368SStephen M. Cameron 	if (err) {
8173195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
8174943a7021SRobert Elliott 		pci_disable_device(h->pdev);
8175edd16368SStephen M. Cameron 		return err;
8176edd16368SStephen M. Cameron 	}
8177edd16368SStephen M. Cameron 
8178f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
8179edd16368SStephen M. Cameron 	if (err) {
818055c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
8181195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
8182943a7021SRobert Elliott 		pci_disable_device(h->pdev);
8183943a7021SRobert Elliott 		return err;
8184edd16368SStephen M. Cameron 	}
81854fa604e1SRobert Elliott 
81864fa604e1SRobert Elliott 	pci_set_master(h->pdev);
81874fa604e1SRobert Elliott 
8188bc2bb154SChristoph Hellwig 	err = hpsa_interrupt_mode(h);
8189bc2bb154SChristoph Hellwig 	if (err)
8190bc2bb154SChristoph Hellwig 		goto clean1;
819112d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
81923a7774ceSStephen M. Cameron 	if (err)
8193195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
8194edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
8195204892e9SStephen M. Cameron 	if (!h->vaddr) {
8196195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
8197204892e9SStephen M. Cameron 		err = -ENOMEM;
8198195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
8199204892e9SStephen M. Cameron 	}
8200fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
82012c4c8c8bSStephen M. Cameron 	if (err)
8202195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
820377c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
820477c4495cSStephen M. Cameron 	if (err)
8205195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
8206b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
8207edd16368SStephen M. Cameron 
820876c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
8209edd16368SStephen M. Cameron 		err = -ENODEV;
8210195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
8211edd16368SStephen M. Cameron 	}
821297a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
82133d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
8214eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
8215eb6b2ae9SStephen M. Cameron 	if (err)
8216195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
8217edd16368SStephen M. Cameron 	return 0;
8218edd16368SStephen M. Cameron 
8219195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
8220195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
8221195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
8222204892e9SStephen M. Cameron 	iounmap(h->vaddr);
8223105a3dbcSRobert Elliott 	h->vaddr = NULL;
8224195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
8225195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
8226bc2bb154SChristoph Hellwig clean1:
8227943a7021SRobert Elliott 	/*
8228943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
8229943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
8230943a7021SRobert Elliott 	 */
8231195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
8232943a7021SRobert Elliott 	pci_release_regions(h->pdev);
8233edd16368SStephen M. Cameron 	return err;
8234edd16368SStephen M. Cameron }
8235edd16368SStephen M. Cameron 
82366f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
8237339b2b14SStephen M. Cameron {
8238339b2b14SStephen M. Cameron 	int rc;
8239339b2b14SStephen M. Cameron 
8240339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
8241339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
8242339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
8243339b2b14SStephen M. Cameron 		return;
8244339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
8245339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
8246339b2b14SStephen M. Cameron 	if (rc != 0) {
8247339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
8248339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
8249339b2b14SStephen M. Cameron 	}
8250339b2b14SStephen M. Cameron }
8251339b2b14SStephen M. Cameron 
82526b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
8253edd16368SStephen M. Cameron {
82541df8552aSStephen M. Cameron 	int rc, i;
82553b747298STomas Henzl 	void __iomem *vaddr;
8256edd16368SStephen M. Cameron 
82574c2a8c40SStephen M. Cameron 	if (!reset_devices)
82584c2a8c40SStephen M. Cameron 		return 0;
82594c2a8c40SStephen M. Cameron 
8260132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
8261132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
8262132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
8263132aa220STomas Henzl 	 */
8264132aa220STomas Henzl 	rc = pci_enable_device(pdev);
8265132aa220STomas Henzl 	if (rc) {
8266132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
8267132aa220STomas Henzl 		return -ENODEV;
8268132aa220STomas Henzl 	}
8269132aa220STomas Henzl 	pci_disable_device(pdev);
8270132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
8271132aa220STomas Henzl 	rc = pci_enable_device(pdev);
8272132aa220STomas Henzl 	if (rc) {
8273132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
8274132aa220STomas Henzl 		return -ENODEV;
8275132aa220STomas Henzl 	}
82764fa604e1SRobert Elliott 
8277859c75abSTomas Henzl 	pci_set_master(pdev);
82784fa604e1SRobert Elliott 
82793b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
82803b747298STomas Henzl 	if (vaddr == NULL) {
82813b747298STomas Henzl 		rc = -ENOMEM;
82823b747298STomas Henzl 		goto out_disable;
82833b747298STomas Henzl 	}
82843b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
82853b747298STomas Henzl 	iounmap(vaddr);
82863b747298STomas Henzl 
82871df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
82886b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
8289edd16368SStephen M. Cameron 
82901df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
82911df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
829218867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
829318867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
82941df8552aSStephen M. Cameron 	 */
8295adf1b3a3SRobert Elliott 	if (rc)
8296132aa220STomas Henzl 		goto out_disable;
8297edd16368SStephen M. Cameron 
8298edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
82991ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
8300edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
8301edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
8302edd16368SStephen M. Cameron 			break;
8303edd16368SStephen M. Cameron 		else
8304edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
8305edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
8306edd16368SStephen M. Cameron 	}
8307132aa220STomas Henzl 
8308132aa220STomas Henzl out_disable:
8309132aa220STomas Henzl 
8310132aa220STomas Henzl 	pci_disable_device(pdev);
8311132aa220STomas Henzl 	return rc;
8312edd16368SStephen M. Cameron }
8313edd16368SStephen M. Cameron 
83141fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
83151fb7c98aSRobert Elliott {
83161fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
8317105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
8318105a3dbcSRobert Elliott 	if (h->cmd_pool) {
83191fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
83201fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
83211fb7c98aSRobert Elliott 				h->cmd_pool,
83221fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
8323105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
8324105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
8325105a3dbcSRobert Elliott 	}
8326105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
83271fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
83281fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
83291fb7c98aSRobert Elliott 				h->errinfo_pool,
83301fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
8331105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
8332105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
8333105a3dbcSRobert Elliott 	}
83341fb7c98aSRobert Elliott }
83351fb7c98aSRobert Elliott 
8336d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
83372e9d1b36SStephen M. Cameron {
83382e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
83392e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
83402e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
83412e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
83422e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
83432e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
83442e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
83452e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
83462e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
83472e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
83482e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
83492e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
83502e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
83512c143342SRobert Elliott 		goto clean_up;
83522e9d1b36SStephen M. Cameron 	}
8353360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
83542e9d1b36SStephen M. Cameron 	return 0;
83552c143342SRobert Elliott clean_up:
83562c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
83572c143342SRobert Elliott 	return -ENOMEM;
83582e9d1b36SStephen M. Cameron }
83592e9d1b36SStephen M. Cameron 
8360ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
8361ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
8362ec501a18SRobert Elliott {
8363ec501a18SRobert Elliott 	int i;
8364ec501a18SRobert Elliott 
8365bc2bb154SChristoph Hellwig 	if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) {
8366ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
83677dc62d93SColin Ian King 		free_irq(pci_irq_vector(h->pdev, 0), &h->q[h->intr_mode]);
8368bc2bb154SChristoph Hellwig 		h->q[h->intr_mode] = 0;
8369ec501a18SRobert Elliott 		return;
8370ec501a18SRobert Elliott 	}
8371ec501a18SRobert Elliott 
8372bc2bb154SChristoph Hellwig 	for (i = 0; i < h->msix_vectors; i++) {
8373bc2bb154SChristoph Hellwig 		free_irq(pci_irq_vector(h->pdev, i), &h->q[i]);
8374105a3dbcSRobert Elliott 		h->q[i] = 0;
8375ec501a18SRobert Elliott 	}
8376a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
8377a4e17fc1SRobert Elliott 		h->q[i] = 0;
8378ec501a18SRobert Elliott }
8379ec501a18SRobert Elliott 
83809ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
83819ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
83820ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
83830ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
83840ae01a32SStephen M. Cameron {
8385254f796bSMatt Gates 	int rc, i;
83860ae01a32SStephen M. Cameron 
8387254f796bSMatt Gates 	/*
8388254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
8389254f796bSMatt Gates 	 * queue to process.
8390254f796bSMatt Gates 	 */
8391254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
8392254f796bSMatt Gates 		h->q[i] = (u8) i;
8393254f796bSMatt Gates 
8394bc2bb154SChristoph Hellwig 	if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) {
8395254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
8396bc2bb154SChristoph Hellwig 		for (i = 0; i < h->msix_vectors; i++) {
83978b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
8398bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler,
83998b47004aSRobert Elliott 					0, h->intrname[i],
8400254f796bSMatt Gates 					&h->q[i]);
8401a4e17fc1SRobert Elliott 			if (rc) {
8402a4e17fc1SRobert Elliott 				int j;
8403a4e17fc1SRobert Elliott 
8404a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
8405a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
8406bc2bb154SChristoph Hellwig 				       pci_irq_vector(h->pdev, i), h->devname);
8407a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
8408bc2bb154SChristoph Hellwig 					free_irq(pci_irq_vector(h->pdev, j), &h->q[j]);
8409a4e17fc1SRobert Elliott 					h->q[j] = 0;
8410a4e17fc1SRobert Elliott 				}
8411a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
8412a4e17fc1SRobert Elliott 					h->q[j] = 0;
8413a4e17fc1SRobert Elliott 				return rc;
8414a4e17fc1SRobert Elliott 			}
8415a4e17fc1SRobert Elliott 		}
8416254f796bSMatt Gates 	} else {
8417254f796bSMatt Gates 		/* Use single reply pool */
8418bc2bb154SChristoph Hellwig 		if (h->msix_vectors > 0 || h->pdev->msi_enabled) {
8419bc2bb154SChristoph Hellwig 			sprintf(h->intrname[0], "%s-msi%s", h->devname,
8420bc2bb154SChristoph Hellwig 				h->msix_vectors ? "x" : "");
8421bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
84228b47004aSRobert Elliott 				msixhandler, 0,
8423bc2bb154SChristoph Hellwig 				h->intrname[0],
8424254f796bSMatt Gates 				&h->q[h->intr_mode]);
8425254f796bSMatt Gates 		} else {
84268b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
84278b47004aSRobert Elliott 				"%s-intx", h->devname);
8428bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
84298b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
8430bc2bb154SChristoph Hellwig 				h->intrname[0],
8431254f796bSMatt Gates 				&h->q[h->intr_mode]);
8432254f796bSMatt Gates 		}
8433254f796bSMatt Gates 	}
84340ae01a32SStephen M. Cameron 	if (rc) {
8435195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
8436bc2bb154SChristoph Hellwig 		       pci_irq_vector(h->pdev, 0), h->devname);
8437195f2c65SRobert Elliott 		hpsa_free_irqs(h);
84380ae01a32SStephen M. Cameron 		return -ENODEV;
84390ae01a32SStephen M. Cameron 	}
84400ae01a32SStephen M. Cameron 	return 0;
84410ae01a32SStephen M. Cameron }
84420ae01a32SStephen M. Cameron 
84436f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
844464670ac8SStephen M. Cameron {
844539c53f55SRobert Elliott 	int rc;
8446bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
844764670ac8SStephen M. Cameron 
844864670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
844939c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
845039c53f55SRobert Elliott 	if (rc) {
845164670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
845239c53f55SRobert Elliott 		return rc;
845364670ac8SStephen M. Cameron 	}
845464670ac8SStephen M. Cameron 
845564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
845639c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
845739c53f55SRobert Elliott 	if (rc) {
845864670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
845964670ac8SStephen M. Cameron 			"after soft reset.\n");
846039c53f55SRobert Elliott 		return rc;
846164670ac8SStephen M. Cameron 	}
846264670ac8SStephen M. Cameron 
846364670ac8SStephen M. Cameron 	return 0;
846464670ac8SStephen M. Cameron }
846564670ac8SStephen M. Cameron 
8466072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
8467072b0518SStephen M. Cameron {
8468072b0518SStephen M. Cameron 	int i;
8469072b0518SStephen M. Cameron 
8470072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
8471072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
8472072b0518SStephen M. Cameron 			continue;
84731fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
84741fb7c98aSRobert Elliott 					h->reply_queue_size,
84751fb7c98aSRobert Elliott 					h->reply_queue[i].head,
84761fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
8477072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
8478072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
8479072b0518SStephen M. Cameron 	}
8480105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
8481072b0518SStephen M. Cameron }
8482072b0518SStephen M. Cameron 
84830097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
84840097f0f4SStephen M. Cameron {
8485105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
8486105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
8487105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
8488105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
84892946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
84902946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
84912946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
84929ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
84939ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
84949ecd953aSRobert Elliott 	if (h->resubmit_wq) {
84959ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
84969ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
84979ecd953aSRobert Elliott 	}
84989ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
84999ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
85009ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
85019ecd953aSRobert Elliott 	}
8502105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
850364670ac8SStephen M. Cameron }
850464670ac8SStephen M. Cameron 
8505a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
8506f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
8507a0c12413SStephen M. Cameron {
8508281a7fd0SWebb Scales 	int i, refcount;
8509281a7fd0SWebb Scales 	struct CommandList *c;
851025163bd5SWebb Scales 	int failcount = 0;
8511a0c12413SStephen M. Cameron 
8512080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
8513f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
8514f2405db8SDon Brace 		c = h->cmd_pool + i;
8515281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
8516281a7fd0SWebb Scales 		if (refcount > 1) {
851725163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
85185a3d16f5SStephen M. Cameron 			finish_cmd(c);
8519433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
852025163bd5SWebb Scales 			failcount++;
8521a0c12413SStephen M. Cameron 		}
8522281a7fd0SWebb Scales 		cmd_free(h, c);
8523281a7fd0SWebb Scales 	}
852425163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
852525163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
8526a0c12413SStephen M. Cameron }
8527a0c12413SStephen M. Cameron 
8528094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
8529094963daSStephen M. Cameron {
8530c8ed0010SRusty Russell 	int cpu;
8531094963daSStephen M. Cameron 
8532c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
8533094963daSStephen M. Cameron 		u32 *lockup_detected;
8534094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
8535094963daSStephen M. Cameron 		*lockup_detected = value;
8536094963daSStephen M. Cameron 	}
8537094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
8538094963daSStephen M. Cameron }
8539094963daSStephen M. Cameron 
8540a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
8541a0c12413SStephen M. Cameron {
8542a0c12413SStephen M. Cameron 	unsigned long flags;
8543094963daSStephen M. Cameron 	u32 lockup_detected;
8544a0c12413SStephen M. Cameron 
8545a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8546a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8547094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
8548094963daSStephen M. Cameron 	if (!lockup_detected) {
8549094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
8550094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
855125163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
855225163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
8553094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
8554094963daSStephen M. Cameron 	}
8555094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
8556a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
855725163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
855825163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
8559a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
8560f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
8561a0c12413SStephen M. Cameron }
8562a0c12413SStephen M. Cameron 
856325163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
8564a0c12413SStephen M. Cameron {
8565a0c12413SStephen M. Cameron 	u64 now;
8566a0c12413SStephen M. Cameron 	u32 heartbeat;
8567a0c12413SStephen M. Cameron 	unsigned long flags;
8568a0c12413SStephen M. Cameron 
8569a0c12413SStephen M. Cameron 	now = get_jiffies_64();
8570a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
8571a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
8572e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
857325163bd5SWebb Scales 		return false;
8574a0c12413SStephen M. Cameron 
8575a0c12413SStephen M. Cameron 	/*
8576a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
8577a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
8578a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
8579a0c12413SStephen M. Cameron 	 */
8580a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
8581e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
858225163bd5SWebb Scales 		return false;
8583a0c12413SStephen M. Cameron 
8584a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
8585a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8586a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
8587a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8588a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
8589a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
859025163bd5SWebb Scales 		return true;
8591a0c12413SStephen M. Cameron 	}
8592a0c12413SStephen M. Cameron 
8593a0c12413SStephen M. Cameron 	/* We're ok. */
8594a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
8595a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
859625163bd5SWebb Scales 	return false;
8597a0c12413SStephen M. Cameron }
8598a0c12413SStephen M. Cameron 
85999846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
860076438d08SStephen M. Cameron {
860176438d08SStephen M. Cameron 	int i;
860276438d08SStephen M. Cameron 	char *event_type;
860376438d08SStephen M. Cameron 
8604e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8605e4aa3e6aSStephen Cameron 		return;
8606e4aa3e6aSStephen Cameron 
860776438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
86081f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
86091f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
861076438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
861176438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
861276438d08SStephen M. Cameron 
861376438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
861476438d08SStephen M. Cameron 			event_type = "state change";
861576438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
861676438d08SStephen M. Cameron 			event_type = "configuration change";
861776438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
861876438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
86195323ed74SDon Brace 		for (i = 0; i < h->ndevices; i++) {
862076438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
86215323ed74SDon Brace 			h->dev[i]->offload_to_be_enabled = 0;
86225323ed74SDon Brace 		}
862323100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
862476438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
862576438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
862676438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
862776438d08SStephen M. Cameron 			h->events, event_type);
862876438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
862976438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
863076438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
863176438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
863276438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
863376438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
863476438d08SStephen M. Cameron 	} else {
863576438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
863676438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
863776438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
863876438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
863976438d08SStephen M. Cameron #if 0
864076438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
864176438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
864276438d08SStephen M. Cameron #endif
864376438d08SStephen M. Cameron 	}
86449846590eSStephen M. Cameron 	return;
864576438d08SStephen M. Cameron }
864676438d08SStephen M. Cameron 
864776438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
864876438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8649e863d68eSScott Teel  * we should rescan the controller for devices.
8650e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
865176438d08SStephen M. Cameron  */
86529846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
865376438d08SStephen M. Cameron {
8654853633e8SDon Brace 	if (h->drv_req_rescan) {
8655853633e8SDon Brace 		h->drv_req_rescan = 0;
8656853633e8SDon Brace 		return 1;
8657853633e8SDon Brace 	}
8658853633e8SDon Brace 
865976438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
86609846590eSStephen M. Cameron 		return 0;
866176438d08SStephen M. Cameron 
866276438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
86639846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
86649846590eSStephen M. Cameron }
866576438d08SStephen M. Cameron 
866676438d08SStephen M. Cameron /*
86679846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
866876438d08SStephen M. Cameron  */
86699846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
86709846590eSStephen M. Cameron {
86719846590eSStephen M. Cameron 	unsigned long flags;
86729846590eSStephen M. Cameron 	struct offline_device_entry *d;
86739846590eSStephen M. Cameron 	struct list_head *this, *tmp;
86749846590eSStephen M. Cameron 
86759846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
86769846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
86779846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
86789846590eSStephen M. Cameron 				offline_list);
86799846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8680d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8681d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8682d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8683d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
86849846590eSStephen M. Cameron 			return 1;
8685d1fea47cSStephen M. Cameron 		}
86869846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
868776438d08SStephen M. Cameron 	}
86889846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
86899846590eSStephen M. Cameron 	return 0;
86909846590eSStephen M. Cameron }
86919846590eSStephen M. Cameron 
869234592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
869334592254SScott Teel {
869434592254SScott Teel 	int rc = 1; /* assume there are changes */
869534592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
869634592254SScott Teel 
869734592254SScott Teel 	/* if we can't find out if lun data has changed,
869834592254SScott Teel 	 * assume that it has.
869934592254SScott Teel 	 */
870034592254SScott Teel 
870134592254SScott Teel 	if (!h->lastlogicals)
87027e8a9486SAmit Kushwaha 		return rc;
870334592254SScott Teel 
870434592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
87057e8a9486SAmit Kushwaha 	if (!logdev)
87067e8a9486SAmit Kushwaha 		return rc;
87077e8a9486SAmit Kushwaha 
870834592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
870934592254SScott Teel 		dev_warn(&h->pdev->dev,
871034592254SScott Teel 			"report luns failed, can't track lun changes.\n");
871134592254SScott Teel 		goto out;
871234592254SScott Teel 	}
871334592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
871434592254SScott Teel 		dev_info(&h->pdev->dev,
871534592254SScott Teel 			"Lun changes detected.\n");
871634592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
871734592254SScott Teel 		goto out;
871834592254SScott Teel 	} else
871934592254SScott Teel 		rc = 0; /* no changes detected. */
872034592254SScott Teel out:
872134592254SScott Teel 	kfree(logdev);
872234592254SScott Teel 	return rc;
872334592254SScott Teel }
872434592254SScott Teel 
87253d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h)
8726a0c12413SStephen M. Cameron {
87273d38f00cSScott Teel 	struct Scsi_Host *sh = NULL;
8728a0c12413SStephen M. Cameron 	unsigned long flags;
87299846590eSStephen M. Cameron 
8730bfd7546cSDon Brace 	/*
8731bfd7546cSDon Brace 	 * Do the scan after the reset
8732bfd7546cSDon Brace 	 */
8733c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
8734bfd7546cSDon Brace 	if (h->reset_in_progress) {
8735bfd7546cSDon Brace 		h->drv_req_rescan = 1;
8736c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
8737bfd7546cSDon Brace 		return;
8738bfd7546cSDon Brace 	}
8739c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
8740bfd7546cSDon Brace 
874134592254SScott Teel 	sh = scsi_host_get(h->scsi_host);
874234592254SScott Teel 	if (sh != NULL) {
874334592254SScott Teel 		hpsa_scan_start(sh);
874434592254SScott Teel 		scsi_host_put(sh);
87453d38f00cSScott Teel 		h->drv_req_rescan = 0;
874634592254SScott Teel 	}
874734592254SScott Teel }
87483d38f00cSScott Teel 
87493d38f00cSScott Teel /*
87503d38f00cSScott Teel  * watch for controller events
87513d38f00cSScott Teel  */
87523d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work)
87533d38f00cSScott Teel {
87543d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
87553d38f00cSScott Teel 					struct ctlr_info, event_monitor_work);
87563d38f00cSScott Teel 	unsigned long flags;
87573d38f00cSScott Teel 
87583d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
87593d38f00cSScott Teel 	if (h->remove_in_progress) {
87603d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
87613d38f00cSScott Teel 		return;
87623d38f00cSScott Teel 	}
87633d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
87643d38f00cSScott Teel 
87653d38f00cSScott Teel 	if (hpsa_ctlr_needs_rescan(h)) {
87663d38f00cSScott Teel 		hpsa_ack_ctlr_events(h);
87673d38f00cSScott Teel 		hpsa_perform_rescan(h);
87683d38f00cSScott Teel 	}
87693d38f00cSScott Teel 
87703d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
87713d38f00cSScott Teel 	if (!h->remove_in_progress)
87723d38f00cSScott Teel 		schedule_delayed_work(&h->event_monitor_work,
87733d38f00cSScott Teel 					HPSA_EVENT_MONITOR_INTERVAL);
87743d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
87753d38f00cSScott Teel }
87763d38f00cSScott Teel 
87773d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work)
87783d38f00cSScott Teel {
87793d38f00cSScott Teel 	unsigned long flags;
87803d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
87813d38f00cSScott Teel 					struct ctlr_info, rescan_ctlr_work);
87823d38f00cSScott Teel 
87833d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
87843d38f00cSScott Teel 	if (h->remove_in_progress) {
87853d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
87863d38f00cSScott Teel 		return;
87873d38f00cSScott Teel 	}
87883d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
87893d38f00cSScott Teel 
87903d38f00cSScott Teel 	if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) {
87913d38f00cSScott Teel 		hpsa_perform_rescan(h);
87923d38f00cSScott Teel 	} else if (h->discovery_polling) {
87933d38f00cSScott Teel 		hpsa_disable_rld_caching(h);
87943d38f00cSScott Teel 		if (hpsa_luns_changed(h)) {
87953d38f00cSScott Teel 			dev_info(&h->pdev->dev,
87963d38f00cSScott Teel 				"driver discovery polling rescan.\n");
87973d38f00cSScott Teel 			hpsa_perform_rescan(h);
87983d38f00cSScott Teel 		}
87999846590eSStephen M. Cameron 	}
88006636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
88016636e7f4SDon Brace 	if (!h->remove_in_progress)
88026636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
88036636e7f4SDon Brace 				h->heartbeat_sample_interval);
88046636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
88056636e7f4SDon Brace }
88066636e7f4SDon Brace 
88076636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
88086636e7f4SDon Brace {
88096636e7f4SDon Brace 	unsigned long flags;
88106636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
88116636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
88126636e7f4SDon Brace 
88136636e7f4SDon Brace 	detect_controller_lockup(h);
88146636e7f4SDon Brace 	if (lockup_detected(h))
88156636e7f4SDon Brace 		return;
88169846590eSStephen M. Cameron 
88178a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
88186636e7f4SDon Brace 	if (!h->remove_in_progress)
88198a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
88208a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
88218a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8822a0c12413SStephen M. Cameron }
8823a0c12413SStephen M. Cameron 
88246636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
88256636e7f4SDon Brace 						char *name)
88266636e7f4SDon Brace {
88276636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
88286636e7f4SDon Brace 
8829397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
88306636e7f4SDon Brace 	if (!wq)
88316636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
88326636e7f4SDon Brace 
88336636e7f4SDon Brace 	return wq;
88346636e7f4SDon Brace }
88356636e7f4SDon Brace 
88366f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
88374c2a8c40SStephen M. Cameron {
88384c2a8c40SStephen M. Cameron 	int dac, rc;
88394c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
884064670ac8SStephen M. Cameron 	int try_soft_reset = 0;
884164670ac8SStephen M. Cameron 	unsigned long flags;
88426b6c1cd7STomas Henzl 	u32 board_id;
88434c2a8c40SStephen M. Cameron 
88444c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
88454c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
88464c2a8c40SStephen M. Cameron 
88476b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
88486b6c1cd7STomas Henzl 	if (rc < 0) {
88496b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
88506b6c1cd7STomas Henzl 		return rc;
88516b6c1cd7STomas Henzl 	}
88526b6c1cd7STomas Henzl 
88536b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
885464670ac8SStephen M. Cameron 	if (rc) {
885564670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
88564c2a8c40SStephen M. Cameron 			return rc;
885764670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
885864670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
885964670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
886064670ac8SStephen M. Cameron 		 * point that it can accept a command.
886164670ac8SStephen M. Cameron 		 */
886264670ac8SStephen M. Cameron 		try_soft_reset = 1;
886364670ac8SStephen M. Cameron 		rc = 0;
886464670ac8SStephen M. Cameron 	}
886564670ac8SStephen M. Cameron 
886664670ac8SStephen M. Cameron reinit_after_soft_reset:
88674c2a8c40SStephen M. Cameron 
8868303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8869303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8870303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8871303932fdSDon Brace 	 */
8872303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
8873edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
8874105a3dbcSRobert Elliott 	if (!h) {
8875105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8876ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8877105a3dbcSRobert Elliott 	}
8878edd16368SStephen M. Cameron 
887955c06c71SStephen M. Cameron 	h->pdev = pdev;
8880105a3dbcSRobert Elliott 
8881a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
88829846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
88836eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
88849846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
88856eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
8886c59d04f3SDon Brace 	spin_lock_init(&h->reset_lock);
888734f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
88889b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8889094963daSStephen M. Cameron 
8890094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8891094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
88922a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8893105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
88942a5ac326SStephen M. Cameron 		rc = -ENOMEM;
88952efa5929SRobert Elliott 		goto clean1;	/* aer/h */
88962a5ac326SStephen M. Cameron 	}
8897094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8898094963daSStephen M. Cameron 
889955c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8900105a3dbcSRobert Elliott 	if (rc)
89012946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8902edd16368SStephen M. Cameron 
89032946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
89042946e82bSRobert Elliott 	 * interrupt_mode h->intr */
89052946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
89062946e82bSRobert Elliott 	if (rc)
89072946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
89082946e82bSRobert Elliott 
89092946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8910edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8911edd16368SStephen M. Cameron 	number_of_controllers++;
8912edd16368SStephen M. Cameron 
8913edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8914ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8915ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8916edd16368SStephen M. Cameron 		dac = 1;
8917ecd9aad4SStephen M. Cameron 	} else {
8918ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8919ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8920edd16368SStephen M. Cameron 			dac = 0;
8921ecd9aad4SStephen M. Cameron 		} else {
8922edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
89232946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8924edd16368SStephen M. Cameron 		}
8925ecd9aad4SStephen M. Cameron 	}
8926edd16368SStephen M. Cameron 
8927edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8928edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
892910f66018SStephen M. Cameron 
8930105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8931105a3dbcSRobert Elliott 	if (rc)
89322946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8933d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
89348947fd10SRobert Elliott 	if (rc)
89352946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8936105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8937105a3dbcSRobert Elliott 	if (rc)
89382946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8939a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
89409b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8941d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8942d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8943a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
894487b9e6aaSDon Brace 	h->scan_waiting = 0;
8945edd16368SStephen M. Cameron 
8946edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
89479a41338eSStephen M. Cameron 	h->ndevices = 0;
89482946e82bSRobert Elliott 
89499a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8950105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8951105a3dbcSRobert Elliott 	if (rc)
89522946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
89532946e82bSRobert Elliott 
89542efa5929SRobert Elliott 	/* create the resubmit workqueue */
89552efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
89562efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
89572efa5929SRobert Elliott 		rc = -ENOMEM;
89582efa5929SRobert Elliott 		goto clean7;
89592efa5929SRobert Elliott 	}
89602efa5929SRobert Elliott 
89612efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
89622efa5929SRobert Elliott 	if (!h->resubmit_wq) {
89632efa5929SRobert Elliott 		rc = -ENOMEM;
89642efa5929SRobert Elliott 		goto clean7;	/* aer/h */
89652efa5929SRobert Elliott 	}
896664670ac8SStephen M. Cameron 
8967105a3dbcSRobert Elliott 	/*
8968105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
896964670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
897064670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
897164670ac8SStephen M. Cameron 	 */
897264670ac8SStephen M. Cameron 	if (try_soft_reset) {
897364670ac8SStephen M. Cameron 
897464670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
897564670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
897664670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
897764670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
897864670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
897964670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
898064670ac8SStephen M. Cameron 		 */
898164670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
898264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
898364670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8984ec501a18SRobert Elliott 		hpsa_free_irqs(h);
89859ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
898664670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
898764670ac8SStephen M. Cameron 		if (rc) {
89889ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
89899ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8990d498757cSRobert Elliott 			/*
8991b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8992b2ef480cSRobert Elliott 			 * again. Instead, do its work
8993b2ef480cSRobert Elliott 			 */
8994b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8995b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8996b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8997b2ef480cSRobert Elliott 			/*
8998b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8999b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
9000d498757cSRobert Elliott 			 */
9001d498757cSRobert Elliott 			goto clean3;
900264670ac8SStephen M. Cameron 		}
900364670ac8SStephen M. Cameron 
900464670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
900564670ac8SStephen M. Cameron 		if (rc)
900664670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
90077ef7323fSDon Brace 			goto clean7;
900864670ac8SStephen M. Cameron 
900964670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
901064670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
901164670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
901264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
901364670ac8SStephen M. Cameron 		msleep(10000);
901464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
901564670ac8SStephen M. Cameron 
901664670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
901764670ac8SStephen M. Cameron 		if (rc)
901864670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
901964670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
902064670ac8SStephen M. Cameron 
902164670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
902264670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
902364670ac8SStephen M. Cameron 		 * all over again.
902464670ac8SStephen M. Cameron 		 */
902564670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
902664670ac8SStephen M. Cameron 		try_soft_reset = 0;
902764670ac8SStephen M. Cameron 		if (rc)
9028b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
902964670ac8SStephen M. Cameron 			return -ENODEV;
903064670ac8SStephen M. Cameron 
903164670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
903264670ac8SStephen M. Cameron 	}
9033edd16368SStephen M. Cameron 
9034da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
9035da0697bdSScott Teel 	h->acciopath_status = 1;
903634592254SScott Teel 	/* Disable discovery polling.*/
903734592254SScott Teel 	h->discovery_polling = 0;
9038da0697bdSScott Teel 
9039e863d68eSScott Teel 
9040edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
9041edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
9042edd16368SStephen M. Cameron 
9043339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
90448a98db73SStephen M. Cameron 
904534592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
904634592254SScott Teel 	if (!h->lastlogicals)
904734592254SScott Teel 		dev_info(&h->pdev->dev,
904834592254SScott Teel 			"Can't track change to report lun data\n");
904934592254SScott Teel 
9050cf477237SDon Brace 	/* hook into SCSI subsystem */
9051cf477237SDon Brace 	rc = hpsa_scsi_add_host(h);
9052cf477237SDon Brace 	if (rc)
9053cf477237SDon Brace 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
9054cf477237SDon Brace 
90558a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
90568a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
90578a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
90588a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
90598a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
90606636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
90616636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
90626636e7f4SDon Brace 				h->heartbeat_sample_interval);
90633d38f00cSScott Teel 	INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker);
90643d38f00cSScott Teel 	schedule_delayed_work(&h->event_monitor_work,
90653d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
906688bf6d62SStephen M. Cameron 	return 0;
9067edd16368SStephen M. Cameron 
90682946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
9069105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
9070105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
9071105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
907233a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
90732946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
90742e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
90752946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
9076ec501a18SRobert Elliott 	hpsa_free_irqs(h);
90772946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
90782946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
90792946e82bSRobert Elliott 	h->scsi_host = NULL;
90802946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
9081195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
90822946e82bSRobert Elliott clean2: /* lu, aer/h */
9083105a3dbcSRobert Elliott 	if (h->lockup_detected) {
9084094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
9085105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
9086105a3dbcSRobert Elliott 	}
9087105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
9088105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
9089105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
9090105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
9091105a3dbcSRobert Elliott 	}
9092105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
9093105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
9094105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
9095105a3dbcSRobert Elliott 	}
9096edd16368SStephen M. Cameron 	kfree(h);
9097ecd9aad4SStephen M. Cameron 	return rc;
9098edd16368SStephen M. Cameron }
9099edd16368SStephen M. Cameron 
9100edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
9101edd16368SStephen M. Cameron {
9102edd16368SStephen M. Cameron 	char *flush_buf;
9103edd16368SStephen M. Cameron 	struct CommandList *c;
910425163bd5SWebb Scales 	int rc;
9105702890e3SStephen M. Cameron 
9106094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
9107702890e3SStephen M. Cameron 		return;
9108edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
9109edd16368SStephen M. Cameron 	if (!flush_buf)
9110edd16368SStephen M. Cameron 		return;
9111edd16368SStephen M. Cameron 
911245fcb86eSStephen Cameron 	c = cmd_alloc(h);
9113bf43caf3SRobert Elliott 
9114a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
9115a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
9116a2dac136SStephen M. Cameron 		goto out;
9117a2dac136SStephen M. Cameron 	}
911825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9119c448ecfaSDon Brace 					PCI_DMA_TODEVICE, DEFAULT_TIMEOUT);
912025163bd5SWebb Scales 	if (rc)
912125163bd5SWebb Scales 		goto out;
9122edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
9123a2dac136SStephen M. Cameron out:
9124edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
9125edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
912645fcb86eSStephen Cameron 	cmd_free(h, c);
9127edd16368SStephen M. Cameron 	kfree(flush_buf);
9128edd16368SStephen M. Cameron }
9129edd16368SStephen M. Cameron 
9130c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
9131c2adae44SScott Teel  * send down a report luns request
9132c2adae44SScott Teel  */
9133c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
9134c2adae44SScott Teel {
9135c2adae44SScott Teel 	u32 *options;
9136c2adae44SScott Teel 	struct CommandList *c;
9137c2adae44SScott Teel 	int rc;
9138c2adae44SScott Teel 
9139c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
9140c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
9141c2adae44SScott Teel 		return;
9142c2adae44SScott Teel 
9143c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
91447e8a9486SAmit Kushwaha 	if (!options)
9145c2adae44SScott Teel 		return;
9146c2adae44SScott Teel 
9147c2adae44SScott Teel 	c = cmd_alloc(h);
9148c2adae44SScott Teel 
9149c2adae44SScott Teel 	/* first, get the current diag options settings */
9150c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
9151c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9152c2adae44SScott Teel 		goto errout;
9153c2adae44SScott Teel 
9154c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9155c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
9156c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
9157c2adae44SScott Teel 		goto errout;
9158c2adae44SScott Teel 
9159c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
9160c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
9161c2adae44SScott Teel 
9162c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
9163c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9164c2adae44SScott Teel 		goto errout;
9165c2adae44SScott Teel 
9166c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9167c448ecfaSDon Brace 		PCI_DMA_TODEVICE, DEFAULT_TIMEOUT);
9168c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
9169c2adae44SScott Teel 		goto errout;
9170c2adae44SScott Teel 
9171c2adae44SScott Teel 	/* Now verify that it got set: */
9172c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
9173c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9174c2adae44SScott Teel 		goto errout;
9175c2adae44SScott Teel 
9176c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9177c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
9178c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
9179c2adae44SScott Teel 		goto errout;
9180c2adae44SScott Teel 
9181d8a080c3SDan Carpenter 	if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
9182c2adae44SScott Teel 		goto out;
9183c2adae44SScott Teel 
9184c2adae44SScott Teel errout:
9185c2adae44SScott Teel 	dev_err(&h->pdev->dev,
9186c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
9187c2adae44SScott Teel out:
9188c2adae44SScott Teel 	cmd_free(h, c);
9189c2adae44SScott Teel 	kfree(options);
9190c2adae44SScott Teel }
9191c2adae44SScott Teel 
9192edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
9193edd16368SStephen M. Cameron {
9194edd16368SStephen M. Cameron 	struct ctlr_info *h;
9195edd16368SStephen M. Cameron 
9196edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
9197edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
9198edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
9199edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
9200edd16368SStephen M. Cameron 	 */
9201edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
9202edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
9203105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
9204cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
9205edd16368SStephen M. Cameron }
9206edd16368SStephen M. Cameron 
92076f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
920855e14e76SStephen M. Cameron {
920955e14e76SStephen M. Cameron 	int i;
921055e14e76SStephen M. Cameron 
9211105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
921255e14e76SStephen M. Cameron 		kfree(h->dev[i]);
9213105a3dbcSRobert Elliott 		h->dev[i] = NULL;
9214105a3dbcSRobert Elliott 	}
921555e14e76SStephen M. Cameron }
921655e14e76SStephen M. Cameron 
92176f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
9218edd16368SStephen M. Cameron {
9219edd16368SStephen M. Cameron 	struct ctlr_info *h;
92208a98db73SStephen M. Cameron 	unsigned long flags;
9221edd16368SStephen M. Cameron 
9222edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
9223edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
9224edd16368SStephen M. Cameron 		return;
9225edd16368SStephen M. Cameron 	}
9226edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
92278a98db73SStephen M. Cameron 
92288a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
92298a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
92308a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
92318a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
92326636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
92336636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
92343d38f00cSScott Teel 	cancel_delayed_work_sync(&h->event_monitor_work);
92356636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
92366636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
9237cc64c817SRobert Elliott 
92382d041306SDon Brace 	/*
92392d041306SDon Brace 	 * Call before disabling interrupts.
92402d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
92412d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
92422d041306SDon Brace 	 * operations which cannot complete and will hang the system.
92432d041306SDon Brace 	 */
92442d041306SDon Brace 	if (h->scsi_host)
92452d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
9246105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
9247195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
9248edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
9249cc64c817SRobert Elliott 
9250105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
9251105a3dbcSRobert Elliott 
92522946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
92532946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
92542946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9255105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
9256105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
92571fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
925834592254SScott Teel 	kfree(h->lastlogicals);
9259105a3dbcSRobert Elliott 
9260105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
9261195f2c65SRobert Elliott 
92622946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
92632946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
92642946e82bSRobert Elliott 
9265195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
92662946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
9267195f2c65SRobert Elliott 
9268105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
9269105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
9270105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
9271d04e62b9SKevin Barnett 
9272d04e62b9SKevin Barnett 	hpsa_delete_sas_host(h);
9273d04e62b9SKevin Barnett 
9274105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
9275edd16368SStephen M. Cameron }
9276edd16368SStephen M. Cameron 
9277edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
9278edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
9279edd16368SStephen M. Cameron {
9280edd16368SStephen M. Cameron 	return -ENOSYS;
9281edd16368SStephen M. Cameron }
9282edd16368SStephen M. Cameron 
9283edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
9284edd16368SStephen M. Cameron {
9285edd16368SStephen M. Cameron 	return -ENOSYS;
9286edd16368SStephen M. Cameron }
9287edd16368SStephen M. Cameron 
9288edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
9289f79cfec6SStephen M. Cameron 	.name = HPSA,
9290edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
92916f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
9292edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
9293edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
9294edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
9295edd16368SStephen M. Cameron 	.resume = hpsa_resume,
9296edd16368SStephen M. Cameron };
9297edd16368SStephen M. Cameron 
9298303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
9299303932fdSDon Brace  * scatter gather elements supported) and bucket[],
9300303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
9301303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
9302303932fdSDon Brace  * byte increments) which the controller uses to fetch
9303303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
9304303932fdSDon Brace  * maps a given number of scatter gather elements to one of
9305303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
9306303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
9307303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
9308303932fdSDon Brace  * bits of the command address.
9309303932fdSDon Brace  */
9310303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
93112b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
9312303932fdSDon Brace {
9313303932fdSDon Brace 	int i, j, b, size;
9314303932fdSDon Brace 
9315303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
9316303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
9317303932fdSDon Brace 		/* Compute size of a command with i SG entries */
9318e1f7de0cSMatt Gates 		size = i + min_blocks;
9319303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
9320303932fdSDon Brace 		/* Find the bucket that is just big enough */
9321e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
9322303932fdSDon Brace 			if (bucket[j] >= size) {
9323303932fdSDon Brace 				b = j;
9324303932fdSDon Brace 				break;
9325303932fdSDon Brace 			}
9326303932fdSDon Brace 		}
9327303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
9328303932fdSDon Brace 		bucket_map[i] = b;
9329303932fdSDon Brace 	}
9330303932fdSDon Brace }
9331303932fdSDon Brace 
9332105a3dbcSRobert Elliott /*
9333105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
9334105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9335105a3dbcSRobert Elliott  */
9336c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
9337303932fdSDon Brace {
93386c311b57SStephen M. Cameron 	int i;
93396c311b57SStephen M. Cameron 	unsigned long register_value;
9340e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9341e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
9342e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
9343b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
9344b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
9345e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
9346def342bdSStephen M. Cameron 
9347def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
9348def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
9349def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
9350def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
9351def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
9352def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
9353def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
9354def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
9355def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
9356def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
9357d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
9358def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
9359def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
9360def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
9361def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
9362def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
9363def342bdSStephen M. Cameron 	 */
9364d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
9365b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
9366b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
9367b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
9368b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
9369b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
9370b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
9371b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
9372b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
9373b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
9374b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
9375d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
9376303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
9377303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
9378303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
9379303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
9380303932fdSDon Brace 	 */
9381303932fdSDon Brace 
9382b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
9383b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
9384b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
9385b3a52e79SStephen M. Cameron 	 */
9386b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
9387b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
9388b3a52e79SStephen M. Cameron 
9389303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
9390072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
9391072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
9392303932fdSDon Brace 
9393d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
9394d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
9395e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
9396303932fdSDon Brace 	for (i = 0; i < 8; i++)
9397303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
9398303932fdSDon Brace 
9399303932fdSDon Brace 	/* size of controller ring buffer */
9400303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
9401254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
9402303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
9403303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
9404254f796bSMatt Gates 
9405254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9406254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
9407072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
9408254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
9409254f796bSMatt Gates 	}
9410254f796bSMatt Gates 
9411b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
9412e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
9413e1f7de0cSMatt Gates 	/*
9414e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
9415e1f7de0cSMatt Gates 	 */
9416e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9417e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
9418e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
9419e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
942096b6ce4eSDon Brace 	} else
942196b6ce4eSDon Brace 		if (trans_support & CFGTBL_Trans_io_accel2)
9422c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
9423303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9424c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9425c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9426c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
9427c706a795SRobert Elliott 		return -ENODEV;
9428c706a795SRobert Elliott 	}
9429303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
9430303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
9431050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
9432050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
9433c706a795SRobert Elliott 		return -ENODEV;
9434303932fdSDon Brace 	}
9435960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
9436e1f7de0cSMatt Gates 	h->access = access;
9437e1f7de0cSMatt Gates 	h->transMethod = transMethod;
9438e1f7de0cSMatt Gates 
9439b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
9440b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
9441c706a795SRobert Elliott 		return 0;
9442e1f7de0cSMatt Gates 
9443b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
9444e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
9445e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
9446e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
9447e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
9448e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
9449e1f7de0cSMatt Gates 		}
9450283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
9451283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
9452e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
9453e1f7de0cSMatt Gates 
9454e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
9455072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
9456072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
9457072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
9458072b0518SStephen M. Cameron 				h->reply_queue_size);
9459e1f7de0cSMatt Gates 
9460e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
9461e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
9462e1f7de0cSMatt Gates 		 */
9463e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
9464e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
9465e1f7de0cSMatt Gates 
9466e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
9467e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
9468e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
9469e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
9470e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
94712b08b3e9SDon Brace 			cp->host_context_flags =
94722b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
9473e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
9474e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
947550a0decfSStephen M. Cameron 			cp->tag =
9476f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
947750a0decfSStephen M. Cameron 			cp->host_addr =
947850a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
9479e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
9480e1f7de0cSMatt Gates 		}
9481b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9482b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
9483b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
9484b9af4937SStephen M. Cameron 		int rc;
9485b9af4937SStephen M. Cameron 
9486b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
9487b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
9488b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
9489b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
9490b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
9491b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
9492b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
9493b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
9494b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
9495b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
9496b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
9497b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
9498b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
9499b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
9500b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
9501b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
9502b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
9503b9af4937SStephen M. Cameron 	}
9504b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9505c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9506c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9507c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
9508c706a795SRobert Elliott 		return -ENODEV;
9509c706a795SRobert Elliott 	}
9510c706a795SRobert Elliott 	return 0;
9511e1f7de0cSMatt Gates }
9512e1f7de0cSMatt Gates 
95131fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
95141fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
95151fb7c98aSRobert Elliott {
9516105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
95171fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
95181fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
95191fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
95201fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
9521105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
9522105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
9523105a3dbcSRobert Elliott 	}
95241fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
9525105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
95261fb7c98aSRobert Elliott }
95271fb7c98aSRobert Elliott 
9528d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
9529d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
9530e1f7de0cSMatt Gates {
9531283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
9532283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9533283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
9534283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
9535283b4a9bSStephen M. Cameron 
9536e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
9537e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
9538e1f7de0cSMatt Gates 	 * hardware.
9539e1f7de0cSMatt Gates 	 */
9540e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
9541e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
9542e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
9543e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
9544e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
9545e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
9546e1f7de0cSMatt Gates 
9547e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
9548283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9549e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
9550e1f7de0cSMatt Gates 
9551e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
9552e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
9553e1f7de0cSMatt Gates 		goto clean_up;
9554e1f7de0cSMatt Gates 
9555e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
9556e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
9557e1f7de0cSMatt Gates 	return 0;
9558e1f7de0cSMatt Gates 
9559e1f7de0cSMatt Gates clean_up:
95601fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
95612dd02d74SRobert Elliott 	return -ENOMEM;
95626c311b57SStephen M. Cameron }
95636c311b57SStephen M. Cameron 
95641fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
95651fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
95661fb7c98aSRobert Elliott {
9567d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9568d9a729f3SWebb Scales 
9569105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
95701fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
95711fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
95721fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
95731fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
9574105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
9575105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
9576105a3dbcSRobert Elliott 	}
95771fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
9578105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
95791fb7c98aSRobert Elliott }
95801fb7c98aSRobert Elliott 
9581d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
9582d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
9583aca9012aSStephen M. Cameron {
9584d9a729f3SWebb Scales 	int rc;
9585d9a729f3SWebb Scales 
9586aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
9587aca9012aSStephen M. Cameron 
9588aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
9589aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9590aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
9591aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
9592aca9012aSStephen M. Cameron 
9593aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
9594aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
9595aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
9596aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
9597aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
9598aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
9599aca9012aSStephen M. Cameron 
9600aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
9601aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9602aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9603aca9012aSStephen M. Cameron 
9604aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
9605d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
9606d9a729f3SWebb Scales 		rc = -ENOMEM;
9607d9a729f3SWebb Scales 		goto clean_up;
9608d9a729f3SWebb Scales 	}
9609d9a729f3SWebb Scales 
9610d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
9611d9a729f3SWebb Scales 	if (rc)
9612aca9012aSStephen M. Cameron 		goto clean_up;
9613aca9012aSStephen M. Cameron 
9614aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
9615aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
9616aca9012aSStephen M. Cameron 	return 0;
9617aca9012aSStephen M. Cameron 
9618aca9012aSStephen M. Cameron clean_up:
96191fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9620d9a729f3SWebb Scales 	return rc;
9621aca9012aSStephen M. Cameron }
9622aca9012aSStephen M. Cameron 
9623105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
9624105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
9625105a3dbcSRobert Elliott {
9626105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
9627105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9628105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9629105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9630105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9631105a3dbcSRobert Elliott }
9632105a3dbcSRobert Elliott 
9633105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
9634105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9635105a3dbcSRobert Elliott  */
9636105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
96376c311b57SStephen M. Cameron {
96386c311b57SStephen M. Cameron 	u32 trans_support;
9639e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9640e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
9641105a3dbcSRobert Elliott 	int i, rc;
96426c311b57SStephen M. Cameron 
964302ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
9644105a3dbcSRobert Elliott 		return 0;
964502ec19c8SStephen M. Cameron 
964667c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
964767c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
9648105a3dbcSRobert Elliott 		return 0;
964967c99a72Sscameron@beardog.cce.hp.com 
9650e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
9651e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9652e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9653e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9654105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9655105a3dbcSRobert Elliott 		if (rc)
9656105a3dbcSRobert Elliott 			return rc;
9657105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9658aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9659aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9660105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9661105a3dbcSRobert Elliott 		if (rc)
9662105a3dbcSRobert Elliott 			return rc;
9663e1f7de0cSMatt Gates 	}
9664e1f7de0cSMatt Gates 
9665bc2bb154SChristoph Hellwig 	h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1;
9666cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
96676c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9668072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
96696c311b57SStephen M. Cameron 
9670254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9671072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
9672072b0518SStephen M. Cameron 						h->reply_queue_size,
9673072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
9674105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9675105a3dbcSRobert Elliott 			rc = -ENOMEM;
9676105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9677105a3dbcSRobert Elliott 		}
9678254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9679254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9680254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9681254f796bSMatt Gates 	}
9682254f796bSMatt Gates 
96836c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9684d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
96856c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9686105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9687105a3dbcSRobert Elliott 		rc = -ENOMEM;
9688105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9689105a3dbcSRobert Elliott 	}
96906c311b57SStephen M. Cameron 
9691105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9692105a3dbcSRobert Elliott 	if (rc)
9693105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9694105a3dbcSRobert Elliott 	return 0;
9695303932fdSDon Brace 
9696105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9697303932fdSDon Brace 	kfree(h->blockFetchTable);
9698105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9699105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9700105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9701105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9702105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9703105a3dbcSRobert Elliott 	return rc;
9704303932fdSDon Brace }
9705303932fdSDon Brace 
970623100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
970776438d08SStephen M. Cameron {
970823100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
970923100dd9SStephen M. Cameron }
971023100dd9SStephen M. Cameron 
971123100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
971223100dd9SStephen M. Cameron {
971323100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9714f2405db8SDon Brace 	int i, accel_cmds_out;
9715281a7fd0SWebb Scales 	int refcount;
971676438d08SStephen M. Cameron 
9717f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
971823100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9719f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9720f2405db8SDon Brace 			c = h->cmd_pool + i;
9721281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9722281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
972323100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9724281a7fd0SWebb Scales 			cmd_free(h, c);
9725f2405db8SDon Brace 		}
972623100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
972776438d08SStephen M. Cameron 			break;
972876438d08SStephen M. Cameron 		msleep(100);
972976438d08SStephen M. Cameron 	} while (1);
973076438d08SStephen M. Cameron }
973176438d08SStephen M. Cameron 
9732d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy(
9733d04e62b9SKevin Barnett 				struct hpsa_sas_port *hpsa_sas_port)
9734d04e62b9SKevin Barnett {
9735d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9736d04e62b9SKevin Barnett 	struct sas_phy *phy;
9737d04e62b9SKevin Barnett 
9738d04e62b9SKevin Barnett 	hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL);
9739d04e62b9SKevin Barnett 	if (!hpsa_sas_phy)
9740d04e62b9SKevin Barnett 		return NULL;
9741d04e62b9SKevin Barnett 
9742d04e62b9SKevin Barnett 	phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev,
9743d04e62b9SKevin Barnett 		hpsa_sas_port->next_phy_index);
9744d04e62b9SKevin Barnett 	if (!phy) {
9745d04e62b9SKevin Barnett 		kfree(hpsa_sas_phy);
9746d04e62b9SKevin Barnett 		return NULL;
9747d04e62b9SKevin Barnett 	}
9748d04e62b9SKevin Barnett 
9749d04e62b9SKevin Barnett 	hpsa_sas_port->next_phy_index++;
9750d04e62b9SKevin Barnett 	hpsa_sas_phy->phy = phy;
9751d04e62b9SKevin Barnett 	hpsa_sas_phy->parent_port = hpsa_sas_port;
9752d04e62b9SKevin Barnett 
9753d04e62b9SKevin Barnett 	return hpsa_sas_phy;
9754d04e62b9SKevin Barnett }
9755d04e62b9SKevin Barnett 
9756d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9757d04e62b9SKevin Barnett {
9758d04e62b9SKevin Barnett 	struct sas_phy *phy = hpsa_sas_phy->phy;
9759d04e62b9SKevin Barnett 
9760d04e62b9SKevin Barnett 	sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy);
9761d04e62b9SKevin Barnett 	sas_phy_free(phy);
9762d04e62b9SKevin Barnett 	if (hpsa_sas_phy->added_to_port)
9763d04e62b9SKevin Barnett 		list_del(&hpsa_sas_phy->phy_list_entry);
9764d04e62b9SKevin Barnett 	kfree(hpsa_sas_phy);
9765d04e62b9SKevin Barnett }
9766d04e62b9SKevin Barnett 
9767d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9768d04e62b9SKevin Barnett {
9769d04e62b9SKevin Barnett 	int rc;
9770d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9771d04e62b9SKevin Barnett 	struct sas_phy *phy;
9772d04e62b9SKevin Barnett 	struct sas_identify *identify;
9773d04e62b9SKevin Barnett 
9774d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_sas_phy->parent_port;
9775d04e62b9SKevin Barnett 	phy = hpsa_sas_phy->phy;
9776d04e62b9SKevin Barnett 
9777d04e62b9SKevin Barnett 	identify = &phy->identify;
9778d04e62b9SKevin Barnett 	memset(identify, 0, sizeof(*identify));
9779d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9780d04e62b9SKevin Barnett 	identify->device_type = SAS_END_DEVICE;
9781d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9782d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9783d04e62b9SKevin Barnett 	phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9784d04e62b9SKevin Barnett 	phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9785d04e62b9SKevin Barnett 	phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN;
9786d04e62b9SKevin Barnett 	phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN;
9787d04e62b9SKevin Barnett 	phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN;
9788d04e62b9SKevin Barnett 
9789d04e62b9SKevin Barnett 	rc = sas_phy_add(hpsa_sas_phy->phy);
9790d04e62b9SKevin Barnett 	if (rc)
9791d04e62b9SKevin Barnett 		return rc;
9792d04e62b9SKevin Barnett 
9793d04e62b9SKevin Barnett 	sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy);
9794d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_phy->phy_list_entry,
9795d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head);
9796d04e62b9SKevin Barnett 	hpsa_sas_phy->added_to_port = true;
9797d04e62b9SKevin Barnett 
9798d04e62b9SKevin Barnett 	return 0;
9799d04e62b9SKevin Barnett }
9800d04e62b9SKevin Barnett 
9801d04e62b9SKevin Barnett static int
9802d04e62b9SKevin Barnett 	hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port,
9803d04e62b9SKevin Barnett 				struct sas_rphy *rphy)
9804d04e62b9SKevin Barnett {
9805d04e62b9SKevin Barnett 	struct sas_identify *identify;
9806d04e62b9SKevin Barnett 
9807d04e62b9SKevin Barnett 	identify = &rphy->identify;
9808d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9809d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9810d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9811d04e62b9SKevin Barnett 
9812d04e62b9SKevin Barnett 	return sas_rphy_add(rphy);
9813d04e62b9SKevin Barnett }
9814d04e62b9SKevin Barnett 
9815d04e62b9SKevin Barnett static struct hpsa_sas_port
9816d04e62b9SKevin Barnett 	*hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node,
9817d04e62b9SKevin Barnett 				u64 sas_address)
9818d04e62b9SKevin Barnett {
9819d04e62b9SKevin Barnett 	int rc;
9820d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9821d04e62b9SKevin Barnett 	struct sas_port *port;
9822d04e62b9SKevin Barnett 
9823d04e62b9SKevin Barnett 	hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL);
9824d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9825d04e62b9SKevin Barnett 		return NULL;
9826d04e62b9SKevin Barnett 
9827d04e62b9SKevin Barnett 	INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head);
9828d04e62b9SKevin Barnett 	hpsa_sas_port->parent_node = hpsa_sas_node;
9829d04e62b9SKevin Barnett 
9830d04e62b9SKevin Barnett 	port = sas_port_alloc_num(hpsa_sas_node->parent_dev);
9831d04e62b9SKevin Barnett 	if (!port)
9832d04e62b9SKevin Barnett 		goto free_hpsa_port;
9833d04e62b9SKevin Barnett 
9834d04e62b9SKevin Barnett 	rc = sas_port_add(port);
9835d04e62b9SKevin Barnett 	if (rc)
9836d04e62b9SKevin Barnett 		goto free_sas_port;
9837d04e62b9SKevin Barnett 
9838d04e62b9SKevin Barnett 	hpsa_sas_port->port = port;
9839d04e62b9SKevin Barnett 	hpsa_sas_port->sas_address = sas_address;
9840d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_port->port_list_entry,
9841d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head);
9842d04e62b9SKevin Barnett 
9843d04e62b9SKevin Barnett 	return hpsa_sas_port;
9844d04e62b9SKevin Barnett 
9845d04e62b9SKevin Barnett free_sas_port:
9846d04e62b9SKevin Barnett 	sas_port_free(port);
9847d04e62b9SKevin Barnett free_hpsa_port:
9848d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9849d04e62b9SKevin Barnett 
9850d04e62b9SKevin Barnett 	return NULL;
9851d04e62b9SKevin Barnett }
9852d04e62b9SKevin Barnett 
9853d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port)
9854d04e62b9SKevin Barnett {
9855d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9856d04e62b9SKevin Barnett 	struct hpsa_sas_phy *next;
9857d04e62b9SKevin Barnett 
9858d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_phy, next,
9859d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head, phy_list_entry)
9860d04e62b9SKevin Barnett 		hpsa_free_sas_phy(hpsa_sas_phy);
9861d04e62b9SKevin Barnett 
9862d04e62b9SKevin Barnett 	sas_port_delete(hpsa_sas_port->port);
9863d04e62b9SKevin Barnett 	list_del(&hpsa_sas_port->port_list_entry);
9864d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9865d04e62b9SKevin Barnett }
9866d04e62b9SKevin Barnett 
9867d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev)
9868d04e62b9SKevin Barnett {
9869d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9870d04e62b9SKevin Barnett 
9871d04e62b9SKevin Barnett 	hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL);
9872d04e62b9SKevin Barnett 	if (hpsa_sas_node) {
9873d04e62b9SKevin Barnett 		hpsa_sas_node->parent_dev = parent_dev;
9874d04e62b9SKevin Barnett 		INIT_LIST_HEAD(&hpsa_sas_node->port_list_head);
9875d04e62b9SKevin Barnett 	}
9876d04e62b9SKevin Barnett 
9877d04e62b9SKevin Barnett 	return hpsa_sas_node;
9878d04e62b9SKevin Barnett }
9879d04e62b9SKevin Barnett 
9880d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node)
9881d04e62b9SKevin Barnett {
9882d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9883d04e62b9SKevin Barnett 	struct hpsa_sas_port *next;
9884d04e62b9SKevin Barnett 
9885d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9886d04e62b9SKevin Barnett 		return;
9887d04e62b9SKevin Barnett 
9888d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_port, next,
9889d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head, port_list_entry)
9890d04e62b9SKevin Barnett 		hpsa_free_sas_port(hpsa_sas_port);
9891d04e62b9SKevin Barnett 
9892d04e62b9SKevin Barnett 	kfree(hpsa_sas_node);
9893d04e62b9SKevin Barnett }
9894d04e62b9SKevin Barnett 
9895d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
9896d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
9897d04e62b9SKevin Barnett 					struct sas_rphy *rphy)
9898d04e62b9SKevin Barnett {
9899d04e62b9SKevin Barnett 	int i;
9900d04e62b9SKevin Barnett 	struct hpsa_scsi_dev_t *device;
9901d04e62b9SKevin Barnett 
9902d04e62b9SKevin Barnett 	for (i = 0; i < h->ndevices; i++) {
9903d04e62b9SKevin Barnett 		device = h->dev[i];
9904d04e62b9SKevin Barnett 		if (!device->sas_port)
9905d04e62b9SKevin Barnett 			continue;
9906d04e62b9SKevin Barnett 		if (device->sas_port->rphy == rphy)
9907d04e62b9SKevin Barnett 			return device;
9908d04e62b9SKevin Barnett 	}
9909d04e62b9SKevin Barnett 
9910d04e62b9SKevin Barnett 	return NULL;
9911d04e62b9SKevin Barnett }
9912d04e62b9SKevin Barnett 
9913d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h)
9914d04e62b9SKevin Barnett {
9915d04e62b9SKevin Barnett 	int rc;
9916d04e62b9SKevin Barnett 	struct device *parent_dev;
9917d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9918d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9919d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9920d04e62b9SKevin Barnett 
9921d04e62b9SKevin Barnett 	parent_dev = &h->scsi_host->shost_gendev;
9922d04e62b9SKevin Barnett 
9923d04e62b9SKevin Barnett 	hpsa_sas_node = hpsa_alloc_sas_node(parent_dev);
9924d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9925d04e62b9SKevin Barnett 		return -ENOMEM;
9926d04e62b9SKevin Barnett 
9927d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address);
9928d04e62b9SKevin Barnett 	if (!hpsa_sas_port) {
9929d04e62b9SKevin Barnett 		rc = -ENODEV;
9930d04e62b9SKevin Barnett 		goto free_sas_node;
9931d04e62b9SKevin Barnett 	}
9932d04e62b9SKevin Barnett 
9933d04e62b9SKevin Barnett 	hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port);
9934d04e62b9SKevin Barnett 	if (!hpsa_sas_phy) {
9935d04e62b9SKevin Barnett 		rc = -ENODEV;
9936d04e62b9SKevin Barnett 		goto free_sas_port;
9937d04e62b9SKevin Barnett 	}
9938d04e62b9SKevin Barnett 
9939d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_phy(hpsa_sas_phy);
9940d04e62b9SKevin Barnett 	if (rc)
9941d04e62b9SKevin Barnett 		goto free_sas_phy;
9942d04e62b9SKevin Barnett 
9943d04e62b9SKevin Barnett 	h->sas_host = hpsa_sas_node;
9944d04e62b9SKevin Barnett 
9945d04e62b9SKevin Barnett 	return 0;
9946d04e62b9SKevin Barnett 
9947d04e62b9SKevin Barnett free_sas_phy:
9948d04e62b9SKevin Barnett 	hpsa_free_sas_phy(hpsa_sas_phy);
9949d04e62b9SKevin Barnett free_sas_port:
9950d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9951d04e62b9SKevin Barnett free_sas_node:
9952d04e62b9SKevin Barnett 	hpsa_free_sas_node(hpsa_sas_node);
9953d04e62b9SKevin Barnett 
9954d04e62b9SKevin Barnett 	return rc;
9955d04e62b9SKevin Barnett }
9956d04e62b9SKevin Barnett 
9957d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h)
9958d04e62b9SKevin Barnett {
9959d04e62b9SKevin Barnett 	hpsa_free_sas_node(h->sas_host);
9960d04e62b9SKevin Barnett }
9961d04e62b9SKevin Barnett 
9962d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
9963d04e62b9SKevin Barnett 				struct hpsa_scsi_dev_t *device)
9964d04e62b9SKevin Barnett {
9965d04e62b9SKevin Barnett 	int rc;
9966d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9967d04e62b9SKevin Barnett 	struct sas_rphy *rphy;
9968d04e62b9SKevin Barnett 
9969d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address);
9970d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9971d04e62b9SKevin Barnett 		return -ENOMEM;
9972d04e62b9SKevin Barnett 
9973d04e62b9SKevin Barnett 	rphy = sas_end_device_alloc(hpsa_sas_port->port);
9974d04e62b9SKevin Barnett 	if (!rphy) {
9975d04e62b9SKevin Barnett 		rc = -ENODEV;
9976d04e62b9SKevin Barnett 		goto free_sas_port;
9977d04e62b9SKevin Barnett 	}
9978d04e62b9SKevin Barnett 
9979d04e62b9SKevin Barnett 	hpsa_sas_port->rphy = rphy;
9980d04e62b9SKevin Barnett 	device->sas_port = hpsa_sas_port;
9981d04e62b9SKevin Barnett 
9982d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy);
9983d04e62b9SKevin Barnett 	if (rc)
9984d04e62b9SKevin Barnett 		goto free_sas_port;
9985d04e62b9SKevin Barnett 
9986d04e62b9SKevin Barnett 	return 0;
9987d04e62b9SKevin Barnett 
9988d04e62b9SKevin Barnett free_sas_port:
9989d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9990d04e62b9SKevin Barnett 	device->sas_port = NULL;
9991d04e62b9SKevin Barnett 
9992d04e62b9SKevin Barnett 	return rc;
9993d04e62b9SKevin Barnett }
9994d04e62b9SKevin Barnett 
9995d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device)
9996d04e62b9SKevin Barnett {
9997d04e62b9SKevin Barnett 	if (device->sas_port) {
9998d04e62b9SKevin Barnett 		hpsa_free_sas_port(device->sas_port);
9999d04e62b9SKevin Barnett 		device->sas_port = NULL;
10000d04e62b9SKevin Barnett 	}
10001d04e62b9SKevin Barnett }
10002d04e62b9SKevin Barnett 
10003d04e62b9SKevin Barnett static int
10004d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy)
10005d04e62b9SKevin Barnett {
10006d04e62b9SKevin Barnett 	return 0;
10007d04e62b9SKevin Barnett }
10008d04e62b9SKevin Barnett 
10009d04e62b9SKevin Barnett static int
10010d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier)
10011d04e62b9SKevin Barnett {
10012aa105695SDan Carpenter 	*identifier = 0;
10013d04e62b9SKevin Barnett 	return 0;
10014d04e62b9SKevin Barnett }
10015d04e62b9SKevin Barnett 
10016d04e62b9SKevin Barnett static int
10017d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy)
10018d04e62b9SKevin Barnett {
10019d04e62b9SKevin Barnett 	return -ENXIO;
10020d04e62b9SKevin Barnett }
10021d04e62b9SKevin Barnett 
10022d04e62b9SKevin Barnett static int
10023d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset)
10024d04e62b9SKevin Barnett {
10025d04e62b9SKevin Barnett 	return 0;
10026d04e62b9SKevin Barnett }
10027d04e62b9SKevin Barnett 
10028d04e62b9SKevin Barnett static int
10029d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable)
10030d04e62b9SKevin Barnett {
10031d04e62b9SKevin Barnett 	return 0;
10032d04e62b9SKevin Barnett }
10033d04e62b9SKevin Barnett 
10034d04e62b9SKevin Barnett static int
10035d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy)
10036d04e62b9SKevin Barnett {
10037d04e62b9SKevin Barnett 	return 0;
10038d04e62b9SKevin Barnett }
10039d04e62b9SKevin Barnett 
10040d04e62b9SKevin Barnett static void
10041d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy)
10042d04e62b9SKevin Barnett {
10043d04e62b9SKevin Barnett }
10044d04e62b9SKevin Barnett 
10045d04e62b9SKevin Barnett static int
10046d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates)
10047d04e62b9SKevin Barnett {
10048d04e62b9SKevin Barnett 	return -EINVAL;
10049d04e62b9SKevin Barnett }
10050d04e62b9SKevin Barnett 
10051d04e62b9SKevin Barnett /* SMP = Serial Management Protocol */
10052d04e62b9SKevin Barnett static int
10053d04e62b9SKevin Barnett hpsa_sas_smp_handler(struct Scsi_Host *shost, struct sas_rphy *rphy,
10054d04e62b9SKevin Barnett struct request *req)
10055d04e62b9SKevin Barnett {
10056d04e62b9SKevin Barnett 	return -EINVAL;
10057d04e62b9SKevin Barnett }
10058d04e62b9SKevin Barnett 
10059d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = {
10060d04e62b9SKevin Barnett 	.get_linkerrors = hpsa_sas_get_linkerrors,
10061d04e62b9SKevin Barnett 	.get_enclosure_identifier = hpsa_sas_get_enclosure_identifier,
10062d04e62b9SKevin Barnett 	.get_bay_identifier = hpsa_sas_get_bay_identifier,
10063d04e62b9SKevin Barnett 	.phy_reset = hpsa_sas_phy_reset,
10064d04e62b9SKevin Barnett 	.phy_enable = hpsa_sas_phy_enable,
10065d04e62b9SKevin Barnett 	.phy_setup = hpsa_sas_phy_setup,
10066d04e62b9SKevin Barnett 	.phy_release = hpsa_sas_phy_release,
10067d04e62b9SKevin Barnett 	.set_phy_speed = hpsa_sas_phy_speed,
10068d04e62b9SKevin Barnett 	.smp_handler = hpsa_sas_smp_handler,
10069d04e62b9SKevin Barnett };
10070d04e62b9SKevin Barnett 
10071edd16368SStephen M. Cameron /*
10072edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
10073edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
10074edd16368SStephen M. Cameron  */
10075edd16368SStephen M. Cameron static int __init hpsa_init(void)
10076edd16368SStephen M. Cameron {
10077d04e62b9SKevin Barnett 	int rc;
10078d04e62b9SKevin Barnett 
10079d04e62b9SKevin Barnett 	hpsa_sas_transport_template =
10080d04e62b9SKevin Barnett 		sas_attach_transport(&hpsa_sas_transport_functions);
10081d04e62b9SKevin Barnett 	if (!hpsa_sas_transport_template)
10082d04e62b9SKevin Barnett 		return -ENODEV;
10083d04e62b9SKevin Barnett 
10084d04e62b9SKevin Barnett 	rc = pci_register_driver(&hpsa_pci_driver);
10085d04e62b9SKevin Barnett 
10086d04e62b9SKevin Barnett 	if (rc)
10087d04e62b9SKevin Barnett 		sas_release_transport(hpsa_sas_transport_template);
10088d04e62b9SKevin Barnett 
10089d04e62b9SKevin Barnett 	return rc;
10090edd16368SStephen M. Cameron }
10091edd16368SStephen M. Cameron 
10092edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
10093edd16368SStephen M. Cameron {
10094edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
10095d04e62b9SKevin Barnett 	sas_release_transport(hpsa_sas_transport_template);
10096edd16368SStephen M. Cameron }
10097edd16368SStephen M. Cameron 
10098e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
10099e1f7de0cSMatt Gates {
10100e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
10101dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
10102dd0e19f3SScott Teel 
10103dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
10104dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
10105dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
10106dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
10107dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
10108dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
10109dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
10110dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
10111dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
10112dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
10113dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
10114dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
10115dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
10116dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
10117dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
10118dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
10119dd0e19f3SScott Teel 
10120dd0e19f3SScott Teel #undef VERIFY_OFFSET
10121dd0e19f3SScott Teel 
10122dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
10123b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
10124b66cc250SMike Miller 
10125b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
10126b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
10127b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
10128b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
10129b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
10130b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
10131b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
10132b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
10133b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
10134b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
10135b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
10136b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
10137b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
10138b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
10139b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
10140b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
10141b66cc250SMike Miller 
10142b66cc250SMike Miller #undef VERIFY_OFFSET
10143b66cc250SMike Miller 
10144b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
10145e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
10146e1f7de0cSMatt Gates 
10147e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
10148e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
10149e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
10150e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
10151e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
10152e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
10153e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
10154e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
10155e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
10156e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
10157e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
10158e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
10159e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
10160e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
10161e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
10162e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
10163e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
10164e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
10165e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
10166e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
10167e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
10168e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
1016950a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
10170e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
10171e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
10172e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
10173e1f7de0cSMatt Gates #undef VERIFY_OFFSET
10174e1f7de0cSMatt Gates }
10175e1f7de0cSMatt Gates 
10176edd16368SStephen M. Cameron module_init(hpsa_init);
10177edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
10178