xref: /openbmc/linux/drivers/scsi/hpsa.c (revision b443d3eab600b86025ee338669c9ddd399167a4b)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
394c7bc31SDon Brace  *    Copyright 2016 Microsemi Corporation
41358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
51358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
6edd16368SStephen M. Cameron  *
7edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
8edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
9edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
10edd16368SStephen M. Cameron  *
11edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
12edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
13edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
14edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
15edd16368SStephen M. Cameron  *
1694c7bc31SDon Brace  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  */
19edd16368SStephen M. Cameron 
20edd16368SStephen M. Cameron #include <linux/module.h>
21edd16368SStephen M. Cameron #include <linux/interrupt.h>
22edd16368SStephen M. Cameron #include <linux/types.h>
23edd16368SStephen M. Cameron #include <linux/pci.h>
24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
25edd16368SStephen M. Cameron #include <linux/kernel.h>
26edd16368SStephen M. Cameron #include <linux/slab.h>
27edd16368SStephen M. Cameron #include <linux/delay.h>
28edd16368SStephen M. Cameron #include <linux/fs.h>
29edd16368SStephen M. Cameron #include <linux/timer.h>
30edd16368SStephen M. Cameron #include <linux/init.h>
31edd16368SStephen M. Cameron #include <linux/spinlock.h>
32edd16368SStephen M. Cameron #include <linux/compat.h>
33edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
34edd16368SStephen M. Cameron #include <linux/uaccess.h>
35edd16368SStephen M. Cameron #include <linux/io.h>
36edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
37edd16368SStephen M. Cameron #include <linux/completion.h>
38edd16368SStephen M. Cameron #include <linux/moduleparam.h>
39edd16368SStephen M. Cameron #include <scsi/scsi.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
449437ac43SStephen Cameron #include <scsi/scsi_eh.h>
45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h>
4673153fe5SWebb Scales #include <scsi/scsi_dbg.h>
47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
48edd16368SStephen M. Cameron #include <linux/string.h>
49edd16368SStephen M. Cameron #include <linux/bitmap.h>
5060063497SArun Sharma #include <linux/atomic.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5242a91641SDon Brace #include <linux/percpu-defs.h>
53094963daSStephen M. Cameron #include <linux/percpu.h>
542b08b3e9SDon Brace #include <asm/unaligned.h>
55283b4a9bSStephen M. Cameron #include <asm/div64.h>
56edd16368SStephen M. Cameron #include "hpsa_cmd.h"
57edd16368SStephen M. Cameron #include "hpsa.h"
58edd16368SStephen M. Cameron 
59ec2c3aa9SDon Brace /*
60ec2c3aa9SDon Brace  * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.'
61ec2c3aa9SDon Brace  * with an optional trailing '-' followed by a byte value (0-255).
62ec2c3aa9SDon Brace  */
63c59c32cdSDon Brace #define HPSA_DRIVER_VERSION "3.4.20-160"
64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
65f79cfec6SStephen M. Cameron #define HPSA "hpsa"
66edd16368SStephen M. Cameron 
67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
73edd16368SStephen M. Cameron 
74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
76*b443d3eaSDon Brace /* How long to wait before giving up on a command */
77*b443d3eaSDon Brace #define HPSA_EH_PTRAID_TIMEOUT (240 * HZ)
78edd16368SStephen M. Cameron 
79edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
80edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
81edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
82edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
83edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
84edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
85edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
86253d2464SHannes Reinecke MODULE_ALIAS("cciss");
87edd16368SStephen M. Cameron 
8802ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8902ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
9002ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
9102ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
92edd16368SStephen M. Cameron 
93edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
94edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
98edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
99edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
100163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
101163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
102f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1089143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1099143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
1107f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1920},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
113fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
1157f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1925},
116fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
117fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
13097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
13197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1323b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1343b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1353b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1363b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
137fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
138cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
139cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
140cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
141cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
142cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1438e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1448e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1458e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1468e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1478e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
148edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
149edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
150135ae6edSHannes Reinecke 	{PCI_VENDOR_ID_COMPAQ,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
151135ae6edSHannes Reinecke 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
152edd16368SStephen M. Cameron 	{0,}
153edd16368SStephen M. Cameron };
154edd16368SStephen M. Cameron 
155edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
156edd16368SStephen M. Cameron 
157edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
158edd16368SStephen M. Cameron  *  product = Marketing Name for the board
159edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
160edd16368SStephen M. Cameron  */
161edd16368SStephen M. Cameron static struct board_type products[] = {
162135ae6edSHannes Reinecke 	{0x40700E11, "Smart Array 5300", &SA5A_access},
163135ae6edSHannes Reinecke 	{0x40800E11, "Smart Array 5i", &SA5B_access},
164135ae6edSHannes Reinecke 	{0x40820E11, "Smart Array 532", &SA5B_access},
165135ae6edSHannes Reinecke 	{0x40830E11, "Smart Array 5312", &SA5B_access},
166135ae6edSHannes Reinecke 	{0x409A0E11, "Smart Array 641", &SA5A_access},
167135ae6edSHannes Reinecke 	{0x409B0E11, "Smart Array 642", &SA5A_access},
168135ae6edSHannes Reinecke 	{0x409C0E11, "Smart Array 6400", &SA5A_access},
169135ae6edSHannes Reinecke 	{0x409D0E11, "Smart Array 6400 EM", &SA5A_access},
170135ae6edSHannes Reinecke 	{0x40910E11, "Smart Array 6i", &SA5A_access},
171135ae6edSHannes Reinecke 	{0x3225103C, "Smart Array P600", &SA5A_access},
172135ae6edSHannes Reinecke 	{0x3223103C, "Smart Array P800", &SA5A_access},
173135ae6edSHannes Reinecke 	{0x3234103C, "Smart Array P400", &SA5A_access},
174135ae6edSHannes Reinecke 	{0x3235103C, "Smart Array P400i", &SA5A_access},
175135ae6edSHannes Reinecke 	{0x3211103C, "Smart Array E200i", &SA5A_access},
176135ae6edSHannes Reinecke 	{0x3212103C, "Smart Array E200", &SA5A_access},
177135ae6edSHannes Reinecke 	{0x3213103C, "Smart Array E200i", &SA5A_access},
178135ae6edSHannes Reinecke 	{0x3214103C, "Smart Array E200i", &SA5A_access},
179135ae6edSHannes Reinecke 	{0x3215103C, "Smart Array E200i", &SA5A_access},
180135ae6edSHannes Reinecke 	{0x3237103C, "Smart Array E500", &SA5A_access},
181135ae6edSHannes Reinecke 	{0x323D103C, "Smart Array P700m", &SA5A_access},
182edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
183edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
184edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
185edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
186edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
187163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
188163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1897d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
190fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
191fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
192fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
193fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
194fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
195fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
196fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1977f1974a7SDon Brace 	{0x1920103C, "Smart Array P430i", &SA5_access},
1981fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1991fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
2001fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
2011fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
2027f1974a7SDon Brace 	{0x1925103C, "Smart Array P831", &SA5_access},
2031fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
2041fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
2051fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
20627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
20727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
20827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
20927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
210c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
21127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
21227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
21397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
21427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
21527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
21627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
21727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
21897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
21927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
22027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
2213b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
2223b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
22327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
224fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
225cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
226cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
227cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
228cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
229cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2308e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2318e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2328e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2338e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2348e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
235edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
236edd16368SStephen M. Cameron };
237edd16368SStephen M. Cameron 
238d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template;
239d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h);
240d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h);
241d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
242d04e62b9SKevin Barnett 			struct hpsa_scsi_dev_t *device);
243d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device);
244d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
245d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
246d04e62b9SKevin Barnett 		struct sas_rphy *rphy);
247d04e62b9SKevin Barnett 
248a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
250a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
251a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
252edd16368SStephen M. Cameron static int number_of_controllers;
253edd16368SStephen M. Cameron 
25410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
25510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
2566f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd,
2576f4e626fSNathan Chancellor 		      void __user *arg);
258edd16368SStephen M. Cameron 
259edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
2606f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd,
26142a91641SDon Brace 	void __user *arg);
262edd16368SStephen M. Cameron #endif
263edd16368SStephen M. Cameron 
264edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
265edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
26673153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
26773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
26873153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
269a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
270b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
271edd16368SStephen M. Cameron 	int cmd_type);
2722c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
273b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
274b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
275edd16368SStephen M. Cameron 
276f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
277a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
278a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
279a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2807c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
281edd16368SStephen M. Cameron 
282edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
283edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
28441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
285edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
286edd16368SStephen M. Cameron 
2878aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
288edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
289edd16368SStephen M. Cameron 	struct CommandList *c);
290edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
291edd16368SStephen M. Cameron 	struct CommandList *c);
292303932fdSDon Brace /* performant mode helper functions */
293303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2942b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
295105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
296105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
297254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2986f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2996f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
3001df8552aSStephen M. Cameron 			       u64 *cfg_offset);
3016f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
3021df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
303135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
304135ae6edSHannes Reinecke 				bool *legacy_board);
305bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h,
306bfd7546cSDon Brace 					   unsigned char lunaddr[],
307bfd7546cSDon Brace 					   int reply_queue);
3086f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
3096f039790SGreg Kroah-Hartman 				     int wait_for_ready);
31075167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
311c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
312fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
313fe5389c8SStephen M. Cameron #define BOARD_READY 1
31423100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
31576438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
316c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
317c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
31803383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
319080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
32025163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
32125163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
322c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
323d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
324d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *buf, int bufsize);
3258383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
3268383278dSScott Teel 	unsigned char scsi3addr[], u8 page);
32734592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
328ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
329ba74fdc4SDon Brace 			       struct hpsa_scsi_dev_t *dev,
330ba74fdc4SDon Brace 			       unsigned char *scsi3addr);
331edd16368SStephen M. Cameron 
332edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
333edd16368SStephen M. Cameron {
334edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
335edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
336edd16368SStephen M. Cameron }
337edd16368SStephen M. Cameron 
338a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
339a23513e8SStephen M. Cameron {
340a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
341a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
342a23513e8SStephen M. Cameron }
343a23513e8SStephen M. Cameron 
344a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
345a58e7e53SWebb Scales {
346a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
347a58e7e53SWebb Scales }
348a58e7e53SWebb Scales 
349d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
350d604f533SWebb Scales {
35108ec46f6SDon Brace 	return c->reset_pending;
352d604f533SWebb Scales }
353d604f533SWebb Scales 
3549437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3559437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3569437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3579437ac43SStephen Cameron {
3589437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3599437ac43SStephen Cameron 	bool rc;
3609437ac43SStephen Cameron 
3619437ac43SStephen Cameron 	*sense_key = -1;
3629437ac43SStephen Cameron 	*asc = -1;
3639437ac43SStephen Cameron 	*ascq = -1;
3649437ac43SStephen Cameron 
3659437ac43SStephen Cameron 	if (sense_data_len < 1)
3669437ac43SStephen Cameron 		return;
3679437ac43SStephen Cameron 
3689437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3699437ac43SStephen Cameron 	if (rc) {
3709437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3719437ac43SStephen Cameron 		*asc = sshdr.asc;
3729437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3739437ac43SStephen Cameron 	}
3749437ac43SStephen Cameron }
3759437ac43SStephen Cameron 
376edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
377edd16368SStephen M. Cameron 	struct CommandList *c)
378edd16368SStephen M. Cameron {
3799437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3809437ac43SStephen Cameron 	int sense_len;
3819437ac43SStephen Cameron 
3829437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3839437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3849437ac43SStephen Cameron 	else
3859437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3869437ac43SStephen Cameron 
3879437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3889437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
38981c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
390edd16368SStephen M. Cameron 		return 0;
391edd16368SStephen M. Cameron 
3929437ac43SStephen Cameron 	switch (asc) {
393edd16368SStephen M. Cameron 	case STATE_CHANGED:
3949437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3952946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3962946e82bSRobert Elliott 			h->devname);
397edd16368SStephen M. Cameron 		break;
398edd16368SStephen M. Cameron 	case LUN_FAILED:
3997f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
4002946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
401edd16368SStephen M. Cameron 		break;
402edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
4037f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
4042946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
405edd16368SStephen M. Cameron 	/*
4064f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
4074f4eb9f1SScott Teel 	 * target (array) devices.
408edd16368SStephen M. Cameron 	 */
409edd16368SStephen M. Cameron 		break;
410edd16368SStephen M. Cameron 	case POWER_OR_RESET:
4112946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4122946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
4132946e82bSRobert Elliott 			h->devname);
414edd16368SStephen M. Cameron 		break;
415edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
4162946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4172946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
4182946e82bSRobert Elliott 			h->devname);
419edd16368SStephen M. Cameron 		break;
420edd16368SStephen M. Cameron 	default:
4212946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4222946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
4232946e82bSRobert Elliott 			h->devname);
424edd16368SStephen M. Cameron 		break;
425edd16368SStephen M. Cameron 	}
426edd16368SStephen M. Cameron 	return 1;
427edd16368SStephen M. Cameron }
428edd16368SStephen M. Cameron 
429852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
430852af20aSMatt Bondurant {
431852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
432852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
433852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
434852af20aSMatt Bondurant 		return 0;
435852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
436852af20aSMatt Bondurant 	return 1;
437852af20aSMatt Bondurant }
438852af20aSMatt Bondurant 
439e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
440e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
441e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
442e985c58fSStephen Cameron {
443e985c58fSStephen Cameron 	int ld;
444e985c58fSStephen Cameron 	struct ctlr_info *h;
445e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
446e985c58fSStephen Cameron 
447e985c58fSStephen Cameron 	h = shost_to_hba(shost);
448e985c58fSStephen Cameron 	ld = lockup_detected(h);
449e985c58fSStephen Cameron 
450e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
451e985c58fSStephen Cameron }
452e985c58fSStephen Cameron 
453da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
454da0697bdSScott Teel 					 struct device_attribute *attr,
455da0697bdSScott Teel 					 const char *buf, size_t count)
456da0697bdSScott Teel {
457da0697bdSScott Teel 	int status, len;
458da0697bdSScott Teel 	struct ctlr_info *h;
459da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
460da0697bdSScott Teel 	char tmpbuf[10];
461da0697bdSScott Teel 
462da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
463da0697bdSScott Teel 		return -EACCES;
464da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
465da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
466da0697bdSScott Teel 	tmpbuf[len] = '\0';
467da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
468da0697bdSScott Teel 		return -EINVAL;
469da0697bdSScott Teel 	h = shost_to_hba(shost);
470da0697bdSScott Teel 	h->acciopath_status = !!status;
471da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
472da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
473da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
474da0697bdSScott Teel 	return count;
475da0697bdSScott Teel }
476da0697bdSScott Teel 
4772ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4782ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4792ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4802ba8bfc8SStephen M. Cameron {
4812ba8bfc8SStephen M. Cameron 	int debug_level, len;
4822ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4832ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4842ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4852ba8bfc8SStephen M. Cameron 
4862ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4872ba8bfc8SStephen M. Cameron 		return -EACCES;
4882ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4892ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4902ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4912ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4922ba8bfc8SStephen M. Cameron 		return -EINVAL;
4932ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4942ba8bfc8SStephen M. Cameron 		debug_level = 0;
4952ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4962ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4972ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4982ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4992ba8bfc8SStephen M. Cameron 	return count;
5002ba8bfc8SStephen M. Cameron }
5012ba8bfc8SStephen M. Cameron 
502edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
503edd16368SStephen M. Cameron 				 struct device_attribute *attr,
504edd16368SStephen M. Cameron 				 const char *buf, size_t count)
505edd16368SStephen M. Cameron {
506edd16368SStephen M. Cameron 	struct ctlr_info *h;
507edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
508a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
50931468401SMike Miller 	hpsa_scan_start(h->scsi_host);
510edd16368SStephen M. Cameron 	return count;
511edd16368SStephen M. Cameron }
512edd16368SStephen M. Cameron 
513d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
514d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
515d28ce020SStephen M. Cameron {
516d28ce020SStephen M. Cameron 	struct ctlr_info *h;
517d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
518d28ce020SStephen M. Cameron 	unsigned char *fwrev;
519d28ce020SStephen M. Cameron 
520d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
521d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
522d28ce020SStephen M. Cameron 		return 0;
523d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
524d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
525d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
526d28ce020SStephen M. Cameron }
527d28ce020SStephen M. Cameron 
52894a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
52994a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
53094a13649SStephen M. Cameron {
53194a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
53294a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
53394a13649SStephen M. Cameron 
5340cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
5350cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
53694a13649SStephen M. Cameron }
53794a13649SStephen M. Cameron 
538745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
539745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
540745a7a25SStephen M. Cameron {
541745a7a25SStephen M. Cameron 	struct ctlr_info *h;
542745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
543745a7a25SStephen M. Cameron 
544745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
545745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
546960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
547745a7a25SStephen M. Cameron 			"performant" : "simple");
548745a7a25SStephen M. Cameron }
549745a7a25SStephen M. Cameron 
550da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
551da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
552da0697bdSScott Teel {
553da0697bdSScott Teel 	struct ctlr_info *h;
554da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
555da0697bdSScott Teel 
556da0697bdSScott Teel 	h = shost_to_hba(shost);
557da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
558da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
559da0697bdSScott Teel }
560da0697bdSScott Teel 
56146380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
562941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
563941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
564941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
565941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
566941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
567941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
568941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
569941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
570941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
571941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
572941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
573941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
574941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5757af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
576941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
577941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5785a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5795a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5805a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5815a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5825a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5835a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
584941b1cdaSStephen M. Cameron };
585941b1cdaSStephen M. Cameron 
58646380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
58746380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5887af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5895a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5905a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5915a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5925a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5935a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5945a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
59546380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
59646380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
59746380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
59846380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
59946380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
60046380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
60146380786SStephen M. Cameron 	 */
60246380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
60346380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
60446380786SStephen M. Cameron };
60546380786SStephen M. Cameron 
6069b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
607941b1cdaSStephen M. Cameron {
608941b1cdaSStephen M. Cameron 	int i;
609941b1cdaSStephen M. Cameron 
6109b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
6119b5c48c2SStephen Cameron 		if (a[i] == board_id)
612941b1cdaSStephen M. Cameron 			return 1;
6139b5c48c2SStephen Cameron 	return 0;
6149b5c48c2SStephen Cameron }
6159b5c48c2SStephen Cameron 
6169b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
6179b5c48c2SStephen Cameron {
6189b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
6199b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
620941b1cdaSStephen M. Cameron }
621941b1cdaSStephen M. Cameron 
62246380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
62346380786SStephen M. Cameron {
6249b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
6259b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
62646380786SStephen M. Cameron }
62746380786SStephen M. Cameron 
62846380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
62946380786SStephen M. Cameron {
63046380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
63146380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
63246380786SStephen M. Cameron }
63346380786SStephen M. Cameron 
634941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
635941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
636941b1cdaSStephen M. Cameron {
637941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
638941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
639941b1cdaSStephen M. Cameron 
640941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
64146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
642941b1cdaSStephen M. Cameron }
643941b1cdaSStephen M. Cameron 
644edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
645edd16368SStephen M. Cameron {
646edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
647edd16368SStephen M. Cameron }
648edd16368SStephen M. Cameron 
649f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
6507c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
651edd16368SStephen M. Cameron };
6526b80b18fSScott Teel #define HPSA_RAID_0	0
6536b80b18fSScott Teel #define HPSA_RAID_4	1
6546b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6556b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6566b80b18fSScott Teel #define HPSA_RAID_51	4
6576b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6586b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
6597c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
6607c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
661edd16368SStephen M. Cameron 
662f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
663f3f01730SKevin Barnett {
664f3f01730SKevin Barnett 	return !device->physical_device;
665f3f01730SKevin Barnett }
666edd16368SStephen M. Cameron 
667edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
668edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
669edd16368SStephen M. Cameron {
670edd16368SStephen M. Cameron 	ssize_t l = 0;
67182a72c0aSStephen M. Cameron 	unsigned char rlevel;
672edd16368SStephen M. Cameron 	struct ctlr_info *h;
673edd16368SStephen M. Cameron 	struct scsi_device *sdev;
674edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
675edd16368SStephen M. Cameron 	unsigned long flags;
676edd16368SStephen M. Cameron 
677edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
678edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
679edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
680edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
681edd16368SStephen M. Cameron 	if (!hdev) {
682edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
683edd16368SStephen M. Cameron 		return -ENODEV;
684edd16368SStephen M. Cameron 	}
685edd16368SStephen M. Cameron 
686edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
687f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
688edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
689edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
690edd16368SStephen M. Cameron 		return l;
691edd16368SStephen M. Cameron 	}
692edd16368SStephen M. Cameron 
693edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
694edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
69582a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
696edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
697edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
698edd16368SStephen M. Cameron 	return l;
699edd16368SStephen M. Cameron }
700edd16368SStephen M. Cameron 
701edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
702edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
703edd16368SStephen M. Cameron {
704edd16368SStephen M. Cameron 	struct ctlr_info *h;
705edd16368SStephen M. Cameron 	struct scsi_device *sdev;
706edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
707edd16368SStephen M. Cameron 	unsigned long flags;
708edd16368SStephen M. Cameron 	unsigned char lunid[8];
709edd16368SStephen M. Cameron 
710edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
711edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
712edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
713edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
714edd16368SStephen M. Cameron 	if (!hdev) {
715edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
716edd16368SStephen M. Cameron 		return -ENODEV;
717edd16368SStephen M. Cameron 	}
718edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
719edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
720609a70dfSRasmus Villemoes 	return snprintf(buf, 20, "0x%8phN\n", lunid);
721edd16368SStephen M. Cameron }
722edd16368SStephen M. Cameron 
723edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
724edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
725edd16368SStephen M. Cameron {
726edd16368SStephen M. Cameron 	struct ctlr_info *h;
727edd16368SStephen M. Cameron 	struct scsi_device *sdev;
728edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
729edd16368SStephen M. Cameron 	unsigned long flags;
730edd16368SStephen M. Cameron 	unsigned char sn[16];
731edd16368SStephen M. Cameron 
732edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
733edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
734edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
735edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
736edd16368SStephen M. Cameron 	if (!hdev) {
737edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
738edd16368SStephen M. Cameron 		return -ENODEV;
739edd16368SStephen M. Cameron 	}
740edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
741edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
742edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
743edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
744edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
745edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
746edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
747edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
748edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
749edd16368SStephen M. Cameron }
750edd16368SStephen M. Cameron 
751ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev,
752ded1be4aSJoseph T Handzik 	      struct device_attribute *attr, char *buf)
753ded1be4aSJoseph T Handzik {
754ded1be4aSJoseph T Handzik 	struct ctlr_info *h;
755ded1be4aSJoseph T Handzik 	struct scsi_device *sdev;
756ded1be4aSJoseph T Handzik 	struct hpsa_scsi_dev_t *hdev;
757ded1be4aSJoseph T Handzik 	unsigned long flags;
758ded1be4aSJoseph T Handzik 	u64 sas_address;
759ded1be4aSJoseph T Handzik 
760ded1be4aSJoseph T Handzik 	sdev = to_scsi_device(dev);
761ded1be4aSJoseph T Handzik 	h = sdev_to_hba(sdev);
762ded1be4aSJoseph T Handzik 	spin_lock_irqsave(&h->lock, flags);
763ded1be4aSJoseph T Handzik 	hdev = sdev->hostdata;
764ded1be4aSJoseph T Handzik 	if (!hdev || is_logical_device(hdev) || !hdev->expose_device) {
765ded1be4aSJoseph T Handzik 		spin_unlock_irqrestore(&h->lock, flags);
766ded1be4aSJoseph T Handzik 		return -ENODEV;
767ded1be4aSJoseph T Handzik 	}
768ded1be4aSJoseph T Handzik 	sas_address = hdev->sas_address;
769ded1be4aSJoseph T Handzik 	spin_unlock_irqrestore(&h->lock, flags);
770ded1be4aSJoseph T Handzik 
771ded1be4aSJoseph T Handzik 	return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address);
772ded1be4aSJoseph T Handzik }
773ded1be4aSJoseph T Handzik 
774c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
775c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
776c1988684SScott Teel {
777c1988684SScott Teel 	struct ctlr_info *h;
778c1988684SScott Teel 	struct scsi_device *sdev;
779c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
780c1988684SScott Teel 	unsigned long flags;
781c1988684SScott Teel 	int offload_enabled;
782c1988684SScott Teel 
783c1988684SScott Teel 	sdev = to_scsi_device(dev);
784c1988684SScott Teel 	h = sdev_to_hba(sdev);
785c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
786c1988684SScott Teel 	hdev = sdev->hostdata;
787c1988684SScott Teel 	if (!hdev) {
788c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
789c1988684SScott Teel 		return -ENODEV;
790c1988684SScott Teel 	}
791c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
792c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
793b2582a65SDon Brace 
794b2582a65SDon Brace 	if (hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC)
795c1988684SScott Teel 		return snprintf(buf, 20, "%d\n", offload_enabled);
796b2582a65SDon Brace 	else
797b2582a65SDon Brace 		return snprintf(buf, 40, "%s\n",
798b2582a65SDon Brace 				"Not applicable for a controller");
799c1988684SScott Teel }
800c1988684SScott Teel 
8018270b862SJoe Handzik #define MAX_PATHS 8
8028270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
8038270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
8048270b862SJoe Handzik {
8058270b862SJoe Handzik 	struct ctlr_info *h;
8068270b862SJoe Handzik 	struct scsi_device *sdev;
8078270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
8088270b862SJoe Handzik 	unsigned long flags;
8098270b862SJoe Handzik 	int i;
8108270b862SJoe Handzik 	int output_len = 0;
8118270b862SJoe Handzik 	u8 box;
8128270b862SJoe Handzik 	u8 bay;
8138270b862SJoe Handzik 	u8 path_map_index = 0;
8148270b862SJoe Handzik 	char *active;
8158270b862SJoe Handzik 	unsigned char phys_connector[2];
8168270b862SJoe Handzik 
8178270b862SJoe Handzik 	sdev = to_scsi_device(dev);
8188270b862SJoe Handzik 	h = sdev_to_hba(sdev);
8198270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
8208270b862SJoe Handzik 	hdev = sdev->hostdata;
8218270b862SJoe Handzik 	if (!hdev) {
8228270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
8238270b862SJoe Handzik 		return -ENODEV;
8248270b862SJoe Handzik 	}
8258270b862SJoe Handzik 
8268270b862SJoe Handzik 	bay = hdev->bay;
8278270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
8288270b862SJoe Handzik 		path_map_index = 1<<i;
8298270b862SJoe Handzik 		if (i == hdev->active_path_index)
8308270b862SJoe Handzik 			active = "Active";
8318270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
8328270b862SJoe Handzik 			active = "Inactive";
8338270b862SJoe Handzik 		else
8348270b862SJoe Handzik 			continue;
8358270b862SJoe Handzik 
8361faf072cSRasmus Villemoes 		output_len += scnprintf(buf + output_len,
8371faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8381faf072cSRasmus Villemoes 				"[%d:%d:%d:%d] %20.20s ",
8398270b862SJoe Handzik 				h->scsi_host->host_no,
8408270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
8418270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
8428270b862SJoe Handzik 
843cca8f13bSDon Brace 		if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) {
8442708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8451faf072cSRasmus Villemoes 						PAGE_SIZE - output_len,
8461faf072cSRasmus Villemoes 						"%s\n", active);
8478270b862SJoe Handzik 			continue;
8488270b862SJoe Handzik 		}
8498270b862SJoe Handzik 
8508270b862SJoe Handzik 		box = hdev->box[i];
8518270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
8528270b862SJoe Handzik 			sizeof(phys_connector));
8538270b862SJoe Handzik 		if (phys_connector[0] < '0')
8548270b862SJoe Handzik 			phys_connector[0] = '0';
8558270b862SJoe Handzik 		if (phys_connector[1] < '0')
8568270b862SJoe Handzik 			phys_connector[1] = '0';
8572708f295SDon Brace 		output_len += scnprintf(buf + output_len,
8581faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8598270b862SJoe Handzik 				"PORT: %.2s ",
8608270b862SJoe Handzik 				phys_connector);
861af15ed36SDon Brace 		if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) &&
862af15ed36SDon Brace 			hdev->expose_device) {
8638270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8642708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8651faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8668270b862SJoe Handzik 					"BAY: %hhu %s\n",
8678270b862SJoe Handzik 					bay, active);
8688270b862SJoe Handzik 			} else {
8692708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8701faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8718270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8728270b862SJoe Handzik 					box, bay, active);
8738270b862SJoe Handzik 			}
8748270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8752708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8761faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "BOX: %hhu %s\n",
8778270b862SJoe Handzik 				box, active);
8788270b862SJoe Handzik 		} else
8792708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8801faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "%s\n", active);
8818270b862SJoe Handzik 	}
8828270b862SJoe Handzik 
8838270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8841faf072cSRasmus Villemoes 	return output_len;
8858270b862SJoe Handzik }
8868270b862SJoe Handzik 
88716961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev,
88816961204SHannes Reinecke 	struct device_attribute *attr, char *buf)
88916961204SHannes Reinecke {
89016961204SHannes Reinecke 	struct ctlr_info *h;
89116961204SHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
89216961204SHannes Reinecke 
89316961204SHannes Reinecke 	h = shost_to_hba(shost);
89416961204SHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->ctlr);
89516961204SHannes Reinecke }
89616961204SHannes Reinecke 
897135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev,
898135ae6edSHannes Reinecke 	struct device_attribute *attr, char *buf)
899135ae6edSHannes Reinecke {
900135ae6edSHannes Reinecke 	struct ctlr_info *h;
901135ae6edSHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
902135ae6edSHannes Reinecke 
903135ae6edSHannes Reinecke 	h = shost_to_hba(shost);
904135ae6edSHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0);
905135ae6edSHannes Reinecke }
906135ae6edSHannes Reinecke 
907c828a892SJoe Perches static DEVICE_ATTR_RO(raid_level);
908c828a892SJoe Perches static DEVICE_ATTR_RO(lunid);
909c828a892SJoe Perches static DEVICE_ATTR_RO(unique_id);
9103f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
911c828a892SJoe Perches static DEVICE_ATTR_RO(sas_address);
912c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
913c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
914c828a892SJoe Perches static DEVICE_ATTR_RO(path_info);
915da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
916da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
917da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
9182ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
9192ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
9203f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
9213f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
9223f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
9233f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
9243f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
9253f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
926941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
927941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
928e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
929e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
93016961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO,
93116961204SHannes Reinecke 	host_show_ctlr_num, NULL);
932135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO,
933135ae6edSHannes Reinecke 	host_show_legacy_board, NULL);
9343f5eac3aSStephen M. Cameron 
9353f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
9363f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
9373f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
9383f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
939c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
9408270b862SJoe Handzik 	&dev_attr_path_info,
941ded1be4aSJoseph T Handzik 	&dev_attr_sas_address,
9423f5eac3aSStephen M. Cameron 	NULL,
9433f5eac3aSStephen M. Cameron };
9443f5eac3aSStephen M. Cameron 
9453f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
9463f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
9473f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
9483f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
9493f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
950941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
951da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
9522ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
953fb53c439STomas Henzl 	&dev_attr_lockup_detected,
95416961204SHannes Reinecke 	&dev_attr_ctlr_num,
955135ae6edSHannes Reinecke 	&dev_attr_legacy_board,
9563f5eac3aSStephen M. Cameron 	NULL,
9573f5eac3aSStephen M. Cameron };
9583f5eac3aSStephen M. Cameron 
95908ec46f6SDon Brace #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_DRIVER +\
96008ec46f6SDon Brace 				 HPSA_MAX_CONCURRENT_PASSTHRUS)
96141ce4c35SStephen Cameron 
9623f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
9633f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
964f79cfec6SStephen M. Cameron 	.name			= HPSA,
965f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
9663f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
9673f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
9683f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
9697c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
9703f5eac3aSStephen M. Cameron 	.this_id		= -1,
9713f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
9723f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
9733f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
97441ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
9753f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
9763f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
9773f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
9783f5eac3aSStephen M. Cameron #endif
9793f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
9803f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
981eb53a3eaSMartin Wilck 	.max_sectors = 2048,
98254b2b50cSMartin K. Petersen 	.no_write_same = 1,
9833f5eac3aSStephen M. Cameron };
9843f5eac3aSStephen M. Cameron 
985254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9863f5eac3aSStephen M. Cameron {
9873f5eac3aSStephen M. Cameron 	u32 a;
988072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9893f5eac3aSStephen M. Cameron 
990e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
991e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
992e1f7de0cSMatt Gates 
9933f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
994254f796bSMatt Gates 		return h->access.command_completed(h, q);
9953f5eac3aSStephen M. Cameron 
996254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
997254f796bSMatt Gates 		a = rq->head[rq->current_entry];
998254f796bSMatt Gates 		rq->current_entry++;
9990cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
10003f5eac3aSStephen M. Cameron 	} else {
10013f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
10023f5eac3aSStephen M. Cameron 	}
10033f5eac3aSStephen M. Cameron 	/* Check for wraparound */
1004254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
1005254f796bSMatt Gates 		rq->current_entry = 0;
1006254f796bSMatt Gates 		rq->wraparound ^= 1;
10073f5eac3aSStephen M. Cameron 	}
10083f5eac3aSStephen M. Cameron 	return a;
10093f5eac3aSStephen M. Cameron }
10103f5eac3aSStephen M. Cameron 
1011c349775eSScott Teel /*
1012c349775eSScott Teel  * There are some special bits in the bus address of the
1013c349775eSScott Teel  * command that we have to set for the controller to know
1014c349775eSScott Teel  * how to process the command:
1015c349775eSScott Teel  *
1016c349775eSScott Teel  * Normal performant mode:
1017c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
1018c349775eSScott Teel  * bits 1-3 = block fetch table entry
1019c349775eSScott Teel  * bits 4-6 = command type (== 0)
1020c349775eSScott Teel  *
1021c349775eSScott Teel  * ioaccel1 mode:
1022c349775eSScott Teel  * bit 0 = "performant mode" bit.
1023c349775eSScott Teel  * bits 1-3 = block fetch table entry
1024c349775eSScott Teel  * bits 4-6 = command type (== 110)
1025c349775eSScott Teel  * (command type is needed because ioaccel1 mode
1026c349775eSScott Teel  * commands are submitted through the same register as normal
1027c349775eSScott Teel  * mode commands, so this is how the controller knows whether
1028c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
1029c349775eSScott Teel  *
1030c349775eSScott Teel  * ioaccel2 mode:
1031c349775eSScott Teel  * bit 0 = "performant mode" bit.
1032c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
1033c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
1034c349775eSScott Teel  * a separate special register for submitting commands.
1035c349775eSScott Teel  */
1036c349775eSScott Teel 
103725163bd5SWebb Scales /*
103825163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
10393f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
10403f5eac3aSStephen M. Cameron  * register number
10413f5eac3aSStephen M. Cameron  */
104225163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
104325163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
104425163bd5SWebb Scales 					int reply_queue)
10453f5eac3aSStephen M. Cameron {
1046254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
10473f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
1048bc2bb154SChristoph Hellwig 		if (unlikely(!h->msix_vectors))
104925163bd5SWebb Scales 			return;
10508b834bffSMing Lei 		c->Header.ReplyQueue = reply_queue;
1051254f796bSMatt Gates 	}
10523f5eac3aSStephen M. Cameron }
10533f5eac3aSStephen M. Cameron 
1054c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
105525163bd5SWebb Scales 						struct CommandList *c,
105625163bd5SWebb Scales 						int reply_queue)
1057c349775eSScott Teel {
1058c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
1059c349775eSScott Teel 
106025163bd5SWebb Scales 	/*
106125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1062c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1063c349775eSScott Teel 	 */
10648b834bffSMing Lei 	cp->ReplyQueue = reply_queue;
106525163bd5SWebb Scales 	/*
106625163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1067c349775eSScott Teel 	 *  - performant mode bit (bit 0)
1068c349775eSScott Teel 	 *  - pull count (bits 1-3)
1069c349775eSScott Teel 	 *  - command type (bits 4-6)
1070c349775eSScott Teel 	 */
1071c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
1072c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
1073c349775eSScott Teel }
1074c349775eSScott Teel 
10758be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
10768be986ccSStephen Cameron 						struct CommandList *c,
10778be986ccSStephen Cameron 						int reply_queue)
10788be986ccSStephen Cameron {
10798be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10808be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10818be986ccSStephen Cameron 
10828be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10838be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10848be986ccSStephen Cameron 	 */
10858b834bffSMing Lei 	cp->reply_queue = reply_queue;
10868be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10878be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10888be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10898be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10908be986ccSStephen Cameron 	 */
10918be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10928be986ccSStephen Cameron }
10938be986ccSStephen Cameron 
1094c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
109525163bd5SWebb Scales 						struct CommandList *c,
109625163bd5SWebb Scales 						int reply_queue)
1097c349775eSScott Teel {
1098c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1099c349775eSScott Teel 
110025163bd5SWebb Scales 	/*
110125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1102c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1103c349775eSScott Teel 	 */
11048b834bffSMing Lei 	cp->reply_queue = reply_queue;
110525163bd5SWebb Scales 	/*
110625163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1107c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1108c349775eSScott Teel 	 *  - pull count (bits 0-3)
1109c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1110c349775eSScott Teel 	 */
1111c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1112c349775eSScott Teel }
1113c349775eSScott Teel 
1114e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1115e85c5974SStephen M. Cameron {
1116e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1117e85c5974SStephen M. Cameron }
1118e85c5974SStephen M. Cameron 
1119e85c5974SStephen M. Cameron /*
1120e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1121e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1122e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1123e85c5974SStephen M. Cameron  */
1124e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1125e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
11263d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ)
1127e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1128e85c5974SStephen M. Cameron 		struct CommandList *c)
1129e85c5974SStephen M. Cameron {
1130e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1131e85c5974SStephen M. Cameron 		return;
1132e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1133e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1134e85c5974SStephen M. Cameron }
1135e85c5974SStephen M. Cameron 
1136e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1137e85c5974SStephen M. Cameron 		struct CommandList *c)
1138e85c5974SStephen M. Cameron {
1139e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1140e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1141e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1142e85c5974SStephen M. Cameron }
1143e85c5974SStephen M. Cameron 
114425163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
114525163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
11463f5eac3aSStephen M. Cameron {
1147c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1148c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
11498b834bffSMing Lei 
11508b834bffSMing Lei 	reply_queue = h->reply_map[raw_smp_processor_id()];
1151c349775eSScott Teel 	switch (c->cmd_type) {
1152c349775eSScott Teel 	case CMD_IOACCEL1:
115325163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1154c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1155c349775eSScott Teel 		break;
1156c349775eSScott Teel 	case CMD_IOACCEL2:
115725163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1158c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1159c349775eSScott Teel 		break;
11608be986ccSStephen Cameron 	case IOACCEL2_TMF:
11618be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
11628be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
11638be986ccSStephen Cameron 		break;
1164c349775eSScott Teel 	default:
116525163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1166f2405db8SDon Brace 		h->access.submit_command(h, c);
11673f5eac3aSStephen M. Cameron 	}
1168c05e8866SStephen Cameron }
11693f5eac3aSStephen M. Cameron 
1170a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
117125163bd5SWebb Scales {
1172d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1173a58e7e53SWebb Scales 		return finish_cmd(c);
1174a58e7e53SWebb Scales 
117525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
117625163bd5SWebb Scales }
117725163bd5SWebb Scales 
11783f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11793f5eac3aSStephen M. Cameron {
11803f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11813f5eac3aSStephen M. Cameron }
11823f5eac3aSStephen M. Cameron 
11833f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11843f5eac3aSStephen M. Cameron {
11853f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11863f5eac3aSStephen M. Cameron 		return 0;
11873f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11883f5eac3aSStephen M. Cameron 		return 1;
11893f5eac3aSStephen M. Cameron 	return 0;
11903f5eac3aSStephen M. Cameron }
11913f5eac3aSStephen M. Cameron 
1192edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1193edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1194edd16368SStephen M. Cameron {
1195edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1196edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1197edd16368SStephen M. Cameron 	 */
1198edd16368SStephen M. Cameron 	int i, found = 0;
1199cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1200edd16368SStephen M. Cameron 
1201263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1202edd16368SStephen M. Cameron 
1203edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1204edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1205263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1206edd16368SStephen M. Cameron 	}
1207edd16368SStephen M. Cameron 
1208263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1209263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1210edd16368SStephen M. Cameron 		/* *bus = 1; */
1211edd16368SStephen M. Cameron 		*target = i;
1212edd16368SStephen M. Cameron 		*lun = 0;
1213edd16368SStephen M. Cameron 		found = 1;
1214edd16368SStephen M. Cameron 	}
1215edd16368SStephen M. Cameron 	return !found;
1216edd16368SStephen M. Cameron }
1217edd16368SStephen M. Cameron 
12181d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
12190d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
12200d96ef5fSWebb Scales {
12217c59a0d4SDon Brace #define LABEL_SIZE 25
12227c59a0d4SDon Brace 	char label[LABEL_SIZE];
12237c59a0d4SDon Brace 
12249975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
12259975ec9dSDon Brace 		return;
12269975ec9dSDon Brace 
12277c59a0d4SDon Brace 	switch (dev->devtype) {
12287c59a0d4SDon Brace 	case TYPE_RAID:
12297c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
12307c59a0d4SDon Brace 		break;
12317c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
12327c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
12337c59a0d4SDon Brace 		break;
12347c59a0d4SDon Brace 	case TYPE_DISK:
1235af15ed36SDon Brace 	case TYPE_ZBC:
12367c59a0d4SDon Brace 		if (dev->external)
12377c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
12387c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
12397c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
12407c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
12417c59a0d4SDon Brace 		else
12427c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
12437c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
12447c59a0d4SDon Brace 				raid_label[dev->raid_level]);
12457c59a0d4SDon Brace 		break;
12467c59a0d4SDon Brace 	case TYPE_ROM:
12477c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
12487c59a0d4SDon Brace 		break;
12497c59a0d4SDon Brace 	case TYPE_TAPE:
12507c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
12517c59a0d4SDon Brace 		break;
12527c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
12537c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
12547c59a0d4SDon Brace 		break;
12557c59a0d4SDon Brace 	default:
12567c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
12577c59a0d4SDon Brace 		break;
12587c59a0d4SDon Brace 	}
12597c59a0d4SDon Brace 
12600d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
12617c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
12620d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
12630d96ef5fSWebb Scales 			description,
12640d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
12650d96ef5fSWebb Scales 			dev->vendor,
12660d96ef5fSWebb Scales 			dev->model,
12677c59a0d4SDon Brace 			label,
12680d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
1269b2582a65SDon Brace 			dev->offload_to_be_enabled ? '+' : '-',
12702a168208SKevin Barnett 			dev->expose_device);
12710d96ef5fSWebb Scales }
12720d96ef5fSWebb Scales 
1273edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
12748aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1275edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1276edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1277edd16368SStephen M. Cameron {
1278edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1279edd16368SStephen M. Cameron 	int n = h->ndevices;
1280edd16368SStephen M. Cameron 	int i;
1281edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1282edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1283edd16368SStephen M. Cameron 
1284cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1285edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1286edd16368SStephen M. Cameron 			"inaccessible.\n");
1287edd16368SStephen M. Cameron 		return -1;
1288edd16368SStephen M. Cameron 	}
1289edd16368SStephen M. Cameron 
1290edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1291edd16368SStephen M. Cameron 	if (device->lun != -1)
1292edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1293edd16368SStephen M. Cameron 		goto lun_assigned;
1294edd16368SStephen M. Cameron 
1295edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1296edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12972b08b3e9SDon Brace 	 * unit no, zero otherwise.
1298edd16368SStephen M. Cameron 	 */
1299edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1300edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1301edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1302edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1303edd16368SStephen M. Cameron 			return -1;
1304edd16368SStephen M. Cameron 		goto lun_assigned;
1305edd16368SStephen M. Cameron 	}
1306edd16368SStephen M. Cameron 
1307edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1308edd16368SStephen M. Cameron 	 * Search through our list and find the device which
13099a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1310edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1311edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1312edd16368SStephen M. Cameron 	 */
1313edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1314edd16368SStephen M. Cameron 	addr1[4] = 0;
13159a4178b7Sshane.seymour 	addr1[5] = 0;
1316edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1317edd16368SStephen M. Cameron 		sd = h->dev[i];
1318edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1319edd16368SStephen M. Cameron 		addr2[4] = 0;
13209a4178b7Sshane.seymour 		addr2[5] = 0;
13219a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1322edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1323edd16368SStephen M. Cameron 			device->bus = sd->bus;
1324edd16368SStephen M. Cameron 			device->target = sd->target;
1325edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1326edd16368SStephen M. Cameron 			break;
1327edd16368SStephen M. Cameron 		}
1328edd16368SStephen M. Cameron 	}
1329edd16368SStephen M. Cameron 	if (device->lun == -1) {
1330edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1331edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1332edd16368SStephen M. Cameron 			"configuration.\n");
1333edd16368SStephen M. Cameron 		return -1;
1334edd16368SStephen M. Cameron 	}
1335edd16368SStephen M. Cameron 
1336edd16368SStephen M. Cameron lun_assigned:
1337edd16368SStephen M. Cameron 
1338edd16368SStephen M. Cameron 	h->dev[n] = device;
1339edd16368SStephen M. Cameron 	h->ndevices++;
1340edd16368SStephen M. Cameron 	added[*nadded] = device;
1341edd16368SStephen M. Cameron 	(*nadded)++;
13420d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
13432a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1344edd16368SStephen M. Cameron 	return 0;
1345edd16368SStephen M. Cameron }
1346edd16368SStephen M. Cameron 
1347b2582a65SDon Brace /*
1348b2582a65SDon Brace  * Called during a scan operation.
1349b2582a65SDon Brace  *
1350b2582a65SDon Brace  * Update an entry in h->dev[] array.
1351b2582a65SDon Brace  */
13528aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1353bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1354bd9244f7SScott Teel {
1355bd9244f7SScott Teel 	/* assumes h->devlock is held */
1356bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1357bd9244f7SScott Teel 
1358bd9244f7SScott Teel 	/* Raid level changed. */
1359bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1360250fb125SStephen M. Cameron 
1361b2582a65SDon Brace 	/*
1362b2582a65SDon Brace 	 * ioacccel_handle may have changed for a dual domain disk
1363b2582a65SDon Brace 	 */
1364b2582a65SDon Brace 	h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1365b2582a65SDon Brace 
136603383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
1367b2582a65SDon Brace 	if (new_entry->offload_config && new_entry->offload_to_be_enabled) {
136803383736SDon Brace 		/*
136903383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
137003383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
137103383736SDon Brace 		 * offload_config were set, raid map data had better be
1372b2582a65SDon Brace 		 * the same as it was before. If raid map data has changed
137303383736SDon Brace 		 * then it had better be the case that
137403383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
137503383736SDon Brace 		 */
13769fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
137703383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
137803383736SDon Brace 	}
1379b2582a65SDon Brace 	if (new_entry->offload_to_be_enabled) {
1380a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1381a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1382a3144e0bSJoe Handzik 	}
1383a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
138403383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
138503383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
138603383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1387250fb125SStephen M. Cameron 
138841ce4c35SStephen Cameron 	/*
138941ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
1390b2582a65SDon Brace 	 * ioaccel on until we can update h->dev[entry]->phys_disk[], but we
139141ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
139241ce4c35SStephen Cameron 	 */
1393b2582a65SDon Brace 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_to_be_enabled;
1394b2582a65SDon Brace 
1395b2582a65SDon Brace 	/*
1396b2582a65SDon Brace 	 * turn ioaccel off immediately if told to do so.
1397b2582a65SDon Brace 	 */
1398b2582a65SDon Brace 	if (!new_entry->offload_to_be_enabled)
139941ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
140041ce4c35SStephen Cameron 
14010d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1402bd9244f7SScott Teel }
1403bd9244f7SScott Teel 
14042a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
14058aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
14062a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
14072a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
14082a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
14092a8ccf31SStephen M. Cameron {
14102a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1411cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
14122a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
14132a8ccf31SStephen M. Cameron 	(*nremoved)++;
141401350d05SStephen M. Cameron 
141501350d05SStephen M. Cameron 	/*
141601350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
141701350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
141801350d05SStephen M. Cameron 	 */
141901350d05SStephen M. Cameron 	if (new_entry->target == -1) {
142001350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
142101350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
142201350d05SStephen M. Cameron 	}
142301350d05SStephen M. Cameron 
14242a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
14252a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
14262a8ccf31SStephen M. Cameron 	(*nadded)++;
1427b2582a65SDon Brace 
14280d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
14292a8ccf31SStephen M. Cameron }
14302a8ccf31SStephen M. Cameron 
1431edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
14328aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1433edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1434edd16368SStephen M. Cameron {
1435edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1436edd16368SStephen M. Cameron 	int i;
1437edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1438edd16368SStephen M. Cameron 
1439cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1440edd16368SStephen M. Cameron 
1441edd16368SStephen M. Cameron 	sd = h->dev[entry];
1442edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1443edd16368SStephen M. Cameron 	(*nremoved)++;
1444edd16368SStephen M. Cameron 
1445edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1446edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1447edd16368SStephen M. Cameron 	h->ndevices--;
14480d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1449edd16368SStephen M. Cameron }
1450edd16368SStephen M. Cameron 
1451edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1452edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1453edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1454edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1455edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1456edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1457edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1458edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1459edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1460edd16368SStephen M. Cameron 
1461edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1462edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1463edd16368SStephen M. Cameron {
1464edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1465edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1466edd16368SStephen M. Cameron 	 */
1467edd16368SStephen M. Cameron 	unsigned long flags;
1468edd16368SStephen M. Cameron 	int i, j;
1469edd16368SStephen M. Cameron 
1470edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1471edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1472edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1473edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1474edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1475edd16368SStephen M. Cameron 			h->ndevices--;
1476edd16368SStephen M. Cameron 			break;
1477edd16368SStephen M. Cameron 		}
1478edd16368SStephen M. Cameron 	}
1479edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1480edd16368SStephen M. Cameron 	kfree(added);
1481edd16368SStephen M. Cameron }
1482edd16368SStephen M. Cameron 
1483edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1484edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1485edd16368SStephen M. Cameron {
1486edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1487edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1488edd16368SStephen M. Cameron 	 * to differ first
1489edd16368SStephen M. Cameron 	 */
1490edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1491edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1492edd16368SStephen M. Cameron 		return 0;
1493edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1494edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1495edd16368SStephen M. Cameron 		return 0;
1496edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1497edd16368SStephen M. Cameron 		return 0;
1498edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1499edd16368SStephen M. Cameron 		return 0;
1500edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1501edd16368SStephen M. Cameron 		return 0;
1502edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1503edd16368SStephen M. Cameron 		return 0;
1504edd16368SStephen M. Cameron 	return 1;
1505edd16368SStephen M. Cameron }
1506edd16368SStephen M. Cameron 
1507bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1508bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1509bd9244f7SScott Teel {
1510bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1511bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1512bd9244f7SScott Teel 	 * needs to be told anything about the change.
1513bd9244f7SScott Teel 	 */
1514bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1515bd9244f7SScott Teel 		return 1;
1516250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1517250fb125SStephen M. Cameron 		return 1;
1518b2582a65SDon Brace 	if (dev1->offload_to_be_enabled != dev2->offload_to_be_enabled)
1519250fb125SStephen M. Cameron 		return 1;
152093849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
152103383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
152203383736SDon Brace 			return 1;
1523b2582a65SDon Brace 	/*
1524b2582a65SDon Brace 	 * This can happen for dual domain devices. An active
1525b2582a65SDon Brace 	 * path change causes the ioaccel handle to change
1526b2582a65SDon Brace 	 *
1527b2582a65SDon Brace 	 * for example note the handle differences between p0 and p1
1528b2582a65SDon Brace 	 * Device                    WWN               ,WWN hash,Handle
1529b2582a65SDon Brace 	 * D016 p0|0x3 [02]P2E:01:01,0x5000C5005FC4DACA,0x9B5616,0x01030003
1530b2582a65SDon Brace 	 *	p1                   0x5000C5005FC4DAC9,0x6798C0,0x00040004
1531b2582a65SDon Brace 	 */
1532b2582a65SDon Brace 	if (dev1->ioaccel_handle != dev2->ioaccel_handle)
1533b2582a65SDon Brace 		return 1;
1534bd9244f7SScott Teel 	return 0;
1535bd9244f7SScott Teel }
1536bd9244f7SScott Teel 
1537edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1538edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1539edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1540bd9244f7SScott Teel  * location in *index.
1541bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1542bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1543bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1544edd16368SStephen M. Cameron  */
1545edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1546edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1547edd16368SStephen M. Cameron 	int *index)
1548edd16368SStephen M. Cameron {
1549edd16368SStephen M. Cameron 	int i;
1550edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1551edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1552edd16368SStephen M. Cameron #define DEVICE_SAME 2
1553bd9244f7SScott Teel #define DEVICE_UPDATED 3
15541d33d85dSDon Brace 	if (needle == NULL)
15551d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
15561d33d85dSDon Brace 
1557edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
155823231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
155923231048SStephen M. Cameron 			continue;
1560edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1561edd16368SStephen M. Cameron 			*index = i;
1562bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1563bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1564bd9244f7SScott Teel 					return DEVICE_UPDATED;
1565edd16368SStephen M. Cameron 				return DEVICE_SAME;
1566bd9244f7SScott Teel 			} else {
15679846590eSStephen M. Cameron 				/* Keep offline devices offline */
15689846590eSStephen M. Cameron 				if (needle->volume_offline)
15699846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1570edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1571edd16368SStephen M. Cameron 			}
1572edd16368SStephen M. Cameron 		}
1573bd9244f7SScott Teel 	}
1574edd16368SStephen M. Cameron 	*index = -1;
1575edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1576edd16368SStephen M. Cameron }
1577edd16368SStephen M. Cameron 
15789846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
15799846590eSStephen M. Cameron 					unsigned char scsi3addr[])
15809846590eSStephen M. Cameron {
15819846590eSStephen M. Cameron 	struct offline_device_entry *device;
15829846590eSStephen M. Cameron 	unsigned long flags;
15839846590eSStephen M. Cameron 
15849846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
15859846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15869846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
15879846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
15889846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
15899846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
15909846590eSStephen M. Cameron 			return;
15919846590eSStephen M. Cameron 		}
15929846590eSStephen M. Cameron 	}
15939846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15949846590eSStephen M. Cameron 
15959846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15969846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15977e8a9486SAmit Kushwaha 	if (!device)
15989846590eSStephen M. Cameron 		return;
15997e8a9486SAmit Kushwaha 
16009846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
16019846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
16029846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
16039846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
16049846590eSStephen M. Cameron }
16059846590eSStephen M. Cameron 
16069846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
16079846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
16089846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
16099846590eSStephen M. Cameron {
16109846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
16119846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16129846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
16139846590eSStephen M. Cameron 			h->scsi_host->host_no,
16149846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16159846590eSStephen M. Cameron 	switch (sd->volume_offline) {
16169846590eSStephen M. Cameron 	case HPSA_LV_OK:
16179846590eSStephen M. Cameron 		break;
16189846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
16199846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16209846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
16219846590eSStephen M. Cameron 			h->scsi_host->host_no,
16229846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16239846590eSStephen M. Cameron 		break;
16245ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
16255ca01204SScott Benesh 		dev_info(&h->pdev->dev,
16265ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
16275ca01204SScott Benesh 			h->scsi_host->host_no,
16285ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
16295ca01204SScott Benesh 		break;
16309846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
16319846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16325ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
16339846590eSStephen M. Cameron 			h->scsi_host->host_no,
16349846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16359846590eSStephen M. Cameron 		break;
16369846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
16379846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16389846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
16399846590eSStephen M. Cameron 			h->scsi_host->host_no,
16409846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16419846590eSStephen M. Cameron 		break;
16429846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
16439846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16449846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
16459846590eSStephen M. Cameron 			h->scsi_host->host_no,
16469846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16479846590eSStephen M. Cameron 		break;
16489846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
16499846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16509846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
16519846590eSStephen M. Cameron 			h->scsi_host->host_no,
16529846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16539846590eSStephen M. Cameron 		break;
16549846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
16559846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16569846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
16579846590eSStephen M. Cameron 			h->scsi_host->host_no,
16589846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16599846590eSStephen M. Cameron 		break;
16609846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
16619846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16629846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
16639846590eSStephen M. Cameron 			h->scsi_host->host_no,
16649846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16659846590eSStephen M. Cameron 		break;
16669846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
16679846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16689846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
16699846590eSStephen M. Cameron 			h->scsi_host->host_no,
16709846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16719846590eSStephen M. Cameron 		break;
16729846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
16739846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16749846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
16759846590eSStephen M. Cameron 			h->scsi_host->host_no,
16769846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16779846590eSStephen M. Cameron 		break;
16789846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
16799846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16809846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
16819846590eSStephen M. Cameron 			h->scsi_host->host_no,
16829846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16839846590eSStephen M. Cameron 		break;
16849846590eSStephen M. Cameron 	}
16859846590eSStephen M. Cameron }
16869846590eSStephen M. Cameron 
168703383736SDon Brace /*
168803383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
168903383736SDon Brace  * raid offload configured.
169003383736SDon Brace  */
169103383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
169203383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
169303383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
169403383736SDon Brace {
169503383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
169603383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
169703383736SDon Brace 	int i, j;
169803383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
169903383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
170003383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
170103383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
170203383736SDon Brace 				total_disks_per_row;
170303383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
170403383736SDon Brace 				total_disks_per_row;
170503383736SDon Brace 	int qdepth;
170603383736SDon Brace 
170703383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
170803383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
170903383736SDon Brace 
1710d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1711d604f533SWebb Scales 
171203383736SDon Brace 	qdepth = 0;
171303383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
171403383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
171503383736SDon Brace 		if (!logical_drive->offload_config)
171603383736SDon Brace 			continue;
171703383736SDon Brace 		for (j = 0; j < ndevices; j++) {
17181d33d85dSDon Brace 			if (dev[j] == NULL)
17191d33d85dSDon Brace 				continue;
1720ff615f06SPetros Koutoupis 			if (dev[j]->devtype != TYPE_DISK &&
1721ff615f06SPetros Koutoupis 			    dev[j]->devtype != TYPE_ZBC)
1722af15ed36SDon Brace 				continue;
1723f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
172403383736SDon Brace 				continue;
172503383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
172603383736SDon Brace 				continue;
172703383736SDon Brace 
172803383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
172903383736SDon Brace 			if (i < nphys_disk)
173003383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
173103383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
173203383736SDon Brace 			break;
173303383736SDon Brace 		}
173403383736SDon Brace 
173503383736SDon Brace 		/*
173603383736SDon Brace 		 * This can happen if a physical drive is removed and
173703383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
173803383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
173903383736SDon Brace 		 * present.  And in that case offload_enabled should already
174003383736SDon Brace 		 * be 0, but we'll turn it off here just in case
174103383736SDon Brace 		 */
174203383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
1743b2582a65SDon Brace 			dev_warn(&h->pdev->dev,
1744b2582a65SDon Brace 				"%s: [%d:%d:%d:%d] A phys disk component of LV is missing, turning off offload_enabled for LV.\n",
1745b2582a65SDon Brace 				__func__,
1746b2582a65SDon Brace 				h->scsi_host->host_no, logical_drive->bus,
1747b2582a65SDon Brace 				logical_drive->target, logical_drive->lun);
174803383736SDon Brace 			logical_drive->offload_enabled = 0;
174941ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
175041ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
175103383736SDon Brace 		}
175203383736SDon Brace 	}
175303383736SDon Brace 	if (nraid_map_entries)
175403383736SDon Brace 		/*
175503383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
175603383736SDon Brace 		 * way too high for partial stripe writes
175703383736SDon Brace 		 */
175803383736SDon Brace 		logical_drive->queue_depth = qdepth;
17592c5fc363SDon Brace 	else {
17602c5fc363SDon Brace 		if (logical_drive->external)
17612c5fc363SDon Brace 			logical_drive->queue_depth = EXTERNAL_QD;
176203383736SDon Brace 		else
176303383736SDon Brace 			logical_drive->queue_depth = h->nr_cmds;
176403383736SDon Brace 	}
17652c5fc363SDon Brace }
176603383736SDon Brace 
176703383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
176803383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
176903383736SDon Brace {
177003383736SDon Brace 	int i;
177103383736SDon Brace 
177203383736SDon Brace 	for (i = 0; i < ndevices; i++) {
17731d33d85dSDon Brace 		if (dev[i] == NULL)
17741d33d85dSDon Brace 			continue;
1775ff615f06SPetros Koutoupis 		if (dev[i]->devtype != TYPE_DISK &&
1776ff615f06SPetros Koutoupis 		    dev[i]->devtype != TYPE_ZBC)
1777af15ed36SDon Brace 			continue;
1778f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
177903383736SDon Brace 			continue;
178041ce4c35SStephen Cameron 
178141ce4c35SStephen Cameron 		/*
178241ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
178341ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
1784b2582a65SDon Brace 		 * because we would be changing ioaccel phsy_disk[] pointers
1785b2582a65SDon Brace 		 * on a ioaccel volume processing I/O requests.
1786b2582a65SDon Brace 		 *
1787b2582a65SDon Brace 		 * If an ioaccel volume status changed, initially because it was
1788b2582a65SDon Brace 		 * re-configured and thus underwent a transformation, or
1789b2582a65SDon Brace 		 * a drive failed, we would have received a state change
1790b2582a65SDon Brace 		 * request and ioaccel should have been turned off. When the
1791b2582a65SDon Brace 		 * transformation completes, we get another state change
1792b2582a65SDon Brace 		 * request to turn ioaccel back on. In this case, we need
1793b2582a65SDon Brace 		 * to update the ioaccel information.
1794b2582a65SDon Brace 		 *
1795b2582a65SDon Brace 		 * Thus: If it is not currently enabled, but will be after
1796b2582a65SDon Brace 		 * the scan completes, make sure the ioaccel pointers
1797b2582a65SDon Brace 		 * are up to date.
179841ce4c35SStephen Cameron 		 */
179941ce4c35SStephen Cameron 
1800b2582a65SDon Brace 		if (!dev[i]->offload_enabled && dev[i]->offload_to_be_enabled)
180103383736SDon Brace 			hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
180203383736SDon Brace 	}
180303383736SDon Brace }
180403383736SDon Brace 
1805096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1806096ccff4SKevin Barnett {
1807096ccff4SKevin Barnett 	int rc = 0;
1808096ccff4SKevin Barnett 
1809096ccff4SKevin Barnett 	if (!h->scsi_host)
1810096ccff4SKevin Barnett 		return 1;
1811096ccff4SKevin Barnett 
1812d04e62b9SKevin Barnett 	if (is_logical_device(device)) /* RAID */
1813096ccff4SKevin Barnett 		rc = scsi_add_device(h->scsi_host, device->bus,
1814096ccff4SKevin Barnett 					device->target, device->lun);
1815d04e62b9SKevin Barnett 	else /* HBA */
1816d04e62b9SKevin Barnett 		rc = hpsa_add_sas_device(h->sas_host, device);
1817d04e62b9SKevin Barnett 
1818096ccff4SKevin Barnett 	return rc;
1819096ccff4SKevin Barnett }
1820096ccff4SKevin Barnett 
1821ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h,
1822ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *dev)
1823ba74fdc4SDon Brace {
1824ba74fdc4SDon Brace 	int i;
1825ba74fdc4SDon Brace 	int count = 0;
1826ba74fdc4SDon Brace 
1827ba74fdc4SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
1828ba74fdc4SDon Brace 		struct CommandList *c = h->cmd_pool + i;
1829ba74fdc4SDon Brace 		int refcount = atomic_inc_return(&c->refcount);
1830ba74fdc4SDon Brace 
1831ba74fdc4SDon Brace 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev,
1832ba74fdc4SDon Brace 				dev->scsi3addr)) {
1833ba74fdc4SDon Brace 			unsigned long flags;
1834ba74fdc4SDon Brace 
1835ba74fdc4SDon Brace 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
1836ba74fdc4SDon Brace 			if (!hpsa_is_cmd_idle(c))
1837ba74fdc4SDon Brace 				++count;
1838ba74fdc4SDon Brace 			spin_unlock_irqrestore(&h->lock, flags);
1839ba74fdc4SDon Brace 		}
1840ba74fdc4SDon Brace 
1841ba74fdc4SDon Brace 		cmd_free(h, c);
1842ba74fdc4SDon Brace 	}
1843ba74fdc4SDon Brace 
1844ba74fdc4SDon Brace 	return count;
1845ba74fdc4SDon Brace }
1846ba74fdc4SDon Brace 
1847*b443d3eaSDon Brace #define NUM_WAIT 20
1848ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h,
1849ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *device)
1850ba74fdc4SDon Brace {
1851ba74fdc4SDon Brace 	int cmds = 0;
1852ba74fdc4SDon Brace 	int waits = 0;
1853*b443d3eaSDon Brace 	int num_wait = NUM_WAIT;
1854*b443d3eaSDon Brace 
1855*b443d3eaSDon Brace 	if (device->external)
1856*b443d3eaSDon Brace 		num_wait = HPSA_EH_PTRAID_TIMEOUT;
1857ba74fdc4SDon Brace 
1858ba74fdc4SDon Brace 	while (1) {
1859ba74fdc4SDon Brace 		cmds = hpsa_find_outstanding_commands_for_dev(h, device);
1860ba74fdc4SDon Brace 		if (cmds == 0)
1861ba74fdc4SDon Brace 			break;
1862*b443d3eaSDon Brace 		if (++waits > num_wait)
1863ba74fdc4SDon Brace 			break;
18649211a07fSDon Brace 		msleep(1000);
18659211a07fSDon Brace 	}
18669211a07fSDon Brace 
1867*b443d3eaSDon Brace 	if (waits > num_wait) {
1868ba74fdc4SDon Brace 		dev_warn(&h->pdev->dev,
1869*b443d3eaSDon Brace 			"%s: removing device [%d:%d:%d:%d] with %d outstanding commands!\n",
1870*b443d3eaSDon Brace 			__func__,
1871*b443d3eaSDon Brace 			h->scsi_host->host_no,
1872*b443d3eaSDon Brace 			device->bus, device->target, device->lun, cmds);
1873*b443d3eaSDon Brace 	}
1874ba74fdc4SDon Brace }
1875ba74fdc4SDon Brace 
1876096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1877096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1878096ccff4SKevin Barnett {
1879096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1880096ccff4SKevin Barnett 
1881096ccff4SKevin Barnett 	if (!h->scsi_host)
1882096ccff4SKevin Barnett 		return;
1883096ccff4SKevin Barnett 
18840ff365f5SDon Brace 	/*
18850ff365f5SDon Brace 	 * Allow for commands to drain
18860ff365f5SDon Brace 	 */
18870ff365f5SDon Brace 	device->removed = 1;
18880ff365f5SDon Brace 	hpsa_wait_for_outstanding_commands_for_dev(h, device);
18890ff365f5SDon Brace 
1890d04e62b9SKevin Barnett 	if (is_logical_device(device)) { /* RAID */
1891096ccff4SKevin Barnett 		sdev = scsi_device_lookup(h->scsi_host, device->bus,
1892096ccff4SKevin Barnett 						device->target, device->lun);
1893096ccff4SKevin Barnett 		if (sdev) {
1894096ccff4SKevin Barnett 			scsi_remove_device(sdev);
1895096ccff4SKevin Barnett 			scsi_device_put(sdev);
1896096ccff4SKevin Barnett 		} else {
1897096ccff4SKevin Barnett 			/*
1898096ccff4SKevin Barnett 			 * We don't expect to get here.  Future commands
1899096ccff4SKevin Barnett 			 * to this device will get a selection timeout as
1900096ccff4SKevin Barnett 			 * if the device were gone.
1901096ccff4SKevin Barnett 			 */
1902096ccff4SKevin Barnett 			hpsa_show_dev_msg(KERN_WARNING, h, device,
1903096ccff4SKevin Barnett 					"didn't find device for removal.");
1904096ccff4SKevin Barnett 		}
1905ba74fdc4SDon Brace 	} else { /* HBA */
1906ba74fdc4SDon Brace 
1907d04e62b9SKevin Barnett 		hpsa_remove_sas_device(device);
1908096ccff4SKevin Barnett 	}
1909ba74fdc4SDon Brace }
1910096ccff4SKevin Barnett 
19118aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1912edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1913edd16368SStephen M. Cameron {
1914edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1915edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1916edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1917edd16368SStephen M. Cameron 	 */
1918edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1919edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1920edd16368SStephen M. Cameron 	unsigned long flags;
1921edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1922edd16368SStephen M. Cameron 	int nadded, nremoved;
1923edd16368SStephen M. Cameron 
1924da03ded0SDon Brace 	/*
1925da03ded0SDon Brace 	 * A reset can cause a device status to change
1926da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1927da03ded0SDon Brace 	 */
1928c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
1929da03ded0SDon Brace 	if (h->reset_in_progress) {
1930da03ded0SDon Brace 		h->drv_req_rescan = 1;
1931c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
1932da03ded0SDon Brace 		return;
1933da03ded0SDon Brace 	}
1934c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
1935edd16368SStephen M. Cameron 
19366396bb22SKees Cook 	added = kcalloc(HPSA_MAX_DEVICES, sizeof(*added), GFP_KERNEL);
19376396bb22SKees Cook 	removed = kcalloc(HPSA_MAX_DEVICES, sizeof(*removed), GFP_KERNEL);
1938edd16368SStephen M. Cameron 
1939edd16368SStephen M. Cameron 	if (!added || !removed) {
1940edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1941edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1942edd16368SStephen M. Cameron 		goto free_and_out;
1943edd16368SStephen M. Cameron 	}
1944edd16368SStephen M. Cameron 
1945edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1946edd16368SStephen M. Cameron 
1947edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1948edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1949edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1950edd16368SStephen M. Cameron 	 * info and add the new device info.
1951bd9244f7SScott Teel 	 * If minor device attributes change, just update
1952bd9244f7SScott Teel 	 * the existing device structure.
1953edd16368SStephen M. Cameron 	 */
1954edd16368SStephen M. Cameron 	i = 0;
1955edd16368SStephen M. Cameron 	nremoved = 0;
1956edd16368SStephen M. Cameron 	nadded = 0;
1957edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1958edd16368SStephen M. Cameron 		csd = h->dev[i];
1959edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1960edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1961edd16368SStephen M. Cameron 			changes++;
19628aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1963edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1964edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1965edd16368SStephen M. Cameron 			changes++;
19668aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
19672a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1968c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1969c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1970c7f172dcSStephen M. Cameron 			 */
1971c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1972bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
19738aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1974edd16368SStephen M. Cameron 		}
1975edd16368SStephen M. Cameron 		i++;
1976edd16368SStephen M. Cameron 	}
1977edd16368SStephen M. Cameron 
1978edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1979edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1980edd16368SStephen M. Cameron 	 */
1981edd16368SStephen M. Cameron 
1982edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1983edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1984edd16368SStephen M. Cameron 			continue;
19859846590eSStephen M. Cameron 
19869846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
19879846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
19889846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
19899846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
19909846590eSStephen M. Cameron 		 */
19919846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
19929846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
19930d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
19949846590eSStephen M. Cameron 			continue;
19959846590eSStephen M. Cameron 		}
19969846590eSStephen M. Cameron 
1997edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1998edd16368SStephen M. Cameron 					h->ndevices, &entry);
1999edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
2000edd16368SStephen M. Cameron 			changes++;
20018aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
2002edd16368SStephen M. Cameron 				break;
2003edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
2004edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
2005edd16368SStephen M. Cameron 			/* should never happen... */
2006edd16368SStephen M. Cameron 			changes++;
2007edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
2008edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
2009edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
2010edd16368SStephen M. Cameron 		}
2011edd16368SStephen M. Cameron 	}
201241ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
201341ce4c35SStephen Cameron 
2014b2582a65SDon Brace 	/*
2015b2582a65SDon Brace 	 * Now that h->dev[]->phys_disk[] is coherent, we can enable
201641ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
2017b2582a65SDon Brace 	 *
2018b2582a65SDon Brace 	 * The raid map should be current by now.
2019b2582a65SDon Brace 	 *
2020b2582a65SDon Brace 	 * We are updating the device list used for I/O requests.
202141ce4c35SStephen Cameron 	 */
20221d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
20231d33d85dSDon Brace 		if (h->dev[i] == NULL)
20241d33d85dSDon Brace 			continue;
202541ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
20261d33d85dSDon Brace 	}
202741ce4c35SStephen Cameron 
2028edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2029edd16368SStephen M. Cameron 
20309846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
20319846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
20329846590eSStephen M. Cameron 	 * so don't touch h->dev[]
20339846590eSStephen M. Cameron 	 */
20349846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
20359846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
20369846590eSStephen M. Cameron 			continue;
20379846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
20389846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
20399846590eSStephen M. Cameron 	}
20409846590eSStephen M. Cameron 
2041edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
2042edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
2043edd16368SStephen M. Cameron 	 * first time through.
2044edd16368SStephen M. Cameron 	 */
20458aa60681SDon Brace 	if (!changes)
2046edd16368SStephen M. Cameron 		goto free_and_out;
2047edd16368SStephen M. Cameron 
2048edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
2049edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
20501d33d85dSDon Brace 		if (removed[i] == NULL)
20511d33d85dSDon Brace 			continue;
2052096ccff4SKevin Barnett 		if (removed[i]->expose_device)
2053096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
2054edd16368SStephen M. Cameron 		kfree(removed[i]);
2055edd16368SStephen M. Cameron 		removed[i] = NULL;
2056edd16368SStephen M. Cameron 	}
2057edd16368SStephen M. Cameron 
2058edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
2059edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
2060096ccff4SKevin Barnett 		int rc = 0;
2061096ccff4SKevin Barnett 
20621d33d85dSDon Brace 		if (added[i] == NULL)
206341ce4c35SStephen Cameron 			continue;
20642a168208SKevin Barnett 		if (!(added[i]->expose_device))
2065edd16368SStephen M. Cameron 			continue;
2066096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
2067096ccff4SKevin Barnett 		if (!rc)
2068edd16368SStephen M. Cameron 			continue;
2069096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
2070096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
2071edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
2072edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
2073edd16368SStephen M. Cameron 		 */
2074edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
2075853633e8SDon Brace 		h->drv_req_rescan = 1;
2076edd16368SStephen M. Cameron 	}
2077edd16368SStephen M. Cameron 
2078edd16368SStephen M. Cameron free_and_out:
2079edd16368SStephen M. Cameron 	kfree(added);
2080edd16368SStephen M. Cameron 	kfree(removed);
2081edd16368SStephen M. Cameron }
2082edd16368SStephen M. Cameron 
2083edd16368SStephen M. Cameron /*
20849e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
2085edd16368SStephen M. Cameron  * Assume's h->devlock is held.
2086edd16368SStephen M. Cameron  */
2087edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
2088edd16368SStephen M. Cameron 	int bus, int target, int lun)
2089edd16368SStephen M. Cameron {
2090edd16368SStephen M. Cameron 	int i;
2091edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
2092edd16368SStephen M. Cameron 
2093edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
2094edd16368SStephen M. Cameron 		sd = h->dev[i];
2095edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
2096edd16368SStephen M. Cameron 			return sd;
2097edd16368SStephen M. Cameron 	}
2098edd16368SStephen M. Cameron 	return NULL;
2099edd16368SStephen M. Cameron }
2100edd16368SStephen M. Cameron 
2101edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
2102edd16368SStephen M. Cameron {
21037630b3a5SHannes Reinecke 	struct hpsa_scsi_dev_t *sd = NULL;
2104edd16368SStephen M. Cameron 	unsigned long flags;
2105edd16368SStephen M. Cameron 	struct ctlr_info *h;
2106edd16368SStephen M. Cameron 
2107edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
2108edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
2109d04e62b9SKevin Barnett 	if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) {
2110d04e62b9SKevin Barnett 		struct scsi_target *starget;
2111d04e62b9SKevin Barnett 		struct sas_rphy *rphy;
2112d04e62b9SKevin Barnett 
2113d04e62b9SKevin Barnett 		starget = scsi_target(sdev);
2114d04e62b9SKevin Barnett 		rphy = target_to_rphy(starget);
2115d04e62b9SKevin Barnett 		sd = hpsa_find_device_by_sas_rphy(h, rphy);
2116d04e62b9SKevin Barnett 		if (sd) {
2117d04e62b9SKevin Barnett 			sd->target = sdev_id(sdev);
2118d04e62b9SKevin Barnett 			sd->lun = sdev->lun;
2119d04e62b9SKevin Barnett 		}
21207630b3a5SHannes Reinecke 	}
21217630b3a5SHannes Reinecke 	if (!sd)
2122edd16368SStephen M. Cameron 		sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
2123edd16368SStephen M. Cameron 					sdev_id(sdev), sdev->lun);
2124d04e62b9SKevin Barnett 
2125d04e62b9SKevin Barnett 	if (sd && sd->expose_device) {
212603383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
2127d04e62b9SKevin Barnett 		sdev->hostdata = sd;
212841ce4c35SStephen Cameron 	} else
212941ce4c35SStephen Cameron 		sdev->hostdata = NULL;
2130edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2131edd16368SStephen M. Cameron 	return 0;
2132edd16368SStephen M. Cameron }
2133edd16368SStephen M. Cameron 
213441ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
213541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
213641ce4c35SStephen Cameron {
213741ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
213841ce4c35SStephen Cameron 	int queue_depth;
213941ce4c35SStephen Cameron 
214041ce4c35SStephen Cameron 	sd = sdev->hostdata;
21412a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
214241ce4c35SStephen Cameron 
21435086435eSDon Brace 	if (sd) {
2144*b443d3eaSDon Brace 		if (sd->external) {
21455086435eSDon Brace 			queue_depth = EXTERNAL_QD;
2146*b443d3eaSDon Brace 			sdev->eh_timeout = HPSA_EH_PTRAID_TIMEOUT;
2147*b443d3eaSDon Brace 			blk_queue_rq_timeout(sdev->request_queue,
2148*b443d3eaSDon Brace 						HPSA_EH_PTRAID_TIMEOUT);
2149*b443d3eaSDon Brace 		} else {
215041ce4c35SStephen Cameron 			queue_depth = sd->queue_depth != 0 ?
215141ce4c35SStephen Cameron 					sd->queue_depth : sdev->host->can_queue;
2152*b443d3eaSDon Brace 		}
21535086435eSDon Brace 	} else
215441ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
215541ce4c35SStephen Cameron 
215641ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
215741ce4c35SStephen Cameron 
215841ce4c35SStephen Cameron 	return 0;
215941ce4c35SStephen Cameron }
216041ce4c35SStephen Cameron 
2161edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
2162edd16368SStephen M. Cameron {
2163bcc44255SStephen M. Cameron 	/* nothing to do. */
2164edd16368SStephen M. Cameron }
2165edd16368SStephen M. Cameron 
2166d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2167d9a729f3SWebb Scales {
2168d9a729f3SWebb Scales 	int i;
2169d9a729f3SWebb Scales 
2170d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2171d9a729f3SWebb Scales 		return;
2172d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2173d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
2174d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
2175d9a729f3SWebb Scales 	}
2176d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
2177d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
2178d9a729f3SWebb Scales }
2179d9a729f3SWebb Scales 
2180d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2181d9a729f3SWebb Scales {
2182d9a729f3SWebb Scales 	int i;
2183d9a729f3SWebb Scales 
2184d9a729f3SWebb Scales 	if (h->chainsize <= 0)
2185d9a729f3SWebb Scales 		return 0;
2186d9a729f3SWebb Scales 
2187d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
21886396bb22SKees Cook 		kcalloc(h->nr_cmds, sizeof(*h->ioaccel2_cmd_sg_list),
2189d9a729f3SWebb Scales 					GFP_KERNEL);
2190d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2191d9a729f3SWebb Scales 		return -ENOMEM;
2192d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2193d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
21946da2ec56SKees Cook 			kmalloc_array(h->maxsgentries,
21956da2ec56SKees Cook 				      sizeof(*h->ioaccel2_cmd_sg_list[i]),
21966da2ec56SKees Cook 				      GFP_KERNEL);
2197d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
2198d9a729f3SWebb Scales 			goto clean;
2199d9a729f3SWebb Scales 	}
2200d9a729f3SWebb Scales 	return 0;
2201d9a729f3SWebb Scales 
2202d9a729f3SWebb Scales clean:
2203d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
2204d9a729f3SWebb Scales 	return -ENOMEM;
2205d9a729f3SWebb Scales }
2206d9a729f3SWebb Scales 
220733a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
220833a2ffceSStephen M. Cameron {
220933a2ffceSStephen M. Cameron 	int i;
221033a2ffceSStephen M. Cameron 
221133a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
221233a2ffceSStephen M. Cameron 		return;
221333a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
221433a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
221533a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
221633a2ffceSStephen M. Cameron 	}
221733a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
221833a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
221933a2ffceSStephen M. Cameron }
222033a2ffceSStephen M. Cameron 
2221105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
222233a2ffceSStephen M. Cameron {
222333a2ffceSStephen M. Cameron 	int i;
222433a2ffceSStephen M. Cameron 
222533a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
222633a2ffceSStephen M. Cameron 		return 0;
222733a2ffceSStephen M. Cameron 
22286396bb22SKees Cook 	h->cmd_sg_list = kcalloc(h->nr_cmds, sizeof(*h->cmd_sg_list),
222933a2ffceSStephen M. Cameron 				 GFP_KERNEL);
22307e8a9486SAmit Kushwaha 	if (!h->cmd_sg_list)
223133a2ffceSStephen M. Cameron 		return -ENOMEM;
22327e8a9486SAmit Kushwaha 
223333a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
22346da2ec56SKees Cook 		h->cmd_sg_list[i] = kmalloc_array(h->chainsize,
22356da2ec56SKees Cook 						  sizeof(*h->cmd_sg_list[i]),
22366da2ec56SKees Cook 						  GFP_KERNEL);
22377e8a9486SAmit Kushwaha 		if (!h->cmd_sg_list[i])
223833a2ffceSStephen M. Cameron 			goto clean;
22397e8a9486SAmit Kushwaha 
22403d4e6af8SRobert Elliott 	}
224133a2ffceSStephen M. Cameron 	return 0;
224233a2ffceSStephen M. Cameron 
224333a2ffceSStephen M. Cameron clean:
224433a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
224533a2ffceSStephen M. Cameron 	return -ENOMEM;
224633a2ffceSStephen M. Cameron }
224733a2ffceSStephen M. Cameron 
2248d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2249d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2250d9a729f3SWebb Scales {
2251d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2252d9a729f3SWebb Scales 	u64 temp64;
2253d9a729f3SWebb Scales 	u32 chain_size;
2254d9a729f3SWebb Scales 
2255d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2256a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
22578bc8f47eSChristoph Hellwig 	temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_size,
22588bc8f47eSChristoph Hellwig 				DMA_TO_DEVICE);
2259d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2260d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2261d9a729f3SWebb Scales 		cp->sg->address = 0;
2262d9a729f3SWebb Scales 		return -1;
2263d9a729f3SWebb Scales 	}
2264d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2265d9a729f3SWebb Scales 	return 0;
2266d9a729f3SWebb Scales }
2267d9a729f3SWebb Scales 
2268d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2269d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2270d9a729f3SWebb Scales {
2271d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2272d9a729f3SWebb Scales 	u64 temp64;
2273d9a729f3SWebb Scales 	u32 chain_size;
2274d9a729f3SWebb Scales 
2275d9a729f3SWebb Scales 	chain_sg = cp->sg;
2276d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2277a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
22788bc8f47eSChristoph Hellwig 	dma_unmap_single(&h->pdev->dev, temp64, chain_size, DMA_TO_DEVICE);
2279d9a729f3SWebb Scales }
2280d9a729f3SWebb Scales 
2281e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
228233a2ffceSStephen M. Cameron 	struct CommandList *c)
228333a2ffceSStephen M. Cameron {
228433a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
228533a2ffceSStephen M. Cameron 	u64 temp64;
228650a0decfSStephen M. Cameron 	u32 chain_len;
228733a2ffceSStephen M. Cameron 
228833a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
228933a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
229050a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
229150a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
22922b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
229350a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
22948bc8f47eSChristoph Hellwig 	temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_len,
22958bc8f47eSChristoph Hellwig 				DMA_TO_DEVICE);
2296e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2297e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
229850a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2299e2bea6dfSStephen M. Cameron 		return -1;
2300e2bea6dfSStephen M. Cameron 	}
230150a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2302e2bea6dfSStephen M. Cameron 	return 0;
230333a2ffceSStephen M. Cameron }
230433a2ffceSStephen M. Cameron 
230533a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
230633a2ffceSStephen M. Cameron 	struct CommandList *c)
230733a2ffceSStephen M. Cameron {
230833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
230933a2ffceSStephen M. Cameron 
231050a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
231133a2ffceSStephen M. Cameron 		return;
231233a2ffceSStephen M. Cameron 
231333a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
23148bc8f47eSChristoph Hellwig 	dma_unmap_single(&h->pdev->dev, le64_to_cpu(chain_sg->Addr),
23158bc8f47eSChristoph Hellwig 			le32_to_cpu(chain_sg->Len), DMA_TO_DEVICE);
231633a2ffceSStephen M. Cameron }
231733a2ffceSStephen M. Cameron 
2318a09c1441SScott Teel 
2319a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2320a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2321a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2322a09c1441SScott Teel  */
2323a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2324c349775eSScott Teel 					struct CommandList *c,
2325c349775eSScott Teel 					struct scsi_cmnd *cmd,
2326ba74fdc4SDon Brace 					struct io_accel2_cmd *c2,
2327ba74fdc4SDon Brace 					struct hpsa_scsi_dev_t *dev)
2328c349775eSScott Teel {
2329c349775eSScott Teel 	int data_len;
2330a09c1441SScott Teel 	int retry = 0;
2331c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2332c349775eSScott Teel 
2333c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2334c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2335c349775eSScott Teel 		switch (c2->error_data.status) {
2336c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2337c349775eSScott Teel 			break;
2338c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2339ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2340c349775eSScott Teel 			if (c2->error_data.data_present !=
2341ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2342ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2343ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2344c349775eSScott Teel 				break;
2345ee6b1889SStephen M. Cameron 			}
2346c349775eSScott Teel 			/* copy the sense data */
2347c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2348c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2349c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2350c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2351c349775eSScott Teel 				data_len =
2352c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2353c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2354c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2355a09c1441SScott Teel 			retry = 1;
2356c349775eSScott Teel 			break;
2357c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2358a09c1441SScott Teel 			retry = 1;
2359c349775eSScott Teel 			break;
2360c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2361a09c1441SScott Teel 			retry = 1;
2362c349775eSScott Teel 			break;
2363c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
23644a8da22bSStephen Cameron 			retry = 1;
2365c349775eSScott Teel 			break;
2366c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2367a09c1441SScott Teel 			retry = 1;
2368c349775eSScott Teel 			break;
2369c349775eSScott Teel 		default:
2370a09c1441SScott Teel 			retry = 1;
2371c349775eSScott Teel 			break;
2372c349775eSScott Teel 		}
2373c349775eSScott Teel 		break;
2374c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2375c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2376c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2377c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2378c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2379c40820d5SJoe Handzik 			retry = 1;
2380c40820d5SJoe Handzik 			break;
2381c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2382c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2383c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2384c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2385c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2386c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2387c40820d5SJoe Handzik 			break;
2388c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2389c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2390c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2391ba74fdc4SDon Brace 			/*
2392ba74fdc4SDon Brace 			 * Did an HBA disk disappear? We will eventually
2393ba74fdc4SDon Brace 			 * get a state change event from the controller but
2394ba74fdc4SDon Brace 			 * in the meantime, we need to tell the OS that the
2395ba74fdc4SDon Brace 			 * HBA disk is no longer there and stop I/O
2396ba74fdc4SDon Brace 			 * from going down. This allows the potential re-insert
2397ba74fdc4SDon Brace 			 * of the disk to get the same device node.
2398ba74fdc4SDon Brace 			 */
2399ba74fdc4SDon Brace 			if (dev->physical_device && dev->expose_device) {
2400ba74fdc4SDon Brace 				cmd->result = DID_NO_CONNECT << 16;
2401ba74fdc4SDon Brace 				dev->removed = 1;
2402ba74fdc4SDon Brace 				h->drv_req_rescan = 1;
2403ba74fdc4SDon Brace 				dev_warn(&h->pdev->dev,
2404ba74fdc4SDon Brace 					"%s: device is gone!\n", __func__);
2405ba74fdc4SDon Brace 			} else
2406ba74fdc4SDon Brace 				/*
2407ba74fdc4SDon Brace 				 * Retry by sending down the RAID path.
2408ba74fdc4SDon Brace 				 * We will get an event from ctlr to
2409ba74fdc4SDon Brace 				 * trigger rescan regardless.
2410ba74fdc4SDon Brace 				 */
2411c40820d5SJoe Handzik 				retry = 1;
2412c40820d5SJoe Handzik 			break;
2413c40820d5SJoe Handzik 		default:
2414c40820d5SJoe Handzik 			retry = 1;
2415c40820d5SJoe Handzik 		}
2416c349775eSScott Teel 		break;
2417c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2418c349775eSScott Teel 		break;
2419c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2420c349775eSScott Teel 		break;
2421c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2422a09c1441SScott Teel 		retry = 1;
2423c349775eSScott Teel 		break;
2424c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2425c349775eSScott Teel 		break;
2426c349775eSScott Teel 	default:
2427a09c1441SScott Teel 		retry = 1;
2428c349775eSScott Teel 		break;
2429c349775eSScott Teel 	}
2430a09c1441SScott Teel 
2431a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2432c349775eSScott Teel }
2433c349775eSScott Teel 
2434a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2435a58e7e53SWebb Scales 		struct CommandList *c)
2436a58e7e53SWebb Scales {
2437d604f533SWebb Scales 	bool do_wake = false;
2438d604f533SWebb Scales 
2439a58e7e53SWebb Scales 	/*
244008ec46f6SDon Brace 	 * Reset c->scsi_cmd here so that the reset handler will know
2441d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2442a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2443a58e7e53SWebb Scales 	 */
2444a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2445d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2446d604f533SWebb Scales 	if (c->reset_pending) {
2447d604f533SWebb Scales 		unsigned long flags;
2448d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2449d604f533SWebb Scales 
2450d604f533SWebb Scales 		/*
2451d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2452d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2453d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2454d604f533SWebb Scales 		 */
2455d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2456d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2457d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2458d604f533SWebb Scales 			do_wake = true;
2459d604f533SWebb Scales 		c->reset_pending = NULL;
2460d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2461d604f533SWebb Scales 	}
2462d604f533SWebb Scales 
2463d604f533SWebb Scales 	if (do_wake)
2464d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2465a58e7e53SWebb Scales }
2466a58e7e53SWebb Scales 
246773153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
246873153fe5SWebb Scales 				      struct CommandList *c)
246973153fe5SWebb Scales {
247073153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
247173153fe5SWebb Scales 	cmd_tagged_free(h, c);
247273153fe5SWebb Scales }
247373153fe5SWebb Scales 
24748a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
24758a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
24768a0ff92cSWebb Scales {
247773153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2478d49c2077SDon Brace 	if (cmd && cmd->scsi_done)
24798a0ff92cSWebb Scales 		cmd->scsi_done(cmd);
24808a0ff92cSWebb Scales }
24818a0ff92cSWebb Scales 
24828a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
24838a0ff92cSWebb Scales {
24848a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
24858a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
24868a0ff92cSWebb Scales }
24878a0ff92cSWebb Scales 
2488c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2489c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2490c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2491c349775eSScott Teel {
2492c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2493c349775eSScott Teel 
2494c349775eSScott Teel 	/* check for good status */
2495c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
24968a0ff92cSWebb Scales 			c2->error_data.status == 0))
24978a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2498c349775eSScott Teel 
24998a0ff92cSWebb Scales 	/*
25008a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2501b2582a65SDon Brace 	 * the normal I/O path so the controller can handle whatever is
2502c349775eSScott Teel 	 * wrong.
2503c349775eSScott Teel 	 */
2504f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2505c349775eSScott Teel 		c2->error_data.serv_response ==
2506c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2507080ef1ccSDon Brace 		if (c2->error_data.status ==
2508064d1b1dSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED) {
2509c349775eSScott Teel 			dev->offload_enabled = 0;
2510064d1b1dSDon Brace 			dev->offload_to_be_enabled = 0;
2511064d1b1dSDon Brace 		}
25128a0ff92cSWebb Scales 
25138a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2514080ef1ccSDon Brace 	}
2515080ef1ccSDon Brace 
2516ba74fdc4SDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev))
25178a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2518080ef1ccSDon Brace 
25198a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2520c349775eSScott Teel }
2521c349775eSScott Teel 
25229437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
25239437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
25249437ac43SStephen Cameron 					struct CommandList *cp)
25259437ac43SStephen Cameron {
25269437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
25279437ac43SStephen Cameron 
25289437ac43SStephen Cameron 	switch (tmf_status) {
25299437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
25309437ac43SStephen Cameron 		/*
25319437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
25329437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
25339437ac43SStephen Cameron 		 */
25349437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
25359437ac43SStephen Cameron 		return 0;
25369437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
25379437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
25389437ac43SStephen Cameron 	case CISS_TMF_FAILED:
25399437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
25409437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
25419437ac43SStephen Cameron 		break;
25429437ac43SStephen Cameron 	default:
25439437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
25449437ac43SStephen Cameron 				tmf_status);
25459437ac43SStephen Cameron 		break;
25469437ac43SStephen Cameron 	}
25479437ac43SStephen Cameron 	return -tmf_status;
25489437ac43SStephen Cameron }
25499437ac43SStephen Cameron 
25501fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2551edd16368SStephen M. Cameron {
2552edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2553edd16368SStephen M. Cameron 	struct ctlr_info *h;
2554edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2555283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2556d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2557edd16368SStephen M. Cameron 
25589437ac43SStephen Cameron 	u8 sense_key;
25599437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
25609437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2561db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2562edd16368SStephen M. Cameron 
2563edd16368SStephen M. Cameron 	ei = cp->err_info;
25647fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2565edd16368SStephen M. Cameron 	h = cp->h;
2566d49c2077SDon Brace 
2567d49c2077SDon Brace 	if (!cmd->device) {
2568d49c2077SDon Brace 		cmd->result = DID_NO_CONNECT << 16;
2569d49c2077SDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
2570d49c2077SDon Brace 	}
2571d49c2077SDon Brace 
2572283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
257345e596cdSDon Brace 	if (!dev) {
257445e596cdSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
257545e596cdSDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
257645e596cdSDon Brace 	}
2577d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2578edd16368SStephen M. Cameron 
2579edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2580e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
25812b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
258233a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2583edd16368SStephen M. Cameron 
2584d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2585d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2586d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2587d9a729f3SWebb Scales 
2588edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2589edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2590c349775eSScott Teel 
2591d49c2077SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) {
2592d49c2077SDon Brace 		if (dev->physical_device && dev->expose_device &&
2593d49c2077SDon Brace 			dev->removed) {
2594d49c2077SDon Brace 			cmd->result = DID_NO_CONNECT << 16;
2595d49c2077SDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2596d49c2077SDon Brace 		}
2597d49c2077SDon Brace 		if (likely(cp->phys_disk != NULL))
259803383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
2599d49c2077SDon Brace 	}
260003383736SDon Brace 
260125163bd5SWebb Scales 	/*
260225163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
260325163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
260425163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
260525163bd5SWebb Scales 	 */
260625163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
260725163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
260825163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
26098a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
261025163bd5SWebb Scales 	}
261125163bd5SWebb Scales 
261208ec46f6SDon Brace 	if ((unlikely(hpsa_is_pending_event(cp))))
2613d604f533SWebb Scales 		if (cp->reset_pending)
2614bfd7546cSDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2615d604f533SWebb Scales 
2616c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2617c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2618c349775eSScott Teel 
26196aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
26208a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
26218a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
26226aa4c361SRobert Elliott 
2623e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2624e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2625e1f7de0cSMatt Gates 	 */
2626e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2627e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
26282b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
26292b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
26302b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
26312b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
263250a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2633e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2634e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2635283b4a9bSStephen M. Cameron 
2636283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2637283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2638283b4a9bSStephen M. Cameron 		 * wrong.
2639283b4a9bSStephen M. Cameron 		 */
2640f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2641283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2642283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
26438a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2644283b4a9bSStephen M. Cameron 		}
2645e1f7de0cSMatt Gates 	}
2646e1f7de0cSMatt Gates 
2647edd16368SStephen M. Cameron 	/* an error has occurred */
2648edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2649edd16368SStephen M. Cameron 
2650edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26519437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
26529437ac43SStephen Cameron 		/* copy the sense data */
26539437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
26549437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
26559437ac43SStephen Cameron 		else
26569437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
26579437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
26589437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
26599437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
26609437ac43SStephen Cameron 		if (ei->ScsiStatus)
26619437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
26629437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2663edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
266449ea45cbSDon Brace 			switch (sense_key) {
266549ea45cbSDon Brace 			case ABORTED_COMMAND:
26662e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
26671d3b3609SMatt Gates 				break;
266849ea45cbSDon Brace 			case UNIT_ATTENTION:
266949ea45cbSDon Brace 				if (asc == 0x3F && ascq == 0x0E)
267049ea45cbSDon Brace 					h->drv_req_rescan = 1;
267149ea45cbSDon Brace 				break;
267249ea45cbSDon Brace 			case ILLEGAL_REQUEST:
267349ea45cbSDon Brace 				if (asc == 0x25 && ascq == 0x00) {
267449ea45cbSDon Brace 					dev->removed = 1;
267549ea45cbSDon Brace 					cmd->result = DID_NO_CONNECT << 16;
267649ea45cbSDon Brace 				}
267749ea45cbSDon Brace 				break;
26781d3b3609SMatt Gates 			}
2679edd16368SStephen M. Cameron 			break;
2680edd16368SStephen M. Cameron 		}
2681edd16368SStephen M. Cameron 		/* Problem was not a check condition
2682edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2683edd16368SStephen M. Cameron 		 */
2684edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2685edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2686edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2687edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2688edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2689edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2690edd16368SStephen M. Cameron 				cmd->result);
2691edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2692edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2693edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2694edd16368SStephen M. Cameron 
2695edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2696edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2697edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2698edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2699edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2700edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2701edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2702edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2703edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2704edd16368SStephen M. Cameron 			 * and it's severe enough.
2705edd16368SStephen M. Cameron 			 */
2706edd16368SStephen M. Cameron 
2707edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2708edd16368SStephen M. Cameron 		}
2709edd16368SStephen M. Cameron 		break;
2710edd16368SStephen M. Cameron 
2711edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2712edd16368SStephen M. Cameron 		break;
2713edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2714f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2715f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2716edd16368SStephen M. Cameron 		break;
2717edd16368SStephen M. Cameron 	case CMD_INVALID: {
2718edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2719edd16368SStephen M. Cameron 		print_cmd(cp); */
2720edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2721edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2722edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2723edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2724edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2725edd16368SStephen M. Cameron 		 * missing target. */
2726edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2727edd16368SStephen M. Cameron 	}
2728edd16368SStephen M. Cameron 		break;
2729edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2730256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2731f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2732f42e81e1SStephen Cameron 				cp->Request.CDB);
2733edd16368SStephen M. Cameron 		break;
2734edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2735edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2736f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2737f42e81e1SStephen Cameron 			cp->Request.CDB);
2738edd16368SStephen M. Cameron 		break;
2739edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2740edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2741f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2742f42e81e1SStephen Cameron 			cp->Request.CDB);
2743edd16368SStephen M. Cameron 		break;
2744edd16368SStephen M. Cameron 	case CMD_ABORTED:
274508ec46f6SDon Brace 		cmd->result = DID_ABORT << 16;
274608ec46f6SDon Brace 		break;
2747edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2748edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2749f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2750f42e81e1SStephen Cameron 			cp->Request.CDB);
2751edd16368SStephen M. Cameron 		break;
2752edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2753f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2754f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2755f42e81e1SStephen Cameron 			cp->Request.CDB);
2756edd16368SStephen M. Cameron 		break;
2757edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2758edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2759f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2760f42e81e1SStephen Cameron 			cp->Request.CDB);
2761edd16368SStephen M. Cameron 		break;
27621d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
27631d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
27641d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
27651d5e2ed0SStephen M. Cameron 		break;
27669437ac43SStephen Cameron 	case CMD_TMF_STATUS:
27679437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
27689437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
27699437ac43SStephen Cameron 		break;
2770283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2771283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2772283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2773283b4a9bSStephen M. Cameron 		 */
2774283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2775283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2776283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2777283b4a9bSStephen M. Cameron 		break;
2778edd16368SStephen M. Cameron 	default:
2779edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2780edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2781edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2782edd16368SStephen M. Cameron 	}
27838a0ff92cSWebb Scales 
27848a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2785edd16368SStephen M. Cameron }
2786edd16368SStephen M. Cameron 
27878bc8f47eSChristoph Hellwig static void hpsa_pci_unmap(struct pci_dev *pdev, struct CommandList *c,
27888bc8f47eSChristoph Hellwig 		int sg_used, enum dma_data_direction data_direction)
2789edd16368SStephen M. Cameron {
2790edd16368SStephen M. Cameron 	int i;
2791edd16368SStephen M. Cameron 
279250a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
27938bc8f47eSChristoph Hellwig 		dma_unmap_single(&pdev->dev, le64_to_cpu(c->SG[i].Addr),
279450a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2795edd16368SStephen M. Cameron 				data_direction);
2796edd16368SStephen M. Cameron }
2797edd16368SStephen M. Cameron 
2798a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2799edd16368SStephen M. Cameron 		struct CommandList *cp,
2800edd16368SStephen M. Cameron 		unsigned char *buf,
2801edd16368SStephen M. Cameron 		size_t buflen,
28028bc8f47eSChristoph Hellwig 		enum dma_data_direction data_direction)
2803edd16368SStephen M. Cameron {
280401a02ffcSStephen M. Cameron 	u64 addr64;
2805edd16368SStephen M. Cameron 
28068bc8f47eSChristoph Hellwig 	if (buflen == 0 || data_direction == DMA_NONE) {
2807edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
280850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2809a2dac136SStephen M. Cameron 		return 0;
2810edd16368SStephen M. Cameron 	}
2811edd16368SStephen M. Cameron 
28128bc8f47eSChristoph Hellwig 	addr64 = dma_map_single(&pdev->dev, buf, buflen, data_direction);
2813eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2814a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2815eceaae18SShuah Khan 		cp->Header.SGList = 0;
281650a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2817a2dac136SStephen M. Cameron 		return -1;
2818eceaae18SShuah Khan 	}
281950a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
282050a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
282150a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
282250a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
282350a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2824a2dac136SStephen M. Cameron 	return 0;
2825edd16368SStephen M. Cameron }
2826edd16368SStephen M. Cameron 
282725163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
282825163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
282925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
283025163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2831edd16368SStephen M. Cameron {
2832edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2833edd16368SStephen M. Cameron 
2834edd16368SStephen M. Cameron 	c->waiting = &wait;
283525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
283625163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
283725163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
283825163bd5SWebb Scales 		wait_for_completion_io(&wait);
283925163bd5SWebb Scales 		return IO_OK;
284025163bd5SWebb Scales 	}
284125163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
284225163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
284325163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
284425163bd5SWebb Scales 		return -ETIMEDOUT;
284525163bd5SWebb Scales 	}
284625163bd5SWebb Scales 	return IO_OK;
284725163bd5SWebb Scales }
284825163bd5SWebb Scales 
284925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
285025163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
285125163bd5SWebb Scales {
285225163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
285325163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
285425163bd5SWebb Scales 		return IO_OK;
285525163bd5SWebb Scales 	}
285625163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2857edd16368SStephen M. Cameron }
2858edd16368SStephen M. Cameron 
2859094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2860094963daSStephen M. Cameron {
2861094963daSStephen M. Cameron 	int cpu;
2862094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2863094963daSStephen M. Cameron 
2864094963daSStephen M. Cameron 	cpu = get_cpu();
2865094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2866094963daSStephen M. Cameron 	rc = *lockup_detected;
2867094963daSStephen M. Cameron 	put_cpu();
2868094963daSStephen M. Cameron 	return rc;
2869094963daSStephen M. Cameron }
2870094963daSStephen M. Cameron 
28719c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
287225163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
28738bc8f47eSChristoph Hellwig 		struct CommandList *c, enum dma_data_direction data_direction,
28748bc8f47eSChristoph Hellwig 		unsigned long timeout_msecs)
2875edd16368SStephen M. Cameron {
28769c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
287725163bd5SWebb Scales 	int rc;
2878edd16368SStephen M. Cameron 
2879edd16368SStephen M. Cameron 	do {
28807630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
288125163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
288225163bd5SWebb Scales 						  timeout_msecs);
288325163bd5SWebb Scales 		if (rc)
288425163bd5SWebb Scales 			break;
2885edd16368SStephen M. Cameron 		retry_count++;
28869c2fc160SStephen M. Cameron 		if (retry_count > 3) {
28879c2fc160SStephen M. Cameron 			msleep(backoff_time);
28889c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
28899c2fc160SStephen M. Cameron 				backoff_time *= 2;
28909c2fc160SStephen M. Cameron 		}
2891852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
28929c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
28939c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2894edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
289525163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
289625163bd5SWebb Scales 		rc = -EIO;
289725163bd5SWebb Scales 	return rc;
2898edd16368SStephen M. Cameron }
2899edd16368SStephen M. Cameron 
2900d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2901d1e8beacSStephen M. Cameron 				struct CommandList *c)
2902edd16368SStephen M. Cameron {
2903d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2904d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2905edd16368SStephen M. Cameron 
2906609a70dfSRasmus Villemoes 	dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n",
2907609a70dfSRasmus Villemoes 		 txt, lun, cdb);
2908d1e8beacSStephen M. Cameron }
2909d1e8beacSStephen M. Cameron 
2910d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2911d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2912d1e8beacSStephen M. Cameron {
2913d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2914d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
29159437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
29169437ac43SStephen Cameron 	int sense_len;
2917d1e8beacSStephen M. Cameron 
2918edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2919edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
29209437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
29219437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
29229437ac43SStephen Cameron 		else
29239437ac43SStephen Cameron 			sense_len = ei->SenseLen;
29249437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
29259437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2926d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2927d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
29289437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
29299437ac43SStephen Cameron 				sense_key, asc, ascq);
2930d1e8beacSStephen M. Cameron 		else
29319437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2932edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2933edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2934edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2935edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2936edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2937edd16368SStephen M. Cameron 		break;
2938edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2939edd16368SStephen M. Cameron 		break;
2940edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2941d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2942edd16368SStephen M. Cameron 		break;
2943edd16368SStephen M. Cameron 	case CMD_INVALID: {
2944edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2945edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2946edd16368SStephen M. Cameron 		 */
2947d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2948d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2949edd16368SStephen M. Cameron 		}
2950edd16368SStephen M. Cameron 		break;
2951edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2952d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2953edd16368SStephen M. Cameron 		break;
2954edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2955d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2956edd16368SStephen M. Cameron 		break;
2957edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2958d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2959edd16368SStephen M. Cameron 		break;
2960edd16368SStephen M. Cameron 	case CMD_ABORTED:
2961d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2962edd16368SStephen M. Cameron 		break;
2963edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2964d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2965edd16368SStephen M. Cameron 		break;
2966edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2967d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2968edd16368SStephen M. Cameron 		break;
2969edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2970d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2971edd16368SStephen M. Cameron 		break;
29721d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2973d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
29741d5e2ed0SStephen M. Cameron 		break;
297525163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
297625163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
297725163bd5SWebb Scales 		break;
2978edd16368SStephen M. Cameron 	default:
2979d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2980d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2981edd16368SStephen M. Cameron 				ei->CommandStatus);
2982edd16368SStephen M. Cameron 	}
2983edd16368SStephen M. Cameron }
2984edd16368SStephen M. Cameron 
29850a7c3bb8SDon Brace static int hpsa_do_receive_diagnostic(struct ctlr_info *h, u8 *scsi3addr,
29860a7c3bb8SDon Brace 					u8 page, u8 *buf, size_t bufsize)
29870a7c3bb8SDon Brace {
29880a7c3bb8SDon Brace 	int rc = IO_OK;
29890a7c3bb8SDon Brace 	struct CommandList *c;
29900a7c3bb8SDon Brace 	struct ErrorInfo *ei;
29910a7c3bb8SDon Brace 
29920a7c3bb8SDon Brace 	c = cmd_alloc(h);
29930a7c3bb8SDon Brace 	if (fill_cmd(c, RECEIVE_DIAGNOSTIC, h, buf, bufsize,
29940a7c3bb8SDon Brace 			page, scsi3addr, TYPE_CMD)) {
29950a7c3bb8SDon Brace 		rc = -1;
29960a7c3bb8SDon Brace 		goto out;
29970a7c3bb8SDon Brace 	}
29988bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
29998bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
30000a7c3bb8SDon Brace 	if (rc)
30010a7c3bb8SDon Brace 		goto out;
30020a7c3bb8SDon Brace 	ei = c->err_info;
30030a7c3bb8SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
30040a7c3bb8SDon Brace 		hpsa_scsi_interpret_error(h, c);
30050a7c3bb8SDon Brace 		rc = -1;
30060a7c3bb8SDon Brace 	}
30070a7c3bb8SDon Brace out:
30080a7c3bb8SDon Brace 	cmd_free(h, c);
30090a7c3bb8SDon Brace 	return rc;
30100a7c3bb8SDon Brace }
30110a7c3bb8SDon Brace 
30120a7c3bb8SDon Brace static u64 hpsa_get_enclosure_logical_identifier(struct ctlr_info *h,
30130a7c3bb8SDon Brace 						u8 *scsi3addr)
30140a7c3bb8SDon Brace {
30150a7c3bb8SDon Brace 	u8 *buf;
30160a7c3bb8SDon Brace 	u64 sa = 0;
30170a7c3bb8SDon Brace 	int rc = 0;
30180a7c3bb8SDon Brace 
30190a7c3bb8SDon Brace 	buf = kzalloc(1024, GFP_KERNEL);
30200a7c3bb8SDon Brace 	if (!buf)
30210a7c3bb8SDon Brace 		return 0;
30220a7c3bb8SDon Brace 
30230a7c3bb8SDon Brace 	rc = hpsa_do_receive_diagnostic(h, scsi3addr, RECEIVE_DIAGNOSTIC,
30240a7c3bb8SDon Brace 					buf, 1024);
30250a7c3bb8SDon Brace 
30260a7c3bb8SDon Brace 	if (rc)
30270a7c3bb8SDon Brace 		goto out;
30280a7c3bb8SDon Brace 
30290a7c3bb8SDon Brace 	sa = get_unaligned_be64(buf+12);
30300a7c3bb8SDon Brace 
30310a7c3bb8SDon Brace out:
30320a7c3bb8SDon Brace 	kfree(buf);
30330a7c3bb8SDon Brace 	return sa;
30340a7c3bb8SDon Brace }
30350a7c3bb8SDon Brace 
3036edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
3037b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
3038edd16368SStephen M. Cameron 			unsigned char bufsize)
3039edd16368SStephen M. Cameron {
3040edd16368SStephen M. Cameron 	int rc = IO_OK;
3041edd16368SStephen M. Cameron 	struct CommandList *c;
3042edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3043edd16368SStephen M. Cameron 
304445fcb86eSStephen Cameron 	c = cmd_alloc(h);
3045edd16368SStephen M. Cameron 
3046a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
3047a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
3048a2dac136SStephen M. Cameron 		rc = -1;
3049a2dac136SStephen M. Cameron 		goto out;
3050a2dac136SStephen M. Cameron 	}
30518bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
30528bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
305325163bd5SWebb Scales 	if (rc)
305425163bd5SWebb Scales 		goto out;
3055edd16368SStephen M. Cameron 	ei = c->err_info;
3056edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3057d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3058edd16368SStephen M. Cameron 		rc = -1;
3059edd16368SStephen M. Cameron 	}
3060a2dac136SStephen M. Cameron out:
306145fcb86eSStephen Cameron 	cmd_free(h, c);
3062edd16368SStephen M. Cameron 	return rc;
3063edd16368SStephen M. Cameron }
3064edd16368SStephen M. Cameron 
3065bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
306625163bd5SWebb Scales 	u8 reset_type, int reply_queue)
3067edd16368SStephen M. Cameron {
3068edd16368SStephen M. Cameron 	int rc = IO_OK;
3069edd16368SStephen M. Cameron 	struct CommandList *c;
3070edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3071edd16368SStephen M. Cameron 
307245fcb86eSStephen Cameron 	c = cmd_alloc(h);
3073edd16368SStephen M. Cameron 
3074edd16368SStephen M. Cameron 
3075a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
30760b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
3077bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
30782ef28849SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
307925163bd5SWebb Scales 	if (rc) {
308025163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
308125163bd5SWebb Scales 		goto out;
308225163bd5SWebb Scales 	}
3083edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
3084edd16368SStephen M. Cameron 
3085edd16368SStephen M. Cameron 	ei = c->err_info;
3086edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
3087d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3088edd16368SStephen M. Cameron 		rc = -1;
3089edd16368SStephen M. Cameron 	}
309025163bd5SWebb Scales out:
309145fcb86eSStephen Cameron 	cmd_free(h, c);
3092edd16368SStephen M. Cameron 	return rc;
3093edd16368SStephen M. Cameron }
3094edd16368SStephen M. Cameron 
3095d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
3096d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
3097d604f533SWebb Scales 			       unsigned char *scsi3addr)
3098d604f533SWebb Scales {
3099d604f533SWebb Scales 	int i;
3100d604f533SWebb Scales 	bool match = false;
3101d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
3102d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
3103d604f533SWebb Scales 
3104d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
3105d604f533SWebb Scales 		return false;
3106d604f533SWebb Scales 
3107d604f533SWebb Scales 	switch (c->cmd_type) {
3108d604f533SWebb Scales 	case CMD_SCSI:
3109d604f533SWebb Scales 	case CMD_IOCTL_PEND:
3110d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
3111d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
3112d604f533SWebb Scales 		break;
3113d604f533SWebb Scales 
3114d604f533SWebb Scales 	case CMD_IOACCEL1:
3115d604f533SWebb Scales 	case CMD_IOACCEL2:
3116d604f533SWebb Scales 		if (c->phys_disk == dev) {
3117d604f533SWebb Scales 			/* HBA mode match */
3118d604f533SWebb Scales 			match = true;
3119d604f533SWebb Scales 		} else {
3120d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
3121d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
3122d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
3123d604f533SWebb Scales 			 * instead. */
3124d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
3125d604f533SWebb Scales 				/* FIXME: an alternate test might be
3126d604f533SWebb Scales 				 *
3127d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
3128d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
3129d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
3130d604f533SWebb Scales 			}
3131d604f533SWebb Scales 		}
3132d604f533SWebb Scales 		break;
3133d604f533SWebb Scales 
3134d604f533SWebb Scales 	case IOACCEL2_TMF:
3135d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
3136d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
3137d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
3138d604f533SWebb Scales 		}
3139d604f533SWebb Scales 		break;
3140d604f533SWebb Scales 
3141d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
3142d604f533SWebb Scales 		match = false;
3143d604f533SWebb Scales 		break;
3144d604f533SWebb Scales 
3145d604f533SWebb Scales 	default:
3146d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
3147d604f533SWebb Scales 			c->cmd_type);
3148d604f533SWebb Scales 		BUG();
3149d604f533SWebb Scales 	}
3150d604f533SWebb Scales 
3151d604f533SWebb Scales 	return match;
3152d604f533SWebb Scales }
3153d604f533SWebb Scales 
3154d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
3155d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
3156d604f533SWebb Scales {
3157d604f533SWebb Scales 	int i;
3158d604f533SWebb Scales 	int rc = 0;
3159d604f533SWebb Scales 
3160d604f533SWebb Scales 	/* We can really only handle one reset at a time */
3161d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
3162d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
3163d604f533SWebb Scales 		return -EINTR;
3164d604f533SWebb Scales 	}
3165d604f533SWebb Scales 
3166d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
3167d604f533SWebb Scales 
3168d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
3169d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
3170d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
3171d604f533SWebb Scales 
3172d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
3173d604f533SWebb Scales 			unsigned long flags;
3174d604f533SWebb Scales 
3175d604f533SWebb Scales 			/*
3176d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
3177d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
3178d604f533SWebb Scales 			 * while we're considering it.  If the command is not
3179d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
3180d604f533SWebb Scales 			 */
3181d604f533SWebb Scales 			c->reset_pending = dev;
3182d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
3183d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
3184d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
3185d604f533SWebb Scales 			else
3186d604f533SWebb Scales 				c->reset_pending = NULL;
3187d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
3188d604f533SWebb Scales 		}
3189d604f533SWebb Scales 
3190d604f533SWebb Scales 		cmd_free(h, c);
3191d604f533SWebb Scales 	}
3192d604f533SWebb Scales 
3193d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
3194d604f533SWebb Scales 	if (!rc)
3195d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
3196d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
3197d604f533SWebb Scales 			lockup_detected(h));
3198d604f533SWebb Scales 
3199d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
3200d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
3201d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
3202d604f533SWebb Scales 		rc = -ENODEV;
3203d604f533SWebb Scales 	}
3204d604f533SWebb Scales 
3205d604f533SWebb Scales 	if (unlikely(rc))
3206d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
3207bfd7546cSDon Brace 	else
32088516a2dbSDon Brace 		rc = wait_for_device_to_become_ready(h, scsi3addr, 0);
3209d604f533SWebb Scales 
3210d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
3211d604f533SWebb Scales 	return rc;
3212d604f533SWebb Scales }
3213d604f533SWebb Scales 
3214edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
3215edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
3216edd16368SStephen M. Cameron {
3217edd16368SStephen M. Cameron 	int rc;
3218edd16368SStephen M. Cameron 	unsigned char *buf;
3219edd16368SStephen M. Cameron 
3220edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
3221edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3222edd16368SStephen M. Cameron 	if (!buf)
3223edd16368SStephen M. Cameron 		return;
32248383278dSScott Teel 
32258383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr,
32268383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY))
32278383278dSScott Teel 		goto exit;
32288383278dSScott Teel 
32298383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
32308383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64);
32318383278dSScott Teel 
3232edd16368SStephen M. Cameron 	if (rc == 0)
3233edd16368SStephen M. Cameron 		*raid_level = buf[8];
3234edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
3235edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
32368383278dSScott Teel exit:
3237edd16368SStephen M. Cameron 	kfree(buf);
3238edd16368SStephen M. Cameron 	return;
3239edd16368SStephen M. Cameron }
3240edd16368SStephen M. Cameron 
3241283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
3242283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
3243283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
3244283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
3245283b4a9bSStephen M. Cameron {
3246283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
3247283b4a9bSStephen M. Cameron 	int map, row, col;
3248283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
3249283b4a9bSStephen M. Cameron 
3250283b4a9bSStephen M. Cameron 	if (rc != 0)
3251283b4a9bSStephen M. Cameron 		return;
3252283b4a9bSStephen M. Cameron 
32532ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
32542ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
32552ba8bfc8SStephen M. Cameron 		return;
32562ba8bfc8SStephen M. Cameron 
3257283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
3258283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
3259283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
3260283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
3261283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
3262283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
3263283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
3264283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
3265283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
3266283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
3267283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
3268283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
3269283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
3270283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
3271283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
3272283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
3273283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
3274283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
3275283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
3276283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
3277283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
3278283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
3279283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
3280283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
32812b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
3282dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
3283ba82d91bSColin Ian King 	dev_info(&h->pdev->dev, "encryption = %s\n",
32842b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
32852b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
3286dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3287dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3288283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3289283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3290283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3291283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3292283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3293283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3294283b4a9bSStephen M. Cameron 			disks_per_row =
3295283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3296283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3297283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3298283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3299283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3300283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3301283b4a9bSStephen M. Cameron 			disks_per_row =
3302283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3303283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3304283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3305283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3306283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3307283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3308283b4a9bSStephen M. Cameron 		}
3309283b4a9bSStephen M. Cameron 	}
3310283b4a9bSStephen M. Cameron }
3311283b4a9bSStephen M. Cameron #else
3312283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3313283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3314283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3315283b4a9bSStephen M. Cameron {
3316283b4a9bSStephen M. Cameron }
3317283b4a9bSStephen M. Cameron #endif
3318283b4a9bSStephen M. Cameron 
3319283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3320283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3321283b4a9bSStephen M. Cameron {
3322283b4a9bSStephen M. Cameron 	int rc = 0;
3323283b4a9bSStephen M. Cameron 	struct CommandList *c;
3324283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3325283b4a9bSStephen M. Cameron 
332645fcb86eSStephen Cameron 	c = cmd_alloc(h);
3327bf43caf3SRobert Elliott 
3328283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3329283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3330283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
33312dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
33322dd02d74SRobert Elliott 		cmd_free(h, c);
33332dd02d74SRobert Elliott 		return -1;
3334283b4a9bSStephen M. Cameron 	}
33358bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
33368bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
333725163bd5SWebb Scales 	if (rc)
333825163bd5SWebb Scales 		goto out;
3339283b4a9bSStephen M. Cameron 	ei = c->err_info;
3340283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3341d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
334225163bd5SWebb Scales 		rc = -1;
334325163bd5SWebb Scales 		goto out;
3344283b4a9bSStephen M. Cameron 	}
334545fcb86eSStephen Cameron 	cmd_free(h, c);
3346283b4a9bSStephen M. Cameron 
3347283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3348283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3349283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3350283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3351283b4a9bSStephen M. Cameron 		rc = -1;
3352283b4a9bSStephen M. Cameron 	}
3353283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3354283b4a9bSStephen M. Cameron 	return rc;
335525163bd5SWebb Scales out:
335625163bd5SWebb Scales 	cmd_free(h, c);
335725163bd5SWebb Scales 	return rc;
3358283b4a9bSStephen M. Cameron }
3359283b4a9bSStephen M. Cameron 
3360d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h,
3361d04e62b9SKevin Barnett 		unsigned char scsi3addr[], u16 bmic_device_index,
3362d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *buf, size_t bufsize)
3363d04e62b9SKevin Barnett {
3364d04e62b9SKevin Barnett 	int rc = IO_OK;
3365d04e62b9SKevin Barnett 	struct CommandList *c;
3366d04e62b9SKevin Barnett 	struct ErrorInfo *ei;
3367d04e62b9SKevin Barnett 
3368d04e62b9SKevin Barnett 	c = cmd_alloc(h);
3369d04e62b9SKevin Barnett 
3370d04e62b9SKevin Barnett 	rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize,
3371d04e62b9SKevin Barnett 		0, RAID_CTLR_LUNID, TYPE_CMD);
3372d04e62b9SKevin Barnett 	if (rc)
3373d04e62b9SKevin Barnett 		goto out;
3374d04e62b9SKevin Barnett 
3375d04e62b9SKevin Barnett 	c->Request.CDB[2] = bmic_device_index & 0xff;
3376d04e62b9SKevin Barnett 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
3377d04e62b9SKevin Barnett 
33788bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
33798bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
3380d04e62b9SKevin Barnett 	if (rc)
3381d04e62b9SKevin Barnett 		goto out;
3382d04e62b9SKevin Barnett 	ei = c->err_info;
3383d04e62b9SKevin Barnett 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3384d04e62b9SKevin Barnett 		hpsa_scsi_interpret_error(h, c);
3385d04e62b9SKevin Barnett 		rc = -1;
3386d04e62b9SKevin Barnett 	}
3387d04e62b9SKevin Barnett out:
3388d04e62b9SKevin Barnett 	cmd_free(h, c);
3389d04e62b9SKevin Barnett 	return rc;
3390d04e62b9SKevin Barnett }
3391d04e62b9SKevin Barnett 
339266749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
339366749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
339466749d0dSScott Teel {
339566749d0dSScott Teel 	int rc = IO_OK;
339666749d0dSScott Teel 	struct CommandList *c;
339766749d0dSScott Teel 	struct ErrorInfo *ei;
339866749d0dSScott Teel 
339966749d0dSScott Teel 	c = cmd_alloc(h);
340066749d0dSScott Teel 
340166749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
340266749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
340366749d0dSScott Teel 	if (rc)
340466749d0dSScott Teel 		goto out;
340566749d0dSScott Teel 
34068bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
34078bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
340866749d0dSScott Teel 	if (rc)
340966749d0dSScott Teel 		goto out;
341066749d0dSScott Teel 	ei = c->err_info;
341166749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
341266749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
341366749d0dSScott Teel 		rc = -1;
341466749d0dSScott Teel 	}
341566749d0dSScott Teel out:
341666749d0dSScott Teel 	cmd_free(h, c);
341766749d0dSScott Teel 	return rc;
341866749d0dSScott Teel }
341966749d0dSScott Teel 
342003383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
342103383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
342203383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
342303383736SDon Brace {
342403383736SDon Brace 	int rc = IO_OK;
342503383736SDon Brace 	struct CommandList *c;
342603383736SDon Brace 	struct ErrorInfo *ei;
342703383736SDon Brace 
342803383736SDon Brace 	c = cmd_alloc(h);
342903383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
343003383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
343103383736SDon Brace 	if (rc)
343203383736SDon Brace 		goto out;
343303383736SDon Brace 
343403383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
343503383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
343603383736SDon Brace 
34378bc8f47eSChristoph Hellwig 	hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
34383026ff9bSDon Brace 						NO_TIMEOUT);
343903383736SDon Brace 	ei = c->err_info;
344003383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
344103383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
344203383736SDon Brace 		rc = -1;
344303383736SDon Brace 	}
344403383736SDon Brace out:
344503383736SDon Brace 	cmd_free(h, c);
3446d04e62b9SKevin Barnett 
344703383736SDon Brace 	return rc;
344803383736SDon Brace }
344903383736SDon Brace 
3450cca8f13bSDon Brace /*
3451cca8f13bSDon Brace  * get enclosure information
3452cca8f13bSDon Brace  * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number
3453cca8f13bSDon Brace  * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure
3454cca8f13bSDon Brace  * Uses id_physical_device to determine the box_index.
3455cca8f13bSDon Brace  */
3456cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h,
3457cca8f13bSDon Brace 			unsigned char *scsi3addr,
3458cca8f13bSDon Brace 			struct ReportExtendedLUNdata *rlep, int rle_index,
3459cca8f13bSDon Brace 			struct hpsa_scsi_dev_t *encl_dev)
3460cca8f13bSDon Brace {
3461cca8f13bSDon Brace 	int rc = -1;
3462cca8f13bSDon Brace 	struct CommandList *c = NULL;
3463cca8f13bSDon Brace 	struct ErrorInfo *ei = NULL;
3464cca8f13bSDon Brace 	struct bmic_sense_storage_box_params *bssbp = NULL;
3465cca8f13bSDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
3466cca8f13bSDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3467cca8f13bSDon Brace 	u16 bmic_device_index = 0;
3468cca8f13bSDon Brace 
346901d0e789SDon Brace 	encl_dev->eli =
34700a7c3bb8SDon Brace 		hpsa_get_enclosure_logical_identifier(h, scsi3addr);
34710a7c3bb8SDon Brace 
347201d0e789SDon Brace 	bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]);
347301d0e789SDon Brace 
34745ac517b8SDon Brace 	if (encl_dev->target == -1 || encl_dev->lun == -1) {
34755ac517b8SDon Brace 		rc = IO_OK;
34765ac517b8SDon Brace 		goto out;
34775ac517b8SDon Brace 	}
34785ac517b8SDon Brace 
347917a9e54aSDon Brace 	if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) {
348017a9e54aSDon Brace 		rc = IO_OK;
3481cca8f13bSDon Brace 		goto out;
348217a9e54aSDon Brace 	}
3483cca8f13bSDon Brace 
3484cca8f13bSDon Brace 	bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL);
3485cca8f13bSDon Brace 	if (!bssbp)
3486cca8f13bSDon Brace 		goto out;
3487cca8f13bSDon Brace 
3488cca8f13bSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3489cca8f13bSDon Brace 	if (!id_phys)
3490cca8f13bSDon Brace 		goto out;
3491cca8f13bSDon Brace 
3492cca8f13bSDon Brace 	rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index,
3493cca8f13bSDon Brace 						id_phys, sizeof(*id_phys));
3494cca8f13bSDon Brace 	if (rc) {
3495cca8f13bSDon Brace 		dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n",
3496cca8f13bSDon Brace 			__func__, encl_dev->external, bmic_device_index);
3497cca8f13bSDon Brace 		goto out;
3498cca8f13bSDon Brace 	}
3499cca8f13bSDon Brace 
3500cca8f13bSDon Brace 	c = cmd_alloc(h);
3501cca8f13bSDon Brace 
3502cca8f13bSDon Brace 	rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp,
3503cca8f13bSDon Brace 			sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD);
3504cca8f13bSDon Brace 
3505cca8f13bSDon Brace 	if (rc)
3506cca8f13bSDon Brace 		goto out;
3507cca8f13bSDon Brace 
3508cca8f13bSDon Brace 	if (id_phys->phys_connector[1] == 'E')
3509cca8f13bSDon Brace 		c->Request.CDB[5] = id_phys->box_index;
3510cca8f13bSDon Brace 	else
3511cca8f13bSDon Brace 		c->Request.CDB[5] = 0;
3512cca8f13bSDon Brace 
35138bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
35143026ff9bSDon Brace 						NO_TIMEOUT);
3515cca8f13bSDon Brace 	if (rc)
3516cca8f13bSDon Brace 		goto out;
3517cca8f13bSDon Brace 
3518cca8f13bSDon Brace 	ei = c->err_info;
3519cca8f13bSDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3520cca8f13bSDon Brace 		rc = -1;
3521cca8f13bSDon Brace 		goto out;
3522cca8f13bSDon Brace 	}
3523cca8f13bSDon Brace 
3524cca8f13bSDon Brace 	encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port;
3525cca8f13bSDon Brace 	memcpy(&encl_dev->phys_connector[id_phys->active_path_number],
3526cca8f13bSDon Brace 		bssbp->phys_connector, sizeof(bssbp->phys_connector));
3527cca8f13bSDon Brace 
3528cca8f13bSDon Brace 	rc = IO_OK;
3529cca8f13bSDon Brace out:
3530cca8f13bSDon Brace 	kfree(bssbp);
3531cca8f13bSDon Brace 	kfree(id_phys);
3532cca8f13bSDon Brace 
3533cca8f13bSDon Brace 	if (c)
3534cca8f13bSDon Brace 		cmd_free(h, c);
3535cca8f13bSDon Brace 
3536cca8f13bSDon Brace 	if (rc != IO_OK)
3537cca8f13bSDon Brace 		hpsa_show_dev_msg(KERN_INFO, h, encl_dev,
3538b4e9ce1cSJulia Lawall 			"Error, could not get enclosure information");
3539cca8f13bSDon Brace }
3540cca8f13bSDon Brace 
3541d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h,
3542d04e62b9SKevin Barnett 						unsigned char *scsi3addr)
3543d04e62b9SKevin Barnett {
3544d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *physdev;
3545d04e62b9SKevin Barnett 	u32 nphysicals;
3546d04e62b9SKevin Barnett 	u64 sa = 0;
3547d04e62b9SKevin Barnett 	int i;
3548d04e62b9SKevin Barnett 
3549d04e62b9SKevin Barnett 	physdev = kzalloc(sizeof(*physdev), GFP_KERNEL);
3550d04e62b9SKevin Barnett 	if (!physdev)
3551d04e62b9SKevin Barnett 		return 0;
3552d04e62b9SKevin Barnett 
3553d04e62b9SKevin Barnett 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3554d04e62b9SKevin Barnett 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3555d04e62b9SKevin Barnett 		kfree(physdev);
3556d04e62b9SKevin Barnett 		return 0;
3557d04e62b9SKevin Barnett 	}
3558d04e62b9SKevin Barnett 	nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24;
3559d04e62b9SKevin Barnett 
3560d04e62b9SKevin Barnett 	for (i = 0; i < nphysicals; i++)
3561d04e62b9SKevin Barnett 		if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) {
3562d04e62b9SKevin Barnett 			sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]);
3563d04e62b9SKevin Barnett 			break;
3564d04e62b9SKevin Barnett 		}
3565d04e62b9SKevin Barnett 
3566d04e62b9SKevin Barnett 	kfree(physdev);
3567d04e62b9SKevin Barnett 
3568d04e62b9SKevin Barnett 	return sa;
3569d04e62b9SKevin Barnett }
3570d04e62b9SKevin Barnett 
3571d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr,
3572d04e62b9SKevin Barnett 					struct hpsa_scsi_dev_t *dev)
3573d04e62b9SKevin Barnett {
3574d04e62b9SKevin Barnett 	int rc;
3575d04e62b9SKevin Barnett 	u64 sa = 0;
3576d04e62b9SKevin Barnett 
3577d04e62b9SKevin Barnett 	if (is_hba_lunid(scsi3addr)) {
3578d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *ssi;
3579d04e62b9SKevin Barnett 
3580d04e62b9SKevin Barnett 		ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
35817e8a9486SAmit Kushwaha 		if (!ssi)
3582d04e62b9SKevin Barnett 			return;
3583d04e62b9SKevin Barnett 
3584d04e62b9SKevin Barnett 		rc = hpsa_bmic_sense_subsystem_information(h,
3585d04e62b9SKevin Barnett 					scsi3addr, 0, ssi, sizeof(*ssi));
3586d04e62b9SKevin Barnett 		if (rc == 0) {
3587d04e62b9SKevin Barnett 			sa = get_unaligned_be64(ssi->primary_world_wide_id);
3588d04e62b9SKevin Barnett 			h->sas_address = sa;
3589d04e62b9SKevin Barnett 		}
3590d04e62b9SKevin Barnett 
3591d04e62b9SKevin Barnett 		kfree(ssi);
3592d04e62b9SKevin Barnett 	} else
3593d04e62b9SKevin Barnett 		sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr);
3594d04e62b9SKevin Barnett 
3595d04e62b9SKevin Barnett 	dev->sas_address = sa;
3596d04e62b9SKevin Barnett }
3597d04e62b9SKevin Barnett 
35984e188184SBader Ali Saleh static void hpsa_ext_ctrl_present(struct ctlr_info *h,
35994e188184SBader Ali Saleh 	struct ReportExtendedLUNdata *physdev)
36004e188184SBader Ali Saleh {
36014e188184SBader Ali Saleh 	u32 nphysicals;
36024e188184SBader Ali Saleh 	int i;
36034e188184SBader Ali Saleh 
36044e188184SBader Ali Saleh 	if (h->discovery_polling)
36054e188184SBader Ali Saleh 		return;
36064e188184SBader Ali Saleh 
36074e188184SBader Ali Saleh 	nphysicals = (get_unaligned_be32(physdev->LUNListLength) / 24) + 1;
36084e188184SBader Ali Saleh 
36094e188184SBader Ali Saleh 	for (i = 0; i < nphysicals; i++) {
36104e188184SBader Ali Saleh 		if (physdev->LUN[i].device_type ==
36114e188184SBader Ali Saleh 			BMIC_DEVICE_TYPE_CONTROLLER
36124e188184SBader Ali Saleh 			&& !is_hba_lunid(physdev->LUN[i].lunid)) {
36134e188184SBader Ali Saleh 			dev_info(&h->pdev->dev,
36144e188184SBader Ali Saleh 				"External controller present, activate discovery polling and disable rld caching\n");
36154e188184SBader Ali Saleh 			hpsa_disable_rld_caching(h);
36164e188184SBader Ali Saleh 			h->discovery_polling = 1;
36174e188184SBader Ali Saleh 			break;
36184e188184SBader Ali Saleh 		}
36194e188184SBader Ali Saleh 	}
36204e188184SBader Ali Saleh }
36214e188184SBader Ali Saleh 
3622d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */
36238383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
36241b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
36251b70150aSStephen M. Cameron {
36261b70150aSStephen M. Cameron 	int rc;
36271b70150aSStephen M. Cameron 	int i;
36281b70150aSStephen M. Cameron 	int pages;
36291b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
36301b70150aSStephen M. Cameron 
36311b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
36321b70150aSStephen M. Cameron 	if (!buf)
36338383278dSScott Teel 		return false;
36341b70150aSStephen M. Cameron 
36351b70150aSStephen M. Cameron 	/* Get the size of the page list first */
36361b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36371b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36381b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
36391b70150aSStephen M. Cameron 	if (rc != 0)
36401b70150aSStephen M. Cameron 		goto exit_unsupported;
36411b70150aSStephen M. Cameron 	pages = buf[3];
36421b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
36431b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
36441b70150aSStephen M. Cameron 	else
36451b70150aSStephen M. Cameron 		bufsize = 255;
36461b70150aSStephen M. Cameron 
36471b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
36481b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36491b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36501b70150aSStephen M. Cameron 				buf, bufsize);
36511b70150aSStephen M. Cameron 	if (rc != 0)
36521b70150aSStephen M. Cameron 		goto exit_unsupported;
36531b70150aSStephen M. Cameron 
36541b70150aSStephen M. Cameron 	pages = buf[3];
36551b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
36561b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
36571b70150aSStephen M. Cameron 			goto exit_supported;
36581b70150aSStephen M. Cameron exit_unsupported:
36591b70150aSStephen M. Cameron 	kfree(buf);
36608383278dSScott Teel 	return false;
36611b70150aSStephen M. Cameron exit_supported:
36621b70150aSStephen M. Cameron 	kfree(buf);
36638383278dSScott Teel 	return true;
36641b70150aSStephen M. Cameron }
36651b70150aSStephen M. Cameron 
3666b2582a65SDon Brace /*
3667b2582a65SDon Brace  * Called during a scan operation.
3668b2582a65SDon Brace  * Sets ioaccel status on the new device list, not the existing device list
3669b2582a65SDon Brace  *
3670b2582a65SDon Brace  * The device list used during I/O will be updated later in
3671b2582a65SDon Brace  * adjust_hpsa_scsi_table.
3672b2582a65SDon Brace  */
3673283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3674283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3675283b4a9bSStephen M. Cameron {
3676283b4a9bSStephen M. Cameron 	int rc;
3677283b4a9bSStephen M. Cameron 	unsigned char *buf;
3678283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3679283b4a9bSStephen M. Cameron 
3680283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3681283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
368241ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3683283b4a9bSStephen M. Cameron 
3684283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3685283b4a9bSStephen M. Cameron 	if (!buf)
3686283b4a9bSStephen M. Cameron 		return;
36871b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
36881b70150aSStephen M. Cameron 		goto out;
3689283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3690b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3691283b4a9bSStephen M. Cameron 	if (rc != 0)
3692283b4a9bSStephen M. Cameron 		goto out;
3693283b4a9bSStephen M. Cameron 
3694283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3695283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3696283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3697283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3698283b4a9bSStephen M. Cameron 	this_device->offload_config =
3699283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3700283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3701b2582a65SDon Brace 		this_device->offload_to_be_enabled =
3702283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3703283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3704b2582a65SDon Brace 			this_device->offload_to_be_enabled = 0;
3705283b4a9bSStephen M. Cameron 	}
3706b2582a65SDon Brace 
3707283b4a9bSStephen M. Cameron out:
3708283b4a9bSStephen M. Cameron 	kfree(buf);
3709283b4a9bSStephen M. Cameron 	return;
3710283b4a9bSStephen M. Cameron }
3711283b4a9bSStephen M. Cameron 
3712edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3713edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
371475d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3715edd16368SStephen M. Cameron {
3716edd16368SStephen M. Cameron 	int rc;
3717edd16368SStephen M. Cameron 	unsigned char *buf;
3718edd16368SStephen M. Cameron 
37198383278dSScott Teel 	/* Does controller have VPD for device id? */
37208383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID))
37218383278dSScott Teel 		return 1; /* not supported */
37228383278dSScott Teel 
3723edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3724edd16368SStephen M. Cameron 	if (!buf)
3725a84d794dSStephen M. Cameron 		return -ENOMEM;
37268383278dSScott Teel 
37278383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
37288383278dSScott Teel 					HPSA_VPD_LV_DEVICE_ID, buf, 64);
37298383278dSScott Teel 	if (rc == 0) {
37308383278dSScott Teel 		if (buflen > 16)
37318383278dSScott Teel 			buflen = 16;
37328383278dSScott Teel 		memcpy(device_id, &buf[8], buflen);
37338383278dSScott Teel 	}
373475d23d89SDon Brace 
3735edd16368SStephen M. Cameron 	kfree(buf);
373675d23d89SDon Brace 
37378383278dSScott Teel 	return rc; /*0 - got id,  otherwise, didn't */
3738edd16368SStephen M. Cameron }
3739edd16368SStephen M. Cameron 
3740edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
374103383736SDon Brace 		void *buf, int bufsize,
3742edd16368SStephen M. Cameron 		int extended_response)
3743edd16368SStephen M. Cameron {
3744edd16368SStephen M. Cameron 	int rc = IO_OK;
3745edd16368SStephen M. Cameron 	struct CommandList *c;
3746edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3747edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3748edd16368SStephen M. Cameron 
374945fcb86eSStephen Cameron 	c = cmd_alloc(h);
3750bf43caf3SRobert Elliott 
3751e89c0ae7SStephen M. Cameron 	/* address the controller */
3752e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3753a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3754a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
375545f769b2SHannes Reinecke 		rc = -EAGAIN;
3756a2dac136SStephen M. Cameron 		goto out;
3757a2dac136SStephen M. Cameron 	}
3758edd16368SStephen M. Cameron 	if (extended_response)
3759edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
37608bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
37618bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
376225163bd5SWebb Scales 	if (rc)
376325163bd5SWebb Scales 		goto out;
3764edd16368SStephen M. Cameron 	ei = c->err_info;
3765edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3766edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3767d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
376845f769b2SHannes Reinecke 		rc = -EIO;
3769283b4a9bSStephen M. Cameron 	} else {
377003383736SDon Brace 		struct ReportLUNdata *rld = buf;
377103383736SDon Brace 
377203383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
377345f769b2SHannes Reinecke 			if (!h->legacy_board) {
3774283b4a9bSStephen M. Cameron 				dev_err(&h->pdev->dev,
3775283b4a9bSStephen M. Cameron 					"report luns requested format %u, got %u\n",
3776283b4a9bSStephen M. Cameron 					extended_response,
377703383736SDon Brace 					rld->extended_response_flag);
377845f769b2SHannes Reinecke 				rc = -EINVAL;
377945f769b2SHannes Reinecke 			} else
378045f769b2SHannes Reinecke 				rc = -EOPNOTSUPP;
3781283b4a9bSStephen M. Cameron 		}
3782edd16368SStephen M. Cameron 	}
3783a2dac136SStephen M. Cameron out:
378445fcb86eSStephen Cameron 	cmd_free(h, c);
3785edd16368SStephen M. Cameron 	return rc;
3786edd16368SStephen M. Cameron }
3787edd16368SStephen M. Cameron 
3788edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
378903383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3790edd16368SStephen M. Cameron {
37912a80d545SHannes Reinecke 	int rc;
37922a80d545SHannes Reinecke 	struct ReportLUNdata *lbuf;
37932a80d545SHannes Reinecke 
37942a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
379503383736SDon Brace 				      HPSA_REPORT_PHYS_EXTENDED);
379645f769b2SHannes Reinecke 	if (!rc || rc != -EOPNOTSUPP)
37972a80d545SHannes Reinecke 		return rc;
37982a80d545SHannes Reinecke 
37992a80d545SHannes Reinecke 	/* REPORT PHYS EXTENDED is not supported */
38002a80d545SHannes Reinecke 	lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL);
38012a80d545SHannes Reinecke 	if (!lbuf)
38022a80d545SHannes Reinecke 		return -ENOMEM;
38032a80d545SHannes Reinecke 
38042a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0);
38052a80d545SHannes Reinecke 	if (!rc) {
38062a80d545SHannes Reinecke 		int i;
38072a80d545SHannes Reinecke 		u32 nphys;
38082a80d545SHannes Reinecke 
38092a80d545SHannes Reinecke 		/* Copy ReportLUNdata header */
38102a80d545SHannes Reinecke 		memcpy(buf, lbuf, 8);
38112a80d545SHannes Reinecke 		nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8;
38122a80d545SHannes Reinecke 		for (i = 0; i < nphys; i++)
38132a80d545SHannes Reinecke 			memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8);
38142a80d545SHannes Reinecke 	}
38152a80d545SHannes Reinecke 	kfree(lbuf);
38162a80d545SHannes Reinecke 	return rc;
3817edd16368SStephen M. Cameron }
3818edd16368SStephen M. Cameron 
3819edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3820edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3821edd16368SStephen M. Cameron {
3822edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3823edd16368SStephen M. Cameron }
3824edd16368SStephen M. Cameron 
3825edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3826edd16368SStephen M. Cameron 	int bus, int target, int lun)
3827edd16368SStephen M. Cameron {
3828edd16368SStephen M. Cameron 	device->bus = bus;
3829edd16368SStephen M. Cameron 	device->target = target;
3830edd16368SStephen M. Cameron 	device->lun = lun;
3831edd16368SStephen M. Cameron }
3832edd16368SStephen M. Cameron 
38339846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
38349846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
38359846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38369846590eSStephen M. Cameron {
38379846590eSStephen M. Cameron 	int rc;
38389846590eSStephen M. Cameron 	int status;
38399846590eSStephen M. Cameron 	int size;
38409846590eSStephen M. Cameron 	unsigned char *buf;
38419846590eSStephen M. Cameron 
38429846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
38439846590eSStephen M. Cameron 	if (!buf)
38449846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38459846590eSStephen M. Cameron 
38469846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
384724a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
38489846590eSStephen M. Cameron 		goto exit_failed;
38499846590eSStephen M. Cameron 
38509846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
38519846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38529846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
385324a4b078SStephen M. Cameron 	if (rc != 0)
38549846590eSStephen M. Cameron 		goto exit_failed;
38559846590eSStephen M. Cameron 	size = buf[3];
38569846590eSStephen M. Cameron 
38579846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
38589846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38599846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
386024a4b078SStephen M. Cameron 	if (rc != 0)
38619846590eSStephen M. Cameron 		goto exit_failed;
38629846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
38639846590eSStephen M. Cameron 
38649846590eSStephen M. Cameron 	kfree(buf);
38659846590eSStephen M. Cameron 	return status;
38669846590eSStephen M. Cameron exit_failed:
38679846590eSStephen M. Cameron 	kfree(buf);
38689846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38699846590eSStephen M. Cameron }
38709846590eSStephen M. Cameron 
38719846590eSStephen M. Cameron /* Determine offline status of a volume.
38729846590eSStephen M. Cameron  * Return either:
38739846590eSStephen M. Cameron  *  0 (not offline)
387467955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
38759846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
38769846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
38779846590eSStephen M. Cameron  */
387885b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h,
38799846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38809846590eSStephen M. Cameron {
38819846590eSStephen M. Cameron 	struct CommandList *c;
38829437ac43SStephen Cameron 	unsigned char *sense;
38839437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
38849437ac43SStephen Cameron 	int sense_len;
388525163bd5SWebb Scales 	int rc, ldstat = 0;
38869846590eSStephen M. Cameron 	u16 cmd_status;
38879846590eSStephen M. Cameron 	u8 scsi_status;
38889846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
38899846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
38909846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
38919846590eSStephen M. Cameron 
38929846590eSStephen M. Cameron 	c = cmd_alloc(h);
3893bf43caf3SRobert Elliott 
38949846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
3895c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
38963026ff9bSDon Brace 					NO_TIMEOUT);
389725163bd5SWebb Scales 	if (rc) {
389825163bd5SWebb Scales 		cmd_free(h, c);
389985b29008SDon Brace 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
390025163bd5SWebb Scales 	}
39019846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
39029437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
39039437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
39049437ac43SStephen Cameron 	else
39059437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
39069437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
39079846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
39089846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
39099846590eSStephen M. Cameron 	cmd_free(h, c);
39109846590eSStephen M. Cameron 
39119846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
39129846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
39139846590eSStephen M. Cameron 
39149846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
39159846590eSStephen M. Cameron 	switch (ldstat) {
391685b29008SDon Brace 	case HPSA_LV_FAILED:
39179846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
39185ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
39199846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
39209846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
39219846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
39229846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
39239846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
39249846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
39259846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
39269846590eSStephen M. Cameron 		return ldstat;
39279846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
39289846590eSStephen M. Cameron 		/* If VPD status page isn't available,
39299846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
39309846590eSStephen M. Cameron 		 */
39319846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
39329846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
39339846590eSStephen M. Cameron 			return ldstat;
39349846590eSStephen M. Cameron 		break;
39359846590eSStephen M. Cameron 	default:
39369846590eSStephen M. Cameron 		break;
39379846590eSStephen M. Cameron 	}
393885b29008SDon Brace 	return HPSA_LV_OK;
39399846590eSStephen M. Cameron }
39409846590eSStephen M. Cameron 
3941edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
39420b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
39430b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3944edd16368SStephen M. Cameron {
39450b0e1d6cSStephen M. Cameron 
39460b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
39470b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
39480b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
39490b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
39500b0e1d6cSStephen M. Cameron 
3951ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
39520b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3953683fc444SDon Brace 	int rc = 0;
3954edd16368SStephen M. Cameron 
3955ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3956683fc444SDon Brace 	if (!inq_buff) {
3957683fc444SDon Brace 		rc = -ENOMEM;
3958edd16368SStephen M. Cameron 		goto bail_out;
3959683fc444SDon Brace 	}
3960edd16368SStephen M. Cameron 
3961edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3962edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3963edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3964edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
396585b29008SDon Brace 			"%s: inquiry failed, device will be skipped.\n",
396685b29008SDon Brace 			__func__);
396785b29008SDon Brace 		rc = HPSA_INQUIRY_FAILED;
3968edd16368SStephen M. Cameron 		goto bail_out;
3969edd16368SStephen M. Cameron 	}
3970edd16368SStephen M. Cameron 
39714af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[8], 8);
39724af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[16], 16);
397375d23d89SDon Brace 
3974edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3975edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3976edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3977edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3978edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3979edd16368SStephen M. Cameron 		sizeof(this_device->model));
39807630b3a5SHannes Reinecke 	this_device->rev = inq_buff[2];
3981edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3982edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
39838383278dSScott Teel 	if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
3984a45bcc4eSDon Brace 		sizeof(this_device->device_id)) < 0) {
39858383278dSScott Teel 		dev_err(&h->pdev->dev,
3986a45bcc4eSDon Brace 			"hpsa%d: %s: can't get device id for [%d:%d:%d:%d]\t%s\t%.16s\n",
39878383278dSScott Teel 			h->ctlr, __func__,
39888383278dSScott Teel 			h->scsi_host->host_no,
3989a45bcc4eSDon Brace 			this_device->bus, this_device->target,
3990a45bcc4eSDon Brace 			this_device->lun,
39918383278dSScott Teel 			scsi_device_type(this_device->devtype),
39928383278dSScott Teel 			this_device->model);
3993a45bcc4eSDon Brace 		rc = HPSA_LV_FAILED;
3994a45bcc4eSDon Brace 		goto bail_out;
3995a45bcc4eSDon Brace 	}
3996edd16368SStephen M. Cameron 
3997af15ed36SDon Brace 	if ((this_device->devtype == TYPE_DISK ||
3998af15ed36SDon Brace 		this_device->devtype == TYPE_ZBC) &&
3999283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
400085b29008SDon Brace 		unsigned char volume_offline;
400167955ba3SStephen M. Cameron 
4002edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
4003283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
4004283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
400567955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
40064d17944aSHannes Reinecke 		if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED &&
40074d17944aSHannes Reinecke 		    h->legacy_board) {
40084d17944aSHannes Reinecke 			/*
40094d17944aSHannes Reinecke 			 * Legacy boards might not support volume status
40104d17944aSHannes Reinecke 			 */
40114d17944aSHannes Reinecke 			dev_info(&h->pdev->dev,
40124d17944aSHannes Reinecke 				 "C0:T%d:L%d Volume status not available, assuming online.\n",
40134d17944aSHannes Reinecke 				 this_device->target, this_device->lun);
40144d17944aSHannes Reinecke 			volume_offline = 0;
40154d17944aSHannes Reinecke 		}
4016eb94588dSTomas Henzl 		this_device->volume_offline = volume_offline;
401785b29008SDon Brace 		if (volume_offline == HPSA_LV_FAILED) {
401885b29008SDon Brace 			rc = HPSA_LV_FAILED;
401985b29008SDon Brace 			dev_err(&h->pdev->dev,
402085b29008SDon Brace 				"%s: LV failed, device will be skipped.\n",
402185b29008SDon Brace 				__func__);
402285b29008SDon Brace 			goto bail_out;
402385b29008SDon Brace 		}
4024283b4a9bSStephen M. Cameron 	} else {
4025edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
4026283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
4027283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
402841ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
4029a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
40309846590eSStephen M. Cameron 		this_device->volume_offline = 0;
403103383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
4032283b4a9bSStephen M. Cameron 	}
4033edd16368SStephen M. Cameron 
40345086435eSDon Brace 	if (this_device->external)
40355086435eSDon Brace 		this_device->queue_depth = EXTERNAL_QD;
40365086435eSDon Brace 
40370b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
40380b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
40390b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
40400b0e1d6cSStephen M. Cameron 		 */
40410b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
40420b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
40430b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
40440b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
40450b0e1d6cSStephen M. Cameron 	}
4046edd16368SStephen M. Cameron 	kfree(inq_buff);
4047edd16368SStephen M. Cameron 	return 0;
4048edd16368SStephen M. Cameron 
4049edd16368SStephen M. Cameron bail_out:
4050edd16368SStephen M. Cameron 	kfree(inq_buff);
4051683fc444SDon Brace 	return rc;
4052edd16368SStephen M. Cameron }
4053edd16368SStephen M. Cameron 
4054c795505aSKevin Barnett /*
4055c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
4056edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
4057edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
4058edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
4059edd16368SStephen M. Cameron */
4060edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
40611f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
4062edd16368SStephen M. Cameron {
4063c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
4064edd16368SStephen M. Cameron 
40651f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
40661f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
40677630b3a5SHannes Reinecke 		if (is_hba_lunid(lunaddrbytes)) {
40687630b3a5SHannes Reinecke 			int bus = HPSA_HBA_BUS;
40697630b3a5SHannes Reinecke 
40707630b3a5SHannes Reinecke 			if (!device->rev)
40717630b3a5SHannes Reinecke 				bus = HPSA_LEGACY_HBA_BUS;
4072c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
40737630b3a5SHannes Reinecke 					bus, 0, lunid & 0x3fff);
40747630b3a5SHannes Reinecke 		} else
40751f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
4076c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
4077c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
40781f310bdeSStephen M. Cameron 		return;
40791f310bdeSStephen M. Cameron 	}
40801f310bdeSStephen M. Cameron 	/* It's a logical device */
408166749d0dSScott Teel 	if (device->external) {
40821f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
4083c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
4084c795505aSKevin Barnett 			lunid & 0x00ff);
40851f310bdeSStephen M. Cameron 		return;
4086339b2b14SStephen M. Cameron 	}
4087c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
4088c795505aSKevin Barnett 				0, lunid & 0x3fff);
4089edd16368SStephen M. Cameron }
4090edd16368SStephen M. Cameron 
409166749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
409266749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
409366749d0dSScott Teel {
409466749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
409566749d0dSScott Teel 	* then any externals.
409666749d0dSScott Teel 	*/
409766749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
409866749d0dSScott Teel 
409966749d0dSScott Teel 	if (i == raid_ctlr_position)
410066749d0dSScott Teel 		return 0;
410166749d0dSScott Teel 
410266749d0dSScott Teel 	if (i < logicals_start)
410366749d0dSScott Teel 		return 0;
410466749d0dSScott Teel 
410566749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
410666749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
410766749d0dSScott Teel 		return 0;
410866749d0dSScott Teel 
410966749d0dSScott Teel 	return 1; /* it's an external lun */
411066749d0dSScott Teel }
411166749d0dSScott Teel 
411254b6e9e9SScott Teel /*
4113edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
4114edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
4115edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
4116edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
4117edd16368SStephen M. Cameron  */
4118edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
411903383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
412001a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
4121edd16368SStephen M. Cameron {
412203383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
4123edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
4124edd16368SStephen M. Cameron 		return -1;
4125edd16368SStephen M. Cameron 	}
412603383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
4127edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
412803383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
412903383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
4130edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
4131edd16368SStephen M. Cameron 	}
413203383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
4133edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
4134edd16368SStephen M. Cameron 		return -1;
4135edd16368SStephen M. Cameron 	}
41366df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
4137edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
4138edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
4139edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4140edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
4141edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
4142edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
4143edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_LUN;
4144edd16368SStephen M. Cameron 	}
4145edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
4146edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4147edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
4148edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
4149edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
4150edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
4151edd16368SStephen M. Cameron 	}
4152edd16368SStephen M. Cameron 	return 0;
4153edd16368SStephen M. Cameron }
4154edd16368SStephen M. Cameron 
415542a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
415642a91641SDon Brace 	int i, int nphysicals, int nlogicals,
4157a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
4158339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
4159339b2b14SStephen M. Cameron {
4160339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
4161339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
4162339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
4163339b2b14SStephen M. Cameron 	 */
4164339b2b14SStephen M. Cameron 
4165339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
4166339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
4167339b2b14SStephen M. Cameron 
4168339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
4169339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
4170339b2b14SStephen M. Cameron 
4171339b2b14SStephen M. Cameron 	if (i < logicals_start)
4172d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
4173d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
4174339b2b14SStephen M. Cameron 
4175339b2b14SStephen M. Cameron 	if (i < last_device)
4176339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
4177339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
4178339b2b14SStephen M. Cameron 	BUG();
4179339b2b14SStephen M. Cameron 	return NULL;
4180339b2b14SStephen M. Cameron }
4181339b2b14SStephen M. Cameron 
418203383736SDon Brace /* get physical drive ioaccel handle and queue depth */
418303383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
418403383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
4185f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
418603383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
418703383736SDon Brace {
418803383736SDon Brace 	int rc;
41894b6e5597SScott Teel 	struct ext_report_lun_entry *rle;
41904b6e5597SScott Teel 
41914b6e5597SScott Teel 	rle = &rlep->LUN[rle_index];
419203383736SDon Brace 
419303383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
4194f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
4195a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
419603383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
4197f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
4198f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
419903383736SDon Brace 			sizeof(*id_phys));
420003383736SDon Brace 	if (!rc)
420103383736SDon Brace 		/* Reserve space for FW operations */
420203383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
420303383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
420403383736SDon Brace 		dev->queue_depth =
420503383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
420603383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
420703383736SDon Brace 	else
420803383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
420903383736SDon Brace }
421003383736SDon Brace 
42118270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
4212f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
42138270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
42148270b862SJoe Handzik {
4215f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
4216f2039b03SDon Brace 
4217f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
42188270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
42198270b862SJoe Handzik 
42208270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
42218270b862SJoe Handzik 		&id_phys->active_path_number,
42228270b862SJoe Handzik 		sizeof(this_device->active_path_index));
42238270b862SJoe Handzik 	memcpy(&this_device->path_map,
42248270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
42258270b862SJoe Handzik 		sizeof(this_device->path_map));
42268270b862SJoe Handzik 	memcpy(&this_device->box,
42278270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
42288270b862SJoe Handzik 		sizeof(this_device->box));
42298270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
42308270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
42318270b862SJoe Handzik 		sizeof(this_device->phys_connector));
42328270b862SJoe Handzik 	memcpy(&this_device->bay,
42338270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
42348270b862SJoe Handzik 		sizeof(this_device->bay));
42358270b862SJoe Handzik }
42368270b862SJoe Handzik 
423766749d0dSScott Teel /* get number of local logical disks. */
423866749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
423966749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
424066749d0dSScott Teel 	u32 *nlocals)
424166749d0dSScott Teel {
424266749d0dSScott Teel 	int rc;
424366749d0dSScott Teel 
424466749d0dSScott Teel 	if (!id_ctlr) {
424566749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
424666749d0dSScott Teel 			__func__);
424766749d0dSScott Teel 		return -ENOMEM;
424866749d0dSScott Teel 	}
424966749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
425066749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
425166749d0dSScott Teel 	if (!rc)
4252c99dfd20SChristos Gkekas 		if (id_ctlr->configured_logical_drive_count < 255)
425366749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
425466749d0dSScott Teel 		else
425566749d0dSScott Teel 			*nlocals = le16_to_cpu(
425666749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
425766749d0dSScott Teel 	else
425866749d0dSScott Teel 		*nlocals = -1;
425966749d0dSScott Teel 	return rc;
426066749d0dSScott Teel }
426166749d0dSScott Teel 
426264ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes)
426364ce60caSDon Brace {
426464ce60caSDon Brace 	struct bmic_identify_physical_device *id_phys;
426564ce60caSDon Brace 	bool is_spare = false;
426664ce60caSDon Brace 	int rc;
426764ce60caSDon Brace 
426864ce60caSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
426964ce60caSDon Brace 	if (!id_phys)
427064ce60caSDon Brace 		return false;
427164ce60caSDon Brace 
427264ce60caSDon Brace 	rc = hpsa_bmic_id_physical_device(h,
427364ce60caSDon Brace 					lunaddrbytes,
427464ce60caSDon Brace 					GET_BMIC_DRIVE_NUMBER(lunaddrbytes),
427564ce60caSDon Brace 					id_phys, sizeof(*id_phys));
427664ce60caSDon Brace 	if (rc == 0)
427764ce60caSDon Brace 		is_spare = (id_phys->more_flags >> 6) & 0x01;
427864ce60caSDon Brace 
427964ce60caSDon Brace 	kfree(id_phys);
428064ce60caSDon Brace 	return is_spare;
428164ce60caSDon Brace }
428264ce60caSDon Brace 
428364ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK                           0x1
428464ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED  0x2
428564ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK                      0x4
428664ce60caSDon Brace 
428764ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE  6
428864ce60caSDon Brace 
428964ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes,
429064ce60caSDon Brace 				struct ext_report_lun_entry *rle)
429164ce60caSDon Brace {
429264ce60caSDon Brace 	u8 device_flags;
429364ce60caSDon Brace 	u8 device_type;
429464ce60caSDon Brace 
429564ce60caSDon Brace 	if (!MASKED_DEVICE(lunaddrbytes))
429664ce60caSDon Brace 		return false;
429764ce60caSDon Brace 
429864ce60caSDon Brace 	device_flags = rle->device_flags;
429964ce60caSDon Brace 	device_type = rle->device_type;
430064ce60caSDon Brace 
430164ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_NON_DISK) {
430264ce60caSDon Brace 		if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE)
430364ce60caSDon Brace 			return false;
430464ce60caSDon Brace 		return true;
430564ce60caSDon Brace 	}
430664ce60caSDon Brace 
430764ce60caSDon Brace 	if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED))
430864ce60caSDon Brace 		return false;
430964ce60caSDon Brace 
431064ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK)
431164ce60caSDon Brace 		return false;
431264ce60caSDon Brace 
431364ce60caSDon Brace 	/*
431464ce60caSDon Brace 	 * Spares may be spun down, we do not want to
431564ce60caSDon Brace 	 * do an Inquiry to a RAID set spare drive as
431664ce60caSDon Brace 	 * that would have them spun up, that is a
431764ce60caSDon Brace 	 * performance hit because I/O to the RAID device
431864ce60caSDon Brace 	 * stops while the spin up occurs which can take
431964ce60caSDon Brace 	 * over 50 seconds.
432064ce60caSDon Brace 	 */
432164ce60caSDon Brace 	if (hpsa_is_disk_spare(h, lunaddrbytes))
432264ce60caSDon Brace 		return true;
432364ce60caSDon Brace 
432464ce60caSDon Brace 	return false;
432564ce60caSDon Brace }
432666749d0dSScott Teel 
43278aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
4328edd16368SStephen M. Cameron {
4329edd16368SStephen M. Cameron 	/* the idea here is we could get notified
4330edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
4331edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
4332edd16368SStephen M. Cameron 	 * our list of devices accordingly.
4333edd16368SStephen M. Cameron 	 *
4334edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
4335edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
4336edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
4337edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
4338edd16368SStephen M. Cameron 	 */
4339a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
4340edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
434103383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
434266749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
434301a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
434401a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
434566749d0dSScott Teel 	u32 nlocal_logicals = 0;
434601a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
4347edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
4348edd16368SStephen M. Cameron 	int ncurrent = 0;
43494f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
4350339b2b14SStephen M. Cameron 	int raid_ctlr_position;
435104fa2f44SKevin Barnett 	bool physical_device;
4352aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
4353edd16368SStephen M. Cameron 
43546396bb22SKees Cook 	currentsd = kcalloc(HPSA_MAX_DEVICES, sizeof(*currentsd), GFP_KERNEL);
435592084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
435692084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
4357edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
435803383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
435966749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
4360edd16368SStephen M. Cameron 
436103383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
436266749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
4363edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
4364edd16368SStephen M. Cameron 		goto out;
4365edd16368SStephen M. Cameron 	}
4366edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
4367edd16368SStephen M. Cameron 
4368853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
4369853633e8SDon Brace 
437003383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
4371853633e8SDon Brace 			logdev_list, &nlogicals)) {
4372853633e8SDon Brace 		h->drv_req_rescan = 1;
4373edd16368SStephen M. Cameron 		goto out;
4374853633e8SDon Brace 	}
4375edd16368SStephen M. Cameron 
437666749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
437766749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
437866749d0dSScott Teel 		dev_warn(&h->pdev->dev,
437966749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
438066749d0dSScott Teel 			__func__);
438166749d0dSScott Teel 	}
4382edd16368SStephen M. Cameron 
4383aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
4384aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
4385aca4a520SScott Teel 	 * controller.
4386edd16368SStephen M. Cameron 	 */
4387aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
4388edd16368SStephen M. Cameron 
43894e188184SBader Ali Saleh 	hpsa_ext_ctrl_present(h, physdev_list);
43904e188184SBader Ali Saleh 
4391edd16368SStephen M. Cameron 	/* Allocate the per device structures */
4392edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
4393b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
4394b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
4395b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
4396b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
4397b7ec021fSScott Teel 			break;
4398b7ec021fSScott Teel 		}
4399b7ec021fSScott Teel 
4400edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
4401edd16368SStephen M. Cameron 		if (!currentsd[i]) {
4402853633e8SDon Brace 			h->drv_req_rescan = 1;
4403edd16368SStephen M. Cameron 			goto out;
4404edd16368SStephen M. Cameron 		}
4405edd16368SStephen M. Cameron 		ndev_allocated++;
4406edd16368SStephen M. Cameron 	}
4407edd16368SStephen M. Cameron 
44088645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
4409339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
4410339b2b14SStephen M. Cameron 	else
4411339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
4412339b2b14SStephen M. Cameron 
4413edd16368SStephen M. Cameron 	/* adjust our table of devices */
44144f4eb9f1SScott Teel 	n_ext_target_devs = 0;
4415edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
44160b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
4417683fc444SDon Brace 		int rc = 0;
4418f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
441964ce60caSDon Brace 		bool skip_device = false;
4420edd16368SStephen M. Cameron 
4421421bf80cSScott Teel 		memset(tmpdevice, 0, sizeof(*tmpdevice));
4422421bf80cSScott Teel 
442304fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
4424edd16368SStephen M. Cameron 
4425edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
4426339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
4427339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
442841ce4c35SStephen Cameron 
442986cf7130SDon Brace 		/* Determine if this is a lun from an external target array */
443086cf7130SDon Brace 		tmpdevice->external =
443186cf7130SDon Brace 			figure_external_status(h, raid_ctlr_position, i,
443286cf7130SDon Brace 						nphysicals, nlocal_logicals);
443386cf7130SDon Brace 
443464ce60caSDon Brace 		/*
443564ce60caSDon Brace 		 * Skip over some devices such as a spare.
443664ce60caSDon Brace 		 */
443764ce60caSDon Brace 		if (!tmpdevice->external && physical_device) {
443864ce60caSDon Brace 			skip_device = hpsa_skip_device(h, lunaddrbytes,
443964ce60caSDon Brace 					&physdev_list->LUN[phys_dev_index]);
444064ce60caSDon Brace 			if (skip_device)
4441edd16368SStephen M. Cameron 				continue;
444264ce60caSDon Brace 		}
4443edd16368SStephen M. Cameron 
4444b2582a65SDon Brace 		/* Get device type, vendor, model, device id, raid_map */
4445683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
4446683fc444SDon Brace 							&is_OBDR);
4447683fc444SDon Brace 		if (rc == -ENOMEM) {
4448683fc444SDon Brace 			dev_warn(&h->pdev->dev,
4449683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
4450853633e8SDon Brace 			h->drv_req_rescan = 1;
4451683fc444SDon Brace 			goto out;
4452853633e8SDon Brace 		}
4453683fc444SDon Brace 		if (rc) {
445485b29008SDon Brace 			h->drv_req_rescan = 1;
4455683fc444SDon Brace 			continue;
4456683fc444SDon Brace 		}
4457683fc444SDon Brace 
44581f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
4459edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
4460edd16368SStephen M. Cameron 
4461edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
446204fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
4463edd16368SStephen M. Cameron 
446404fa2f44SKevin Barnett 		/*
446504fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
446604fa2f44SKevin Barnett 		 * are masked.
446704fa2f44SKevin Barnett 		 */
446804fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
44692a168208SKevin Barnett 			this_device->expose_device = 0;
44702a168208SKevin Barnett 		else
44712a168208SKevin Barnett 			this_device->expose_device = 1;
447241ce4c35SStephen Cameron 
4473d04e62b9SKevin Barnett 
4474d04e62b9SKevin Barnett 		/*
4475d04e62b9SKevin Barnett 		 * Get the SAS address for physical devices that are exposed.
4476d04e62b9SKevin Barnett 		 */
4477d04e62b9SKevin Barnett 		if (this_device->physical_device && this_device->expose_device)
4478d04e62b9SKevin Barnett 			hpsa_get_sas_address(h, lunaddrbytes, this_device);
4479edd16368SStephen M. Cameron 
4480edd16368SStephen M. Cameron 		switch (this_device->devtype) {
44810b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
4482edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
4483edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
4484edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
4485edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
4486edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
4487edd16368SStephen M. Cameron 			 * the inquiry data.
4488edd16368SStephen M. Cameron 			 */
44890b0e1d6cSStephen M. Cameron 			if (is_OBDR)
4490edd16368SStephen M. Cameron 				ncurrent++;
4491edd16368SStephen M. Cameron 			break;
4492edd16368SStephen M. Cameron 		case TYPE_DISK:
4493af15ed36SDon Brace 		case TYPE_ZBC:
449404fa2f44SKevin Barnett 			if (this_device->physical_device) {
4495b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
4496b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
4497ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
449803383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
4499f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4500f2039b03SDon Brace 				hpsa_get_path_info(this_device,
4501f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4502b9092b79SKevin Barnett 			}
4503edd16368SStephen M. Cameron 			ncurrent++;
4504edd16368SStephen M. Cameron 			break;
4505edd16368SStephen M. Cameron 		case TYPE_TAPE:
4506edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
4507cca8f13bSDon Brace 			ncurrent++;
4508cca8f13bSDon Brace 			break;
450941ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
451017a9e54aSDon Brace 			if (!this_device->external)
4511cca8f13bSDon Brace 				hpsa_get_enclosure_info(h, lunaddrbytes,
4512cca8f13bSDon Brace 						physdev_list, phys_dev_index,
4513cca8f13bSDon Brace 						this_device);
451441ce4c35SStephen Cameron 			ncurrent++;
451541ce4c35SStephen Cameron 			break;
4516edd16368SStephen M. Cameron 		case TYPE_RAID:
4517edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
4518edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
4519edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
4520edd16368SStephen M. Cameron 			 * don't present it.
4521edd16368SStephen M. Cameron 			 */
4522edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
4523edd16368SStephen M. Cameron 				break;
4524edd16368SStephen M. Cameron 			ncurrent++;
4525edd16368SStephen M. Cameron 			break;
4526edd16368SStephen M. Cameron 		default:
4527edd16368SStephen M. Cameron 			break;
4528edd16368SStephen M. Cameron 		}
4529cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4530edd16368SStephen M. Cameron 			break;
4531edd16368SStephen M. Cameron 	}
4532d04e62b9SKevin Barnett 
4533d04e62b9SKevin Barnett 	if (h->sas_host == NULL) {
4534d04e62b9SKevin Barnett 		int rc = 0;
4535d04e62b9SKevin Barnett 
4536d04e62b9SKevin Barnett 		rc = hpsa_add_sas_host(h);
4537d04e62b9SKevin Barnett 		if (rc) {
4538d04e62b9SKevin Barnett 			dev_warn(&h->pdev->dev,
4539d04e62b9SKevin Barnett 				"Could not add sas host %d\n", rc);
4540d04e62b9SKevin Barnett 			goto out;
4541d04e62b9SKevin Barnett 		}
4542d04e62b9SKevin Barnett 	}
4543d04e62b9SKevin Barnett 
45448aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4545edd16368SStephen M. Cameron out:
4546edd16368SStephen M. Cameron 	kfree(tmpdevice);
4547edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4548edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4549edd16368SStephen M. Cameron 	kfree(currentsd);
4550edd16368SStephen M. Cameron 	kfree(physdev_list);
4551edd16368SStephen M. Cameron 	kfree(logdev_list);
455266749d0dSScott Teel 	kfree(id_ctlr);
455303383736SDon Brace 	kfree(id_phys);
4554edd16368SStephen M. Cameron }
4555edd16368SStephen M. Cameron 
4556ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4557ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4558ec5cbf04SWebb Scales {
4559ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4560ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4561ec5cbf04SWebb Scales 
4562ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4563ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4564ec5cbf04SWebb Scales 	desc->Ext = 0;
4565ec5cbf04SWebb Scales }
4566ec5cbf04SWebb Scales 
4567c7ee65b3SWebb Scales /*
4568c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4569edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4570edd16368SStephen M. Cameron  * hpsa command, cp.
4571edd16368SStephen M. Cameron  */
457233a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4573edd16368SStephen M. Cameron 		struct CommandList *cp,
4574edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4575edd16368SStephen M. Cameron {
4576edd16368SStephen M. Cameron 	struct scatterlist *sg;
4577b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
457833a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4579edd16368SStephen M. Cameron 
458033a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4581edd16368SStephen M. Cameron 
4582edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4583edd16368SStephen M. Cameron 	if (use_sg < 0)
4584edd16368SStephen M. Cameron 		return use_sg;
4585edd16368SStephen M. Cameron 
4586edd16368SStephen M. Cameron 	if (!use_sg)
4587edd16368SStephen M. Cameron 		goto sglist_finished;
4588edd16368SStephen M. Cameron 
4589b3a7ba7cSWebb Scales 	/*
4590b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4591b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4592b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4593b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4594b3a7ba7cSWebb Scales 	 * the entries in the one list.
4595b3a7ba7cSWebb Scales 	 */
459633a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4597b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4598b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4599b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4600b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4601ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
460233a2ffceSStephen M. Cameron 		curr_sg++;
460333a2ffceSStephen M. Cameron 	}
4604ec5cbf04SWebb Scales 
4605b3a7ba7cSWebb Scales 	if (chained) {
4606b3a7ba7cSWebb Scales 		/*
4607b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4608b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4609b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4610b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4611b3a7ba7cSWebb Scales 		 */
4612b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4613b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4614b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4615b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4616b3a7ba7cSWebb Scales 			curr_sg++;
4617b3a7ba7cSWebb Scales 		}
4618b3a7ba7cSWebb Scales 	}
4619b3a7ba7cSWebb Scales 
4620ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4621b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
462233a2ffceSStephen M. Cameron 
462333a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
462433a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
462533a2ffceSStephen M. Cameron 
462633a2ffceSStephen M. Cameron 	if (chained) {
462733a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
462850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4629e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4630e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4631e2bea6dfSStephen M. Cameron 			return -1;
4632e2bea6dfSStephen M. Cameron 		}
463333a2ffceSStephen M. Cameron 		return 0;
4634edd16368SStephen M. Cameron 	}
4635edd16368SStephen M. Cameron 
4636edd16368SStephen M. Cameron sglist_finished:
4637edd16368SStephen M. Cameron 
463801a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4639c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4640edd16368SStephen M. Cameron 	return 0;
4641edd16368SStephen M. Cameron }
4642edd16368SStephen M. Cameron 
4643b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h,
4644b63c64acSDon Brace 						u8 *cdb, int cdb_len,
4645b63c64acSDon Brace 						const char *func)
4646b63c64acSDon Brace {
4647f4d0ad1fSAndy Shevchenko 	dev_warn(&h->pdev->dev,
4648f4d0ad1fSAndy Shevchenko 		 "%s: Blocking zero-length request: CDB:%*phN\n",
4649f4d0ad1fSAndy Shevchenko 		 func, cdb_len, cdb);
4650b63c64acSDon Brace }
4651b63c64acSDon Brace 
4652b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1
4653b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */
4654b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb)
4655b63c64acSDon Brace {
4656b63c64acSDon Brace 	u32 block_cnt;
4657b63c64acSDon Brace 
4658b63c64acSDon Brace 	/* Block zero-length transfer sizes on certain commands. */
4659b63c64acSDon Brace 	switch (cdb[0]) {
4660b63c64acSDon Brace 	case READ_10:
4661b63c64acSDon Brace 	case WRITE_10:
4662b63c64acSDon Brace 	case VERIFY:		/* 0x2F */
4663b63c64acSDon Brace 	case WRITE_VERIFY:	/* 0x2E */
4664b63c64acSDon Brace 		block_cnt = get_unaligned_be16(&cdb[7]);
4665b63c64acSDon Brace 		break;
4666b63c64acSDon Brace 	case READ_12:
4667b63c64acSDon Brace 	case WRITE_12:
4668b63c64acSDon Brace 	case VERIFY_12: /* 0xAF */
4669b63c64acSDon Brace 	case WRITE_VERIFY_12:	/* 0xAE */
4670b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[6]);
4671b63c64acSDon Brace 		break;
4672b63c64acSDon Brace 	case READ_16:
4673b63c64acSDon Brace 	case WRITE_16:
4674b63c64acSDon Brace 	case VERIFY_16:		/* 0x8F */
4675b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[10]);
4676b63c64acSDon Brace 		break;
4677b63c64acSDon Brace 	default:
4678b63c64acSDon Brace 		return false;
4679b63c64acSDon Brace 	}
4680b63c64acSDon Brace 
4681b63c64acSDon Brace 	return block_cnt == 0;
4682b63c64acSDon Brace }
4683b63c64acSDon Brace 
4684283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4685283b4a9bSStephen M. Cameron {
4686283b4a9bSStephen M. Cameron 	int is_write = 0;
4687283b4a9bSStephen M. Cameron 	u32 block;
4688283b4a9bSStephen M. Cameron 	u32 block_cnt;
4689283b4a9bSStephen M. Cameron 
4690283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4691283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4692283b4a9bSStephen M. Cameron 	case WRITE_6:
4693283b4a9bSStephen M. Cameron 	case WRITE_12:
4694283b4a9bSStephen M. Cameron 		is_write = 1;
46955dfdb089SGustavo A. R. Silva 		/* fall through */
4696283b4a9bSStephen M. Cameron 	case READ_6:
4697283b4a9bSStephen M. Cameron 	case READ_12:
4698283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4699abbada71SMahesh Rajashekhara 			block = (((cdb[1] & 0x1F) << 16) |
4700abbada71SMahesh Rajashekhara 				(cdb[2] << 8) |
4701abbada71SMahesh Rajashekhara 				cdb[3]);
4702283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4703c8a6c9a6SDon Brace 			if (block_cnt == 0)
4704c8a6c9a6SDon Brace 				block_cnt = 256;
4705283b4a9bSStephen M. Cameron 		} else {
4706283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4707c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4708c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4709283b4a9bSStephen M. Cameron 		}
4710283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4711283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4712283b4a9bSStephen M. Cameron 
4713283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4714283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4715283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4716283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4717283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4718283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4719283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4720283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4721283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4722283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4723283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4724283b4a9bSStephen M. Cameron 		break;
4725283b4a9bSStephen M. Cameron 	}
4726283b4a9bSStephen M. Cameron 	return 0;
4727283b4a9bSStephen M. Cameron }
4728283b4a9bSStephen M. Cameron 
4729c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4730283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
473103383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4732e1f7de0cSMatt Gates {
4733e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4734e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4735e1f7de0cSMatt Gates 	unsigned int len;
4736e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4737e1f7de0cSMatt Gates 	struct scatterlist *sg;
4738e1f7de0cSMatt Gates 	u64 addr64;
4739e1f7de0cSMatt Gates 	int use_sg, i;
4740e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4741e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4742e1f7de0cSMatt Gates 
4743283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
474403383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
474503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4746283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
474703383736SDon Brace 	}
4748283b4a9bSStephen M. Cameron 
4749e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4750e1f7de0cSMatt Gates 
4751b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4752b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4753b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4754b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4755b63c64acSDon Brace 	}
4756b63c64acSDon Brace 
475703383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
475803383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4759283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
476003383736SDon Brace 	}
4761283b4a9bSStephen M. Cameron 
4762e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4763e1f7de0cSMatt Gates 
4764e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4765e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4766e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4767e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4768e1f7de0cSMatt Gates 
4769e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
477003383736SDon Brace 	if (use_sg < 0) {
477103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4772e1f7de0cSMatt Gates 		return use_sg;
477303383736SDon Brace 	}
4774e1f7de0cSMatt Gates 
4775e1f7de0cSMatt Gates 	if (use_sg) {
4776e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4777e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4778e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4779e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4780e1f7de0cSMatt Gates 			total_len += len;
478150a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
478250a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
478350a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4784e1f7de0cSMatt Gates 			curr_sg++;
4785e1f7de0cSMatt Gates 		}
478650a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4787e1f7de0cSMatt Gates 
4788e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4789e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4790e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4791e1f7de0cSMatt Gates 			break;
4792e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4793e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4794e1f7de0cSMatt Gates 			break;
4795e1f7de0cSMatt Gates 		case DMA_NONE:
4796e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4797e1f7de0cSMatt Gates 			break;
4798e1f7de0cSMatt Gates 		default:
4799e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4800e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4801e1f7de0cSMatt Gates 			BUG();
4802e1f7de0cSMatt Gates 			break;
4803e1f7de0cSMatt Gates 		}
4804e1f7de0cSMatt Gates 	} else {
4805e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4806e1f7de0cSMatt Gates 	}
4807e1f7de0cSMatt Gates 
4808c349775eSScott Teel 	c->Header.SGList = use_sg;
4809e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
48102b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
48112b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
48122b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
48132b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
48142b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4815283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4816283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4817c349775eSScott Teel 	/* Tag was already set at init time. */
4818e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4819e1f7de0cSMatt Gates 	return 0;
4820e1f7de0cSMatt Gates }
4821edd16368SStephen M. Cameron 
4822283b4a9bSStephen M. Cameron /*
4823283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4824283b4a9bSStephen M. Cameron  * I/O accelerator path.
4825283b4a9bSStephen M. Cameron  */
4826283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4827283b4a9bSStephen M. Cameron 	struct CommandList *c)
4828283b4a9bSStephen M. Cameron {
4829283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4830283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4831283b4a9bSStephen M. Cameron 
483245e596cdSDon Brace 	if (!dev)
483345e596cdSDon Brace 		return -1;
483445e596cdSDon Brace 
483503383736SDon Brace 	c->phys_disk = dev;
483603383736SDon Brace 
4837283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
483803383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4839283b4a9bSStephen M. Cameron }
4840283b4a9bSStephen M. Cameron 
4841dd0e19f3SScott Teel /*
4842dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4843dd0e19f3SScott Teel  */
4844dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4845dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4846dd0e19f3SScott Teel {
4847dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4848dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4849dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4850dd0e19f3SScott Teel 	u64 first_block;
4851dd0e19f3SScott Teel 
4852dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
48532b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4854dd0e19f3SScott Teel 		return;
4855dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4856dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4857dd0e19f3SScott Teel 
4858dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4859dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4860dd0e19f3SScott Teel 
4861dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4862dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4863dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4864dd0e19f3SScott Teel 	 */
4865dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4866dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4867dd0e19f3SScott Teel 	case READ_6:
4868abbada71SMahesh Rajashekhara 	case WRITE_6:
4869abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
4870abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
4871abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
4872dd0e19f3SScott Teel 		break;
4873dd0e19f3SScott Teel 	case WRITE_10:
4874dd0e19f3SScott Teel 	case READ_10:
4875dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4876dd0e19f3SScott Teel 	case WRITE_12:
4877dd0e19f3SScott Teel 	case READ_12:
48782b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4879dd0e19f3SScott Teel 		break;
4880dd0e19f3SScott Teel 	case WRITE_16:
4881dd0e19f3SScott Teel 	case READ_16:
48822b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4883dd0e19f3SScott Teel 		break;
4884dd0e19f3SScott Teel 	default:
4885dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
48862b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
48872b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4888dd0e19f3SScott Teel 		BUG();
4889dd0e19f3SScott Teel 		break;
4890dd0e19f3SScott Teel 	}
48912b08b3e9SDon Brace 
48922b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
48932b08b3e9SDon Brace 		first_block = first_block *
48942b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
48952b08b3e9SDon Brace 
48962b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
48972b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4898dd0e19f3SScott Teel }
4899dd0e19f3SScott Teel 
4900c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4901c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
490203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4903c349775eSScott Teel {
4904c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4905c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4906c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4907c349775eSScott Teel 	int use_sg, i;
4908c349775eSScott Teel 	struct scatterlist *sg;
4909c349775eSScott Teel 	u64 addr64;
4910c349775eSScott Teel 	u32 len;
4911c349775eSScott Teel 	u32 total_len = 0;
4912c349775eSScott Teel 
491345e596cdSDon Brace 	if (!cmd->device)
491445e596cdSDon Brace 		return -1;
491545e596cdSDon Brace 
491645e596cdSDon Brace 	if (!cmd->device->hostdata)
491745e596cdSDon Brace 		return -1;
491845e596cdSDon Brace 
4919d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4920c349775eSScott Teel 
4921b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4922b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4923b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4924b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4925b63c64acSDon Brace 	}
4926b63c64acSDon Brace 
492703383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
492803383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4929c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
493003383736SDon Brace 	}
493103383736SDon Brace 
4932c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4933c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4934c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4935c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4936c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4937c349775eSScott Teel 
4938c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4939c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4940c349775eSScott Teel 
4941c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
494203383736SDon Brace 	if (use_sg < 0) {
494303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4944c349775eSScott Teel 		return use_sg;
494503383736SDon Brace 	}
4946c349775eSScott Teel 
4947c349775eSScott Teel 	if (use_sg) {
4948c349775eSScott Teel 		curr_sg = cp->sg;
4949d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4950d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4951d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4952d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4953d9a729f3SWebb Scales 			curr_sg->length = 0;
4954d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4955d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4956d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4957d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4958d9a729f3SWebb Scales 
4959d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4960d9a729f3SWebb Scales 		}
4961c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4962c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4963c349775eSScott Teel 			len  = sg_dma_len(sg);
4964c349775eSScott Teel 			total_len += len;
4965c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4966c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4967c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4968c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4969c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4970c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4971c349775eSScott Teel 			curr_sg++;
4972c349775eSScott Teel 		}
4973c349775eSScott Teel 
4974c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4975c349775eSScott Teel 		case DMA_TO_DEVICE:
4976dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4977dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4978c349775eSScott Teel 			break;
4979c349775eSScott Teel 		case DMA_FROM_DEVICE:
4980dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4981dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4982c349775eSScott Teel 			break;
4983c349775eSScott Teel 		case DMA_NONE:
4984dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4985dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4986c349775eSScott Teel 			break;
4987c349775eSScott Teel 		default:
4988c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4989c349775eSScott Teel 				cmd->sc_data_direction);
4990c349775eSScott Teel 			BUG();
4991c349775eSScott Teel 			break;
4992c349775eSScott Teel 		}
4993c349775eSScott Teel 	} else {
4994dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4995dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4996c349775eSScott Teel 	}
4997dd0e19f3SScott Teel 
4998dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4999dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
5000dd0e19f3SScott Teel 
50012b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
5002f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
5003c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
5004c349775eSScott Teel 
5005c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
5006c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
5007c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
500850a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
5009c349775eSScott Teel 
5010d9a729f3SWebb Scales 	/* fill in sg elements */
5011d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
5012d9a729f3SWebb Scales 		cp->sg_count = 1;
5013a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
5014d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
5015d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
5016d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
5017d9a729f3SWebb Scales 			return -1;
5018d9a729f3SWebb Scales 		}
5019d9a729f3SWebb Scales 	} else
5020d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
5021d9a729f3SWebb Scales 
5022c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
5023c349775eSScott Teel 	return 0;
5024c349775eSScott Teel }
5025c349775eSScott Teel 
5026c349775eSScott Teel /*
5027c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
5028c349775eSScott Teel  */
5029c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
5030c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
503103383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
5032c349775eSScott Teel {
503345e596cdSDon Brace 	if (!c->scsi_cmd->device)
503445e596cdSDon Brace 		return -1;
503545e596cdSDon Brace 
503645e596cdSDon Brace 	if (!c->scsi_cmd->device->hostdata)
503745e596cdSDon Brace 		return -1;
503845e596cdSDon Brace 
503903383736SDon Brace 	/* Try to honor the device's queue depth */
504003383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
504103383736SDon Brace 					phys_disk->queue_depth) {
504203383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
504303383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
504403383736SDon Brace 	}
5045c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
5046c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
504703383736SDon Brace 						cdb, cdb_len, scsi3addr,
504803383736SDon Brace 						phys_disk);
5049c349775eSScott Teel 	else
5050c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
505103383736SDon Brace 						cdb, cdb_len, scsi3addr,
505203383736SDon Brace 						phys_disk);
5053c349775eSScott Teel }
5054c349775eSScott Teel 
50556b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
50566b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
50576b80b18fSScott Teel {
50586b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
50596b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
50602b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
50616b80b18fSScott Teel 		return;
50626b80b18fSScott Teel 	}
50636b80b18fSScott Teel 	do {
50646b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
50652b08b3e9SDon Brace 		*current_group = *map_index /
50662b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
50676b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
50686b80b18fSScott Teel 			continue;
50692b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
50706b80b18fSScott Teel 			/* select map index from next group */
50712b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
50726b80b18fSScott Teel 			(*current_group)++;
50736b80b18fSScott Teel 		} else {
50746b80b18fSScott Teel 			/* select map index from first group */
50752b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
50766b80b18fSScott Teel 			*current_group = 0;
50776b80b18fSScott Teel 		}
50786b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
50796b80b18fSScott Teel }
50806b80b18fSScott Teel 
5081283b4a9bSStephen M. Cameron /*
5082283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
5083283b4a9bSStephen M. Cameron  */
5084283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
5085283b4a9bSStephen M. Cameron 	struct CommandList *c)
5086283b4a9bSStephen M. Cameron {
5087283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
5088283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5089283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
5090283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
5091283b4a9bSStephen M. Cameron 	int is_write = 0;
5092283b4a9bSStephen M. Cameron 	u32 map_index;
5093283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
5094283b4a9bSStephen M. Cameron 	u32 block_cnt;
5095283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
5096283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
5097283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
5098283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
50996b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
51006b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
51016b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
51026b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
51036b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
51046b80b18fSScott Teel 	u32 total_disks_per_row;
51056b80b18fSScott Teel 	u32 stripesize;
51066b80b18fSScott Teel 	u32 first_group, last_group, current_group;
5107283b4a9bSStephen M. Cameron 	u32 map_row;
5108283b4a9bSStephen M. Cameron 	u32 disk_handle;
5109283b4a9bSStephen M. Cameron 	u64 disk_block;
5110283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
5111283b4a9bSStephen M. Cameron 	u8 cdb[16];
5112283b4a9bSStephen M. Cameron 	u8 cdb_len;
51132b08b3e9SDon Brace 	u16 strip_size;
5114283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5115283b4a9bSStephen M. Cameron 	u64 tmpdiv;
5116283b4a9bSStephen M. Cameron #endif
51176b80b18fSScott Teel 	int offload_to_mirror;
5118283b4a9bSStephen M. Cameron 
511945e596cdSDon Brace 	if (!dev)
512045e596cdSDon Brace 		return -1;
512145e596cdSDon Brace 
5122283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
5123283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
5124283b4a9bSStephen M. Cameron 	case WRITE_6:
5125283b4a9bSStephen M. Cameron 		is_write = 1;
51265dfdb089SGustavo A. R. Silva 		/* fall through */
5127283b4a9bSStephen M. Cameron 	case READ_6:
5128abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
5129abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
5130abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
5131283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
51323fa89a04SStephen M. Cameron 		if (block_cnt == 0)
51333fa89a04SStephen M. Cameron 			block_cnt = 256;
5134283b4a9bSStephen M. Cameron 		break;
5135283b4a9bSStephen M. Cameron 	case WRITE_10:
5136283b4a9bSStephen M. Cameron 		is_write = 1;
51375dfdb089SGustavo A. R. Silva 		/* fall through */
5138283b4a9bSStephen M. Cameron 	case READ_10:
5139283b4a9bSStephen M. Cameron 		first_block =
5140283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5141283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5142283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5143283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5144283b4a9bSStephen M. Cameron 		block_cnt =
5145283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
5146283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
5147283b4a9bSStephen M. Cameron 		break;
5148283b4a9bSStephen M. Cameron 	case WRITE_12:
5149283b4a9bSStephen M. Cameron 		is_write = 1;
51505dfdb089SGustavo A. R. Silva 		/* fall through */
5151283b4a9bSStephen M. Cameron 	case READ_12:
5152283b4a9bSStephen M. Cameron 		first_block =
5153283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5154283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5155283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5156283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5157283b4a9bSStephen M. Cameron 		block_cnt =
5158283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
5159283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
5160283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
5161283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
5162283b4a9bSStephen M. Cameron 		break;
5163283b4a9bSStephen M. Cameron 	case WRITE_16:
5164283b4a9bSStephen M. Cameron 		is_write = 1;
51655dfdb089SGustavo A. R. Silva 		/* fall through */
5166283b4a9bSStephen M. Cameron 	case READ_16:
5167283b4a9bSStephen M. Cameron 		first_block =
5168283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
5169283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
5170283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
5171283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
5172283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
5173283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
5174283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
5175283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
5176283b4a9bSStephen M. Cameron 		block_cnt =
5177283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
5178283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
5179283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
5180283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
5181283b4a9bSStephen M. Cameron 		break;
5182283b4a9bSStephen M. Cameron 	default:
5183283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
5184283b4a9bSStephen M. Cameron 	}
5185283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
5186283b4a9bSStephen M. Cameron 
5187283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
5188283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
5189283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5190283b4a9bSStephen M. Cameron 
5191283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
51922b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
51932b08b3e9SDon Brace 		last_block < first_block)
5194283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5195283b4a9bSStephen M. Cameron 
5196283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
51972b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
51982b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
51992b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
5200283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5201283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
5202283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5203283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
5204283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
5205283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5206283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
5207283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5208283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
5209283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
52102b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5211283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
5212283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
52132b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5214283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
5215283b4a9bSStephen M. Cameron #else
5216283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
5217283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
5218283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5219283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
52202b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
52212b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
5222283b4a9bSStephen M. Cameron #endif
5223283b4a9bSStephen M. Cameron 
5224283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
5225283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
5226283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5227283b4a9bSStephen M. Cameron 
5228283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
52292b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
52302b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
5231283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
52322b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
52336b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
52346b80b18fSScott Teel 
52356b80b18fSScott Teel 	switch (dev->raid_level) {
52366b80b18fSScott Teel 	case HPSA_RAID_0:
52376b80b18fSScott Teel 		break; /* nothing special to do */
52386b80b18fSScott Teel 	case HPSA_RAID_1:
52396b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
52406b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
52416b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
5242283b4a9bSStephen M. Cameron 		 */
52432b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
5244283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
52452b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
5246283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
52476b80b18fSScott Teel 		break;
52486b80b18fSScott Teel 	case HPSA_RAID_ADM:
52496b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
52506b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
52516b80b18fSScott Teel 		 */
52522b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
52536b80b18fSScott Teel 
52546b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
52556b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
52566b80b18fSScott Teel 				&map_index, &current_group);
52576b80b18fSScott Teel 		/* set mirror group to use next time */
52586b80b18fSScott Teel 		offload_to_mirror =
52592b08b3e9SDon Brace 			(offload_to_mirror >=
52602b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
52616b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
52626b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
52636b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
52646b80b18fSScott Teel 		 * function since multiple threads might simultaneously
52656b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
52666b80b18fSScott Teel 		 */
52676b80b18fSScott Teel 		break;
52686b80b18fSScott Teel 	case HPSA_RAID_5:
52696b80b18fSScott Teel 	case HPSA_RAID_6:
52702b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
52716b80b18fSScott Teel 			break;
52726b80b18fSScott Teel 
52736b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
52746b80b18fSScott Teel 		r5or6_blocks_per_row =
52752b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
52762b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
52776b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
52782b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
52792b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
52806b80b18fSScott Teel #if BITS_PER_LONG == 32
52816b80b18fSScott Teel 		tmpdiv = first_block;
52826b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
52836b80b18fSScott Teel 		tmpdiv = first_group;
52846b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52856b80b18fSScott Teel 		first_group = tmpdiv;
52866b80b18fSScott Teel 		tmpdiv = last_block;
52876b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
52886b80b18fSScott Teel 		tmpdiv = last_group;
52896b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52906b80b18fSScott Teel 		last_group = tmpdiv;
52916b80b18fSScott Teel #else
52926b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
52936b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
52946b80b18fSScott Teel #endif
5295000ff7c2SStephen M. Cameron 		if (first_group != last_group)
52966b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52976b80b18fSScott Teel 
52986b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
52996b80b18fSScott Teel #if BITS_PER_LONG == 32
53006b80b18fSScott Teel 		tmpdiv = first_block;
53016b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
53026b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
53036b80b18fSScott Teel 		tmpdiv = last_block;
53046b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
53056b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
53066b80b18fSScott Teel #else
53076b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
53086b80b18fSScott Teel 						first_block / stripesize;
53096b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
53106b80b18fSScott Teel #endif
53116b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
53126b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53136b80b18fSScott Teel 
53146b80b18fSScott Teel 
53156b80b18fSScott Teel 		/* Verify request is in a single column */
53166b80b18fSScott Teel #if BITS_PER_LONG == 32
53176b80b18fSScott Teel 		tmpdiv = first_block;
53186b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
53196b80b18fSScott Teel 		tmpdiv = first_row_offset;
53206b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
53216b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
53226b80b18fSScott Teel 		tmpdiv = last_block;
53236b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
53246b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
53256b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
53266b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
53276b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
53286b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
53296b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
53306b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
53316b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
53326b80b18fSScott Teel #else
53336b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
53346b80b18fSScott Teel 			(u32)((first_block % stripesize) %
53356b80b18fSScott Teel 						r5or6_blocks_per_row);
53366b80b18fSScott Teel 
53376b80b18fSScott Teel 		r5or6_last_row_offset =
53386b80b18fSScott Teel 			(u32)((last_block % stripesize) %
53396b80b18fSScott Teel 						r5or6_blocks_per_row);
53406b80b18fSScott Teel 
53416b80b18fSScott Teel 		first_column = r5or6_first_column =
53422b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
53436b80b18fSScott Teel 		r5or6_last_column =
53442b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
53456b80b18fSScott Teel #endif
53466b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
53476b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53486b80b18fSScott Teel 
53496b80b18fSScott Teel 		/* Request is eligible */
53506b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
53512b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
53526b80b18fSScott Teel 
53536b80b18fSScott Teel 		map_index = (first_group *
53542b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
53556b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
53566b80b18fSScott Teel 		break;
53576b80b18fSScott Teel 	default:
53586b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
5359283b4a9bSStephen M. Cameron 	}
53606b80b18fSScott Teel 
536107543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
536207543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
536307543e0cSStephen Cameron 
536403383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
5365c3390df4SDon Brace 	if (!c->phys_disk)
5366c3390df4SDon Brace 		return IO_ACCEL_INELIGIBLE;
536703383736SDon Brace 
5368283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
53692b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
53702b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
53712b08b3e9SDon Brace 			(first_row_offset - first_column *
53722b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
5373283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
5374283b4a9bSStephen M. Cameron 
5375283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
5376283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
5377283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
5378283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
5379283b4a9bSStephen M. Cameron 	}
5380283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
5381283b4a9bSStephen M. Cameron 
5382283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
5383283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
5384283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
5385283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5386283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
5387283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
5388283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
5389283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
5390283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
5391283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
5392283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
5393283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
5394283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
5395283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
5396283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
5397283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
5398283b4a9bSStephen M. Cameron 		cdb[14] = 0;
5399283b4a9bSStephen M. Cameron 		cdb[15] = 0;
5400283b4a9bSStephen M. Cameron 		cdb_len = 16;
5401283b4a9bSStephen M. Cameron 	} else {
5402283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
5403283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5404283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
5405283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
5406283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
5407283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
5408283b4a9bSStephen M. Cameron 		cdb[6] = 0;
5409283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
5410283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
5411283b4a9bSStephen M. Cameron 		cdb[9] = 0;
5412283b4a9bSStephen M. Cameron 		cdb_len = 10;
5413283b4a9bSStephen M. Cameron 	}
5414283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
541503383736SDon Brace 						dev->scsi3addr,
541603383736SDon Brace 						dev->phys_disk[map_index]);
5417283b4a9bSStephen M. Cameron }
5418283b4a9bSStephen M. Cameron 
541925163bd5SWebb Scales /*
542025163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
542125163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
542225163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
542325163bd5SWebb Scales  */
5424574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
5425574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
5426574f05d3SStephen Cameron 	unsigned char scsi3addr[])
5427edd16368SStephen M. Cameron {
5428edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
5429edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
5430edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
5431edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
5432edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
5433f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
5434edd16368SStephen M. Cameron 
5435edd16368SStephen M. Cameron 	/* Fill in the request block... */
5436edd16368SStephen M. Cameron 
5437edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
5438edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
5439edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
5440edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
5441edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
5442edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
5443a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5444a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
5445edd16368SStephen M. Cameron 		break;
5446edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
5447a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5448a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
5449edd16368SStephen M. Cameron 		break;
5450edd16368SStephen M. Cameron 	case DMA_NONE:
5451a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5452a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
5453edd16368SStephen M. Cameron 		break;
5454edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
5455edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
5456edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
5457edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
5458edd16368SStephen M. Cameron 		 */
5459edd16368SStephen M. Cameron 
5460a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5461a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
5462edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
5463edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
5464edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
5465edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
5466edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
5467edd16368SStephen M. Cameron 		 * our purposes here.
5468edd16368SStephen M. Cameron 		 */
5469edd16368SStephen M. Cameron 
5470edd16368SStephen M. Cameron 		break;
5471edd16368SStephen M. Cameron 
5472edd16368SStephen M. Cameron 	default:
5473edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5474edd16368SStephen M. Cameron 			cmd->sc_data_direction);
5475edd16368SStephen M. Cameron 		BUG();
5476edd16368SStephen M. Cameron 		break;
5477edd16368SStephen M. Cameron 	}
5478edd16368SStephen M. Cameron 
547933a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
548073153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
5481edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
5482edd16368SStephen M. Cameron 	}
5483edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
5484edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
5485edd16368SStephen M. Cameron 	return 0;
5486edd16368SStephen M. Cameron }
5487edd16368SStephen M. Cameron 
5488360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
5489360c73bdSStephen Cameron 				struct CommandList *c)
5490360c73bdSStephen Cameron {
5491360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
5492360c73bdSStephen Cameron 
5493360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
5494360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
5495360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
5496360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5497360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
5498360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5499360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
5500360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
5501360c73bdSStephen Cameron 	c->cmdindex = index;
5502360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5503360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
5504360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
5505360c73bdSStephen Cameron 	c->h = h;
5506a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
5507360c73bdSStephen Cameron }
5508360c73bdSStephen Cameron 
5509360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
5510360c73bdSStephen Cameron {
5511360c73bdSStephen Cameron 	int i;
5512360c73bdSStephen Cameron 
5513360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
5514360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
5515360c73bdSStephen Cameron 
5516360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
5517360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
5518360c73bdSStephen Cameron 	}
5519360c73bdSStephen Cameron }
5520360c73bdSStephen Cameron 
5521360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
5522360c73bdSStephen Cameron 				struct CommandList *c)
5523360c73bdSStephen Cameron {
5524360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5525360c73bdSStephen Cameron 
552673153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
552773153fe5SWebb Scales 
5528360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
5529360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5530360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5531360c73bdSStephen Cameron }
5532360c73bdSStephen Cameron 
5533592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
5534592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
5535592a0ad5SWebb Scales 		unsigned char *scsi3addr)
5536592a0ad5SWebb Scales {
5537592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5538592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
5539592a0ad5SWebb Scales 
554045e596cdSDon Brace 	if (!dev)
554145e596cdSDon Brace 		return SCSI_MLQUEUE_HOST_BUSY;
554245e596cdSDon Brace 
5543a68fdb3aSDon Brace 	if (hpsa_simple_mode)
5544a68fdb3aSDon Brace 		return IO_ACCEL_INELIGIBLE;
5545a68fdb3aSDon Brace 
5546592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
5547592a0ad5SWebb Scales 
5548592a0ad5SWebb Scales 	if (dev->offload_enabled) {
5549592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5550592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5551592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5552592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
5553592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5554592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5555a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
5556592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5557592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5558592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5559592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
5560592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5561592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5562592a0ad5SWebb Scales 	}
5563592a0ad5SWebb Scales 	return rc;
5564592a0ad5SWebb Scales }
5565592a0ad5SWebb Scales 
5566080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
5567080ef1ccSDon Brace {
5568080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
5569080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
55708a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
5571080ef1ccSDon Brace 
5572080ef1ccSDon Brace 	cmd = c->scsi_cmd;
5573080ef1ccSDon Brace 	dev = cmd->device->hostdata;
5574080ef1ccSDon Brace 	if (!dev) {
5575080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
55768a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5577080ef1ccSDon Brace 	}
5578d604f533SWebb Scales 	if (c->reset_pending)
5579d2315ce6SDon Brace 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5580592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
5581592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
5582592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
5583592a0ad5SWebb Scales 		int rc;
5584592a0ad5SWebb Scales 
5585592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
5586592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
5587592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
5588592a0ad5SWebb Scales 			if (rc == 0)
5589592a0ad5SWebb Scales 				return;
5590592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
5591592a0ad5SWebb Scales 				/*
5592592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
5593592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
5594592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
5595592a0ad5SWebb Scales 				 */
5596592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
55978a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
5598592a0ad5SWebb Scales 			}
5599592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
5600592a0ad5SWebb Scales 		}
5601592a0ad5SWebb Scales 	}
5602360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
5603080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
5604080ef1ccSDon Brace 		/*
5605080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
5606080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
5607080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
5608592a0ad5SWebb Scales 		 *
5609592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
5610592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
5611080ef1ccSDon Brace 		 */
5612080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
5613080ef1ccSDon Brace 		cmd->scsi_done(cmd);
5614080ef1ccSDon Brace 	}
5615080ef1ccSDon Brace }
5616080ef1ccSDon Brace 
5617574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
5618574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
5619574f05d3SStephen Cameron {
5620574f05d3SStephen Cameron 	struct ctlr_info *h;
5621574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
5622574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
5623574f05d3SStephen Cameron 	struct CommandList *c;
5624574f05d3SStephen Cameron 	int rc = 0;
5625574f05d3SStephen Cameron 
5626574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5627574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
562873153fe5SWebb Scales 
562973153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
563073153fe5SWebb Scales 
5631574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5632574f05d3SStephen Cameron 	if (!dev) {
56331ccde700SHannes Reinecke 		cmd->result = DID_NO_CONNECT << 16;
5634ba74fdc4SDon Brace 		cmd->scsi_done(cmd);
5635ba74fdc4SDon Brace 		return 0;
5636ba74fdc4SDon Brace 	}
5637ba74fdc4SDon Brace 
5638ba74fdc4SDon Brace 	if (dev->removed) {
5639574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5640574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5641574f05d3SStephen Cameron 		return 0;
5642574f05d3SStephen Cameron 	}
564373153fe5SWebb Scales 
5644574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5645574f05d3SStephen Cameron 
5646574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
564725163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5648574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5649574f05d3SStephen Cameron 		return 0;
5650574f05d3SStephen Cameron 	}
565173153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
56524770e68dSDon Brace 	if (c == NULL)
56534770e68dSDon Brace 		return SCSI_MLQUEUE_DEVICE_BUSY;
5654574f05d3SStephen Cameron 
5655407863cbSStephen Cameron 	/*
5656407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5657574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5658574f05d3SStephen Cameron 	 */
5659574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
566057292b58SChristoph Hellwig 			!blk_rq_is_passthrough(cmd->request) &&
5661574f05d3SStephen Cameron 			h->acciopath_status)) {
5662592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5663574f05d3SStephen Cameron 		if (rc == 0)
5664592a0ad5SWebb Scales 			return 0;
5665592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
566673153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5667574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5668574f05d3SStephen Cameron 		}
5669574f05d3SStephen Cameron 	}
5670574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5671574f05d3SStephen Cameron }
5672574f05d3SStephen Cameron 
56738ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
56745f389360SStephen M. Cameron {
56755f389360SStephen M. Cameron 	unsigned long flags;
56765f389360SStephen M. Cameron 
56775f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
56785f389360SStephen M. Cameron 	h->scan_finished = 1;
567987b9e6aaSDon Brace 	wake_up(&h->scan_wait_queue);
56805f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
56815f389360SStephen M. Cameron }
56825f389360SStephen M. Cameron 
5683a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5684a08a8471SStephen M. Cameron {
5685a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5686a08a8471SStephen M. Cameron 	unsigned long flags;
5687a08a8471SStephen M. Cameron 
56888ebc9248SWebb Scales 	/*
56898ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
56908ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
56918ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
56928ebc9248SWebb Scales 	 * piling up on a locked up controller.
56938ebc9248SWebb Scales 	 */
56948ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56958ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56965f389360SStephen M. Cameron 
569787b9e6aaSDon Brace 	/*
569887b9e6aaSDon Brace 	 * If a scan is already waiting to run, no need to add another
569987b9e6aaSDon Brace 	 */
570087b9e6aaSDon Brace 	spin_lock_irqsave(&h->scan_lock, flags);
570187b9e6aaSDon Brace 	if (h->scan_waiting) {
570287b9e6aaSDon Brace 		spin_unlock_irqrestore(&h->scan_lock, flags);
570387b9e6aaSDon Brace 		return;
570487b9e6aaSDon Brace 	}
570587b9e6aaSDon Brace 
570687b9e6aaSDon Brace 	spin_unlock_irqrestore(&h->scan_lock, flags);
570787b9e6aaSDon Brace 
5708a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5709a08a8471SStephen M. Cameron 	while (1) {
5710a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5711a08a8471SStephen M. Cameron 		if (h->scan_finished)
5712a08a8471SStephen M. Cameron 			break;
571387b9e6aaSDon Brace 		h->scan_waiting = 1;
5714a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5715a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5716a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5717a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5718a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5719a08a8471SStephen M. Cameron 		 * happen if we're in here.
5720a08a8471SStephen M. Cameron 		 */
5721a08a8471SStephen M. Cameron 	}
5722a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
572387b9e6aaSDon Brace 	h->scan_waiting = 0;
5724a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5725a08a8471SStephen M. Cameron 
57268ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
57278ebc9248SWebb Scales 		return hpsa_scan_complete(h);
57285f389360SStephen M. Cameron 
5729bfd7546cSDon Brace 	/*
5730bfd7546cSDon Brace 	 * Do the scan after a reset completion
5731bfd7546cSDon Brace 	 */
5732c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5733bfd7546cSDon Brace 	if (h->reset_in_progress) {
5734bfd7546cSDon Brace 		h->drv_req_rescan = 1;
5735c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
57363b476aa2SDon Brace 		hpsa_scan_complete(h);
5737bfd7546cSDon Brace 		return;
5738bfd7546cSDon Brace 	}
5739c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5740bfd7546cSDon Brace 
57418aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5742a08a8471SStephen M. Cameron 
57438ebc9248SWebb Scales 	hpsa_scan_complete(h);
5744a08a8471SStephen M. Cameron }
5745a08a8471SStephen M. Cameron 
57467c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
57477c0a0229SDon Brace {
574803383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
574903383736SDon Brace 
575003383736SDon Brace 	if (!logical_drive)
575103383736SDon Brace 		return -ENODEV;
57527c0a0229SDon Brace 
57537c0a0229SDon Brace 	if (qdepth < 1)
57547c0a0229SDon Brace 		qdepth = 1;
575503383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
575603383736SDon Brace 		qdepth = logical_drive->queue_depth;
575703383736SDon Brace 
575803383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
57597c0a0229SDon Brace }
57607c0a0229SDon Brace 
5761a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5762a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5763a08a8471SStephen M. Cameron {
5764a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5765a08a8471SStephen M. Cameron 	unsigned long flags;
5766a08a8471SStephen M. Cameron 	int finished;
5767a08a8471SStephen M. Cameron 
5768a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5769a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5770a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5771a08a8471SStephen M. Cameron 	return finished;
5772a08a8471SStephen M. Cameron }
5773a08a8471SStephen M. Cameron 
57742946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5775edd16368SStephen M. Cameron {
5776b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5777edd16368SStephen M. Cameron 
5778b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
57792946e82bSRobert Elliott 	if (sh == NULL) {
57802946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
57812946e82bSRobert Elliott 		return -ENOMEM;
57822946e82bSRobert Elliott 	}
5783b705690dSStephen M. Cameron 
5784b705690dSStephen M. Cameron 	sh->io_port = 0;
5785b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5786b705690dSStephen M. Cameron 	sh->this_id = -1;
5787b705690dSStephen M. Cameron 	sh->max_channel = 3;
5788b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5789b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5790b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
579141ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5792d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5793b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5794d04e62b9SKevin Barnett 	sh->transportt = hpsa_sas_transport_template;
5795b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5796bc2bb154SChristoph Hellwig 	sh->irq = pci_irq_vector(h->pdev, 0);
5797b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
579864d513acSChristoph Hellwig 
57992946e82bSRobert Elliott 	h->scsi_host = sh;
58002946e82bSRobert Elliott 	return 0;
58012946e82bSRobert Elliott }
58022946e82bSRobert Elliott 
58032946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
58042946e82bSRobert Elliott {
58052946e82bSRobert Elliott 	int rv;
58062946e82bSRobert Elliott 
58072946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
58082946e82bSRobert Elliott 	if (rv) {
58092946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
58102946e82bSRobert Elliott 		return rv;
58112946e82bSRobert Elliott 	}
58122946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
58132946e82bSRobert Elliott 	return 0;
5814edd16368SStephen M. Cameron }
5815edd16368SStephen M. Cameron 
5816b69324ffSWebb Scales /*
581773153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
581873153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
581973153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
582073153fe5SWebb Scales  * low-numbered entries for our own uses.)
582173153fe5SWebb Scales  */
582273153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
582373153fe5SWebb Scales {
582473153fe5SWebb Scales 	int idx = scmd->request->tag;
582573153fe5SWebb Scales 
582673153fe5SWebb Scales 	if (idx < 0)
582773153fe5SWebb Scales 		return idx;
582873153fe5SWebb Scales 
582973153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
583073153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
583173153fe5SWebb Scales }
583273153fe5SWebb Scales 
583373153fe5SWebb Scales /*
5834b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5835b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5836b69324ffSWebb Scales  */
5837b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5838b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5839b69324ffSWebb Scales 				int reply_queue)
5840edd16368SStephen M. Cameron {
58418919358eSTomas Henzl 	int rc;
5842edd16368SStephen M. Cameron 
5843a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5844a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5845a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
58461edb6934SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
584725163bd5SWebb Scales 	if (rc)
5848b69324ffSWebb Scales 		return rc;
5849edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5850edd16368SStephen M. Cameron 
5851b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5852edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5853b69324ffSWebb Scales 		return 0;
5854edd16368SStephen M. Cameron 
5855b69324ffSWebb Scales 	/*
5856b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5857b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5858b69324ffSWebb Scales 	 * looking for (but, success is good too).
5859b69324ffSWebb Scales 	 */
5860edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5861edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5862edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5863edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5864b69324ffSWebb Scales 		return 0;
5865b69324ffSWebb Scales 
5866b69324ffSWebb Scales 	return 1;
5867b69324ffSWebb Scales }
5868b69324ffSWebb Scales 
5869b69324ffSWebb Scales /*
5870b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5871b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5872b69324ffSWebb Scales  */
5873b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5874b69324ffSWebb Scales 				struct CommandList *c,
5875b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5876b69324ffSWebb Scales {
5877b69324ffSWebb Scales 	int rc;
5878b69324ffSWebb Scales 	int count = 0;
5879b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5880b69324ffSWebb Scales 
5881b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5882b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5883b69324ffSWebb Scales 
5884b69324ffSWebb Scales 		/*
5885b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5886b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5887b69324ffSWebb Scales 		 */
5888b69324ffSWebb Scales 		msleep(1000 * waittime);
5889b69324ffSWebb Scales 
5890b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5891b69324ffSWebb Scales 		if (!rc)
5892edd16368SStephen M. Cameron 			break;
5893b69324ffSWebb Scales 
5894b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5895b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5896b69324ffSWebb Scales 			waittime *= 2;
5897b69324ffSWebb Scales 
5898b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5899b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5900b69324ffSWebb Scales 			 waittime);
5901b69324ffSWebb Scales 	}
5902b69324ffSWebb Scales 
5903b69324ffSWebb Scales 	return rc;
5904b69324ffSWebb Scales }
5905b69324ffSWebb Scales 
5906b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5907b69324ffSWebb Scales 					   unsigned char lunaddr[],
5908b69324ffSWebb Scales 					   int reply_queue)
5909b69324ffSWebb Scales {
5910b69324ffSWebb Scales 	int first_queue;
5911b69324ffSWebb Scales 	int last_queue;
5912b69324ffSWebb Scales 	int rq;
5913b69324ffSWebb Scales 	int rc = 0;
5914b69324ffSWebb Scales 	struct CommandList *c;
5915b69324ffSWebb Scales 
5916b69324ffSWebb Scales 	c = cmd_alloc(h);
5917b69324ffSWebb Scales 
5918b69324ffSWebb Scales 	/*
5919b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5920b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5921b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5922b69324ffSWebb Scales 	 */
5923b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5924b69324ffSWebb Scales 		first_queue = 0;
5925b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5926b69324ffSWebb Scales 	} else {
5927b69324ffSWebb Scales 		first_queue = reply_queue;
5928b69324ffSWebb Scales 		last_queue = reply_queue;
5929b69324ffSWebb Scales 	}
5930b69324ffSWebb Scales 
5931b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5932b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5933b69324ffSWebb Scales 		if (rc)
5934b69324ffSWebb Scales 			break;
5935edd16368SStephen M. Cameron 	}
5936edd16368SStephen M. Cameron 
5937edd16368SStephen M. Cameron 	if (rc)
5938edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5939edd16368SStephen M. Cameron 	else
5940edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5941edd16368SStephen M. Cameron 
594245fcb86eSStephen Cameron 	cmd_free(h, c);
5943edd16368SStephen M. Cameron 	return rc;
5944edd16368SStephen M. Cameron }
5945edd16368SStephen M. Cameron 
5946edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5947edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5948edd16368SStephen M. Cameron  */
5949edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5950edd16368SStephen M. Cameron {
5951c59d04f3SDon Brace 	int rc = SUCCESS;
5952edd16368SStephen M. Cameron 	struct ctlr_info *h;
5953edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
59540b9b7b6eSScott Teel 	u8 reset_type;
59552dc127bbSDan Carpenter 	char msg[48];
5956c59d04f3SDon Brace 	unsigned long flags;
5957edd16368SStephen M. Cameron 
5958edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5959edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5960edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5961edd16368SStephen M. Cameron 		return FAILED;
5962e345893bSDon Brace 
5963c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5964c59d04f3SDon Brace 	h->reset_in_progress = 1;
5965c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5966c59d04f3SDon Brace 
5967c59d04f3SDon Brace 	if (lockup_detected(h)) {
5968c59d04f3SDon Brace 		rc = FAILED;
5969c59d04f3SDon Brace 		goto return_reset_status;
5970c59d04f3SDon Brace 	}
5971e345893bSDon Brace 
5972edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5973edd16368SStephen M. Cameron 	if (!dev) {
5974d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5975c59d04f3SDon Brace 		rc = FAILED;
5976c59d04f3SDon Brace 		goto return_reset_status;
5977edd16368SStephen M. Cameron 	}
597825163bd5SWebb Scales 
5979c59d04f3SDon Brace 	if (dev->devtype == TYPE_ENCLOSURE) {
5980c59d04f3SDon Brace 		rc = SUCCESS;
5981c59d04f3SDon Brace 		goto return_reset_status;
5982c59d04f3SDon Brace 	}
5983ef8a5203SDon Brace 
598425163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
598525163bd5SWebb Scales 	if (lockup_detected(h)) {
59862dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59872dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
598873153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
598973153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5990c59d04f3SDon Brace 		rc = FAILED;
5991c59d04f3SDon Brace 		goto return_reset_status;
599225163bd5SWebb Scales 	}
599325163bd5SWebb Scales 
599425163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
599525163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
59962dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59972dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
599873153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
599973153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
6000c59d04f3SDon Brace 		rc = FAILED;
6001c59d04f3SDon Brace 		goto return_reset_status;
600225163bd5SWebb Scales 	}
600325163bd5SWebb Scales 
6004d604f533SWebb Scales 	/* Do not attempt on controller */
6005c59d04f3SDon Brace 	if (is_hba_lunid(dev->scsi3addr)) {
6006c59d04f3SDon Brace 		rc = SUCCESS;
6007c59d04f3SDon Brace 		goto return_reset_status;
6008c59d04f3SDon Brace 	}
6009d604f533SWebb Scales 
60100b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
60110b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
60120b9b7b6eSScott Teel 	else
60130b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
60140b9b7b6eSScott Teel 
60150b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
60160b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
60170b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
601825163bd5SWebb Scales 
6019edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
60200b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
602125163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
6022c59d04f3SDon Brace 	if (rc == 0)
6023c59d04f3SDon Brace 		rc = SUCCESS;
6024c59d04f3SDon Brace 	else
6025c59d04f3SDon Brace 		rc = FAILED;
6026c59d04f3SDon Brace 
60270b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
60280b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
6029c59d04f3SDon Brace 		rc == SUCCESS ? "completed successfully" : "failed");
6030d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
6031c59d04f3SDon Brace 
6032c59d04f3SDon Brace return_reset_status:
6033c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
6034da03ded0SDon Brace 	h->reset_in_progress = 0;
6035c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
6036c59d04f3SDon Brace 	return rc;
6037edd16368SStephen M. Cameron }
6038edd16368SStephen M. Cameron 
6039edd16368SStephen M. Cameron /*
604073153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
604173153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
604273153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
604373153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
604473153fe5SWebb Scales  */
604573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
604673153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
604773153fe5SWebb Scales {
604873153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
604973153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
605073153fe5SWebb Scales 
605173153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
605273153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
605373153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
605473153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
605573153fe5SWebb Scales 		 * bounds, it's probably not our bug.
605673153fe5SWebb Scales 		 */
605773153fe5SWebb Scales 		BUG();
605873153fe5SWebb Scales 	}
605973153fe5SWebb Scales 
606073153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
606173153fe5SWebb Scales 		/*
606273153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
606373153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
606473153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
606573153fe5SWebb Scales 		 * then someone is going to be very disappointed.
606673153fe5SWebb Scales 		 */
60674770e68dSDon Brace 		if (idx != h->last_collision_tag) { /* Print once per tag */
60684770e68dSDon Brace 			dev_warn(&h->pdev->dev,
60694770e68dSDon Brace 				"%s: tag collision (tag=%d)\n", __func__, idx);
607073153fe5SWebb Scales 			if (c->scsi_cmd != NULL)
607173153fe5SWebb Scales 				scsi_print_command(c->scsi_cmd);
60724770e68dSDon Brace 			if (scmd)
607373153fe5SWebb Scales 				scsi_print_command(scmd);
60744770e68dSDon Brace 			h->last_collision_tag = idx;
607573153fe5SWebb Scales 		}
60764770e68dSDon Brace 		return NULL;
60774770e68dSDon Brace 	}
60784770e68dSDon Brace 
60794770e68dSDon Brace 	atomic_inc(&c->refcount);
608073153fe5SWebb Scales 
608173153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
608273153fe5SWebb Scales 	return c;
608373153fe5SWebb Scales }
608473153fe5SWebb Scales 
608573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
608673153fe5SWebb Scales {
608773153fe5SWebb Scales 	/*
608873153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
608908ec46f6SDon Brace 	 * else to free it, because it is accessed by index.
609073153fe5SWebb Scales 	 */
609173153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
609273153fe5SWebb Scales }
609373153fe5SWebb Scales 
609473153fe5SWebb Scales /*
6095edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
6096edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
6097edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
6098edd16368SStephen M. Cameron  * cmd_free() is the complement.
6099bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
6100bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
6101edd16368SStephen M. Cameron  */
6102281a7fd0SWebb Scales 
6103edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
6104edd16368SStephen M. Cameron {
6105edd16368SStephen M. Cameron 	struct CommandList *c;
6106360c73bdSStephen Cameron 	int refcount, i;
610773153fe5SWebb Scales 	int offset = 0;
6108edd16368SStephen M. Cameron 
610933811026SRobert Elliott 	/*
611033811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
61114c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
61124c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
61134c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
61144c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
61154c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
61164c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
61174c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
61184c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
611973153fe5SWebb Scales 	 *
612073153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
612173153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
612273153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
612373153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
612473153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
612573153fe5SWebb Scales 	 * layer will use the higher indexes.
61264c413128SStephen M. Cameron 	 */
61274c413128SStephen M. Cameron 
6128281a7fd0SWebb Scales 	for (;;) {
612973153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
613073153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
613173153fe5SWebb Scales 					offset);
613273153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
6133281a7fd0SWebb Scales 			offset = 0;
6134281a7fd0SWebb Scales 			continue;
6135281a7fd0SWebb Scales 		}
6136edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
6137281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6138281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
6139281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
614073153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
6141281a7fd0SWebb Scales 			continue;
6142281a7fd0SWebb Scales 		}
6143281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
6144281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
6145281a7fd0SWebb Scales 		break; /* it's ours now. */
6146281a7fd0SWebb Scales 	}
6147360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
6148edd16368SStephen M. Cameron 	return c;
6149edd16368SStephen M. Cameron }
6150edd16368SStephen M. Cameron 
615173153fe5SWebb Scales /*
615273153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
615373153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
615473153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
615573153fe5SWebb Scales  * the clear-bit is harmless.
615673153fe5SWebb Scales  */
6157edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
6158edd16368SStephen M. Cameron {
6159281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
6160edd16368SStephen M. Cameron 		int i;
6161edd16368SStephen M. Cameron 
6162edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
6163edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
6164edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
6165edd16368SStephen M. Cameron 	}
6166281a7fd0SWebb Scales }
6167edd16368SStephen M. Cameron 
6168edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
6169edd16368SStephen M. Cameron 
61706f4e626fSNathan Chancellor static int hpsa_ioctl32_passthru(struct scsi_device *dev, unsigned int cmd,
617142a91641SDon Brace 	void __user *arg)
6172edd16368SStephen M. Cameron {
6173edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
6174edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
6175edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
6176edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
6177edd16368SStephen M. Cameron 	int err;
6178edd16368SStephen M. Cameron 	u32 cp;
6179edd16368SStephen M. Cameron 
6180938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6181edd16368SStephen M. Cameron 	err = 0;
6182edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6183edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6184edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6185edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6186edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6187edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6188edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6189edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6190edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6191edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6192edd16368SStephen M. Cameron 
6193edd16368SStephen M. Cameron 	if (err)
6194edd16368SStephen M. Cameron 		return -EFAULT;
6195edd16368SStephen M. Cameron 
619642a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
6197edd16368SStephen M. Cameron 	if (err)
6198edd16368SStephen M. Cameron 		return err;
6199edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6200edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6201edd16368SStephen M. Cameron 	if (err)
6202edd16368SStephen M. Cameron 		return -EFAULT;
6203edd16368SStephen M. Cameron 	return err;
6204edd16368SStephen M. Cameron }
6205edd16368SStephen M. Cameron 
6206edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
62076f4e626fSNathan Chancellor 	unsigned int cmd, void __user *arg)
6208edd16368SStephen M. Cameron {
6209edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
6210edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
6211edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
6212edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
6213edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
6214edd16368SStephen M. Cameron 	int err;
6215edd16368SStephen M. Cameron 	u32 cp;
6216edd16368SStephen M. Cameron 
6217938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6218edd16368SStephen M. Cameron 	err = 0;
6219edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6220edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6221edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6222edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6223edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6224edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6225edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6226edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
6227edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6228edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6229edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6230edd16368SStephen M. Cameron 
6231edd16368SStephen M. Cameron 	if (err)
6232edd16368SStephen M. Cameron 		return -EFAULT;
6233edd16368SStephen M. Cameron 
623442a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
6235edd16368SStephen M. Cameron 	if (err)
6236edd16368SStephen M. Cameron 		return err;
6237edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6238edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6239edd16368SStephen M. Cameron 	if (err)
6240edd16368SStephen M. Cameron 		return -EFAULT;
6241edd16368SStephen M. Cameron 	return err;
6242edd16368SStephen M. Cameron }
624371fe75a7SStephen M. Cameron 
62446f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd,
62456f4e626fSNathan Chancellor 			     void __user *arg)
624671fe75a7SStephen M. Cameron {
624771fe75a7SStephen M. Cameron 	switch (cmd) {
624871fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
624971fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
625071fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
625171fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
625271fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
625371fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
625471fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
625571fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
625671fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
625771fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
625871fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
625971fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
626071fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
626171fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
626271fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
626371fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
626471fe75a7SStephen M. Cameron 
626571fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
626671fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
626771fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
626871fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
626971fe75a7SStephen M. Cameron 
627071fe75a7SStephen M. Cameron 	default:
627171fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
627271fe75a7SStephen M. Cameron 	}
627371fe75a7SStephen M. Cameron }
6274edd16368SStephen M. Cameron #endif
6275edd16368SStephen M. Cameron 
6276edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6277edd16368SStephen M. Cameron {
6278edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6279edd16368SStephen M. Cameron 
6280edd16368SStephen M. Cameron 	if (!argp)
6281edd16368SStephen M. Cameron 		return -EINVAL;
6282edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6283edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6284edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6285edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6286edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6287edd16368SStephen M. Cameron 		return -EFAULT;
6288edd16368SStephen M. Cameron 	return 0;
6289edd16368SStephen M. Cameron }
6290edd16368SStephen M. Cameron 
6291edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6292edd16368SStephen M. Cameron {
6293edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6294edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6295edd16368SStephen M. Cameron 	int rc;
6296edd16368SStephen M. Cameron 
6297edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6298edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6299edd16368SStephen M. Cameron 	if (rc != 3) {
6300edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6301edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6302edd16368SStephen M. Cameron 		vmaj = 0;
6303edd16368SStephen M. Cameron 		vmin = 0;
6304edd16368SStephen M. Cameron 		vsubmin = 0;
6305edd16368SStephen M. Cameron 	}
6306edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6307edd16368SStephen M. Cameron 	if (!argp)
6308edd16368SStephen M. Cameron 		return -EINVAL;
6309edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6310edd16368SStephen M. Cameron 		return -EFAULT;
6311edd16368SStephen M. Cameron 	return 0;
6312edd16368SStephen M. Cameron }
6313edd16368SStephen M. Cameron 
6314edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6315edd16368SStephen M. Cameron {
6316edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6317edd16368SStephen M. Cameron 	struct CommandList *c;
6318edd16368SStephen M. Cameron 	char *buff = NULL;
631950a0decfSStephen M. Cameron 	u64 temp64;
6320c1f63c8fSStephen M. Cameron 	int rc = 0;
6321edd16368SStephen M. Cameron 
6322edd16368SStephen M. Cameron 	if (!argp)
6323edd16368SStephen M. Cameron 		return -EINVAL;
6324edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6325edd16368SStephen M. Cameron 		return -EPERM;
6326edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6327edd16368SStephen M. Cameron 		return -EFAULT;
6328edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6329edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6330edd16368SStephen M. Cameron 		return -EINVAL;
6331edd16368SStephen M. Cameron 	}
6332edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6333edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6334edd16368SStephen M. Cameron 		if (buff == NULL)
63352dd02d74SRobert Elliott 			return -ENOMEM;
63369233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6337edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6338b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6339b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6340c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6341c1f63c8fSStephen M. Cameron 				goto out_kfree;
6342edd16368SStephen M. Cameron 			}
6343b03a7771SStephen M. Cameron 		} else {
6344edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6345b03a7771SStephen M. Cameron 		}
6346b03a7771SStephen M. Cameron 	}
634745fcb86eSStephen Cameron 	c = cmd_alloc(h);
6348bf43caf3SRobert Elliott 
6349edd16368SStephen M. Cameron 	/* Fill in the command type */
6350edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6351a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6352edd16368SStephen M. Cameron 	/* Fill in Command Header */
6353edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6354edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6355edd16368SStephen M. Cameron 		c->Header.SGList = 1;
635650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6357edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6358edd16368SStephen M. Cameron 		c->Header.SGList = 0;
635950a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6360edd16368SStephen M. Cameron 	}
6361edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6362edd16368SStephen M. Cameron 
6363edd16368SStephen M. Cameron 	/* Fill in Request block */
6364edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6365edd16368SStephen M. Cameron 		sizeof(c->Request));
6366edd16368SStephen M. Cameron 
6367edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6368edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
63698bc8f47eSChristoph Hellwig 		temp64 = dma_map_single(&h->pdev->dev, buff,
63708bc8f47eSChristoph Hellwig 			iocommand.buf_size, DMA_BIDIRECTIONAL);
637150a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
637250a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
637350a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6374bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6375bcc48ffaSStephen M. Cameron 			goto out;
6376bcc48ffaSStephen M. Cameron 		}
637750a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
637850a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
637950a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6380edd16368SStephen M. Cameron 	}
6381c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
63823fb134cbSDon Brace 					NO_TIMEOUT);
6383c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
63848bc8f47eSChristoph Hellwig 		hpsa_pci_unmap(h->pdev, c, 1, DMA_BIDIRECTIONAL);
6385edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
638625163bd5SWebb Scales 	if (rc) {
638725163bd5SWebb Scales 		rc = -EIO;
638825163bd5SWebb Scales 		goto out;
638925163bd5SWebb Scales 	}
6390edd16368SStephen M. Cameron 
6391edd16368SStephen M. Cameron 	/* Copy the error information out */
6392edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6393edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6394edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6395c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6396c1f63c8fSStephen M. Cameron 		goto out;
6397edd16368SStephen M. Cameron 	}
63989233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6399b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6400edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6401edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6402c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6403c1f63c8fSStephen M. Cameron 			goto out;
6404edd16368SStephen M. Cameron 		}
6405edd16368SStephen M. Cameron 	}
6406c1f63c8fSStephen M. Cameron out:
640745fcb86eSStephen Cameron 	cmd_free(h, c);
6408c1f63c8fSStephen M. Cameron out_kfree:
6409c1f63c8fSStephen M. Cameron 	kfree(buff);
6410c1f63c8fSStephen M. Cameron 	return rc;
6411edd16368SStephen M. Cameron }
6412edd16368SStephen M. Cameron 
6413edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6414edd16368SStephen M. Cameron {
6415edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6416edd16368SStephen M. Cameron 	struct CommandList *c;
6417edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6418edd16368SStephen M. Cameron 	int *buff_size = NULL;
641950a0decfSStephen M. Cameron 	u64 temp64;
6420edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6421edd16368SStephen M. Cameron 	int status = 0;
642201a02ffcSStephen M. Cameron 	u32 left;
642301a02ffcSStephen M. Cameron 	u32 sz;
6424edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6425edd16368SStephen M. Cameron 
6426edd16368SStephen M. Cameron 	if (!argp)
6427edd16368SStephen M. Cameron 		return -EINVAL;
6428edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6429edd16368SStephen M. Cameron 		return -EPERM;
6430048a864eSzhong jiang 	ioc = vmemdup_user(argp, sizeof(*ioc));
6431048a864eSzhong jiang 	if (IS_ERR(ioc)) {
6432048a864eSzhong jiang 		status = PTR_ERR(ioc);
6433edd16368SStephen M. Cameron 		goto cleanup1;
6434edd16368SStephen M. Cameron 	}
6435edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6436edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6437edd16368SStephen M. Cameron 		status = -EINVAL;
6438edd16368SStephen M. Cameron 		goto cleanup1;
6439edd16368SStephen M. Cameron 	}
6440edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6441edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6442edd16368SStephen M. Cameron 		status = -EINVAL;
6443edd16368SStephen M. Cameron 		goto cleanup1;
6444edd16368SStephen M. Cameron 	}
6445d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6446edd16368SStephen M. Cameron 		status = -EINVAL;
6447edd16368SStephen M. Cameron 		goto cleanup1;
6448edd16368SStephen M. Cameron 	}
64496396bb22SKees Cook 	buff = kcalloc(SG_ENTRIES_IN_CMD, sizeof(char *), GFP_KERNEL);
6450edd16368SStephen M. Cameron 	if (!buff) {
6451edd16368SStephen M. Cameron 		status = -ENOMEM;
6452edd16368SStephen M. Cameron 		goto cleanup1;
6453edd16368SStephen M. Cameron 	}
64546da2ec56SKees Cook 	buff_size = kmalloc_array(SG_ENTRIES_IN_CMD, sizeof(int), GFP_KERNEL);
6455edd16368SStephen M. Cameron 	if (!buff_size) {
6456edd16368SStephen M. Cameron 		status = -ENOMEM;
6457edd16368SStephen M. Cameron 		goto cleanup1;
6458edd16368SStephen M. Cameron 	}
6459edd16368SStephen M. Cameron 	left = ioc->buf_size;
6460edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6461edd16368SStephen M. Cameron 	while (left) {
6462edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6463edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6464edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6465edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6466edd16368SStephen M. Cameron 			status = -ENOMEM;
6467edd16368SStephen M. Cameron 			goto cleanup1;
6468edd16368SStephen M. Cameron 		}
64699233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6470edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
64710758f4f7SStephen M. Cameron 				status = -EFAULT;
6472edd16368SStephen M. Cameron 				goto cleanup1;
6473edd16368SStephen M. Cameron 			}
6474edd16368SStephen M. Cameron 		} else
6475edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6476edd16368SStephen M. Cameron 		left -= sz;
6477edd16368SStephen M. Cameron 		data_ptr += sz;
6478edd16368SStephen M. Cameron 		sg_used++;
6479edd16368SStephen M. Cameron 	}
648045fcb86eSStephen Cameron 	c = cmd_alloc(h);
6481bf43caf3SRobert Elliott 
6482edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6483a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6484edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
648550a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
648650a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6487edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6488edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6489edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6490edd16368SStephen M. Cameron 		int i;
6491edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
64928bc8f47eSChristoph Hellwig 			temp64 = dma_map_single(&h->pdev->dev, buff[i],
64938bc8f47eSChristoph Hellwig 				    buff_size[i], DMA_BIDIRECTIONAL);
649450a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
649550a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
649650a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
649750a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6498bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
64998bc8f47eSChristoph Hellwig 					DMA_BIDIRECTIONAL);
6500bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6501e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6502bcc48ffaSStephen M. Cameron 			}
650350a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
650450a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
650550a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6506edd16368SStephen M. Cameron 		}
650750a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6508edd16368SStephen M. Cameron 	}
6509c448ecfaSDon Brace 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
65103fb134cbSDon Brace 						NO_TIMEOUT);
6511b03a7771SStephen M. Cameron 	if (sg_used)
65128bc8f47eSChristoph Hellwig 		hpsa_pci_unmap(h->pdev, c, sg_used, DMA_BIDIRECTIONAL);
6513edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
651425163bd5SWebb Scales 	if (status) {
651525163bd5SWebb Scales 		status = -EIO;
651625163bd5SWebb Scales 		goto cleanup0;
651725163bd5SWebb Scales 	}
651825163bd5SWebb Scales 
6519edd16368SStephen M. Cameron 	/* Copy the error information out */
6520edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6521edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6522edd16368SStephen M. Cameron 		status = -EFAULT;
6523e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6524edd16368SStephen M. Cameron 	}
65259233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
65262b08b3e9SDon Brace 		int i;
65272b08b3e9SDon Brace 
6528edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6529edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6530edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6531edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6532edd16368SStephen M. Cameron 				status = -EFAULT;
6533e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6534edd16368SStephen M. Cameron 			}
6535edd16368SStephen M. Cameron 			ptr += buff_size[i];
6536edd16368SStephen M. Cameron 		}
6537edd16368SStephen M. Cameron 	}
6538edd16368SStephen M. Cameron 	status = 0;
6539e2d4a1f6SStephen M. Cameron cleanup0:
654045fcb86eSStephen Cameron 	cmd_free(h, c);
6541edd16368SStephen M. Cameron cleanup1:
6542edd16368SStephen M. Cameron 	if (buff) {
65432b08b3e9SDon Brace 		int i;
65442b08b3e9SDon Brace 
6545edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6546edd16368SStephen M. Cameron 			kfree(buff[i]);
6547edd16368SStephen M. Cameron 		kfree(buff);
6548edd16368SStephen M. Cameron 	}
6549edd16368SStephen M. Cameron 	kfree(buff_size);
6550048a864eSzhong jiang 	kvfree(ioc);
6551edd16368SStephen M. Cameron 	return status;
6552edd16368SStephen M. Cameron }
6553edd16368SStephen M. Cameron 
6554edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6555edd16368SStephen M. Cameron 	struct CommandList *c)
6556edd16368SStephen M. Cameron {
6557edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6558edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6559edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6560edd16368SStephen M. Cameron }
65610390f0c0SStephen M. Cameron 
6562edd16368SStephen M. Cameron /*
6563edd16368SStephen M. Cameron  * ioctl
6564edd16368SStephen M. Cameron  */
65656f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd,
65666f4e626fSNathan Chancellor 		      void __user *arg)
6567edd16368SStephen M. Cameron {
6568edd16368SStephen M. Cameron 	struct ctlr_info *h;
6569edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
65700390f0c0SStephen M. Cameron 	int rc;
6571edd16368SStephen M. Cameron 
6572edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6573edd16368SStephen M. Cameron 
6574edd16368SStephen M. Cameron 	switch (cmd) {
6575edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6576edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6577edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6578a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6579edd16368SStephen M. Cameron 		return 0;
6580edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6581edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6582edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6583edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6584edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
658534f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
65860390f0c0SStephen M. Cameron 			return -EAGAIN;
65870390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
658834f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
65890390f0c0SStephen M. Cameron 		return rc;
6590edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
659134f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
65920390f0c0SStephen M. Cameron 			return -EAGAIN;
65930390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
659434f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
65950390f0c0SStephen M. Cameron 		return rc;
6596edd16368SStephen M. Cameron 	default:
6597edd16368SStephen M. Cameron 		return -ENOTTY;
6598edd16368SStephen M. Cameron 	}
6599edd16368SStephen M. Cameron }
6600edd16368SStephen M. Cameron 
6601bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
66026f039790SGreg Kroah-Hartman 				u8 reset_type)
660364670ac8SStephen M. Cameron {
660464670ac8SStephen M. Cameron 	struct CommandList *c;
660564670ac8SStephen M. Cameron 
660664670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6607bf43caf3SRobert Elliott 
6608a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6609a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
661064670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
661164670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
661264670ac8SStephen M. Cameron 	c->waiting = NULL;
661364670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
661464670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
661564670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
661664670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
661764670ac8SStephen M. Cameron 	 */
6618bf43caf3SRobert Elliott 	return;
661964670ac8SStephen M. Cameron }
662064670ac8SStephen M. Cameron 
6621a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6622b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6623edd16368SStephen M. Cameron 	int cmd_type)
6624edd16368SStephen M. Cameron {
66258bc8f47eSChristoph Hellwig 	enum dma_data_direction dir = DMA_NONE;
6626edd16368SStephen M. Cameron 
6627edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6628a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6629edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6630edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6631edd16368SStephen M. Cameron 		c->Header.SGList = 1;
663250a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6633edd16368SStephen M. Cameron 	} else {
6634edd16368SStephen M. Cameron 		c->Header.SGList = 0;
663550a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6636edd16368SStephen M. Cameron 	}
6637edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6638edd16368SStephen M. Cameron 
6639edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6640edd16368SStephen M. Cameron 		switch (cmd) {
6641edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6642edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6643b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6644edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6645b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6646edd16368SStephen M. Cameron 			}
6647edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6648a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6649a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6650edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6651edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6652edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6653edd16368SStephen M. Cameron 			break;
66540a7c3bb8SDon Brace 		case RECEIVE_DIAGNOSTIC:
66550a7c3bb8SDon Brace 			c->Request.CDBLen = 6;
66560a7c3bb8SDon Brace 			c->Request.type_attr_dir =
66570a7c3bb8SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
66580a7c3bb8SDon Brace 			c->Request.Timeout = 0;
66590a7c3bb8SDon Brace 			c->Request.CDB[0] = cmd;
66600a7c3bb8SDon Brace 			c->Request.CDB[1] = 1;
66610a7c3bb8SDon Brace 			c->Request.CDB[2] = 1;
66620a7c3bb8SDon Brace 			c->Request.CDB[3] = (size >> 8) & 0xFF;
66630a7c3bb8SDon Brace 			c->Request.CDB[4] = size & 0xFF;
66640a7c3bb8SDon Brace 			break;
6665edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6666edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6667edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6668edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6669edd16368SStephen M. Cameron 			 */
6670edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6671a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6672a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6673edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6674edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6675edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6676edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6677edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6678edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6679edd16368SStephen M. Cameron 			break;
6680c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6681c2adae44SScott Teel 			c->Request.CDBLen = 16;
6682c2adae44SScott Teel 			c->Request.type_attr_dir =
6683c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6684c2adae44SScott Teel 			c->Request.Timeout = 0;
6685c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6686c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6687c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6688c2adae44SScott Teel 			break;
6689c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6690c2adae44SScott Teel 			c->Request.CDBLen = 16;
6691c2adae44SScott Teel 			c->Request.type_attr_dir =
6692c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
6693c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
6694c2adae44SScott Teel 			c->Request.Timeout = 0;
6695c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
6696c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
6697c2adae44SScott Teel 			break;
6698edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6699edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6700a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6701a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6702a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6703edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6704edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6705edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6706bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6707bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6708edd16368SStephen M. Cameron 			break;
6709edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6710edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6711a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6712a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6713edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6714edd16368SStephen M. Cameron 			break;
6715283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6716283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6717a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6718a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6719283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6720283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6721283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6722283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6723283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6724283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6725283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6726283b4a9bSStephen M. Cameron 			break;
6727316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6728316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6729a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6730a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6731316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6732316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6733316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6734316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6735316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6736316b221aSStephen M. Cameron 			break;
673703383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
673803383736SDon Brace 			c->Request.CDBLen = 10;
673903383736SDon Brace 			c->Request.type_attr_dir =
674003383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
674103383736SDon Brace 			c->Request.Timeout = 0;
674203383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
674303383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
674403383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
674503383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
674603383736SDon Brace 			break;
6747d04e62b9SKevin Barnett 		case BMIC_SENSE_SUBSYSTEM_INFORMATION:
6748d04e62b9SKevin Barnett 			c->Request.CDBLen = 10;
6749d04e62b9SKevin Barnett 			c->Request.type_attr_dir =
6750d04e62b9SKevin Barnett 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6751d04e62b9SKevin Barnett 			c->Request.Timeout = 0;
6752d04e62b9SKevin Barnett 			c->Request.CDB[0] = BMIC_READ;
6753d04e62b9SKevin Barnett 			c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION;
6754d04e62b9SKevin Barnett 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6755d04e62b9SKevin Barnett 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6756d04e62b9SKevin Barnett 			break;
6757cca8f13bSDon Brace 		case BMIC_SENSE_STORAGE_BOX_PARAMS:
6758cca8f13bSDon Brace 			c->Request.CDBLen = 10;
6759cca8f13bSDon Brace 			c->Request.type_attr_dir =
6760cca8f13bSDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6761cca8f13bSDon Brace 			c->Request.Timeout = 0;
6762cca8f13bSDon Brace 			c->Request.CDB[0] = BMIC_READ;
6763cca8f13bSDon Brace 			c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS;
6764cca8f13bSDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6765cca8f13bSDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6766cca8f13bSDon Brace 			break;
676766749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
676866749d0dSScott Teel 			c->Request.CDBLen = 10;
676966749d0dSScott Teel 			c->Request.type_attr_dir =
677066749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
677166749d0dSScott Teel 			c->Request.Timeout = 0;
677266749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
677366749d0dSScott Teel 			c->Request.CDB[1] = 0;
677466749d0dSScott Teel 			c->Request.CDB[2] = 0;
677566749d0dSScott Teel 			c->Request.CDB[3] = 0;
677666749d0dSScott Teel 			c->Request.CDB[4] = 0;
677766749d0dSScott Teel 			c->Request.CDB[5] = 0;
677866749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
677966749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
678066749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
678166749d0dSScott Teel 			c->Request.CDB[9] = 0;
678266749d0dSScott Teel 			break;
6783edd16368SStephen M. Cameron 		default:
6784edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6785edd16368SStephen M. Cameron 			BUG();
6786edd16368SStephen M. Cameron 		}
6787edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6788edd16368SStephen M. Cameron 		switch (cmd) {
6789edd16368SStephen M. Cameron 
67900b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
67910b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
67920b9b7b6eSScott Teel 			c->Request.type_attr_dir =
67930b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
67940b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
67950b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
67960b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
67970b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
67980b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
67990b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
68000b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
68010b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
68020b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
68030b9b7b6eSScott Teel 			break;
6804edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6805edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6806a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6807a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6808edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
680964670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
681064670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
681121e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6812edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6813edd16368SStephen M. Cameron 			/* LunID device */
6814edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6815edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6816edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6817edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6818edd16368SStephen M. Cameron 			break;
6819edd16368SStephen M. Cameron 		default:
6820edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6821edd16368SStephen M. Cameron 				cmd);
6822edd16368SStephen M. Cameron 			BUG();
6823edd16368SStephen M. Cameron 		}
6824edd16368SStephen M. Cameron 	} else {
6825edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6826edd16368SStephen M. Cameron 		BUG();
6827edd16368SStephen M. Cameron 	}
6828edd16368SStephen M. Cameron 
6829a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6830edd16368SStephen M. Cameron 	case XFER_READ:
68318bc8f47eSChristoph Hellwig 		dir = DMA_FROM_DEVICE;
6832edd16368SStephen M. Cameron 		break;
6833edd16368SStephen M. Cameron 	case XFER_WRITE:
68348bc8f47eSChristoph Hellwig 		dir = DMA_TO_DEVICE;
6835edd16368SStephen M. Cameron 		break;
6836edd16368SStephen M. Cameron 	case XFER_NONE:
68378bc8f47eSChristoph Hellwig 		dir = DMA_NONE;
6838edd16368SStephen M. Cameron 		break;
6839edd16368SStephen M. Cameron 	default:
68408bc8f47eSChristoph Hellwig 		dir = DMA_BIDIRECTIONAL;
6841edd16368SStephen M. Cameron 	}
68428bc8f47eSChristoph Hellwig 	if (hpsa_map_one(h->pdev, c, buff, size, dir))
6843a2dac136SStephen M. Cameron 		return -1;
6844a2dac136SStephen M. Cameron 	return 0;
6845edd16368SStephen M. Cameron }
6846edd16368SStephen M. Cameron 
6847edd16368SStephen M. Cameron /*
6848edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6849edd16368SStephen M. Cameron  */
6850edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6851edd16368SStephen M. Cameron {
6852edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6853edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6854088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6855088ba34cSStephen M. Cameron 		page_offs + size);
6856edd16368SStephen M. Cameron 
6857edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6858edd16368SStephen M. Cameron }
6859edd16368SStephen M. Cameron 
6860254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6861edd16368SStephen M. Cameron {
6862254f796bSMatt Gates 	return h->access.command_completed(h, q);
6863edd16368SStephen M. Cameron }
6864edd16368SStephen M. Cameron 
6865900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6866edd16368SStephen M. Cameron {
6867edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6868edd16368SStephen M. Cameron }
6869edd16368SStephen M. Cameron 
6870edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6871edd16368SStephen M. Cameron {
687210f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
687310f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6874edd16368SStephen M. Cameron }
6875edd16368SStephen M. Cameron 
687601a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
687701a02ffcSStephen M. Cameron 	u32 raw_tag)
6878edd16368SStephen M. Cameron {
6879edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6880edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6881edd16368SStephen M. Cameron 		return 1;
6882edd16368SStephen M. Cameron 	}
6883edd16368SStephen M. Cameron 	return 0;
6884edd16368SStephen M. Cameron }
6885edd16368SStephen M. Cameron 
68865a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6887edd16368SStephen M. Cameron {
6888e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6889c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6890c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
68911fb011fbSStephen M. Cameron 		complete_scsi_command(c);
68928be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6893edd16368SStephen M. Cameron 		complete(c->waiting);
6894a104c99fSStephen M. Cameron }
6895a104c99fSStephen M. Cameron 
6896303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
68971d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6898303932fdSDon Brace 	u32 raw_tag)
6899303932fdSDon Brace {
6900303932fdSDon Brace 	u32 tag_index;
6901303932fdSDon Brace 	struct CommandList *c;
6902303932fdSDon Brace 
6903f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
69041d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6905303932fdSDon Brace 		c = h->cmd_pool + tag_index;
69065a3d16f5SStephen M. Cameron 		finish_cmd(c);
69071d94f94dSStephen M. Cameron 	}
6908303932fdSDon Brace }
6909303932fdSDon Brace 
691064670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
691164670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
691264670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
691364670ac8SStephen M. Cameron  * functions.
691464670ac8SStephen M. Cameron  */
691564670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
691664670ac8SStephen M. Cameron {
691764670ac8SStephen M. Cameron 	if (likely(!reset_devices))
691864670ac8SStephen M. Cameron 		return 0;
691964670ac8SStephen M. Cameron 
692064670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
692164670ac8SStephen M. Cameron 		return 0;
692264670ac8SStephen M. Cameron 
692364670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
692464670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
692564670ac8SStephen M. Cameron 
692664670ac8SStephen M. Cameron 	return 1;
692764670ac8SStephen M. Cameron }
692864670ac8SStephen M. Cameron 
6929254f796bSMatt Gates /*
6930254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6931254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6932254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6933254f796bSMatt Gates  */
6934254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
693564670ac8SStephen M. Cameron {
6936254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6937254f796bSMatt Gates }
6938254f796bSMatt Gates 
6939254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6940254f796bSMatt Gates {
6941254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6942254f796bSMatt Gates 	u8 q = *(u8 *) queue;
694364670ac8SStephen M. Cameron 	u32 raw_tag;
694464670ac8SStephen M. Cameron 
694564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
694664670ac8SStephen M. Cameron 		return IRQ_NONE;
694764670ac8SStephen M. Cameron 
694864670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
694964670ac8SStephen M. Cameron 		return IRQ_NONE;
6950a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
695164670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6952254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
695364670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6954254f796bSMatt Gates 			raw_tag = next_command(h, q);
695564670ac8SStephen M. Cameron 	}
695664670ac8SStephen M. Cameron 	return IRQ_HANDLED;
695764670ac8SStephen M. Cameron }
695864670ac8SStephen M. Cameron 
6959254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
696064670ac8SStephen M. Cameron {
6961254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
696264670ac8SStephen M. Cameron 	u32 raw_tag;
6963254f796bSMatt Gates 	u8 q = *(u8 *) queue;
696464670ac8SStephen M. Cameron 
696564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
696664670ac8SStephen M. Cameron 		return IRQ_NONE;
696764670ac8SStephen M. Cameron 
6968a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6969254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
697064670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6971254f796bSMatt Gates 		raw_tag = next_command(h, q);
697264670ac8SStephen M. Cameron 	return IRQ_HANDLED;
697364670ac8SStephen M. Cameron }
697464670ac8SStephen M. Cameron 
6975254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6976edd16368SStephen M. Cameron {
6977254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6978303932fdSDon Brace 	u32 raw_tag;
6979254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6980edd16368SStephen M. Cameron 
6981edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6982edd16368SStephen M. Cameron 		return IRQ_NONE;
6983a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
698410f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6985254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
698610f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
69871d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6988254f796bSMatt Gates 			raw_tag = next_command(h, q);
698910f66018SStephen M. Cameron 		}
699010f66018SStephen M. Cameron 	}
699110f66018SStephen M. Cameron 	return IRQ_HANDLED;
699210f66018SStephen M. Cameron }
699310f66018SStephen M. Cameron 
6994254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
699510f66018SStephen M. Cameron {
6996254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
699710f66018SStephen M. Cameron 	u32 raw_tag;
6998254f796bSMatt Gates 	u8 q = *(u8 *) queue;
699910f66018SStephen M. Cameron 
7000a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7001254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
7002303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
70031d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
7004254f796bSMatt Gates 		raw_tag = next_command(h, q);
7005edd16368SStephen M. Cameron 	}
7006edd16368SStephen M. Cameron 	return IRQ_HANDLED;
7007edd16368SStephen M. Cameron }
7008edd16368SStephen M. Cameron 
7009a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
7010a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
7011a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
7012a9a3a273SStephen M. Cameron  */
70136f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
7014edd16368SStephen M. Cameron 			unsigned char type)
7015edd16368SStephen M. Cameron {
7016edd16368SStephen M. Cameron 	struct Command {
7017edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
7018edd16368SStephen M. Cameron 		struct RequestBlock Request;
7019edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
7020edd16368SStephen M. Cameron 	};
7021edd16368SStephen M. Cameron 	struct Command *cmd;
7022edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
7023edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
7024edd16368SStephen M. Cameron 	dma_addr_t paddr64;
70252b08b3e9SDon Brace 	__le32 paddr32;
70262b08b3e9SDon Brace 	u32 tag;
7027edd16368SStephen M. Cameron 	void __iomem *vaddr;
7028edd16368SStephen M. Cameron 	int i, err;
7029edd16368SStephen M. Cameron 
7030edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
7031edd16368SStephen M. Cameron 	if (vaddr == NULL)
7032edd16368SStephen M. Cameron 		return -ENOMEM;
7033edd16368SStephen M. Cameron 
7034edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
7035edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
7036edd16368SStephen M. Cameron 	 * memory.
7037edd16368SStephen M. Cameron 	 */
70388bc8f47eSChristoph Hellwig 	err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
7039edd16368SStephen M. Cameron 	if (err) {
7040edd16368SStephen M. Cameron 		iounmap(vaddr);
70411eaec8f3SRobert Elliott 		return err;
7042edd16368SStephen M. Cameron 	}
7043edd16368SStephen M. Cameron 
70448bc8f47eSChristoph Hellwig 	cmd = dma_alloc_coherent(&pdev->dev, cmd_sz, &paddr64, GFP_KERNEL);
7045edd16368SStephen M. Cameron 	if (cmd == NULL) {
7046edd16368SStephen M. Cameron 		iounmap(vaddr);
7047edd16368SStephen M. Cameron 		return -ENOMEM;
7048edd16368SStephen M. Cameron 	}
7049edd16368SStephen M. Cameron 
7050edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
7051edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
7052edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
7053edd16368SStephen M. Cameron 	 */
70542b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
7055edd16368SStephen M. Cameron 
7056edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
7057edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
705850a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
70592b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
7060edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
7061edd16368SStephen M. Cameron 
7062edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
7063a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
7064a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
7065edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
7066edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
7067edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
7068edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
706950a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
70702b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
707150a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
7072edd16368SStephen M. Cameron 
70732b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
7074edd16368SStephen M. Cameron 
7075edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
7076edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
70772b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
7078edd16368SStephen M. Cameron 			break;
7079edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
7080edd16368SStephen M. Cameron 	}
7081edd16368SStephen M. Cameron 
7082edd16368SStephen M. Cameron 	iounmap(vaddr);
7083edd16368SStephen M. Cameron 
7084edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
7085edd16368SStephen M. Cameron 	 *  still complete the command.
7086edd16368SStephen M. Cameron 	 */
7087edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
7088edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
7089edd16368SStephen M. Cameron 			opcode, type);
7090edd16368SStephen M. Cameron 		return -ETIMEDOUT;
7091edd16368SStephen M. Cameron 	}
7092edd16368SStephen M. Cameron 
70938bc8f47eSChristoph Hellwig 	dma_free_coherent(&pdev->dev, cmd_sz, cmd, paddr64);
7094edd16368SStephen M. Cameron 
7095edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
7096edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
7097edd16368SStephen M. Cameron 			opcode, type);
7098edd16368SStephen M. Cameron 		return -EIO;
7099edd16368SStephen M. Cameron 	}
7100edd16368SStephen M. Cameron 
7101edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
7102edd16368SStephen M. Cameron 		opcode, type);
7103edd16368SStephen M. Cameron 	return 0;
7104edd16368SStephen M. Cameron }
7105edd16368SStephen M. Cameron 
7106edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
7107edd16368SStephen M. Cameron 
71081df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
710942a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
7110edd16368SStephen M. Cameron {
7111edd16368SStephen M. Cameron 
71121df8552aSStephen M. Cameron 	if (use_doorbell) {
71131df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
71141df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
71151df8552aSStephen M. Cameron 		 * other way using the doorbell register.
7116edd16368SStephen M. Cameron 		 */
71171df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
7118cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
711985009239SStephen M. Cameron 
712000701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
712185009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
712285009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
712385009239SStephen M. Cameron 		 * over in some weird corner cases.
712485009239SStephen M. Cameron 		 */
712500701a96SJustin Lindley 		msleep(10000);
71261df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
7127edd16368SStephen M. Cameron 
7128edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
7129edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
7130edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
7131edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
71321df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
71331df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
71341df8552aSStephen M. Cameron 		 * controller." */
7135edd16368SStephen M. Cameron 
71362662cab8SDon Brace 		int rc = 0;
71372662cab8SDon Brace 
71381df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
71392662cab8SDon Brace 
7140edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
71412662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
71422662cab8SDon Brace 		if (rc)
71432662cab8SDon Brace 			return rc;
7144edd16368SStephen M. Cameron 
7145edd16368SStephen M. Cameron 		msleep(500);
7146edd16368SStephen M. Cameron 
7147edd16368SStephen M. Cameron 		/* enter the D0 power management state */
71482662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
71492662cab8SDon Brace 		if (rc)
71502662cab8SDon Brace 			return rc;
7151c4853efeSMike Miller 
7152c4853efeSMike Miller 		/*
7153c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
7154c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
7155c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
7156c4853efeSMike Miller 		 */
7157c4853efeSMike Miller 		msleep(500);
71581df8552aSStephen M. Cameron 	}
71591df8552aSStephen M. Cameron 	return 0;
71601df8552aSStephen M. Cameron }
71611df8552aSStephen M. Cameron 
71626f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
7163580ada3cSStephen M. Cameron {
7164580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
7165f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
7166580ada3cSStephen M. Cameron }
7167580ada3cSStephen M. Cameron 
71686f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
7169580ada3cSStephen M. Cameron {
7170580ada3cSStephen M. Cameron 	char *driver_version;
7171580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
7172580ada3cSStephen M. Cameron 
7173580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
7174580ada3cSStephen M. Cameron 	if (!driver_version)
7175580ada3cSStephen M. Cameron 		return -ENOMEM;
7176580ada3cSStephen M. Cameron 
7177580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
7178580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
7179580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
7180580ada3cSStephen M. Cameron 	kfree(driver_version);
7181580ada3cSStephen M. Cameron 	return 0;
7182580ada3cSStephen M. Cameron }
7183580ada3cSStephen M. Cameron 
71846f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
71856f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
7186580ada3cSStephen M. Cameron {
7187580ada3cSStephen M. Cameron 	int i;
7188580ada3cSStephen M. Cameron 
7189580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
7190580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
7191580ada3cSStephen M. Cameron }
7192580ada3cSStephen M. Cameron 
71936f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
7194580ada3cSStephen M. Cameron {
7195580ada3cSStephen M. Cameron 
7196580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
7197580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
7198580ada3cSStephen M. Cameron 
71996da2ec56SKees Cook 	old_driver_ver = kmalloc_array(2, size, GFP_KERNEL);
7200580ada3cSStephen M. Cameron 	if (!old_driver_ver)
7201580ada3cSStephen M. Cameron 		return -ENOMEM;
7202580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
7203580ada3cSStephen M. Cameron 
7204580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
7205580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
7206580ada3cSStephen M. Cameron 	 */
7207580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
7208580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
7209580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
7210580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
7211580ada3cSStephen M. Cameron 	return rc;
7212580ada3cSStephen M. Cameron }
72131df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
72141df8552aSStephen M. Cameron  * states or the using the doorbell register.
72151df8552aSStephen M. Cameron  */
72166b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
72171df8552aSStephen M. Cameron {
72181df8552aSStephen M. Cameron 	u64 cfg_offset;
72191df8552aSStephen M. Cameron 	u32 cfg_base_addr;
72201df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
72211df8552aSStephen M. Cameron 	void __iomem *vaddr;
72221df8552aSStephen M. Cameron 	unsigned long paddr;
7223580ada3cSStephen M. Cameron 	u32 misc_fw_support;
7224270d05deSStephen M. Cameron 	int rc;
72251df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
7226cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
7227270d05deSStephen M. Cameron 	u16 command_register;
72281df8552aSStephen M. Cameron 
72291df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
72301df8552aSStephen M. Cameron 	 * the same thing as
72311df8552aSStephen M. Cameron 	 *
72321df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
72331df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
72341df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
72351df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
72361df8552aSStephen M. Cameron 	 *
72371df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
72381df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
72391df8552aSStephen M. Cameron 	 * using the doorbell register.
72401df8552aSStephen M. Cameron 	 */
724118867659SStephen M. Cameron 
724260f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
724360f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
724425c1e56aSStephen M. Cameron 		return -ENODEV;
724525c1e56aSStephen M. Cameron 	}
724646380786SStephen M. Cameron 
724746380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
724846380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
724946380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
725018867659SStephen M. Cameron 
7251270d05deSStephen M. Cameron 	/* Save the PCI command register */
7252270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
7253270d05deSStephen M. Cameron 	pci_save_state(pdev);
72541df8552aSStephen M. Cameron 
72551df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
72561df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
72571df8552aSStephen M. Cameron 	if (rc)
72581df8552aSStephen M. Cameron 		return rc;
72591df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
72601df8552aSStephen M. Cameron 	if (!vaddr)
72611df8552aSStephen M. Cameron 		return -ENOMEM;
72621df8552aSStephen M. Cameron 
72631df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
72641df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
72651df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
72661df8552aSStephen M. Cameron 	if (rc)
72671df8552aSStephen M. Cameron 		goto unmap_vaddr;
72681df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
72691df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
72701df8552aSStephen M. Cameron 	if (!cfgtable) {
72711df8552aSStephen M. Cameron 		rc = -ENOMEM;
72721df8552aSStephen M. Cameron 		goto unmap_vaddr;
72731df8552aSStephen M. Cameron 	}
7274580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7275580ada3cSStephen M. Cameron 	if (rc)
727603741d95STomas Henzl 		goto unmap_cfgtable;
72771df8552aSStephen M. Cameron 
7278cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7279cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7280cf0b08d0SStephen M. Cameron 	 */
72811df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7282cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7283cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7284cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7285cf0b08d0SStephen M. Cameron 	} else {
72861df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7287cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7288050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7289050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
729064670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7291cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7292cf0b08d0SStephen M. Cameron 		}
7293cf0b08d0SStephen M. Cameron 	}
72941df8552aSStephen M. Cameron 
72951df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
72961df8552aSStephen M. Cameron 	if (rc)
72971df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7298edd16368SStephen M. Cameron 
7299270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7300270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7301edd16368SStephen M. Cameron 
73021df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
73031df8552aSStephen M. Cameron 	   need a little pause here */
73041df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
73051df8552aSStephen M. Cameron 
7306fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7307fe5389c8SStephen M. Cameron 	if (rc) {
7308fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7309050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7310fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7311fe5389c8SStephen M. Cameron 	}
7312fe5389c8SStephen M. Cameron 
7313580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7314580ada3cSStephen M. Cameron 	if (rc < 0)
7315580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7316580ada3cSStephen M. Cameron 	if (rc) {
731764670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
731864670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
731964670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7320580ada3cSStephen M. Cameron 	} else {
732164670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
73221df8552aSStephen M. Cameron 	}
73231df8552aSStephen M. Cameron 
73241df8552aSStephen M. Cameron unmap_cfgtable:
73251df8552aSStephen M. Cameron 	iounmap(cfgtable);
73261df8552aSStephen M. Cameron 
73271df8552aSStephen M. Cameron unmap_vaddr:
73281df8552aSStephen M. Cameron 	iounmap(vaddr);
73291df8552aSStephen M. Cameron 	return rc;
7330edd16368SStephen M. Cameron }
7331edd16368SStephen M. Cameron 
7332edd16368SStephen M. Cameron /*
7333edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7334edd16368SStephen M. Cameron  *   the io functions.
7335edd16368SStephen M. Cameron  *   This is for debug only.
7336edd16368SStephen M. Cameron  */
733742a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7338edd16368SStephen M. Cameron {
733958f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7340edd16368SStephen M. Cameron 	int i;
7341edd16368SStephen M. Cameron 	char temp_name[17];
7342edd16368SStephen M. Cameron 
7343edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7344edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7345edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7346edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7347edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7348edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7349edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7350edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7351edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7352edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7353edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7354edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7355edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7356edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7357edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7358edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7359edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
736069d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7361edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7362edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7363edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7364edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7365edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7366edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7367edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7368edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7369edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
737058f8665cSStephen M. Cameron }
7371edd16368SStephen M. Cameron 
7372edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7373edd16368SStephen M. Cameron {
7374edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7375edd16368SStephen M. Cameron 
7376edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7377edd16368SStephen M. Cameron 		return 0;
7378edd16368SStephen M. Cameron 	offset = 0;
7379edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7380edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7381edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7382edd16368SStephen M. Cameron 			offset += 4;
7383edd16368SStephen M. Cameron 		else {
7384edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7385edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7386edd16368SStephen M. Cameron 			switch (mem_type) {
7387edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7388edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7389edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7390edd16368SStephen M. Cameron 				break;
7391edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7392edd16368SStephen M. Cameron 				offset += 8;
7393edd16368SStephen M. Cameron 				break;
7394edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7395edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7396edd16368SStephen M. Cameron 				       "base address is invalid\n");
7397edd16368SStephen M. Cameron 				return -1;
7398edd16368SStephen M. Cameron 				break;
7399edd16368SStephen M. Cameron 			}
7400edd16368SStephen M. Cameron 		}
7401edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7402edd16368SStephen M. Cameron 			return i + 1;
7403edd16368SStephen M. Cameron 	}
7404edd16368SStephen M. Cameron 	return -1;
7405edd16368SStephen M. Cameron }
7406edd16368SStephen M. Cameron 
7407cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7408cc64c817SRobert Elliott {
7409bc2bb154SChristoph Hellwig 	pci_free_irq_vectors(h->pdev);
7410bc2bb154SChristoph Hellwig 	h->msix_vectors = 0;
7411cc64c817SRobert Elliott }
7412cc64c817SRobert Elliott 
74138b834bffSMing Lei static void hpsa_setup_reply_map(struct ctlr_info *h)
74148b834bffSMing Lei {
74158b834bffSMing Lei 	const struct cpumask *mask;
74168b834bffSMing Lei 	unsigned int queue, cpu;
74178b834bffSMing Lei 
74188b834bffSMing Lei 	for (queue = 0; queue < h->msix_vectors; queue++) {
74198b834bffSMing Lei 		mask = pci_irq_get_affinity(h->pdev, queue);
74208b834bffSMing Lei 		if (!mask)
74218b834bffSMing Lei 			goto fallback;
74228b834bffSMing Lei 
74238b834bffSMing Lei 		for_each_cpu(cpu, mask)
74248b834bffSMing Lei 			h->reply_map[cpu] = queue;
74258b834bffSMing Lei 	}
74268b834bffSMing Lei 	return;
74278b834bffSMing Lei 
74288b834bffSMing Lei fallback:
74298b834bffSMing Lei 	for_each_possible_cpu(cpu)
74308b834bffSMing Lei 		h->reply_map[cpu] = 0;
74318b834bffSMing Lei }
74328b834bffSMing Lei 
7433edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7434050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7435edd16368SStephen M. Cameron  */
7436bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h)
7437edd16368SStephen M. Cameron {
7438bc2bb154SChristoph Hellwig 	unsigned int flags = PCI_IRQ_LEGACY;
7439bc2bb154SChristoph Hellwig 	int ret;
7440edd16368SStephen M. Cameron 
7441edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
7442bc2bb154SChristoph Hellwig 	switch (h->board_id) {
7443bc2bb154SChristoph Hellwig 	case 0x40700E11:
7444bc2bb154SChristoph Hellwig 	case 0x40800E11:
7445bc2bb154SChristoph Hellwig 	case 0x40820E11:
7446bc2bb154SChristoph Hellwig 	case 0x40830E11:
7447bc2bb154SChristoph Hellwig 		break;
7448bc2bb154SChristoph Hellwig 	default:
7449bc2bb154SChristoph Hellwig 		ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES,
7450bc2bb154SChristoph Hellwig 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY);
7451bc2bb154SChristoph Hellwig 		if (ret > 0) {
7452bc2bb154SChristoph Hellwig 			h->msix_vectors = ret;
7453bc2bb154SChristoph Hellwig 			return 0;
7454eee0f03aSHannes Reinecke 		}
7455bc2bb154SChristoph Hellwig 
7456bc2bb154SChristoph Hellwig 		flags |= PCI_IRQ_MSI;
7457bc2bb154SChristoph Hellwig 		break;
7458edd16368SStephen M. Cameron 	}
7459bc2bb154SChristoph Hellwig 
7460bc2bb154SChristoph Hellwig 	ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags);
7461bc2bb154SChristoph Hellwig 	if (ret < 0)
7462bc2bb154SChristoph Hellwig 		return ret;
7463bc2bb154SChristoph Hellwig 	return 0;
7464edd16368SStephen M. Cameron }
7465edd16368SStephen M. Cameron 
7466135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
7467135ae6edSHannes Reinecke 				bool *legacy_board)
7468e5c880d1SStephen M. Cameron {
7469e5c880d1SStephen M. Cameron 	int i;
7470e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7471e5c880d1SStephen M. Cameron 
7472e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7473e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7474e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7475e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7476e5c880d1SStephen M. Cameron 
7477135ae6edSHannes Reinecke 	if (legacy_board)
7478135ae6edSHannes Reinecke 		*legacy_board = false;
7479e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7480135ae6edSHannes Reinecke 		if (*board_id == products[i].board_id) {
7481135ae6edSHannes Reinecke 			if (products[i].access != &SA5A_access &&
7482135ae6edSHannes Reinecke 			    products[i].access != &SA5B_access)
7483e5c880d1SStephen M. Cameron 				return i;
7484135ae6edSHannes Reinecke 			dev_warn(&pdev->dev,
7485135ae6edSHannes Reinecke 				 "legacy board ID: 0x%08x\n",
7486135ae6edSHannes Reinecke 				 *board_id);
7487135ae6edSHannes Reinecke 			if (legacy_board)
7488135ae6edSHannes Reinecke 			    *legacy_board = true;
7489135ae6edSHannes Reinecke 			return i;
7490135ae6edSHannes Reinecke 		}
7491e5c880d1SStephen M. Cameron 
7492c8cd71f1SHannes Reinecke 	dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id);
7493135ae6edSHannes Reinecke 	if (legacy_board)
7494135ae6edSHannes Reinecke 		*legacy_board = true;
7495e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7496e5c880d1SStephen M. Cameron }
7497e5c880d1SStephen M. Cameron 
74986f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
74993a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
75003a7774ceSStephen M. Cameron {
75013a7774ceSStephen M. Cameron 	int i;
75023a7774ceSStephen M. Cameron 
75033a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
750412d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
75053a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
750612d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
750712d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
75083a7774ceSStephen M. Cameron 				*memory_bar);
75093a7774ceSStephen M. Cameron 			return 0;
75103a7774ceSStephen M. Cameron 		}
751112d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
75123a7774ceSStephen M. Cameron 	return -ENODEV;
75133a7774ceSStephen M. Cameron }
75143a7774ceSStephen M. Cameron 
75156f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
75166f039790SGreg Kroah-Hartman 				     int wait_for_ready)
75172c4c8c8bSStephen M. Cameron {
7518fe5389c8SStephen M. Cameron 	int i, iterations;
75192c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7520fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7521fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7522fe5389c8SStephen M. Cameron 	else
7523fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
75242c4c8c8bSStephen M. Cameron 
7525fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7526fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7527fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
75282c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
75292c4c8c8bSStephen M. Cameron 				return 0;
7530fe5389c8SStephen M. Cameron 		} else {
7531fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7532fe5389c8SStephen M. Cameron 				return 0;
7533fe5389c8SStephen M. Cameron 		}
75342c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
75352c4c8c8bSStephen M. Cameron 	}
7536fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
75372c4c8c8bSStephen M. Cameron 	return -ENODEV;
75382c4c8c8bSStephen M. Cameron }
75392c4c8c8bSStephen M. Cameron 
75406f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
75416f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7542a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7543a51fd47fSStephen M. Cameron {
7544a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7545a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7546a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7547a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7548a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7549a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7550a51fd47fSStephen M. Cameron 		return -ENODEV;
7551a51fd47fSStephen M. Cameron 	}
7552a51fd47fSStephen M. Cameron 	return 0;
7553a51fd47fSStephen M. Cameron }
7554a51fd47fSStephen M. Cameron 
7555195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7556195f2c65SRobert Elliott {
7557105a3dbcSRobert Elliott 	if (h->transtable) {
7558195f2c65SRobert Elliott 		iounmap(h->transtable);
7559105a3dbcSRobert Elliott 		h->transtable = NULL;
7560105a3dbcSRobert Elliott 	}
7561105a3dbcSRobert Elliott 	if (h->cfgtable) {
7562195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7563105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7564105a3dbcSRobert Elliott 	}
7565195f2c65SRobert Elliott }
7566195f2c65SRobert Elliott 
7567195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7568195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7569195f2c65SRobert Elliott + * */
75706f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7571edd16368SStephen M. Cameron {
757201a02ffcSStephen M. Cameron 	u64 cfg_offset;
757301a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
757401a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7575303932fdSDon Brace 	u32 trans_offset;
7576a51fd47fSStephen M. Cameron 	int rc;
757777c4495cSStephen M. Cameron 
7578a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7579a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7580a51fd47fSStephen M. Cameron 	if (rc)
7581a51fd47fSStephen M. Cameron 		return rc;
758277c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7583a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7584cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7585cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
758677c4495cSStephen M. Cameron 		return -ENOMEM;
7587cd3c81c4SRobert Elliott 	}
7588580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7589580ada3cSStephen M. Cameron 	if (rc)
7590580ada3cSStephen M. Cameron 		return rc;
759177c4495cSStephen M. Cameron 	/* Find performant mode table. */
7592a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
759377c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
759477c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
759577c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7596195f2c65SRobert Elliott 	if (!h->transtable) {
7597195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7598195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
759977c4495cSStephen M. Cameron 		return -ENOMEM;
7600195f2c65SRobert Elliott 	}
760177c4495cSStephen M. Cameron 	return 0;
760277c4495cSStephen M. Cameron }
760377c4495cSStephen M. Cameron 
76046f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7605cba3d38bSStephen M. Cameron {
760641ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
760741ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
760841ce4c35SStephen Cameron 
760941ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
761072ceeaecSStephen M. Cameron 
761172ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
761272ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
761372ceeaecSStephen M. Cameron 		h->max_commands = 32;
761472ceeaecSStephen M. Cameron 
761541ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
761641ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
761741ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
761841ce4c35SStephen Cameron 			h->max_commands,
761941ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
762041ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7621cba3d38bSStephen M. Cameron 	}
7622cba3d38bSStephen M. Cameron }
7623cba3d38bSStephen M. Cameron 
7624c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7625c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7626c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7627c7ee65b3SWebb Scales  */
7628c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7629c7ee65b3SWebb Scales {
7630c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7631c7ee65b3SWebb Scales }
7632c7ee65b3SWebb Scales 
7633b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7634b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7635b93d7536SStephen M. Cameron  * SG chain block size, etc.
7636b93d7536SStephen M. Cameron  */
76376f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7638b93d7536SStephen M. Cameron {
7639cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
764045fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7641b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7642283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7643c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7644c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7645b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
76461a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7647b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7648b93d7536SStephen M. Cameron 	} else {
7649c7ee65b3SWebb Scales 		/*
7650c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7651c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7652c7ee65b3SWebb Scales 		 * would lock up the controller)
7653c7ee65b3SWebb Scales 		 */
7654c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
76551a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7656c7ee65b3SWebb Scales 		h->chainsize = 0;
7657b93d7536SStephen M. Cameron 	}
765875167d2cSStephen M. Cameron 
765975167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
766075167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
76610e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
76620e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
76630e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
76640e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
76658be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
76668be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7667b93d7536SStephen M. Cameron }
7668b93d7536SStephen M. Cameron 
766976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
767076c46e49SStephen M. Cameron {
76710fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7672050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
767376c46e49SStephen M. Cameron 		return false;
767476c46e49SStephen M. Cameron 	}
767576c46e49SStephen M. Cameron 	return true;
767676c46e49SStephen M. Cameron }
767776c46e49SStephen M. Cameron 
767897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7679f7c39101SStephen M. Cameron {
768097a5e98cSStephen M. Cameron 	u32 driver_support;
7681f7c39101SStephen M. Cameron 
768297a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
76830b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
76840b9e7b74SArnd Bergmann #ifdef CONFIG_X86
768597a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7686f7c39101SStephen M. Cameron #endif
768728e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
768828e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7689f7c39101SStephen M. Cameron }
7690f7c39101SStephen M. Cameron 
76913d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
76923d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
76933d0eab67SStephen M. Cameron  */
76943d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
76953d0eab67SStephen M. Cameron {
76963d0eab67SStephen M. Cameron 	u32 dma_prefetch;
76973d0eab67SStephen M. Cameron 
76983d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
76993d0eab67SStephen M. Cameron 		return;
77003d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
77013d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
77023d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
77033d0eab67SStephen M. Cameron }
77043d0eab67SStephen M. Cameron 
7705c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
770676438d08SStephen M. Cameron {
770776438d08SStephen M. Cameron 	int i;
770876438d08SStephen M. Cameron 	u32 doorbell_value;
770976438d08SStephen M. Cameron 	unsigned long flags;
771076438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7711007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
771276438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
771376438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
771476438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
771576438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7716c706a795SRobert Elliott 			goto done;
771776438d08SStephen M. Cameron 		/* delay and try again */
7718007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
771976438d08SStephen M. Cameron 	}
7720c706a795SRobert Elliott 	return -ENODEV;
7721c706a795SRobert Elliott done:
7722c706a795SRobert Elliott 	return 0;
772376438d08SStephen M. Cameron }
772476438d08SStephen M. Cameron 
7725c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7726eb6b2ae9SStephen M. Cameron {
7727eb6b2ae9SStephen M. Cameron 	int i;
77286eaf46fdSStephen M. Cameron 	u32 doorbell_value;
77296eaf46fdSStephen M. Cameron 	unsigned long flags;
7730eb6b2ae9SStephen M. Cameron 
7731eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7732eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7733eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7734eb6b2ae9SStephen M. Cameron 	 */
7735007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
773625163bd5SWebb Scales 		if (h->remove_in_progress)
773725163bd5SWebb Scales 			goto done;
77386eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
77396eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
77406eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7741382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7742c706a795SRobert Elliott 			goto done;
7743eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7744007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7745eb6b2ae9SStephen M. Cameron 	}
7746c706a795SRobert Elliott 	return -ENODEV;
7747c706a795SRobert Elliott done:
7748c706a795SRobert Elliott 	return 0;
77493f4336f3SStephen M. Cameron }
77503f4336f3SStephen M. Cameron 
7751c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
77526f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
77533f4336f3SStephen M. Cameron {
77543f4336f3SStephen M. Cameron 	u32 trans_support;
77553f4336f3SStephen M. Cameron 
77563f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
77573f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
77583f4336f3SStephen M. Cameron 		return -ENOTSUPP;
77593f4336f3SStephen M. Cameron 
77603f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7761283b4a9bSStephen M. Cameron 
77623f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
77633f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7764b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
77653f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7766c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7767c706a795SRobert Elliott 		goto error;
7768eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7769283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7770283b4a9bSStephen M. Cameron 		goto error;
7771960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7772eb6b2ae9SStephen M. Cameron 	return 0;
7773283b4a9bSStephen M. Cameron error:
7774050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7775283b4a9bSStephen M. Cameron 	return -ENODEV;
7776eb6b2ae9SStephen M. Cameron }
7777eb6b2ae9SStephen M. Cameron 
7778195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7779195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7780195f2c65SRobert Elliott {
7781195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7782195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7783105a3dbcSRobert Elliott 	h->vaddr = NULL;
7784195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7785943a7021SRobert Elliott 	/*
7786943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7787943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7788943a7021SRobert Elliott 	 */
7789195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7790943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7791195f2c65SRobert Elliott }
7792195f2c65SRobert Elliott 
7793195f2c65SRobert Elliott /* several items must be freed later */
77946f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
779577c4495cSStephen M. Cameron {
7796eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7797135ae6edSHannes Reinecke 	bool legacy_board;
7798edd16368SStephen M. Cameron 
7799135ae6edSHannes Reinecke 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board);
7800e5c880d1SStephen M. Cameron 	if (prod_index < 0)
780160f923b9SRobert Elliott 		return prod_index;
7802e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7803e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7804135ae6edSHannes Reinecke 	h->legacy_board = legacy_board;
7805e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7806e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7807e5a44df8SMatthew Garrett 
780855c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7809edd16368SStephen M. Cameron 	if (err) {
7810195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7811943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7812edd16368SStephen M. Cameron 		return err;
7813edd16368SStephen M. Cameron 	}
7814edd16368SStephen M. Cameron 
7815f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7816edd16368SStephen M. Cameron 	if (err) {
781755c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7818195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7819943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7820943a7021SRobert Elliott 		return err;
7821edd16368SStephen M. Cameron 	}
78224fa604e1SRobert Elliott 
78234fa604e1SRobert Elliott 	pci_set_master(h->pdev);
78244fa604e1SRobert Elliott 
7825bc2bb154SChristoph Hellwig 	err = hpsa_interrupt_mode(h);
7826bc2bb154SChristoph Hellwig 	if (err)
7827bc2bb154SChristoph Hellwig 		goto clean1;
78288b834bffSMing Lei 
78298b834bffSMing Lei 	/* setup mapping between CPU and reply queue */
78308b834bffSMing Lei 	hpsa_setup_reply_map(h);
78318b834bffSMing Lei 
783212d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
78333a7774ceSStephen M. Cameron 	if (err)
7834195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7835edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7836204892e9SStephen M. Cameron 	if (!h->vaddr) {
7837195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7838204892e9SStephen M. Cameron 		err = -ENOMEM;
7839195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7840204892e9SStephen M. Cameron 	}
7841fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
78422c4c8c8bSStephen M. Cameron 	if (err)
7843195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
784477c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
784577c4495cSStephen M. Cameron 	if (err)
7846195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7847b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7848edd16368SStephen M. Cameron 
784976c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7850edd16368SStephen M. Cameron 		err = -ENODEV;
7851195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7852edd16368SStephen M. Cameron 	}
785397a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
78543d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7855eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7856eb6b2ae9SStephen M. Cameron 	if (err)
7857195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7858edd16368SStephen M. Cameron 	return 0;
7859edd16368SStephen M. Cameron 
7860195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7861195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7862195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7863204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7864105a3dbcSRobert Elliott 	h->vaddr = NULL;
7865195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7866195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7867bc2bb154SChristoph Hellwig clean1:
7868943a7021SRobert Elliott 	/*
7869943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7870943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7871943a7021SRobert Elliott 	 */
7872195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7873943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7874edd16368SStephen M. Cameron 	return err;
7875edd16368SStephen M. Cameron }
7876edd16368SStephen M. Cameron 
78776f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7878339b2b14SStephen M. Cameron {
7879339b2b14SStephen M. Cameron 	int rc;
7880339b2b14SStephen M. Cameron 
7881339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7882339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7883339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7884339b2b14SStephen M. Cameron 		return;
7885339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7886339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7887339b2b14SStephen M. Cameron 	if (rc != 0) {
7888339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7889339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7890339b2b14SStephen M. Cameron 	}
7891339b2b14SStephen M. Cameron }
7892339b2b14SStephen M. Cameron 
78936b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7894edd16368SStephen M. Cameron {
78951df8552aSStephen M. Cameron 	int rc, i;
78963b747298STomas Henzl 	void __iomem *vaddr;
7897edd16368SStephen M. Cameron 
78984c2a8c40SStephen M. Cameron 	if (!reset_devices)
78994c2a8c40SStephen M. Cameron 		return 0;
79004c2a8c40SStephen M. Cameron 
7901132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7902132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7903132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7904132aa220STomas Henzl 	 */
7905132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7906132aa220STomas Henzl 	if (rc) {
7907132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7908132aa220STomas Henzl 		return -ENODEV;
7909132aa220STomas Henzl 	}
7910132aa220STomas Henzl 	pci_disable_device(pdev);
7911132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7912132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7913132aa220STomas Henzl 	if (rc) {
7914132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7915132aa220STomas Henzl 		return -ENODEV;
7916132aa220STomas Henzl 	}
79174fa604e1SRobert Elliott 
7918859c75abSTomas Henzl 	pci_set_master(pdev);
79194fa604e1SRobert Elliott 
79203b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
79213b747298STomas Henzl 	if (vaddr == NULL) {
79223b747298STomas Henzl 		rc = -ENOMEM;
79233b747298STomas Henzl 		goto out_disable;
79243b747298STomas Henzl 	}
79253b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
79263b747298STomas Henzl 	iounmap(vaddr);
79273b747298STomas Henzl 
79281df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
79296b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7930edd16368SStephen M. Cameron 
79311df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
79321df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
793318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
793418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
79351df8552aSStephen M. Cameron 	 */
7936adf1b3a3SRobert Elliott 	if (rc)
7937132aa220STomas Henzl 		goto out_disable;
7938edd16368SStephen M. Cameron 
7939edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
79401ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7941edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7942edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7943edd16368SStephen M. Cameron 			break;
7944edd16368SStephen M. Cameron 		else
7945edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7946edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7947edd16368SStephen M. Cameron 	}
7948132aa220STomas Henzl 
7949132aa220STomas Henzl out_disable:
7950132aa220STomas Henzl 
7951132aa220STomas Henzl 	pci_disable_device(pdev);
7952132aa220STomas Henzl 	return rc;
7953edd16368SStephen M. Cameron }
7954edd16368SStephen M. Cameron 
79551fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
79561fb7c98aSRobert Elliott {
79571fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7958105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7959105a3dbcSRobert Elliott 	if (h->cmd_pool) {
79608bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
79611fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
79621fb7c98aSRobert Elliott 				h->cmd_pool,
79631fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7964105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7965105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7966105a3dbcSRobert Elliott 	}
7967105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
79688bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
79691fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
79701fb7c98aSRobert Elliott 				h->errinfo_pool,
79711fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7972105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7973105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7974105a3dbcSRobert Elliott 	}
79751fb7c98aSRobert Elliott }
79761fb7c98aSRobert Elliott 
7977d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
79782e9d1b36SStephen M. Cameron {
79796396bb22SKees Cook 	h->cmd_pool_bits = kcalloc(DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG),
79806396bb22SKees Cook 				   sizeof(unsigned long),
79816396bb22SKees Cook 				   GFP_KERNEL);
79828bc8f47eSChristoph Hellwig 	h->cmd_pool = dma_alloc_coherent(&h->pdev->dev,
79832e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
79848bc8f47eSChristoph Hellwig 		    &h->cmd_pool_dhandle, GFP_KERNEL);
79858bc8f47eSChristoph Hellwig 	h->errinfo_pool = dma_alloc_coherent(&h->pdev->dev,
79862e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
79878bc8f47eSChristoph Hellwig 		    &h->errinfo_pool_dhandle, GFP_KERNEL);
79882e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
79892e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
79902e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
79912e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
79922c143342SRobert Elliott 		goto clean_up;
79932e9d1b36SStephen M. Cameron 	}
7994360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
79952e9d1b36SStephen M. Cameron 	return 0;
79962c143342SRobert Elliott clean_up:
79972c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
79982c143342SRobert Elliott 	return -ENOMEM;
79992e9d1b36SStephen M. Cameron }
80002e9d1b36SStephen M. Cameron 
8001ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
8002ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
8003ec501a18SRobert Elliott {
8004ec501a18SRobert Elliott 	int i;
8005a68fdb3aSDon Brace 	int irq_vector = 0;
8006a68fdb3aSDon Brace 
8007a68fdb3aSDon Brace 	if (hpsa_simple_mode)
8008a68fdb3aSDon Brace 		irq_vector = h->intr_mode;
8009ec501a18SRobert Elliott 
8010bc2bb154SChristoph Hellwig 	if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) {
8011ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
8012a68fdb3aSDon Brace 		free_irq(pci_irq_vector(h->pdev, irq_vector),
8013a68fdb3aSDon Brace 				&h->q[h->intr_mode]);
8014bc2bb154SChristoph Hellwig 		h->q[h->intr_mode] = 0;
8015ec501a18SRobert Elliott 		return;
8016ec501a18SRobert Elliott 	}
8017ec501a18SRobert Elliott 
8018bc2bb154SChristoph Hellwig 	for (i = 0; i < h->msix_vectors; i++) {
8019bc2bb154SChristoph Hellwig 		free_irq(pci_irq_vector(h->pdev, i), &h->q[i]);
8020105a3dbcSRobert Elliott 		h->q[i] = 0;
8021ec501a18SRobert Elliott 	}
8022a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
8023a4e17fc1SRobert Elliott 		h->q[i] = 0;
8024ec501a18SRobert Elliott }
8025ec501a18SRobert Elliott 
80269ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
80279ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
80280ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
80290ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
80300ae01a32SStephen M. Cameron {
8031254f796bSMatt Gates 	int rc, i;
8032a68fdb3aSDon Brace 	int irq_vector = 0;
8033a68fdb3aSDon Brace 
8034a68fdb3aSDon Brace 	if (hpsa_simple_mode)
8035a68fdb3aSDon Brace 		irq_vector = h->intr_mode;
80360ae01a32SStephen M. Cameron 
8037254f796bSMatt Gates 	/*
8038254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
8039254f796bSMatt Gates 	 * queue to process.
8040254f796bSMatt Gates 	 */
8041254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
8042254f796bSMatt Gates 		h->q[i] = (u8) i;
8043254f796bSMatt Gates 
8044bc2bb154SChristoph Hellwig 	if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) {
8045254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
8046bc2bb154SChristoph Hellwig 		for (i = 0; i < h->msix_vectors; i++) {
80478b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
8048bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler,
80498b47004aSRobert Elliott 					0, h->intrname[i],
8050254f796bSMatt Gates 					&h->q[i]);
8051a4e17fc1SRobert Elliott 			if (rc) {
8052a4e17fc1SRobert Elliott 				int j;
8053a4e17fc1SRobert Elliott 
8054a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
8055a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
8056bc2bb154SChristoph Hellwig 				       pci_irq_vector(h->pdev, i), h->devname);
8057a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
8058bc2bb154SChristoph Hellwig 					free_irq(pci_irq_vector(h->pdev, j), &h->q[j]);
8059a4e17fc1SRobert Elliott 					h->q[j] = 0;
8060a4e17fc1SRobert Elliott 				}
8061a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
8062a4e17fc1SRobert Elliott 					h->q[j] = 0;
8063a4e17fc1SRobert Elliott 				return rc;
8064a4e17fc1SRobert Elliott 			}
8065a4e17fc1SRobert Elliott 		}
8066254f796bSMatt Gates 	} else {
8067254f796bSMatt Gates 		/* Use single reply pool */
8068bc2bb154SChristoph Hellwig 		if (h->msix_vectors > 0 || h->pdev->msi_enabled) {
8069bc2bb154SChristoph Hellwig 			sprintf(h->intrname[0], "%s-msi%s", h->devname,
8070bc2bb154SChristoph Hellwig 				h->msix_vectors ? "x" : "");
8071a68fdb3aSDon Brace 			rc = request_irq(pci_irq_vector(h->pdev, irq_vector),
80728b47004aSRobert Elliott 				msixhandler, 0,
8073bc2bb154SChristoph Hellwig 				h->intrname[0],
8074254f796bSMatt Gates 				&h->q[h->intr_mode]);
8075254f796bSMatt Gates 		} else {
80768b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
80778b47004aSRobert Elliott 				"%s-intx", h->devname);
8078a68fdb3aSDon Brace 			rc = request_irq(pci_irq_vector(h->pdev, irq_vector),
80798b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
8080bc2bb154SChristoph Hellwig 				h->intrname[0],
8081254f796bSMatt Gates 				&h->q[h->intr_mode]);
8082254f796bSMatt Gates 		}
8083254f796bSMatt Gates 	}
80840ae01a32SStephen M. Cameron 	if (rc) {
8085195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
8086a68fdb3aSDon Brace 		       pci_irq_vector(h->pdev, irq_vector), h->devname);
8087195f2c65SRobert Elliott 		hpsa_free_irqs(h);
80880ae01a32SStephen M. Cameron 		return -ENODEV;
80890ae01a32SStephen M. Cameron 	}
80900ae01a32SStephen M. Cameron 	return 0;
80910ae01a32SStephen M. Cameron }
80920ae01a32SStephen M. Cameron 
80936f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
809464670ac8SStephen M. Cameron {
809539c53f55SRobert Elliott 	int rc;
8096bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
809764670ac8SStephen M. Cameron 
809864670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
809939c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
810039c53f55SRobert Elliott 	if (rc) {
810164670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
810239c53f55SRobert Elliott 		return rc;
810364670ac8SStephen M. Cameron 	}
810464670ac8SStephen M. Cameron 
810564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
810639c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
810739c53f55SRobert Elliott 	if (rc) {
810864670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
810964670ac8SStephen M. Cameron 			"after soft reset.\n");
811039c53f55SRobert Elliott 		return rc;
811164670ac8SStephen M. Cameron 	}
811264670ac8SStephen M. Cameron 
811364670ac8SStephen M. Cameron 	return 0;
811464670ac8SStephen M. Cameron }
811564670ac8SStephen M. Cameron 
8116072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
8117072b0518SStephen M. Cameron {
8118072b0518SStephen M. Cameron 	int i;
8119072b0518SStephen M. Cameron 
8120072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
8121072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
8122072b0518SStephen M. Cameron 			continue;
81238bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
81241fb7c98aSRobert Elliott 					h->reply_queue_size,
81251fb7c98aSRobert Elliott 					h->reply_queue[i].head,
81261fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
8127072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
8128072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
8129072b0518SStephen M. Cameron 	}
8130105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
8131072b0518SStephen M. Cameron }
8132072b0518SStephen M. Cameron 
81330097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
81340097f0f4SStephen M. Cameron {
8135105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
8136105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
8137105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
8138105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
81392946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
81402946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
81412946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
81429ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
81439ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
81449ecd953aSRobert Elliott 	if (h->resubmit_wq) {
81459ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
81469ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
81479ecd953aSRobert Elliott 	}
81489ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
81499ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
81509ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
81519ecd953aSRobert Elliott 	}
815201192088SDon Brace 	if (h->monitor_ctlr_wq) {
815301192088SDon Brace 		destroy_workqueue(h->monitor_ctlr_wq);
815401192088SDon Brace 		h->monitor_ctlr_wq = NULL;
815501192088SDon Brace 	}
815601192088SDon Brace 
8157105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
815864670ac8SStephen M. Cameron }
815964670ac8SStephen M. Cameron 
8160a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
8161f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
8162a0c12413SStephen M. Cameron {
8163281a7fd0SWebb Scales 	int i, refcount;
8164281a7fd0SWebb Scales 	struct CommandList *c;
816525163bd5SWebb Scales 	int failcount = 0;
8166a0c12413SStephen M. Cameron 
8167080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
8168f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
8169f2405db8SDon Brace 		c = h->cmd_pool + i;
8170281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
8171281a7fd0SWebb Scales 		if (refcount > 1) {
817225163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
81735a3d16f5SStephen M. Cameron 			finish_cmd(c);
8174433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
817525163bd5SWebb Scales 			failcount++;
8176a0c12413SStephen M. Cameron 		}
8177281a7fd0SWebb Scales 		cmd_free(h, c);
8178281a7fd0SWebb Scales 	}
817925163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
818025163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
8181a0c12413SStephen M. Cameron }
8182a0c12413SStephen M. Cameron 
8183094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
8184094963daSStephen M. Cameron {
8185c8ed0010SRusty Russell 	int cpu;
8186094963daSStephen M. Cameron 
8187c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
8188094963daSStephen M. Cameron 		u32 *lockup_detected;
8189094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
8190094963daSStephen M. Cameron 		*lockup_detected = value;
8191094963daSStephen M. Cameron 	}
8192094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
8193094963daSStephen M. Cameron }
8194094963daSStephen M. Cameron 
8195a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
8196a0c12413SStephen M. Cameron {
8197a0c12413SStephen M. Cameron 	unsigned long flags;
8198094963daSStephen M. Cameron 	u32 lockup_detected;
8199a0c12413SStephen M. Cameron 
8200a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8201a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8202094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
8203094963daSStephen M. Cameron 	if (!lockup_detected) {
8204094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
8205094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
820625163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
820725163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
8208094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
8209094963daSStephen M. Cameron 	}
8210094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
8211a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
821225163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
821325163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
8214b9b08cadSDon Brace 	if (lockup_detected == 0xffff0000) {
8215b9b08cadSDon Brace 		dev_warn(&h->pdev->dev, "Telling controller to do a CHKPT\n");
8216b9b08cadSDon Brace 		writel(DOORBELL_GENERATE_CHKPT, h->vaddr + SA5_DOORBELL);
8217b9b08cadSDon Brace 	}
8218a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
8219f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
8220a0c12413SStephen M. Cameron }
8221a0c12413SStephen M. Cameron 
822225163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
8223a0c12413SStephen M. Cameron {
8224a0c12413SStephen M. Cameron 	u64 now;
8225a0c12413SStephen M. Cameron 	u32 heartbeat;
8226a0c12413SStephen M. Cameron 	unsigned long flags;
8227a0c12413SStephen M. Cameron 
8228a0c12413SStephen M. Cameron 	now = get_jiffies_64();
8229a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
8230a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
8231e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
823225163bd5SWebb Scales 		return false;
8233a0c12413SStephen M. Cameron 
8234a0c12413SStephen M. Cameron 	/*
8235a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
8236a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
8237a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
8238a0c12413SStephen M. Cameron 	 */
8239a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
8240e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
824125163bd5SWebb Scales 		return false;
8242a0c12413SStephen M. Cameron 
8243a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
8244a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8245a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
8246a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8247a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
8248a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
824925163bd5SWebb Scales 		return true;
8250a0c12413SStephen M. Cameron 	}
8251a0c12413SStephen M. Cameron 
8252a0c12413SStephen M. Cameron 	/* We're ok. */
8253a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
8254a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
825525163bd5SWebb Scales 	return false;
8256a0c12413SStephen M. Cameron }
8257a0c12413SStephen M. Cameron 
8258b2582a65SDon Brace /*
8259b2582a65SDon Brace  * Set ioaccel status for all ioaccel volumes.
8260b2582a65SDon Brace  *
8261b2582a65SDon Brace  * Called from monitor controller worker (hpsa_event_monitor_worker)
8262b2582a65SDon Brace  *
8263b2582a65SDon Brace  * A Volume (or Volumes that comprise an Array set may be undergoing a
8264b2582a65SDon Brace  * transformation, so we will be turning off ioaccel for all volumes that
8265b2582a65SDon Brace  * make up the Array.
8266b2582a65SDon Brace  */
8267b2582a65SDon Brace static void hpsa_set_ioaccel_status(struct ctlr_info *h)
8268b2582a65SDon Brace {
8269b2582a65SDon Brace 	int rc;
8270b2582a65SDon Brace 	int i;
8271b2582a65SDon Brace 	u8 ioaccel_status;
8272b2582a65SDon Brace 	unsigned char *buf;
8273b2582a65SDon Brace 	struct hpsa_scsi_dev_t *device;
8274b2582a65SDon Brace 
8275b2582a65SDon Brace 	if (!h)
8276b2582a65SDon Brace 		return;
8277b2582a65SDon Brace 
8278b2582a65SDon Brace 	buf = kmalloc(64, GFP_KERNEL);
8279b2582a65SDon Brace 	if (!buf)
8280b2582a65SDon Brace 		return;
8281b2582a65SDon Brace 
8282b2582a65SDon Brace 	/*
8283b2582a65SDon Brace 	 * Run through current device list used during I/O requests.
8284b2582a65SDon Brace 	 */
8285b2582a65SDon Brace 	for (i = 0; i < h->ndevices; i++) {
8286b2582a65SDon Brace 		device = h->dev[i];
8287b2582a65SDon Brace 
8288b2582a65SDon Brace 		if (!device)
8289b2582a65SDon Brace 			continue;
8290b2582a65SDon Brace 		if (!hpsa_vpd_page_supported(h, device->scsi3addr,
8291b2582a65SDon Brace 						HPSA_VPD_LV_IOACCEL_STATUS))
8292b2582a65SDon Brace 			continue;
8293b2582a65SDon Brace 
8294b2582a65SDon Brace 		memset(buf, 0, 64);
8295b2582a65SDon Brace 
8296b2582a65SDon Brace 		rc = hpsa_scsi_do_inquiry(h, device->scsi3addr,
8297b2582a65SDon Brace 					VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS,
8298b2582a65SDon Brace 					buf, 64);
8299b2582a65SDon Brace 		if (rc != 0)
8300b2582a65SDon Brace 			continue;
8301b2582a65SDon Brace 
8302b2582a65SDon Brace 		ioaccel_status = buf[IOACCEL_STATUS_BYTE];
8303b2582a65SDon Brace 		device->offload_config =
8304b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
8305b2582a65SDon Brace 		if (device->offload_config)
8306b2582a65SDon Brace 			device->offload_to_be_enabled =
8307b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
8308b2582a65SDon Brace 
8309b2582a65SDon Brace 		/*
8310b2582a65SDon Brace 		 * Immediately turn off ioaccel for any volume the
8311b2582a65SDon Brace 		 * controller tells us to. Some of the reasons could be:
8312b2582a65SDon Brace 		 *    transformation - change to the LVs of an Array.
8313b2582a65SDon Brace 		 *    degraded volume - component failure
8314b2582a65SDon Brace 		 *
8315b2582a65SDon Brace 		 * If ioaccel is to be re-enabled, re-enable later during the
8316b2582a65SDon Brace 		 * scan operation so the driver can get a fresh raidmap
8317b2582a65SDon Brace 		 * before turning ioaccel back on.
8318b2582a65SDon Brace 		 *
8319b2582a65SDon Brace 		 */
8320b2582a65SDon Brace 		if (!device->offload_to_be_enabled)
8321b2582a65SDon Brace 			device->offload_enabled = 0;
8322b2582a65SDon Brace 	}
8323b2582a65SDon Brace 
8324b2582a65SDon Brace 	kfree(buf);
8325b2582a65SDon Brace }
8326b2582a65SDon Brace 
83279846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
832876438d08SStephen M. Cameron {
832976438d08SStephen M. Cameron 	char *event_type;
833076438d08SStephen M. Cameron 
8331e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8332e4aa3e6aSStephen Cameron 		return;
8333e4aa3e6aSStephen Cameron 
833476438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
83351f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
83361f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
833776438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
833876438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
833976438d08SStephen M. Cameron 
834076438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
834176438d08SStephen M. Cameron 			event_type = "state change";
834276438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
834376438d08SStephen M. Cameron 			event_type = "configuration change";
834476438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
834576438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
8346b2582a65SDon Brace 		hpsa_set_ioaccel_status(h);
834723100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
834876438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
834976438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
835076438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
835176438d08SStephen M. Cameron 			h->events, event_type);
835276438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
835376438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
835476438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
835576438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
835676438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
835776438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
835876438d08SStephen M. Cameron 	} else {
835976438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
836076438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
836176438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
836276438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
836376438d08SStephen M. Cameron 	}
83649846590eSStephen M. Cameron 	return;
836576438d08SStephen M. Cameron }
836676438d08SStephen M. Cameron 
836776438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
836876438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8369e863d68eSScott Teel  * we should rescan the controller for devices.
8370e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
837176438d08SStephen M. Cameron  */
83729846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
837376438d08SStephen M. Cameron {
8374853633e8SDon Brace 	if (h->drv_req_rescan) {
8375853633e8SDon Brace 		h->drv_req_rescan = 0;
8376853633e8SDon Brace 		return 1;
8377853633e8SDon Brace 	}
8378853633e8SDon Brace 
837976438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
83809846590eSStephen M. Cameron 		return 0;
838176438d08SStephen M. Cameron 
838276438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
83839846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
83849846590eSStephen M. Cameron }
838576438d08SStephen M. Cameron 
838676438d08SStephen M. Cameron /*
83879846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
838876438d08SStephen M. Cameron  */
83899846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
83909846590eSStephen M. Cameron {
83919846590eSStephen M. Cameron 	unsigned long flags;
83929846590eSStephen M. Cameron 	struct offline_device_entry *d;
83939846590eSStephen M. Cameron 	struct list_head *this, *tmp;
83949846590eSStephen M. Cameron 
83959846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
83969846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
83979846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
83989846590eSStephen M. Cameron 				offline_list);
83999846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8400d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8401d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8402d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8403d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
84049846590eSStephen M. Cameron 			return 1;
8405d1fea47cSStephen M. Cameron 		}
84069846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
840776438d08SStephen M. Cameron 	}
84089846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
84099846590eSStephen M. Cameron 	return 0;
84109846590eSStephen M. Cameron }
84119846590eSStephen M. Cameron 
841234592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
841334592254SScott Teel {
841434592254SScott Teel 	int rc = 1; /* assume there are changes */
841534592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
841634592254SScott Teel 
841734592254SScott Teel 	/* if we can't find out if lun data has changed,
841834592254SScott Teel 	 * assume that it has.
841934592254SScott Teel 	 */
842034592254SScott Teel 
842134592254SScott Teel 	if (!h->lastlogicals)
84227e8a9486SAmit Kushwaha 		return rc;
842334592254SScott Teel 
842434592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
84257e8a9486SAmit Kushwaha 	if (!logdev)
84267e8a9486SAmit Kushwaha 		return rc;
84277e8a9486SAmit Kushwaha 
842834592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
842934592254SScott Teel 		dev_warn(&h->pdev->dev,
843034592254SScott Teel 			"report luns failed, can't track lun changes.\n");
843134592254SScott Teel 		goto out;
843234592254SScott Teel 	}
843334592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
843434592254SScott Teel 		dev_info(&h->pdev->dev,
843534592254SScott Teel 			"Lun changes detected.\n");
843634592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
843734592254SScott Teel 		goto out;
843834592254SScott Teel 	} else
843934592254SScott Teel 		rc = 0; /* no changes detected. */
844034592254SScott Teel out:
844134592254SScott Teel 	kfree(logdev);
844234592254SScott Teel 	return rc;
844334592254SScott Teel }
844434592254SScott Teel 
84453d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h)
8446a0c12413SStephen M. Cameron {
84473d38f00cSScott Teel 	struct Scsi_Host *sh = NULL;
8448a0c12413SStephen M. Cameron 	unsigned long flags;
84499846590eSStephen M. Cameron 
8450bfd7546cSDon Brace 	/*
8451bfd7546cSDon Brace 	 * Do the scan after the reset
8452bfd7546cSDon Brace 	 */
8453c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
8454bfd7546cSDon Brace 	if (h->reset_in_progress) {
8455bfd7546cSDon Brace 		h->drv_req_rescan = 1;
8456c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
8457bfd7546cSDon Brace 		return;
8458bfd7546cSDon Brace 	}
8459c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
8460bfd7546cSDon Brace 
846134592254SScott Teel 	sh = scsi_host_get(h->scsi_host);
846234592254SScott Teel 	if (sh != NULL) {
846334592254SScott Teel 		hpsa_scan_start(sh);
846434592254SScott Teel 		scsi_host_put(sh);
84653d38f00cSScott Teel 		h->drv_req_rescan = 0;
846634592254SScott Teel 	}
846734592254SScott Teel }
84683d38f00cSScott Teel 
84693d38f00cSScott Teel /*
84703d38f00cSScott Teel  * watch for controller events
84713d38f00cSScott Teel  */
84723d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work)
84733d38f00cSScott Teel {
84743d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
84753d38f00cSScott Teel 					struct ctlr_info, event_monitor_work);
84763d38f00cSScott Teel 	unsigned long flags;
84773d38f00cSScott Teel 
84783d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84793d38f00cSScott Teel 	if (h->remove_in_progress) {
84803d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
84813d38f00cSScott Teel 		return;
84823d38f00cSScott Teel 	}
84833d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84843d38f00cSScott Teel 
84853d38f00cSScott Teel 	if (hpsa_ctlr_needs_rescan(h)) {
84863d38f00cSScott Teel 		hpsa_ack_ctlr_events(h);
84873d38f00cSScott Teel 		hpsa_perform_rescan(h);
84883d38f00cSScott Teel 	}
84893d38f00cSScott Teel 
84903d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84913d38f00cSScott Teel 	if (!h->remove_in_progress)
849201192088SDon Brace 		queue_delayed_work(h->monitor_ctlr_wq, &h->event_monitor_work,
84933d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
84943d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84953d38f00cSScott Teel }
84963d38f00cSScott Teel 
84973d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work)
84983d38f00cSScott Teel {
84993d38f00cSScott Teel 	unsigned long flags;
85003d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
85013d38f00cSScott Teel 					struct ctlr_info, rescan_ctlr_work);
85023d38f00cSScott Teel 
85033d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
85043d38f00cSScott Teel 	if (h->remove_in_progress) {
85053d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
85063d38f00cSScott Teel 		return;
85073d38f00cSScott Teel 	}
85083d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
85093d38f00cSScott Teel 
85103d38f00cSScott Teel 	if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) {
85113d38f00cSScott Teel 		hpsa_perform_rescan(h);
85123d38f00cSScott Teel 	} else if (h->discovery_polling) {
85133d38f00cSScott Teel 		if (hpsa_luns_changed(h)) {
85143d38f00cSScott Teel 			dev_info(&h->pdev->dev,
85153d38f00cSScott Teel 				"driver discovery polling rescan.\n");
85163d38f00cSScott Teel 			hpsa_perform_rescan(h);
85173d38f00cSScott Teel 		}
85189846590eSStephen M. Cameron 	}
85196636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
85206636e7f4SDon Brace 	if (!h->remove_in_progress)
85216636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
85226636e7f4SDon Brace 				h->heartbeat_sample_interval);
85236636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
85246636e7f4SDon Brace }
85256636e7f4SDon Brace 
85266636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
85276636e7f4SDon Brace {
85286636e7f4SDon Brace 	unsigned long flags;
85296636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
85306636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
85316636e7f4SDon Brace 
85326636e7f4SDon Brace 	detect_controller_lockup(h);
85336636e7f4SDon Brace 	if (lockup_detected(h))
85346636e7f4SDon Brace 		return;
85359846590eSStephen M. Cameron 
85368a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
85376636e7f4SDon Brace 	if (!h->remove_in_progress)
853801192088SDon Brace 		queue_delayed_work(h->monitor_ctlr_wq, &h->monitor_ctlr_work,
85398a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
85408a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8541a0c12413SStephen M. Cameron }
8542a0c12413SStephen M. Cameron 
85436636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
85446636e7f4SDon Brace 						char *name)
85456636e7f4SDon Brace {
85466636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
85476636e7f4SDon Brace 
8548397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
85496636e7f4SDon Brace 	if (!wq)
85506636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
85516636e7f4SDon Brace 
85526636e7f4SDon Brace 	return wq;
85536636e7f4SDon Brace }
85546636e7f4SDon Brace 
85558b834bffSMing Lei static void hpda_free_ctlr_info(struct ctlr_info *h)
85568b834bffSMing Lei {
85578b834bffSMing Lei 	kfree(h->reply_map);
85588b834bffSMing Lei 	kfree(h);
85598b834bffSMing Lei }
85608b834bffSMing Lei 
85618b834bffSMing Lei static struct ctlr_info *hpda_alloc_ctlr_info(void)
85628b834bffSMing Lei {
85638b834bffSMing Lei 	struct ctlr_info *h;
85648b834bffSMing Lei 
85658b834bffSMing Lei 	h = kzalloc(sizeof(*h), GFP_KERNEL);
85668b834bffSMing Lei 	if (!h)
85678b834bffSMing Lei 		return NULL;
85688b834bffSMing Lei 
85696396bb22SKees Cook 	h->reply_map = kcalloc(nr_cpu_ids, sizeof(*h->reply_map), GFP_KERNEL);
85708b834bffSMing Lei 	if (!h->reply_map) {
85718b834bffSMing Lei 		kfree(h);
85728b834bffSMing Lei 		return NULL;
85738b834bffSMing Lei 	}
85748b834bffSMing Lei 	return h;
85758b834bffSMing Lei }
85768b834bffSMing Lei 
85776f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
85784c2a8c40SStephen M. Cameron {
85794c2a8c40SStephen M. Cameron 	int dac, rc;
85804c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
858164670ac8SStephen M. Cameron 	int try_soft_reset = 0;
858264670ac8SStephen M. Cameron 	unsigned long flags;
85836b6c1cd7STomas Henzl 	u32 board_id;
85844c2a8c40SStephen M. Cameron 
85854c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
85864c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
85874c2a8c40SStephen M. Cameron 
8588135ae6edSHannes Reinecke 	rc = hpsa_lookup_board_id(pdev, &board_id, NULL);
85896b6c1cd7STomas Henzl 	if (rc < 0) {
85906b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
85916b6c1cd7STomas Henzl 		return rc;
85926b6c1cd7STomas Henzl 	}
85936b6c1cd7STomas Henzl 
85946b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
859564670ac8SStephen M. Cameron 	if (rc) {
859664670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
85974c2a8c40SStephen M. Cameron 			return rc;
859864670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
859964670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
860064670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
860164670ac8SStephen M. Cameron 		 * point that it can accept a command.
860264670ac8SStephen M. Cameron 		 */
860364670ac8SStephen M. Cameron 		try_soft_reset = 1;
860464670ac8SStephen M. Cameron 		rc = 0;
860564670ac8SStephen M. Cameron 	}
860664670ac8SStephen M. Cameron 
860764670ac8SStephen M. Cameron reinit_after_soft_reset:
86084c2a8c40SStephen M. Cameron 
8609303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8610303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8611303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8612303932fdSDon Brace 	 */
8613303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
86148b834bffSMing Lei 	h = hpda_alloc_ctlr_info();
8615105a3dbcSRobert Elliott 	if (!h) {
8616105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8617ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8618105a3dbcSRobert Elliott 	}
8619edd16368SStephen M. Cameron 
862055c06c71SStephen M. Cameron 	h->pdev = pdev;
8621105a3dbcSRobert Elliott 
8622a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
86239846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
86246eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
86259846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
86266eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
8627c59d04f3SDon Brace 	spin_lock_init(&h->reset_lock);
862834f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
8629094963daSStephen M. Cameron 
8630094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8631094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
86322a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8633105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
86342a5ac326SStephen M. Cameron 		rc = -ENOMEM;
86352efa5929SRobert Elliott 		goto clean1;	/* aer/h */
86362a5ac326SStephen M. Cameron 	}
8637094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8638094963daSStephen M. Cameron 
863955c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8640105a3dbcSRobert Elliott 	if (rc)
86412946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8642edd16368SStephen M. Cameron 
86432946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
86442946e82bSRobert Elliott 	 * interrupt_mode h->intr */
86452946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
86462946e82bSRobert Elliott 	if (rc)
86472946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
86482946e82bSRobert Elliott 
86492946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8650edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8651edd16368SStephen M. Cameron 	number_of_controllers++;
8652edd16368SStephen M. Cameron 
8653edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
86548bc8f47eSChristoph Hellwig 	rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
8655ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8656edd16368SStephen M. Cameron 		dac = 1;
8657ecd9aad4SStephen M. Cameron 	} else {
86588bc8f47eSChristoph Hellwig 		rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
8659ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8660edd16368SStephen M. Cameron 			dac = 0;
8661ecd9aad4SStephen M. Cameron 		} else {
8662edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
86632946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8664edd16368SStephen M. Cameron 		}
8665ecd9aad4SStephen M. Cameron 	}
8666edd16368SStephen M. Cameron 
8667edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8668edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
866910f66018SStephen M. Cameron 
8670105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8671105a3dbcSRobert Elliott 	if (rc)
86722946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8673d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
86748947fd10SRobert Elliott 	if (rc)
86752946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8676105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8677105a3dbcSRobert Elliott 	if (rc)
86782946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8679a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
8680d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8681d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8682a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
868387b9e6aaSDon Brace 	h->scan_waiting = 0;
8684edd16368SStephen M. Cameron 
8685edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
86869a41338eSStephen M. Cameron 	h->ndevices = 0;
86872946e82bSRobert Elliott 
86889a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8689105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8690105a3dbcSRobert Elliott 	if (rc)
86912946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
86922946e82bSRobert Elliott 
86932efa5929SRobert Elliott 	/* create the resubmit workqueue */
86942efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
86952efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
86962efa5929SRobert Elliott 		rc = -ENOMEM;
86972efa5929SRobert Elliott 		goto clean7;
86982efa5929SRobert Elliott 	}
86992efa5929SRobert Elliott 
87002efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
87012efa5929SRobert Elliott 	if (!h->resubmit_wq) {
87022efa5929SRobert Elliott 		rc = -ENOMEM;
87032efa5929SRobert Elliott 		goto clean7;	/* aer/h */
87042efa5929SRobert Elliott 	}
870564670ac8SStephen M. Cameron 
870601192088SDon Brace 	h->monitor_ctlr_wq = hpsa_create_controller_wq(h, "monitor");
870701192088SDon Brace 	if (!h->monitor_ctlr_wq) {
870801192088SDon Brace 		rc = -ENOMEM;
870901192088SDon Brace 		goto clean7;
871001192088SDon Brace 	}
871101192088SDon Brace 
8712105a3dbcSRobert Elliott 	/*
8713105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
871464670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
871564670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
871664670ac8SStephen M. Cameron 	 */
871764670ac8SStephen M. Cameron 	if (try_soft_reset) {
871864670ac8SStephen M. Cameron 
871964670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
872064670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
872164670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
872264670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
872364670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
872464670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
872564670ac8SStephen M. Cameron 		 */
872664670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
872764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
872864670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8729ec501a18SRobert Elliott 		hpsa_free_irqs(h);
87309ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
873164670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
873264670ac8SStephen M. Cameron 		if (rc) {
87339ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
87349ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8735d498757cSRobert Elliott 			/*
8736b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8737b2ef480cSRobert Elliott 			 * again. Instead, do its work
8738b2ef480cSRobert Elliott 			 */
8739b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8740b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8741b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8742b2ef480cSRobert Elliott 			/*
8743b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8744b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8745d498757cSRobert Elliott 			 */
8746d498757cSRobert Elliott 			goto clean3;
874764670ac8SStephen M. Cameron 		}
874864670ac8SStephen M. Cameron 
874964670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
875064670ac8SStephen M. Cameron 		if (rc)
875164670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
87527ef7323fSDon Brace 			goto clean7;
875364670ac8SStephen M. Cameron 
875464670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
875564670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
875664670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
875764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
875864670ac8SStephen M. Cameron 		msleep(10000);
875964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
876064670ac8SStephen M. Cameron 
876164670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
876264670ac8SStephen M. Cameron 		if (rc)
876364670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
876464670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
876564670ac8SStephen M. Cameron 
876664670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
876764670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
876864670ac8SStephen M. Cameron 		 * all over again.
876964670ac8SStephen M. Cameron 		 */
877064670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
877164670ac8SStephen M. Cameron 		try_soft_reset = 0;
877264670ac8SStephen M. Cameron 		if (rc)
8773b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
877464670ac8SStephen M. Cameron 			return -ENODEV;
877564670ac8SStephen M. Cameron 
877664670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
877764670ac8SStephen M. Cameron 	}
8778edd16368SStephen M. Cameron 
8779da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8780da0697bdSScott Teel 	h->acciopath_status = 1;
878134592254SScott Teel 	/* Disable discovery polling.*/
878234592254SScott Teel 	h->discovery_polling = 0;
8783da0697bdSScott Teel 
8784e863d68eSScott Teel 
8785edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8786edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8787edd16368SStephen M. Cameron 
8788339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
87898a98db73SStephen M. Cameron 
879034592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
879134592254SScott Teel 	if (!h->lastlogicals)
879234592254SScott Teel 		dev_info(&h->pdev->dev,
879334592254SScott Teel 			"Can't track change to report lun data\n");
879434592254SScott Teel 
8795cf477237SDon Brace 	/* hook into SCSI subsystem */
8796cf477237SDon Brace 	rc = hpsa_scsi_add_host(h);
8797cf477237SDon Brace 	if (rc)
8798cf477237SDon Brace 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8799cf477237SDon Brace 
88008a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
88018a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
88028a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
88038a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
88048a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
88056636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
88066636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
88076636e7f4SDon Brace 				h->heartbeat_sample_interval);
88083d38f00cSScott Teel 	INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker);
88093d38f00cSScott Teel 	schedule_delayed_work(&h->event_monitor_work,
88103d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
881188bf6d62SStephen M. Cameron 	return 0;
8812edd16368SStephen M. Cameron 
88132946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8814105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8815105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8816105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
881733a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
88182946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
88192e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
88202946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8821ec501a18SRobert Elliott 	hpsa_free_irqs(h);
88222946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
88232946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
88242946e82bSRobert Elliott 	h->scsi_host = NULL;
88252946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8826195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
88272946e82bSRobert Elliott clean2: /* lu, aer/h */
8828105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8829094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8830105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8831105a3dbcSRobert Elliott 	}
8832105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8833105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8834105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8835105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8836105a3dbcSRobert Elliott 	}
8837105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8838105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8839105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8840105a3dbcSRobert Elliott 	}
884101192088SDon Brace 	if (h->monitor_ctlr_wq) {
884201192088SDon Brace 		destroy_workqueue(h->monitor_ctlr_wq);
884301192088SDon Brace 		h->monitor_ctlr_wq = NULL;
884401192088SDon Brace 	}
8845edd16368SStephen M. Cameron 	kfree(h);
8846ecd9aad4SStephen M. Cameron 	return rc;
8847edd16368SStephen M. Cameron }
8848edd16368SStephen M. Cameron 
8849edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8850edd16368SStephen M. Cameron {
8851edd16368SStephen M. Cameron 	char *flush_buf;
8852edd16368SStephen M. Cameron 	struct CommandList *c;
885325163bd5SWebb Scales 	int rc;
8854702890e3SStephen M. Cameron 
8855094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8856702890e3SStephen M. Cameron 		return;
8857edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8858edd16368SStephen M. Cameron 	if (!flush_buf)
8859edd16368SStephen M. Cameron 		return;
8860edd16368SStephen M. Cameron 
886145fcb86eSStephen Cameron 	c = cmd_alloc(h);
8862bf43caf3SRobert Elliott 
8863a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8864a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8865a2dac136SStephen M. Cameron 		goto out;
8866a2dac136SStephen M. Cameron 	}
88678bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE,
88688bc8f47eSChristoph Hellwig 			DEFAULT_TIMEOUT);
886925163bd5SWebb Scales 	if (rc)
887025163bd5SWebb Scales 		goto out;
8871edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8872a2dac136SStephen M. Cameron out:
8873edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8874edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
887545fcb86eSStephen Cameron 	cmd_free(h, c);
8876edd16368SStephen M. Cameron 	kfree(flush_buf);
8877edd16368SStephen M. Cameron }
8878edd16368SStephen M. Cameron 
8879c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
8880c2adae44SScott Teel  * send down a report luns request
8881c2adae44SScott Teel  */
8882c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
8883c2adae44SScott Teel {
8884c2adae44SScott Teel 	u32 *options;
8885c2adae44SScott Teel 	struct CommandList *c;
8886c2adae44SScott Teel 	int rc;
8887c2adae44SScott Teel 
8888c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
8889c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
8890c2adae44SScott Teel 		return;
8891c2adae44SScott Teel 
8892c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
88937e8a9486SAmit Kushwaha 	if (!options)
8894c2adae44SScott Teel 		return;
8895c2adae44SScott Teel 
8896c2adae44SScott Teel 	c = cmd_alloc(h);
8897c2adae44SScott Teel 
8898c2adae44SScott Teel 	/* first, get the current diag options settings */
8899c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8900c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8901c2adae44SScott Teel 		goto errout;
8902c2adae44SScott Teel 
89038bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
89048bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8905c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
8906c2adae44SScott Teel 		goto errout;
8907c2adae44SScott Teel 
8908c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
8909c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
8910c2adae44SScott Teel 
8911c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
8912c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8913c2adae44SScott Teel 		goto errout;
8914c2adae44SScott Teel 
89158bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE,
89168bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8917c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8918c2adae44SScott Teel 		goto errout;
8919c2adae44SScott Teel 
8920c2adae44SScott Teel 	/* Now verify that it got set: */
8921c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8922c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8923c2adae44SScott Teel 		goto errout;
8924c2adae44SScott Teel 
89258bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
89268bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8927c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8928c2adae44SScott Teel 		goto errout;
8929c2adae44SScott Teel 
8930d8a080c3SDan Carpenter 	if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
8931c2adae44SScott Teel 		goto out;
8932c2adae44SScott Teel 
8933c2adae44SScott Teel errout:
8934c2adae44SScott Teel 	dev_err(&h->pdev->dev,
8935c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
8936c2adae44SScott Teel out:
8937c2adae44SScott Teel 	cmd_free(h, c);
8938c2adae44SScott Teel 	kfree(options);
8939c2adae44SScott Teel }
8940c2adae44SScott Teel 
89410d98ba8dSSinan Kaya static void __hpsa_shutdown(struct pci_dev *pdev)
8942edd16368SStephen M. Cameron {
8943edd16368SStephen M. Cameron 	struct ctlr_info *h;
8944edd16368SStephen M. Cameron 
8945edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8946edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8947edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8948edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8949edd16368SStephen M. Cameron 	 */
8950edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8951edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8952105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8953cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8954edd16368SStephen M. Cameron }
8955edd16368SStephen M. Cameron 
89560d98ba8dSSinan Kaya static void hpsa_shutdown(struct pci_dev *pdev)
89570d98ba8dSSinan Kaya {
89580d98ba8dSSinan Kaya 	__hpsa_shutdown(pdev);
89590d98ba8dSSinan Kaya 	pci_disable_device(pdev);
89600d98ba8dSSinan Kaya }
89610d98ba8dSSinan Kaya 
89626f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
896355e14e76SStephen M. Cameron {
896455e14e76SStephen M. Cameron 	int i;
896555e14e76SStephen M. Cameron 
8966105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
896755e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8968105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8969105a3dbcSRobert Elliott 	}
897055e14e76SStephen M. Cameron }
897155e14e76SStephen M. Cameron 
89726f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8973edd16368SStephen M. Cameron {
8974edd16368SStephen M. Cameron 	struct ctlr_info *h;
89758a98db73SStephen M. Cameron 	unsigned long flags;
8976edd16368SStephen M. Cameron 
8977edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8978edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8979edd16368SStephen M. Cameron 		return;
8980edd16368SStephen M. Cameron 	}
8981edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
89828a98db73SStephen M. Cameron 
89838a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
89848a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
89858a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
89868a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
89876636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
89886636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
89893d38f00cSScott Teel 	cancel_delayed_work_sync(&h->event_monitor_work);
89906636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
89916636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
899201192088SDon Brace 	destroy_workqueue(h->monitor_ctlr_wq);
8993cc64c817SRobert Elliott 
8994dfb2e6f4SMartin Wilck 	hpsa_delete_sas_host(h);
8995dfb2e6f4SMartin Wilck 
89962d041306SDon Brace 	/*
89972d041306SDon Brace 	 * Call before disabling interrupts.
89982d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
89992d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
90002d041306SDon Brace 	 * operations which cannot complete and will hang the system.
90012d041306SDon Brace 	 */
90022d041306SDon Brace 	if (h->scsi_host)
90032d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
9004105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
9005195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
90060d98ba8dSSinan Kaya 	__hpsa_shutdown(pdev);
9007cc64c817SRobert Elliott 
9008105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
9009105a3dbcSRobert Elliott 
90102946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
90112946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
90122946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9013105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
9014105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
90151fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
901634592254SScott Teel 	kfree(h->lastlogicals);
9017105a3dbcSRobert Elliott 
9018105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
9019195f2c65SRobert Elliott 
90202946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
90212946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
90222946e82bSRobert Elliott 
9023195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
90242946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
9025195f2c65SRobert Elliott 
9026105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
9027105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
9028105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
9029d04e62b9SKevin Barnett 
90308b834bffSMing Lei 	hpda_free_ctlr_info(h);				/* init_one 1 */
9031edd16368SStephen M. Cameron }
9032edd16368SStephen M. Cameron 
9033edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
9034edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
9035edd16368SStephen M. Cameron {
9036edd16368SStephen M. Cameron 	return -ENOSYS;
9037edd16368SStephen M. Cameron }
9038edd16368SStephen M. Cameron 
9039edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
9040edd16368SStephen M. Cameron {
9041edd16368SStephen M. Cameron 	return -ENOSYS;
9042edd16368SStephen M. Cameron }
9043edd16368SStephen M. Cameron 
9044edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
9045f79cfec6SStephen M. Cameron 	.name = HPSA,
9046edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
90476f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
9048edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
9049edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
9050edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
9051edd16368SStephen M. Cameron 	.resume = hpsa_resume,
9052edd16368SStephen M. Cameron };
9053edd16368SStephen M. Cameron 
9054303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
9055303932fdSDon Brace  * scatter gather elements supported) and bucket[],
9056303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
9057303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
9058303932fdSDon Brace  * byte increments) which the controller uses to fetch
9059303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
9060303932fdSDon Brace  * maps a given number of scatter gather elements to one of
9061303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
9062303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
9063303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
9064303932fdSDon Brace  * bits of the command address.
9065303932fdSDon Brace  */
9066303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
90672b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
9068303932fdSDon Brace {
9069303932fdSDon Brace 	int i, j, b, size;
9070303932fdSDon Brace 
9071303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
9072303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
9073303932fdSDon Brace 		/* Compute size of a command with i SG entries */
9074e1f7de0cSMatt Gates 		size = i + min_blocks;
9075303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
9076303932fdSDon Brace 		/* Find the bucket that is just big enough */
9077e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
9078303932fdSDon Brace 			if (bucket[j] >= size) {
9079303932fdSDon Brace 				b = j;
9080303932fdSDon Brace 				break;
9081303932fdSDon Brace 			}
9082303932fdSDon Brace 		}
9083303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
9084303932fdSDon Brace 		bucket_map[i] = b;
9085303932fdSDon Brace 	}
9086303932fdSDon Brace }
9087303932fdSDon Brace 
9088105a3dbcSRobert Elliott /*
9089105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
9090105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9091105a3dbcSRobert Elliott  */
9092c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
9093303932fdSDon Brace {
90946c311b57SStephen M. Cameron 	int i;
90956c311b57SStephen M. Cameron 	unsigned long register_value;
9096e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9097e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
9098e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
9099b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
9100b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
9101e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
9102def342bdSStephen M. Cameron 
9103def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
9104def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
9105def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
9106def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
9107def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
9108def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
9109def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
9110def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
9111def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
9112def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
9113d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
9114def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
9115def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
9116def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
9117def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
9118def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
9119def342bdSStephen M. Cameron 	 */
9120d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
9121b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
9122b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
9123b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
9124b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
9125b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
9126b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
9127b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
9128b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
9129b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
9130b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
9131d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
9132303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
9133303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
9134303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
9135303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
9136303932fdSDon Brace 	 */
9137303932fdSDon Brace 
9138b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
9139b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
9140b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
9141b3a52e79SStephen M. Cameron 	 */
9142b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
9143b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
9144b3a52e79SStephen M. Cameron 
9145303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
9146072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
9147072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
9148303932fdSDon Brace 
9149d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
9150d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
9151e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
9152303932fdSDon Brace 	for (i = 0; i < 8; i++)
9153303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
9154303932fdSDon Brace 
9155303932fdSDon Brace 	/* size of controller ring buffer */
9156303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
9157254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
9158303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
9159303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
9160254f796bSMatt Gates 
9161254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9162254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
9163072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
9164254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
9165254f796bSMatt Gates 	}
9166254f796bSMatt Gates 
9167b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
9168e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
9169e1f7de0cSMatt Gates 	/*
9170e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
9171e1f7de0cSMatt Gates 	 */
9172e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9173e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
9174e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
9175e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
917696b6ce4eSDon Brace 	} else
917796b6ce4eSDon Brace 		if (trans_support & CFGTBL_Trans_io_accel2)
9178c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
9179303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9180c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9181c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9182c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
9183c706a795SRobert Elliott 		return -ENODEV;
9184c706a795SRobert Elliott 	}
9185303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
9186303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
9187050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
9188050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
9189c706a795SRobert Elliott 		return -ENODEV;
9190303932fdSDon Brace 	}
9191960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
9192e1f7de0cSMatt Gates 	h->access = access;
9193e1f7de0cSMatt Gates 	h->transMethod = transMethod;
9194e1f7de0cSMatt Gates 
9195b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
9196b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
9197c706a795SRobert Elliott 		return 0;
9198e1f7de0cSMatt Gates 
9199b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
9200e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
9201e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
9202e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
9203e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
9204e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
9205e1f7de0cSMatt Gates 		}
9206283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
9207283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
9208e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
9209e1f7de0cSMatt Gates 
9210e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
9211072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
9212072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
9213072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
9214072b0518SStephen M. Cameron 				h->reply_queue_size);
9215e1f7de0cSMatt Gates 
9216e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
9217e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
9218e1f7de0cSMatt Gates 		 */
9219e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
9220e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
9221e1f7de0cSMatt Gates 
9222e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
9223e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
9224e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
9225e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
9226e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
92272b08b3e9SDon Brace 			cp->host_context_flags =
92282b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
9229e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
9230e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
923150a0decfSStephen M. Cameron 			cp->tag =
9232f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
923350a0decfSStephen M. Cameron 			cp->host_addr =
923450a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
9235e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
9236e1f7de0cSMatt Gates 		}
9237b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9238b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
9239b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
9240b9af4937SStephen M. Cameron 		int rc;
9241b9af4937SStephen M. Cameron 
9242b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
9243b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
9244b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
9245b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
9246b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
9247b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
9248b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
9249b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
9250b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
9251b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
9252b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
9253b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
9254b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
9255b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
9256b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
9257b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
9258b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
9259b9af4937SStephen M. Cameron 	}
9260b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9261c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9262c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9263c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
9264c706a795SRobert Elliott 		return -ENODEV;
9265c706a795SRobert Elliott 	}
9266c706a795SRobert Elliott 	return 0;
9267e1f7de0cSMatt Gates }
9268e1f7de0cSMatt Gates 
92691fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
92701fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
92711fb7c98aSRobert Elliott {
9272105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
92731fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
92741fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
92751fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
92761fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
9277105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
9278105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
9279105a3dbcSRobert Elliott 	}
92801fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
9281105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
92821fb7c98aSRobert Elliott }
92831fb7c98aSRobert Elliott 
9284d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
9285d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
9286e1f7de0cSMatt Gates {
9287283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
9288283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9289283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
9290283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
9291283b4a9bSStephen M. Cameron 
9292e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
9293e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
9294e1f7de0cSMatt Gates 	 * hardware.
9295e1f7de0cSMatt Gates 	 */
9296e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
9297e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
9298e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
92998bc8f47eSChristoph Hellwig 		dma_alloc_coherent(&h->pdev->dev,
9300e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
93018bc8f47eSChristoph Hellwig 			&h->ioaccel_cmd_pool_dhandle, GFP_KERNEL);
9302e1f7de0cSMatt Gates 
9303e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
9304283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9305e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
9306e1f7de0cSMatt Gates 
9307e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
9308e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
9309e1f7de0cSMatt Gates 		goto clean_up;
9310e1f7de0cSMatt Gates 
9311e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
9312e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
9313e1f7de0cSMatt Gates 	return 0;
9314e1f7de0cSMatt Gates 
9315e1f7de0cSMatt Gates clean_up:
93161fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
93172dd02d74SRobert Elliott 	return -ENOMEM;
93186c311b57SStephen M. Cameron }
93196c311b57SStephen M. Cameron 
93201fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
93211fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
93221fb7c98aSRobert Elliott {
9323d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9324d9a729f3SWebb Scales 
9325105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
93261fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
93271fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
93281fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
93291fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
9330105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
9331105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
9332105a3dbcSRobert Elliott 	}
93331fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
9334105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
93351fb7c98aSRobert Elliott }
93361fb7c98aSRobert Elliott 
9337d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
9338d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
9339aca9012aSStephen M. Cameron {
9340d9a729f3SWebb Scales 	int rc;
9341d9a729f3SWebb Scales 
9342aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
9343aca9012aSStephen M. Cameron 
9344aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
9345aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9346aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
9347aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
9348aca9012aSStephen M. Cameron 
9349aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
9350aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
9351aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
93528bc8f47eSChristoph Hellwig 		dma_alloc_coherent(&h->pdev->dev,
9353aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
93548bc8f47eSChristoph Hellwig 			&h->ioaccel2_cmd_pool_dhandle, GFP_KERNEL);
9355aca9012aSStephen M. Cameron 
9356aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
9357aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9358aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9359aca9012aSStephen M. Cameron 
9360aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
9361d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
9362d9a729f3SWebb Scales 		rc = -ENOMEM;
9363d9a729f3SWebb Scales 		goto clean_up;
9364d9a729f3SWebb Scales 	}
9365d9a729f3SWebb Scales 
9366d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
9367d9a729f3SWebb Scales 	if (rc)
9368aca9012aSStephen M. Cameron 		goto clean_up;
9369aca9012aSStephen M. Cameron 
9370aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
9371aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
9372aca9012aSStephen M. Cameron 	return 0;
9373aca9012aSStephen M. Cameron 
9374aca9012aSStephen M. Cameron clean_up:
93751fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9376d9a729f3SWebb Scales 	return rc;
9377aca9012aSStephen M. Cameron }
9378aca9012aSStephen M. Cameron 
9379105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
9380105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
9381105a3dbcSRobert Elliott {
9382105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
9383105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9384105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9385105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9386105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9387105a3dbcSRobert Elliott }
9388105a3dbcSRobert Elliott 
9389105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
9390105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9391105a3dbcSRobert Elliott  */
9392105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
93936c311b57SStephen M. Cameron {
93946c311b57SStephen M. Cameron 	u32 trans_support;
9395e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9396e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
9397105a3dbcSRobert Elliott 	int i, rc;
93986c311b57SStephen M. Cameron 
939902ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
9400105a3dbcSRobert Elliott 		return 0;
940102ec19c8SStephen M. Cameron 
940267c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
940367c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
9404105a3dbcSRobert Elliott 		return 0;
940567c99a72Sscameron@beardog.cce.hp.com 
9406e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
9407e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9408e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9409e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9410105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9411105a3dbcSRobert Elliott 		if (rc)
9412105a3dbcSRobert Elliott 			return rc;
9413105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9414aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9415aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9416105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9417105a3dbcSRobert Elliott 		if (rc)
9418105a3dbcSRobert Elliott 			return rc;
9419e1f7de0cSMatt Gates 	}
9420e1f7de0cSMatt Gates 
9421bc2bb154SChristoph Hellwig 	h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1;
9422cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
94236c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9424072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
94256c311b57SStephen M. Cameron 
9426254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
94278bc8f47eSChristoph Hellwig 		h->reply_queue[i].head = dma_alloc_coherent(&h->pdev->dev,
9428072b0518SStephen M. Cameron 						h->reply_queue_size,
94298bc8f47eSChristoph Hellwig 						&h->reply_queue[i].busaddr,
94308bc8f47eSChristoph Hellwig 						GFP_KERNEL);
9431105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9432105a3dbcSRobert Elliott 			rc = -ENOMEM;
9433105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9434105a3dbcSRobert Elliott 		}
9435254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9436254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9437254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9438254f796bSMatt Gates 	}
9439254f796bSMatt Gates 
94406c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9441d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
94426c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9443105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9444105a3dbcSRobert Elliott 		rc = -ENOMEM;
9445105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9446105a3dbcSRobert Elliott 	}
94476c311b57SStephen M. Cameron 
9448105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9449105a3dbcSRobert Elliott 	if (rc)
9450105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9451105a3dbcSRobert Elliott 	return 0;
9452303932fdSDon Brace 
9453105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9454303932fdSDon Brace 	kfree(h->blockFetchTable);
9455105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9456105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9457105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9458105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9459105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9460105a3dbcSRobert Elliott 	return rc;
9461303932fdSDon Brace }
9462303932fdSDon Brace 
946323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
946476438d08SStephen M. Cameron {
946523100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
946623100dd9SStephen M. Cameron }
946723100dd9SStephen M. Cameron 
946823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
946923100dd9SStephen M. Cameron {
947023100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9471f2405db8SDon Brace 	int i, accel_cmds_out;
9472281a7fd0SWebb Scales 	int refcount;
947376438d08SStephen M. Cameron 
9474f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
947523100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9476f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9477f2405db8SDon Brace 			c = h->cmd_pool + i;
9478281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9479281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
948023100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9481281a7fd0SWebb Scales 			cmd_free(h, c);
9482f2405db8SDon Brace 		}
948323100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
948476438d08SStephen M. Cameron 			break;
948576438d08SStephen M. Cameron 		msleep(100);
948676438d08SStephen M. Cameron 	} while (1);
948776438d08SStephen M. Cameron }
948876438d08SStephen M. Cameron 
9489d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy(
9490d04e62b9SKevin Barnett 				struct hpsa_sas_port *hpsa_sas_port)
9491d04e62b9SKevin Barnett {
9492d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9493d04e62b9SKevin Barnett 	struct sas_phy *phy;
9494d04e62b9SKevin Barnett 
9495d04e62b9SKevin Barnett 	hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL);
9496d04e62b9SKevin Barnett 	if (!hpsa_sas_phy)
9497d04e62b9SKevin Barnett 		return NULL;
9498d04e62b9SKevin Barnett 
9499d04e62b9SKevin Barnett 	phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev,
9500d04e62b9SKevin Barnett 		hpsa_sas_port->next_phy_index);
9501d04e62b9SKevin Barnett 	if (!phy) {
9502d04e62b9SKevin Barnett 		kfree(hpsa_sas_phy);
9503d04e62b9SKevin Barnett 		return NULL;
9504d04e62b9SKevin Barnett 	}
9505d04e62b9SKevin Barnett 
9506d04e62b9SKevin Barnett 	hpsa_sas_port->next_phy_index++;
9507d04e62b9SKevin Barnett 	hpsa_sas_phy->phy = phy;
9508d04e62b9SKevin Barnett 	hpsa_sas_phy->parent_port = hpsa_sas_port;
9509d04e62b9SKevin Barnett 
9510d04e62b9SKevin Barnett 	return hpsa_sas_phy;
9511d04e62b9SKevin Barnett }
9512d04e62b9SKevin Barnett 
9513d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9514d04e62b9SKevin Barnett {
9515d04e62b9SKevin Barnett 	struct sas_phy *phy = hpsa_sas_phy->phy;
9516d04e62b9SKevin Barnett 
9517d04e62b9SKevin Barnett 	sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy);
9518d04e62b9SKevin Barnett 	if (hpsa_sas_phy->added_to_port)
9519d04e62b9SKevin Barnett 		list_del(&hpsa_sas_phy->phy_list_entry);
952055ca38b4SMartin Wilck 	sas_phy_delete(phy);
9521d04e62b9SKevin Barnett 	kfree(hpsa_sas_phy);
9522d04e62b9SKevin Barnett }
9523d04e62b9SKevin Barnett 
9524d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9525d04e62b9SKevin Barnett {
9526d04e62b9SKevin Barnett 	int rc;
9527d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9528d04e62b9SKevin Barnett 	struct sas_phy *phy;
9529d04e62b9SKevin Barnett 	struct sas_identify *identify;
9530d04e62b9SKevin Barnett 
9531d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_sas_phy->parent_port;
9532d04e62b9SKevin Barnett 	phy = hpsa_sas_phy->phy;
9533d04e62b9SKevin Barnett 
9534d04e62b9SKevin Barnett 	identify = &phy->identify;
9535d04e62b9SKevin Barnett 	memset(identify, 0, sizeof(*identify));
9536d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9537d04e62b9SKevin Barnett 	identify->device_type = SAS_END_DEVICE;
9538d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9539d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9540d04e62b9SKevin Barnett 	phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9541d04e62b9SKevin Barnett 	phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9542d04e62b9SKevin Barnett 	phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN;
9543d04e62b9SKevin Barnett 	phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN;
9544d04e62b9SKevin Barnett 	phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN;
9545d04e62b9SKevin Barnett 
9546d04e62b9SKevin Barnett 	rc = sas_phy_add(hpsa_sas_phy->phy);
9547d04e62b9SKevin Barnett 	if (rc)
9548d04e62b9SKevin Barnett 		return rc;
9549d04e62b9SKevin Barnett 
9550d04e62b9SKevin Barnett 	sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy);
9551d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_phy->phy_list_entry,
9552d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head);
9553d04e62b9SKevin Barnett 	hpsa_sas_phy->added_to_port = true;
9554d04e62b9SKevin Barnett 
9555d04e62b9SKevin Barnett 	return 0;
9556d04e62b9SKevin Barnett }
9557d04e62b9SKevin Barnett 
9558d04e62b9SKevin Barnett static int
9559d04e62b9SKevin Barnett 	hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port,
9560d04e62b9SKevin Barnett 				struct sas_rphy *rphy)
9561d04e62b9SKevin Barnett {
9562d04e62b9SKevin Barnett 	struct sas_identify *identify;
9563d04e62b9SKevin Barnett 
9564d04e62b9SKevin Barnett 	identify = &rphy->identify;
9565d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9566d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9567d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9568d04e62b9SKevin Barnett 
9569d04e62b9SKevin Barnett 	return sas_rphy_add(rphy);
9570d04e62b9SKevin Barnett }
9571d04e62b9SKevin Barnett 
9572d04e62b9SKevin Barnett static struct hpsa_sas_port
9573d04e62b9SKevin Barnett 	*hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node,
9574d04e62b9SKevin Barnett 				u64 sas_address)
9575d04e62b9SKevin Barnett {
9576d04e62b9SKevin Barnett 	int rc;
9577d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9578d04e62b9SKevin Barnett 	struct sas_port *port;
9579d04e62b9SKevin Barnett 
9580d04e62b9SKevin Barnett 	hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL);
9581d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9582d04e62b9SKevin Barnett 		return NULL;
9583d04e62b9SKevin Barnett 
9584d04e62b9SKevin Barnett 	INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head);
9585d04e62b9SKevin Barnett 	hpsa_sas_port->parent_node = hpsa_sas_node;
9586d04e62b9SKevin Barnett 
9587d04e62b9SKevin Barnett 	port = sas_port_alloc_num(hpsa_sas_node->parent_dev);
9588d04e62b9SKevin Barnett 	if (!port)
9589d04e62b9SKevin Barnett 		goto free_hpsa_port;
9590d04e62b9SKevin Barnett 
9591d04e62b9SKevin Barnett 	rc = sas_port_add(port);
9592d04e62b9SKevin Barnett 	if (rc)
9593d04e62b9SKevin Barnett 		goto free_sas_port;
9594d04e62b9SKevin Barnett 
9595d04e62b9SKevin Barnett 	hpsa_sas_port->port = port;
9596d04e62b9SKevin Barnett 	hpsa_sas_port->sas_address = sas_address;
9597d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_port->port_list_entry,
9598d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head);
9599d04e62b9SKevin Barnett 
9600d04e62b9SKevin Barnett 	return hpsa_sas_port;
9601d04e62b9SKevin Barnett 
9602d04e62b9SKevin Barnett free_sas_port:
9603d04e62b9SKevin Barnett 	sas_port_free(port);
9604d04e62b9SKevin Barnett free_hpsa_port:
9605d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9606d04e62b9SKevin Barnett 
9607d04e62b9SKevin Barnett 	return NULL;
9608d04e62b9SKevin Barnett }
9609d04e62b9SKevin Barnett 
9610d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port)
9611d04e62b9SKevin Barnett {
9612d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9613d04e62b9SKevin Barnett 	struct hpsa_sas_phy *next;
9614d04e62b9SKevin Barnett 
9615d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_phy, next,
9616d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head, phy_list_entry)
9617d04e62b9SKevin Barnett 		hpsa_free_sas_phy(hpsa_sas_phy);
9618d04e62b9SKevin Barnett 
9619d04e62b9SKevin Barnett 	sas_port_delete(hpsa_sas_port->port);
9620d04e62b9SKevin Barnett 	list_del(&hpsa_sas_port->port_list_entry);
9621d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9622d04e62b9SKevin Barnett }
9623d04e62b9SKevin Barnett 
9624d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev)
9625d04e62b9SKevin Barnett {
9626d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9627d04e62b9SKevin Barnett 
9628d04e62b9SKevin Barnett 	hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL);
9629d04e62b9SKevin Barnett 	if (hpsa_sas_node) {
9630d04e62b9SKevin Barnett 		hpsa_sas_node->parent_dev = parent_dev;
9631d04e62b9SKevin Barnett 		INIT_LIST_HEAD(&hpsa_sas_node->port_list_head);
9632d04e62b9SKevin Barnett 	}
9633d04e62b9SKevin Barnett 
9634d04e62b9SKevin Barnett 	return hpsa_sas_node;
9635d04e62b9SKevin Barnett }
9636d04e62b9SKevin Barnett 
9637d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node)
9638d04e62b9SKevin Barnett {
9639d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9640d04e62b9SKevin Barnett 	struct hpsa_sas_port *next;
9641d04e62b9SKevin Barnett 
9642d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9643d04e62b9SKevin Barnett 		return;
9644d04e62b9SKevin Barnett 
9645d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_port, next,
9646d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head, port_list_entry)
9647d04e62b9SKevin Barnett 		hpsa_free_sas_port(hpsa_sas_port);
9648d04e62b9SKevin Barnett 
9649d04e62b9SKevin Barnett 	kfree(hpsa_sas_node);
9650d04e62b9SKevin Barnett }
9651d04e62b9SKevin Barnett 
9652d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
9653d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
9654d04e62b9SKevin Barnett 					struct sas_rphy *rphy)
9655d04e62b9SKevin Barnett {
9656d04e62b9SKevin Barnett 	int i;
9657d04e62b9SKevin Barnett 	struct hpsa_scsi_dev_t *device;
9658d04e62b9SKevin Barnett 
9659d04e62b9SKevin Barnett 	for (i = 0; i < h->ndevices; i++) {
9660d04e62b9SKevin Barnett 		device = h->dev[i];
9661d04e62b9SKevin Barnett 		if (!device->sas_port)
9662d04e62b9SKevin Barnett 			continue;
9663d04e62b9SKevin Barnett 		if (device->sas_port->rphy == rphy)
9664d04e62b9SKevin Barnett 			return device;
9665d04e62b9SKevin Barnett 	}
9666d04e62b9SKevin Barnett 
9667d04e62b9SKevin Barnett 	return NULL;
9668d04e62b9SKevin Barnett }
9669d04e62b9SKevin Barnett 
9670d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h)
9671d04e62b9SKevin Barnett {
9672d04e62b9SKevin Barnett 	int rc;
9673d04e62b9SKevin Barnett 	struct device *parent_dev;
9674d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9675d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9676d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9677d04e62b9SKevin Barnett 
96780a7c3bb8SDon Brace 	parent_dev = &h->scsi_host->shost_dev;
9679d04e62b9SKevin Barnett 
9680d04e62b9SKevin Barnett 	hpsa_sas_node = hpsa_alloc_sas_node(parent_dev);
9681d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9682d04e62b9SKevin Barnett 		return -ENOMEM;
9683d04e62b9SKevin Barnett 
9684d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address);
9685d04e62b9SKevin Barnett 	if (!hpsa_sas_port) {
9686d04e62b9SKevin Barnett 		rc = -ENODEV;
9687d04e62b9SKevin Barnett 		goto free_sas_node;
9688d04e62b9SKevin Barnett 	}
9689d04e62b9SKevin Barnett 
9690d04e62b9SKevin Barnett 	hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port);
9691d04e62b9SKevin Barnett 	if (!hpsa_sas_phy) {
9692d04e62b9SKevin Barnett 		rc = -ENODEV;
9693d04e62b9SKevin Barnett 		goto free_sas_port;
9694d04e62b9SKevin Barnett 	}
9695d04e62b9SKevin Barnett 
9696d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_phy(hpsa_sas_phy);
9697d04e62b9SKevin Barnett 	if (rc)
9698d04e62b9SKevin Barnett 		goto free_sas_phy;
9699d04e62b9SKevin Barnett 
9700d04e62b9SKevin Barnett 	h->sas_host = hpsa_sas_node;
9701d04e62b9SKevin Barnett 
9702d04e62b9SKevin Barnett 	return 0;
9703d04e62b9SKevin Barnett 
9704d04e62b9SKevin Barnett free_sas_phy:
9705d04e62b9SKevin Barnett 	hpsa_free_sas_phy(hpsa_sas_phy);
9706d04e62b9SKevin Barnett free_sas_port:
9707d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9708d04e62b9SKevin Barnett free_sas_node:
9709d04e62b9SKevin Barnett 	hpsa_free_sas_node(hpsa_sas_node);
9710d04e62b9SKevin Barnett 
9711d04e62b9SKevin Barnett 	return rc;
9712d04e62b9SKevin Barnett }
9713d04e62b9SKevin Barnett 
9714d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h)
9715d04e62b9SKevin Barnett {
9716d04e62b9SKevin Barnett 	hpsa_free_sas_node(h->sas_host);
9717d04e62b9SKevin Barnett }
9718d04e62b9SKevin Barnett 
9719d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
9720d04e62b9SKevin Barnett 				struct hpsa_scsi_dev_t *device)
9721d04e62b9SKevin Barnett {
9722d04e62b9SKevin Barnett 	int rc;
9723d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9724d04e62b9SKevin Barnett 	struct sas_rphy *rphy;
9725d04e62b9SKevin Barnett 
9726d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address);
9727d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9728d04e62b9SKevin Barnett 		return -ENOMEM;
9729d04e62b9SKevin Barnett 
9730d04e62b9SKevin Barnett 	rphy = sas_end_device_alloc(hpsa_sas_port->port);
9731d04e62b9SKevin Barnett 	if (!rphy) {
9732d04e62b9SKevin Barnett 		rc = -ENODEV;
9733d04e62b9SKevin Barnett 		goto free_sas_port;
9734d04e62b9SKevin Barnett 	}
9735d04e62b9SKevin Barnett 
9736d04e62b9SKevin Barnett 	hpsa_sas_port->rphy = rphy;
9737d04e62b9SKevin Barnett 	device->sas_port = hpsa_sas_port;
9738d04e62b9SKevin Barnett 
9739d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy);
9740d04e62b9SKevin Barnett 	if (rc)
9741d04e62b9SKevin Barnett 		goto free_sas_port;
9742d04e62b9SKevin Barnett 
9743d04e62b9SKevin Barnett 	return 0;
9744d04e62b9SKevin Barnett 
9745d04e62b9SKevin Barnett free_sas_port:
9746d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9747d04e62b9SKevin Barnett 	device->sas_port = NULL;
9748d04e62b9SKevin Barnett 
9749d04e62b9SKevin Barnett 	return rc;
9750d04e62b9SKevin Barnett }
9751d04e62b9SKevin Barnett 
9752d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device)
9753d04e62b9SKevin Barnett {
9754d04e62b9SKevin Barnett 	if (device->sas_port) {
9755d04e62b9SKevin Barnett 		hpsa_free_sas_port(device->sas_port);
9756d04e62b9SKevin Barnett 		device->sas_port = NULL;
9757d04e62b9SKevin Barnett 	}
9758d04e62b9SKevin Barnett }
9759d04e62b9SKevin Barnett 
9760d04e62b9SKevin Barnett static int
9761d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy)
9762d04e62b9SKevin Barnett {
9763d04e62b9SKevin Barnett 	return 0;
9764d04e62b9SKevin Barnett }
9765d04e62b9SKevin Barnett 
9766d04e62b9SKevin Barnett static int
9767d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier)
9768d04e62b9SKevin Barnett {
976901d0e789SDon Brace 	struct Scsi_Host *shost = phy_to_shost(rphy);
977001d0e789SDon Brace 	struct ctlr_info *h;
977101d0e789SDon Brace 	struct hpsa_scsi_dev_t *sd;
977201d0e789SDon Brace 
977301d0e789SDon Brace 	if (!shost)
977401d0e789SDon Brace 		return -ENXIO;
977501d0e789SDon Brace 
977601d0e789SDon Brace 	h = shost_to_hba(shost);
977701d0e789SDon Brace 
977801d0e789SDon Brace 	if (!h)
977901d0e789SDon Brace 		return -ENXIO;
978001d0e789SDon Brace 
978101d0e789SDon Brace 	sd = hpsa_find_device_by_sas_rphy(h, rphy);
978201d0e789SDon Brace 	if (!sd)
978301d0e789SDon Brace 		return -ENXIO;
978401d0e789SDon Brace 
978501d0e789SDon Brace 	*identifier = sd->eli;
978601d0e789SDon Brace 
9787d04e62b9SKevin Barnett 	return 0;
9788d04e62b9SKevin Barnett }
9789d04e62b9SKevin Barnett 
9790d04e62b9SKevin Barnett static int
9791d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy)
9792d04e62b9SKevin Barnett {
9793d04e62b9SKevin Barnett 	return -ENXIO;
9794d04e62b9SKevin Barnett }
9795d04e62b9SKevin Barnett 
9796d04e62b9SKevin Barnett static int
9797d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset)
9798d04e62b9SKevin Barnett {
9799d04e62b9SKevin Barnett 	return 0;
9800d04e62b9SKevin Barnett }
9801d04e62b9SKevin Barnett 
9802d04e62b9SKevin Barnett static int
9803d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable)
9804d04e62b9SKevin Barnett {
9805d04e62b9SKevin Barnett 	return 0;
9806d04e62b9SKevin Barnett }
9807d04e62b9SKevin Barnett 
9808d04e62b9SKevin Barnett static int
9809d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy)
9810d04e62b9SKevin Barnett {
9811d04e62b9SKevin Barnett 	return 0;
9812d04e62b9SKevin Barnett }
9813d04e62b9SKevin Barnett 
9814d04e62b9SKevin Barnett static void
9815d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy)
9816d04e62b9SKevin Barnett {
9817d04e62b9SKevin Barnett }
9818d04e62b9SKevin Barnett 
9819d04e62b9SKevin Barnett static int
9820d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates)
9821d04e62b9SKevin Barnett {
9822d04e62b9SKevin Barnett 	return -EINVAL;
9823d04e62b9SKevin Barnett }
9824d04e62b9SKevin Barnett 
9825d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = {
9826d04e62b9SKevin Barnett 	.get_linkerrors = hpsa_sas_get_linkerrors,
9827d04e62b9SKevin Barnett 	.get_enclosure_identifier = hpsa_sas_get_enclosure_identifier,
9828d04e62b9SKevin Barnett 	.get_bay_identifier = hpsa_sas_get_bay_identifier,
9829d04e62b9SKevin Barnett 	.phy_reset = hpsa_sas_phy_reset,
9830d04e62b9SKevin Barnett 	.phy_enable = hpsa_sas_phy_enable,
9831d04e62b9SKevin Barnett 	.phy_setup = hpsa_sas_phy_setup,
9832d04e62b9SKevin Barnett 	.phy_release = hpsa_sas_phy_release,
9833d04e62b9SKevin Barnett 	.set_phy_speed = hpsa_sas_phy_speed,
9834d04e62b9SKevin Barnett };
9835d04e62b9SKevin Barnett 
9836edd16368SStephen M. Cameron /*
9837edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9838edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9839edd16368SStephen M. Cameron  */
9840edd16368SStephen M. Cameron static int __init hpsa_init(void)
9841edd16368SStephen M. Cameron {
9842d04e62b9SKevin Barnett 	int rc;
9843d04e62b9SKevin Barnett 
9844d04e62b9SKevin Barnett 	hpsa_sas_transport_template =
9845d04e62b9SKevin Barnett 		sas_attach_transport(&hpsa_sas_transport_functions);
9846d04e62b9SKevin Barnett 	if (!hpsa_sas_transport_template)
9847d04e62b9SKevin Barnett 		return -ENODEV;
9848d04e62b9SKevin Barnett 
9849d04e62b9SKevin Barnett 	rc = pci_register_driver(&hpsa_pci_driver);
9850d04e62b9SKevin Barnett 
9851d04e62b9SKevin Barnett 	if (rc)
9852d04e62b9SKevin Barnett 		sas_release_transport(hpsa_sas_transport_template);
9853d04e62b9SKevin Barnett 
9854d04e62b9SKevin Barnett 	return rc;
9855edd16368SStephen M. Cameron }
9856edd16368SStephen M. Cameron 
9857edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9858edd16368SStephen M. Cameron {
9859edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9860d04e62b9SKevin Barnett 	sas_release_transport(hpsa_sas_transport_template);
9861edd16368SStephen M. Cameron }
9862edd16368SStephen M. Cameron 
9863e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
9864e1f7de0cSMatt Gates {
9865e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
9866dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
9867dd0e19f3SScott Teel 
9868dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
9869dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
9870dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
9871dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
9872dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
9873dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
9874dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
9875dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
9876dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
9877dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
9878dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
9879dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
9880dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
9881dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
9882dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
9883dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
9884dd0e19f3SScott Teel 
9885dd0e19f3SScott Teel #undef VERIFY_OFFSET
9886dd0e19f3SScott Teel 
9887dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
9888b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
9889b66cc250SMike Miller 
9890b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
9891b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
9892b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
9893b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
9894b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
9895b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
9896b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
9897b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
9898b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
9899b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
9900b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
9901b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
9902b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
9903b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
9904b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
9905b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
9906b66cc250SMike Miller 
9907b66cc250SMike Miller #undef VERIFY_OFFSET
9908b66cc250SMike Miller 
9909b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
9910e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
9911e1f7de0cSMatt Gates 
9912e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
9913e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
9914e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
9915e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
9916e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
9917e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
9918e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
9919e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
9920e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
9921e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
9922e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
9923e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
9924e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
9925e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
9926e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
9927e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
9928e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
9929e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
9930e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
9931e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
9932e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
9933e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
993450a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
9935e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
9936e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
9937e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
9938e1f7de0cSMatt Gates #undef VERIFY_OFFSET
9939e1f7de0cSMatt Gates }
9940e1f7de0cSMatt Gates 
9941edd16368SStephen M. Cameron module_init(hpsa_init);
9942edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
9943