xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 9e33f0d5788fe4aaa42b1abf6536d046c724a8cd)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
394c7bc31SDon Brace  *    Copyright 2016 Microsemi Corporation
41358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
51358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
6edd16368SStephen M. Cameron  *
7edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
8edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
9edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
10edd16368SStephen M. Cameron  *
11edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
12edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
13edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
14edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
15edd16368SStephen M. Cameron  *
1694c7bc31SDon Brace  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  */
19edd16368SStephen M. Cameron 
20edd16368SStephen M. Cameron #include <linux/module.h>
21edd16368SStephen M. Cameron #include <linux/interrupt.h>
22edd16368SStephen M. Cameron #include <linux/types.h>
23edd16368SStephen M. Cameron #include <linux/pci.h>
24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
25edd16368SStephen M. Cameron #include <linux/kernel.h>
26edd16368SStephen M. Cameron #include <linux/slab.h>
27edd16368SStephen M. Cameron #include <linux/delay.h>
28edd16368SStephen M. Cameron #include <linux/fs.h>
29edd16368SStephen M. Cameron #include <linux/timer.h>
30edd16368SStephen M. Cameron #include <linux/init.h>
31edd16368SStephen M. Cameron #include <linux/spinlock.h>
32edd16368SStephen M. Cameron #include <linux/compat.h>
33edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
34edd16368SStephen M. Cameron #include <linux/uaccess.h>
35edd16368SStephen M. Cameron #include <linux/io.h>
36edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
37edd16368SStephen M. Cameron #include <linux/completion.h>
38edd16368SStephen M. Cameron #include <linux/moduleparam.h>
39edd16368SStephen M. Cameron #include <scsi/scsi.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
449437ac43SStephen Cameron #include <scsi/scsi_eh.h>
45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h>
4673153fe5SWebb Scales #include <scsi/scsi_dbg.h>
47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
48edd16368SStephen M. Cameron #include <linux/string.h>
49edd16368SStephen M. Cameron #include <linux/bitmap.h>
5060063497SArun Sharma #include <linux/atomic.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5242a91641SDon Brace #include <linux/percpu-defs.h>
53094963daSStephen M. Cameron #include <linux/percpu.h>
542b08b3e9SDon Brace #include <asm/unaligned.h>
55283b4a9bSStephen M. Cameron #include <asm/div64.h>
56edd16368SStephen M. Cameron #include "hpsa_cmd.h"
57edd16368SStephen M. Cameron #include "hpsa.h"
58edd16368SStephen M. Cameron 
59ec2c3aa9SDon Brace /*
60ec2c3aa9SDon Brace  * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.'
61ec2c3aa9SDon Brace  * with an optional trailing '-' followed by a byte value (0-255).
62ec2c3aa9SDon Brace  */
63c59c32cdSDon Brace #define HPSA_DRIVER_VERSION "3.4.20-160"
64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
65f79cfec6SStephen M. Cameron #define HPSA "hpsa"
66edd16368SStephen M. Cameron 
67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
73edd16368SStephen M. Cameron 
74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
76b443d3eaSDon Brace /* How long to wait before giving up on a command */
77b443d3eaSDon Brace #define HPSA_EH_PTRAID_TIMEOUT (240 * HZ)
78edd16368SStephen M. Cameron 
79edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
80edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
81edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
82edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
83edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
84edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
85edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
86253d2464SHannes Reinecke MODULE_ALIAS("cciss");
87edd16368SStephen M. Cameron 
8802ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8902ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
9002ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
9102ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
92edd16368SStephen M. Cameron 
93edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
94edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
98edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
99edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
100163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
101163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
102f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1089143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1099143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
1107f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1920},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
113fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
1157f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1925},
116fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
117fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
13097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
13197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1323b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1343b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1353b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1363b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
137fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
138cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
139cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
140cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
141cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
142cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1438e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1448e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1458e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1468e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1478e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
148edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
149edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
150135ae6edSHannes Reinecke 	{PCI_VENDOR_ID_COMPAQ,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
151135ae6edSHannes Reinecke 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
152edd16368SStephen M. Cameron 	{0,}
153edd16368SStephen M. Cameron };
154edd16368SStephen M. Cameron 
155edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
156edd16368SStephen M. Cameron 
157edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
158edd16368SStephen M. Cameron  *  product = Marketing Name for the board
159edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
160edd16368SStephen M. Cameron  */
161edd16368SStephen M. Cameron static struct board_type products[] = {
162135ae6edSHannes Reinecke 	{0x40700E11, "Smart Array 5300", &SA5A_access},
163135ae6edSHannes Reinecke 	{0x40800E11, "Smart Array 5i", &SA5B_access},
164135ae6edSHannes Reinecke 	{0x40820E11, "Smart Array 532", &SA5B_access},
165135ae6edSHannes Reinecke 	{0x40830E11, "Smart Array 5312", &SA5B_access},
166135ae6edSHannes Reinecke 	{0x409A0E11, "Smart Array 641", &SA5A_access},
167135ae6edSHannes Reinecke 	{0x409B0E11, "Smart Array 642", &SA5A_access},
168135ae6edSHannes Reinecke 	{0x409C0E11, "Smart Array 6400", &SA5A_access},
169135ae6edSHannes Reinecke 	{0x409D0E11, "Smart Array 6400 EM", &SA5A_access},
170135ae6edSHannes Reinecke 	{0x40910E11, "Smart Array 6i", &SA5A_access},
171135ae6edSHannes Reinecke 	{0x3225103C, "Smart Array P600", &SA5A_access},
172135ae6edSHannes Reinecke 	{0x3223103C, "Smart Array P800", &SA5A_access},
173135ae6edSHannes Reinecke 	{0x3234103C, "Smart Array P400", &SA5A_access},
174135ae6edSHannes Reinecke 	{0x3235103C, "Smart Array P400i", &SA5A_access},
175135ae6edSHannes Reinecke 	{0x3211103C, "Smart Array E200i", &SA5A_access},
176135ae6edSHannes Reinecke 	{0x3212103C, "Smart Array E200", &SA5A_access},
177135ae6edSHannes Reinecke 	{0x3213103C, "Smart Array E200i", &SA5A_access},
178135ae6edSHannes Reinecke 	{0x3214103C, "Smart Array E200i", &SA5A_access},
179135ae6edSHannes Reinecke 	{0x3215103C, "Smart Array E200i", &SA5A_access},
180135ae6edSHannes Reinecke 	{0x3237103C, "Smart Array E500", &SA5A_access},
181135ae6edSHannes Reinecke 	{0x323D103C, "Smart Array P700m", &SA5A_access},
182edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
183edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
184edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
185edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
186edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
187163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
188163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1897d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
190fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
191fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
192fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
193fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
194fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
195fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
196fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1977f1974a7SDon Brace 	{0x1920103C, "Smart Array P430i", &SA5_access},
1981fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1991fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
2001fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
2011fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
2027f1974a7SDon Brace 	{0x1925103C, "Smart Array P831", &SA5_access},
2031fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
2041fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
2051fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
20627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
20727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
20827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
20927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
210c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
21127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
21227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
21397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
21427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
21527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
21627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
21727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
21897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
21927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
22027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
2213b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
2223b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
22327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
224fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
225cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
226cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
227cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
228cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
229cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2308e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2318e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2328e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2338e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2348e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
235edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
236edd16368SStephen M. Cameron };
237edd16368SStephen M. Cameron 
238d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template;
239d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h);
240d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h);
241d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
242d04e62b9SKevin Barnett 			struct hpsa_scsi_dev_t *device);
243d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device);
244d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
245d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
246d04e62b9SKevin Barnett 		struct sas_rphy *rphy);
247d04e62b9SKevin Barnett 
248a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
250a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
251a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
252edd16368SStephen M. Cameron static int number_of_controllers;
253edd16368SStephen M. Cameron 
25410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
25510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
2566f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd,
2576f4e626fSNathan Chancellor 		      void __user *arg);
258edd16368SStephen M. Cameron 
259edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
2606f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd,
26142a91641SDon Brace 	void __user *arg);
262edd16368SStephen M. Cameron #endif
263edd16368SStephen M. Cameron 
264edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
265edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
26673153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
26773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
26873153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
269a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
270b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
271edd16368SStephen M. Cameron 	int cmd_type);
2722c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
273b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
274b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
275edd16368SStephen M. Cameron 
276f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
277a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
278a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
279a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2807c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
281edd16368SStephen M. Cameron 
282edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
283edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
28441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
285edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
286edd16368SStephen M. Cameron 
2878aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
288edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
289edd16368SStephen M. Cameron 	struct CommandList *c);
290edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
291edd16368SStephen M. Cameron 	struct CommandList *c);
292303932fdSDon Brace /* performant mode helper functions */
293303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2942b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
295105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
296105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
297254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2986f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2996f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
3001df8552aSStephen M. Cameron 			       u64 *cfg_offset);
3016f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
3021df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
303135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
304135ae6edSHannes Reinecke 				bool *legacy_board);
305bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h,
306bfd7546cSDon Brace 					   unsigned char lunaddr[],
307bfd7546cSDon Brace 					   int reply_queue);
3086f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
3096f039790SGreg Kroah-Hartman 				     int wait_for_ready);
31075167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
311c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
312fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
313fe5389c8SStephen M. Cameron #define BOARD_READY 1
31423100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
31576438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
316c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
317c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
31803383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
319080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
32025163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
32125163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
322c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
323d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
324d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *buf, int bufsize);
3258383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
3268383278dSScott Teel 	unsigned char scsi3addr[], u8 page);
32734592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
328ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
329ba74fdc4SDon Brace 			       struct hpsa_scsi_dev_t *dev,
330ba74fdc4SDon Brace 			       unsigned char *scsi3addr);
331edd16368SStephen M. Cameron 
332edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
333edd16368SStephen M. Cameron {
334edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
335edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
336edd16368SStephen M. Cameron }
337edd16368SStephen M. Cameron 
338a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
339a23513e8SStephen M. Cameron {
340a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
341a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
342a23513e8SStephen M. Cameron }
343a23513e8SStephen M. Cameron 
344a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
345a58e7e53SWebb Scales {
346a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
347a58e7e53SWebb Scales }
348a58e7e53SWebb Scales 
349d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
350d604f533SWebb Scales {
35108ec46f6SDon Brace 	return c->reset_pending;
352d604f533SWebb Scales }
353d604f533SWebb Scales 
3549437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3559437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3569437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3579437ac43SStephen Cameron {
3589437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3599437ac43SStephen Cameron 	bool rc;
3609437ac43SStephen Cameron 
3619437ac43SStephen Cameron 	*sense_key = -1;
3629437ac43SStephen Cameron 	*asc = -1;
3639437ac43SStephen Cameron 	*ascq = -1;
3649437ac43SStephen Cameron 
3659437ac43SStephen Cameron 	if (sense_data_len < 1)
3669437ac43SStephen Cameron 		return;
3679437ac43SStephen Cameron 
3689437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3699437ac43SStephen Cameron 	if (rc) {
3709437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3719437ac43SStephen Cameron 		*asc = sshdr.asc;
3729437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3739437ac43SStephen Cameron 	}
3749437ac43SStephen Cameron }
3759437ac43SStephen Cameron 
376edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
377edd16368SStephen M. Cameron 	struct CommandList *c)
378edd16368SStephen M. Cameron {
3799437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3809437ac43SStephen Cameron 	int sense_len;
3819437ac43SStephen Cameron 
3829437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3839437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3849437ac43SStephen Cameron 	else
3859437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3869437ac43SStephen Cameron 
3879437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3889437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
38981c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
390edd16368SStephen M. Cameron 		return 0;
391edd16368SStephen M. Cameron 
3929437ac43SStephen Cameron 	switch (asc) {
393edd16368SStephen M. Cameron 	case STATE_CHANGED:
3949437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3952946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3962946e82bSRobert Elliott 			h->devname);
397edd16368SStephen M. Cameron 		break;
398edd16368SStephen M. Cameron 	case LUN_FAILED:
3997f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
4002946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
401edd16368SStephen M. Cameron 		break;
402edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
4037f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
4042946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
405edd16368SStephen M. Cameron 	/*
4064f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
4074f4eb9f1SScott Teel 	 * target (array) devices.
408edd16368SStephen M. Cameron 	 */
409edd16368SStephen M. Cameron 		break;
410edd16368SStephen M. Cameron 	case POWER_OR_RESET:
4112946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4122946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
4132946e82bSRobert Elliott 			h->devname);
414edd16368SStephen M. Cameron 		break;
415edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
4162946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4172946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
4182946e82bSRobert Elliott 			h->devname);
419edd16368SStephen M. Cameron 		break;
420edd16368SStephen M. Cameron 	default:
4212946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4222946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
4232946e82bSRobert Elliott 			h->devname);
424edd16368SStephen M. Cameron 		break;
425edd16368SStephen M. Cameron 	}
426edd16368SStephen M. Cameron 	return 1;
427edd16368SStephen M. Cameron }
428edd16368SStephen M. Cameron 
429852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
430852af20aSMatt Bondurant {
431852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
432852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
433852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
434852af20aSMatt Bondurant 		return 0;
435852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
436852af20aSMatt Bondurant 	return 1;
437852af20aSMatt Bondurant }
438852af20aSMatt Bondurant 
439e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
440e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
441e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
442e985c58fSStephen Cameron {
443e985c58fSStephen Cameron 	int ld;
444e985c58fSStephen Cameron 	struct ctlr_info *h;
445e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
446e985c58fSStephen Cameron 
447e985c58fSStephen Cameron 	h = shost_to_hba(shost);
448e985c58fSStephen Cameron 	ld = lockup_detected(h);
449e985c58fSStephen Cameron 
450e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
451e985c58fSStephen Cameron }
452e985c58fSStephen Cameron 
453da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
454da0697bdSScott Teel 					 struct device_attribute *attr,
455da0697bdSScott Teel 					 const char *buf, size_t count)
456da0697bdSScott Teel {
457da0697bdSScott Teel 	int status, len;
458da0697bdSScott Teel 	struct ctlr_info *h;
459da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
460da0697bdSScott Teel 	char tmpbuf[10];
461da0697bdSScott Teel 
462da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
463da0697bdSScott Teel 		return -EACCES;
464da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
465da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
466da0697bdSScott Teel 	tmpbuf[len] = '\0';
467da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
468da0697bdSScott Teel 		return -EINVAL;
469da0697bdSScott Teel 	h = shost_to_hba(shost);
470da0697bdSScott Teel 	h->acciopath_status = !!status;
471da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
472da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
473da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
474da0697bdSScott Teel 	return count;
475da0697bdSScott Teel }
476da0697bdSScott Teel 
4772ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4782ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4792ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4802ba8bfc8SStephen M. Cameron {
4812ba8bfc8SStephen M. Cameron 	int debug_level, len;
4822ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4832ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4842ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4852ba8bfc8SStephen M. Cameron 
4862ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4872ba8bfc8SStephen M. Cameron 		return -EACCES;
4882ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4892ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4902ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4912ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4922ba8bfc8SStephen M. Cameron 		return -EINVAL;
4932ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4942ba8bfc8SStephen M. Cameron 		debug_level = 0;
4952ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4962ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4972ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4982ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4992ba8bfc8SStephen M. Cameron 	return count;
5002ba8bfc8SStephen M. Cameron }
5012ba8bfc8SStephen M. Cameron 
502edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
503edd16368SStephen M. Cameron 				 struct device_attribute *attr,
504edd16368SStephen M. Cameron 				 const char *buf, size_t count)
505edd16368SStephen M. Cameron {
506edd16368SStephen M. Cameron 	struct ctlr_info *h;
507edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
508a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
50931468401SMike Miller 	hpsa_scan_start(h->scsi_host);
510edd16368SStephen M. Cameron 	return count;
511edd16368SStephen M. Cameron }
512edd16368SStephen M. Cameron 
513d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
514d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
515d28ce020SStephen M. Cameron {
516d28ce020SStephen M. Cameron 	struct ctlr_info *h;
517d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
518d28ce020SStephen M. Cameron 	unsigned char *fwrev;
519d28ce020SStephen M. Cameron 
520d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
521d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
522d28ce020SStephen M. Cameron 		return 0;
523d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
524d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
525d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
526d28ce020SStephen M. Cameron }
527d28ce020SStephen M. Cameron 
52894a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
52994a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
53094a13649SStephen M. Cameron {
53194a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
53294a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
53394a13649SStephen M. Cameron 
5340cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
5350cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
53694a13649SStephen M. Cameron }
53794a13649SStephen M. Cameron 
538745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
539745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
540745a7a25SStephen M. Cameron {
541745a7a25SStephen M. Cameron 	struct ctlr_info *h;
542745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
543745a7a25SStephen M. Cameron 
544745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
545745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
546960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
547745a7a25SStephen M. Cameron 			"performant" : "simple");
548745a7a25SStephen M. Cameron }
549745a7a25SStephen M. Cameron 
550da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
551da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
552da0697bdSScott Teel {
553da0697bdSScott Teel 	struct ctlr_info *h;
554da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
555da0697bdSScott Teel 
556da0697bdSScott Teel 	h = shost_to_hba(shost);
557da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
558da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
559da0697bdSScott Teel }
560da0697bdSScott Teel 
56146380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
562941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
563941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
564941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
565941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
566941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
567941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
568941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
569941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
570941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
571941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
572941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
573941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
574941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5757af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
576941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
577941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5785a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5795a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5805a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5815a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5825a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5835a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
584941b1cdaSStephen M. Cameron };
585941b1cdaSStephen M. Cameron 
58646380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
58746380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5887af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5895a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5905a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5915a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5925a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5935a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5945a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
59546380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
59646380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
59746380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
59846380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
59946380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
60046380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
60146380786SStephen M. Cameron 	 */
60246380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
60346380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
60446380786SStephen M. Cameron };
60546380786SStephen M. Cameron 
6069b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
607941b1cdaSStephen M. Cameron {
608941b1cdaSStephen M. Cameron 	int i;
609941b1cdaSStephen M. Cameron 
6109b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
6119b5c48c2SStephen Cameron 		if (a[i] == board_id)
612941b1cdaSStephen M. Cameron 			return 1;
6139b5c48c2SStephen Cameron 	return 0;
6149b5c48c2SStephen Cameron }
6159b5c48c2SStephen Cameron 
6169b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
6179b5c48c2SStephen Cameron {
6189b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
6199b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
620941b1cdaSStephen M. Cameron }
621941b1cdaSStephen M. Cameron 
62246380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
62346380786SStephen M. Cameron {
6249b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
6259b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
62646380786SStephen M. Cameron }
62746380786SStephen M. Cameron 
62846380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
62946380786SStephen M. Cameron {
63046380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
63146380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
63246380786SStephen M. Cameron }
63346380786SStephen M. Cameron 
634941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
635941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
636941b1cdaSStephen M. Cameron {
637941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
638941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
639941b1cdaSStephen M. Cameron 
640941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
64146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
642941b1cdaSStephen M. Cameron }
643941b1cdaSStephen M. Cameron 
644edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
645edd16368SStephen M. Cameron {
646edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
647edd16368SStephen M. Cameron }
648edd16368SStephen M. Cameron 
649f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
6507c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
651edd16368SStephen M. Cameron };
6526b80b18fSScott Teel #define HPSA_RAID_0	0
6536b80b18fSScott Teel #define HPSA_RAID_4	1
6546b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6556b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6566b80b18fSScott Teel #define HPSA_RAID_51	4
6576b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6586b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
6597c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
6607c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
661edd16368SStephen M. Cameron 
662f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
663f3f01730SKevin Barnett {
664f3f01730SKevin Barnett 	return !device->physical_device;
665f3f01730SKevin Barnett }
666edd16368SStephen M. Cameron 
667edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
668edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
669edd16368SStephen M. Cameron {
670edd16368SStephen M. Cameron 	ssize_t l = 0;
67182a72c0aSStephen M. Cameron 	unsigned char rlevel;
672edd16368SStephen M. Cameron 	struct ctlr_info *h;
673edd16368SStephen M. Cameron 	struct scsi_device *sdev;
674edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
675edd16368SStephen M. Cameron 	unsigned long flags;
676edd16368SStephen M. Cameron 
677edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
678edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
679edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
680edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
681edd16368SStephen M. Cameron 	if (!hdev) {
682edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
683edd16368SStephen M. Cameron 		return -ENODEV;
684edd16368SStephen M. Cameron 	}
685edd16368SStephen M. Cameron 
686edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
687f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
688edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
689edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
690edd16368SStephen M. Cameron 		return l;
691edd16368SStephen M. Cameron 	}
692edd16368SStephen M. Cameron 
693edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
694edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
69582a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
696edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
697edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
698edd16368SStephen M. Cameron 	return l;
699edd16368SStephen M. Cameron }
700edd16368SStephen M. Cameron 
701edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
702edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
703edd16368SStephen M. Cameron {
704edd16368SStephen M. Cameron 	struct ctlr_info *h;
705edd16368SStephen M. Cameron 	struct scsi_device *sdev;
706edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
707edd16368SStephen M. Cameron 	unsigned long flags;
708edd16368SStephen M. Cameron 	unsigned char lunid[8];
709edd16368SStephen M. Cameron 
710edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
711edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
712edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
713edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
714edd16368SStephen M. Cameron 	if (!hdev) {
715edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
716edd16368SStephen M. Cameron 		return -ENODEV;
717edd16368SStephen M. Cameron 	}
718edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
719edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
720609a70dfSRasmus Villemoes 	return snprintf(buf, 20, "0x%8phN\n", lunid);
721edd16368SStephen M. Cameron }
722edd16368SStephen M. Cameron 
723edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
724edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
725edd16368SStephen M. Cameron {
726edd16368SStephen M. Cameron 	struct ctlr_info *h;
727edd16368SStephen M. Cameron 	struct scsi_device *sdev;
728edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
729edd16368SStephen M. Cameron 	unsigned long flags;
730edd16368SStephen M. Cameron 	unsigned char sn[16];
731edd16368SStephen M. Cameron 
732edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
733edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
734edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
735edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
736edd16368SStephen M. Cameron 	if (!hdev) {
737edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
738edd16368SStephen M. Cameron 		return -ENODEV;
739edd16368SStephen M. Cameron 	}
740edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
741edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
742edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
743edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
744edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
745edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
746edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
747edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
748edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
749edd16368SStephen M. Cameron }
750edd16368SStephen M. Cameron 
751ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev,
752ded1be4aSJoseph T Handzik 	      struct device_attribute *attr, char *buf)
753ded1be4aSJoseph T Handzik {
754ded1be4aSJoseph T Handzik 	struct ctlr_info *h;
755ded1be4aSJoseph T Handzik 	struct scsi_device *sdev;
756ded1be4aSJoseph T Handzik 	struct hpsa_scsi_dev_t *hdev;
757ded1be4aSJoseph T Handzik 	unsigned long flags;
758ded1be4aSJoseph T Handzik 	u64 sas_address;
759ded1be4aSJoseph T Handzik 
760ded1be4aSJoseph T Handzik 	sdev = to_scsi_device(dev);
761ded1be4aSJoseph T Handzik 	h = sdev_to_hba(sdev);
762ded1be4aSJoseph T Handzik 	spin_lock_irqsave(&h->lock, flags);
763ded1be4aSJoseph T Handzik 	hdev = sdev->hostdata;
764ded1be4aSJoseph T Handzik 	if (!hdev || is_logical_device(hdev) || !hdev->expose_device) {
765ded1be4aSJoseph T Handzik 		spin_unlock_irqrestore(&h->lock, flags);
766ded1be4aSJoseph T Handzik 		return -ENODEV;
767ded1be4aSJoseph T Handzik 	}
768ded1be4aSJoseph T Handzik 	sas_address = hdev->sas_address;
769ded1be4aSJoseph T Handzik 	spin_unlock_irqrestore(&h->lock, flags);
770ded1be4aSJoseph T Handzik 
771ded1be4aSJoseph T Handzik 	return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address);
772ded1be4aSJoseph T Handzik }
773ded1be4aSJoseph T Handzik 
774c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
775c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
776c1988684SScott Teel {
777c1988684SScott Teel 	struct ctlr_info *h;
778c1988684SScott Teel 	struct scsi_device *sdev;
779c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
780c1988684SScott Teel 	unsigned long flags;
781c1988684SScott Teel 	int offload_enabled;
782c1988684SScott Teel 
783c1988684SScott Teel 	sdev = to_scsi_device(dev);
784c1988684SScott Teel 	h = sdev_to_hba(sdev);
785c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
786c1988684SScott Teel 	hdev = sdev->hostdata;
787c1988684SScott Teel 	if (!hdev) {
788c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
789c1988684SScott Teel 		return -ENODEV;
790c1988684SScott Teel 	}
791c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
792c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
793b2582a65SDon Brace 
794b2582a65SDon Brace 	if (hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC)
795c1988684SScott Teel 		return snprintf(buf, 20, "%d\n", offload_enabled);
796b2582a65SDon Brace 	else
797b2582a65SDon Brace 		return snprintf(buf, 40, "%s\n",
798b2582a65SDon Brace 				"Not applicable for a controller");
799c1988684SScott Teel }
800c1988684SScott Teel 
8018270b862SJoe Handzik #define MAX_PATHS 8
8028270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
8038270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
8048270b862SJoe Handzik {
8058270b862SJoe Handzik 	struct ctlr_info *h;
8068270b862SJoe Handzik 	struct scsi_device *sdev;
8078270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
8088270b862SJoe Handzik 	unsigned long flags;
8098270b862SJoe Handzik 	int i;
8108270b862SJoe Handzik 	int output_len = 0;
8118270b862SJoe Handzik 	u8 box;
8128270b862SJoe Handzik 	u8 bay;
8138270b862SJoe Handzik 	u8 path_map_index = 0;
8148270b862SJoe Handzik 	char *active;
8158270b862SJoe Handzik 	unsigned char phys_connector[2];
8168270b862SJoe Handzik 
8178270b862SJoe Handzik 	sdev = to_scsi_device(dev);
8188270b862SJoe Handzik 	h = sdev_to_hba(sdev);
8198270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
8208270b862SJoe Handzik 	hdev = sdev->hostdata;
8218270b862SJoe Handzik 	if (!hdev) {
8228270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
8238270b862SJoe Handzik 		return -ENODEV;
8248270b862SJoe Handzik 	}
8258270b862SJoe Handzik 
8268270b862SJoe Handzik 	bay = hdev->bay;
8278270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
8288270b862SJoe Handzik 		path_map_index = 1<<i;
8298270b862SJoe Handzik 		if (i == hdev->active_path_index)
8308270b862SJoe Handzik 			active = "Active";
8318270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
8328270b862SJoe Handzik 			active = "Inactive";
8338270b862SJoe Handzik 		else
8348270b862SJoe Handzik 			continue;
8358270b862SJoe Handzik 
8361faf072cSRasmus Villemoes 		output_len += scnprintf(buf + output_len,
8371faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8381faf072cSRasmus Villemoes 				"[%d:%d:%d:%d] %20.20s ",
8398270b862SJoe Handzik 				h->scsi_host->host_no,
8408270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
8418270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
8428270b862SJoe Handzik 
843cca8f13bSDon Brace 		if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) {
8442708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8451faf072cSRasmus Villemoes 						PAGE_SIZE - output_len,
8461faf072cSRasmus Villemoes 						"%s\n", active);
8478270b862SJoe Handzik 			continue;
8488270b862SJoe Handzik 		}
8498270b862SJoe Handzik 
8508270b862SJoe Handzik 		box = hdev->box[i];
8518270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
8528270b862SJoe Handzik 			sizeof(phys_connector));
8538270b862SJoe Handzik 		if (phys_connector[0] < '0')
8548270b862SJoe Handzik 			phys_connector[0] = '0';
8558270b862SJoe Handzik 		if (phys_connector[1] < '0')
8568270b862SJoe Handzik 			phys_connector[1] = '0';
8572708f295SDon Brace 		output_len += scnprintf(buf + output_len,
8581faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8598270b862SJoe Handzik 				"PORT: %.2s ",
8608270b862SJoe Handzik 				phys_connector);
861af15ed36SDon Brace 		if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) &&
862af15ed36SDon Brace 			hdev->expose_device) {
8638270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8642708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8651faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8668270b862SJoe Handzik 					"BAY: %hhu %s\n",
8678270b862SJoe Handzik 					bay, active);
8688270b862SJoe Handzik 			} else {
8692708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8701faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8718270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8728270b862SJoe Handzik 					box, bay, active);
8738270b862SJoe Handzik 			}
8748270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8752708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8761faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "BOX: %hhu %s\n",
8778270b862SJoe Handzik 				box, active);
8788270b862SJoe Handzik 		} else
8792708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8801faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "%s\n", active);
8818270b862SJoe Handzik 	}
8828270b862SJoe Handzik 
8838270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8841faf072cSRasmus Villemoes 	return output_len;
8858270b862SJoe Handzik }
8868270b862SJoe Handzik 
88716961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev,
88816961204SHannes Reinecke 	struct device_attribute *attr, char *buf)
88916961204SHannes Reinecke {
89016961204SHannes Reinecke 	struct ctlr_info *h;
89116961204SHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
89216961204SHannes Reinecke 
89316961204SHannes Reinecke 	h = shost_to_hba(shost);
89416961204SHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->ctlr);
89516961204SHannes Reinecke }
89616961204SHannes Reinecke 
897135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev,
898135ae6edSHannes Reinecke 	struct device_attribute *attr, char *buf)
899135ae6edSHannes Reinecke {
900135ae6edSHannes Reinecke 	struct ctlr_info *h;
901135ae6edSHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
902135ae6edSHannes Reinecke 
903135ae6edSHannes Reinecke 	h = shost_to_hba(shost);
904135ae6edSHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0);
905135ae6edSHannes Reinecke }
906135ae6edSHannes Reinecke 
907c828a892SJoe Perches static DEVICE_ATTR_RO(raid_level);
908c828a892SJoe Perches static DEVICE_ATTR_RO(lunid);
909c828a892SJoe Perches static DEVICE_ATTR_RO(unique_id);
9103f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
911c828a892SJoe Perches static DEVICE_ATTR_RO(sas_address);
912c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
913c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
914c828a892SJoe Perches static DEVICE_ATTR_RO(path_info);
915da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
916da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
917da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
9182ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
9192ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
9203f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
9213f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
9223f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
9233f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
9243f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
9253f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
926941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
927941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
928e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
929e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
93016961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO,
93116961204SHannes Reinecke 	host_show_ctlr_num, NULL);
932135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO,
933135ae6edSHannes Reinecke 	host_show_legacy_board, NULL);
9343f5eac3aSStephen M. Cameron 
9353f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
9363f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
9373f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
9383f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
939c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
9408270b862SJoe Handzik 	&dev_attr_path_info,
941ded1be4aSJoseph T Handzik 	&dev_attr_sas_address,
9423f5eac3aSStephen M. Cameron 	NULL,
9433f5eac3aSStephen M. Cameron };
9443f5eac3aSStephen M. Cameron 
9453f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
9463f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
9473f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
9483f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
9493f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
950941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
951da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
9522ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
953fb53c439STomas Henzl 	&dev_attr_lockup_detected,
95416961204SHannes Reinecke 	&dev_attr_ctlr_num,
955135ae6edSHannes Reinecke 	&dev_attr_legacy_board,
9563f5eac3aSStephen M. Cameron 	NULL,
9573f5eac3aSStephen M. Cameron };
9583f5eac3aSStephen M. Cameron 
95908ec46f6SDon Brace #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_DRIVER +\
96008ec46f6SDon Brace 				 HPSA_MAX_CONCURRENT_PASSTHRUS)
96141ce4c35SStephen Cameron 
9623f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
9633f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
964f79cfec6SStephen M. Cameron 	.name			= HPSA,
965f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
9663f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
9673f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
9683f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
9697c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
9703f5eac3aSStephen M. Cameron 	.this_id		= -1,
9713f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
9723f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
9733f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
97441ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
9753f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
9763f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
9773f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
9783f5eac3aSStephen M. Cameron #endif
9793f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
9803f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
981eb53a3eaSMartin Wilck 	.max_sectors = 2048,
98254b2b50cSMartin K. Petersen 	.no_write_same = 1,
9833f5eac3aSStephen M. Cameron };
9843f5eac3aSStephen M. Cameron 
985254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9863f5eac3aSStephen M. Cameron {
9873f5eac3aSStephen M. Cameron 	u32 a;
988072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9893f5eac3aSStephen M. Cameron 
990e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
991e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
992e1f7de0cSMatt Gates 
9933f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
994254f796bSMatt Gates 		return h->access.command_completed(h, q);
9953f5eac3aSStephen M. Cameron 
996254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
997254f796bSMatt Gates 		a = rq->head[rq->current_entry];
998254f796bSMatt Gates 		rq->current_entry++;
9990cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
10003f5eac3aSStephen M. Cameron 	} else {
10013f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
10023f5eac3aSStephen M. Cameron 	}
10033f5eac3aSStephen M. Cameron 	/* Check for wraparound */
1004254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
1005254f796bSMatt Gates 		rq->current_entry = 0;
1006254f796bSMatt Gates 		rq->wraparound ^= 1;
10073f5eac3aSStephen M. Cameron 	}
10083f5eac3aSStephen M. Cameron 	return a;
10093f5eac3aSStephen M. Cameron }
10103f5eac3aSStephen M. Cameron 
1011c349775eSScott Teel /*
1012c349775eSScott Teel  * There are some special bits in the bus address of the
1013c349775eSScott Teel  * command that we have to set for the controller to know
1014c349775eSScott Teel  * how to process the command:
1015c349775eSScott Teel  *
1016c349775eSScott Teel  * Normal performant mode:
1017c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
1018c349775eSScott Teel  * bits 1-3 = block fetch table entry
1019c349775eSScott Teel  * bits 4-6 = command type (== 0)
1020c349775eSScott Teel  *
1021c349775eSScott Teel  * ioaccel1 mode:
1022c349775eSScott Teel  * bit 0 = "performant mode" bit.
1023c349775eSScott Teel  * bits 1-3 = block fetch table entry
1024c349775eSScott Teel  * bits 4-6 = command type (== 110)
1025c349775eSScott Teel  * (command type is needed because ioaccel1 mode
1026c349775eSScott Teel  * commands are submitted through the same register as normal
1027c349775eSScott Teel  * mode commands, so this is how the controller knows whether
1028c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
1029c349775eSScott Teel  *
1030c349775eSScott Teel  * ioaccel2 mode:
1031c349775eSScott Teel  * bit 0 = "performant mode" bit.
1032c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
1033c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
1034c349775eSScott Teel  * a separate special register for submitting commands.
1035c349775eSScott Teel  */
1036c349775eSScott Teel 
103725163bd5SWebb Scales /*
103825163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
10393f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
10403f5eac3aSStephen M. Cameron  * register number
10413f5eac3aSStephen M. Cameron  */
104225163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
104325163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
104425163bd5SWebb Scales 					int reply_queue)
10453f5eac3aSStephen M. Cameron {
1046254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
10473f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
1048bc2bb154SChristoph Hellwig 		if (unlikely(!h->msix_vectors))
104925163bd5SWebb Scales 			return;
10508b834bffSMing Lei 		c->Header.ReplyQueue = reply_queue;
1051254f796bSMatt Gates 	}
10523f5eac3aSStephen M. Cameron }
10533f5eac3aSStephen M. Cameron 
1054c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
105525163bd5SWebb Scales 						struct CommandList *c,
105625163bd5SWebb Scales 						int reply_queue)
1057c349775eSScott Teel {
1058c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
1059c349775eSScott Teel 
106025163bd5SWebb Scales 	/*
106125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1062c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1063c349775eSScott Teel 	 */
10648b834bffSMing Lei 	cp->ReplyQueue = reply_queue;
106525163bd5SWebb Scales 	/*
106625163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1067c349775eSScott Teel 	 *  - performant mode bit (bit 0)
1068c349775eSScott Teel 	 *  - pull count (bits 1-3)
1069c349775eSScott Teel 	 *  - command type (bits 4-6)
1070c349775eSScott Teel 	 */
1071c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
1072c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
1073c349775eSScott Teel }
1074c349775eSScott Teel 
10758be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
10768be986ccSStephen Cameron 						struct CommandList *c,
10778be986ccSStephen Cameron 						int reply_queue)
10788be986ccSStephen Cameron {
10798be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10808be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10818be986ccSStephen Cameron 
10828be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10838be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10848be986ccSStephen Cameron 	 */
10858b834bffSMing Lei 	cp->reply_queue = reply_queue;
10868be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10878be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10888be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10898be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10908be986ccSStephen Cameron 	 */
10918be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10928be986ccSStephen Cameron }
10938be986ccSStephen Cameron 
1094c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
109525163bd5SWebb Scales 						struct CommandList *c,
109625163bd5SWebb Scales 						int reply_queue)
1097c349775eSScott Teel {
1098c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1099c349775eSScott Teel 
110025163bd5SWebb Scales 	/*
110125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1102c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1103c349775eSScott Teel 	 */
11048b834bffSMing Lei 	cp->reply_queue = reply_queue;
110525163bd5SWebb Scales 	/*
110625163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1107c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1108c349775eSScott Teel 	 *  - pull count (bits 0-3)
1109c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1110c349775eSScott Teel 	 */
1111c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1112c349775eSScott Teel }
1113c349775eSScott Teel 
1114e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1115e85c5974SStephen M. Cameron {
1116e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1117e85c5974SStephen M. Cameron }
1118e85c5974SStephen M. Cameron 
1119e85c5974SStephen M. Cameron /*
1120e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1121e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1122e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1123e85c5974SStephen M. Cameron  */
1124e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1125e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
11263d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ)
1127e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1128e85c5974SStephen M. Cameron 		struct CommandList *c)
1129e85c5974SStephen M. Cameron {
1130e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1131e85c5974SStephen M. Cameron 		return;
1132e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1133e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1134e85c5974SStephen M. Cameron }
1135e85c5974SStephen M. Cameron 
1136e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1137e85c5974SStephen M. Cameron 		struct CommandList *c)
1138e85c5974SStephen M. Cameron {
1139e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1140e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1141e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1142e85c5974SStephen M. Cameron }
1143e85c5974SStephen M. Cameron 
114425163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
114525163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
11463f5eac3aSStephen M. Cameron {
1147c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1148c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
11498b834bffSMing Lei 
11508b834bffSMing Lei 	reply_queue = h->reply_map[raw_smp_processor_id()];
1151c349775eSScott Teel 	switch (c->cmd_type) {
1152c349775eSScott Teel 	case CMD_IOACCEL1:
115325163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1154c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1155c349775eSScott Teel 		break;
1156c349775eSScott Teel 	case CMD_IOACCEL2:
115725163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1158c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1159c349775eSScott Teel 		break;
11608be986ccSStephen Cameron 	case IOACCEL2_TMF:
11618be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
11628be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
11638be986ccSStephen Cameron 		break;
1164c349775eSScott Teel 	default:
116525163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1166f2405db8SDon Brace 		h->access.submit_command(h, c);
11673f5eac3aSStephen M. Cameron 	}
1168c05e8866SStephen Cameron }
11693f5eac3aSStephen M. Cameron 
1170a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
117125163bd5SWebb Scales {
1172d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1173a58e7e53SWebb Scales 		return finish_cmd(c);
1174a58e7e53SWebb Scales 
117525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
117625163bd5SWebb Scales }
117725163bd5SWebb Scales 
11783f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11793f5eac3aSStephen M. Cameron {
11803f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11813f5eac3aSStephen M. Cameron }
11823f5eac3aSStephen M. Cameron 
11833f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11843f5eac3aSStephen M. Cameron {
11853f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11863f5eac3aSStephen M. Cameron 		return 0;
11873f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11883f5eac3aSStephen M. Cameron 		return 1;
11893f5eac3aSStephen M. Cameron 	return 0;
11903f5eac3aSStephen M. Cameron }
11913f5eac3aSStephen M. Cameron 
1192edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1193edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1194edd16368SStephen M. Cameron {
1195edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1196edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1197edd16368SStephen M. Cameron 	 */
1198edd16368SStephen M. Cameron 	int i, found = 0;
1199cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1200edd16368SStephen M. Cameron 
1201263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1202edd16368SStephen M. Cameron 
1203edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1204edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1205263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1206edd16368SStephen M. Cameron 	}
1207edd16368SStephen M. Cameron 
1208263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1209263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1210edd16368SStephen M. Cameron 		/* *bus = 1; */
1211edd16368SStephen M. Cameron 		*target = i;
1212edd16368SStephen M. Cameron 		*lun = 0;
1213edd16368SStephen M. Cameron 		found = 1;
1214edd16368SStephen M. Cameron 	}
1215edd16368SStephen M. Cameron 	return !found;
1216edd16368SStephen M. Cameron }
1217edd16368SStephen M. Cameron 
12181d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
12190d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
12200d96ef5fSWebb Scales {
12217c59a0d4SDon Brace #define LABEL_SIZE 25
12227c59a0d4SDon Brace 	char label[LABEL_SIZE];
12237c59a0d4SDon Brace 
12249975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
12259975ec9dSDon Brace 		return;
12269975ec9dSDon Brace 
12277c59a0d4SDon Brace 	switch (dev->devtype) {
12287c59a0d4SDon Brace 	case TYPE_RAID:
12297c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
12307c59a0d4SDon Brace 		break;
12317c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
12327c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
12337c59a0d4SDon Brace 		break;
12347c59a0d4SDon Brace 	case TYPE_DISK:
1235af15ed36SDon Brace 	case TYPE_ZBC:
12367c59a0d4SDon Brace 		if (dev->external)
12377c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
12387c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
12397c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
12407c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
12417c59a0d4SDon Brace 		else
12427c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
12437c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
12447c59a0d4SDon Brace 				raid_label[dev->raid_level]);
12457c59a0d4SDon Brace 		break;
12467c59a0d4SDon Brace 	case TYPE_ROM:
12477c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
12487c59a0d4SDon Brace 		break;
12497c59a0d4SDon Brace 	case TYPE_TAPE:
12507c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
12517c59a0d4SDon Brace 		break;
12527c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
12537c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
12547c59a0d4SDon Brace 		break;
12557c59a0d4SDon Brace 	default:
12567c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
12577c59a0d4SDon Brace 		break;
12587c59a0d4SDon Brace 	}
12597c59a0d4SDon Brace 
12600d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
12617c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
12620d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
12630d96ef5fSWebb Scales 			description,
12640d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
12650d96ef5fSWebb Scales 			dev->vendor,
12660d96ef5fSWebb Scales 			dev->model,
12677c59a0d4SDon Brace 			label,
12680d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
1269b2582a65SDon Brace 			dev->offload_to_be_enabled ? '+' : '-',
12702a168208SKevin Barnett 			dev->expose_device);
12710d96ef5fSWebb Scales }
12720d96ef5fSWebb Scales 
1273edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
12748aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1275edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1276edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1277edd16368SStephen M. Cameron {
1278edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1279edd16368SStephen M. Cameron 	int n = h->ndevices;
1280edd16368SStephen M. Cameron 	int i;
1281edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1282edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1283edd16368SStephen M. Cameron 
1284cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1285edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1286edd16368SStephen M. Cameron 			"inaccessible.\n");
1287edd16368SStephen M. Cameron 		return -1;
1288edd16368SStephen M. Cameron 	}
1289edd16368SStephen M. Cameron 
1290edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1291edd16368SStephen M. Cameron 	if (device->lun != -1)
1292edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1293edd16368SStephen M. Cameron 		goto lun_assigned;
1294edd16368SStephen M. Cameron 
1295edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1296edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12972b08b3e9SDon Brace 	 * unit no, zero otherwise.
1298edd16368SStephen M. Cameron 	 */
1299edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1300edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1301edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1302edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1303edd16368SStephen M. Cameron 			return -1;
1304edd16368SStephen M. Cameron 		goto lun_assigned;
1305edd16368SStephen M. Cameron 	}
1306edd16368SStephen M. Cameron 
1307edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1308edd16368SStephen M. Cameron 	 * Search through our list and find the device which
13099a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1310edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1311edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1312edd16368SStephen M. Cameron 	 */
1313edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1314edd16368SStephen M. Cameron 	addr1[4] = 0;
13159a4178b7Sshane.seymour 	addr1[5] = 0;
1316edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1317edd16368SStephen M. Cameron 		sd = h->dev[i];
1318edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1319edd16368SStephen M. Cameron 		addr2[4] = 0;
13209a4178b7Sshane.seymour 		addr2[5] = 0;
13219a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1322edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1323edd16368SStephen M. Cameron 			device->bus = sd->bus;
1324edd16368SStephen M. Cameron 			device->target = sd->target;
1325edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1326edd16368SStephen M. Cameron 			break;
1327edd16368SStephen M. Cameron 		}
1328edd16368SStephen M. Cameron 	}
1329edd16368SStephen M. Cameron 	if (device->lun == -1) {
1330edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1331edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1332edd16368SStephen M. Cameron 			"configuration.\n");
1333edd16368SStephen M. Cameron 		return -1;
1334edd16368SStephen M. Cameron 	}
1335edd16368SStephen M. Cameron 
1336edd16368SStephen M. Cameron lun_assigned:
1337edd16368SStephen M. Cameron 
1338edd16368SStephen M. Cameron 	h->dev[n] = device;
1339edd16368SStephen M. Cameron 	h->ndevices++;
1340edd16368SStephen M. Cameron 	added[*nadded] = device;
1341edd16368SStephen M. Cameron 	(*nadded)++;
13420d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
13432a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1344edd16368SStephen M. Cameron 	return 0;
1345edd16368SStephen M. Cameron }
1346edd16368SStephen M. Cameron 
1347b2582a65SDon Brace /*
1348b2582a65SDon Brace  * Called during a scan operation.
1349b2582a65SDon Brace  *
1350b2582a65SDon Brace  * Update an entry in h->dev[] array.
1351b2582a65SDon Brace  */
13528aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1353bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1354bd9244f7SScott Teel {
1355bd9244f7SScott Teel 	/* assumes h->devlock is held */
1356bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1357bd9244f7SScott Teel 
1358bd9244f7SScott Teel 	/* Raid level changed. */
1359bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1360250fb125SStephen M. Cameron 
1361b2582a65SDon Brace 	/*
1362b2582a65SDon Brace 	 * ioacccel_handle may have changed for a dual domain disk
1363b2582a65SDon Brace 	 */
1364b2582a65SDon Brace 	h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1365b2582a65SDon Brace 
136603383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
1367b2582a65SDon Brace 	if (new_entry->offload_config && new_entry->offload_to_be_enabled) {
136803383736SDon Brace 		/*
136903383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
137003383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
137103383736SDon Brace 		 * offload_config were set, raid map data had better be
1372b2582a65SDon Brace 		 * the same as it was before. If raid map data has changed
137303383736SDon Brace 		 * then it had better be the case that
137403383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
137503383736SDon Brace 		 */
13769fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
137703383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
137803383736SDon Brace 	}
1379b2582a65SDon Brace 	if (new_entry->offload_to_be_enabled) {
1380a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1381a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1382a3144e0bSJoe Handzik 	}
1383a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
138403383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
138503383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
138603383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1387250fb125SStephen M. Cameron 
138841ce4c35SStephen Cameron 	/*
138941ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
1390b2582a65SDon Brace 	 * ioaccel on until we can update h->dev[entry]->phys_disk[], but we
139141ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
139241ce4c35SStephen Cameron 	 */
1393b2582a65SDon Brace 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_to_be_enabled;
1394b2582a65SDon Brace 
1395b2582a65SDon Brace 	/*
1396b2582a65SDon Brace 	 * turn ioaccel off immediately if told to do so.
1397b2582a65SDon Brace 	 */
1398b2582a65SDon Brace 	if (!new_entry->offload_to_be_enabled)
139941ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
140041ce4c35SStephen Cameron 
14010d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1402bd9244f7SScott Teel }
1403bd9244f7SScott Teel 
14042a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
14058aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
14062a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
14072a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
14082a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
14092a8ccf31SStephen M. Cameron {
14102a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1411cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
14122a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
14132a8ccf31SStephen M. Cameron 	(*nremoved)++;
141401350d05SStephen M. Cameron 
141501350d05SStephen M. Cameron 	/*
141601350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
141701350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
141801350d05SStephen M. Cameron 	 */
141901350d05SStephen M. Cameron 	if (new_entry->target == -1) {
142001350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
142101350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
142201350d05SStephen M. Cameron 	}
142301350d05SStephen M. Cameron 
14242a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
14252a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
14262a8ccf31SStephen M. Cameron 	(*nadded)++;
1427b2582a65SDon Brace 
14280d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
14292a8ccf31SStephen M. Cameron }
14302a8ccf31SStephen M. Cameron 
1431edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
14328aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1433edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1434edd16368SStephen M. Cameron {
1435edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1436edd16368SStephen M. Cameron 	int i;
1437edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1438edd16368SStephen M. Cameron 
1439cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1440edd16368SStephen M. Cameron 
1441edd16368SStephen M. Cameron 	sd = h->dev[entry];
1442edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1443edd16368SStephen M. Cameron 	(*nremoved)++;
1444edd16368SStephen M. Cameron 
1445edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1446edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1447edd16368SStephen M. Cameron 	h->ndevices--;
14480d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1449edd16368SStephen M. Cameron }
1450edd16368SStephen M. Cameron 
1451edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1452edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1453edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1454edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1455edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1456edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1457edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1458edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1459edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1460edd16368SStephen M. Cameron 
1461edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1462edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1463edd16368SStephen M. Cameron {
1464edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1465edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1466edd16368SStephen M. Cameron 	 */
1467edd16368SStephen M. Cameron 	unsigned long flags;
1468edd16368SStephen M. Cameron 	int i, j;
1469edd16368SStephen M. Cameron 
1470edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1471edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1472edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1473edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1474edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1475edd16368SStephen M. Cameron 			h->ndevices--;
1476edd16368SStephen M. Cameron 			break;
1477edd16368SStephen M. Cameron 		}
1478edd16368SStephen M. Cameron 	}
1479edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1480edd16368SStephen M. Cameron 	kfree(added);
1481edd16368SStephen M. Cameron }
1482edd16368SStephen M. Cameron 
1483edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1484edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1485edd16368SStephen M. Cameron {
1486edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1487edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1488edd16368SStephen M. Cameron 	 * to differ first
1489edd16368SStephen M. Cameron 	 */
1490edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1491edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1492edd16368SStephen M. Cameron 		return 0;
1493edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1494edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1495edd16368SStephen M. Cameron 		return 0;
1496edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1497edd16368SStephen M. Cameron 		return 0;
1498edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1499edd16368SStephen M. Cameron 		return 0;
1500edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1501edd16368SStephen M. Cameron 		return 0;
1502edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1503edd16368SStephen M. Cameron 		return 0;
1504edd16368SStephen M. Cameron 	return 1;
1505edd16368SStephen M. Cameron }
1506edd16368SStephen M. Cameron 
1507bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1508bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1509bd9244f7SScott Teel {
1510bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1511bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1512bd9244f7SScott Teel 	 * needs to be told anything about the change.
1513bd9244f7SScott Teel 	 */
1514bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1515bd9244f7SScott Teel 		return 1;
1516250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1517250fb125SStephen M. Cameron 		return 1;
1518b2582a65SDon Brace 	if (dev1->offload_to_be_enabled != dev2->offload_to_be_enabled)
1519250fb125SStephen M. Cameron 		return 1;
152093849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
152103383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
152203383736SDon Brace 			return 1;
1523b2582a65SDon Brace 	/*
1524b2582a65SDon Brace 	 * This can happen for dual domain devices. An active
1525b2582a65SDon Brace 	 * path change causes the ioaccel handle to change
1526b2582a65SDon Brace 	 *
1527b2582a65SDon Brace 	 * for example note the handle differences between p0 and p1
1528b2582a65SDon Brace 	 * Device                    WWN               ,WWN hash,Handle
1529b2582a65SDon Brace 	 * D016 p0|0x3 [02]P2E:01:01,0x5000C5005FC4DACA,0x9B5616,0x01030003
1530b2582a65SDon Brace 	 *	p1                   0x5000C5005FC4DAC9,0x6798C0,0x00040004
1531b2582a65SDon Brace 	 */
1532b2582a65SDon Brace 	if (dev1->ioaccel_handle != dev2->ioaccel_handle)
1533b2582a65SDon Brace 		return 1;
1534bd9244f7SScott Teel 	return 0;
1535bd9244f7SScott Teel }
1536bd9244f7SScott Teel 
1537edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1538edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1539edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1540bd9244f7SScott Teel  * location in *index.
1541bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1542bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1543bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1544edd16368SStephen M. Cameron  */
1545edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1546edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1547edd16368SStephen M. Cameron 	int *index)
1548edd16368SStephen M. Cameron {
1549edd16368SStephen M. Cameron 	int i;
1550edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1551edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1552edd16368SStephen M. Cameron #define DEVICE_SAME 2
1553bd9244f7SScott Teel #define DEVICE_UPDATED 3
15541d33d85dSDon Brace 	if (needle == NULL)
15551d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
15561d33d85dSDon Brace 
1557edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
155823231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
155923231048SStephen M. Cameron 			continue;
1560edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1561edd16368SStephen M. Cameron 			*index = i;
1562bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1563bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1564bd9244f7SScott Teel 					return DEVICE_UPDATED;
1565edd16368SStephen M. Cameron 				return DEVICE_SAME;
1566bd9244f7SScott Teel 			} else {
15679846590eSStephen M. Cameron 				/* Keep offline devices offline */
15689846590eSStephen M. Cameron 				if (needle->volume_offline)
15699846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1570edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1571edd16368SStephen M. Cameron 			}
1572edd16368SStephen M. Cameron 		}
1573bd9244f7SScott Teel 	}
1574edd16368SStephen M. Cameron 	*index = -1;
1575edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1576edd16368SStephen M. Cameron }
1577edd16368SStephen M. Cameron 
15789846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
15799846590eSStephen M. Cameron 					unsigned char scsi3addr[])
15809846590eSStephen M. Cameron {
15819846590eSStephen M. Cameron 	struct offline_device_entry *device;
15829846590eSStephen M. Cameron 	unsigned long flags;
15839846590eSStephen M. Cameron 
15849846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
15859846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15869846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
15879846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
15889846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
15899846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
15909846590eSStephen M. Cameron 			return;
15919846590eSStephen M. Cameron 		}
15929846590eSStephen M. Cameron 	}
15939846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15949846590eSStephen M. Cameron 
15959846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15969846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15977e8a9486SAmit Kushwaha 	if (!device)
15989846590eSStephen M. Cameron 		return;
15997e8a9486SAmit Kushwaha 
16009846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
16019846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
16029846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
16039846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
16049846590eSStephen M. Cameron }
16059846590eSStephen M. Cameron 
16069846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
16079846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
16089846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
16099846590eSStephen M. Cameron {
16109846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
16119846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16129846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
16139846590eSStephen M. Cameron 			h->scsi_host->host_no,
16149846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16159846590eSStephen M. Cameron 	switch (sd->volume_offline) {
16169846590eSStephen M. Cameron 	case HPSA_LV_OK:
16179846590eSStephen M. Cameron 		break;
16189846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
16199846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16209846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
16219846590eSStephen M. Cameron 			h->scsi_host->host_no,
16229846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16239846590eSStephen M. Cameron 		break;
16245ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
16255ca01204SScott Benesh 		dev_info(&h->pdev->dev,
16265ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
16275ca01204SScott Benesh 			h->scsi_host->host_no,
16285ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
16295ca01204SScott Benesh 		break;
16309846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
16319846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16325ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
16339846590eSStephen M. Cameron 			h->scsi_host->host_no,
16349846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16359846590eSStephen M. Cameron 		break;
16369846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
16379846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16389846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
16399846590eSStephen M. Cameron 			h->scsi_host->host_no,
16409846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16419846590eSStephen M. Cameron 		break;
16429846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
16439846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16449846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
16459846590eSStephen M. Cameron 			h->scsi_host->host_no,
16469846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16479846590eSStephen M. Cameron 		break;
16489846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
16499846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16509846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
16519846590eSStephen M. Cameron 			h->scsi_host->host_no,
16529846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16539846590eSStephen M. Cameron 		break;
16549846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
16559846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16569846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
16579846590eSStephen M. Cameron 			h->scsi_host->host_no,
16589846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16599846590eSStephen M. Cameron 		break;
16609846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
16619846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16629846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
16639846590eSStephen M. Cameron 			h->scsi_host->host_no,
16649846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16659846590eSStephen M. Cameron 		break;
16669846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
16679846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16689846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
16699846590eSStephen M. Cameron 			h->scsi_host->host_no,
16709846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16719846590eSStephen M. Cameron 		break;
16729846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
16739846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16749846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
16759846590eSStephen M. Cameron 			h->scsi_host->host_no,
16769846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16779846590eSStephen M. Cameron 		break;
16789846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
16799846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16809846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
16819846590eSStephen M. Cameron 			h->scsi_host->host_no,
16829846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16839846590eSStephen M. Cameron 		break;
16849846590eSStephen M. Cameron 	}
16859846590eSStephen M. Cameron }
16869846590eSStephen M. Cameron 
168703383736SDon Brace /*
168803383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
168903383736SDon Brace  * raid offload configured.
169003383736SDon Brace  */
169103383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
169203383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
169303383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
169403383736SDon Brace {
169503383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
169603383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
169703383736SDon Brace 	int i, j;
169803383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
169903383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
170003383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
170103383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
170203383736SDon Brace 				total_disks_per_row;
170303383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
170403383736SDon Brace 				total_disks_per_row;
170503383736SDon Brace 	int qdepth;
170603383736SDon Brace 
170703383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
170803383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
170903383736SDon Brace 
1710d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1711d604f533SWebb Scales 
171203383736SDon Brace 	qdepth = 0;
171303383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
171403383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
171503383736SDon Brace 		if (!logical_drive->offload_config)
171603383736SDon Brace 			continue;
171703383736SDon Brace 		for (j = 0; j < ndevices; j++) {
17181d33d85dSDon Brace 			if (dev[j] == NULL)
17191d33d85dSDon Brace 				continue;
1720ff615f06SPetros Koutoupis 			if (dev[j]->devtype != TYPE_DISK &&
1721ff615f06SPetros Koutoupis 			    dev[j]->devtype != TYPE_ZBC)
1722af15ed36SDon Brace 				continue;
1723f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
172403383736SDon Brace 				continue;
172503383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
172603383736SDon Brace 				continue;
172703383736SDon Brace 
172803383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
172903383736SDon Brace 			if (i < nphys_disk)
173003383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
173103383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
173203383736SDon Brace 			break;
173303383736SDon Brace 		}
173403383736SDon Brace 
173503383736SDon Brace 		/*
173603383736SDon Brace 		 * This can happen if a physical drive is removed and
173703383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
173803383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
173903383736SDon Brace 		 * present.  And in that case offload_enabled should already
174003383736SDon Brace 		 * be 0, but we'll turn it off here just in case
174103383736SDon Brace 		 */
174203383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
1743b2582a65SDon Brace 			dev_warn(&h->pdev->dev,
1744b2582a65SDon Brace 				"%s: [%d:%d:%d:%d] A phys disk component of LV is missing, turning off offload_enabled for LV.\n",
1745b2582a65SDon Brace 				__func__,
1746b2582a65SDon Brace 				h->scsi_host->host_no, logical_drive->bus,
1747b2582a65SDon Brace 				logical_drive->target, logical_drive->lun);
174803383736SDon Brace 			logical_drive->offload_enabled = 0;
174941ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
175041ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
175103383736SDon Brace 		}
175203383736SDon Brace 	}
175303383736SDon Brace 	if (nraid_map_entries)
175403383736SDon Brace 		/*
175503383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
175603383736SDon Brace 		 * way too high for partial stripe writes
175703383736SDon Brace 		 */
175803383736SDon Brace 		logical_drive->queue_depth = qdepth;
17592c5fc363SDon Brace 	else {
17602c5fc363SDon Brace 		if (logical_drive->external)
17612c5fc363SDon Brace 			logical_drive->queue_depth = EXTERNAL_QD;
176203383736SDon Brace 		else
176303383736SDon Brace 			logical_drive->queue_depth = h->nr_cmds;
176403383736SDon Brace 	}
17652c5fc363SDon Brace }
176603383736SDon Brace 
176703383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
176803383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
176903383736SDon Brace {
177003383736SDon Brace 	int i;
177103383736SDon Brace 
177203383736SDon Brace 	for (i = 0; i < ndevices; i++) {
17731d33d85dSDon Brace 		if (dev[i] == NULL)
17741d33d85dSDon Brace 			continue;
1775ff615f06SPetros Koutoupis 		if (dev[i]->devtype != TYPE_DISK &&
1776ff615f06SPetros Koutoupis 		    dev[i]->devtype != TYPE_ZBC)
1777af15ed36SDon Brace 			continue;
1778f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
177903383736SDon Brace 			continue;
178041ce4c35SStephen Cameron 
178141ce4c35SStephen Cameron 		/*
178241ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
178341ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
1784b2582a65SDon Brace 		 * because we would be changing ioaccel phsy_disk[] pointers
1785b2582a65SDon Brace 		 * on a ioaccel volume processing I/O requests.
1786b2582a65SDon Brace 		 *
1787b2582a65SDon Brace 		 * If an ioaccel volume status changed, initially because it was
1788b2582a65SDon Brace 		 * re-configured and thus underwent a transformation, or
1789b2582a65SDon Brace 		 * a drive failed, we would have received a state change
1790b2582a65SDon Brace 		 * request and ioaccel should have been turned off. When the
1791b2582a65SDon Brace 		 * transformation completes, we get another state change
1792b2582a65SDon Brace 		 * request to turn ioaccel back on. In this case, we need
1793b2582a65SDon Brace 		 * to update the ioaccel information.
1794b2582a65SDon Brace 		 *
1795b2582a65SDon Brace 		 * Thus: If it is not currently enabled, but will be after
1796b2582a65SDon Brace 		 * the scan completes, make sure the ioaccel pointers
1797b2582a65SDon Brace 		 * are up to date.
179841ce4c35SStephen Cameron 		 */
179941ce4c35SStephen Cameron 
1800b2582a65SDon Brace 		if (!dev[i]->offload_enabled && dev[i]->offload_to_be_enabled)
180103383736SDon Brace 			hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
180203383736SDon Brace 	}
180303383736SDon Brace }
180403383736SDon Brace 
1805096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1806096ccff4SKevin Barnett {
1807096ccff4SKevin Barnett 	int rc = 0;
1808096ccff4SKevin Barnett 
1809096ccff4SKevin Barnett 	if (!h->scsi_host)
1810096ccff4SKevin Barnett 		return 1;
1811096ccff4SKevin Barnett 
1812d04e62b9SKevin Barnett 	if (is_logical_device(device)) /* RAID */
1813096ccff4SKevin Barnett 		rc = scsi_add_device(h->scsi_host, device->bus,
1814096ccff4SKevin Barnett 					device->target, device->lun);
1815d04e62b9SKevin Barnett 	else /* HBA */
1816d04e62b9SKevin Barnett 		rc = hpsa_add_sas_device(h->sas_host, device);
1817d04e62b9SKevin Barnett 
1818096ccff4SKevin Barnett 	return rc;
1819096ccff4SKevin Barnett }
1820096ccff4SKevin Barnett 
1821ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h,
1822ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *dev)
1823ba74fdc4SDon Brace {
1824ba74fdc4SDon Brace 	int i;
1825ba74fdc4SDon Brace 	int count = 0;
1826ba74fdc4SDon Brace 
1827ba74fdc4SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
1828ba74fdc4SDon Brace 		struct CommandList *c = h->cmd_pool + i;
1829ba74fdc4SDon Brace 		int refcount = atomic_inc_return(&c->refcount);
1830ba74fdc4SDon Brace 
1831ba74fdc4SDon Brace 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev,
1832ba74fdc4SDon Brace 				dev->scsi3addr)) {
1833ba74fdc4SDon Brace 			unsigned long flags;
1834ba74fdc4SDon Brace 
1835ba74fdc4SDon Brace 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
1836ba74fdc4SDon Brace 			if (!hpsa_is_cmd_idle(c))
1837ba74fdc4SDon Brace 				++count;
1838ba74fdc4SDon Brace 			spin_unlock_irqrestore(&h->lock, flags);
1839ba74fdc4SDon Brace 		}
1840ba74fdc4SDon Brace 
1841ba74fdc4SDon Brace 		cmd_free(h, c);
1842ba74fdc4SDon Brace 	}
1843ba74fdc4SDon Brace 
1844ba74fdc4SDon Brace 	return count;
1845ba74fdc4SDon Brace }
1846ba74fdc4SDon Brace 
1847b443d3eaSDon Brace #define NUM_WAIT 20
1848ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h,
1849ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *device)
1850ba74fdc4SDon Brace {
1851ba74fdc4SDon Brace 	int cmds = 0;
1852ba74fdc4SDon Brace 	int waits = 0;
1853b443d3eaSDon Brace 	int num_wait = NUM_WAIT;
1854b443d3eaSDon Brace 
1855b443d3eaSDon Brace 	if (device->external)
1856b443d3eaSDon Brace 		num_wait = HPSA_EH_PTRAID_TIMEOUT;
1857ba74fdc4SDon Brace 
1858ba74fdc4SDon Brace 	while (1) {
1859ba74fdc4SDon Brace 		cmds = hpsa_find_outstanding_commands_for_dev(h, device);
1860ba74fdc4SDon Brace 		if (cmds == 0)
1861ba74fdc4SDon Brace 			break;
1862b443d3eaSDon Brace 		if (++waits > num_wait)
1863ba74fdc4SDon Brace 			break;
18649211a07fSDon Brace 		msleep(1000);
18659211a07fSDon Brace 	}
18669211a07fSDon Brace 
1867b443d3eaSDon Brace 	if (waits > num_wait) {
1868ba74fdc4SDon Brace 		dev_warn(&h->pdev->dev,
1869b443d3eaSDon Brace 			"%s: removing device [%d:%d:%d:%d] with %d outstanding commands!\n",
1870b443d3eaSDon Brace 			__func__,
1871b443d3eaSDon Brace 			h->scsi_host->host_no,
1872b443d3eaSDon Brace 			device->bus, device->target, device->lun, cmds);
1873b443d3eaSDon Brace 	}
1874ba74fdc4SDon Brace }
1875ba74fdc4SDon Brace 
1876096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1877096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1878096ccff4SKevin Barnett {
1879096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1880096ccff4SKevin Barnett 
1881096ccff4SKevin Barnett 	if (!h->scsi_host)
1882096ccff4SKevin Barnett 		return;
1883096ccff4SKevin Barnett 
18840ff365f5SDon Brace 	/*
18850ff365f5SDon Brace 	 * Allow for commands to drain
18860ff365f5SDon Brace 	 */
18870ff365f5SDon Brace 	device->removed = 1;
18880ff365f5SDon Brace 	hpsa_wait_for_outstanding_commands_for_dev(h, device);
18890ff365f5SDon Brace 
1890d04e62b9SKevin Barnett 	if (is_logical_device(device)) { /* RAID */
1891096ccff4SKevin Barnett 		sdev = scsi_device_lookup(h->scsi_host, device->bus,
1892096ccff4SKevin Barnett 						device->target, device->lun);
1893096ccff4SKevin Barnett 		if (sdev) {
1894096ccff4SKevin Barnett 			scsi_remove_device(sdev);
1895096ccff4SKevin Barnett 			scsi_device_put(sdev);
1896096ccff4SKevin Barnett 		} else {
1897096ccff4SKevin Barnett 			/*
1898096ccff4SKevin Barnett 			 * We don't expect to get here.  Future commands
1899096ccff4SKevin Barnett 			 * to this device will get a selection timeout as
1900096ccff4SKevin Barnett 			 * if the device were gone.
1901096ccff4SKevin Barnett 			 */
1902096ccff4SKevin Barnett 			hpsa_show_dev_msg(KERN_WARNING, h, device,
1903096ccff4SKevin Barnett 					"didn't find device for removal.");
1904096ccff4SKevin Barnett 		}
1905ba74fdc4SDon Brace 	} else { /* HBA */
1906ba74fdc4SDon Brace 
1907d04e62b9SKevin Barnett 		hpsa_remove_sas_device(device);
1908096ccff4SKevin Barnett 	}
1909ba74fdc4SDon Brace }
1910096ccff4SKevin Barnett 
19118aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1912edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1913edd16368SStephen M. Cameron {
1914edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1915edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1916edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1917edd16368SStephen M. Cameron 	 */
1918edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1919edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1920edd16368SStephen M. Cameron 	unsigned long flags;
1921edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1922edd16368SStephen M. Cameron 	int nadded, nremoved;
1923edd16368SStephen M. Cameron 
1924da03ded0SDon Brace 	/*
1925da03ded0SDon Brace 	 * A reset can cause a device status to change
1926da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1927da03ded0SDon Brace 	 */
1928c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
1929da03ded0SDon Brace 	if (h->reset_in_progress) {
1930da03ded0SDon Brace 		h->drv_req_rescan = 1;
1931c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
1932da03ded0SDon Brace 		return;
1933da03ded0SDon Brace 	}
1934c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
1935edd16368SStephen M. Cameron 
19366396bb22SKees Cook 	added = kcalloc(HPSA_MAX_DEVICES, sizeof(*added), GFP_KERNEL);
19376396bb22SKees Cook 	removed = kcalloc(HPSA_MAX_DEVICES, sizeof(*removed), GFP_KERNEL);
1938edd16368SStephen M. Cameron 
1939edd16368SStephen M. Cameron 	if (!added || !removed) {
1940edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1941edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1942edd16368SStephen M. Cameron 		goto free_and_out;
1943edd16368SStephen M. Cameron 	}
1944edd16368SStephen M. Cameron 
1945edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1946edd16368SStephen M. Cameron 
1947edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1948edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1949edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1950edd16368SStephen M. Cameron 	 * info and add the new device info.
1951bd9244f7SScott Teel 	 * If minor device attributes change, just update
1952bd9244f7SScott Teel 	 * the existing device structure.
1953edd16368SStephen M. Cameron 	 */
1954edd16368SStephen M. Cameron 	i = 0;
1955edd16368SStephen M. Cameron 	nremoved = 0;
1956edd16368SStephen M. Cameron 	nadded = 0;
1957edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1958edd16368SStephen M. Cameron 		csd = h->dev[i];
1959edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1960edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1961edd16368SStephen M. Cameron 			changes++;
19628aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1963edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1964edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1965edd16368SStephen M. Cameron 			changes++;
19668aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
19672a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1968c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1969c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1970c7f172dcSStephen M. Cameron 			 */
1971c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1972bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
19738aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1974edd16368SStephen M. Cameron 		}
1975edd16368SStephen M. Cameron 		i++;
1976edd16368SStephen M. Cameron 	}
1977edd16368SStephen M. Cameron 
1978edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1979edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1980edd16368SStephen M. Cameron 	 */
1981edd16368SStephen M. Cameron 
1982edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1983edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1984edd16368SStephen M. Cameron 			continue;
19859846590eSStephen M. Cameron 
19869846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
19879846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
19889846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
19899846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
19909846590eSStephen M. Cameron 		 */
19919846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
19929846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
19930d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
19949846590eSStephen M. Cameron 			continue;
19959846590eSStephen M. Cameron 		}
19969846590eSStephen M. Cameron 
1997edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1998edd16368SStephen M. Cameron 					h->ndevices, &entry);
1999edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
2000edd16368SStephen M. Cameron 			changes++;
20018aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
2002edd16368SStephen M. Cameron 				break;
2003edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
2004edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
2005edd16368SStephen M. Cameron 			/* should never happen... */
2006edd16368SStephen M. Cameron 			changes++;
2007edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
2008edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
2009edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
2010edd16368SStephen M. Cameron 		}
2011edd16368SStephen M. Cameron 	}
201241ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
201341ce4c35SStephen Cameron 
2014b2582a65SDon Brace 	/*
2015b2582a65SDon Brace 	 * Now that h->dev[]->phys_disk[] is coherent, we can enable
201641ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
2017b2582a65SDon Brace 	 *
2018b2582a65SDon Brace 	 * The raid map should be current by now.
2019b2582a65SDon Brace 	 *
2020b2582a65SDon Brace 	 * We are updating the device list used for I/O requests.
202141ce4c35SStephen Cameron 	 */
20221d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
20231d33d85dSDon Brace 		if (h->dev[i] == NULL)
20241d33d85dSDon Brace 			continue;
202541ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
20261d33d85dSDon Brace 	}
202741ce4c35SStephen Cameron 
2028edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2029edd16368SStephen M. Cameron 
20309846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
20319846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
20329846590eSStephen M. Cameron 	 * so don't touch h->dev[]
20339846590eSStephen M. Cameron 	 */
20349846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
20359846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
20369846590eSStephen M. Cameron 			continue;
20379846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
20389846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
20399846590eSStephen M. Cameron 	}
20409846590eSStephen M. Cameron 
2041edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
2042edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
2043edd16368SStephen M. Cameron 	 * first time through.
2044edd16368SStephen M. Cameron 	 */
20458aa60681SDon Brace 	if (!changes)
2046edd16368SStephen M. Cameron 		goto free_and_out;
2047edd16368SStephen M. Cameron 
2048edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
2049edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
20501d33d85dSDon Brace 		if (removed[i] == NULL)
20511d33d85dSDon Brace 			continue;
2052096ccff4SKevin Barnett 		if (removed[i]->expose_device)
2053096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
2054edd16368SStephen M. Cameron 		kfree(removed[i]);
2055edd16368SStephen M. Cameron 		removed[i] = NULL;
2056edd16368SStephen M. Cameron 	}
2057edd16368SStephen M. Cameron 
2058edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
2059edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
2060096ccff4SKevin Barnett 		int rc = 0;
2061096ccff4SKevin Barnett 
20621d33d85dSDon Brace 		if (added[i] == NULL)
206341ce4c35SStephen Cameron 			continue;
20642a168208SKevin Barnett 		if (!(added[i]->expose_device))
2065edd16368SStephen M. Cameron 			continue;
2066096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
2067096ccff4SKevin Barnett 		if (!rc)
2068edd16368SStephen M. Cameron 			continue;
2069096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
2070096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
2071edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
2072edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
2073edd16368SStephen M. Cameron 		 */
2074edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
2075853633e8SDon Brace 		h->drv_req_rescan = 1;
2076edd16368SStephen M. Cameron 	}
2077edd16368SStephen M. Cameron 
2078edd16368SStephen M. Cameron free_and_out:
2079edd16368SStephen M. Cameron 	kfree(added);
2080edd16368SStephen M. Cameron 	kfree(removed);
2081edd16368SStephen M. Cameron }
2082edd16368SStephen M. Cameron 
2083edd16368SStephen M. Cameron /*
20849e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
2085edd16368SStephen M. Cameron  * Assume's h->devlock is held.
2086edd16368SStephen M. Cameron  */
2087edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
2088edd16368SStephen M. Cameron 	int bus, int target, int lun)
2089edd16368SStephen M. Cameron {
2090edd16368SStephen M. Cameron 	int i;
2091edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
2092edd16368SStephen M. Cameron 
2093edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
2094edd16368SStephen M. Cameron 		sd = h->dev[i];
2095edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
2096edd16368SStephen M. Cameron 			return sd;
2097edd16368SStephen M. Cameron 	}
2098edd16368SStephen M. Cameron 	return NULL;
2099edd16368SStephen M. Cameron }
2100edd16368SStephen M. Cameron 
2101edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
2102edd16368SStephen M. Cameron {
21037630b3a5SHannes Reinecke 	struct hpsa_scsi_dev_t *sd = NULL;
2104edd16368SStephen M. Cameron 	unsigned long flags;
2105edd16368SStephen M. Cameron 	struct ctlr_info *h;
2106edd16368SStephen M. Cameron 
2107edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
2108edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
2109d04e62b9SKevin Barnett 	if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) {
2110d04e62b9SKevin Barnett 		struct scsi_target *starget;
2111d04e62b9SKevin Barnett 		struct sas_rphy *rphy;
2112d04e62b9SKevin Barnett 
2113d04e62b9SKevin Barnett 		starget = scsi_target(sdev);
2114d04e62b9SKevin Barnett 		rphy = target_to_rphy(starget);
2115d04e62b9SKevin Barnett 		sd = hpsa_find_device_by_sas_rphy(h, rphy);
2116d04e62b9SKevin Barnett 		if (sd) {
2117d04e62b9SKevin Barnett 			sd->target = sdev_id(sdev);
2118d04e62b9SKevin Barnett 			sd->lun = sdev->lun;
2119d04e62b9SKevin Barnett 		}
21207630b3a5SHannes Reinecke 	}
21217630b3a5SHannes Reinecke 	if (!sd)
2122edd16368SStephen M. Cameron 		sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
2123edd16368SStephen M. Cameron 					sdev_id(sdev), sdev->lun);
2124d04e62b9SKevin Barnett 
2125d04e62b9SKevin Barnett 	if (sd && sd->expose_device) {
212603383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
2127d04e62b9SKevin Barnett 		sdev->hostdata = sd;
212841ce4c35SStephen Cameron 	} else
212941ce4c35SStephen Cameron 		sdev->hostdata = NULL;
2130edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2131edd16368SStephen M. Cameron 	return 0;
2132edd16368SStephen M. Cameron }
2133edd16368SStephen M. Cameron 
213441ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
213541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
213641ce4c35SStephen Cameron {
213741ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
213841ce4c35SStephen Cameron 	int queue_depth;
213941ce4c35SStephen Cameron 
214041ce4c35SStephen Cameron 	sd = sdev->hostdata;
21412a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
214241ce4c35SStephen Cameron 
21435086435eSDon Brace 	if (sd) {
2144*9e33f0d5SDon Brace 		sd->was_removed = 0;
2145b443d3eaSDon Brace 		if (sd->external) {
21465086435eSDon Brace 			queue_depth = EXTERNAL_QD;
2147b443d3eaSDon Brace 			sdev->eh_timeout = HPSA_EH_PTRAID_TIMEOUT;
2148b443d3eaSDon Brace 			blk_queue_rq_timeout(sdev->request_queue,
2149b443d3eaSDon Brace 						HPSA_EH_PTRAID_TIMEOUT);
2150b443d3eaSDon Brace 		} else {
215141ce4c35SStephen Cameron 			queue_depth = sd->queue_depth != 0 ?
215241ce4c35SStephen Cameron 					sd->queue_depth : sdev->host->can_queue;
2153b443d3eaSDon Brace 		}
21545086435eSDon Brace 	} else
215541ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
215641ce4c35SStephen Cameron 
215741ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
215841ce4c35SStephen Cameron 
215941ce4c35SStephen Cameron 	return 0;
216041ce4c35SStephen Cameron }
216141ce4c35SStephen Cameron 
2162edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
2163edd16368SStephen M. Cameron {
2164*9e33f0d5SDon Brace 	struct hpsa_scsi_dev_t *hdev = NULL;
2165*9e33f0d5SDon Brace 
2166*9e33f0d5SDon Brace 	hdev = sdev->hostdata;
2167*9e33f0d5SDon Brace 
2168*9e33f0d5SDon Brace 	if (hdev)
2169*9e33f0d5SDon Brace 		hdev->was_removed = 1;
2170edd16368SStephen M. Cameron }
2171edd16368SStephen M. Cameron 
2172d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2173d9a729f3SWebb Scales {
2174d9a729f3SWebb Scales 	int i;
2175d9a729f3SWebb Scales 
2176d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2177d9a729f3SWebb Scales 		return;
2178d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2179d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
2180d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
2181d9a729f3SWebb Scales 	}
2182d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
2183d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
2184d9a729f3SWebb Scales }
2185d9a729f3SWebb Scales 
2186d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2187d9a729f3SWebb Scales {
2188d9a729f3SWebb Scales 	int i;
2189d9a729f3SWebb Scales 
2190d9a729f3SWebb Scales 	if (h->chainsize <= 0)
2191d9a729f3SWebb Scales 		return 0;
2192d9a729f3SWebb Scales 
2193d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
21946396bb22SKees Cook 		kcalloc(h->nr_cmds, sizeof(*h->ioaccel2_cmd_sg_list),
2195d9a729f3SWebb Scales 					GFP_KERNEL);
2196d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2197d9a729f3SWebb Scales 		return -ENOMEM;
2198d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2199d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
22006da2ec56SKees Cook 			kmalloc_array(h->maxsgentries,
22016da2ec56SKees Cook 				      sizeof(*h->ioaccel2_cmd_sg_list[i]),
22026da2ec56SKees Cook 				      GFP_KERNEL);
2203d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
2204d9a729f3SWebb Scales 			goto clean;
2205d9a729f3SWebb Scales 	}
2206d9a729f3SWebb Scales 	return 0;
2207d9a729f3SWebb Scales 
2208d9a729f3SWebb Scales clean:
2209d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
2210d9a729f3SWebb Scales 	return -ENOMEM;
2211d9a729f3SWebb Scales }
2212d9a729f3SWebb Scales 
221333a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
221433a2ffceSStephen M. Cameron {
221533a2ffceSStephen M. Cameron 	int i;
221633a2ffceSStephen M. Cameron 
221733a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
221833a2ffceSStephen M. Cameron 		return;
221933a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
222033a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
222133a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
222233a2ffceSStephen M. Cameron 	}
222333a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
222433a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
222533a2ffceSStephen M. Cameron }
222633a2ffceSStephen M. Cameron 
2227105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
222833a2ffceSStephen M. Cameron {
222933a2ffceSStephen M. Cameron 	int i;
223033a2ffceSStephen M. Cameron 
223133a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
223233a2ffceSStephen M. Cameron 		return 0;
223333a2ffceSStephen M. Cameron 
22346396bb22SKees Cook 	h->cmd_sg_list = kcalloc(h->nr_cmds, sizeof(*h->cmd_sg_list),
223533a2ffceSStephen M. Cameron 				 GFP_KERNEL);
22367e8a9486SAmit Kushwaha 	if (!h->cmd_sg_list)
223733a2ffceSStephen M. Cameron 		return -ENOMEM;
22387e8a9486SAmit Kushwaha 
223933a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
22406da2ec56SKees Cook 		h->cmd_sg_list[i] = kmalloc_array(h->chainsize,
22416da2ec56SKees Cook 						  sizeof(*h->cmd_sg_list[i]),
22426da2ec56SKees Cook 						  GFP_KERNEL);
22437e8a9486SAmit Kushwaha 		if (!h->cmd_sg_list[i])
224433a2ffceSStephen M. Cameron 			goto clean;
22457e8a9486SAmit Kushwaha 
22463d4e6af8SRobert Elliott 	}
224733a2ffceSStephen M. Cameron 	return 0;
224833a2ffceSStephen M. Cameron 
224933a2ffceSStephen M. Cameron clean:
225033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
225133a2ffceSStephen M. Cameron 	return -ENOMEM;
225233a2ffceSStephen M. Cameron }
225333a2ffceSStephen M. Cameron 
2254d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2255d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2256d9a729f3SWebb Scales {
2257d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2258d9a729f3SWebb Scales 	u64 temp64;
2259d9a729f3SWebb Scales 	u32 chain_size;
2260d9a729f3SWebb Scales 
2261d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2262a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
22638bc8f47eSChristoph Hellwig 	temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_size,
22648bc8f47eSChristoph Hellwig 				DMA_TO_DEVICE);
2265d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2266d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2267d9a729f3SWebb Scales 		cp->sg->address = 0;
2268d9a729f3SWebb Scales 		return -1;
2269d9a729f3SWebb Scales 	}
2270d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2271d9a729f3SWebb Scales 	return 0;
2272d9a729f3SWebb Scales }
2273d9a729f3SWebb Scales 
2274d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2275d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2276d9a729f3SWebb Scales {
2277d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2278d9a729f3SWebb Scales 	u64 temp64;
2279d9a729f3SWebb Scales 	u32 chain_size;
2280d9a729f3SWebb Scales 
2281d9a729f3SWebb Scales 	chain_sg = cp->sg;
2282d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2283a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
22848bc8f47eSChristoph Hellwig 	dma_unmap_single(&h->pdev->dev, temp64, chain_size, DMA_TO_DEVICE);
2285d9a729f3SWebb Scales }
2286d9a729f3SWebb Scales 
2287e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
228833a2ffceSStephen M. Cameron 	struct CommandList *c)
228933a2ffceSStephen M. Cameron {
229033a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
229133a2ffceSStephen M. Cameron 	u64 temp64;
229250a0decfSStephen M. Cameron 	u32 chain_len;
229333a2ffceSStephen M. Cameron 
229433a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
229533a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
229650a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
229750a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
22982b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
229950a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
23008bc8f47eSChristoph Hellwig 	temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_len,
23018bc8f47eSChristoph Hellwig 				DMA_TO_DEVICE);
2302e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2303e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
230450a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2305e2bea6dfSStephen M. Cameron 		return -1;
2306e2bea6dfSStephen M. Cameron 	}
230750a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2308e2bea6dfSStephen M. Cameron 	return 0;
230933a2ffceSStephen M. Cameron }
231033a2ffceSStephen M. Cameron 
231133a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
231233a2ffceSStephen M. Cameron 	struct CommandList *c)
231333a2ffceSStephen M. Cameron {
231433a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
231533a2ffceSStephen M. Cameron 
231650a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
231733a2ffceSStephen M. Cameron 		return;
231833a2ffceSStephen M. Cameron 
231933a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
23208bc8f47eSChristoph Hellwig 	dma_unmap_single(&h->pdev->dev, le64_to_cpu(chain_sg->Addr),
23218bc8f47eSChristoph Hellwig 			le32_to_cpu(chain_sg->Len), DMA_TO_DEVICE);
232233a2ffceSStephen M. Cameron }
232333a2ffceSStephen M. Cameron 
2324a09c1441SScott Teel 
2325a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2326a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2327a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2328a09c1441SScott Teel  */
2329a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2330c349775eSScott Teel 					struct CommandList *c,
2331c349775eSScott Teel 					struct scsi_cmnd *cmd,
2332ba74fdc4SDon Brace 					struct io_accel2_cmd *c2,
2333ba74fdc4SDon Brace 					struct hpsa_scsi_dev_t *dev)
2334c349775eSScott Teel {
2335c349775eSScott Teel 	int data_len;
2336a09c1441SScott Teel 	int retry = 0;
2337c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2338c349775eSScott Teel 
2339c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2340c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2341c349775eSScott Teel 		switch (c2->error_data.status) {
2342c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2343c349775eSScott Teel 			break;
2344c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2345ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2346c349775eSScott Teel 			if (c2->error_data.data_present !=
2347ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2348ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2349ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2350c349775eSScott Teel 				break;
2351ee6b1889SStephen M. Cameron 			}
2352c349775eSScott Teel 			/* copy the sense data */
2353c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2354c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2355c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2356c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2357c349775eSScott Teel 				data_len =
2358c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2359c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2360c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2361a09c1441SScott Teel 			retry = 1;
2362c349775eSScott Teel 			break;
2363c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2364a09c1441SScott Teel 			retry = 1;
2365c349775eSScott Teel 			break;
2366c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2367a09c1441SScott Teel 			retry = 1;
2368c349775eSScott Teel 			break;
2369c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
23704a8da22bSStephen Cameron 			retry = 1;
2371c349775eSScott Teel 			break;
2372c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2373a09c1441SScott Teel 			retry = 1;
2374c349775eSScott Teel 			break;
2375c349775eSScott Teel 		default:
2376a09c1441SScott Teel 			retry = 1;
2377c349775eSScott Teel 			break;
2378c349775eSScott Teel 		}
2379c349775eSScott Teel 		break;
2380c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2381c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2382c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2383c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2384c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2385c40820d5SJoe Handzik 			retry = 1;
2386c40820d5SJoe Handzik 			break;
2387c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2388c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2389c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2390c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2391c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2392c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2393c40820d5SJoe Handzik 			break;
2394c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2395c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2396c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2397ba74fdc4SDon Brace 			/*
2398ba74fdc4SDon Brace 			 * Did an HBA disk disappear? We will eventually
2399ba74fdc4SDon Brace 			 * get a state change event from the controller but
2400ba74fdc4SDon Brace 			 * in the meantime, we need to tell the OS that the
2401ba74fdc4SDon Brace 			 * HBA disk is no longer there and stop I/O
2402ba74fdc4SDon Brace 			 * from going down. This allows the potential re-insert
2403ba74fdc4SDon Brace 			 * of the disk to get the same device node.
2404ba74fdc4SDon Brace 			 */
2405ba74fdc4SDon Brace 			if (dev->physical_device && dev->expose_device) {
2406ba74fdc4SDon Brace 				cmd->result = DID_NO_CONNECT << 16;
2407ba74fdc4SDon Brace 				dev->removed = 1;
2408ba74fdc4SDon Brace 				h->drv_req_rescan = 1;
2409ba74fdc4SDon Brace 				dev_warn(&h->pdev->dev,
2410ba74fdc4SDon Brace 					"%s: device is gone!\n", __func__);
2411ba74fdc4SDon Brace 			} else
2412ba74fdc4SDon Brace 				/*
2413ba74fdc4SDon Brace 				 * Retry by sending down the RAID path.
2414ba74fdc4SDon Brace 				 * We will get an event from ctlr to
2415ba74fdc4SDon Brace 				 * trigger rescan regardless.
2416ba74fdc4SDon Brace 				 */
2417c40820d5SJoe Handzik 				retry = 1;
2418c40820d5SJoe Handzik 			break;
2419c40820d5SJoe Handzik 		default:
2420c40820d5SJoe Handzik 			retry = 1;
2421c40820d5SJoe Handzik 		}
2422c349775eSScott Teel 		break;
2423c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2424c349775eSScott Teel 		break;
2425c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2426c349775eSScott Teel 		break;
2427c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2428a09c1441SScott Teel 		retry = 1;
2429c349775eSScott Teel 		break;
2430c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2431c349775eSScott Teel 		break;
2432c349775eSScott Teel 	default:
2433a09c1441SScott Teel 		retry = 1;
2434c349775eSScott Teel 		break;
2435c349775eSScott Teel 	}
2436a09c1441SScott Teel 
2437a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2438c349775eSScott Teel }
2439c349775eSScott Teel 
2440a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2441a58e7e53SWebb Scales 		struct CommandList *c)
2442a58e7e53SWebb Scales {
2443d604f533SWebb Scales 	bool do_wake = false;
2444d604f533SWebb Scales 
2445a58e7e53SWebb Scales 	/*
244608ec46f6SDon Brace 	 * Reset c->scsi_cmd here so that the reset handler will know
2447d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2448a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2449a58e7e53SWebb Scales 	 */
2450a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2451d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2452d604f533SWebb Scales 	if (c->reset_pending) {
2453d604f533SWebb Scales 		unsigned long flags;
2454d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2455d604f533SWebb Scales 
2456d604f533SWebb Scales 		/*
2457d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2458d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2459d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2460d604f533SWebb Scales 		 */
2461d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2462d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2463d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2464d604f533SWebb Scales 			do_wake = true;
2465d604f533SWebb Scales 		c->reset_pending = NULL;
2466d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2467d604f533SWebb Scales 	}
2468d604f533SWebb Scales 
2469d604f533SWebb Scales 	if (do_wake)
2470d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2471a58e7e53SWebb Scales }
2472a58e7e53SWebb Scales 
247373153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
247473153fe5SWebb Scales 				      struct CommandList *c)
247573153fe5SWebb Scales {
247673153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
247773153fe5SWebb Scales 	cmd_tagged_free(h, c);
247873153fe5SWebb Scales }
247973153fe5SWebb Scales 
24808a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
24818a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
24828a0ff92cSWebb Scales {
248373153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2484d49c2077SDon Brace 	if (cmd && cmd->scsi_done)
24858a0ff92cSWebb Scales 		cmd->scsi_done(cmd);
24868a0ff92cSWebb Scales }
24878a0ff92cSWebb Scales 
24888a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
24898a0ff92cSWebb Scales {
24908a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
24918a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
24928a0ff92cSWebb Scales }
24938a0ff92cSWebb Scales 
2494c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2495c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2496c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2497c349775eSScott Teel {
2498c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2499c349775eSScott Teel 
2500c349775eSScott Teel 	/* check for good status */
2501c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
25028a0ff92cSWebb Scales 			c2->error_data.status == 0))
25038a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2504c349775eSScott Teel 
25058a0ff92cSWebb Scales 	/*
25068a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2507b2582a65SDon Brace 	 * the normal I/O path so the controller can handle whatever is
2508c349775eSScott Teel 	 * wrong.
2509c349775eSScott Teel 	 */
2510f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2511c349775eSScott Teel 		c2->error_data.serv_response ==
2512c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2513080ef1ccSDon Brace 		if (c2->error_data.status ==
2514064d1b1dSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED) {
2515c349775eSScott Teel 			dev->offload_enabled = 0;
2516064d1b1dSDon Brace 			dev->offload_to_be_enabled = 0;
2517064d1b1dSDon Brace 		}
25188a0ff92cSWebb Scales 
25198a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2520080ef1ccSDon Brace 	}
2521080ef1ccSDon Brace 
2522ba74fdc4SDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev))
25238a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2524080ef1ccSDon Brace 
25258a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2526c349775eSScott Teel }
2527c349775eSScott Teel 
25289437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
25299437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
25309437ac43SStephen Cameron 					struct CommandList *cp)
25319437ac43SStephen Cameron {
25329437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
25339437ac43SStephen Cameron 
25349437ac43SStephen Cameron 	switch (tmf_status) {
25359437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
25369437ac43SStephen Cameron 		/*
25379437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
25389437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
25399437ac43SStephen Cameron 		 */
25409437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
25419437ac43SStephen Cameron 		return 0;
25429437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
25439437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
25449437ac43SStephen Cameron 	case CISS_TMF_FAILED:
25459437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
25469437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
25479437ac43SStephen Cameron 		break;
25489437ac43SStephen Cameron 	default:
25499437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
25509437ac43SStephen Cameron 				tmf_status);
25519437ac43SStephen Cameron 		break;
25529437ac43SStephen Cameron 	}
25539437ac43SStephen Cameron 	return -tmf_status;
25549437ac43SStephen Cameron }
25559437ac43SStephen Cameron 
25561fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2557edd16368SStephen M. Cameron {
2558edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2559edd16368SStephen M. Cameron 	struct ctlr_info *h;
2560edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2561283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2562d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2563edd16368SStephen M. Cameron 
25649437ac43SStephen Cameron 	u8 sense_key;
25659437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
25669437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2567db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2568edd16368SStephen M. Cameron 
2569edd16368SStephen M. Cameron 	ei = cp->err_info;
25707fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2571edd16368SStephen M. Cameron 	h = cp->h;
2572d49c2077SDon Brace 
2573d49c2077SDon Brace 	if (!cmd->device) {
2574d49c2077SDon Brace 		cmd->result = DID_NO_CONNECT << 16;
2575d49c2077SDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
2576d49c2077SDon Brace 	}
2577d49c2077SDon Brace 
2578283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
257945e596cdSDon Brace 	if (!dev) {
258045e596cdSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
258145e596cdSDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
258245e596cdSDon Brace 	}
2583d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2584edd16368SStephen M. Cameron 
2585edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2586e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
25872b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
258833a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2589edd16368SStephen M. Cameron 
2590d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2591d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2592d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2593d9a729f3SWebb Scales 
2594edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2595edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2596c349775eSScott Teel 
2597*9e33f0d5SDon Brace 	/* SCSI command has already been cleaned up in SML */
2598*9e33f0d5SDon Brace 	if (dev->was_removed) {
2599*9e33f0d5SDon Brace 		hpsa_cmd_resolve_and_free(h, cp);
2600*9e33f0d5SDon Brace 		return;
2601*9e33f0d5SDon Brace 	}
2602*9e33f0d5SDon Brace 
2603d49c2077SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) {
2604d49c2077SDon Brace 		if (dev->physical_device && dev->expose_device &&
2605d49c2077SDon Brace 			dev->removed) {
2606d49c2077SDon Brace 			cmd->result = DID_NO_CONNECT << 16;
2607d49c2077SDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2608d49c2077SDon Brace 		}
2609d49c2077SDon Brace 		if (likely(cp->phys_disk != NULL))
261003383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
2611d49c2077SDon Brace 	}
261203383736SDon Brace 
261325163bd5SWebb Scales 	/*
261425163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
261525163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
261625163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
261725163bd5SWebb Scales 	 */
261825163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
261925163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
262025163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
26218a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
262225163bd5SWebb Scales 	}
262325163bd5SWebb Scales 
262408ec46f6SDon Brace 	if ((unlikely(hpsa_is_pending_event(cp))))
2625d604f533SWebb Scales 		if (cp->reset_pending)
2626bfd7546cSDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2627d604f533SWebb Scales 
2628c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2629c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2630c349775eSScott Teel 
26316aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
26328a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
26338a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
26346aa4c361SRobert Elliott 
2635e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2636e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2637e1f7de0cSMatt Gates 	 */
2638e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2639e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
26402b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
26412b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
26422b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
26432b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
264450a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2645e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2646e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2647283b4a9bSStephen M. Cameron 
2648283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2649283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2650283b4a9bSStephen M. Cameron 		 * wrong.
2651283b4a9bSStephen M. Cameron 		 */
2652f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2653283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2654283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
26558a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2656283b4a9bSStephen M. Cameron 		}
2657e1f7de0cSMatt Gates 	}
2658e1f7de0cSMatt Gates 
2659edd16368SStephen M. Cameron 	/* an error has occurred */
2660edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2661edd16368SStephen M. Cameron 
2662edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26639437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
26649437ac43SStephen Cameron 		/* copy the sense data */
26659437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
26669437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
26679437ac43SStephen Cameron 		else
26689437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
26699437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
26709437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
26719437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
26729437ac43SStephen Cameron 		if (ei->ScsiStatus)
26739437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
26749437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2675edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
267649ea45cbSDon Brace 			switch (sense_key) {
267749ea45cbSDon Brace 			case ABORTED_COMMAND:
26782e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
26791d3b3609SMatt Gates 				break;
268049ea45cbSDon Brace 			case UNIT_ATTENTION:
268149ea45cbSDon Brace 				if (asc == 0x3F && ascq == 0x0E)
268249ea45cbSDon Brace 					h->drv_req_rescan = 1;
268349ea45cbSDon Brace 				break;
268449ea45cbSDon Brace 			case ILLEGAL_REQUEST:
268549ea45cbSDon Brace 				if (asc == 0x25 && ascq == 0x00) {
268649ea45cbSDon Brace 					dev->removed = 1;
268749ea45cbSDon Brace 					cmd->result = DID_NO_CONNECT << 16;
268849ea45cbSDon Brace 				}
268949ea45cbSDon Brace 				break;
26901d3b3609SMatt Gates 			}
2691edd16368SStephen M. Cameron 			break;
2692edd16368SStephen M. Cameron 		}
2693edd16368SStephen M. Cameron 		/* Problem was not a check condition
2694edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2695edd16368SStephen M. Cameron 		 */
2696edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2697edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2698edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2699edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2700edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2701edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2702edd16368SStephen M. Cameron 				cmd->result);
2703edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2704edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2705edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2706edd16368SStephen M. Cameron 
2707edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2708edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2709edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2710edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2711edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2712edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2713edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2714edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2715edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2716edd16368SStephen M. Cameron 			 * and it's severe enough.
2717edd16368SStephen M. Cameron 			 */
2718edd16368SStephen M. Cameron 
2719edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2720edd16368SStephen M. Cameron 		}
2721edd16368SStephen M. Cameron 		break;
2722edd16368SStephen M. Cameron 
2723edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2724edd16368SStephen M. Cameron 		break;
2725edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2726f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2727f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2728edd16368SStephen M. Cameron 		break;
2729edd16368SStephen M. Cameron 	case CMD_INVALID: {
2730edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2731edd16368SStephen M. Cameron 		print_cmd(cp); */
2732edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2733edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2734edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2735edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2736edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2737edd16368SStephen M. Cameron 		 * missing target. */
2738edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2739edd16368SStephen M. Cameron 	}
2740edd16368SStephen M. Cameron 		break;
2741edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2742256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2743f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2744f42e81e1SStephen Cameron 				cp->Request.CDB);
2745edd16368SStephen M. Cameron 		break;
2746edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2747edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2748f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2749f42e81e1SStephen Cameron 			cp->Request.CDB);
2750edd16368SStephen M. Cameron 		break;
2751edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2752edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2753f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2754f42e81e1SStephen Cameron 			cp->Request.CDB);
2755edd16368SStephen M. Cameron 		break;
2756edd16368SStephen M. Cameron 	case CMD_ABORTED:
275708ec46f6SDon Brace 		cmd->result = DID_ABORT << 16;
275808ec46f6SDon Brace 		break;
2759edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2760edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2761f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2762f42e81e1SStephen Cameron 			cp->Request.CDB);
2763edd16368SStephen M. Cameron 		break;
2764edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2765f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2766f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2767f42e81e1SStephen Cameron 			cp->Request.CDB);
2768edd16368SStephen M. Cameron 		break;
2769edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2770edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2771f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2772f42e81e1SStephen Cameron 			cp->Request.CDB);
2773edd16368SStephen M. Cameron 		break;
27741d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
27751d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
27761d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
27771d5e2ed0SStephen M. Cameron 		break;
27789437ac43SStephen Cameron 	case CMD_TMF_STATUS:
27799437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
27809437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
27819437ac43SStephen Cameron 		break;
2782283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2783283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2784283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2785283b4a9bSStephen M. Cameron 		 */
2786283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2787283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2788283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2789283b4a9bSStephen M. Cameron 		break;
2790edd16368SStephen M. Cameron 	default:
2791edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2792edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2793edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2794edd16368SStephen M. Cameron 	}
27958a0ff92cSWebb Scales 
27968a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2797edd16368SStephen M. Cameron }
2798edd16368SStephen M. Cameron 
27998bc8f47eSChristoph Hellwig static void hpsa_pci_unmap(struct pci_dev *pdev, struct CommandList *c,
28008bc8f47eSChristoph Hellwig 		int sg_used, enum dma_data_direction data_direction)
2801edd16368SStephen M. Cameron {
2802edd16368SStephen M. Cameron 	int i;
2803edd16368SStephen M. Cameron 
280450a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
28058bc8f47eSChristoph Hellwig 		dma_unmap_single(&pdev->dev, le64_to_cpu(c->SG[i].Addr),
280650a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2807edd16368SStephen M. Cameron 				data_direction);
2808edd16368SStephen M. Cameron }
2809edd16368SStephen M. Cameron 
2810a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2811edd16368SStephen M. Cameron 		struct CommandList *cp,
2812edd16368SStephen M. Cameron 		unsigned char *buf,
2813edd16368SStephen M. Cameron 		size_t buflen,
28148bc8f47eSChristoph Hellwig 		enum dma_data_direction data_direction)
2815edd16368SStephen M. Cameron {
281601a02ffcSStephen M. Cameron 	u64 addr64;
2817edd16368SStephen M. Cameron 
28188bc8f47eSChristoph Hellwig 	if (buflen == 0 || data_direction == DMA_NONE) {
2819edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
282050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2821a2dac136SStephen M. Cameron 		return 0;
2822edd16368SStephen M. Cameron 	}
2823edd16368SStephen M. Cameron 
28248bc8f47eSChristoph Hellwig 	addr64 = dma_map_single(&pdev->dev, buf, buflen, data_direction);
2825eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2826a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2827eceaae18SShuah Khan 		cp->Header.SGList = 0;
282850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2829a2dac136SStephen M. Cameron 		return -1;
2830eceaae18SShuah Khan 	}
283150a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
283250a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
283350a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
283450a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
283550a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2836a2dac136SStephen M. Cameron 	return 0;
2837edd16368SStephen M. Cameron }
2838edd16368SStephen M. Cameron 
283925163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
284025163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
284125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
284225163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2843edd16368SStephen M. Cameron {
2844edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2845edd16368SStephen M. Cameron 
2846edd16368SStephen M. Cameron 	c->waiting = &wait;
284725163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
284825163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
284925163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
285025163bd5SWebb Scales 		wait_for_completion_io(&wait);
285125163bd5SWebb Scales 		return IO_OK;
285225163bd5SWebb Scales 	}
285325163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
285425163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
285525163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
285625163bd5SWebb Scales 		return -ETIMEDOUT;
285725163bd5SWebb Scales 	}
285825163bd5SWebb Scales 	return IO_OK;
285925163bd5SWebb Scales }
286025163bd5SWebb Scales 
286125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
286225163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
286325163bd5SWebb Scales {
286425163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
286525163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
286625163bd5SWebb Scales 		return IO_OK;
286725163bd5SWebb Scales 	}
286825163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2869edd16368SStephen M. Cameron }
2870edd16368SStephen M. Cameron 
2871094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2872094963daSStephen M. Cameron {
2873094963daSStephen M. Cameron 	int cpu;
2874094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2875094963daSStephen M. Cameron 
2876094963daSStephen M. Cameron 	cpu = get_cpu();
2877094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2878094963daSStephen M. Cameron 	rc = *lockup_detected;
2879094963daSStephen M. Cameron 	put_cpu();
2880094963daSStephen M. Cameron 	return rc;
2881094963daSStephen M. Cameron }
2882094963daSStephen M. Cameron 
28839c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
288425163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
28858bc8f47eSChristoph Hellwig 		struct CommandList *c, enum dma_data_direction data_direction,
28868bc8f47eSChristoph Hellwig 		unsigned long timeout_msecs)
2887edd16368SStephen M. Cameron {
28889c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
288925163bd5SWebb Scales 	int rc;
2890edd16368SStephen M. Cameron 
2891edd16368SStephen M. Cameron 	do {
28927630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
289325163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
289425163bd5SWebb Scales 						  timeout_msecs);
289525163bd5SWebb Scales 		if (rc)
289625163bd5SWebb Scales 			break;
2897edd16368SStephen M. Cameron 		retry_count++;
28989c2fc160SStephen M. Cameron 		if (retry_count > 3) {
28999c2fc160SStephen M. Cameron 			msleep(backoff_time);
29009c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
29019c2fc160SStephen M. Cameron 				backoff_time *= 2;
29029c2fc160SStephen M. Cameron 		}
2903852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
29049c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
29059c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2906edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
290725163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
290825163bd5SWebb Scales 		rc = -EIO;
290925163bd5SWebb Scales 	return rc;
2910edd16368SStephen M. Cameron }
2911edd16368SStephen M. Cameron 
2912d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2913d1e8beacSStephen M. Cameron 				struct CommandList *c)
2914edd16368SStephen M. Cameron {
2915d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2916d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2917edd16368SStephen M. Cameron 
2918609a70dfSRasmus Villemoes 	dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n",
2919609a70dfSRasmus Villemoes 		 txt, lun, cdb);
2920d1e8beacSStephen M. Cameron }
2921d1e8beacSStephen M. Cameron 
2922d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2923d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2924d1e8beacSStephen M. Cameron {
2925d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2926d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
29279437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
29289437ac43SStephen Cameron 	int sense_len;
2929d1e8beacSStephen M. Cameron 
2930edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2931edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
29329437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
29339437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
29349437ac43SStephen Cameron 		else
29359437ac43SStephen Cameron 			sense_len = ei->SenseLen;
29369437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
29379437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2938d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2939d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
29409437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
29419437ac43SStephen Cameron 				sense_key, asc, ascq);
2942d1e8beacSStephen M. Cameron 		else
29439437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2944edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2945edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2946edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2947edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2948edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2949edd16368SStephen M. Cameron 		break;
2950edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2951edd16368SStephen M. Cameron 		break;
2952edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2953d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2954edd16368SStephen M. Cameron 		break;
2955edd16368SStephen M. Cameron 	case CMD_INVALID: {
2956edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2957edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2958edd16368SStephen M. Cameron 		 */
2959d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2960d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2961edd16368SStephen M. Cameron 		}
2962edd16368SStephen M. Cameron 		break;
2963edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2964d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2965edd16368SStephen M. Cameron 		break;
2966edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2967d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2968edd16368SStephen M. Cameron 		break;
2969edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2970d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2971edd16368SStephen M. Cameron 		break;
2972edd16368SStephen M. Cameron 	case CMD_ABORTED:
2973d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2974edd16368SStephen M. Cameron 		break;
2975edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2976d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2977edd16368SStephen M. Cameron 		break;
2978edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2979d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2980edd16368SStephen M. Cameron 		break;
2981edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2982d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2983edd16368SStephen M. Cameron 		break;
29841d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2985d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
29861d5e2ed0SStephen M. Cameron 		break;
298725163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
298825163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
298925163bd5SWebb Scales 		break;
2990edd16368SStephen M. Cameron 	default:
2991d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2992d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2993edd16368SStephen M. Cameron 				ei->CommandStatus);
2994edd16368SStephen M. Cameron 	}
2995edd16368SStephen M. Cameron }
2996edd16368SStephen M. Cameron 
29970a7c3bb8SDon Brace static int hpsa_do_receive_diagnostic(struct ctlr_info *h, u8 *scsi3addr,
29980a7c3bb8SDon Brace 					u8 page, u8 *buf, size_t bufsize)
29990a7c3bb8SDon Brace {
30000a7c3bb8SDon Brace 	int rc = IO_OK;
30010a7c3bb8SDon Brace 	struct CommandList *c;
30020a7c3bb8SDon Brace 	struct ErrorInfo *ei;
30030a7c3bb8SDon Brace 
30040a7c3bb8SDon Brace 	c = cmd_alloc(h);
30050a7c3bb8SDon Brace 	if (fill_cmd(c, RECEIVE_DIAGNOSTIC, h, buf, bufsize,
30060a7c3bb8SDon Brace 			page, scsi3addr, TYPE_CMD)) {
30070a7c3bb8SDon Brace 		rc = -1;
30080a7c3bb8SDon Brace 		goto out;
30090a7c3bb8SDon Brace 	}
30108bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
30118bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
30120a7c3bb8SDon Brace 	if (rc)
30130a7c3bb8SDon Brace 		goto out;
30140a7c3bb8SDon Brace 	ei = c->err_info;
30150a7c3bb8SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
30160a7c3bb8SDon Brace 		hpsa_scsi_interpret_error(h, c);
30170a7c3bb8SDon Brace 		rc = -1;
30180a7c3bb8SDon Brace 	}
30190a7c3bb8SDon Brace out:
30200a7c3bb8SDon Brace 	cmd_free(h, c);
30210a7c3bb8SDon Brace 	return rc;
30220a7c3bb8SDon Brace }
30230a7c3bb8SDon Brace 
30240a7c3bb8SDon Brace static u64 hpsa_get_enclosure_logical_identifier(struct ctlr_info *h,
30250a7c3bb8SDon Brace 						u8 *scsi3addr)
30260a7c3bb8SDon Brace {
30270a7c3bb8SDon Brace 	u8 *buf;
30280a7c3bb8SDon Brace 	u64 sa = 0;
30290a7c3bb8SDon Brace 	int rc = 0;
30300a7c3bb8SDon Brace 
30310a7c3bb8SDon Brace 	buf = kzalloc(1024, GFP_KERNEL);
30320a7c3bb8SDon Brace 	if (!buf)
30330a7c3bb8SDon Brace 		return 0;
30340a7c3bb8SDon Brace 
30350a7c3bb8SDon Brace 	rc = hpsa_do_receive_diagnostic(h, scsi3addr, RECEIVE_DIAGNOSTIC,
30360a7c3bb8SDon Brace 					buf, 1024);
30370a7c3bb8SDon Brace 
30380a7c3bb8SDon Brace 	if (rc)
30390a7c3bb8SDon Brace 		goto out;
30400a7c3bb8SDon Brace 
30410a7c3bb8SDon Brace 	sa = get_unaligned_be64(buf+12);
30420a7c3bb8SDon Brace 
30430a7c3bb8SDon Brace out:
30440a7c3bb8SDon Brace 	kfree(buf);
30450a7c3bb8SDon Brace 	return sa;
30460a7c3bb8SDon Brace }
30470a7c3bb8SDon Brace 
3048edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
3049b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
3050edd16368SStephen M. Cameron 			unsigned char bufsize)
3051edd16368SStephen M. Cameron {
3052edd16368SStephen M. Cameron 	int rc = IO_OK;
3053edd16368SStephen M. Cameron 	struct CommandList *c;
3054edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3055edd16368SStephen M. Cameron 
305645fcb86eSStephen Cameron 	c = cmd_alloc(h);
3057edd16368SStephen M. Cameron 
3058a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
3059a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
3060a2dac136SStephen M. Cameron 		rc = -1;
3061a2dac136SStephen M. Cameron 		goto out;
3062a2dac136SStephen M. Cameron 	}
30638bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
30648bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
306525163bd5SWebb Scales 	if (rc)
306625163bd5SWebb Scales 		goto out;
3067edd16368SStephen M. Cameron 	ei = c->err_info;
3068edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3069d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3070edd16368SStephen M. Cameron 		rc = -1;
3071edd16368SStephen M. Cameron 	}
3072a2dac136SStephen M. Cameron out:
307345fcb86eSStephen Cameron 	cmd_free(h, c);
3074edd16368SStephen M. Cameron 	return rc;
3075edd16368SStephen M. Cameron }
3076edd16368SStephen M. Cameron 
3077bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
307825163bd5SWebb Scales 	u8 reset_type, int reply_queue)
3079edd16368SStephen M. Cameron {
3080edd16368SStephen M. Cameron 	int rc = IO_OK;
3081edd16368SStephen M. Cameron 	struct CommandList *c;
3082edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3083edd16368SStephen M. Cameron 
308445fcb86eSStephen Cameron 	c = cmd_alloc(h);
3085edd16368SStephen M. Cameron 
3086edd16368SStephen M. Cameron 
3087a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
30880b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
3089bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
30902ef28849SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
309125163bd5SWebb Scales 	if (rc) {
309225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
309325163bd5SWebb Scales 		goto out;
309425163bd5SWebb Scales 	}
3095edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
3096edd16368SStephen M. Cameron 
3097edd16368SStephen M. Cameron 	ei = c->err_info;
3098edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
3099d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3100edd16368SStephen M. Cameron 		rc = -1;
3101edd16368SStephen M. Cameron 	}
310225163bd5SWebb Scales out:
310345fcb86eSStephen Cameron 	cmd_free(h, c);
3104edd16368SStephen M. Cameron 	return rc;
3105edd16368SStephen M. Cameron }
3106edd16368SStephen M. Cameron 
3107d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
3108d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
3109d604f533SWebb Scales 			       unsigned char *scsi3addr)
3110d604f533SWebb Scales {
3111d604f533SWebb Scales 	int i;
3112d604f533SWebb Scales 	bool match = false;
3113d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
3114d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
3115d604f533SWebb Scales 
3116d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
3117d604f533SWebb Scales 		return false;
3118d604f533SWebb Scales 
3119d604f533SWebb Scales 	switch (c->cmd_type) {
3120d604f533SWebb Scales 	case CMD_SCSI:
3121d604f533SWebb Scales 	case CMD_IOCTL_PEND:
3122d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
3123d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
3124d604f533SWebb Scales 		break;
3125d604f533SWebb Scales 
3126d604f533SWebb Scales 	case CMD_IOACCEL1:
3127d604f533SWebb Scales 	case CMD_IOACCEL2:
3128d604f533SWebb Scales 		if (c->phys_disk == dev) {
3129d604f533SWebb Scales 			/* HBA mode match */
3130d604f533SWebb Scales 			match = true;
3131d604f533SWebb Scales 		} else {
3132d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
3133d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
3134d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
3135d604f533SWebb Scales 			 * instead. */
3136d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
3137d604f533SWebb Scales 				/* FIXME: an alternate test might be
3138d604f533SWebb Scales 				 *
3139d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
3140d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
3141d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
3142d604f533SWebb Scales 			}
3143d604f533SWebb Scales 		}
3144d604f533SWebb Scales 		break;
3145d604f533SWebb Scales 
3146d604f533SWebb Scales 	case IOACCEL2_TMF:
3147d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
3148d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
3149d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
3150d604f533SWebb Scales 		}
3151d604f533SWebb Scales 		break;
3152d604f533SWebb Scales 
3153d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
3154d604f533SWebb Scales 		match = false;
3155d604f533SWebb Scales 		break;
3156d604f533SWebb Scales 
3157d604f533SWebb Scales 	default:
3158d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
3159d604f533SWebb Scales 			c->cmd_type);
3160d604f533SWebb Scales 		BUG();
3161d604f533SWebb Scales 	}
3162d604f533SWebb Scales 
3163d604f533SWebb Scales 	return match;
3164d604f533SWebb Scales }
3165d604f533SWebb Scales 
3166d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
3167d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
3168d604f533SWebb Scales {
3169d604f533SWebb Scales 	int i;
3170d604f533SWebb Scales 	int rc = 0;
3171d604f533SWebb Scales 
3172d604f533SWebb Scales 	/* We can really only handle one reset at a time */
3173d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
3174d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
3175d604f533SWebb Scales 		return -EINTR;
3176d604f533SWebb Scales 	}
3177d604f533SWebb Scales 
3178d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
3179d604f533SWebb Scales 
3180d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
3181d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
3182d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
3183d604f533SWebb Scales 
3184d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
3185d604f533SWebb Scales 			unsigned long flags;
3186d604f533SWebb Scales 
3187d604f533SWebb Scales 			/*
3188d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
3189d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
3190d604f533SWebb Scales 			 * while we're considering it.  If the command is not
3191d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
3192d604f533SWebb Scales 			 */
3193d604f533SWebb Scales 			c->reset_pending = dev;
3194d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
3195d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
3196d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
3197d604f533SWebb Scales 			else
3198d604f533SWebb Scales 				c->reset_pending = NULL;
3199d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
3200d604f533SWebb Scales 		}
3201d604f533SWebb Scales 
3202d604f533SWebb Scales 		cmd_free(h, c);
3203d604f533SWebb Scales 	}
3204d604f533SWebb Scales 
3205d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
3206d604f533SWebb Scales 	if (!rc)
3207d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
3208d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
3209d604f533SWebb Scales 			lockup_detected(h));
3210d604f533SWebb Scales 
3211d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
3212d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
3213d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
3214d604f533SWebb Scales 		rc = -ENODEV;
3215d604f533SWebb Scales 	}
3216d604f533SWebb Scales 
3217d604f533SWebb Scales 	if (unlikely(rc))
3218d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
3219bfd7546cSDon Brace 	else
32208516a2dbSDon Brace 		rc = wait_for_device_to_become_ready(h, scsi3addr, 0);
3221d604f533SWebb Scales 
3222d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
3223d604f533SWebb Scales 	return rc;
3224d604f533SWebb Scales }
3225d604f533SWebb Scales 
3226edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
3227edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
3228edd16368SStephen M. Cameron {
3229edd16368SStephen M. Cameron 	int rc;
3230edd16368SStephen M. Cameron 	unsigned char *buf;
3231edd16368SStephen M. Cameron 
3232edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
3233edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3234edd16368SStephen M. Cameron 	if (!buf)
3235edd16368SStephen M. Cameron 		return;
32368383278dSScott Teel 
32378383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr,
32388383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY))
32398383278dSScott Teel 		goto exit;
32408383278dSScott Teel 
32418383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
32428383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64);
32438383278dSScott Teel 
3244edd16368SStephen M. Cameron 	if (rc == 0)
3245edd16368SStephen M. Cameron 		*raid_level = buf[8];
3246edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
3247edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
32488383278dSScott Teel exit:
3249edd16368SStephen M. Cameron 	kfree(buf);
3250edd16368SStephen M. Cameron 	return;
3251edd16368SStephen M. Cameron }
3252edd16368SStephen M. Cameron 
3253283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
3254283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
3255283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
3256283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
3257283b4a9bSStephen M. Cameron {
3258283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
3259283b4a9bSStephen M. Cameron 	int map, row, col;
3260283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
3261283b4a9bSStephen M. Cameron 
3262283b4a9bSStephen M. Cameron 	if (rc != 0)
3263283b4a9bSStephen M. Cameron 		return;
3264283b4a9bSStephen M. Cameron 
32652ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
32662ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
32672ba8bfc8SStephen M. Cameron 		return;
32682ba8bfc8SStephen M. Cameron 
3269283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
3270283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
3271283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
3272283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
3273283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
3274283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
3275283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
3276283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
3277283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
3278283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
3279283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
3280283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
3281283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
3282283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
3283283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
3284283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
3285283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
3286283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
3287283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
3288283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
3289283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
3290283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
3291283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
3292283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
32932b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
3294dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
3295ba82d91bSColin Ian King 	dev_info(&h->pdev->dev, "encryption = %s\n",
32962b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
32972b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
3298dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3299dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3300283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3301283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3302283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3303283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3304283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3305283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3306283b4a9bSStephen M. Cameron 			disks_per_row =
3307283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3308283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3309283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3310283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3311283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3312283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3313283b4a9bSStephen M. Cameron 			disks_per_row =
3314283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3315283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3316283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3317283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3318283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3319283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3320283b4a9bSStephen M. Cameron 		}
3321283b4a9bSStephen M. Cameron 	}
3322283b4a9bSStephen M. Cameron }
3323283b4a9bSStephen M. Cameron #else
3324283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3325283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3326283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3327283b4a9bSStephen M. Cameron {
3328283b4a9bSStephen M. Cameron }
3329283b4a9bSStephen M. Cameron #endif
3330283b4a9bSStephen M. Cameron 
3331283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3332283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3333283b4a9bSStephen M. Cameron {
3334283b4a9bSStephen M. Cameron 	int rc = 0;
3335283b4a9bSStephen M. Cameron 	struct CommandList *c;
3336283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3337283b4a9bSStephen M. Cameron 
333845fcb86eSStephen Cameron 	c = cmd_alloc(h);
3339bf43caf3SRobert Elliott 
3340283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3341283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3342283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
33432dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
33442dd02d74SRobert Elliott 		cmd_free(h, c);
33452dd02d74SRobert Elliott 		return -1;
3346283b4a9bSStephen M. Cameron 	}
33478bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
33488bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
334925163bd5SWebb Scales 	if (rc)
335025163bd5SWebb Scales 		goto out;
3351283b4a9bSStephen M. Cameron 	ei = c->err_info;
3352283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3353d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
335425163bd5SWebb Scales 		rc = -1;
335525163bd5SWebb Scales 		goto out;
3356283b4a9bSStephen M. Cameron 	}
335745fcb86eSStephen Cameron 	cmd_free(h, c);
3358283b4a9bSStephen M. Cameron 
3359283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3360283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3361283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3362283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3363283b4a9bSStephen M. Cameron 		rc = -1;
3364283b4a9bSStephen M. Cameron 	}
3365283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3366283b4a9bSStephen M. Cameron 	return rc;
336725163bd5SWebb Scales out:
336825163bd5SWebb Scales 	cmd_free(h, c);
336925163bd5SWebb Scales 	return rc;
3370283b4a9bSStephen M. Cameron }
3371283b4a9bSStephen M. Cameron 
3372d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h,
3373d04e62b9SKevin Barnett 		unsigned char scsi3addr[], u16 bmic_device_index,
3374d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *buf, size_t bufsize)
3375d04e62b9SKevin Barnett {
3376d04e62b9SKevin Barnett 	int rc = IO_OK;
3377d04e62b9SKevin Barnett 	struct CommandList *c;
3378d04e62b9SKevin Barnett 	struct ErrorInfo *ei;
3379d04e62b9SKevin Barnett 
3380d04e62b9SKevin Barnett 	c = cmd_alloc(h);
3381d04e62b9SKevin Barnett 
3382d04e62b9SKevin Barnett 	rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize,
3383d04e62b9SKevin Barnett 		0, RAID_CTLR_LUNID, TYPE_CMD);
3384d04e62b9SKevin Barnett 	if (rc)
3385d04e62b9SKevin Barnett 		goto out;
3386d04e62b9SKevin Barnett 
3387d04e62b9SKevin Barnett 	c->Request.CDB[2] = bmic_device_index & 0xff;
3388d04e62b9SKevin Barnett 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
3389d04e62b9SKevin Barnett 
33908bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
33918bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
3392d04e62b9SKevin Barnett 	if (rc)
3393d04e62b9SKevin Barnett 		goto out;
3394d04e62b9SKevin Barnett 	ei = c->err_info;
3395d04e62b9SKevin Barnett 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3396d04e62b9SKevin Barnett 		hpsa_scsi_interpret_error(h, c);
3397d04e62b9SKevin Barnett 		rc = -1;
3398d04e62b9SKevin Barnett 	}
3399d04e62b9SKevin Barnett out:
3400d04e62b9SKevin Barnett 	cmd_free(h, c);
3401d04e62b9SKevin Barnett 	return rc;
3402d04e62b9SKevin Barnett }
3403d04e62b9SKevin Barnett 
340466749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
340566749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
340666749d0dSScott Teel {
340766749d0dSScott Teel 	int rc = IO_OK;
340866749d0dSScott Teel 	struct CommandList *c;
340966749d0dSScott Teel 	struct ErrorInfo *ei;
341066749d0dSScott Teel 
341166749d0dSScott Teel 	c = cmd_alloc(h);
341266749d0dSScott Teel 
341366749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
341466749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
341566749d0dSScott Teel 	if (rc)
341666749d0dSScott Teel 		goto out;
341766749d0dSScott Teel 
34188bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
34198bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
342066749d0dSScott Teel 	if (rc)
342166749d0dSScott Teel 		goto out;
342266749d0dSScott Teel 	ei = c->err_info;
342366749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
342466749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
342566749d0dSScott Teel 		rc = -1;
342666749d0dSScott Teel 	}
342766749d0dSScott Teel out:
342866749d0dSScott Teel 	cmd_free(h, c);
342966749d0dSScott Teel 	return rc;
343066749d0dSScott Teel }
343166749d0dSScott Teel 
343203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
343303383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
343403383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
343503383736SDon Brace {
343603383736SDon Brace 	int rc = IO_OK;
343703383736SDon Brace 	struct CommandList *c;
343803383736SDon Brace 	struct ErrorInfo *ei;
343903383736SDon Brace 
344003383736SDon Brace 	c = cmd_alloc(h);
344103383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
344203383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
344303383736SDon Brace 	if (rc)
344403383736SDon Brace 		goto out;
344503383736SDon Brace 
344603383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
344703383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
344803383736SDon Brace 
34498bc8f47eSChristoph Hellwig 	hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
34503026ff9bSDon Brace 						NO_TIMEOUT);
345103383736SDon Brace 	ei = c->err_info;
345203383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
345303383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
345403383736SDon Brace 		rc = -1;
345503383736SDon Brace 	}
345603383736SDon Brace out:
345703383736SDon Brace 	cmd_free(h, c);
3458d04e62b9SKevin Barnett 
345903383736SDon Brace 	return rc;
346003383736SDon Brace }
346103383736SDon Brace 
3462cca8f13bSDon Brace /*
3463cca8f13bSDon Brace  * get enclosure information
3464cca8f13bSDon Brace  * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number
3465cca8f13bSDon Brace  * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure
3466cca8f13bSDon Brace  * Uses id_physical_device to determine the box_index.
3467cca8f13bSDon Brace  */
3468cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h,
3469cca8f13bSDon Brace 			unsigned char *scsi3addr,
3470cca8f13bSDon Brace 			struct ReportExtendedLUNdata *rlep, int rle_index,
3471cca8f13bSDon Brace 			struct hpsa_scsi_dev_t *encl_dev)
3472cca8f13bSDon Brace {
3473cca8f13bSDon Brace 	int rc = -1;
3474cca8f13bSDon Brace 	struct CommandList *c = NULL;
3475cca8f13bSDon Brace 	struct ErrorInfo *ei = NULL;
3476cca8f13bSDon Brace 	struct bmic_sense_storage_box_params *bssbp = NULL;
3477cca8f13bSDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
3478cca8f13bSDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3479cca8f13bSDon Brace 	u16 bmic_device_index = 0;
3480cca8f13bSDon Brace 
348101d0e789SDon Brace 	encl_dev->eli =
34820a7c3bb8SDon Brace 		hpsa_get_enclosure_logical_identifier(h, scsi3addr);
34830a7c3bb8SDon Brace 
348401d0e789SDon Brace 	bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]);
348501d0e789SDon Brace 
34865ac517b8SDon Brace 	if (encl_dev->target == -1 || encl_dev->lun == -1) {
34875ac517b8SDon Brace 		rc = IO_OK;
34885ac517b8SDon Brace 		goto out;
34895ac517b8SDon Brace 	}
34905ac517b8SDon Brace 
349117a9e54aSDon Brace 	if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) {
349217a9e54aSDon Brace 		rc = IO_OK;
3493cca8f13bSDon Brace 		goto out;
349417a9e54aSDon Brace 	}
3495cca8f13bSDon Brace 
3496cca8f13bSDon Brace 	bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL);
3497cca8f13bSDon Brace 	if (!bssbp)
3498cca8f13bSDon Brace 		goto out;
3499cca8f13bSDon Brace 
3500cca8f13bSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3501cca8f13bSDon Brace 	if (!id_phys)
3502cca8f13bSDon Brace 		goto out;
3503cca8f13bSDon Brace 
3504cca8f13bSDon Brace 	rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index,
3505cca8f13bSDon Brace 						id_phys, sizeof(*id_phys));
3506cca8f13bSDon Brace 	if (rc) {
3507cca8f13bSDon Brace 		dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n",
3508cca8f13bSDon Brace 			__func__, encl_dev->external, bmic_device_index);
3509cca8f13bSDon Brace 		goto out;
3510cca8f13bSDon Brace 	}
3511cca8f13bSDon Brace 
3512cca8f13bSDon Brace 	c = cmd_alloc(h);
3513cca8f13bSDon Brace 
3514cca8f13bSDon Brace 	rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp,
3515cca8f13bSDon Brace 			sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD);
3516cca8f13bSDon Brace 
3517cca8f13bSDon Brace 	if (rc)
3518cca8f13bSDon Brace 		goto out;
3519cca8f13bSDon Brace 
3520cca8f13bSDon Brace 	if (id_phys->phys_connector[1] == 'E')
3521cca8f13bSDon Brace 		c->Request.CDB[5] = id_phys->box_index;
3522cca8f13bSDon Brace 	else
3523cca8f13bSDon Brace 		c->Request.CDB[5] = 0;
3524cca8f13bSDon Brace 
35258bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
35263026ff9bSDon Brace 						NO_TIMEOUT);
3527cca8f13bSDon Brace 	if (rc)
3528cca8f13bSDon Brace 		goto out;
3529cca8f13bSDon Brace 
3530cca8f13bSDon Brace 	ei = c->err_info;
3531cca8f13bSDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3532cca8f13bSDon Brace 		rc = -1;
3533cca8f13bSDon Brace 		goto out;
3534cca8f13bSDon Brace 	}
3535cca8f13bSDon Brace 
3536cca8f13bSDon Brace 	encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port;
3537cca8f13bSDon Brace 	memcpy(&encl_dev->phys_connector[id_phys->active_path_number],
3538cca8f13bSDon Brace 		bssbp->phys_connector, sizeof(bssbp->phys_connector));
3539cca8f13bSDon Brace 
3540cca8f13bSDon Brace 	rc = IO_OK;
3541cca8f13bSDon Brace out:
3542cca8f13bSDon Brace 	kfree(bssbp);
3543cca8f13bSDon Brace 	kfree(id_phys);
3544cca8f13bSDon Brace 
3545cca8f13bSDon Brace 	if (c)
3546cca8f13bSDon Brace 		cmd_free(h, c);
3547cca8f13bSDon Brace 
3548cca8f13bSDon Brace 	if (rc != IO_OK)
3549cca8f13bSDon Brace 		hpsa_show_dev_msg(KERN_INFO, h, encl_dev,
3550b4e9ce1cSJulia Lawall 			"Error, could not get enclosure information");
3551cca8f13bSDon Brace }
3552cca8f13bSDon Brace 
3553d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h,
3554d04e62b9SKevin Barnett 						unsigned char *scsi3addr)
3555d04e62b9SKevin Barnett {
3556d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *physdev;
3557d04e62b9SKevin Barnett 	u32 nphysicals;
3558d04e62b9SKevin Barnett 	u64 sa = 0;
3559d04e62b9SKevin Barnett 	int i;
3560d04e62b9SKevin Barnett 
3561d04e62b9SKevin Barnett 	physdev = kzalloc(sizeof(*physdev), GFP_KERNEL);
3562d04e62b9SKevin Barnett 	if (!physdev)
3563d04e62b9SKevin Barnett 		return 0;
3564d04e62b9SKevin Barnett 
3565d04e62b9SKevin Barnett 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3566d04e62b9SKevin Barnett 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3567d04e62b9SKevin Barnett 		kfree(physdev);
3568d04e62b9SKevin Barnett 		return 0;
3569d04e62b9SKevin Barnett 	}
3570d04e62b9SKevin Barnett 	nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24;
3571d04e62b9SKevin Barnett 
3572d04e62b9SKevin Barnett 	for (i = 0; i < nphysicals; i++)
3573d04e62b9SKevin Barnett 		if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) {
3574d04e62b9SKevin Barnett 			sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]);
3575d04e62b9SKevin Barnett 			break;
3576d04e62b9SKevin Barnett 		}
3577d04e62b9SKevin Barnett 
3578d04e62b9SKevin Barnett 	kfree(physdev);
3579d04e62b9SKevin Barnett 
3580d04e62b9SKevin Barnett 	return sa;
3581d04e62b9SKevin Barnett }
3582d04e62b9SKevin Barnett 
3583d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr,
3584d04e62b9SKevin Barnett 					struct hpsa_scsi_dev_t *dev)
3585d04e62b9SKevin Barnett {
3586d04e62b9SKevin Barnett 	int rc;
3587d04e62b9SKevin Barnett 	u64 sa = 0;
3588d04e62b9SKevin Barnett 
3589d04e62b9SKevin Barnett 	if (is_hba_lunid(scsi3addr)) {
3590d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *ssi;
3591d04e62b9SKevin Barnett 
3592d04e62b9SKevin Barnett 		ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
35937e8a9486SAmit Kushwaha 		if (!ssi)
3594d04e62b9SKevin Barnett 			return;
3595d04e62b9SKevin Barnett 
3596d04e62b9SKevin Barnett 		rc = hpsa_bmic_sense_subsystem_information(h,
3597d04e62b9SKevin Barnett 					scsi3addr, 0, ssi, sizeof(*ssi));
3598d04e62b9SKevin Barnett 		if (rc == 0) {
3599d04e62b9SKevin Barnett 			sa = get_unaligned_be64(ssi->primary_world_wide_id);
3600d04e62b9SKevin Barnett 			h->sas_address = sa;
3601d04e62b9SKevin Barnett 		}
3602d04e62b9SKevin Barnett 
3603d04e62b9SKevin Barnett 		kfree(ssi);
3604d04e62b9SKevin Barnett 	} else
3605d04e62b9SKevin Barnett 		sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr);
3606d04e62b9SKevin Barnett 
3607d04e62b9SKevin Barnett 	dev->sas_address = sa;
3608d04e62b9SKevin Barnett }
3609d04e62b9SKevin Barnett 
36104e188184SBader Ali Saleh static void hpsa_ext_ctrl_present(struct ctlr_info *h,
36114e188184SBader Ali Saleh 	struct ReportExtendedLUNdata *physdev)
36124e188184SBader Ali Saleh {
36134e188184SBader Ali Saleh 	u32 nphysicals;
36144e188184SBader Ali Saleh 	int i;
36154e188184SBader Ali Saleh 
36164e188184SBader Ali Saleh 	if (h->discovery_polling)
36174e188184SBader Ali Saleh 		return;
36184e188184SBader Ali Saleh 
36194e188184SBader Ali Saleh 	nphysicals = (get_unaligned_be32(physdev->LUNListLength) / 24) + 1;
36204e188184SBader Ali Saleh 
36214e188184SBader Ali Saleh 	for (i = 0; i < nphysicals; i++) {
36224e188184SBader Ali Saleh 		if (physdev->LUN[i].device_type ==
36234e188184SBader Ali Saleh 			BMIC_DEVICE_TYPE_CONTROLLER
36244e188184SBader Ali Saleh 			&& !is_hba_lunid(physdev->LUN[i].lunid)) {
36254e188184SBader Ali Saleh 			dev_info(&h->pdev->dev,
36264e188184SBader Ali Saleh 				"External controller present, activate discovery polling and disable rld caching\n");
36274e188184SBader Ali Saleh 			hpsa_disable_rld_caching(h);
36284e188184SBader Ali Saleh 			h->discovery_polling = 1;
36294e188184SBader Ali Saleh 			break;
36304e188184SBader Ali Saleh 		}
36314e188184SBader Ali Saleh 	}
36324e188184SBader Ali Saleh }
36334e188184SBader Ali Saleh 
3634d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */
36358383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
36361b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
36371b70150aSStephen M. Cameron {
36381b70150aSStephen M. Cameron 	int rc;
36391b70150aSStephen M. Cameron 	int i;
36401b70150aSStephen M. Cameron 	int pages;
36411b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
36421b70150aSStephen M. Cameron 
36431b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
36441b70150aSStephen M. Cameron 	if (!buf)
36458383278dSScott Teel 		return false;
36461b70150aSStephen M. Cameron 
36471b70150aSStephen M. Cameron 	/* Get the size of the page list first */
36481b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36491b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36501b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
36511b70150aSStephen M. Cameron 	if (rc != 0)
36521b70150aSStephen M. Cameron 		goto exit_unsupported;
36531b70150aSStephen M. Cameron 	pages = buf[3];
36541b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
36551b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
36561b70150aSStephen M. Cameron 	else
36571b70150aSStephen M. Cameron 		bufsize = 255;
36581b70150aSStephen M. Cameron 
36591b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
36601b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36611b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36621b70150aSStephen M. Cameron 				buf, bufsize);
36631b70150aSStephen M. Cameron 	if (rc != 0)
36641b70150aSStephen M. Cameron 		goto exit_unsupported;
36651b70150aSStephen M. Cameron 
36661b70150aSStephen M. Cameron 	pages = buf[3];
36671b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
36681b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
36691b70150aSStephen M. Cameron 			goto exit_supported;
36701b70150aSStephen M. Cameron exit_unsupported:
36711b70150aSStephen M. Cameron 	kfree(buf);
36728383278dSScott Teel 	return false;
36731b70150aSStephen M. Cameron exit_supported:
36741b70150aSStephen M. Cameron 	kfree(buf);
36758383278dSScott Teel 	return true;
36761b70150aSStephen M. Cameron }
36771b70150aSStephen M. Cameron 
3678b2582a65SDon Brace /*
3679b2582a65SDon Brace  * Called during a scan operation.
3680b2582a65SDon Brace  * Sets ioaccel status on the new device list, not the existing device list
3681b2582a65SDon Brace  *
3682b2582a65SDon Brace  * The device list used during I/O will be updated later in
3683b2582a65SDon Brace  * adjust_hpsa_scsi_table.
3684b2582a65SDon Brace  */
3685283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3686283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3687283b4a9bSStephen M. Cameron {
3688283b4a9bSStephen M. Cameron 	int rc;
3689283b4a9bSStephen M. Cameron 	unsigned char *buf;
3690283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3691283b4a9bSStephen M. Cameron 
3692283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3693283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
369441ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3695283b4a9bSStephen M. Cameron 
3696283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3697283b4a9bSStephen M. Cameron 	if (!buf)
3698283b4a9bSStephen M. Cameron 		return;
36991b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
37001b70150aSStephen M. Cameron 		goto out;
3701283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3702b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3703283b4a9bSStephen M. Cameron 	if (rc != 0)
3704283b4a9bSStephen M. Cameron 		goto out;
3705283b4a9bSStephen M. Cameron 
3706283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3707283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3708283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3709283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3710283b4a9bSStephen M. Cameron 	this_device->offload_config =
3711283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3712283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3713b2582a65SDon Brace 		this_device->offload_to_be_enabled =
3714283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3715283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3716b2582a65SDon Brace 			this_device->offload_to_be_enabled = 0;
3717283b4a9bSStephen M. Cameron 	}
3718b2582a65SDon Brace 
3719283b4a9bSStephen M. Cameron out:
3720283b4a9bSStephen M. Cameron 	kfree(buf);
3721283b4a9bSStephen M. Cameron 	return;
3722283b4a9bSStephen M. Cameron }
3723283b4a9bSStephen M. Cameron 
3724edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3725edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
372675d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3727edd16368SStephen M. Cameron {
3728edd16368SStephen M. Cameron 	int rc;
3729edd16368SStephen M. Cameron 	unsigned char *buf;
3730edd16368SStephen M. Cameron 
37318383278dSScott Teel 	/* Does controller have VPD for device id? */
37328383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID))
37338383278dSScott Teel 		return 1; /* not supported */
37348383278dSScott Teel 
3735edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3736edd16368SStephen M. Cameron 	if (!buf)
3737a84d794dSStephen M. Cameron 		return -ENOMEM;
37388383278dSScott Teel 
37398383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
37408383278dSScott Teel 					HPSA_VPD_LV_DEVICE_ID, buf, 64);
37418383278dSScott Teel 	if (rc == 0) {
37428383278dSScott Teel 		if (buflen > 16)
37438383278dSScott Teel 			buflen = 16;
37448383278dSScott Teel 		memcpy(device_id, &buf[8], buflen);
37458383278dSScott Teel 	}
374675d23d89SDon Brace 
3747edd16368SStephen M. Cameron 	kfree(buf);
374875d23d89SDon Brace 
37498383278dSScott Teel 	return rc; /*0 - got id,  otherwise, didn't */
3750edd16368SStephen M. Cameron }
3751edd16368SStephen M. Cameron 
3752edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
375303383736SDon Brace 		void *buf, int bufsize,
3754edd16368SStephen M. Cameron 		int extended_response)
3755edd16368SStephen M. Cameron {
3756edd16368SStephen M. Cameron 	int rc = IO_OK;
3757edd16368SStephen M. Cameron 	struct CommandList *c;
3758edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3759edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3760edd16368SStephen M. Cameron 
376145fcb86eSStephen Cameron 	c = cmd_alloc(h);
3762bf43caf3SRobert Elliott 
3763e89c0ae7SStephen M. Cameron 	/* address the controller */
3764e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3765a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3766a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
376745f769b2SHannes Reinecke 		rc = -EAGAIN;
3768a2dac136SStephen M. Cameron 		goto out;
3769a2dac136SStephen M. Cameron 	}
3770edd16368SStephen M. Cameron 	if (extended_response)
3771edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
37728bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
37738bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
377425163bd5SWebb Scales 	if (rc)
377525163bd5SWebb Scales 		goto out;
3776edd16368SStephen M. Cameron 	ei = c->err_info;
3777edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3778edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3779d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
378045f769b2SHannes Reinecke 		rc = -EIO;
3781283b4a9bSStephen M. Cameron 	} else {
378203383736SDon Brace 		struct ReportLUNdata *rld = buf;
378303383736SDon Brace 
378403383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
378545f769b2SHannes Reinecke 			if (!h->legacy_board) {
3786283b4a9bSStephen M. Cameron 				dev_err(&h->pdev->dev,
3787283b4a9bSStephen M. Cameron 					"report luns requested format %u, got %u\n",
3788283b4a9bSStephen M. Cameron 					extended_response,
378903383736SDon Brace 					rld->extended_response_flag);
379045f769b2SHannes Reinecke 				rc = -EINVAL;
379145f769b2SHannes Reinecke 			} else
379245f769b2SHannes Reinecke 				rc = -EOPNOTSUPP;
3793283b4a9bSStephen M. Cameron 		}
3794edd16368SStephen M. Cameron 	}
3795a2dac136SStephen M. Cameron out:
379645fcb86eSStephen Cameron 	cmd_free(h, c);
3797edd16368SStephen M. Cameron 	return rc;
3798edd16368SStephen M. Cameron }
3799edd16368SStephen M. Cameron 
3800edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
380103383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3802edd16368SStephen M. Cameron {
38032a80d545SHannes Reinecke 	int rc;
38042a80d545SHannes Reinecke 	struct ReportLUNdata *lbuf;
38052a80d545SHannes Reinecke 
38062a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
380703383736SDon Brace 				      HPSA_REPORT_PHYS_EXTENDED);
380845f769b2SHannes Reinecke 	if (!rc || rc != -EOPNOTSUPP)
38092a80d545SHannes Reinecke 		return rc;
38102a80d545SHannes Reinecke 
38112a80d545SHannes Reinecke 	/* REPORT PHYS EXTENDED is not supported */
38122a80d545SHannes Reinecke 	lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL);
38132a80d545SHannes Reinecke 	if (!lbuf)
38142a80d545SHannes Reinecke 		return -ENOMEM;
38152a80d545SHannes Reinecke 
38162a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0);
38172a80d545SHannes Reinecke 	if (!rc) {
38182a80d545SHannes Reinecke 		int i;
38192a80d545SHannes Reinecke 		u32 nphys;
38202a80d545SHannes Reinecke 
38212a80d545SHannes Reinecke 		/* Copy ReportLUNdata header */
38222a80d545SHannes Reinecke 		memcpy(buf, lbuf, 8);
38232a80d545SHannes Reinecke 		nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8;
38242a80d545SHannes Reinecke 		for (i = 0; i < nphys; i++)
38252a80d545SHannes Reinecke 			memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8);
38262a80d545SHannes Reinecke 	}
38272a80d545SHannes Reinecke 	kfree(lbuf);
38282a80d545SHannes Reinecke 	return rc;
3829edd16368SStephen M. Cameron }
3830edd16368SStephen M. Cameron 
3831edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3832edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3833edd16368SStephen M. Cameron {
3834edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3835edd16368SStephen M. Cameron }
3836edd16368SStephen M. Cameron 
3837edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3838edd16368SStephen M. Cameron 	int bus, int target, int lun)
3839edd16368SStephen M. Cameron {
3840edd16368SStephen M. Cameron 	device->bus = bus;
3841edd16368SStephen M. Cameron 	device->target = target;
3842edd16368SStephen M. Cameron 	device->lun = lun;
3843edd16368SStephen M. Cameron }
3844edd16368SStephen M. Cameron 
38459846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
38469846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
38479846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38489846590eSStephen M. Cameron {
38499846590eSStephen M. Cameron 	int rc;
38509846590eSStephen M. Cameron 	int status;
38519846590eSStephen M. Cameron 	int size;
38529846590eSStephen M. Cameron 	unsigned char *buf;
38539846590eSStephen M. Cameron 
38549846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
38559846590eSStephen M. Cameron 	if (!buf)
38569846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38579846590eSStephen M. Cameron 
38589846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
385924a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
38609846590eSStephen M. Cameron 		goto exit_failed;
38619846590eSStephen M. Cameron 
38629846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
38639846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38649846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
386524a4b078SStephen M. Cameron 	if (rc != 0)
38669846590eSStephen M. Cameron 		goto exit_failed;
38679846590eSStephen M. Cameron 	size = buf[3];
38689846590eSStephen M. Cameron 
38699846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
38709846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38719846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
387224a4b078SStephen M. Cameron 	if (rc != 0)
38739846590eSStephen M. Cameron 		goto exit_failed;
38749846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
38759846590eSStephen M. Cameron 
38769846590eSStephen M. Cameron 	kfree(buf);
38779846590eSStephen M. Cameron 	return status;
38789846590eSStephen M. Cameron exit_failed:
38799846590eSStephen M. Cameron 	kfree(buf);
38809846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38819846590eSStephen M. Cameron }
38829846590eSStephen M. Cameron 
38839846590eSStephen M. Cameron /* Determine offline status of a volume.
38849846590eSStephen M. Cameron  * Return either:
38859846590eSStephen M. Cameron  *  0 (not offline)
388667955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
38879846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
38889846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
38899846590eSStephen M. Cameron  */
389085b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h,
38919846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38929846590eSStephen M. Cameron {
38939846590eSStephen M. Cameron 	struct CommandList *c;
38949437ac43SStephen Cameron 	unsigned char *sense;
38959437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
38969437ac43SStephen Cameron 	int sense_len;
389725163bd5SWebb Scales 	int rc, ldstat = 0;
38989846590eSStephen M. Cameron 	u16 cmd_status;
38999846590eSStephen M. Cameron 	u8 scsi_status;
39009846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
39019846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
39029846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
39039846590eSStephen M. Cameron 
39049846590eSStephen M. Cameron 	c = cmd_alloc(h);
3905bf43caf3SRobert Elliott 
39069846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
3907c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
39083026ff9bSDon Brace 					NO_TIMEOUT);
390925163bd5SWebb Scales 	if (rc) {
391025163bd5SWebb Scales 		cmd_free(h, c);
391185b29008SDon Brace 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
391225163bd5SWebb Scales 	}
39139846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
39149437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
39159437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
39169437ac43SStephen Cameron 	else
39179437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
39189437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
39199846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
39209846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
39219846590eSStephen M. Cameron 	cmd_free(h, c);
39229846590eSStephen M. Cameron 
39239846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
39249846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
39259846590eSStephen M. Cameron 
39269846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
39279846590eSStephen M. Cameron 	switch (ldstat) {
392885b29008SDon Brace 	case HPSA_LV_FAILED:
39299846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
39305ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
39319846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
39329846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
39339846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
39349846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
39359846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
39369846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
39379846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
39389846590eSStephen M. Cameron 		return ldstat;
39399846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
39409846590eSStephen M. Cameron 		/* If VPD status page isn't available,
39419846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
39429846590eSStephen M. Cameron 		 */
39439846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
39449846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
39459846590eSStephen M. Cameron 			return ldstat;
39469846590eSStephen M. Cameron 		break;
39479846590eSStephen M. Cameron 	default:
39489846590eSStephen M. Cameron 		break;
39499846590eSStephen M. Cameron 	}
395085b29008SDon Brace 	return HPSA_LV_OK;
39519846590eSStephen M. Cameron }
39529846590eSStephen M. Cameron 
3953edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
39540b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
39550b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3956edd16368SStephen M. Cameron {
39570b0e1d6cSStephen M. Cameron 
39580b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
39590b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
39600b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
39610b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
39620b0e1d6cSStephen M. Cameron 
3963ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
39640b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3965683fc444SDon Brace 	int rc = 0;
3966edd16368SStephen M. Cameron 
3967ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3968683fc444SDon Brace 	if (!inq_buff) {
3969683fc444SDon Brace 		rc = -ENOMEM;
3970edd16368SStephen M. Cameron 		goto bail_out;
3971683fc444SDon Brace 	}
3972edd16368SStephen M. Cameron 
3973edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3974edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3975edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3976edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
397785b29008SDon Brace 			"%s: inquiry failed, device will be skipped.\n",
397885b29008SDon Brace 			__func__);
397985b29008SDon Brace 		rc = HPSA_INQUIRY_FAILED;
3980edd16368SStephen M. Cameron 		goto bail_out;
3981edd16368SStephen M. Cameron 	}
3982edd16368SStephen M. Cameron 
39834af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[8], 8);
39844af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[16], 16);
398575d23d89SDon Brace 
3986edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3987edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3988edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3989edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3990edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3991edd16368SStephen M. Cameron 		sizeof(this_device->model));
39927630b3a5SHannes Reinecke 	this_device->rev = inq_buff[2];
3993edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3994edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
39958383278dSScott Teel 	if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
3996a45bcc4eSDon Brace 		sizeof(this_device->device_id)) < 0) {
39978383278dSScott Teel 		dev_err(&h->pdev->dev,
3998a45bcc4eSDon Brace 			"hpsa%d: %s: can't get device id for [%d:%d:%d:%d]\t%s\t%.16s\n",
39998383278dSScott Teel 			h->ctlr, __func__,
40008383278dSScott Teel 			h->scsi_host->host_no,
4001a45bcc4eSDon Brace 			this_device->bus, this_device->target,
4002a45bcc4eSDon Brace 			this_device->lun,
40038383278dSScott Teel 			scsi_device_type(this_device->devtype),
40048383278dSScott Teel 			this_device->model);
4005a45bcc4eSDon Brace 		rc = HPSA_LV_FAILED;
4006a45bcc4eSDon Brace 		goto bail_out;
4007a45bcc4eSDon Brace 	}
4008edd16368SStephen M. Cameron 
4009af15ed36SDon Brace 	if ((this_device->devtype == TYPE_DISK ||
4010af15ed36SDon Brace 		this_device->devtype == TYPE_ZBC) &&
4011283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
401285b29008SDon Brace 		unsigned char volume_offline;
401367955ba3SStephen M. Cameron 
4014edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
4015283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
4016283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
401767955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
40184d17944aSHannes Reinecke 		if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED &&
40194d17944aSHannes Reinecke 		    h->legacy_board) {
40204d17944aSHannes Reinecke 			/*
40214d17944aSHannes Reinecke 			 * Legacy boards might not support volume status
40224d17944aSHannes Reinecke 			 */
40234d17944aSHannes Reinecke 			dev_info(&h->pdev->dev,
40244d17944aSHannes Reinecke 				 "C0:T%d:L%d Volume status not available, assuming online.\n",
40254d17944aSHannes Reinecke 				 this_device->target, this_device->lun);
40264d17944aSHannes Reinecke 			volume_offline = 0;
40274d17944aSHannes Reinecke 		}
4028eb94588dSTomas Henzl 		this_device->volume_offline = volume_offline;
402985b29008SDon Brace 		if (volume_offline == HPSA_LV_FAILED) {
403085b29008SDon Brace 			rc = HPSA_LV_FAILED;
403185b29008SDon Brace 			dev_err(&h->pdev->dev,
403285b29008SDon Brace 				"%s: LV failed, device will be skipped.\n",
403385b29008SDon Brace 				__func__);
403485b29008SDon Brace 			goto bail_out;
403585b29008SDon Brace 		}
4036283b4a9bSStephen M. Cameron 	} else {
4037edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
4038283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
4039283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
404041ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
4041a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
40429846590eSStephen M. Cameron 		this_device->volume_offline = 0;
404303383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
4044283b4a9bSStephen M. Cameron 	}
4045edd16368SStephen M. Cameron 
40465086435eSDon Brace 	if (this_device->external)
40475086435eSDon Brace 		this_device->queue_depth = EXTERNAL_QD;
40485086435eSDon Brace 
40490b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
40500b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
40510b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
40520b0e1d6cSStephen M. Cameron 		 */
40530b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
40540b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
40550b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
40560b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
40570b0e1d6cSStephen M. Cameron 	}
4058edd16368SStephen M. Cameron 	kfree(inq_buff);
4059edd16368SStephen M. Cameron 	return 0;
4060edd16368SStephen M. Cameron 
4061edd16368SStephen M. Cameron bail_out:
4062edd16368SStephen M. Cameron 	kfree(inq_buff);
4063683fc444SDon Brace 	return rc;
4064edd16368SStephen M. Cameron }
4065edd16368SStephen M. Cameron 
4066c795505aSKevin Barnett /*
4067c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
4068edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
4069edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
4070edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
4071edd16368SStephen M. Cameron */
4072edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
40731f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
4074edd16368SStephen M. Cameron {
4075c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
4076edd16368SStephen M. Cameron 
40771f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
40781f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
40797630b3a5SHannes Reinecke 		if (is_hba_lunid(lunaddrbytes)) {
40807630b3a5SHannes Reinecke 			int bus = HPSA_HBA_BUS;
40817630b3a5SHannes Reinecke 
40827630b3a5SHannes Reinecke 			if (!device->rev)
40837630b3a5SHannes Reinecke 				bus = HPSA_LEGACY_HBA_BUS;
4084c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
40857630b3a5SHannes Reinecke 					bus, 0, lunid & 0x3fff);
40867630b3a5SHannes Reinecke 		} else
40871f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
4088c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
4089c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
40901f310bdeSStephen M. Cameron 		return;
40911f310bdeSStephen M. Cameron 	}
40921f310bdeSStephen M. Cameron 	/* It's a logical device */
409366749d0dSScott Teel 	if (device->external) {
40941f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
4095c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
4096c795505aSKevin Barnett 			lunid & 0x00ff);
40971f310bdeSStephen M. Cameron 		return;
4098339b2b14SStephen M. Cameron 	}
4099c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
4100c795505aSKevin Barnett 				0, lunid & 0x3fff);
4101edd16368SStephen M. Cameron }
4102edd16368SStephen M. Cameron 
410366749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
410466749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
410566749d0dSScott Teel {
410666749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
410766749d0dSScott Teel 	* then any externals.
410866749d0dSScott Teel 	*/
410966749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
411066749d0dSScott Teel 
411166749d0dSScott Teel 	if (i == raid_ctlr_position)
411266749d0dSScott Teel 		return 0;
411366749d0dSScott Teel 
411466749d0dSScott Teel 	if (i < logicals_start)
411566749d0dSScott Teel 		return 0;
411666749d0dSScott Teel 
411766749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
411866749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
411966749d0dSScott Teel 		return 0;
412066749d0dSScott Teel 
412166749d0dSScott Teel 	return 1; /* it's an external lun */
412266749d0dSScott Teel }
412366749d0dSScott Teel 
412454b6e9e9SScott Teel /*
4125edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
4126edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
4127edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
4128edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
4129edd16368SStephen M. Cameron  */
4130edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
413103383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
413201a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
4133edd16368SStephen M. Cameron {
413403383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
4135edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
4136edd16368SStephen M. Cameron 		return -1;
4137edd16368SStephen M. Cameron 	}
413803383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
4139edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
414003383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
414103383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
4142edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
4143edd16368SStephen M. Cameron 	}
414403383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
4145edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
4146edd16368SStephen M. Cameron 		return -1;
4147edd16368SStephen M. Cameron 	}
41486df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
4149edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
4150edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
4151edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4152edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
4153edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
4154edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
4155edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_LUN;
4156edd16368SStephen M. Cameron 	}
4157edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
4158edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4159edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
4160edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
4161edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
4162edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
4163edd16368SStephen M. Cameron 	}
4164edd16368SStephen M. Cameron 	return 0;
4165edd16368SStephen M. Cameron }
4166edd16368SStephen M. Cameron 
416742a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
416842a91641SDon Brace 	int i, int nphysicals, int nlogicals,
4169a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
4170339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
4171339b2b14SStephen M. Cameron {
4172339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
4173339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
4174339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
4175339b2b14SStephen M. Cameron 	 */
4176339b2b14SStephen M. Cameron 
4177339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
4178339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
4179339b2b14SStephen M. Cameron 
4180339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
4181339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
4182339b2b14SStephen M. Cameron 
4183339b2b14SStephen M. Cameron 	if (i < logicals_start)
4184d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
4185d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
4186339b2b14SStephen M. Cameron 
4187339b2b14SStephen M. Cameron 	if (i < last_device)
4188339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
4189339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
4190339b2b14SStephen M. Cameron 	BUG();
4191339b2b14SStephen M. Cameron 	return NULL;
4192339b2b14SStephen M. Cameron }
4193339b2b14SStephen M. Cameron 
419403383736SDon Brace /* get physical drive ioaccel handle and queue depth */
419503383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
419603383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
4197f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
419803383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
419903383736SDon Brace {
420003383736SDon Brace 	int rc;
42014b6e5597SScott Teel 	struct ext_report_lun_entry *rle;
42024b6e5597SScott Teel 
42034b6e5597SScott Teel 	rle = &rlep->LUN[rle_index];
420403383736SDon Brace 
420503383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
4206f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
4207a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
420803383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
4209f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
4210f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
421103383736SDon Brace 			sizeof(*id_phys));
421203383736SDon Brace 	if (!rc)
421303383736SDon Brace 		/* Reserve space for FW operations */
421403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
421503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
421603383736SDon Brace 		dev->queue_depth =
421703383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
421803383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
421903383736SDon Brace 	else
422003383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
422103383736SDon Brace }
422203383736SDon Brace 
42238270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
4224f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
42258270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
42268270b862SJoe Handzik {
4227f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
4228f2039b03SDon Brace 
4229f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
42308270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
42318270b862SJoe Handzik 
42328270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
42338270b862SJoe Handzik 		&id_phys->active_path_number,
42348270b862SJoe Handzik 		sizeof(this_device->active_path_index));
42358270b862SJoe Handzik 	memcpy(&this_device->path_map,
42368270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
42378270b862SJoe Handzik 		sizeof(this_device->path_map));
42388270b862SJoe Handzik 	memcpy(&this_device->box,
42398270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
42408270b862SJoe Handzik 		sizeof(this_device->box));
42418270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
42428270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
42438270b862SJoe Handzik 		sizeof(this_device->phys_connector));
42448270b862SJoe Handzik 	memcpy(&this_device->bay,
42458270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
42468270b862SJoe Handzik 		sizeof(this_device->bay));
42478270b862SJoe Handzik }
42488270b862SJoe Handzik 
424966749d0dSScott Teel /* get number of local logical disks. */
425066749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
425166749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
425266749d0dSScott Teel 	u32 *nlocals)
425366749d0dSScott Teel {
425466749d0dSScott Teel 	int rc;
425566749d0dSScott Teel 
425666749d0dSScott Teel 	if (!id_ctlr) {
425766749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
425866749d0dSScott Teel 			__func__);
425966749d0dSScott Teel 		return -ENOMEM;
426066749d0dSScott Teel 	}
426166749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
426266749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
426366749d0dSScott Teel 	if (!rc)
4264c99dfd20SChristos Gkekas 		if (id_ctlr->configured_logical_drive_count < 255)
426566749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
426666749d0dSScott Teel 		else
426766749d0dSScott Teel 			*nlocals = le16_to_cpu(
426866749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
426966749d0dSScott Teel 	else
427066749d0dSScott Teel 		*nlocals = -1;
427166749d0dSScott Teel 	return rc;
427266749d0dSScott Teel }
427366749d0dSScott Teel 
427464ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes)
427564ce60caSDon Brace {
427664ce60caSDon Brace 	struct bmic_identify_physical_device *id_phys;
427764ce60caSDon Brace 	bool is_spare = false;
427864ce60caSDon Brace 	int rc;
427964ce60caSDon Brace 
428064ce60caSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
428164ce60caSDon Brace 	if (!id_phys)
428264ce60caSDon Brace 		return false;
428364ce60caSDon Brace 
428464ce60caSDon Brace 	rc = hpsa_bmic_id_physical_device(h,
428564ce60caSDon Brace 					lunaddrbytes,
428664ce60caSDon Brace 					GET_BMIC_DRIVE_NUMBER(lunaddrbytes),
428764ce60caSDon Brace 					id_phys, sizeof(*id_phys));
428864ce60caSDon Brace 	if (rc == 0)
428964ce60caSDon Brace 		is_spare = (id_phys->more_flags >> 6) & 0x01;
429064ce60caSDon Brace 
429164ce60caSDon Brace 	kfree(id_phys);
429264ce60caSDon Brace 	return is_spare;
429364ce60caSDon Brace }
429464ce60caSDon Brace 
429564ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK                           0x1
429664ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED  0x2
429764ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK                      0x4
429864ce60caSDon Brace 
429964ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE  6
430064ce60caSDon Brace 
430164ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes,
430264ce60caSDon Brace 				struct ext_report_lun_entry *rle)
430364ce60caSDon Brace {
430464ce60caSDon Brace 	u8 device_flags;
430564ce60caSDon Brace 	u8 device_type;
430664ce60caSDon Brace 
430764ce60caSDon Brace 	if (!MASKED_DEVICE(lunaddrbytes))
430864ce60caSDon Brace 		return false;
430964ce60caSDon Brace 
431064ce60caSDon Brace 	device_flags = rle->device_flags;
431164ce60caSDon Brace 	device_type = rle->device_type;
431264ce60caSDon Brace 
431364ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_NON_DISK) {
431464ce60caSDon Brace 		if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE)
431564ce60caSDon Brace 			return false;
431664ce60caSDon Brace 		return true;
431764ce60caSDon Brace 	}
431864ce60caSDon Brace 
431964ce60caSDon Brace 	if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED))
432064ce60caSDon Brace 		return false;
432164ce60caSDon Brace 
432264ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK)
432364ce60caSDon Brace 		return false;
432464ce60caSDon Brace 
432564ce60caSDon Brace 	/*
432664ce60caSDon Brace 	 * Spares may be spun down, we do not want to
432764ce60caSDon Brace 	 * do an Inquiry to a RAID set spare drive as
432864ce60caSDon Brace 	 * that would have them spun up, that is a
432964ce60caSDon Brace 	 * performance hit because I/O to the RAID device
433064ce60caSDon Brace 	 * stops while the spin up occurs which can take
433164ce60caSDon Brace 	 * over 50 seconds.
433264ce60caSDon Brace 	 */
433364ce60caSDon Brace 	if (hpsa_is_disk_spare(h, lunaddrbytes))
433464ce60caSDon Brace 		return true;
433564ce60caSDon Brace 
433664ce60caSDon Brace 	return false;
433764ce60caSDon Brace }
433866749d0dSScott Teel 
43398aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
4340edd16368SStephen M. Cameron {
4341edd16368SStephen M. Cameron 	/* the idea here is we could get notified
4342edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
4343edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
4344edd16368SStephen M. Cameron 	 * our list of devices accordingly.
4345edd16368SStephen M. Cameron 	 *
4346edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
4347edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
4348edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
4349edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
4350edd16368SStephen M. Cameron 	 */
4351a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
4352edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
435303383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
435466749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
435501a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
435601a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
435766749d0dSScott Teel 	u32 nlocal_logicals = 0;
435801a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
4359edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
4360edd16368SStephen M. Cameron 	int ncurrent = 0;
43614f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
4362339b2b14SStephen M. Cameron 	int raid_ctlr_position;
436304fa2f44SKevin Barnett 	bool physical_device;
4364aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
4365edd16368SStephen M. Cameron 
43666396bb22SKees Cook 	currentsd = kcalloc(HPSA_MAX_DEVICES, sizeof(*currentsd), GFP_KERNEL);
436792084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
436892084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
4369edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
437003383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
437166749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
4372edd16368SStephen M. Cameron 
437303383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
437466749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
4375edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
4376edd16368SStephen M. Cameron 		goto out;
4377edd16368SStephen M. Cameron 	}
4378edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
4379edd16368SStephen M. Cameron 
4380853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
4381853633e8SDon Brace 
438203383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
4383853633e8SDon Brace 			logdev_list, &nlogicals)) {
4384853633e8SDon Brace 		h->drv_req_rescan = 1;
4385edd16368SStephen M. Cameron 		goto out;
4386853633e8SDon Brace 	}
4387edd16368SStephen M. Cameron 
438866749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
438966749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
439066749d0dSScott Teel 		dev_warn(&h->pdev->dev,
439166749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
439266749d0dSScott Teel 			__func__);
439366749d0dSScott Teel 	}
4394edd16368SStephen M. Cameron 
4395aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
4396aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
4397aca4a520SScott Teel 	 * controller.
4398edd16368SStephen M. Cameron 	 */
4399aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
4400edd16368SStephen M. Cameron 
44014e188184SBader Ali Saleh 	hpsa_ext_ctrl_present(h, physdev_list);
44024e188184SBader Ali Saleh 
4403edd16368SStephen M. Cameron 	/* Allocate the per device structures */
4404edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
4405b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
4406b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
4407b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
4408b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
4409b7ec021fSScott Teel 			break;
4410b7ec021fSScott Teel 		}
4411b7ec021fSScott Teel 
4412edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
4413edd16368SStephen M. Cameron 		if (!currentsd[i]) {
4414853633e8SDon Brace 			h->drv_req_rescan = 1;
4415edd16368SStephen M. Cameron 			goto out;
4416edd16368SStephen M. Cameron 		}
4417edd16368SStephen M. Cameron 		ndev_allocated++;
4418edd16368SStephen M. Cameron 	}
4419edd16368SStephen M. Cameron 
44208645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
4421339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
4422339b2b14SStephen M. Cameron 	else
4423339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
4424339b2b14SStephen M. Cameron 
4425edd16368SStephen M. Cameron 	/* adjust our table of devices */
44264f4eb9f1SScott Teel 	n_ext_target_devs = 0;
4427edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
44280b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
4429683fc444SDon Brace 		int rc = 0;
4430f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
443164ce60caSDon Brace 		bool skip_device = false;
4432edd16368SStephen M. Cameron 
4433421bf80cSScott Teel 		memset(tmpdevice, 0, sizeof(*tmpdevice));
4434421bf80cSScott Teel 
443504fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
4436edd16368SStephen M. Cameron 
4437edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
4438339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
4439339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
444041ce4c35SStephen Cameron 
444186cf7130SDon Brace 		/* Determine if this is a lun from an external target array */
444286cf7130SDon Brace 		tmpdevice->external =
444386cf7130SDon Brace 			figure_external_status(h, raid_ctlr_position, i,
444486cf7130SDon Brace 						nphysicals, nlocal_logicals);
444586cf7130SDon Brace 
444664ce60caSDon Brace 		/*
444764ce60caSDon Brace 		 * Skip over some devices such as a spare.
444864ce60caSDon Brace 		 */
444964ce60caSDon Brace 		if (!tmpdevice->external && physical_device) {
445064ce60caSDon Brace 			skip_device = hpsa_skip_device(h, lunaddrbytes,
445164ce60caSDon Brace 					&physdev_list->LUN[phys_dev_index]);
445264ce60caSDon Brace 			if (skip_device)
4453edd16368SStephen M. Cameron 				continue;
445464ce60caSDon Brace 		}
4455edd16368SStephen M. Cameron 
4456b2582a65SDon Brace 		/* Get device type, vendor, model, device id, raid_map */
4457683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
4458683fc444SDon Brace 							&is_OBDR);
4459683fc444SDon Brace 		if (rc == -ENOMEM) {
4460683fc444SDon Brace 			dev_warn(&h->pdev->dev,
4461683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
4462853633e8SDon Brace 			h->drv_req_rescan = 1;
4463683fc444SDon Brace 			goto out;
4464853633e8SDon Brace 		}
4465683fc444SDon Brace 		if (rc) {
446685b29008SDon Brace 			h->drv_req_rescan = 1;
4467683fc444SDon Brace 			continue;
4468683fc444SDon Brace 		}
4469683fc444SDon Brace 
44701f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
4471edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
4472edd16368SStephen M. Cameron 
4473edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
447404fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
4475edd16368SStephen M. Cameron 
447604fa2f44SKevin Barnett 		/*
447704fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
447804fa2f44SKevin Barnett 		 * are masked.
447904fa2f44SKevin Barnett 		 */
448004fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
44812a168208SKevin Barnett 			this_device->expose_device = 0;
44822a168208SKevin Barnett 		else
44832a168208SKevin Barnett 			this_device->expose_device = 1;
448441ce4c35SStephen Cameron 
4485d04e62b9SKevin Barnett 
4486d04e62b9SKevin Barnett 		/*
4487d04e62b9SKevin Barnett 		 * Get the SAS address for physical devices that are exposed.
4488d04e62b9SKevin Barnett 		 */
4489d04e62b9SKevin Barnett 		if (this_device->physical_device && this_device->expose_device)
4490d04e62b9SKevin Barnett 			hpsa_get_sas_address(h, lunaddrbytes, this_device);
4491edd16368SStephen M. Cameron 
4492edd16368SStephen M. Cameron 		switch (this_device->devtype) {
44930b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
4494edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
4495edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
4496edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
4497edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
4498edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
4499edd16368SStephen M. Cameron 			 * the inquiry data.
4500edd16368SStephen M. Cameron 			 */
45010b0e1d6cSStephen M. Cameron 			if (is_OBDR)
4502edd16368SStephen M. Cameron 				ncurrent++;
4503edd16368SStephen M. Cameron 			break;
4504edd16368SStephen M. Cameron 		case TYPE_DISK:
4505af15ed36SDon Brace 		case TYPE_ZBC:
450604fa2f44SKevin Barnett 			if (this_device->physical_device) {
4507b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
4508b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
4509ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
451003383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
4511f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4512f2039b03SDon Brace 				hpsa_get_path_info(this_device,
4513f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4514b9092b79SKevin Barnett 			}
4515edd16368SStephen M. Cameron 			ncurrent++;
4516edd16368SStephen M. Cameron 			break;
4517edd16368SStephen M. Cameron 		case TYPE_TAPE:
4518edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
4519cca8f13bSDon Brace 			ncurrent++;
4520cca8f13bSDon Brace 			break;
452141ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
452217a9e54aSDon Brace 			if (!this_device->external)
4523cca8f13bSDon Brace 				hpsa_get_enclosure_info(h, lunaddrbytes,
4524cca8f13bSDon Brace 						physdev_list, phys_dev_index,
4525cca8f13bSDon Brace 						this_device);
452641ce4c35SStephen Cameron 			ncurrent++;
452741ce4c35SStephen Cameron 			break;
4528edd16368SStephen M. Cameron 		case TYPE_RAID:
4529edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
4530edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
4531edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
4532edd16368SStephen M. Cameron 			 * don't present it.
4533edd16368SStephen M. Cameron 			 */
4534edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
4535edd16368SStephen M. Cameron 				break;
4536edd16368SStephen M. Cameron 			ncurrent++;
4537edd16368SStephen M. Cameron 			break;
4538edd16368SStephen M. Cameron 		default:
4539edd16368SStephen M. Cameron 			break;
4540edd16368SStephen M. Cameron 		}
4541cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4542edd16368SStephen M. Cameron 			break;
4543edd16368SStephen M. Cameron 	}
4544d04e62b9SKevin Barnett 
4545d04e62b9SKevin Barnett 	if (h->sas_host == NULL) {
4546d04e62b9SKevin Barnett 		int rc = 0;
4547d04e62b9SKevin Barnett 
4548d04e62b9SKevin Barnett 		rc = hpsa_add_sas_host(h);
4549d04e62b9SKevin Barnett 		if (rc) {
4550d04e62b9SKevin Barnett 			dev_warn(&h->pdev->dev,
4551d04e62b9SKevin Barnett 				"Could not add sas host %d\n", rc);
4552d04e62b9SKevin Barnett 			goto out;
4553d04e62b9SKevin Barnett 		}
4554d04e62b9SKevin Barnett 	}
4555d04e62b9SKevin Barnett 
45568aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4557edd16368SStephen M. Cameron out:
4558edd16368SStephen M. Cameron 	kfree(tmpdevice);
4559edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4560edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4561edd16368SStephen M. Cameron 	kfree(currentsd);
4562edd16368SStephen M. Cameron 	kfree(physdev_list);
4563edd16368SStephen M. Cameron 	kfree(logdev_list);
456466749d0dSScott Teel 	kfree(id_ctlr);
456503383736SDon Brace 	kfree(id_phys);
4566edd16368SStephen M. Cameron }
4567edd16368SStephen M. Cameron 
4568ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4569ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4570ec5cbf04SWebb Scales {
4571ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4572ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4573ec5cbf04SWebb Scales 
4574ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4575ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4576ec5cbf04SWebb Scales 	desc->Ext = 0;
4577ec5cbf04SWebb Scales }
4578ec5cbf04SWebb Scales 
4579c7ee65b3SWebb Scales /*
4580c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4581edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4582edd16368SStephen M. Cameron  * hpsa command, cp.
4583edd16368SStephen M. Cameron  */
458433a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4585edd16368SStephen M. Cameron 		struct CommandList *cp,
4586edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4587edd16368SStephen M. Cameron {
4588edd16368SStephen M. Cameron 	struct scatterlist *sg;
4589b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
459033a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4591edd16368SStephen M. Cameron 
459233a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4593edd16368SStephen M. Cameron 
4594edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4595edd16368SStephen M. Cameron 	if (use_sg < 0)
4596edd16368SStephen M. Cameron 		return use_sg;
4597edd16368SStephen M. Cameron 
4598edd16368SStephen M. Cameron 	if (!use_sg)
4599edd16368SStephen M. Cameron 		goto sglist_finished;
4600edd16368SStephen M. Cameron 
4601b3a7ba7cSWebb Scales 	/*
4602b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4603b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4604b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4605b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4606b3a7ba7cSWebb Scales 	 * the entries in the one list.
4607b3a7ba7cSWebb Scales 	 */
460833a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4609b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4610b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4611b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4612b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4613ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
461433a2ffceSStephen M. Cameron 		curr_sg++;
461533a2ffceSStephen M. Cameron 	}
4616ec5cbf04SWebb Scales 
4617b3a7ba7cSWebb Scales 	if (chained) {
4618b3a7ba7cSWebb Scales 		/*
4619b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4620b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4621b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4622b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4623b3a7ba7cSWebb Scales 		 */
4624b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4625b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4626b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4627b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4628b3a7ba7cSWebb Scales 			curr_sg++;
4629b3a7ba7cSWebb Scales 		}
4630b3a7ba7cSWebb Scales 	}
4631b3a7ba7cSWebb Scales 
4632ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4633b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
463433a2ffceSStephen M. Cameron 
463533a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
463633a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
463733a2ffceSStephen M. Cameron 
463833a2ffceSStephen M. Cameron 	if (chained) {
463933a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
464050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4641e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4642e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4643e2bea6dfSStephen M. Cameron 			return -1;
4644e2bea6dfSStephen M. Cameron 		}
464533a2ffceSStephen M. Cameron 		return 0;
4646edd16368SStephen M. Cameron 	}
4647edd16368SStephen M. Cameron 
4648edd16368SStephen M. Cameron sglist_finished:
4649edd16368SStephen M. Cameron 
465001a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4651c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4652edd16368SStephen M. Cameron 	return 0;
4653edd16368SStephen M. Cameron }
4654edd16368SStephen M. Cameron 
4655b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h,
4656b63c64acSDon Brace 						u8 *cdb, int cdb_len,
4657b63c64acSDon Brace 						const char *func)
4658b63c64acSDon Brace {
4659f4d0ad1fSAndy Shevchenko 	dev_warn(&h->pdev->dev,
4660f4d0ad1fSAndy Shevchenko 		 "%s: Blocking zero-length request: CDB:%*phN\n",
4661f4d0ad1fSAndy Shevchenko 		 func, cdb_len, cdb);
4662b63c64acSDon Brace }
4663b63c64acSDon Brace 
4664b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1
4665b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */
4666b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb)
4667b63c64acSDon Brace {
4668b63c64acSDon Brace 	u32 block_cnt;
4669b63c64acSDon Brace 
4670b63c64acSDon Brace 	/* Block zero-length transfer sizes on certain commands. */
4671b63c64acSDon Brace 	switch (cdb[0]) {
4672b63c64acSDon Brace 	case READ_10:
4673b63c64acSDon Brace 	case WRITE_10:
4674b63c64acSDon Brace 	case VERIFY:		/* 0x2F */
4675b63c64acSDon Brace 	case WRITE_VERIFY:	/* 0x2E */
4676b63c64acSDon Brace 		block_cnt = get_unaligned_be16(&cdb[7]);
4677b63c64acSDon Brace 		break;
4678b63c64acSDon Brace 	case READ_12:
4679b63c64acSDon Brace 	case WRITE_12:
4680b63c64acSDon Brace 	case VERIFY_12: /* 0xAF */
4681b63c64acSDon Brace 	case WRITE_VERIFY_12:	/* 0xAE */
4682b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[6]);
4683b63c64acSDon Brace 		break;
4684b63c64acSDon Brace 	case READ_16:
4685b63c64acSDon Brace 	case WRITE_16:
4686b63c64acSDon Brace 	case VERIFY_16:		/* 0x8F */
4687b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[10]);
4688b63c64acSDon Brace 		break;
4689b63c64acSDon Brace 	default:
4690b63c64acSDon Brace 		return false;
4691b63c64acSDon Brace 	}
4692b63c64acSDon Brace 
4693b63c64acSDon Brace 	return block_cnt == 0;
4694b63c64acSDon Brace }
4695b63c64acSDon Brace 
4696283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4697283b4a9bSStephen M. Cameron {
4698283b4a9bSStephen M. Cameron 	int is_write = 0;
4699283b4a9bSStephen M. Cameron 	u32 block;
4700283b4a9bSStephen M. Cameron 	u32 block_cnt;
4701283b4a9bSStephen M. Cameron 
4702283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4703283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4704283b4a9bSStephen M. Cameron 	case WRITE_6:
4705283b4a9bSStephen M. Cameron 	case WRITE_12:
4706283b4a9bSStephen M. Cameron 		is_write = 1;
47075dfdb089SGustavo A. R. Silva 		/* fall through */
4708283b4a9bSStephen M. Cameron 	case READ_6:
4709283b4a9bSStephen M. Cameron 	case READ_12:
4710283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4711abbada71SMahesh Rajashekhara 			block = (((cdb[1] & 0x1F) << 16) |
4712abbada71SMahesh Rajashekhara 				(cdb[2] << 8) |
4713abbada71SMahesh Rajashekhara 				cdb[3]);
4714283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4715c8a6c9a6SDon Brace 			if (block_cnt == 0)
4716c8a6c9a6SDon Brace 				block_cnt = 256;
4717283b4a9bSStephen M. Cameron 		} else {
4718283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4719c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4720c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4721283b4a9bSStephen M. Cameron 		}
4722283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4723283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4724283b4a9bSStephen M. Cameron 
4725283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4726283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4727283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4728283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4729283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4730283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4731283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4732283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4733283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4734283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4735283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4736283b4a9bSStephen M. Cameron 		break;
4737283b4a9bSStephen M. Cameron 	}
4738283b4a9bSStephen M. Cameron 	return 0;
4739283b4a9bSStephen M. Cameron }
4740283b4a9bSStephen M. Cameron 
4741c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4742283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
474303383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4744e1f7de0cSMatt Gates {
4745e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4746e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4747e1f7de0cSMatt Gates 	unsigned int len;
4748e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4749e1f7de0cSMatt Gates 	struct scatterlist *sg;
4750e1f7de0cSMatt Gates 	u64 addr64;
4751e1f7de0cSMatt Gates 	int use_sg, i;
4752e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4753e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4754e1f7de0cSMatt Gates 
4755283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
475603383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
475703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4758283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
475903383736SDon Brace 	}
4760283b4a9bSStephen M. Cameron 
4761e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4762e1f7de0cSMatt Gates 
4763b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4764b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4765b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4766b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4767b63c64acSDon Brace 	}
4768b63c64acSDon Brace 
476903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
477003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4771283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
477203383736SDon Brace 	}
4773283b4a9bSStephen M. Cameron 
4774e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4775e1f7de0cSMatt Gates 
4776e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4777e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4778e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4779e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4780e1f7de0cSMatt Gates 
4781e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
478203383736SDon Brace 	if (use_sg < 0) {
478303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4784e1f7de0cSMatt Gates 		return use_sg;
478503383736SDon Brace 	}
4786e1f7de0cSMatt Gates 
4787e1f7de0cSMatt Gates 	if (use_sg) {
4788e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4789e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4790e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4791e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4792e1f7de0cSMatt Gates 			total_len += len;
479350a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
479450a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
479550a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4796e1f7de0cSMatt Gates 			curr_sg++;
4797e1f7de0cSMatt Gates 		}
479850a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4799e1f7de0cSMatt Gates 
4800e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4801e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4802e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4803e1f7de0cSMatt Gates 			break;
4804e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4805e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4806e1f7de0cSMatt Gates 			break;
4807e1f7de0cSMatt Gates 		case DMA_NONE:
4808e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4809e1f7de0cSMatt Gates 			break;
4810e1f7de0cSMatt Gates 		default:
4811e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4812e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4813e1f7de0cSMatt Gates 			BUG();
4814e1f7de0cSMatt Gates 			break;
4815e1f7de0cSMatt Gates 		}
4816e1f7de0cSMatt Gates 	} else {
4817e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4818e1f7de0cSMatt Gates 	}
4819e1f7de0cSMatt Gates 
4820c349775eSScott Teel 	c->Header.SGList = use_sg;
4821e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
48222b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
48232b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
48242b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
48252b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
48262b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4827283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4828283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4829c349775eSScott Teel 	/* Tag was already set at init time. */
4830e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4831e1f7de0cSMatt Gates 	return 0;
4832e1f7de0cSMatt Gates }
4833edd16368SStephen M. Cameron 
4834283b4a9bSStephen M. Cameron /*
4835283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4836283b4a9bSStephen M. Cameron  * I/O accelerator path.
4837283b4a9bSStephen M. Cameron  */
4838283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4839283b4a9bSStephen M. Cameron 	struct CommandList *c)
4840283b4a9bSStephen M. Cameron {
4841283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4842283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4843283b4a9bSStephen M. Cameron 
484445e596cdSDon Brace 	if (!dev)
484545e596cdSDon Brace 		return -1;
484645e596cdSDon Brace 
484703383736SDon Brace 	c->phys_disk = dev;
484803383736SDon Brace 
4849283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
485003383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4851283b4a9bSStephen M. Cameron }
4852283b4a9bSStephen M. Cameron 
4853dd0e19f3SScott Teel /*
4854dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4855dd0e19f3SScott Teel  */
4856dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4857dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4858dd0e19f3SScott Teel {
4859dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4860dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4861dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4862dd0e19f3SScott Teel 	u64 first_block;
4863dd0e19f3SScott Teel 
4864dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
48652b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4866dd0e19f3SScott Teel 		return;
4867dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4868dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4869dd0e19f3SScott Teel 
4870dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4871dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4872dd0e19f3SScott Teel 
4873dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4874dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4875dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4876dd0e19f3SScott Teel 	 */
4877dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4878dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4879dd0e19f3SScott Teel 	case READ_6:
4880abbada71SMahesh Rajashekhara 	case WRITE_6:
4881abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
4882abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
4883abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
4884dd0e19f3SScott Teel 		break;
4885dd0e19f3SScott Teel 	case WRITE_10:
4886dd0e19f3SScott Teel 	case READ_10:
4887dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4888dd0e19f3SScott Teel 	case WRITE_12:
4889dd0e19f3SScott Teel 	case READ_12:
48902b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4891dd0e19f3SScott Teel 		break;
4892dd0e19f3SScott Teel 	case WRITE_16:
4893dd0e19f3SScott Teel 	case READ_16:
48942b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4895dd0e19f3SScott Teel 		break;
4896dd0e19f3SScott Teel 	default:
4897dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
48982b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
48992b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4900dd0e19f3SScott Teel 		BUG();
4901dd0e19f3SScott Teel 		break;
4902dd0e19f3SScott Teel 	}
49032b08b3e9SDon Brace 
49042b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
49052b08b3e9SDon Brace 		first_block = first_block *
49062b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
49072b08b3e9SDon Brace 
49082b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
49092b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4910dd0e19f3SScott Teel }
4911dd0e19f3SScott Teel 
4912c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4913c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
491403383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4915c349775eSScott Teel {
4916c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4917c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4918c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4919c349775eSScott Teel 	int use_sg, i;
4920c349775eSScott Teel 	struct scatterlist *sg;
4921c349775eSScott Teel 	u64 addr64;
4922c349775eSScott Teel 	u32 len;
4923c349775eSScott Teel 	u32 total_len = 0;
4924c349775eSScott Teel 
492545e596cdSDon Brace 	if (!cmd->device)
492645e596cdSDon Brace 		return -1;
492745e596cdSDon Brace 
492845e596cdSDon Brace 	if (!cmd->device->hostdata)
492945e596cdSDon Brace 		return -1;
493045e596cdSDon Brace 
4931d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4932c349775eSScott Teel 
4933b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4934b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4935b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4936b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4937b63c64acSDon Brace 	}
4938b63c64acSDon Brace 
493903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
494003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4941c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
494203383736SDon Brace 	}
494303383736SDon Brace 
4944c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4945c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4946c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4947c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4948c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4949c349775eSScott Teel 
4950c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4951c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4952c349775eSScott Teel 
4953c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
495403383736SDon Brace 	if (use_sg < 0) {
495503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4956c349775eSScott Teel 		return use_sg;
495703383736SDon Brace 	}
4958c349775eSScott Teel 
4959c349775eSScott Teel 	if (use_sg) {
4960c349775eSScott Teel 		curr_sg = cp->sg;
4961d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4962d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4963d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4964d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4965d9a729f3SWebb Scales 			curr_sg->length = 0;
4966d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4967d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4968d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4969d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4970d9a729f3SWebb Scales 
4971d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4972d9a729f3SWebb Scales 		}
4973c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4974c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4975c349775eSScott Teel 			len  = sg_dma_len(sg);
4976c349775eSScott Teel 			total_len += len;
4977c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4978c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4979c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4980c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4981c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4982c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4983c349775eSScott Teel 			curr_sg++;
4984c349775eSScott Teel 		}
4985c349775eSScott Teel 
4986c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4987c349775eSScott Teel 		case DMA_TO_DEVICE:
4988dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4989dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4990c349775eSScott Teel 			break;
4991c349775eSScott Teel 		case DMA_FROM_DEVICE:
4992dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4993dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4994c349775eSScott Teel 			break;
4995c349775eSScott Teel 		case DMA_NONE:
4996dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4997dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4998c349775eSScott Teel 			break;
4999c349775eSScott Teel 		default:
5000c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5001c349775eSScott Teel 				cmd->sc_data_direction);
5002c349775eSScott Teel 			BUG();
5003c349775eSScott Teel 			break;
5004c349775eSScott Teel 		}
5005c349775eSScott Teel 	} else {
5006dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
5007dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
5008c349775eSScott Teel 	}
5009dd0e19f3SScott Teel 
5010dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
5011dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
5012dd0e19f3SScott Teel 
50132b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
5014f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
5015c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
5016c349775eSScott Teel 
5017c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
5018c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
5019c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
502050a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
5021c349775eSScott Teel 
5022d9a729f3SWebb Scales 	/* fill in sg elements */
5023d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
5024d9a729f3SWebb Scales 		cp->sg_count = 1;
5025a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
5026d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
5027d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
5028d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
5029d9a729f3SWebb Scales 			return -1;
5030d9a729f3SWebb Scales 		}
5031d9a729f3SWebb Scales 	} else
5032d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
5033d9a729f3SWebb Scales 
5034c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
5035c349775eSScott Teel 	return 0;
5036c349775eSScott Teel }
5037c349775eSScott Teel 
5038c349775eSScott Teel /*
5039c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
5040c349775eSScott Teel  */
5041c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
5042c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
504303383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
5044c349775eSScott Teel {
504545e596cdSDon Brace 	if (!c->scsi_cmd->device)
504645e596cdSDon Brace 		return -1;
504745e596cdSDon Brace 
504845e596cdSDon Brace 	if (!c->scsi_cmd->device->hostdata)
504945e596cdSDon Brace 		return -1;
505045e596cdSDon Brace 
505103383736SDon Brace 	/* Try to honor the device's queue depth */
505203383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
505303383736SDon Brace 					phys_disk->queue_depth) {
505403383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
505503383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
505603383736SDon Brace 	}
5057c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
5058c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
505903383736SDon Brace 						cdb, cdb_len, scsi3addr,
506003383736SDon Brace 						phys_disk);
5061c349775eSScott Teel 	else
5062c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
506303383736SDon Brace 						cdb, cdb_len, scsi3addr,
506403383736SDon Brace 						phys_disk);
5065c349775eSScott Teel }
5066c349775eSScott Teel 
50676b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
50686b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
50696b80b18fSScott Teel {
50706b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
50716b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
50722b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
50736b80b18fSScott Teel 		return;
50746b80b18fSScott Teel 	}
50756b80b18fSScott Teel 	do {
50766b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
50772b08b3e9SDon Brace 		*current_group = *map_index /
50782b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
50796b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
50806b80b18fSScott Teel 			continue;
50812b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
50826b80b18fSScott Teel 			/* select map index from next group */
50832b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
50846b80b18fSScott Teel 			(*current_group)++;
50856b80b18fSScott Teel 		} else {
50866b80b18fSScott Teel 			/* select map index from first group */
50872b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
50886b80b18fSScott Teel 			*current_group = 0;
50896b80b18fSScott Teel 		}
50906b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
50916b80b18fSScott Teel }
50926b80b18fSScott Teel 
5093283b4a9bSStephen M. Cameron /*
5094283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
5095283b4a9bSStephen M. Cameron  */
5096283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
5097283b4a9bSStephen M. Cameron 	struct CommandList *c)
5098283b4a9bSStephen M. Cameron {
5099283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
5100283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5101283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
5102283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
5103283b4a9bSStephen M. Cameron 	int is_write = 0;
5104283b4a9bSStephen M. Cameron 	u32 map_index;
5105283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
5106283b4a9bSStephen M. Cameron 	u32 block_cnt;
5107283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
5108283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
5109283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
5110283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
51116b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
51126b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
51136b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
51146b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
51156b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
51166b80b18fSScott Teel 	u32 total_disks_per_row;
51176b80b18fSScott Teel 	u32 stripesize;
51186b80b18fSScott Teel 	u32 first_group, last_group, current_group;
5119283b4a9bSStephen M. Cameron 	u32 map_row;
5120283b4a9bSStephen M. Cameron 	u32 disk_handle;
5121283b4a9bSStephen M. Cameron 	u64 disk_block;
5122283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
5123283b4a9bSStephen M. Cameron 	u8 cdb[16];
5124283b4a9bSStephen M. Cameron 	u8 cdb_len;
51252b08b3e9SDon Brace 	u16 strip_size;
5126283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5127283b4a9bSStephen M. Cameron 	u64 tmpdiv;
5128283b4a9bSStephen M. Cameron #endif
51296b80b18fSScott Teel 	int offload_to_mirror;
5130283b4a9bSStephen M. Cameron 
513145e596cdSDon Brace 	if (!dev)
513245e596cdSDon Brace 		return -1;
513345e596cdSDon Brace 
5134283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
5135283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
5136283b4a9bSStephen M. Cameron 	case WRITE_6:
5137283b4a9bSStephen M. Cameron 		is_write = 1;
51385dfdb089SGustavo A. R. Silva 		/* fall through */
5139283b4a9bSStephen M. Cameron 	case READ_6:
5140abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
5141abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
5142abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
5143283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
51443fa89a04SStephen M. Cameron 		if (block_cnt == 0)
51453fa89a04SStephen M. Cameron 			block_cnt = 256;
5146283b4a9bSStephen M. Cameron 		break;
5147283b4a9bSStephen M. Cameron 	case WRITE_10:
5148283b4a9bSStephen M. Cameron 		is_write = 1;
51495dfdb089SGustavo A. R. Silva 		/* fall through */
5150283b4a9bSStephen M. Cameron 	case READ_10:
5151283b4a9bSStephen M. Cameron 		first_block =
5152283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5153283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5154283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5155283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5156283b4a9bSStephen M. Cameron 		block_cnt =
5157283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
5158283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
5159283b4a9bSStephen M. Cameron 		break;
5160283b4a9bSStephen M. Cameron 	case WRITE_12:
5161283b4a9bSStephen M. Cameron 		is_write = 1;
51625dfdb089SGustavo A. R. Silva 		/* fall through */
5163283b4a9bSStephen M. Cameron 	case READ_12:
5164283b4a9bSStephen M. Cameron 		first_block =
5165283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5166283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5167283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5168283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5169283b4a9bSStephen M. Cameron 		block_cnt =
5170283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
5171283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
5172283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
5173283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
5174283b4a9bSStephen M. Cameron 		break;
5175283b4a9bSStephen M. Cameron 	case WRITE_16:
5176283b4a9bSStephen M. Cameron 		is_write = 1;
51775dfdb089SGustavo A. R. Silva 		/* fall through */
5178283b4a9bSStephen M. Cameron 	case READ_16:
5179283b4a9bSStephen M. Cameron 		first_block =
5180283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
5181283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
5182283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
5183283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
5184283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
5185283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
5186283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
5187283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
5188283b4a9bSStephen M. Cameron 		block_cnt =
5189283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
5190283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
5191283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
5192283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
5193283b4a9bSStephen M. Cameron 		break;
5194283b4a9bSStephen M. Cameron 	default:
5195283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
5196283b4a9bSStephen M. Cameron 	}
5197283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
5198283b4a9bSStephen M. Cameron 
5199283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
5200283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
5201283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5202283b4a9bSStephen M. Cameron 
5203283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
52042b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
52052b08b3e9SDon Brace 		last_block < first_block)
5206283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5207283b4a9bSStephen M. Cameron 
5208283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
52092b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
52102b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
52112b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
5212283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5213283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
5214283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5215283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
5216283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
5217283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5218283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
5219283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5220283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
5221283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
52222b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5223283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
5224283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
52252b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5226283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
5227283b4a9bSStephen M. Cameron #else
5228283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
5229283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
5230283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5231283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
52322b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
52332b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
5234283b4a9bSStephen M. Cameron #endif
5235283b4a9bSStephen M. Cameron 
5236283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
5237283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
5238283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5239283b4a9bSStephen M. Cameron 
5240283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
52412b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
52422b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
5243283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
52442b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
52456b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
52466b80b18fSScott Teel 
52476b80b18fSScott Teel 	switch (dev->raid_level) {
52486b80b18fSScott Teel 	case HPSA_RAID_0:
52496b80b18fSScott Teel 		break; /* nothing special to do */
52506b80b18fSScott Teel 	case HPSA_RAID_1:
52516b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
52526b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
52536b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
5254283b4a9bSStephen M. Cameron 		 */
52552b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
5256283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
52572b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
5258283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
52596b80b18fSScott Teel 		break;
52606b80b18fSScott Teel 	case HPSA_RAID_ADM:
52616b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
52626b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
52636b80b18fSScott Teel 		 */
52642b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
52656b80b18fSScott Teel 
52666b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
52676b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
52686b80b18fSScott Teel 				&map_index, &current_group);
52696b80b18fSScott Teel 		/* set mirror group to use next time */
52706b80b18fSScott Teel 		offload_to_mirror =
52712b08b3e9SDon Brace 			(offload_to_mirror >=
52722b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
52736b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
52746b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
52756b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
52766b80b18fSScott Teel 		 * function since multiple threads might simultaneously
52776b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
52786b80b18fSScott Teel 		 */
52796b80b18fSScott Teel 		break;
52806b80b18fSScott Teel 	case HPSA_RAID_5:
52816b80b18fSScott Teel 	case HPSA_RAID_6:
52822b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
52836b80b18fSScott Teel 			break;
52846b80b18fSScott Teel 
52856b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
52866b80b18fSScott Teel 		r5or6_blocks_per_row =
52872b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
52882b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
52896b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
52902b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
52912b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
52926b80b18fSScott Teel #if BITS_PER_LONG == 32
52936b80b18fSScott Teel 		tmpdiv = first_block;
52946b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
52956b80b18fSScott Teel 		tmpdiv = first_group;
52966b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52976b80b18fSScott Teel 		first_group = tmpdiv;
52986b80b18fSScott Teel 		tmpdiv = last_block;
52996b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
53006b80b18fSScott Teel 		tmpdiv = last_group;
53016b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
53026b80b18fSScott Teel 		last_group = tmpdiv;
53036b80b18fSScott Teel #else
53046b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
53056b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
53066b80b18fSScott Teel #endif
5307000ff7c2SStephen M. Cameron 		if (first_group != last_group)
53086b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53096b80b18fSScott Teel 
53106b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
53116b80b18fSScott Teel #if BITS_PER_LONG == 32
53126b80b18fSScott Teel 		tmpdiv = first_block;
53136b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
53146b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
53156b80b18fSScott Teel 		tmpdiv = last_block;
53166b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
53176b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
53186b80b18fSScott Teel #else
53196b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
53206b80b18fSScott Teel 						first_block / stripesize;
53216b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
53226b80b18fSScott Teel #endif
53236b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
53246b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53256b80b18fSScott Teel 
53266b80b18fSScott Teel 
53276b80b18fSScott Teel 		/* Verify request is in a single column */
53286b80b18fSScott Teel #if BITS_PER_LONG == 32
53296b80b18fSScott Teel 		tmpdiv = first_block;
53306b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
53316b80b18fSScott Teel 		tmpdiv = first_row_offset;
53326b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
53336b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
53346b80b18fSScott Teel 		tmpdiv = last_block;
53356b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
53366b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
53376b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
53386b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
53396b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
53406b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
53416b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
53426b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
53436b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
53446b80b18fSScott Teel #else
53456b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
53466b80b18fSScott Teel 			(u32)((first_block % stripesize) %
53476b80b18fSScott Teel 						r5or6_blocks_per_row);
53486b80b18fSScott Teel 
53496b80b18fSScott Teel 		r5or6_last_row_offset =
53506b80b18fSScott Teel 			(u32)((last_block % stripesize) %
53516b80b18fSScott Teel 						r5or6_blocks_per_row);
53526b80b18fSScott Teel 
53536b80b18fSScott Teel 		first_column = r5or6_first_column =
53542b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
53556b80b18fSScott Teel 		r5or6_last_column =
53562b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
53576b80b18fSScott Teel #endif
53586b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
53596b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53606b80b18fSScott Teel 
53616b80b18fSScott Teel 		/* Request is eligible */
53626b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
53632b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
53646b80b18fSScott Teel 
53656b80b18fSScott Teel 		map_index = (first_group *
53662b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
53676b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
53686b80b18fSScott Teel 		break;
53696b80b18fSScott Teel 	default:
53706b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
5371283b4a9bSStephen M. Cameron 	}
53726b80b18fSScott Teel 
537307543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
537407543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
537507543e0cSStephen Cameron 
537603383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
5377c3390df4SDon Brace 	if (!c->phys_disk)
5378c3390df4SDon Brace 		return IO_ACCEL_INELIGIBLE;
537903383736SDon Brace 
5380283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
53812b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
53822b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
53832b08b3e9SDon Brace 			(first_row_offset - first_column *
53842b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
5385283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
5386283b4a9bSStephen M. Cameron 
5387283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
5388283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
5389283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
5390283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
5391283b4a9bSStephen M. Cameron 	}
5392283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
5393283b4a9bSStephen M. Cameron 
5394283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
5395283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
5396283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
5397283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5398283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
5399283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
5400283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
5401283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
5402283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
5403283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
5404283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
5405283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
5406283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
5407283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
5408283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
5409283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
5410283b4a9bSStephen M. Cameron 		cdb[14] = 0;
5411283b4a9bSStephen M. Cameron 		cdb[15] = 0;
5412283b4a9bSStephen M. Cameron 		cdb_len = 16;
5413283b4a9bSStephen M. Cameron 	} else {
5414283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
5415283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5416283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
5417283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
5418283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
5419283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
5420283b4a9bSStephen M. Cameron 		cdb[6] = 0;
5421283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
5422283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
5423283b4a9bSStephen M. Cameron 		cdb[9] = 0;
5424283b4a9bSStephen M. Cameron 		cdb_len = 10;
5425283b4a9bSStephen M. Cameron 	}
5426283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
542703383736SDon Brace 						dev->scsi3addr,
542803383736SDon Brace 						dev->phys_disk[map_index]);
5429283b4a9bSStephen M. Cameron }
5430283b4a9bSStephen M. Cameron 
543125163bd5SWebb Scales /*
543225163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
543325163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
543425163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
543525163bd5SWebb Scales  */
5436574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
5437574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
5438574f05d3SStephen Cameron 	unsigned char scsi3addr[])
5439edd16368SStephen M. Cameron {
5440edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
5441edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
5442edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
5443edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
5444edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
5445f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
5446edd16368SStephen M. Cameron 
5447edd16368SStephen M. Cameron 	/* Fill in the request block... */
5448edd16368SStephen M. Cameron 
5449edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
5450edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
5451edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
5452edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
5453edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
5454edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
5455a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5456a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
5457edd16368SStephen M. Cameron 		break;
5458edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
5459a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5460a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
5461edd16368SStephen M. Cameron 		break;
5462edd16368SStephen M. Cameron 	case DMA_NONE:
5463a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5464a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
5465edd16368SStephen M. Cameron 		break;
5466edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
5467edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
5468edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
5469edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
5470edd16368SStephen M. Cameron 		 */
5471edd16368SStephen M. Cameron 
5472a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5473a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
5474edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
5475edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
5476edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
5477edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
5478edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
5479edd16368SStephen M. Cameron 		 * our purposes here.
5480edd16368SStephen M. Cameron 		 */
5481edd16368SStephen M. Cameron 
5482edd16368SStephen M. Cameron 		break;
5483edd16368SStephen M. Cameron 
5484edd16368SStephen M. Cameron 	default:
5485edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5486edd16368SStephen M. Cameron 			cmd->sc_data_direction);
5487edd16368SStephen M. Cameron 		BUG();
5488edd16368SStephen M. Cameron 		break;
5489edd16368SStephen M. Cameron 	}
5490edd16368SStephen M. Cameron 
549133a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
549273153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
5493edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
5494edd16368SStephen M. Cameron 	}
5495edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
5496edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
5497edd16368SStephen M. Cameron 	return 0;
5498edd16368SStephen M. Cameron }
5499edd16368SStephen M. Cameron 
5500360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
5501360c73bdSStephen Cameron 				struct CommandList *c)
5502360c73bdSStephen Cameron {
5503360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
5504360c73bdSStephen Cameron 
5505360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
5506360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
5507360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
5508360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5509360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
5510360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5511360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
5512360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
5513360c73bdSStephen Cameron 	c->cmdindex = index;
5514360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5515360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
5516360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
5517360c73bdSStephen Cameron 	c->h = h;
5518a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
5519360c73bdSStephen Cameron }
5520360c73bdSStephen Cameron 
5521360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
5522360c73bdSStephen Cameron {
5523360c73bdSStephen Cameron 	int i;
5524360c73bdSStephen Cameron 
5525360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
5526360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
5527360c73bdSStephen Cameron 
5528360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
5529360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
5530360c73bdSStephen Cameron 	}
5531360c73bdSStephen Cameron }
5532360c73bdSStephen Cameron 
5533360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
5534360c73bdSStephen Cameron 				struct CommandList *c)
5535360c73bdSStephen Cameron {
5536360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5537360c73bdSStephen Cameron 
553873153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
553973153fe5SWebb Scales 
5540360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
5541360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5542360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5543360c73bdSStephen Cameron }
5544360c73bdSStephen Cameron 
5545592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
5546592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
5547592a0ad5SWebb Scales 		unsigned char *scsi3addr)
5548592a0ad5SWebb Scales {
5549592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5550592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
5551592a0ad5SWebb Scales 
555245e596cdSDon Brace 	if (!dev)
555345e596cdSDon Brace 		return SCSI_MLQUEUE_HOST_BUSY;
555445e596cdSDon Brace 
5555a68fdb3aSDon Brace 	if (hpsa_simple_mode)
5556a68fdb3aSDon Brace 		return IO_ACCEL_INELIGIBLE;
5557a68fdb3aSDon Brace 
5558592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
5559592a0ad5SWebb Scales 
5560592a0ad5SWebb Scales 	if (dev->offload_enabled) {
5561592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5562592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5563592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5564592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
5565592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5566592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5567a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
5568592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5569592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5570592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5571592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
5572592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5573592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5574592a0ad5SWebb Scales 	}
5575592a0ad5SWebb Scales 	return rc;
5576592a0ad5SWebb Scales }
5577592a0ad5SWebb Scales 
5578080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
5579080ef1ccSDon Brace {
5580080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
5581080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
55828a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
5583080ef1ccSDon Brace 
5584080ef1ccSDon Brace 	cmd = c->scsi_cmd;
5585080ef1ccSDon Brace 	dev = cmd->device->hostdata;
5586080ef1ccSDon Brace 	if (!dev) {
5587080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
55888a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5589080ef1ccSDon Brace 	}
5590d604f533SWebb Scales 	if (c->reset_pending)
5591d2315ce6SDon Brace 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5592592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
5593592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
5594592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
5595592a0ad5SWebb Scales 		int rc;
5596592a0ad5SWebb Scales 
5597592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
5598592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
5599592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
5600592a0ad5SWebb Scales 			if (rc == 0)
5601592a0ad5SWebb Scales 				return;
5602592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
5603592a0ad5SWebb Scales 				/*
5604592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
5605592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
5606592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
5607592a0ad5SWebb Scales 				 */
5608592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
56098a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
5610592a0ad5SWebb Scales 			}
5611592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
5612592a0ad5SWebb Scales 		}
5613592a0ad5SWebb Scales 	}
5614360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
5615080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
5616080ef1ccSDon Brace 		/*
5617080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
5618080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
5619080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
5620592a0ad5SWebb Scales 		 *
5621592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
5622592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
5623080ef1ccSDon Brace 		 */
5624080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
5625080ef1ccSDon Brace 		cmd->scsi_done(cmd);
5626080ef1ccSDon Brace 	}
5627080ef1ccSDon Brace }
5628080ef1ccSDon Brace 
5629574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
5630574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
5631574f05d3SStephen Cameron {
5632574f05d3SStephen Cameron 	struct ctlr_info *h;
5633574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
5634574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
5635574f05d3SStephen Cameron 	struct CommandList *c;
5636574f05d3SStephen Cameron 	int rc = 0;
5637574f05d3SStephen Cameron 
5638574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5639574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
564073153fe5SWebb Scales 
564173153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
564273153fe5SWebb Scales 
5643574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5644574f05d3SStephen Cameron 	if (!dev) {
56451ccde700SHannes Reinecke 		cmd->result = DID_NO_CONNECT << 16;
5646ba74fdc4SDon Brace 		cmd->scsi_done(cmd);
5647ba74fdc4SDon Brace 		return 0;
5648ba74fdc4SDon Brace 	}
5649ba74fdc4SDon Brace 
5650ba74fdc4SDon Brace 	if (dev->removed) {
5651574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5652574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5653574f05d3SStephen Cameron 		return 0;
5654574f05d3SStephen Cameron 	}
565573153fe5SWebb Scales 
5656574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5657574f05d3SStephen Cameron 
5658574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
565925163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5660574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5661574f05d3SStephen Cameron 		return 0;
5662574f05d3SStephen Cameron 	}
566373153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
56644770e68dSDon Brace 	if (c == NULL)
56654770e68dSDon Brace 		return SCSI_MLQUEUE_DEVICE_BUSY;
5666574f05d3SStephen Cameron 
5667407863cbSStephen Cameron 	/*
5668407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5669574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5670574f05d3SStephen Cameron 	 */
5671574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
567257292b58SChristoph Hellwig 			!blk_rq_is_passthrough(cmd->request) &&
5673574f05d3SStephen Cameron 			h->acciopath_status)) {
5674592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5675574f05d3SStephen Cameron 		if (rc == 0)
5676592a0ad5SWebb Scales 			return 0;
5677592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
567873153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5679574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5680574f05d3SStephen Cameron 		}
5681574f05d3SStephen Cameron 	}
5682574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5683574f05d3SStephen Cameron }
5684574f05d3SStephen Cameron 
56858ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
56865f389360SStephen M. Cameron {
56875f389360SStephen M. Cameron 	unsigned long flags;
56885f389360SStephen M. Cameron 
56895f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
56905f389360SStephen M. Cameron 	h->scan_finished = 1;
569187b9e6aaSDon Brace 	wake_up(&h->scan_wait_queue);
56925f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
56935f389360SStephen M. Cameron }
56945f389360SStephen M. Cameron 
5695a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5696a08a8471SStephen M. Cameron {
5697a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5698a08a8471SStephen M. Cameron 	unsigned long flags;
5699a08a8471SStephen M. Cameron 
57008ebc9248SWebb Scales 	/*
57018ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
57028ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
57038ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
57048ebc9248SWebb Scales 	 * piling up on a locked up controller.
57058ebc9248SWebb Scales 	 */
57068ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
57078ebc9248SWebb Scales 		return hpsa_scan_complete(h);
57085f389360SStephen M. Cameron 
570987b9e6aaSDon Brace 	/*
571087b9e6aaSDon Brace 	 * If a scan is already waiting to run, no need to add another
571187b9e6aaSDon Brace 	 */
571287b9e6aaSDon Brace 	spin_lock_irqsave(&h->scan_lock, flags);
571387b9e6aaSDon Brace 	if (h->scan_waiting) {
571487b9e6aaSDon Brace 		spin_unlock_irqrestore(&h->scan_lock, flags);
571587b9e6aaSDon Brace 		return;
571687b9e6aaSDon Brace 	}
571787b9e6aaSDon Brace 
571887b9e6aaSDon Brace 	spin_unlock_irqrestore(&h->scan_lock, flags);
571987b9e6aaSDon Brace 
5720a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5721a08a8471SStephen M. Cameron 	while (1) {
5722a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5723a08a8471SStephen M. Cameron 		if (h->scan_finished)
5724a08a8471SStephen M. Cameron 			break;
572587b9e6aaSDon Brace 		h->scan_waiting = 1;
5726a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5727a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5728a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5729a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5730a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5731a08a8471SStephen M. Cameron 		 * happen if we're in here.
5732a08a8471SStephen M. Cameron 		 */
5733a08a8471SStephen M. Cameron 	}
5734a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
573587b9e6aaSDon Brace 	h->scan_waiting = 0;
5736a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5737a08a8471SStephen M. Cameron 
57388ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
57398ebc9248SWebb Scales 		return hpsa_scan_complete(h);
57405f389360SStephen M. Cameron 
5741bfd7546cSDon Brace 	/*
5742bfd7546cSDon Brace 	 * Do the scan after a reset completion
5743bfd7546cSDon Brace 	 */
5744c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5745bfd7546cSDon Brace 	if (h->reset_in_progress) {
5746bfd7546cSDon Brace 		h->drv_req_rescan = 1;
5747c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
57483b476aa2SDon Brace 		hpsa_scan_complete(h);
5749bfd7546cSDon Brace 		return;
5750bfd7546cSDon Brace 	}
5751c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5752bfd7546cSDon Brace 
57538aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5754a08a8471SStephen M. Cameron 
57558ebc9248SWebb Scales 	hpsa_scan_complete(h);
5756a08a8471SStephen M. Cameron }
5757a08a8471SStephen M. Cameron 
57587c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
57597c0a0229SDon Brace {
576003383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
576103383736SDon Brace 
576203383736SDon Brace 	if (!logical_drive)
576303383736SDon Brace 		return -ENODEV;
57647c0a0229SDon Brace 
57657c0a0229SDon Brace 	if (qdepth < 1)
57667c0a0229SDon Brace 		qdepth = 1;
576703383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
576803383736SDon Brace 		qdepth = logical_drive->queue_depth;
576903383736SDon Brace 
577003383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
57717c0a0229SDon Brace }
57727c0a0229SDon Brace 
5773a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5774a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5775a08a8471SStephen M. Cameron {
5776a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5777a08a8471SStephen M. Cameron 	unsigned long flags;
5778a08a8471SStephen M. Cameron 	int finished;
5779a08a8471SStephen M. Cameron 
5780a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5781a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5782a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5783a08a8471SStephen M. Cameron 	return finished;
5784a08a8471SStephen M. Cameron }
5785a08a8471SStephen M. Cameron 
57862946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5787edd16368SStephen M. Cameron {
5788b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5789edd16368SStephen M. Cameron 
5790b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
57912946e82bSRobert Elliott 	if (sh == NULL) {
57922946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
57932946e82bSRobert Elliott 		return -ENOMEM;
57942946e82bSRobert Elliott 	}
5795b705690dSStephen M. Cameron 
5796b705690dSStephen M. Cameron 	sh->io_port = 0;
5797b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5798b705690dSStephen M. Cameron 	sh->this_id = -1;
5799b705690dSStephen M. Cameron 	sh->max_channel = 3;
5800b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5801b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5802b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
580341ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5804d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5805b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5806d04e62b9SKevin Barnett 	sh->transportt = hpsa_sas_transport_template;
5807b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5808bc2bb154SChristoph Hellwig 	sh->irq = pci_irq_vector(h->pdev, 0);
5809b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
581064d513acSChristoph Hellwig 
58112946e82bSRobert Elliott 	h->scsi_host = sh;
58122946e82bSRobert Elliott 	return 0;
58132946e82bSRobert Elliott }
58142946e82bSRobert Elliott 
58152946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
58162946e82bSRobert Elliott {
58172946e82bSRobert Elliott 	int rv;
58182946e82bSRobert Elliott 
58192946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
58202946e82bSRobert Elliott 	if (rv) {
58212946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
58222946e82bSRobert Elliott 		return rv;
58232946e82bSRobert Elliott 	}
58242946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
58252946e82bSRobert Elliott 	return 0;
5826edd16368SStephen M. Cameron }
5827edd16368SStephen M. Cameron 
5828b69324ffSWebb Scales /*
582973153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
583073153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
583173153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
583273153fe5SWebb Scales  * low-numbered entries for our own uses.)
583373153fe5SWebb Scales  */
583473153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
583573153fe5SWebb Scales {
583673153fe5SWebb Scales 	int idx = scmd->request->tag;
583773153fe5SWebb Scales 
583873153fe5SWebb Scales 	if (idx < 0)
583973153fe5SWebb Scales 		return idx;
584073153fe5SWebb Scales 
584173153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
584273153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
584373153fe5SWebb Scales }
584473153fe5SWebb Scales 
584573153fe5SWebb Scales /*
5846b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5847b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5848b69324ffSWebb Scales  */
5849b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5850b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5851b69324ffSWebb Scales 				int reply_queue)
5852edd16368SStephen M. Cameron {
58538919358eSTomas Henzl 	int rc;
5854edd16368SStephen M. Cameron 
5855a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5856a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5857a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
58581edb6934SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
585925163bd5SWebb Scales 	if (rc)
5860b69324ffSWebb Scales 		return rc;
5861edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5862edd16368SStephen M. Cameron 
5863b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5864edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5865b69324ffSWebb Scales 		return 0;
5866edd16368SStephen M. Cameron 
5867b69324ffSWebb Scales 	/*
5868b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5869b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5870b69324ffSWebb Scales 	 * looking for (but, success is good too).
5871b69324ffSWebb Scales 	 */
5872edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5873edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5874edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5875edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5876b69324ffSWebb Scales 		return 0;
5877b69324ffSWebb Scales 
5878b69324ffSWebb Scales 	return 1;
5879b69324ffSWebb Scales }
5880b69324ffSWebb Scales 
5881b69324ffSWebb Scales /*
5882b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5883b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5884b69324ffSWebb Scales  */
5885b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5886b69324ffSWebb Scales 				struct CommandList *c,
5887b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5888b69324ffSWebb Scales {
5889b69324ffSWebb Scales 	int rc;
5890b69324ffSWebb Scales 	int count = 0;
5891b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5892b69324ffSWebb Scales 
5893b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5894b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5895b69324ffSWebb Scales 
5896b69324ffSWebb Scales 		/*
5897b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5898b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5899b69324ffSWebb Scales 		 */
5900b69324ffSWebb Scales 		msleep(1000 * waittime);
5901b69324ffSWebb Scales 
5902b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5903b69324ffSWebb Scales 		if (!rc)
5904edd16368SStephen M. Cameron 			break;
5905b69324ffSWebb Scales 
5906b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5907b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5908b69324ffSWebb Scales 			waittime *= 2;
5909b69324ffSWebb Scales 
5910b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5911b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5912b69324ffSWebb Scales 			 waittime);
5913b69324ffSWebb Scales 	}
5914b69324ffSWebb Scales 
5915b69324ffSWebb Scales 	return rc;
5916b69324ffSWebb Scales }
5917b69324ffSWebb Scales 
5918b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5919b69324ffSWebb Scales 					   unsigned char lunaddr[],
5920b69324ffSWebb Scales 					   int reply_queue)
5921b69324ffSWebb Scales {
5922b69324ffSWebb Scales 	int first_queue;
5923b69324ffSWebb Scales 	int last_queue;
5924b69324ffSWebb Scales 	int rq;
5925b69324ffSWebb Scales 	int rc = 0;
5926b69324ffSWebb Scales 	struct CommandList *c;
5927b69324ffSWebb Scales 
5928b69324ffSWebb Scales 	c = cmd_alloc(h);
5929b69324ffSWebb Scales 
5930b69324ffSWebb Scales 	/*
5931b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5932b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5933b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5934b69324ffSWebb Scales 	 */
5935b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5936b69324ffSWebb Scales 		first_queue = 0;
5937b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5938b69324ffSWebb Scales 	} else {
5939b69324ffSWebb Scales 		first_queue = reply_queue;
5940b69324ffSWebb Scales 		last_queue = reply_queue;
5941b69324ffSWebb Scales 	}
5942b69324ffSWebb Scales 
5943b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5944b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5945b69324ffSWebb Scales 		if (rc)
5946b69324ffSWebb Scales 			break;
5947edd16368SStephen M. Cameron 	}
5948edd16368SStephen M. Cameron 
5949edd16368SStephen M. Cameron 	if (rc)
5950edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5951edd16368SStephen M. Cameron 	else
5952edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5953edd16368SStephen M. Cameron 
595445fcb86eSStephen Cameron 	cmd_free(h, c);
5955edd16368SStephen M. Cameron 	return rc;
5956edd16368SStephen M. Cameron }
5957edd16368SStephen M. Cameron 
5958edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5959edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5960edd16368SStephen M. Cameron  */
5961edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5962edd16368SStephen M. Cameron {
5963c59d04f3SDon Brace 	int rc = SUCCESS;
5964edd16368SStephen M. Cameron 	struct ctlr_info *h;
5965edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
59660b9b7b6eSScott Teel 	u8 reset_type;
59672dc127bbSDan Carpenter 	char msg[48];
5968c59d04f3SDon Brace 	unsigned long flags;
5969edd16368SStephen M. Cameron 
5970edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5971edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5972edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5973edd16368SStephen M. Cameron 		return FAILED;
5974e345893bSDon Brace 
5975c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5976c59d04f3SDon Brace 	h->reset_in_progress = 1;
5977c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5978c59d04f3SDon Brace 
5979c59d04f3SDon Brace 	if (lockup_detected(h)) {
5980c59d04f3SDon Brace 		rc = FAILED;
5981c59d04f3SDon Brace 		goto return_reset_status;
5982c59d04f3SDon Brace 	}
5983e345893bSDon Brace 
5984edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5985edd16368SStephen M. Cameron 	if (!dev) {
5986d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5987c59d04f3SDon Brace 		rc = FAILED;
5988c59d04f3SDon Brace 		goto return_reset_status;
5989edd16368SStephen M. Cameron 	}
599025163bd5SWebb Scales 
5991c59d04f3SDon Brace 	if (dev->devtype == TYPE_ENCLOSURE) {
5992c59d04f3SDon Brace 		rc = SUCCESS;
5993c59d04f3SDon Brace 		goto return_reset_status;
5994c59d04f3SDon Brace 	}
5995ef8a5203SDon Brace 
599625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
599725163bd5SWebb Scales 	if (lockup_detected(h)) {
59982dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59992dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
600073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
600173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
6002c59d04f3SDon Brace 		rc = FAILED;
6003c59d04f3SDon Brace 		goto return_reset_status;
600425163bd5SWebb Scales 	}
600525163bd5SWebb Scales 
600625163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
600725163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
60082dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
60092dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
601073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
601173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
6012c59d04f3SDon Brace 		rc = FAILED;
6013c59d04f3SDon Brace 		goto return_reset_status;
601425163bd5SWebb Scales 	}
601525163bd5SWebb Scales 
6016d604f533SWebb Scales 	/* Do not attempt on controller */
6017c59d04f3SDon Brace 	if (is_hba_lunid(dev->scsi3addr)) {
6018c59d04f3SDon Brace 		rc = SUCCESS;
6019c59d04f3SDon Brace 		goto return_reset_status;
6020c59d04f3SDon Brace 	}
6021d604f533SWebb Scales 
60220b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
60230b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
60240b9b7b6eSScott Teel 	else
60250b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
60260b9b7b6eSScott Teel 
60270b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
60280b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
60290b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
603025163bd5SWebb Scales 
6031edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
60320b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
603325163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
6034c59d04f3SDon Brace 	if (rc == 0)
6035c59d04f3SDon Brace 		rc = SUCCESS;
6036c59d04f3SDon Brace 	else
6037c59d04f3SDon Brace 		rc = FAILED;
6038c59d04f3SDon Brace 
60390b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
60400b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
6041c59d04f3SDon Brace 		rc == SUCCESS ? "completed successfully" : "failed");
6042d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
6043c59d04f3SDon Brace 
6044c59d04f3SDon Brace return_reset_status:
6045c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
6046da03ded0SDon Brace 	h->reset_in_progress = 0;
6047c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
6048c59d04f3SDon Brace 	return rc;
6049edd16368SStephen M. Cameron }
6050edd16368SStephen M. Cameron 
6051edd16368SStephen M. Cameron /*
605273153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
605373153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
605473153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
605573153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
605673153fe5SWebb Scales  */
605773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
605873153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
605973153fe5SWebb Scales {
606073153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
606173153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
606273153fe5SWebb Scales 
606373153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
606473153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
606573153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
606673153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
606773153fe5SWebb Scales 		 * bounds, it's probably not our bug.
606873153fe5SWebb Scales 		 */
606973153fe5SWebb Scales 		BUG();
607073153fe5SWebb Scales 	}
607173153fe5SWebb Scales 
607273153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
607373153fe5SWebb Scales 		/*
607473153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
607573153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
607673153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
607773153fe5SWebb Scales 		 * then someone is going to be very disappointed.
607873153fe5SWebb Scales 		 */
60794770e68dSDon Brace 		if (idx != h->last_collision_tag) { /* Print once per tag */
60804770e68dSDon Brace 			dev_warn(&h->pdev->dev,
60814770e68dSDon Brace 				"%s: tag collision (tag=%d)\n", __func__, idx);
608273153fe5SWebb Scales 			if (c->scsi_cmd != NULL)
608373153fe5SWebb Scales 				scsi_print_command(c->scsi_cmd);
60844770e68dSDon Brace 			if (scmd)
608573153fe5SWebb Scales 				scsi_print_command(scmd);
60864770e68dSDon Brace 			h->last_collision_tag = idx;
608773153fe5SWebb Scales 		}
60884770e68dSDon Brace 		return NULL;
60894770e68dSDon Brace 	}
60904770e68dSDon Brace 
60914770e68dSDon Brace 	atomic_inc(&c->refcount);
609273153fe5SWebb Scales 
609373153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
609473153fe5SWebb Scales 	return c;
609573153fe5SWebb Scales }
609673153fe5SWebb Scales 
609773153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
609873153fe5SWebb Scales {
609973153fe5SWebb Scales 	/*
610073153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
610108ec46f6SDon Brace 	 * else to free it, because it is accessed by index.
610273153fe5SWebb Scales 	 */
610373153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
610473153fe5SWebb Scales }
610573153fe5SWebb Scales 
610673153fe5SWebb Scales /*
6107edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
6108edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
6109edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
6110edd16368SStephen M. Cameron  * cmd_free() is the complement.
6111bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
6112bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
6113edd16368SStephen M. Cameron  */
6114281a7fd0SWebb Scales 
6115edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
6116edd16368SStephen M. Cameron {
6117edd16368SStephen M. Cameron 	struct CommandList *c;
6118360c73bdSStephen Cameron 	int refcount, i;
611973153fe5SWebb Scales 	int offset = 0;
6120edd16368SStephen M. Cameron 
612133811026SRobert Elliott 	/*
612233811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
61234c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
61244c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
61254c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
61264c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
61274c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
61284c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
61294c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
61304c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
613173153fe5SWebb Scales 	 *
613273153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
613373153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
613473153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
613573153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
613673153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
613773153fe5SWebb Scales 	 * layer will use the higher indexes.
61384c413128SStephen M. Cameron 	 */
61394c413128SStephen M. Cameron 
6140281a7fd0SWebb Scales 	for (;;) {
614173153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
614273153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
614373153fe5SWebb Scales 					offset);
614473153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
6145281a7fd0SWebb Scales 			offset = 0;
6146281a7fd0SWebb Scales 			continue;
6147281a7fd0SWebb Scales 		}
6148edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
6149281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6150281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
6151281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
615273153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
6153281a7fd0SWebb Scales 			continue;
6154281a7fd0SWebb Scales 		}
6155281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
6156281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
6157281a7fd0SWebb Scales 		break; /* it's ours now. */
6158281a7fd0SWebb Scales 	}
6159360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
6160edd16368SStephen M. Cameron 	return c;
6161edd16368SStephen M. Cameron }
6162edd16368SStephen M. Cameron 
616373153fe5SWebb Scales /*
616473153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
616573153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
616673153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
616773153fe5SWebb Scales  * the clear-bit is harmless.
616873153fe5SWebb Scales  */
6169edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
6170edd16368SStephen M. Cameron {
6171281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
6172edd16368SStephen M. Cameron 		int i;
6173edd16368SStephen M. Cameron 
6174edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
6175edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
6176edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
6177edd16368SStephen M. Cameron 	}
6178281a7fd0SWebb Scales }
6179edd16368SStephen M. Cameron 
6180edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
6181edd16368SStephen M. Cameron 
61826f4e626fSNathan Chancellor static int hpsa_ioctl32_passthru(struct scsi_device *dev, unsigned int cmd,
618342a91641SDon Brace 	void __user *arg)
6184edd16368SStephen M. Cameron {
6185edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
6186edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
6187edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
6188edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
6189edd16368SStephen M. Cameron 	int err;
6190edd16368SStephen M. Cameron 	u32 cp;
6191edd16368SStephen M. Cameron 
6192938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6193edd16368SStephen M. Cameron 	err = 0;
6194edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6195edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6196edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6197edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6198edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6199edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6200edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6201edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6202edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6203edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6204edd16368SStephen M. Cameron 
6205edd16368SStephen M. Cameron 	if (err)
6206edd16368SStephen M. Cameron 		return -EFAULT;
6207edd16368SStephen M. Cameron 
620842a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
6209edd16368SStephen M. Cameron 	if (err)
6210edd16368SStephen M. Cameron 		return err;
6211edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6212edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6213edd16368SStephen M. Cameron 	if (err)
6214edd16368SStephen M. Cameron 		return -EFAULT;
6215edd16368SStephen M. Cameron 	return err;
6216edd16368SStephen M. Cameron }
6217edd16368SStephen M. Cameron 
6218edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
62196f4e626fSNathan Chancellor 	unsigned int cmd, void __user *arg)
6220edd16368SStephen M. Cameron {
6221edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
6222edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
6223edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
6224edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
6225edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
6226edd16368SStephen M. Cameron 	int err;
6227edd16368SStephen M. Cameron 	u32 cp;
6228edd16368SStephen M. Cameron 
6229938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6230edd16368SStephen M. Cameron 	err = 0;
6231edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6232edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6233edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6234edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6235edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6236edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6237edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6238edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
6239edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6240edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6241edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6242edd16368SStephen M. Cameron 
6243edd16368SStephen M. Cameron 	if (err)
6244edd16368SStephen M. Cameron 		return -EFAULT;
6245edd16368SStephen M. Cameron 
624642a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
6247edd16368SStephen M. Cameron 	if (err)
6248edd16368SStephen M. Cameron 		return err;
6249edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6250edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6251edd16368SStephen M. Cameron 	if (err)
6252edd16368SStephen M. Cameron 		return -EFAULT;
6253edd16368SStephen M. Cameron 	return err;
6254edd16368SStephen M. Cameron }
625571fe75a7SStephen M. Cameron 
62566f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd,
62576f4e626fSNathan Chancellor 			     void __user *arg)
625871fe75a7SStephen M. Cameron {
625971fe75a7SStephen M. Cameron 	switch (cmd) {
626071fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
626171fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
626271fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
626371fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
626471fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
626571fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
626671fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
626771fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
626871fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
626971fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
627071fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
627171fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
627271fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
627371fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
627471fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
627571fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
627671fe75a7SStephen M. Cameron 
627771fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
627871fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
627971fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
628071fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
628171fe75a7SStephen M. Cameron 
628271fe75a7SStephen M. Cameron 	default:
628371fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
628471fe75a7SStephen M. Cameron 	}
628571fe75a7SStephen M. Cameron }
6286edd16368SStephen M. Cameron #endif
6287edd16368SStephen M. Cameron 
6288edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6289edd16368SStephen M. Cameron {
6290edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6291edd16368SStephen M. Cameron 
6292edd16368SStephen M. Cameron 	if (!argp)
6293edd16368SStephen M. Cameron 		return -EINVAL;
6294edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6295edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6296edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6297edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6298edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6299edd16368SStephen M. Cameron 		return -EFAULT;
6300edd16368SStephen M. Cameron 	return 0;
6301edd16368SStephen M. Cameron }
6302edd16368SStephen M. Cameron 
6303edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6304edd16368SStephen M. Cameron {
6305edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6306edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6307edd16368SStephen M. Cameron 	int rc;
6308edd16368SStephen M. Cameron 
6309edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6310edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6311edd16368SStephen M. Cameron 	if (rc != 3) {
6312edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6313edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6314edd16368SStephen M. Cameron 		vmaj = 0;
6315edd16368SStephen M. Cameron 		vmin = 0;
6316edd16368SStephen M. Cameron 		vsubmin = 0;
6317edd16368SStephen M. Cameron 	}
6318edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6319edd16368SStephen M. Cameron 	if (!argp)
6320edd16368SStephen M. Cameron 		return -EINVAL;
6321edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6322edd16368SStephen M. Cameron 		return -EFAULT;
6323edd16368SStephen M. Cameron 	return 0;
6324edd16368SStephen M. Cameron }
6325edd16368SStephen M. Cameron 
6326edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6327edd16368SStephen M. Cameron {
6328edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6329edd16368SStephen M. Cameron 	struct CommandList *c;
6330edd16368SStephen M. Cameron 	char *buff = NULL;
633150a0decfSStephen M. Cameron 	u64 temp64;
6332c1f63c8fSStephen M. Cameron 	int rc = 0;
6333edd16368SStephen M. Cameron 
6334edd16368SStephen M. Cameron 	if (!argp)
6335edd16368SStephen M. Cameron 		return -EINVAL;
6336edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6337edd16368SStephen M. Cameron 		return -EPERM;
6338edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6339edd16368SStephen M. Cameron 		return -EFAULT;
6340edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6341edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6342edd16368SStephen M. Cameron 		return -EINVAL;
6343edd16368SStephen M. Cameron 	}
6344edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6345edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6346edd16368SStephen M. Cameron 		if (buff == NULL)
63472dd02d74SRobert Elliott 			return -ENOMEM;
63489233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6349edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6350b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6351b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6352c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6353c1f63c8fSStephen M. Cameron 				goto out_kfree;
6354edd16368SStephen M. Cameron 			}
6355b03a7771SStephen M. Cameron 		} else {
6356edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6357b03a7771SStephen M. Cameron 		}
6358b03a7771SStephen M. Cameron 	}
635945fcb86eSStephen Cameron 	c = cmd_alloc(h);
6360bf43caf3SRobert Elliott 
6361edd16368SStephen M. Cameron 	/* Fill in the command type */
6362edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6363a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6364edd16368SStephen M. Cameron 	/* Fill in Command Header */
6365edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6366edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6367edd16368SStephen M. Cameron 		c->Header.SGList = 1;
636850a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6369edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6370edd16368SStephen M. Cameron 		c->Header.SGList = 0;
637150a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6372edd16368SStephen M. Cameron 	}
6373edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6374edd16368SStephen M. Cameron 
6375edd16368SStephen M. Cameron 	/* Fill in Request block */
6376edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6377edd16368SStephen M. Cameron 		sizeof(c->Request));
6378edd16368SStephen M. Cameron 
6379edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6380edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
63818bc8f47eSChristoph Hellwig 		temp64 = dma_map_single(&h->pdev->dev, buff,
63828bc8f47eSChristoph Hellwig 			iocommand.buf_size, DMA_BIDIRECTIONAL);
638350a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
638450a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
638550a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6386bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6387bcc48ffaSStephen M. Cameron 			goto out;
6388bcc48ffaSStephen M. Cameron 		}
638950a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
639050a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
639150a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6392edd16368SStephen M. Cameron 	}
6393c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
63943fb134cbSDon Brace 					NO_TIMEOUT);
6395c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
63968bc8f47eSChristoph Hellwig 		hpsa_pci_unmap(h->pdev, c, 1, DMA_BIDIRECTIONAL);
6397edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
639825163bd5SWebb Scales 	if (rc) {
639925163bd5SWebb Scales 		rc = -EIO;
640025163bd5SWebb Scales 		goto out;
640125163bd5SWebb Scales 	}
6402edd16368SStephen M. Cameron 
6403edd16368SStephen M. Cameron 	/* Copy the error information out */
6404edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6405edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6406edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6407c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6408c1f63c8fSStephen M. Cameron 		goto out;
6409edd16368SStephen M. Cameron 	}
64109233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6411b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6412edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6413edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6414c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6415c1f63c8fSStephen M. Cameron 			goto out;
6416edd16368SStephen M. Cameron 		}
6417edd16368SStephen M. Cameron 	}
6418c1f63c8fSStephen M. Cameron out:
641945fcb86eSStephen Cameron 	cmd_free(h, c);
6420c1f63c8fSStephen M. Cameron out_kfree:
6421c1f63c8fSStephen M. Cameron 	kfree(buff);
6422c1f63c8fSStephen M. Cameron 	return rc;
6423edd16368SStephen M. Cameron }
6424edd16368SStephen M. Cameron 
6425edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6426edd16368SStephen M. Cameron {
6427edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6428edd16368SStephen M. Cameron 	struct CommandList *c;
6429edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6430edd16368SStephen M. Cameron 	int *buff_size = NULL;
643150a0decfSStephen M. Cameron 	u64 temp64;
6432edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6433edd16368SStephen M. Cameron 	int status = 0;
643401a02ffcSStephen M. Cameron 	u32 left;
643501a02ffcSStephen M. Cameron 	u32 sz;
6436edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6437edd16368SStephen M. Cameron 
6438edd16368SStephen M. Cameron 	if (!argp)
6439edd16368SStephen M. Cameron 		return -EINVAL;
6440edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6441edd16368SStephen M. Cameron 		return -EPERM;
6442048a864eSzhong jiang 	ioc = vmemdup_user(argp, sizeof(*ioc));
6443048a864eSzhong jiang 	if (IS_ERR(ioc)) {
6444048a864eSzhong jiang 		status = PTR_ERR(ioc);
6445edd16368SStephen M. Cameron 		goto cleanup1;
6446edd16368SStephen M. Cameron 	}
6447edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6448edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6449edd16368SStephen M. Cameron 		status = -EINVAL;
6450edd16368SStephen M. Cameron 		goto cleanup1;
6451edd16368SStephen M. Cameron 	}
6452edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6453edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6454edd16368SStephen M. Cameron 		status = -EINVAL;
6455edd16368SStephen M. Cameron 		goto cleanup1;
6456edd16368SStephen M. Cameron 	}
6457d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6458edd16368SStephen M. Cameron 		status = -EINVAL;
6459edd16368SStephen M. Cameron 		goto cleanup1;
6460edd16368SStephen M. Cameron 	}
64616396bb22SKees Cook 	buff = kcalloc(SG_ENTRIES_IN_CMD, sizeof(char *), GFP_KERNEL);
6462edd16368SStephen M. Cameron 	if (!buff) {
6463edd16368SStephen M. Cameron 		status = -ENOMEM;
6464edd16368SStephen M. Cameron 		goto cleanup1;
6465edd16368SStephen M. Cameron 	}
64666da2ec56SKees Cook 	buff_size = kmalloc_array(SG_ENTRIES_IN_CMD, sizeof(int), GFP_KERNEL);
6467edd16368SStephen M. Cameron 	if (!buff_size) {
6468edd16368SStephen M. Cameron 		status = -ENOMEM;
6469edd16368SStephen M. Cameron 		goto cleanup1;
6470edd16368SStephen M. Cameron 	}
6471edd16368SStephen M. Cameron 	left = ioc->buf_size;
6472edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6473edd16368SStephen M. Cameron 	while (left) {
6474edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6475edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6476edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6477edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6478edd16368SStephen M. Cameron 			status = -ENOMEM;
6479edd16368SStephen M. Cameron 			goto cleanup1;
6480edd16368SStephen M. Cameron 		}
64819233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6482edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
64830758f4f7SStephen M. Cameron 				status = -EFAULT;
6484edd16368SStephen M. Cameron 				goto cleanup1;
6485edd16368SStephen M. Cameron 			}
6486edd16368SStephen M. Cameron 		} else
6487edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6488edd16368SStephen M. Cameron 		left -= sz;
6489edd16368SStephen M. Cameron 		data_ptr += sz;
6490edd16368SStephen M. Cameron 		sg_used++;
6491edd16368SStephen M. Cameron 	}
649245fcb86eSStephen Cameron 	c = cmd_alloc(h);
6493bf43caf3SRobert Elliott 
6494edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6495a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6496edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
649750a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
649850a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6499edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6500edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6501edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6502edd16368SStephen M. Cameron 		int i;
6503edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
65048bc8f47eSChristoph Hellwig 			temp64 = dma_map_single(&h->pdev->dev, buff[i],
65058bc8f47eSChristoph Hellwig 				    buff_size[i], DMA_BIDIRECTIONAL);
650650a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
650750a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
650850a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
650950a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6510bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
65118bc8f47eSChristoph Hellwig 					DMA_BIDIRECTIONAL);
6512bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6513e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6514bcc48ffaSStephen M. Cameron 			}
651550a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
651650a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
651750a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6518edd16368SStephen M. Cameron 		}
651950a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6520edd16368SStephen M. Cameron 	}
6521c448ecfaSDon Brace 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
65223fb134cbSDon Brace 						NO_TIMEOUT);
6523b03a7771SStephen M. Cameron 	if (sg_used)
65248bc8f47eSChristoph Hellwig 		hpsa_pci_unmap(h->pdev, c, sg_used, DMA_BIDIRECTIONAL);
6525edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
652625163bd5SWebb Scales 	if (status) {
652725163bd5SWebb Scales 		status = -EIO;
652825163bd5SWebb Scales 		goto cleanup0;
652925163bd5SWebb Scales 	}
653025163bd5SWebb Scales 
6531edd16368SStephen M. Cameron 	/* Copy the error information out */
6532edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6533edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6534edd16368SStephen M. Cameron 		status = -EFAULT;
6535e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6536edd16368SStephen M. Cameron 	}
65379233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
65382b08b3e9SDon Brace 		int i;
65392b08b3e9SDon Brace 
6540edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6541edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6542edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6543edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6544edd16368SStephen M. Cameron 				status = -EFAULT;
6545e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6546edd16368SStephen M. Cameron 			}
6547edd16368SStephen M. Cameron 			ptr += buff_size[i];
6548edd16368SStephen M. Cameron 		}
6549edd16368SStephen M. Cameron 	}
6550edd16368SStephen M. Cameron 	status = 0;
6551e2d4a1f6SStephen M. Cameron cleanup0:
655245fcb86eSStephen Cameron 	cmd_free(h, c);
6553edd16368SStephen M. Cameron cleanup1:
6554edd16368SStephen M. Cameron 	if (buff) {
65552b08b3e9SDon Brace 		int i;
65562b08b3e9SDon Brace 
6557edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6558edd16368SStephen M. Cameron 			kfree(buff[i]);
6559edd16368SStephen M. Cameron 		kfree(buff);
6560edd16368SStephen M. Cameron 	}
6561edd16368SStephen M. Cameron 	kfree(buff_size);
6562048a864eSzhong jiang 	kvfree(ioc);
6563edd16368SStephen M. Cameron 	return status;
6564edd16368SStephen M. Cameron }
6565edd16368SStephen M. Cameron 
6566edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6567edd16368SStephen M. Cameron 	struct CommandList *c)
6568edd16368SStephen M. Cameron {
6569edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6570edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6571edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6572edd16368SStephen M. Cameron }
65730390f0c0SStephen M. Cameron 
6574edd16368SStephen M. Cameron /*
6575edd16368SStephen M. Cameron  * ioctl
6576edd16368SStephen M. Cameron  */
65776f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd,
65786f4e626fSNathan Chancellor 		      void __user *arg)
6579edd16368SStephen M. Cameron {
6580edd16368SStephen M. Cameron 	struct ctlr_info *h;
6581edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
65820390f0c0SStephen M. Cameron 	int rc;
6583edd16368SStephen M. Cameron 
6584edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6585edd16368SStephen M. Cameron 
6586edd16368SStephen M. Cameron 	switch (cmd) {
6587edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6588edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6589edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6590a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6591edd16368SStephen M. Cameron 		return 0;
6592edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6593edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6594edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6595edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6596edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
659734f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
65980390f0c0SStephen M. Cameron 			return -EAGAIN;
65990390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
660034f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
66010390f0c0SStephen M. Cameron 		return rc;
6602edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
660334f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
66040390f0c0SStephen M. Cameron 			return -EAGAIN;
66050390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
660634f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
66070390f0c0SStephen M. Cameron 		return rc;
6608edd16368SStephen M. Cameron 	default:
6609edd16368SStephen M. Cameron 		return -ENOTTY;
6610edd16368SStephen M. Cameron 	}
6611edd16368SStephen M. Cameron }
6612edd16368SStephen M. Cameron 
6613bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
66146f039790SGreg Kroah-Hartman 				u8 reset_type)
661564670ac8SStephen M. Cameron {
661664670ac8SStephen M. Cameron 	struct CommandList *c;
661764670ac8SStephen M. Cameron 
661864670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6619bf43caf3SRobert Elliott 
6620a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6621a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
662264670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
662364670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
662464670ac8SStephen M. Cameron 	c->waiting = NULL;
662564670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
662664670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
662764670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
662864670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
662964670ac8SStephen M. Cameron 	 */
6630bf43caf3SRobert Elliott 	return;
663164670ac8SStephen M. Cameron }
663264670ac8SStephen M. Cameron 
6633a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6634b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6635edd16368SStephen M. Cameron 	int cmd_type)
6636edd16368SStephen M. Cameron {
66378bc8f47eSChristoph Hellwig 	enum dma_data_direction dir = DMA_NONE;
6638edd16368SStephen M. Cameron 
6639edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6640a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6641edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6642edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6643edd16368SStephen M. Cameron 		c->Header.SGList = 1;
664450a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6645edd16368SStephen M. Cameron 	} else {
6646edd16368SStephen M. Cameron 		c->Header.SGList = 0;
664750a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6648edd16368SStephen M. Cameron 	}
6649edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6650edd16368SStephen M. Cameron 
6651edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6652edd16368SStephen M. Cameron 		switch (cmd) {
6653edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6654edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6655b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6656edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6657b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6658edd16368SStephen M. Cameron 			}
6659edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6660a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6661a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6662edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6663edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6664edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6665edd16368SStephen M. Cameron 			break;
66660a7c3bb8SDon Brace 		case RECEIVE_DIAGNOSTIC:
66670a7c3bb8SDon Brace 			c->Request.CDBLen = 6;
66680a7c3bb8SDon Brace 			c->Request.type_attr_dir =
66690a7c3bb8SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
66700a7c3bb8SDon Brace 			c->Request.Timeout = 0;
66710a7c3bb8SDon Brace 			c->Request.CDB[0] = cmd;
66720a7c3bb8SDon Brace 			c->Request.CDB[1] = 1;
66730a7c3bb8SDon Brace 			c->Request.CDB[2] = 1;
66740a7c3bb8SDon Brace 			c->Request.CDB[3] = (size >> 8) & 0xFF;
66750a7c3bb8SDon Brace 			c->Request.CDB[4] = size & 0xFF;
66760a7c3bb8SDon Brace 			break;
6677edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6678edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6679edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6680edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6681edd16368SStephen M. Cameron 			 */
6682edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6683a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6684a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6685edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6686edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6687edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6688edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6689edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6690edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6691edd16368SStephen M. Cameron 			break;
6692c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6693c2adae44SScott Teel 			c->Request.CDBLen = 16;
6694c2adae44SScott Teel 			c->Request.type_attr_dir =
6695c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6696c2adae44SScott Teel 			c->Request.Timeout = 0;
6697c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6698c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6699c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6700c2adae44SScott Teel 			break;
6701c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6702c2adae44SScott Teel 			c->Request.CDBLen = 16;
6703c2adae44SScott Teel 			c->Request.type_attr_dir =
6704c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
6705c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
6706c2adae44SScott Teel 			c->Request.Timeout = 0;
6707c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
6708c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
6709c2adae44SScott Teel 			break;
6710edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6711edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6712a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6713a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6714a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6715edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6716edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6717edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6718bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6719bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6720edd16368SStephen M. Cameron 			break;
6721edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6722edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6723a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6724a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6725edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6726edd16368SStephen M. Cameron 			break;
6727283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6728283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6729a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6730a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6731283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6732283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6733283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6734283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6735283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6736283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6737283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6738283b4a9bSStephen M. Cameron 			break;
6739316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6740316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6741a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6742a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6743316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6744316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6745316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6746316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6747316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6748316b221aSStephen M. Cameron 			break;
674903383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
675003383736SDon Brace 			c->Request.CDBLen = 10;
675103383736SDon Brace 			c->Request.type_attr_dir =
675203383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
675303383736SDon Brace 			c->Request.Timeout = 0;
675403383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
675503383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
675603383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
675703383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
675803383736SDon Brace 			break;
6759d04e62b9SKevin Barnett 		case BMIC_SENSE_SUBSYSTEM_INFORMATION:
6760d04e62b9SKevin Barnett 			c->Request.CDBLen = 10;
6761d04e62b9SKevin Barnett 			c->Request.type_attr_dir =
6762d04e62b9SKevin Barnett 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6763d04e62b9SKevin Barnett 			c->Request.Timeout = 0;
6764d04e62b9SKevin Barnett 			c->Request.CDB[0] = BMIC_READ;
6765d04e62b9SKevin Barnett 			c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION;
6766d04e62b9SKevin Barnett 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6767d04e62b9SKevin Barnett 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6768d04e62b9SKevin Barnett 			break;
6769cca8f13bSDon Brace 		case BMIC_SENSE_STORAGE_BOX_PARAMS:
6770cca8f13bSDon Brace 			c->Request.CDBLen = 10;
6771cca8f13bSDon Brace 			c->Request.type_attr_dir =
6772cca8f13bSDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6773cca8f13bSDon Brace 			c->Request.Timeout = 0;
6774cca8f13bSDon Brace 			c->Request.CDB[0] = BMIC_READ;
6775cca8f13bSDon Brace 			c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS;
6776cca8f13bSDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6777cca8f13bSDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6778cca8f13bSDon Brace 			break;
677966749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
678066749d0dSScott Teel 			c->Request.CDBLen = 10;
678166749d0dSScott Teel 			c->Request.type_attr_dir =
678266749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
678366749d0dSScott Teel 			c->Request.Timeout = 0;
678466749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
678566749d0dSScott Teel 			c->Request.CDB[1] = 0;
678666749d0dSScott Teel 			c->Request.CDB[2] = 0;
678766749d0dSScott Teel 			c->Request.CDB[3] = 0;
678866749d0dSScott Teel 			c->Request.CDB[4] = 0;
678966749d0dSScott Teel 			c->Request.CDB[5] = 0;
679066749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
679166749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
679266749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
679366749d0dSScott Teel 			c->Request.CDB[9] = 0;
679466749d0dSScott Teel 			break;
6795edd16368SStephen M. Cameron 		default:
6796edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6797edd16368SStephen M. Cameron 			BUG();
6798edd16368SStephen M. Cameron 		}
6799edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6800edd16368SStephen M. Cameron 		switch (cmd) {
6801edd16368SStephen M. Cameron 
68020b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
68030b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
68040b9b7b6eSScott Teel 			c->Request.type_attr_dir =
68050b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
68060b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
68070b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
68080b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
68090b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
68100b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
68110b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
68120b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
68130b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
68140b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
68150b9b7b6eSScott Teel 			break;
6816edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6817edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6818a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6819a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6820edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
682164670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
682264670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
682321e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6824edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6825edd16368SStephen M. Cameron 			/* LunID device */
6826edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6827edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6828edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6829edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6830edd16368SStephen M. Cameron 			break;
6831edd16368SStephen M. Cameron 		default:
6832edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6833edd16368SStephen M. Cameron 				cmd);
6834edd16368SStephen M. Cameron 			BUG();
6835edd16368SStephen M. Cameron 		}
6836edd16368SStephen M. Cameron 	} else {
6837edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6838edd16368SStephen M. Cameron 		BUG();
6839edd16368SStephen M. Cameron 	}
6840edd16368SStephen M. Cameron 
6841a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6842edd16368SStephen M. Cameron 	case XFER_READ:
68438bc8f47eSChristoph Hellwig 		dir = DMA_FROM_DEVICE;
6844edd16368SStephen M. Cameron 		break;
6845edd16368SStephen M. Cameron 	case XFER_WRITE:
68468bc8f47eSChristoph Hellwig 		dir = DMA_TO_DEVICE;
6847edd16368SStephen M. Cameron 		break;
6848edd16368SStephen M. Cameron 	case XFER_NONE:
68498bc8f47eSChristoph Hellwig 		dir = DMA_NONE;
6850edd16368SStephen M. Cameron 		break;
6851edd16368SStephen M. Cameron 	default:
68528bc8f47eSChristoph Hellwig 		dir = DMA_BIDIRECTIONAL;
6853edd16368SStephen M. Cameron 	}
68548bc8f47eSChristoph Hellwig 	if (hpsa_map_one(h->pdev, c, buff, size, dir))
6855a2dac136SStephen M. Cameron 		return -1;
6856a2dac136SStephen M. Cameron 	return 0;
6857edd16368SStephen M. Cameron }
6858edd16368SStephen M. Cameron 
6859edd16368SStephen M. Cameron /*
6860edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6861edd16368SStephen M. Cameron  */
6862edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6863edd16368SStephen M. Cameron {
6864edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6865edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6866088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6867088ba34cSStephen M. Cameron 		page_offs + size);
6868edd16368SStephen M. Cameron 
6869edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6870edd16368SStephen M. Cameron }
6871edd16368SStephen M. Cameron 
6872254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6873edd16368SStephen M. Cameron {
6874254f796bSMatt Gates 	return h->access.command_completed(h, q);
6875edd16368SStephen M. Cameron }
6876edd16368SStephen M. Cameron 
6877900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6878edd16368SStephen M. Cameron {
6879edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6880edd16368SStephen M. Cameron }
6881edd16368SStephen M. Cameron 
6882edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6883edd16368SStephen M. Cameron {
688410f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
688510f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6886edd16368SStephen M. Cameron }
6887edd16368SStephen M. Cameron 
688801a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
688901a02ffcSStephen M. Cameron 	u32 raw_tag)
6890edd16368SStephen M. Cameron {
6891edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6892edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6893edd16368SStephen M. Cameron 		return 1;
6894edd16368SStephen M. Cameron 	}
6895edd16368SStephen M. Cameron 	return 0;
6896edd16368SStephen M. Cameron }
6897edd16368SStephen M. Cameron 
68985a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6899edd16368SStephen M. Cameron {
6900e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6901c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6902c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
69031fb011fbSStephen M. Cameron 		complete_scsi_command(c);
69048be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6905edd16368SStephen M. Cameron 		complete(c->waiting);
6906a104c99fSStephen M. Cameron }
6907a104c99fSStephen M. Cameron 
6908303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
69091d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6910303932fdSDon Brace 	u32 raw_tag)
6911303932fdSDon Brace {
6912303932fdSDon Brace 	u32 tag_index;
6913303932fdSDon Brace 	struct CommandList *c;
6914303932fdSDon Brace 
6915f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
69161d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6917303932fdSDon Brace 		c = h->cmd_pool + tag_index;
69185a3d16f5SStephen M. Cameron 		finish_cmd(c);
69191d94f94dSStephen M. Cameron 	}
6920303932fdSDon Brace }
6921303932fdSDon Brace 
692264670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
692364670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
692464670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
692564670ac8SStephen M. Cameron  * functions.
692664670ac8SStephen M. Cameron  */
692764670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
692864670ac8SStephen M. Cameron {
692964670ac8SStephen M. Cameron 	if (likely(!reset_devices))
693064670ac8SStephen M. Cameron 		return 0;
693164670ac8SStephen M. Cameron 
693264670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
693364670ac8SStephen M. Cameron 		return 0;
693464670ac8SStephen M. Cameron 
693564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
693664670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
693764670ac8SStephen M. Cameron 
693864670ac8SStephen M. Cameron 	return 1;
693964670ac8SStephen M. Cameron }
694064670ac8SStephen M. Cameron 
6941254f796bSMatt Gates /*
6942254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6943254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6944254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6945254f796bSMatt Gates  */
6946254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
694764670ac8SStephen M. Cameron {
6948254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6949254f796bSMatt Gates }
6950254f796bSMatt Gates 
6951254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6952254f796bSMatt Gates {
6953254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6954254f796bSMatt Gates 	u8 q = *(u8 *) queue;
695564670ac8SStephen M. Cameron 	u32 raw_tag;
695664670ac8SStephen M. Cameron 
695764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
695864670ac8SStephen M. Cameron 		return IRQ_NONE;
695964670ac8SStephen M. Cameron 
696064670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
696164670ac8SStephen M. Cameron 		return IRQ_NONE;
6962a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
696364670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6964254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
696564670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6966254f796bSMatt Gates 			raw_tag = next_command(h, q);
696764670ac8SStephen M. Cameron 	}
696864670ac8SStephen M. Cameron 	return IRQ_HANDLED;
696964670ac8SStephen M. Cameron }
697064670ac8SStephen M. Cameron 
6971254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
697264670ac8SStephen M. Cameron {
6973254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
697464670ac8SStephen M. Cameron 	u32 raw_tag;
6975254f796bSMatt Gates 	u8 q = *(u8 *) queue;
697664670ac8SStephen M. Cameron 
697764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
697864670ac8SStephen M. Cameron 		return IRQ_NONE;
697964670ac8SStephen M. Cameron 
6980a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6981254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
698264670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6983254f796bSMatt Gates 		raw_tag = next_command(h, q);
698464670ac8SStephen M. Cameron 	return IRQ_HANDLED;
698564670ac8SStephen M. Cameron }
698664670ac8SStephen M. Cameron 
6987254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6988edd16368SStephen M. Cameron {
6989254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6990303932fdSDon Brace 	u32 raw_tag;
6991254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6992edd16368SStephen M. Cameron 
6993edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6994edd16368SStephen M. Cameron 		return IRQ_NONE;
6995a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
699610f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6997254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
699810f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
69991d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
7000254f796bSMatt Gates 			raw_tag = next_command(h, q);
700110f66018SStephen M. Cameron 		}
700210f66018SStephen M. Cameron 	}
700310f66018SStephen M. Cameron 	return IRQ_HANDLED;
700410f66018SStephen M. Cameron }
700510f66018SStephen M. Cameron 
7006254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
700710f66018SStephen M. Cameron {
7008254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
700910f66018SStephen M. Cameron 	u32 raw_tag;
7010254f796bSMatt Gates 	u8 q = *(u8 *) queue;
701110f66018SStephen M. Cameron 
7012a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7013254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
7014303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
70151d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
7016254f796bSMatt Gates 		raw_tag = next_command(h, q);
7017edd16368SStephen M. Cameron 	}
7018edd16368SStephen M. Cameron 	return IRQ_HANDLED;
7019edd16368SStephen M. Cameron }
7020edd16368SStephen M. Cameron 
7021a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
7022a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
7023a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
7024a9a3a273SStephen M. Cameron  */
70256f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
7026edd16368SStephen M. Cameron 			unsigned char type)
7027edd16368SStephen M. Cameron {
7028edd16368SStephen M. Cameron 	struct Command {
7029edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
7030edd16368SStephen M. Cameron 		struct RequestBlock Request;
7031edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
7032edd16368SStephen M. Cameron 	};
7033edd16368SStephen M. Cameron 	struct Command *cmd;
7034edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
7035edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
7036edd16368SStephen M. Cameron 	dma_addr_t paddr64;
70372b08b3e9SDon Brace 	__le32 paddr32;
70382b08b3e9SDon Brace 	u32 tag;
7039edd16368SStephen M. Cameron 	void __iomem *vaddr;
7040edd16368SStephen M. Cameron 	int i, err;
7041edd16368SStephen M. Cameron 
7042edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
7043edd16368SStephen M. Cameron 	if (vaddr == NULL)
7044edd16368SStephen M. Cameron 		return -ENOMEM;
7045edd16368SStephen M. Cameron 
7046edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
7047edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
7048edd16368SStephen M. Cameron 	 * memory.
7049edd16368SStephen M. Cameron 	 */
70508bc8f47eSChristoph Hellwig 	err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
7051edd16368SStephen M. Cameron 	if (err) {
7052edd16368SStephen M. Cameron 		iounmap(vaddr);
70531eaec8f3SRobert Elliott 		return err;
7054edd16368SStephen M. Cameron 	}
7055edd16368SStephen M. Cameron 
70568bc8f47eSChristoph Hellwig 	cmd = dma_alloc_coherent(&pdev->dev, cmd_sz, &paddr64, GFP_KERNEL);
7057edd16368SStephen M. Cameron 	if (cmd == NULL) {
7058edd16368SStephen M. Cameron 		iounmap(vaddr);
7059edd16368SStephen M. Cameron 		return -ENOMEM;
7060edd16368SStephen M. Cameron 	}
7061edd16368SStephen M. Cameron 
7062edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
7063edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
7064edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
7065edd16368SStephen M. Cameron 	 */
70662b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
7067edd16368SStephen M. Cameron 
7068edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
7069edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
707050a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
70712b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
7072edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
7073edd16368SStephen M. Cameron 
7074edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
7075a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
7076a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
7077edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
7078edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
7079edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
7080edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
708150a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
70822b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
708350a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
7084edd16368SStephen M. Cameron 
70852b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
7086edd16368SStephen M. Cameron 
7087edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
7088edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
70892b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
7090edd16368SStephen M. Cameron 			break;
7091edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
7092edd16368SStephen M. Cameron 	}
7093edd16368SStephen M. Cameron 
7094edd16368SStephen M. Cameron 	iounmap(vaddr);
7095edd16368SStephen M. Cameron 
7096edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
7097edd16368SStephen M. Cameron 	 *  still complete the command.
7098edd16368SStephen M. Cameron 	 */
7099edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
7100edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
7101edd16368SStephen M. Cameron 			opcode, type);
7102edd16368SStephen M. Cameron 		return -ETIMEDOUT;
7103edd16368SStephen M. Cameron 	}
7104edd16368SStephen M. Cameron 
71058bc8f47eSChristoph Hellwig 	dma_free_coherent(&pdev->dev, cmd_sz, cmd, paddr64);
7106edd16368SStephen M. Cameron 
7107edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
7108edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
7109edd16368SStephen M. Cameron 			opcode, type);
7110edd16368SStephen M. Cameron 		return -EIO;
7111edd16368SStephen M. Cameron 	}
7112edd16368SStephen M. Cameron 
7113edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
7114edd16368SStephen M. Cameron 		opcode, type);
7115edd16368SStephen M. Cameron 	return 0;
7116edd16368SStephen M. Cameron }
7117edd16368SStephen M. Cameron 
7118edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
7119edd16368SStephen M. Cameron 
71201df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
712142a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
7122edd16368SStephen M. Cameron {
7123edd16368SStephen M. Cameron 
71241df8552aSStephen M. Cameron 	if (use_doorbell) {
71251df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
71261df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
71271df8552aSStephen M. Cameron 		 * other way using the doorbell register.
7128edd16368SStephen M. Cameron 		 */
71291df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
7130cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
713185009239SStephen M. Cameron 
713200701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
713385009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
713485009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
713585009239SStephen M. Cameron 		 * over in some weird corner cases.
713685009239SStephen M. Cameron 		 */
713700701a96SJustin Lindley 		msleep(10000);
71381df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
7139edd16368SStephen M. Cameron 
7140edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
7141edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
7142edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
7143edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
71441df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
71451df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
71461df8552aSStephen M. Cameron 		 * controller." */
7147edd16368SStephen M. Cameron 
71482662cab8SDon Brace 		int rc = 0;
71492662cab8SDon Brace 
71501df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
71512662cab8SDon Brace 
7152edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
71532662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
71542662cab8SDon Brace 		if (rc)
71552662cab8SDon Brace 			return rc;
7156edd16368SStephen M. Cameron 
7157edd16368SStephen M. Cameron 		msleep(500);
7158edd16368SStephen M. Cameron 
7159edd16368SStephen M. Cameron 		/* enter the D0 power management state */
71602662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
71612662cab8SDon Brace 		if (rc)
71622662cab8SDon Brace 			return rc;
7163c4853efeSMike Miller 
7164c4853efeSMike Miller 		/*
7165c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
7166c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
7167c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
7168c4853efeSMike Miller 		 */
7169c4853efeSMike Miller 		msleep(500);
71701df8552aSStephen M. Cameron 	}
71711df8552aSStephen M. Cameron 	return 0;
71721df8552aSStephen M. Cameron }
71731df8552aSStephen M. Cameron 
71746f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
7175580ada3cSStephen M. Cameron {
7176580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
7177f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
7178580ada3cSStephen M. Cameron }
7179580ada3cSStephen M. Cameron 
71806f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
7181580ada3cSStephen M. Cameron {
7182580ada3cSStephen M. Cameron 	char *driver_version;
7183580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
7184580ada3cSStephen M. Cameron 
7185580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
7186580ada3cSStephen M. Cameron 	if (!driver_version)
7187580ada3cSStephen M. Cameron 		return -ENOMEM;
7188580ada3cSStephen M. Cameron 
7189580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
7190580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
7191580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
7192580ada3cSStephen M. Cameron 	kfree(driver_version);
7193580ada3cSStephen M. Cameron 	return 0;
7194580ada3cSStephen M. Cameron }
7195580ada3cSStephen M. Cameron 
71966f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
71976f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
7198580ada3cSStephen M. Cameron {
7199580ada3cSStephen M. Cameron 	int i;
7200580ada3cSStephen M. Cameron 
7201580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
7202580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
7203580ada3cSStephen M. Cameron }
7204580ada3cSStephen M. Cameron 
72056f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
7206580ada3cSStephen M. Cameron {
7207580ada3cSStephen M. Cameron 
7208580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
7209580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
7210580ada3cSStephen M. Cameron 
72116da2ec56SKees Cook 	old_driver_ver = kmalloc_array(2, size, GFP_KERNEL);
7212580ada3cSStephen M. Cameron 	if (!old_driver_ver)
7213580ada3cSStephen M. Cameron 		return -ENOMEM;
7214580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
7215580ada3cSStephen M. Cameron 
7216580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
7217580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
7218580ada3cSStephen M. Cameron 	 */
7219580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
7220580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
7221580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
7222580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
7223580ada3cSStephen M. Cameron 	return rc;
7224580ada3cSStephen M. Cameron }
72251df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
72261df8552aSStephen M. Cameron  * states or the using the doorbell register.
72271df8552aSStephen M. Cameron  */
72286b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
72291df8552aSStephen M. Cameron {
72301df8552aSStephen M. Cameron 	u64 cfg_offset;
72311df8552aSStephen M. Cameron 	u32 cfg_base_addr;
72321df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
72331df8552aSStephen M. Cameron 	void __iomem *vaddr;
72341df8552aSStephen M. Cameron 	unsigned long paddr;
7235580ada3cSStephen M. Cameron 	u32 misc_fw_support;
7236270d05deSStephen M. Cameron 	int rc;
72371df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
7238cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
7239270d05deSStephen M. Cameron 	u16 command_register;
72401df8552aSStephen M. Cameron 
72411df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
72421df8552aSStephen M. Cameron 	 * the same thing as
72431df8552aSStephen M. Cameron 	 *
72441df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
72451df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
72461df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
72471df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
72481df8552aSStephen M. Cameron 	 *
72491df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
72501df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
72511df8552aSStephen M. Cameron 	 * using the doorbell register.
72521df8552aSStephen M. Cameron 	 */
725318867659SStephen M. Cameron 
725460f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
725560f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
725625c1e56aSStephen M. Cameron 		return -ENODEV;
725725c1e56aSStephen M. Cameron 	}
725846380786SStephen M. Cameron 
725946380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
726046380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
726146380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
726218867659SStephen M. Cameron 
7263270d05deSStephen M. Cameron 	/* Save the PCI command register */
7264270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
7265270d05deSStephen M. Cameron 	pci_save_state(pdev);
72661df8552aSStephen M. Cameron 
72671df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
72681df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
72691df8552aSStephen M. Cameron 	if (rc)
72701df8552aSStephen M. Cameron 		return rc;
72711df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
72721df8552aSStephen M. Cameron 	if (!vaddr)
72731df8552aSStephen M. Cameron 		return -ENOMEM;
72741df8552aSStephen M. Cameron 
72751df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
72761df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
72771df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
72781df8552aSStephen M. Cameron 	if (rc)
72791df8552aSStephen M. Cameron 		goto unmap_vaddr;
72801df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
72811df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
72821df8552aSStephen M. Cameron 	if (!cfgtable) {
72831df8552aSStephen M. Cameron 		rc = -ENOMEM;
72841df8552aSStephen M. Cameron 		goto unmap_vaddr;
72851df8552aSStephen M. Cameron 	}
7286580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7287580ada3cSStephen M. Cameron 	if (rc)
728803741d95STomas Henzl 		goto unmap_cfgtable;
72891df8552aSStephen M. Cameron 
7290cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7291cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7292cf0b08d0SStephen M. Cameron 	 */
72931df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7294cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7295cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7296cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7297cf0b08d0SStephen M. Cameron 	} else {
72981df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7299cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7300050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7301050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
730264670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7303cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7304cf0b08d0SStephen M. Cameron 		}
7305cf0b08d0SStephen M. Cameron 	}
73061df8552aSStephen M. Cameron 
73071df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
73081df8552aSStephen M. Cameron 	if (rc)
73091df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7310edd16368SStephen M. Cameron 
7311270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7312270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7313edd16368SStephen M. Cameron 
73141df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
73151df8552aSStephen M. Cameron 	   need a little pause here */
73161df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
73171df8552aSStephen M. Cameron 
7318fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7319fe5389c8SStephen M. Cameron 	if (rc) {
7320fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7321050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7322fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7323fe5389c8SStephen M. Cameron 	}
7324fe5389c8SStephen M. Cameron 
7325580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7326580ada3cSStephen M. Cameron 	if (rc < 0)
7327580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7328580ada3cSStephen M. Cameron 	if (rc) {
732964670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
733064670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
733164670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7332580ada3cSStephen M. Cameron 	} else {
733364670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
73341df8552aSStephen M. Cameron 	}
73351df8552aSStephen M. Cameron 
73361df8552aSStephen M. Cameron unmap_cfgtable:
73371df8552aSStephen M. Cameron 	iounmap(cfgtable);
73381df8552aSStephen M. Cameron 
73391df8552aSStephen M. Cameron unmap_vaddr:
73401df8552aSStephen M. Cameron 	iounmap(vaddr);
73411df8552aSStephen M. Cameron 	return rc;
7342edd16368SStephen M. Cameron }
7343edd16368SStephen M. Cameron 
7344edd16368SStephen M. Cameron /*
7345edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7346edd16368SStephen M. Cameron  *   the io functions.
7347edd16368SStephen M. Cameron  *   This is for debug only.
7348edd16368SStephen M. Cameron  */
734942a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7350edd16368SStephen M. Cameron {
735158f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7352edd16368SStephen M. Cameron 	int i;
7353edd16368SStephen M. Cameron 	char temp_name[17];
7354edd16368SStephen M. Cameron 
7355edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7356edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7357edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7358edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7359edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7360edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7361edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7362edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7363edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7364edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7365edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7366edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7367edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7368edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7369edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7370edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7371edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
737269d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7373edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7374edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7375edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7376edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7377edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7378edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7379edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7380edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7381edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
738258f8665cSStephen M. Cameron }
7383edd16368SStephen M. Cameron 
7384edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7385edd16368SStephen M. Cameron {
7386edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7387edd16368SStephen M. Cameron 
7388edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7389edd16368SStephen M. Cameron 		return 0;
7390edd16368SStephen M. Cameron 	offset = 0;
7391edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7392edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7393edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7394edd16368SStephen M. Cameron 			offset += 4;
7395edd16368SStephen M. Cameron 		else {
7396edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7397edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7398edd16368SStephen M. Cameron 			switch (mem_type) {
7399edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7400edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7401edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7402edd16368SStephen M. Cameron 				break;
7403edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7404edd16368SStephen M. Cameron 				offset += 8;
7405edd16368SStephen M. Cameron 				break;
7406edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7407edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7408edd16368SStephen M. Cameron 				       "base address is invalid\n");
7409edd16368SStephen M. Cameron 				return -1;
7410edd16368SStephen M. Cameron 				break;
7411edd16368SStephen M. Cameron 			}
7412edd16368SStephen M. Cameron 		}
7413edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7414edd16368SStephen M. Cameron 			return i + 1;
7415edd16368SStephen M. Cameron 	}
7416edd16368SStephen M. Cameron 	return -1;
7417edd16368SStephen M. Cameron }
7418edd16368SStephen M. Cameron 
7419cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7420cc64c817SRobert Elliott {
7421bc2bb154SChristoph Hellwig 	pci_free_irq_vectors(h->pdev);
7422bc2bb154SChristoph Hellwig 	h->msix_vectors = 0;
7423cc64c817SRobert Elliott }
7424cc64c817SRobert Elliott 
74258b834bffSMing Lei static void hpsa_setup_reply_map(struct ctlr_info *h)
74268b834bffSMing Lei {
74278b834bffSMing Lei 	const struct cpumask *mask;
74288b834bffSMing Lei 	unsigned int queue, cpu;
74298b834bffSMing Lei 
74308b834bffSMing Lei 	for (queue = 0; queue < h->msix_vectors; queue++) {
74318b834bffSMing Lei 		mask = pci_irq_get_affinity(h->pdev, queue);
74328b834bffSMing Lei 		if (!mask)
74338b834bffSMing Lei 			goto fallback;
74348b834bffSMing Lei 
74358b834bffSMing Lei 		for_each_cpu(cpu, mask)
74368b834bffSMing Lei 			h->reply_map[cpu] = queue;
74378b834bffSMing Lei 	}
74388b834bffSMing Lei 	return;
74398b834bffSMing Lei 
74408b834bffSMing Lei fallback:
74418b834bffSMing Lei 	for_each_possible_cpu(cpu)
74428b834bffSMing Lei 		h->reply_map[cpu] = 0;
74438b834bffSMing Lei }
74448b834bffSMing Lei 
7445edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7446050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7447edd16368SStephen M. Cameron  */
7448bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h)
7449edd16368SStephen M. Cameron {
7450bc2bb154SChristoph Hellwig 	unsigned int flags = PCI_IRQ_LEGACY;
7451bc2bb154SChristoph Hellwig 	int ret;
7452edd16368SStephen M. Cameron 
7453edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
7454bc2bb154SChristoph Hellwig 	switch (h->board_id) {
7455bc2bb154SChristoph Hellwig 	case 0x40700E11:
7456bc2bb154SChristoph Hellwig 	case 0x40800E11:
7457bc2bb154SChristoph Hellwig 	case 0x40820E11:
7458bc2bb154SChristoph Hellwig 	case 0x40830E11:
7459bc2bb154SChristoph Hellwig 		break;
7460bc2bb154SChristoph Hellwig 	default:
7461bc2bb154SChristoph Hellwig 		ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES,
7462bc2bb154SChristoph Hellwig 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY);
7463bc2bb154SChristoph Hellwig 		if (ret > 0) {
7464bc2bb154SChristoph Hellwig 			h->msix_vectors = ret;
7465bc2bb154SChristoph Hellwig 			return 0;
7466eee0f03aSHannes Reinecke 		}
7467bc2bb154SChristoph Hellwig 
7468bc2bb154SChristoph Hellwig 		flags |= PCI_IRQ_MSI;
7469bc2bb154SChristoph Hellwig 		break;
7470edd16368SStephen M. Cameron 	}
7471bc2bb154SChristoph Hellwig 
7472bc2bb154SChristoph Hellwig 	ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags);
7473bc2bb154SChristoph Hellwig 	if (ret < 0)
7474bc2bb154SChristoph Hellwig 		return ret;
7475bc2bb154SChristoph Hellwig 	return 0;
7476edd16368SStephen M. Cameron }
7477edd16368SStephen M. Cameron 
7478135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
7479135ae6edSHannes Reinecke 				bool *legacy_board)
7480e5c880d1SStephen M. Cameron {
7481e5c880d1SStephen M. Cameron 	int i;
7482e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7483e5c880d1SStephen M. Cameron 
7484e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7485e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7486e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7487e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7488e5c880d1SStephen M. Cameron 
7489135ae6edSHannes Reinecke 	if (legacy_board)
7490135ae6edSHannes Reinecke 		*legacy_board = false;
7491e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7492135ae6edSHannes Reinecke 		if (*board_id == products[i].board_id) {
7493135ae6edSHannes Reinecke 			if (products[i].access != &SA5A_access &&
7494135ae6edSHannes Reinecke 			    products[i].access != &SA5B_access)
7495e5c880d1SStephen M. Cameron 				return i;
7496135ae6edSHannes Reinecke 			dev_warn(&pdev->dev,
7497135ae6edSHannes Reinecke 				 "legacy board ID: 0x%08x\n",
7498135ae6edSHannes Reinecke 				 *board_id);
7499135ae6edSHannes Reinecke 			if (legacy_board)
7500135ae6edSHannes Reinecke 			    *legacy_board = true;
7501135ae6edSHannes Reinecke 			return i;
7502135ae6edSHannes Reinecke 		}
7503e5c880d1SStephen M. Cameron 
7504c8cd71f1SHannes Reinecke 	dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id);
7505135ae6edSHannes Reinecke 	if (legacy_board)
7506135ae6edSHannes Reinecke 		*legacy_board = true;
7507e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7508e5c880d1SStephen M. Cameron }
7509e5c880d1SStephen M. Cameron 
75106f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
75113a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
75123a7774ceSStephen M. Cameron {
75133a7774ceSStephen M. Cameron 	int i;
75143a7774ceSStephen M. Cameron 
75153a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
751612d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
75173a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
751812d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
751912d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
75203a7774ceSStephen M. Cameron 				*memory_bar);
75213a7774ceSStephen M. Cameron 			return 0;
75223a7774ceSStephen M. Cameron 		}
752312d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
75243a7774ceSStephen M. Cameron 	return -ENODEV;
75253a7774ceSStephen M. Cameron }
75263a7774ceSStephen M. Cameron 
75276f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
75286f039790SGreg Kroah-Hartman 				     int wait_for_ready)
75292c4c8c8bSStephen M. Cameron {
7530fe5389c8SStephen M. Cameron 	int i, iterations;
75312c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7532fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7533fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7534fe5389c8SStephen M. Cameron 	else
7535fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
75362c4c8c8bSStephen M. Cameron 
7537fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7538fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7539fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
75402c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
75412c4c8c8bSStephen M. Cameron 				return 0;
7542fe5389c8SStephen M. Cameron 		} else {
7543fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7544fe5389c8SStephen M. Cameron 				return 0;
7545fe5389c8SStephen M. Cameron 		}
75462c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
75472c4c8c8bSStephen M. Cameron 	}
7548fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
75492c4c8c8bSStephen M. Cameron 	return -ENODEV;
75502c4c8c8bSStephen M. Cameron }
75512c4c8c8bSStephen M. Cameron 
75526f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
75536f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7554a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7555a51fd47fSStephen M. Cameron {
7556a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7557a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7558a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7559a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7560a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7561a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7562a51fd47fSStephen M. Cameron 		return -ENODEV;
7563a51fd47fSStephen M. Cameron 	}
7564a51fd47fSStephen M. Cameron 	return 0;
7565a51fd47fSStephen M. Cameron }
7566a51fd47fSStephen M. Cameron 
7567195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7568195f2c65SRobert Elliott {
7569105a3dbcSRobert Elliott 	if (h->transtable) {
7570195f2c65SRobert Elliott 		iounmap(h->transtable);
7571105a3dbcSRobert Elliott 		h->transtable = NULL;
7572105a3dbcSRobert Elliott 	}
7573105a3dbcSRobert Elliott 	if (h->cfgtable) {
7574195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7575105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7576105a3dbcSRobert Elliott 	}
7577195f2c65SRobert Elliott }
7578195f2c65SRobert Elliott 
7579195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7580195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7581195f2c65SRobert Elliott + * */
75826f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7583edd16368SStephen M. Cameron {
758401a02ffcSStephen M. Cameron 	u64 cfg_offset;
758501a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
758601a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7587303932fdSDon Brace 	u32 trans_offset;
7588a51fd47fSStephen M. Cameron 	int rc;
758977c4495cSStephen M. Cameron 
7590a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7591a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7592a51fd47fSStephen M. Cameron 	if (rc)
7593a51fd47fSStephen M. Cameron 		return rc;
759477c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7595a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7596cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7597cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
759877c4495cSStephen M. Cameron 		return -ENOMEM;
7599cd3c81c4SRobert Elliott 	}
7600580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7601580ada3cSStephen M. Cameron 	if (rc)
7602580ada3cSStephen M. Cameron 		return rc;
760377c4495cSStephen M. Cameron 	/* Find performant mode table. */
7604a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
760577c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
760677c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
760777c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7608195f2c65SRobert Elliott 	if (!h->transtable) {
7609195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7610195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
761177c4495cSStephen M. Cameron 		return -ENOMEM;
7612195f2c65SRobert Elliott 	}
761377c4495cSStephen M. Cameron 	return 0;
761477c4495cSStephen M. Cameron }
761577c4495cSStephen M. Cameron 
76166f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7617cba3d38bSStephen M. Cameron {
761841ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
761941ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
762041ce4c35SStephen Cameron 
762141ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
762272ceeaecSStephen M. Cameron 
762372ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
762472ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
762572ceeaecSStephen M. Cameron 		h->max_commands = 32;
762672ceeaecSStephen M. Cameron 
762741ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
762841ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
762941ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
763041ce4c35SStephen Cameron 			h->max_commands,
763141ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
763241ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7633cba3d38bSStephen M. Cameron 	}
7634cba3d38bSStephen M. Cameron }
7635cba3d38bSStephen M. Cameron 
7636c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7637c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7638c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7639c7ee65b3SWebb Scales  */
7640c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7641c7ee65b3SWebb Scales {
7642c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7643c7ee65b3SWebb Scales }
7644c7ee65b3SWebb Scales 
7645b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7646b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7647b93d7536SStephen M. Cameron  * SG chain block size, etc.
7648b93d7536SStephen M. Cameron  */
76496f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7650b93d7536SStephen M. Cameron {
7651cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
765245fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7653b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7654283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7655c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7656c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7657b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
76581a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7659b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7660b93d7536SStephen M. Cameron 	} else {
7661c7ee65b3SWebb Scales 		/*
7662c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7663c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7664c7ee65b3SWebb Scales 		 * would lock up the controller)
7665c7ee65b3SWebb Scales 		 */
7666c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
76671a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7668c7ee65b3SWebb Scales 		h->chainsize = 0;
7669b93d7536SStephen M. Cameron 	}
767075167d2cSStephen M. Cameron 
767175167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
767275167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
76730e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
76740e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
76750e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
76760e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
76778be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
76788be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7679b93d7536SStephen M. Cameron }
7680b93d7536SStephen M. Cameron 
768176c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
768276c46e49SStephen M. Cameron {
76830fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7684050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
768576c46e49SStephen M. Cameron 		return false;
768676c46e49SStephen M. Cameron 	}
768776c46e49SStephen M. Cameron 	return true;
768876c46e49SStephen M. Cameron }
768976c46e49SStephen M. Cameron 
769097a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7691f7c39101SStephen M. Cameron {
769297a5e98cSStephen M. Cameron 	u32 driver_support;
7693f7c39101SStephen M. Cameron 
769497a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
76950b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
76960b9e7b74SArnd Bergmann #ifdef CONFIG_X86
769797a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7698f7c39101SStephen M. Cameron #endif
769928e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
770028e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7701f7c39101SStephen M. Cameron }
7702f7c39101SStephen M. Cameron 
77033d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
77043d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
77053d0eab67SStephen M. Cameron  */
77063d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
77073d0eab67SStephen M. Cameron {
77083d0eab67SStephen M. Cameron 	u32 dma_prefetch;
77093d0eab67SStephen M. Cameron 
77103d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
77113d0eab67SStephen M. Cameron 		return;
77123d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
77133d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
77143d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
77153d0eab67SStephen M. Cameron }
77163d0eab67SStephen M. Cameron 
7717c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
771876438d08SStephen M. Cameron {
771976438d08SStephen M. Cameron 	int i;
772076438d08SStephen M. Cameron 	u32 doorbell_value;
772176438d08SStephen M. Cameron 	unsigned long flags;
772276438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7723007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
772476438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
772576438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
772676438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
772776438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7728c706a795SRobert Elliott 			goto done;
772976438d08SStephen M. Cameron 		/* delay and try again */
7730007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
773176438d08SStephen M. Cameron 	}
7732c706a795SRobert Elliott 	return -ENODEV;
7733c706a795SRobert Elliott done:
7734c706a795SRobert Elliott 	return 0;
773576438d08SStephen M. Cameron }
773676438d08SStephen M. Cameron 
7737c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7738eb6b2ae9SStephen M. Cameron {
7739eb6b2ae9SStephen M. Cameron 	int i;
77406eaf46fdSStephen M. Cameron 	u32 doorbell_value;
77416eaf46fdSStephen M. Cameron 	unsigned long flags;
7742eb6b2ae9SStephen M. Cameron 
7743eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7744eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7745eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7746eb6b2ae9SStephen M. Cameron 	 */
7747007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
774825163bd5SWebb Scales 		if (h->remove_in_progress)
774925163bd5SWebb Scales 			goto done;
77506eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
77516eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
77526eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7753382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7754c706a795SRobert Elliott 			goto done;
7755eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7756007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7757eb6b2ae9SStephen M. Cameron 	}
7758c706a795SRobert Elliott 	return -ENODEV;
7759c706a795SRobert Elliott done:
7760c706a795SRobert Elliott 	return 0;
77613f4336f3SStephen M. Cameron }
77623f4336f3SStephen M. Cameron 
7763c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
77646f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
77653f4336f3SStephen M. Cameron {
77663f4336f3SStephen M. Cameron 	u32 trans_support;
77673f4336f3SStephen M. Cameron 
77683f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
77693f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
77703f4336f3SStephen M. Cameron 		return -ENOTSUPP;
77713f4336f3SStephen M. Cameron 
77723f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7773283b4a9bSStephen M. Cameron 
77743f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
77753f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7776b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
77773f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7778c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7779c706a795SRobert Elliott 		goto error;
7780eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7781283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7782283b4a9bSStephen M. Cameron 		goto error;
7783960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7784eb6b2ae9SStephen M. Cameron 	return 0;
7785283b4a9bSStephen M. Cameron error:
7786050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7787283b4a9bSStephen M. Cameron 	return -ENODEV;
7788eb6b2ae9SStephen M. Cameron }
7789eb6b2ae9SStephen M. Cameron 
7790195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7791195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7792195f2c65SRobert Elliott {
7793195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7794195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7795105a3dbcSRobert Elliott 	h->vaddr = NULL;
7796195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7797943a7021SRobert Elliott 	/*
7798943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7799943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7800943a7021SRobert Elliott 	 */
7801195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7802943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7803195f2c65SRobert Elliott }
7804195f2c65SRobert Elliott 
7805195f2c65SRobert Elliott /* several items must be freed later */
78066f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
780777c4495cSStephen M. Cameron {
7808eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7809135ae6edSHannes Reinecke 	bool legacy_board;
7810edd16368SStephen M. Cameron 
7811135ae6edSHannes Reinecke 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board);
7812e5c880d1SStephen M. Cameron 	if (prod_index < 0)
781360f923b9SRobert Elliott 		return prod_index;
7814e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7815e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7816135ae6edSHannes Reinecke 	h->legacy_board = legacy_board;
7817e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7818e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7819e5a44df8SMatthew Garrett 
782055c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7821edd16368SStephen M. Cameron 	if (err) {
7822195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7823943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7824edd16368SStephen M. Cameron 		return err;
7825edd16368SStephen M. Cameron 	}
7826edd16368SStephen M. Cameron 
7827f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7828edd16368SStephen M. Cameron 	if (err) {
782955c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7830195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7831943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7832943a7021SRobert Elliott 		return err;
7833edd16368SStephen M. Cameron 	}
78344fa604e1SRobert Elliott 
78354fa604e1SRobert Elliott 	pci_set_master(h->pdev);
78364fa604e1SRobert Elliott 
7837bc2bb154SChristoph Hellwig 	err = hpsa_interrupt_mode(h);
7838bc2bb154SChristoph Hellwig 	if (err)
7839bc2bb154SChristoph Hellwig 		goto clean1;
78408b834bffSMing Lei 
78418b834bffSMing Lei 	/* setup mapping between CPU and reply queue */
78428b834bffSMing Lei 	hpsa_setup_reply_map(h);
78438b834bffSMing Lei 
784412d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
78453a7774ceSStephen M. Cameron 	if (err)
7846195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7847edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7848204892e9SStephen M. Cameron 	if (!h->vaddr) {
7849195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7850204892e9SStephen M. Cameron 		err = -ENOMEM;
7851195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7852204892e9SStephen M. Cameron 	}
7853fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
78542c4c8c8bSStephen M. Cameron 	if (err)
7855195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
785677c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
785777c4495cSStephen M. Cameron 	if (err)
7858195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7859b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7860edd16368SStephen M. Cameron 
786176c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7862edd16368SStephen M. Cameron 		err = -ENODEV;
7863195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7864edd16368SStephen M. Cameron 	}
786597a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
78663d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7867eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7868eb6b2ae9SStephen M. Cameron 	if (err)
7869195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7870edd16368SStephen M. Cameron 	return 0;
7871edd16368SStephen M. Cameron 
7872195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7873195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7874195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7875204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7876105a3dbcSRobert Elliott 	h->vaddr = NULL;
7877195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7878195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7879bc2bb154SChristoph Hellwig clean1:
7880943a7021SRobert Elliott 	/*
7881943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7882943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7883943a7021SRobert Elliott 	 */
7884195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7885943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7886edd16368SStephen M. Cameron 	return err;
7887edd16368SStephen M. Cameron }
7888edd16368SStephen M. Cameron 
78896f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7890339b2b14SStephen M. Cameron {
7891339b2b14SStephen M. Cameron 	int rc;
7892339b2b14SStephen M. Cameron 
7893339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7894339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7895339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7896339b2b14SStephen M. Cameron 		return;
7897339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7898339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7899339b2b14SStephen M. Cameron 	if (rc != 0) {
7900339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7901339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7902339b2b14SStephen M. Cameron 	}
7903339b2b14SStephen M. Cameron }
7904339b2b14SStephen M. Cameron 
79056b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7906edd16368SStephen M. Cameron {
79071df8552aSStephen M. Cameron 	int rc, i;
79083b747298STomas Henzl 	void __iomem *vaddr;
7909edd16368SStephen M. Cameron 
79104c2a8c40SStephen M. Cameron 	if (!reset_devices)
79114c2a8c40SStephen M. Cameron 		return 0;
79124c2a8c40SStephen M. Cameron 
7913132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7914132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7915132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7916132aa220STomas Henzl 	 */
7917132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7918132aa220STomas Henzl 	if (rc) {
7919132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7920132aa220STomas Henzl 		return -ENODEV;
7921132aa220STomas Henzl 	}
7922132aa220STomas Henzl 	pci_disable_device(pdev);
7923132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7924132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7925132aa220STomas Henzl 	if (rc) {
7926132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7927132aa220STomas Henzl 		return -ENODEV;
7928132aa220STomas Henzl 	}
79294fa604e1SRobert Elliott 
7930859c75abSTomas Henzl 	pci_set_master(pdev);
79314fa604e1SRobert Elliott 
79323b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
79333b747298STomas Henzl 	if (vaddr == NULL) {
79343b747298STomas Henzl 		rc = -ENOMEM;
79353b747298STomas Henzl 		goto out_disable;
79363b747298STomas Henzl 	}
79373b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
79383b747298STomas Henzl 	iounmap(vaddr);
79393b747298STomas Henzl 
79401df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
79416b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7942edd16368SStephen M. Cameron 
79431df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
79441df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
794518867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
794618867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
79471df8552aSStephen M. Cameron 	 */
7948adf1b3a3SRobert Elliott 	if (rc)
7949132aa220STomas Henzl 		goto out_disable;
7950edd16368SStephen M. Cameron 
7951edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
79521ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7953edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7954edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7955edd16368SStephen M. Cameron 			break;
7956edd16368SStephen M. Cameron 		else
7957edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7958edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7959edd16368SStephen M. Cameron 	}
7960132aa220STomas Henzl 
7961132aa220STomas Henzl out_disable:
7962132aa220STomas Henzl 
7963132aa220STomas Henzl 	pci_disable_device(pdev);
7964132aa220STomas Henzl 	return rc;
7965edd16368SStephen M. Cameron }
7966edd16368SStephen M. Cameron 
79671fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
79681fb7c98aSRobert Elliott {
79691fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7970105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7971105a3dbcSRobert Elliott 	if (h->cmd_pool) {
79728bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
79731fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
79741fb7c98aSRobert Elliott 				h->cmd_pool,
79751fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7976105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7977105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7978105a3dbcSRobert Elliott 	}
7979105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
79808bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
79811fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
79821fb7c98aSRobert Elliott 				h->errinfo_pool,
79831fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7984105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7985105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7986105a3dbcSRobert Elliott 	}
79871fb7c98aSRobert Elliott }
79881fb7c98aSRobert Elliott 
7989d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
79902e9d1b36SStephen M. Cameron {
79916396bb22SKees Cook 	h->cmd_pool_bits = kcalloc(DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG),
79926396bb22SKees Cook 				   sizeof(unsigned long),
79936396bb22SKees Cook 				   GFP_KERNEL);
79948bc8f47eSChristoph Hellwig 	h->cmd_pool = dma_alloc_coherent(&h->pdev->dev,
79952e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
79968bc8f47eSChristoph Hellwig 		    &h->cmd_pool_dhandle, GFP_KERNEL);
79978bc8f47eSChristoph Hellwig 	h->errinfo_pool = dma_alloc_coherent(&h->pdev->dev,
79982e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
79998bc8f47eSChristoph Hellwig 		    &h->errinfo_pool_dhandle, GFP_KERNEL);
80002e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
80012e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
80022e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
80032e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
80042c143342SRobert Elliott 		goto clean_up;
80052e9d1b36SStephen M. Cameron 	}
8006360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
80072e9d1b36SStephen M. Cameron 	return 0;
80082c143342SRobert Elliott clean_up:
80092c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
80102c143342SRobert Elliott 	return -ENOMEM;
80112e9d1b36SStephen M. Cameron }
80122e9d1b36SStephen M. Cameron 
8013ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
8014ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
8015ec501a18SRobert Elliott {
8016ec501a18SRobert Elliott 	int i;
8017a68fdb3aSDon Brace 	int irq_vector = 0;
8018a68fdb3aSDon Brace 
8019a68fdb3aSDon Brace 	if (hpsa_simple_mode)
8020a68fdb3aSDon Brace 		irq_vector = h->intr_mode;
8021ec501a18SRobert Elliott 
8022bc2bb154SChristoph Hellwig 	if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) {
8023ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
8024a68fdb3aSDon Brace 		free_irq(pci_irq_vector(h->pdev, irq_vector),
8025a68fdb3aSDon Brace 				&h->q[h->intr_mode]);
8026bc2bb154SChristoph Hellwig 		h->q[h->intr_mode] = 0;
8027ec501a18SRobert Elliott 		return;
8028ec501a18SRobert Elliott 	}
8029ec501a18SRobert Elliott 
8030bc2bb154SChristoph Hellwig 	for (i = 0; i < h->msix_vectors; i++) {
8031bc2bb154SChristoph Hellwig 		free_irq(pci_irq_vector(h->pdev, i), &h->q[i]);
8032105a3dbcSRobert Elliott 		h->q[i] = 0;
8033ec501a18SRobert Elliott 	}
8034a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
8035a4e17fc1SRobert Elliott 		h->q[i] = 0;
8036ec501a18SRobert Elliott }
8037ec501a18SRobert Elliott 
80389ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
80399ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
80400ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
80410ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
80420ae01a32SStephen M. Cameron {
8043254f796bSMatt Gates 	int rc, i;
8044a68fdb3aSDon Brace 	int irq_vector = 0;
8045a68fdb3aSDon Brace 
8046a68fdb3aSDon Brace 	if (hpsa_simple_mode)
8047a68fdb3aSDon Brace 		irq_vector = h->intr_mode;
80480ae01a32SStephen M. Cameron 
8049254f796bSMatt Gates 	/*
8050254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
8051254f796bSMatt Gates 	 * queue to process.
8052254f796bSMatt Gates 	 */
8053254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
8054254f796bSMatt Gates 		h->q[i] = (u8) i;
8055254f796bSMatt Gates 
8056bc2bb154SChristoph Hellwig 	if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) {
8057254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
8058bc2bb154SChristoph Hellwig 		for (i = 0; i < h->msix_vectors; i++) {
80598b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
8060bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler,
80618b47004aSRobert Elliott 					0, h->intrname[i],
8062254f796bSMatt Gates 					&h->q[i]);
8063a4e17fc1SRobert Elliott 			if (rc) {
8064a4e17fc1SRobert Elliott 				int j;
8065a4e17fc1SRobert Elliott 
8066a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
8067a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
8068bc2bb154SChristoph Hellwig 				       pci_irq_vector(h->pdev, i), h->devname);
8069a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
8070bc2bb154SChristoph Hellwig 					free_irq(pci_irq_vector(h->pdev, j), &h->q[j]);
8071a4e17fc1SRobert Elliott 					h->q[j] = 0;
8072a4e17fc1SRobert Elliott 				}
8073a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
8074a4e17fc1SRobert Elliott 					h->q[j] = 0;
8075a4e17fc1SRobert Elliott 				return rc;
8076a4e17fc1SRobert Elliott 			}
8077a4e17fc1SRobert Elliott 		}
8078254f796bSMatt Gates 	} else {
8079254f796bSMatt Gates 		/* Use single reply pool */
8080bc2bb154SChristoph Hellwig 		if (h->msix_vectors > 0 || h->pdev->msi_enabled) {
8081bc2bb154SChristoph Hellwig 			sprintf(h->intrname[0], "%s-msi%s", h->devname,
8082bc2bb154SChristoph Hellwig 				h->msix_vectors ? "x" : "");
8083a68fdb3aSDon Brace 			rc = request_irq(pci_irq_vector(h->pdev, irq_vector),
80848b47004aSRobert Elliott 				msixhandler, 0,
8085bc2bb154SChristoph Hellwig 				h->intrname[0],
8086254f796bSMatt Gates 				&h->q[h->intr_mode]);
8087254f796bSMatt Gates 		} else {
80888b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
80898b47004aSRobert Elliott 				"%s-intx", h->devname);
8090a68fdb3aSDon Brace 			rc = request_irq(pci_irq_vector(h->pdev, irq_vector),
80918b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
8092bc2bb154SChristoph Hellwig 				h->intrname[0],
8093254f796bSMatt Gates 				&h->q[h->intr_mode]);
8094254f796bSMatt Gates 		}
8095254f796bSMatt Gates 	}
80960ae01a32SStephen M. Cameron 	if (rc) {
8097195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
8098a68fdb3aSDon Brace 		       pci_irq_vector(h->pdev, irq_vector), h->devname);
8099195f2c65SRobert Elliott 		hpsa_free_irqs(h);
81000ae01a32SStephen M. Cameron 		return -ENODEV;
81010ae01a32SStephen M. Cameron 	}
81020ae01a32SStephen M. Cameron 	return 0;
81030ae01a32SStephen M. Cameron }
81040ae01a32SStephen M. Cameron 
81056f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
810664670ac8SStephen M. Cameron {
810739c53f55SRobert Elliott 	int rc;
8108bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
810964670ac8SStephen M. Cameron 
811064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
811139c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
811239c53f55SRobert Elliott 	if (rc) {
811364670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
811439c53f55SRobert Elliott 		return rc;
811564670ac8SStephen M. Cameron 	}
811664670ac8SStephen M. Cameron 
811764670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
811839c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
811939c53f55SRobert Elliott 	if (rc) {
812064670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
812164670ac8SStephen M. Cameron 			"after soft reset.\n");
812239c53f55SRobert Elliott 		return rc;
812364670ac8SStephen M. Cameron 	}
812464670ac8SStephen M. Cameron 
812564670ac8SStephen M. Cameron 	return 0;
812664670ac8SStephen M. Cameron }
812764670ac8SStephen M. Cameron 
8128072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
8129072b0518SStephen M. Cameron {
8130072b0518SStephen M. Cameron 	int i;
8131072b0518SStephen M. Cameron 
8132072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
8133072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
8134072b0518SStephen M. Cameron 			continue;
81358bc8f47eSChristoph Hellwig 		dma_free_coherent(&h->pdev->dev,
81361fb7c98aSRobert Elliott 					h->reply_queue_size,
81371fb7c98aSRobert Elliott 					h->reply_queue[i].head,
81381fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
8139072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
8140072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
8141072b0518SStephen M. Cameron 	}
8142105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
8143072b0518SStephen M. Cameron }
8144072b0518SStephen M. Cameron 
81450097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
81460097f0f4SStephen M. Cameron {
8147105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
8148105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
8149105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
8150105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
81512946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
81522946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
81532946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
81549ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
81559ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
81569ecd953aSRobert Elliott 	if (h->resubmit_wq) {
81579ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
81589ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
81599ecd953aSRobert Elliott 	}
81609ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
81619ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
81629ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
81639ecd953aSRobert Elliott 	}
816401192088SDon Brace 	if (h->monitor_ctlr_wq) {
816501192088SDon Brace 		destroy_workqueue(h->monitor_ctlr_wq);
816601192088SDon Brace 		h->monitor_ctlr_wq = NULL;
816701192088SDon Brace 	}
816801192088SDon Brace 
8169105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
817064670ac8SStephen M. Cameron }
817164670ac8SStephen M. Cameron 
8172a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
8173f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
8174a0c12413SStephen M. Cameron {
8175281a7fd0SWebb Scales 	int i, refcount;
8176281a7fd0SWebb Scales 	struct CommandList *c;
817725163bd5SWebb Scales 	int failcount = 0;
8178a0c12413SStephen M. Cameron 
8179080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
8180f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
8181f2405db8SDon Brace 		c = h->cmd_pool + i;
8182281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
8183281a7fd0SWebb Scales 		if (refcount > 1) {
818425163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
81855a3d16f5SStephen M. Cameron 			finish_cmd(c);
8186433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
818725163bd5SWebb Scales 			failcount++;
8188a0c12413SStephen M. Cameron 		}
8189281a7fd0SWebb Scales 		cmd_free(h, c);
8190281a7fd0SWebb Scales 	}
819125163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
819225163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
8193a0c12413SStephen M. Cameron }
8194a0c12413SStephen M. Cameron 
8195094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
8196094963daSStephen M. Cameron {
8197c8ed0010SRusty Russell 	int cpu;
8198094963daSStephen M. Cameron 
8199c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
8200094963daSStephen M. Cameron 		u32 *lockup_detected;
8201094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
8202094963daSStephen M. Cameron 		*lockup_detected = value;
8203094963daSStephen M. Cameron 	}
8204094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
8205094963daSStephen M. Cameron }
8206094963daSStephen M. Cameron 
8207a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
8208a0c12413SStephen M. Cameron {
8209a0c12413SStephen M. Cameron 	unsigned long flags;
8210094963daSStephen M. Cameron 	u32 lockup_detected;
8211a0c12413SStephen M. Cameron 
8212a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8213a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8214094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
8215094963daSStephen M. Cameron 	if (!lockup_detected) {
8216094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
8217094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
821825163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
821925163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
8220094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
8221094963daSStephen M. Cameron 	}
8222094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
8223a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
822425163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
822525163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
8226b9b08cadSDon Brace 	if (lockup_detected == 0xffff0000) {
8227b9b08cadSDon Brace 		dev_warn(&h->pdev->dev, "Telling controller to do a CHKPT\n");
8228b9b08cadSDon Brace 		writel(DOORBELL_GENERATE_CHKPT, h->vaddr + SA5_DOORBELL);
8229b9b08cadSDon Brace 	}
8230a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
8231f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
8232a0c12413SStephen M. Cameron }
8233a0c12413SStephen M. Cameron 
823425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
8235a0c12413SStephen M. Cameron {
8236a0c12413SStephen M. Cameron 	u64 now;
8237a0c12413SStephen M. Cameron 	u32 heartbeat;
8238a0c12413SStephen M. Cameron 	unsigned long flags;
8239a0c12413SStephen M. Cameron 
8240a0c12413SStephen M. Cameron 	now = get_jiffies_64();
8241a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
8242a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
8243e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
824425163bd5SWebb Scales 		return false;
8245a0c12413SStephen M. Cameron 
8246a0c12413SStephen M. Cameron 	/*
8247a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
8248a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
8249a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
8250a0c12413SStephen M. Cameron 	 */
8251a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
8252e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
825325163bd5SWebb Scales 		return false;
8254a0c12413SStephen M. Cameron 
8255a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
8256a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8257a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
8258a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8259a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
8260a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
826125163bd5SWebb Scales 		return true;
8262a0c12413SStephen M. Cameron 	}
8263a0c12413SStephen M. Cameron 
8264a0c12413SStephen M. Cameron 	/* We're ok. */
8265a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
8266a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
826725163bd5SWebb Scales 	return false;
8268a0c12413SStephen M. Cameron }
8269a0c12413SStephen M. Cameron 
8270b2582a65SDon Brace /*
8271b2582a65SDon Brace  * Set ioaccel status for all ioaccel volumes.
8272b2582a65SDon Brace  *
8273b2582a65SDon Brace  * Called from monitor controller worker (hpsa_event_monitor_worker)
8274b2582a65SDon Brace  *
8275b2582a65SDon Brace  * A Volume (or Volumes that comprise an Array set may be undergoing a
8276b2582a65SDon Brace  * transformation, so we will be turning off ioaccel for all volumes that
8277b2582a65SDon Brace  * make up the Array.
8278b2582a65SDon Brace  */
8279b2582a65SDon Brace static void hpsa_set_ioaccel_status(struct ctlr_info *h)
8280b2582a65SDon Brace {
8281b2582a65SDon Brace 	int rc;
8282b2582a65SDon Brace 	int i;
8283b2582a65SDon Brace 	u8 ioaccel_status;
8284b2582a65SDon Brace 	unsigned char *buf;
8285b2582a65SDon Brace 	struct hpsa_scsi_dev_t *device;
8286b2582a65SDon Brace 
8287b2582a65SDon Brace 	if (!h)
8288b2582a65SDon Brace 		return;
8289b2582a65SDon Brace 
8290b2582a65SDon Brace 	buf = kmalloc(64, GFP_KERNEL);
8291b2582a65SDon Brace 	if (!buf)
8292b2582a65SDon Brace 		return;
8293b2582a65SDon Brace 
8294b2582a65SDon Brace 	/*
8295b2582a65SDon Brace 	 * Run through current device list used during I/O requests.
8296b2582a65SDon Brace 	 */
8297b2582a65SDon Brace 	for (i = 0; i < h->ndevices; i++) {
8298b2582a65SDon Brace 		device = h->dev[i];
8299b2582a65SDon Brace 
8300b2582a65SDon Brace 		if (!device)
8301b2582a65SDon Brace 			continue;
8302b2582a65SDon Brace 		if (!hpsa_vpd_page_supported(h, device->scsi3addr,
8303b2582a65SDon Brace 						HPSA_VPD_LV_IOACCEL_STATUS))
8304b2582a65SDon Brace 			continue;
8305b2582a65SDon Brace 
8306b2582a65SDon Brace 		memset(buf, 0, 64);
8307b2582a65SDon Brace 
8308b2582a65SDon Brace 		rc = hpsa_scsi_do_inquiry(h, device->scsi3addr,
8309b2582a65SDon Brace 					VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS,
8310b2582a65SDon Brace 					buf, 64);
8311b2582a65SDon Brace 		if (rc != 0)
8312b2582a65SDon Brace 			continue;
8313b2582a65SDon Brace 
8314b2582a65SDon Brace 		ioaccel_status = buf[IOACCEL_STATUS_BYTE];
8315b2582a65SDon Brace 		device->offload_config =
8316b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
8317b2582a65SDon Brace 		if (device->offload_config)
8318b2582a65SDon Brace 			device->offload_to_be_enabled =
8319b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
8320b2582a65SDon Brace 
8321b2582a65SDon Brace 		/*
8322b2582a65SDon Brace 		 * Immediately turn off ioaccel for any volume the
8323b2582a65SDon Brace 		 * controller tells us to. Some of the reasons could be:
8324b2582a65SDon Brace 		 *    transformation - change to the LVs of an Array.
8325b2582a65SDon Brace 		 *    degraded volume - component failure
8326b2582a65SDon Brace 		 *
8327b2582a65SDon Brace 		 * If ioaccel is to be re-enabled, re-enable later during the
8328b2582a65SDon Brace 		 * scan operation so the driver can get a fresh raidmap
8329b2582a65SDon Brace 		 * before turning ioaccel back on.
8330b2582a65SDon Brace 		 *
8331b2582a65SDon Brace 		 */
8332b2582a65SDon Brace 		if (!device->offload_to_be_enabled)
8333b2582a65SDon Brace 			device->offload_enabled = 0;
8334b2582a65SDon Brace 	}
8335b2582a65SDon Brace 
8336b2582a65SDon Brace 	kfree(buf);
8337b2582a65SDon Brace }
8338b2582a65SDon Brace 
83399846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
834076438d08SStephen M. Cameron {
834176438d08SStephen M. Cameron 	char *event_type;
834276438d08SStephen M. Cameron 
8343e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8344e4aa3e6aSStephen Cameron 		return;
8345e4aa3e6aSStephen Cameron 
834676438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
83471f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
83481f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
834976438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
835076438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
835176438d08SStephen M. Cameron 
835276438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
835376438d08SStephen M. Cameron 			event_type = "state change";
835476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
835576438d08SStephen M. Cameron 			event_type = "configuration change";
835676438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
835776438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
8358b2582a65SDon Brace 		hpsa_set_ioaccel_status(h);
835923100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
836076438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
836176438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
836276438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
836376438d08SStephen M. Cameron 			h->events, event_type);
836476438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
836576438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
836676438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
836776438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
836876438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
836976438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
837076438d08SStephen M. Cameron 	} else {
837176438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
837276438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
837376438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
837476438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
837576438d08SStephen M. Cameron 	}
83769846590eSStephen M. Cameron 	return;
837776438d08SStephen M. Cameron }
837876438d08SStephen M. Cameron 
837976438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
838076438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8381e863d68eSScott Teel  * we should rescan the controller for devices.
8382e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
838376438d08SStephen M. Cameron  */
83849846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
838576438d08SStephen M. Cameron {
8386853633e8SDon Brace 	if (h->drv_req_rescan) {
8387853633e8SDon Brace 		h->drv_req_rescan = 0;
8388853633e8SDon Brace 		return 1;
8389853633e8SDon Brace 	}
8390853633e8SDon Brace 
839176438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
83929846590eSStephen M. Cameron 		return 0;
839376438d08SStephen M. Cameron 
839476438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
83959846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
83969846590eSStephen M. Cameron }
839776438d08SStephen M. Cameron 
839876438d08SStephen M. Cameron /*
83999846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
840076438d08SStephen M. Cameron  */
84019846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
84029846590eSStephen M. Cameron {
84039846590eSStephen M. Cameron 	unsigned long flags;
84049846590eSStephen M. Cameron 	struct offline_device_entry *d;
84059846590eSStephen M. Cameron 	struct list_head *this, *tmp;
84069846590eSStephen M. Cameron 
84079846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
84089846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
84099846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
84109846590eSStephen M. Cameron 				offline_list);
84119846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8412d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8413d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8414d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8415d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
84169846590eSStephen M. Cameron 			return 1;
8417d1fea47cSStephen M. Cameron 		}
84189846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
841976438d08SStephen M. Cameron 	}
84209846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
84219846590eSStephen M. Cameron 	return 0;
84229846590eSStephen M. Cameron }
84239846590eSStephen M. Cameron 
842434592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
842534592254SScott Teel {
842634592254SScott Teel 	int rc = 1; /* assume there are changes */
842734592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
842834592254SScott Teel 
842934592254SScott Teel 	/* if we can't find out if lun data has changed,
843034592254SScott Teel 	 * assume that it has.
843134592254SScott Teel 	 */
843234592254SScott Teel 
843334592254SScott Teel 	if (!h->lastlogicals)
84347e8a9486SAmit Kushwaha 		return rc;
843534592254SScott Teel 
843634592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
84377e8a9486SAmit Kushwaha 	if (!logdev)
84387e8a9486SAmit Kushwaha 		return rc;
84397e8a9486SAmit Kushwaha 
844034592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
844134592254SScott Teel 		dev_warn(&h->pdev->dev,
844234592254SScott Teel 			"report luns failed, can't track lun changes.\n");
844334592254SScott Teel 		goto out;
844434592254SScott Teel 	}
844534592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
844634592254SScott Teel 		dev_info(&h->pdev->dev,
844734592254SScott Teel 			"Lun changes detected.\n");
844834592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
844934592254SScott Teel 		goto out;
845034592254SScott Teel 	} else
845134592254SScott Teel 		rc = 0; /* no changes detected. */
845234592254SScott Teel out:
845334592254SScott Teel 	kfree(logdev);
845434592254SScott Teel 	return rc;
845534592254SScott Teel }
845634592254SScott Teel 
84573d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h)
8458a0c12413SStephen M. Cameron {
84593d38f00cSScott Teel 	struct Scsi_Host *sh = NULL;
8460a0c12413SStephen M. Cameron 	unsigned long flags;
84619846590eSStephen M. Cameron 
8462bfd7546cSDon Brace 	/*
8463bfd7546cSDon Brace 	 * Do the scan after the reset
8464bfd7546cSDon Brace 	 */
8465c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
8466bfd7546cSDon Brace 	if (h->reset_in_progress) {
8467bfd7546cSDon Brace 		h->drv_req_rescan = 1;
8468c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
8469bfd7546cSDon Brace 		return;
8470bfd7546cSDon Brace 	}
8471c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
8472bfd7546cSDon Brace 
847334592254SScott Teel 	sh = scsi_host_get(h->scsi_host);
847434592254SScott Teel 	if (sh != NULL) {
847534592254SScott Teel 		hpsa_scan_start(sh);
847634592254SScott Teel 		scsi_host_put(sh);
84773d38f00cSScott Teel 		h->drv_req_rescan = 0;
847834592254SScott Teel 	}
847934592254SScott Teel }
84803d38f00cSScott Teel 
84813d38f00cSScott Teel /*
84823d38f00cSScott Teel  * watch for controller events
84833d38f00cSScott Teel  */
84843d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work)
84853d38f00cSScott Teel {
84863d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
84873d38f00cSScott Teel 					struct ctlr_info, event_monitor_work);
84883d38f00cSScott Teel 	unsigned long flags;
84893d38f00cSScott Teel 
84903d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84913d38f00cSScott Teel 	if (h->remove_in_progress) {
84923d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
84933d38f00cSScott Teel 		return;
84943d38f00cSScott Teel 	}
84953d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84963d38f00cSScott Teel 
84973d38f00cSScott Teel 	if (hpsa_ctlr_needs_rescan(h)) {
84983d38f00cSScott Teel 		hpsa_ack_ctlr_events(h);
84993d38f00cSScott Teel 		hpsa_perform_rescan(h);
85003d38f00cSScott Teel 	}
85013d38f00cSScott Teel 
85023d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
85033d38f00cSScott Teel 	if (!h->remove_in_progress)
850401192088SDon Brace 		queue_delayed_work(h->monitor_ctlr_wq, &h->event_monitor_work,
85053d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
85063d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
85073d38f00cSScott Teel }
85083d38f00cSScott Teel 
85093d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work)
85103d38f00cSScott Teel {
85113d38f00cSScott Teel 	unsigned long flags;
85123d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
85133d38f00cSScott Teel 					struct ctlr_info, rescan_ctlr_work);
85143d38f00cSScott Teel 
85153d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
85163d38f00cSScott Teel 	if (h->remove_in_progress) {
85173d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
85183d38f00cSScott Teel 		return;
85193d38f00cSScott Teel 	}
85203d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
85213d38f00cSScott Teel 
85223d38f00cSScott Teel 	if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) {
85233d38f00cSScott Teel 		hpsa_perform_rescan(h);
85243d38f00cSScott Teel 	} else if (h->discovery_polling) {
85253d38f00cSScott Teel 		if (hpsa_luns_changed(h)) {
85263d38f00cSScott Teel 			dev_info(&h->pdev->dev,
85273d38f00cSScott Teel 				"driver discovery polling rescan.\n");
85283d38f00cSScott Teel 			hpsa_perform_rescan(h);
85293d38f00cSScott Teel 		}
85309846590eSStephen M. Cameron 	}
85316636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
85326636e7f4SDon Brace 	if (!h->remove_in_progress)
85336636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
85346636e7f4SDon Brace 				h->heartbeat_sample_interval);
85356636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
85366636e7f4SDon Brace }
85376636e7f4SDon Brace 
85386636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
85396636e7f4SDon Brace {
85406636e7f4SDon Brace 	unsigned long flags;
85416636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
85426636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
85436636e7f4SDon Brace 
85446636e7f4SDon Brace 	detect_controller_lockup(h);
85456636e7f4SDon Brace 	if (lockup_detected(h))
85466636e7f4SDon Brace 		return;
85479846590eSStephen M. Cameron 
85488a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
85496636e7f4SDon Brace 	if (!h->remove_in_progress)
855001192088SDon Brace 		queue_delayed_work(h->monitor_ctlr_wq, &h->monitor_ctlr_work,
85518a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
85528a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8553a0c12413SStephen M. Cameron }
8554a0c12413SStephen M. Cameron 
85556636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
85566636e7f4SDon Brace 						char *name)
85576636e7f4SDon Brace {
85586636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
85596636e7f4SDon Brace 
8560397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
85616636e7f4SDon Brace 	if (!wq)
85626636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
85636636e7f4SDon Brace 
85646636e7f4SDon Brace 	return wq;
85656636e7f4SDon Brace }
85666636e7f4SDon Brace 
85678b834bffSMing Lei static void hpda_free_ctlr_info(struct ctlr_info *h)
85688b834bffSMing Lei {
85698b834bffSMing Lei 	kfree(h->reply_map);
85708b834bffSMing Lei 	kfree(h);
85718b834bffSMing Lei }
85728b834bffSMing Lei 
85738b834bffSMing Lei static struct ctlr_info *hpda_alloc_ctlr_info(void)
85748b834bffSMing Lei {
85758b834bffSMing Lei 	struct ctlr_info *h;
85768b834bffSMing Lei 
85778b834bffSMing Lei 	h = kzalloc(sizeof(*h), GFP_KERNEL);
85788b834bffSMing Lei 	if (!h)
85798b834bffSMing Lei 		return NULL;
85808b834bffSMing Lei 
85816396bb22SKees Cook 	h->reply_map = kcalloc(nr_cpu_ids, sizeof(*h->reply_map), GFP_KERNEL);
85828b834bffSMing Lei 	if (!h->reply_map) {
85838b834bffSMing Lei 		kfree(h);
85848b834bffSMing Lei 		return NULL;
85858b834bffSMing Lei 	}
85868b834bffSMing Lei 	return h;
85878b834bffSMing Lei }
85888b834bffSMing Lei 
85896f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
85904c2a8c40SStephen M. Cameron {
85914c2a8c40SStephen M. Cameron 	int dac, rc;
85924c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
859364670ac8SStephen M. Cameron 	int try_soft_reset = 0;
859464670ac8SStephen M. Cameron 	unsigned long flags;
85956b6c1cd7STomas Henzl 	u32 board_id;
85964c2a8c40SStephen M. Cameron 
85974c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
85984c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
85994c2a8c40SStephen M. Cameron 
8600135ae6edSHannes Reinecke 	rc = hpsa_lookup_board_id(pdev, &board_id, NULL);
86016b6c1cd7STomas Henzl 	if (rc < 0) {
86026b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
86036b6c1cd7STomas Henzl 		return rc;
86046b6c1cd7STomas Henzl 	}
86056b6c1cd7STomas Henzl 
86066b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
860764670ac8SStephen M. Cameron 	if (rc) {
860864670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
86094c2a8c40SStephen M. Cameron 			return rc;
861064670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
861164670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
861264670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
861364670ac8SStephen M. Cameron 		 * point that it can accept a command.
861464670ac8SStephen M. Cameron 		 */
861564670ac8SStephen M. Cameron 		try_soft_reset = 1;
861664670ac8SStephen M. Cameron 		rc = 0;
861764670ac8SStephen M. Cameron 	}
861864670ac8SStephen M. Cameron 
861964670ac8SStephen M. Cameron reinit_after_soft_reset:
86204c2a8c40SStephen M. Cameron 
8621303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8622303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8623303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8624303932fdSDon Brace 	 */
8625303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
86268b834bffSMing Lei 	h = hpda_alloc_ctlr_info();
8627105a3dbcSRobert Elliott 	if (!h) {
8628105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8629ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8630105a3dbcSRobert Elliott 	}
8631edd16368SStephen M. Cameron 
863255c06c71SStephen M. Cameron 	h->pdev = pdev;
8633105a3dbcSRobert Elliott 
8634a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
86359846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
86366eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
86379846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
86386eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
8639c59d04f3SDon Brace 	spin_lock_init(&h->reset_lock);
864034f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
8641094963daSStephen M. Cameron 
8642094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8643094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
86442a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8645105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
86462a5ac326SStephen M. Cameron 		rc = -ENOMEM;
86472efa5929SRobert Elliott 		goto clean1;	/* aer/h */
86482a5ac326SStephen M. Cameron 	}
8649094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8650094963daSStephen M. Cameron 
865155c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8652105a3dbcSRobert Elliott 	if (rc)
86532946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8654edd16368SStephen M. Cameron 
86552946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
86562946e82bSRobert Elliott 	 * interrupt_mode h->intr */
86572946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
86582946e82bSRobert Elliott 	if (rc)
86592946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
86602946e82bSRobert Elliott 
86612946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8662edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8663edd16368SStephen M. Cameron 	number_of_controllers++;
8664edd16368SStephen M. Cameron 
8665edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
86668bc8f47eSChristoph Hellwig 	rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
8667ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8668edd16368SStephen M. Cameron 		dac = 1;
8669ecd9aad4SStephen M. Cameron 	} else {
86708bc8f47eSChristoph Hellwig 		rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
8671ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8672edd16368SStephen M. Cameron 			dac = 0;
8673ecd9aad4SStephen M. Cameron 		} else {
8674edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
86752946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8676edd16368SStephen M. Cameron 		}
8677ecd9aad4SStephen M. Cameron 	}
8678edd16368SStephen M. Cameron 
8679edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8680edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
868110f66018SStephen M. Cameron 
8682105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8683105a3dbcSRobert Elliott 	if (rc)
86842946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8685d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
86868947fd10SRobert Elliott 	if (rc)
86872946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8688105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8689105a3dbcSRobert Elliott 	if (rc)
86902946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8691a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
8692d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8693d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8694a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
869587b9e6aaSDon Brace 	h->scan_waiting = 0;
8696edd16368SStephen M. Cameron 
8697edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
86989a41338eSStephen M. Cameron 	h->ndevices = 0;
86992946e82bSRobert Elliott 
87009a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8701105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8702105a3dbcSRobert Elliott 	if (rc)
87032946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
87042946e82bSRobert Elliott 
87052efa5929SRobert Elliott 	/* create the resubmit workqueue */
87062efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
87072efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
87082efa5929SRobert Elliott 		rc = -ENOMEM;
87092efa5929SRobert Elliott 		goto clean7;
87102efa5929SRobert Elliott 	}
87112efa5929SRobert Elliott 
87122efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
87132efa5929SRobert Elliott 	if (!h->resubmit_wq) {
87142efa5929SRobert Elliott 		rc = -ENOMEM;
87152efa5929SRobert Elliott 		goto clean7;	/* aer/h */
87162efa5929SRobert Elliott 	}
871764670ac8SStephen M. Cameron 
871801192088SDon Brace 	h->monitor_ctlr_wq = hpsa_create_controller_wq(h, "monitor");
871901192088SDon Brace 	if (!h->monitor_ctlr_wq) {
872001192088SDon Brace 		rc = -ENOMEM;
872101192088SDon Brace 		goto clean7;
872201192088SDon Brace 	}
872301192088SDon Brace 
8724105a3dbcSRobert Elliott 	/*
8725105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
872664670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
872764670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
872864670ac8SStephen M. Cameron 	 */
872964670ac8SStephen M. Cameron 	if (try_soft_reset) {
873064670ac8SStephen M. Cameron 
873164670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
873264670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
873364670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
873464670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
873564670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
873664670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
873764670ac8SStephen M. Cameron 		 */
873864670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
873964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
874064670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8741ec501a18SRobert Elliott 		hpsa_free_irqs(h);
87429ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
874364670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
874464670ac8SStephen M. Cameron 		if (rc) {
87459ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
87469ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8747d498757cSRobert Elliott 			/*
8748b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8749b2ef480cSRobert Elliott 			 * again. Instead, do its work
8750b2ef480cSRobert Elliott 			 */
8751b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8752b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8753b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8754b2ef480cSRobert Elliott 			/*
8755b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8756b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8757d498757cSRobert Elliott 			 */
8758d498757cSRobert Elliott 			goto clean3;
875964670ac8SStephen M. Cameron 		}
876064670ac8SStephen M. Cameron 
876164670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
876264670ac8SStephen M. Cameron 		if (rc)
876364670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
87647ef7323fSDon Brace 			goto clean7;
876564670ac8SStephen M. Cameron 
876664670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
876764670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
876864670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
876964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
877064670ac8SStephen M. Cameron 		msleep(10000);
877164670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
877264670ac8SStephen M. Cameron 
877364670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
877464670ac8SStephen M. Cameron 		if (rc)
877564670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
877664670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
877764670ac8SStephen M. Cameron 
877864670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
877964670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
878064670ac8SStephen M. Cameron 		 * all over again.
878164670ac8SStephen M. Cameron 		 */
878264670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
878364670ac8SStephen M. Cameron 		try_soft_reset = 0;
878464670ac8SStephen M. Cameron 		if (rc)
8785b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
878664670ac8SStephen M. Cameron 			return -ENODEV;
878764670ac8SStephen M. Cameron 
878864670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
878964670ac8SStephen M. Cameron 	}
8790edd16368SStephen M. Cameron 
8791da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8792da0697bdSScott Teel 	h->acciopath_status = 1;
879334592254SScott Teel 	/* Disable discovery polling.*/
879434592254SScott Teel 	h->discovery_polling = 0;
8795da0697bdSScott Teel 
8796e863d68eSScott Teel 
8797edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8798edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8799edd16368SStephen M. Cameron 
8800339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
88018a98db73SStephen M. Cameron 
880234592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
880334592254SScott Teel 	if (!h->lastlogicals)
880434592254SScott Teel 		dev_info(&h->pdev->dev,
880534592254SScott Teel 			"Can't track change to report lun data\n");
880634592254SScott Teel 
8807cf477237SDon Brace 	/* hook into SCSI subsystem */
8808cf477237SDon Brace 	rc = hpsa_scsi_add_host(h);
8809cf477237SDon Brace 	if (rc)
8810cf477237SDon Brace 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8811cf477237SDon Brace 
88128a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
88138a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
88148a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
88158a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
88168a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
88176636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
88186636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
88196636e7f4SDon Brace 				h->heartbeat_sample_interval);
88203d38f00cSScott Teel 	INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker);
88213d38f00cSScott Teel 	schedule_delayed_work(&h->event_monitor_work,
88223d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
882388bf6d62SStephen M. Cameron 	return 0;
8824edd16368SStephen M. Cameron 
88252946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8826105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8827105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8828105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
882933a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
88302946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
88312e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
88322946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8833ec501a18SRobert Elliott 	hpsa_free_irqs(h);
88342946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
88352946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
88362946e82bSRobert Elliott 	h->scsi_host = NULL;
88372946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8838195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
88392946e82bSRobert Elliott clean2: /* lu, aer/h */
8840105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8841094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8842105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8843105a3dbcSRobert Elliott 	}
8844105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8845105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8846105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8847105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8848105a3dbcSRobert Elliott 	}
8849105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8850105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8851105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8852105a3dbcSRobert Elliott 	}
885301192088SDon Brace 	if (h->monitor_ctlr_wq) {
885401192088SDon Brace 		destroy_workqueue(h->monitor_ctlr_wq);
885501192088SDon Brace 		h->monitor_ctlr_wq = NULL;
885601192088SDon Brace 	}
8857edd16368SStephen M. Cameron 	kfree(h);
8858ecd9aad4SStephen M. Cameron 	return rc;
8859edd16368SStephen M. Cameron }
8860edd16368SStephen M. Cameron 
8861edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8862edd16368SStephen M. Cameron {
8863edd16368SStephen M. Cameron 	char *flush_buf;
8864edd16368SStephen M. Cameron 	struct CommandList *c;
886525163bd5SWebb Scales 	int rc;
8866702890e3SStephen M. Cameron 
8867094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8868702890e3SStephen M. Cameron 		return;
8869edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8870edd16368SStephen M. Cameron 	if (!flush_buf)
8871edd16368SStephen M. Cameron 		return;
8872edd16368SStephen M. Cameron 
887345fcb86eSStephen Cameron 	c = cmd_alloc(h);
8874bf43caf3SRobert Elliott 
8875a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8876a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8877a2dac136SStephen M. Cameron 		goto out;
8878a2dac136SStephen M. Cameron 	}
88798bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE,
88808bc8f47eSChristoph Hellwig 			DEFAULT_TIMEOUT);
888125163bd5SWebb Scales 	if (rc)
888225163bd5SWebb Scales 		goto out;
8883edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8884a2dac136SStephen M. Cameron out:
8885edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8886edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
888745fcb86eSStephen Cameron 	cmd_free(h, c);
8888edd16368SStephen M. Cameron 	kfree(flush_buf);
8889edd16368SStephen M. Cameron }
8890edd16368SStephen M. Cameron 
8891c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
8892c2adae44SScott Teel  * send down a report luns request
8893c2adae44SScott Teel  */
8894c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
8895c2adae44SScott Teel {
8896c2adae44SScott Teel 	u32 *options;
8897c2adae44SScott Teel 	struct CommandList *c;
8898c2adae44SScott Teel 	int rc;
8899c2adae44SScott Teel 
8900c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
8901c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
8902c2adae44SScott Teel 		return;
8903c2adae44SScott Teel 
8904c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
89057e8a9486SAmit Kushwaha 	if (!options)
8906c2adae44SScott Teel 		return;
8907c2adae44SScott Teel 
8908c2adae44SScott Teel 	c = cmd_alloc(h);
8909c2adae44SScott Teel 
8910c2adae44SScott Teel 	/* first, get the current diag options settings */
8911c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8912c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8913c2adae44SScott Teel 		goto errout;
8914c2adae44SScott Teel 
89158bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
89168bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8917c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
8918c2adae44SScott Teel 		goto errout;
8919c2adae44SScott Teel 
8920c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
8921c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
8922c2adae44SScott Teel 
8923c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
8924c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8925c2adae44SScott Teel 		goto errout;
8926c2adae44SScott Teel 
89278bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE,
89288bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8929c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8930c2adae44SScott Teel 		goto errout;
8931c2adae44SScott Teel 
8932c2adae44SScott Teel 	/* Now verify that it got set: */
8933c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8934c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8935c2adae44SScott Teel 		goto errout;
8936c2adae44SScott Teel 
89378bc8f47eSChristoph Hellwig 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE,
89388bc8f47eSChristoph Hellwig 			NO_TIMEOUT);
8939c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8940c2adae44SScott Teel 		goto errout;
8941c2adae44SScott Teel 
8942d8a080c3SDan Carpenter 	if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
8943c2adae44SScott Teel 		goto out;
8944c2adae44SScott Teel 
8945c2adae44SScott Teel errout:
8946c2adae44SScott Teel 	dev_err(&h->pdev->dev,
8947c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
8948c2adae44SScott Teel out:
8949c2adae44SScott Teel 	cmd_free(h, c);
8950c2adae44SScott Teel 	kfree(options);
8951c2adae44SScott Teel }
8952c2adae44SScott Teel 
89530d98ba8dSSinan Kaya static void __hpsa_shutdown(struct pci_dev *pdev)
8954edd16368SStephen M. Cameron {
8955edd16368SStephen M. Cameron 	struct ctlr_info *h;
8956edd16368SStephen M. Cameron 
8957edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8958edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8959edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8960edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8961edd16368SStephen M. Cameron 	 */
8962edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8963edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8964105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8965cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8966edd16368SStephen M. Cameron }
8967edd16368SStephen M. Cameron 
89680d98ba8dSSinan Kaya static void hpsa_shutdown(struct pci_dev *pdev)
89690d98ba8dSSinan Kaya {
89700d98ba8dSSinan Kaya 	__hpsa_shutdown(pdev);
89710d98ba8dSSinan Kaya 	pci_disable_device(pdev);
89720d98ba8dSSinan Kaya }
89730d98ba8dSSinan Kaya 
89746f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
897555e14e76SStephen M. Cameron {
897655e14e76SStephen M. Cameron 	int i;
897755e14e76SStephen M. Cameron 
8978105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
897955e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8980105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8981105a3dbcSRobert Elliott 	}
898255e14e76SStephen M. Cameron }
898355e14e76SStephen M. Cameron 
89846f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8985edd16368SStephen M. Cameron {
8986edd16368SStephen M. Cameron 	struct ctlr_info *h;
89878a98db73SStephen M. Cameron 	unsigned long flags;
8988edd16368SStephen M. Cameron 
8989edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8990edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8991edd16368SStephen M. Cameron 		return;
8992edd16368SStephen M. Cameron 	}
8993edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
89948a98db73SStephen M. Cameron 
89958a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
89968a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
89978a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
89988a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
89996636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
90006636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
90013d38f00cSScott Teel 	cancel_delayed_work_sync(&h->event_monitor_work);
90026636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
90036636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
900401192088SDon Brace 	destroy_workqueue(h->monitor_ctlr_wq);
9005cc64c817SRobert Elliott 
9006dfb2e6f4SMartin Wilck 	hpsa_delete_sas_host(h);
9007dfb2e6f4SMartin Wilck 
90082d041306SDon Brace 	/*
90092d041306SDon Brace 	 * Call before disabling interrupts.
90102d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
90112d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
90122d041306SDon Brace 	 * operations which cannot complete and will hang the system.
90132d041306SDon Brace 	 */
90142d041306SDon Brace 	if (h->scsi_host)
90152d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
9016105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
9017195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
90180d98ba8dSSinan Kaya 	__hpsa_shutdown(pdev);
9019cc64c817SRobert Elliott 
9020105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
9021105a3dbcSRobert Elliott 
90222946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
90232946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
90242946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9025105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
9026105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
90271fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
902834592254SScott Teel 	kfree(h->lastlogicals);
9029105a3dbcSRobert Elliott 
9030105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
9031195f2c65SRobert Elliott 
90322946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
90332946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
90342946e82bSRobert Elliott 
9035195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
90362946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
9037195f2c65SRobert Elliott 
9038105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
9039105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
9040105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
9041d04e62b9SKevin Barnett 
90428b834bffSMing Lei 	hpda_free_ctlr_info(h);				/* init_one 1 */
9043edd16368SStephen M. Cameron }
9044edd16368SStephen M. Cameron 
9045edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
9046edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
9047edd16368SStephen M. Cameron {
9048edd16368SStephen M. Cameron 	return -ENOSYS;
9049edd16368SStephen M. Cameron }
9050edd16368SStephen M. Cameron 
9051edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
9052edd16368SStephen M. Cameron {
9053edd16368SStephen M. Cameron 	return -ENOSYS;
9054edd16368SStephen M. Cameron }
9055edd16368SStephen M. Cameron 
9056edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
9057f79cfec6SStephen M. Cameron 	.name = HPSA,
9058edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
90596f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
9060edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
9061edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
9062edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
9063edd16368SStephen M. Cameron 	.resume = hpsa_resume,
9064edd16368SStephen M. Cameron };
9065edd16368SStephen M. Cameron 
9066303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
9067303932fdSDon Brace  * scatter gather elements supported) and bucket[],
9068303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
9069303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
9070303932fdSDon Brace  * byte increments) which the controller uses to fetch
9071303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
9072303932fdSDon Brace  * maps a given number of scatter gather elements to one of
9073303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
9074303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
9075303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
9076303932fdSDon Brace  * bits of the command address.
9077303932fdSDon Brace  */
9078303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
90792b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
9080303932fdSDon Brace {
9081303932fdSDon Brace 	int i, j, b, size;
9082303932fdSDon Brace 
9083303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
9084303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
9085303932fdSDon Brace 		/* Compute size of a command with i SG entries */
9086e1f7de0cSMatt Gates 		size = i + min_blocks;
9087303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
9088303932fdSDon Brace 		/* Find the bucket that is just big enough */
9089e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
9090303932fdSDon Brace 			if (bucket[j] >= size) {
9091303932fdSDon Brace 				b = j;
9092303932fdSDon Brace 				break;
9093303932fdSDon Brace 			}
9094303932fdSDon Brace 		}
9095303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
9096303932fdSDon Brace 		bucket_map[i] = b;
9097303932fdSDon Brace 	}
9098303932fdSDon Brace }
9099303932fdSDon Brace 
9100105a3dbcSRobert Elliott /*
9101105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
9102105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9103105a3dbcSRobert Elliott  */
9104c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
9105303932fdSDon Brace {
91066c311b57SStephen M. Cameron 	int i;
91076c311b57SStephen M. Cameron 	unsigned long register_value;
9108e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9109e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
9110e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
9111b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
9112b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
9113e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
9114def342bdSStephen M. Cameron 
9115def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
9116def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
9117def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
9118def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
9119def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
9120def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
9121def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
9122def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
9123def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
9124def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
9125d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
9126def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
9127def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
9128def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
9129def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
9130def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
9131def342bdSStephen M. Cameron 	 */
9132d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
9133b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
9134b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
9135b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
9136b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
9137b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
9138b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
9139b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
9140b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
9141b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
9142b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
9143d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
9144303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
9145303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
9146303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
9147303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
9148303932fdSDon Brace 	 */
9149303932fdSDon Brace 
9150b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
9151b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
9152b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
9153b3a52e79SStephen M. Cameron 	 */
9154b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
9155b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
9156b3a52e79SStephen M. Cameron 
9157303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
9158072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
9159072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
9160303932fdSDon Brace 
9161d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
9162d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
9163e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
9164303932fdSDon Brace 	for (i = 0; i < 8; i++)
9165303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
9166303932fdSDon Brace 
9167303932fdSDon Brace 	/* size of controller ring buffer */
9168303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
9169254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
9170303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
9171303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
9172254f796bSMatt Gates 
9173254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9174254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
9175072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
9176254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
9177254f796bSMatt Gates 	}
9178254f796bSMatt Gates 
9179b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
9180e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
9181e1f7de0cSMatt Gates 	/*
9182e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
9183e1f7de0cSMatt Gates 	 */
9184e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9185e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
9186e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
9187e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
918896b6ce4eSDon Brace 	} else
918996b6ce4eSDon Brace 		if (trans_support & CFGTBL_Trans_io_accel2)
9190c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
9191303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9192c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9193c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9194c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
9195c706a795SRobert Elliott 		return -ENODEV;
9196c706a795SRobert Elliott 	}
9197303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
9198303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
9199050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
9200050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
9201c706a795SRobert Elliott 		return -ENODEV;
9202303932fdSDon Brace 	}
9203960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
9204e1f7de0cSMatt Gates 	h->access = access;
9205e1f7de0cSMatt Gates 	h->transMethod = transMethod;
9206e1f7de0cSMatt Gates 
9207b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
9208b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
9209c706a795SRobert Elliott 		return 0;
9210e1f7de0cSMatt Gates 
9211b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
9212e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
9213e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
9214e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
9215e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
9216e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
9217e1f7de0cSMatt Gates 		}
9218283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
9219283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
9220e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
9221e1f7de0cSMatt Gates 
9222e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
9223072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
9224072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
9225072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
9226072b0518SStephen M. Cameron 				h->reply_queue_size);
9227e1f7de0cSMatt Gates 
9228e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
9229e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
9230e1f7de0cSMatt Gates 		 */
9231e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
9232e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
9233e1f7de0cSMatt Gates 
9234e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
9235e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
9236e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
9237e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
9238e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
92392b08b3e9SDon Brace 			cp->host_context_flags =
92402b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
9241e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
9242e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
924350a0decfSStephen M. Cameron 			cp->tag =
9244f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
924550a0decfSStephen M. Cameron 			cp->host_addr =
924650a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
9247e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
9248e1f7de0cSMatt Gates 		}
9249b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9250b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
9251b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
9252b9af4937SStephen M. Cameron 		int rc;
9253b9af4937SStephen M. Cameron 
9254b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
9255b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
9256b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
9257b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
9258b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
9259b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
9260b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
9261b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
9262b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
9263b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
9264b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
9265b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
9266b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
9267b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
9268b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
9269b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
9270b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
9271b9af4937SStephen M. Cameron 	}
9272b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9273c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9274c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9275c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
9276c706a795SRobert Elliott 		return -ENODEV;
9277c706a795SRobert Elliott 	}
9278c706a795SRobert Elliott 	return 0;
9279e1f7de0cSMatt Gates }
9280e1f7de0cSMatt Gates 
92811fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
92821fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
92831fb7c98aSRobert Elliott {
9284105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
92851fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
92861fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
92871fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
92881fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
9289105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
9290105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
9291105a3dbcSRobert Elliott 	}
92921fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
9293105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
92941fb7c98aSRobert Elliott }
92951fb7c98aSRobert Elliott 
9296d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
9297d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
9298e1f7de0cSMatt Gates {
9299283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
9300283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9301283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
9302283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
9303283b4a9bSStephen M. Cameron 
9304e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
9305e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
9306e1f7de0cSMatt Gates 	 * hardware.
9307e1f7de0cSMatt Gates 	 */
9308e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
9309e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
9310e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
93118bc8f47eSChristoph Hellwig 		dma_alloc_coherent(&h->pdev->dev,
9312e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
93138bc8f47eSChristoph Hellwig 			&h->ioaccel_cmd_pool_dhandle, GFP_KERNEL);
9314e1f7de0cSMatt Gates 
9315e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
9316283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9317e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
9318e1f7de0cSMatt Gates 
9319e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
9320e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
9321e1f7de0cSMatt Gates 		goto clean_up;
9322e1f7de0cSMatt Gates 
9323e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
9324e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
9325e1f7de0cSMatt Gates 	return 0;
9326e1f7de0cSMatt Gates 
9327e1f7de0cSMatt Gates clean_up:
93281fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
93292dd02d74SRobert Elliott 	return -ENOMEM;
93306c311b57SStephen M. Cameron }
93316c311b57SStephen M. Cameron 
93321fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
93331fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
93341fb7c98aSRobert Elliott {
9335d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9336d9a729f3SWebb Scales 
9337105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
93381fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
93391fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
93401fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
93411fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
9342105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
9343105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
9344105a3dbcSRobert Elliott 	}
93451fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
9346105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
93471fb7c98aSRobert Elliott }
93481fb7c98aSRobert Elliott 
9349d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
9350d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
9351aca9012aSStephen M. Cameron {
9352d9a729f3SWebb Scales 	int rc;
9353d9a729f3SWebb Scales 
9354aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
9355aca9012aSStephen M. Cameron 
9356aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
9357aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9358aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
9359aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
9360aca9012aSStephen M. Cameron 
9361aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
9362aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
9363aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
93648bc8f47eSChristoph Hellwig 		dma_alloc_coherent(&h->pdev->dev,
9365aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
93668bc8f47eSChristoph Hellwig 			&h->ioaccel2_cmd_pool_dhandle, GFP_KERNEL);
9367aca9012aSStephen M. Cameron 
9368aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
9369aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9370aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9371aca9012aSStephen M. Cameron 
9372aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
9373d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
9374d9a729f3SWebb Scales 		rc = -ENOMEM;
9375d9a729f3SWebb Scales 		goto clean_up;
9376d9a729f3SWebb Scales 	}
9377d9a729f3SWebb Scales 
9378d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
9379d9a729f3SWebb Scales 	if (rc)
9380aca9012aSStephen M. Cameron 		goto clean_up;
9381aca9012aSStephen M. Cameron 
9382aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
9383aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
9384aca9012aSStephen M. Cameron 	return 0;
9385aca9012aSStephen M. Cameron 
9386aca9012aSStephen M. Cameron clean_up:
93871fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9388d9a729f3SWebb Scales 	return rc;
9389aca9012aSStephen M. Cameron }
9390aca9012aSStephen M. Cameron 
9391105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
9392105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
9393105a3dbcSRobert Elliott {
9394105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
9395105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9396105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9397105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9398105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9399105a3dbcSRobert Elliott }
9400105a3dbcSRobert Elliott 
9401105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
9402105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9403105a3dbcSRobert Elliott  */
9404105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
94056c311b57SStephen M. Cameron {
94066c311b57SStephen M. Cameron 	u32 trans_support;
9407e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9408e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
9409105a3dbcSRobert Elliott 	int i, rc;
94106c311b57SStephen M. Cameron 
941102ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
9412105a3dbcSRobert Elliott 		return 0;
941302ec19c8SStephen M. Cameron 
941467c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
941567c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
9416105a3dbcSRobert Elliott 		return 0;
941767c99a72Sscameron@beardog.cce.hp.com 
9418e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
9419e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9420e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9421e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9422105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9423105a3dbcSRobert Elliott 		if (rc)
9424105a3dbcSRobert Elliott 			return rc;
9425105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9426aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9427aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9428105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9429105a3dbcSRobert Elliott 		if (rc)
9430105a3dbcSRobert Elliott 			return rc;
9431e1f7de0cSMatt Gates 	}
9432e1f7de0cSMatt Gates 
9433bc2bb154SChristoph Hellwig 	h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1;
9434cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
94356c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9436072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
94376c311b57SStephen M. Cameron 
9438254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
94398bc8f47eSChristoph Hellwig 		h->reply_queue[i].head = dma_alloc_coherent(&h->pdev->dev,
9440072b0518SStephen M. Cameron 						h->reply_queue_size,
94418bc8f47eSChristoph Hellwig 						&h->reply_queue[i].busaddr,
94428bc8f47eSChristoph Hellwig 						GFP_KERNEL);
9443105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9444105a3dbcSRobert Elliott 			rc = -ENOMEM;
9445105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9446105a3dbcSRobert Elliott 		}
9447254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9448254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9449254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9450254f796bSMatt Gates 	}
9451254f796bSMatt Gates 
94526c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9453d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
94546c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9455105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9456105a3dbcSRobert Elliott 		rc = -ENOMEM;
9457105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9458105a3dbcSRobert Elliott 	}
94596c311b57SStephen M. Cameron 
9460105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9461105a3dbcSRobert Elliott 	if (rc)
9462105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9463105a3dbcSRobert Elliott 	return 0;
9464303932fdSDon Brace 
9465105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9466303932fdSDon Brace 	kfree(h->blockFetchTable);
9467105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9468105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9469105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9470105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9471105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9472105a3dbcSRobert Elliott 	return rc;
9473303932fdSDon Brace }
9474303932fdSDon Brace 
947523100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
947676438d08SStephen M. Cameron {
947723100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
947823100dd9SStephen M. Cameron }
947923100dd9SStephen M. Cameron 
948023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
948123100dd9SStephen M. Cameron {
948223100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9483f2405db8SDon Brace 	int i, accel_cmds_out;
9484281a7fd0SWebb Scales 	int refcount;
948576438d08SStephen M. Cameron 
9486f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
948723100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9488f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9489f2405db8SDon Brace 			c = h->cmd_pool + i;
9490281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9491281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
949223100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9493281a7fd0SWebb Scales 			cmd_free(h, c);
9494f2405db8SDon Brace 		}
949523100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
949676438d08SStephen M. Cameron 			break;
949776438d08SStephen M. Cameron 		msleep(100);
949876438d08SStephen M. Cameron 	} while (1);
949976438d08SStephen M. Cameron }
950076438d08SStephen M. Cameron 
9501d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy(
9502d04e62b9SKevin Barnett 				struct hpsa_sas_port *hpsa_sas_port)
9503d04e62b9SKevin Barnett {
9504d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9505d04e62b9SKevin Barnett 	struct sas_phy *phy;
9506d04e62b9SKevin Barnett 
9507d04e62b9SKevin Barnett 	hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL);
9508d04e62b9SKevin Barnett 	if (!hpsa_sas_phy)
9509d04e62b9SKevin Barnett 		return NULL;
9510d04e62b9SKevin Barnett 
9511d04e62b9SKevin Barnett 	phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev,
9512d04e62b9SKevin Barnett 		hpsa_sas_port->next_phy_index);
9513d04e62b9SKevin Barnett 	if (!phy) {
9514d04e62b9SKevin Barnett 		kfree(hpsa_sas_phy);
9515d04e62b9SKevin Barnett 		return NULL;
9516d04e62b9SKevin Barnett 	}
9517d04e62b9SKevin Barnett 
9518d04e62b9SKevin Barnett 	hpsa_sas_port->next_phy_index++;
9519d04e62b9SKevin Barnett 	hpsa_sas_phy->phy = phy;
9520d04e62b9SKevin Barnett 	hpsa_sas_phy->parent_port = hpsa_sas_port;
9521d04e62b9SKevin Barnett 
9522d04e62b9SKevin Barnett 	return hpsa_sas_phy;
9523d04e62b9SKevin Barnett }
9524d04e62b9SKevin Barnett 
9525d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9526d04e62b9SKevin Barnett {
9527d04e62b9SKevin Barnett 	struct sas_phy *phy = hpsa_sas_phy->phy;
9528d04e62b9SKevin Barnett 
9529d04e62b9SKevin Barnett 	sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy);
9530d04e62b9SKevin Barnett 	if (hpsa_sas_phy->added_to_port)
9531d04e62b9SKevin Barnett 		list_del(&hpsa_sas_phy->phy_list_entry);
953255ca38b4SMartin Wilck 	sas_phy_delete(phy);
9533d04e62b9SKevin Barnett 	kfree(hpsa_sas_phy);
9534d04e62b9SKevin Barnett }
9535d04e62b9SKevin Barnett 
9536d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9537d04e62b9SKevin Barnett {
9538d04e62b9SKevin Barnett 	int rc;
9539d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9540d04e62b9SKevin Barnett 	struct sas_phy *phy;
9541d04e62b9SKevin Barnett 	struct sas_identify *identify;
9542d04e62b9SKevin Barnett 
9543d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_sas_phy->parent_port;
9544d04e62b9SKevin Barnett 	phy = hpsa_sas_phy->phy;
9545d04e62b9SKevin Barnett 
9546d04e62b9SKevin Barnett 	identify = &phy->identify;
9547d04e62b9SKevin Barnett 	memset(identify, 0, sizeof(*identify));
9548d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9549d04e62b9SKevin Barnett 	identify->device_type = SAS_END_DEVICE;
9550d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9551d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9552d04e62b9SKevin Barnett 	phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9553d04e62b9SKevin Barnett 	phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9554d04e62b9SKevin Barnett 	phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN;
9555d04e62b9SKevin Barnett 	phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN;
9556d04e62b9SKevin Barnett 	phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN;
9557d04e62b9SKevin Barnett 
9558d04e62b9SKevin Barnett 	rc = sas_phy_add(hpsa_sas_phy->phy);
9559d04e62b9SKevin Barnett 	if (rc)
9560d04e62b9SKevin Barnett 		return rc;
9561d04e62b9SKevin Barnett 
9562d04e62b9SKevin Barnett 	sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy);
9563d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_phy->phy_list_entry,
9564d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head);
9565d04e62b9SKevin Barnett 	hpsa_sas_phy->added_to_port = true;
9566d04e62b9SKevin Barnett 
9567d04e62b9SKevin Barnett 	return 0;
9568d04e62b9SKevin Barnett }
9569d04e62b9SKevin Barnett 
9570d04e62b9SKevin Barnett static int
9571d04e62b9SKevin Barnett 	hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port,
9572d04e62b9SKevin Barnett 				struct sas_rphy *rphy)
9573d04e62b9SKevin Barnett {
9574d04e62b9SKevin Barnett 	struct sas_identify *identify;
9575d04e62b9SKevin Barnett 
9576d04e62b9SKevin Barnett 	identify = &rphy->identify;
9577d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9578d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9579d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9580d04e62b9SKevin Barnett 
9581d04e62b9SKevin Barnett 	return sas_rphy_add(rphy);
9582d04e62b9SKevin Barnett }
9583d04e62b9SKevin Barnett 
9584d04e62b9SKevin Barnett static struct hpsa_sas_port
9585d04e62b9SKevin Barnett 	*hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node,
9586d04e62b9SKevin Barnett 				u64 sas_address)
9587d04e62b9SKevin Barnett {
9588d04e62b9SKevin Barnett 	int rc;
9589d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9590d04e62b9SKevin Barnett 	struct sas_port *port;
9591d04e62b9SKevin Barnett 
9592d04e62b9SKevin Barnett 	hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL);
9593d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9594d04e62b9SKevin Barnett 		return NULL;
9595d04e62b9SKevin Barnett 
9596d04e62b9SKevin Barnett 	INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head);
9597d04e62b9SKevin Barnett 	hpsa_sas_port->parent_node = hpsa_sas_node;
9598d04e62b9SKevin Barnett 
9599d04e62b9SKevin Barnett 	port = sas_port_alloc_num(hpsa_sas_node->parent_dev);
9600d04e62b9SKevin Barnett 	if (!port)
9601d04e62b9SKevin Barnett 		goto free_hpsa_port;
9602d04e62b9SKevin Barnett 
9603d04e62b9SKevin Barnett 	rc = sas_port_add(port);
9604d04e62b9SKevin Barnett 	if (rc)
9605d04e62b9SKevin Barnett 		goto free_sas_port;
9606d04e62b9SKevin Barnett 
9607d04e62b9SKevin Barnett 	hpsa_sas_port->port = port;
9608d04e62b9SKevin Barnett 	hpsa_sas_port->sas_address = sas_address;
9609d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_port->port_list_entry,
9610d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head);
9611d04e62b9SKevin Barnett 
9612d04e62b9SKevin Barnett 	return hpsa_sas_port;
9613d04e62b9SKevin Barnett 
9614d04e62b9SKevin Barnett free_sas_port:
9615d04e62b9SKevin Barnett 	sas_port_free(port);
9616d04e62b9SKevin Barnett free_hpsa_port:
9617d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9618d04e62b9SKevin Barnett 
9619d04e62b9SKevin Barnett 	return NULL;
9620d04e62b9SKevin Barnett }
9621d04e62b9SKevin Barnett 
9622d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port)
9623d04e62b9SKevin Barnett {
9624d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9625d04e62b9SKevin Barnett 	struct hpsa_sas_phy *next;
9626d04e62b9SKevin Barnett 
9627d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_phy, next,
9628d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head, phy_list_entry)
9629d04e62b9SKevin Barnett 		hpsa_free_sas_phy(hpsa_sas_phy);
9630d04e62b9SKevin Barnett 
9631d04e62b9SKevin Barnett 	sas_port_delete(hpsa_sas_port->port);
9632d04e62b9SKevin Barnett 	list_del(&hpsa_sas_port->port_list_entry);
9633d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9634d04e62b9SKevin Barnett }
9635d04e62b9SKevin Barnett 
9636d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev)
9637d04e62b9SKevin Barnett {
9638d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9639d04e62b9SKevin Barnett 
9640d04e62b9SKevin Barnett 	hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL);
9641d04e62b9SKevin Barnett 	if (hpsa_sas_node) {
9642d04e62b9SKevin Barnett 		hpsa_sas_node->parent_dev = parent_dev;
9643d04e62b9SKevin Barnett 		INIT_LIST_HEAD(&hpsa_sas_node->port_list_head);
9644d04e62b9SKevin Barnett 	}
9645d04e62b9SKevin Barnett 
9646d04e62b9SKevin Barnett 	return hpsa_sas_node;
9647d04e62b9SKevin Barnett }
9648d04e62b9SKevin Barnett 
9649d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node)
9650d04e62b9SKevin Barnett {
9651d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9652d04e62b9SKevin Barnett 	struct hpsa_sas_port *next;
9653d04e62b9SKevin Barnett 
9654d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9655d04e62b9SKevin Barnett 		return;
9656d04e62b9SKevin Barnett 
9657d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_port, next,
9658d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head, port_list_entry)
9659d04e62b9SKevin Barnett 		hpsa_free_sas_port(hpsa_sas_port);
9660d04e62b9SKevin Barnett 
9661d04e62b9SKevin Barnett 	kfree(hpsa_sas_node);
9662d04e62b9SKevin Barnett }
9663d04e62b9SKevin Barnett 
9664d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
9665d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
9666d04e62b9SKevin Barnett 					struct sas_rphy *rphy)
9667d04e62b9SKevin Barnett {
9668d04e62b9SKevin Barnett 	int i;
9669d04e62b9SKevin Barnett 	struct hpsa_scsi_dev_t *device;
9670d04e62b9SKevin Barnett 
9671d04e62b9SKevin Barnett 	for (i = 0; i < h->ndevices; i++) {
9672d04e62b9SKevin Barnett 		device = h->dev[i];
9673d04e62b9SKevin Barnett 		if (!device->sas_port)
9674d04e62b9SKevin Barnett 			continue;
9675d04e62b9SKevin Barnett 		if (device->sas_port->rphy == rphy)
9676d04e62b9SKevin Barnett 			return device;
9677d04e62b9SKevin Barnett 	}
9678d04e62b9SKevin Barnett 
9679d04e62b9SKevin Barnett 	return NULL;
9680d04e62b9SKevin Barnett }
9681d04e62b9SKevin Barnett 
9682d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h)
9683d04e62b9SKevin Barnett {
9684d04e62b9SKevin Barnett 	int rc;
9685d04e62b9SKevin Barnett 	struct device *parent_dev;
9686d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9687d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9688d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9689d04e62b9SKevin Barnett 
96900a7c3bb8SDon Brace 	parent_dev = &h->scsi_host->shost_dev;
9691d04e62b9SKevin Barnett 
9692d04e62b9SKevin Barnett 	hpsa_sas_node = hpsa_alloc_sas_node(parent_dev);
9693d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9694d04e62b9SKevin Barnett 		return -ENOMEM;
9695d04e62b9SKevin Barnett 
9696d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address);
9697d04e62b9SKevin Barnett 	if (!hpsa_sas_port) {
9698d04e62b9SKevin Barnett 		rc = -ENODEV;
9699d04e62b9SKevin Barnett 		goto free_sas_node;
9700d04e62b9SKevin Barnett 	}
9701d04e62b9SKevin Barnett 
9702d04e62b9SKevin Barnett 	hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port);
9703d04e62b9SKevin Barnett 	if (!hpsa_sas_phy) {
9704d04e62b9SKevin Barnett 		rc = -ENODEV;
9705d04e62b9SKevin Barnett 		goto free_sas_port;
9706d04e62b9SKevin Barnett 	}
9707d04e62b9SKevin Barnett 
9708d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_phy(hpsa_sas_phy);
9709d04e62b9SKevin Barnett 	if (rc)
9710d04e62b9SKevin Barnett 		goto free_sas_phy;
9711d04e62b9SKevin Barnett 
9712d04e62b9SKevin Barnett 	h->sas_host = hpsa_sas_node;
9713d04e62b9SKevin Barnett 
9714d04e62b9SKevin Barnett 	return 0;
9715d04e62b9SKevin Barnett 
9716d04e62b9SKevin Barnett free_sas_phy:
9717d04e62b9SKevin Barnett 	hpsa_free_sas_phy(hpsa_sas_phy);
9718d04e62b9SKevin Barnett free_sas_port:
9719d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9720d04e62b9SKevin Barnett free_sas_node:
9721d04e62b9SKevin Barnett 	hpsa_free_sas_node(hpsa_sas_node);
9722d04e62b9SKevin Barnett 
9723d04e62b9SKevin Barnett 	return rc;
9724d04e62b9SKevin Barnett }
9725d04e62b9SKevin Barnett 
9726d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h)
9727d04e62b9SKevin Barnett {
9728d04e62b9SKevin Barnett 	hpsa_free_sas_node(h->sas_host);
9729d04e62b9SKevin Barnett }
9730d04e62b9SKevin Barnett 
9731d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
9732d04e62b9SKevin Barnett 				struct hpsa_scsi_dev_t *device)
9733d04e62b9SKevin Barnett {
9734d04e62b9SKevin Barnett 	int rc;
9735d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9736d04e62b9SKevin Barnett 	struct sas_rphy *rphy;
9737d04e62b9SKevin Barnett 
9738d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address);
9739d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9740d04e62b9SKevin Barnett 		return -ENOMEM;
9741d04e62b9SKevin Barnett 
9742d04e62b9SKevin Barnett 	rphy = sas_end_device_alloc(hpsa_sas_port->port);
9743d04e62b9SKevin Barnett 	if (!rphy) {
9744d04e62b9SKevin Barnett 		rc = -ENODEV;
9745d04e62b9SKevin Barnett 		goto free_sas_port;
9746d04e62b9SKevin Barnett 	}
9747d04e62b9SKevin Barnett 
9748d04e62b9SKevin Barnett 	hpsa_sas_port->rphy = rphy;
9749d04e62b9SKevin Barnett 	device->sas_port = hpsa_sas_port;
9750d04e62b9SKevin Barnett 
9751d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy);
9752d04e62b9SKevin Barnett 	if (rc)
9753d04e62b9SKevin Barnett 		goto free_sas_port;
9754d04e62b9SKevin Barnett 
9755d04e62b9SKevin Barnett 	return 0;
9756d04e62b9SKevin Barnett 
9757d04e62b9SKevin Barnett free_sas_port:
9758d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9759d04e62b9SKevin Barnett 	device->sas_port = NULL;
9760d04e62b9SKevin Barnett 
9761d04e62b9SKevin Barnett 	return rc;
9762d04e62b9SKevin Barnett }
9763d04e62b9SKevin Barnett 
9764d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device)
9765d04e62b9SKevin Barnett {
9766d04e62b9SKevin Barnett 	if (device->sas_port) {
9767d04e62b9SKevin Barnett 		hpsa_free_sas_port(device->sas_port);
9768d04e62b9SKevin Barnett 		device->sas_port = NULL;
9769d04e62b9SKevin Barnett 	}
9770d04e62b9SKevin Barnett }
9771d04e62b9SKevin Barnett 
9772d04e62b9SKevin Barnett static int
9773d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy)
9774d04e62b9SKevin Barnett {
9775d04e62b9SKevin Barnett 	return 0;
9776d04e62b9SKevin Barnett }
9777d04e62b9SKevin Barnett 
9778d04e62b9SKevin Barnett static int
9779d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier)
9780d04e62b9SKevin Barnett {
978101d0e789SDon Brace 	struct Scsi_Host *shost = phy_to_shost(rphy);
978201d0e789SDon Brace 	struct ctlr_info *h;
978301d0e789SDon Brace 	struct hpsa_scsi_dev_t *sd;
978401d0e789SDon Brace 
978501d0e789SDon Brace 	if (!shost)
978601d0e789SDon Brace 		return -ENXIO;
978701d0e789SDon Brace 
978801d0e789SDon Brace 	h = shost_to_hba(shost);
978901d0e789SDon Brace 
979001d0e789SDon Brace 	if (!h)
979101d0e789SDon Brace 		return -ENXIO;
979201d0e789SDon Brace 
979301d0e789SDon Brace 	sd = hpsa_find_device_by_sas_rphy(h, rphy);
979401d0e789SDon Brace 	if (!sd)
979501d0e789SDon Brace 		return -ENXIO;
979601d0e789SDon Brace 
979701d0e789SDon Brace 	*identifier = sd->eli;
979801d0e789SDon Brace 
9799d04e62b9SKevin Barnett 	return 0;
9800d04e62b9SKevin Barnett }
9801d04e62b9SKevin Barnett 
9802d04e62b9SKevin Barnett static int
9803d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy)
9804d04e62b9SKevin Barnett {
9805d04e62b9SKevin Barnett 	return -ENXIO;
9806d04e62b9SKevin Barnett }
9807d04e62b9SKevin Barnett 
9808d04e62b9SKevin Barnett static int
9809d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset)
9810d04e62b9SKevin Barnett {
9811d04e62b9SKevin Barnett 	return 0;
9812d04e62b9SKevin Barnett }
9813d04e62b9SKevin Barnett 
9814d04e62b9SKevin Barnett static int
9815d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable)
9816d04e62b9SKevin Barnett {
9817d04e62b9SKevin Barnett 	return 0;
9818d04e62b9SKevin Barnett }
9819d04e62b9SKevin Barnett 
9820d04e62b9SKevin Barnett static int
9821d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy)
9822d04e62b9SKevin Barnett {
9823d04e62b9SKevin Barnett 	return 0;
9824d04e62b9SKevin Barnett }
9825d04e62b9SKevin Barnett 
9826d04e62b9SKevin Barnett static void
9827d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy)
9828d04e62b9SKevin Barnett {
9829d04e62b9SKevin Barnett }
9830d04e62b9SKevin Barnett 
9831d04e62b9SKevin Barnett static int
9832d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates)
9833d04e62b9SKevin Barnett {
9834d04e62b9SKevin Barnett 	return -EINVAL;
9835d04e62b9SKevin Barnett }
9836d04e62b9SKevin Barnett 
9837d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = {
9838d04e62b9SKevin Barnett 	.get_linkerrors = hpsa_sas_get_linkerrors,
9839d04e62b9SKevin Barnett 	.get_enclosure_identifier = hpsa_sas_get_enclosure_identifier,
9840d04e62b9SKevin Barnett 	.get_bay_identifier = hpsa_sas_get_bay_identifier,
9841d04e62b9SKevin Barnett 	.phy_reset = hpsa_sas_phy_reset,
9842d04e62b9SKevin Barnett 	.phy_enable = hpsa_sas_phy_enable,
9843d04e62b9SKevin Barnett 	.phy_setup = hpsa_sas_phy_setup,
9844d04e62b9SKevin Barnett 	.phy_release = hpsa_sas_phy_release,
9845d04e62b9SKevin Barnett 	.set_phy_speed = hpsa_sas_phy_speed,
9846d04e62b9SKevin Barnett };
9847d04e62b9SKevin Barnett 
9848edd16368SStephen M. Cameron /*
9849edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9850edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9851edd16368SStephen M. Cameron  */
9852edd16368SStephen M. Cameron static int __init hpsa_init(void)
9853edd16368SStephen M. Cameron {
9854d04e62b9SKevin Barnett 	int rc;
9855d04e62b9SKevin Barnett 
9856d04e62b9SKevin Barnett 	hpsa_sas_transport_template =
9857d04e62b9SKevin Barnett 		sas_attach_transport(&hpsa_sas_transport_functions);
9858d04e62b9SKevin Barnett 	if (!hpsa_sas_transport_template)
9859d04e62b9SKevin Barnett 		return -ENODEV;
9860d04e62b9SKevin Barnett 
9861d04e62b9SKevin Barnett 	rc = pci_register_driver(&hpsa_pci_driver);
9862d04e62b9SKevin Barnett 
9863d04e62b9SKevin Barnett 	if (rc)
9864d04e62b9SKevin Barnett 		sas_release_transport(hpsa_sas_transport_template);
9865d04e62b9SKevin Barnett 
9866d04e62b9SKevin Barnett 	return rc;
9867edd16368SStephen M. Cameron }
9868edd16368SStephen M. Cameron 
9869edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9870edd16368SStephen M. Cameron {
9871edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9872d04e62b9SKevin Barnett 	sas_release_transport(hpsa_sas_transport_template);
9873edd16368SStephen M. Cameron }
9874edd16368SStephen M. Cameron 
9875e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
9876e1f7de0cSMatt Gates {
9877e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
9878dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
9879dd0e19f3SScott Teel 
9880dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
9881dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
9882dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
9883dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
9884dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
9885dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
9886dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
9887dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
9888dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
9889dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
9890dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
9891dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
9892dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
9893dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
9894dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
9895dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
9896dd0e19f3SScott Teel 
9897dd0e19f3SScott Teel #undef VERIFY_OFFSET
9898dd0e19f3SScott Teel 
9899dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
9900b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
9901b66cc250SMike Miller 
9902b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
9903b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
9904b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
9905b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
9906b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
9907b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
9908b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
9909b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
9910b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
9911b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
9912b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
9913b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
9914b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
9915b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
9916b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
9917b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
9918b66cc250SMike Miller 
9919b66cc250SMike Miller #undef VERIFY_OFFSET
9920b66cc250SMike Miller 
9921b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
9922e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
9923e1f7de0cSMatt Gates 
9924e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
9925e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
9926e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
9927e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
9928e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
9929e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
9930e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
9931e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
9932e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
9933e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
9934e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
9935e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
9936e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
9937e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
9938e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
9939e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
9940e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
9941e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
9942e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
9943e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
9944e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
9945e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
994650a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
9947e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
9948e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
9949e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
9950e1f7de0cSMatt Gates #undef VERIFY_OFFSET
9951e1f7de0cSMatt Gates }
9952e1f7de0cSMatt Gates 
9953edd16368SStephen M. Cameron module_init(hpsa_init);
9954edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
9955