xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 9a993302cc7a2e0a22e0851122dcfb59b56abd7a)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
351c35139SScott Teel  *    Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
4edd16368SStephen M. Cameron  *
5edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
6edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
7edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
8edd16368SStephen M. Cameron  *
9edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
10edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
11edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
13edd16368SStephen M. Cameron  *
14edd16368SStephen M. Cameron  *    You should have received a copy of the GNU General Public License
15edd16368SStephen M. Cameron  *    along with this program; if not, write to the Free Software
16edd16368SStephen M. Cameron  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  *    Questions/Comments/Bugfixes to iss_storagedev@hp.com
19edd16368SStephen M. Cameron  *
20edd16368SStephen M. Cameron  */
21edd16368SStephen M. Cameron 
22edd16368SStephen M. Cameron #include <linux/module.h>
23edd16368SStephen M. Cameron #include <linux/interrupt.h>
24edd16368SStephen M. Cameron #include <linux/types.h>
25edd16368SStephen M. Cameron #include <linux/pci.h>
26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
27edd16368SStephen M. Cameron #include <linux/kernel.h>
28edd16368SStephen M. Cameron #include <linux/slab.h>
29edd16368SStephen M. Cameron #include <linux/delay.h>
30edd16368SStephen M. Cameron #include <linux/fs.h>
31edd16368SStephen M. Cameron #include <linux/timer.h>
32edd16368SStephen M. Cameron #include <linux/init.h>
33edd16368SStephen M. Cameron #include <linux/spinlock.h>
34edd16368SStephen M. Cameron #include <linux/compat.h>
35edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
36edd16368SStephen M. Cameron #include <linux/uaccess.h>
37edd16368SStephen M. Cameron #include <linux/io.h>
38edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
39edd16368SStephen M. Cameron #include <linux/completion.h>
40edd16368SStephen M. Cameron #include <linux/moduleparam.h>
41edd16368SStephen M. Cameron #include <scsi/scsi.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
43edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
44edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
47edd16368SStephen M. Cameron #include <linux/string.h>
48edd16368SStephen M. Cameron #include <linux/bitmap.h>
4960063497SArun Sharma #include <linux/atomic.h>
50a0c12413SStephen M. Cameron #include <linux/jiffies.h>
51283b4a9bSStephen M. Cameron #include <asm/div64.h>
52edd16368SStephen M. Cameron #include "hpsa_cmd.h"
53edd16368SStephen M. Cameron #include "hpsa.h"
54edd16368SStephen M. Cameron 
55edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
56*9a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1"
57edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
58f79cfec6SStephen M. Cameron #define HPSA "hpsa"
59edd16368SStephen M. Cameron 
60edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */
61edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000
62edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
63edd16368SStephen M. Cameron 
64edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
65edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
66edd16368SStephen M. Cameron 
67edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
68edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
69edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
70edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
71edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
72edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
73edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
74edd16368SStephen M. Cameron 
75edd16368SStephen M. Cameron static int hpsa_allow_any;
76edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
77edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
78edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
7902ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8002ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8102ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8202ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
83edd16368SStephen M. Cameron 
84edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
85edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
86edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
87edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
88edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
89edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
90edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
91163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
92163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
93f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
949143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
959143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
969143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
979143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
989143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
101fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
102fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
103fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
104fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
105fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1925},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
10897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
10997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1218e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1228e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1238e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1248e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1258e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
126edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
127edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
128edd16368SStephen M. Cameron 	{0,}
129edd16368SStephen M. Cameron };
130edd16368SStephen M. Cameron 
131edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
132edd16368SStephen M. Cameron 
133edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
134edd16368SStephen M. Cameron  *  product = Marketing Name for the board
135edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
136edd16368SStephen M. Cameron  */
137edd16368SStephen M. Cameron static struct board_type products[] = {
138edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
139edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
140edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
141edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
142edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
143163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
144163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
145fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
146fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
147fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
148fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
149fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
150fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
151fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1521fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1531fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1541fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1551fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1561fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1571fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1581fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
15997b9f53dSMike Miller 	{0x21BD103C, "Smart Array", &SA5_access},
16097b9f53dSMike Miller 	{0x21BE103C, "Smart Array", &SA5_access},
16197b9f53dSMike Miller 	{0x21BF103C, "Smart Array", &SA5_access},
16297b9f53dSMike Miller 	{0x21C0103C, "Smart Array", &SA5_access},
16397b9f53dSMike Miller 	{0x21C1103C, "Smart Array", &SA5_access},
16497b9f53dSMike Miller 	{0x21C2103C, "Smart Array", &SA5_access},
16597b9f53dSMike Miller 	{0x21C3103C, "Smart Array", &SA5_access},
16697b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
16797b9f53dSMike Miller 	{0x21C5103C, "Smart Array", &SA5_access},
16897b9f53dSMike Miller 	{0x21C7103C, "Smart Array", &SA5_access},
16997b9f53dSMike Miller 	{0x21C8103C, "Smart Array", &SA5_access},
17097b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
1718e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
1728e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
1738e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
1748e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
1758e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
176edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
177edd16368SStephen M. Cameron };
178edd16368SStephen M. Cameron 
179edd16368SStephen M. Cameron static int number_of_controllers;
180edd16368SStephen M. Cameron 
18110f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
18210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
183edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg);
184edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h);
185edd16368SStephen M. Cameron 
186edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
187edd16368SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg);
188edd16368SStephen M. Cameron #endif
189edd16368SStephen M. Cameron 
190edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
191edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c);
192edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
193edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h);
194a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
195b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
196edd16368SStephen M. Cameron 	int cmd_type);
197b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
198edd16368SStephen M. Cameron 
199f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
200a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
201a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
202a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
203667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
204667e23d4SStephen M. Cameron 	int qdepth, int reason);
205edd16368SStephen M. Cameron 
206edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
20775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
208edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
209edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
210edd16368SStephen M. Cameron 
211edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
212edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
213edd16368SStephen M. Cameron 	struct CommandList *c);
214edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
215edd16368SStephen M. Cameron 	struct CommandList *c);
216303932fdSDon Brace /* performant mode helper functions */
217303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
218e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map);
2196f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
220254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2216f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2226f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2231df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2246f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2251df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2266f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2276f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2286f039790SGreg Kroah-Hartman 				     int wait_for_ready);
22975167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
230283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
231fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
232fe5389c8SStephen M. Cameron #define BOARD_READY 1
23323100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
23476438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
235c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
236c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
237c349775eSScott Teel 	u8 *scsi3addr);
238edd16368SStephen M. Cameron 
239edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
240edd16368SStephen M. Cameron {
241edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
242edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
243edd16368SStephen M. Cameron }
244edd16368SStephen M. Cameron 
245a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
246a23513e8SStephen M. Cameron {
247a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
248a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
249a23513e8SStephen M. Cameron }
250a23513e8SStephen M. Cameron 
251edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
252edd16368SStephen M. Cameron 	struct CommandList *c)
253edd16368SStephen M. Cameron {
254edd16368SStephen M. Cameron 	if (c->err_info->SenseInfo[2] != UNIT_ATTENTION)
255edd16368SStephen M. Cameron 		return 0;
256edd16368SStephen M. Cameron 
257edd16368SStephen M. Cameron 	switch (c->err_info->SenseInfo[12]) {
258edd16368SStephen M. Cameron 	case STATE_CHANGED:
259f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a state change "
260edd16368SStephen M. Cameron 			"detected, command retried\n", h->ctlr);
261edd16368SStephen M. Cameron 		break;
262edd16368SStephen M. Cameron 	case LUN_FAILED:
263f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: LUN failure "
264edd16368SStephen M. Cameron 			"detected, action required\n", h->ctlr);
265edd16368SStephen M. Cameron 		break;
266edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
267f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: report LUN data "
26831468401SMike Miller 			"changed, action required\n", h->ctlr);
269edd16368SStephen M. Cameron 	/*
2704f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
2714f4eb9f1SScott Teel 	 * target (array) devices.
272edd16368SStephen M. Cameron 	 */
273edd16368SStephen M. Cameron 		break;
274edd16368SStephen M. Cameron 	case POWER_OR_RESET:
275f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a power on "
276edd16368SStephen M. Cameron 			"or device reset detected\n", h->ctlr);
277edd16368SStephen M. Cameron 		break;
278edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
279f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unit attention "
280edd16368SStephen M. Cameron 		    "cleared by another initiator\n", h->ctlr);
281edd16368SStephen M. Cameron 		break;
282edd16368SStephen M. Cameron 	default:
283f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unknown "
284edd16368SStephen M. Cameron 			"unit attention detected\n", h->ctlr);
285edd16368SStephen M. Cameron 		break;
286edd16368SStephen M. Cameron 	}
287edd16368SStephen M. Cameron 	return 1;
288edd16368SStephen M. Cameron }
289edd16368SStephen M. Cameron 
290852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
291852af20aSMatt Bondurant {
292852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
293852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
294852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
295852af20aSMatt Bondurant 		return 0;
296852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
297852af20aSMatt Bondurant 	return 1;
298852af20aSMatt Bondurant }
299852af20aSMatt Bondurant 
300da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
301da0697bdSScott Teel 					 struct device_attribute *attr,
302da0697bdSScott Teel 					 const char *buf, size_t count)
303da0697bdSScott Teel {
304da0697bdSScott Teel 	int status, len;
305da0697bdSScott Teel 	struct ctlr_info *h;
306da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
307da0697bdSScott Teel 	char tmpbuf[10];
308da0697bdSScott Teel 
309da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
310da0697bdSScott Teel 		return -EACCES;
311da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
312da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
313da0697bdSScott Teel 	tmpbuf[len] = '\0';
314da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
315da0697bdSScott Teel 		return -EINVAL;
316da0697bdSScott Teel 	h = shost_to_hba(shost);
317da0697bdSScott Teel 	h->acciopath_status = !!status;
318da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
319da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
320da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
321da0697bdSScott Teel 	return count;
322da0697bdSScott Teel }
323da0697bdSScott Teel 
3242ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
3252ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
3262ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
3272ba8bfc8SStephen M. Cameron {
3282ba8bfc8SStephen M. Cameron 	int debug_level, len;
3292ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
3302ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
3312ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
3322ba8bfc8SStephen M. Cameron 
3332ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
3342ba8bfc8SStephen M. Cameron 		return -EACCES;
3352ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
3362ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
3372ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
3382ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
3392ba8bfc8SStephen M. Cameron 		return -EINVAL;
3402ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
3412ba8bfc8SStephen M. Cameron 		debug_level = 0;
3422ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
3432ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
3442ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
3452ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
3462ba8bfc8SStephen M. Cameron 	return count;
3472ba8bfc8SStephen M. Cameron }
3482ba8bfc8SStephen M. Cameron 
349edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
350edd16368SStephen M. Cameron 				 struct device_attribute *attr,
351edd16368SStephen M. Cameron 				 const char *buf, size_t count)
352edd16368SStephen M. Cameron {
353edd16368SStephen M. Cameron 	struct ctlr_info *h;
354edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
355a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
35631468401SMike Miller 	hpsa_scan_start(h->scsi_host);
357edd16368SStephen M. Cameron 	return count;
358edd16368SStephen M. Cameron }
359edd16368SStephen M. Cameron 
360d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
361d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
362d28ce020SStephen M. Cameron {
363d28ce020SStephen M. Cameron 	struct ctlr_info *h;
364d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
365d28ce020SStephen M. Cameron 	unsigned char *fwrev;
366d28ce020SStephen M. Cameron 
367d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
368d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
369d28ce020SStephen M. Cameron 		return 0;
370d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
371d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
372d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
373d28ce020SStephen M. Cameron }
374d28ce020SStephen M. Cameron 
37594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
37694a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
37794a13649SStephen M. Cameron {
37894a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
37994a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
38094a13649SStephen M. Cameron 
38194a13649SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", h->commands_outstanding);
38294a13649SStephen M. Cameron }
38394a13649SStephen M. Cameron 
384745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
385745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
386745a7a25SStephen M. Cameron {
387745a7a25SStephen M. Cameron 	struct ctlr_info *h;
388745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
389745a7a25SStephen M. Cameron 
390745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
391745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
392960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
393745a7a25SStephen M. Cameron 			"performant" : "simple");
394745a7a25SStephen M. Cameron }
395745a7a25SStephen M. Cameron 
396da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
397da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
398da0697bdSScott Teel {
399da0697bdSScott Teel 	struct ctlr_info *h;
400da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
401da0697bdSScott Teel 
402da0697bdSScott Teel 	h = shost_to_hba(shost);
403da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
404da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
405da0697bdSScott Teel }
406da0697bdSScott Teel 
40746380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
408941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
409941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
410941b1cdaSStephen M. Cameron 	0x324b103C, /* SmartArray P711m */
411941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
412941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
413941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
414941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
415941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
416941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
417941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
418941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
419941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
420941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
4217af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
422941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
423941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
4245a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
4255a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
4265a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
4275a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
4285a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
4295a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
430941b1cdaSStephen M. Cameron };
431941b1cdaSStephen M. Cameron 
43246380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
43346380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
4347af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
4355a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
4365a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
4375a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
4385a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
4395a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
4405a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
44146380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
44246380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
44346380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
44446380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
44546380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
44646380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
44746380786SStephen M. Cameron 	 */
44846380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
44946380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
45046380786SStephen M. Cameron };
45146380786SStephen M. Cameron 
45246380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id)
453941b1cdaSStephen M. Cameron {
454941b1cdaSStephen M. Cameron 	int i;
455941b1cdaSStephen M. Cameron 
456941b1cdaSStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++)
45746380786SStephen M. Cameron 		if (unresettable_controller[i] == board_id)
458941b1cdaSStephen M. Cameron 			return 0;
459941b1cdaSStephen M. Cameron 	return 1;
460941b1cdaSStephen M. Cameron }
461941b1cdaSStephen M. Cameron 
46246380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
46346380786SStephen M. Cameron {
46446380786SStephen M. Cameron 	int i;
46546380786SStephen M. Cameron 
46646380786SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++)
46746380786SStephen M. Cameron 		if (soft_unresettable_controller[i] == board_id)
46846380786SStephen M. Cameron 			return 0;
46946380786SStephen M. Cameron 	return 1;
47046380786SStephen M. Cameron }
47146380786SStephen M. Cameron 
47246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
47346380786SStephen M. Cameron {
47446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
47546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
47646380786SStephen M. Cameron }
47746380786SStephen M. Cameron 
478941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
479941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
480941b1cdaSStephen M. Cameron {
481941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
482941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
483941b1cdaSStephen M. Cameron 
484941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
48546380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
486941b1cdaSStephen M. Cameron }
487941b1cdaSStephen M. Cameron 
488edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
489edd16368SStephen M. Cameron {
490edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
491edd16368SStephen M. Cameron }
492edd16368SStephen M. Cameron 
493edd16368SStephen M. Cameron static const char *raid_label[] = { "0", "4", "1(1+0)", "5", "5+1", "ADG",
494d82357eaSMike Miller 	"1(ADM)", "UNKNOWN"
495edd16368SStephen M. Cameron };
4966b80b18fSScott Teel #define HPSA_RAID_0	0
4976b80b18fSScott Teel #define HPSA_RAID_4	1
4986b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
4996b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
5006b80b18fSScott Teel #define HPSA_RAID_51	4
5016b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
5026b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
503edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
504edd16368SStephen M. Cameron 
505edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
506edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
507edd16368SStephen M. Cameron {
508edd16368SStephen M. Cameron 	ssize_t l = 0;
50982a72c0aSStephen M. Cameron 	unsigned char rlevel;
510edd16368SStephen M. Cameron 	struct ctlr_info *h;
511edd16368SStephen M. Cameron 	struct scsi_device *sdev;
512edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
513edd16368SStephen M. Cameron 	unsigned long flags;
514edd16368SStephen M. Cameron 
515edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
516edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
517edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
518edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
519edd16368SStephen M. Cameron 	if (!hdev) {
520edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
521edd16368SStephen M. Cameron 		return -ENODEV;
522edd16368SStephen M. Cameron 	}
523edd16368SStephen M. Cameron 
524edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
525edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
526edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
527edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
528edd16368SStephen M. Cameron 		return l;
529edd16368SStephen M. Cameron 	}
530edd16368SStephen M. Cameron 
531edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
532edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
53382a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
534edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
535edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
536edd16368SStephen M. Cameron 	return l;
537edd16368SStephen M. Cameron }
538edd16368SStephen M. Cameron 
539edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
540edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
541edd16368SStephen M. Cameron {
542edd16368SStephen M. Cameron 	struct ctlr_info *h;
543edd16368SStephen M. Cameron 	struct scsi_device *sdev;
544edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
545edd16368SStephen M. Cameron 	unsigned long flags;
546edd16368SStephen M. Cameron 	unsigned char lunid[8];
547edd16368SStephen M. Cameron 
548edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
549edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
550edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
551edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
552edd16368SStephen M. Cameron 	if (!hdev) {
553edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
554edd16368SStephen M. Cameron 		return -ENODEV;
555edd16368SStephen M. Cameron 	}
556edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
557edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
558edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
559edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
560edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
561edd16368SStephen M. Cameron }
562edd16368SStephen M. Cameron 
563edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
564edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
565edd16368SStephen M. Cameron {
566edd16368SStephen M. Cameron 	struct ctlr_info *h;
567edd16368SStephen M. Cameron 	struct scsi_device *sdev;
568edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
569edd16368SStephen M. Cameron 	unsigned long flags;
570edd16368SStephen M. Cameron 	unsigned char sn[16];
571edd16368SStephen M. Cameron 
572edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
573edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
574edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
575edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
576edd16368SStephen M. Cameron 	if (!hdev) {
577edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
578edd16368SStephen M. Cameron 		return -ENODEV;
579edd16368SStephen M. Cameron 	}
580edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
581edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
582edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
583edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
584edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
585edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
586edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
587edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
588edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
589edd16368SStephen M. Cameron }
590edd16368SStephen M. Cameron 
591c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
592c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
593c1988684SScott Teel {
594c1988684SScott Teel 	struct ctlr_info *h;
595c1988684SScott Teel 	struct scsi_device *sdev;
596c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
597c1988684SScott Teel 	unsigned long flags;
598c1988684SScott Teel 	int offload_enabled;
599c1988684SScott Teel 
600c1988684SScott Teel 	sdev = to_scsi_device(dev);
601c1988684SScott Teel 	h = sdev_to_hba(sdev);
602c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
603c1988684SScott Teel 	hdev = sdev->hostdata;
604c1988684SScott Teel 	if (!hdev) {
605c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
606c1988684SScott Teel 		return -ENODEV;
607c1988684SScott Teel 	}
608c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
609c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
610c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
611c1988684SScott Teel }
612c1988684SScott Teel 
6133f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
6143f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
6153f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
6163f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
617c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
618c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
619da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
620da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
621da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
6222ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
6232ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
6243f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
6253f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
6263f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
6273f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
6283f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
6293f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
630941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
631941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
6323f5eac3aSStephen M. Cameron 
6333f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
6343f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
6353f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
6363f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
637c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
6383f5eac3aSStephen M. Cameron 	NULL,
6393f5eac3aSStephen M. Cameron };
6403f5eac3aSStephen M. Cameron 
6413f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
6423f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
6433f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
6443f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
6453f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
646941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
647da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
6482ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
6493f5eac3aSStephen M. Cameron 	NULL,
6503f5eac3aSStephen M. Cameron };
6513f5eac3aSStephen M. Cameron 
6523f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
6533f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
654f79cfec6SStephen M. Cameron 	.name			= HPSA,
655f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
6563f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
6573f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
6583f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
6593f5eac3aSStephen M. Cameron 	.change_queue_depth	= hpsa_change_queue_depth,
6603f5eac3aSStephen M. Cameron 	.this_id		= -1,
6613f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
66275167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
6633f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
6643f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
6653f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
6663f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
6673f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
6683f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
6693f5eac3aSStephen M. Cameron #endif
6703f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
6713f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
672c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
67354b2b50cSMartin K. Petersen 	.no_write_same = 1,
6743f5eac3aSStephen M. Cameron };
6753f5eac3aSStephen M. Cameron 
6763f5eac3aSStephen M. Cameron 
6773f5eac3aSStephen M. Cameron /* Enqueuing and dequeuing functions for cmdlists. */
6783f5eac3aSStephen M. Cameron static inline void addQ(struct list_head *list, struct CommandList *c)
6793f5eac3aSStephen M. Cameron {
6803f5eac3aSStephen M. Cameron 	list_add_tail(&c->list, list);
6813f5eac3aSStephen M. Cameron }
6823f5eac3aSStephen M. Cameron 
683254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
6843f5eac3aSStephen M. Cameron {
6853f5eac3aSStephen M. Cameron 	u32 a;
686254f796bSMatt Gates 	struct reply_pool *rq = &h->reply_queue[q];
687e16a33adSMatt Gates 	unsigned long flags;
6883f5eac3aSStephen M. Cameron 
689e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
690e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
691e1f7de0cSMatt Gates 
6923f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
693254f796bSMatt Gates 		return h->access.command_completed(h, q);
6943f5eac3aSStephen M. Cameron 
695254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
696254f796bSMatt Gates 		a = rq->head[rq->current_entry];
697254f796bSMatt Gates 		rq->current_entry++;
698e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
6993f5eac3aSStephen M. Cameron 		h->commands_outstanding--;
700e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
7013f5eac3aSStephen M. Cameron 	} else {
7023f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
7033f5eac3aSStephen M. Cameron 	}
7043f5eac3aSStephen M. Cameron 	/* Check for wraparound */
705254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
706254f796bSMatt Gates 		rq->current_entry = 0;
707254f796bSMatt Gates 		rq->wraparound ^= 1;
7083f5eac3aSStephen M. Cameron 	}
7093f5eac3aSStephen M. Cameron 	return a;
7103f5eac3aSStephen M. Cameron }
7113f5eac3aSStephen M. Cameron 
712c349775eSScott Teel /*
713c349775eSScott Teel  * There are some special bits in the bus address of the
714c349775eSScott Teel  * command that we have to set for the controller to know
715c349775eSScott Teel  * how to process the command:
716c349775eSScott Teel  *
717c349775eSScott Teel  * Normal performant mode:
718c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
719c349775eSScott Teel  * bits 1-3 = block fetch table entry
720c349775eSScott Teel  * bits 4-6 = command type (== 0)
721c349775eSScott Teel  *
722c349775eSScott Teel  * ioaccel1 mode:
723c349775eSScott Teel  * bit 0 = "performant mode" bit.
724c349775eSScott Teel  * bits 1-3 = block fetch table entry
725c349775eSScott Teel  * bits 4-6 = command type (== 110)
726c349775eSScott Teel  * (command type is needed because ioaccel1 mode
727c349775eSScott Teel  * commands are submitted through the same register as normal
728c349775eSScott Teel  * mode commands, so this is how the controller knows whether
729c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
730c349775eSScott Teel  *
731c349775eSScott Teel  * ioaccel2 mode:
732c349775eSScott Teel  * bit 0 = "performant mode" bit.
733c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
734c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
735c349775eSScott Teel  * a separate special register for submitting commands.
736c349775eSScott Teel  */
737c349775eSScott Teel 
7383f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant
7393f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
7403f5eac3aSStephen M. Cameron  * register number
7413f5eac3aSStephen M. Cameron  */
7423f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c)
7433f5eac3aSStephen M. Cameron {
744254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
7453f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
746eee0f03aSHannes Reinecke 		if (likely(h->msix_vector > 0))
747254f796bSMatt Gates 			c->Header.ReplyQueue =
748804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
749254f796bSMatt Gates 	}
7503f5eac3aSStephen M. Cameron }
7513f5eac3aSStephen M. Cameron 
752c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
753c349775eSScott Teel 						struct CommandList *c)
754c349775eSScott Teel {
755c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
756c349775eSScott Teel 
757c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
758c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
759c349775eSScott Teel 	 */
760c349775eSScott Teel 	cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
761c349775eSScott Teel 	/* Set the bits in the address sent down to include:
762c349775eSScott Teel 	 *  - performant mode bit (bit 0)
763c349775eSScott Teel 	 *  - pull count (bits 1-3)
764c349775eSScott Teel 	 *  - command type (bits 4-6)
765c349775eSScott Teel 	 */
766c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
767c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
768c349775eSScott Teel }
769c349775eSScott Teel 
770c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
771c349775eSScott Teel 						struct CommandList *c)
772c349775eSScott Teel {
773c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
774c349775eSScott Teel 
775c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
776c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
777c349775eSScott Teel 	 */
778c349775eSScott Teel 	cp->reply_queue = smp_processor_id() % h->nreply_queues;
779c349775eSScott Teel 	/* Set the bits in the address sent down to include:
780c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
781c349775eSScott Teel 	 *  - pull count (bits 0-3)
782c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
783c349775eSScott Teel 	 */
784c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
785c349775eSScott Teel }
786c349775eSScott Teel 
787e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
788e85c5974SStephen M. Cameron {
789e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
790e85c5974SStephen M. Cameron }
791e85c5974SStephen M. Cameron 
792e85c5974SStephen M. Cameron /*
793e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
794e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
795e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
796e85c5974SStephen M. Cameron  */
797e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
798e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
799e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
800e85c5974SStephen M. Cameron 		struct CommandList *c)
801e85c5974SStephen M. Cameron {
802e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
803e85c5974SStephen M. Cameron 		return;
804e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
805e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
806e85c5974SStephen M. Cameron }
807e85c5974SStephen M. Cameron 
808e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
809e85c5974SStephen M. Cameron 		struct CommandList *c)
810e85c5974SStephen M. Cameron {
811e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
812e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
813e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
814e85c5974SStephen M. Cameron }
815e85c5974SStephen M. Cameron 
8163f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h,
8173f5eac3aSStephen M. Cameron 	struct CommandList *c)
8183f5eac3aSStephen M. Cameron {
8193f5eac3aSStephen M. Cameron 	unsigned long flags;
8203f5eac3aSStephen M. Cameron 
821c349775eSScott Teel 	switch (c->cmd_type) {
822c349775eSScott Teel 	case CMD_IOACCEL1:
823c349775eSScott Teel 		set_ioaccel1_performant_mode(h, c);
824c349775eSScott Teel 		break;
825c349775eSScott Teel 	case CMD_IOACCEL2:
826c349775eSScott Teel 		set_ioaccel2_performant_mode(h, c);
827c349775eSScott Teel 		break;
828c349775eSScott Teel 	default:
8293f5eac3aSStephen M. Cameron 		set_performant_mode(h, c);
830c349775eSScott Teel 	}
831e85c5974SStephen M. Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
8323f5eac3aSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8333f5eac3aSStephen M. Cameron 	addQ(&h->reqQ, c);
8343f5eac3aSStephen M. Cameron 	h->Qdepth++;
8353f5eac3aSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
836e16a33adSMatt Gates 	start_io(h);
8373f5eac3aSStephen M. Cameron }
8383f5eac3aSStephen M. Cameron 
8393f5eac3aSStephen M. Cameron static inline void removeQ(struct CommandList *c)
8403f5eac3aSStephen M. Cameron {
8413f5eac3aSStephen M. Cameron 	if (WARN_ON(list_empty(&c->list)))
8423f5eac3aSStephen M. Cameron 		return;
8433f5eac3aSStephen M. Cameron 	list_del_init(&c->list);
8443f5eac3aSStephen M. Cameron }
8453f5eac3aSStephen M. Cameron 
8463f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
8473f5eac3aSStephen M. Cameron {
8483f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
8493f5eac3aSStephen M. Cameron }
8503f5eac3aSStephen M. Cameron 
8513f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
8523f5eac3aSStephen M. Cameron {
8533f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
8543f5eac3aSStephen M. Cameron 		return 0;
8553f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
8563f5eac3aSStephen M. Cameron 		return 1;
8573f5eac3aSStephen M. Cameron 	return 0;
8583f5eac3aSStephen M. Cameron }
8593f5eac3aSStephen M. Cameron 
860edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
861edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
862edd16368SStephen M. Cameron {
863edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
864edd16368SStephen M. Cameron 	 * assumes h->devlock is held
865edd16368SStephen M. Cameron 	 */
866edd16368SStephen M. Cameron 	int i, found = 0;
867cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
868edd16368SStephen M. Cameron 
869263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
870edd16368SStephen M. Cameron 
871edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
872edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
873263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
874edd16368SStephen M. Cameron 	}
875edd16368SStephen M. Cameron 
876263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
877263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
878edd16368SStephen M. Cameron 		/* *bus = 1; */
879edd16368SStephen M. Cameron 		*target = i;
880edd16368SStephen M. Cameron 		*lun = 0;
881edd16368SStephen M. Cameron 		found = 1;
882edd16368SStephen M. Cameron 	}
883edd16368SStephen M. Cameron 	return !found;
884edd16368SStephen M. Cameron }
885edd16368SStephen M. Cameron 
886edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
887edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
888edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
889edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
890edd16368SStephen M. Cameron {
891edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
892edd16368SStephen M. Cameron 	int n = h->ndevices;
893edd16368SStephen M. Cameron 	int i;
894edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
895edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
896edd16368SStephen M. Cameron 
897cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
898edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
899edd16368SStephen M. Cameron 			"inaccessible.\n");
900edd16368SStephen M. Cameron 		return -1;
901edd16368SStephen M. Cameron 	}
902edd16368SStephen M. Cameron 
903edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
904edd16368SStephen M. Cameron 	if (device->lun != -1)
905edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
906edd16368SStephen M. Cameron 		goto lun_assigned;
907edd16368SStephen M. Cameron 
908edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
909edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
910edd16368SStephen M. Cameron 	 * unit no, zero otherise.
911edd16368SStephen M. Cameron 	 */
912edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
913edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
914edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
915edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
916edd16368SStephen M. Cameron 			return -1;
917edd16368SStephen M. Cameron 		goto lun_assigned;
918edd16368SStephen M. Cameron 	}
919edd16368SStephen M. Cameron 
920edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
921edd16368SStephen M. Cameron 	 * Search through our list and find the device which
922edd16368SStephen M. Cameron 	 * has the same 8 byte LUN address, excepting byte 4.
923edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
924edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
925edd16368SStephen M. Cameron 	 */
926edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
927edd16368SStephen M. Cameron 	addr1[4] = 0;
928edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
929edd16368SStephen M. Cameron 		sd = h->dev[i];
930edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
931edd16368SStephen M. Cameron 		addr2[4] = 0;
932edd16368SStephen M. Cameron 		/* differ only in byte 4? */
933edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
934edd16368SStephen M. Cameron 			device->bus = sd->bus;
935edd16368SStephen M. Cameron 			device->target = sd->target;
936edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
937edd16368SStephen M. Cameron 			break;
938edd16368SStephen M. Cameron 		}
939edd16368SStephen M. Cameron 	}
940edd16368SStephen M. Cameron 	if (device->lun == -1) {
941edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
942edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
943edd16368SStephen M. Cameron 			"configuration.\n");
944edd16368SStephen M. Cameron 			return -1;
945edd16368SStephen M. Cameron 	}
946edd16368SStephen M. Cameron 
947edd16368SStephen M. Cameron lun_assigned:
948edd16368SStephen M. Cameron 
949edd16368SStephen M. Cameron 	h->dev[n] = device;
950edd16368SStephen M. Cameron 	h->ndevices++;
951edd16368SStephen M. Cameron 	added[*nadded] = device;
952edd16368SStephen M. Cameron 	(*nadded)++;
953edd16368SStephen M. Cameron 
954edd16368SStephen M. Cameron 	/* initially, (before registering with scsi layer) we don't
955edd16368SStephen M. Cameron 	 * know our hostno and we don't want to print anything first
956edd16368SStephen M. Cameron 	 * time anyway (the scsi layer's inquiries will show that info)
957edd16368SStephen M. Cameron 	 */
958edd16368SStephen M. Cameron 	/* if (hostno != -1) */
959edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n",
960edd16368SStephen M. Cameron 			scsi_device_type(device->devtype), hostno,
961edd16368SStephen M. Cameron 			device->bus, device->target, device->lun);
962edd16368SStephen M. Cameron 	return 0;
963edd16368SStephen M. Cameron }
964edd16368SStephen M. Cameron 
965bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
966bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
967bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
968bd9244f7SScott Teel {
969bd9244f7SScott Teel 	/* assumes h->devlock is held */
970bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
971bd9244f7SScott Teel 
972bd9244f7SScott Teel 	/* Raid level changed. */
973bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
974250fb125SStephen M. Cameron 
975250fb125SStephen M. Cameron 	/* Raid offload parameters changed. */
976250fb125SStephen M. Cameron 	h->dev[entry]->offload_config = new_entry->offload_config;
977250fb125SStephen M. Cameron 	h->dev[entry]->offload_enabled = new_entry->offload_enabled;
9789fb0de2dSStephen M. Cameron 	h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
9799fb0de2dSStephen M. Cameron 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
9809fb0de2dSStephen M. Cameron 	h->dev[entry]->raid_map = new_entry->raid_map;
981250fb125SStephen M. Cameron 
982bd9244f7SScott Teel 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n",
983bd9244f7SScott Teel 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
984bd9244f7SScott Teel 		new_entry->target, new_entry->lun);
985bd9244f7SScott Teel }
986bd9244f7SScott Teel 
9872a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
9882a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
9892a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
9902a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
9912a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
9922a8ccf31SStephen M. Cameron {
9932a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
994cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
9952a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
9962a8ccf31SStephen M. Cameron 	(*nremoved)++;
99701350d05SStephen M. Cameron 
99801350d05SStephen M. Cameron 	/*
99901350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
100001350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
100101350d05SStephen M. Cameron 	 */
100201350d05SStephen M. Cameron 	if (new_entry->target == -1) {
100301350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
100401350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
100501350d05SStephen M. Cameron 	}
100601350d05SStephen M. Cameron 
10072a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
10082a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
10092a8ccf31SStephen M. Cameron 	(*nadded)++;
10102a8ccf31SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n",
10112a8ccf31SStephen M. Cameron 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
10122a8ccf31SStephen M. Cameron 			new_entry->target, new_entry->lun);
10132a8ccf31SStephen M. Cameron }
10142a8ccf31SStephen M. Cameron 
1015edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
1016edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
1017edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1018edd16368SStephen M. Cameron {
1019edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1020edd16368SStephen M. Cameron 	int i;
1021edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1022edd16368SStephen M. Cameron 
1023cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1024edd16368SStephen M. Cameron 
1025edd16368SStephen M. Cameron 	sd = h->dev[entry];
1026edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1027edd16368SStephen M. Cameron 	(*nremoved)++;
1028edd16368SStephen M. Cameron 
1029edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1030edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1031edd16368SStephen M. Cameron 	h->ndevices--;
1032edd16368SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n",
1033edd16368SStephen M. Cameron 		scsi_device_type(sd->devtype), hostno, sd->bus, sd->target,
1034edd16368SStephen M. Cameron 		sd->lun);
1035edd16368SStephen M. Cameron }
1036edd16368SStephen M. Cameron 
1037edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1038edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1039edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1040edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1041edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1042edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1043edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1044edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1045edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1046edd16368SStephen M. Cameron 
1047edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1048edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1049edd16368SStephen M. Cameron {
1050edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1051edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1052edd16368SStephen M. Cameron 	 */
1053edd16368SStephen M. Cameron 	unsigned long flags;
1054edd16368SStephen M. Cameron 	int i, j;
1055edd16368SStephen M. Cameron 
1056edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1057edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1058edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1059edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1060edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1061edd16368SStephen M. Cameron 			h->ndevices--;
1062edd16368SStephen M. Cameron 			break;
1063edd16368SStephen M. Cameron 		}
1064edd16368SStephen M. Cameron 	}
1065edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1066edd16368SStephen M. Cameron 	kfree(added);
1067edd16368SStephen M. Cameron }
1068edd16368SStephen M. Cameron 
1069edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1070edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1071edd16368SStephen M. Cameron {
1072edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1073edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1074edd16368SStephen M. Cameron 	 * to differ first
1075edd16368SStephen M. Cameron 	 */
1076edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1077edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1078edd16368SStephen M. Cameron 		return 0;
1079edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1080edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1081edd16368SStephen M. Cameron 		return 0;
1082edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1083edd16368SStephen M. Cameron 		return 0;
1084edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1085edd16368SStephen M. Cameron 		return 0;
1086edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1087edd16368SStephen M. Cameron 		return 0;
1088edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1089edd16368SStephen M. Cameron 		return 0;
1090edd16368SStephen M. Cameron 	return 1;
1091edd16368SStephen M. Cameron }
1092edd16368SStephen M. Cameron 
1093bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1094bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1095bd9244f7SScott Teel {
1096bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1097bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1098bd9244f7SScott Teel 	 * needs to be told anything about the change.
1099bd9244f7SScott Teel 	 */
1100bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1101bd9244f7SScott Teel 		return 1;
1102250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1103250fb125SStephen M. Cameron 		return 1;
1104250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1105250fb125SStephen M. Cameron 		return 1;
1106bd9244f7SScott Teel 	return 0;
1107bd9244f7SScott Teel }
1108bd9244f7SScott Teel 
1109edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1110edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1111edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1112bd9244f7SScott Teel  * location in *index.
1113bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1114bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1115bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1116edd16368SStephen M. Cameron  */
1117edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1118edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1119edd16368SStephen M. Cameron 	int *index)
1120edd16368SStephen M. Cameron {
1121edd16368SStephen M. Cameron 	int i;
1122edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1123edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1124edd16368SStephen M. Cameron #define DEVICE_SAME 2
1125bd9244f7SScott Teel #define DEVICE_UPDATED 3
1126edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
112723231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
112823231048SStephen M. Cameron 			continue;
1129edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1130edd16368SStephen M. Cameron 			*index = i;
1131bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1132bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1133bd9244f7SScott Teel 					return DEVICE_UPDATED;
1134edd16368SStephen M. Cameron 				return DEVICE_SAME;
1135bd9244f7SScott Teel 			} else {
11369846590eSStephen M. Cameron 				/* Keep offline devices offline */
11379846590eSStephen M. Cameron 				if (needle->volume_offline)
11389846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1139edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1140edd16368SStephen M. Cameron 			}
1141edd16368SStephen M. Cameron 		}
1142bd9244f7SScott Teel 	}
1143edd16368SStephen M. Cameron 	*index = -1;
1144edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1145edd16368SStephen M. Cameron }
1146edd16368SStephen M. Cameron 
11479846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
11489846590eSStephen M. Cameron 					unsigned char scsi3addr[])
11499846590eSStephen M. Cameron {
11509846590eSStephen M. Cameron 	struct offline_device_entry *device;
11519846590eSStephen M. Cameron 	unsigned long flags;
11529846590eSStephen M. Cameron 
11539846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
11549846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
11559846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
11569846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
11579846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
11589846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
11599846590eSStephen M. Cameron 			return;
11609846590eSStephen M. Cameron 		}
11619846590eSStephen M. Cameron 	}
11629846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
11639846590eSStephen M. Cameron 
11649846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
11659846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
11669846590eSStephen M. Cameron 	if (!device) {
11679846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
11689846590eSStephen M. Cameron 		return;
11699846590eSStephen M. Cameron 	}
11709846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
11719846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
11729846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
11739846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
11749846590eSStephen M. Cameron }
11759846590eSStephen M. Cameron 
11769846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
11779846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
11789846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
11799846590eSStephen M. Cameron {
11809846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
11819846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
11829846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
11839846590eSStephen M. Cameron 			h->scsi_host->host_no,
11849846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
11859846590eSStephen M. Cameron 	switch (sd->volume_offline) {
11869846590eSStephen M. Cameron 	case HPSA_LV_OK:
11879846590eSStephen M. Cameron 		break;
11889846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
11899846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
11909846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
11919846590eSStephen M. Cameron 			h->scsi_host->host_no,
11929846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
11939846590eSStephen M. Cameron 		break;
11949846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
11959846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
11969846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n",
11979846590eSStephen M. Cameron 			h->scsi_host->host_no,
11989846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
11999846590eSStephen M. Cameron 		break;
12009846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
12019846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12029846590eSStephen M. Cameron 				"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
12039846590eSStephen M. Cameron 				h->scsi_host->host_no,
12049846590eSStephen M. Cameron 				sd->bus, sd->target, sd->lun);
12059846590eSStephen M. Cameron 		break;
12069846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
12079846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12089846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
12099846590eSStephen M. Cameron 			h->scsi_host->host_no,
12109846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12119846590eSStephen M. Cameron 		break;
12129846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
12139846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12149846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
12159846590eSStephen M. Cameron 			h->scsi_host->host_no,
12169846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12179846590eSStephen M. Cameron 		break;
12189846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
12199846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12209846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
12219846590eSStephen M. Cameron 			h->scsi_host->host_no,
12229846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12239846590eSStephen M. Cameron 		break;
12249846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
12259846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12269846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
12279846590eSStephen M. Cameron 			h->scsi_host->host_no,
12289846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12299846590eSStephen M. Cameron 		break;
12309846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
12319846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12329846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
12339846590eSStephen M. Cameron 			h->scsi_host->host_no,
12349846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12359846590eSStephen M. Cameron 		break;
12369846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
12379846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12389846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
12399846590eSStephen M. Cameron 			h->scsi_host->host_no,
12409846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12419846590eSStephen M. Cameron 		break;
12429846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
12439846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12449846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
12459846590eSStephen M. Cameron 			h->scsi_host->host_no,
12469846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12479846590eSStephen M. Cameron 		break;
12489846590eSStephen M. Cameron 	}
12499846590eSStephen M. Cameron }
12509846590eSStephen M. Cameron 
12514967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1252edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1253edd16368SStephen M. Cameron {
1254edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1255edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1256edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1257edd16368SStephen M. Cameron 	 */
1258edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1259edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1260edd16368SStephen M. Cameron 	unsigned long flags;
1261edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1262edd16368SStephen M. Cameron 	int nadded, nremoved;
1263edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1264edd16368SStephen M. Cameron 
1265cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1266cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1267edd16368SStephen M. Cameron 
1268edd16368SStephen M. Cameron 	if (!added || !removed) {
1269edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1270edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1271edd16368SStephen M. Cameron 		goto free_and_out;
1272edd16368SStephen M. Cameron 	}
1273edd16368SStephen M. Cameron 
1274edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1275edd16368SStephen M. Cameron 
1276edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1277edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1278edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1279edd16368SStephen M. Cameron 	 * info and add the new device info.
1280bd9244f7SScott Teel 	 * If minor device attributes change, just update
1281bd9244f7SScott Teel 	 * the existing device structure.
1282edd16368SStephen M. Cameron 	 */
1283edd16368SStephen M. Cameron 	i = 0;
1284edd16368SStephen M. Cameron 	nremoved = 0;
1285edd16368SStephen M. Cameron 	nadded = 0;
1286edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1287edd16368SStephen M. Cameron 		csd = h->dev[i];
1288edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1289edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1290edd16368SStephen M. Cameron 			changes++;
1291edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1292edd16368SStephen M. Cameron 				removed, &nremoved);
1293edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1294edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1295edd16368SStephen M. Cameron 			changes++;
12962a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
12972a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1298c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1299c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1300c7f172dcSStephen M. Cameron 			 */
1301c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1302bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1303bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1304edd16368SStephen M. Cameron 		}
1305edd16368SStephen M. Cameron 		i++;
1306edd16368SStephen M. Cameron 	}
1307edd16368SStephen M. Cameron 
1308edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1309edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1310edd16368SStephen M. Cameron 	 */
1311edd16368SStephen M. Cameron 
1312edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1313edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1314edd16368SStephen M. Cameron 			continue;
13159846590eSStephen M. Cameron 
13169846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
13179846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
13189846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
13199846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
13209846590eSStephen M. Cameron 		 */
13219846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
13229846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
13239846590eSStephen M. Cameron 			dev_info(&h->pdev->dev, "c%db%dt%dl%d: temporarily offline\n",
13249846590eSStephen M. Cameron 				h->scsi_host->host_no,
13259846590eSStephen M. Cameron 				sd[i]->bus, sd[i]->target, sd[i]->lun);
13269846590eSStephen M. Cameron 			continue;
13279846590eSStephen M. Cameron 		}
13289846590eSStephen M. Cameron 
1329edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1330edd16368SStephen M. Cameron 					h->ndevices, &entry);
1331edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1332edd16368SStephen M. Cameron 			changes++;
1333edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1334edd16368SStephen M. Cameron 				added, &nadded) != 0)
1335edd16368SStephen M. Cameron 				break;
1336edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1337edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1338edd16368SStephen M. Cameron 			/* should never happen... */
1339edd16368SStephen M. Cameron 			changes++;
1340edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1341edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1342edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1343edd16368SStephen M. Cameron 		}
1344edd16368SStephen M. Cameron 	}
1345edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1346edd16368SStephen M. Cameron 
13479846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
13489846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
13499846590eSStephen M. Cameron 	 * so don't touch h->dev[]
13509846590eSStephen M. Cameron 	 */
13519846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
13529846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
13539846590eSStephen M. Cameron 			continue;
13549846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
13559846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
13569846590eSStephen M. Cameron 	}
13579846590eSStephen M. Cameron 
1358edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1359edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1360edd16368SStephen M. Cameron 	 * first time through.
1361edd16368SStephen M. Cameron 	 */
1362edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1363edd16368SStephen M. Cameron 		goto free_and_out;
1364edd16368SStephen M. Cameron 
1365edd16368SStephen M. Cameron 	sh = h->scsi_host;
1366edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1367edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
1368edd16368SStephen M. Cameron 		struct scsi_device *sdev =
1369edd16368SStephen M. Cameron 			scsi_device_lookup(sh, removed[i]->bus,
1370edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1371edd16368SStephen M. Cameron 		if (sdev != NULL) {
1372edd16368SStephen M. Cameron 			scsi_remove_device(sdev);
1373edd16368SStephen M. Cameron 			scsi_device_put(sdev);
1374edd16368SStephen M. Cameron 		} else {
1375edd16368SStephen M. Cameron 			/* We don't expect to get here.
1376edd16368SStephen M. Cameron 			 * future cmds to this device will get selection
1377edd16368SStephen M. Cameron 			 * timeout as if the device was gone.
1378edd16368SStephen M. Cameron 			 */
1379edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d "
1380edd16368SStephen M. Cameron 				" for removal.", hostno, removed[i]->bus,
1381edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1382edd16368SStephen M. Cameron 		}
1383edd16368SStephen M. Cameron 		kfree(removed[i]);
1384edd16368SStephen M. Cameron 		removed[i] = NULL;
1385edd16368SStephen M. Cameron 	}
1386edd16368SStephen M. Cameron 
1387edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1388edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1389edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1390edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1391edd16368SStephen M. Cameron 			continue;
1392edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, "
1393edd16368SStephen M. Cameron 			"device not added.\n", hostno, added[i]->bus,
1394edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun);
1395edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1396edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1397edd16368SStephen M. Cameron 		 */
1398edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1399edd16368SStephen M. Cameron 	}
1400edd16368SStephen M. Cameron 
1401edd16368SStephen M. Cameron free_and_out:
1402edd16368SStephen M. Cameron 	kfree(added);
1403edd16368SStephen M. Cameron 	kfree(removed);
1404edd16368SStephen M. Cameron }
1405edd16368SStephen M. Cameron 
1406edd16368SStephen M. Cameron /*
14079e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1408edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1409edd16368SStephen M. Cameron  */
1410edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1411edd16368SStephen M. Cameron 	int bus, int target, int lun)
1412edd16368SStephen M. Cameron {
1413edd16368SStephen M. Cameron 	int i;
1414edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1415edd16368SStephen M. Cameron 
1416edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1417edd16368SStephen M. Cameron 		sd = h->dev[i];
1418edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1419edd16368SStephen M. Cameron 			return sd;
1420edd16368SStephen M. Cameron 	}
1421edd16368SStephen M. Cameron 	return NULL;
1422edd16368SStephen M. Cameron }
1423edd16368SStephen M. Cameron 
1424edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */
1425edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1426edd16368SStephen M. Cameron {
1427edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1428edd16368SStephen M. Cameron 	unsigned long flags;
1429edd16368SStephen M. Cameron 	struct ctlr_info *h;
1430edd16368SStephen M. Cameron 
1431edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1432edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1433edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1434edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
1435edd16368SStephen M. Cameron 	if (sd != NULL)
1436edd16368SStephen M. Cameron 		sdev->hostdata = sd;
1437edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1438edd16368SStephen M. Cameron 	return 0;
1439edd16368SStephen M. Cameron }
1440edd16368SStephen M. Cameron 
1441edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1442edd16368SStephen M. Cameron {
1443bcc44255SStephen M. Cameron 	/* nothing to do. */
1444edd16368SStephen M. Cameron }
1445edd16368SStephen M. Cameron 
144633a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
144733a2ffceSStephen M. Cameron {
144833a2ffceSStephen M. Cameron 	int i;
144933a2ffceSStephen M. Cameron 
145033a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
145133a2ffceSStephen M. Cameron 		return;
145233a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
145333a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
145433a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
145533a2ffceSStephen M. Cameron 	}
145633a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
145733a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
145833a2ffceSStephen M. Cameron }
145933a2ffceSStephen M. Cameron 
146033a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h)
146133a2ffceSStephen M. Cameron {
146233a2ffceSStephen M. Cameron 	int i;
146333a2ffceSStephen M. Cameron 
146433a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
146533a2ffceSStephen M. Cameron 		return 0;
146633a2ffceSStephen M. Cameron 
146733a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
146833a2ffceSStephen M. Cameron 				GFP_KERNEL);
146933a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
147033a2ffceSStephen M. Cameron 		return -ENOMEM;
147133a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
147233a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
147333a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
147433a2ffceSStephen M. Cameron 		if (!h->cmd_sg_list[i])
147533a2ffceSStephen M. Cameron 			goto clean;
147633a2ffceSStephen M. Cameron 	}
147733a2ffceSStephen M. Cameron 	return 0;
147833a2ffceSStephen M. Cameron 
147933a2ffceSStephen M. Cameron clean:
148033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
148133a2ffceSStephen M. Cameron 	return -ENOMEM;
148233a2ffceSStephen M. Cameron }
148333a2ffceSStephen M. Cameron 
1484e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
148533a2ffceSStephen M. Cameron 	struct CommandList *c)
148633a2ffceSStephen M. Cameron {
148733a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
148833a2ffceSStephen M. Cameron 	u64 temp64;
148933a2ffceSStephen M. Cameron 
149033a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
149133a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
149233a2ffceSStephen M. Cameron 	chain_sg->Ext = HPSA_SG_CHAIN;
149333a2ffceSStephen M. Cameron 	chain_sg->Len = sizeof(*chain_sg) *
149433a2ffceSStephen M. Cameron 		(c->Header.SGTotal - h->max_cmd_sg_entries);
149533a2ffceSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_sg->Len,
149633a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1497e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1498e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
1499e2bea6dfSStephen M. Cameron 		chain_sg->Addr.lower = 0;
1500e2bea6dfSStephen M. Cameron 		chain_sg->Addr.upper = 0;
1501e2bea6dfSStephen M. Cameron 		return -1;
1502e2bea6dfSStephen M. Cameron 	}
150333a2ffceSStephen M. Cameron 	chain_sg->Addr.lower = (u32) (temp64 & 0x0FFFFFFFFULL);
150433a2ffceSStephen M. Cameron 	chain_sg->Addr.upper = (u32) ((temp64 >> 32) & 0x0FFFFFFFFULL);
1505e2bea6dfSStephen M. Cameron 	return 0;
150633a2ffceSStephen M. Cameron }
150733a2ffceSStephen M. Cameron 
150833a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
150933a2ffceSStephen M. Cameron 	struct CommandList *c)
151033a2ffceSStephen M. Cameron {
151133a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
151233a2ffceSStephen M. Cameron 	union u64bit temp64;
151333a2ffceSStephen M. Cameron 
151433a2ffceSStephen M. Cameron 	if (c->Header.SGTotal <= h->max_cmd_sg_entries)
151533a2ffceSStephen M. Cameron 		return;
151633a2ffceSStephen M. Cameron 
151733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
151833a2ffceSStephen M. Cameron 	temp64.val32.lower = chain_sg->Addr.lower;
151933a2ffceSStephen M. Cameron 	temp64.val32.upper = chain_sg->Addr.upper;
152033a2ffceSStephen M. Cameron 	pci_unmap_single(h->pdev, temp64.val, chain_sg->Len, PCI_DMA_TODEVICE);
152133a2ffceSStephen M. Cameron }
152233a2ffceSStephen M. Cameron 
1523a09c1441SScott Teel 
1524a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
1525a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
1526a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
1527a09c1441SScott Teel  */
1528a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
1529c349775eSScott Teel 					struct CommandList *c,
1530c349775eSScott Teel 					struct scsi_cmnd *cmd,
1531c349775eSScott Teel 					struct io_accel2_cmd *c2)
1532c349775eSScott Teel {
1533c349775eSScott Teel 	int data_len;
1534a09c1441SScott Teel 	int retry = 0;
1535c349775eSScott Teel 
1536c349775eSScott Teel 	switch (c2->error_data.serv_response) {
1537c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
1538c349775eSScott Teel 		switch (c2->error_data.status) {
1539c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
1540c349775eSScott Teel 			break;
1541c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
1542c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1543c349775eSScott Teel 				"%s: task complete with check condition.\n",
1544c349775eSScott Teel 				"HP SSD Smart Path");
1545c349775eSScott Teel 			if (c2->error_data.data_present !=
1546c349775eSScott Teel 					IOACCEL2_SENSE_DATA_PRESENT)
1547c349775eSScott Teel 				break;
1548c349775eSScott Teel 			/* copy the sense data */
1549c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
1550c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
1551c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
1552c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
1553c349775eSScott Teel 				data_len =
1554c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
1555c349775eSScott Teel 			memcpy(cmd->sense_buffer,
1556c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
1557c349775eSScott Teel 			cmd->result |= SAM_STAT_CHECK_CONDITION;
1558a09c1441SScott Teel 			retry = 1;
1559c349775eSScott Teel 			break;
1560c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
1561c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1562c349775eSScott Teel 				"%s: task complete with BUSY status.\n",
1563c349775eSScott Teel 				"HP SSD Smart Path");
1564a09c1441SScott Teel 			retry = 1;
1565c349775eSScott Teel 			break;
1566c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
1567c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1568c349775eSScott Teel 				"%s: task complete with reservation conflict.\n",
1569c349775eSScott Teel 				"HP SSD Smart Path");
1570a09c1441SScott Teel 			retry = 1;
1571c349775eSScott Teel 			break;
1572c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
1573c349775eSScott Teel 			/* Make scsi midlayer do unlimited retries */
1574c349775eSScott Teel 			cmd->result = DID_IMM_RETRY << 16;
1575c349775eSScott Teel 			break;
1576c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
1577c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1578c349775eSScott Teel 				"%s: task complete with aborted status.\n",
1579c349775eSScott Teel 				"HP SSD Smart Path");
1580a09c1441SScott Teel 			retry = 1;
1581c349775eSScott Teel 			break;
1582c349775eSScott Teel 		default:
1583c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1584c349775eSScott Teel 				"%s: task complete with unrecognized status: 0x%02x\n",
1585c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1586a09c1441SScott Teel 			retry = 1;
1587c349775eSScott Teel 			break;
1588c349775eSScott Teel 		}
1589c349775eSScott Teel 		break;
1590c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
1591c349775eSScott Teel 		/* don't expect to get here. */
1592c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1593c349775eSScott Teel 			"unexpected delivery or target failure, status = 0x%02x\n",
1594c349775eSScott Teel 			c2->error_data.status);
1595a09c1441SScott Teel 		retry = 1;
1596c349775eSScott Teel 		break;
1597c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
1598c349775eSScott Teel 		break;
1599c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
1600c349775eSScott Teel 		break;
1601c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
1602c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function rejected.\n");
1603a09c1441SScott Teel 		retry = 1;
1604c349775eSScott Teel 		break;
1605c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
1606c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function invalid LUN\n");
1607c349775eSScott Teel 		break;
1608c349775eSScott Teel 	default:
1609c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1610c349775eSScott Teel 			"%s: Unrecognized server response: 0x%02x\n",
1611a09c1441SScott Teel 			"HP SSD Smart Path",
1612a09c1441SScott Teel 			c2->error_data.serv_response);
1613a09c1441SScott Teel 		retry = 1;
1614c349775eSScott Teel 		break;
1615c349775eSScott Teel 	}
1616a09c1441SScott Teel 
1617a09c1441SScott Teel 	return retry;	/* retry on raid path? */
1618c349775eSScott Teel }
1619c349775eSScott Teel 
1620c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
1621c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
1622c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
1623c349775eSScott Teel {
1624c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
1625a09c1441SScott Teel 	int raid_retry = 0;
1626c349775eSScott Teel 
1627c349775eSScott Teel 	/* check for good status */
1628c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
1629c349775eSScott Teel 			c2->error_data.status == 0)) {
1630c349775eSScott Teel 		cmd_free(h, c);
1631c349775eSScott Teel 		cmd->scsi_done(cmd);
1632c349775eSScott Teel 		return;
1633c349775eSScott Teel 	}
1634c349775eSScott Teel 
1635c349775eSScott Teel 	/* Any RAID offload error results in retry which will use
1636c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
1637c349775eSScott Teel 	 * wrong.
1638c349775eSScott Teel 	 */
1639c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
1640c349775eSScott Teel 		c2->error_data.serv_response ==
1641c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
1642a09c1441SScott Teel 		if (c2->error_data.status ==
1643c349775eSScott Teel 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
1644c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1645a09c1441SScott Teel 				"%s: Path is unavailable, retrying on standard path.\n",
1646a09c1441SScott Teel 				"HP SSD Smart Path");
1647a09c1441SScott Teel 		else
1648a09c1441SScott Teel 			dev_warn(&h->pdev->dev,
1649a09c1441SScott Teel 				"%s: Error 0x%02x, retrying on standard path.\n",
1650c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1651a09c1441SScott Teel 
1652c349775eSScott Teel 		dev->offload_enabled = 0;
1653e863d68eSScott Teel 		h->drv_req_rescan = 1;	/* schedule controller for a rescan */
1654c349775eSScott Teel 		cmd->result = DID_SOFT_ERROR << 16;
1655c349775eSScott Teel 		cmd_free(h, c);
1656c349775eSScott Teel 		cmd->scsi_done(cmd);
1657c349775eSScott Teel 		return;
1658c349775eSScott Teel 	}
1659a09c1441SScott Teel 	raid_retry = handle_ioaccel_mode2_error(h, c, cmd, c2);
1660a09c1441SScott Teel 	/* If error found, disable Smart Path, schedule a rescan,
1661a09c1441SScott Teel 	 * and force a retry on the standard path.
1662a09c1441SScott Teel 	 */
1663a09c1441SScott Teel 	if (raid_retry) {
1664a09c1441SScott Teel 		dev_warn(&h->pdev->dev, "%s: Retrying on standard path.\n",
1665a09c1441SScott Teel 			"HP SSD Smart Path");
1666a09c1441SScott Teel 		dev->offload_enabled = 0; /* Disable Smart Path */
1667a09c1441SScott Teel 		h->drv_req_rescan = 1;	  /* schedule controller rescan */
1668a09c1441SScott Teel 		cmd->result = DID_SOFT_ERROR << 16;
1669a09c1441SScott Teel 	}
1670c349775eSScott Teel 	cmd_free(h, c);
1671c349775eSScott Teel 	cmd->scsi_done(cmd);
1672c349775eSScott Teel }
1673c349775eSScott Teel 
16741fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
1675edd16368SStephen M. Cameron {
1676edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
1677edd16368SStephen M. Cameron 	struct ctlr_info *h;
1678edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1679283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
1680edd16368SStephen M. Cameron 
1681edd16368SStephen M. Cameron 	unsigned char sense_key;
1682edd16368SStephen M. Cameron 	unsigned char asc;      /* additional sense code */
1683edd16368SStephen M. Cameron 	unsigned char ascq;     /* additional sense code qualifier */
1684db111e18SStephen M. Cameron 	unsigned long sense_data_size;
1685edd16368SStephen M. Cameron 
1686edd16368SStephen M. Cameron 	ei = cp->err_info;
1687edd16368SStephen M. Cameron 	cmd = (struct scsi_cmnd *) cp->scsi_cmd;
1688edd16368SStephen M. Cameron 	h = cp->h;
1689283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
1690edd16368SStephen M. Cameron 
1691edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
1692e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
1693e1f7de0cSMatt Gates 		(cp->Header.SGTotal > h->max_cmd_sg_entries))
169433a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
1695edd16368SStephen M. Cameron 
1696edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
1697edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
1698c349775eSScott Teel 
1699c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
1700c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
1701c349775eSScott Teel 
17025512672fSStephen M. Cameron 	cmd->result |= ei->ScsiStatus;
1703edd16368SStephen M. Cameron 
1704edd16368SStephen M. Cameron 	/* copy the sense data whether we need to or not. */
1705db111e18SStephen M. Cameron 	if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
1706db111e18SStephen M. Cameron 		sense_data_size = SCSI_SENSE_BUFFERSIZE;
1707db111e18SStephen M. Cameron 	else
1708db111e18SStephen M. Cameron 		sense_data_size = sizeof(ei->SenseInfo);
1709db111e18SStephen M. Cameron 	if (ei->SenseLen < sense_data_size)
1710db111e18SStephen M. Cameron 		sense_data_size = ei->SenseLen;
1711db111e18SStephen M. Cameron 
1712db111e18SStephen M. Cameron 	memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
1713edd16368SStephen M. Cameron 	scsi_set_resid(cmd, ei->ResidualCnt);
1714edd16368SStephen M. Cameron 
1715edd16368SStephen M. Cameron 	if (ei->CommandStatus == 0) {
1716edd16368SStephen M. Cameron 		cmd_free(h, cp);
17172cc5bfafSTomas Henzl 		cmd->scsi_done(cmd);
1718edd16368SStephen M. Cameron 		return;
1719edd16368SStephen M. Cameron 	}
1720edd16368SStephen M. Cameron 
1721e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
1722e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
1723e1f7de0cSMatt Gates 	 */
1724e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
1725e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
1726e1f7de0cSMatt Gates 		cp->Header.SGList = cp->Header.SGTotal = scsi_sg_count(cmd);
1727e1f7de0cSMatt Gates 		cp->Request.CDBLen = c->io_flags & IOACCEL1_IOFLAGS_CDBLEN_MASK;
1728e1f7de0cSMatt Gates 		cp->Header.Tag.lower = c->Tag.lower;
1729e1f7de0cSMatt Gates 		cp->Header.Tag.upper = c->Tag.upper;
1730e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
1731e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
1732283b4a9bSStephen M. Cameron 
1733283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
1734283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
1735283b4a9bSStephen M. Cameron 		 * wrong.
1736283b4a9bSStephen M. Cameron 		 */
1737283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
1738283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
1739283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
1740283b4a9bSStephen M. Cameron 			cmd->result = DID_SOFT_ERROR << 16;
1741283b4a9bSStephen M. Cameron 			cmd_free(h, cp);
1742283b4a9bSStephen M. Cameron 			cmd->scsi_done(cmd);
1743283b4a9bSStephen M. Cameron 			return;
1744283b4a9bSStephen M. Cameron 		}
1745e1f7de0cSMatt Gates 	}
1746e1f7de0cSMatt Gates 
1747edd16368SStephen M. Cameron 	/* an error has occurred */
1748edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1749edd16368SStephen M. Cameron 
1750edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1751edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1752edd16368SStephen M. Cameron 			/* Get sense key */
1753edd16368SStephen M. Cameron 			sense_key = 0xf & ei->SenseInfo[2];
1754edd16368SStephen M. Cameron 			/* Get additional sense code */
1755edd16368SStephen M. Cameron 			asc = ei->SenseInfo[12];
1756edd16368SStephen M. Cameron 			/* Get addition sense code qualifier */
1757edd16368SStephen M. Cameron 			ascq = ei->SenseInfo[13];
1758edd16368SStephen M. Cameron 		}
1759edd16368SStephen M. Cameron 
1760edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
17613ce438dfSMatt Gates 			if (check_for_unit_attention(h, cp))
1762edd16368SStephen M. Cameron 				break;
1763edd16368SStephen M. Cameron 			if (sense_key == ILLEGAL_REQUEST) {
1764edd16368SStephen M. Cameron 				/*
1765edd16368SStephen M. Cameron 				 * SCSI REPORT_LUNS is commonly unsupported on
1766edd16368SStephen M. Cameron 				 * Smart Array.  Suppress noisy complaint.
1767edd16368SStephen M. Cameron 				 */
1768edd16368SStephen M. Cameron 				if (cp->Request.CDB[0] == REPORT_LUNS)
1769edd16368SStephen M. Cameron 					break;
1770edd16368SStephen M. Cameron 
1771edd16368SStephen M. Cameron 				/* If ASC/ASCQ indicate Logical Unit
1772edd16368SStephen M. Cameron 				 * Not Supported condition,
1773edd16368SStephen M. Cameron 				 */
1774edd16368SStephen M. Cameron 				if ((asc == 0x25) && (ascq == 0x0)) {
1775edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1776edd16368SStephen M. Cameron 						"has check condition\n", cp);
1777edd16368SStephen M. Cameron 					break;
1778edd16368SStephen M. Cameron 				}
1779edd16368SStephen M. Cameron 			}
1780edd16368SStephen M. Cameron 
1781edd16368SStephen M. Cameron 			if (sense_key == NOT_READY) {
1782edd16368SStephen M. Cameron 				/* If Sense is Not Ready, Logical Unit
1783edd16368SStephen M. Cameron 				 * Not ready, Manual Intervention
1784edd16368SStephen M. Cameron 				 * required
1785edd16368SStephen M. Cameron 				 */
1786edd16368SStephen M. Cameron 				if ((asc == 0x04) && (ascq == 0x03)) {
1787edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1788edd16368SStephen M. Cameron 						"has check condition: unit "
1789edd16368SStephen M. Cameron 						"not ready, manual "
1790edd16368SStephen M. Cameron 						"intervention required\n", cp);
1791edd16368SStephen M. Cameron 					break;
1792edd16368SStephen M. Cameron 				}
1793edd16368SStephen M. Cameron 			}
17941d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
17951d3b3609SMatt Gates 				/* Aborted command is retryable */
17961d3b3609SMatt Gates 				dev_warn(&h->pdev->dev, "cp %p "
17971d3b3609SMatt Gates 					"has check condition: aborted command: "
17981d3b3609SMatt Gates 					"ASC: 0x%x, ASCQ: 0x%x\n",
17991d3b3609SMatt Gates 					cp, asc, ascq);
18002e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
18011d3b3609SMatt Gates 				break;
18021d3b3609SMatt Gates 			}
1803edd16368SStephen M. Cameron 			/* Must be some other type of check condition */
180421b8e4efSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "cp %p has check condition: "
1805edd16368SStephen M. Cameron 					"unknown type: "
1806edd16368SStephen M. Cameron 					"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1807edd16368SStephen M. Cameron 					"Returning result: 0x%x, "
1808edd16368SStephen M. Cameron 					"cmd=[%02x %02x %02x %02x %02x "
1809807be732SMike Miller 					"%02x %02x %02x %02x %02x %02x "
1810edd16368SStephen M. Cameron 					"%02x %02x %02x %02x %02x]\n",
1811edd16368SStephen M. Cameron 					cp, sense_key, asc, ascq,
1812edd16368SStephen M. Cameron 					cmd->result,
1813edd16368SStephen M. Cameron 					cmd->cmnd[0], cmd->cmnd[1],
1814edd16368SStephen M. Cameron 					cmd->cmnd[2], cmd->cmnd[3],
1815edd16368SStephen M. Cameron 					cmd->cmnd[4], cmd->cmnd[5],
1816edd16368SStephen M. Cameron 					cmd->cmnd[6], cmd->cmnd[7],
1817807be732SMike Miller 					cmd->cmnd[8], cmd->cmnd[9],
1818807be732SMike Miller 					cmd->cmnd[10], cmd->cmnd[11],
1819807be732SMike Miller 					cmd->cmnd[12], cmd->cmnd[13],
1820807be732SMike Miller 					cmd->cmnd[14], cmd->cmnd[15]);
1821edd16368SStephen M. Cameron 			break;
1822edd16368SStephen M. Cameron 		}
1823edd16368SStephen M. Cameron 
1824edd16368SStephen M. Cameron 
1825edd16368SStephen M. Cameron 		/* Problem was not a check condition
1826edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
1827edd16368SStephen M. Cameron 		 */
1828edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1829edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
1830edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1831edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
1832edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
1833edd16368SStephen M. Cameron 				sense_key, asc, ascq,
1834edd16368SStephen M. Cameron 				cmd->result);
1835edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
1836edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
1837edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
1838edd16368SStephen M. Cameron 
1839edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
1840edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
1841edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
1842edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
1843edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
1844edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
1845edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
1846edd16368SStephen M. Cameron 			 * look like selection timeout since that is
1847edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
1848edd16368SStephen M. Cameron 			 * and it's severe enough.
1849edd16368SStephen M. Cameron 			 */
1850edd16368SStephen M. Cameron 
1851edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
1852edd16368SStephen M. Cameron 		}
1853edd16368SStephen M. Cameron 		break;
1854edd16368SStephen M. Cameron 
1855edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1856edd16368SStephen M. Cameron 		break;
1857edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1858edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has"
1859edd16368SStephen M. Cameron 			" completed with data overrun "
1860edd16368SStephen M. Cameron 			"reported\n", cp);
1861edd16368SStephen M. Cameron 		break;
1862edd16368SStephen M. Cameron 	case CMD_INVALID: {
1863edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
1864edd16368SStephen M. Cameron 		print_cmd(cp); */
1865edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
1866edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
1867edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
1868edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
1869edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
1870edd16368SStephen M. Cameron 		 * missing target. */
1871edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
1872edd16368SStephen M. Cameron 	}
1873edd16368SStephen M. Cameron 		break;
1874edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1875256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1876edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has "
1877edd16368SStephen M. Cameron 			"protocol error\n", cp);
1878edd16368SStephen M. Cameron 		break;
1879edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1880edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1881edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had  hardware error\n", cp);
1882edd16368SStephen M. Cameron 		break;
1883edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1884edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1885edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp);
1886edd16368SStephen M. Cameron 		break;
1887edd16368SStephen M. Cameron 	case CMD_ABORTED:
1888edd16368SStephen M. Cameron 		cmd->result = DID_ABORT << 16;
1889edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n",
1890edd16368SStephen M. Cameron 				cp, ei->ScsiStatus);
1891edd16368SStephen M. Cameron 		break;
1892edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1893edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1894edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp);
1895edd16368SStephen M. Cameron 		break;
1896edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1897f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
1898f6e76055SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited "
1899edd16368SStephen M. Cameron 			"abort\n", cp);
1900edd16368SStephen M. Cameron 		break;
1901edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1902edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
1903edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p timedout\n", cp);
1904edd16368SStephen M. Cameron 		break;
19051d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
19061d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
19071d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
19081d5e2ed0SStephen M. Cameron 		break;
1909283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
1910283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
1911283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
1912283b4a9bSStephen M. Cameron 		 */
1913283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
1914283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
1915283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
1916283b4a9bSStephen M. Cameron 		break;
1917edd16368SStephen M. Cameron 	default:
1918edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1919edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
1920edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
1921edd16368SStephen M. Cameron 	}
1922edd16368SStephen M. Cameron 	cmd_free(h, cp);
19232cc5bfafSTomas Henzl 	cmd->scsi_done(cmd);
1924edd16368SStephen M. Cameron }
1925edd16368SStephen M. Cameron 
1926edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
1927edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
1928edd16368SStephen M. Cameron {
1929edd16368SStephen M. Cameron 	int i;
1930edd16368SStephen M. Cameron 	union u64bit addr64;
1931edd16368SStephen M. Cameron 
1932edd16368SStephen M. Cameron 	for (i = 0; i < sg_used; i++) {
1933edd16368SStephen M. Cameron 		addr64.val32.lower = c->SG[i].Addr.lower;
1934edd16368SStephen M. Cameron 		addr64.val32.upper = c->SG[i].Addr.upper;
1935edd16368SStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) addr64.val, c->SG[i].Len,
1936edd16368SStephen M. Cameron 			data_direction);
1937edd16368SStephen M. Cameron 	}
1938edd16368SStephen M. Cameron }
1939edd16368SStephen M. Cameron 
1940a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
1941edd16368SStephen M. Cameron 		struct CommandList *cp,
1942edd16368SStephen M. Cameron 		unsigned char *buf,
1943edd16368SStephen M. Cameron 		size_t buflen,
1944edd16368SStephen M. Cameron 		int data_direction)
1945edd16368SStephen M. Cameron {
194601a02ffcSStephen M. Cameron 	u64 addr64;
1947edd16368SStephen M. Cameron 
1948edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
1949edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
1950edd16368SStephen M. Cameron 		cp->Header.SGTotal = 0;
1951a2dac136SStephen M. Cameron 		return 0;
1952edd16368SStephen M. Cameron 	}
1953edd16368SStephen M. Cameron 
195401a02ffcSStephen M. Cameron 	addr64 = (u64) pci_map_single(pdev, buf, buflen, data_direction);
1955eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
1956a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
1957eceaae18SShuah Khan 		cp->Header.SGList = 0;
1958eceaae18SShuah Khan 		cp->Header.SGTotal = 0;
1959a2dac136SStephen M. Cameron 		return -1;
1960eceaae18SShuah Khan 	}
1961edd16368SStephen M. Cameron 	cp->SG[0].Addr.lower =
196201a02ffcSStephen M. Cameron 	  (u32) (addr64 & (u64) 0x00000000FFFFFFFF);
1963edd16368SStephen M. Cameron 	cp->SG[0].Addr.upper =
196401a02ffcSStephen M. Cameron 	  (u32) ((addr64 >> 32) & (u64) 0x00000000FFFFFFFF);
1965edd16368SStephen M. Cameron 	cp->SG[0].Len = buflen;
1966e1d9cbfaSMatt Gates 	cp->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining */
196701a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) 1;   /* no. SGs contig in this cmd */
196801a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) 1; /* total sgs in this cmd list */
1969a2dac136SStephen M. Cameron 	return 0;
1970edd16368SStephen M. Cameron }
1971edd16368SStephen M. Cameron 
1972edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
1973edd16368SStephen M. Cameron 	struct CommandList *c)
1974edd16368SStephen M. Cameron {
1975edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
1976edd16368SStephen M. Cameron 
1977edd16368SStephen M. Cameron 	c->waiting = &wait;
1978edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
1979edd16368SStephen M. Cameron 	wait_for_completion(&wait);
1980edd16368SStephen M. Cameron }
1981edd16368SStephen M. Cameron 
1982a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h,
1983a0c12413SStephen M. Cameron 	struct CommandList *c)
1984a0c12413SStephen M. Cameron {
1985a0c12413SStephen M. Cameron 	unsigned long flags;
1986a0c12413SStephen M. Cameron 
1987a0c12413SStephen M. Cameron 	/* If controller lockup detected, fake a hardware error. */
1988a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1989a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
1990a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1991a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
1992a0c12413SStephen M. Cameron 	} else {
1993a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1994a0c12413SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
1995a0c12413SStephen M. Cameron 	}
1996a0c12413SStephen M. Cameron }
1997a0c12413SStephen M. Cameron 
19989c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
1999edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
2000edd16368SStephen M. Cameron 	struct CommandList *c, int data_direction)
2001edd16368SStephen M. Cameron {
20029c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
2003edd16368SStephen M. Cameron 
2004edd16368SStephen M. Cameron 	do {
20057630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
2006edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
2007edd16368SStephen M. Cameron 		retry_count++;
20089c2fc160SStephen M. Cameron 		if (retry_count > 3) {
20099c2fc160SStephen M. Cameron 			msleep(backoff_time);
20109c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
20119c2fc160SStephen M. Cameron 				backoff_time *= 2;
20129c2fc160SStephen M. Cameron 		}
2013852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
20149c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
20159c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2016edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
2017edd16368SStephen M. Cameron }
2018edd16368SStephen M. Cameron 
2019d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2020d1e8beacSStephen M. Cameron 				struct CommandList *c)
2021edd16368SStephen M. Cameron {
2022d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2023d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2024edd16368SStephen M. Cameron 
2025d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2026d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2027d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2028d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2029d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2030d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2031d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2032d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2033d1e8beacSStephen M. Cameron }
2034d1e8beacSStephen M. Cameron 
2035d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2036d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2037d1e8beacSStephen M. Cameron {
2038d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2039d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
2040d1e8beacSStephen M. Cameron 	const u8 *sd = ei->SenseInfo;
2041d1e8beacSStephen M. Cameron 
2042edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2043edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
2044d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2045d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
2046d1e8beacSStephen M. Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n",
2047d1e8beacSStephen M. Cameron 				sd[2] & 0x0f, sd[12], sd[13]);
2048d1e8beacSStephen M. Cameron 		else
2049d1e8beacSStephen M. Cameron 			dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus);
2050edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2051edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2052edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2053edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2054edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2055edd16368SStephen M. Cameron 		break;
2056edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2057edd16368SStephen M. Cameron 		break;
2058edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2059d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2060edd16368SStephen M. Cameron 		break;
2061edd16368SStephen M. Cameron 	case CMD_INVALID: {
2062edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2063edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2064edd16368SStephen M. Cameron 		 */
2065d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2066d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2067edd16368SStephen M. Cameron 		}
2068edd16368SStephen M. Cameron 		break;
2069edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2070d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2071edd16368SStephen M. Cameron 		break;
2072edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2073d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2074edd16368SStephen M. Cameron 		break;
2075edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2076d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2077edd16368SStephen M. Cameron 		break;
2078edd16368SStephen M. Cameron 	case CMD_ABORTED:
2079d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2080edd16368SStephen M. Cameron 		break;
2081edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2082d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2083edd16368SStephen M. Cameron 		break;
2084edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2085d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2086edd16368SStephen M. Cameron 		break;
2087edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2088d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2089edd16368SStephen M. Cameron 		break;
20901d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2091d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
20921d5e2ed0SStephen M. Cameron 		break;
2093edd16368SStephen M. Cameron 	default:
2094d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2095d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2096edd16368SStephen M. Cameron 				ei->CommandStatus);
2097edd16368SStephen M. Cameron 	}
2098edd16368SStephen M. Cameron }
2099edd16368SStephen M. Cameron 
2100edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2101b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2102edd16368SStephen M. Cameron 			unsigned char bufsize)
2103edd16368SStephen M. Cameron {
2104edd16368SStephen M. Cameron 	int rc = IO_OK;
2105edd16368SStephen M. Cameron 	struct CommandList *c;
2106edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2107edd16368SStephen M. Cameron 
2108edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
2109edd16368SStephen M. Cameron 
2110edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2111edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2112ecd9aad4SStephen M. Cameron 		return -ENOMEM;
2113edd16368SStephen M. Cameron 	}
2114edd16368SStephen M. Cameron 
2115a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2116a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2117a2dac136SStephen M. Cameron 		rc = -1;
2118a2dac136SStephen M. Cameron 		goto out;
2119a2dac136SStephen M. Cameron 	}
2120edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2121edd16368SStephen M. Cameron 	ei = c->err_info;
2122edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2123d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2124edd16368SStephen M. Cameron 		rc = -1;
2125edd16368SStephen M. Cameron 	}
2126a2dac136SStephen M. Cameron out:
2127edd16368SStephen M. Cameron 	cmd_special_free(h, c);
2128edd16368SStephen M. Cameron 	return rc;
2129edd16368SStephen M. Cameron }
2130edd16368SStephen M. Cameron 
2131316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h,
2132316b221aSStephen M. Cameron 		unsigned char *scsi3addr, unsigned char page,
2133316b221aSStephen M. Cameron 		struct bmic_controller_parameters *buf, size_t bufsize)
2134316b221aSStephen M. Cameron {
2135316b221aSStephen M. Cameron 	int rc = IO_OK;
2136316b221aSStephen M. Cameron 	struct CommandList *c;
2137316b221aSStephen M. Cameron 	struct ErrorInfo *ei;
2138316b221aSStephen M. Cameron 
2139316b221aSStephen M. Cameron 	c = cmd_special_alloc(h);
2140316b221aSStephen M. Cameron 
2141316b221aSStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2142316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2143316b221aSStephen M. Cameron 		return -ENOMEM;
2144316b221aSStephen M. Cameron 	}
2145316b221aSStephen M. Cameron 
2146316b221aSStephen M. Cameron 	if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize,
2147316b221aSStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2148316b221aSStephen M. Cameron 		rc = -1;
2149316b221aSStephen M. Cameron 		goto out;
2150316b221aSStephen M. Cameron 	}
2151316b221aSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2152316b221aSStephen M. Cameron 	ei = c->err_info;
2153316b221aSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2154316b221aSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2155316b221aSStephen M. Cameron 		rc = -1;
2156316b221aSStephen M. Cameron 	}
2157316b221aSStephen M. Cameron out:
2158316b221aSStephen M. Cameron 	cmd_special_free(h, c);
2159316b221aSStephen M. Cameron 	return rc;
2160316b221aSStephen M. Cameron 	}
2161316b221aSStephen M. Cameron 
2162bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
2163bf711ac6SScott Teel 	u8 reset_type)
2164edd16368SStephen M. Cameron {
2165edd16368SStephen M. Cameron 	int rc = IO_OK;
2166edd16368SStephen M. Cameron 	struct CommandList *c;
2167edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2168edd16368SStephen M. Cameron 
2169edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
2170edd16368SStephen M. Cameron 
2171edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2172edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2173e9ea04a6SStephen M. Cameron 		return -ENOMEM;
2174edd16368SStephen M. Cameron 	}
2175edd16368SStephen M. Cameron 
2176a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2177bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2178bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2179bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
2180edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
2181edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2182edd16368SStephen M. Cameron 
2183edd16368SStephen M. Cameron 	ei = c->err_info;
2184edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2185d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2186edd16368SStephen M. Cameron 		rc = -1;
2187edd16368SStephen M. Cameron 	}
2188edd16368SStephen M. Cameron 	cmd_special_free(h, c);
2189edd16368SStephen M. Cameron 	return rc;
2190edd16368SStephen M. Cameron }
2191edd16368SStephen M. Cameron 
2192edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2193edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2194edd16368SStephen M. Cameron {
2195edd16368SStephen M. Cameron 	int rc;
2196edd16368SStephen M. Cameron 	unsigned char *buf;
2197edd16368SStephen M. Cameron 
2198edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2199edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2200edd16368SStephen M. Cameron 	if (!buf)
2201edd16368SStephen M. Cameron 		return;
2202b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2203edd16368SStephen M. Cameron 	if (rc == 0)
2204edd16368SStephen M. Cameron 		*raid_level = buf[8];
2205edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2206edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2207edd16368SStephen M. Cameron 	kfree(buf);
2208edd16368SStephen M. Cameron 	return;
2209edd16368SStephen M. Cameron }
2210edd16368SStephen M. Cameron 
2211283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2212283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2213283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2214283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2215283b4a9bSStephen M. Cameron {
2216283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2217283b4a9bSStephen M. Cameron 	int map, row, col;
2218283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2219283b4a9bSStephen M. Cameron 
2220283b4a9bSStephen M. Cameron 	if (rc != 0)
2221283b4a9bSStephen M. Cameron 		return;
2222283b4a9bSStephen M. Cameron 
22232ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
22242ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
22252ba8bfc8SStephen M. Cameron 		return;
22262ba8bfc8SStephen M. Cameron 
2227283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2228283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2229283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2230283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2231283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2232283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2233283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2234283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2235283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2236283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2237283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2238283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2239283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2240283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2241283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2242283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2243283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2244283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2245283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2246283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2247283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2248283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2249283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2250283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
2251dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "flags = %u\n",
2252dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
2253dd0e19f3SScott Teel 	if (map_buff->flags & RAID_MAP_FLAG_ENCRYPT_ON)
2254dd0e19f3SScott Teel 		dev_info(&h->pdev->dev, "encrypytion = ON\n");
2255dd0e19f3SScott Teel 	else
2256dd0e19f3SScott Teel 		dev_info(&h->pdev->dev, "encrypytion = OFF\n");
2257dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2258dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2259283b4a9bSStephen M. Cameron 
2260283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2261283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2262283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2263283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2264283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2265283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2266283b4a9bSStephen M. Cameron 			disks_per_row =
2267283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2268283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2269283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2270283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2271283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2272283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2273283b4a9bSStephen M. Cameron 			disks_per_row =
2274283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2275283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2276283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2277283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2278283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2279283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2280283b4a9bSStephen M. Cameron 		}
2281283b4a9bSStephen M. Cameron 	}
2282283b4a9bSStephen M. Cameron }
2283283b4a9bSStephen M. Cameron #else
2284283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2285283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2286283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2287283b4a9bSStephen M. Cameron {
2288283b4a9bSStephen M. Cameron }
2289283b4a9bSStephen M. Cameron #endif
2290283b4a9bSStephen M. Cameron 
2291283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2292283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2293283b4a9bSStephen M. Cameron {
2294283b4a9bSStephen M. Cameron 	int rc = 0;
2295283b4a9bSStephen M. Cameron 	struct CommandList *c;
2296283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2297283b4a9bSStephen M. Cameron 
2298283b4a9bSStephen M. Cameron 	c = cmd_special_alloc(h);
2299283b4a9bSStephen M. Cameron 	if (c == NULL) {
2300283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2301283b4a9bSStephen M. Cameron 		return -ENOMEM;
2302283b4a9bSStephen M. Cameron 	}
2303283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2304283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2305283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
2306283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n");
2307283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
2308283b4a9bSStephen M. Cameron 		return -ENOMEM;
2309283b4a9bSStephen M. Cameron 	}
2310283b4a9bSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2311283b4a9bSStephen M. Cameron 	ei = c->err_info;
2312283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2313d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2314283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
2315283b4a9bSStephen M. Cameron 		return -1;
2316283b4a9bSStephen M. Cameron 	}
2317283b4a9bSStephen M. Cameron 	cmd_special_free(h, c);
2318283b4a9bSStephen M. Cameron 
2319283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2320283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2321283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2322283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2323283b4a9bSStephen M. Cameron 		rc = -1;
2324283b4a9bSStephen M. Cameron 	}
2325283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2326283b4a9bSStephen M. Cameron 	return rc;
2327283b4a9bSStephen M. Cameron }
2328283b4a9bSStephen M. Cameron 
23291b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
23301b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
23311b70150aSStephen M. Cameron {
23321b70150aSStephen M. Cameron 	int rc;
23331b70150aSStephen M. Cameron 	int i;
23341b70150aSStephen M. Cameron 	int pages;
23351b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
23361b70150aSStephen M. Cameron 
23371b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
23381b70150aSStephen M. Cameron 	if (!buf)
23391b70150aSStephen M. Cameron 		return 0;
23401b70150aSStephen M. Cameron 
23411b70150aSStephen M. Cameron 	/* Get the size of the page list first */
23421b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
23431b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
23441b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
23451b70150aSStephen M. Cameron 	if (rc != 0)
23461b70150aSStephen M. Cameron 		goto exit_unsupported;
23471b70150aSStephen M. Cameron 	pages = buf[3];
23481b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
23491b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
23501b70150aSStephen M. Cameron 	else
23511b70150aSStephen M. Cameron 		bufsize = 255;
23521b70150aSStephen M. Cameron 
23531b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
23541b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
23551b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
23561b70150aSStephen M. Cameron 				buf, bufsize);
23571b70150aSStephen M. Cameron 	if (rc != 0)
23581b70150aSStephen M. Cameron 		goto exit_unsupported;
23591b70150aSStephen M. Cameron 
23601b70150aSStephen M. Cameron 	pages = buf[3];
23611b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
23621b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
23631b70150aSStephen M. Cameron 			goto exit_supported;
23641b70150aSStephen M. Cameron exit_unsupported:
23651b70150aSStephen M. Cameron 	kfree(buf);
23661b70150aSStephen M. Cameron 	return 0;
23671b70150aSStephen M. Cameron exit_supported:
23681b70150aSStephen M. Cameron 	kfree(buf);
23691b70150aSStephen M. Cameron 	return 1;
23701b70150aSStephen M. Cameron }
23711b70150aSStephen M. Cameron 
2372283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
2373283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2374283b4a9bSStephen M. Cameron {
2375283b4a9bSStephen M. Cameron 	int rc;
2376283b4a9bSStephen M. Cameron 	unsigned char *buf;
2377283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
2378283b4a9bSStephen M. Cameron 
2379283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
2380283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
2381283b4a9bSStephen M. Cameron 
2382283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2383283b4a9bSStephen M. Cameron 	if (!buf)
2384283b4a9bSStephen M. Cameron 		return;
23851b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
23861b70150aSStephen M. Cameron 		goto out;
2387283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2388b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
2389283b4a9bSStephen M. Cameron 	if (rc != 0)
2390283b4a9bSStephen M. Cameron 		goto out;
2391283b4a9bSStephen M. Cameron 
2392283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
2393283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
2394283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
2395283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
2396283b4a9bSStephen M. Cameron 	this_device->offload_config =
2397283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
2398283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
2399283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
2400283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
2401283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
2402283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
2403283b4a9bSStephen M. Cameron 	}
2404283b4a9bSStephen M. Cameron out:
2405283b4a9bSStephen M. Cameron 	kfree(buf);
2406283b4a9bSStephen M. Cameron 	return;
2407283b4a9bSStephen M. Cameron }
2408283b4a9bSStephen M. Cameron 
2409edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
2410edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
2411edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
2412edd16368SStephen M. Cameron {
2413edd16368SStephen M. Cameron 	int rc;
2414edd16368SStephen M. Cameron 	unsigned char *buf;
2415edd16368SStephen M. Cameron 
2416edd16368SStephen M. Cameron 	if (buflen > 16)
2417edd16368SStephen M. Cameron 		buflen = 16;
2418edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2419edd16368SStephen M. Cameron 	if (!buf)
2420edd16368SStephen M. Cameron 		return -1;
2421b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
2422edd16368SStephen M. Cameron 	if (rc == 0)
2423edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
2424edd16368SStephen M. Cameron 	kfree(buf);
2425edd16368SStephen M. Cameron 	return rc != 0;
2426edd16368SStephen M. Cameron }
2427edd16368SStephen M. Cameron 
2428edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
2429edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize,
2430edd16368SStephen M. Cameron 		int extended_response)
2431edd16368SStephen M. Cameron {
2432edd16368SStephen M. Cameron 	int rc = IO_OK;
2433edd16368SStephen M. Cameron 	struct CommandList *c;
2434edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2435edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2436edd16368SStephen M. Cameron 
2437edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
2438edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2439edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2440edd16368SStephen M. Cameron 		return -1;
2441edd16368SStephen M. Cameron 	}
2442e89c0ae7SStephen M. Cameron 	/* address the controller */
2443e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
2444a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
2445a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
2446a2dac136SStephen M. Cameron 		rc = -1;
2447a2dac136SStephen M. Cameron 		goto out;
2448a2dac136SStephen M. Cameron 	}
2449edd16368SStephen M. Cameron 	if (extended_response)
2450edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
2451edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2452edd16368SStephen M. Cameron 	ei = c->err_info;
2453edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
2454edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
2455d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2456edd16368SStephen M. Cameron 		rc = -1;
2457283b4a9bSStephen M. Cameron 	} else {
2458283b4a9bSStephen M. Cameron 		if (buf->extended_response_flag != extended_response) {
2459283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
2460283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
2461283b4a9bSStephen M. Cameron 				extended_response,
2462283b4a9bSStephen M. Cameron 				buf->extended_response_flag);
2463283b4a9bSStephen M. Cameron 			rc = -1;
2464283b4a9bSStephen M. Cameron 		}
2465edd16368SStephen M. Cameron 	}
2466a2dac136SStephen M. Cameron out:
2467edd16368SStephen M. Cameron 	cmd_special_free(h, c);
2468edd16368SStephen M. Cameron 	return rc;
2469edd16368SStephen M. Cameron }
2470edd16368SStephen M. Cameron 
2471edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
2472edd16368SStephen M. Cameron 		struct ReportLUNdata *buf,
2473edd16368SStephen M. Cameron 		int bufsize, int extended_response)
2474edd16368SStephen M. Cameron {
2475edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response);
2476edd16368SStephen M. Cameron }
2477edd16368SStephen M. Cameron 
2478edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
2479edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
2480edd16368SStephen M. Cameron {
2481edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
2482edd16368SStephen M. Cameron }
2483edd16368SStephen M. Cameron 
2484edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
2485edd16368SStephen M. Cameron 	int bus, int target, int lun)
2486edd16368SStephen M. Cameron {
2487edd16368SStephen M. Cameron 	device->bus = bus;
2488edd16368SStephen M. Cameron 	device->target = target;
2489edd16368SStephen M. Cameron 	device->lun = lun;
2490edd16368SStephen M. Cameron }
2491edd16368SStephen M. Cameron 
24929846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
24939846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
24949846590eSStephen M. Cameron 					unsigned char scsi3addr[])
24959846590eSStephen M. Cameron {
24969846590eSStephen M. Cameron 	int rc;
24979846590eSStephen M. Cameron 	int status;
24989846590eSStephen M. Cameron 	int size;
24999846590eSStephen M. Cameron 	unsigned char *buf;
25009846590eSStephen M. Cameron 
25019846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
25029846590eSStephen M. Cameron 	if (!buf)
25039846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
25049846590eSStephen M. Cameron 
25059846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
25069846590eSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) {
25079846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Logical volume status VPD page is unsupported.\n");
25089846590eSStephen M. Cameron 		goto exit_failed;
25099846590eSStephen M. Cameron 	}
25109846590eSStephen M. Cameron 
25119846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
25129846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
25139846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
25149846590eSStephen M. Cameron 	if (rc != 0) {
25159846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Logical volume status VPD inquiry failed.\n");
25169846590eSStephen M. Cameron 		goto exit_failed;
25179846590eSStephen M. Cameron 	}
25189846590eSStephen M. Cameron 	size = buf[3];
25199846590eSStephen M. Cameron 
25209846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
25219846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
25229846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
25239846590eSStephen M. Cameron 	if (rc != 0) {
25249846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Logical volume status VPD inquiry failed.\n");
25259846590eSStephen M. Cameron 		goto exit_failed;
25269846590eSStephen M. Cameron 	}
25279846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
25289846590eSStephen M. Cameron 
25299846590eSStephen M. Cameron 	kfree(buf);
25309846590eSStephen M. Cameron 	return status;
25319846590eSStephen M. Cameron exit_failed:
25329846590eSStephen M. Cameron 	kfree(buf);
25339846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
25349846590eSStephen M. Cameron }
25359846590eSStephen M. Cameron 
25369846590eSStephen M. Cameron /* Determine offline status of a volume.
25379846590eSStephen M. Cameron  * Return either:
25389846590eSStephen M. Cameron  *  0 (not offline)
25399846590eSStephen M. Cameron  * -1 (offline for unknown reasons)
25409846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
25419846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
25429846590eSStephen M. Cameron  */
25439846590eSStephen M. Cameron static unsigned char hpsa_volume_offline(struct ctlr_info *h,
25449846590eSStephen M. Cameron 					unsigned char scsi3addr[])
25459846590eSStephen M. Cameron {
25469846590eSStephen M. Cameron 	struct CommandList *c;
25479846590eSStephen M. Cameron 	unsigned char *sense, sense_key, asc, ascq;
25489846590eSStephen M. Cameron 	int ldstat = 0;
25499846590eSStephen M. Cameron 	u16 cmd_status;
25509846590eSStephen M. Cameron 	u8 scsi_status;
25519846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
25529846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
25539846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
25549846590eSStephen M. Cameron 
25559846590eSStephen M. Cameron 	c = cmd_alloc(h);
25569846590eSStephen M. Cameron 	if (!c)
25579846590eSStephen M. Cameron 		return 0;
25589846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
25599846590eSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
25609846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
25619846590eSStephen M. Cameron 	sense_key = sense[2];
25629846590eSStephen M. Cameron 	asc = sense[12];
25639846590eSStephen M. Cameron 	ascq = sense[13];
25649846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
25659846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
25669846590eSStephen M. Cameron 	cmd_free(h, c);
25679846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
25689846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
25699846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
25709846590eSStephen M. Cameron 		sense_key != NOT_READY ||
25719846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
25729846590eSStephen M. Cameron 		return 0;
25739846590eSStephen M. Cameron 	}
25749846590eSStephen M. Cameron 
25759846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
25769846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
25779846590eSStephen M. Cameron 
25789846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
25799846590eSStephen M. Cameron 	switch (ldstat) {
25809846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
25819846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
25829846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
25839846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
25849846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
25859846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
25869846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
25879846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
25889846590eSStephen M. Cameron 		return ldstat;
25899846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
25909846590eSStephen M. Cameron 		/* If VPD status page isn't available,
25919846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
25929846590eSStephen M. Cameron 		 */
25939846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
25949846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
25959846590eSStephen M. Cameron 			return ldstat;
25969846590eSStephen M. Cameron 		break;
25979846590eSStephen M. Cameron 	default:
25989846590eSStephen M. Cameron 		break;
25999846590eSStephen M. Cameron 	}
26009846590eSStephen M. Cameron 	return 0;
26019846590eSStephen M. Cameron }
26029846590eSStephen M. Cameron 
2603edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
26040b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
26050b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
2606edd16368SStephen M. Cameron {
26070b0e1d6cSStephen M. Cameron 
26080b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
26090b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
26100b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
26110b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
26120b0e1d6cSStephen M. Cameron 
2613ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
26140b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
2615edd16368SStephen M. Cameron 
2616ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
2617edd16368SStephen M. Cameron 	if (!inq_buff)
2618edd16368SStephen M. Cameron 		goto bail_out;
2619edd16368SStephen M. Cameron 
2620edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
2621edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
2622edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
2623edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
2624edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
2625edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
2626edd16368SStephen M. Cameron 		goto bail_out;
2627edd16368SStephen M. Cameron 	}
2628edd16368SStephen M. Cameron 
2629edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
2630edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
2631edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
2632edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
2633edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
2634edd16368SStephen M. Cameron 		sizeof(this_device->model));
2635edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
2636edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2637edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
2638edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2639edd16368SStephen M. Cameron 
2640edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
2641283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
2642edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
2643283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
2644283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
26459846590eSStephen M. Cameron 		this_device->volume_offline =
26469846590eSStephen M. Cameron 			hpsa_volume_offline(h, scsi3addr);
2647283b4a9bSStephen M. Cameron 	} else {
2648edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
2649283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
2650283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
26519846590eSStephen M. Cameron 		this_device->volume_offline = 0;
2652283b4a9bSStephen M. Cameron 	}
2653edd16368SStephen M. Cameron 
26540b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
26550b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
26560b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
26570b0e1d6cSStephen M. Cameron 		 */
26580b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
26590b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
26600b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
26610b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
26620b0e1d6cSStephen M. Cameron 	}
26630b0e1d6cSStephen M. Cameron 
2664edd16368SStephen M. Cameron 	kfree(inq_buff);
2665edd16368SStephen M. Cameron 	return 0;
2666edd16368SStephen M. Cameron 
2667edd16368SStephen M. Cameron bail_out:
2668edd16368SStephen M. Cameron 	kfree(inq_buff);
2669edd16368SStephen M. Cameron 	return 1;
2670edd16368SStephen M. Cameron }
2671edd16368SStephen M. Cameron 
26724f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
2673edd16368SStephen M. Cameron 	"MSA2012",
2674edd16368SStephen M. Cameron 	"MSA2024",
2675edd16368SStephen M. Cameron 	"MSA2312",
2676edd16368SStephen M. Cameron 	"MSA2324",
2677fda38518SStephen M. Cameron 	"P2000 G3 SAS",
2678e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
2679edd16368SStephen M. Cameron 	NULL,
2680edd16368SStephen M. Cameron };
2681edd16368SStephen M. Cameron 
26824f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
2683edd16368SStephen M. Cameron {
2684edd16368SStephen M. Cameron 	int i;
2685edd16368SStephen M. Cameron 
26864f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
26874f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
26884f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
2689edd16368SStephen M. Cameron 			return 1;
2690edd16368SStephen M. Cameron 	return 0;
2691edd16368SStephen M. Cameron }
2692edd16368SStephen M. Cameron 
2693edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
26944f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
2695edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
2696edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
2697edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
2698edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
2699edd16368SStephen M. Cameron  */
2700edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
27011f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
2702edd16368SStephen M. Cameron {
27031f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
2704edd16368SStephen M. Cameron 
27051f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
27061f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
27071f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
27081f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
27091f310bdeSStephen M. Cameron 		else
27101f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
27111f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
27121f310bdeSStephen M. Cameron 		return;
27131f310bdeSStephen M. Cameron 	}
27141f310bdeSStephen M. Cameron 	/* It's a logical device */
27154f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
27164f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
2717339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
27181f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
2719339b2b14SStephen M. Cameron 		 */
27201f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
27211f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
27221f310bdeSStephen M. Cameron 		return;
2723339b2b14SStephen M. Cameron 	}
27241f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
2725edd16368SStephen M. Cameron }
2726edd16368SStephen M. Cameron 
2727edd16368SStephen M. Cameron /*
2728edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
27294f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
2730edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
2731edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
2732edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
2733edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
2734edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
2735edd16368SStephen M. Cameron  * lun 0 assigned.
2736edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
2737edd16368SStephen M. Cameron  */
27384f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
2739edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
274001a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
27414f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
2742edd16368SStephen M. Cameron {
2743edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2744edd16368SStephen M. Cameron 
27451f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
2746edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
2747edd16368SStephen M. Cameron 
2748edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
2749edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
2750edd16368SStephen M. Cameron 
27514f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
27524f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
2753edd16368SStephen M. Cameron 
27541f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
2755edd16368SStephen M. Cameron 		return 0;
2756edd16368SStephen M. Cameron 
2757c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
27581f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
2759edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
2760edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
2761edd16368SStephen M. Cameron 
2762339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
2763339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
2764339b2b14SStephen M. Cameron 
27654f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
2766aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
2767aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
2768edd16368SStephen M. Cameron 			"configuration.");
2769edd16368SStephen M. Cameron 		return 0;
2770edd16368SStephen M. Cameron 	}
2771edd16368SStephen M. Cameron 
27720b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
2773edd16368SStephen M. Cameron 		return 0;
27744f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
27751f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
27761f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
27771f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
2778edd16368SStephen M. Cameron 	return 1;
2779edd16368SStephen M. Cameron }
2780edd16368SStephen M. Cameron 
2781edd16368SStephen M. Cameron /*
278254b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
278354b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
278454b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
278554b6e9e9SScott Teel  *	3. Return:
278654b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
278754b6e9e9SScott Teel  *		0 if no matching physical disk was found.
278854b6e9e9SScott Teel  */
278954b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
279054b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
279154b6e9e9SScott Teel {
279254b6e9e9SScott Teel 	struct ReportExtendedLUNdata *physicals = NULL;
279354b6e9e9SScott Teel 	int responsesize = 24;	/* size of physical extended response */
279454b6e9e9SScott Teel 	int extended = 2;	/* flag forces reporting 'other dev info'. */
279554b6e9e9SScott Teel 	int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize;
279654b6e9e9SScott Teel 	u32 nphysicals = 0;	/* number of reported physical devs */
279754b6e9e9SScott Teel 	int found = 0;		/* found match (1) or not (0) */
279854b6e9e9SScott Teel 	u32 find;		/* handle we need to match */
279954b6e9e9SScott Teel 	int i;
280054b6e9e9SScott Teel 	struct scsi_cmnd *scmd;	/* scsi command within request being aborted */
280154b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *d; /* device of request being aborted */
280254b6e9e9SScott Teel 	struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */
280354b6e9e9SScott Teel 	u32 it_nexus;		/* 4 byte device handle for the ioaccel2 cmd */
280454b6e9e9SScott Teel 	u32 scsi_nexus;		/* 4 byte device handle for the ioaccel2 cmd */
280554b6e9e9SScott Teel 
280654b6e9e9SScott Teel 	if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2)
280754b6e9e9SScott Teel 		return 0; /* no match */
280854b6e9e9SScott Teel 
280954b6e9e9SScott Teel 	/* point to the ioaccel2 device handle */
281054b6e9e9SScott Teel 	c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
281154b6e9e9SScott Teel 	if (c2a == NULL)
281254b6e9e9SScott Teel 		return 0; /* no match */
281354b6e9e9SScott Teel 
281454b6e9e9SScott Teel 	scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd;
281554b6e9e9SScott Teel 	if (scmd == NULL)
281654b6e9e9SScott Teel 		return 0; /* no match */
281754b6e9e9SScott Teel 
281854b6e9e9SScott Teel 	d = scmd->device->hostdata;
281954b6e9e9SScott Teel 	if (d == NULL)
282054b6e9e9SScott Teel 		return 0; /* no match */
282154b6e9e9SScott Teel 
282254b6e9e9SScott Teel 	it_nexus = cpu_to_le32((u32) d->ioaccel_handle);
282354b6e9e9SScott Teel 	scsi_nexus = cpu_to_le32((u32) c2a->scsi_nexus);
282454b6e9e9SScott Teel 	find = c2a->scsi_nexus;
282554b6e9e9SScott Teel 
28262ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
28272ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
28282ba8bfc8SStephen M. Cameron 			"%s: scsi_nexus:0x%08x device id: 0x%02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x\n",
28292ba8bfc8SStephen M. Cameron 			__func__, scsi_nexus,
28302ba8bfc8SStephen M. Cameron 			d->device_id[0], d->device_id[1], d->device_id[2],
28312ba8bfc8SStephen M. Cameron 			d->device_id[3], d->device_id[4], d->device_id[5],
28322ba8bfc8SStephen M. Cameron 			d->device_id[6], d->device_id[7], d->device_id[8],
28332ba8bfc8SStephen M. Cameron 			d->device_id[9], d->device_id[10], d->device_id[11],
28342ba8bfc8SStephen M. Cameron 			d->device_id[12], d->device_id[13], d->device_id[14],
28352ba8bfc8SStephen M. Cameron 			d->device_id[15]);
28362ba8bfc8SStephen M. Cameron 
283754b6e9e9SScott Teel 	/* Get the list of physical devices */
283854b6e9e9SScott Teel 	physicals = kzalloc(reportsize, GFP_KERNEL);
283954b6e9e9SScott Teel 	if (hpsa_scsi_do_report_phys_luns(h, (struct ReportLUNdata *) physicals,
284054b6e9e9SScott Teel 		reportsize, extended)) {
284154b6e9e9SScott Teel 		dev_err(&h->pdev->dev,
284254b6e9e9SScott Teel 			"Can't lookup %s device handle: report physical LUNs failed.\n",
284354b6e9e9SScott Teel 			"HP SSD Smart Path");
284454b6e9e9SScott Teel 		kfree(physicals);
284554b6e9e9SScott Teel 		return 0;
284654b6e9e9SScott Teel 	}
284754b6e9e9SScott Teel 	nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) /
284854b6e9e9SScott Teel 							responsesize;
284954b6e9e9SScott Teel 
285054b6e9e9SScott Teel 
285154b6e9e9SScott Teel 	/* find ioaccel2 handle in list of physicals: */
285254b6e9e9SScott Teel 	for (i = 0; i < nphysicals; i++) {
285354b6e9e9SScott Teel 		/* handle is in bytes 28-31 of each lun */
285454b6e9e9SScott Teel 		if (memcmp(&((struct ReportExtendedLUNdata *)
285554b6e9e9SScott Teel 				physicals)->LUN[i][20], &find, 4) != 0) {
285654b6e9e9SScott Teel 			continue; /* didn't match */
285754b6e9e9SScott Teel 		}
285854b6e9e9SScott Teel 		found = 1;
285954b6e9e9SScott Teel 		memcpy(scsi3addr, &((struct ReportExtendedLUNdata *)
286054b6e9e9SScott Teel 					physicals)->LUN[i][0], 8);
28612ba8bfc8SStephen M. Cameron 		if (h->raid_offload_debug > 0)
28622ba8bfc8SStephen M. Cameron 			dev_info(&h->pdev->dev,
28632ba8bfc8SStephen M. Cameron 				"%s: Searched h=0x%08x, Found h=0x%08x, scsiaddr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
28642ba8bfc8SStephen M. Cameron 				__func__, find,
28652ba8bfc8SStephen M. Cameron 				((struct ReportExtendedLUNdata *)
28662ba8bfc8SStephen M. Cameron 					physicals)->LUN[i][20],
28672ba8bfc8SStephen M. Cameron 				scsi3addr[0], scsi3addr[1], scsi3addr[2],
28682ba8bfc8SStephen M. Cameron 				scsi3addr[3], scsi3addr[4], scsi3addr[5],
28692ba8bfc8SStephen M. Cameron 				scsi3addr[6], scsi3addr[7]);
287054b6e9e9SScott Teel 		break; /* found it */
287154b6e9e9SScott Teel 	}
287254b6e9e9SScott Teel 
287354b6e9e9SScott Teel 	kfree(physicals);
287454b6e9e9SScott Teel 	if (found)
287554b6e9e9SScott Teel 		return 1;
287654b6e9e9SScott Teel 	else
287754b6e9e9SScott Teel 		return 0;
287854b6e9e9SScott Teel 
287954b6e9e9SScott Teel }
288054b6e9e9SScott Teel /*
2881edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
2882edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
2883edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
2884edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
2885edd16368SStephen M. Cameron  */
2886edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
2887edd16368SStephen M. Cameron 	int reportlunsize,
2888283b4a9bSStephen M. Cameron 	struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode,
288901a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
2890edd16368SStephen M. Cameron {
2891283b4a9bSStephen M. Cameron 	int physical_entry_size = 8;
2892283b4a9bSStephen M. Cameron 
2893283b4a9bSStephen M. Cameron 	*physical_mode = 0;
2894283b4a9bSStephen M. Cameron 
2895283b4a9bSStephen M. Cameron 	/* For I/O accelerator mode we need to read physical device handles */
2896317d4adfSMike MIller 	if (h->transMethod & CFGTBL_Trans_io_accel1 ||
2897317d4adfSMike MIller 		h->transMethod & CFGTBL_Trans_io_accel2) {
2898283b4a9bSStephen M. Cameron 		*physical_mode = HPSA_REPORT_PHYS_EXTENDED;
2899283b4a9bSStephen M. Cameron 		physical_entry_size = 24;
2900283b4a9bSStephen M. Cameron 	}
2901a93aa1feSMatt Gates 	if (hpsa_scsi_do_report_phys_luns(h, physdev, reportlunsize,
2902283b4a9bSStephen M. Cameron 							*physical_mode)) {
2903edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
2904edd16368SStephen M. Cameron 		return -1;
2905edd16368SStephen M. Cameron 	}
2906283b4a9bSStephen M. Cameron 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) /
2907283b4a9bSStephen M. Cameron 							physical_entry_size;
2908edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
2909edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded."
2910edd16368SStephen M. Cameron 			"  %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2911edd16368SStephen M. Cameron 			*nphysicals - HPSA_MAX_PHYS_LUN);
2912edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
2913edd16368SStephen M. Cameron 	}
2914edd16368SStephen M. Cameron 	if (hpsa_scsi_do_report_log_luns(h, logdev, reportlunsize)) {
2915edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
2916edd16368SStephen M. Cameron 		return -1;
2917edd16368SStephen M. Cameron 	}
29186df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
2919edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
2920edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
2921edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2922edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
2923edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
2924edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
2925edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
2926edd16368SStephen M. Cameron 	}
2927edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
2928edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2929edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
2930edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2931edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
2932edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
2933edd16368SStephen M. Cameron 	}
2934edd16368SStephen M. Cameron 	return 0;
2935edd16368SStephen M. Cameron }
2936edd16368SStephen M. Cameron 
2937339b2b14SStephen M. Cameron u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, int i,
2938a93aa1feSMatt Gates 	int nphysicals, int nlogicals,
2939a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
2940339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
2941339b2b14SStephen M. Cameron {
2942339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
2943339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
2944339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
2945339b2b14SStephen M. Cameron 	 */
2946339b2b14SStephen M. Cameron 
2947339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
2948339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
2949339b2b14SStephen M. Cameron 
2950339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
2951339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
2952339b2b14SStephen M. Cameron 
2953339b2b14SStephen M. Cameron 	if (i < logicals_start)
2954339b2b14SStephen M. Cameron 		return &physdev_list->LUN[i - (raid_ctlr_position == 0)][0];
2955339b2b14SStephen M. Cameron 
2956339b2b14SStephen M. Cameron 	if (i < last_device)
2957339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
2958339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
2959339b2b14SStephen M. Cameron 	BUG();
2960339b2b14SStephen M. Cameron 	return NULL;
2961339b2b14SStephen M. Cameron }
2962339b2b14SStephen M. Cameron 
2963316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h)
2964316b221aSStephen M. Cameron {
2965316b221aSStephen M. Cameron 	int rc;
2966316b221aSStephen M. Cameron 	struct bmic_controller_parameters *ctlr_params;
2967316b221aSStephen M. Cameron 	ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters),
2968316b221aSStephen M. Cameron 		GFP_KERNEL);
2969316b221aSStephen M. Cameron 
2970316b221aSStephen M. Cameron 	if (!ctlr_params)
2971316b221aSStephen M. Cameron 		return 0;
2972316b221aSStephen M. Cameron 	rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params,
2973316b221aSStephen M. Cameron 		sizeof(struct bmic_controller_parameters));
2974316b221aSStephen M. Cameron 	if (rc != 0) {
2975316b221aSStephen M. Cameron 		kfree(ctlr_params);
2976316b221aSStephen M. Cameron 		return 0;
2977316b221aSStephen M. Cameron 	}
2978316b221aSStephen M. Cameron 	return ctlr_params->nvram_flags & (1 << 3) ? 1 : 0;
2979316b221aSStephen M. Cameron }
2980316b221aSStephen M. Cameron 
2981edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
2982edd16368SStephen M. Cameron {
2983edd16368SStephen M. Cameron 	/* the idea here is we could get notified
2984edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
2985edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
2986edd16368SStephen M. Cameron 	 * our list of devices accordingly.
2987edd16368SStephen M. Cameron 	 *
2988edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
2989edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
2990edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
2991edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
2992edd16368SStephen M. Cameron 	 */
2993a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
2994edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
299501a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
299601a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
2997283b4a9bSStephen M. Cameron 	int physical_mode = 0;
299801a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
2999edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3000edd16368SStephen M. Cameron 	int ncurrent = 0;
3001283b4a9bSStephen M. Cameron 	int reportlunsize = sizeof(*physdev_list) + HPSA_MAX_PHYS_LUN * 24;
30024f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3003339b2b14SStephen M. Cameron 	int raid_ctlr_position;
3004316b221aSStephen M. Cameron 	u8 rescan_hba_mode;
3005aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3006edd16368SStephen M. Cameron 
3007cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
3008edd16368SStephen M. Cameron 	physdev_list = kzalloc(reportlunsize, GFP_KERNEL);
3009edd16368SStephen M. Cameron 	logdev_list = kzalloc(reportlunsize, GFP_KERNEL);
3010edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
3011edd16368SStephen M. Cameron 
30120b0e1d6cSStephen M. Cameron 	if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) {
3013edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3014edd16368SStephen M. Cameron 		goto out;
3015edd16368SStephen M. Cameron 	}
3016edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3017edd16368SStephen M. Cameron 
3018316b221aSStephen M. Cameron 	rescan_hba_mode = hpsa_hba_mode_enabled(h);
3019316b221aSStephen M. Cameron 
3020316b221aSStephen M. Cameron 	if (!h->hba_mode_enabled && rescan_hba_mode)
3021316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode enabled\n");
3022316b221aSStephen M. Cameron 	else if (h->hba_mode_enabled && !rescan_hba_mode)
3023316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode disabled\n");
3024316b221aSStephen M. Cameron 
3025316b221aSStephen M. Cameron 	h->hba_mode_enabled = rescan_hba_mode;
3026316b221aSStephen M. Cameron 
3027a93aa1feSMatt Gates 	if (hpsa_gather_lun_info(h, reportlunsize,
3028a93aa1feSMatt Gates 			(struct ReportLUNdata *) physdev_list, &nphysicals,
3029283b4a9bSStephen M. Cameron 			&physical_mode, logdev_list, &nlogicals))
3030edd16368SStephen M. Cameron 		goto out;
3031edd16368SStephen M. Cameron 
3032aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3033aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3034aca4a520SScott Teel 	 * controller.
3035edd16368SStephen M. Cameron 	 */
3036aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3037edd16368SStephen M. Cameron 
3038edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3039edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3040b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3041b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3042b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3043b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3044b7ec021fSScott Teel 			break;
3045b7ec021fSScott Teel 		}
3046b7ec021fSScott Teel 
3047edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3048edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3049edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3050edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3051edd16368SStephen M. Cameron 			goto out;
3052edd16368SStephen M. Cameron 		}
3053edd16368SStephen M. Cameron 		ndev_allocated++;
3054edd16368SStephen M. Cameron 	}
3055edd16368SStephen M. Cameron 
3056339b2b14SStephen M. Cameron 	if (unlikely(is_scsi_rev_5(h)))
3057339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3058339b2b14SStephen M. Cameron 	else
3059339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3060339b2b14SStephen M. Cameron 
3061edd16368SStephen M. Cameron 	/* adjust our table of devices */
30624f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3063edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
30640b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3065edd16368SStephen M. Cameron 
3066edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3067339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3068339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
3069edd16368SStephen M. Cameron 		/* skip masked physical devices. */
3070339b2b14SStephen M. Cameron 		if (lunaddrbytes[3] & 0xC0 &&
3071339b2b14SStephen M. Cameron 			i < nphysicals + (raid_ctlr_position == 0))
3072edd16368SStephen M. Cameron 			continue;
3073edd16368SStephen M. Cameron 
3074edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
30750b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
30760b0e1d6cSStephen M. Cameron 							&is_OBDR))
3077edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
30781f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
3079edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3080edd16368SStephen M. Cameron 
3081edd16368SStephen M. Cameron 		/*
30824f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3083edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3084edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3085edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3086edd16368SStephen M. Cameron 		 * there is no lun 0.
3087edd16368SStephen M. Cameron 		 */
30884f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
30891f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
30904f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3091edd16368SStephen M. Cameron 			ncurrent++;
3092edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3093edd16368SStephen M. Cameron 		}
3094edd16368SStephen M. Cameron 
3095edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3096edd16368SStephen M. Cameron 
3097edd16368SStephen M. Cameron 		switch (this_device->devtype) {
30980b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3099edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3100edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3101edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3102edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3103edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3104edd16368SStephen M. Cameron 			 * the inquiry data.
3105edd16368SStephen M. Cameron 			 */
31060b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3107edd16368SStephen M. Cameron 				ncurrent++;
3108edd16368SStephen M. Cameron 			break;
3109edd16368SStephen M. Cameron 		case TYPE_DISK:
3110316b221aSStephen M. Cameron 			if (h->hba_mode_enabled) {
3111316b221aSStephen M. Cameron 				/* never use raid mapper in HBA mode */
3112316b221aSStephen M. Cameron 				this_device->offload_enabled = 0;
3113316b221aSStephen M. Cameron 				ncurrent++;
3114316b221aSStephen M. Cameron 				break;
3115316b221aSStephen M. Cameron 			} else if (h->acciopath_status) {
3116283b4a9bSStephen M. Cameron 				if (i >= nphysicals) {
3117283b4a9bSStephen M. Cameron 					ncurrent++;
3118edd16368SStephen M. Cameron 					break;
3119283b4a9bSStephen M. Cameron 				}
3120316b221aSStephen M. Cameron 			} else {
3121316b221aSStephen M. Cameron 				if (i < nphysicals)
3122316b221aSStephen M. Cameron 					break;
3123316b221aSStephen M. Cameron 				ncurrent++;
3124316b221aSStephen M. Cameron 				break;
3125316b221aSStephen M. Cameron 			}
3126283b4a9bSStephen M. Cameron 			if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) {
3127e1f7de0cSMatt Gates 				memcpy(&this_device->ioaccel_handle,
3128e1f7de0cSMatt Gates 					&lunaddrbytes[20],
3129e1f7de0cSMatt Gates 					sizeof(this_device->ioaccel_handle));
3130edd16368SStephen M. Cameron 				ncurrent++;
3131283b4a9bSStephen M. Cameron 			}
3132edd16368SStephen M. Cameron 			break;
3133edd16368SStephen M. Cameron 		case TYPE_TAPE:
3134edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
3135edd16368SStephen M. Cameron 			ncurrent++;
3136edd16368SStephen M. Cameron 			break;
3137edd16368SStephen M. Cameron 		case TYPE_RAID:
3138edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3139edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3140edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3141edd16368SStephen M. Cameron 			 * don't present it.
3142edd16368SStephen M. Cameron 			 */
3143edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3144edd16368SStephen M. Cameron 				break;
3145edd16368SStephen M. Cameron 			ncurrent++;
3146edd16368SStephen M. Cameron 			break;
3147edd16368SStephen M. Cameron 		default:
3148edd16368SStephen M. Cameron 			break;
3149edd16368SStephen M. Cameron 		}
3150cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3151edd16368SStephen M. Cameron 			break;
3152edd16368SStephen M. Cameron 	}
3153edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
3154edd16368SStephen M. Cameron out:
3155edd16368SStephen M. Cameron 	kfree(tmpdevice);
3156edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3157edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3158edd16368SStephen M. Cameron 	kfree(currentsd);
3159edd16368SStephen M. Cameron 	kfree(physdev_list);
3160edd16368SStephen M. Cameron 	kfree(logdev_list);
3161edd16368SStephen M. Cameron }
3162edd16368SStephen M. Cameron 
3163edd16368SStephen M. Cameron /* hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3164edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3165edd16368SStephen M. Cameron  * hpsa command, cp.
3166edd16368SStephen M. Cameron  */
316733a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3168edd16368SStephen M. Cameron 		struct CommandList *cp,
3169edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3170edd16368SStephen M. Cameron {
3171edd16368SStephen M. Cameron 	unsigned int len;
3172edd16368SStephen M. Cameron 	struct scatterlist *sg;
317301a02ffcSStephen M. Cameron 	u64 addr64;
317433a2ffceSStephen M. Cameron 	int use_sg, i, sg_index, chained;
317533a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3176edd16368SStephen M. Cameron 
317733a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3178edd16368SStephen M. Cameron 
3179edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3180edd16368SStephen M. Cameron 	if (use_sg < 0)
3181edd16368SStephen M. Cameron 		return use_sg;
3182edd16368SStephen M. Cameron 
3183edd16368SStephen M. Cameron 	if (!use_sg)
3184edd16368SStephen M. Cameron 		goto sglist_finished;
3185edd16368SStephen M. Cameron 
318633a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
318733a2ffceSStephen M. Cameron 	chained = 0;
318833a2ffceSStephen M. Cameron 	sg_index = 0;
3189edd16368SStephen M. Cameron 	scsi_for_each_sg(cmd, sg, use_sg, i) {
319033a2ffceSStephen M. Cameron 		if (i == h->max_cmd_sg_entries - 1 &&
319133a2ffceSStephen M. Cameron 			use_sg > h->max_cmd_sg_entries) {
319233a2ffceSStephen M. Cameron 			chained = 1;
319333a2ffceSStephen M. Cameron 			curr_sg = h->cmd_sg_list[cp->cmdindex];
319433a2ffceSStephen M. Cameron 			sg_index = 0;
319533a2ffceSStephen M. Cameron 		}
319601a02ffcSStephen M. Cameron 		addr64 = (u64) sg_dma_address(sg);
3197edd16368SStephen M. Cameron 		len  = sg_dma_len(sg);
319833a2ffceSStephen M. Cameron 		curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
319933a2ffceSStephen M. Cameron 		curr_sg->Addr.upper = (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
320033a2ffceSStephen M. Cameron 		curr_sg->Len = len;
3201e1d9cbfaSMatt Gates 		curr_sg->Ext = (i < scsi_sg_count(cmd) - 1) ? 0 : HPSA_SG_LAST;
320233a2ffceSStephen M. Cameron 		curr_sg++;
320333a2ffceSStephen M. Cameron 	}
320433a2ffceSStephen M. Cameron 
320533a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
320633a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
320733a2ffceSStephen M. Cameron 
320833a2ffceSStephen M. Cameron 	if (chained) {
320933a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
321033a2ffceSStephen M. Cameron 		cp->Header.SGTotal = (u16) (use_sg + 1);
3211e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3212e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3213e2bea6dfSStephen M. Cameron 			return -1;
3214e2bea6dfSStephen M. Cameron 		}
321533a2ffceSStephen M. Cameron 		return 0;
3216edd16368SStephen M. Cameron 	}
3217edd16368SStephen M. Cameron 
3218edd16368SStephen M. Cameron sglist_finished:
3219edd16368SStephen M. Cameron 
322001a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
322101a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) use_sg; /* total sgs in this cmd list */
3222edd16368SStephen M. Cameron 	return 0;
3223edd16368SStephen M. Cameron }
3224edd16368SStephen M. Cameron 
3225283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3226283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3227283b4a9bSStephen M. Cameron {
3228283b4a9bSStephen M. Cameron 	int is_write = 0;
3229283b4a9bSStephen M. Cameron 	u32 block;
3230283b4a9bSStephen M. Cameron 	u32 block_cnt;
3231283b4a9bSStephen M. Cameron 
3232283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3233283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3234283b4a9bSStephen M. Cameron 	case WRITE_6:
3235283b4a9bSStephen M. Cameron 	case WRITE_12:
3236283b4a9bSStephen M. Cameron 		is_write = 1;
3237283b4a9bSStephen M. Cameron 	case READ_6:
3238283b4a9bSStephen M. Cameron 	case READ_12:
3239283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
3240283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
3241283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
3242283b4a9bSStephen M. Cameron 		} else {
3243283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
3244283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
3245283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
3246283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
3247283b4a9bSStephen M. Cameron 				cdb[5];
3248283b4a9bSStephen M. Cameron 			block_cnt =
3249283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
3250283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
3251283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
3252283b4a9bSStephen M. Cameron 				cdb[9];
3253283b4a9bSStephen M. Cameron 		}
3254283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
3255283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
3256283b4a9bSStephen M. Cameron 
3257283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3258283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3259283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
3260283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
3261283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
3262283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
3263283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3264283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
3265283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
3266283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3267283b4a9bSStephen M. Cameron 		*cdb_len = 10;
3268283b4a9bSStephen M. Cameron 		break;
3269283b4a9bSStephen M. Cameron 	}
3270283b4a9bSStephen M. Cameron 	return 0;
3271283b4a9bSStephen M. Cameron }
3272283b4a9bSStephen M. Cameron 
3273c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
3274283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
3275283b4a9bSStephen M. Cameron 	u8 *scsi3addr)
3276e1f7de0cSMatt Gates {
3277e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
3278e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
3279e1f7de0cSMatt Gates 	unsigned int len;
3280e1f7de0cSMatt Gates 	unsigned int total_len = 0;
3281e1f7de0cSMatt Gates 	struct scatterlist *sg;
3282e1f7de0cSMatt Gates 	u64 addr64;
3283e1f7de0cSMatt Gates 	int use_sg, i;
3284e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
3285e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
3286e1f7de0cSMatt Gates 
3287283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
3288283b4a9bSStephen M. Cameron 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
3289283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3290283b4a9bSStephen M. Cameron 
3291e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
3292e1f7de0cSMatt Gates 
3293283b4a9bSStephen M. Cameron 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
3294283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3295283b4a9bSStephen M. Cameron 
3296e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
3297e1f7de0cSMatt Gates 
3298e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
3299e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
3300e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
3301e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
3302e1f7de0cSMatt Gates 
3303e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
3304e1f7de0cSMatt Gates 	if (use_sg < 0)
3305e1f7de0cSMatt Gates 		return use_sg;
3306e1f7de0cSMatt Gates 
3307e1f7de0cSMatt Gates 	if (use_sg) {
3308e1f7de0cSMatt Gates 		curr_sg = cp->SG;
3309e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
3310e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
3311e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
3312e1f7de0cSMatt Gates 			total_len += len;
3313e1f7de0cSMatt Gates 			curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
3314e1f7de0cSMatt Gates 			curr_sg->Addr.upper =
3315e1f7de0cSMatt Gates 				(u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
3316e1f7de0cSMatt Gates 			curr_sg->Len = len;
3317e1f7de0cSMatt Gates 
3318e1f7de0cSMatt Gates 			if (i == (scsi_sg_count(cmd) - 1))
3319e1f7de0cSMatt Gates 				curr_sg->Ext = HPSA_SG_LAST;
3320e1f7de0cSMatt Gates 			else
3321e1f7de0cSMatt Gates 				curr_sg->Ext = 0;  /* we are not chaining */
3322e1f7de0cSMatt Gates 			curr_sg++;
3323e1f7de0cSMatt Gates 		}
3324e1f7de0cSMatt Gates 
3325e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
3326e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
3327e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
3328e1f7de0cSMatt Gates 			break;
3329e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
3330e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
3331e1f7de0cSMatt Gates 			break;
3332e1f7de0cSMatt Gates 		case DMA_NONE:
3333e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
3334e1f7de0cSMatt Gates 			break;
3335e1f7de0cSMatt Gates 		default:
3336e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3337e1f7de0cSMatt Gates 			cmd->sc_data_direction);
3338e1f7de0cSMatt Gates 			BUG();
3339e1f7de0cSMatt Gates 			break;
3340e1f7de0cSMatt Gates 		}
3341e1f7de0cSMatt Gates 	} else {
3342e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
3343e1f7de0cSMatt Gates 	}
3344e1f7de0cSMatt Gates 
3345c349775eSScott Teel 	c->Header.SGList = use_sg;
3346e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
3347283b4a9bSStephen M. Cameron 	cp->dev_handle = ioaccel_handle & 0xFFFF;
3348e1f7de0cSMatt Gates 	cp->transfer_len = total_len;
3349e1f7de0cSMatt Gates 	cp->io_flags = IOACCEL1_IOFLAGS_IO_REQ |
3350283b4a9bSStephen M. Cameron 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK);
3351e1f7de0cSMatt Gates 	cp->control = control;
3352283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
3353283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
3354c349775eSScott Teel 	/* Tag was already set at init time. */
3355e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
3356e1f7de0cSMatt Gates 	return 0;
3357e1f7de0cSMatt Gates }
3358edd16368SStephen M. Cameron 
3359283b4a9bSStephen M. Cameron /*
3360283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
3361283b4a9bSStephen M. Cameron  * I/O accelerator path.
3362283b4a9bSStephen M. Cameron  */
3363283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
3364283b4a9bSStephen M. Cameron 	struct CommandList *c)
3365283b4a9bSStephen M. Cameron {
3366283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
3367283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3368283b4a9bSStephen M. Cameron 
3369283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
3370283b4a9bSStephen M. Cameron 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr);
3371283b4a9bSStephen M. Cameron }
3372283b4a9bSStephen M. Cameron 
3373dd0e19f3SScott Teel /*
3374dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
3375dd0e19f3SScott Teel  */
3376dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
3377dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
3378dd0e19f3SScott Teel {
3379dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
3380dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3381dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
3382dd0e19f3SScott Teel 	u64 first_block;
3383dd0e19f3SScott Teel 
3384dd0e19f3SScott Teel 	BUG_ON(!(dev->offload_config && dev->offload_enabled));
3385dd0e19f3SScott Teel 
3386dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
3387dd0e19f3SScott Teel 	if (!(map->flags & RAID_MAP_FLAG_ENCRYPT_ON))
3388dd0e19f3SScott Teel 		return;
3389dd0e19f3SScott Teel 	/* Set the data encryption key index. */
3390dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
3391dd0e19f3SScott Teel 
3392dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
3393dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
3394dd0e19f3SScott Teel 
3395dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
3396dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
3397dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
3398dd0e19f3SScott Teel 	 */
3399dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
3400dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
3401dd0e19f3SScott Teel 	case WRITE_6:
3402dd0e19f3SScott Teel 	case READ_6:
3403dd0e19f3SScott Teel 		if (map->volume_blk_size == 512) {
3404dd0e19f3SScott Teel 			cp->tweak_lower =
3405dd0e19f3SScott Teel 				(((u32) cmd->cmnd[2]) << 8) |
3406dd0e19f3SScott Teel 					cmd->cmnd[3];
3407dd0e19f3SScott Teel 			cp->tweak_upper = 0;
3408dd0e19f3SScott Teel 		} else {
3409dd0e19f3SScott Teel 			first_block =
3410dd0e19f3SScott Teel 				(((u64) cmd->cmnd[2]) << 8) |
3411dd0e19f3SScott Teel 					cmd->cmnd[3];
3412dd0e19f3SScott Teel 			first_block = (first_block * map->volume_blk_size)/512;
3413dd0e19f3SScott Teel 			cp->tweak_lower = (u32)first_block;
3414dd0e19f3SScott Teel 			cp->tweak_upper = (u32)(first_block >> 32);
3415dd0e19f3SScott Teel 		}
3416dd0e19f3SScott Teel 		break;
3417dd0e19f3SScott Teel 	case WRITE_10:
3418dd0e19f3SScott Teel 	case READ_10:
3419dd0e19f3SScott Teel 		if (map->volume_blk_size == 512) {
3420dd0e19f3SScott Teel 			cp->tweak_lower =
3421dd0e19f3SScott Teel 				(((u32) cmd->cmnd[2]) << 24) |
3422dd0e19f3SScott Teel 				(((u32) cmd->cmnd[3]) << 16) |
3423dd0e19f3SScott Teel 				(((u32) cmd->cmnd[4]) << 8) |
3424dd0e19f3SScott Teel 					cmd->cmnd[5];
3425dd0e19f3SScott Teel 			cp->tweak_upper = 0;
3426dd0e19f3SScott Teel 		} else {
3427dd0e19f3SScott Teel 			first_block =
3428dd0e19f3SScott Teel 				(((u64) cmd->cmnd[2]) << 24) |
3429dd0e19f3SScott Teel 				(((u64) cmd->cmnd[3]) << 16) |
3430dd0e19f3SScott Teel 				(((u64) cmd->cmnd[4]) << 8) |
3431dd0e19f3SScott Teel 					cmd->cmnd[5];
3432dd0e19f3SScott Teel 			first_block = (first_block * map->volume_blk_size)/512;
3433dd0e19f3SScott Teel 			cp->tweak_lower = (u32)first_block;
3434dd0e19f3SScott Teel 			cp->tweak_upper = (u32)(first_block >> 32);
3435dd0e19f3SScott Teel 		}
3436dd0e19f3SScott Teel 		break;
3437dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
3438dd0e19f3SScott Teel 	case WRITE_12:
3439dd0e19f3SScott Teel 	case READ_12:
3440dd0e19f3SScott Teel 		if (map->volume_blk_size == 512) {
3441dd0e19f3SScott Teel 			cp->tweak_lower =
3442dd0e19f3SScott Teel 				(((u32) cmd->cmnd[2]) << 24) |
3443dd0e19f3SScott Teel 				(((u32) cmd->cmnd[3]) << 16) |
3444dd0e19f3SScott Teel 				(((u32) cmd->cmnd[4]) << 8) |
3445dd0e19f3SScott Teel 					cmd->cmnd[5];
3446dd0e19f3SScott Teel 			cp->tweak_upper = 0;
3447dd0e19f3SScott Teel 		} else {
3448dd0e19f3SScott Teel 			first_block =
3449dd0e19f3SScott Teel 				(((u64) cmd->cmnd[2]) << 24) |
3450dd0e19f3SScott Teel 				(((u64) cmd->cmnd[3]) << 16) |
3451dd0e19f3SScott Teel 				(((u64) cmd->cmnd[4]) << 8) |
3452dd0e19f3SScott Teel 					cmd->cmnd[5];
3453dd0e19f3SScott Teel 			first_block = (first_block * map->volume_blk_size)/512;
3454dd0e19f3SScott Teel 			cp->tweak_lower = (u32)first_block;
3455dd0e19f3SScott Teel 			cp->tweak_upper = (u32)(first_block >> 32);
3456dd0e19f3SScott Teel 		}
3457dd0e19f3SScott Teel 		break;
3458dd0e19f3SScott Teel 	case WRITE_16:
3459dd0e19f3SScott Teel 	case READ_16:
3460dd0e19f3SScott Teel 		if (map->volume_blk_size == 512) {
3461dd0e19f3SScott Teel 			cp->tweak_lower =
3462dd0e19f3SScott Teel 				(((u32) cmd->cmnd[6]) << 24) |
3463dd0e19f3SScott Teel 				(((u32) cmd->cmnd[7]) << 16) |
3464dd0e19f3SScott Teel 				(((u32) cmd->cmnd[8]) << 8) |
3465dd0e19f3SScott Teel 					cmd->cmnd[9];
3466dd0e19f3SScott Teel 			cp->tweak_upper =
3467dd0e19f3SScott Teel 				(((u32) cmd->cmnd[2]) << 24) |
3468dd0e19f3SScott Teel 				(((u32) cmd->cmnd[3]) << 16) |
3469dd0e19f3SScott Teel 				(((u32) cmd->cmnd[4]) << 8) |
3470dd0e19f3SScott Teel 					cmd->cmnd[5];
3471dd0e19f3SScott Teel 		} else {
3472dd0e19f3SScott Teel 			first_block =
3473dd0e19f3SScott Teel 				(((u64) cmd->cmnd[2]) << 56) |
3474dd0e19f3SScott Teel 				(((u64) cmd->cmnd[3]) << 48) |
3475dd0e19f3SScott Teel 				(((u64) cmd->cmnd[4]) << 40) |
3476dd0e19f3SScott Teel 				(((u64) cmd->cmnd[5]) << 32) |
3477dd0e19f3SScott Teel 				(((u64) cmd->cmnd[6]) << 24) |
3478dd0e19f3SScott Teel 				(((u64) cmd->cmnd[7]) << 16) |
3479dd0e19f3SScott Teel 				(((u64) cmd->cmnd[8]) << 8) |
3480dd0e19f3SScott Teel 					cmd->cmnd[9];
3481dd0e19f3SScott Teel 			first_block = (first_block * map->volume_blk_size)/512;
3482dd0e19f3SScott Teel 			cp->tweak_lower = (u32)first_block;
3483dd0e19f3SScott Teel 			cp->tweak_upper = (u32)(first_block >> 32);
3484dd0e19f3SScott Teel 		}
3485dd0e19f3SScott Teel 		break;
3486dd0e19f3SScott Teel 	default:
3487dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
3488dd0e19f3SScott Teel 			"ERROR: %s: IOACCEL request CDB size not supported for encryption\n",
3489dd0e19f3SScott Teel 			__func__);
3490dd0e19f3SScott Teel 		BUG();
3491dd0e19f3SScott Teel 		break;
3492dd0e19f3SScott Teel 	}
3493dd0e19f3SScott Teel }
3494dd0e19f3SScott Teel 
3495c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
3496c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
3497c349775eSScott Teel 	u8 *scsi3addr)
3498c349775eSScott Teel {
3499c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
3500c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
3501c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
3502c349775eSScott Teel 	int use_sg, i;
3503c349775eSScott Teel 	struct scatterlist *sg;
3504c349775eSScott Teel 	u64 addr64;
3505c349775eSScott Teel 	u32 len;
3506c349775eSScott Teel 	u32 total_len = 0;
3507c349775eSScott Teel 
3508c349775eSScott Teel 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
3509c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
3510c349775eSScott Teel 
3511c349775eSScott Teel 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
3512c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
3513c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
3514c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
3515c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
3516c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
3517c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
3518c349775eSScott Teel 
3519c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
3520c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
3521c349775eSScott Teel 
3522c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
3523c349775eSScott Teel 	if (use_sg < 0)
3524c349775eSScott Teel 		return use_sg;
3525c349775eSScott Teel 
3526c349775eSScott Teel 	if (use_sg) {
3527c349775eSScott Teel 		BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES);
3528c349775eSScott Teel 		curr_sg = cp->sg;
3529c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
3530c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
3531c349775eSScott Teel 			len  = sg_dma_len(sg);
3532c349775eSScott Teel 			total_len += len;
3533c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
3534c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
3535c349775eSScott Teel 			curr_sg->reserved[0] = 0;
3536c349775eSScott Teel 			curr_sg->reserved[1] = 0;
3537c349775eSScott Teel 			curr_sg->reserved[2] = 0;
3538c349775eSScott Teel 			curr_sg->chain_indicator = 0;
3539c349775eSScott Teel 			curr_sg++;
3540c349775eSScott Teel 		}
3541c349775eSScott Teel 
3542c349775eSScott Teel 		switch (cmd->sc_data_direction) {
3543c349775eSScott Teel 		case DMA_TO_DEVICE:
3544dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3545dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
3546c349775eSScott Teel 			break;
3547c349775eSScott Teel 		case DMA_FROM_DEVICE:
3548dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3549dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
3550c349775eSScott Teel 			break;
3551c349775eSScott Teel 		case DMA_NONE:
3552dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3553dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
3554c349775eSScott Teel 			break;
3555c349775eSScott Teel 		default:
3556c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3557c349775eSScott Teel 				cmd->sc_data_direction);
3558c349775eSScott Teel 			BUG();
3559c349775eSScott Teel 			break;
3560c349775eSScott Teel 		}
3561c349775eSScott Teel 	} else {
3562dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3563dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
3564c349775eSScott Teel 	}
3565dd0e19f3SScott Teel 
3566dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
3567dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
3568dd0e19f3SScott Teel 
3569c349775eSScott Teel 	cp->scsi_nexus = ioaccel_handle;
3570dd0e19f3SScott Teel 	cp->Tag = (c->cmdindex << DIRECT_LOOKUP_SHIFT) |
3571c349775eSScott Teel 				DIRECT_LOOKUP_BIT;
3572c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
3573c349775eSScott Teel 
3574c349775eSScott Teel 	/* fill in sg elements */
3575c349775eSScott Teel 	cp->sg_count = (u8) use_sg;
3576c349775eSScott Teel 
3577c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
3578c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
3579c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
3580c349775eSScott Teel 	cp->err_len = cpu_to_le32((u32) sizeof(cp->error_data));
3581c349775eSScott Teel 
3582c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
3583c349775eSScott Teel 	return 0;
3584c349775eSScott Teel }
3585c349775eSScott Teel 
3586c349775eSScott Teel /*
3587c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
3588c349775eSScott Teel  */
3589c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
3590c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
3591c349775eSScott Teel 	u8 *scsi3addr)
3592c349775eSScott Teel {
3593c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
3594c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
3595c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
3596c349775eSScott Teel 	else
3597c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
3598c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
3599c349775eSScott Teel }
3600c349775eSScott Teel 
36016b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
36026b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
36036b80b18fSScott Teel {
36046b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
36056b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
36066b80b18fSScott Teel 		*map_index %= map->data_disks_per_row;
36076b80b18fSScott Teel 		return;
36086b80b18fSScott Teel 	}
36096b80b18fSScott Teel 	do {
36106b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
36116b80b18fSScott Teel 		*current_group = *map_index / map->data_disks_per_row;
36126b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
36136b80b18fSScott Teel 			continue;
36146b80b18fSScott Teel 		if (*current_group < (map->layout_map_count - 1)) {
36156b80b18fSScott Teel 			/* select map index from next group */
36166b80b18fSScott Teel 			*map_index += map->data_disks_per_row;
36176b80b18fSScott Teel 			(*current_group)++;
36186b80b18fSScott Teel 		} else {
36196b80b18fSScott Teel 			/* select map index from first group */
36206b80b18fSScott Teel 			*map_index %= map->data_disks_per_row;
36216b80b18fSScott Teel 			*current_group = 0;
36226b80b18fSScott Teel 		}
36236b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
36246b80b18fSScott Teel }
36256b80b18fSScott Teel 
3626283b4a9bSStephen M. Cameron /*
3627283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
3628283b4a9bSStephen M. Cameron  */
3629283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
3630283b4a9bSStephen M. Cameron 	struct CommandList *c)
3631283b4a9bSStephen M. Cameron {
3632283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
3633283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3634283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
3635283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
3636283b4a9bSStephen M. Cameron 	int is_write = 0;
3637283b4a9bSStephen M. Cameron 	u32 map_index;
3638283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
3639283b4a9bSStephen M. Cameron 	u32 block_cnt;
3640283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
3641283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
3642283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
3643283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
36446b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
36456b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
36466b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
36476b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
36486b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
36496b80b18fSScott Teel 	u32 total_disks_per_row;
36506b80b18fSScott Teel 	u32 stripesize;
36516b80b18fSScott Teel 	u32 first_group, last_group, current_group;
3652283b4a9bSStephen M. Cameron 	u32 map_row;
3653283b4a9bSStephen M. Cameron 	u32 disk_handle;
3654283b4a9bSStephen M. Cameron 	u64 disk_block;
3655283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
3656283b4a9bSStephen M. Cameron 	u8 cdb[16];
3657283b4a9bSStephen M. Cameron 	u8 cdb_len;
3658283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3659283b4a9bSStephen M. Cameron 	u64 tmpdiv;
3660283b4a9bSStephen M. Cameron #endif
36616b80b18fSScott Teel 	int offload_to_mirror;
3662283b4a9bSStephen M. Cameron 
3663283b4a9bSStephen M. Cameron 	BUG_ON(!(dev->offload_config && dev->offload_enabled));
3664283b4a9bSStephen M. Cameron 
3665283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
3666283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
3667283b4a9bSStephen M. Cameron 	case WRITE_6:
3668283b4a9bSStephen M. Cameron 		is_write = 1;
3669283b4a9bSStephen M. Cameron 	case READ_6:
3670283b4a9bSStephen M. Cameron 		first_block =
3671283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
3672283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
3673283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
3674283b4a9bSStephen M. Cameron 		break;
3675283b4a9bSStephen M. Cameron 	case WRITE_10:
3676283b4a9bSStephen M. Cameron 		is_write = 1;
3677283b4a9bSStephen M. Cameron 	case READ_10:
3678283b4a9bSStephen M. Cameron 		first_block =
3679283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3680283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3681283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3682283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3683283b4a9bSStephen M. Cameron 		block_cnt =
3684283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
3685283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
3686283b4a9bSStephen M. Cameron 		break;
3687283b4a9bSStephen M. Cameron 	case WRITE_12:
3688283b4a9bSStephen M. Cameron 		is_write = 1;
3689283b4a9bSStephen M. Cameron 	case READ_12:
3690283b4a9bSStephen M. Cameron 		first_block =
3691283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3692283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3693283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3694283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3695283b4a9bSStephen M. Cameron 		block_cnt =
3696283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
3697283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
3698283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
3699283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
3700283b4a9bSStephen M. Cameron 		break;
3701283b4a9bSStephen M. Cameron 	case WRITE_16:
3702283b4a9bSStephen M. Cameron 		is_write = 1;
3703283b4a9bSStephen M. Cameron 	case READ_16:
3704283b4a9bSStephen M. Cameron 		first_block =
3705283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
3706283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
3707283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
3708283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
3709283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
3710283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
3711283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
3712283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
3713283b4a9bSStephen M. Cameron 		block_cnt =
3714283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
3715283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
3716283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
3717283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
3718283b4a9bSStephen M. Cameron 		break;
3719283b4a9bSStephen M. Cameron 	default:
3720283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
3721283b4a9bSStephen M. Cameron 	}
3722283b4a9bSStephen M. Cameron 	BUG_ON(block_cnt == 0);
3723283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
3724283b4a9bSStephen M. Cameron 
3725283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
3726283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
3727283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3728283b4a9bSStephen M. Cameron 
3729283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
3730283b4a9bSStephen M. Cameron 	if (last_block >= map->volume_blk_cnt || last_block < first_block)
3731283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3732283b4a9bSStephen M. Cameron 
3733283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
3734283b4a9bSStephen M. Cameron 	blocks_per_row = map->data_disks_per_row * map->strip_size;
3735283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3736283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
3737283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3738283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
3739283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
3740283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3741283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
3742283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3743283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
3744283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
3745283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv,  map->strip_size);
3746283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
3747283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
3748283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, map->strip_size);
3749283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
3750283b4a9bSStephen M. Cameron #else
3751283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
3752283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
3753283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3754283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
3755283b4a9bSStephen M. Cameron 	first_column = first_row_offset / map->strip_size;
3756283b4a9bSStephen M. Cameron 	last_column = last_row_offset / map->strip_size;
3757283b4a9bSStephen M. Cameron #endif
3758283b4a9bSStephen M. Cameron 
3759283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
3760283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
3761283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3762283b4a9bSStephen M. Cameron 
3763283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
37646b80b18fSScott Teel 	total_disks_per_row = map->data_disks_per_row +
37656b80b18fSScott Teel 				map->metadata_disks_per_row;
3766283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
3767283b4a9bSStephen M. Cameron 				map->row_cnt;
37686b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
37696b80b18fSScott Teel 
37706b80b18fSScott Teel 	switch (dev->raid_level) {
37716b80b18fSScott Teel 	case HPSA_RAID_0:
37726b80b18fSScott Teel 		break; /* nothing special to do */
37736b80b18fSScott Teel 	case HPSA_RAID_1:
37746b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
37756b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
37766b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
3777283b4a9bSStephen M. Cameron 		 */
37786b80b18fSScott Teel 		BUG_ON(map->layout_map_count != 2);
3779283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
3780283b4a9bSStephen M. Cameron 			map_index += map->data_disks_per_row;
3781283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
37826b80b18fSScott Teel 		break;
37836b80b18fSScott Teel 	case HPSA_RAID_ADM:
37846b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
37856b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
37866b80b18fSScott Teel 		 */
37876b80b18fSScott Teel 		BUG_ON(map->layout_map_count != 3);
37886b80b18fSScott Teel 
37896b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
37906b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
37916b80b18fSScott Teel 				&map_index, &current_group);
37926b80b18fSScott Teel 		/* set mirror group to use next time */
37936b80b18fSScott Teel 		offload_to_mirror =
37946b80b18fSScott Teel 			(offload_to_mirror >= map->layout_map_count - 1)
37956b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
37966b80b18fSScott Teel 		/* FIXME: remove after debug/dev */
37976b80b18fSScott Teel 		BUG_ON(offload_to_mirror >= map->layout_map_count);
37986b80b18fSScott Teel 		dev_warn(&h->pdev->dev,
37996b80b18fSScott Teel 			"DEBUG: Using physical disk map index %d from mirror group %d\n",
38006b80b18fSScott Teel 			map_index, offload_to_mirror);
38016b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
38026b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
38036b80b18fSScott Teel 		 * function since multiple threads might simultaneously
38046b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
38056b80b18fSScott Teel 		 */
38066b80b18fSScott Teel 		break;
38076b80b18fSScott Teel 	case HPSA_RAID_5:
38086b80b18fSScott Teel 	case HPSA_RAID_6:
38096b80b18fSScott Teel 		if (map->layout_map_count <= 1)
38106b80b18fSScott Teel 			break;
38116b80b18fSScott Teel 
38126b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
38136b80b18fSScott Teel 		r5or6_blocks_per_row =
38146b80b18fSScott Teel 			map->strip_size * map->data_disks_per_row;
38156b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
38166b80b18fSScott Teel 		stripesize = r5or6_blocks_per_row * map->layout_map_count;
38176b80b18fSScott Teel #if BITS_PER_LONG == 32
38186b80b18fSScott Teel 		tmpdiv = first_block;
38196b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
38206b80b18fSScott Teel 		tmpdiv = first_group;
38216b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
38226b80b18fSScott Teel 		first_group = tmpdiv;
38236b80b18fSScott Teel 		tmpdiv = last_block;
38246b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
38256b80b18fSScott Teel 		tmpdiv = last_group;
38266b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
38276b80b18fSScott Teel 		last_group = tmpdiv;
38286b80b18fSScott Teel #else
38296b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
38306b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
38316b80b18fSScott Teel #endif
3832000ff7c2SStephen M. Cameron 		if (first_group != last_group)
38336b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
38346b80b18fSScott Teel 
38356b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
38366b80b18fSScott Teel #if BITS_PER_LONG == 32
38376b80b18fSScott Teel 		tmpdiv = first_block;
38386b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
38396b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
38406b80b18fSScott Teel 		tmpdiv = last_block;
38416b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
38426b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
38436b80b18fSScott Teel #else
38446b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
38456b80b18fSScott Teel 						first_block / stripesize;
38466b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
38476b80b18fSScott Teel #endif
38486b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
38496b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
38506b80b18fSScott Teel 
38516b80b18fSScott Teel 
38526b80b18fSScott Teel 		/* Verify request is in a single column */
38536b80b18fSScott Teel #if BITS_PER_LONG == 32
38546b80b18fSScott Teel 		tmpdiv = first_block;
38556b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
38566b80b18fSScott Teel 		tmpdiv = first_row_offset;
38576b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
38586b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
38596b80b18fSScott Teel 		tmpdiv = last_block;
38606b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
38616b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
38626b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
38636b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
38646b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
38656b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
38666b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
38676b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
38686b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
38696b80b18fSScott Teel #else
38706b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
38716b80b18fSScott Teel 			(u32)((first_block % stripesize) %
38726b80b18fSScott Teel 						r5or6_blocks_per_row);
38736b80b18fSScott Teel 
38746b80b18fSScott Teel 		r5or6_last_row_offset =
38756b80b18fSScott Teel 			(u32)((last_block % stripesize) %
38766b80b18fSScott Teel 						r5or6_blocks_per_row);
38776b80b18fSScott Teel 
38786b80b18fSScott Teel 		first_column = r5or6_first_column =
38796b80b18fSScott Teel 			r5or6_first_row_offset / map->strip_size;
38806b80b18fSScott Teel 		r5or6_last_column =
38816b80b18fSScott Teel 			r5or6_last_row_offset / map->strip_size;
38826b80b18fSScott Teel #endif
38836b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
38846b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
38856b80b18fSScott Teel 
38866b80b18fSScott Teel 		/* Request is eligible */
38876b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
38886b80b18fSScott Teel 			map->row_cnt;
38896b80b18fSScott Teel 
38906b80b18fSScott Teel 		map_index = (first_group *
38916b80b18fSScott Teel 			(map->row_cnt * total_disks_per_row)) +
38926b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
38936b80b18fSScott Teel 		break;
38946b80b18fSScott Teel 	default:
38956b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
3896283b4a9bSStephen M. Cameron 	}
38976b80b18fSScott Teel 
3898283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
3899283b4a9bSStephen M. Cameron 	disk_block = map->disk_starting_blk + (first_row * map->strip_size) +
3900283b4a9bSStephen M. Cameron 			(first_row_offset - (first_column * map->strip_size));
3901283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
3902283b4a9bSStephen M. Cameron 
3903283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
3904283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
3905283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
3906283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
3907283b4a9bSStephen M. Cameron 	}
3908283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
3909283b4a9bSStephen M. Cameron 
3910283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
3911283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
3912283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
3913283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3914283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
3915283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
3916283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
3917283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
3918283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
3919283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
3920283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
3921283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
3922283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
3923283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
3924283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
3925283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
3926283b4a9bSStephen M. Cameron 		cdb[14] = 0;
3927283b4a9bSStephen M. Cameron 		cdb[15] = 0;
3928283b4a9bSStephen M. Cameron 		cdb_len = 16;
3929283b4a9bSStephen M. Cameron 	} else {
3930283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3931283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3932283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
3933283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
3934283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
3935283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
3936283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3937283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
3938283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
3939283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3940283b4a9bSStephen M. Cameron 		cdb_len = 10;
3941283b4a9bSStephen M. Cameron 	}
3942283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
3943283b4a9bSStephen M. Cameron 						dev->scsi3addr);
3944283b4a9bSStephen M. Cameron }
3945283b4a9bSStephen M. Cameron 
3946f281233dSJeff Garzik static int hpsa_scsi_queue_command_lck(struct scsi_cmnd *cmd,
3947edd16368SStephen M. Cameron 	void (*done)(struct scsi_cmnd *))
3948edd16368SStephen M. Cameron {
3949edd16368SStephen M. Cameron 	struct ctlr_info *h;
3950edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
3951edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3952edd16368SStephen M. Cameron 	struct CommandList *c;
3953edd16368SStephen M. Cameron 	unsigned long flags;
3954283b4a9bSStephen M. Cameron 	int rc = 0;
3955edd16368SStephen M. Cameron 
3956edd16368SStephen M. Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
3957edd16368SStephen M. Cameron 	h = sdev_to_hba(cmd->device);
3958edd16368SStephen M. Cameron 	dev = cmd->device->hostdata;
3959edd16368SStephen M. Cameron 	if (!dev) {
3960edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
3961edd16368SStephen M. Cameron 		done(cmd);
3962edd16368SStephen M. Cameron 		return 0;
3963edd16368SStephen M. Cameron 	}
3964edd16368SStephen M. Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
3965edd16368SStephen M. Cameron 
3966edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
3967a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
3968a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
3969a0c12413SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
3970a0c12413SStephen M. Cameron 		done(cmd);
3971a0c12413SStephen M. Cameron 		return 0;
3972a0c12413SStephen M. Cameron 	}
3973edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
3974e16a33adSMatt Gates 	c = cmd_alloc(h);
3975edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
3976edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n");
3977edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
3978edd16368SStephen M. Cameron 	}
3979edd16368SStephen M. Cameron 
3980edd16368SStephen M. Cameron 	/* Fill in the command list header */
3981edd16368SStephen M. Cameron 
3982edd16368SStephen M. Cameron 	cmd->scsi_done = done;    /* save this for use by completion code */
3983edd16368SStephen M. Cameron 
3984edd16368SStephen M. Cameron 	/* save c in case we have to abort it  */
3985edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
3986edd16368SStephen M. Cameron 
3987edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
3988edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
3989e1f7de0cSMatt Gates 
3990283b4a9bSStephen M. Cameron 	/* Call alternate submit routine for I/O accelerated commands.
3991283b4a9bSStephen M. Cameron 	 * Retries always go down the normal I/O path.
3992283b4a9bSStephen M. Cameron 	 */
3993283b4a9bSStephen M. Cameron 	if (likely(cmd->retries == 0 &&
3994da0697bdSScott Teel 		cmd->request->cmd_type == REQ_TYPE_FS &&
3995da0697bdSScott Teel 		h->acciopath_status)) {
3996283b4a9bSStephen M. Cameron 		if (dev->offload_enabled) {
3997283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_raid_map(h, c);
3998283b4a9bSStephen M. Cameron 			if (rc == 0)
3999283b4a9bSStephen M. Cameron 				return 0; /* Sent on ioaccel path */
4000283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
4001283b4a9bSStephen M. Cameron 				cmd_free(h, c);
4002283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
4003283b4a9bSStephen M. Cameron 			}
4004283b4a9bSStephen M. Cameron 		} else if (dev->ioaccel_handle) {
4005283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_direct_map(h, c);
4006283b4a9bSStephen M. Cameron 			if (rc == 0)
4007283b4a9bSStephen M. Cameron 				return 0; /* Sent on direct map path */
4008283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
4009283b4a9bSStephen M. Cameron 				cmd_free(h, c);
4010283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
4011283b4a9bSStephen M. Cameron 			}
4012283b4a9bSStephen M. Cameron 		}
4013283b4a9bSStephen M. Cameron 	}
4014e1f7de0cSMatt Gates 
4015edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4016edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4017303932fdSDon Brace 	c->Header.Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT);
4018303932fdSDon Brace 	c->Header.Tag.lower |= DIRECT_LOOKUP_BIT;
4019edd16368SStephen M. Cameron 
4020edd16368SStephen M. Cameron 	/* Fill in the request block... */
4021edd16368SStephen M. Cameron 
4022edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4023edd16368SStephen M. Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4024edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4025edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4026edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4027edd16368SStephen M. Cameron 	c->Request.Type.Type = TYPE_CMD;
4028edd16368SStephen M. Cameron 	c->Request.Type.Attribute = ATTR_SIMPLE;
4029edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4030edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4031edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_WRITE;
4032edd16368SStephen M. Cameron 		break;
4033edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4034edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_READ;
4035edd16368SStephen M. Cameron 		break;
4036edd16368SStephen M. Cameron 	case DMA_NONE:
4037edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_NONE;
4038edd16368SStephen M. Cameron 		break;
4039edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4040edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4041edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4042edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4043edd16368SStephen M. Cameron 		 */
4044edd16368SStephen M. Cameron 
4045edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_RSVD;
4046edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4047edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4048edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4049edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4050edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4051edd16368SStephen M. Cameron 		 * our purposes here.
4052edd16368SStephen M. Cameron 		 */
4053edd16368SStephen M. Cameron 
4054edd16368SStephen M. Cameron 		break;
4055edd16368SStephen M. Cameron 
4056edd16368SStephen M. Cameron 	default:
4057edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4058edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4059edd16368SStephen M. Cameron 		BUG();
4060edd16368SStephen M. Cameron 		break;
4061edd16368SStephen M. Cameron 	}
4062edd16368SStephen M. Cameron 
406333a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
4064edd16368SStephen M. Cameron 		cmd_free(h, c);
4065edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4066edd16368SStephen M. Cameron 	}
4067edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4068edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4069edd16368SStephen M. Cameron 	return 0;
4070edd16368SStephen M. Cameron }
4071edd16368SStephen M. Cameron 
4072f281233dSJeff Garzik static DEF_SCSI_QCMD(hpsa_scsi_queue_command)
4073f281233dSJeff Garzik 
40745f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h)
40755f389360SStephen M. Cameron {
40765f389360SStephen M. Cameron 	unsigned long flags;
40775f389360SStephen M. Cameron 
40785f389360SStephen M. Cameron 	/*
40795f389360SStephen M. Cameron 	 * Don't let rescans be initiated on a controller known
40805f389360SStephen M. Cameron 	 * to be locked up.  If the controller locks up *during*
40815f389360SStephen M. Cameron 	 * a rescan, that thread is probably hosed, but at least
40825f389360SStephen M. Cameron 	 * we can prevent new rescan threads from piling up on a
40835f389360SStephen M. Cameron 	 * locked up controller.
40845f389360SStephen M. Cameron 	 */
40855f389360SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
40865f389360SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
40875f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
40885f389360SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
40895f389360SStephen M. Cameron 		h->scan_finished = 1;
40905f389360SStephen M. Cameron 		wake_up_all(&h->scan_wait_queue);
40915f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
40925f389360SStephen M. Cameron 		return 1;
40935f389360SStephen M. Cameron 	}
40945f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
40955f389360SStephen M. Cameron 	return 0;
40965f389360SStephen M. Cameron }
40975f389360SStephen M. Cameron 
4098a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4099a08a8471SStephen M. Cameron {
4100a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4101a08a8471SStephen M. Cameron 	unsigned long flags;
4102a08a8471SStephen M. Cameron 
41035f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
41045f389360SStephen M. Cameron 		return;
41055f389360SStephen M. Cameron 
4106a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4107a08a8471SStephen M. Cameron 	while (1) {
4108a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4109a08a8471SStephen M. Cameron 		if (h->scan_finished)
4110a08a8471SStephen M. Cameron 			break;
4111a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4112a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4113a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4114a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4115a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4116a08a8471SStephen M. Cameron 		 * happen if we're in here.
4117a08a8471SStephen M. Cameron 		 */
4118a08a8471SStephen M. Cameron 	}
4119a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4120a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4121a08a8471SStephen M. Cameron 
41225f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
41235f389360SStephen M. Cameron 		return;
41245f389360SStephen M. Cameron 
4125a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
4126a08a8471SStephen M. Cameron 
4127a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4128a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* mark scan as finished. */
4129a08a8471SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
4130a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4131a08a8471SStephen M. Cameron }
4132a08a8471SStephen M. Cameron 
4133a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4134a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4135a08a8471SStephen M. Cameron {
4136a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4137a08a8471SStephen M. Cameron 	unsigned long flags;
4138a08a8471SStephen M. Cameron 	int finished;
4139a08a8471SStephen M. Cameron 
4140a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4141a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4142a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4143a08a8471SStephen M. Cameron 	return finished;
4144a08a8471SStephen M. Cameron }
4145a08a8471SStephen M. Cameron 
4146667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
4147667e23d4SStephen M. Cameron 	int qdepth, int reason)
4148667e23d4SStephen M. Cameron {
4149667e23d4SStephen M. Cameron 	struct ctlr_info *h = sdev_to_hba(sdev);
4150667e23d4SStephen M. Cameron 
4151667e23d4SStephen M. Cameron 	if (reason != SCSI_QDEPTH_DEFAULT)
4152667e23d4SStephen M. Cameron 		return -ENOTSUPP;
4153667e23d4SStephen M. Cameron 
4154667e23d4SStephen M. Cameron 	if (qdepth < 1)
4155667e23d4SStephen M. Cameron 		qdepth = 1;
4156667e23d4SStephen M. Cameron 	else
4157667e23d4SStephen M. Cameron 		if (qdepth > h->nr_cmds)
4158667e23d4SStephen M. Cameron 			qdepth = h->nr_cmds;
4159667e23d4SStephen M. Cameron 	scsi_adjust_queue_depth(sdev, scsi_get_tag_type(sdev), qdepth);
4160667e23d4SStephen M. Cameron 	return sdev->queue_depth;
4161667e23d4SStephen M. Cameron }
4162667e23d4SStephen M. Cameron 
4163edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h)
4164edd16368SStephen M. Cameron {
4165edd16368SStephen M. Cameron 	/* we are being forcibly unloaded, and may not refuse. */
4166edd16368SStephen M. Cameron 	scsi_remove_host(h->scsi_host);
4167edd16368SStephen M. Cameron 	scsi_host_put(h->scsi_host);
4168edd16368SStephen M. Cameron 	h->scsi_host = NULL;
4169edd16368SStephen M. Cameron }
4170edd16368SStephen M. Cameron 
4171edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h)
4172edd16368SStephen M. Cameron {
4173b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
4174b705690dSStephen M. Cameron 	int error;
4175edd16368SStephen M. Cameron 
4176b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
4177b705690dSStephen M. Cameron 	if (sh == NULL)
4178b705690dSStephen M. Cameron 		goto fail;
4179b705690dSStephen M. Cameron 
4180b705690dSStephen M. Cameron 	sh->io_port = 0;
4181b705690dSStephen M. Cameron 	sh->n_io_port = 0;
4182b705690dSStephen M. Cameron 	sh->this_id = -1;
4183b705690dSStephen M. Cameron 	sh->max_channel = 3;
4184b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
4185b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
4186b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
4187b705690dSStephen M. Cameron 	sh->can_queue = h->nr_cmds;
4188316b221aSStephen M. Cameron 	if (h->hba_mode_enabled)
4189316b221aSStephen M. Cameron 		sh->cmd_per_lun = 7;
4190316b221aSStephen M. Cameron 	else
4191b705690dSStephen M. Cameron 		sh->cmd_per_lun = h->nr_cmds;
4192b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
4193b705690dSStephen M. Cameron 	h->scsi_host = sh;
4194b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
4195b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
4196b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
4197b705690dSStephen M. Cameron 	error = scsi_add_host(sh, &h->pdev->dev);
4198b705690dSStephen M. Cameron 	if (error)
4199b705690dSStephen M. Cameron 		goto fail_host_put;
4200b705690dSStephen M. Cameron 	scsi_scan_host(sh);
4201b705690dSStephen M. Cameron 	return 0;
4202b705690dSStephen M. Cameron 
4203b705690dSStephen M. Cameron  fail_host_put:
4204b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_add_host"
4205b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
4206b705690dSStephen M. Cameron 	scsi_host_put(sh);
4207b705690dSStephen M. Cameron 	return error;
4208b705690dSStephen M. Cameron  fail:
4209b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_host_alloc"
4210b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
4211b705690dSStephen M. Cameron 	return -ENOMEM;
4212edd16368SStephen M. Cameron }
4213edd16368SStephen M. Cameron 
4214edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h,
4215edd16368SStephen M. Cameron 	unsigned char lunaddr[])
4216edd16368SStephen M. Cameron {
42178919358eSTomas Henzl 	int rc;
4218edd16368SStephen M. Cameron 	int count = 0;
4219edd16368SStephen M. Cameron 	int waittime = 1; /* seconds */
4220edd16368SStephen M. Cameron 	struct CommandList *c;
4221edd16368SStephen M. Cameron 
4222edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
4223edd16368SStephen M. Cameron 	if (!c) {
4224edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
4225edd16368SStephen M. Cameron 			"wait_for_device_to_become_ready.\n");
4226edd16368SStephen M. Cameron 		return IO_ERROR;
4227edd16368SStephen M. Cameron 	}
4228edd16368SStephen M. Cameron 
4229edd16368SStephen M. Cameron 	/* Send test unit ready until device ready, or give up. */
4230edd16368SStephen M. Cameron 	while (count < HPSA_TUR_RETRY_LIMIT) {
4231edd16368SStephen M. Cameron 
4232edd16368SStephen M. Cameron 		/* Wait for a bit.  do this first, because if we send
4233edd16368SStephen M. Cameron 		 * the TUR right away, the reset will just abort it.
4234edd16368SStephen M. Cameron 		 */
4235edd16368SStephen M. Cameron 		msleep(1000 * waittime);
4236edd16368SStephen M. Cameron 		count++;
42378919358eSTomas Henzl 		rc = 0; /* Device ready. */
4238edd16368SStephen M. Cameron 
4239edd16368SStephen M. Cameron 		/* Increase wait time with each try, up to a point. */
4240edd16368SStephen M. Cameron 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
4241edd16368SStephen M. Cameron 			waittime = waittime * 2;
4242edd16368SStephen M. Cameron 
4243a2dac136SStephen M. Cameron 		/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
4244a2dac136SStephen M. Cameron 		(void) fill_cmd(c, TEST_UNIT_READY, h,
4245a2dac136SStephen M. Cameron 				NULL, 0, 0, lunaddr, TYPE_CMD);
4246edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
4247edd16368SStephen M. Cameron 		/* no unmap needed here because no data xfer. */
4248edd16368SStephen M. Cameron 
4249edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_SUCCESS)
4250edd16368SStephen M. Cameron 			break;
4251edd16368SStephen M. Cameron 
4252edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
4253edd16368SStephen M. Cameron 			c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
4254edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
4255edd16368SStephen M. Cameron 			c->err_info->SenseInfo[2] == UNIT_ATTENTION))
4256edd16368SStephen M. Cameron 			break;
4257edd16368SStephen M. Cameron 
4258edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "waiting %d secs "
4259edd16368SStephen M. Cameron 			"for device to become ready.\n", waittime);
4260edd16368SStephen M. Cameron 		rc = 1; /* device not ready. */
4261edd16368SStephen M. Cameron 	}
4262edd16368SStephen M. Cameron 
4263edd16368SStephen M. Cameron 	if (rc)
4264edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
4265edd16368SStephen M. Cameron 	else
4266edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
4267edd16368SStephen M. Cameron 
4268edd16368SStephen M. Cameron 	cmd_special_free(h, c);
4269edd16368SStephen M. Cameron 	return rc;
4270edd16368SStephen M. Cameron }
4271edd16368SStephen M. Cameron 
4272edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
4273edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
4274edd16368SStephen M. Cameron  */
4275edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
4276edd16368SStephen M. Cameron {
4277edd16368SStephen M. Cameron 	int rc;
4278edd16368SStephen M. Cameron 	struct ctlr_info *h;
4279edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
4280edd16368SStephen M. Cameron 
4281edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
4282edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
4283edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
4284edd16368SStephen M. Cameron 		return FAILED;
4285edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
4286edd16368SStephen M. Cameron 	if (!dev) {
4287edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: "
4288edd16368SStephen M. Cameron 			"device lookup failed.\n");
4289edd16368SStephen M. Cameron 		return FAILED;
4290edd16368SStephen M. Cameron 	}
4291d416b0c7SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n",
4292d416b0c7SStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
4293edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
4294bf711ac6SScott Teel 	rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN);
4295edd16368SStephen M. Cameron 	if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0)
4296edd16368SStephen M. Cameron 		return SUCCESS;
4297edd16368SStephen M. Cameron 
4298edd16368SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device failed.\n");
4299edd16368SStephen M. Cameron 	return FAILED;
4300edd16368SStephen M. Cameron }
4301edd16368SStephen M. Cameron 
43026cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
43036cba3f19SStephen M. Cameron {
43046cba3f19SStephen M. Cameron 	u8 original_tag[8];
43056cba3f19SStephen M. Cameron 
43066cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
43076cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
43086cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
43096cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
43106cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
43116cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
43126cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
43136cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
43146cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
43156cba3f19SStephen M. Cameron }
43166cba3f19SStephen M. Cameron 
431717eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
431817eb87d2SScott Teel 	struct CommandList *c, u32 *taglower, u32 *tagupper)
431917eb87d2SScott Teel {
432017eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
432117eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
432217eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
432317eb87d2SScott Teel 		*tagupper = cm1->Tag.upper;
432417eb87d2SScott Teel 		*taglower = cm1->Tag.lower;
432554b6e9e9SScott Teel 		return;
432654b6e9e9SScott Teel 	}
432754b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
432854b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
432954b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
4330dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
4331dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
4332dd0e19f3SScott Teel 		*taglower = cm2->Tag;
433354b6e9e9SScott Teel 		return;
433454b6e9e9SScott Teel 	}
433517eb87d2SScott Teel 	*tagupper = c->Header.Tag.upper;
433617eb87d2SScott Teel 	*taglower = c->Header.Tag.lower;
433717eb87d2SScott Teel }
433854b6e9e9SScott Teel 
433917eb87d2SScott Teel 
434075167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
43416cba3f19SStephen M. Cameron 	struct CommandList *abort, int swizzle)
434275167d2cSStephen M. Cameron {
434375167d2cSStephen M. Cameron 	int rc = IO_OK;
434475167d2cSStephen M. Cameron 	struct CommandList *c;
434575167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
434617eb87d2SScott Teel 	u32 tagupper, taglower;
434775167d2cSStephen M. Cameron 
434875167d2cSStephen M. Cameron 	c = cmd_special_alloc(h);
434975167d2cSStephen M. Cameron 	if (c == NULL) {	/* trouble... */
435075167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
435175167d2cSStephen M. Cameron 		return -ENOMEM;
435275167d2cSStephen M. Cameron 	}
435375167d2cSStephen M. Cameron 
4354a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
4355a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, abort,
4356a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
43576cba3f19SStephen M. Cameron 	if (swizzle)
43586cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
435975167d2cSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
436017eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
436175167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n",
436217eb87d2SScott Teel 		__func__, tagupper, taglower);
436375167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
436475167d2cSStephen M. Cameron 
436575167d2cSStephen M. Cameron 	ei = c->err_info;
436675167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
436775167d2cSStephen M. Cameron 	case CMD_SUCCESS:
436875167d2cSStephen M. Cameron 		break;
436975167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
437075167d2cSStephen M. Cameron 		rc = -1;
437175167d2cSStephen M. Cameron 		break;
437275167d2cSStephen M. Cameron 	default:
437375167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
437417eb87d2SScott Teel 			__func__, tagupper, taglower);
4375d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
437675167d2cSStephen M. Cameron 		rc = -1;
437775167d2cSStephen M. Cameron 		break;
437875167d2cSStephen M. Cameron 	}
437975167d2cSStephen M. Cameron 	cmd_special_free(h, c);
4380dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
4381dd0e19f3SScott Teel 		__func__, tagupper, taglower);
438275167d2cSStephen M. Cameron 	return rc;
438375167d2cSStephen M. Cameron }
438475167d2cSStephen M. Cameron 
438575167d2cSStephen M. Cameron /*
438675167d2cSStephen M. Cameron  * hpsa_find_cmd_in_queue
438775167d2cSStephen M. Cameron  *
438875167d2cSStephen M. Cameron  * Used to determine whether a command (find) is still present
438975167d2cSStephen M. Cameron  * in queue_head.   Optionally excludes the last element of queue_head.
439075167d2cSStephen M. Cameron  *
439175167d2cSStephen M. Cameron  * This is used to avoid unnecessary aborts.  Commands in h->reqQ have
439275167d2cSStephen M. Cameron  * not yet been submitted, and so can be aborted by the driver without
439375167d2cSStephen M. Cameron  * sending an abort to the hardware.
439475167d2cSStephen M. Cameron  *
439575167d2cSStephen M. Cameron  * Returns pointer to command if found in queue, NULL otherwise.
439675167d2cSStephen M. Cameron  */
439775167d2cSStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue(struct ctlr_info *h,
439875167d2cSStephen M. Cameron 			struct scsi_cmnd *find, struct list_head *queue_head)
439975167d2cSStephen M. Cameron {
440075167d2cSStephen M. Cameron 	unsigned long flags;
440175167d2cSStephen M. Cameron 	struct CommandList *c = NULL;	/* ptr into cmpQ */
440275167d2cSStephen M. Cameron 
440375167d2cSStephen M. Cameron 	if (!find)
440475167d2cSStephen M. Cameron 		return 0;
440575167d2cSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
440675167d2cSStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
440775167d2cSStephen M. Cameron 		if (c->scsi_cmd == NULL) /* e.g.: passthru ioctl */
440875167d2cSStephen M. Cameron 			continue;
440975167d2cSStephen M. Cameron 		if (c->scsi_cmd == find) {
441075167d2cSStephen M. Cameron 			spin_unlock_irqrestore(&h->lock, flags);
441175167d2cSStephen M. Cameron 			return c;
441275167d2cSStephen M. Cameron 		}
441375167d2cSStephen M. Cameron 	}
441475167d2cSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
441575167d2cSStephen M. Cameron 	return NULL;
441675167d2cSStephen M. Cameron }
441775167d2cSStephen M. Cameron 
44186cba3f19SStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue_by_tag(struct ctlr_info *h,
44196cba3f19SStephen M. Cameron 					u8 *tag, struct list_head *queue_head)
44206cba3f19SStephen M. Cameron {
44216cba3f19SStephen M. Cameron 	unsigned long flags;
44226cba3f19SStephen M. Cameron 	struct CommandList *c;
44236cba3f19SStephen M. Cameron 
44246cba3f19SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
44256cba3f19SStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
44266cba3f19SStephen M. Cameron 		if (memcmp(&c->Header.Tag, tag, 8) != 0)
44276cba3f19SStephen M. Cameron 			continue;
44286cba3f19SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
44296cba3f19SStephen M. Cameron 		return c;
44306cba3f19SStephen M. Cameron 	}
44316cba3f19SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
44326cba3f19SStephen M. Cameron 	return NULL;
44336cba3f19SStephen M. Cameron }
44346cba3f19SStephen M. Cameron 
443554b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
443654b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
443754b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
443854b6e9e9SScott Teel  * Return 0 on success (IO_OK)
443954b6e9e9SScott Teel  *	 -1 on failure
444054b6e9e9SScott Teel  */
444154b6e9e9SScott Teel 
444254b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
444354b6e9e9SScott Teel 	unsigned char *scsi3addr, struct CommandList *abort)
444454b6e9e9SScott Teel {
444554b6e9e9SScott Teel 	int rc = IO_OK;
444654b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
444754b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
444854b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
444954b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
445054b6e9e9SScott Teel 
445154b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
445254b6e9e9SScott Teel 	scmd = (struct scsi_cmnd *) abort->scsi_cmd;
445354b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
445454b6e9e9SScott Teel 	if (dev == NULL) {
445554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
445654b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
445754b6e9e9SScott Teel 			return -1; /* not abortable */
445854b6e9e9SScott Teel 	}
445954b6e9e9SScott Teel 
44602ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
44612ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
44622ba8bfc8SStephen M. Cameron 			"Reset as abort: Abort requested on C%d:B%d:T%d:L%d scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
44632ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
44642ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
44652ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
44662ba8bfc8SStephen M. Cameron 
446754b6e9e9SScott Teel 	if (!dev->offload_enabled) {
446854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
446954b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
447054b6e9e9SScott Teel 		return -1; /* not abortable */
447154b6e9e9SScott Teel 	}
447254b6e9e9SScott Teel 
447354b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
447454b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
447554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
447654b6e9e9SScott Teel 		return -1; /* not abortable */
447754b6e9e9SScott Teel 	}
447854b6e9e9SScott Teel 
447954b6e9e9SScott Teel 	/* send the reset */
44802ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
44812ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
44822ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
44832ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
44842ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
448554b6e9e9SScott Teel 	rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET);
448654b6e9e9SScott Teel 	if (rc != 0) {
448754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
448854b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
448954b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
449054b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
449154b6e9e9SScott Teel 		return rc; /* failed to reset */
449254b6e9e9SScott Teel 	}
449354b6e9e9SScott Teel 
449454b6e9e9SScott Teel 	/* wait for device to recover */
449554b6e9e9SScott Teel 	if (wait_for_device_to_become_ready(h, psa) != 0) {
449654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
449754b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
449854b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
449954b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
450054b6e9e9SScott Teel 		return -1;  /* failed to recover */
450154b6e9e9SScott Teel 	}
450254b6e9e9SScott Teel 
450354b6e9e9SScott Teel 	/* device recovered */
450454b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
450554b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
450654b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
450754b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
450854b6e9e9SScott Teel 
450954b6e9e9SScott Teel 	return rc; /* success */
451054b6e9e9SScott Teel }
451154b6e9e9SScott Teel 
45126cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't.  It's hard to
45136cba3f19SStephen M. Cameron  * tell which kind we're dealing with, so we send the abort both ways.  There
45146cba3f19SStephen M. Cameron  * shouldn't be any collisions between swizzled and unswizzled tags due to the
45156cba3f19SStephen M. Cameron  * way we construct our tags but we check anyway in case the assumptions which
45166cba3f19SStephen M. Cameron  * make this true someday become false.
45176cba3f19SStephen M. Cameron  */
45186cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
45196cba3f19SStephen M. Cameron 	unsigned char *scsi3addr, struct CommandList *abort)
45206cba3f19SStephen M. Cameron {
45216cba3f19SStephen M. Cameron 	u8 swizzled_tag[8];
45226cba3f19SStephen M. Cameron 	struct CommandList *c;
45236cba3f19SStephen M. Cameron 	int rc = 0, rc2 = 0;
45246cba3f19SStephen M. Cameron 
452554b6e9e9SScott Teel 	/* ioccelerator mode 2 commands should be aborted via the
452654b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
452754b6e9e9SScott Teel 	 * but underlying firmware can't handle abort TMF.
452854b6e9e9SScott Teel 	 * Change abort to physical device reset.
452954b6e9e9SScott Teel 	 */
453054b6e9e9SScott Teel 	if (abort->cmd_type == CMD_IOACCEL2)
453154b6e9e9SScott Teel 		return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort);
453254b6e9e9SScott Teel 
45336cba3f19SStephen M. Cameron 	/* we do not expect to find the swizzled tag in our queue, but
45346cba3f19SStephen M. Cameron 	 * check anyway just to be sure the assumptions which make this
45356cba3f19SStephen M. Cameron 	 * the case haven't become wrong.
45366cba3f19SStephen M. Cameron 	 */
45376cba3f19SStephen M. Cameron 	memcpy(swizzled_tag, &abort->Request.CDB[4], 8);
45386cba3f19SStephen M. Cameron 	swizzle_abort_tag(swizzled_tag);
45396cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue_by_tag(h, swizzled_tag, &h->cmpQ);
45406cba3f19SStephen M. Cameron 	if (c != NULL) {
45416cba3f19SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Unexpectedly found byte-swapped tag in completion queue.\n");
45426cba3f19SStephen M. Cameron 		return hpsa_send_abort(h, scsi3addr, abort, 0);
45436cba3f19SStephen M. Cameron 	}
45446cba3f19SStephen M. Cameron 	rc = hpsa_send_abort(h, scsi3addr, abort, 0);
45456cba3f19SStephen M. Cameron 
45466cba3f19SStephen M. Cameron 	/* if the command is still in our queue, we can't conclude that it was
45476cba3f19SStephen M. Cameron 	 * aborted (it might have just completed normally) but in any case
45486cba3f19SStephen M. Cameron 	 * we don't need to try to abort it another way.
45496cba3f19SStephen M. Cameron 	 */
45506cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue(h, abort->scsi_cmd, &h->cmpQ);
45516cba3f19SStephen M. Cameron 	if (c)
45526cba3f19SStephen M. Cameron 		rc2 = hpsa_send_abort(h, scsi3addr, abort, 1);
45536cba3f19SStephen M. Cameron 	return rc && rc2;
45546cba3f19SStephen M. Cameron }
45556cba3f19SStephen M. Cameron 
455675167d2cSStephen M. Cameron /* Send an abort for the specified command.
455775167d2cSStephen M. Cameron  *	If the device and controller support it,
455875167d2cSStephen M. Cameron  *		send a task abort request.
455975167d2cSStephen M. Cameron  */
456075167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
456175167d2cSStephen M. Cameron {
456275167d2cSStephen M. Cameron 
456375167d2cSStephen M. Cameron 	int i, rc;
456475167d2cSStephen M. Cameron 	struct ctlr_info *h;
456575167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
456675167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
456775167d2cSStephen M. Cameron 	struct CommandList *found;
456875167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
456975167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
457075167d2cSStephen M. Cameron 	int ml = 0;
457117eb87d2SScott Teel 	u32 tagupper, taglower;
457275167d2cSStephen M. Cameron 
457375167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
457475167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
457575167d2cSStephen M. Cameron 	if (WARN(h == NULL,
457675167d2cSStephen M. Cameron 			"ABORT REQUEST FAILED, Controller lookup failed.\n"))
457775167d2cSStephen M. Cameron 		return FAILED;
457875167d2cSStephen M. Cameron 
457975167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
458075167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
458175167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
458275167d2cSStephen M. Cameron 		return FAILED;
458375167d2cSStephen M. Cameron 
458475167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
458575167d2cSStephen M. Cameron 	ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%d ",
458675167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
458775167d2cSStephen M. Cameron 		sc->device->id, sc->device->lun);
458875167d2cSStephen M. Cameron 
458975167d2cSStephen M. Cameron 	/* Find the device of the command to be aborted */
459075167d2cSStephen M. Cameron 	dev = sc->device->hostdata;
459175167d2cSStephen M. Cameron 	if (!dev) {
459275167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
459375167d2cSStephen M. Cameron 				msg);
459475167d2cSStephen M. Cameron 		return FAILED;
459575167d2cSStephen M. Cameron 	}
459675167d2cSStephen M. Cameron 
459775167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
459875167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
459975167d2cSStephen M. Cameron 	if (abort == NULL) {
460075167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n",
460175167d2cSStephen M. Cameron 				msg);
460275167d2cSStephen M. Cameron 		return FAILED;
460375167d2cSStephen M. Cameron 	}
460417eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
460517eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
460675167d2cSStephen M. Cameron 	as  = (struct scsi_cmnd *) abort->scsi_cmd;
460775167d2cSStephen M. Cameron 	if (as != NULL)
460875167d2cSStephen M. Cameron 		ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ",
460975167d2cSStephen M. Cameron 			as->cmnd[0], as->serial_number);
461075167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s\n", msg);
461175167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n",
461275167d2cSStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
461375167d2cSStephen M. Cameron 
461475167d2cSStephen M. Cameron 	/* Search reqQ to See if command is queued but not submitted,
461575167d2cSStephen M. Cameron 	 * if so, complete the command with aborted status and remove
461675167d2cSStephen M. Cameron 	 * it from the reqQ.
461775167d2cSStephen M. Cameron 	 */
461875167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->reqQ);
461975167d2cSStephen M. Cameron 	if (found) {
462075167d2cSStephen M. Cameron 		found->err_info->CommandStatus = CMD_ABORTED;
462175167d2cSStephen M. Cameron 		finish_cmd(found);
462275167d2cSStephen M. Cameron 		dev_info(&h->pdev->dev, "%s Request SUCCEEDED (driver queue).\n",
462375167d2cSStephen M. Cameron 				msg);
462475167d2cSStephen M. Cameron 		return SUCCESS;
462575167d2cSStephen M. Cameron 	}
462675167d2cSStephen M. Cameron 
462775167d2cSStephen M. Cameron 	/* not in reqQ, if also not in cmpQ, must have already completed */
462875167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
462975167d2cSStephen M. Cameron 	if (!found)  {
4630d6ebd0f7SStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request SUCCEEDED (not known to driver).\n",
463175167d2cSStephen M. Cameron 				msg);
463275167d2cSStephen M. Cameron 		return SUCCESS;
463375167d2cSStephen M. Cameron 	}
463475167d2cSStephen M. Cameron 
463575167d2cSStephen M. Cameron 	/*
463675167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
463775167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
463875167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
463975167d2cSStephen M. Cameron 	 */
46406cba3f19SStephen M. Cameron 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort);
464175167d2cSStephen M. Cameron 	if (rc != 0) {
464275167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg);
464375167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n",
464475167d2cSStephen M. Cameron 			h->scsi_host->host_no,
464575167d2cSStephen M. Cameron 			dev->bus, dev->target, dev->lun);
464675167d2cSStephen M. Cameron 		return FAILED;
464775167d2cSStephen M. Cameron 	}
464875167d2cSStephen M. Cameron 	dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg);
464975167d2cSStephen M. Cameron 
465075167d2cSStephen M. Cameron 	/* If the abort(s) above completed and actually aborted the
465175167d2cSStephen M. Cameron 	 * command, then the command to be aborted should already be
465275167d2cSStephen M. Cameron 	 * completed.  If not, wait around a bit more to see if they
465375167d2cSStephen M. Cameron 	 * manage to complete normally.
465475167d2cSStephen M. Cameron 	 */
465575167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30
465675167d2cSStephen M. Cameron 	for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) {
465775167d2cSStephen M. Cameron 		found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
465875167d2cSStephen M. Cameron 		if (!found)
465975167d2cSStephen M. Cameron 			return SUCCESS;
466075167d2cSStephen M. Cameron 		msleep(100);
466175167d2cSStephen M. Cameron 	}
466275167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n",
466375167d2cSStephen M. Cameron 		msg, ABORT_COMPLETE_WAIT_SECS);
466475167d2cSStephen M. Cameron 	return FAILED;
466575167d2cSStephen M. Cameron }
466675167d2cSStephen M. Cameron 
466775167d2cSStephen M. Cameron 
4668edd16368SStephen M. Cameron /*
4669edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
4670edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
4671edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
4672edd16368SStephen M. Cameron  * cmd_free() is the complement.
4673edd16368SStephen M. Cameron  */
4674edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
4675edd16368SStephen M. Cameron {
4676edd16368SStephen M. Cameron 	struct CommandList *c;
4677edd16368SStephen M. Cameron 	int i;
4678edd16368SStephen M. Cameron 	union u64bit temp64;
4679edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4680e16a33adSMatt Gates 	unsigned long flags;
4681edd16368SStephen M. Cameron 
4682e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
4683edd16368SStephen M. Cameron 	do {
4684edd16368SStephen M. Cameron 		i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds);
4685e16a33adSMatt Gates 		if (i == h->nr_cmds) {
4686e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
4687edd16368SStephen M. Cameron 			return NULL;
4688e16a33adSMatt Gates 		}
4689edd16368SStephen M. Cameron 	} while (test_and_set_bit
4690edd16368SStephen M. Cameron 		 (i & (BITS_PER_LONG - 1),
4691edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0);
4692e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4693e16a33adSMatt Gates 
4694edd16368SStephen M. Cameron 	c = h->cmd_pool + i;
4695edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
4696edd16368SStephen M. Cameron 	cmd_dma_handle = h->cmd_pool_dhandle
4697edd16368SStephen M. Cameron 	    + i * sizeof(*c);
4698edd16368SStephen M. Cameron 	c->err_info = h->errinfo_pool + i;
4699edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4700edd16368SStephen M. Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4701edd16368SStephen M. Cameron 	    + i * sizeof(*c->err_info);
4702edd16368SStephen M. Cameron 
4703edd16368SStephen M. Cameron 	c->cmdindex = i;
4704edd16368SStephen M. Cameron 
47059e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
470601a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
470701a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
4708edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
4709edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
4710edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
4711edd16368SStephen M. Cameron 
4712edd16368SStephen M. Cameron 	c->h = h;
4713edd16368SStephen M. Cameron 	return c;
4714edd16368SStephen M. Cameron }
4715edd16368SStephen M. Cameron 
4716edd16368SStephen M. Cameron /* For operations that can wait for kmalloc to possibly sleep,
4717edd16368SStephen M. Cameron  * this routine can be called. Lock need not be held to call
4718edd16368SStephen M. Cameron  * cmd_special_alloc. cmd_special_free() is the complement.
4719edd16368SStephen M. Cameron  */
4720edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h)
4721edd16368SStephen M. Cameron {
4722edd16368SStephen M. Cameron 	struct CommandList *c;
4723edd16368SStephen M. Cameron 	union u64bit temp64;
4724edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4725edd16368SStephen M. Cameron 
4726edd16368SStephen M. Cameron 	c = pci_alloc_consistent(h->pdev, sizeof(*c), &cmd_dma_handle);
4727edd16368SStephen M. Cameron 	if (c == NULL)
4728edd16368SStephen M. Cameron 		return NULL;
4729edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
4730edd16368SStephen M. Cameron 
4731e1f7de0cSMatt Gates 	c->cmd_type = CMD_SCSI;
4732edd16368SStephen M. Cameron 	c->cmdindex = -1;
4733edd16368SStephen M. Cameron 
4734edd16368SStephen M. Cameron 	c->err_info = pci_alloc_consistent(h->pdev, sizeof(*c->err_info),
4735edd16368SStephen M. Cameron 		    &err_dma_handle);
4736edd16368SStephen M. Cameron 
4737edd16368SStephen M. Cameron 	if (c->err_info == NULL) {
4738edd16368SStephen M. Cameron 		pci_free_consistent(h->pdev,
4739edd16368SStephen M. Cameron 			sizeof(*c), c, cmd_dma_handle);
4740edd16368SStephen M. Cameron 		return NULL;
4741edd16368SStephen M. Cameron 	}
4742edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4743edd16368SStephen M. Cameron 
47449e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
474501a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
474601a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
4747edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
4748edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
4749edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
4750edd16368SStephen M. Cameron 
4751edd16368SStephen M. Cameron 	c->h = h;
4752edd16368SStephen M. Cameron 	return c;
4753edd16368SStephen M. Cameron }
4754edd16368SStephen M. Cameron 
4755edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
4756edd16368SStephen M. Cameron {
4757edd16368SStephen M. Cameron 	int i;
4758e16a33adSMatt Gates 	unsigned long flags;
4759edd16368SStephen M. Cameron 
4760edd16368SStephen M. Cameron 	i = c - h->cmd_pool;
4761e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
4762edd16368SStephen M. Cameron 	clear_bit(i & (BITS_PER_LONG - 1),
4763edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG));
4764e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4765edd16368SStephen M. Cameron }
4766edd16368SStephen M. Cameron 
4767edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c)
4768edd16368SStephen M. Cameron {
4769edd16368SStephen M. Cameron 	union u64bit temp64;
4770edd16368SStephen M. Cameron 
4771edd16368SStephen M. Cameron 	temp64.val32.lower = c->ErrDesc.Addr.lower;
4772edd16368SStephen M. Cameron 	temp64.val32.upper = c->ErrDesc.Addr.upper;
4773edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c->err_info),
4774edd16368SStephen M. Cameron 			    c->err_info, (dma_addr_t) temp64.val);
4775edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c),
4776d896f3f3SStephen M. Cameron 			    c, (dma_addr_t) (c->busaddr & DIRECT_LOOKUP_MASK));
4777edd16368SStephen M. Cameron }
4778edd16368SStephen M. Cameron 
4779edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
4780edd16368SStephen M. Cameron 
4781edd16368SStephen M. Cameron static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, void *arg)
4782edd16368SStephen M. Cameron {
4783edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
4784edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
4785edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
4786edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
4787edd16368SStephen M. Cameron 	int err;
4788edd16368SStephen M. Cameron 	u32 cp;
4789edd16368SStephen M. Cameron 
4790938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4791edd16368SStephen M. Cameron 	err = 0;
4792edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4793edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4794edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4795edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4796edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4797edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4798edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4799edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4800edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4801edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4802edd16368SStephen M. Cameron 
4803edd16368SStephen M. Cameron 	if (err)
4804edd16368SStephen M. Cameron 		return -EFAULT;
4805edd16368SStephen M. Cameron 
4806e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, (void *)p);
4807edd16368SStephen M. Cameron 	if (err)
4808edd16368SStephen M. Cameron 		return err;
4809edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4810edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4811edd16368SStephen M. Cameron 	if (err)
4812edd16368SStephen M. Cameron 		return -EFAULT;
4813edd16368SStephen M. Cameron 	return err;
4814edd16368SStephen M. Cameron }
4815edd16368SStephen M. Cameron 
4816edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
4817edd16368SStephen M. Cameron 	int cmd, void *arg)
4818edd16368SStephen M. Cameron {
4819edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
4820edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
4821edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
4822edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
4823edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
4824edd16368SStephen M. Cameron 	int err;
4825edd16368SStephen M. Cameron 	u32 cp;
4826edd16368SStephen M. Cameron 
4827938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4828edd16368SStephen M. Cameron 	err = 0;
4829edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4830edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4831edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4832edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4833edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4834edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4835edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4836edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
4837edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4838edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4839edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4840edd16368SStephen M. Cameron 
4841edd16368SStephen M. Cameron 	if (err)
4842edd16368SStephen M. Cameron 		return -EFAULT;
4843edd16368SStephen M. Cameron 
4844e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, (void *)p);
4845edd16368SStephen M. Cameron 	if (err)
4846edd16368SStephen M. Cameron 		return err;
4847edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4848edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4849edd16368SStephen M. Cameron 	if (err)
4850edd16368SStephen M. Cameron 		return -EFAULT;
4851edd16368SStephen M. Cameron 	return err;
4852edd16368SStephen M. Cameron }
485371fe75a7SStephen M. Cameron 
485471fe75a7SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg)
485571fe75a7SStephen M. Cameron {
485671fe75a7SStephen M. Cameron 	switch (cmd) {
485771fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
485871fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
485971fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
486071fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
486171fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
486271fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
486371fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
486471fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
486571fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
486671fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
486771fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
486871fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
486971fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
487071fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
487171fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
487271fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
487371fe75a7SStephen M. Cameron 
487471fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
487571fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
487671fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
487771fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
487871fe75a7SStephen M. Cameron 
487971fe75a7SStephen M. Cameron 	default:
488071fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
488171fe75a7SStephen M. Cameron 	}
488271fe75a7SStephen M. Cameron }
4883edd16368SStephen M. Cameron #endif
4884edd16368SStephen M. Cameron 
4885edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
4886edd16368SStephen M. Cameron {
4887edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
4888edd16368SStephen M. Cameron 
4889edd16368SStephen M. Cameron 	if (!argp)
4890edd16368SStephen M. Cameron 		return -EINVAL;
4891edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
4892edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
4893edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
4894edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
4895edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
4896edd16368SStephen M. Cameron 		return -EFAULT;
4897edd16368SStephen M. Cameron 	return 0;
4898edd16368SStephen M. Cameron }
4899edd16368SStephen M. Cameron 
4900edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
4901edd16368SStephen M. Cameron {
4902edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
4903edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
4904edd16368SStephen M. Cameron 	int rc;
4905edd16368SStephen M. Cameron 
4906edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
4907edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
4908edd16368SStephen M. Cameron 	if (rc != 3) {
4909edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
4910edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
4911edd16368SStephen M. Cameron 		vmaj = 0;
4912edd16368SStephen M. Cameron 		vmin = 0;
4913edd16368SStephen M. Cameron 		vsubmin = 0;
4914edd16368SStephen M. Cameron 	}
4915edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
4916edd16368SStephen M. Cameron 	if (!argp)
4917edd16368SStephen M. Cameron 		return -EINVAL;
4918edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
4919edd16368SStephen M. Cameron 		return -EFAULT;
4920edd16368SStephen M. Cameron 	return 0;
4921edd16368SStephen M. Cameron }
4922edd16368SStephen M. Cameron 
4923edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4924edd16368SStephen M. Cameron {
4925edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
4926edd16368SStephen M. Cameron 	struct CommandList *c;
4927edd16368SStephen M. Cameron 	char *buff = NULL;
4928edd16368SStephen M. Cameron 	union u64bit temp64;
4929c1f63c8fSStephen M. Cameron 	int rc = 0;
4930edd16368SStephen M. Cameron 
4931edd16368SStephen M. Cameron 	if (!argp)
4932edd16368SStephen M. Cameron 		return -EINVAL;
4933edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4934edd16368SStephen M. Cameron 		return -EPERM;
4935edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
4936edd16368SStephen M. Cameron 		return -EFAULT;
4937edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
4938edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
4939edd16368SStephen M. Cameron 		return -EINVAL;
4940edd16368SStephen M. Cameron 	}
4941edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
4942edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
4943edd16368SStephen M. Cameron 		if (buff == NULL)
4944edd16368SStephen M. Cameron 			return -EFAULT;
4945edd16368SStephen M. Cameron 		if (iocommand.Request.Type.Direction == XFER_WRITE) {
4946edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
4947b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
4948b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
4949c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
4950c1f63c8fSStephen M. Cameron 				goto out_kfree;
4951edd16368SStephen M. Cameron 			}
4952b03a7771SStephen M. Cameron 		} else {
4953edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
4954b03a7771SStephen M. Cameron 		}
4955b03a7771SStephen M. Cameron 	}
4956edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
4957edd16368SStephen M. Cameron 	if (c == NULL) {
4958c1f63c8fSStephen M. Cameron 		rc = -ENOMEM;
4959c1f63c8fSStephen M. Cameron 		goto out_kfree;
4960edd16368SStephen M. Cameron 	}
4961edd16368SStephen M. Cameron 	/* Fill in the command type */
4962edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4963edd16368SStephen M. Cameron 	/* Fill in Command Header */
4964edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
4965edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
4966edd16368SStephen M. Cameron 		c->Header.SGList = 1;
4967edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
4968edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
4969edd16368SStephen M. Cameron 		c->Header.SGList = 0;
4970edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
4971edd16368SStephen M. Cameron 	}
4972edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
4973edd16368SStephen M. Cameron 	/* use the kernel address the cmd block for tag */
4974edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4975edd16368SStephen M. Cameron 
4976edd16368SStephen M. Cameron 	/* Fill in Request block */
4977edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
4978edd16368SStephen M. Cameron 		sizeof(c->Request));
4979edd16368SStephen M. Cameron 
4980edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
4981edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
4982edd16368SStephen M. Cameron 		temp64.val = pci_map_single(h->pdev, buff,
4983edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
4984bcc48ffaSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
4985bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.lower = 0;
4986bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.upper = 0;
4987bcc48ffaSStephen M. Cameron 			c->SG[0].Len = 0;
4988bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
4989bcc48ffaSStephen M. Cameron 			goto out;
4990bcc48ffaSStephen M. Cameron 		}
4991edd16368SStephen M. Cameron 		c->SG[0].Addr.lower = temp64.val32.lower;
4992edd16368SStephen M. Cameron 		c->SG[0].Addr.upper = temp64.val32.upper;
4993edd16368SStephen M. Cameron 		c->SG[0].Len = iocommand.buf_size;
4994e1d9cbfaSMatt Gates 		c->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining*/
4995edd16368SStephen M. Cameron 	}
4996a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4997c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
4998edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
4999edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
5000edd16368SStephen M. Cameron 
5001edd16368SStephen M. Cameron 	/* Copy the error information out */
5002edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
5003edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
5004edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
5005c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
5006c1f63c8fSStephen M. Cameron 		goto out;
5007edd16368SStephen M. Cameron 	}
5008b03a7771SStephen M. Cameron 	if (iocommand.Request.Type.Direction == XFER_READ &&
5009b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
5010edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
5011edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
5012c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
5013c1f63c8fSStephen M. Cameron 			goto out;
5014edd16368SStephen M. Cameron 		}
5015edd16368SStephen M. Cameron 	}
5016c1f63c8fSStephen M. Cameron out:
5017edd16368SStephen M. Cameron 	cmd_special_free(h, c);
5018c1f63c8fSStephen M. Cameron out_kfree:
5019c1f63c8fSStephen M. Cameron 	kfree(buff);
5020c1f63c8fSStephen M. Cameron 	return rc;
5021edd16368SStephen M. Cameron }
5022edd16368SStephen M. Cameron 
5023edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5024edd16368SStephen M. Cameron {
5025edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
5026edd16368SStephen M. Cameron 	struct CommandList *c;
5027edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
5028edd16368SStephen M. Cameron 	int *buff_size = NULL;
5029edd16368SStephen M. Cameron 	union u64bit temp64;
5030edd16368SStephen M. Cameron 	BYTE sg_used = 0;
5031edd16368SStephen M. Cameron 	int status = 0;
5032edd16368SStephen M. Cameron 	int i;
503301a02ffcSStephen M. Cameron 	u32 left;
503401a02ffcSStephen M. Cameron 	u32 sz;
5035edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
5036edd16368SStephen M. Cameron 
5037edd16368SStephen M. Cameron 	if (!argp)
5038edd16368SStephen M. Cameron 		return -EINVAL;
5039edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5040edd16368SStephen M. Cameron 		return -EPERM;
5041edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
5042edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
5043edd16368SStephen M. Cameron 	if (!ioc) {
5044edd16368SStephen M. Cameron 		status = -ENOMEM;
5045edd16368SStephen M. Cameron 		goto cleanup1;
5046edd16368SStephen M. Cameron 	}
5047edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
5048edd16368SStephen M. Cameron 		status = -EFAULT;
5049edd16368SStephen M. Cameron 		goto cleanup1;
5050edd16368SStephen M. Cameron 	}
5051edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
5052edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
5053edd16368SStephen M. Cameron 		status = -EINVAL;
5054edd16368SStephen M. Cameron 		goto cleanup1;
5055edd16368SStephen M. Cameron 	}
5056edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
5057edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
5058edd16368SStephen M. Cameron 		status = -EINVAL;
5059edd16368SStephen M. Cameron 		goto cleanup1;
5060edd16368SStephen M. Cameron 	}
5061d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
5062edd16368SStephen M. Cameron 		status = -EINVAL;
5063edd16368SStephen M. Cameron 		goto cleanup1;
5064edd16368SStephen M. Cameron 	}
5065d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
5066edd16368SStephen M. Cameron 	if (!buff) {
5067edd16368SStephen M. Cameron 		status = -ENOMEM;
5068edd16368SStephen M. Cameron 		goto cleanup1;
5069edd16368SStephen M. Cameron 	}
5070d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
5071edd16368SStephen M. Cameron 	if (!buff_size) {
5072edd16368SStephen M. Cameron 		status = -ENOMEM;
5073edd16368SStephen M. Cameron 		goto cleanup1;
5074edd16368SStephen M. Cameron 	}
5075edd16368SStephen M. Cameron 	left = ioc->buf_size;
5076edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
5077edd16368SStephen M. Cameron 	while (left) {
5078edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
5079edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
5080edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
5081edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
5082edd16368SStephen M. Cameron 			status = -ENOMEM;
5083edd16368SStephen M. Cameron 			goto cleanup1;
5084edd16368SStephen M. Cameron 		}
5085edd16368SStephen M. Cameron 		if (ioc->Request.Type.Direction == XFER_WRITE) {
5086edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
5087edd16368SStephen M. Cameron 				status = -ENOMEM;
5088edd16368SStephen M. Cameron 				goto cleanup1;
5089edd16368SStephen M. Cameron 			}
5090edd16368SStephen M. Cameron 		} else
5091edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
5092edd16368SStephen M. Cameron 		left -= sz;
5093edd16368SStephen M. Cameron 		data_ptr += sz;
5094edd16368SStephen M. Cameron 		sg_used++;
5095edd16368SStephen M. Cameron 	}
5096edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
5097edd16368SStephen M. Cameron 	if (c == NULL) {
5098edd16368SStephen M. Cameron 		status = -ENOMEM;
5099edd16368SStephen M. Cameron 		goto cleanup1;
5100edd16368SStephen M. Cameron 	}
5101edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5102edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
5103b03a7771SStephen M. Cameron 	c->Header.SGList = c->Header.SGTotal = sg_used;
5104edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
5105edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
5106edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
5107edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
5108edd16368SStephen M. Cameron 		int i;
5109edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
5110edd16368SStephen M. Cameron 			temp64.val = pci_map_single(h->pdev, buff[i],
5111edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
5112bcc48ffaSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
5113bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.lower = 0;
5114bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.upper = 0;
5115bcc48ffaSStephen M. Cameron 				c->SG[i].Len = 0;
5116bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
5117bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
5118bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
5119e2d4a1f6SStephen M. Cameron 				goto cleanup0;
5120bcc48ffaSStephen M. Cameron 			}
5121edd16368SStephen M. Cameron 			c->SG[i].Addr.lower = temp64.val32.lower;
5122edd16368SStephen M. Cameron 			c->SG[i].Addr.upper = temp64.val32.upper;
5123edd16368SStephen M. Cameron 			c->SG[i].Len = buff_size[i];
5124e1d9cbfaSMatt Gates 			c->SG[i].Ext = i < sg_used - 1 ? 0 : HPSA_SG_LAST;
5125edd16368SStephen M. Cameron 		}
5126edd16368SStephen M. Cameron 	}
5127a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
5128b03a7771SStephen M. Cameron 	if (sg_used)
5129edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
5130edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
5131edd16368SStephen M. Cameron 	/* Copy the error information out */
5132edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
5133edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
5134edd16368SStephen M. Cameron 		status = -EFAULT;
5135e2d4a1f6SStephen M. Cameron 		goto cleanup0;
5136edd16368SStephen M. Cameron 	}
5137b03a7771SStephen M. Cameron 	if (ioc->Request.Type.Direction == XFER_READ && ioc->buf_size > 0) {
5138edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
5139edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
5140edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
5141edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
5142edd16368SStephen M. Cameron 				status = -EFAULT;
5143e2d4a1f6SStephen M. Cameron 				goto cleanup0;
5144edd16368SStephen M. Cameron 			}
5145edd16368SStephen M. Cameron 			ptr += buff_size[i];
5146edd16368SStephen M. Cameron 		}
5147edd16368SStephen M. Cameron 	}
5148edd16368SStephen M. Cameron 	status = 0;
5149e2d4a1f6SStephen M. Cameron cleanup0:
5150e2d4a1f6SStephen M. Cameron 	cmd_special_free(h, c);
5151edd16368SStephen M. Cameron cleanup1:
5152edd16368SStephen M. Cameron 	if (buff) {
5153edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
5154edd16368SStephen M. Cameron 			kfree(buff[i]);
5155edd16368SStephen M. Cameron 		kfree(buff);
5156edd16368SStephen M. Cameron 	}
5157edd16368SStephen M. Cameron 	kfree(buff_size);
5158edd16368SStephen M. Cameron 	kfree(ioc);
5159edd16368SStephen M. Cameron 	return status;
5160edd16368SStephen M. Cameron }
5161edd16368SStephen M. Cameron 
5162edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
5163edd16368SStephen M. Cameron 	struct CommandList *c)
5164edd16368SStephen M. Cameron {
5165edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5166edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
5167edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
5168edd16368SStephen M. Cameron }
51690390f0c0SStephen M. Cameron 
51700390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h)
51710390f0c0SStephen M. Cameron {
51720390f0c0SStephen M. Cameron 	unsigned long flags;
51730390f0c0SStephen M. Cameron 
51740390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
51750390f0c0SStephen M. Cameron 	if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) {
51760390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
51770390f0c0SStephen M. Cameron 		return -1;
51780390f0c0SStephen M. Cameron 	}
51790390f0c0SStephen M. Cameron 	h->passthru_count++;
51800390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
51810390f0c0SStephen M. Cameron 	return 0;
51820390f0c0SStephen M. Cameron }
51830390f0c0SStephen M. Cameron 
51840390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h)
51850390f0c0SStephen M. Cameron {
51860390f0c0SStephen M. Cameron 	unsigned long flags;
51870390f0c0SStephen M. Cameron 
51880390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
51890390f0c0SStephen M. Cameron 	if (h->passthru_count <= 0) {
51900390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
51910390f0c0SStephen M. Cameron 		/* not expecting to get here. */
51920390f0c0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n");
51930390f0c0SStephen M. Cameron 		return;
51940390f0c0SStephen M. Cameron 	}
51950390f0c0SStephen M. Cameron 	h->passthru_count--;
51960390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
51970390f0c0SStephen M. Cameron }
51980390f0c0SStephen M. Cameron 
5199edd16368SStephen M. Cameron /*
5200edd16368SStephen M. Cameron  * ioctl
5201edd16368SStephen M. Cameron  */
5202edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg)
5203edd16368SStephen M. Cameron {
5204edd16368SStephen M. Cameron 	struct ctlr_info *h;
5205edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
52060390f0c0SStephen M. Cameron 	int rc;
5207edd16368SStephen M. Cameron 
5208edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
5209edd16368SStephen M. Cameron 
5210edd16368SStephen M. Cameron 	switch (cmd) {
5211edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
5212edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
5213edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
5214a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
5215edd16368SStephen M. Cameron 		return 0;
5216edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
5217edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
5218edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
5219edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
5220edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
52210390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
52220390f0c0SStephen M. Cameron 			return -EAGAIN;
52230390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
52240390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
52250390f0c0SStephen M. Cameron 		return rc;
5226edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
52270390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
52280390f0c0SStephen M. Cameron 			return -EAGAIN;
52290390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
52300390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
52310390f0c0SStephen M. Cameron 		return rc;
5232edd16368SStephen M. Cameron 	default:
5233edd16368SStephen M. Cameron 		return -ENOTTY;
5234edd16368SStephen M. Cameron 	}
5235edd16368SStephen M. Cameron }
5236edd16368SStephen M. Cameron 
52376f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
52386f039790SGreg Kroah-Hartman 				u8 reset_type)
523964670ac8SStephen M. Cameron {
524064670ac8SStephen M. Cameron 	struct CommandList *c;
524164670ac8SStephen M. Cameron 
524264670ac8SStephen M. Cameron 	c = cmd_alloc(h);
524364670ac8SStephen M. Cameron 	if (!c)
524464670ac8SStephen M. Cameron 		return -ENOMEM;
5245a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
5246a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
524764670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
524864670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
524964670ac8SStephen M. Cameron 	c->waiting = NULL;
525064670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
525164670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
525264670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
525364670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
525464670ac8SStephen M. Cameron 	 */
525564670ac8SStephen M. Cameron 	return 0;
525664670ac8SStephen M. Cameron }
525764670ac8SStephen M. Cameron 
5258a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
5259b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
5260edd16368SStephen M. Cameron 	int cmd_type)
5261edd16368SStephen M. Cameron {
5262edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
526375167d2cSStephen M. Cameron 	struct CommandList *a; /* for commands to be aborted */
5264edd16368SStephen M. Cameron 
5265edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5266edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
5267edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
5268edd16368SStephen M. Cameron 		c->Header.SGList = 1;
5269edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
5270edd16368SStephen M. Cameron 	} else {
5271edd16368SStephen M. Cameron 		c->Header.SGList = 0;
5272edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
5273edd16368SStephen M. Cameron 	}
5274edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
5275edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
5276edd16368SStephen M. Cameron 
5277edd16368SStephen M. Cameron 	c->Request.Type.Type = cmd_type;
5278edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
5279edd16368SStephen M. Cameron 		switch (cmd) {
5280edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
5281edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
5282b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
5283edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
5284b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
5285edd16368SStephen M. Cameron 			}
5286edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
5287edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5288edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
5289edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5290edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
5291edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
5292edd16368SStephen M. Cameron 			break;
5293edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
5294edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
5295edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
5296edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
5297edd16368SStephen M. Cameron 			 */
5298edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
5299edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5300edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
5301edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5302edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
5303edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
5304edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5305edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5306edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
5307edd16368SStephen M. Cameron 			break;
5308edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
5309edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
5310edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5311edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
5312edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5313edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
5314edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
5315bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
5316bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
5317edd16368SStephen M. Cameron 			break;
5318edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
5319edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
5320edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5321edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
5322edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5323edd16368SStephen M. Cameron 			break;
5324283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
5325283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
5326283b4a9bSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5327283b4a9bSStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
5328283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
5329283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
5330283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
5331283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
5332283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5333283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5334283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
5335283b4a9bSStephen M. Cameron 			break;
5336316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
5337316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
5338316b221aSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5339316b221aSStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
5340316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
5341316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
5342316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
5343316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5344316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5345316b221aSStephen M. Cameron 			break;
5346edd16368SStephen M. Cameron 		default:
5347edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
5348edd16368SStephen M. Cameron 			BUG();
5349a2dac136SStephen M. Cameron 			return -1;
5350edd16368SStephen M. Cameron 		}
5351edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
5352edd16368SStephen M. Cameron 		switch (cmd) {
5353edd16368SStephen M. Cameron 
5354edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
5355edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
5356edd16368SStephen M. Cameron 			c->Request.Type.Type =  1; /* It is a MSG not a CMD */
5357edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
5358edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
5359edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
536064670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
536164670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
536221e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
5363edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
5364edd16368SStephen M. Cameron 			/* LunID device */
5365edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
5366edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
5367edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
5368edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
5369edd16368SStephen M. Cameron 			break;
537075167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
537175167d2cSStephen M. Cameron 			a = buff;       /* point to command to be aborted */
537275167d2cSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "Abort Tag:0x%08x:%08x using request Tag:0x%08x:%08x\n",
537375167d2cSStephen M. Cameron 				a->Header.Tag.upper, a->Header.Tag.lower,
537475167d2cSStephen M. Cameron 				c->Header.Tag.upper, c->Header.Tag.lower);
537575167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
537675167d2cSStephen M. Cameron 			c->Request.Type.Type = TYPE_MSG;
537775167d2cSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
537875167d2cSStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
537975167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
538075167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
538175167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
538275167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
538375167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
538475167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
538575167d2cSStephen M. Cameron 			c->Request.CDB[4] = a->Header.Tag.lower & 0xFF;
538675167d2cSStephen M. Cameron 			c->Request.CDB[5] = (a->Header.Tag.lower >> 8) & 0xFF;
538775167d2cSStephen M. Cameron 			c->Request.CDB[6] = (a->Header.Tag.lower >> 16) & 0xFF;
538875167d2cSStephen M. Cameron 			c->Request.CDB[7] = (a->Header.Tag.lower >> 24) & 0xFF;
538975167d2cSStephen M. Cameron 			c->Request.CDB[8] = a->Header.Tag.upper & 0xFF;
539075167d2cSStephen M. Cameron 			c->Request.CDB[9] = (a->Header.Tag.upper >> 8) & 0xFF;
539175167d2cSStephen M. Cameron 			c->Request.CDB[10] = (a->Header.Tag.upper >> 16) & 0xFF;
539275167d2cSStephen M. Cameron 			c->Request.CDB[11] = (a->Header.Tag.upper >> 24) & 0xFF;
539375167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
539475167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
539575167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
539675167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
539775167d2cSStephen M. Cameron 		break;
5398edd16368SStephen M. Cameron 		default:
5399edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
5400edd16368SStephen M. Cameron 				cmd);
5401edd16368SStephen M. Cameron 			BUG();
5402edd16368SStephen M. Cameron 		}
5403edd16368SStephen M. Cameron 	} else {
5404edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
5405edd16368SStephen M. Cameron 		BUG();
5406edd16368SStephen M. Cameron 	}
5407edd16368SStephen M. Cameron 
5408edd16368SStephen M. Cameron 	switch (c->Request.Type.Direction) {
5409edd16368SStephen M. Cameron 	case XFER_READ:
5410edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
5411edd16368SStephen M. Cameron 		break;
5412edd16368SStephen M. Cameron 	case XFER_WRITE:
5413edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
5414edd16368SStephen M. Cameron 		break;
5415edd16368SStephen M. Cameron 	case XFER_NONE:
5416edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
5417edd16368SStephen M. Cameron 		break;
5418edd16368SStephen M. Cameron 	default:
5419edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
5420edd16368SStephen M. Cameron 	}
5421a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
5422a2dac136SStephen M. Cameron 		return -1;
5423a2dac136SStephen M. Cameron 	return 0;
5424edd16368SStephen M. Cameron }
5425edd16368SStephen M. Cameron 
5426edd16368SStephen M. Cameron /*
5427edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
5428edd16368SStephen M. Cameron  */
5429edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
5430edd16368SStephen M. Cameron {
5431edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
5432edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
5433088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
5434088ba34cSStephen M. Cameron 		page_offs + size);
5435edd16368SStephen M. Cameron 
5436edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
5437edd16368SStephen M. Cameron }
5438edd16368SStephen M. Cameron 
5439edd16368SStephen M. Cameron /* Takes cmds off the submission queue and sends them to the hardware,
5440edd16368SStephen M. Cameron  * then puts them on the queue of cmds waiting for completion.
5441edd16368SStephen M. Cameron  */
5442edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h)
5443edd16368SStephen M. Cameron {
5444edd16368SStephen M. Cameron 	struct CommandList *c;
5445e16a33adSMatt Gates 	unsigned long flags;
5446edd16368SStephen M. Cameron 
5447e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
54489e0fc764SStephen M. Cameron 	while (!list_empty(&h->reqQ)) {
54499e0fc764SStephen M. Cameron 		c = list_entry(h->reqQ.next, struct CommandList, list);
5450edd16368SStephen M. Cameron 		/* can't do anything if fifo is full */
5451edd16368SStephen M. Cameron 		if ((h->access.fifo_full(h))) {
5452396883e2SStephen M. Cameron 			h->fifo_recently_full = 1;
5453edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "fifo full\n");
5454edd16368SStephen M. Cameron 			break;
5455edd16368SStephen M. Cameron 		}
5456396883e2SStephen M. Cameron 		h->fifo_recently_full = 0;
5457edd16368SStephen M. Cameron 
5458edd16368SStephen M. Cameron 		/* Get the first entry from the Request Q */
5459edd16368SStephen M. Cameron 		removeQ(c);
5460edd16368SStephen M. Cameron 		h->Qdepth--;
5461edd16368SStephen M. Cameron 
5462edd16368SStephen M. Cameron 		/* Put job onto the completed Q */
5463edd16368SStephen M. Cameron 		addQ(&h->cmpQ, c);
5464e16a33adSMatt Gates 
5465e16a33adSMatt Gates 		/* Must increment commands_outstanding before unlocking
5466e16a33adSMatt Gates 		 * and submitting to avoid race checking for fifo full
5467e16a33adSMatt Gates 		 * condition.
5468e16a33adSMatt Gates 		 */
5469e16a33adSMatt Gates 		h->commands_outstanding++;
5470e16a33adSMatt Gates 		if (h->commands_outstanding > h->max_outstanding)
5471e16a33adSMatt Gates 			h->max_outstanding = h->commands_outstanding;
5472e16a33adSMatt Gates 
5473e16a33adSMatt Gates 		/* Tell the controller execute command */
5474e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
5475e16a33adSMatt Gates 		h->access.submit_command(h, c);
5476e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
5477edd16368SStephen M. Cameron 	}
5478e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
5479edd16368SStephen M. Cameron }
5480edd16368SStephen M. Cameron 
5481254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
5482edd16368SStephen M. Cameron {
5483254f796bSMatt Gates 	return h->access.command_completed(h, q);
5484edd16368SStephen M. Cameron }
5485edd16368SStephen M. Cameron 
5486900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
5487edd16368SStephen M. Cameron {
5488edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
5489edd16368SStephen M. Cameron }
5490edd16368SStephen M. Cameron 
5491edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
5492edd16368SStephen M. Cameron {
549310f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
549410f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
5495edd16368SStephen M. Cameron }
5496edd16368SStephen M. Cameron 
549701a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
549801a02ffcSStephen M. Cameron 	u32 raw_tag)
5499edd16368SStephen M. Cameron {
5500edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
5501edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
5502edd16368SStephen M. Cameron 		return 1;
5503edd16368SStephen M. Cameron 	}
5504edd16368SStephen M. Cameron 	return 0;
5505edd16368SStephen M. Cameron }
5506edd16368SStephen M. Cameron 
55075a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
5508edd16368SStephen M. Cameron {
5509e16a33adSMatt Gates 	unsigned long flags;
5510396883e2SStephen M. Cameron 	int io_may_be_stalled = 0;
5511396883e2SStephen M. Cameron 	struct ctlr_info *h = c->h;
5512e16a33adSMatt Gates 
5513396883e2SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
5514edd16368SStephen M. Cameron 	removeQ(c);
5515396883e2SStephen M. Cameron 
5516396883e2SStephen M. Cameron 	/*
5517396883e2SStephen M. Cameron 	 * Check for possibly stalled i/o.
5518396883e2SStephen M. Cameron 	 *
5519396883e2SStephen M. Cameron 	 * If a fifo_full condition is encountered, requests will back up
5520396883e2SStephen M. Cameron 	 * in h->reqQ.  This queue is only emptied out by start_io which is
5521396883e2SStephen M. Cameron 	 * only called when a new i/o request comes in.  If no i/o's are
5522396883e2SStephen M. Cameron 	 * forthcoming, the i/o's in h->reqQ can get stuck.  So we call
5523396883e2SStephen M. Cameron 	 * start_io from here if we detect such a danger.
5524396883e2SStephen M. Cameron 	 *
5525396883e2SStephen M. Cameron 	 * Normally, we shouldn't hit this case, but pounding on the
5526396883e2SStephen M. Cameron 	 * CCISS_PASSTHRU ioctl can provoke it.  Only call start_io if
5527396883e2SStephen M. Cameron 	 * commands_outstanding is low.  We want to avoid calling
5528396883e2SStephen M. Cameron 	 * start_io from in here as much as possible, and esp. don't
5529396883e2SStephen M. Cameron 	 * want to get in a cycle where we call start_io every time
5530396883e2SStephen M. Cameron 	 * through here.
5531396883e2SStephen M. Cameron 	 */
5532396883e2SStephen M. Cameron 	if (unlikely(h->fifo_recently_full) &&
5533396883e2SStephen M. Cameron 		h->commands_outstanding < 5)
5534396883e2SStephen M. Cameron 		io_may_be_stalled = 1;
5535396883e2SStephen M. Cameron 
5536396883e2SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
5537396883e2SStephen M. Cameron 
5538e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
5539c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
5540c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
55411fb011fbSStephen M. Cameron 		complete_scsi_command(c);
5542edd16368SStephen M. Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND)
5543edd16368SStephen M. Cameron 		complete(c->waiting);
5544396883e2SStephen M. Cameron 	if (unlikely(io_may_be_stalled))
5545396883e2SStephen M. Cameron 		start_io(h);
5546edd16368SStephen M. Cameron }
5547edd16368SStephen M. Cameron 
5548a104c99fSStephen M. Cameron static inline u32 hpsa_tag_contains_index(u32 tag)
5549a104c99fSStephen M. Cameron {
5550a104c99fSStephen M. Cameron 	return tag & DIRECT_LOOKUP_BIT;
5551a104c99fSStephen M. Cameron }
5552a104c99fSStephen M. Cameron 
5553a104c99fSStephen M. Cameron static inline u32 hpsa_tag_to_index(u32 tag)
5554a104c99fSStephen M. Cameron {
5555a104c99fSStephen M. Cameron 	return tag >> DIRECT_LOOKUP_SHIFT;
5556a104c99fSStephen M. Cameron }
5557a104c99fSStephen M. Cameron 
5558a9a3a273SStephen M. Cameron 
5559a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
5560a104c99fSStephen M. Cameron {
5561a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
5562a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
5563960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
5564a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
5565a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
5566a104c99fSStephen M. Cameron }
5567a104c99fSStephen M. Cameron 
5568303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
55691d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
5570303932fdSDon Brace 	u32 raw_tag)
5571303932fdSDon Brace {
5572303932fdSDon Brace 	u32 tag_index;
5573303932fdSDon Brace 	struct CommandList *c;
5574303932fdSDon Brace 
5575303932fdSDon Brace 	tag_index = hpsa_tag_to_index(raw_tag);
55761d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
5577303932fdSDon Brace 		c = h->cmd_pool + tag_index;
55785a3d16f5SStephen M. Cameron 		finish_cmd(c);
55791d94f94dSStephen M. Cameron 	}
5580303932fdSDon Brace }
5581303932fdSDon Brace 
5582303932fdSDon Brace /* process completion of a non-indexed command */
55831d94f94dSStephen M. Cameron static inline void process_nonindexed_cmd(struct ctlr_info *h,
5584303932fdSDon Brace 	u32 raw_tag)
5585303932fdSDon Brace {
5586303932fdSDon Brace 	u32 tag;
5587303932fdSDon Brace 	struct CommandList *c = NULL;
5588e16a33adSMatt Gates 	unsigned long flags;
5589303932fdSDon Brace 
5590a9a3a273SStephen M. Cameron 	tag = hpsa_tag_discard_error_bits(h, raw_tag);
5591e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
55929e0fc764SStephen M. Cameron 	list_for_each_entry(c, &h->cmpQ, list) {
5593303932fdSDon Brace 		if ((c->busaddr & 0xFFFFFFE0) == (tag & 0xFFFFFFE0)) {
5594e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
55955a3d16f5SStephen M. Cameron 			finish_cmd(c);
55961d94f94dSStephen M. Cameron 			return;
5597303932fdSDon Brace 		}
5598303932fdSDon Brace 	}
5599e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
5600303932fdSDon Brace 	bad_tag(h, h->nr_cmds + 1, raw_tag);
5601303932fdSDon Brace }
5602303932fdSDon Brace 
560364670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
560464670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
560564670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
560664670ac8SStephen M. Cameron  * functions.
560764670ac8SStephen M. Cameron  */
560864670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
560964670ac8SStephen M. Cameron {
561064670ac8SStephen M. Cameron 	if (likely(!reset_devices))
561164670ac8SStephen M. Cameron 		return 0;
561264670ac8SStephen M. Cameron 
561364670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
561464670ac8SStephen M. Cameron 		return 0;
561564670ac8SStephen M. Cameron 
561664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
561764670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
561864670ac8SStephen M. Cameron 
561964670ac8SStephen M. Cameron 	return 1;
562064670ac8SStephen M. Cameron }
562164670ac8SStephen M. Cameron 
5622254f796bSMatt Gates /*
5623254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
5624254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
5625254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
5626254f796bSMatt Gates  */
5627254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
562864670ac8SStephen M. Cameron {
5629254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
5630254f796bSMatt Gates }
5631254f796bSMatt Gates 
5632254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
5633254f796bSMatt Gates {
5634254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
5635254f796bSMatt Gates 	u8 q = *(u8 *) queue;
563664670ac8SStephen M. Cameron 	u32 raw_tag;
563764670ac8SStephen M. Cameron 
563864670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
563964670ac8SStephen M. Cameron 		return IRQ_NONE;
564064670ac8SStephen M. Cameron 
564164670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
564264670ac8SStephen M. Cameron 		return IRQ_NONE;
5643a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
564464670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
5645254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
564664670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
5647254f796bSMatt Gates 			raw_tag = next_command(h, q);
564864670ac8SStephen M. Cameron 	}
564964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
565064670ac8SStephen M. Cameron }
565164670ac8SStephen M. Cameron 
5652254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
565364670ac8SStephen M. Cameron {
5654254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
565564670ac8SStephen M. Cameron 	u32 raw_tag;
5656254f796bSMatt Gates 	u8 q = *(u8 *) queue;
565764670ac8SStephen M. Cameron 
565864670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
565964670ac8SStephen M. Cameron 		return IRQ_NONE;
566064670ac8SStephen M. Cameron 
5661a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5662254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
566364670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
5664254f796bSMatt Gates 		raw_tag = next_command(h, q);
566564670ac8SStephen M. Cameron 	return IRQ_HANDLED;
566664670ac8SStephen M. Cameron }
566764670ac8SStephen M. Cameron 
5668254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
5669edd16368SStephen M. Cameron {
5670254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
5671303932fdSDon Brace 	u32 raw_tag;
5672254f796bSMatt Gates 	u8 q = *(u8 *) queue;
5673edd16368SStephen M. Cameron 
5674edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
5675edd16368SStephen M. Cameron 		return IRQ_NONE;
5676a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
567710f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
5678254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
567910f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
56801d94f94dSStephen M. Cameron 			if (likely(hpsa_tag_contains_index(raw_tag)))
56811d94f94dSStephen M. Cameron 				process_indexed_cmd(h, raw_tag);
568210f66018SStephen M. Cameron 			else
56831d94f94dSStephen M. Cameron 				process_nonindexed_cmd(h, raw_tag);
5684254f796bSMatt Gates 			raw_tag = next_command(h, q);
568510f66018SStephen M. Cameron 		}
568610f66018SStephen M. Cameron 	}
568710f66018SStephen M. Cameron 	return IRQ_HANDLED;
568810f66018SStephen M. Cameron }
568910f66018SStephen M. Cameron 
5690254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
569110f66018SStephen M. Cameron {
5692254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
569310f66018SStephen M. Cameron 	u32 raw_tag;
5694254f796bSMatt Gates 	u8 q = *(u8 *) queue;
569510f66018SStephen M. Cameron 
5696a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5697254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
5698303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
56991d94f94dSStephen M. Cameron 		if (likely(hpsa_tag_contains_index(raw_tag)))
57001d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
5701303932fdSDon Brace 		else
57021d94f94dSStephen M. Cameron 			process_nonindexed_cmd(h, raw_tag);
5703254f796bSMatt Gates 		raw_tag = next_command(h, q);
5704edd16368SStephen M. Cameron 	}
5705edd16368SStephen M. Cameron 	return IRQ_HANDLED;
5706edd16368SStephen M. Cameron }
5707edd16368SStephen M. Cameron 
5708a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
5709a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
5710a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
5711a9a3a273SStephen M. Cameron  */
57126f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
5713edd16368SStephen M. Cameron 			unsigned char type)
5714edd16368SStephen M. Cameron {
5715edd16368SStephen M. Cameron 	struct Command {
5716edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
5717edd16368SStephen M. Cameron 		struct RequestBlock Request;
5718edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
5719edd16368SStephen M. Cameron 	};
5720edd16368SStephen M. Cameron 	struct Command *cmd;
5721edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
5722edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
5723edd16368SStephen M. Cameron 	dma_addr_t paddr64;
5724edd16368SStephen M. Cameron 	uint32_t paddr32, tag;
5725edd16368SStephen M. Cameron 	void __iomem *vaddr;
5726edd16368SStephen M. Cameron 	int i, err;
5727edd16368SStephen M. Cameron 
5728edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
5729edd16368SStephen M. Cameron 	if (vaddr == NULL)
5730edd16368SStephen M. Cameron 		return -ENOMEM;
5731edd16368SStephen M. Cameron 
5732edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
5733edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
5734edd16368SStephen M. Cameron 	 * memory.
5735edd16368SStephen M. Cameron 	 */
5736edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
5737edd16368SStephen M. Cameron 	if (err) {
5738edd16368SStephen M. Cameron 		iounmap(vaddr);
5739edd16368SStephen M. Cameron 		return -ENOMEM;
5740edd16368SStephen M. Cameron 	}
5741edd16368SStephen M. Cameron 
5742edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
5743edd16368SStephen M. Cameron 	if (cmd == NULL) {
5744edd16368SStephen M. Cameron 		iounmap(vaddr);
5745edd16368SStephen M. Cameron 		return -ENOMEM;
5746edd16368SStephen M. Cameron 	}
5747edd16368SStephen M. Cameron 
5748edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
5749edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
5750edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
5751edd16368SStephen M. Cameron 	 */
5752edd16368SStephen M. Cameron 	paddr32 = paddr64;
5753edd16368SStephen M. Cameron 
5754edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
5755edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
5756edd16368SStephen M. Cameron 	cmd->CommandHeader.SGTotal = 0;
5757edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.lower = paddr32;
5758edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.upper = 0;
5759edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
5760edd16368SStephen M. Cameron 
5761edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
5762edd16368SStephen M. Cameron 	cmd->Request.Type.Type = TYPE_MSG;
5763edd16368SStephen M. Cameron 	cmd->Request.Type.Attribute = ATTR_HEADOFQUEUE;
5764edd16368SStephen M. Cameron 	cmd->Request.Type.Direction = XFER_NONE;
5765edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
5766edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
5767edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
5768edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
5769edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.lower = paddr32 + sizeof(*cmd);
5770edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.upper = 0;
5771edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Len = sizeof(struct ErrorInfo);
5772edd16368SStephen M. Cameron 
5773edd16368SStephen M. Cameron 	writel(paddr32, vaddr + SA5_REQUEST_PORT_OFFSET);
5774edd16368SStephen M. Cameron 
5775edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
5776edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
5777a9a3a273SStephen M. Cameron 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr32)
5778edd16368SStephen M. Cameron 			break;
5779edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
5780edd16368SStephen M. Cameron 	}
5781edd16368SStephen M. Cameron 
5782edd16368SStephen M. Cameron 	iounmap(vaddr);
5783edd16368SStephen M. Cameron 
5784edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
5785edd16368SStephen M. Cameron 	 *  still complete the command.
5786edd16368SStephen M. Cameron 	 */
5787edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
5788edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
5789edd16368SStephen M. Cameron 			opcode, type);
5790edd16368SStephen M. Cameron 		return -ETIMEDOUT;
5791edd16368SStephen M. Cameron 	}
5792edd16368SStephen M. Cameron 
5793edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
5794edd16368SStephen M. Cameron 
5795edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
5796edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
5797edd16368SStephen M. Cameron 			opcode, type);
5798edd16368SStephen M. Cameron 		return -EIO;
5799edd16368SStephen M. Cameron 	}
5800edd16368SStephen M. Cameron 
5801edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
5802edd16368SStephen M. Cameron 		opcode, type);
5803edd16368SStephen M. Cameron 	return 0;
5804edd16368SStephen M. Cameron }
5805edd16368SStephen M. Cameron 
5806edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
5807edd16368SStephen M. Cameron 
58081df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
5809cf0b08d0SStephen M. Cameron 	void * __iomem vaddr, u32 use_doorbell)
5810edd16368SStephen M. Cameron {
58111df8552aSStephen M. Cameron 	u16 pmcsr;
58121df8552aSStephen M. Cameron 	int pos;
5813edd16368SStephen M. Cameron 
58141df8552aSStephen M. Cameron 	if (use_doorbell) {
58151df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
58161df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
58171df8552aSStephen M. Cameron 		 * other way using the doorbell register.
5818edd16368SStephen M. Cameron 		 */
58191df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
5820cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
582185009239SStephen M. Cameron 
582285009239SStephen M. Cameron 		/* PMC hardware guys tell us we need a 5 second delay after
582385009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
582485009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
582585009239SStephen M. Cameron 		 * over in some weird corner cases.
582685009239SStephen M. Cameron 		 */
582785009239SStephen M. Cameron 		msleep(5000);
58281df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
5829edd16368SStephen M. Cameron 
5830edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
5831edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
5832edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
5833edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
58341df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
58351df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
58361df8552aSStephen M. Cameron 		 * controller." */
5837edd16368SStephen M. Cameron 
58381df8552aSStephen M. Cameron 		pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
58391df8552aSStephen M. Cameron 		if (pos == 0) {
58401df8552aSStephen M. Cameron 			dev_err(&pdev->dev,
58411df8552aSStephen M. Cameron 				"hpsa_reset_controller: "
58421df8552aSStephen M. Cameron 				"PCI PM not supported\n");
58431df8552aSStephen M. Cameron 			return -ENODEV;
58441df8552aSStephen M. Cameron 		}
58451df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
5846edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
5847edd16368SStephen M. Cameron 		pci_read_config_word(pdev, pos + PCI_PM_CTRL, &pmcsr);
5848edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
5849edd16368SStephen M. Cameron 		pmcsr |= PCI_D3hot;
5850edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
5851edd16368SStephen M. Cameron 
5852edd16368SStephen M. Cameron 		msleep(500);
5853edd16368SStephen M. Cameron 
5854edd16368SStephen M. Cameron 		/* enter the D0 power management state */
5855edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
5856edd16368SStephen M. Cameron 		pmcsr |= PCI_D0;
5857edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
5858c4853efeSMike Miller 
5859c4853efeSMike Miller 		/*
5860c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
5861c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
5862c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
5863c4853efeSMike Miller 		 */
5864c4853efeSMike Miller 		msleep(500);
58651df8552aSStephen M. Cameron 	}
58661df8552aSStephen M. Cameron 	return 0;
58671df8552aSStephen M. Cameron }
58681df8552aSStephen M. Cameron 
58696f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
5870580ada3cSStephen M. Cameron {
5871580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
5872f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
5873580ada3cSStephen M. Cameron }
5874580ada3cSStephen M. Cameron 
58756f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
5876580ada3cSStephen M. Cameron {
5877580ada3cSStephen M. Cameron 	char *driver_version;
5878580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
5879580ada3cSStephen M. Cameron 
5880580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
5881580ada3cSStephen M. Cameron 	if (!driver_version)
5882580ada3cSStephen M. Cameron 		return -ENOMEM;
5883580ada3cSStephen M. Cameron 
5884580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
5885580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
5886580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
5887580ada3cSStephen M. Cameron 	kfree(driver_version);
5888580ada3cSStephen M. Cameron 	return 0;
5889580ada3cSStephen M. Cameron }
5890580ada3cSStephen M. Cameron 
58916f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
58926f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
5893580ada3cSStephen M. Cameron {
5894580ada3cSStephen M. Cameron 	int i;
5895580ada3cSStephen M. Cameron 
5896580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
5897580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
5898580ada3cSStephen M. Cameron }
5899580ada3cSStephen M. Cameron 
59006f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
5901580ada3cSStephen M. Cameron {
5902580ada3cSStephen M. Cameron 
5903580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
5904580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
5905580ada3cSStephen M. Cameron 
5906580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
5907580ada3cSStephen M. Cameron 	if (!old_driver_ver)
5908580ada3cSStephen M. Cameron 		return -ENOMEM;
5909580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
5910580ada3cSStephen M. Cameron 
5911580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
5912580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
5913580ada3cSStephen M. Cameron 	 */
5914580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
5915580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
5916580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
5917580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
5918580ada3cSStephen M. Cameron 	return rc;
5919580ada3cSStephen M. Cameron }
59201df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
59211df8552aSStephen M. Cameron  * states or the using the doorbell register.
59221df8552aSStephen M. Cameron  */
59236f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev)
59241df8552aSStephen M. Cameron {
59251df8552aSStephen M. Cameron 	u64 cfg_offset;
59261df8552aSStephen M. Cameron 	u32 cfg_base_addr;
59271df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
59281df8552aSStephen M. Cameron 	void __iomem *vaddr;
59291df8552aSStephen M. Cameron 	unsigned long paddr;
5930580ada3cSStephen M. Cameron 	u32 misc_fw_support;
5931270d05deSStephen M. Cameron 	int rc;
59321df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
5933cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
593418867659SStephen M. Cameron 	u32 board_id;
5935270d05deSStephen M. Cameron 	u16 command_register;
59361df8552aSStephen M. Cameron 
59371df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
59381df8552aSStephen M. Cameron 	 * the same thing as
59391df8552aSStephen M. Cameron 	 *
59401df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
59411df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
59421df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
59431df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
59441df8552aSStephen M. Cameron 	 *
59451df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
59461df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
59471df8552aSStephen M. Cameron 	 * using the doorbell register.
59481df8552aSStephen M. Cameron 	 */
594918867659SStephen M. Cameron 
595025c1e56aSStephen M. Cameron 	rc = hpsa_lookup_board_id(pdev, &board_id);
595146380786SStephen M. Cameron 	if (rc < 0 || !ctlr_is_resettable(board_id)) {
595225c1e56aSStephen M. Cameron 		dev_warn(&pdev->dev, "Not resetting device.\n");
595325c1e56aSStephen M. Cameron 		return -ENODEV;
595425c1e56aSStephen M. Cameron 	}
595546380786SStephen M. Cameron 
595646380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
595746380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
595846380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
595918867659SStephen M. Cameron 
5960270d05deSStephen M. Cameron 	/* Save the PCI command register */
5961270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
5962270d05deSStephen M. Cameron 	/* Turn the board off.  This is so that later pci_restore_state()
5963270d05deSStephen M. Cameron 	 * won't turn the board on before the rest of config space is ready.
5964270d05deSStephen M. Cameron 	 */
5965270d05deSStephen M. Cameron 	pci_disable_device(pdev);
5966270d05deSStephen M. Cameron 	pci_save_state(pdev);
59671df8552aSStephen M. Cameron 
59681df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
59691df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
59701df8552aSStephen M. Cameron 	if (rc)
59711df8552aSStephen M. Cameron 		return rc;
59721df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
59731df8552aSStephen M. Cameron 	if (!vaddr)
59741df8552aSStephen M. Cameron 		return -ENOMEM;
59751df8552aSStephen M. Cameron 
59761df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
59771df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
59781df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
59791df8552aSStephen M. Cameron 	if (rc)
59801df8552aSStephen M. Cameron 		goto unmap_vaddr;
59811df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
59821df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
59831df8552aSStephen M. Cameron 	if (!cfgtable) {
59841df8552aSStephen M. Cameron 		rc = -ENOMEM;
59851df8552aSStephen M. Cameron 		goto unmap_vaddr;
59861df8552aSStephen M. Cameron 	}
5987580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
5988580ada3cSStephen M. Cameron 	if (rc)
5989580ada3cSStephen M. Cameron 		goto unmap_vaddr;
59901df8552aSStephen M. Cameron 
5991cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
5992cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
5993cf0b08d0SStephen M. Cameron 	 */
59941df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
5995cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
5996cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
5997cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
5998cf0b08d0SStephen M. Cameron 	} else {
59991df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6000cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6001fba63097SMike Miller 			dev_warn(&pdev->dev, "Soft reset not supported. "
6002fba63097SMike Miller 				"Firmware update is required.\n");
600364670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6004cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6005cf0b08d0SStephen M. Cameron 		}
6006cf0b08d0SStephen M. Cameron 	}
60071df8552aSStephen M. Cameron 
60081df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
60091df8552aSStephen M. Cameron 	if (rc)
60101df8552aSStephen M. Cameron 		goto unmap_cfgtable;
6011edd16368SStephen M. Cameron 
6012270d05deSStephen M. Cameron 	pci_restore_state(pdev);
6013270d05deSStephen M. Cameron 	rc = pci_enable_device(pdev);
6014270d05deSStephen M. Cameron 	if (rc) {
6015270d05deSStephen M. Cameron 		dev_warn(&pdev->dev, "failed to enable device.\n");
6016270d05deSStephen M. Cameron 		goto unmap_cfgtable;
6017edd16368SStephen M. Cameron 	}
6018270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
6019edd16368SStephen M. Cameron 
60201df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
60211df8552aSStephen M. Cameron 	   need a little pause here */
60221df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
60231df8552aSStephen M. Cameron 
6024fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
6025fe5389c8SStephen M. Cameron 	if (rc) {
6026fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
602764670ac8SStephen M. Cameron 			"failed waiting for board to become ready "
602864670ac8SStephen M. Cameron 			"after hard reset\n");
6029fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
6030fe5389c8SStephen M. Cameron 	}
6031fe5389c8SStephen M. Cameron 
6032580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
6033580ada3cSStephen M. Cameron 	if (rc < 0)
6034580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
6035580ada3cSStephen M. Cameron 	if (rc) {
603664670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
603764670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
603864670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
6039580ada3cSStephen M. Cameron 	} else {
604064670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
60411df8552aSStephen M. Cameron 	}
60421df8552aSStephen M. Cameron 
60431df8552aSStephen M. Cameron unmap_cfgtable:
60441df8552aSStephen M. Cameron 	iounmap(cfgtable);
60451df8552aSStephen M. Cameron 
60461df8552aSStephen M. Cameron unmap_vaddr:
60471df8552aSStephen M. Cameron 	iounmap(vaddr);
60481df8552aSStephen M. Cameron 	return rc;
6049edd16368SStephen M. Cameron }
6050edd16368SStephen M. Cameron 
6051edd16368SStephen M. Cameron /*
6052edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
6053edd16368SStephen M. Cameron  *   the io functions.
6054edd16368SStephen M. Cameron  *   This is for debug only.
6055edd16368SStephen M. Cameron  */
6056edd16368SStephen M. Cameron static void print_cfg_table(struct device *dev, struct CfgTable *tb)
6057edd16368SStephen M. Cameron {
605858f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
6059edd16368SStephen M. Cameron 	int i;
6060edd16368SStephen M. Cameron 	char temp_name[17];
6061edd16368SStephen M. Cameron 
6062edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
6063edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
6064edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
6065edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
6066edd16368SStephen M. Cameron 	temp_name[4] = '\0';
6067edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
6068edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
6069edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
6070edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
6071edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
6072edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
6073edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
6074edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
6075edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
6076edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
6077edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
6078edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
6079edd16368SStephen M. Cameron 	dev_info(dev, "   Max outstanding commands = 0x%d\n",
6080edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
6081edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
6082edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
6083edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
6084edd16368SStephen M. Cameron 	temp_name[16] = '\0';
6085edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
6086edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
6087edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
6088edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
608958f8665cSStephen M. Cameron }
6090edd16368SStephen M. Cameron 
6091edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
6092edd16368SStephen M. Cameron {
6093edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
6094edd16368SStephen M. Cameron 
6095edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
6096edd16368SStephen M. Cameron 		return 0;
6097edd16368SStephen M. Cameron 	offset = 0;
6098edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
6099edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
6100edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
6101edd16368SStephen M. Cameron 			offset += 4;
6102edd16368SStephen M. Cameron 		else {
6103edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
6104edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
6105edd16368SStephen M. Cameron 			switch (mem_type) {
6106edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
6107edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
6108edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
6109edd16368SStephen M. Cameron 				break;
6110edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
6111edd16368SStephen M. Cameron 				offset += 8;
6112edd16368SStephen M. Cameron 				break;
6113edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
6114edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
6115edd16368SStephen M. Cameron 				       "base address is invalid\n");
6116edd16368SStephen M. Cameron 				return -1;
6117edd16368SStephen M. Cameron 				break;
6118edd16368SStephen M. Cameron 			}
6119edd16368SStephen M. Cameron 		}
6120edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
6121edd16368SStephen M. Cameron 			return i + 1;
6122edd16368SStephen M. Cameron 	}
6123edd16368SStephen M. Cameron 	return -1;
6124edd16368SStephen M. Cameron }
6125edd16368SStephen M. Cameron 
6126edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
6127edd16368SStephen M. Cameron  * controllers that are capable. If not, we use IO-APIC mode.
6128edd16368SStephen M. Cameron  */
6129edd16368SStephen M. Cameron 
61306f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
6131edd16368SStephen M. Cameron {
6132edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
6133254f796bSMatt Gates 	int err, i;
6134254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
6135254f796bSMatt Gates 
6136254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
6137254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
6138254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
6139254f796bSMatt Gates 	}
6140edd16368SStephen M. Cameron 
6141edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
61426b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
61436b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
6144edd16368SStephen M. Cameron 		goto default_int_mode;
614555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
614655c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSIX\n");
6147eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
6148254f796bSMatt Gates 		err = pci_enable_msix(h->pdev, hpsa_msix_entries,
6149eee0f03aSHannes Reinecke 				      h->msix_vector);
6150edd16368SStephen M. Cameron 		if (err > 0) {
615155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
6152edd16368SStephen M. Cameron 			       "available\n", err);
6153eee0f03aSHannes Reinecke 			h->msix_vector = err;
6154eee0f03aSHannes Reinecke 			err = pci_enable_msix(h->pdev, hpsa_msix_entries,
6155eee0f03aSHannes Reinecke 					      h->msix_vector);
6156eee0f03aSHannes Reinecke 		}
6157eee0f03aSHannes Reinecke 		if (!err) {
6158eee0f03aSHannes Reinecke 			for (i = 0; i < h->msix_vector; i++)
6159eee0f03aSHannes Reinecke 				h->intr[i] = hpsa_msix_entries[i].vector;
6160eee0f03aSHannes Reinecke 			return;
6161edd16368SStephen M. Cameron 		} else {
616255c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n",
6163edd16368SStephen M. Cameron 			       err);
6164eee0f03aSHannes Reinecke 			h->msix_vector = 0;
6165edd16368SStephen M. Cameron 			goto default_int_mode;
6166edd16368SStephen M. Cameron 		}
6167edd16368SStephen M. Cameron 	}
616855c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
616955c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSI\n");
617055c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
6171edd16368SStephen M. Cameron 			h->msi_vector = 1;
6172edd16368SStephen M. Cameron 		else
617355c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
6174edd16368SStephen M. Cameron 	}
6175edd16368SStephen M. Cameron default_int_mode:
6176edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
6177edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
6178a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
6179edd16368SStephen M. Cameron }
6180edd16368SStephen M. Cameron 
61816f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
6182e5c880d1SStephen M. Cameron {
6183e5c880d1SStephen M. Cameron 	int i;
6184e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
6185e5c880d1SStephen M. Cameron 
6186e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
6187e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
6188e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
6189e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
6190e5c880d1SStephen M. Cameron 
6191e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
6192e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
6193e5c880d1SStephen M. Cameron 			return i;
6194e5c880d1SStephen M. Cameron 
61956798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
61966798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
61976798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
6198e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
6199e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
6200e5c880d1SStephen M. Cameron 			return -ENODEV;
6201e5c880d1SStephen M. Cameron 	}
6202e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
6203e5c880d1SStephen M. Cameron }
6204e5c880d1SStephen M. Cameron 
62056f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
62063a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
62073a7774ceSStephen M. Cameron {
62083a7774ceSStephen M. Cameron 	int i;
62093a7774ceSStephen M. Cameron 
62103a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
621112d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
62123a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
621312d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
621412d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
62153a7774ceSStephen M. Cameron 				*memory_bar);
62163a7774ceSStephen M. Cameron 			return 0;
62173a7774ceSStephen M. Cameron 		}
621812d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
62193a7774ceSStephen M. Cameron 	return -ENODEV;
62203a7774ceSStephen M. Cameron }
62213a7774ceSStephen M. Cameron 
62226f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
62236f039790SGreg Kroah-Hartman 				     int wait_for_ready)
62242c4c8c8bSStephen M. Cameron {
6225fe5389c8SStephen M. Cameron 	int i, iterations;
62262c4c8c8bSStephen M. Cameron 	u32 scratchpad;
6227fe5389c8SStephen M. Cameron 	if (wait_for_ready)
6228fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
6229fe5389c8SStephen M. Cameron 	else
6230fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
62312c4c8c8bSStephen M. Cameron 
6232fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
6233fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
6234fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
62352c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
62362c4c8c8bSStephen M. Cameron 				return 0;
6237fe5389c8SStephen M. Cameron 		} else {
6238fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
6239fe5389c8SStephen M. Cameron 				return 0;
6240fe5389c8SStephen M. Cameron 		}
62412c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
62422c4c8c8bSStephen M. Cameron 	}
6243fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
62442c4c8c8bSStephen M. Cameron 	return -ENODEV;
62452c4c8c8bSStephen M. Cameron }
62462c4c8c8bSStephen M. Cameron 
62476f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
62486f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
6249a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
6250a51fd47fSStephen M. Cameron {
6251a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
6252a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
6253a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
6254a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
6255a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
6256a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
6257a51fd47fSStephen M. Cameron 		return -ENODEV;
6258a51fd47fSStephen M. Cameron 	}
6259a51fd47fSStephen M. Cameron 	return 0;
6260a51fd47fSStephen M. Cameron }
6261a51fd47fSStephen M. Cameron 
62626f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
6263edd16368SStephen M. Cameron {
626401a02ffcSStephen M. Cameron 	u64 cfg_offset;
626501a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
626601a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
6267303932fdSDon Brace 	u32 trans_offset;
6268a51fd47fSStephen M. Cameron 	int rc;
626977c4495cSStephen M. Cameron 
6270a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
6271a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
6272a51fd47fSStephen M. Cameron 	if (rc)
6273a51fd47fSStephen M. Cameron 		return rc;
627477c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
6275a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
627677c4495cSStephen M. Cameron 	if (!h->cfgtable)
627777c4495cSStephen M. Cameron 		return -ENOMEM;
6278580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
6279580ada3cSStephen M. Cameron 	if (rc)
6280580ada3cSStephen M. Cameron 		return rc;
628177c4495cSStephen M. Cameron 	/* Find performant mode table. */
6282a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
628377c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
628477c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
628577c4495cSStephen M. Cameron 				sizeof(*h->transtable));
628677c4495cSStephen M. Cameron 	if (!h->transtable)
628777c4495cSStephen M. Cameron 		return -ENOMEM;
628877c4495cSStephen M. Cameron 	return 0;
628977c4495cSStephen M. Cameron }
629077c4495cSStephen M. Cameron 
62916f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
6292cba3d38bSStephen M. Cameron {
6293cba3d38bSStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands));
629472ceeaecSStephen M. Cameron 
629572ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
629672ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
629772ceeaecSStephen M. Cameron 		h->max_commands = 32;
629872ceeaecSStephen M. Cameron 
6299cba3d38bSStephen M. Cameron 	if (h->max_commands < 16) {
6300cba3d38bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Controller reports "
6301cba3d38bSStephen M. Cameron 			"max supported commands of %d, an obvious lie. "
6302cba3d38bSStephen M. Cameron 			"Using 16.  Ensure that firmware is up to date.\n",
6303cba3d38bSStephen M. Cameron 			h->max_commands);
6304cba3d38bSStephen M. Cameron 		h->max_commands = 16;
6305cba3d38bSStephen M. Cameron 	}
6306cba3d38bSStephen M. Cameron }
6307cba3d38bSStephen M. Cameron 
6308b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
6309b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
6310b93d7536SStephen M. Cameron  * SG chain block size, etc.
6311b93d7536SStephen M. Cameron  */
63126f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
6313b93d7536SStephen M. Cameron {
6314cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
6315b93d7536SStephen M. Cameron 	h->nr_cmds = h->max_commands - 4; /* Allow room for some ioctls */
6316b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
6317283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
6318b93d7536SStephen M. Cameron 	/*
6319b93d7536SStephen M. Cameron 	 * Limit in-command s/g elements to 32 save dma'able memory.
6320b93d7536SStephen M. Cameron 	 * Howvever spec says if 0, use 31
6321b93d7536SStephen M. Cameron 	 */
6322b93d7536SStephen M. Cameron 	h->max_cmd_sg_entries = 31;
6323b93d7536SStephen M. Cameron 	if (h->maxsgentries > 512) {
6324b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
6325b93d7536SStephen M. Cameron 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries + 1;
6326b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
6327b93d7536SStephen M. Cameron 	} else {
6328b93d7536SStephen M. Cameron 		h->maxsgentries = 31; /* default to traditional values */
6329b93d7536SStephen M. Cameron 		h->chainsize = 0;
6330b93d7536SStephen M. Cameron 	}
633175167d2cSStephen M. Cameron 
633275167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
633375167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
63340e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
63350e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
63360e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
63370e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
6338b93d7536SStephen M. Cameron }
6339b93d7536SStephen M. Cameron 
634076c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
634176c46e49SStephen M. Cameron {
63420fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
634376c46e49SStephen M. Cameron 		dev_warn(&h->pdev->dev, "not a valid CISS config table\n");
634476c46e49SStephen M. Cameron 		return false;
634576c46e49SStephen M. Cameron 	}
634676c46e49SStephen M. Cameron 	return true;
634776c46e49SStephen M. Cameron }
634876c46e49SStephen M. Cameron 
634997a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
6350f7c39101SStephen M. Cameron {
635197a5e98cSStephen M. Cameron 	u32 driver_support;
6352f7c39101SStephen M. Cameron 
635328e13446SStephen M. Cameron #ifdef CONFIG_X86
635428e13446SStephen M. Cameron 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
635597a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
635697a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
6357f7c39101SStephen M. Cameron #endif
635828e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
635928e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
6360f7c39101SStephen M. Cameron }
6361f7c39101SStephen M. Cameron 
63623d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
63633d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
63643d0eab67SStephen M. Cameron  */
63653d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
63663d0eab67SStephen M. Cameron {
63673d0eab67SStephen M. Cameron 	u32 dma_prefetch;
63683d0eab67SStephen M. Cameron 
63693d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
63703d0eab67SStephen M. Cameron 		return;
63713d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
63723d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
63733d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
63743d0eab67SStephen M. Cameron }
63753d0eab67SStephen M. Cameron 
637676438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
637776438d08SStephen M. Cameron {
637876438d08SStephen M. Cameron 	int i;
637976438d08SStephen M. Cameron 	u32 doorbell_value;
638076438d08SStephen M. Cameron 	unsigned long flags;
638176438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
638276438d08SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
638376438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
638476438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
638576438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
638676438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
638776438d08SStephen M. Cameron 			break;
638876438d08SStephen M. Cameron 		/* delay and try again */
638976438d08SStephen M. Cameron 		msleep(20);
639076438d08SStephen M. Cameron 	}
639176438d08SStephen M. Cameron }
639276438d08SStephen M. Cameron 
63936f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
6394eb6b2ae9SStephen M. Cameron {
6395eb6b2ae9SStephen M. Cameron 	int i;
63966eaf46fdSStephen M. Cameron 	u32 doorbell_value;
63976eaf46fdSStephen M. Cameron 	unsigned long flags;
6398eb6b2ae9SStephen M. Cameron 
6399eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
6400eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
6401eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
6402eb6b2ae9SStephen M. Cameron 	 */
6403eb6b2ae9SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
64046eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
64056eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
64066eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6407382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
6408eb6b2ae9SStephen M. Cameron 			break;
6409eb6b2ae9SStephen M. Cameron 		/* delay and try again */
641060d3f5b0SStephen M. Cameron 		usleep_range(10000, 20000);
6411eb6b2ae9SStephen M. Cameron 	}
64123f4336f3SStephen M. Cameron }
64133f4336f3SStephen M. Cameron 
64146f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
64153f4336f3SStephen M. Cameron {
64163f4336f3SStephen M. Cameron 	u32 trans_support;
64173f4336f3SStephen M. Cameron 
64183f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
64193f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
64203f4336f3SStephen M. Cameron 		return -ENOTSUPP;
64213f4336f3SStephen M. Cameron 
64223f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
6423283b4a9bSStephen M. Cameron 
64243f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
64253f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
6426b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
64273f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
64283f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6429eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
6430283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
6431283b4a9bSStephen M. Cameron 		goto error;
6432960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
6433eb6b2ae9SStephen M. Cameron 	return 0;
6434283b4a9bSStephen M. Cameron error:
6435283b4a9bSStephen M. Cameron 	dev_warn(&h->pdev->dev, "unable to get board into simple mode\n");
6436283b4a9bSStephen M. Cameron 	return -ENODEV;
6437eb6b2ae9SStephen M. Cameron }
6438eb6b2ae9SStephen M. Cameron 
64396f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
644077c4495cSStephen M. Cameron {
6441eb6b2ae9SStephen M. Cameron 	int prod_index, err;
6442edd16368SStephen M. Cameron 
6443e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
6444e5c880d1SStephen M. Cameron 	if (prod_index < 0)
6445edd16368SStephen M. Cameron 		return -ENODEV;
6446e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
6447e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
6448e5c880d1SStephen M. Cameron 
6449e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
6450e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
6451e5a44df8SMatthew Garrett 
645255c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
6453edd16368SStephen M. Cameron 	if (err) {
645455c06c71SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unable to enable PCI device\n");
6455edd16368SStephen M. Cameron 		return err;
6456edd16368SStephen M. Cameron 	}
6457edd16368SStephen M. Cameron 
64585cb460a6SStephen M. Cameron 	/* Enable bus mastering (pci_disable_device may disable this) */
64595cb460a6SStephen M. Cameron 	pci_set_master(h->pdev);
64605cb460a6SStephen M. Cameron 
6461f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
6462edd16368SStephen M. Cameron 	if (err) {
646355c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
646455c06c71SStephen M. Cameron 			"cannot obtain PCI resources, aborting\n");
6465edd16368SStephen M. Cameron 		return err;
6466edd16368SStephen M. Cameron 	}
64676b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
646812d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
64693a7774ceSStephen M. Cameron 	if (err)
6470edd16368SStephen M. Cameron 		goto err_out_free_res;
6471edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
6472204892e9SStephen M. Cameron 	if (!h->vaddr) {
6473204892e9SStephen M. Cameron 		err = -ENOMEM;
6474204892e9SStephen M. Cameron 		goto err_out_free_res;
6475204892e9SStephen M. Cameron 	}
6476fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
64772c4c8c8bSStephen M. Cameron 	if (err)
6478edd16368SStephen M. Cameron 		goto err_out_free_res;
647977c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
648077c4495cSStephen M. Cameron 	if (err)
6481edd16368SStephen M. Cameron 		goto err_out_free_res;
6482b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
6483edd16368SStephen M. Cameron 
648476c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
6485edd16368SStephen M. Cameron 		err = -ENODEV;
6486edd16368SStephen M. Cameron 		goto err_out_free_res;
6487edd16368SStephen M. Cameron 	}
648897a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
64893d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
6490eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
6491eb6b2ae9SStephen M. Cameron 	if (err)
6492edd16368SStephen M. Cameron 		goto err_out_free_res;
6493edd16368SStephen M. Cameron 	return 0;
6494edd16368SStephen M. Cameron 
6495edd16368SStephen M. Cameron err_out_free_res:
6496204892e9SStephen M. Cameron 	if (h->transtable)
6497204892e9SStephen M. Cameron 		iounmap(h->transtable);
6498204892e9SStephen M. Cameron 	if (h->cfgtable)
6499204892e9SStephen M. Cameron 		iounmap(h->cfgtable);
6500204892e9SStephen M. Cameron 	if (h->vaddr)
6501204892e9SStephen M. Cameron 		iounmap(h->vaddr);
6502f0bd0b68SStephen M. Cameron 	pci_disable_device(h->pdev);
650355c06c71SStephen M. Cameron 	pci_release_regions(h->pdev);
6504edd16368SStephen M. Cameron 	return err;
6505edd16368SStephen M. Cameron }
6506edd16368SStephen M. Cameron 
65076f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
6508339b2b14SStephen M. Cameron {
6509339b2b14SStephen M. Cameron 	int rc;
6510339b2b14SStephen M. Cameron 
6511339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
6512339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
6513339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
6514339b2b14SStephen M. Cameron 		return;
6515339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
6516339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
6517339b2b14SStephen M. Cameron 	if (rc != 0) {
6518339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
6519339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
6520339b2b14SStephen M. Cameron 	}
6521339b2b14SStephen M. Cameron }
6522339b2b14SStephen M. Cameron 
65236f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev)
6524edd16368SStephen M. Cameron {
65251df8552aSStephen M. Cameron 	int rc, i;
6526edd16368SStephen M. Cameron 
65274c2a8c40SStephen M. Cameron 	if (!reset_devices)
65284c2a8c40SStephen M. Cameron 		return 0;
65294c2a8c40SStephen M. Cameron 
65301df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
65311df8552aSStephen M. Cameron 	rc = hpsa_kdump_hard_reset_controller(pdev);
6532edd16368SStephen M. Cameron 
65331df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
65341df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
653518867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
653618867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
65371df8552aSStephen M. Cameron 	 */
65381df8552aSStephen M. Cameron 	if (rc == -ENOTSUPP)
653964670ac8SStephen M. Cameron 		return rc; /* just try to do the kdump anyhow. */
65401df8552aSStephen M. Cameron 	if (rc)
65411df8552aSStephen M. Cameron 		return -ENODEV;
6542edd16368SStephen M. Cameron 
6543edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
65442b870cb3SStephen M. Cameron 	dev_warn(&pdev->dev, "Waiting for controller to respond to no-op\n");
6545edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
6546edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
6547edd16368SStephen M. Cameron 			break;
6548edd16368SStephen M. Cameron 		else
6549edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
6550edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
6551edd16368SStephen M. Cameron 	}
65524c2a8c40SStephen M. Cameron 	return 0;
6553edd16368SStephen M. Cameron }
6554edd16368SStephen M. Cameron 
65556f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h)
65562e9d1b36SStephen M. Cameron {
65572e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
65582e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
65592e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
65602e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
65612e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
65622e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
65632e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
65642e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
65652e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
65662e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
65672e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
65682e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
65692e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
65702e9d1b36SStephen M. Cameron 		return -ENOMEM;
65712e9d1b36SStephen M. Cameron 	}
65722e9d1b36SStephen M. Cameron 	return 0;
65732e9d1b36SStephen M. Cameron }
65742e9d1b36SStephen M. Cameron 
65752e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h)
65762e9d1b36SStephen M. Cameron {
65772e9d1b36SStephen M. Cameron 	kfree(h->cmd_pool_bits);
65782e9d1b36SStephen M. Cameron 	if (h->cmd_pool)
65792e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
65802e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct CommandList),
65812e9d1b36SStephen M. Cameron 			    h->cmd_pool, h->cmd_pool_dhandle);
6582aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
6583aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
6584aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6585aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
65862e9d1b36SStephen M. Cameron 	if (h->errinfo_pool)
65872e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
65882e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct ErrorInfo),
65892e9d1b36SStephen M. Cameron 			    h->errinfo_pool,
65902e9d1b36SStephen M. Cameron 			    h->errinfo_pool_dhandle);
6591e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
6592e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
6593e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(struct io_accel1_cmd),
6594e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
65952e9d1b36SStephen M. Cameron }
65962e9d1b36SStephen M. Cameron 
65970ae01a32SStephen M. Cameron static int hpsa_request_irq(struct ctlr_info *h,
65980ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
65990ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
66000ae01a32SStephen M. Cameron {
6601254f796bSMatt Gates 	int rc, i;
66020ae01a32SStephen M. Cameron 
6603254f796bSMatt Gates 	/*
6604254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
6605254f796bSMatt Gates 	 * queue to process.
6606254f796bSMatt Gates 	 */
6607254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
6608254f796bSMatt Gates 		h->q[i] = (u8) i;
6609254f796bSMatt Gates 
6610eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
6611254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
6612eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
6613254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
6614254f796bSMatt Gates 					0, h->devname,
6615254f796bSMatt Gates 					&h->q[i]);
6616254f796bSMatt Gates 	} else {
6617254f796bSMatt Gates 		/* Use single reply pool */
6618eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
6619254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6620254f796bSMatt Gates 				msixhandler, 0, h->devname,
6621254f796bSMatt Gates 				&h->q[h->intr_mode]);
6622254f796bSMatt Gates 		} else {
6623254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6624254f796bSMatt Gates 				intxhandler, IRQF_SHARED, h->devname,
6625254f796bSMatt Gates 				&h->q[h->intr_mode]);
6626254f796bSMatt Gates 		}
6627254f796bSMatt Gates 	}
66280ae01a32SStephen M. Cameron 	if (rc) {
66290ae01a32SStephen M. Cameron 		dev_err(&h->pdev->dev, "unable to get irq %d for %s\n",
66300ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
66310ae01a32SStephen M. Cameron 		return -ENODEV;
66320ae01a32SStephen M. Cameron 	}
66330ae01a32SStephen M. Cameron 	return 0;
66340ae01a32SStephen M. Cameron }
66350ae01a32SStephen M. Cameron 
66366f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
663764670ac8SStephen M. Cameron {
663864670ac8SStephen M. Cameron 	if (hpsa_send_host_reset(h, RAID_CTLR_LUNID,
663964670ac8SStephen M. Cameron 		HPSA_RESET_TYPE_CONTROLLER)) {
664064670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Resetting array controller failed.\n");
664164670ac8SStephen M. Cameron 		return -EIO;
664264670ac8SStephen M. Cameron 	}
664364670ac8SStephen M. Cameron 
664464670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
664564670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) {
664664670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
664764670ac8SStephen M. Cameron 		return -1;
664864670ac8SStephen M. Cameron 	}
664964670ac8SStephen M. Cameron 
665064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
665164670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) {
665264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
665364670ac8SStephen M. Cameron 			"after soft reset.\n");
665464670ac8SStephen M. Cameron 		return -1;
665564670ac8SStephen M. Cameron 	}
665664670ac8SStephen M. Cameron 
665764670ac8SStephen M. Cameron 	return 0;
665864670ac8SStephen M. Cameron }
665964670ac8SStephen M. Cameron 
6660254f796bSMatt Gates static void free_irqs(struct ctlr_info *h)
6661254f796bSMatt Gates {
6662254f796bSMatt Gates 	int i;
6663254f796bSMatt Gates 
6664254f796bSMatt Gates 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
6665254f796bSMatt Gates 		/* Single reply queue, only one irq to free */
6666254f796bSMatt Gates 		i = h->intr_mode;
6667254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
6668254f796bSMatt Gates 		return;
6669254f796bSMatt Gates 	}
6670254f796bSMatt Gates 
6671eee0f03aSHannes Reinecke 	for (i = 0; i < h->msix_vector; i++)
6672254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
6673254f796bSMatt Gates }
6674254f796bSMatt Gates 
66750097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h)
667664670ac8SStephen M. Cameron {
6677254f796bSMatt Gates 	free_irqs(h);
667864670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI
66790097f0f4SStephen M. Cameron 	if (h->msix_vector) {
66800097f0f4SStephen M. Cameron 		if (h->pdev->msix_enabled)
668164670ac8SStephen M. Cameron 			pci_disable_msix(h->pdev);
66820097f0f4SStephen M. Cameron 	} else if (h->msi_vector) {
66830097f0f4SStephen M. Cameron 		if (h->pdev->msi_enabled)
668464670ac8SStephen M. Cameron 			pci_disable_msi(h->pdev);
66850097f0f4SStephen M. Cameron 	}
668664670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */
66870097f0f4SStephen M. Cameron }
66880097f0f4SStephen M. Cameron 
66890097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
66900097f0f4SStephen M. Cameron {
66910097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
669264670ac8SStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
669364670ac8SStephen M. Cameron 	hpsa_free_cmd_pool(h);
6694e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
669564670ac8SStephen M. Cameron 	kfree(h->blockFetchTable);
669664670ac8SStephen M. Cameron 	pci_free_consistent(h->pdev, h->reply_pool_size,
669764670ac8SStephen M. Cameron 		h->reply_pool, h->reply_pool_dhandle);
669864670ac8SStephen M. Cameron 	if (h->vaddr)
669964670ac8SStephen M. Cameron 		iounmap(h->vaddr);
670064670ac8SStephen M. Cameron 	if (h->transtable)
670164670ac8SStephen M. Cameron 		iounmap(h->transtable);
670264670ac8SStephen M. Cameron 	if (h->cfgtable)
670364670ac8SStephen M. Cameron 		iounmap(h->cfgtable);
670464670ac8SStephen M. Cameron 	pci_release_regions(h->pdev);
670564670ac8SStephen M. Cameron 	kfree(h);
670664670ac8SStephen M. Cameron }
670764670ac8SStephen M. Cameron 
6708a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
6709a0c12413SStephen M. Cameron static void fail_all_cmds_on_list(struct ctlr_info *h, struct list_head *list)
6710a0c12413SStephen M. Cameron {
6711a0c12413SStephen M. Cameron 	struct CommandList *c = NULL;
6712a0c12413SStephen M. Cameron 
6713a0c12413SStephen M. Cameron 	assert_spin_locked(&h->lock);
6714a0c12413SStephen M. Cameron 	/* Mark all outstanding commands as failed and complete them. */
6715a0c12413SStephen M. Cameron 	while (!list_empty(list)) {
6716a0c12413SStephen M. Cameron 		c = list_entry(list->next, struct CommandList, list);
6717a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
67185a3d16f5SStephen M. Cameron 		finish_cmd(c);
6719a0c12413SStephen M. Cameron 	}
6720a0c12413SStephen M. Cameron }
6721a0c12413SStephen M. Cameron 
6722a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
6723a0c12413SStephen M. Cameron {
6724a0c12413SStephen M. Cameron 	unsigned long flags;
6725a0c12413SStephen M. Cameron 
6726a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
6727a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6728a0c12413SStephen M. Cameron 	h->lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
6729a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6730a0c12413SStephen M. Cameron 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n",
6731a0c12413SStephen M. Cameron 			h->lockup_detected);
6732a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
6733a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6734a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->cmpQ);
6735a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->reqQ);
6736a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6737a0c12413SStephen M. Cameron }
6738a0c12413SStephen M. Cameron 
6739a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h)
6740a0c12413SStephen M. Cameron {
6741a0c12413SStephen M. Cameron 	u64 now;
6742a0c12413SStephen M. Cameron 	u32 heartbeat;
6743a0c12413SStephen M. Cameron 	unsigned long flags;
6744a0c12413SStephen M. Cameron 
6745a0c12413SStephen M. Cameron 	now = get_jiffies_64();
6746a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
6747a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
6748e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6749a0c12413SStephen M. Cameron 		return;
6750a0c12413SStephen M. Cameron 
6751a0c12413SStephen M. Cameron 	/*
6752a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
6753a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
6754a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
6755a0c12413SStephen M. Cameron 	 */
6756a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
6757e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6758a0c12413SStephen M. Cameron 		return;
6759a0c12413SStephen M. Cameron 
6760a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
6761a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6762a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
6763a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6764a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
6765a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
6766a0c12413SStephen M. Cameron 		return;
6767a0c12413SStephen M. Cameron 	}
6768a0c12413SStephen M. Cameron 
6769a0c12413SStephen M. Cameron 	/* We're ok. */
6770a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
6771a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
6772a0c12413SStephen M. Cameron }
6773a0c12413SStephen M. Cameron 
67749846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
677576438d08SStephen M. Cameron {
677676438d08SStephen M. Cameron 	int i;
677776438d08SStephen M. Cameron 	char *event_type;
677876438d08SStephen M. Cameron 
6779e863d68eSScott Teel 	/* Clear the driver-requested rescan flag */
6780e863d68eSScott Teel 	h->drv_req_rescan = 0;
6781e863d68eSScott Teel 
678276438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
67831f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
67841f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
678576438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
678676438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
678776438d08SStephen M. Cameron 
678876438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
678976438d08SStephen M. Cameron 			event_type = "state change";
679076438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
679176438d08SStephen M. Cameron 			event_type = "configuration change";
679276438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
679376438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
679476438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
679576438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
679623100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
679776438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
679876438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
679976438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
680076438d08SStephen M. Cameron 			h->events, event_type);
680176438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
680276438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
680376438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
680476438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
680576438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
680676438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
680776438d08SStephen M. Cameron 	} else {
680876438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
680976438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
681076438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
681176438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
681276438d08SStephen M. Cameron #if 0
681376438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
681476438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
681576438d08SStephen M. Cameron #endif
681676438d08SStephen M. Cameron 	}
68179846590eSStephen M. Cameron 	return;
681876438d08SStephen M. Cameron }
681976438d08SStephen M. Cameron 
682076438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
682176438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
6822e863d68eSScott Teel  * we should rescan the controller for devices.
6823e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
682476438d08SStephen M. Cameron  */
68259846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
682676438d08SStephen M. Cameron {
68279846590eSStephen M. Cameron 	if (h->drv_req_rescan)
68289846590eSStephen M. Cameron 		return 1;
68299846590eSStephen M. Cameron 
683076438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
68319846590eSStephen M. Cameron 		return 0;
683276438d08SStephen M. Cameron 
683376438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
68349846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
68359846590eSStephen M. Cameron }
683676438d08SStephen M. Cameron 
683776438d08SStephen M. Cameron /*
68389846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
683976438d08SStephen M. Cameron  */
68409846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
68419846590eSStephen M. Cameron {
68429846590eSStephen M. Cameron 	unsigned long flags;
68439846590eSStephen M. Cameron 	struct offline_device_entry *d;
68449846590eSStephen M. Cameron 	struct list_head *this, *tmp;
68459846590eSStephen M. Cameron 
68469846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
68479846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
68489846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
68499846590eSStephen M. Cameron 				offline_list);
68509846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
68519846590eSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr))
68529846590eSStephen M. Cameron 			return 1;
68539846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
685476438d08SStephen M. Cameron 	}
68559846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
68569846590eSStephen M. Cameron 	return 0;
68579846590eSStephen M. Cameron }
68589846590eSStephen M. Cameron 
685976438d08SStephen M. Cameron 
68608a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work)
6861a0c12413SStephen M. Cameron {
6862a0c12413SStephen M. Cameron 	unsigned long flags;
68638a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
68648a98db73SStephen M. Cameron 					struct ctlr_info, monitor_ctlr_work);
6865a0c12413SStephen M. Cameron 	detect_controller_lockup(h);
68668a98db73SStephen M. Cameron 	if (h->lockup_detected)
68678a98db73SStephen M. Cameron 		return;
68689846590eSStephen M. Cameron 
68699846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
68709846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
68719846590eSStephen M. Cameron 		h->drv_req_rescan = 0;
68729846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
68739846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
68749846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
68759846590eSStephen M. Cameron 	}
68769846590eSStephen M. Cameron 
68778a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
68788a98db73SStephen M. Cameron 	if (h->remove_in_progress) {
68798a98db73SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6880a0c12413SStephen M. Cameron 		return;
6881a0c12413SStephen M. Cameron 	}
68828a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
68838a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
68848a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6885a0c12413SStephen M. Cameron }
6886a0c12413SStephen M. Cameron 
68876f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
68884c2a8c40SStephen M. Cameron {
68894c2a8c40SStephen M. Cameron 	int dac, rc;
68904c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
689164670ac8SStephen M. Cameron 	int try_soft_reset = 0;
689264670ac8SStephen M. Cameron 	unsigned long flags;
68934c2a8c40SStephen M. Cameron 
68944c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
68954c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
68964c2a8c40SStephen M. Cameron 
68974c2a8c40SStephen M. Cameron 	rc = hpsa_init_reset_devices(pdev);
689864670ac8SStephen M. Cameron 	if (rc) {
689964670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
69004c2a8c40SStephen M. Cameron 			return rc;
690164670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
690264670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
690364670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
690464670ac8SStephen M. Cameron 		 * point that it can accept a command.
690564670ac8SStephen M. Cameron 		 */
690664670ac8SStephen M. Cameron 		try_soft_reset = 1;
690764670ac8SStephen M. Cameron 		rc = 0;
690864670ac8SStephen M. Cameron 	}
690964670ac8SStephen M. Cameron 
691064670ac8SStephen M. Cameron reinit_after_soft_reset:
69114c2a8c40SStephen M. Cameron 
6912303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
6913303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
6914303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
6915303932fdSDon Brace 	 */
6916283b4a9bSStephen M. Cameron #define COMMANDLIST_ALIGNMENT 128
6917303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
6918edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
6919edd16368SStephen M. Cameron 	if (!h)
6920ecd9aad4SStephen M. Cameron 		return -ENOMEM;
6921edd16368SStephen M. Cameron 
692255c06c71SStephen M. Cameron 	h->pdev = pdev;
6923a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
69249e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->cmpQ);
69259e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->reqQ);
69269846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
69276eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
69289846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
69296eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
69300390f0c0SStephen M. Cameron 	spin_lock_init(&h->passthru_count_lock);
693155c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
6932ecd9aad4SStephen M. Cameron 	if (rc != 0)
6933edd16368SStephen M. Cameron 		goto clean1;
6934edd16368SStephen M. Cameron 
6935f79cfec6SStephen M. Cameron 	sprintf(h->devname, HPSA "%d", number_of_controllers);
6936edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
6937edd16368SStephen M. Cameron 	number_of_controllers++;
6938edd16368SStephen M. Cameron 
6939edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
6940ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
6941ecd9aad4SStephen M. Cameron 	if (rc == 0) {
6942edd16368SStephen M. Cameron 		dac = 1;
6943ecd9aad4SStephen M. Cameron 	} else {
6944ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6945ecd9aad4SStephen M. Cameron 		if (rc == 0) {
6946edd16368SStephen M. Cameron 			dac = 0;
6947ecd9aad4SStephen M. Cameron 		} else {
6948edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
6949edd16368SStephen M. Cameron 			goto clean1;
6950edd16368SStephen M. Cameron 		}
6951ecd9aad4SStephen M. Cameron 	}
6952edd16368SStephen M. Cameron 
6953edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
6954edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
695510f66018SStephen M. Cameron 
69560ae01a32SStephen M. Cameron 	if (hpsa_request_irq(h, do_hpsa_intr_msi, do_hpsa_intr_intx))
6957edd16368SStephen M. Cameron 		goto clean2;
6958303932fdSDon Brace 	dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n",
6959303932fdSDon Brace 	       h->devname, pdev->device,
6960a9a3a273SStephen M. Cameron 	       h->intr[h->intr_mode], dac ? "" : " not");
69612e9d1b36SStephen M. Cameron 	if (hpsa_allocate_cmd_pool(h))
6962edd16368SStephen M. Cameron 		goto clean4;
696333a2ffceSStephen M. Cameron 	if (hpsa_allocate_sg_chain_blocks(h))
696433a2ffceSStephen M. Cameron 		goto clean4;
6965a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
6966a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
6967edd16368SStephen M. Cameron 
6968edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
69699a41338eSStephen M. Cameron 	h->ndevices = 0;
6970316b221aSStephen M. Cameron 	h->hba_mode_enabled = 0;
69719a41338eSStephen M. Cameron 	h->scsi_host = NULL;
69729a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
697364670ac8SStephen M. Cameron 	hpsa_put_ctlr_into_performant_mode(h);
697464670ac8SStephen M. Cameron 
697564670ac8SStephen M. Cameron 	/* At this point, the controller is ready to take commands.
697664670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
697764670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
697864670ac8SStephen M. Cameron 	 */
697964670ac8SStephen M. Cameron 	if (try_soft_reset) {
698064670ac8SStephen M. Cameron 
698164670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
698264670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
698364670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
698464670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
698564670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
698664670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
698764670ac8SStephen M. Cameron 		 */
698864670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
698964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
699064670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6991254f796bSMatt Gates 		free_irqs(h);
699264670ac8SStephen M. Cameron 		rc = hpsa_request_irq(h, hpsa_msix_discard_completions,
699364670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
699464670ac8SStephen M. Cameron 		if (rc) {
699564670ac8SStephen M. Cameron 			dev_warn(&h->pdev->dev, "Failed to request_irq after "
699664670ac8SStephen M. Cameron 				"soft reset.\n");
699764670ac8SStephen M. Cameron 			goto clean4;
699864670ac8SStephen M. Cameron 		}
699964670ac8SStephen M. Cameron 
700064670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
700164670ac8SStephen M. Cameron 		if (rc)
700264670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
700364670ac8SStephen M. Cameron 			goto clean4;
700464670ac8SStephen M. Cameron 
700564670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
700664670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
700764670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
700864670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
700964670ac8SStephen M. Cameron 		msleep(10000);
701064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
701164670ac8SStephen M. Cameron 
701264670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
701364670ac8SStephen M. Cameron 		if (rc)
701464670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
701564670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
701664670ac8SStephen M. Cameron 
701764670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
701864670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
701964670ac8SStephen M. Cameron 		 * all over again.
702064670ac8SStephen M. Cameron 		 */
702164670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
702264670ac8SStephen M. Cameron 		try_soft_reset = 0;
702364670ac8SStephen M. Cameron 		if (rc)
702464670ac8SStephen M. Cameron 			/* don't go to clean4, we already unallocated */
702564670ac8SStephen M. Cameron 			return -ENODEV;
702664670ac8SStephen M. Cameron 
702764670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
702864670ac8SStephen M. Cameron 	}
7029edd16368SStephen M. Cameron 
7030da0697bdSScott Teel 		/* Enable Accelerated IO path at driver layer */
7031da0697bdSScott Teel 		h->acciopath_status = 1;
7032da0697bdSScott Teel 
7033e863d68eSScott Teel 	h->drv_req_rescan = 0;
7034e863d68eSScott Teel 
7035edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
7036edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
7037edd16368SStephen M. Cameron 
7038339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
7039edd16368SStephen M. Cameron 	hpsa_register_scsi(h);	/* hook ourselves into SCSI subsystem */
70408a98db73SStephen M. Cameron 
70418a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
70428a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
70438a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
70448a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
70458a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
704688bf6d62SStephen M. Cameron 	return 0;
7047edd16368SStephen M. Cameron 
7048edd16368SStephen M. Cameron clean4:
704933a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
70502e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
7051254f796bSMatt Gates 	free_irqs(h);
7052edd16368SStephen M. Cameron clean2:
7053edd16368SStephen M. Cameron clean1:
7054edd16368SStephen M. Cameron 	kfree(h);
7055ecd9aad4SStephen M. Cameron 	return rc;
7056edd16368SStephen M. Cameron }
7057edd16368SStephen M. Cameron 
7058edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
7059edd16368SStephen M. Cameron {
7060edd16368SStephen M. Cameron 	char *flush_buf;
7061edd16368SStephen M. Cameron 	struct CommandList *c;
7062702890e3SStephen M. Cameron 	unsigned long flags;
7063702890e3SStephen M. Cameron 
7064702890e3SStephen M. Cameron 	/* Don't bother trying to flush the cache if locked up */
7065702890e3SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7066702890e3SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
7067702890e3SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7068702890e3SStephen M. Cameron 		return;
7069702890e3SStephen M. Cameron 	}
7070702890e3SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7071edd16368SStephen M. Cameron 
7072edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
7073edd16368SStephen M. Cameron 	if (!flush_buf)
7074edd16368SStephen M. Cameron 		return;
7075edd16368SStephen M. Cameron 
7076edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
7077edd16368SStephen M. Cameron 	if (!c) {
7078edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
7079edd16368SStephen M. Cameron 		goto out_of_memory;
7080edd16368SStephen M. Cameron 	}
7081a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
7082a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
7083a2dac136SStephen M. Cameron 		goto out;
7084a2dac136SStephen M. Cameron 	}
7085edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE);
7086edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
7087a2dac136SStephen M. Cameron out:
7088edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
7089edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
7090edd16368SStephen M. Cameron 	cmd_special_free(h, c);
7091edd16368SStephen M. Cameron out_of_memory:
7092edd16368SStephen M. Cameron 	kfree(flush_buf);
7093edd16368SStephen M. Cameron }
7094edd16368SStephen M. Cameron 
7095edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
7096edd16368SStephen M. Cameron {
7097edd16368SStephen M. Cameron 	struct ctlr_info *h;
7098edd16368SStephen M. Cameron 
7099edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
7100edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
7101edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
7102edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
7103edd16368SStephen M. Cameron 	 */
7104edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
7105edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
71060097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
7107edd16368SStephen M. Cameron }
7108edd16368SStephen M. Cameron 
71096f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
711055e14e76SStephen M. Cameron {
711155e14e76SStephen M. Cameron 	int i;
711255e14e76SStephen M. Cameron 
711355e14e76SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++)
711455e14e76SStephen M. Cameron 		kfree(h->dev[i]);
711555e14e76SStephen M. Cameron }
711655e14e76SStephen M. Cameron 
71176f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
7118edd16368SStephen M. Cameron {
7119edd16368SStephen M. Cameron 	struct ctlr_info *h;
71208a98db73SStephen M. Cameron 	unsigned long flags;
7121edd16368SStephen M. Cameron 
7122edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
7123edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
7124edd16368SStephen M. Cameron 		return;
7125edd16368SStephen M. Cameron 	}
7126edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
71278a98db73SStephen M. Cameron 
71288a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
71298a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
71308a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
71318a98db73SStephen M. Cameron 	cancel_delayed_work(&h->monitor_ctlr_work);
71328a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
71338a98db73SStephen M. Cameron 
7134edd16368SStephen M. Cameron 	hpsa_unregister_scsi(h);	/* unhook from SCSI subsystem */
7135edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
7136edd16368SStephen M. Cameron 	iounmap(h->vaddr);
7137204892e9SStephen M. Cameron 	iounmap(h->transtable);
7138204892e9SStephen M. Cameron 	iounmap(h->cfgtable);
713955e14e76SStephen M. Cameron 	hpsa_free_device_info(h);
714033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
7141edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
7142edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct CommandList),
7143edd16368SStephen M. Cameron 		h->cmd_pool, h->cmd_pool_dhandle);
7144edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
7145edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct ErrorInfo),
7146edd16368SStephen M. Cameron 		h->errinfo_pool, h->errinfo_pool_dhandle);
7147303932fdSDon Brace 	pci_free_consistent(h->pdev, h->reply_pool_size,
7148303932fdSDon Brace 		h->reply_pool, h->reply_pool_dhandle);
7149edd16368SStephen M. Cameron 	kfree(h->cmd_pool_bits);
7150303932fdSDon Brace 	kfree(h->blockFetchTable);
7151e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
7152aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
7153339b2b14SStephen M. Cameron 	kfree(h->hba_inquiry_data);
7154f0bd0b68SStephen M. Cameron 	pci_disable_device(pdev);
7155edd16368SStephen M. Cameron 	pci_release_regions(pdev);
7156edd16368SStephen M. Cameron 	kfree(h);
7157edd16368SStephen M. Cameron }
7158edd16368SStephen M. Cameron 
7159edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
7160edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
7161edd16368SStephen M. Cameron {
7162edd16368SStephen M. Cameron 	return -ENOSYS;
7163edd16368SStephen M. Cameron }
7164edd16368SStephen M. Cameron 
7165edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
7166edd16368SStephen M. Cameron {
7167edd16368SStephen M. Cameron 	return -ENOSYS;
7168edd16368SStephen M. Cameron }
7169edd16368SStephen M. Cameron 
7170edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
7171f79cfec6SStephen M. Cameron 	.name = HPSA,
7172edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
71736f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
7174edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
7175edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
7176edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
7177edd16368SStephen M. Cameron 	.resume = hpsa_resume,
7178edd16368SStephen M. Cameron };
7179edd16368SStephen M. Cameron 
7180303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
7181303932fdSDon Brace  * scatter gather elements supported) and bucket[],
7182303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
7183303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
7184303932fdSDon Brace  * byte increments) which the controller uses to fetch
7185303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
7186303932fdSDon Brace  * maps a given number of scatter gather elements to one of
7187303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
7188303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
7189303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
7190303932fdSDon Brace  * bits of the command address.
7191303932fdSDon Brace  */
7192303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
7193e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map)
7194303932fdSDon Brace {
7195303932fdSDon Brace 	int i, j, b, size;
7196303932fdSDon Brace 
7197303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
7198303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
7199303932fdSDon Brace 		/* Compute size of a command with i SG entries */
7200e1f7de0cSMatt Gates 		size = i + min_blocks;
7201303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
7202303932fdSDon Brace 		/* Find the bucket that is just big enough */
7203e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
7204303932fdSDon Brace 			if (bucket[j] >= size) {
7205303932fdSDon Brace 				b = j;
7206303932fdSDon Brace 				break;
7207303932fdSDon Brace 			}
7208303932fdSDon Brace 		}
7209303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
7210303932fdSDon Brace 		bucket_map[i] = b;
7211303932fdSDon Brace 	}
7212303932fdSDon Brace }
7213303932fdSDon Brace 
7214e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
7215303932fdSDon Brace {
72166c311b57SStephen M. Cameron 	int i;
72176c311b57SStephen M. Cameron 	unsigned long register_value;
7218e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
7219e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
7220e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
7221b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
7222b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
7223e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
7224def342bdSStephen M. Cameron 
7225def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
7226def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
7227def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
7228def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
7229def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
7230def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
7231def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
7232def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
7233def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
7234def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
7235d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
7236def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
7237def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
7238def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
7239def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
7240def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
7241def342bdSStephen M. Cameron 	 */
7242d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
7243b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
7244b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
7245b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
7246b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
7247b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
7248b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
7249b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
7250b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
7251b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
7252b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
7253d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
7254303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
7255303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
7256303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
7257303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
7258303932fdSDon Brace 	 */
7259303932fdSDon Brace 
7260303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
7261303932fdSDon Brace 	memset(h->reply_pool, 0, h->reply_pool_size);
7262303932fdSDon Brace 
7263d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
7264d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
7265e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
7266303932fdSDon Brace 	for (i = 0; i < 8; i++)
7267303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
7268303932fdSDon Brace 
7269303932fdSDon Brace 	/* size of controller ring buffer */
7270303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
7271254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
7272303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
7273303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
7274254f796bSMatt Gates 
7275254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
7276254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
7277254f796bSMatt Gates 		writel(h->reply_pool_dhandle +
7278254f796bSMatt Gates 			(h->max_commands * sizeof(u64) * i),
7279254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
7280254f796bSMatt Gates 	}
7281254f796bSMatt Gates 
7282b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
7283e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
7284e1f7de0cSMatt Gates 	/*
7285e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
7286e1f7de0cSMatt Gates 	 */
7287e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
7288e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
7289e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
7290e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
7291c349775eSScott Teel 	} else {
7292c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
7293c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
7294c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
7295c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
7296c349775eSScott Teel 		}
7297e1f7de0cSMatt Gates 	}
7298303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
72993f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
7300303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
7301303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
7302303932fdSDon Brace 		dev_warn(&h->pdev->dev, "unable to get board into"
7303303932fdSDon Brace 					" performant mode\n");
7304303932fdSDon Brace 		return;
7305303932fdSDon Brace 	}
7306960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
7307e1f7de0cSMatt Gates 	h->access = access;
7308e1f7de0cSMatt Gates 	h->transMethod = transMethod;
7309e1f7de0cSMatt Gates 
7310b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
7311b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
7312e1f7de0cSMatt Gates 		return;
7313e1f7de0cSMatt Gates 
7314b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
7315e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
7316e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
7317e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
7318e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
7319e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
7320e1f7de0cSMatt Gates 		}
7321283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
7322283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
7323e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
7324e1f7de0cSMatt Gates 
7325e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
7326e1f7de0cSMatt Gates 		memset(h->reply_pool, (u8) IOACCEL_MODE1_REPLY_UNUSED,
7327e1f7de0cSMatt Gates 				h->reply_pool_size);
7328e1f7de0cSMatt Gates 
7329e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
7330e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
7331e1f7de0cSMatt Gates 		 */
7332e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
7333e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
7334e1f7de0cSMatt Gates 
7335e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
7336e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
7337e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
7338e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
7339e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
7340e1f7de0cSMatt Gates 			cp->host_context_flags = IOACCEL1_HCFLAGS_CISS_FORMAT;
7341e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
7342e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
7343b9af4937SStephen M. Cameron 			cp->Tag.lower = (i << DIRECT_LOOKUP_SHIFT) |
7344b9af4937SStephen M. Cameron 						DIRECT_LOOKUP_BIT;
7345e1f7de0cSMatt Gates 			cp->Tag.upper = 0;
7346b9af4937SStephen M. Cameron 			cp->host_addr.lower =
7347b9af4937SStephen M. Cameron 				(u32) (h->ioaccel_cmd_pool_dhandle +
7348e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
7349e1f7de0cSMatt Gates 			cp->host_addr.upper = 0;
7350e1f7de0cSMatt Gates 		}
7351b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
7352b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
7353b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
7354b9af4937SStephen M. Cameron 		int rc;
7355b9af4937SStephen M. Cameron 
7356b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7357b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
7358b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
7359b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
7360b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
7361b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
7362b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
7363b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
7364b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
7365b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
7366b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
7367b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
7368b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
7369b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
7370b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
7371b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
7372b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
7373b9af4937SStephen M. Cameron 	}
7374b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7375b9af4937SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
7376e1f7de0cSMatt Gates }
7377e1f7de0cSMatt Gates 
7378e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h)
7379e1f7de0cSMatt Gates {
7380283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
7381283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
7382283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
7383283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
7384283b4a9bSStephen M. Cameron 
7385e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
7386e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
7387e1f7de0cSMatt Gates 	 * hardware.
7388e1f7de0cSMatt Gates 	 */
7389e1f7de0cSMatt Gates #define IOACCEL1_COMMANDLIST_ALIGNMENT 128
7390e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
7391e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
7392e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
7393e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
7394e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
7395e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
7396e1f7de0cSMatt Gates 
7397e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
7398283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
7399e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
7400e1f7de0cSMatt Gates 
7401e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
7402e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
7403e1f7de0cSMatt Gates 		goto clean_up;
7404e1f7de0cSMatt Gates 
7405e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
7406e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
7407e1f7de0cSMatt Gates 	return 0;
7408e1f7de0cSMatt Gates 
7409e1f7de0cSMatt Gates clean_up:
7410e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
7411e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
7412e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
7413e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
7414e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
7415e1f7de0cSMatt Gates 	return 1;
74166c311b57SStephen M. Cameron }
74176c311b57SStephen M. Cameron 
7418aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h)
7419aca9012aSStephen M. Cameron {
7420aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
7421aca9012aSStephen M. Cameron 
7422aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
7423aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
7424aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
7425aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
7426aca9012aSStephen M. Cameron 
7427aca9012aSStephen M. Cameron #define IOACCEL2_COMMANDLIST_ALIGNMENT 128
7428aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
7429aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
7430aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
7431aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
7432aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
7433aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
7434aca9012aSStephen M. Cameron 
7435aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
7436aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
7437aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
7438aca9012aSStephen M. Cameron 
7439aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
7440aca9012aSStephen M. Cameron 		(h->ioaccel2_blockFetchTable == NULL))
7441aca9012aSStephen M. Cameron 		goto clean_up;
7442aca9012aSStephen M. Cameron 
7443aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
7444aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
7445aca9012aSStephen M. Cameron 	return 0;
7446aca9012aSStephen M. Cameron 
7447aca9012aSStephen M. Cameron clean_up:
7448aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
7449aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
7450aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
7451aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
7452aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
7453aca9012aSStephen M. Cameron 	return 1;
7454aca9012aSStephen M. Cameron }
7455aca9012aSStephen M. Cameron 
74566f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
74576c311b57SStephen M. Cameron {
74586c311b57SStephen M. Cameron 	u32 trans_support;
7459e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
7460e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
7461254f796bSMatt Gates 	int i;
74626c311b57SStephen M. Cameron 
746302ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
746402ec19c8SStephen M. Cameron 		return;
746502ec19c8SStephen M. Cameron 
7466e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
7467e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
7468e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
7469e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
7470e1f7de0cSMatt Gates 		if (hpsa_alloc_ioaccel_cmd_and_bft(h))
7471e1f7de0cSMatt Gates 			goto clean_up;
7472aca9012aSStephen M. Cameron 	} else {
7473aca9012aSStephen M. Cameron 		if (trans_support & CFGTBL_Trans_io_accel2) {
7474aca9012aSStephen M. Cameron 				transMethod |= CFGTBL_Trans_io_accel2 |
7475aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
7476aca9012aSStephen M. Cameron 		if (ioaccel2_alloc_cmds_and_bft(h))
7477aca9012aSStephen M. Cameron 			goto clean_up;
7478aca9012aSStephen M. Cameron 		}
7479e1f7de0cSMatt Gates 	}
7480e1f7de0cSMatt Gates 
7481e1f7de0cSMatt Gates 	/* TODO, check that this next line h->nreply_queues is correct */
74826c311b57SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
74836c311b57SStephen M. Cameron 	if (!(trans_support & PERFORMANT_MODE))
74846c311b57SStephen M. Cameron 		return;
74856c311b57SStephen M. Cameron 
7486eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
7487cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
74886c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
7489254f796bSMatt Gates 	h->reply_pool_size = h->max_commands * sizeof(u64) * h->nreply_queues;
74906c311b57SStephen M. Cameron 	h->reply_pool = pci_alloc_consistent(h->pdev, h->reply_pool_size,
74916c311b57SStephen M. Cameron 				&(h->reply_pool_dhandle));
74926c311b57SStephen M. Cameron 
7493254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
7494254f796bSMatt Gates 		h->reply_queue[i].head = &h->reply_pool[h->max_commands * i];
7495254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
7496254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
7497254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
7498254f796bSMatt Gates 	}
7499254f796bSMatt Gates 
75006c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
7501d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
75026c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
75036c311b57SStephen M. Cameron 
75046c311b57SStephen M. Cameron 	if ((h->reply_pool == NULL)
75056c311b57SStephen M. Cameron 		|| (h->blockFetchTable == NULL))
75066c311b57SStephen M. Cameron 		goto clean_up;
75076c311b57SStephen M. Cameron 
7508e1f7de0cSMatt Gates 	hpsa_enter_performant_mode(h, trans_support);
7509303932fdSDon Brace 	return;
7510303932fdSDon Brace 
7511303932fdSDon Brace clean_up:
7512303932fdSDon Brace 	if (h->reply_pool)
7513303932fdSDon Brace 		pci_free_consistent(h->pdev, h->reply_pool_size,
7514303932fdSDon Brace 			h->reply_pool, h->reply_pool_dhandle);
7515303932fdSDon Brace 	kfree(h->blockFetchTable);
7516303932fdSDon Brace }
7517303932fdSDon Brace 
751823100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
751976438d08SStephen M. Cameron {
752023100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
752123100dd9SStephen M. Cameron }
752223100dd9SStephen M. Cameron 
752323100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
752423100dd9SStephen M. Cameron {
752523100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
752676438d08SStephen M. Cameron 	unsigned long flags;
752723100dd9SStephen M. Cameron 	int accel_cmds_out;
752876438d08SStephen M. Cameron 
752976438d08SStephen M. Cameron 	do { /* wait for all outstanding commands to drain out */
753023100dd9SStephen M. Cameron 		accel_cmds_out = 0;
753176438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
753223100dd9SStephen M. Cameron 		list_for_each_entry(c, &h->cmpQ, list)
753323100dd9SStephen M. Cameron 			accel_cmds_out += is_accelerated_cmd(c);
753423100dd9SStephen M. Cameron 		list_for_each_entry(c, &h->reqQ, list)
753523100dd9SStephen M. Cameron 			accel_cmds_out += is_accelerated_cmd(c);
753676438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
753723100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
753876438d08SStephen M. Cameron 			break;
753976438d08SStephen M. Cameron 		msleep(100);
754076438d08SStephen M. Cameron 	} while (1);
754176438d08SStephen M. Cameron }
754276438d08SStephen M. Cameron 
7543edd16368SStephen M. Cameron /*
7544edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
7545edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
7546edd16368SStephen M. Cameron  */
7547edd16368SStephen M. Cameron static int __init hpsa_init(void)
7548edd16368SStephen M. Cameron {
754931468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
7550edd16368SStephen M. Cameron }
7551edd16368SStephen M. Cameron 
7552edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
7553edd16368SStephen M. Cameron {
7554edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
7555edd16368SStephen M. Cameron }
7556edd16368SStephen M. Cameron 
7557e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
7558e1f7de0cSMatt Gates {
7559e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
7560dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
7561dd0e19f3SScott Teel 
7562dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
7563dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
7564dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
7565dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
7566dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
7567dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
7568dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
7569dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
7570dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
7571dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
7572dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
7573dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
7574dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
7575dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
7576dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
7577dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
7578dd0e19f3SScott Teel 
7579dd0e19f3SScott Teel #undef VERIFY_OFFSET
7580dd0e19f3SScott Teel 
7581dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
7582b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
7583b66cc250SMike Miller 
7584b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
7585b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
7586b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
7587b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
7588b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
7589b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
7590b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
7591b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
7592b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
7593b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
7594b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
7595b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
7596b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
7597b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
7598b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
7599b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
7600b66cc250SMike Miller 
7601b66cc250SMike Miller #undef VERIFY_OFFSET
7602b66cc250SMike Miller 
7603b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
7604e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
7605e1f7de0cSMatt Gates 
7606e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
7607e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
7608e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
7609e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
7610e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
7611e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
7612e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
7613e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
7614e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
7615e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
7616e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
7617e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
7618e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
7619e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
7620e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
7621e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
7622e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
7623e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
7624e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
7625e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
7626e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
7627e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
7628e1f7de0cSMatt Gates 	VERIFY_OFFSET(Tag, 0x68);
7629e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
7630e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
7631e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
7632e1f7de0cSMatt Gates #undef VERIFY_OFFSET
7633e1f7de0cSMatt Gates }
7634e1f7de0cSMatt Gates 
7635edd16368SStephen M. Cameron module_init(hpsa_init);
7636edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
7637