1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 394c7bc31SDon Brace * Copyright 2016 Microsemi Corporation 41358f6dcSDon Brace * Copyright 2014-2015 PMC-Sierra, Inc. 51358f6dcSDon Brace * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P. 6edd16368SStephen M. Cameron * 7edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 8edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 9edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 10edd16368SStephen M. Cameron * 11edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 12edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 13edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 14edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 15edd16368SStephen M. Cameron * 1694c7bc31SDon Brace * Questions/Comments/Bugfixes to esc.storagedev@microsemi.com 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron */ 19edd16368SStephen M. Cameron 20edd16368SStephen M. Cameron #include <linux/module.h> 21edd16368SStephen M. Cameron #include <linux/interrupt.h> 22edd16368SStephen M. Cameron #include <linux/types.h> 23edd16368SStephen M. Cameron #include <linux/pci.h> 24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 25edd16368SStephen M. Cameron #include <linux/kernel.h> 26edd16368SStephen M. Cameron #include <linux/slab.h> 27edd16368SStephen M. Cameron #include <linux/delay.h> 28edd16368SStephen M. Cameron #include <linux/fs.h> 29edd16368SStephen M. Cameron #include <linux/timer.h> 30edd16368SStephen M. Cameron #include <linux/init.h> 31edd16368SStephen M. Cameron #include <linux/spinlock.h> 32edd16368SStephen M. Cameron #include <linux/compat.h> 33edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 34edd16368SStephen M. Cameron #include <linux/uaccess.h> 35edd16368SStephen M. Cameron #include <linux/io.h> 36edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 37edd16368SStephen M. Cameron #include <linux/completion.h> 38edd16368SStephen M. Cameron #include <linux/moduleparam.h> 39edd16368SStephen M. Cameron #include <scsi/scsi.h> 40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 41edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 449437ac43SStephen Cameron #include <scsi/scsi_eh.h> 45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h> 4673153fe5SWebb Scales #include <scsi/scsi_dbg.h> 47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 48edd16368SStephen M. Cameron #include <linux/string.h> 49edd16368SStephen M. Cameron #include <linux/bitmap.h> 5060063497SArun Sharma #include <linux/atomic.h> 51a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5242a91641SDon Brace #include <linux/percpu-defs.h> 53094963daSStephen M. Cameron #include <linux/percpu.h> 542b08b3e9SDon Brace #include <asm/unaligned.h> 55283b4a9bSStephen M. Cameron #include <asm/div64.h> 56edd16368SStephen M. Cameron #include "hpsa_cmd.h" 57edd16368SStephen M. Cameron #include "hpsa.h" 58edd16368SStephen M. Cameron 59ec2c3aa9SDon Brace /* 60ec2c3aa9SDon Brace * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' 61ec2c3aa9SDon Brace * with an optional trailing '-' followed by a byte value (0-255). 62ec2c3aa9SDon Brace */ 63*9a14f9b1SDon Brace #define HPSA_DRIVER_VERSION "3.4.20-170" 64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 65f79cfec6SStephen M. Cameron #define HPSA "hpsa" 66edd16368SStephen M. Cameron 67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 73edd16368SStephen M. Cameron 74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 76b443d3eaSDon Brace /* How long to wait before giving up on a command */ 77b443d3eaSDon Brace #define HPSA_EH_PTRAID_TIMEOUT (240 * HZ) 78edd16368SStephen M. Cameron 79edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 80edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 81edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 82edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 83edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 84edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 85edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 86253d2464SHannes Reinecke MODULE_ALIAS("cciss"); 87edd16368SStephen M. Cameron 8802ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8902ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 9002ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 9102ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 92edd16368SStephen M. Cameron 93edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 94edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 96edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 97edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 98edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 99edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 100163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 101163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 102f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1069143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1079143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1089143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1099143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 1107f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1920}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 112fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 113fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 114fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 1157f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1925}, 116fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 117fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 13097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 13197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1323b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1333b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1343b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1353b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1363b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 137fdfa4b6dSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580}, 138cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581}, 139cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582}, 140cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583}, 141cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584}, 142cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585}, 1438e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1448e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1458e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1468e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1478e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 148edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 149edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 150135ae6edSHannes Reinecke {PCI_VENDOR_ID_COMPAQ, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 151135ae6edSHannes Reinecke PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 152edd16368SStephen M. Cameron {0,} 153edd16368SStephen M. Cameron }; 154edd16368SStephen M. Cameron 155edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 156edd16368SStephen M. Cameron 157edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 158edd16368SStephen M. Cameron * product = Marketing Name for the board 159edd16368SStephen M. Cameron * access = Address of the struct of function pointers 160edd16368SStephen M. Cameron */ 161edd16368SStephen M. Cameron static struct board_type products[] = { 162135ae6edSHannes Reinecke {0x40700E11, "Smart Array 5300", &SA5A_access}, 163135ae6edSHannes Reinecke {0x40800E11, "Smart Array 5i", &SA5B_access}, 164135ae6edSHannes Reinecke {0x40820E11, "Smart Array 532", &SA5B_access}, 165135ae6edSHannes Reinecke {0x40830E11, "Smart Array 5312", &SA5B_access}, 166135ae6edSHannes Reinecke {0x409A0E11, "Smart Array 641", &SA5A_access}, 167135ae6edSHannes Reinecke {0x409B0E11, "Smart Array 642", &SA5A_access}, 168135ae6edSHannes Reinecke {0x409C0E11, "Smart Array 6400", &SA5A_access}, 169135ae6edSHannes Reinecke {0x409D0E11, "Smart Array 6400 EM", &SA5A_access}, 170135ae6edSHannes Reinecke {0x40910E11, "Smart Array 6i", &SA5A_access}, 171135ae6edSHannes Reinecke {0x3225103C, "Smart Array P600", &SA5A_access}, 172135ae6edSHannes Reinecke {0x3223103C, "Smart Array P800", &SA5A_access}, 173135ae6edSHannes Reinecke {0x3234103C, "Smart Array P400", &SA5A_access}, 174135ae6edSHannes Reinecke {0x3235103C, "Smart Array P400i", &SA5A_access}, 175135ae6edSHannes Reinecke {0x3211103C, "Smart Array E200i", &SA5A_access}, 176135ae6edSHannes Reinecke {0x3212103C, "Smart Array E200", &SA5A_access}, 177135ae6edSHannes Reinecke {0x3213103C, "Smart Array E200i", &SA5A_access}, 178135ae6edSHannes Reinecke {0x3214103C, "Smart Array E200i", &SA5A_access}, 179135ae6edSHannes Reinecke {0x3215103C, "Smart Array E200i", &SA5A_access}, 180135ae6edSHannes Reinecke {0x3237103C, "Smart Array E500", &SA5A_access}, 181135ae6edSHannes Reinecke {0x323D103C, "Smart Array P700m", &SA5A_access}, 182edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 183edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 184edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 185edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 186edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 187163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 188163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1897d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 190fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 191fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 192fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 193fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 194fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 195fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 196fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1977f1974a7SDon Brace {0x1920103C, "Smart Array P430i", &SA5_access}, 1981fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1991fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 2001fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 2011fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 2027f1974a7SDon Brace {0x1925103C, "Smart Array P831", &SA5_access}, 2031fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 2041fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 2051fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 20627fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 20727fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 20827fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 20927fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 210c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 21127fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 21227fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 21397b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 21427fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 21527fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 21627fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 21727fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 21897b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 21927fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 22027fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 2213b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 2223b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 22327fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 224fdfa4b6dSDon Brace {0x05809005, "SmartHBA-SA", &SA5_access}, 225cbb47dcbSDon Brace {0x05819005, "SmartHBA-SA 8i", &SA5_access}, 226cbb47dcbSDon Brace {0x05829005, "SmartHBA-SA 8i8e", &SA5_access}, 227cbb47dcbSDon Brace {0x05839005, "SmartHBA-SA 8e", &SA5_access}, 228cbb47dcbSDon Brace {0x05849005, "SmartHBA-SA 16i", &SA5_access}, 229cbb47dcbSDon Brace {0x05859005, "SmartHBA-SA 4i4e", &SA5_access}, 2308e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 2318e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 2328e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 2338e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 2348e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 235edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 236edd16368SStephen M. Cameron }; 237edd16368SStephen M. Cameron 238d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template; 239d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h); 240d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h); 241d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 242d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device); 243d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device); 244d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 245d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 246d04e62b9SKevin Barnett struct sas_rphy *rphy); 247d04e62b9SKevin Barnett 248a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 250a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 251a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 252edd16368SStephen M. Cameron static int number_of_controllers; 253edd16368SStephen M. Cameron 25410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 25510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 2566f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd, 2576f4e626fSNathan Chancellor void __user *arg); 258edd16368SStephen M. Cameron 259edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 2606f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd, 26142a91641SDon Brace void __user *arg); 262edd16368SStephen M. Cameron #endif 263edd16368SStephen M. Cameron 264edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 265edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 26673153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 26773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 26873153fe5SWebb Scales struct scsi_cmnd *scmd); 269a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 270b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 271edd16368SStephen M. Cameron int cmd_type); 2722c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 273b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 274b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03 275edd16368SStephen M. Cameron 276f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 277a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 278a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 279a08a8471SStephen M. Cameron unsigned long elapsed_time); 2807c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 281edd16368SStephen M. Cameron 282edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 283edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 28441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 285edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 286edd16368SStephen M. Cameron 2878aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h); 288edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 289edd16368SStephen M. Cameron struct CommandList *c); 290edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 291edd16368SStephen M. Cameron struct CommandList *c); 292303932fdSDon Brace /* performant mode helper functions */ 293303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2942b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 295105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 296105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 297254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2986f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2996f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 3001df8552aSStephen M. Cameron u64 *cfg_offset); 3016f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 3021df8552aSStephen M. Cameron unsigned long *memory_bar); 303135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 304135ae6edSHannes Reinecke bool *legacy_board); 305bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h, 306bfd7546cSDon Brace unsigned char lunaddr[], 307bfd7546cSDon Brace int reply_queue); 3086f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 3096f039790SGreg Kroah-Hartman int wait_for_ready); 31075167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 311c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 312fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 313fe5389c8SStephen M. Cameron #define BOARD_READY 1 31423100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 31576438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 316c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 317c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 31803383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 319080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 32025163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 32125163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 322c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h); 323d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 324d04e62b9SKevin Barnett struct ReportExtendedLUNdata *buf, int bufsize); 3258383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 3268383278dSScott Teel unsigned char scsi3addr[], u8 page); 32734592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h); 328ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 329ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev, 330ba74fdc4SDon Brace unsigned char *scsi3addr); 331edd16368SStephen M. Cameron 332edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 333edd16368SStephen M. Cameron { 334edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 335edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 336edd16368SStephen M. Cameron } 337edd16368SStephen M. Cameron 338a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 339a23513e8SStephen M. Cameron { 340a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 341a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 342a23513e8SStephen M. Cameron } 343a23513e8SStephen M. Cameron 344a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 345a58e7e53SWebb Scales { 346a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 347a58e7e53SWebb Scales } 348a58e7e53SWebb Scales 3499437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 3509437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 3519437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 3529437ac43SStephen Cameron { 3539437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 3549437ac43SStephen Cameron bool rc; 3559437ac43SStephen Cameron 3569437ac43SStephen Cameron *sense_key = -1; 3579437ac43SStephen Cameron *asc = -1; 3589437ac43SStephen Cameron *ascq = -1; 3599437ac43SStephen Cameron 3609437ac43SStephen Cameron if (sense_data_len < 1) 3619437ac43SStephen Cameron return; 3629437ac43SStephen Cameron 3639437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3649437ac43SStephen Cameron if (rc) { 3659437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3669437ac43SStephen Cameron *asc = sshdr.asc; 3679437ac43SStephen Cameron *ascq = sshdr.ascq; 3689437ac43SStephen Cameron } 3699437ac43SStephen Cameron } 3709437ac43SStephen Cameron 371edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 372edd16368SStephen M. Cameron struct CommandList *c) 373edd16368SStephen M. Cameron { 3749437ac43SStephen Cameron u8 sense_key, asc, ascq; 3759437ac43SStephen Cameron int sense_len; 3769437ac43SStephen Cameron 3779437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3789437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3799437ac43SStephen Cameron else 3809437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3819437ac43SStephen Cameron 3829437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3839437ac43SStephen Cameron &sense_key, &asc, &ascq); 38481c27557SDon Brace if (sense_key != UNIT_ATTENTION || asc == 0xff) 385edd16368SStephen M. Cameron return 0; 386edd16368SStephen M. Cameron 3879437ac43SStephen Cameron switch (asc) { 388edd16368SStephen M. Cameron case STATE_CHANGED: 3899437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3902946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3912946e82bSRobert Elliott h->devname); 392edd16368SStephen M. Cameron break; 393edd16368SStephen M. Cameron case LUN_FAILED: 3947f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3952946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 396edd16368SStephen M. Cameron break; 397edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 3987f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3992946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 400edd16368SStephen M. Cameron /* 4014f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 4024f4eb9f1SScott Teel * target (array) devices. 403edd16368SStephen M. Cameron */ 404edd16368SStephen M. Cameron break; 405edd16368SStephen M. Cameron case POWER_OR_RESET: 4062946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4072946e82bSRobert Elliott "%s: a power on or device reset detected\n", 4082946e82bSRobert Elliott h->devname); 409edd16368SStephen M. Cameron break; 410edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 4112946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4122946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 4132946e82bSRobert Elliott h->devname); 414edd16368SStephen M. Cameron break; 415edd16368SStephen M. Cameron default: 4162946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4172946e82bSRobert Elliott "%s: unknown unit attention detected\n", 4182946e82bSRobert Elliott h->devname); 419edd16368SStephen M. Cameron break; 420edd16368SStephen M. Cameron } 421edd16368SStephen M. Cameron return 1; 422edd16368SStephen M. Cameron } 423edd16368SStephen M. Cameron 424852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 425852af20aSMatt Bondurant { 426852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 427852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 428852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 429852af20aSMatt Bondurant return 0; 430852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 431852af20aSMatt Bondurant return 1; 432852af20aSMatt Bondurant } 433852af20aSMatt Bondurant 434e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 435e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 436e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 437e985c58fSStephen Cameron { 438e985c58fSStephen Cameron int ld; 439e985c58fSStephen Cameron struct ctlr_info *h; 440e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 441e985c58fSStephen Cameron 442e985c58fSStephen Cameron h = shost_to_hba(shost); 443e985c58fSStephen Cameron ld = lockup_detected(h); 444e985c58fSStephen Cameron 445e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 446e985c58fSStephen Cameron } 447e985c58fSStephen Cameron 448da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 449da0697bdSScott Teel struct device_attribute *attr, 450da0697bdSScott Teel const char *buf, size_t count) 451da0697bdSScott Teel { 452da0697bdSScott Teel int status, len; 453da0697bdSScott Teel struct ctlr_info *h; 454da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 455da0697bdSScott Teel char tmpbuf[10]; 456da0697bdSScott Teel 457da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 458da0697bdSScott Teel return -EACCES; 459da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 460da0697bdSScott Teel strncpy(tmpbuf, buf, len); 461da0697bdSScott Teel tmpbuf[len] = '\0'; 462da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 463da0697bdSScott Teel return -EINVAL; 464da0697bdSScott Teel h = shost_to_hba(shost); 465da0697bdSScott Teel h->acciopath_status = !!status; 466da0697bdSScott Teel dev_warn(&h->pdev->dev, 467da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 468da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 469da0697bdSScott Teel return count; 470da0697bdSScott Teel } 471da0697bdSScott Teel 4722ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4732ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4742ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4752ba8bfc8SStephen M. Cameron { 4762ba8bfc8SStephen M. Cameron int debug_level, len; 4772ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4782ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4792ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4802ba8bfc8SStephen M. Cameron 4812ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4822ba8bfc8SStephen M. Cameron return -EACCES; 4832ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4842ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4852ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4862ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4872ba8bfc8SStephen M. Cameron return -EINVAL; 4882ba8bfc8SStephen M. Cameron if (debug_level < 0) 4892ba8bfc8SStephen M. Cameron debug_level = 0; 4902ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4912ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4922ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4932ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4942ba8bfc8SStephen M. Cameron return count; 4952ba8bfc8SStephen M. Cameron } 4962ba8bfc8SStephen M. Cameron 497edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 498edd16368SStephen M. Cameron struct device_attribute *attr, 499edd16368SStephen M. Cameron const char *buf, size_t count) 500edd16368SStephen M. Cameron { 501edd16368SStephen M. Cameron struct ctlr_info *h; 502edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 503a23513e8SStephen M. Cameron h = shost_to_hba(shost); 50431468401SMike Miller hpsa_scan_start(h->scsi_host); 505edd16368SStephen M. Cameron return count; 506edd16368SStephen M. Cameron } 507edd16368SStephen M. Cameron 508d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 509d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 510d28ce020SStephen M. Cameron { 511d28ce020SStephen M. Cameron struct ctlr_info *h; 512d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 513d28ce020SStephen M. Cameron unsigned char *fwrev; 514d28ce020SStephen M. Cameron 515d28ce020SStephen M. Cameron h = shost_to_hba(shost); 516d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 517d28ce020SStephen M. Cameron return 0; 518d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 519d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 520d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 521d28ce020SStephen M. Cameron } 522d28ce020SStephen M. Cameron 52394a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 52494a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 52594a13649SStephen M. Cameron { 52694a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 52794a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 52894a13649SStephen M. Cameron 5290cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 5300cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 53194a13649SStephen M. Cameron } 53294a13649SStephen M. Cameron 533745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 534745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 535745a7a25SStephen M. Cameron { 536745a7a25SStephen M. Cameron struct ctlr_info *h; 537745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 538745a7a25SStephen M. Cameron 539745a7a25SStephen M. Cameron h = shost_to_hba(shost); 540745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 541960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 542745a7a25SStephen M. Cameron "performant" : "simple"); 543745a7a25SStephen M. Cameron } 544745a7a25SStephen M. Cameron 545da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 546da0697bdSScott Teel struct device_attribute *attr, char *buf) 547da0697bdSScott Teel { 548da0697bdSScott Teel struct ctlr_info *h; 549da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 550da0697bdSScott Teel 551da0697bdSScott Teel h = shost_to_hba(shost); 552da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 553da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 554da0697bdSScott Teel } 555da0697bdSScott Teel 55646380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 557941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 558941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 559941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 560941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 561941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 562941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 563941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 564941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 565941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 566941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 567941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 568941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 569941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5707af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 571941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 572941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5735a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5745a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5755a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5765a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5775a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5785a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 579941b1cdaSStephen M. Cameron }; 580941b1cdaSStephen M. Cameron 58146380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 58246380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5837af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5845a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5855a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5865a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5875a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5885a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5895a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 59046380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 59146380786SStephen M. Cameron * which share a battery backed cache module. One controls the 59246380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 59346380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 59446380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 59546380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 59646380786SStephen M. Cameron */ 59746380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 59846380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 59946380786SStephen M. Cameron }; 60046380786SStephen M. Cameron 6019b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 602941b1cdaSStephen M. Cameron { 603941b1cdaSStephen M. Cameron int i; 604941b1cdaSStephen M. Cameron 6059b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 6069b5c48c2SStephen Cameron if (a[i] == board_id) 607941b1cdaSStephen M. Cameron return 1; 6089b5c48c2SStephen Cameron return 0; 6099b5c48c2SStephen Cameron } 6109b5c48c2SStephen Cameron 6119b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 6129b5c48c2SStephen Cameron { 6139b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 6149b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 615941b1cdaSStephen M. Cameron } 616941b1cdaSStephen M. Cameron 61746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 61846380786SStephen M. Cameron { 6199b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 6209b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 62146380786SStephen M. Cameron } 62246380786SStephen M. Cameron 62346380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 62446380786SStephen M. Cameron { 62546380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 62646380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 62746380786SStephen M. Cameron } 62846380786SStephen M. Cameron 629941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 630941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 631941b1cdaSStephen M. Cameron { 632941b1cdaSStephen M. Cameron struct ctlr_info *h; 633941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 634941b1cdaSStephen M. Cameron 635941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 63646380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 637941b1cdaSStephen M. Cameron } 638941b1cdaSStephen M. Cameron 639edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 640edd16368SStephen M. Cameron { 641edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 642edd16368SStephen M. Cameron } 643edd16368SStephen M. Cameron 644f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 6457c59a0d4SDon Brace "1(+0)ADM", "UNKNOWN", "PHYS DRV" 646edd16368SStephen M. Cameron }; 6476b80b18fSScott Teel #define HPSA_RAID_0 0 6486b80b18fSScott Teel #define HPSA_RAID_4 1 6496b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6506b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6516b80b18fSScott Teel #define HPSA_RAID_51 4 6526b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6536b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 6547c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2) 6557c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1) 656edd16368SStephen M. Cameron 657f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device) 658f3f01730SKevin Barnett { 659f3f01730SKevin Barnett return !device->physical_device; 660f3f01730SKevin Barnett } 661edd16368SStephen M. Cameron 662edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 663edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 664edd16368SStephen M. Cameron { 665edd16368SStephen M. Cameron ssize_t l = 0; 66682a72c0aSStephen M. Cameron unsigned char rlevel; 667edd16368SStephen M. Cameron struct ctlr_info *h; 668edd16368SStephen M. Cameron struct scsi_device *sdev; 669edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 670edd16368SStephen M. Cameron unsigned long flags; 671edd16368SStephen M. Cameron 672edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 673edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 674edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 675edd16368SStephen M. Cameron hdev = sdev->hostdata; 676edd16368SStephen M. Cameron if (!hdev) { 677edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 678edd16368SStephen M. Cameron return -ENODEV; 679edd16368SStephen M. Cameron } 680edd16368SStephen M. Cameron 681edd16368SStephen M. Cameron /* Is this even a logical drive? */ 682f3f01730SKevin Barnett if (!is_logical_device(hdev)) { 683edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 684edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 685edd16368SStephen M. Cameron return l; 686edd16368SStephen M. Cameron } 687edd16368SStephen M. Cameron 688edd16368SStephen M. Cameron rlevel = hdev->raid_level; 689edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 69082a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 691edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 692edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 693edd16368SStephen M. Cameron return l; 694edd16368SStephen M. Cameron } 695edd16368SStephen M. Cameron 696edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 697edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 698edd16368SStephen M. Cameron { 699edd16368SStephen M. Cameron struct ctlr_info *h; 700edd16368SStephen M. Cameron struct scsi_device *sdev; 701edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 702edd16368SStephen M. Cameron unsigned long flags; 703edd16368SStephen M. Cameron unsigned char lunid[8]; 704edd16368SStephen M. Cameron 705edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 706edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 707edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 708edd16368SStephen M. Cameron hdev = sdev->hostdata; 709edd16368SStephen M. Cameron if (!hdev) { 710edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 711edd16368SStephen M. Cameron return -ENODEV; 712edd16368SStephen M. Cameron } 713edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 714edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 715609a70dfSRasmus Villemoes return snprintf(buf, 20, "0x%8phN\n", lunid); 716edd16368SStephen M. Cameron } 717edd16368SStephen M. Cameron 718edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 719edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 720edd16368SStephen M. Cameron { 721edd16368SStephen M. Cameron struct ctlr_info *h; 722edd16368SStephen M. Cameron struct scsi_device *sdev; 723edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 724edd16368SStephen M. Cameron unsigned long flags; 725edd16368SStephen M. Cameron unsigned char sn[16]; 726edd16368SStephen M. Cameron 727edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 728edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 729edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 730edd16368SStephen M. Cameron hdev = sdev->hostdata; 731edd16368SStephen M. Cameron if (!hdev) { 732edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 733edd16368SStephen M. Cameron return -ENODEV; 734edd16368SStephen M. Cameron } 735edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 736edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 737edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 738edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 739edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 740edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 741edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 742edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 743edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 744edd16368SStephen M. Cameron } 745edd16368SStephen M. Cameron 746ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev, 747ded1be4aSJoseph T Handzik struct device_attribute *attr, char *buf) 748ded1be4aSJoseph T Handzik { 749ded1be4aSJoseph T Handzik struct ctlr_info *h; 750ded1be4aSJoseph T Handzik struct scsi_device *sdev; 751ded1be4aSJoseph T Handzik struct hpsa_scsi_dev_t *hdev; 752ded1be4aSJoseph T Handzik unsigned long flags; 753ded1be4aSJoseph T Handzik u64 sas_address; 754ded1be4aSJoseph T Handzik 755ded1be4aSJoseph T Handzik sdev = to_scsi_device(dev); 756ded1be4aSJoseph T Handzik h = sdev_to_hba(sdev); 757ded1be4aSJoseph T Handzik spin_lock_irqsave(&h->lock, flags); 758ded1be4aSJoseph T Handzik hdev = sdev->hostdata; 759ded1be4aSJoseph T Handzik if (!hdev || is_logical_device(hdev) || !hdev->expose_device) { 760ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 761ded1be4aSJoseph T Handzik return -ENODEV; 762ded1be4aSJoseph T Handzik } 763ded1be4aSJoseph T Handzik sas_address = hdev->sas_address; 764ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 765ded1be4aSJoseph T Handzik 766ded1be4aSJoseph T Handzik return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address); 767ded1be4aSJoseph T Handzik } 768ded1be4aSJoseph T Handzik 769c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 770c1988684SScott Teel struct device_attribute *attr, char *buf) 771c1988684SScott Teel { 772c1988684SScott Teel struct ctlr_info *h; 773c1988684SScott Teel struct scsi_device *sdev; 774c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 775c1988684SScott Teel unsigned long flags; 776c1988684SScott Teel int offload_enabled; 777c1988684SScott Teel 778c1988684SScott Teel sdev = to_scsi_device(dev); 779c1988684SScott Teel h = sdev_to_hba(sdev); 780c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 781c1988684SScott Teel hdev = sdev->hostdata; 782c1988684SScott Teel if (!hdev) { 783c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 784c1988684SScott Teel return -ENODEV; 785c1988684SScott Teel } 786c1988684SScott Teel offload_enabled = hdev->offload_enabled; 787c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 788b2582a65SDon Brace 789b2582a65SDon Brace if (hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) 790c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 791b2582a65SDon Brace else 792b2582a65SDon Brace return snprintf(buf, 40, "%s\n", 793b2582a65SDon Brace "Not applicable for a controller"); 794c1988684SScott Teel } 795c1988684SScott Teel 7968270b862SJoe Handzik #define MAX_PATHS 8 7978270b862SJoe Handzik static ssize_t path_info_show(struct device *dev, 7988270b862SJoe Handzik struct device_attribute *attr, char *buf) 7998270b862SJoe Handzik { 8008270b862SJoe Handzik struct ctlr_info *h; 8018270b862SJoe Handzik struct scsi_device *sdev; 8028270b862SJoe Handzik struct hpsa_scsi_dev_t *hdev; 8038270b862SJoe Handzik unsigned long flags; 8048270b862SJoe Handzik int i; 8058270b862SJoe Handzik int output_len = 0; 8068270b862SJoe Handzik u8 box; 8078270b862SJoe Handzik u8 bay; 8088270b862SJoe Handzik u8 path_map_index = 0; 8098270b862SJoe Handzik char *active; 8108270b862SJoe Handzik unsigned char phys_connector[2]; 8118270b862SJoe Handzik 8128270b862SJoe Handzik sdev = to_scsi_device(dev); 8138270b862SJoe Handzik h = sdev_to_hba(sdev); 8148270b862SJoe Handzik spin_lock_irqsave(&h->devlock, flags); 8158270b862SJoe Handzik hdev = sdev->hostdata; 8168270b862SJoe Handzik if (!hdev) { 8178270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8188270b862SJoe Handzik return -ENODEV; 8198270b862SJoe Handzik } 8208270b862SJoe Handzik 8218270b862SJoe Handzik bay = hdev->bay; 8228270b862SJoe Handzik for (i = 0; i < MAX_PATHS; i++) { 8238270b862SJoe Handzik path_map_index = 1<<i; 8248270b862SJoe Handzik if (i == hdev->active_path_index) 8258270b862SJoe Handzik active = "Active"; 8268270b862SJoe Handzik else if (hdev->path_map & path_map_index) 8278270b862SJoe Handzik active = "Inactive"; 8288270b862SJoe Handzik else 8298270b862SJoe Handzik continue; 8308270b862SJoe Handzik 8311faf072cSRasmus Villemoes output_len += scnprintf(buf + output_len, 8321faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8331faf072cSRasmus Villemoes "[%d:%d:%d:%d] %20.20s ", 8348270b862SJoe Handzik h->scsi_host->host_no, 8358270b862SJoe Handzik hdev->bus, hdev->target, hdev->lun, 8368270b862SJoe Handzik scsi_device_type(hdev->devtype)); 8378270b862SJoe Handzik 838cca8f13bSDon Brace if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) { 8392708f295SDon Brace output_len += scnprintf(buf + output_len, 8401faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8411faf072cSRasmus Villemoes "%s\n", active); 8428270b862SJoe Handzik continue; 8438270b862SJoe Handzik } 8448270b862SJoe Handzik 8458270b862SJoe Handzik box = hdev->box[i]; 8468270b862SJoe Handzik memcpy(&phys_connector, &hdev->phys_connector[i], 8478270b862SJoe Handzik sizeof(phys_connector)); 8488270b862SJoe Handzik if (phys_connector[0] < '0') 8498270b862SJoe Handzik phys_connector[0] = '0'; 8508270b862SJoe Handzik if (phys_connector[1] < '0') 8518270b862SJoe Handzik phys_connector[1] = '0'; 8522708f295SDon Brace output_len += scnprintf(buf + output_len, 8531faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8548270b862SJoe Handzik "PORT: %.2s ", 8558270b862SJoe Handzik phys_connector); 856af15ed36SDon Brace if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) && 857af15ed36SDon Brace hdev->expose_device) { 8588270b862SJoe Handzik if (box == 0 || box == 0xFF) { 8592708f295SDon Brace output_len += scnprintf(buf + output_len, 8601faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8618270b862SJoe Handzik "BAY: %hhu %s\n", 8628270b862SJoe Handzik bay, active); 8638270b862SJoe Handzik } else { 8642708f295SDon Brace output_len += scnprintf(buf + output_len, 8651faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8668270b862SJoe Handzik "BOX: %hhu BAY: %hhu %s\n", 8678270b862SJoe Handzik box, bay, active); 8688270b862SJoe Handzik } 8698270b862SJoe Handzik } else if (box != 0 && box != 0xFF) { 8702708f295SDon Brace output_len += scnprintf(buf + output_len, 8711faf072cSRasmus Villemoes PAGE_SIZE - output_len, "BOX: %hhu %s\n", 8728270b862SJoe Handzik box, active); 8738270b862SJoe Handzik } else 8742708f295SDon Brace output_len += scnprintf(buf + output_len, 8751faf072cSRasmus Villemoes PAGE_SIZE - output_len, "%s\n", active); 8768270b862SJoe Handzik } 8778270b862SJoe Handzik 8788270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8791faf072cSRasmus Villemoes return output_len; 8808270b862SJoe Handzik } 8818270b862SJoe Handzik 88216961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev, 88316961204SHannes Reinecke struct device_attribute *attr, char *buf) 88416961204SHannes Reinecke { 88516961204SHannes Reinecke struct ctlr_info *h; 88616961204SHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 88716961204SHannes Reinecke 88816961204SHannes Reinecke h = shost_to_hba(shost); 88916961204SHannes Reinecke return snprintf(buf, 20, "%d\n", h->ctlr); 89016961204SHannes Reinecke } 89116961204SHannes Reinecke 892135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev, 893135ae6edSHannes Reinecke struct device_attribute *attr, char *buf) 894135ae6edSHannes Reinecke { 895135ae6edSHannes Reinecke struct ctlr_info *h; 896135ae6edSHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 897135ae6edSHannes Reinecke 898135ae6edSHannes Reinecke h = shost_to_hba(shost); 899135ae6edSHannes Reinecke return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0); 900135ae6edSHannes Reinecke } 901135ae6edSHannes Reinecke 902c828a892SJoe Perches static DEVICE_ATTR_RO(raid_level); 903c828a892SJoe Perches static DEVICE_ATTR_RO(lunid); 904c828a892SJoe Perches static DEVICE_ATTR_RO(unique_id); 9053f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 906c828a892SJoe Perches static DEVICE_ATTR_RO(sas_address); 907c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 908c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 909c828a892SJoe Perches static DEVICE_ATTR_RO(path_info); 910da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 911da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 912da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 9132ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 9142ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 9153f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 9163f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 9173f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 9183f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 9193f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 9203f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 921941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 922941b1cdaSStephen M. Cameron host_show_resettable, NULL); 923e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 924e985c58fSStephen Cameron host_show_lockup_detected, NULL); 92516961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO, 92616961204SHannes Reinecke host_show_ctlr_num, NULL); 927135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO, 928135ae6edSHannes Reinecke host_show_legacy_board, NULL); 9293f5eac3aSStephen M. Cameron 9303f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 9313f5eac3aSStephen M. Cameron &dev_attr_raid_level, 9323f5eac3aSStephen M. Cameron &dev_attr_lunid, 9333f5eac3aSStephen M. Cameron &dev_attr_unique_id, 934c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 9358270b862SJoe Handzik &dev_attr_path_info, 936ded1be4aSJoseph T Handzik &dev_attr_sas_address, 9373f5eac3aSStephen M. Cameron NULL, 9383f5eac3aSStephen M. Cameron }; 9393f5eac3aSStephen M. Cameron 9403f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 9413f5eac3aSStephen M. Cameron &dev_attr_rescan, 9423f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 9433f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 9443f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 945941b1cdaSStephen M. Cameron &dev_attr_resettable, 946da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 9472ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 948fb53c439STomas Henzl &dev_attr_lockup_detected, 94916961204SHannes Reinecke &dev_attr_ctlr_num, 950135ae6edSHannes Reinecke &dev_attr_legacy_board, 9513f5eac3aSStephen M. Cameron NULL, 9523f5eac3aSStephen M. Cameron }; 9533f5eac3aSStephen M. Cameron 95408ec46f6SDon Brace #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_DRIVER +\ 95508ec46f6SDon Brace HPSA_MAX_CONCURRENT_PASSTHRUS) 95641ce4c35SStephen Cameron 9573f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 9583f5eac3aSStephen M. Cameron .module = THIS_MODULE, 959f79cfec6SStephen M. Cameron .name = HPSA, 960f79cfec6SStephen M. Cameron .proc_name = HPSA, 9613f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 9623f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 9633f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 9647c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 9653f5eac3aSStephen M. Cameron .this_id = -1, 9663f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 9673f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 9683f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 96941ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 9703f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 9713f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 9723f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 9733f5eac3aSStephen M. Cameron #endif 9743f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 9753f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 976eb53a3eaSMartin Wilck .max_sectors = 2048, 97754b2b50cSMartin K. Petersen .no_write_same = 1, 9783f5eac3aSStephen M. Cameron }; 9793f5eac3aSStephen M. Cameron 980254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 9813f5eac3aSStephen M. Cameron { 9823f5eac3aSStephen M. Cameron u32 a; 983072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 9843f5eac3aSStephen M. Cameron 985e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 986e1f7de0cSMatt Gates return h->access.command_completed(h, q); 987e1f7de0cSMatt Gates 9883f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 989254f796bSMatt Gates return h->access.command_completed(h, q); 9903f5eac3aSStephen M. Cameron 991254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 992254f796bSMatt Gates a = rq->head[rq->current_entry]; 993254f796bSMatt Gates rq->current_entry++; 9940cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 9953f5eac3aSStephen M. Cameron } else { 9963f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 9973f5eac3aSStephen M. Cameron } 9983f5eac3aSStephen M. Cameron /* Check for wraparound */ 999254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 1000254f796bSMatt Gates rq->current_entry = 0; 1001254f796bSMatt Gates rq->wraparound ^= 1; 10023f5eac3aSStephen M. Cameron } 10033f5eac3aSStephen M. Cameron return a; 10043f5eac3aSStephen M. Cameron } 10053f5eac3aSStephen M. Cameron 1006c349775eSScott Teel /* 1007c349775eSScott Teel * There are some special bits in the bus address of the 1008c349775eSScott Teel * command that we have to set for the controller to know 1009c349775eSScott Teel * how to process the command: 1010c349775eSScott Teel * 1011c349775eSScott Teel * Normal performant mode: 1012c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 1013c349775eSScott Teel * bits 1-3 = block fetch table entry 1014c349775eSScott Teel * bits 4-6 = command type (== 0) 1015c349775eSScott Teel * 1016c349775eSScott Teel * ioaccel1 mode: 1017c349775eSScott Teel * bit 0 = "performant mode" bit. 1018c349775eSScott Teel * bits 1-3 = block fetch table entry 1019c349775eSScott Teel * bits 4-6 = command type (== 110) 1020c349775eSScott Teel * (command type is needed because ioaccel1 mode 1021c349775eSScott Teel * commands are submitted through the same register as normal 1022c349775eSScott Teel * mode commands, so this is how the controller knows whether 1023c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 1024c349775eSScott Teel * 1025c349775eSScott Teel * ioaccel2 mode: 1026c349775eSScott Teel * bit 0 = "performant mode" bit. 1027c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 1028c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 1029c349775eSScott Teel * a separate special register for submitting commands. 1030c349775eSScott Teel */ 1031c349775eSScott Teel 103225163bd5SWebb Scales /* 103325163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 10343f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 10353f5eac3aSStephen M. Cameron * register number 10363f5eac3aSStephen M. Cameron */ 103725163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 103825163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 103925163bd5SWebb Scales int reply_queue) 10403f5eac3aSStephen M. Cameron { 1041254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 10423f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 1043bc2bb154SChristoph Hellwig if (unlikely(!h->msix_vectors)) 104425163bd5SWebb Scales return; 10458b834bffSMing Lei c->Header.ReplyQueue = reply_queue; 1046254f796bSMatt Gates } 10473f5eac3aSStephen M. Cameron } 10483f5eac3aSStephen M. Cameron 1049c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 105025163bd5SWebb Scales struct CommandList *c, 105125163bd5SWebb Scales int reply_queue) 1052c349775eSScott Teel { 1053c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 1054c349775eSScott Teel 105525163bd5SWebb Scales /* 105625163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1057c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1058c349775eSScott Teel */ 10598b834bffSMing Lei cp->ReplyQueue = reply_queue; 106025163bd5SWebb Scales /* 106125163bd5SWebb Scales * Set the bits in the address sent down to include: 1062c349775eSScott Teel * - performant mode bit (bit 0) 1063c349775eSScott Teel * - pull count (bits 1-3) 1064c349775eSScott Teel * - command type (bits 4-6) 1065c349775eSScott Teel */ 1066c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 1067c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 1068c349775eSScott Teel } 1069c349775eSScott Teel 10708be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 10718be986ccSStephen Cameron struct CommandList *c, 10728be986ccSStephen Cameron int reply_queue) 10738be986ccSStephen Cameron { 10748be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 10758be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 10768be986ccSStephen Cameron 10778be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 10788be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 10798be986ccSStephen Cameron */ 10808b834bffSMing Lei cp->reply_queue = reply_queue; 10818be986ccSStephen Cameron /* Set the bits in the address sent down to include: 10828be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 10838be986ccSStephen Cameron * - pull count (bits 0-3) 10848be986ccSStephen Cameron * - command type isn't needed for ioaccel2 10858be986ccSStephen Cameron */ 10868be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 10878be986ccSStephen Cameron } 10888be986ccSStephen Cameron 1089c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 109025163bd5SWebb Scales struct CommandList *c, 109125163bd5SWebb Scales int reply_queue) 1092c349775eSScott Teel { 1093c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 1094c349775eSScott Teel 109525163bd5SWebb Scales /* 109625163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1097c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1098c349775eSScott Teel */ 10998b834bffSMing Lei cp->reply_queue = reply_queue; 110025163bd5SWebb Scales /* 110125163bd5SWebb Scales * Set the bits in the address sent down to include: 1102c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 1103c349775eSScott Teel * - pull count (bits 0-3) 1104c349775eSScott Teel * - command type isn't needed for ioaccel2 1105c349775eSScott Teel */ 1106c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 1107c349775eSScott Teel } 1108c349775eSScott Teel 1109e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 1110e85c5974SStephen M. Cameron { 1111e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 1112e85c5974SStephen M. Cameron } 1113e85c5974SStephen M. Cameron 1114e85c5974SStephen M. Cameron /* 1115e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 1116e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 1117e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 1118e85c5974SStephen M. Cameron */ 1119e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 1120e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 11213d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ) 1122e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 1123e85c5974SStephen M. Cameron struct CommandList *c) 1124e85c5974SStephen M. Cameron { 1125e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 1126e85c5974SStephen M. Cameron return; 1127e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 1128e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 1129e85c5974SStephen M. Cameron } 1130e85c5974SStephen M. Cameron 1131e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 1132e85c5974SStephen M. Cameron struct CommandList *c) 1133e85c5974SStephen M. Cameron { 1134e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 1135e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 1136e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 1137e85c5974SStephen M. Cameron } 1138e85c5974SStephen M. Cameron 113925163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 114025163bd5SWebb Scales struct CommandList *c, int reply_queue) 11413f5eac3aSStephen M. Cameron { 1142c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 1143c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 1144c5dfd106SDon Brace if (c->device) 1145c5dfd106SDon Brace atomic_inc(&c->device->commands_outstanding); 11468b834bffSMing Lei 11478b834bffSMing Lei reply_queue = h->reply_map[raw_smp_processor_id()]; 1148c349775eSScott Teel switch (c->cmd_type) { 1149c349775eSScott Teel case CMD_IOACCEL1: 115025163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 1151c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 1152c349775eSScott Teel break; 1153c349775eSScott Teel case CMD_IOACCEL2: 115425163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 1155c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 1156c349775eSScott Teel break; 11578be986ccSStephen Cameron case IOACCEL2_TMF: 11588be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 11598be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 11608be986ccSStephen Cameron break; 1161c349775eSScott Teel default: 116225163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 1163f2405db8SDon Brace h->access.submit_command(h, c); 11643f5eac3aSStephen M. Cameron } 1165c05e8866SStephen Cameron } 11663f5eac3aSStephen M. Cameron 1167a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 116825163bd5SWebb Scales { 116925163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 117025163bd5SWebb Scales } 117125163bd5SWebb Scales 11723f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 11733f5eac3aSStephen M. Cameron { 11743f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 11753f5eac3aSStephen M. Cameron } 11763f5eac3aSStephen M. Cameron 11773f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 11783f5eac3aSStephen M. Cameron { 11793f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 11803f5eac3aSStephen M. Cameron return 0; 11813f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 11823f5eac3aSStephen M. Cameron return 1; 11833f5eac3aSStephen M. Cameron return 0; 11843f5eac3aSStephen M. Cameron } 11853f5eac3aSStephen M. Cameron 1186edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1187edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1188edd16368SStephen M. Cameron { 1189edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1190edd16368SStephen M. Cameron * assumes h->devlock is held 1191edd16368SStephen M. Cameron */ 1192edd16368SStephen M. Cameron int i, found = 0; 1193cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1194edd16368SStephen M. Cameron 1195263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1196edd16368SStephen M. Cameron 1197edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1198edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1199263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1200edd16368SStephen M. Cameron } 1201edd16368SStephen M. Cameron 1202263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1203263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1204edd16368SStephen M. Cameron /* *bus = 1; */ 1205edd16368SStephen M. Cameron *target = i; 1206edd16368SStephen M. Cameron *lun = 0; 1207edd16368SStephen M. Cameron found = 1; 1208edd16368SStephen M. Cameron } 1209edd16368SStephen M. Cameron return !found; 1210edd16368SStephen M. Cameron } 1211edd16368SStephen M. Cameron 12121d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 12130d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 12140d96ef5fSWebb Scales { 12157c59a0d4SDon Brace #define LABEL_SIZE 25 12167c59a0d4SDon Brace char label[LABEL_SIZE]; 12177c59a0d4SDon Brace 12189975ec9dSDon Brace if (h == NULL || h->pdev == NULL || h->scsi_host == NULL) 12199975ec9dSDon Brace return; 12209975ec9dSDon Brace 12217c59a0d4SDon Brace switch (dev->devtype) { 12227c59a0d4SDon Brace case TYPE_RAID: 12237c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "controller"); 12247c59a0d4SDon Brace break; 12257c59a0d4SDon Brace case TYPE_ENCLOSURE: 12267c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "enclosure"); 12277c59a0d4SDon Brace break; 12287c59a0d4SDon Brace case TYPE_DISK: 1229af15ed36SDon Brace case TYPE_ZBC: 12307c59a0d4SDon Brace if (dev->external) 12317c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "external"); 12327c59a0d4SDon Brace else if (!is_logical_dev_addr_mode(dev->scsi3addr)) 12337c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "%s", 12347c59a0d4SDon Brace raid_label[PHYSICAL_DRIVE]); 12357c59a0d4SDon Brace else 12367c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "RAID-%s", 12377c59a0d4SDon Brace dev->raid_level > RAID_UNKNOWN ? "?" : 12387c59a0d4SDon Brace raid_label[dev->raid_level]); 12397c59a0d4SDon Brace break; 12407c59a0d4SDon Brace case TYPE_ROM: 12417c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "rom"); 12427c59a0d4SDon Brace break; 12437c59a0d4SDon Brace case TYPE_TAPE: 12447c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "tape"); 12457c59a0d4SDon Brace break; 12467c59a0d4SDon Brace case TYPE_MEDIUM_CHANGER: 12477c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "changer"); 12487c59a0d4SDon Brace break; 12497c59a0d4SDon Brace default: 12507c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "UNKNOWN"); 12517c59a0d4SDon Brace break; 12527c59a0d4SDon Brace } 12537c59a0d4SDon Brace 12540d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 12557c59a0d4SDon Brace "scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n", 12560d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 12570d96ef5fSWebb Scales description, 12580d96ef5fSWebb Scales scsi_device_type(dev->devtype), 12590d96ef5fSWebb Scales dev->vendor, 12600d96ef5fSWebb Scales dev->model, 12617c59a0d4SDon Brace label, 12620d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 1263b2582a65SDon Brace dev->offload_to_be_enabled ? '+' : '-', 12642a168208SKevin Barnett dev->expose_device); 12650d96ef5fSWebb Scales } 12660d96ef5fSWebb Scales 1267edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 12688aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h, 1269edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1270edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1271edd16368SStephen M. Cameron { 1272edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1273edd16368SStephen M. Cameron int n = h->ndevices; 1274edd16368SStephen M. Cameron int i; 1275edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1276edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1277edd16368SStephen M. Cameron 1278cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1279edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1280edd16368SStephen M. Cameron "inaccessible.\n"); 1281edd16368SStephen M. Cameron return -1; 1282edd16368SStephen M. Cameron } 1283edd16368SStephen M. Cameron 1284edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1285edd16368SStephen M. Cameron if (device->lun != -1) 1286edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1287edd16368SStephen M. Cameron goto lun_assigned; 1288edd16368SStephen M. Cameron 1289edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1290edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 12912b08b3e9SDon Brace * unit no, zero otherwise. 1292edd16368SStephen M. Cameron */ 1293edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1294edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1295edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1296edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1297edd16368SStephen M. Cameron return -1; 1298edd16368SStephen M. Cameron goto lun_assigned; 1299edd16368SStephen M. Cameron } 1300edd16368SStephen M. Cameron 1301edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1302edd16368SStephen M. Cameron * Search through our list and find the device which 13039a4178b7Sshane.seymour * has the same 8 byte LUN address, excepting byte 4 and 5. 1304edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1305edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1306edd16368SStephen M. Cameron */ 1307edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1308edd16368SStephen M. Cameron addr1[4] = 0; 13099a4178b7Sshane.seymour addr1[5] = 0; 1310edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1311edd16368SStephen M. Cameron sd = h->dev[i]; 1312edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1313edd16368SStephen M. Cameron addr2[4] = 0; 13149a4178b7Sshane.seymour addr2[5] = 0; 13159a4178b7Sshane.seymour /* differ only in byte 4 and 5? */ 1316edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1317edd16368SStephen M. Cameron device->bus = sd->bus; 1318edd16368SStephen M. Cameron device->target = sd->target; 1319edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1320edd16368SStephen M. Cameron break; 1321edd16368SStephen M. Cameron } 1322edd16368SStephen M. Cameron } 1323edd16368SStephen M. Cameron if (device->lun == -1) { 1324edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1325edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1326edd16368SStephen M. Cameron "configuration.\n"); 1327edd16368SStephen M. Cameron return -1; 1328edd16368SStephen M. Cameron } 1329edd16368SStephen M. Cameron 1330edd16368SStephen M. Cameron lun_assigned: 1331edd16368SStephen M. Cameron 1332edd16368SStephen M. Cameron h->dev[n] = device; 1333edd16368SStephen M. Cameron h->ndevices++; 1334edd16368SStephen M. Cameron added[*nadded] = device; 1335edd16368SStephen M. Cameron (*nadded)++; 13360d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 13372a168208SKevin Barnett device->expose_device ? "added" : "masked"); 1338edd16368SStephen M. Cameron return 0; 1339edd16368SStephen M. Cameron } 1340edd16368SStephen M. Cameron 1341b2582a65SDon Brace /* 1342b2582a65SDon Brace * Called during a scan operation. 1343b2582a65SDon Brace * 1344b2582a65SDon Brace * Update an entry in h->dev[] array. 1345b2582a65SDon Brace */ 13468aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h, 1347bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1348bd9244f7SScott Teel { 1349bd9244f7SScott Teel /* assumes h->devlock is held */ 1350bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1351bd9244f7SScott Teel 1352bd9244f7SScott Teel /* Raid level changed. */ 1353bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1354250fb125SStephen M. Cameron 1355b2582a65SDon Brace /* 1356b2582a65SDon Brace * ioacccel_handle may have changed for a dual domain disk 1357b2582a65SDon Brace */ 1358b2582a65SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1359b2582a65SDon Brace 136003383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 1361b2582a65SDon Brace if (new_entry->offload_config && new_entry->offload_to_be_enabled) { 136203383736SDon Brace /* 136303383736SDon Brace * if drive is newly offload_enabled, we want to copy the 136403383736SDon Brace * raid map data first. If previously offload_enabled and 136503383736SDon Brace * offload_config were set, raid map data had better be 1366b2582a65SDon Brace * the same as it was before. If raid map data has changed 136703383736SDon Brace * then it had better be the case that 136803383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 136903383736SDon Brace */ 13709fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 137103383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 137203383736SDon Brace } 1373b2582a65SDon Brace if (new_entry->offload_to_be_enabled) { 1374a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1375a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1376a3144e0bSJoe Handzik } 1377a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 137803383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 137903383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 138003383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1381250fb125SStephen M. Cameron 138241ce4c35SStephen Cameron /* 138341ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 1384b2582a65SDon Brace * ioaccel on until we can update h->dev[entry]->phys_disk[], but we 138541ce4c35SStephen Cameron * can't do that until all the devices are updated. 138641ce4c35SStephen Cameron */ 1387b2582a65SDon Brace h->dev[entry]->offload_to_be_enabled = new_entry->offload_to_be_enabled; 1388b2582a65SDon Brace 1389b2582a65SDon Brace /* 1390b2582a65SDon Brace * turn ioaccel off immediately if told to do so. 1391b2582a65SDon Brace */ 1392b2582a65SDon Brace if (!new_entry->offload_to_be_enabled) 139341ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 139441ce4c35SStephen Cameron 13950d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1396bd9244f7SScott Teel } 1397bd9244f7SScott Teel 13982a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 13998aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h, 14002a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 14012a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 14022a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 14032a8ccf31SStephen M. Cameron { 14042a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1405cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 14062a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 14072a8ccf31SStephen M. Cameron (*nremoved)++; 140801350d05SStephen M. Cameron 140901350d05SStephen M. Cameron /* 141001350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 141101350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 141201350d05SStephen M. Cameron */ 141301350d05SStephen M. Cameron if (new_entry->target == -1) { 141401350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 141501350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 141601350d05SStephen M. Cameron } 141701350d05SStephen M. Cameron 14182a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 14192a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 14202a8ccf31SStephen M. Cameron (*nadded)++; 1421b2582a65SDon Brace 14220d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 14232a8ccf31SStephen M. Cameron } 14242a8ccf31SStephen M. Cameron 1425edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 14268aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry, 1427edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1428edd16368SStephen M. Cameron { 1429edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1430edd16368SStephen M. Cameron int i; 1431edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1432edd16368SStephen M. Cameron 1433cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1434edd16368SStephen M. Cameron 1435edd16368SStephen M. Cameron sd = h->dev[entry]; 1436edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1437edd16368SStephen M. Cameron (*nremoved)++; 1438edd16368SStephen M. Cameron 1439edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1440edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1441edd16368SStephen M. Cameron h->ndevices--; 14420d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1443edd16368SStephen M. Cameron } 1444edd16368SStephen M. Cameron 1445edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1446edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1447edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1448edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1449edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1450edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1451edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1452edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1453edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1454edd16368SStephen M. Cameron 1455edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1456edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1457edd16368SStephen M. Cameron { 1458edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1459edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1460edd16368SStephen M. Cameron */ 1461edd16368SStephen M. Cameron unsigned long flags; 1462edd16368SStephen M. Cameron int i, j; 1463edd16368SStephen M. Cameron 1464edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1465edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1466edd16368SStephen M. Cameron if (h->dev[i] == added) { 1467edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1468edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1469edd16368SStephen M. Cameron h->ndevices--; 1470edd16368SStephen M. Cameron break; 1471edd16368SStephen M. Cameron } 1472edd16368SStephen M. Cameron } 1473edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1474edd16368SStephen M. Cameron kfree(added); 1475edd16368SStephen M. Cameron } 1476edd16368SStephen M. Cameron 1477edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1478edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1479edd16368SStephen M. Cameron { 1480edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1481edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1482edd16368SStephen M. Cameron * to differ first 1483edd16368SStephen M. Cameron */ 1484edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1485edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1486edd16368SStephen M. Cameron return 0; 1487edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1488edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1489edd16368SStephen M. Cameron return 0; 1490edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1491edd16368SStephen M. Cameron return 0; 1492edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1493edd16368SStephen M. Cameron return 0; 1494edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1495edd16368SStephen M. Cameron return 0; 1496edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1497edd16368SStephen M. Cameron return 0; 1498edd16368SStephen M. Cameron return 1; 1499edd16368SStephen M. Cameron } 1500edd16368SStephen M. Cameron 1501bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1502bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1503bd9244f7SScott Teel { 1504bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1505bd9244f7SScott Teel * that the device is a different device, nor that the OS 1506bd9244f7SScott Teel * needs to be told anything about the change. 1507bd9244f7SScott Teel */ 1508bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1509bd9244f7SScott Teel return 1; 1510250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1511250fb125SStephen M. Cameron return 1; 1512b2582a65SDon Brace if (dev1->offload_to_be_enabled != dev2->offload_to_be_enabled) 1513250fb125SStephen M. Cameron return 1; 151493849508SDon Brace if (!is_logical_dev_addr_mode(dev1->scsi3addr)) 151503383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 151603383736SDon Brace return 1; 1517b2582a65SDon Brace /* 1518b2582a65SDon Brace * This can happen for dual domain devices. An active 1519b2582a65SDon Brace * path change causes the ioaccel handle to change 1520b2582a65SDon Brace * 1521b2582a65SDon Brace * for example note the handle differences between p0 and p1 1522b2582a65SDon Brace * Device WWN ,WWN hash,Handle 1523b2582a65SDon Brace * D016 p0|0x3 [02]P2E:01:01,0x5000C5005FC4DACA,0x9B5616,0x01030003 1524b2582a65SDon Brace * p1 0x5000C5005FC4DAC9,0x6798C0,0x00040004 1525b2582a65SDon Brace */ 1526b2582a65SDon Brace if (dev1->ioaccel_handle != dev2->ioaccel_handle) 1527b2582a65SDon Brace return 1; 1528bd9244f7SScott Teel return 0; 1529bd9244f7SScott Teel } 1530bd9244f7SScott Teel 1531edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1532edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1533edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1534bd9244f7SScott Teel * location in *index. 1535bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1536bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1537bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1538edd16368SStephen M. Cameron */ 1539edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1540edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1541edd16368SStephen M. Cameron int *index) 1542edd16368SStephen M. Cameron { 1543edd16368SStephen M. Cameron int i; 1544edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1545edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1546edd16368SStephen M. Cameron #define DEVICE_SAME 2 1547bd9244f7SScott Teel #define DEVICE_UPDATED 3 15481d33d85dSDon Brace if (needle == NULL) 15491d33d85dSDon Brace return DEVICE_NOT_FOUND; 15501d33d85dSDon Brace 1551edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 155223231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 155323231048SStephen M. Cameron continue; 1554edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1555edd16368SStephen M. Cameron *index = i; 1556bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1557bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1558bd9244f7SScott Teel return DEVICE_UPDATED; 1559edd16368SStephen M. Cameron return DEVICE_SAME; 1560bd9244f7SScott Teel } else { 15619846590eSStephen M. Cameron /* Keep offline devices offline */ 15629846590eSStephen M. Cameron if (needle->volume_offline) 15639846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1564edd16368SStephen M. Cameron return DEVICE_CHANGED; 1565edd16368SStephen M. Cameron } 1566edd16368SStephen M. Cameron } 1567bd9244f7SScott Teel } 1568edd16368SStephen M. Cameron *index = -1; 1569edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1570edd16368SStephen M. Cameron } 1571edd16368SStephen M. Cameron 15729846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 15739846590eSStephen M. Cameron unsigned char scsi3addr[]) 15749846590eSStephen M. Cameron { 15759846590eSStephen M. Cameron struct offline_device_entry *device; 15769846590eSStephen M. Cameron unsigned long flags; 15779846590eSStephen M. Cameron 15789846590eSStephen M. Cameron /* Check to see if device is already on the list */ 15799846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 15809846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 15819846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 15829846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 15839846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15849846590eSStephen M. Cameron return; 15859846590eSStephen M. Cameron } 15869846590eSStephen M. Cameron } 15879846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15889846590eSStephen M. Cameron 15899846590eSStephen M. Cameron /* Device is not on the list, add it. */ 15909846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 15917e8a9486SAmit Kushwaha if (!device) 15929846590eSStephen M. Cameron return; 15937e8a9486SAmit Kushwaha 15949846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 15959846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 15969846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 15979846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15989846590eSStephen M. Cameron } 15999846590eSStephen M. Cameron 16009846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 16019846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 16029846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 16039846590eSStephen M. Cameron { 16049846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 16059846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16069846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 16079846590eSStephen M. Cameron h->scsi_host->host_no, 16089846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16099846590eSStephen M. Cameron switch (sd->volume_offline) { 16109846590eSStephen M. Cameron case HPSA_LV_OK: 16119846590eSStephen M. Cameron break; 16129846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 16139846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16149846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 16159846590eSStephen M. Cameron h->scsi_host->host_no, 16169846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16179846590eSStephen M. Cameron break; 16185ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 16195ca01204SScott Benesh dev_info(&h->pdev->dev, 16205ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n", 16215ca01204SScott Benesh h->scsi_host->host_no, 16225ca01204SScott Benesh sd->bus, sd->target, sd->lun); 16235ca01204SScott Benesh break; 16249846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 16259846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16265ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n", 16279846590eSStephen M. Cameron h->scsi_host->host_no, 16289846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16299846590eSStephen M. Cameron break; 16309846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 16319846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16329846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 16339846590eSStephen M. Cameron h->scsi_host->host_no, 16349846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16359846590eSStephen M. Cameron break; 16369846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 16379846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16389846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 16399846590eSStephen M. Cameron h->scsi_host->host_no, 16409846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16419846590eSStephen M. Cameron break; 16429846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 16439846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16449846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 16459846590eSStephen M. Cameron h->scsi_host->host_no, 16469846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16479846590eSStephen M. Cameron break; 16489846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 16499846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16509846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 16519846590eSStephen M. Cameron h->scsi_host->host_no, 16529846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16539846590eSStephen M. Cameron break; 16549846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 16559846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16569846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 16579846590eSStephen M. Cameron h->scsi_host->host_no, 16589846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16599846590eSStephen M. Cameron break; 16609846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 16619846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16629846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 16639846590eSStephen M. Cameron h->scsi_host->host_no, 16649846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16659846590eSStephen M. Cameron break; 16669846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 16679846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16689846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 16699846590eSStephen M. Cameron h->scsi_host->host_no, 16709846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16719846590eSStephen M. Cameron break; 16729846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 16739846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16749846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 16759846590eSStephen M. Cameron h->scsi_host->host_no, 16769846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16779846590eSStephen M. Cameron break; 16789846590eSStephen M. Cameron } 16799846590eSStephen M. Cameron } 16809846590eSStephen M. Cameron 168103383736SDon Brace /* 168203383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 168303383736SDon Brace * raid offload configured. 168403383736SDon Brace */ 168503383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 168603383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 168703383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 168803383736SDon Brace { 168903383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 169003383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 169103383736SDon Brace int i, j; 169203383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 169303383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 169403383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 169503383736SDon Brace le16_to_cpu(map->layout_map_count) * 169603383736SDon Brace total_disks_per_row; 169703383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 169803383736SDon Brace total_disks_per_row; 169903383736SDon Brace int qdepth; 170003383736SDon Brace 170103383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 170203383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 170303383736SDon Brace 1704d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1705d604f533SWebb Scales 170603383736SDon Brace qdepth = 0; 170703383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 170803383736SDon Brace logical_drive->phys_disk[i] = NULL; 170903383736SDon Brace if (!logical_drive->offload_config) 171003383736SDon Brace continue; 171103383736SDon Brace for (j = 0; j < ndevices; j++) { 17121d33d85dSDon Brace if (dev[j] == NULL) 17131d33d85dSDon Brace continue; 1714ff615f06SPetros Koutoupis if (dev[j]->devtype != TYPE_DISK && 1715ff615f06SPetros Koutoupis dev[j]->devtype != TYPE_ZBC) 1716af15ed36SDon Brace continue; 1717f3f01730SKevin Barnett if (is_logical_device(dev[j])) 171803383736SDon Brace continue; 171903383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 172003383736SDon Brace continue; 172103383736SDon Brace 172203383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 172303383736SDon Brace if (i < nphys_disk) 172403383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 172503383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 172603383736SDon Brace break; 172703383736SDon Brace } 172803383736SDon Brace 172903383736SDon Brace /* 173003383736SDon Brace * This can happen if a physical drive is removed and 173103383736SDon Brace * the logical drive is degraded. In that case, the RAID 173203383736SDon Brace * map data will refer to a physical disk which isn't actually 173303383736SDon Brace * present. And in that case offload_enabled should already 173403383736SDon Brace * be 0, but we'll turn it off here just in case 173503383736SDon Brace */ 173603383736SDon Brace if (!logical_drive->phys_disk[i]) { 1737b2582a65SDon Brace dev_warn(&h->pdev->dev, 1738b2582a65SDon Brace "%s: [%d:%d:%d:%d] A phys disk component of LV is missing, turning off offload_enabled for LV.\n", 1739b2582a65SDon Brace __func__, 1740b2582a65SDon Brace h->scsi_host->host_no, logical_drive->bus, 1741b2582a65SDon Brace logical_drive->target, logical_drive->lun); 174203383736SDon Brace logical_drive->offload_enabled = 0; 174341ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 174441ce4c35SStephen Cameron logical_drive->queue_depth = 8; 174503383736SDon Brace } 174603383736SDon Brace } 174703383736SDon Brace if (nraid_map_entries) 174803383736SDon Brace /* 174903383736SDon Brace * This is correct for reads, too high for full stripe writes, 175003383736SDon Brace * way too high for partial stripe writes 175103383736SDon Brace */ 175203383736SDon Brace logical_drive->queue_depth = qdepth; 17532c5fc363SDon Brace else { 17542c5fc363SDon Brace if (logical_drive->external) 17552c5fc363SDon Brace logical_drive->queue_depth = EXTERNAL_QD; 175603383736SDon Brace else 175703383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 175803383736SDon Brace } 17592c5fc363SDon Brace } 176003383736SDon Brace 176103383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 176203383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 176303383736SDon Brace { 176403383736SDon Brace int i; 176503383736SDon Brace 176603383736SDon Brace for (i = 0; i < ndevices; i++) { 17671d33d85dSDon Brace if (dev[i] == NULL) 17681d33d85dSDon Brace continue; 1769ff615f06SPetros Koutoupis if (dev[i]->devtype != TYPE_DISK && 1770ff615f06SPetros Koutoupis dev[i]->devtype != TYPE_ZBC) 1771af15ed36SDon Brace continue; 1772f3f01730SKevin Barnett if (!is_logical_device(dev[i])) 177303383736SDon Brace continue; 177441ce4c35SStephen Cameron 177541ce4c35SStephen Cameron /* 177641ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 177741ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 1778b2582a65SDon Brace * because we would be changing ioaccel phsy_disk[] pointers 1779b2582a65SDon Brace * on a ioaccel volume processing I/O requests. 1780b2582a65SDon Brace * 1781b2582a65SDon Brace * If an ioaccel volume status changed, initially because it was 1782b2582a65SDon Brace * re-configured and thus underwent a transformation, or 1783b2582a65SDon Brace * a drive failed, we would have received a state change 1784b2582a65SDon Brace * request and ioaccel should have been turned off. When the 1785b2582a65SDon Brace * transformation completes, we get another state change 1786b2582a65SDon Brace * request to turn ioaccel back on. In this case, we need 1787b2582a65SDon Brace * to update the ioaccel information. 1788b2582a65SDon Brace * 1789b2582a65SDon Brace * Thus: If it is not currently enabled, but will be after 1790b2582a65SDon Brace * the scan completes, make sure the ioaccel pointers 1791b2582a65SDon Brace * are up to date. 179241ce4c35SStephen Cameron */ 179341ce4c35SStephen Cameron 1794b2582a65SDon Brace if (!dev[i]->offload_enabled && dev[i]->offload_to_be_enabled) 179503383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 179603383736SDon Brace } 179703383736SDon Brace } 179803383736SDon Brace 1799096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 1800096ccff4SKevin Barnett { 1801096ccff4SKevin Barnett int rc = 0; 1802096ccff4SKevin Barnett 1803096ccff4SKevin Barnett if (!h->scsi_host) 1804096ccff4SKevin Barnett return 1; 1805096ccff4SKevin Barnett 1806d04e62b9SKevin Barnett if (is_logical_device(device)) /* RAID */ 1807096ccff4SKevin Barnett rc = scsi_add_device(h->scsi_host, device->bus, 1808096ccff4SKevin Barnett device->target, device->lun); 1809d04e62b9SKevin Barnett else /* HBA */ 1810d04e62b9SKevin Barnett rc = hpsa_add_sas_device(h->sas_host, device); 1811d04e62b9SKevin Barnett 1812096ccff4SKevin Barnett return rc; 1813096ccff4SKevin Barnett } 1814096ccff4SKevin Barnett 1815ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h, 1816ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 1817ba74fdc4SDon Brace { 1818ba74fdc4SDon Brace int i; 1819ba74fdc4SDon Brace int count = 0; 1820ba74fdc4SDon Brace 1821ba74fdc4SDon Brace for (i = 0; i < h->nr_cmds; i++) { 1822ba74fdc4SDon Brace struct CommandList *c = h->cmd_pool + i; 1823ba74fdc4SDon Brace int refcount = atomic_inc_return(&c->refcount); 1824ba74fdc4SDon Brace 1825ba74fdc4SDon Brace if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, 1826ba74fdc4SDon Brace dev->scsi3addr)) { 1827ba74fdc4SDon Brace unsigned long flags; 1828ba74fdc4SDon Brace 1829ba74fdc4SDon Brace spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 1830ba74fdc4SDon Brace if (!hpsa_is_cmd_idle(c)) 1831ba74fdc4SDon Brace ++count; 1832ba74fdc4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 1833ba74fdc4SDon Brace } 1834ba74fdc4SDon Brace 1835ba74fdc4SDon Brace cmd_free(h, c); 1836ba74fdc4SDon Brace } 1837ba74fdc4SDon Brace 1838ba74fdc4SDon Brace return count; 1839ba74fdc4SDon Brace } 1840ba74fdc4SDon Brace 1841b443d3eaSDon Brace #define NUM_WAIT 20 1842ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h, 1843ba74fdc4SDon Brace struct hpsa_scsi_dev_t *device) 1844ba74fdc4SDon Brace { 1845ba74fdc4SDon Brace int cmds = 0; 1846ba74fdc4SDon Brace int waits = 0; 1847b443d3eaSDon Brace int num_wait = NUM_WAIT; 1848b443d3eaSDon Brace 1849b443d3eaSDon Brace if (device->external) 1850b443d3eaSDon Brace num_wait = HPSA_EH_PTRAID_TIMEOUT; 1851ba74fdc4SDon Brace 1852ba74fdc4SDon Brace while (1) { 1853ba74fdc4SDon Brace cmds = hpsa_find_outstanding_commands_for_dev(h, device); 1854ba74fdc4SDon Brace if (cmds == 0) 1855ba74fdc4SDon Brace break; 1856b443d3eaSDon Brace if (++waits > num_wait) 1857ba74fdc4SDon Brace break; 18589211a07fSDon Brace msleep(1000); 18599211a07fSDon Brace } 18609211a07fSDon Brace 1861b443d3eaSDon Brace if (waits > num_wait) { 1862ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 1863b443d3eaSDon Brace "%s: removing device [%d:%d:%d:%d] with %d outstanding commands!\n", 1864b443d3eaSDon Brace __func__, 1865b443d3eaSDon Brace h->scsi_host->host_no, 1866b443d3eaSDon Brace device->bus, device->target, device->lun, cmds); 1867b443d3eaSDon Brace } 1868ba74fdc4SDon Brace } 1869ba74fdc4SDon Brace 1870096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h, 1871096ccff4SKevin Barnett struct hpsa_scsi_dev_t *device) 1872096ccff4SKevin Barnett { 1873096ccff4SKevin Barnett struct scsi_device *sdev = NULL; 1874096ccff4SKevin Barnett 1875096ccff4SKevin Barnett if (!h->scsi_host) 1876096ccff4SKevin Barnett return; 1877096ccff4SKevin Barnett 18780ff365f5SDon Brace /* 18790ff365f5SDon Brace * Allow for commands to drain 18800ff365f5SDon Brace */ 18810ff365f5SDon Brace device->removed = 1; 18820ff365f5SDon Brace hpsa_wait_for_outstanding_commands_for_dev(h, device); 18830ff365f5SDon Brace 1884d04e62b9SKevin Barnett if (is_logical_device(device)) { /* RAID */ 1885096ccff4SKevin Barnett sdev = scsi_device_lookup(h->scsi_host, device->bus, 1886096ccff4SKevin Barnett device->target, device->lun); 1887096ccff4SKevin Barnett if (sdev) { 1888096ccff4SKevin Barnett scsi_remove_device(sdev); 1889096ccff4SKevin Barnett scsi_device_put(sdev); 1890096ccff4SKevin Barnett } else { 1891096ccff4SKevin Barnett /* 1892096ccff4SKevin Barnett * We don't expect to get here. Future commands 1893096ccff4SKevin Barnett * to this device will get a selection timeout as 1894096ccff4SKevin Barnett * if the device were gone. 1895096ccff4SKevin Barnett */ 1896096ccff4SKevin Barnett hpsa_show_dev_msg(KERN_WARNING, h, device, 1897096ccff4SKevin Barnett "didn't find device for removal."); 1898096ccff4SKevin Barnett } 1899ba74fdc4SDon Brace } else { /* HBA */ 1900ba74fdc4SDon Brace 1901d04e62b9SKevin Barnett hpsa_remove_sas_device(device); 1902096ccff4SKevin Barnett } 1903ba74fdc4SDon Brace } 1904096ccff4SKevin Barnett 19058aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h, 1906edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1907edd16368SStephen M. Cameron { 1908edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1909edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1910edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1911edd16368SStephen M. Cameron */ 1912edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1913edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1914edd16368SStephen M. Cameron unsigned long flags; 1915edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1916edd16368SStephen M. Cameron int nadded, nremoved; 1917edd16368SStephen M. Cameron 1918da03ded0SDon Brace /* 1919da03ded0SDon Brace * A reset can cause a device status to change 1920da03ded0SDon Brace * re-schedule the scan to see what happened. 1921da03ded0SDon Brace */ 1922c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 1923da03ded0SDon Brace if (h->reset_in_progress) { 1924da03ded0SDon Brace h->drv_req_rescan = 1; 1925c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1926da03ded0SDon Brace return; 1927da03ded0SDon Brace } 1928c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1929edd16368SStephen M. Cameron 19306396bb22SKees Cook added = kcalloc(HPSA_MAX_DEVICES, sizeof(*added), GFP_KERNEL); 19316396bb22SKees Cook removed = kcalloc(HPSA_MAX_DEVICES, sizeof(*removed), GFP_KERNEL); 1932edd16368SStephen M. Cameron 1933edd16368SStephen M. Cameron if (!added || !removed) { 1934edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1935edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1936edd16368SStephen M. Cameron goto free_and_out; 1937edd16368SStephen M. Cameron } 1938edd16368SStephen M. Cameron 1939edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1940edd16368SStephen M. Cameron 1941edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1942edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1943edd16368SStephen M. Cameron * devices which have changed, remove the old device 1944edd16368SStephen M. Cameron * info and add the new device info. 1945bd9244f7SScott Teel * If minor device attributes change, just update 1946bd9244f7SScott Teel * the existing device structure. 1947edd16368SStephen M. Cameron */ 1948edd16368SStephen M. Cameron i = 0; 1949edd16368SStephen M. Cameron nremoved = 0; 1950edd16368SStephen M. Cameron nadded = 0; 1951edd16368SStephen M. Cameron while (i < h->ndevices) { 1952edd16368SStephen M. Cameron csd = h->dev[i]; 1953edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1954edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1955edd16368SStephen M. Cameron changes++; 19568aa60681SDon Brace hpsa_scsi_remove_entry(h, i, removed, &nremoved); 1957edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1958edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1959edd16368SStephen M. Cameron changes++; 19608aa60681SDon Brace hpsa_scsi_replace_entry(h, i, sd[entry], 19612a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1962c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1963c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1964c7f172dcSStephen M. Cameron */ 1965c7f172dcSStephen M. Cameron sd[entry] = NULL; 1966bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 19678aa60681SDon Brace hpsa_scsi_update_entry(h, i, sd[entry]); 1968edd16368SStephen M. Cameron } 1969edd16368SStephen M. Cameron i++; 1970edd16368SStephen M. Cameron } 1971edd16368SStephen M. Cameron 1972edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1973edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1974edd16368SStephen M. Cameron */ 1975edd16368SStephen M. Cameron 1976edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1977edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1978edd16368SStephen M. Cameron continue; 19799846590eSStephen M. Cameron 19809846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 19819846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 19829846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 19839846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 19849846590eSStephen M. Cameron */ 19859846590eSStephen M. Cameron if (sd[i]->volume_offline) { 19869846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 19870d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 19889846590eSStephen M. Cameron continue; 19899846590eSStephen M. Cameron } 19909846590eSStephen M. Cameron 1991edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1992edd16368SStephen M. Cameron h->ndevices, &entry); 1993edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1994edd16368SStephen M. Cameron changes++; 19958aa60681SDon Brace if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0) 1996edd16368SStephen M. Cameron break; 1997edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1998edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1999edd16368SStephen M. Cameron /* should never happen... */ 2000edd16368SStephen M. Cameron changes++; 2001edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2002edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 2003edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 2004edd16368SStephen M. Cameron } 2005edd16368SStephen M. Cameron } 200641ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 200741ce4c35SStephen Cameron 2008b2582a65SDon Brace /* 2009b2582a65SDon Brace * Now that h->dev[]->phys_disk[] is coherent, we can enable 201041ce4c35SStephen Cameron * any logical drives that need it enabled. 2011b2582a65SDon Brace * 2012b2582a65SDon Brace * The raid map should be current by now. 2013b2582a65SDon Brace * 2014b2582a65SDon Brace * We are updating the device list used for I/O requests. 201541ce4c35SStephen Cameron */ 20161d33d85dSDon Brace for (i = 0; i < h->ndevices; i++) { 20171d33d85dSDon Brace if (h->dev[i] == NULL) 20181d33d85dSDon Brace continue; 201941ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 20201d33d85dSDon Brace } 202141ce4c35SStephen Cameron 2022edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 2023edd16368SStephen M. Cameron 20249846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 20259846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 20269846590eSStephen M. Cameron * so don't touch h->dev[] 20279846590eSStephen M. Cameron */ 20289846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 20299846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 20309846590eSStephen M. Cameron continue; 20319846590eSStephen M. Cameron if (sd[i]->volume_offline) 20329846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 20339846590eSStephen M. Cameron } 20349846590eSStephen M. Cameron 2035edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 2036edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 2037edd16368SStephen M. Cameron * first time through. 2038edd16368SStephen M. Cameron */ 20398aa60681SDon Brace if (!changes) 2040edd16368SStephen M. Cameron goto free_and_out; 2041edd16368SStephen M. Cameron 2042edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 2043edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 20441d33d85dSDon Brace if (removed[i] == NULL) 20451d33d85dSDon Brace continue; 2046096ccff4SKevin Barnett if (removed[i]->expose_device) 2047096ccff4SKevin Barnett hpsa_remove_device(h, removed[i]); 2048edd16368SStephen M. Cameron kfree(removed[i]); 2049edd16368SStephen M. Cameron removed[i] = NULL; 2050edd16368SStephen M. Cameron } 2051edd16368SStephen M. Cameron 2052edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 2053edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 2054096ccff4SKevin Barnett int rc = 0; 2055096ccff4SKevin Barnett 20561d33d85dSDon Brace if (added[i] == NULL) 205741ce4c35SStephen Cameron continue; 20582a168208SKevin Barnett if (!(added[i]->expose_device)) 2059edd16368SStephen M. Cameron continue; 2060096ccff4SKevin Barnett rc = hpsa_add_device(h, added[i]); 2061096ccff4SKevin Barnett if (!rc) 2062edd16368SStephen M. Cameron continue; 2063096ccff4SKevin Barnett dev_warn(&h->pdev->dev, 2064096ccff4SKevin Barnett "addition failed %d, device not added.", rc); 2065edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 2066edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 2067edd16368SStephen M. Cameron */ 2068edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 2069853633e8SDon Brace h->drv_req_rescan = 1; 2070edd16368SStephen M. Cameron } 2071edd16368SStephen M. Cameron 2072edd16368SStephen M. Cameron free_and_out: 2073edd16368SStephen M. Cameron kfree(added); 2074edd16368SStephen M. Cameron kfree(removed); 2075edd16368SStephen M. Cameron } 2076edd16368SStephen M. Cameron 2077edd16368SStephen M. Cameron /* 20789e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 2079edd16368SStephen M. Cameron * Assume's h->devlock is held. 2080edd16368SStephen M. Cameron */ 2081edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 2082edd16368SStephen M. Cameron int bus, int target, int lun) 2083edd16368SStephen M. Cameron { 2084edd16368SStephen M. Cameron int i; 2085edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 2086edd16368SStephen M. Cameron 2087edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 2088edd16368SStephen M. Cameron sd = h->dev[i]; 2089edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 2090edd16368SStephen M. Cameron return sd; 2091edd16368SStephen M. Cameron } 2092edd16368SStephen M. Cameron return NULL; 2093edd16368SStephen M. Cameron } 2094edd16368SStephen M. Cameron 2095edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 2096edd16368SStephen M. Cameron { 20977630b3a5SHannes Reinecke struct hpsa_scsi_dev_t *sd = NULL; 2098edd16368SStephen M. Cameron unsigned long flags; 2099edd16368SStephen M. Cameron struct ctlr_info *h; 2100edd16368SStephen M. Cameron 2101edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 2102edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 2103d04e62b9SKevin Barnett if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) { 2104d04e62b9SKevin Barnett struct scsi_target *starget; 2105d04e62b9SKevin Barnett struct sas_rphy *rphy; 2106d04e62b9SKevin Barnett 2107d04e62b9SKevin Barnett starget = scsi_target(sdev); 2108d04e62b9SKevin Barnett rphy = target_to_rphy(starget); 2109d04e62b9SKevin Barnett sd = hpsa_find_device_by_sas_rphy(h, rphy); 2110d04e62b9SKevin Barnett if (sd) { 2111d04e62b9SKevin Barnett sd->target = sdev_id(sdev); 2112d04e62b9SKevin Barnett sd->lun = sdev->lun; 2113d04e62b9SKevin Barnett } 21147630b3a5SHannes Reinecke } 21157630b3a5SHannes Reinecke if (!sd) 2116edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 2117edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 2118d04e62b9SKevin Barnett 2119d04e62b9SKevin Barnett if (sd && sd->expose_device) { 212003383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 2121d04e62b9SKevin Barnett sdev->hostdata = sd; 212241ce4c35SStephen Cameron } else 212341ce4c35SStephen Cameron sdev->hostdata = NULL; 2124edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 2125edd16368SStephen M. Cameron return 0; 2126edd16368SStephen M. Cameron } 2127edd16368SStephen M. Cameron 212841ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 212941ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 213041ce4c35SStephen Cameron { 213141ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 213241ce4c35SStephen Cameron int queue_depth; 213341ce4c35SStephen Cameron 213441ce4c35SStephen Cameron sd = sdev->hostdata; 21352a168208SKevin Barnett sdev->no_uld_attach = !sd || !sd->expose_device; 213641ce4c35SStephen Cameron 21375086435eSDon Brace if (sd) { 21389e33f0d5SDon Brace sd->was_removed = 0; 2139b443d3eaSDon Brace if (sd->external) { 21405086435eSDon Brace queue_depth = EXTERNAL_QD; 2141b443d3eaSDon Brace sdev->eh_timeout = HPSA_EH_PTRAID_TIMEOUT; 2142b443d3eaSDon Brace blk_queue_rq_timeout(sdev->request_queue, 2143b443d3eaSDon Brace HPSA_EH_PTRAID_TIMEOUT); 2144b443d3eaSDon Brace } else { 214541ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 214641ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 2147b443d3eaSDon Brace } 21485086435eSDon Brace } else 214941ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 215041ce4c35SStephen Cameron 215141ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 215241ce4c35SStephen Cameron 215341ce4c35SStephen Cameron return 0; 215441ce4c35SStephen Cameron } 215541ce4c35SStephen Cameron 2156edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 2157edd16368SStephen M. Cameron { 21589e33f0d5SDon Brace struct hpsa_scsi_dev_t *hdev = NULL; 21599e33f0d5SDon Brace 21609e33f0d5SDon Brace hdev = sdev->hostdata; 21619e33f0d5SDon Brace 21629e33f0d5SDon Brace if (hdev) 21639e33f0d5SDon Brace hdev->was_removed = 1; 2164edd16368SStephen M. Cameron } 2165edd16368SStephen M. Cameron 2166d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2167d9a729f3SWebb Scales { 2168d9a729f3SWebb Scales int i; 2169d9a729f3SWebb Scales 2170d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2171d9a729f3SWebb Scales return; 2172d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2173d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 2174d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 2175d9a729f3SWebb Scales } 2176d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 2177d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 2178d9a729f3SWebb Scales } 2179d9a729f3SWebb Scales 2180d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2181d9a729f3SWebb Scales { 2182d9a729f3SWebb Scales int i; 2183d9a729f3SWebb Scales 2184d9a729f3SWebb Scales if (h->chainsize <= 0) 2185d9a729f3SWebb Scales return 0; 2186d9a729f3SWebb Scales 2187d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 21886396bb22SKees Cook kcalloc(h->nr_cmds, sizeof(*h->ioaccel2_cmd_sg_list), 2189d9a729f3SWebb Scales GFP_KERNEL); 2190d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2191d9a729f3SWebb Scales return -ENOMEM; 2192d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2193d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 21946da2ec56SKees Cook kmalloc_array(h->maxsgentries, 21956da2ec56SKees Cook sizeof(*h->ioaccel2_cmd_sg_list[i]), 21966da2ec56SKees Cook GFP_KERNEL); 2197d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 2198d9a729f3SWebb Scales goto clean; 2199d9a729f3SWebb Scales } 2200d9a729f3SWebb Scales return 0; 2201d9a729f3SWebb Scales 2202d9a729f3SWebb Scales clean: 2203d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 2204d9a729f3SWebb Scales return -ENOMEM; 2205d9a729f3SWebb Scales } 2206d9a729f3SWebb Scales 220733a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 220833a2ffceSStephen M. Cameron { 220933a2ffceSStephen M. Cameron int i; 221033a2ffceSStephen M. Cameron 221133a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 221233a2ffceSStephen M. Cameron return; 221333a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 221433a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 221533a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 221633a2ffceSStephen M. Cameron } 221733a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 221833a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 221933a2ffceSStephen M. Cameron } 222033a2ffceSStephen M. Cameron 2221105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 222233a2ffceSStephen M. Cameron { 222333a2ffceSStephen M. Cameron int i; 222433a2ffceSStephen M. Cameron 222533a2ffceSStephen M. Cameron if (h->chainsize <= 0) 222633a2ffceSStephen M. Cameron return 0; 222733a2ffceSStephen M. Cameron 22286396bb22SKees Cook h->cmd_sg_list = kcalloc(h->nr_cmds, sizeof(*h->cmd_sg_list), 222933a2ffceSStephen M. Cameron GFP_KERNEL); 22307e8a9486SAmit Kushwaha if (!h->cmd_sg_list) 223133a2ffceSStephen M. Cameron return -ENOMEM; 22327e8a9486SAmit Kushwaha 223333a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 22346da2ec56SKees Cook h->cmd_sg_list[i] = kmalloc_array(h->chainsize, 22356da2ec56SKees Cook sizeof(*h->cmd_sg_list[i]), 22366da2ec56SKees Cook GFP_KERNEL); 22377e8a9486SAmit Kushwaha if (!h->cmd_sg_list[i]) 223833a2ffceSStephen M. Cameron goto clean; 22397e8a9486SAmit Kushwaha 22403d4e6af8SRobert Elliott } 224133a2ffceSStephen M. Cameron return 0; 224233a2ffceSStephen M. Cameron 224333a2ffceSStephen M. Cameron clean: 224433a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 224533a2ffceSStephen M. Cameron return -ENOMEM; 224633a2ffceSStephen M. Cameron } 224733a2ffceSStephen M. Cameron 2248d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 2249d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 2250d9a729f3SWebb Scales { 2251d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 2252d9a729f3SWebb Scales u64 temp64; 2253d9a729f3SWebb Scales u32 chain_size; 2254d9a729f3SWebb Scales 2255d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 2256a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 22578bc8f47eSChristoph Hellwig temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_size, 22588bc8f47eSChristoph Hellwig DMA_TO_DEVICE); 2259d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 2260d9a729f3SWebb Scales /* prevent subsequent unmapping */ 2261d9a729f3SWebb Scales cp->sg->address = 0; 2262d9a729f3SWebb Scales return -1; 2263d9a729f3SWebb Scales } 2264d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 2265d9a729f3SWebb Scales return 0; 2266d9a729f3SWebb Scales } 2267d9a729f3SWebb Scales 2268d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 2269d9a729f3SWebb Scales struct io_accel2_cmd *cp) 2270d9a729f3SWebb Scales { 2271d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 2272d9a729f3SWebb Scales u64 temp64; 2273d9a729f3SWebb Scales u32 chain_size; 2274d9a729f3SWebb Scales 2275d9a729f3SWebb Scales chain_sg = cp->sg; 2276d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 2277a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 22788bc8f47eSChristoph Hellwig dma_unmap_single(&h->pdev->dev, temp64, chain_size, DMA_TO_DEVICE); 2279d9a729f3SWebb Scales } 2280d9a729f3SWebb Scales 2281e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 228233a2ffceSStephen M. Cameron struct CommandList *c) 228333a2ffceSStephen M. Cameron { 228433a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 228533a2ffceSStephen M. Cameron u64 temp64; 228650a0decfSStephen M. Cameron u32 chain_len; 228733a2ffceSStephen M. Cameron 228833a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 228933a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 229050a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 229150a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 22922b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 229350a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 22948bc8f47eSChristoph Hellwig temp64 = dma_map_single(&h->pdev->dev, chain_block, chain_len, 22958bc8f47eSChristoph Hellwig DMA_TO_DEVICE); 2296e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 2297e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 229850a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 2299e2bea6dfSStephen M. Cameron return -1; 2300e2bea6dfSStephen M. Cameron } 230150a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 2302e2bea6dfSStephen M. Cameron return 0; 230333a2ffceSStephen M. Cameron } 230433a2ffceSStephen M. Cameron 230533a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 230633a2ffceSStephen M. Cameron struct CommandList *c) 230733a2ffceSStephen M. Cameron { 230833a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 230933a2ffceSStephen M. Cameron 231050a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 231133a2ffceSStephen M. Cameron return; 231233a2ffceSStephen M. Cameron 231333a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 23148bc8f47eSChristoph Hellwig dma_unmap_single(&h->pdev->dev, le64_to_cpu(chain_sg->Addr), 23158bc8f47eSChristoph Hellwig le32_to_cpu(chain_sg->Len), DMA_TO_DEVICE); 231633a2ffceSStephen M. Cameron } 231733a2ffceSStephen M. Cameron 2318a09c1441SScott Teel 2319a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 2320a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 2321a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 2322a09c1441SScott Teel */ 2323a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 2324c349775eSScott Teel struct CommandList *c, 2325c349775eSScott Teel struct scsi_cmnd *cmd, 2326ba74fdc4SDon Brace struct io_accel2_cmd *c2, 2327ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 2328c349775eSScott Teel { 2329c349775eSScott Teel int data_len; 2330a09c1441SScott Teel int retry = 0; 2331c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 2332c349775eSScott Teel 2333c349775eSScott Teel switch (c2->error_data.serv_response) { 2334c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 2335c349775eSScott Teel switch (c2->error_data.status) { 2336c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 2337c349775eSScott Teel break; 2338c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 2339ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 2340c349775eSScott Teel if (c2->error_data.data_present != 2341ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 2342ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 2343ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 2344c349775eSScott Teel break; 2345ee6b1889SStephen M. Cameron } 2346c349775eSScott Teel /* copy the sense data */ 2347c349775eSScott Teel data_len = c2->error_data.sense_data_len; 2348c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 2349c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 2350c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 2351c349775eSScott Teel data_len = 2352c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 2353c349775eSScott Teel memcpy(cmd->sense_buffer, 2354c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 2355a09c1441SScott Teel retry = 1; 2356c349775eSScott Teel break; 2357c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 2358a09c1441SScott Teel retry = 1; 2359c349775eSScott Teel break; 2360c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 2361a09c1441SScott Teel retry = 1; 2362c349775eSScott Teel break; 2363c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 23644a8da22bSStephen Cameron retry = 1; 2365c349775eSScott Teel break; 2366c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 2367a09c1441SScott Teel retry = 1; 2368c349775eSScott Teel break; 2369c349775eSScott Teel default: 2370a09c1441SScott Teel retry = 1; 2371c349775eSScott Teel break; 2372c349775eSScott Teel } 2373c349775eSScott Teel break; 2374c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 2375c40820d5SJoe Handzik switch (c2->error_data.status) { 2376c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 2377c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 2378c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 2379c40820d5SJoe Handzik retry = 1; 2380c40820d5SJoe Handzik break; 2381c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 2382c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 2383c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2384c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 2385c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 2386c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 2387c40820d5SJoe Handzik break; 2388c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 2389c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 2390c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 2391ba74fdc4SDon Brace /* 2392ba74fdc4SDon Brace * Did an HBA disk disappear? We will eventually 2393ba74fdc4SDon Brace * get a state change event from the controller but 2394ba74fdc4SDon Brace * in the meantime, we need to tell the OS that the 2395ba74fdc4SDon Brace * HBA disk is no longer there and stop I/O 2396ba74fdc4SDon Brace * from going down. This allows the potential re-insert 2397ba74fdc4SDon Brace * of the disk to get the same device node. 2398ba74fdc4SDon Brace */ 2399ba74fdc4SDon Brace if (dev->physical_device && dev->expose_device) { 2400ba74fdc4SDon Brace cmd->result = DID_NO_CONNECT << 16; 2401ba74fdc4SDon Brace dev->removed = 1; 2402ba74fdc4SDon Brace h->drv_req_rescan = 1; 2403ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 2404ba74fdc4SDon Brace "%s: device is gone!\n", __func__); 2405ba74fdc4SDon Brace } else 2406ba74fdc4SDon Brace /* 2407ba74fdc4SDon Brace * Retry by sending down the RAID path. 2408ba74fdc4SDon Brace * We will get an event from ctlr to 2409ba74fdc4SDon Brace * trigger rescan regardless. 2410ba74fdc4SDon Brace */ 2411c40820d5SJoe Handzik retry = 1; 2412c40820d5SJoe Handzik break; 2413c40820d5SJoe Handzik default: 2414c40820d5SJoe Handzik retry = 1; 2415c40820d5SJoe Handzik } 2416c349775eSScott Teel break; 2417c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 2418c349775eSScott Teel break; 2419c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 2420c349775eSScott Teel break; 2421c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 2422a09c1441SScott Teel retry = 1; 2423c349775eSScott Teel break; 2424c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 2425c349775eSScott Teel break; 2426c349775eSScott Teel default: 2427a09c1441SScott Teel retry = 1; 2428c349775eSScott Teel break; 2429c349775eSScott Teel } 2430a09c1441SScott Teel 2431c5dfd106SDon Brace if (dev->in_reset) 2432c5dfd106SDon Brace retry = 0; 2433c5dfd106SDon Brace 2434a09c1441SScott Teel return retry; /* retry on raid path? */ 2435c349775eSScott Teel } 2436c349775eSScott Teel 2437a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2438a58e7e53SWebb Scales struct CommandList *c) 2439a58e7e53SWebb Scales { 2440c5dfd106SDon Brace struct hpsa_scsi_dev_t *dev = c->device; 2441d604f533SWebb Scales 2442a58e7e53SWebb Scales /* 244308ec46f6SDon Brace * Reset c->scsi_cmd here so that the reset handler will know 2444d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2445a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2446a58e7e53SWebb Scales */ 2447a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2448d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2449c5dfd106SDon Brace if (dev) { 2450c5dfd106SDon Brace atomic_dec(&dev->commands_outstanding); 2451c5dfd106SDon Brace if (dev->in_reset && 2452c5dfd106SDon Brace atomic_read(&dev->commands_outstanding) <= 0) 2453d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2454a58e7e53SWebb Scales } 2455c5dfd106SDon Brace } 2456a58e7e53SWebb Scales 245773153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 245873153fe5SWebb Scales struct CommandList *c) 245973153fe5SWebb Scales { 246073153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 246173153fe5SWebb Scales cmd_tagged_free(h, c); 246273153fe5SWebb Scales } 246373153fe5SWebb Scales 24648a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 24658a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 24668a0ff92cSWebb Scales { 246773153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2468d49c2077SDon Brace if (cmd && cmd->scsi_done) 24698a0ff92cSWebb Scales cmd->scsi_done(cmd); 24708a0ff92cSWebb Scales } 24718a0ff92cSWebb Scales 24728a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 24738a0ff92cSWebb Scales { 24748a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 24758a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 24768a0ff92cSWebb Scales } 24778a0ff92cSWebb Scales 2478c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2479c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2480c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2481c349775eSScott Teel { 2482c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2483c349775eSScott Teel 2484c349775eSScott Teel /* check for good status */ 2485c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 24868a0ff92cSWebb Scales c2->error_data.status == 0)) 24878a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2488c349775eSScott Teel 24898a0ff92cSWebb Scales /* 24908a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2491b2582a65SDon Brace * the normal I/O path so the controller can handle whatever is 2492c349775eSScott Teel * wrong. 2493c349775eSScott Teel */ 2494f3f01730SKevin Barnett if (is_logical_device(dev) && 2495c349775eSScott Teel c2->error_data.serv_response == 2496c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2497080ef1ccSDon Brace if (c2->error_data.status == 2498064d1b1dSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) { 2499c349775eSScott Teel dev->offload_enabled = 0; 2500064d1b1dSDon Brace dev->offload_to_be_enabled = 0; 2501064d1b1dSDon Brace } 25028a0ff92cSWebb Scales 2503c5dfd106SDon Brace if (dev->in_reset) { 2504c5dfd106SDon Brace cmd->result = DID_RESET << 16; 2505c5dfd106SDon Brace return hpsa_cmd_free_and_done(h, c, cmd); 2506c5dfd106SDon Brace } 2507c5dfd106SDon Brace 25088a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2509080ef1ccSDon Brace } 2510080ef1ccSDon Brace 2511ba74fdc4SDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev)) 25128a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2513080ef1ccSDon Brace 25148a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2515c349775eSScott Teel } 2516c349775eSScott Teel 25179437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 25189437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 25199437ac43SStephen Cameron struct CommandList *cp) 25209437ac43SStephen Cameron { 25219437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 25229437ac43SStephen Cameron 25239437ac43SStephen Cameron switch (tmf_status) { 25249437ac43SStephen Cameron case CISS_TMF_COMPLETE: 25259437ac43SStephen Cameron /* 25269437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 25279437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 25289437ac43SStephen Cameron */ 25299437ac43SStephen Cameron case CISS_TMF_SUCCESS: 25309437ac43SStephen Cameron return 0; 25319437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 25329437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 25339437ac43SStephen Cameron case CISS_TMF_FAILED: 25349437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 25359437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 25369437ac43SStephen Cameron break; 25379437ac43SStephen Cameron default: 25389437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 25399437ac43SStephen Cameron tmf_status); 25409437ac43SStephen Cameron break; 25419437ac43SStephen Cameron } 25429437ac43SStephen Cameron return -tmf_status; 25439437ac43SStephen Cameron } 25449437ac43SStephen Cameron 25451fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2546edd16368SStephen M. Cameron { 2547edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2548edd16368SStephen M. Cameron struct ctlr_info *h; 2549edd16368SStephen M. Cameron struct ErrorInfo *ei; 2550283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2551d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2552edd16368SStephen M. Cameron 25539437ac43SStephen Cameron u8 sense_key; 25549437ac43SStephen Cameron u8 asc; /* additional sense code */ 25559437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2556db111e18SStephen M. Cameron unsigned long sense_data_size; 2557edd16368SStephen M. Cameron 2558edd16368SStephen M. Cameron ei = cp->err_info; 25597fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2560edd16368SStephen M. Cameron h = cp->h; 2561d49c2077SDon Brace 2562d49c2077SDon Brace if (!cmd->device) { 2563d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2564d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2565d49c2077SDon Brace } 2566d49c2077SDon Brace 2567283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 256845e596cdSDon Brace if (!dev) { 256945e596cdSDon Brace cmd->result = DID_NO_CONNECT << 16; 257045e596cdSDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 257145e596cdSDon Brace } 2572d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2573edd16368SStephen M. Cameron 2574edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2575e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 25762b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 257733a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2578edd16368SStephen M. Cameron 2579d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2580d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2581d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2582d9a729f3SWebb Scales 2583edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2584edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2585c349775eSScott Teel 25869e33f0d5SDon Brace /* SCSI command has already been cleaned up in SML */ 25879e33f0d5SDon Brace if (dev->was_removed) { 25889e33f0d5SDon Brace hpsa_cmd_resolve_and_free(h, cp); 25899e33f0d5SDon Brace return; 25909e33f0d5SDon Brace } 25919e33f0d5SDon Brace 2592d49c2077SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) { 2593d49c2077SDon Brace if (dev->physical_device && dev->expose_device && 2594d49c2077SDon Brace dev->removed) { 2595d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2596d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2597d49c2077SDon Brace } 2598d49c2077SDon Brace if (likely(cp->phys_disk != NULL)) 259903383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 2600d49c2077SDon Brace } 260103383736SDon Brace 260225163bd5SWebb Scales /* 260325163bd5SWebb Scales * We check for lockup status here as it may be set for 260425163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 260525163bd5SWebb Scales * fail_all_oustanding_cmds() 260625163bd5SWebb Scales */ 260725163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 260825163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 260925163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 26108a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 261125163bd5SWebb Scales } 261225163bd5SWebb Scales 2613c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2614c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2615c349775eSScott Teel 26166aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 26178a0ff92cSWebb Scales if (ei->CommandStatus == 0) 26188a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 26196aa4c361SRobert Elliott 2620e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2621e1f7de0cSMatt Gates * CISS header used below for error handling. 2622e1f7de0cSMatt Gates */ 2623e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2624e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 26252b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 26262b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 26272b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 26282b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 262950a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2630e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2631e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2632283b4a9bSStephen M. Cameron 2633283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2634283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2635283b4a9bSStephen M. Cameron * wrong. 2636283b4a9bSStephen M. Cameron */ 2637f3f01730SKevin Barnett if (is_logical_device(dev)) { 2638283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2639283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 26408a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2641283b4a9bSStephen M. Cameron } 2642e1f7de0cSMatt Gates } 2643e1f7de0cSMatt Gates 2644edd16368SStephen M. Cameron /* an error has occurred */ 2645edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2646edd16368SStephen M. Cameron 2647edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 26489437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 26499437ac43SStephen Cameron /* copy the sense data */ 26509437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 26519437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 26529437ac43SStephen Cameron else 26539437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 26549437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 26559437ac43SStephen Cameron sense_data_size = ei->SenseLen; 26569437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 26579437ac43SStephen Cameron if (ei->ScsiStatus) 26589437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 26599437ac43SStephen Cameron &sense_key, &asc, &ascq); 2660edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 266149ea45cbSDon Brace switch (sense_key) { 266249ea45cbSDon Brace case ABORTED_COMMAND: 26632e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 26641d3b3609SMatt Gates break; 266549ea45cbSDon Brace case UNIT_ATTENTION: 266649ea45cbSDon Brace if (asc == 0x3F && ascq == 0x0E) 266749ea45cbSDon Brace h->drv_req_rescan = 1; 266849ea45cbSDon Brace break; 266949ea45cbSDon Brace case ILLEGAL_REQUEST: 267049ea45cbSDon Brace if (asc == 0x25 && ascq == 0x00) { 267149ea45cbSDon Brace dev->removed = 1; 267249ea45cbSDon Brace cmd->result = DID_NO_CONNECT << 16; 267349ea45cbSDon Brace } 267449ea45cbSDon Brace break; 26751d3b3609SMatt Gates } 2676edd16368SStephen M. Cameron break; 2677edd16368SStephen M. Cameron } 2678edd16368SStephen M. Cameron /* Problem was not a check condition 2679edd16368SStephen M. Cameron * Pass it up to the upper layers... 2680edd16368SStephen M. Cameron */ 2681edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2682edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2683edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2684edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2685edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2686edd16368SStephen M. Cameron sense_key, asc, ascq, 2687edd16368SStephen M. Cameron cmd->result); 2688edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2689edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2690edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2691edd16368SStephen M. Cameron 2692edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2693edd16368SStephen M. Cameron * but there is a bug in some released firmware 2694edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2695edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2696edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2697edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2698edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2699edd16368SStephen M. Cameron * look like selection timeout since that is 2700edd16368SStephen M. Cameron * the most common reason for this to occur, 2701edd16368SStephen M. Cameron * and it's severe enough. 2702edd16368SStephen M. Cameron */ 2703edd16368SStephen M. Cameron 2704edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2705edd16368SStephen M. Cameron } 2706edd16368SStephen M. Cameron break; 2707edd16368SStephen M. Cameron 2708edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2709edd16368SStephen M. Cameron break; 2710edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2711f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2712f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2713edd16368SStephen M. Cameron break; 2714edd16368SStephen M. Cameron case CMD_INVALID: { 2715edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2716edd16368SStephen M. Cameron print_cmd(cp); */ 2717edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2718edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2719edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2720edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2721edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2722edd16368SStephen M. Cameron * missing target. */ 2723edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2724edd16368SStephen M. Cameron } 2725edd16368SStephen M. Cameron break; 2726edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2727256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2728f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2729f42e81e1SStephen Cameron cp->Request.CDB); 2730edd16368SStephen M. Cameron break; 2731edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2732edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2733f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2734f42e81e1SStephen Cameron cp->Request.CDB); 2735edd16368SStephen M. Cameron break; 2736edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2737edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2738f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2739f42e81e1SStephen Cameron cp->Request.CDB); 2740edd16368SStephen M. Cameron break; 2741edd16368SStephen M. Cameron case CMD_ABORTED: 274208ec46f6SDon Brace cmd->result = DID_ABORT << 16; 274308ec46f6SDon Brace break; 2744edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2745edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2746f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2747f42e81e1SStephen Cameron cp->Request.CDB); 2748edd16368SStephen M. Cameron break; 2749edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2750f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2751f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2752f42e81e1SStephen Cameron cp->Request.CDB); 2753edd16368SStephen M. Cameron break; 2754edd16368SStephen M. Cameron case CMD_TIMEOUT: 2755edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2756f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2757f42e81e1SStephen Cameron cp->Request.CDB); 2758edd16368SStephen M. Cameron break; 27591d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 27601d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 27611d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 27621d5e2ed0SStephen M. Cameron break; 27639437ac43SStephen Cameron case CMD_TMF_STATUS: 27649437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 27659437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 27669437ac43SStephen Cameron break; 2767283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2768283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2769283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2770283b4a9bSStephen M. Cameron */ 2771283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2772283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2773283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2774283b4a9bSStephen M. Cameron break; 2775edd16368SStephen M. Cameron default: 2776edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2777edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2778edd16368SStephen M. Cameron cp, ei->CommandStatus); 2779edd16368SStephen M. Cameron } 27808a0ff92cSWebb Scales 27818a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2782edd16368SStephen M. Cameron } 2783edd16368SStephen M. Cameron 27848bc8f47eSChristoph Hellwig static void hpsa_pci_unmap(struct pci_dev *pdev, struct CommandList *c, 27858bc8f47eSChristoph Hellwig int sg_used, enum dma_data_direction data_direction) 2786edd16368SStephen M. Cameron { 2787edd16368SStephen M. Cameron int i; 2788edd16368SStephen M. Cameron 278950a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 27908bc8f47eSChristoph Hellwig dma_unmap_single(&pdev->dev, le64_to_cpu(c->SG[i].Addr), 279150a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2792edd16368SStephen M. Cameron data_direction); 2793edd16368SStephen M. Cameron } 2794edd16368SStephen M. Cameron 2795a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2796edd16368SStephen M. Cameron struct CommandList *cp, 2797edd16368SStephen M. Cameron unsigned char *buf, 2798edd16368SStephen M. Cameron size_t buflen, 27998bc8f47eSChristoph Hellwig enum dma_data_direction data_direction) 2800edd16368SStephen M. Cameron { 280101a02ffcSStephen M. Cameron u64 addr64; 2802edd16368SStephen M. Cameron 28038bc8f47eSChristoph Hellwig if (buflen == 0 || data_direction == DMA_NONE) { 2804edd16368SStephen M. Cameron cp->Header.SGList = 0; 280550a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2806a2dac136SStephen M. Cameron return 0; 2807edd16368SStephen M. Cameron } 2808edd16368SStephen M. Cameron 28098bc8f47eSChristoph Hellwig addr64 = dma_map_single(&pdev->dev, buf, buflen, data_direction); 2810eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2811a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2812eceaae18SShuah Khan cp->Header.SGList = 0; 281350a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2814a2dac136SStephen M. Cameron return -1; 2815eceaae18SShuah Khan } 281650a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 281750a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 281850a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 281950a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 282050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2821a2dac136SStephen M. Cameron return 0; 2822edd16368SStephen M. Cameron } 2823edd16368SStephen M. Cameron 282425163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 282525163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 282625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 282725163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2828edd16368SStephen M. Cameron { 2829edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2830edd16368SStephen M. Cameron 2831edd16368SStephen M. Cameron c->waiting = &wait; 283225163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 283325163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 283425163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 283525163bd5SWebb Scales wait_for_completion_io(&wait); 283625163bd5SWebb Scales return IO_OK; 283725163bd5SWebb Scales } 283825163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 283925163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 284025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 284125163bd5SWebb Scales return -ETIMEDOUT; 284225163bd5SWebb Scales } 284325163bd5SWebb Scales return IO_OK; 284425163bd5SWebb Scales } 284525163bd5SWebb Scales 284625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 284725163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 284825163bd5SWebb Scales { 284925163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 285025163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 285125163bd5SWebb Scales return IO_OK; 285225163bd5SWebb Scales } 285325163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2854edd16368SStephen M. Cameron } 2855edd16368SStephen M. Cameron 2856094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2857094963daSStephen M. Cameron { 2858094963daSStephen M. Cameron int cpu; 2859094963daSStephen M. Cameron u32 rc, *lockup_detected; 2860094963daSStephen M. Cameron 2861094963daSStephen M. Cameron cpu = get_cpu(); 2862094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2863094963daSStephen M. Cameron rc = *lockup_detected; 2864094963daSStephen M. Cameron put_cpu(); 2865094963daSStephen M. Cameron return rc; 2866094963daSStephen M. Cameron } 2867094963daSStephen M. Cameron 28689c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 286925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 28708bc8f47eSChristoph Hellwig struct CommandList *c, enum dma_data_direction data_direction, 28718bc8f47eSChristoph Hellwig unsigned long timeout_msecs) 2872edd16368SStephen M. Cameron { 28739c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 287425163bd5SWebb Scales int rc; 2875edd16368SStephen M. Cameron 2876edd16368SStephen M. Cameron do { 28777630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 287825163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 287925163bd5SWebb Scales timeout_msecs); 288025163bd5SWebb Scales if (rc) 288125163bd5SWebb Scales break; 2882edd16368SStephen M. Cameron retry_count++; 28839c2fc160SStephen M. Cameron if (retry_count > 3) { 28849c2fc160SStephen M. Cameron msleep(backoff_time); 28859c2fc160SStephen M. Cameron if (backoff_time < 1000) 28869c2fc160SStephen M. Cameron backoff_time *= 2; 28879c2fc160SStephen M. Cameron } 2888852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 28899c2fc160SStephen M. Cameron check_for_busy(h, c)) && 28909c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2891edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 289225163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 289325163bd5SWebb Scales rc = -EIO; 289425163bd5SWebb Scales return rc; 2895edd16368SStephen M. Cameron } 2896edd16368SStephen M. Cameron 2897d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2898d1e8beacSStephen M. Cameron struct CommandList *c) 2899edd16368SStephen M. Cameron { 2900d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2901d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2902edd16368SStephen M. Cameron 2903609a70dfSRasmus Villemoes dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n", 2904609a70dfSRasmus Villemoes txt, lun, cdb); 2905d1e8beacSStephen M. Cameron } 2906d1e8beacSStephen M. Cameron 2907d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2908d1e8beacSStephen M. Cameron struct CommandList *cp) 2909d1e8beacSStephen M. Cameron { 2910d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2911d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 29129437ac43SStephen Cameron u8 sense_key, asc, ascq; 29139437ac43SStephen Cameron int sense_len; 2914d1e8beacSStephen M. Cameron 2915edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2916edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 29179437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 29189437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 29199437ac43SStephen Cameron else 29209437ac43SStephen Cameron sense_len = ei->SenseLen; 29219437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 29229437ac43SStephen Cameron &sense_key, &asc, &ascq); 2923d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2924d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 29259437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 29269437ac43SStephen Cameron sense_key, asc, ascq); 2927d1e8beacSStephen M. Cameron else 29289437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2929edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2930edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2931edd16368SStephen M. Cameron "(probably indicates selection timeout " 2932edd16368SStephen M. Cameron "reported incorrectly due to a known " 2933edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2934edd16368SStephen M. Cameron break; 2935edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2936edd16368SStephen M. Cameron break; 2937edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2938d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2939edd16368SStephen M. Cameron break; 2940edd16368SStephen M. Cameron case CMD_INVALID: { 2941edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2942edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2943edd16368SStephen M. Cameron */ 2944d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2945d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2946edd16368SStephen M. Cameron } 2947edd16368SStephen M. Cameron break; 2948edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2949d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2950edd16368SStephen M. Cameron break; 2951edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2952d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2953edd16368SStephen M. Cameron break; 2954edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2955d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2956edd16368SStephen M. Cameron break; 2957edd16368SStephen M. Cameron case CMD_ABORTED: 2958d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2959edd16368SStephen M. Cameron break; 2960edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2961d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2962edd16368SStephen M. Cameron break; 2963edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2964d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2965edd16368SStephen M. Cameron break; 2966edd16368SStephen M. Cameron case CMD_TIMEOUT: 2967d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2968edd16368SStephen M. Cameron break; 29691d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2970d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 29711d5e2ed0SStephen M. Cameron break; 297225163bd5SWebb Scales case CMD_CTLR_LOCKUP: 297325163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 297425163bd5SWebb Scales break; 2975edd16368SStephen M. Cameron default: 2976d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2977d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2978edd16368SStephen M. Cameron ei->CommandStatus); 2979edd16368SStephen M. Cameron } 2980edd16368SStephen M. Cameron } 2981edd16368SStephen M. Cameron 29820a7c3bb8SDon Brace static int hpsa_do_receive_diagnostic(struct ctlr_info *h, u8 *scsi3addr, 29830a7c3bb8SDon Brace u8 page, u8 *buf, size_t bufsize) 29840a7c3bb8SDon Brace { 29850a7c3bb8SDon Brace int rc = IO_OK; 29860a7c3bb8SDon Brace struct CommandList *c; 29870a7c3bb8SDon Brace struct ErrorInfo *ei; 29880a7c3bb8SDon Brace 29890a7c3bb8SDon Brace c = cmd_alloc(h); 29900a7c3bb8SDon Brace if (fill_cmd(c, RECEIVE_DIAGNOSTIC, h, buf, bufsize, 29910a7c3bb8SDon Brace page, scsi3addr, TYPE_CMD)) { 29920a7c3bb8SDon Brace rc = -1; 29930a7c3bb8SDon Brace goto out; 29940a7c3bb8SDon Brace } 29958bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 29968bc8f47eSChristoph Hellwig NO_TIMEOUT); 29970a7c3bb8SDon Brace if (rc) 29980a7c3bb8SDon Brace goto out; 29990a7c3bb8SDon Brace ei = c->err_info; 30000a7c3bb8SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 30010a7c3bb8SDon Brace hpsa_scsi_interpret_error(h, c); 30020a7c3bb8SDon Brace rc = -1; 30030a7c3bb8SDon Brace } 30040a7c3bb8SDon Brace out: 30050a7c3bb8SDon Brace cmd_free(h, c); 30060a7c3bb8SDon Brace return rc; 30070a7c3bb8SDon Brace } 30080a7c3bb8SDon Brace 30090a7c3bb8SDon Brace static u64 hpsa_get_enclosure_logical_identifier(struct ctlr_info *h, 30100a7c3bb8SDon Brace u8 *scsi3addr) 30110a7c3bb8SDon Brace { 30120a7c3bb8SDon Brace u8 *buf; 30130a7c3bb8SDon Brace u64 sa = 0; 30140a7c3bb8SDon Brace int rc = 0; 30150a7c3bb8SDon Brace 30160a7c3bb8SDon Brace buf = kzalloc(1024, GFP_KERNEL); 30170a7c3bb8SDon Brace if (!buf) 30180a7c3bb8SDon Brace return 0; 30190a7c3bb8SDon Brace 30200a7c3bb8SDon Brace rc = hpsa_do_receive_diagnostic(h, scsi3addr, RECEIVE_DIAGNOSTIC, 30210a7c3bb8SDon Brace buf, 1024); 30220a7c3bb8SDon Brace 30230a7c3bb8SDon Brace if (rc) 30240a7c3bb8SDon Brace goto out; 30250a7c3bb8SDon Brace 30260a7c3bb8SDon Brace sa = get_unaligned_be64(buf+12); 30270a7c3bb8SDon Brace 30280a7c3bb8SDon Brace out: 30290a7c3bb8SDon Brace kfree(buf); 30300a7c3bb8SDon Brace return sa; 30310a7c3bb8SDon Brace } 30320a7c3bb8SDon Brace 3033edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 3034b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 3035edd16368SStephen M. Cameron unsigned char bufsize) 3036edd16368SStephen M. Cameron { 3037edd16368SStephen M. Cameron int rc = IO_OK; 3038edd16368SStephen M. Cameron struct CommandList *c; 3039edd16368SStephen M. Cameron struct ErrorInfo *ei; 3040edd16368SStephen M. Cameron 304145fcb86eSStephen Cameron c = cmd_alloc(h); 3042edd16368SStephen M. Cameron 3043a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 3044a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 3045a2dac136SStephen M. Cameron rc = -1; 3046a2dac136SStephen M. Cameron goto out; 3047a2dac136SStephen M. Cameron } 30488bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 30498bc8f47eSChristoph Hellwig NO_TIMEOUT); 305025163bd5SWebb Scales if (rc) 305125163bd5SWebb Scales goto out; 3052edd16368SStephen M. Cameron ei = c->err_info; 3053edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3054d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3055edd16368SStephen M. Cameron rc = -1; 3056edd16368SStephen M. Cameron } 3057a2dac136SStephen M. Cameron out: 305845fcb86eSStephen Cameron cmd_free(h, c); 3059edd16368SStephen M. Cameron return rc; 3060edd16368SStephen M. Cameron } 3061edd16368SStephen M. Cameron 3062c5dfd106SDon Brace static int hpsa_send_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 306325163bd5SWebb Scales u8 reset_type, int reply_queue) 3064edd16368SStephen M. Cameron { 3065edd16368SStephen M. Cameron int rc = IO_OK; 3066edd16368SStephen M. Cameron struct CommandList *c; 3067edd16368SStephen M. Cameron struct ErrorInfo *ei; 3068edd16368SStephen M. Cameron 306945fcb86eSStephen Cameron c = cmd_alloc(h); 3070c5dfd106SDon Brace c->device = dev; 3071edd16368SStephen M. Cameron 3072a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 3073c5dfd106SDon Brace (void) fill_cmd(c, reset_type, h, NULL, 0, 0, dev->scsi3addr, TYPE_MSG); 30742ef28849SDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 307525163bd5SWebb Scales if (rc) { 307625163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 307725163bd5SWebb Scales goto out; 307825163bd5SWebb Scales } 3079edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 3080edd16368SStephen M. Cameron 3081edd16368SStephen M. Cameron ei = c->err_info; 3082edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 3083d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3084edd16368SStephen M. Cameron rc = -1; 3085edd16368SStephen M. Cameron } 308625163bd5SWebb Scales out: 308745fcb86eSStephen Cameron cmd_free(h, c); 3088edd16368SStephen M. Cameron return rc; 3089edd16368SStephen M. Cameron } 3090edd16368SStephen M. Cameron 3091d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 3092d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 3093d604f533SWebb Scales unsigned char *scsi3addr) 3094d604f533SWebb Scales { 3095d604f533SWebb Scales int i; 3096d604f533SWebb Scales bool match = false; 3097d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 3098d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 3099d604f533SWebb Scales 3100d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 3101d604f533SWebb Scales return false; 3102d604f533SWebb Scales 3103d604f533SWebb Scales switch (c->cmd_type) { 3104d604f533SWebb Scales case CMD_SCSI: 3105d604f533SWebb Scales case CMD_IOCTL_PEND: 3106d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 3107d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 3108d604f533SWebb Scales break; 3109d604f533SWebb Scales 3110d604f533SWebb Scales case CMD_IOACCEL1: 3111d604f533SWebb Scales case CMD_IOACCEL2: 3112d604f533SWebb Scales if (c->phys_disk == dev) { 3113d604f533SWebb Scales /* HBA mode match */ 3114d604f533SWebb Scales match = true; 3115d604f533SWebb Scales } else { 3116d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 3117d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 3118d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 3119d604f533SWebb Scales * instead. */ 3120d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3121d604f533SWebb Scales /* FIXME: an alternate test might be 3122d604f533SWebb Scales * 3123d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 3124d604f533SWebb Scales * == c2->scsi_nexus; */ 3125d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 3126d604f533SWebb Scales } 3127d604f533SWebb Scales } 3128d604f533SWebb Scales break; 3129d604f533SWebb Scales 3130d604f533SWebb Scales case IOACCEL2_TMF: 3131d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3132d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 3133d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 3134d604f533SWebb Scales } 3135d604f533SWebb Scales break; 3136d604f533SWebb Scales 3137d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 3138d604f533SWebb Scales match = false; 3139d604f533SWebb Scales break; 3140d604f533SWebb Scales 3141d604f533SWebb Scales default: 3142d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 3143d604f533SWebb Scales c->cmd_type); 3144d604f533SWebb Scales BUG(); 3145d604f533SWebb Scales } 3146d604f533SWebb Scales 3147d604f533SWebb Scales return match; 3148d604f533SWebb Scales } 3149d604f533SWebb Scales 3150d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 3151c5dfd106SDon Brace u8 reset_type, int reply_queue) 3152d604f533SWebb Scales { 3153d604f533SWebb Scales int rc = 0; 3154d604f533SWebb Scales 3155d604f533SWebb Scales /* We can really only handle one reset at a time */ 3156d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 3157d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 3158d604f533SWebb Scales return -EINTR; 3159d604f533SWebb Scales } 3160d604f533SWebb Scales 3161c5dfd106SDon Brace rc = hpsa_send_reset(h, dev, reset_type, reply_queue); 3162c5dfd106SDon Brace if (!rc) { 3163c5dfd106SDon Brace /* incremented by sending the reset request */ 3164c5dfd106SDon Brace atomic_dec(&dev->commands_outstanding); 3165d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 3166c5dfd106SDon Brace atomic_read(&dev->commands_outstanding) <= 0 || 3167d604f533SWebb Scales lockup_detected(h)); 3168c5dfd106SDon Brace } 3169d604f533SWebb Scales 3170d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 3171d604f533SWebb Scales dev_warn(&h->pdev->dev, 3172d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 3173d604f533SWebb Scales rc = -ENODEV; 3174d604f533SWebb Scales } 3175d604f533SWebb Scales 3176c5dfd106SDon Brace if (!rc) 3177c5dfd106SDon Brace rc = wait_for_device_to_become_ready(h, dev->scsi3addr, 0); 3178d604f533SWebb Scales 3179d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 3180d604f533SWebb Scales return rc; 3181d604f533SWebb Scales } 3182d604f533SWebb Scales 3183edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 3184edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 3185edd16368SStephen M. Cameron { 3186edd16368SStephen M. Cameron int rc; 3187edd16368SStephen M. Cameron unsigned char *buf; 3188edd16368SStephen M. Cameron 3189edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 3190edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3191edd16368SStephen M. Cameron if (!buf) 3192edd16368SStephen M. Cameron return; 31938383278dSScott Teel 31948383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, 31958383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY)) 31968383278dSScott Teel goto exit; 31978383278dSScott Teel 31988383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 31998383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64); 32008383278dSScott Teel 3201edd16368SStephen M. Cameron if (rc == 0) 3202edd16368SStephen M. Cameron *raid_level = buf[8]; 3203edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 3204edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 32058383278dSScott Teel exit: 3206edd16368SStephen M. Cameron kfree(buf); 3207edd16368SStephen M. Cameron return; 3208edd16368SStephen M. Cameron } 3209edd16368SStephen M. Cameron 3210283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 3211283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 3212283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 3213283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 3214283b4a9bSStephen M. Cameron { 3215283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 3216283b4a9bSStephen M. Cameron int map, row, col; 3217283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 3218283b4a9bSStephen M. Cameron 3219283b4a9bSStephen M. Cameron if (rc != 0) 3220283b4a9bSStephen M. Cameron return; 3221283b4a9bSStephen M. Cameron 32222ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 32232ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 32242ba8bfc8SStephen M. Cameron return; 32252ba8bfc8SStephen M. Cameron 3226283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 3227283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 3228283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 3229283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 3230283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 3231283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 3232283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 3233283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 3234283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 3235283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 3236283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 3237283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 3238283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 3239283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 3240283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 3241283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 3242283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 3243283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 3244283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 3245283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 3246283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 3247283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 3248283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 3249283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 32502b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 3251dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 3252ba82d91bSColin Ian King dev_info(&h->pdev->dev, "encryption = %s\n", 32532b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 32542b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 3255dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 3256dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 3257283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 3258283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 3259283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 3260283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 3261283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 3262283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 3263283b4a9bSStephen M. Cameron disks_per_row = 3264283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 3265283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3266283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3267283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 3268283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3269283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3270283b4a9bSStephen M. Cameron disks_per_row = 3271283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 3272283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3273283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3274283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 3275283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3276283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3277283b4a9bSStephen M. Cameron } 3278283b4a9bSStephen M. Cameron } 3279283b4a9bSStephen M. Cameron } 3280283b4a9bSStephen M. Cameron #else 3281283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 3282283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 3283283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 3284283b4a9bSStephen M. Cameron { 3285283b4a9bSStephen M. Cameron } 3286283b4a9bSStephen M. Cameron #endif 3287283b4a9bSStephen M. Cameron 3288283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 3289283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3290283b4a9bSStephen M. Cameron { 3291283b4a9bSStephen M. Cameron int rc = 0; 3292283b4a9bSStephen M. Cameron struct CommandList *c; 3293283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 3294283b4a9bSStephen M. Cameron 329545fcb86eSStephen Cameron c = cmd_alloc(h); 3296bf43caf3SRobert Elliott 3297283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 3298283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 3299283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 33002dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 33012dd02d74SRobert Elliott cmd_free(h, c); 33022dd02d74SRobert Elliott return -1; 3303283b4a9bSStephen M. Cameron } 33048bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 33058bc8f47eSChristoph Hellwig NO_TIMEOUT); 330625163bd5SWebb Scales if (rc) 330725163bd5SWebb Scales goto out; 3308283b4a9bSStephen M. Cameron ei = c->err_info; 3309283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3310d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 331125163bd5SWebb Scales rc = -1; 331225163bd5SWebb Scales goto out; 3313283b4a9bSStephen M. Cameron } 331445fcb86eSStephen Cameron cmd_free(h, c); 3315283b4a9bSStephen M. Cameron 3316283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 3317283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 3318283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 3319283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 3320283b4a9bSStephen M. Cameron rc = -1; 3321283b4a9bSStephen M. Cameron } 3322283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 3323283b4a9bSStephen M. Cameron return rc; 332425163bd5SWebb Scales out: 332525163bd5SWebb Scales cmd_free(h, c); 332625163bd5SWebb Scales return rc; 3327283b4a9bSStephen M. Cameron } 3328283b4a9bSStephen M. Cameron 3329d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h, 3330d04e62b9SKevin Barnett unsigned char scsi3addr[], u16 bmic_device_index, 3331d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *buf, size_t bufsize) 3332d04e62b9SKevin Barnett { 3333d04e62b9SKevin Barnett int rc = IO_OK; 3334d04e62b9SKevin Barnett struct CommandList *c; 3335d04e62b9SKevin Barnett struct ErrorInfo *ei; 3336d04e62b9SKevin Barnett 3337d04e62b9SKevin Barnett c = cmd_alloc(h); 3338d04e62b9SKevin Barnett 3339d04e62b9SKevin Barnett rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize, 3340d04e62b9SKevin Barnett 0, RAID_CTLR_LUNID, TYPE_CMD); 3341d04e62b9SKevin Barnett if (rc) 3342d04e62b9SKevin Barnett goto out; 3343d04e62b9SKevin Barnett 3344d04e62b9SKevin Barnett c->Request.CDB[2] = bmic_device_index & 0xff; 3345d04e62b9SKevin Barnett c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 3346d04e62b9SKevin Barnett 33478bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 33488bc8f47eSChristoph Hellwig NO_TIMEOUT); 3349d04e62b9SKevin Barnett if (rc) 3350d04e62b9SKevin Barnett goto out; 3351d04e62b9SKevin Barnett ei = c->err_info; 3352d04e62b9SKevin Barnett if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3353d04e62b9SKevin Barnett hpsa_scsi_interpret_error(h, c); 3354d04e62b9SKevin Barnett rc = -1; 3355d04e62b9SKevin Barnett } 3356d04e62b9SKevin Barnett out: 3357d04e62b9SKevin Barnett cmd_free(h, c); 3358d04e62b9SKevin Barnett return rc; 3359d04e62b9SKevin Barnett } 3360d04e62b9SKevin Barnett 336166749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h, 336266749d0dSScott Teel struct bmic_identify_controller *buf, size_t bufsize) 336366749d0dSScott Teel { 336466749d0dSScott Teel int rc = IO_OK; 336566749d0dSScott Teel struct CommandList *c; 336666749d0dSScott Teel struct ErrorInfo *ei; 336766749d0dSScott Teel 336866749d0dSScott Teel c = cmd_alloc(h); 336966749d0dSScott Teel 337066749d0dSScott Teel rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize, 337166749d0dSScott Teel 0, RAID_CTLR_LUNID, TYPE_CMD); 337266749d0dSScott Teel if (rc) 337366749d0dSScott Teel goto out; 337466749d0dSScott Teel 33758bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 33768bc8f47eSChristoph Hellwig NO_TIMEOUT); 337766749d0dSScott Teel if (rc) 337866749d0dSScott Teel goto out; 337966749d0dSScott Teel ei = c->err_info; 338066749d0dSScott Teel if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 338166749d0dSScott Teel hpsa_scsi_interpret_error(h, c); 338266749d0dSScott Teel rc = -1; 338366749d0dSScott Teel } 338466749d0dSScott Teel out: 338566749d0dSScott Teel cmd_free(h, c); 338666749d0dSScott Teel return rc; 338766749d0dSScott Teel } 338866749d0dSScott Teel 338903383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 339003383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 339103383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 339203383736SDon Brace { 339303383736SDon Brace int rc = IO_OK; 339403383736SDon Brace struct CommandList *c; 339503383736SDon Brace struct ErrorInfo *ei; 339603383736SDon Brace 339703383736SDon Brace c = cmd_alloc(h); 339803383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 339903383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 340003383736SDon Brace if (rc) 340103383736SDon Brace goto out; 340203383736SDon Brace 340303383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 340403383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 340503383736SDon Brace 34068bc8f47eSChristoph Hellwig hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 34073026ff9bSDon Brace NO_TIMEOUT); 340803383736SDon Brace ei = c->err_info; 340903383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 341003383736SDon Brace hpsa_scsi_interpret_error(h, c); 341103383736SDon Brace rc = -1; 341203383736SDon Brace } 341303383736SDon Brace out: 341403383736SDon Brace cmd_free(h, c); 3415d04e62b9SKevin Barnett 341603383736SDon Brace return rc; 341703383736SDon Brace } 341803383736SDon Brace 3419cca8f13bSDon Brace /* 3420cca8f13bSDon Brace * get enclosure information 3421cca8f13bSDon Brace * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number 3422cca8f13bSDon Brace * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure 3423cca8f13bSDon Brace * Uses id_physical_device to determine the box_index. 3424cca8f13bSDon Brace */ 3425cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h, 3426cca8f13bSDon Brace unsigned char *scsi3addr, 3427cca8f13bSDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 3428cca8f13bSDon Brace struct hpsa_scsi_dev_t *encl_dev) 3429cca8f13bSDon Brace { 3430cca8f13bSDon Brace int rc = -1; 3431cca8f13bSDon Brace struct CommandList *c = NULL; 3432cca8f13bSDon Brace struct ErrorInfo *ei = NULL; 3433cca8f13bSDon Brace struct bmic_sense_storage_box_params *bssbp = NULL; 3434cca8f13bSDon Brace struct bmic_identify_physical_device *id_phys = NULL; 3435cca8f13bSDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 3436cca8f13bSDon Brace u16 bmic_device_index = 0; 3437cca8f13bSDon Brace 343801d0e789SDon Brace encl_dev->eli = 34390a7c3bb8SDon Brace hpsa_get_enclosure_logical_identifier(h, scsi3addr); 34400a7c3bb8SDon Brace 344101d0e789SDon Brace bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]); 344201d0e789SDon Brace 34435ac517b8SDon Brace if (encl_dev->target == -1 || encl_dev->lun == -1) { 34445ac517b8SDon Brace rc = IO_OK; 34455ac517b8SDon Brace goto out; 34465ac517b8SDon Brace } 34475ac517b8SDon Brace 344817a9e54aSDon Brace if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) { 344917a9e54aSDon Brace rc = IO_OK; 3450cca8f13bSDon Brace goto out; 345117a9e54aSDon Brace } 3452cca8f13bSDon Brace 3453cca8f13bSDon Brace bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL); 3454cca8f13bSDon Brace if (!bssbp) 3455cca8f13bSDon Brace goto out; 3456cca8f13bSDon Brace 3457cca8f13bSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3458cca8f13bSDon Brace if (!id_phys) 3459cca8f13bSDon Brace goto out; 3460cca8f13bSDon Brace 3461cca8f13bSDon Brace rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index, 3462cca8f13bSDon Brace id_phys, sizeof(*id_phys)); 3463cca8f13bSDon Brace if (rc) { 3464cca8f13bSDon Brace dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n", 3465cca8f13bSDon Brace __func__, encl_dev->external, bmic_device_index); 3466cca8f13bSDon Brace goto out; 3467cca8f13bSDon Brace } 3468cca8f13bSDon Brace 3469cca8f13bSDon Brace c = cmd_alloc(h); 3470cca8f13bSDon Brace 3471cca8f13bSDon Brace rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp, 3472cca8f13bSDon Brace sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD); 3473cca8f13bSDon Brace 3474cca8f13bSDon Brace if (rc) 3475cca8f13bSDon Brace goto out; 3476cca8f13bSDon Brace 3477cca8f13bSDon Brace if (id_phys->phys_connector[1] == 'E') 3478cca8f13bSDon Brace c->Request.CDB[5] = id_phys->box_index; 3479cca8f13bSDon Brace else 3480cca8f13bSDon Brace c->Request.CDB[5] = 0; 3481cca8f13bSDon Brace 34828bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 34833026ff9bSDon Brace NO_TIMEOUT); 3484cca8f13bSDon Brace if (rc) 3485cca8f13bSDon Brace goto out; 3486cca8f13bSDon Brace 3487cca8f13bSDon Brace ei = c->err_info; 3488cca8f13bSDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3489cca8f13bSDon Brace rc = -1; 3490cca8f13bSDon Brace goto out; 3491cca8f13bSDon Brace } 3492cca8f13bSDon Brace 3493cca8f13bSDon Brace encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port; 3494cca8f13bSDon Brace memcpy(&encl_dev->phys_connector[id_phys->active_path_number], 3495cca8f13bSDon Brace bssbp->phys_connector, sizeof(bssbp->phys_connector)); 3496cca8f13bSDon Brace 3497cca8f13bSDon Brace rc = IO_OK; 3498cca8f13bSDon Brace out: 3499cca8f13bSDon Brace kfree(bssbp); 3500cca8f13bSDon Brace kfree(id_phys); 3501cca8f13bSDon Brace 3502cca8f13bSDon Brace if (c) 3503cca8f13bSDon Brace cmd_free(h, c); 3504cca8f13bSDon Brace 3505cca8f13bSDon Brace if (rc != IO_OK) 3506cca8f13bSDon Brace hpsa_show_dev_msg(KERN_INFO, h, encl_dev, 3507b4e9ce1cSJulia Lawall "Error, could not get enclosure information"); 3508cca8f13bSDon Brace } 3509cca8f13bSDon Brace 3510d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h, 3511d04e62b9SKevin Barnett unsigned char *scsi3addr) 3512d04e62b9SKevin Barnett { 3513d04e62b9SKevin Barnett struct ReportExtendedLUNdata *physdev; 3514d04e62b9SKevin Barnett u32 nphysicals; 3515d04e62b9SKevin Barnett u64 sa = 0; 3516d04e62b9SKevin Barnett int i; 3517d04e62b9SKevin Barnett 3518d04e62b9SKevin Barnett physdev = kzalloc(sizeof(*physdev), GFP_KERNEL); 3519d04e62b9SKevin Barnett if (!physdev) 3520d04e62b9SKevin Barnett return 0; 3521d04e62b9SKevin Barnett 3522d04e62b9SKevin Barnett if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3523d04e62b9SKevin Barnett dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3524d04e62b9SKevin Barnett kfree(physdev); 3525d04e62b9SKevin Barnett return 0; 3526d04e62b9SKevin Barnett } 3527d04e62b9SKevin Barnett nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24; 3528d04e62b9SKevin Barnett 3529d04e62b9SKevin Barnett for (i = 0; i < nphysicals; i++) 3530d04e62b9SKevin Barnett if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) { 3531d04e62b9SKevin Barnett sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]); 3532d04e62b9SKevin Barnett break; 3533d04e62b9SKevin Barnett } 3534d04e62b9SKevin Barnett 3535d04e62b9SKevin Barnett kfree(physdev); 3536d04e62b9SKevin Barnett 3537d04e62b9SKevin Barnett return sa; 3538d04e62b9SKevin Barnett } 3539d04e62b9SKevin Barnett 3540d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr, 3541d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *dev) 3542d04e62b9SKevin Barnett { 3543d04e62b9SKevin Barnett int rc; 3544d04e62b9SKevin Barnett u64 sa = 0; 3545d04e62b9SKevin Barnett 3546d04e62b9SKevin Barnett if (is_hba_lunid(scsi3addr)) { 3547d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *ssi; 3548d04e62b9SKevin Barnett 3549d04e62b9SKevin Barnett ssi = kzalloc(sizeof(*ssi), GFP_KERNEL); 35507e8a9486SAmit Kushwaha if (!ssi) 3551d04e62b9SKevin Barnett return; 3552d04e62b9SKevin Barnett 3553d04e62b9SKevin Barnett rc = hpsa_bmic_sense_subsystem_information(h, 3554d04e62b9SKevin Barnett scsi3addr, 0, ssi, sizeof(*ssi)); 3555d04e62b9SKevin Barnett if (rc == 0) { 3556d04e62b9SKevin Barnett sa = get_unaligned_be64(ssi->primary_world_wide_id); 3557d04e62b9SKevin Barnett h->sas_address = sa; 3558d04e62b9SKevin Barnett } 3559d04e62b9SKevin Barnett 3560d04e62b9SKevin Barnett kfree(ssi); 3561d04e62b9SKevin Barnett } else 3562d04e62b9SKevin Barnett sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr); 3563d04e62b9SKevin Barnett 3564d04e62b9SKevin Barnett dev->sas_address = sa; 3565d04e62b9SKevin Barnett } 3566d04e62b9SKevin Barnett 35674e188184SBader Ali Saleh static void hpsa_ext_ctrl_present(struct ctlr_info *h, 35684e188184SBader Ali Saleh struct ReportExtendedLUNdata *physdev) 35694e188184SBader Ali Saleh { 35704e188184SBader Ali Saleh u32 nphysicals; 35714e188184SBader Ali Saleh int i; 35724e188184SBader Ali Saleh 35734e188184SBader Ali Saleh if (h->discovery_polling) 35744e188184SBader Ali Saleh return; 35754e188184SBader Ali Saleh 35764e188184SBader Ali Saleh nphysicals = (get_unaligned_be32(physdev->LUNListLength) / 24) + 1; 35774e188184SBader Ali Saleh 35784e188184SBader Ali Saleh for (i = 0; i < nphysicals; i++) { 35794e188184SBader Ali Saleh if (physdev->LUN[i].device_type == 35804e188184SBader Ali Saleh BMIC_DEVICE_TYPE_CONTROLLER 35814e188184SBader Ali Saleh && !is_hba_lunid(physdev->LUN[i].lunid)) { 35824e188184SBader Ali Saleh dev_info(&h->pdev->dev, 35834e188184SBader Ali Saleh "External controller present, activate discovery polling and disable rld caching\n"); 35844e188184SBader Ali Saleh hpsa_disable_rld_caching(h); 35854e188184SBader Ali Saleh h->discovery_polling = 1; 35864e188184SBader Ali Saleh break; 35874e188184SBader Ali Saleh } 35884e188184SBader Ali Saleh } 35894e188184SBader Ali Saleh } 35904e188184SBader Ali Saleh 3591d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */ 35928383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 35931b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 35941b70150aSStephen M. Cameron { 35951b70150aSStephen M. Cameron int rc; 35961b70150aSStephen M. Cameron int i; 35971b70150aSStephen M. Cameron int pages; 35981b70150aSStephen M. Cameron unsigned char *buf, bufsize; 35991b70150aSStephen M. Cameron 36001b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 36011b70150aSStephen M. Cameron if (!buf) 36028383278dSScott Teel return false; 36031b70150aSStephen M. Cameron 36041b70150aSStephen M. Cameron /* Get the size of the page list first */ 36051b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 36061b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 36071b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 36081b70150aSStephen M. Cameron if (rc != 0) 36091b70150aSStephen M. Cameron goto exit_unsupported; 36101b70150aSStephen M. Cameron pages = buf[3]; 36111b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 36121b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 36131b70150aSStephen M. Cameron else 36141b70150aSStephen M. Cameron bufsize = 255; 36151b70150aSStephen M. Cameron 36161b70150aSStephen M. Cameron /* Get the whole VPD page list */ 36171b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 36181b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 36191b70150aSStephen M. Cameron buf, bufsize); 36201b70150aSStephen M. Cameron if (rc != 0) 36211b70150aSStephen M. Cameron goto exit_unsupported; 36221b70150aSStephen M. Cameron 36231b70150aSStephen M. Cameron pages = buf[3]; 36241b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 36251b70150aSStephen M. Cameron if (buf[3 + i] == page) 36261b70150aSStephen M. Cameron goto exit_supported; 36271b70150aSStephen M. Cameron exit_unsupported: 36281b70150aSStephen M. Cameron kfree(buf); 36298383278dSScott Teel return false; 36301b70150aSStephen M. Cameron exit_supported: 36311b70150aSStephen M. Cameron kfree(buf); 36328383278dSScott Teel return true; 36331b70150aSStephen M. Cameron } 36341b70150aSStephen M. Cameron 3635b2582a65SDon Brace /* 3636b2582a65SDon Brace * Called during a scan operation. 3637b2582a65SDon Brace * Sets ioaccel status on the new device list, not the existing device list 3638b2582a65SDon Brace * 3639b2582a65SDon Brace * The device list used during I/O will be updated later in 3640b2582a65SDon Brace * adjust_hpsa_scsi_table. 3641b2582a65SDon Brace */ 3642283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 3643283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3644283b4a9bSStephen M. Cameron { 3645283b4a9bSStephen M. Cameron int rc; 3646283b4a9bSStephen M. Cameron unsigned char *buf; 3647283b4a9bSStephen M. Cameron u8 ioaccel_status; 3648283b4a9bSStephen M. Cameron 3649283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3650283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 365141ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3652283b4a9bSStephen M. Cameron 3653283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3654283b4a9bSStephen M. Cameron if (!buf) 3655283b4a9bSStephen M. Cameron return; 36561b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 36571b70150aSStephen M. Cameron goto out; 3658283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 3659b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 3660283b4a9bSStephen M. Cameron if (rc != 0) 3661283b4a9bSStephen M. Cameron goto out; 3662283b4a9bSStephen M. Cameron 3663283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 3664283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 3665283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 3666283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 3667283b4a9bSStephen M. Cameron this_device->offload_config = 3668283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3669283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3670b2582a65SDon Brace this_device->offload_to_be_enabled = 3671283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3672283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3673b2582a65SDon Brace this_device->offload_to_be_enabled = 0; 3674283b4a9bSStephen M. Cameron } 3675b2582a65SDon Brace 3676283b4a9bSStephen M. Cameron out: 3677283b4a9bSStephen M. Cameron kfree(buf); 3678283b4a9bSStephen M. Cameron return; 3679283b4a9bSStephen M. Cameron } 3680283b4a9bSStephen M. Cameron 3681edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3682edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 368375d23d89SDon Brace unsigned char *device_id, int index, int buflen) 3684edd16368SStephen M. Cameron { 3685edd16368SStephen M. Cameron int rc; 3686edd16368SStephen M. Cameron unsigned char *buf; 3687edd16368SStephen M. Cameron 36888383278dSScott Teel /* Does controller have VPD for device id? */ 36898383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID)) 36908383278dSScott Teel return 1; /* not supported */ 36918383278dSScott Teel 3692edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3693edd16368SStephen M. Cameron if (!buf) 3694a84d794dSStephen M. Cameron return -ENOMEM; 36958383278dSScott Teel 36968383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 36978383278dSScott Teel HPSA_VPD_LV_DEVICE_ID, buf, 64); 36988383278dSScott Teel if (rc == 0) { 36998383278dSScott Teel if (buflen > 16) 37008383278dSScott Teel buflen = 16; 37018383278dSScott Teel memcpy(device_id, &buf[8], buflen); 37028383278dSScott Teel } 370375d23d89SDon Brace 3704edd16368SStephen M. Cameron kfree(buf); 370575d23d89SDon Brace 37068383278dSScott Teel return rc; /*0 - got id, otherwise, didn't */ 3707edd16368SStephen M. Cameron } 3708edd16368SStephen M. Cameron 3709edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 371003383736SDon Brace void *buf, int bufsize, 3711edd16368SStephen M. Cameron int extended_response) 3712edd16368SStephen M. Cameron { 3713edd16368SStephen M. Cameron int rc = IO_OK; 3714edd16368SStephen M. Cameron struct CommandList *c; 3715edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3716edd16368SStephen M. Cameron struct ErrorInfo *ei; 3717edd16368SStephen M. Cameron 371845fcb86eSStephen Cameron c = cmd_alloc(h); 3719bf43caf3SRobert Elliott 3720e89c0ae7SStephen M. Cameron /* address the controller */ 3721e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3722a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3723a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 372445f769b2SHannes Reinecke rc = -EAGAIN; 3725a2dac136SStephen M. Cameron goto out; 3726a2dac136SStephen M. Cameron } 3727edd16368SStephen M. Cameron if (extended_response) 3728edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 37298bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 37308bc8f47eSChristoph Hellwig NO_TIMEOUT); 373125163bd5SWebb Scales if (rc) 373225163bd5SWebb Scales goto out; 3733edd16368SStephen M. Cameron ei = c->err_info; 3734edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3735edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3736d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 373745f769b2SHannes Reinecke rc = -EIO; 3738283b4a9bSStephen M. Cameron } else { 373903383736SDon Brace struct ReportLUNdata *rld = buf; 374003383736SDon Brace 374103383736SDon Brace if (rld->extended_response_flag != extended_response) { 374245f769b2SHannes Reinecke if (!h->legacy_board) { 3743283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3744283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3745283b4a9bSStephen M. Cameron extended_response, 374603383736SDon Brace rld->extended_response_flag); 374745f769b2SHannes Reinecke rc = -EINVAL; 374845f769b2SHannes Reinecke } else 374945f769b2SHannes Reinecke rc = -EOPNOTSUPP; 3750283b4a9bSStephen M. Cameron } 3751edd16368SStephen M. Cameron } 3752a2dac136SStephen M. Cameron out: 375345fcb86eSStephen Cameron cmd_free(h, c); 3754edd16368SStephen M. Cameron return rc; 3755edd16368SStephen M. Cameron } 3756edd16368SStephen M. Cameron 3757edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 375803383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3759edd16368SStephen M. Cameron { 37602a80d545SHannes Reinecke int rc; 37612a80d545SHannes Reinecke struct ReportLUNdata *lbuf; 37622a80d545SHannes Reinecke 37632a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 376403383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 376545f769b2SHannes Reinecke if (!rc || rc != -EOPNOTSUPP) 37662a80d545SHannes Reinecke return rc; 37672a80d545SHannes Reinecke 37682a80d545SHannes Reinecke /* REPORT PHYS EXTENDED is not supported */ 37692a80d545SHannes Reinecke lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL); 37702a80d545SHannes Reinecke if (!lbuf) 37712a80d545SHannes Reinecke return -ENOMEM; 37722a80d545SHannes Reinecke 37732a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0); 37742a80d545SHannes Reinecke if (!rc) { 37752a80d545SHannes Reinecke int i; 37762a80d545SHannes Reinecke u32 nphys; 37772a80d545SHannes Reinecke 37782a80d545SHannes Reinecke /* Copy ReportLUNdata header */ 37792a80d545SHannes Reinecke memcpy(buf, lbuf, 8); 37802a80d545SHannes Reinecke nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8; 37812a80d545SHannes Reinecke for (i = 0; i < nphys; i++) 37822a80d545SHannes Reinecke memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8); 37832a80d545SHannes Reinecke } 37842a80d545SHannes Reinecke kfree(lbuf); 37852a80d545SHannes Reinecke return rc; 3786edd16368SStephen M. Cameron } 3787edd16368SStephen M. Cameron 3788edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3789edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3790edd16368SStephen M. Cameron { 3791edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3792edd16368SStephen M. Cameron } 3793edd16368SStephen M. Cameron 3794edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3795edd16368SStephen M. Cameron int bus, int target, int lun) 3796edd16368SStephen M. Cameron { 3797edd16368SStephen M. Cameron device->bus = bus; 3798edd16368SStephen M. Cameron device->target = target; 3799edd16368SStephen M. Cameron device->lun = lun; 3800edd16368SStephen M. Cameron } 3801edd16368SStephen M. Cameron 38029846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 38039846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 38049846590eSStephen M. Cameron unsigned char scsi3addr[]) 38059846590eSStephen M. Cameron { 38069846590eSStephen M. Cameron int rc; 38079846590eSStephen M. Cameron int status; 38089846590eSStephen M. Cameron int size; 38099846590eSStephen M. Cameron unsigned char *buf; 38109846590eSStephen M. Cameron 38119846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 38129846590eSStephen M. Cameron if (!buf) 38139846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 38149846590eSStephen M. Cameron 38159846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 381624a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 38179846590eSStephen M. Cameron goto exit_failed; 38189846590eSStephen M. Cameron 38199846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 38209846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 38219846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 382224a4b078SStephen M. Cameron if (rc != 0) 38239846590eSStephen M. Cameron goto exit_failed; 38249846590eSStephen M. Cameron size = buf[3]; 38259846590eSStephen M. Cameron 38269846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 38279846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 38289846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 382924a4b078SStephen M. Cameron if (rc != 0) 38309846590eSStephen M. Cameron goto exit_failed; 38319846590eSStephen M. Cameron status = buf[4]; /* status byte */ 38329846590eSStephen M. Cameron 38339846590eSStephen M. Cameron kfree(buf); 38349846590eSStephen M. Cameron return status; 38359846590eSStephen M. Cameron exit_failed: 38369846590eSStephen M. Cameron kfree(buf); 38379846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 38389846590eSStephen M. Cameron } 38399846590eSStephen M. Cameron 38409846590eSStephen M. Cameron /* Determine offline status of a volume. 38419846590eSStephen M. Cameron * Return either: 38429846590eSStephen M. Cameron * 0 (not offline) 384367955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 38449846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 38459846590eSStephen M. Cameron * describing why a volume is to be kept offline) 38469846590eSStephen M. Cameron */ 384785b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h, 38489846590eSStephen M. Cameron unsigned char scsi3addr[]) 38499846590eSStephen M. Cameron { 38509846590eSStephen M. Cameron struct CommandList *c; 38519437ac43SStephen Cameron unsigned char *sense; 38529437ac43SStephen Cameron u8 sense_key, asc, ascq; 38539437ac43SStephen Cameron int sense_len; 385425163bd5SWebb Scales int rc, ldstat = 0; 38559846590eSStephen M. Cameron u16 cmd_status; 38569846590eSStephen M. Cameron u8 scsi_status; 38579846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 38589846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 38599846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 38609846590eSStephen M. Cameron 38619846590eSStephen M. Cameron c = cmd_alloc(h); 3862bf43caf3SRobert Elliott 38639846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 3864c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 38653026ff9bSDon Brace NO_TIMEOUT); 386625163bd5SWebb Scales if (rc) { 386725163bd5SWebb Scales cmd_free(h, c); 386885b29008SDon Brace return HPSA_VPD_LV_STATUS_UNSUPPORTED; 386925163bd5SWebb Scales } 38709846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 38719437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 38729437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 38739437ac43SStephen Cameron else 38749437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 38759437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 38769846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 38779846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 38789846590eSStephen M. Cameron cmd_free(h, c); 38799846590eSStephen M. Cameron 38809846590eSStephen M. Cameron /* Determine the reason for not ready state */ 38819846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 38829846590eSStephen M. Cameron 38839846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 38849846590eSStephen M. Cameron switch (ldstat) { 388585b29008SDon Brace case HPSA_LV_FAILED: 38869846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 38875ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 38889846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 38899846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 38909846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 38919846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 38929846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 38939846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 38949846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 38959846590eSStephen M. Cameron return ldstat; 38969846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 38979846590eSStephen M. Cameron /* If VPD status page isn't available, 38989846590eSStephen M. Cameron * use ASC/ASCQ to determine state 38999846590eSStephen M. Cameron */ 39009846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 39019846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 39029846590eSStephen M. Cameron return ldstat; 39039846590eSStephen M. Cameron break; 39049846590eSStephen M. Cameron default: 39059846590eSStephen M. Cameron break; 39069846590eSStephen M. Cameron } 390785b29008SDon Brace return HPSA_LV_OK; 39089846590eSStephen M. Cameron } 39099846590eSStephen M. Cameron 3910edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 39110b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 39120b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3913edd16368SStephen M. Cameron { 39140b0e1d6cSStephen M. Cameron 39150b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 39160b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 39170b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 39180b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 39190b0e1d6cSStephen M. Cameron 3920ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 39210b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3922683fc444SDon Brace int rc = 0; 3923edd16368SStephen M. Cameron 3924ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3925683fc444SDon Brace if (!inq_buff) { 3926683fc444SDon Brace rc = -ENOMEM; 3927edd16368SStephen M. Cameron goto bail_out; 3928683fc444SDon Brace } 3929edd16368SStephen M. Cameron 3930edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3931edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3932edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3933edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 393485b29008SDon Brace "%s: inquiry failed, device will be skipped.\n", 393585b29008SDon Brace __func__); 393685b29008SDon Brace rc = HPSA_INQUIRY_FAILED; 3937edd16368SStephen M. Cameron goto bail_out; 3938edd16368SStephen M. Cameron } 3939edd16368SStephen M. Cameron 39404af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[8], 8); 39414af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[16], 16); 394275d23d89SDon Brace 3943edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3944edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3945edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3946edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3947edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3948edd16368SStephen M. Cameron sizeof(this_device->model)); 39497630b3a5SHannes Reinecke this_device->rev = inq_buff[2]; 3950edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3951edd16368SStephen M. Cameron sizeof(this_device->device_id)); 39528383278dSScott Teel if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8, 3953a45bcc4eSDon Brace sizeof(this_device->device_id)) < 0) { 39548383278dSScott Teel dev_err(&h->pdev->dev, 3955a45bcc4eSDon Brace "hpsa%d: %s: can't get device id for [%d:%d:%d:%d]\t%s\t%.16s\n", 39568383278dSScott Teel h->ctlr, __func__, 39578383278dSScott Teel h->scsi_host->host_no, 3958a45bcc4eSDon Brace this_device->bus, this_device->target, 3959a45bcc4eSDon Brace this_device->lun, 39608383278dSScott Teel scsi_device_type(this_device->devtype), 39618383278dSScott Teel this_device->model); 3962a45bcc4eSDon Brace rc = HPSA_LV_FAILED; 3963a45bcc4eSDon Brace goto bail_out; 3964a45bcc4eSDon Brace } 3965edd16368SStephen M. Cameron 3966af15ed36SDon Brace if ((this_device->devtype == TYPE_DISK || 3967af15ed36SDon Brace this_device->devtype == TYPE_ZBC) && 3968283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 396985b29008SDon Brace unsigned char volume_offline; 397067955ba3SStephen M. Cameron 3971edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3972283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3973283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 397467955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 39754d17944aSHannes Reinecke if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED && 39764d17944aSHannes Reinecke h->legacy_board) { 39774d17944aSHannes Reinecke /* 39784d17944aSHannes Reinecke * Legacy boards might not support volume status 39794d17944aSHannes Reinecke */ 39804d17944aSHannes Reinecke dev_info(&h->pdev->dev, 39814d17944aSHannes Reinecke "C0:T%d:L%d Volume status not available, assuming online.\n", 39824d17944aSHannes Reinecke this_device->target, this_device->lun); 39834d17944aSHannes Reinecke volume_offline = 0; 39844d17944aSHannes Reinecke } 3985eb94588dSTomas Henzl this_device->volume_offline = volume_offline; 398685b29008SDon Brace if (volume_offline == HPSA_LV_FAILED) { 398785b29008SDon Brace rc = HPSA_LV_FAILED; 398885b29008SDon Brace dev_err(&h->pdev->dev, 398985b29008SDon Brace "%s: LV failed, device will be skipped.\n", 399085b29008SDon Brace __func__); 399185b29008SDon Brace goto bail_out; 399285b29008SDon Brace } 3993283b4a9bSStephen M. Cameron } else { 3994edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3995283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3996283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 399741ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3998a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 39999846590eSStephen M. Cameron this_device->volume_offline = 0; 400003383736SDon Brace this_device->queue_depth = h->nr_cmds; 4001283b4a9bSStephen M. Cameron } 4002edd16368SStephen M. Cameron 40035086435eSDon Brace if (this_device->external) 40045086435eSDon Brace this_device->queue_depth = EXTERNAL_QD; 40055086435eSDon Brace 40060b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 40070b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 40080b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 40090b0e1d6cSStephen M. Cameron */ 40100b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 40110b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 40120b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 40130b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 40140b0e1d6cSStephen M. Cameron } 4015edd16368SStephen M. Cameron kfree(inq_buff); 4016edd16368SStephen M. Cameron return 0; 4017edd16368SStephen M. Cameron 4018edd16368SStephen M. Cameron bail_out: 4019edd16368SStephen M. Cameron kfree(inq_buff); 4020683fc444SDon Brace return rc; 4021edd16368SStephen M. Cameron } 4022edd16368SStephen M. Cameron 4023c795505aSKevin Barnett /* 4024c795505aSKevin Barnett * Helper function to assign bus, target, lun mapping of devices. 4025edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 4026edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 4027edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 4028edd16368SStephen M. Cameron */ 4029edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 40301f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 4031edd16368SStephen M. Cameron { 4032c795505aSKevin Barnett u32 lunid = get_unaligned_le32(lunaddrbytes); 4033edd16368SStephen M. Cameron 40341f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 40351f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 40367630b3a5SHannes Reinecke if (is_hba_lunid(lunaddrbytes)) { 40377630b3a5SHannes Reinecke int bus = HPSA_HBA_BUS; 40387630b3a5SHannes Reinecke 40397630b3a5SHannes Reinecke if (!device->rev) 40407630b3a5SHannes Reinecke bus = HPSA_LEGACY_HBA_BUS; 4041c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 40427630b3a5SHannes Reinecke bus, 0, lunid & 0x3fff); 40437630b3a5SHannes Reinecke } else 40441f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 4045c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 4046c795505aSKevin Barnett HPSA_PHYSICAL_DEVICE_BUS, -1, -1); 40471f310bdeSStephen M. Cameron return; 40481f310bdeSStephen M. Cameron } 40491f310bdeSStephen M. Cameron /* It's a logical device */ 405066749d0dSScott Teel if (device->external) { 40511f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 4052c795505aSKevin Barnett HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff, 4053c795505aSKevin Barnett lunid & 0x00ff); 40541f310bdeSStephen M. Cameron return; 4055339b2b14SStephen M. Cameron } 4056c795505aSKevin Barnett hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS, 4057c795505aSKevin Barnett 0, lunid & 0x3fff); 4058edd16368SStephen M. Cameron } 4059edd16368SStephen M. Cameron 406066749d0dSScott Teel static int figure_external_status(struct ctlr_info *h, int raid_ctlr_position, 406166749d0dSScott Teel int i, int nphysicals, int nlocal_logicals) 406266749d0dSScott Teel { 406366749d0dSScott Teel /* In report logicals, local logicals are listed first, 406466749d0dSScott Teel * then any externals. 406566749d0dSScott Teel */ 406666749d0dSScott Teel int logicals_start = nphysicals + (raid_ctlr_position == 0); 406766749d0dSScott Teel 406866749d0dSScott Teel if (i == raid_ctlr_position) 406966749d0dSScott Teel return 0; 407066749d0dSScott Teel 407166749d0dSScott Teel if (i < logicals_start) 407266749d0dSScott Teel return 0; 407366749d0dSScott Teel 407466749d0dSScott Teel /* i is in logicals range, but still within local logicals */ 407566749d0dSScott Teel if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals) 407666749d0dSScott Teel return 0; 407766749d0dSScott Teel 407866749d0dSScott Teel return 1; /* it's an external lun */ 407966749d0dSScott Teel } 408066749d0dSScott Teel 408154b6e9e9SScott Teel /* 4082edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 4083edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 4084edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 4085edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 4086edd16368SStephen M. Cameron */ 4087edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 408803383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 408901a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 4090edd16368SStephen M. Cameron { 409103383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 4092edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 4093edd16368SStephen M. Cameron return -1; 4094edd16368SStephen M. Cameron } 409503383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 4096edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 409703383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 409803383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 4099edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 4100edd16368SStephen M. Cameron } 410103383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 4102edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 4103edd16368SStephen M. Cameron return -1; 4104edd16368SStephen M. Cameron } 41056df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 4106edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 4107edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 4108edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 4109edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 4110edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 4111edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 4112edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 4113edd16368SStephen M. Cameron } 4114edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 4115edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 4116edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 4117edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 4118edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 4119edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 4120edd16368SStephen M. Cameron } 4121edd16368SStephen M. Cameron return 0; 4122edd16368SStephen M. Cameron } 4123edd16368SStephen M. Cameron 412442a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 412542a91641SDon Brace int i, int nphysicals, int nlogicals, 4126a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 4127339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 4128339b2b14SStephen M. Cameron { 4129339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 4130339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 4131339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 4132339b2b14SStephen M. Cameron */ 4133339b2b14SStephen M. Cameron 4134339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 4135339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 4136339b2b14SStephen M. Cameron 4137339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 4138339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 4139339b2b14SStephen M. Cameron 4140339b2b14SStephen M. Cameron if (i < logicals_start) 4141d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 4142d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 4143339b2b14SStephen M. Cameron 4144339b2b14SStephen M. Cameron if (i < last_device) 4145339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 4146339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 4147339b2b14SStephen M. Cameron BUG(); 4148339b2b14SStephen M. Cameron return NULL; 4149339b2b14SStephen M. Cameron } 4150339b2b14SStephen M. Cameron 415103383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 415203383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 415303383736SDon Brace struct hpsa_scsi_dev_t *dev, 4154f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 415503383736SDon Brace struct bmic_identify_physical_device *id_phys) 415603383736SDon Brace { 415703383736SDon Brace int rc; 41584b6e5597SScott Teel struct ext_report_lun_entry *rle; 41594b6e5597SScott Teel 41604b6e5597SScott Teel rle = &rlep->LUN[rle_index]; 416103383736SDon Brace 416203383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 4163f2039b03SDon Brace if ((rle->device_flags & 0x08) && dev->ioaccel_handle) 4164a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 416503383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 4166f2039b03SDon Brace rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0], 4167f2039b03SDon Brace GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys, 416803383736SDon Brace sizeof(*id_phys)); 416903383736SDon Brace if (!rc) 417003383736SDon Brace /* Reserve space for FW operations */ 417103383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 417203383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 417303383736SDon Brace dev->queue_depth = 417403383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 417503383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 417603383736SDon Brace else 417703383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 417803383736SDon Brace } 417903383736SDon Brace 41808270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device, 4181f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 41828270b862SJoe Handzik struct bmic_identify_physical_device *id_phys) 41838270b862SJoe Handzik { 4184f2039b03SDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 4185f2039b03SDon Brace 4186f2039b03SDon Brace if ((rle->device_flags & 0x08) && this_device->ioaccel_handle) 41878270b862SJoe Handzik this_device->hba_ioaccel_enabled = 1; 41888270b862SJoe Handzik 41898270b862SJoe Handzik memcpy(&this_device->active_path_index, 41908270b862SJoe Handzik &id_phys->active_path_number, 41918270b862SJoe Handzik sizeof(this_device->active_path_index)); 41928270b862SJoe Handzik memcpy(&this_device->path_map, 41938270b862SJoe Handzik &id_phys->redundant_path_present_map, 41948270b862SJoe Handzik sizeof(this_device->path_map)); 41958270b862SJoe Handzik memcpy(&this_device->box, 41968270b862SJoe Handzik &id_phys->alternate_paths_phys_box_on_port, 41978270b862SJoe Handzik sizeof(this_device->box)); 41988270b862SJoe Handzik memcpy(&this_device->phys_connector, 41998270b862SJoe Handzik &id_phys->alternate_paths_phys_connector, 42008270b862SJoe Handzik sizeof(this_device->phys_connector)); 42018270b862SJoe Handzik memcpy(&this_device->bay, 42028270b862SJoe Handzik &id_phys->phys_bay_in_box, 42038270b862SJoe Handzik sizeof(this_device->bay)); 42048270b862SJoe Handzik } 42058270b862SJoe Handzik 420666749d0dSScott Teel /* get number of local logical disks. */ 420766749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h, 420866749d0dSScott Teel struct bmic_identify_controller *id_ctlr, 420966749d0dSScott Teel u32 *nlocals) 421066749d0dSScott Teel { 421166749d0dSScott Teel int rc; 421266749d0dSScott Teel 421366749d0dSScott Teel if (!id_ctlr) { 421466749d0dSScott Teel dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n", 421566749d0dSScott Teel __func__); 421666749d0dSScott Teel return -ENOMEM; 421766749d0dSScott Teel } 421866749d0dSScott Teel memset(id_ctlr, 0, sizeof(*id_ctlr)); 421966749d0dSScott Teel rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr)); 422066749d0dSScott Teel if (!rc) 4221c99dfd20SChristos Gkekas if (id_ctlr->configured_logical_drive_count < 255) 422266749d0dSScott Teel *nlocals = id_ctlr->configured_logical_drive_count; 422366749d0dSScott Teel else 422466749d0dSScott Teel *nlocals = le16_to_cpu( 422566749d0dSScott Teel id_ctlr->extended_logical_unit_count); 422666749d0dSScott Teel else 422766749d0dSScott Teel *nlocals = -1; 422866749d0dSScott Teel return rc; 422966749d0dSScott Teel } 423066749d0dSScott Teel 423164ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes) 423264ce60caSDon Brace { 423364ce60caSDon Brace struct bmic_identify_physical_device *id_phys; 423464ce60caSDon Brace bool is_spare = false; 423564ce60caSDon Brace int rc; 423664ce60caSDon Brace 423764ce60caSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 423864ce60caSDon Brace if (!id_phys) 423964ce60caSDon Brace return false; 424064ce60caSDon Brace 424164ce60caSDon Brace rc = hpsa_bmic_id_physical_device(h, 424264ce60caSDon Brace lunaddrbytes, 424364ce60caSDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), 424464ce60caSDon Brace id_phys, sizeof(*id_phys)); 424564ce60caSDon Brace if (rc == 0) 424664ce60caSDon Brace is_spare = (id_phys->more_flags >> 6) & 0x01; 424764ce60caSDon Brace 424864ce60caSDon Brace kfree(id_phys); 424964ce60caSDon Brace return is_spare; 425064ce60caSDon Brace } 425164ce60caSDon Brace 425264ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK 0x1 425364ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED 0x2 425464ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK 0x4 425564ce60caSDon Brace 425664ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE 6 425764ce60caSDon Brace 425864ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes, 425964ce60caSDon Brace struct ext_report_lun_entry *rle) 426064ce60caSDon Brace { 426164ce60caSDon Brace u8 device_flags; 426264ce60caSDon Brace u8 device_type; 426364ce60caSDon Brace 426464ce60caSDon Brace if (!MASKED_DEVICE(lunaddrbytes)) 426564ce60caSDon Brace return false; 426664ce60caSDon Brace 426764ce60caSDon Brace device_flags = rle->device_flags; 426864ce60caSDon Brace device_type = rle->device_type; 426964ce60caSDon Brace 427064ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_NON_DISK) { 427164ce60caSDon Brace if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE) 427264ce60caSDon Brace return false; 427364ce60caSDon Brace return true; 427464ce60caSDon Brace } 427564ce60caSDon Brace 427664ce60caSDon Brace if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED)) 427764ce60caSDon Brace return false; 427864ce60caSDon Brace 427964ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK) 428064ce60caSDon Brace return false; 428164ce60caSDon Brace 428264ce60caSDon Brace /* 428364ce60caSDon Brace * Spares may be spun down, we do not want to 428464ce60caSDon Brace * do an Inquiry to a RAID set spare drive as 428564ce60caSDon Brace * that would have them spun up, that is a 428664ce60caSDon Brace * performance hit because I/O to the RAID device 428764ce60caSDon Brace * stops while the spin up occurs which can take 428864ce60caSDon Brace * over 50 seconds. 428964ce60caSDon Brace */ 429064ce60caSDon Brace if (hpsa_is_disk_spare(h, lunaddrbytes)) 429164ce60caSDon Brace return true; 429264ce60caSDon Brace 429364ce60caSDon Brace return false; 429464ce60caSDon Brace } 429566749d0dSScott Teel 42968aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h) 4297edd16368SStephen M. Cameron { 4298edd16368SStephen M. Cameron /* the idea here is we could get notified 4299edd16368SStephen M. Cameron * that some devices have changed, so we do a report 4300edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 4301edd16368SStephen M. Cameron * our list of devices accordingly. 4302edd16368SStephen M. Cameron * 4303edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 4304edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 4305edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 4306edd16368SStephen M. Cameron * devices, vs. disappearing devices. 4307edd16368SStephen M. Cameron */ 4308a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 4309edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 431003383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 431166749d0dSScott Teel struct bmic_identify_controller *id_ctlr = NULL; 431201a02ffcSStephen M. Cameron u32 nphysicals = 0; 431301a02ffcSStephen M. Cameron u32 nlogicals = 0; 431466749d0dSScott Teel u32 nlocal_logicals = 0; 431501a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 4316edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 4317edd16368SStephen M. Cameron int ncurrent = 0; 43184f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 4319339b2b14SStephen M. Cameron int raid_ctlr_position; 432004fa2f44SKevin Barnett bool physical_device; 4321aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 4322edd16368SStephen M. Cameron 43236396bb22SKees Cook currentsd = kcalloc(HPSA_MAX_DEVICES, sizeof(*currentsd), GFP_KERNEL); 432492084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 432592084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 4326edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 432703383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 432866749d0dSScott Teel id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL); 4329edd16368SStephen M. Cameron 433003383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 433166749d0dSScott Teel !tmpdevice || !id_phys || !id_ctlr) { 4332edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 4333edd16368SStephen M. Cameron goto out; 4334edd16368SStephen M. Cameron } 4335edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 4336edd16368SStephen M. Cameron 4337853633e8SDon Brace h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */ 4338853633e8SDon Brace 433903383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 4340853633e8SDon Brace logdev_list, &nlogicals)) { 4341853633e8SDon Brace h->drv_req_rescan = 1; 4342edd16368SStephen M. Cameron goto out; 4343853633e8SDon Brace } 4344edd16368SStephen M. Cameron 434566749d0dSScott Teel /* Set number of local logicals (non PTRAID) */ 434666749d0dSScott Teel if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) { 434766749d0dSScott Teel dev_warn(&h->pdev->dev, 434866749d0dSScott Teel "%s: Can't determine number of local logical devices.\n", 434966749d0dSScott Teel __func__); 435066749d0dSScott Teel } 4351edd16368SStephen M. Cameron 4352aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 4353aca4a520SScott Teel * plus external target devices, and a device for the local RAID 4354aca4a520SScott Teel * controller. 4355edd16368SStephen M. Cameron */ 4356aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 4357edd16368SStephen M. Cameron 43584e188184SBader Ali Saleh hpsa_ext_ctrl_present(h, physdev_list); 43594e188184SBader Ali Saleh 4360edd16368SStephen M. Cameron /* Allocate the per device structures */ 4361edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 4362b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 4363b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 4364b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 4365b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 4366b7ec021fSScott Teel break; 4367b7ec021fSScott Teel } 4368b7ec021fSScott Teel 4369edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 4370edd16368SStephen M. Cameron if (!currentsd[i]) { 4371853633e8SDon Brace h->drv_req_rescan = 1; 4372edd16368SStephen M. Cameron goto out; 4373edd16368SStephen M. Cameron } 4374edd16368SStephen M. Cameron ndev_allocated++; 4375edd16368SStephen M. Cameron } 4376edd16368SStephen M. Cameron 43778645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 4378339b2b14SStephen M. Cameron raid_ctlr_position = 0; 4379339b2b14SStephen M. Cameron else 4380339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 4381339b2b14SStephen M. Cameron 4382edd16368SStephen M. Cameron /* adjust our table of devices */ 43834f4eb9f1SScott Teel n_ext_target_devs = 0; 4384edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 43850b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 4386683fc444SDon Brace int rc = 0; 4387f2039b03SDon Brace int phys_dev_index = i - (raid_ctlr_position == 0); 438864ce60caSDon Brace bool skip_device = false; 4389edd16368SStephen M. Cameron 4390421bf80cSScott Teel memset(tmpdevice, 0, sizeof(*tmpdevice)); 4391421bf80cSScott Teel 439204fa2f44SKevin Barnett physical_device = i < nphysicals + (raid_ctlr_position == 0); 4393edd16368SStephen M. Cameron 4394edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 4395339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 4396339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 439741ce4c35SStephen Cameron 439886cf7130SDon Brace /* Determine if this is a lun from an external target array */ 439986cf7130SDon Brace tmpdevice->external = 440086cf7130SDon Brace figure_external_status(h, raid_ctlr_position, i, 440186cf7130SDon Brace nphysicals, nlocal_logicals); 440286cf7130SDon Brace 440364ce60caSDon Brace /* 440464ce60caSDon Brace * Skip over some devices such as a spare. 440564ce60caSDon Brace */ 440664ce60caSDon Brace if (!tmpdevice->external && physical_device) { 440764ce60caSDon Brace skip_device = hpsa_skip_device(h, lunaddrbytes, 440864ce60caSDon Brace &physdev_list->LUN[phys_dev_index]); 440964ce60caSDon Brace if (skip_device) 4410edd16368SStephen M. Cameron continue; 441164ce60caSDon Brace } 4412edd16368SStephen M. Cameron 4413b2582a65SDon Brace /* Get device type, vendor, model, device id, raid_map */ 4414683fc444SDon Brace rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 4415683fc444SDon Brace &is_OBDR); 4416683fc444SDon Brace if (rc == -ENOMEM) { 4417683fc444SDon Brace dev_warn(&h->pdev->dev, 4418683fc444SDon Brace "Out of memory, rescan deferred.\n"); 4419853633e8SDon Brace h->drv_req_rescan = 1; 4420683fc444SDon Brace goto out; 4421853633e8SDon Brace } 4422683fc444SDon Brace if (rc) { 442385b29008SDon Brace h->drv_req_rescan = 1; 4424683fc444SDon Brace continue; 4425683fc444SDon Brace } 4426683fc444SDon Brace 44271f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 4428edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 4429edd16368SStephen M. Cameron 4430edd16368SStephen M. Cameron *this_device = *tmpdevice; 443104fa2f44SKevin Barnett this_device->physical_device = physical_device; 4432edd16368SStephen M. Cameron 443304fa2f44SKevin Barnett /* 443404fa2f44SKevin Barnett * Expose all devices except for physical devices that 443504fa2f44SKevin Barnett * are masked. 443604fa2f44SKevin Barnett */ 443704fa2f44SKevin Barnett if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device) 44382a168208SKevin Barnett this_device->expose_device = 0; 44392a168208SKevin Barnett else 44402a168208SKevin Barnett this_device->expose_device = 1; 444141ce4c35SStephen Cameron 4442d04e62b9SKevin Barnett 4443d04e62b9SKevin Barnett /* 4444d04e62b9SKevin Barnett * Get the SAS address for physical devices that are exposed. 4445d04e62b9SKevin Barnett */ 4446d04e62b9SKevin Barnett if (this_device->physical_device && this_device->expose_device) 4447d04e62b9SKevin Barnett hpsa_get_sas_address(h, lunaddrbytes, this_device); 4448edd16368SStephen M. Cameron 4449edd16368SStephen M. Cameron switch (this_device->devtype) { 44500b0e1d6cSStephen M. Cameron case TYPE_ROM: 4451edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 4452edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 4453edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 4454edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 4455edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 4456edd16368SStephen M. Cameron * the inquiry data. 4457edd16368SStephen M. Cameron */ 44580b0e1d6cSStephen M. Cameron if (is_OBDR) 4459edd16368SStephen M. Cameron ncurrent++; 4460edd16368SStephen M. Cameron break; 4461edd16368SStephen M. Cameron case TYPE_DISK: 4462af15ed36SDon Brace case TYPE_ZBC: 446304fa2f44SKevin Barnett if (this_device->physical_device) { 4464b9092b79SKevin Barnett /* The disk is in HBA mode. */ 4465b9092b79SKevin Barnett /* Never use RAID mapper in HBA mode. */ 4466ecf418d1SJoe Handzik this_device->offload_enabled = 0; 446703383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 4468f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4469f2039b03SDon Brace hpsa_get_path_info(this_device, 4470f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4471b9092b79SKevin Barnett } 4472edd16368SStephen M. Cameron ncurrent++; 4473edd16368SStephen M. Cameron break; 4474edd16368SStephen M. Cameron case TYPE_TAPE: 4475edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 4476cca8f13bSDon Brace ncurrent++; 4477cca8f13bSDon Brace break; 447841ce4c35SStephen Cameron case TYPE_ENCLOSURE: 447917a9e54aSDon Brace if (!this_device->external) 4480cca8f13bSDon Brace hpsa_get_enclosure_info(h, lunaddrbytes, 4481cca8f13bSDon Brace physdev_list, phys_dev_index, 4482cca8f13bSDon Brace this_device); 448341ce4c35SStephen Cameron ncurrent++; 448441ce4c35SStephen Cameron break; 4485edd16368SStephen M. Cameron case TYPE_RAID: 4486edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 4487edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 4488edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 4489edd16368SStephen M. Cameron * don't present it. 4490edd16368SStephen M. Cameron */ 4491edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 4492edd16368SStephen M. Cameron break; 4493edd16368SStephen M. Cameron ncurrent++; 4494edd16368SStephen M. Cameron break; 4495edd16368SStephen M. Cameron default: 4496edd16368SStephen M. Cameron break; 4497edd16368SStephen M. Cameron } 4498cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 4499edd16368SStephen M. Cameron break; 4500edd16368SStephen M. Cameron } 4501d04e62b9SKevin Barnett 4502d04e62b9SKevin Barnett if (h->sas_host == NULL) { 4503d04e62b9SKevin Barnett int rc = 0; 4504d04e62b9SKevin Barnett 4505d04e62b9SKevin Barnett rc = hpsa_add_sas_host(h); 4506d04e62b9SKevin Barnett if (rc) { 4507d04e62b9SKevin Barnett dev_warn(&h->pdev->dev, 4508d04e62b9SKevin Barnett "Could not add sas host %d\n", rc); 4509d04e62b9SKevin Barnett goto out; 4510d04e62b9SKevin Barnett } 4511d04e62b9SKevin Barnett } 4512d04e62b9SKevin Barnett 45138aa60681SDon Brace adjust_hpsa_scsi_table(h, currentsd, ncurrent); 4514edd16368SStephen M. Cameron out: 4515edd16368SStephen M. Cameron kfree(tmpdevice); 4516edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 4517edd16368SStephen M. Cameron kfree(currentsd[i]); 4518edd16368SStephen M. Cameron kfree(currentsd); 4519edd16368SStephen M. Cameron kfree(physdev_list); 4520edd16368SStephen M. Cameron kfree(logdev_list); 452166749d0dSScott Teel kfree(id_ctlr); 452203383736SDon Brace kfree(id_phys); 4523edd16368SStephen M. Cameron } 4524edd16368SStephen M. Cameron 4525ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 4526ec5cbf04SWebb Scales struct scatterlist *sg) 4527ec5cbf04SWebb Scales { 4528ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 4529ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 4530ec5cbf04SWebb Scales 4531ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 4532ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 4533ec5cbf04SWebb Scales desc->Ext = 0; 4534ec5cbf04SWebb Scales } 4535ec5cbf04SWebb Scales 4536c7ee65b3SWebb Scales /* 4537c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 4538edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 4539edd16368SStephen M. Cameron * hpsa command, cp. 4540edd16368SStephen M. Cameron */ 454133a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 4542edd16368SStephen M. Cameron struct CommandList *cp, 4543edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 4544edd16368SStephen M. Cameron { 4545edd16368SStephen M. Cameron struct scatterlist *sg; 4546b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 454733a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 4548edd16368SStephen M. Cameron 454933a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4550edd16368SStephen M. Cameron 4551edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 4552edd16368SStephen M. Cameron if (use_sg < 0) 4553edd16368SStephen M. Cameron return use_sg; 4554edd16368SStephen M. Cameron 4555edd16368SStephen M. Cameron if (!use_sg) 4556edd16368SStephen M. Cameron goto sglist_finished; 4557edd16368SStephen M. Cameron 4558b3a7ba7cSWebb Scales /* 4559b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 4560b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 4561b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 4562b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 4563b3a7ba7cSWebb Scales * the entries in the one list. 4564b3a7ba7cSWebb Scales */ 456533a2ffceSStephen M. Cameron curr_sg = cp->SG; 4566b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 4567b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 4568b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 4569b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 4570ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 457133a2ffceSStephen M. Cameron curr_sg++; 457233a2ffceSStephen M. Cameron } 4573ec5cbf04SWebb Scales 4574b3a7ba7cSWebb Scales if (chained) { 4575b3a7ba7cSWebb Scales /* 4576b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 4577b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 4578b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 4579b3a7ba7cSWebb Scales * where the previous loop left off. 4580b3a7ba7cSWebb Scales */ 4581b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 4582b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 4583b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 4584b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 4585b3a7ba7cSWebb Scales curr_sg++; 4586b3a7ba7cSWebb Scales } 4587b3a7ba7cSWebb Scales } 4588b3a7ba7cSWebb Scales 4589ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 4590b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 459133a2ffceSStephen M. Cameron 459233a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 459333a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 459433a2ffceSStephen M. Cameron 459533a2ffceSStephen M. Cameron if (chained) { 459633a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 459750a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 4598e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 4599e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 4600e2bea6dfSStephen M. Cameron return -1; 4601e2bea6dfSStephen M. Cameron } 460233a2ffceSStephen M. Cameron return 0; 4603edd16368SStephen M. Cameron } 4604edd16368SStephen M. Cameron 4605edd16368SStephen M. Cameron sglist_finished: 4606edd16368SStephen M. Cameron 460701a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 4608c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 4609edd16368SStephen M. Cameron return 0; 4610edd16368SStephen M. Cameron } 4611edd16368SStephen M. Cameron 4612b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h, 4613b63c64acSDon Brace u8 *cdb, int cdb_len, 4614b63c64acSDon Brace const char *func) 4615b63c64acSDon Brace { 4616f4d0ad1fSAndy Shevchenko dev_warn(&h->pdev->dev, 4617f4d0ad1fSAndy Shevchenko "%s: Blocking zero-length request: CDB:%*phN\n", 4618f4d0ad1fSAndy Shevchenko func, cdb_len, cdb); 4619b63c64acSDon Brace } 4620b63c64acSDon Brace 4621b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1 4622b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */ 4623b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb) 4624b63c64acSDon Brace { 4625b63c64acSDon Brace u32 block_cnt; 4626b63c64acSDon Brace 4627b63c64acSDon Brace /* Block zero-length transfer sizes on certain commands. */ 4628b63c64acSDon Brace switch (cdb[0]) { 4629b63c64acSDon Brace case READ_10: 4630b63c64acSDon Brace case WRITE_10: 4631b63c64acSDon Brace case VERIFY: /* 0x2F */ 4632b63c64acSDon Brace case WRITE_VERIFY: /* 0x2E */ 4633b63c64acSDon Brace block_cnt = get_unaligned_be16(&cdb[7]); 4634b63c64acSDon Brace break; 4635b63c64acSDon Brace case READ_12: 4636b63c64acSDon Brace case WRITE_12: 4637b63c64acSDon Brace case VERIFY_12: /* 0xAF */ 4638b63c64acSDon Brace case WRITE_VERIFY_12: /* 0xAE */ 4639b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4640b63c64acSDon Brace break; 4641b63c64acSDon Brace case READ_16: 4642b63c64acSDon Brace case WRITE_16: 4643b63c64acSDon Brace case VERIFY_16: /* 0x8F */ 4644b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[10]); 4645b63c64acSDon Brace break; 4646b63c64acSDon Brace default: 4647b63c64acSDon Brace return false; 4648b63c64acSDon Brace } 4649b63c64acSDon Brace 4650b63c64acSDon Brace return block_cnt == 0; 4651b63c64acSDon Brace } 4652b63c64acSDon Brace 4653283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 4654283b4a9bSStephen M. Cameron { 4655283b4a9bSStephen M. Cameron int is_write = 0; 4656283b4a9bSStephen M. Cameron u32 block; 4657283b4a9bSStephen M. Cameron u32 block_cnt; 4658283b4a9bSStephen M. Cameron 4659283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 4660283b4a9bSStephen M. Cameron switch (cdb[0]) { 4661283b4a9bSStephen M. Cameron case WRITE_6: 4662283b4a9bSStephen M. Cameron case WRITE_12: 4663283b4a9bSStephen M. Cameron is_write = 1; 46645dfdb089SGustavo A. R. Silva /* fall through */ 4665283b4a9bSStephen M. Cameron case READ_6: 4666283b4a9bSStephen M. Cameron case READ_12: 4667283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 4668abbada71SMahesh Rajashekhara block = (((cdb[1] & 0x1F) << 16) | 4669abbada71SMahesh Rajashekhara (cdb[2] << 8) | 4670abbada71SMahesh Rajashekhara cdb[3]); 4671283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 4672c8a6c9a6SDon Brace if (block_cnt == 0) 4673c8a6c9a6SDon Brace block_cnt = 256; 4674283b4a9bSStephen M. Cameron } else { 4675283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 4676c8a6c9a6SDon Brace block = get_unaligned_be32(&cdb[2]); 4677c8a6c9a6SDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4678283b4a9bSStephen M. Cameron } 4679283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 4680283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4681283b4a9bSStephen M. Cameron 4682283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4683283b4a9bSStephen M. Cameron cdb[1] = 0; 4684283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 4685283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 4686283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 4687283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 4688283b4a9bSStephen M. Cameron cdb[6] = 0; 4689283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 4690283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 4691283b4a9bSStephen M. Cameron cdb[9] = 0; 4692283b4a9bSStephen M. Cameron *cdb_len = 10; 4693283b4a9bSStephen M. Cameron break; 4694283b4a9bSStephen M. Cameron } 4695283b4a9bSStephen M. Cameron return 0; 4696283b4a9bSStephen M. Cameron } 4697283b4a9bSStephen M. Cameron 4698c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 4699283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 470003383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4701e1f7de0cSMatt Gates { 4702e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 4703e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 4704e1f7de0cSMatt Gates unsigned int len; 4705e1f7de0cSMatt Gates unsigned int total_len = 0; 4706e1f7de0cSMatt Gates struct scatterlist *sg; 4707e1f7de0cSMatt Gates u64 addr64; 4708e1f7de0cSMatt Gates int use_sg, i; 4709e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 4710e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 4711e1f7de0cSMatt Gates 4712283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 471303383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 471403383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4715283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 471603383736SDon Brace } 4717283b4a9bSStephen M. Cameron 4718e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 4719e1f7de0cSMatt Gates 4720b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4721b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4722b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4723b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4724b63c64acSDon Brace } 4725b63c64acSDon Brace 472603383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 472703383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4728283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 472903383736SDon Brace } 4730283b4a9bSStephen M. Cameron 4731e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 4732e1f7de0cSMatt Gates 4733e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 4734e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 4735e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 4736e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 4737e1f7de0cSMatt Gates 4738e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 473903383736SDon Brace if (use_sg < 0) { 474003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4741e1f7de0cSMatt Gates return use_sg; 474203383736SDon Brace } 4743e1f7de0cSMatt Gates 4744e1f7de0cSMatt Gates if (use_sg) { 4745e1f7de0cSMatt Gates curr_sg = cp->SG; 4746e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 4747e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 4748e1f7de0cSMatt Gates len = sg_dma_len(sg); 4749e1f7de0cSMatt Gates total_len += len; 475050a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 475150a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 475250a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 4753e1f7de0cSMatt Gates curr_sg++; 4754e1f7de0cSMatt Gates } 475550a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4756e1f7de0cSMatt Gates 4757e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4758e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4759e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4760e1f7de0cSMatt Gates break; 4761e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4762e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4763e1f7de0cSMatt Gates break; 4764e1f7de0cSMatt Gates case DMA_NONE: 4765e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4766e1f7de0cSMatt Gates break; 4767e1f7de0cSMatt Gates default: 4768e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4769e1f7de0cSMatt Gates cmd->sc_data_direction); 4770e1f7de0cSMatt Gates BUG(); 4771e1f7de0cSMatt Gates break; 4772e1f7de0cSMatt Gates } 4773e1f7de0cSMatt Gates } else { 4774e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4775e1f7de0cSMatt Gates } 4776e1f7de0cSMatt Gates 4777c349775eSScott Teel c->Header.SGList = use_sg; 4778e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 47792b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 47802b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 47812b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 47822b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 47832b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4784283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4785283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4786c349775eSScott Teel /* Tag was already set at init time. */ 4787e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4788e1f7de0cSMatt Gates return 0; 4789e1f7de0cSMatt Gates } 4790edd16368SStephen M. Cameron 4791283b4a9bSStephen M. Cameron /* 4792283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4793283b4a9bSStephen M. Cameron * I/O accelerator path. 4794283b4a9bSStephen M. Cameron */ 4795283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4796283b4a9bSStephen M. Cameron struct CommandList *c) 4797283b4a9bSStephen M. Cameron { 4798283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4799283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4800283b4a9bSStephen M. Cameron 480145e596cdSDon Brace if (!dev) 480245e596cdSDon Brace return -1; 480345e596cdSDon Brace 480403383736SDon Brace c->phys_disk = dev; 480503383736SDon Brace 4806c5dfd106SDon Brace if (dev->in_reset) 4807c5dfd106SDon Brace return -1; 4808c5dfd106SDon Brace 4809283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 481003383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4811283b4a9bSStephen M. Cameron } 4812283b4a9bSStephen M. Cameron 4813dd0e19f3SScott Teel /* 4814dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4815dd0e19f3SScott Teel */ 4816dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4817dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4818dd0e19f3SScott Teel { 4819dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4820dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4821dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4822dd0e19f3SScott Teel u64 first_block; 4823dd0e19f3SScott Teel 4824dd0e19f3SScott Teel /* Are we doing encryption on this device */ 48252b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4826dd0e19f3SScott Teel return; 4827dd0e19f3SScott Teel /* Set the data encryption key index. */ 4828dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4829dd0e19f3SScott Teel 4830dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4831dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4832dd0e19f3SScott Teel 4833dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4834dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4835dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4836dd0e19f3SScott Teel */ 4837dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4838dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4839dd0e19f3SScott Teel case READ_6: 4840abbada71SMahesh Rajashekhara case WRITE_6: 4841abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 4842abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 4843abbada71SMahesh Rajashekhara cmd->cmnd[3]); 4844dd0e19f3SScott Teel break; 4845dd0e19f3SScott Teel case WRITE_10: 4846dd0e19f3SScott Teel case READ_10: 4847dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4848dd0e19f3SScott Teel case WRITE_12: 4849dd0e19f3SScott Teel case READ_12: 48502b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4851dd0e19f3SScott Teel break; 4852dd0e19f3SScott Teel case WRITE_16: 4853dd0e19f3SScott Teel case READ_16: 48542b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4855dd0e19f3SScott Teel break; 4856dd0e19f3SScott Teel default: 4857dd0e19f3SScott Teel dev_err(&h->pdev->dev, 48582b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 48592b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4860dd0e19f3SScott Teel BUG(); 4861dd0e19f3SScott Teel break; 4862dd0e19f3SScott Teel } 48632b08b3e9SDon Brace 48642b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 48652b08b3e9SDon Brace first_block = first_block * 48662b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 48672b08b3e9SDon Brace 48682b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 48692b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4870dd0e19f3SScott Teel } 4871dd0e19f3SScott Teel 4872c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4873c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 487403383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4875c349775eSScott Teel { 4876c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4877c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4878c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4879c349775eSScott Teel int use_sg, i; 4880c349775eSScott Teel struct scatterlist *sg; 4881c349775eSScott Teel u64 addr64; 4882c349775eSScott Teel u32 len; 4883c349775eSScott Teel u32 total_len = 0; 4884c349775eSScott Teel 488545e596cdSDon Brace if (!cmd->device) 488645e596cdSDon Brace return -1; 488745e596cdSDon Brace 488845e596cdSDon Brace if (!cmd->device->hostdata) 488945e596cdSDon Brace return -1; 489045e596cdSDon Brace 4891d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4892c349775eSScott Teel 4893b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4894b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4895b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4896b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4897b63c64acSDon Brace } 4898b63c64acSDon Brace 489903383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 490003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4901c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 490203383736SDon Brace } 490303383736SDon Brace 4904c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4905c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4906c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4907c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4908c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4909c349775eSScott Teel 4910c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4911c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4912c349775eSScott Teel 4913c349775eSScott Teel use_sg = scsi_dma_map(cmd); 491403383736SDon Brace if (use_sg < 0) { 491503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4916c349775eSScott Teel return use_sg; 491703383736SDon Brace } 4918c349775eSScott Teel 4919c349775eSScott Teel if (use_sg) { 4920c349775eSScott Teel curr_sg = cp->sg; 4921d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4922d9a729f3SWebb Scales addr64 = le64_to_cpu( 4923d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4924d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4925d9a729f3SWebb Scales curr_sg->length = 0; 4926d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4927d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4928d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4929d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4930d9a729f3SWebb Scales 4931d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4932d9a729f3SWebb Scales } 4933c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4934c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4935c349775eSScott Teel len = sg_dma_len(sg); 4936c349775eSScott Teel total_len += len; 4937c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4938c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4939c349775eSScott Teel curr_sg->reserved[0] = 0; 4940c349775eSScott Teel curr_sg->reserved[1] = 0; 4941c349775eSScott Teel curr_sg->reserved[2] = 0; 4942c349775eSScott Teel curr_sg->chain_indicator = 0; 4943c349775eSScott Teel curr_sg++; 4944c349775eSScott Teel } 4945c349775eSScott Teel 4946c349775eSScott Teel switch (cmd->sc_data_direction) { 4947c349775eSScott Teel case DMA_TO_DEVICE: 4948dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4949dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4950c349775eSScott Teel break; 4951c349775eSScott Teel case DMA_FROM_DEVICE: 4952dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4953dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4954c349775eSScott Teel break; 4955c349775eSScott Teel case DMA_NONE: 4956dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4957dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4958c349775eSScott Teel break; 4959c349775eSScott Teel default: 4960c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4961c349775eSScott Teel cmd->sc_data_direction); 4962c349775eSScott Teel BUG(); 4963c349775eSScott Teel break; 4964c349775eSScott Teel } 4965c349775eSScott Teel } else { 4966dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4967dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4968c349775eSScott Teel } 4969dd0e19f3SScott Teel 4970dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4971dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4972dd0e19f3SScott Teel 49732b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4974f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4975c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4976c349775eSScott Teel 4977c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4978c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4979c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 498050a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4981c349775eSScott Teel 4982d9a729f3SWebb Scales /* fill in sg elements */ 4983d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4984d9a729f3SWebb Scales cp->sg_count = 1; 4985a736e9b6SDon Brace cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0])); 4986d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4987d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4988d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4989d9a729f3SWebb Scales return -1; 4990d9a729f3SWebb Scales } 4991d9a729f3SWebb Scales } else 4992d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4993d9a729f3SWebb Scales 4994c5dfd106SDon Brace if (phys_disk->in_reset) { 4995c5dfd106SDon Brace cmd->result = DID_RESET << 16; 4996c5dfd106SDon Brace return -1; 4997c5dfd106SDon Brace } 4998c5dfd106SDon Brace 4999c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 5000c349775eSScott Teel return 0; 5001c349775eSScott Teel } 5002c349775eSScott Teel 5003c349775eSScott Teel /* 5004c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 5005c349775eSScott Teel */ 5006c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 5007c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 500803383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 5009c349775eSScott Teel { 501045e596cdSDon Brace if (!c->scsi_cmd->device) 501145e596cdSDon Brace return -1; 501245e596cdSDon Brace 501345e596cdSDon Brace if (!c->scsi_cmd->device->hostdata) 501445e596cdSDon Brace return -1; 501545e596cdSDon Brace 5016c5dfd106SDon Brace if (phys_disk->in_reset) 5017c5dfd106SDon Brace return -1; 5018c5dfd106SDon Brace 501903383736SDon Brace /* Try to honor the device's queue depth */ 502003383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 502103383736SDon Brace phys_disk->queue_depth) { 502203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 502303383736SDon Brace return IO_ACCEL_INELIGIBLE; 502403383736SDon Brace } 5025c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 5026c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 502703383736SDon Brace cdb, cdb_len, scsi3addr, 502803383736SDon Brace phys_disk); 5029c349775eSScott Teel else 5030c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 503103383736SDon Brace cdb, cdb_len, scsi3addr, 503203383736SDon Brace phys_disk); 5033c349775eSScott Teel } 5034c349775eSScott Teel 50356b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 50366b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 50376b80b18fSScott Teel { 50386b80b18fSScott Teel if (offload_to_mirror == 0) { 50396b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 50402b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 50416b80b18fSScott Teel return; 50426b80b18fSScott Teel } 50436b80b18fSScott Teel do { 50446b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 50452b08b3e9SDon Brace *current_group = *map_index / 50462b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 50476b80b18fSScott Teel if (offload_to_mirror == *current_group) 50486b80b18fSScott Teel continue; 50492b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 50506b80b18fSScott Teel /* select map index from next group */ 50512b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 50526b80b18fSScott Teel (*current_group)++; 50536b80b18fSScott Teel } else { 50546b80b18fSScott Teel /* select map index from first group */ 50552b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 50566b80b18fSScott Teel *current_group = 0; 50576b80b18fSScott Teel } 50586b80b18fSScott Teel } while (offload_to_mirror != *current_group); 50596b80b18fSScott Teel } 50606b80b18fSScott Teel 5061283b4a9bSStephen M. Cameron /* 5062283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 5063283b4a9bSStephen M. Cameron */ 5064283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 5065283b4a9bSStephen M. Cameron struct CommandList *c) 5066283b4a9bSStephen M. Cameron { 5067283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 5068283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 5069283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 5070283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 5071283b4a9bSStephen M. Cameron int is_write = 0; 5072283b4a9bSStephen M. Cameron u32 map_index; 5073283b4a9bSStephen M. Cameron u64 first_block, last_block; 5074283b4a9bSStephen M. Cameron u32 block_cnt; 5075283b4a9bSStephen M. Cameron u32 blocks_per_row; 5076283b4a9bSStephen M. Cameron u64 first_row, last_row; 5077283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 5078283b4a9bSStephen M. Cameron u32 first_column, last_column; 50796b80b18fSScott Teel u64 r0_first_row, r0_last_row; 50806b80b18fSScott Teel u32 r5or6_blocks_per_row; 50816b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 50826b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 50836b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 50846b80b18fSScott Teel u32 total_disks_per_row; 50856b80b18fSScott Teel u32 stripesize; 50866b80b18fSScott Teel u32 first_group, last_group, current_group; 5087283b4a9bSStephen M. Cameron u32 map_row; 5088283b4a9bSStephen M. Cameron u32 disk_handle; 5089283b4a9bSStephen M. Cameron u64 disk_block; 5090283b4a9bSStephen M. Cameron u32 disk_block_cnt; 5091283b4a9bSStephen M. Cameron u8 cdb[16]; 5092283b4a9bSStephen M. Cameron u8 cdb_len; 50932b08b3e9SDon Brace u16 strip_size; 5094283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 5095283b4a9bSStephen M. Cameron u64 tmpdiv; 5096283b4a9bSStephen M. Cameron #endif 50976b80b18fSScott Teel int offload_to_mirror; 5098283b4a9bSStephen M. Cameron 509945e596cdSDon Brace if (!dev) 510045e596cdSDon Brace return -1; 510145e596cdSDon Brace 5102c5dfd106SDon Brace if (dev->in_reset) 5103c5dfd106SDon Brace return -1; 5104c5dfd106SDon Brace 5105283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 5106283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 5107283b4a9bSStephen M. Cameron case WRITE_6: 5108283b4a9bSStephen M. Cameron is_write = 1; 51095dfdb089SGustavo A. R. Silva /* fall through */ 5110283b4a9bSStephen M. Cameron case READ_6: 5111abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 5112abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 5113abbada71SMahesh Rajashekhara cmd->cmnd[3]); 5114283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 51153fa89a04SStephen M. Cameron if (block_cnt == 0) 51163fa89a04SStephen M. Cameron block_cnt = 256; 5117283b4a9bSStephen M. Cameron break; 5118283b4a9bSStephen M. Cameron case WRITE_10: 5119283b4a9bSStephen M. Cameron is_write = 1; 51205dfdb089SGustavo A. R. Silva /* fall through */ 5121283b4a9bSStephen M. Cameron case READ_10: 5122283b4a9bSStephen M. Cameron first_block = 5123283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 5124283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 5125283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 5126283b4a9bSStephen M. Cameron cmd->cmnd[5]; 5127283b4a9bSStephen M. Cameron block_cnt = 5128283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 5129283b4a9bSStephen M. Cameron cmd->cmnd[8]; 5130283b4a9bSStephen M. Cameron break; 5131283b4a9bSStephen M. Cameron case WRITE_12: 5132283b4a9bSStephen M. Cameron is_write = 1; 51335dfdb089SGustavo A. R. Silva /* fall through */ 5134283b4a9bSStephen M. Cameron case READ_12: 5135283b4a9bSStephen M. Cameron first_block = 5136283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 5137283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 5138283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 5139283b4a9bSStephen M. Cameron cmd->cmnd[5]; 5140283b4a9bSStephen M. Cameron block_cnt = 5141283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 5142283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 5143283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 5144283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5145283b4a9bSStephen M. Cameron break; 5146283b4a9bSStephen M. Cameron case WRITE_16: 5147283b4a9bSStephen M. Cameron is_write = 1; 51485dfdb089SGustavo A. R. Silva /* fall through */ 5149283b4a9bSStephen M. Cameron case READ_16: 5150283b4a9bSStephen M. Cameron first_block = 5151283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 5152283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 5153283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 5154283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 5155283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 5156283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 5157283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 5158283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5159283b4a9bSStephen M. Cameron block_cnt = 5160283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 5161283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 5162283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 5163283b4a9bSStephen M. Cameron cmd->cmnd[13]; 5164283b4a9bSStephen M. Cameron break; 5165283b4a9bSStephen M. Cameron default: 5166283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 5167283b4a9bSStephen M. Cameron } 5168283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 5169283b4a9bSStephen M. Cameron 5170283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 5171283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 5172283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5173283b4a9bSStephen M. Cameron 5174283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 51752b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 51762b08b3e9SDon Brace last_block < first_block) 5177283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5178283b4a9bSStephen M. Cameron 5179283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 51802b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 51812b08b3e9SDon Brace le16_to_cpu(map->strip_size); 51822b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 5183283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 5184283b4a9bSStephen M. Cameron tmpdiv = first_block; 5185283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5186283b4a9bSStephen M. Cameron first_row = tmpdiv; 5187283b4a9bSStephen M. Cameron tmpdiv = last_block; 5188283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5189283b4a9bSStephen M. Cameron last_row = tmpdiv; 5190283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5191283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 5192283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 51932b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5194283b4a9bSStephen M. Cameron first_column = tmpdiv; 5195283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 51962b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5197283b4a9bSStephen M. Cameron last_column = tmpdiv; 5198283b4a9bSStephen M. Cameron #else 5199283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 5200283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 5201283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5202283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 52032b08b3e9SDon Brace first_column = first_row_offset / strip_size; 52042b08b3e9SDon Brace last_column = last_row_offset / strip_size; 5205283b4a9bSStephen M. Cameron #endif 5206283b4a9bSStephen M. Cameron 5207283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 5208283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 5209283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5210283b4a9bSStephen M. Cameron 5211283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 52122b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 52132b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 5214283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 52152b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 52166b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 52176b80b18fSScott Teel 52186b80b18fSScott Teel switch (dev->raid_level) { 52196b80b18fSScott Teel case HPSA_RAID_0: 52206b80b18fSScott Teel break; /* nothing special to do */ 52216b80b18fSScott Teel case HPSA_RAID_1: 52226b80b18fSScott Teel /* Handles load balance across RAID 1 members. 52236b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 52246b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 5225283b4a9bSStephen M. Cameron */ 52262b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 5227283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 52282b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 5229283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 52306b80b18fSScott Teel break; 52316b80b18fSScott Teel case HPSA_RAID_ADM: 52326b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 52336b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 52346b80b18fSScott Teel */ 52352b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 52366b80b18fSScott Teel 52376b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 52386b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 52396b80b18fSScott Teel &map_index, ¤t_group); 52406b80b18fSScott Teel /* set mirror group to use next time */ 52416b80b18fSScott Teel offload_to_mirror = 52422b08b3e9SDon Brace (offload_to_mirror >= 52432b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 52446b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 52456b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 52466b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 52476b80b18fSScott Teel * function since multiple threads might simultaneously 52486b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 52496b80b18fSScott Teel */ 52506b80b18fSScott Teel break; 52516b80b18fSScott Teel case HPSA_RAID_5: 52526b80b18fSScott Teel case HPSA_RAID_6: 52532b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 52546b80b18fSScott Teel break; 52556b80b18fSScott Teel 52566b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 52576b80b18fSScott Teel r5or6_blocks_per_row = 52582b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 52592b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 52606b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 52612b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 52622b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 52636b80b18fSScott Teel #if BITS_PER_LONG == 32 52646b80b18fSScott Teel tmpdiv = first_block; 52656b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 52666b80b18fSScott Teel tmpdiv = first_group; 52676b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 52686b80b18fSScott Teel first_group = tmpdiv; 52696b80b18fSScott Teel tmpdiv = last_block; 52706b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 52716b80b18fSScott Teel tmpdiv = last_group; 52726b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 52736b80b18fSScott Teel last_group = tmpdiv; 52746b80b18fSScott Teel #else 52756b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 52766b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 52776b80b18fSScott Teel #endif 5278000ff7c2SStephen M. Cameron if (first_group != last_group) 52796b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52806b80b18fSScott Teel 52816b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 52826b80b18fSScott Teel #if BITS_PER_LONG == 32 52836b80b18fSScott Teel tmpdiv = first_block; 52846b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 52856b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 52866b80b18fSScott Teel tmpdiv = last_block; 52876b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 52886b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 52896b80b18fSScott Teel #else 52906b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 52916b80b18fSScott Teel first_block / stripesize; 52926b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 52936b80b18fSScott Teel #endif 52946b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 52956b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52966b80b18fSScott Teel 52976b80b18fSScott Teel 52986b80b18fSScott Teel /* Verify request is in a single column */ 52996b80b18fSScott Teel #if BITS_PER_LONG == 32 53006b80b18fSScott Teel tmpdiv = first_block; 53016b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 53026b80b18fSScott Teel tmpdiv = first_row_offset; 53036b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 53046b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 53056b80b18fSScott Teel tmpdiv = last_block; 53066b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 53076b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 53086b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 53096b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 53106b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 53116b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 53126b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 53136b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 53146b80b18fSScott Teel r5or6_last_column = tmpdiv; 53156b80b18fSScott Teel #else 53166b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 53176b80b18fSScott Teel (u32)((first_block % stripesize) % 53186b80b18fSScott Teel r5or6_blocks_per_row); 53196b80b18fSScott Teel 53206b80b18fSScott Teel r5or6_last_row_offset = 53216b80b18fSScott Teel (u32)((last_block % stripesize) % 53226b80b18fSScott Teel r5or6_blocks_per_row); 53236b80b18fSScott Teel 53246b80b18fSScott Teel first_column = r5or6_first_column = 53252b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 53266b80b18fSScott Teel r5or6_last_column = 53272b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 53286b80b18fSScott Teel #endif 53296b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 53306b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 53316b80b18fSScott Teel 53326b80b18fSScott Teel /* Request is eligible */ 53336b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 53342b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 53356b80b18fSScott Teel 53366b80b18fSScott Teel map_index = (first_group * 53372b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 53386b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 53396b80b18fSScott Teel break; 53406b80b18fSScott Teel default: 53416b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 5342283b4a9bSStephen M. Cameron } 53436b80b18fSScott Teel 534407543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 534507543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 534607543e0cSStephen Cameron 534703383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 5348c3390df4SDon Brace if (!c->phys_disk) 5349c3390df4SDon Brace return IO_ACCEL_INELIGIBLE; 535003383736SDon Brace 5351283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 53522b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 53532b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 53542b08b3e9SDon Brace (first_row_offset - first_column * 53552b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 5356283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 5357283b4a9bSStephen M. Cameron 5358283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 5359283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 5360283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 5361283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 5362283b4a9bSStephen M. Cameron } 5363283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 5364283b4a9bSStephen M. Cameron 5365283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 5366283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 5367283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 5368283b4a9bSStephen M. Cameron cdb[1] = 0; 5369283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 5370283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 5371283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 5372283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 5373283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 5374283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 5375283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 5376283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 5377283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 5378283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 5379283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 5380283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 5381283b4a9bSStephen M. Cameron cdb[14] = 0; 5382283b4a9bSStephen M. Cameron cdb[15] = 0; 5383283b4a9bSStephen M. Cameron cdb_len = 16; 5384283b4a9bSStephen M. Cameron } else { 5385283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 5386283b4a9bSStephen M. Cameron cdb[1] = 0; 5387283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 5388283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 5389283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 5390283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 5391283b4a9bSStephen M. Cameron cdb[6] = 0; 5392283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 5393283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 5394283b4a9bSStephen M. Cameron cdb[9] = 0; 5395283b4a9bSStephen M. Cameron cdb_len = 10; 5396283b4a9bSStephen M. Cameron } 5397283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 539803383736SDon Brace dev->scsi3addr, 539903383736SDon Brace dev->phys_disk[map_index]); 5400283b4a9bSStephen M. Cameron } 5401283b4a9bSStephen M. Cameron 540225163bd5SWebb Scales /* 540325163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 540425163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 540525163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 540625163bd5SWebb Scales */ 5407574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 5408574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 5409c5dfd106SDon Brace struct hpsa_scsi_dev_t *dev) 5410edd16368SStephen M. Cameron { 5411edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 5412edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 5413edd16368SStephen M. Cameron c->scsi_cmd = cmd; 5414edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 5415c5dfd106SDon Brace memcpy(&c->Header.LUN.LunAddrBytes[0], &dev->scsi3addr[0], 8); 5416f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 5417edd16368SStephen M. Cameron 5418edd16368SStephen M. Cameron /* Fill in the request block... */ 5419edd16368SStephen M. Cameron 5420edd16368SStephen M. Cameron c->Request.Timeout = 0; 5421edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 5422edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 5423edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 5424edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 5425edd16368SStephen M. Cameron case DMA_TO_DEVICE: 5426a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5427a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 5428edd16368SStephen M. Cameron break; 5429edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 5430a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5431a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 5432edd16368SStephen M. Cameron break; 5433edd16368SStephen M. Cameron case DMA_NONE: 5434a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5435a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 5436edd16368SStephen M. Cameron break; 5437edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 5438edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 5439edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 5440edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 5441edd16368SStephen M. Cameron */ 5442edd16368SStephen M. Cameron 5443a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5444a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 5445edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 5446edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 5447edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 5448edd16368SStephen M. Cameron * slide by, and give the same results as if this field 5449edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 5450edd16368SStephen M. Cameron * our purposes here. 5451edd16368SStephen M. Cameron */ 5452edd16368SStephen M. Cameron 5453edd16368SStephen M. Cameron break; 5454edd16368SStephen M. Cameron 5455edd16368SStephen M. Cameron default: 5456edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 5457edd16368SStephen M. Cameron cmd->sc_data_direction); 5458edd16368SStephen M. Cameron BUG(); 5459edd16368SStephen M. Cameron break; 5460edd16368SStephen M. Cameron } 5461edd16368SStephen M. Cameron 546233a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 546373153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5464edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 5465edd16368SStephen M. Cameron } 5466c5dfd106SDon Brace 5467c5dfd106SDon Brace if (dev->in_reset) { 5468c5dfd106SDon Brace hpsa_cmd_resolve_and_free(h, c); 5469c5dfd106SDon Brace return SCSI_MLQUEUE_HOST_BUSY; 5470c5dfd106SDon Brace } 5471c5dfd106SDon Brace 5472edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 5473edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 5474edd16368SStephen M. Cameron return 0; 5475edd16368SStephen M. Cameron } 5476edd16368SStephen M. Cameron 5477360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 5478360c73bdSStephen Cameron struct CommandList *c) 5479360c73bdSStephen Cameron { 5480360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 5481360c73bdSStephen Cameron 5482360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 5483360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 5484360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 5485360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5486360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 5487360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5488360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 5489360c73bdSStephen Cameron + index * sizeof(*c->err_info); 5490360c73bdSStephen Cameron c->cmdindex = index; 5491360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5492360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 5493360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 5494360c73bdSStephen Cameron c->h = h; 5495a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 5496360c73bdSStephen Cameron } 5497360c73bdSStephen Cameron 5498360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 5499360c73bdSStephen Cameron { 5500360c73bdSStephen Cameron int i; 5501360c73bdSStephen Cameron 5502360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 5503360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 5504360c73bdSStephen Cameron 5505360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 5506360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 5507360c73bdSStephen Cameron } 5508360c73bdSStephen Cameron } 5509360c73bdSStephen Cameron 5510360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 5511360c73bdSStephen Cameron struct CommandList *c) 5512360c73bdSStephen Cameron { 5513360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5514360c73bdSStephen Cameron 551573153fe5SWebb Scales BUG_ON(c->cmdindex != index); 551673153fe5SWebb Scales 5517360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 5518360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5519360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5520360c73bdSStephen Cameron } 5521360c73bdSStephen Cameron 5522592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 5523c5dfd106SDon Brace struct CommandList *c, struct scsi_cmnd *cmd) 5524592a0ad5SWebb Scales { 5525592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 5526592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 5527592a0ad5SWebb Scales 552845e596cdSDon Brace if (!dev) 552945e596cdSDon Brace return SCSI_MLQUEUE_HOST_BUSY; 553045e596cdSDon Brace 5531c5dfd106SDon Brace if (dev->in_reset) 5532c5dfd106SDon Brace return SCSI_MLQUEUE_HOST_BUSY; 5533c5dfd106SDon Brace 5534a68fdb3aSDon Brace if (hpsa_simple_mode) 5535a68fdb3aSDon Brace return IO_ACCEL_INELIGIBLE; 5536a68fdb3aSDon Brace 5537592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 5538592a0ad5SWebb Scales 5539592a0ad5SWebb Scales if (dev->offload_enabled) { 5540592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5541592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5542592a0ad5SWebb Scales c->scsi_cmd = cmd; 5543592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 5544592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5545592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5546a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 5547592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5548592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5549592a0ad5SWebb Scales c->scsi_cmd = cmd; 5550592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 5551592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5552592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5553592a0ad5SWebb Scales } 5554592a0ad5SWebb Scales return rc; 5555592a0ad5SWebb Scales } 5556592a0ad5SWebb Scales 5557080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 5558080ef1ccSDon Brace { 5559080ef1ccSDon Brace struct scsi_cmnd *cmd; 5560080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 55618a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 5562080ef1ccSDon Brace 5563080ef1ccSDon Brace cmd = c->scsi_cmd; 5564080ef1ccSDon Brace dev = cmd->device->hostdata; 5565080ef1ccSDon Brace if (!dev) { 5566080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 55678a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 5568080ef1ccSDon Brace } 5569c5dfd106SDon Brace 5570c5dfd106SDon Brace if (dev->in_reset) { 5571c5dfd106SDon Brace cmd->result = DID_RESET << 16; 5572d2315ce6SDon Brace return hpsa_cmd_free_and_done(c->h, c, cmd); 5573c5dfd106SDon Brace } 5574c5dfd106SDon Brace 5575592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 5576592a0ad5SWebb Scales struct ctlr_info *h = c->h; 5577592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 5578592a0ad5SWebb Scales int rc; 5579592a0ad5SWebb Scales 5580592a0ad5SWebb Scales if (c2->error_data.serv_response == 5581592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 5582c5dfd106SDon Brace rc = hpsa_ioaccel_submit(h, c, cmd); 5583592a0ad5SWebb Scales if (rc == 0) 5584592a0ad5SWebb Scales return; 5585592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 5586592a0ad5SWebb Scales /* 5587592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 5588592a0ad5SWebb Scales * Try again via scsi mid layer, which will 5589592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 5590592a0ad5SWebb Scales */ 5591592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 55928a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 5593592a0ad5SWebb Scales } 5594592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 5595592a0ad5SWebb Scales } 5596592a0ad5SWebb Scales } 5597360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 5598c5dfd106SDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev)) { 5599080ef1ccSDon Brace /* 5600080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 5601080ef1ccSDon Brace * again via scsi mid layer, which will then get 5602080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 5603592a0ad5SWebb Scales * 5604592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 5605592a0ad5SWebb Scales * if it encountered a dma mapping failure. 5606080ef1ccSDon Brace */ 5607080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 5608080ef1ccSDon Brace cmd->scsi_done(cmd); 5609080ef1ccSDon Brace } 5610080ef1ccSDon Brace } 5611080ef1ccSDon Brace 5612574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 5613574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 5614574f05d3SStephen Cameron { 5615574f05d3SStephen Cameron struct ctlr_info *h; 5616574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 5617574f05d3SStephen Cameron struct CommandList *c; 5618574f05d3SStephen Cameron int rc = 0; 5619574f05d3SStephen Cameron 5620574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 5621574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 562273153fe5SWebb Scales 562373153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 562473153fe5SWebb Scales 5625574f05d3SStephen Cameron dev = cmd->device->hostdata; 5626574f05d3SStephen Cameron if (!dev) { 56271ccde700SHannes Reinecke cmd->result = DID_NO_CONNECT << 16; 5628ba74fdc4SDon Brace cmd->scsi_done(cmd); 5629ba74fdc4SDon Brace return 0; 5630ba74fdc4SDon Brace } 5631ba74fdc4SDon Brace 5632ba74fdc4SDon Brace if (dev->removed) { 5633574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 5634574f05d3SStephen Cameron cmd->scsi_done(cmd); 5635574f05d3SStephen Cameron return 0; 5636574f05d3SStephen Cameron } 563773153fe5SWebb Scales 5638574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 563925163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 5640574f05d3SStephen Cameron cmd->scsi_done(cmd); 5641574f05d3SStephen Cameron return 0; 5642574f05d3SStephen Cameron } 5643c5dfd106SDon Brace 5644c5dfd106SDon Brace if (dev->in_reset) 5645c5dfd106SDon Brace return SCSI_MLQUEUE_DEVICE_BUSY; 5646c5dfd106SDon Brace 564773153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 56484770e68dSDon Brace if (c == NULL) 56494770e68dSDon Brace return SCSI_MLQUEUE_DEVICE_BUSY; 5650574f05d3SStephen Cameron 5651407863cbSStephen Cameron /* 5652407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 5653574f05d3SStephen Cameron * Retries always go down the normal I/O path. 5654574f05d3SStephen Cameron */ 5655574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 565657292b58SChristoph Hellwig !blk_rq_is_passthrough(cmd->request) && 5657574f05d3SStephen Cameron h->acciopath_status)) { 5658c5dfd106SDon Brace rc = hpsa_ioaccel_submit(h, c, cmd); 5659574f05d3SStephen Cameron if (rc == 0) 5660592a0ad5SWebb Scales return 0; 5661592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 566273153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5663574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 5664574f05d3SStephen Cameron } 5665574f05d3SStephen Cameron } 5666c5dfd106SDon Brace return hpsa_ciss_submit(h, c, cmd, dev); 5667574f05d3SStephen Cameron } 5668574f05d3SStephen Cameron 56698ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 56705f389360SStephen M. Cameron { 56715f389360SStephen M. Cameron unsigned long flags; 56725f389360SStephen M. Cameron 56735f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 56745f389360SStephen M. Cameron h->scan_finished = 1; 567587b9e6aaSDon Brace wake_up(&h->scan_wait_queue); 56765f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 56775f389360SStephen M. Cameron } 56785f389360SStephen M. Cameron 5679a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 5680a08a8471SStephen M. Cameron { 5681a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5682a08a8471SStephen M. Cameron unsigned long flags; 5683a08a8471SStephen M. Cameron 56848ebc9248SWebb Scales /* 56858ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 56868ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 56878ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 56888ebc9248SWebb Scales * piling up on a locked up controller. 56898ebc9248SWebb Scales */ 56908ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 56918ebc9248SWebb Scales return hpsa_scan_complete(h); 56925f389360SStephen M. Cameron 569387b9e6aaSDon Brace /* 569487b9e6aaSDon Brace * If a scan is already waiting to run, no need to add another 569587b9e6aaSDon Brace */ 569687b9e6aaSDon Brace spin_lock_irqsave(&h->scan_lock, flags); 569787b9e6aaSDon Brace if (h->scan_waiting) { 569887b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 569987b9e6aaSDon Brace return; 570087b9e6aaSDon Brace } 570187b9e6aaSDon Brace 570287b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 570387b9e6aaSDon Brace 5704a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 5705a08a8471SStephen M. Cameron while (1) { 5706a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5707a08a8471SStephen M. Cameron if (h->scan_finished) 5708a08a8471SStephen M. Cameron break; 570987b9e6aaSDon Brace h->scan_waiting = 1; 5710a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5711a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 5712a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 5713a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 5714a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 5715a08a8471SStephen M. Cameron * happen if we're in here. 5716a08a8471SStephen M. Cameron */ 5717a08a8471SStephen M. Cameron } 5718a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 571987b9e6aaSDon Brace h->scan_waiting = 0; 5720a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5721a08a8471SStephen M. Cameron 57228ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 57238ebc9248SWebb Scales return hpsa_scan_complete(h); 57245f389360SStephen M. Cameron 5725bfd7546cSDon Brace /* 5726bfd7546cSDon Brace * Do the scan after a reset completion 5727bfd7546cSDon Brace */ 5728c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5729bfd7546cSDon Brace if (h->reset_in_progress) { 5730bfd7546cSDon Brace h->drv_req_rescan = 1; 5731c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 57323b476aa2SDon Brace hpsa_scan_complete(h); 5733bfd7546cSDon Brace return; 5734bfd7546cSDon Brace } 5735c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5736bfd7546cSDon Brace 57378aa60681SDon Brace hpsa_update_scsi_devices(h); 5738a08a8471SStephen M. Cameron 57398ebc9248SWebb Scales hpsa_scan_complete(h); 5740a08a8471SStephen M. Cameron } 5741a08a8471SStephen M. Cameron 57427c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 57437c0a0229SDon Brace { 574403383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 574503383736SDon Brace 574603383736SDon Brace if (!logical_drive) 574703383736SDon Brace return -ENODEV; 57487c0a0229SDon Brace 57497c0a0229SDon Brace if (qdepth < 1) 57507c0a0229SDon Brace qdepth = 1; 575103383736SDon Brace else if (qdepth > logical_drive->queue_depth) 575203383736SDon Brace qdepth = logical_drive->queue_depth; 575303383736SDon Brace 575403383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 57557c0a0229SDon Brace } 57567c0a0229SDon Brace 5757a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 5758a08a8471SStephen M. Cameron unsigned long elapsed_time) 5759a08a8471SStephen M. Cameron { 5760a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5761a08a8471SStephen M. Cameron unsigned long flags; 5762a08a8471SStephen M. Cameron int finished; 5763a08a8471SStephen M. Cameron 5764a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5765a08a8471SStephen M. Cameron finished = h->scan_finished; 5766a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5767a08a8471SStephen M. Cameron return finished; 5768a08a8471SStephen M. Cameron } 5769a08a8471SStephen M. Cameron 57702946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 5771edd16368SStephen M. Cameron { 5772b705690dSStephen M. Cameron struct Scsi_Host *sh; 5773edd16368SStephen M. Cameron 5774b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 57752946e82bSRobert Elliott if (sh == NULL) { 57762946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 57772946e82bSRobert Elliott return -ENOMEM; 57782946e82bSRobert Elliott } 5779b705690dSStephen M. Cameron 5780b705690dSStephen M. Cameron sh->io_port = 0; 5781b705690dSStephen M. Cameron sh->n_io_port = 0; 5782b705690dSStephen M. Cameron sh->this_id = -1; 5783b705690dSStephen M. Cameron sh->max_channel = 3; 5784b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 5785b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 5786b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 578741ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 5788d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 5789b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 5790d04e62b9SKevin Barnett sh->transportt = hpsa_sas_transport_template; 5791b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 5792bc2bb154SChristoph Hellwig sh->irq = pci_irq_vector(h->pdev, 0); 5793b705690dSStephen M. Cameron sh->unique_id = sh->irq; 579464d513acSChristoph Hellwig 57952946e82bSRobert Elliott h->scsi_host = sh; 57962946e82bSRobert Elliott return 0; 57972946e82bSRobert Elliott } 57982946e82bSRobert Elliott 57992946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 58002946e82bSRobert Elliott { 58012946e82bSRobert Elliott int rv; 58022946e82bSRobert Elliott 58032946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 58042946e82bSRobert Elliott if (rv) { 58052946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 58062946e82bSRobert Elliott return rv; 58072946e82bSRobert Elliott } 58082946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 58092946e82bSRobert Elliott return 0; 5810edd16368SStephen M. Cameron } 5811edd16368SStephen M. Cameron 5812b69324ffSWebb Scales /* 581373153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 581473153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 581573153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 581673153fe5SWebb Scales * low-numbered entries for our own uses.) 581773153fe5SWebb Scales */ 581873153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 581973153fe5SWebb Scales { 582073153fe5SWebb Scales int idx = scmd->request->tag; 582173153fe5SWebb Scales 582273153fe5SWebb Scales if (idx < 0) 582373153fe5SWebb Scales return idx; 582473153fe5SWebb Scales 582573153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 582673153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 582773153fe5SWebb Scales } 582873153fe5SWebb Scales 582973153fe5SWebb Scales /* 5830b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 5831b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 5832b69324ffSWebb Scales */ 5833b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 5834b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 5835b69324ffSWebb Scales int reply_queue) 5836edd16368SStephen M. Cameron { 58378919358eSTomas Henzl int rc; 5838edd16368SStephen M. Cameron 5839a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 5840a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 5841a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 58421edb6934SDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 584325163bd5SWebb Scales if (rc) 5844b69324ffSWebb Scales return rc; 5845edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5846edd16368SStephen M. Cameron 5847b69324ffSWebb Scales /* Check if the unit is already ready. */ 5848edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5849b69324ffSWebb Scales return 0; 5850edd16368SStephen M. Cameron 5851b69324ffSWebb Scales /* 5852b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5853b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5854b69324ffSWebb Scales * looking for (but, success is good too). 5855b69324ffSWebb Scales */ 5856edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5857edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5858edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5859edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5860b69324ffSWebb Scales return 0; 5861b69324ffSWebb Scales 5862b69324ffSWebb Scales return 1; 5863b69324ffSWebb Scales } 5864b69324ffSWebb Scales 5865b69324ffSWebb Scales /* 5866b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5867b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5868b69324ffSWebb Scales */ 5869b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5870b69324ffSWebb Scales struct CommandList *c, 5871b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5872b69324ffSWebb Scales { 5873b69324ffSWebb Scales int rc; 5874b69324ffSWebb Scales int count = 0; 5875b69324ffSWebb Scales int waittime = 1; /* seconds */ 5876b69324ffSWebb Scales 5877b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5878b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5879b69324ffSWebb Scales 5880b69324ffSWebb Scales /* 5881b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5882b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5883b69324ffSWebb Scales */ 5884b69324ffSWebb Scales msleep(1000 * waittime); 5885b69324ffSWebb Scales 5886b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5887b69324ffSWebb Scales if (!rc) 5888edd16368SStephen M. Cameron break; 5889b69324ffSWebb Scales 5890b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5891b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5892b69324ffSWebb Scales waittime *= 2; 5893b69324ffSWebb Scales 5894b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5895b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5896b69324ffSWebb Scales waittime); 5897b69324ffSWebb Scales } 5898b69324ffSWebb Scales 5899b69324ffSWebb Scales return rc; 5900b69324ffSWebb Scales } 5901b69324ffSWebb Scales 5902b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5903b69324ffSWebb Scales unsigned char lunaddr[], 5904b69324ffSWebb Scales int reply_queue) 5905b69324ffSWebb Scales { 5906b69324ffSWebb Scales int first_queue; 5907b69324ffSWebb Scales int last_queue; 5908b69324ffSWebb Scales int rq; 5909b69324ffSWebb Scales int rc = 0; 5910b69324ffSWebb Scales struct CommandList *c; 5911b69324ffSWebb Scales 5912b69324ffSWebb Scales c = cmd_alloc(h); 5913b69324ffSWebb Scales 5914b69324ffSWebb Scales /* 5915b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5916b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5917b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5918b69324ffSWebb Scales */ 5919b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5920b69324ffSWebb Scales first_queue = 0; 5921b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5922b69324ffSWebb Scales } else { 5923b69324ffSWebb Scales first_queue = reply_queue; 5924b69324ffSWebb Scales last_queue = reply_queue; 5925b69324ffSWebb Scales } 5926b69324ffSWebb Scales 5927b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5928b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5929b69324ffSWebb Scales if (rc) 5930b69324ffSWebb Scales break; 5931edd16368SStephen M. Cameron } 5932edd16368SStephen M. Cameron 5933edd16368SStephen M. Cameron if (rc) 5934edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5935edd16368SStephen M. Cameron else 5936edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5937edd16368SStephen M. Cameron 593845fcb86eSStephen Cameron cmd_free(h, c); 5939edd16368SStephen M. Cameron return rc; 5940edd16368SStephen M. Cameron } 5941edd16368SStephen M. Cameron 5942edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5943edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5944edd16368SStephen M. Cameron */ 5945edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5946edd16368SStephen M. Cameron { 5947c59d04f3SDon Brace int rc = SUCCESS; 5948c5dfd106SDon Brace int i; 5949edd16368SStephen M. Cameron struct ctlr_info *h; 5950edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 59510b9b7b6eSScott Teel u8 reset_type; 59522dc127bbSDan Carpenter char msg[48]; 5953c59d04f3SDon Brace unsigned long flags; 5954edd16368SStephen M. Cameron 5955edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5956edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5957edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5958edd16368SStephen M. Cameron return FAILED; 5959e345893bSDon Brace 5960c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5961c59d04f3SDon Brace h->reset_in_progress = 1; 5962c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5963c59d04f3SDon Brace 5964c59d04f3SDon Brace if (lockup_detected(h)) { 5965c59d04f3SDon Brace rc = FAILED; 5966c59d04f3SDon Brace goto return_reset_status; 5967c59d04f3SDon Brace } 5968e345893bSDon Brace 5969edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5970edd16368SStephen M. Cameron if (!dev) { 5971d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5972c59d04f3SDon Brace rc = FAILED; 5973c59d04f3SDon Brace goto return_reset_status; 5974edd16368SStephen M. Cameron } 597525163bd5SWebb Scales 5976c59d04f3SDon Brace if (dev->devtype == TYPE_ENCLOSURE) { 5977c59d04f3SDon Brace rc = SUCCESS; 5978c59d04f3SDon Brace goto return_reset_status; 5979c59d04f3SDon Brace } 5980ef8a5203SDon Brace 598125163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 598225163bd5SWebb Scales if (lockup_detected(h)) { 59832dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 59842dc127bbSDan Carpenter "cmd %d RESET FAILED, lockup detected", 598573153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 598673153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5987c59d04f3SDon Brace rc = FAILED; 5988c59d04f3SDon Brace goto return_reset_status; 598925163bd5SWebb Scales } 599025163bd5SWebb Scales 599125163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 599225163bd5SWebb Scales if (detect_controller_lockup(h)) { 59932dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 59942dc127bbSDan Carpenter "cmd %d RESET FAILED, new lockup detected", 599573153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 599673153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5997c59d04f3SDon Brace rc = FAILED; 5998c59d04f3SDon Brace goto return_reset_status; 599925163bd5SWebb Scales } 600025163bd5SWebb Scales 6001d604f533SWebb Scales /* Do not attempt on controller */ 6002c59d04f3SDon Brace if (is_hba_lunid(dev->scsi3addr)) { 6003c59d04f3SDon Brace rc = SUCCESS; 6004c59d04f3SDon Brace goto return_reset_status; 6005c59d04f3SDon Brace } 6006d604f533SWebb Scales 60070b9b7b6eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr)) 60080b9b7b6eSScott Teel reset_type = HPSA_DEVICE_RESET_MSG; 60090b9b7b6eSScott Teel else 60100b9b7b6eSScott Teel reset_type = HPSA_PHYS_TARGET_RESET; 60110b9b7b6eSScott Teel 60120b9b7b6eSScott Teel sprintf(msg, "resetting %s", 60130b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical "); 60140b9b7b6eSScott Teel hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 601525163bd5SWebb Scales 6016c5dfd106SDon Brace /* 6017c5dfd106SDon Brace * wait to see if any commands will complete before sending reset 6018c5dfd106SDon Brace */ 6019c5dfd106SDon Brace dev->in_reset = true; /* block any new cmds from OS for this device */ 6020c5dfd106SDon Brace for (i = 0; i < 10; i++) { 6021c5dfd106SDon Brace if (atomic_read(&dev->commands_outstanding) > 0) 6022c5dfd106SDon Brace msleep(1000); 6023c5dfd106SDon Brace else 6024c5dfd106SDon Brace break; 6025c5dfd106SDon Brace } 6026c5dfd106SDon Brace 6027edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 6028c5dfd106SDon Brace rc = hpsa_do_reset(h, dev, reset_type, DEFAULT_REPLY_QUEUE); 6029c59d04f3SDon Brace if (rc == 0) 6030c59d04f3SDon Brace rc = SUCCESS; 6031c59d04f3SDon Brace else 6032c59d04f3SDon Brace rc = FAILED; 6033c59d04f3SDon Brace 60340b9b7b6eSScott Teel sprintf(msg, "reset %s %s", 60350b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ", 6036c59d04f3SDon Brace rc == SUCCESS ? "completed successfully" : "failed"); 6037d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 6038c59d04f3SDon Brace 6039c59d04f3SDon Brace return_reset_status: 6040c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 6041da03ded0SDon Brace h->reset_in_progress = 0; 6042c5dfd106SDon Brace if (dev) 6043c5dfd106SDon Brace dev->in_reset = false; 6044c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 6045c59d04f3SDon Brace return rc; 6046edd16368SStephen M. Cameron } 6047edd16368SStephen M. Cameron 6048edd16368SStephen M. Cameron /* 604973153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 605073153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 605173153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 605273153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 605373153fe5SWebb Scales */ 605473153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 605573153fe5SWebb Scales struct scsi_cmnd *scmd) 605673153fe5SWebb Scales { 605773153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 605873153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 605973153fe5SWebb Scales 606073153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 606173153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 606273153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 606373153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 606473153fe5SWebb Scales * bounds, it's probably not our bug. 606573153fe5SWebb Scales */ 606673153fe5SWebb Scales BUG(); 606773153fe5SWebb Scales } 606873153fe5SWebb Scales 606973153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 607073153fe5SWebb Scales /* 607173153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 607273153fe5SWebb Scales * value. Thus, there should never be a collision here between 607373153fe5SWebb Scales * two requests...because if the selected command isn't idle 607473153fe5SWebb Scales * then someone is going to be very disappointed. 607573153fe5SWebb Scales */ 60764770e68dSDon Brace if (idx != h->last_collision_tag) { /* Print once per tag */ 60774770e68dSDon Brace dev_warn(&h->pdev->dev, 60784770e68dSDon Brace "%s: tag collision (tag=%d)\n", __func__, idx); 607973153fe5SWebb Scales if (c->scsi_cmd != NULL) 608073153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 60814770e68dSDon Brace if (scmd) 608273153fe5SWebb Scales scsi_print_command(scmd); 60834770e68dSDon Brace h->last_collision_tag = idx; 608473153fe5SWebb Scales } 60854770e68dSDon Brace return NULL; 60864770e68dSDon Brace } 60874770e68dSDon Brace 60884770e68dSDon Brace atomic_inc(&c->refcount); 608973153fe5SWebb Scales 609073153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 609173153fe5SWebb Scales return c; 609273153fe5SWebb Scales } 609373153fe5SWebb Scales 609473153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 609573153fe5SWebb Scales { 609673153fe5SWebb Scales /* 609773153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 609808ec46f6SDon Brace * else to free it, because it is accessed by index. 609973153fe5SWebb Scales */ 610073153fe5SWebb Scales (void)atomic_dec(&c->refcount); 610173153fe5SWebb Scales } 610273153fe5SWebb Scales 610373153fe5SWebb Scales /* 6104edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 6105edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 6106edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 6107edd16368SStephen M. Cameron * cmd_free() is the complement. 6108bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 6109bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 6110edd16368SStephen M. Cameron */ 6111281a7fd0SWebb Scales 6112edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 6113edd16368SStephen M. Cameron { 6114edd16368SStephen M. Cameron struct CommandList *c; 6115360c73bdSStephen Cameron int refcount, i; 611673153fe5SWebb Scales int offset = 0; 6117edd16368SStephen M. Cameron 611833811026SRobert Elliott /* 611933811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 61204c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 61214c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 61224c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 61234c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 61244c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 61254c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 61264c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 61274c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 612873153fe5SWebb Scales * 612973153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 613073153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 613173153fe5SWebb Scales * all works, since we have at least one command structure available; 613273153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 613373153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 613473153fe5SWebb Scales * layer will use the higher indexes. 61354c413128SStephen M. Cameron */ 61364c413128SStephen M. Cameron 6137281a7fd0SWebb Scales for (;;) { 613873153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 613973153fe5SWebb Scales HPSA_NRESERVED_CMDS, 614073153fe5SWebb Scales offset); 614173153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 6142281a7fd0SWebb Scales offset = 0; 6143281a7fd0SWebb Scales continue; 6144281a7fd0SWebb Scales } 6145edd16368SStephen M. Cameron c = h->cmd_pool + i; 6146281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 6147281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 6148281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 614973153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 6150281a7fd0SWebb Scales continue; 6151281a7fd0SWebb Scales } 6152281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 6153281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 6154281a7fd0SWebb Scales break; /* it's ours now. */ 6155281a7fd0SWebb Scales } 6156360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 6157c5dfd106SDon Brace c->device = NULL; 6158edd16368SStephen M. Cameron return c; 6159edd16368SStephen M. Cameron } 6160edd16368SStephen M. Cameron 616173153fe5SWebb Scales /* 616273153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 616373153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 616473153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 616573153fe5SWebb Scales * the clear-bit is harmless. 616673153fe5SWebb Scales */ 6167edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 6168edd16368SStephen M. Cameron { 6169281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 6170edd16368SStephen M. Cameron int i; 6171edd16368SStephen M. Cameron 6172edd16368SStephen M. Cameron i = c - h->cmd_pool; 6173edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 6174edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 6175edd16368SStephen M. Cameron } 6176281a7fd0SWebb Scales } 6177edd16368SStephen M. Cameron 6178edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 6179edd16368SStephen M. Cameron 61806f4e626fSNathan Chancellor static int hpsa_ioctl32_passthru(struct scsi_device *dev, unsigned int cmd, 618142a91641SDon Brace void __user *arg) 6182edd16368SStephen M. Cameron { 6183edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 6184edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 6185edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 6186edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 6187edd16368SStephen M. Cameron int err; 6188edd16368SStephen M. Cameron u32 cp; 6189edd16368SStephen M. Cameron 6190938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6191edd16368SStephen M. Cameron err = 0; 6192edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6193edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6194edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6195edd16368SStephen M. Cameron sizeof(arg64.Request)); 6196edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6197edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6198edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6199edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6200edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6201edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6202edd16368SStephen M. Cameron 6203edd16368SStephen M. Cameron if (err) 6204edd16368SStephen M. Cameron return -EFAULT; 6205edd16368SStephen M. Cameron 620642a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 6207edd16368SStephen M. Cameron if (err) 6208edd16368SStephen M. Cameron return err; 6209edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6210edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6211edd16368SStephen M. Cameron if (err) 6212edd16368SStephen M. Cameron return -EFAULT; 6213edd16368SStephen M. Cameron return err; 6214edd16368SStephen M. Cameron } 6215edd16368SStephen M. Cameron 6216edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 62176f4e626fSNathan Chancellor unsigned int cmd, void __user *arg) 6218edd16368SStephen M. Cameron { 6219edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 6220edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 6221edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 6222edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 6223edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 6224edd16368SStephen M. Cameron int err; 6225edd16368SStephen M. Cameron u32 cp; 6226edd16368SStephen M. Cameron 6227938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6228edd16368SStephen M. Cameron err = 0; 6229edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6230edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6231edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6232edd16368SStephen M. Cameron sizeof(arg64.Request)); 6233edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6234edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6235edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6236edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 6237edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6238edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6239edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6240edd16368SStephen M. Cameron 6241edd16368SStephen M. Cameron if (err) 6242edd16368SStephen M. Cameron return -EFAULT; 6243edd16368SStephen M. Cameron 624442a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 6245edd16368SStephen M. Cameron if (err) 6246edd16368SStephen M. Cameron return err; 6247edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6248edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6249edd16368SStephen M. Cameron if (err) 6250edd16368SStephen M. Cameron return -EFAULT; 6251edd16368SStephen M. Cameron return err; 6252edd16368SStephen M. Cameron } 625371fe75a7SStephen M. Cameron 62546f4e626fSNathan Chancellor static int hpsa_compat_ioctl(struct scsi_device *dev, unsigned int cmd, 62556f4e626fSNathan Chancellor void __user *arg) 625671fe75a7SStephen M. Cameron { 625771fe75a7SStephen M. Cameron switch (cmd) { 625871fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 625971fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 626071fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 626171fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 626271fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 626371fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 626471fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 626571fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 626671fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 626771fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 626871fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 626971fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 627071fe75a7SStephen M. Cameron case CCISS_REGNEWD: 627171fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 627271fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 627371fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 627471fe75a7SStephen M. Cameron 627571fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 627671fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 627771fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 627871fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 627971fe75a7SStephen M. Cameron 628071fe75a7SStephen M. Cameron default: 628171fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 628271fe75a7SStephen M. Cameron } 628371fe75a7SStephen M. Cameron } 6284edd16368SStephen M. Cameron #endif 6285edd16368SStephen M. Cameron 6286edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 6287edd16368SStephen M. Cameron { 6288edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 6289edd16368SStephen M. Cameron 6290edd16368SStephen M. Cameron if (!argp) 6291edd16368SStephen M. Cameron return -EINVAL; 6292edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 6293edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 6294edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 6295edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 6296edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 6297edd16368SStephen M. Cameron return -EFAULT; 6298edd16368SStephen M. Cameron return 0; 6299edd16368SStephen M. Cameron } 6300edd16368SStephen M. Cameron 6301edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 6302edd16368SStephen M. Cameron { 6303edd16368SStephen M. Cameron DriverVer_type DriverVer; 6304edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 6305edd16368SStephen M. Cameron int rc; 6306edd16368SStephen M. Cameron 6307edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 6308edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 6309edd16368SStephen M. Cameron if (rc != 3) { 6310edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 6311edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 6312edd16368SStephen M. Cameron vmaj = 0; 6313edd16368SStephen M. Cameron vmin = 0; 6314edd16368SStephen M. Cameron vsubmin = 0; 6315edd16368SStephen M. Cameron } 6316edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 6317edd16368SStephen M. Cameron if (!argp) 6318edd16368SStephen M. Cameron return -EINVAL; 6319edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 6320edd16368SStephen M. Cameron return -EFAULT; 6321edd16368SStephen M. Cameron return 0; 6322edd16368SStephen M. Cameron } 6323edd16368SStephen M. Cameron 6324edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6325edd16368SStephen M. Cameron { 6326edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 6327edd16368SStephen M. Cameron struct CommandList *c; 6328edd16368SStephen M. Cameron char *buff = NULL; 632950a0decfSStephen M. Cameron u64 temp64; 6330c1f63c8fSStephen M. Cameron int rc = 0; 6331edd16368SStephen M. Cameron 6332edd16368SStephen M. Cameron if (!argp) 6333edd16368SStephen M. Cameron return -EINVAL; 6334edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6335edd16368SStephen M. Cameron return -EPERM; 6336edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 6337edd16368SStephen M. Cameron return -EFAULT; 6338edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 6339edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 6340edd16368SStephen M. Cameron return -EINVAL; 6341edd16368SStephen M. Cameron } 6342edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 6343edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 6344edd16368SStephen M. Cameron if (buff == NULL) 63452dd02d74SRobert Elliott return -ENOMEM; 63469233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 6347edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 6348b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 6349b03a7771SStephen M. Cameron iocommand.buf_size)) { 6350c1f63c8fSStephen M. Cameron rc = -EFAULT; 6351c1f63c8fSStephen M. Cameron goto out_kfree; 6352edd16368SStephen M. Cameron } 6353b03a7771SStephen M. Cameron } else { 6354edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 6355b03a7771SStephen M. Cameron } 6356b03a7771SStephen M. Cameron } 635745fcb86eSStephen Cameron c = cmd_alloc(h); 6358bf43caf3SRobert Elliott 6359edd16368SStephen M. Cameron /* Fill in the command type */ 6360edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6361a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6362edd16368SStephen M. Cameron /* Fill in Command Header */ 6363edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 6364edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 6365edd16368SStephen M. Cameron c->Header.SGList = 1; 636650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6367edd16368SStephen M. Cameron } else { /* no buffers to fill */ 6368edd16368SStephen M. Cameron c->Header.SGList = 0; 636950a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6370edd16368SStephen M. Cameron } 6371edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 6372edd16368SStephen M. Cameron 6373edd16368SStephen M. Cameron /* Fill in Request block */ 6374edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 6375edd16368SStephen M. Cameron sizeof(c->Request)); 6376edd16368SStephen M. Cameron 6377edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 6378edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 63798bc8f47eSChristoph Hellwig temp64 = dma_map_single(&h->pdev->dev, buff, 63808bc8f47eSChristoph Hellwig iocommand.buf_size, DMA_BIDIRECTIONAL); 638150a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 638250a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 638350a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 6384bcc48ffaSStephen M. Cameron rc = -ENOMEM; 6385bcc48ffaSStephen M. Cameron goto out; 6386bcc48ffaSStephen M. Cameron } 638750a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 638850a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 638950a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 6390edd16368SStephen M. Cameron } 6391c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 63923fb134cbSDon Brace NO_TIMEOUT); 6393c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 63948bc8f47eSChristoph Hellwig hpsa_pci_unmap(h->pdev, c, 1, DMA_BIDIRECTIONAL); 6395edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 639625163bd5SWebb Scales if (rc) { 639725163bd5SWebb Scales rc = -EIO; 639825163bd5SWebb Scales goto out; 639925163bd5SWebb Scales } 6400edd16368SStephen M. Cameron 6401edd16368SStephen M. Cameron /* Copy the error information out */ 6402edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 6403edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 6404edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 6405c1f63c8fSStephen M. Cameron rc = -EFAULT; 6406c1f63c8fSStephen M. Cameron goto out; 6407edd16368SStephen M. Cameron } 64089233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 6409b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 6410edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6411edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 6412c1f63c8fSStephen M. Cameron rc = -EFAULT; 6413c1f63c8fSStephen M. Cameron goto out; 6414edd16368SStephen M. Cameron } 6415edd16368SStephen M. Cameron } 6416c1f63c8fSStephen M. Cameron out: 641745fcb86eSStephen Cameron cmd_free(h, c); 6418c1f63c8fSStephen M. Cameron out_kfree: 6419c1f63c8fSStephen M. Cameron kfree(buff); 6420c1f63c8fSStephen M. Cameron return rc; 6421edd16368SStephen M. Cameron } 6422edd16368SStephen M. Cameron 6423edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6424edd16368SStephen M. Cameron { 6425edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 6426edd16368SStephen M. Cameron struct CommandList *c; 6427edd16368SStephen M. Cameron unsigned char **buff = NULL; 6428edd16368SStephen M. Cameron int *buff_size = NULL; 642950a0decfSStephen M. Cameron u64 temp64; 6430edd16368SStephen M. Cameron BYTE sg_used = 0; 6431edd16368SStephen M. Cameron int status = 0; 643201a02ffcSStephen M. Cameron u32 left; 643301a02ffcSStephen M. Cameron u32 sz; 6434edd16368SStephen M. Cameron BYTE __user *data_ptr; 6435edd16368SStephen M. Cameron 6436edd16368SStephen M. Cameron if (!argp) 6437edd16368SStephen M. Cameron return -EINVAL; 6438edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6439edd16368SStephen M. Cameron return -EPERM; 6440048a864eSzhong jiang ioc = vmemdup_user(argp, sizeof(*ioc)); 6441048a864eSzhong jiang if (IS_ERR(ioc)) { 6442048a864eSzhong jiang status = PTR_ERR(ioc); 6443edd16368SStephen M. Cameron goto cleanup1; 6444edd16368SStephen M. Cameron } 6445edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 6446edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 6447edd16368SStephen M. Cameron status = -EINVAL; 6448edd16368SStephen M. Cameron goto cleanup1; 6449edd16368SStephen M. Cameron } 6450edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 6451edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 6452edd16368SStephen M. Cameron status = -EINVAL; 6453edd16368SStephen M. Cameron goto cleanup1; 6454edd16368SStephen M. Cameron } 6455d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 6456edd16368SStephen M. Cameron status = -EINVAL; 6457edd16368SStephen M. Cameron goto cleanup1; 6458edd16368SStephen M. Cameron } 64596396bb22SKees Cook buff = kcalloc(SG_ENTRIES_IN_CMD, sizeof(char *), GFP_KERNEL); 6460edd16368SStephen M. Cameron if (!buff) { 6461edd16368SStephen M. Cameron status = -ENOMEM; 6462edd16368SStephen M. Cameron goto cleanup1; 6463edd16368SStephen M. Cameron } 64646da2ec56SKees Cook buff_size = kmalloc_array(SG_ENTRIES_IN_CMD, sizeof(int), GFP_KERNEL); 6465edd16368SStephen M. Cameron if (!buff_size) { 6466edd16368SStephen M. Cameron status = -ENOMEM; 6467edd16368SStephen M. Cameron goto cleanup1; 6468edd16368SStephen M. Cameron } 6469edd16368SStephen M. Cameron left = ioc->buf_size; 6470edd16368SStephen M. Cameron data_ptr = ioc->buf; 6471edd16368SStephen M. Cameron while (left) { 6472edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6473edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6474edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6475edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6476edd16368SStephen M. Cameron status = -ENOMEM; 6477edd16368SStephen M. Cameron goto cleanup1; 6478edd16368SStephen M. Cameron } 64799233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6480edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 64810758f4f7SStephen M. Cameron status = -EFAULT; 6482edd16368SStephen M. Cameron goto cleanup1; 6483edd16368SStephen M. Cameron } 6484edd16368SStephen M. Cameron } else 6485edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6486edd16368SStephen M. Cameron left -= sz; 6487edd16368SStephen M. Cameron data_ptr += sz; 6488edd16368SStephen M. Cameron sg_used++; 6489edd16368SStephen M. Cameron } 649045fcb86eSStephen Cameron c = cmd_alloc(h); 6491bf43caf3SRobert Elliott 6492edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6493a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6494edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 649550a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 649650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6497edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6498edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6499edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6500edd16368SStephen M. Cameron int i; 6501edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 65028bc8f47eSChristoph Hellwig temp64 = dma_map_single(&h->pdev->dev, buff[i], 65038bc8f47eSChristoph Hellwig buff_size[i], DMA_BIDIRECTIONAL); 650450a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 650550a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 650650a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 650750a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6508bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 65098bc8f47eSChristoph Hellwig DMA_BIDIRECTIONAL); 6510bcc48ffaSStephen M. Cameron status = -ENOMEM; 6511e2d4a1f6SStephen M. Cameron goto cleanup0; 6512bcc48ffaSStephen M. Cameron } 651350a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 651450a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 651550a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6516edd16368SStephen M. Cameron } 651750a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6518edd16368SStephen M. Cameron } 6519c448ecfaSDon Brace status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 65203fb134cbSDon Brace NO_TIMEOUT); 6521b03a7771SStephen M. Cameron if (sg_used) 65228bc8f47eSChristoph Hellwig hpsa_pci_unmap(h->pdev, c, sg_used, DMA_BIDIRECTIONAL); 6523edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 652425163bd5SWebb Scales if (status) { 652525163bd5SWebb Scales status = -EIO; 652625163bd5SWebb Scales goto cleanup0; 652725163bd5SWebb Scales } 652825163bd5SWebb Scales 6529edd16368SStephen M. Cameron /* Copy the error information out */ 6530edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6531edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6532edd16368SStephen M. Cameron status = -EFAULT; 6533e2d4a1f6SStephen M. Cameron goto cleanup0; 6534edd16368SStephen M. Cameron } 65359233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 65362b08b3e9SDon Brace int i; 65372b08b3e9SDon Brace 6538edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6539edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6540edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6541edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6542edd16368SStephen M. Cameron status = -EFAULT; 6543e2d4a1f6SStephen M. Cameron goto cleanup0; 6544edd16368SStephen M. Cameron } 6545edd16368SStephen M. Cameron ptr += buff_size[i]; 6546edd16368SStephen M. Cameron } 6547edd16368SStephen M. Cameron } 6548edd16368SStephen M. Cameron status = 0; 6549e2d4a1f6SStephen M. Cameron cleanup0: 655045fcb86eSStephen Cameron cmd_free(h, c); 6551edd16368SStephen M. Cameron cleanup1: 6552edd16368SStephen M. Cameron if (buff) { 65532b08b3e9SDon Brace int i; 65542b08b3e9SDon Brace 6555edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6556edd16368SStephen M. Cameron kfree(buff[i]); 6557edd16368SStephen M. Cameron kfree(buff); 6558edd16368SStephen M. Cameron } 6559edd16368SStephen M. Cameron kfree(buff_size); 6560048a864eSzhong jiang kvfree(ioc); 6561edd16368SStephen M. Cameron return status; 6562edd16368SStephen M. Cameron } 6563edd16368SStephen M. Cameron 6564edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6565edd16368SStephen M. Cameron struct CommandList *c) 6566edd16368SStephen M. Cameron { 6567edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6568edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6569edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6570edd16368SStephen M. Cameron } 65710390f0c0SStephen M. Cameron 6572edd16368SStephen M. Cameron /* 6573edd16368SStephen M. Cameron * ioctl 6574edd16368SStephen M. Cameron */ 65756f4e626fSNathan Chancellor static int hpsa_ioctl(struct scsi_device *dev, unsigned int cmd, 65766f4e626fSNathan Chancellor void __user *arg) 6577edd16368SStephen M. Cameron { 6578edd16368SStephen M. Cameron struct ctlr_info *h; 6579edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 65800390f0c0SStephen M. Cameron int rc; 6581edd16368SStephen M. Cameron 6582edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6583edd16368SStephen M. Cameron 6584edd16368SStephen M. Cameron switch (cmd) { 6585edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6586edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6587edd16368SStephen M. Cameron case CCISS_REGNEWD: 6588a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6589edd16368SStephen M. Cameron return 0; 6590edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6591edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6592edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6593edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6594edd16368SStephen M. Cameron case CCISS_PASSTHRU: 659534f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 65960390f0c0SStephen M. Cameron return -EAGAIN; 65970390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 659834f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 65990390f0c0SStephen M. Cameron return rc; 6600edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 660134f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 66020390f0c0SStephen M. Cameron return -EAGAIN; 66030390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 660434f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 66050390f0c0SStephen M. Cameron return rc; 6606edd16368SStephen M. Cameron default: 6607edd16368SStephen M. Cameron return -ENOTTY; 6608edd16368SStephen M. Cameron } 6609edd16368SStephen M. Cameron } 6610edd16368SStephen M. Cameron 6611c5dfd106SDon Brace static void hpsa_send_host_reset(struct ctlr_info *h, u8 reset_type) 661264670ac8SStephen M. Cameron { 661364670ac8SStephen M. Cameron struct CommandList *c; 661464670ac8SStephen M. Cameron 661564670ac8SStephen M. Cameron c = cmd_alloc(h); 6616bf43caf3SRobert Elliott 6617a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6618a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 661964670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 662064670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 662164670ac8SStephen M. Cameron c->waiting = NULL; 662264670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 662364670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 662464670ac8SStephen M. Cameron * the command either. This is the last command we will send before 662564670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 662664670ac8SStephen M. Cameron */ 6627bf43caf3SRobert Elliott return; 662864670ac8SStephen M. Cameron } 662964670ac8SStephen M. Cameron 6630a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6631b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6632edd16368SStephen M. Cameron int cmd_type) 6633edd16368SStephen M. Cameron { 66348bc8f47eSChristoph Hellwig enum dma_data_direction dir = DMA_NONE; 6635edd16368SStephen M. Cameron 6636edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6637a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6638edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6639edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6640edd16368SStephen M. Cameron c->Header.SGList = 1; 664150a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6642edd16368SStephen M. Cameron } else { 6643edd16368SStephen M. Cameron c->Header.SGList = 0; 664450a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6645edd16368SStephen M. Cameron } 6646edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6647edd16368SStephen M. Cameron 6648edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6649edd16368SStephen M. Cameron switch (cmd) { 6650edd16368SStephen M. Cameron case HPSA_INQUIRY: 6651edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6652b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6653edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6654b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6655edd16368SStephen M. Cameron } 6656edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6657a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6658a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6659edd16368SStephen M. Cameron c->Request.Timeout = 0; 6660edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6661edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6662edd16368SStephen M. Cameron break; 66630a7c3bb8SDon Brace case RECEIVE_DIAGNOSTIC: 66640a7c3bb8SDon Brace c->Request.CDBLen = 6; 66650a7c3bb8SDon Brace c->Request.type_attr_dir = 66660a7c3bb8SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 66670a7c3bb8SDon Brace c->Request.Timeout = 0; 66680a7c3bb8SDon Brace c->Request.CDB[0] = cmd; 66690a7c3bb8SDon Brace c->Request.CDB[1] = 1; 66700a7c3bb8SDon Brace c->Request.CDB[2] = 1; 66710a7c3bb8SDon Brace c->Request.CDB[3] = (size >> 8) & 0xFF; 66720a7c3bb8SDon Brace c->Request.CDB[4] = size & 0xFF; 66730a7c3bb8SDon Brace break; 6674edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6675edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6676edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6677edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6678edd16368SStephen M. Cameron */ 6679edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6680a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6681a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6682edd16368SStephen M. Cameron c->Request.Timeout = 0; 6683edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6684edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6685edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6686edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6687edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6688edd16368SStephen M. Cameron break; 6689c2adae44SScott Teel case BMIC_SENSE_DIAG_OPTIONS: 6690c2adae44SScott Teel c->Request.CDBLen = 16; 6691c2adae44SScott Teel c->Request.type_attr_dir = 6692c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6693c2adae44SScott Teel c->Request.Timeout = 0; 6694c2adae44SScott Teel /* Spec says this should be BMIC_WRITE */ 6695c2adae44SScott Teel c->Request.CDB[0] = BMIC_READ; 6696c2adae44SScott Teel c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS; 6697c2adae44SScott Teel break; 6698c2adae44SScott Teel case BMIC_SET_DIAG_OPTIONS: 6699c2adae44SScott Teel c->Request.CDBLen = 16; 6700c2adae44SScott Teel c->Request.type_attr_dir = 6701c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, 6702c2adae44SScott Teel ATTR_SIMPLE, XFER_WRITE); 6703c2adae44SScott Teel c->Request.Timeout = 0; 6704c2adae44SScott Teel c->Request.CDB[0] = BMIC_WRITE; 6705c2adae44SScott Teel c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS; 6706c2adae44SScott Teel break; 6707edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6708edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6709a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6710a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6711a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6712edd16368SStephen M. Cameron c->Request.Timeout = 0; 6713edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6714edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6715bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6716bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6717edd16368SStephen M. Cameron break; 6718edd16368SStephen M. Cameron case TEST_UNIT_READY: 6719edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6720a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6721a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6722edd16368SStephen M. Cameron c->Request.Timeout = 0; 6723edd16368SStephen M. Cameron break; 6724283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6725283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6726a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6727a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6728283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6729283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6730283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6731283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6732283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6733283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6734283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6735283b4a9bSStephen M. Cameron break; 6736316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6737316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6738a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6739a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6740316b221aSStephen M. Cameron c->Request.Timeout = 0; 6741316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6742316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6743316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6744316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6745316b221aSStephen M. Cameron break; 674603383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 674703383736SDon Brace c->Request.CDBLen = 10; 674803383736SDon Brace c->Request.type_attr_dir = 674903383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 675003383736SDon Brace c->Request.Timeout = 0; 675103383736SDon Brace c->Request.CDB[0] = BMIC_READ; 675203383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 675303383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 675403383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 675503383736SDon Brace break; 6756d04e62b9SKevin Barnett case BMIC_SENSE_SUBSYSTEM_INFORMATION: 6757d04e62b9SKevin Barnett c->Request.CDBLen = 10; 6758d04e62b9SKevin Barnett c->Request.type_attr_dir = 6759d04e62b9SKevin Barnett TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6760d04e62b9SKevin Barnett c->Request.Timeout = 0; 6761d04e62b9SKevin Barnett c->Request.CDB[0] = BMIC_READ; 6762d04e62b9SKevin Barnett c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION; 6763d04e62b9SKevin Barnett c->Request.CDB[7] = (size >> 16) & 0xFF; 6764d04e62b9SKevin Barnett c->Request.CDB[8] = (size >> 8) & 0XFF; 6765d04e62b9SKevin Barnett break; 6766cca8f13bSDon Brace case BMIC_SENSE_STORAGE_BOX_PARAMS: 6767cca8f13bSDon Brace c->Request.CDBLen = 10; 6768cca8f13bSDon Brace c->Request.type_attr_dir = 6769cca8f13bSDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6770cca8f13bSDon Brace c->Request.Timeout = 0; 6771cca8f13bSDon Brace c->Request.CDB[0] = BMIC_READ; 6772cca8f13bSDon Brace c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS; 6773cca8f13bSDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 6774cca8f13bSDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 6775cca8f13bSDon Brace break; 677666749d0dSScott Teel case BMIC_IDENTIFY_CONTROLLER: 677766749d0dSScott Teel c->Request.CDBLen = 10; 677866749d0dSScott Teel c->Request.type_attr_dir = 677966749d0dSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 678066749d0dSScott Teel c->Request.Timeout = 0; 678166749d0dSScott Teel c->Request.CDB[0] = BMIC_READ; 678266749d0dSScott Teel c->Request.CDB[1] = 0; 678366749d0dSScott Teel c->Request.CDB[2] = 0; 678466749d0dSScott Teel c->Request.CDB[3] = 0; 678566749d0dSScott Teel c->Request.CDB[4] = 0; 678666749d0dSScott Teel c->Request.CDB[5] = 0; 678766749d0dSScott Teel c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER; 678866749d0dSScott Teel c->Request.CDB[7] = (size >> 16) & 0xFF; 678966749d0dSScott Teel c->Request.CDB[8] = (size >> 8) & 0XFF; 679066749d0dSScott Teel c->Request.CDB[9] = 0; 679166749d0dSScott Teel break; 6792edd16368SStephen M. Cameron default: 6793edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6794edd16368SStephen M. Cameron BUG(); 6795edd16368SStephen M. Cameron } 6796edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6797edd16368SStephen M. Cameron switch (cmd) { 6798edd16368SStephen M. Cameron 67990b9b7b6eSScott Teel case HPSA_PHYS_TARGET_RESET: 68000b9b7b6eSScott Teel c->Request.CDBLen = 16; 68010b9b7b6eSScott Teel c->Request.type_attr_dir = 68020b9b7b6eSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 68030b9b7b6eSScott Teel c->Request.Timeout = 0; /* Don't time out */ 68040b9b7b6eSScott Teel memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 68050b9b7b6eSScott Teel c->Request.CDB[0] = HPSA_RESET; 68060b9b7b6eSScott Teel c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE; 68070b9b7b6eSScott Teel /* Physical target reset needs no control bytes 4-7*/ 68080b9b7b6eSScott Teel c->Request.CDB[4] = 0x00; 68090b9b7b6eSScott Teel c->Request.CDB[5] = 0x00; 68100b9b7b6eSScott Teel c->Request.CDB[6] = 0x00; 68110b9b7b6eSScott Teel c->Request.CDB[7] = 0x00; 68120b9b7b6eSScott Teel break; 6813edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6814edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6815a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6816a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6817edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 681864670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 681964670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 682021e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6821edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6822edd16368SStephen M. Cameron /* LunID device */ 6823edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6824edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6825edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6826edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6827edd16368SStephen M. Cameron break; 6828edd16368SStephen M. Cameron default: 6829edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6830edd16368SStephen M. Cameron cmd); 6831edd16368SStephen M. Cameron BUG(); 6832edd16368SStephen M. Cameron } 6833edd16368SStephen M. Cameron } else { 6834edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6835edd16368SStephen M. Cameron BUG(); 6836edd16368SStephen M. Cameron } 6837edd16368SStephen M. Cameron 6838a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6839edd16368SStephen M. Cameron case XFER_READ: 68408bc8f47eSChristoph Hellwig dir = DMA_FROM_DEVICE; 6841edd16368SStephen M. Cameron break; 6842edd16368SStephen M. Cameron case XFER_WRITE: 68438bc8f47eSChristoph Hellwig dir = DMA_TO_DEVICE; 6844edd16368SStephen M. Cameron break; 6845edd16368SStephen M. Cameron case XFER_NONE: 68468bc8f47eSChristoph Hellwig dir = DMA_NONE; 6847edd16368SStephen M. Cameron break; 6848edd16368SStephen M. Cameron default: 68498bc8f47eSChristoph Hellwig dir = DMA_BIDIRECTIONAL; 6850edd16368SStephen M. Cameron } 68518bc8f47eSChristoph Hellwig if (hpsa_map_one(h->pdev, c, buff, size, dir)) 6852a2dac136SStephen M. Cameron return -1; 6853a2dac136SStephen M. Cameron return 0; 6854edd16368SStephen M. Cameron } 6855edd16368SStephen M. Cameron 6856edd16368SStephen M. Cameron /* 6857edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6858edd16368SStephen M. Cameron */ 6859edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6860edd16368SStephen M. Cameron { 6861edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6862edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6863088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6864088ba34cSStephen M. Cameron page_offs + size); 6865edd16368SStephen M. Cameron 6866edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6867edd16368SStephen M. Cameron } 6868edd16368SStephen M. Cameron 6869254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6870edd16368SStephen M. Cameron { 6871254f796bSMatt Gates return h->access.command_completed(h, q); 6872edd16368SStephen M. Cameron } 6873edd16368SStephen M. Cameron 6874900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6875edd16368SStephen M. Cameron { 6876edd16368SStephen M. Cameron return h->access.intr_pending(h); 6877edd16368SStephen M. Cameron } 6878edd16368SStephen M. Cameron 6879edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6880edd16368SStephen M. Cameron { 688110f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 688210f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6883edd16368SStephen M. Cameron } 6884edd16368SStephen M. Cameron 688501a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 688601a02ffcSStephen M. Cameron u32 raw_tag) 6887edd16368SStephen M. Cameron { 6888edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6889edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6890edd16368SStephen M. Cameron return 1; 6891edd16368SStephen M. Cameron } 6892edd16368SStephen M. Cameron return 0; 6893edd16368SStephen M. Cameron } 6894edd16368SStephen M. Cameron 68955a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6896edd16368SStephen M. Cameron { 6897e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6898c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6899c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 69001fb011fbSStephen M. Cameron complete_scsi_command(c); 69018be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6902edd16368SStephen M. Cameron complete(c->waiting); 6903a104c99fSStephen M. Cameron } 6904a104c99fSStephen M. Cameron 6905303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 69061d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6907303932fdSDon Brace u32 raw_tag) 6908303932fdSDon Brace { 6909303932fdSDon Brace u32 tag_index; 6910303932fdSDon Brace struct CommandList *c; 6911303932fdSDon Brace 6912f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 69131d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6914303932fdSDon Brace c = h->cmd_pool + tag_index; 69155a3d16f5SStephen M. Cameron finish_cmd(c); 69161d94f94dSStephen M. Cameron } 6917303932fdSDon Brace } 6918303932fdSDon Brace 691964670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 692064670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 692164670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 692264670ac8SStephen M. Cameron * functions. 692364670ac8SStephen M. Cameron */ 692464670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 692564670ac8SStephen M. Cameron { 692664670ac8SStephen M. Cameron if (likely(!reset_devices)) 692764670ac8SStephen M. Cameron return 0; 692864670ac8SStephen M. Cameron 692964670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 693064670ac8SStephen M. Cameron return 0; 693164670ac8SStephen M. Cameron 693264670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 693364670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 693464670ac8SStephen M. Cameron 693564670ac8SStephen M. Cameron return 1; 693664670ac8SStephen M. Cameron } 693764670ac8SStephen M. Cameron 6938254f796bSMatt Gates /* 6939254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6940254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6941254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6942254f796bSMatt Gates */ 6943254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 694464670ac8SStephen M. Cameron { 6945254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6946254f796bSMatt Gates } 6947254f796bSMatt Gates 6948254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6949254f796bSMatt Gates { 6950254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6951254f796bSMatt Gates u8 q = *(u8 *) queue; 695264670ac8SStephen M. Cameron u32 raw_tag; 695364670ac8SStephen M. Cameron 695464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 695564670ac8SStephen M. Cameron return IRQ_NONE; 695664670ac8SStephen M. Cameron 695764670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 695864670ac8SStephen M. Cameron return IRQ_NONE; 6959a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 696064670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6961254f796bSMatt Gates raw_tag = get_next_completion(h, q); 696264670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6963254f796bSMatt Gates raw_tag = next_command(h, q); 696464670ac8SStephen M. Cameron } 696564670ac8SStephen M. Cameron return IRQ_HANDLED; 696664670ac8SStephen M. Cameron } 696764670ac8SStephen M. Cameron 6968254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 696964670ac8SStephen M. Cameron { 6970254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 697164670ac8SStephen M. Cameron u32 raw_tag; 6972254f796bSMatt Gates u8 q = *(u8 *) queue; 697364670ac8SStephen M. Cameron 697464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 697564670ac8SStephen M. Cameron return IRQ_NONE; 697664670ac8SStephen M. Cameron 6977a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6978254f796bSMatt Gates raw_tag = get_next_completion(h, q); 697964670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6980254f796bSMatt Gates raw_tag = next_command(h, q); 698164670ac8SStephen M. Cameron return IRQ_HANDLED; 698264670ac8SStephen M. Cameron } 698364670ac8SStephen M. Cameron 6984254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6985edd16368SStephen M. Cameron { 6986254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6987303932fdSDon Brace u32 raw_tag; 6988254f796bSMatt Gates u8 q = *(u8 *) queue; 6989edd16368SStephen M. Cameron 6990edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6991edd16368SStephen M. Cameron return IRQ_NONE; 6992a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 699310f66018SStephen M. Cameron while (interrupt_pending(h)) { 6994254f796bSMatt Gates raw_tag = get_next_completion(h, q); 699510f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 69961d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6997254f796bSMatt Gates raw_tag = next_command(h, q); 699810f66018SStephen M. Cameron } 699910f66018SStephen M. Cameron } 700010f66018SStephen M. Cameron return IRQ_HANDLED; 700110f66018SStephen M. Cameron } 700210f66018SStephen M. Cameron 7003254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 700410f66018SStephen M. Cameron { 7005254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 700610f66018SStephen M. Cameron u32 raw_tag; 7007254f796bSMatt Gates u8 q = *(u8 *) queue; 700810f66018SStephen M. Cameron 7009a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 7010254f796bSMatt Gates raw_tag = get_next_completion(h, q); 7011303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 70121d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 7013254f796bSMatt Gates raw_tag = next_command(h, q); 7014edd16368SStephen M. Cameron } 7015edd16368SStephen M. Cameron return IRQ_HANDLED; 7016edd16368SStephen M. Cameron } 7017edd16368SStephen M. Cameron 7018a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 7019a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 7020a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 7021a9a3a273SStephen M. Cameron */ 70226f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 7023edd16368SStephen M. Cameron unsigned char type) 7024edd16368SStephen M. Cameron { 7025edd16368SStephen M. Cameron struct Command { 7026edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 7027edd16368SStephen M. Cameron struct RequestBlock Request; 7028edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 7029edd16368SStephen M. Cameron }; 7030edd16368SStephen M. Cameron struct Command *cmd; 7031edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 7032edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 7033edd16368SStephen M. Cameron dma_addr_t paddr64; 70342b08b3e9SDon Brace __le32 paddr32; 70352b08b3e9SDon Brace u32 tag; 7036edd16368SStephen M. Cameron void __iomem *vaddr; 7037edd16368SStephen M. Cameron int i, err; 7038edd16368SStephen M. Cameron 7039edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 7040edd16368SStephen M. Cameron if (vaddr == NULL) 7041edd16368SStephen M. Cameron return -ENOMEM; 7042edd16368SStephen M. Cameron 7043edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 7044edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 7045edd16368SStephen M. Cameron * memory. 7046edd16368SStephen M. Cameron */ 70478bc8f47eSChristoph Hellwig err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32)); 7048edd16368SStephen M. Cameron if (err) { 7049edd16368SStephen M. Cameron iounmap(vaddr); 70501eaec8f3SRobert Elliott return err; 7051edd16368SStephen M. Cameron } 7052edd16368SStephen M. Cameron 70538bc8f47eSChristoph Hellwig cmd = dma_alloc_coherent(&pdev->dev, cmd_sz, &paddr64, GFP_KERNEL); 7054edd16368SStephen M. Cameron if (cmd == NULL) { 7055edd16368SStephen M. Cameron iounmap(vaddr); 7056edd16368SStephen M. Cameron return -ENOMEM; 7057edd16368SStephen M. Cameron } 7058edd16368SStephen M. Cameron 7059edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 7060edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 7061edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 7062edd16368SStephen M. Cameron */ 70632b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 7064edd16368SStephen M. Cameron 7065edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 7066edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 706750a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 70682b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 7069edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 7070edd16368SStephen M. Cameron 7071edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 7072a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 7073a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 7074edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 7075edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 7076edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 7077edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 707850a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 70792b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 708050a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 7081edd16368SStephen M. Cameron 70822b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 7083edd16368SStephen M. Cameron 7084edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 7085edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 70862b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 7087edd16368SStephen M. Cameron break; 7088edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 7089edd16368SStephen M. Cameron } 7090edd16368SStephen M. Cameron 7091edd16368SStephen M. Cameron iounmap(vaddr); 7092edd16368SStephen M. Cameron 7093edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 7094edd16368SStephen M. Cameron * still complete the command. 7095edd16368SStephen M. Cameron */ 7096edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 7097edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 7098edd16368SStephen M. Cameron opcode, type); 7099edd16368SStephen M. Cameron return -ETIMEDOUT; 7100edd16368SStephen M. Cameron } 7101edd16368SStephen M. Cameron 71028bc8f47eSChristoph Hellwig dma_free_coherent(&pdev->dev, cmd_sz, cmd, paddr64); 7103edd16368SStephen M. Cameron 7104edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 7105edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 7106edd16368SStephen M. Cameron opcode, type); 7107edd16368SStephen M. Cameron return -EIO; 7108edd16368SStephen M. Cameron } 7109edd16368SStephen M. Cameron 7110edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 7111edd16368SStephen M. Cameron opcode, type); 7112edd16368SStephen M. Cameron return 0; 7113edd16368SStephen M. Cameron } 7114edd16368SStephen M. Cameron 7115edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 7116edd16368SStephen M. Cameron 71171df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 711842a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 7119edd16368SStephen M. Cameron { 7120edd16368SStephen M. Cameron 71211df8552aSStephen M. Cameron if (use_doorbell) { 71221df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 71231df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 71241df8552aSStephen M. Cameron * other way using the doorbell register. 7125edd16368SStephen M. Cameron */ 71261df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 7127cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 712885009239SStephen M. Cameron 712900701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 713085009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 713185009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 713285009239SStephen M. Cameron * over in some weird corner cases. 713385009239SStephen M. Cameron */ 713400701a96SJustin Lindley msleep(10000); 71351df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 7136edd16368SStephen M. Cameron 7137edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 7138edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 7139edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 7140edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 71411df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 71421df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 71431df8552aSStephen M. Cameron * controller." */ 7144edd16368SStephen M. Cameron 71452662cab8SDon Brace int rc = 0; 71462662cab8SDon Brace 71471df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 71482662cab8SDon Brace 7149edd16368SStephen M. Cameron /* enter the D3hot power management state */ 71502662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 71512662cab8SDon Brace if (rc) 71522662cab8SDon Brace return rc; 7153edd16368SStephen M. Cameron 7154edd16368SStephen M. Cameron msleep(500); 7155edd16368SStephen M. Cameron 7156edd16368SStephen M. Cameron /* enter the D0 power management state */ 71572662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 71582662cab8SDon Brace if (rc) 71592662cab8SDon Brace return rc; 7160c4853efeSMike Miller 7161c4853efeSMike Miller /* 7162c4853efeSMike Miller * The P600 requires a small delay when changing states. 7163c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 7164c4853efeSMike Miller * This for kdump only and is particular to the P600. 7165c4853efeSMike Miller */ 7166c4853efeSMike Miller msleep(500); 71671df8552aSStephen M. Cameron } 71681df8552aSStephen M. Cameron return 0; 71691df8552aSStephen M. Cameron } 71701df8552aSStephen M. Cameron 71716f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 7172580ada3cSStephen M. Cameron { 7173580ada3cSStephen M. Cameron memset(driver_version, 0, len); 7174f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 7175580ada3cSStephen M. Cameron } 7176580ada3cSStephen M. Cameron 71776f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 7178580ada3cSStephen M. Cameron { 7179580ada3cSStephen M. Cameron char *driver_version; 7180580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 7181580ada3cSStephen M. Cameron 7182580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 7183580ada3cSStephen M. Cameron if (!driver_version) 7184580ada3cSStephen M. Cameron return -ENOMEM; 7185580ada3cSStephen M. Cameron 7186580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 7187580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 7188580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 7189580ada3cSStephen M. Cameron kfree(driver_version); 7190580ada3cSStephen M. Cameron return 0; 7191580ada3cSStephen M. Cameron } 7192580ada3cSStephen M. Cameron 71936f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 71946f039790SGreg Kroah-Hartman unsigned char *driver_ver) 7195580ada3cSStephen M. Cameron { 7196580ada3cSStephen M. Cameron int i; 7197580ada3cSStephen M. Cameron 7198580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 7199580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 7200580ada3cSStephen M. Cameron } 7201580ada3cSStephen M. Cameron 72026f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 7203580ada3cSStephen M. Cameron { 7204580ada3cSStephen M. Cameron 7205580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 7206580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 7207580ada3cSStephen M. Cameron 72086da2ec56SKees Cook old_driver_ver = kmalloc_array(2, size, GFP_KERNEL); 7209580ada3cSStephen M. Cameron if (!old_driver_ver) 7210580ada3cSStephen M. Cameron return -ENOMEM; 7211580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 7212580ada3cSStephen M. Cameron 7213580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 7214580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 7215580ada3cSStephen M. Cameron */ 7216580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 7217580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 7218580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 7219580ada3cSStephen M. Cameron kfree(old_driver_ver); 7220580ada3cSStephen M. Cameron return rc; 7221580ada3cSStephen M. Cameron } 72221df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 72231df8552aSStephen M. Cameron * states or the using the doorbell register. 72241df8552aSStephen M. Cameron */ 72256b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 72261df8552aSStephen M. Cameron { 72271df8552aSStephen M. Cameron u64 cfg_offset; 72281df8552aSStephen M. Cameron u32 cfg_base_addr; 72291df8552aSStephen M. Cameron u64 cfg_base_addr_index; 72301df8552aSStephen M. Cameron void __iomem *vaddr; 72311df8552aSStephen M. Cameron unsigned long paddr; 7232580ada3cSStephen M. Cameron u32 misc_fw_support; 7233270d05deSStephen M. Cameron int rc; 72341df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 7235cf0b08d0SStephen M. Cameron u32 use_doorbell; 7236270d05deSStephen M. Cameron u16 command_register; 72371df8552aSStephen M. Cameron 72381df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 72391df8552aSStephen M. Cameron * the same thing as 72401df8552aSStephen M. Cameron * 72411df8552aSStephen M. Cameron * pci_save_state(pci_dev); 72421df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 72431df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 72441df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 72451df8552aSStephen M. Cameron * 72461df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 72471df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 72481df8552aSStephen M. Cameron * using the doorbell register. 72491df8552aSStephen M. Cameron */ 725018867659SStephen M. Cameron 725160f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 725260f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 725325c1e56aSStephen M. Cameron return -ENODEV; 725425c1e56aSStephen M. Cameron } 725546380786SStephen M. Cameron 725646380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 725746380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 725846380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 725918867659SStephen M. Cameron 7260270d05deSStephen M. Cameron /* Save the PCI command register */ 7261270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 7262270d05deSStephen M. Cameron pci_save_state(pdev); 72631df8552aSStephen M. Cameron 72641df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 72651df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 72661df8552aSStephen M. Cameron if (rc) 72671df8552aSStephen M. Cameron return rc; 72681df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 72691df8552aSStephen M. Cameron if (!vaddr) 72701df8552aSStephen M. Cameron return -ENOMEM; 72711df8552aSStephen M. Cameron 72721df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 72731df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 72741df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 72751df8552aSStephen M. Cameron if (rc) 72761df8552aSStephen M. Cameron goto unmap_vaddr; 72771df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 72781df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 72791df8552aSStephen M. Cameron if (!cfgtable) { 72801df8552aSStephen M. Cameron rc = -ENOMEM; 72811df8552aSStephen M. Cameron goto unmap_vaddr; 72821df8552aSStephen M. Cameron } 7283580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 7284580ada3cSStephen M. Cameron if (rc) 728503741d95STomas Henzl goto unmap_cfgtable; 72861df8552aSStephen M. Cameron 7287cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 7288cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 7289cf0b08d0SStephen M. Cameron */ 72901df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 7291cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 7292cf0b08d0SStephen M. Cameron if (use_doorbell) { 7293cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 7294cf0b08d0SStephen M. Cameron } else { 72951df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 7296cf0b08d0SStephen M. Cameron if (use_doorbell) { 7297050f7147SStephen Cameron dev_warn(&pdev->dev, 7298050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 729964670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 7300cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 7301cf0b08d0SStephen M. Cameron } 7302cf0b08d0SStephen M. Cameron } 73031df8552aSStephen M. Cameron 73041df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 73051df8552aSStephen M. Cameron if (rc) 73061df8552aSStephen M. Cameron goto unmap_cfgtable; 7307edd16368SStephen M. Cameron 7308270d05deSStephen M. Cameron pci_restore_state(pdev); 7309270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 7310edd16368SStephen M. Cameron 73111df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 73121df8552aSStephen M. Cameron need a little pause here */ 73131df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 73141df8552aSStephen M. Cameron 7315fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 7316fe5389c8SStephen M. Cameron if (rc) { 7317fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 7318050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 7319fe5389c8SStephen M. Cameron goto unmap_cfgtable; 7320fe5389c8SStephen M. Cameron } 7321fe5389c8SStephen M. Cameron 7322580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 7323580ada3cSStephen M. Cameron if (rc < 0) 7324580ada3cSStephen M. Cameron goto unmap_cfgtable; 7325580ada3cSStephen M. Cameron if (rc) { 732664670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 732764670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 732864670ac8SStephen M. Cameron rc = -ENOTSUPP; 7329580ada3cSStephen M. Cameron } else { 733064670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 73311df8552aSStephen M. Cameron } 73321df8552aSStephen M. Cameron 73331df8552aSStephen M. Cameron unmap_cfgtable: 73341df8552aSStephen M. Cameron iounmap(cfgtable); 73351df8552aSStephen M. Cameron 73361df8552aSStephen M. Cameron unmap_vaddr: 73371df8552aSStephen M. Cameron iounmap(vaddr); 73381df8552aSStephen M. Cameron return rc; 7339edd16368SStephen M. Cameron } 7340edd16368SStephen M. Cameron 7341edd16368SStephen M. Cameron /* 7342edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 7343edd16368SStephen M. Cameron * the io functions. 7344edd16368SStephen M. Cameron * This is for debug only. 7345edd16368SStephen M. Cameron */ 734642a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 7347edd16368SStephen M. Cameron { 734858f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 7349edd16368SStephen M. Cameron int i; 7350edd16368SStephen M. Cameron char temp_name[17]; 7351edd16368SStephen M. Cameron 7352edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 7353edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 7354edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 7355edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 7356edd16368SStephen M. Cameron temp_name[4] = '\0'; 7357edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 7358edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 7359edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 7360edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 7361edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 7362edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 7363edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 7364edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 7365edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 7366edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 7367edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 7368edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 736969d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 7370edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 7371edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 7372edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 7373edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 7374edd16368SStephen M. Cameron temp_name[16] = '\0'; 7375edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 7376edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 7377edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 7378edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 737958f8665cSStephen M. Cameron } 7380edd16368SStephen M. Cameron 7381edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 7382edd16368SStephen M. Cameron { 7383edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 7384edd16368SStephen M. Cameron 7385edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 7386edd16368SStephen M. Cameron return 0; 7387edd16368SStephen M. Cameron offset = 0; 7388edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 7389edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 7390edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 7391edd16368SStephen M. Cameron offset += 4; 7392edd16368SStephen M. Cameron else { 7393edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 7394edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 7395edd16368SStephen M. Cameron switch (mem_type) { 7396edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 7397edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 7398edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 7399edd16368SStephen M. Cameron break; 7400edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 7401edd16368SStephen M. Cameron offset += 8; 7402edd16368SStephen M. Cameron break; 7403edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 7404edd16368SStephen M. Cameron dev_warn(&pdev->dev, 7405edd16368SStephen M. Cameron "base address is invalid\n"); 7406edd16368SStephen M. Cameron return -1; 7407edd16368SStephen M. Cameron break; 7408edd16368SStephen M. Cameron } 7409edd16368SStephen M. Cameron } 7410edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 7411edd16368SStephen M. Cameron return i + 1; 7412edd16368SStephen M. Cameron } 7413edd16368SStephen M. Cameron return -1; 7414edd16368SStephen M. Cameron } 7415edd16368SStephen M. Cameron 7416cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 7417cc64c817SRobert Elliott { 7418bc2bb154SChristoph Hellwig pci_free_irq_vectors(h->pdev); 7419bc2bb154SChristoph Hellwig h->msix_vectors = 0; 7420cc64c817SRobert Elliott } 7421cc64c817SRobert Elliott 74228b834bffSMing Lei static void hpsa_setup_reply_map(struct ctlr_info *h) 74238b834bffSMing Lei { 74248b834bffSMing Lei const struct cpumask *mask; 74258b834bffSMing Lei unsigned int queue, cpu; 74268b834bffSMing Lei 74278b834bffSMing Lei for (queue = 0; queue < h->msix_vectors; queue++) { 74288b834bffSMing Lei mask = pci_irq_get_affinity(h->pdev, queue); 74298b834bffSMing Lei if (!mask) 74308b834bffSMing Lei goto fallback; 74318b834bffSMing Lei 74328b834bffSMing Lei for_each_cpu(cpu, mask) 74338b834bffSMing Lei h->reply_map[cpu] = queue; 74348b834bffSMing Lei } 74358b834bffSMing Lei return; 74368b834bffSMing Lei 74378b834bffSMing Lei fallback: 74388b834bffSMing Lei for_each_possible_cpu(cpu) 74398b834bffSMing Lei h->reply_map[cpu] = 0; 74408b834bffSMing Lei } 74418b834bffSMing Lei 7442edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 7443050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 7444edd16368SStephen M. Cameron */ 7445bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h) 7446edd16368SStephen M. Cameron { 7447bc2bb154SChristoph Hellwig unsigned int flags = PCI_IRQ_LEGACY; 7448bc2bb154SChristoph Hellwig int ret; 7449edd16368SStephen M. Cameron 7450edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 7451bc2bb154SChristoph Hellwig switch (h->board_id) { 7452bc2bb154SChristoph Hellwig case 0x40700E11: 7453bc2bb154SChristoph Hellwig case 0x40800E11: 7454bc2bb154SChristoph Hellwig case 0x40820E11: 7455bc2bb154SChristoph Hellwig case 0x40830E11: 7456bc2bb154SChristoph Hellwig break; 7457bc2bb154SChristoph Hellwig default: 7458bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES, 7459bc2bb154SChristoph Hellwig PCI_IRQ_MSIX | PCI_IRQ_AFFINITY); 7460bc2bb154SChristoph Hellwig if (ret > 0) { 7461bc2bb154SChristoph Hellwig h->msix_vectors = ret; 7462bc2bb154SChristoph Hellwig return 0; 7463eee0f03aSHannes Reinecke } 7464bc2bb154SChristoph Hellwig 7465bc2bb154SChristoph Hellwig flags |= PCI_IRQ_MSI; 7466bc2bb154SChristoph Hellwig break; 7467edd16368SStephen M. Cameron } 7468bc2bb154SChristoph Hellwig 7469bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags); 7470bc2bb154SChristoph Hellwig if (ret < 0) 7471bc2bb154SChristoph Hellwig return ret; 7472bc2bb154SChristoph Hellwig return 0; 7473edd16368SStephen M. Cameron } 7474edd16368SStephen M. Cameron 7475135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 7476135ae6edSHannes Reinecke bool *legacy_board) 7477e5c880d1SStephen M. Cameron { 7478e5c880d1SStephen M. Cameron int i; 7479e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 7480e5c880d1SStephen M. Cameron 7481e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 7482e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 7483e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 7484e5c880d1SStephen M. Cameron subsystem_vendor_id; 7485e5c880d1SStephen M. Cameron 7486135ae6edSHannes Reinecke if (legacy_board) 7487135ae6edSHannes Reinecke *legacy_board = false; 7488e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 7489135ae6edSHannes Reinecke if (*board_id == products[i].board_id) { 7490135ae6edSHannes Reinecke if (products[i].access != &SA5A_access && 7491135ae6edSHannes Reinecke products[i].access != &SA5B_access) 7492e5c880d1SStephen M. Cameron return i; 7493135ae6edSHannes Reinecke dev_warn(&pdev->dev, 7494135ae6edSHannes Reinecke "legacy board ID: 0x%08x\n", 7495135ae6edSHannes Reinecke *board_id); 7496135ae6edSHannes Reinecke if (legacy_board) 7497135ae6edSHannes Reinecke *legacy_board = true; 7498135ae6edSHannes Reinecke return i; 7499135ae6edSHannes Reinecke } 7500e5c880d1SStephen M. Cameron 7501c8cd71f1SHannes Reinecke dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id); 7502135ae6edSHannes Reinecke if (legacy_board) 7503135ae6edSHannes Reinecke *legacy_board = true; 7504e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 7505e5c880d1SStephen M. Cameron } 7506e5c880d1SStephen M. Cameron 75076f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 75083a7774ceSStephen M. Cameron unsigned long *memory_bar) 75093a7774ceSStephen M. Cameron { 75103a7774ceSStephen M. Cameron int i; 75113a7774ceSStephen M. Cameron 75123a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 751312d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 75143a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 751512d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 751612d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 75173a7774ceSStephen M. Cameron *memory_bar); 75183a7774ceSStephen M. Cameron return 0; 75193a7774ceSStephen M. Cameron } 752012d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 75213a7774ceSStephen M. Cameron return -ENODEV; 75223a7774ceSStephen M. Cameron } 75233a7774ceSStephen M. Cameron 75246f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 75256f039790SGreg Kroah-Hartman int wait_for_ready) 75262c4c8c8bSStephen M. Cameron { 7527fe5389c8SStephen M. Cameron int i, iterations; 75282c4c8c8bSStephen M. Cameron u32 scratchpad; 7529fe5389c8SStephen M. Cameron if (wait_for_ready) 7530fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7531fe5389c8SStephen M. Cameron else 7532fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 75332c4c8c8bSStephen M. Cameron 7534fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7535fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7536fe5389c8SStephen M. Cameron if (wait_for_ready) { 75372c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 75382c4c8c8bSStephen M. Cameron return 0; 7539fe5389c8SStephen M. Cameron } else { 7540fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7541fe5389c8SStephen M. Cameron return 0; 7542fe5389c8SStephen M. Cameron } 75432c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 75442c4c8c8bSStephen M. Cameron } 7545fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 75462c4c8c8bSStephen M. Cameron return -ENODEV; 75472c4c8c8bSStephen M. Cameron } 75482c4c8c8bSStephen M. Cameron 75496f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 75506f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7551a51fd47fSStephen M. Cameron u64 *cfg_offset) 7552a51fd47fSStephen M. Cameron { 7553a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7554a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7555a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7556a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7557a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7558a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7559a51fd47fSStephen M. Cameron return -ENODEV; 7560a51fd47fSStephen M. Cameron } 7561a51fd47fSStephen M. Cameron return 0; 7562a51fd47fSStephen M. Cameron } 7563a51fd47fSStephen M. Cameron 7564195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7565195f2c65SRobert Elliott { 7566105a3dbcSRobert Elliott if (h->transtable) { 7567195f2c65SRobert Elliott iounmap(h->transtable); 7568105a3dbcSRobert Elliott h->transtable = NULL; 7569105a3dbcSRobert Elliott } 7570105a3dbcSRobert Elliott if (h->cfgtable) { 7571195f2c65SRobert Elliott iounmap(h->cfgtable); 7572105a3dbcSRobert Elliott h->cfgtable = NULL; 7573105a3dbcSRobert Elliott } 7574195f2c65SRobert Elliott } 7575195f2c65SRobert Elliott 7576195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7577195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7578195f2c65SRobert Elliott + * */ 75796f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7580edd16368SStephen M. Cameron { 758101a02ffcSStephen M. Cameron u64 cfg_offset; 758201a02ffcSStephen M. Cameron u32 cfg_base_addr; 758301a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7584303932fdSDon Brace u32 trans_offset; 7585a51fd47fSStephen M. Cameron int rc; 758677c4495cSStephen M. Cameron 7587a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7588a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7589a51fd47fSStephen M. Cameron if (rc) 7590a51fd47fSStephen M. Cameron return rc; 759177c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7592a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7593cd3c81c4SRobert Elliott if (!h->cfgtable) { 7594cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 759577c4495cSStephen M. Cameron return -ENOMEM; 7596cd3c81c4SRobert Elliott } 7597580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7598580ada3cSStephen M. Cameron if (rc) 7599580ada3cSStephen M. Cameron return rc; 760077c4495cSStephen M. Cameron /* Find performant mode table. */ 7601a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 760277c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 760377c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 760477c4495cSStephen M. Cameron sizeof(*h->transtable)); 7605195f2c65SRobert Elliott if (!h->transtable) { 7606195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7607195f2c65SRobert Elliott hpsa_free_cfgtables(h); 760877c4495cSStephen M. Cameron return -ENOMEM; 7609195f2c65SRobert Elliott } 761077c4495cSStephen M. Cameron return 0; 761177c4495cSStephen M. Cameron } 761277c4495cSStephen M. Cameron 76136f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7614cba3d38bSStephen M. Cameron { 761541ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 761641ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 761741ce4c35SStephen Cameron 761841ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 761972ceeaecSStephen M. Cameron 762072ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 762172ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 762272ceeaecSStephen M. Cameron h->max_commands = 32; 762372ceeaecSStephen M. Cameron 762441ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 762541ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 762641ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 762741ce4c35SStephen Cameron h->max_commands, 762841ce4c35SStephen Cameron MIN_MAX_COMMANDS); 762941ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7630cba3d38bSStephen M. Cameron } 7631cba3d38bSStephen M. Cameron } 7632cba3d38bSStephen M. Cameron 7633c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7634c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7635c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7636c7ee65b3SWebb Scales */ 7637c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7638c7ee65b3SWebb Scales { 7639c7ee65b3SWebb Scales return h->maxsgentries > 512; 7640c7ee65b3SWebb Scales } 7641c7ee65b3SWebb Scales 7642b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7643b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7644b93d7536SStephen M. Cameron * SG chain block size, etc. 7645b93d7536SStephen M. Cameron */ 76466f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7647b93d7536SStephen M. Cameron { 7648cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 764945fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7650b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7651283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7652c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7653c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7654b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 76551a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7656b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7657b93d7536SStephen M. Cameron } else { 7658c7ee65b3SWebb Scales /* 7659c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7660c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7661c7ee65b3SWebb Scales * would lock up the controller) 7662c7ee65b3SWebb Scales */ 7663c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 76641a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7665c7ee65b3SWebb Scales h->chainsize = 0; 7666b93d7536SStephen M. Cameron } 766775167d2cSStephen M. Cameron 766875167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 766975167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 76700e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 76710e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 76720e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 76730e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 76748be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 76758be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7676b93d7536SStephen M. Cameron } 7677b93d7536SStephen M. Cameron 767876c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 767976c46e49SStephen M. Cameron { 76800fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7681050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 768276c46e49SStephen M. Cameron return false; 768376c46e49SStephen M. Cameron } 768476c46e49SStephen M. Cameron return true; 768576c46e49SStephen M. Cameron } 768676c46e49SStephen M. Cameron 768797a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7688f7c39101SStephen M. Cameron { 768997a5e98cSStephen M. Cameron u32 driver_support; 7690f7c39101SStephen M. Cameron 769197a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 76920b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 76930b9e7b74SArnd Bergmann #ifdef CONFIG_X86 769497a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7695f7c39101SStephen M. Cameron #endif 769628e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 769728e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7698f7c39101SStephen M. Cameron } 7699f7c39101SStephen M. Cameron 77003d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 77013d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 77023d0eab67SStephen M. Cameron */ 77033d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 77043d0eab67SStephen M. Cameron { 77053d0eab67SStephen M. Cameron u32 dma_prefetch; 77063d0eab67SStephen M. Cameron 77073d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 77083d0eab67SStephen M. Cameron return; 77093d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 77103d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 77113d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 77123d0eab67SStephen M. Cameron } 77133d0eab67SStephen M. Cameron 7714c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 771576438d08SStephen M. Cameron { 771676438d08SStephen M. Cameron int i; 771776438d08SStephen M. Cameron u32 doorbell_value; 771876438d08SStephen M. Cameron unsigned long flags; 771976438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7720007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 772176438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 772276438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 772376438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 772476438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7725c706a795SRobert Elliott goto done; 772676438d08SStephen M. Cameron /* delay and try again */ 7727007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 772876438d08SStephen M. Cameron } 7729c706a795SRobert Elliott return -ENODEV; 7730c706a795SRobert Elliott done: 7731c706a795SRobert Elliott return 0; 773276438d08SStephen M. Cameron } 773376438d08SStephen M. Cameron 7734c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7735eb6b2ae9SStephen M. Cameron { 7736eb6b2ae9SStephen M. Cameron int i; 77376eaf46fdSStephen M. Cameron u32 doorbell_value; 77386eaf46fdSStephen M. Cameron unsigned long flags; 7739eb6b2ae9SStephen M. Cameron 7740eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7741eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7742eb6b2ae9SStephen M. Cameron * as we enter this code.) 7743eb6b2ae9SStephen M. Cameron */ 7744007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 774525163bd5SWebb Scales if (h->remove_in_progress) 774625163bd5SWebb Scales goto done; 77476eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 77486eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 77496eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7750382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7751c706a795SRobert Elliott goto done; 7752eb6b2ae9SStephen M. Cameron /* delay and try again */ 7753007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7754eb6b2ae9SStephen M. Cameron } 7755c706a795SRobert Elliott return -ENODEV; 7756c706a795SRobert Elliott done: 7757c706a795SRobert Elliott return 0; 77583f4336f3SStephen M. Cameron } 77593f4336f3SStephen M. Cameron 7760c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 77616f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 77623f4336f3SStephen M. Cameron { 77633f4336f3SStephen M. Cameron u32 trans_support; 77643f4336f3SStephen M. Cameron 77653f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 77663f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 77673f4336f3SStephen M. Cameron return -ENOTSUPP; 77683f4336f3SStephen M. Cameron 77693f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7770283b4a9bSStephen M. Cameron 77713f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 77723f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7773b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 77743f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7775c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7776c706a795SRobert Elliott goto error; 7777eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7778283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7779283b4a9bSStephen M. Cameron goto error; 7780960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7781eb6b2ae9SStephen M. Cameron return 0; 7782283b4a9bSStephen M. Cameron error: 7783050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7784283b4a9bSStephen M. Cameron return -ENODEV; 7785eb6b2ae9SStephen M. Cameron } 7786eb6b2ae9SStephen M. Cameron 7787195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7788195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7789195f2c65SRobert Elliott { 7790195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7791195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7792105a3dbcSRobert Elliott h->vaddr = NULL; 7793195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7794943a7021SRobert Elliott /* 7795943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7796943a7021SRobert Elliott * Documentation/PCI/pci.txt 7797943a7021SRobert Elliott */ 7798195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7799943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7800195f2c65SRobert Elliott } 7801195f2c65SRobert Elliott 7802195f2c65SRobert Elliott /* several items must be freed later */ 78036f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 780477c4495cSStephen M. Cameron { 7805eb6b2ae9SStephen M. Cameron int prod_index, err; 7806135ae6edSHannes Reinecke bool legacy_board; 7807edd16368SStephen M. Cameron 7808135ae6edSHannes Reinecke prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board); 7809e5c880d1SStephen M. Cameron if (prod_index < 0) 781060f923b9SRobert Elliott return prod_index; 7811e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7812e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7813135ae6edSHannes Reinecke h->legacy_board = legacy_board; 7814e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7815e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7816e5a44df8SMatthew Garrett 781755c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7818edd16368SStephen M. Cameron if (err) { 7819195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7820943a7021SRobert Elliott pci_disable_device(h->pdev); 7821edd16368SStephen M. Cameron return err; 7822edd16368SStephen M. Cameron } 7823edd16368SStephen M. Cameron 7824f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7825edd16368SStephen M. Cameron if (err) { 782655c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7827195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7828943a7021SRobert Elliott pci_disable_device(h->pdev); 7829943a7021SRobert Elliott return err; 7830edd16368SStephen M. Cameron } 78314fa604e1SRobert Elliott 78324fa604e1SRobert Elliott pci_set_master(h->pdev); 78334fa604e1SRobert Elliott 7834bc2bb154SChristoph Hellwig err = hpsa_interrupt_mode(h); 7835bc2bb154SChristoph Hellwig if (err) 7836bc2bb154SChristoph Hellwig goto clean1; 78378b834bffSMing Lei 78388b834bffSMing Lei /* setup mapping between CPU and reply queue */ 78398b834bffSMing Lei hpsa_setup_reply_map(h); 78408b834bffSMing Lei 784112d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 78423a7774ceSStephen M. Cameron if (err) 7843195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7844edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7845204892e9SStephen M. Cameron if (!h->vaddr) { 7846195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7847204892e9SStephen M. Cameron err = -ENOMEM; 7848195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7849204892e9SStephen M. Cameron } 7850fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 78512c4c8c8bSStephen M. Cameron if (err) 7852195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 785377c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 785477c4495cSStephen M. Cameron if (err) 7855195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7856b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7857edd16368SStephen M. Cameron 785876c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7859edd16368SStephen M. Cameron err = -ENODEV; 7860195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7861edd16368SStephen M. Cameron } 786297a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 78633d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7864eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7865eb6b2ae9SStephen M. Cameron if (err) 7866195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7867edd16368SStephen M. Cameron return 0; 7868edd16368SStephen M. Cameron 7869195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7870195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7871195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7872204892e9SStephen M. Cameron iounmap(h->vaddr); 7873105a3dbcSRobert Elliott h->vaddr = NULL; 7874195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7875195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7876bc2bb154SChristoph Hellwig clean1: 7877943a7021SRobert Elliott /* 7878943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7879943a7021SRobert Elliott * Documentation/PCI/pci.txt 7880943a7021SRobert Elliott */ 7881195f2c65SRobert Elliott pci_disable_device(h->pdev); 7882943a7021SRobert Elliott pci_release_regions(h->pdev); 7883edd16368SStephen M. Cameron return err; 7884edd16368SStephen M. Cameron } 7885edd16368SStephen M. Cameron 78866f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7887339b2b14SStephen M. Cameron { 7888339b2b14SStephen M. Cameron int rc; 7889339b2b14SStephen M. Cameron 7890339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7891339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7892339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7893339b2b14SStephen M. Cameron return; 7894339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7895339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7896339b2b14SStephen M. Cameron if (rc != 0) { 7897339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7898339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7899339b2b14SStephen M. Cameron } 7900339b2b14SStephen M. Cameron } 7901339b2b14SStephen M. Cameron 79026b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7903edd16368SStephen M. Cameron { 79041df8552aSStephen M. Cameron int rc, i; 79053b747298STomas Henzl void __iomem *vaddr; 7906edd16368SStephen M. Cameron 79074c2a8c40SStephen M. Cameron if (!reset_devices) 79084c2a8c40SStephen M. Cameron return 0; 79094c2a8c40SStephen M. Cameron 7910132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7911132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7912132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7913132aa220STomas Henzl */ 7914132aa220STomas Henzl rc = pci_enable_device(pdev); 7915132aa220STomas Henzl if (rc) { 7916132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7917132aa220STomas Henzl return -ENODEV; 7918132aa220STomas Henzl } 7919132aa220STomas Henzl pci_disable_device(pdev); 7920132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7921132aa220STomas Henzl rc = pci_enable_device(pdev); 7922132aa220STomas Henzl if (rc) { 7923132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7924132aa220STomas Henzl return -ENODEV; 7925132aa220STomas Henzl } 79264fa604e1SRobert Elliott 7927859c75abSTomas Henzl pci_set_master(pdev); 79284fa604e1SRobert Elliott 79293b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 79303b747298STomas Henzl if (vaddr == NULL) { 79313b747298STomas Henzl rc = -ENOMEM; 79323b747298STomas Henzl goto out_disable; 79333b747298STomas Henzl } 79343b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 79353b747298STomas Henzl iounmap(vaddr); 79363b747298STomas Henzl 79371df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 79386b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7939edd16368SStephen M. Cameron 79401df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 79411df8552aSStephen M. Cameron * but it's already (and still) up and running in 794218867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 794318867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 79441df8552aSStephen M. Cameron */ 7945adf1b3a3SRobert Elliott if (rc) 7946132aa220STomas Henzl goto out_disable; 7947edd16368SStephen M. Cameron 7948edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 79491ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7950edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7951edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7952edd16368SStephen M. Cameron break; 7953edd16368SStephen M. Cameron else 7954edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7955edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7956edd16368SStephen M. Cameron } 7957132aa220STomas Henzl 7958132aa220STomas Henzl out_disable: 7959132aa220STomas Henzl 7960132aa220STomas Henzl pci_disable_device(pdev); 7961132aa220STomas Henzl return rc; 7962edd16368SStephen M. Cameron } 7963edd16368SStephen M. Cameron 79641fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 79651fb7c98aSRobert Elliott { 79661fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7967105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7968105a3dbcSRobert Elliott if (h->cmd_pool) { 79698bc8f47eSChristoph Hellwig dma_free_coherent(&h->pdev->dev, 79701fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 79711fb7c98aSRobert Elliott h->cmd_pool, 79721fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7973105a3dbcSRobert Elliott h->cmd_pool = NULL; 7974105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7975105a3dbcSRobert Elliott } 7976105a3dbcSRobert Elliott if (h->errinfo_pool) { 79778bc8f47eSChristoph Hellwig dma_free_coherent(&h->pdev->dev, 79781fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 79791fb7c98aSRobert Elliott h->errinfo_pool, 79801fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7981105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7982105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7983105a3dbcSRobert Elliott } 79841fb7c98aSRobert Elliott } 79851fb7c98aSRobert Elliott 7986d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 79872e9d1b36SStephen M. Cameron { 79886396bb22SKees Cook h->cmd_pool_bits = kcalloc(DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG), 79896396bb22SKees Cook sizeof(unsigned long), 79906396bb22SKees Cook GFP_KERNEL); 79918bc8f47eSChristoph Hellwig h->cmd_pool = dma_alloc_coherent(&h->pdev->dev, 79922e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 79938bc8f47eSChristoph Hellwig &h->cmd_pool_dhandle, GFP_KERNEL); 79948bc8f47eSChristoph Hellwig h->errinfo_pool = dma_alloc_coherent(&h->pdev->dev, 79952e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 79968bc8f47eSChristoph Hellwig &h->errinfo_pool_dhandle, GFP_KERNEL); 79972e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 79982e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 79992e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 80002e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 80012c143342SRobert Elliott goto clean_up; 80022e9d1b36SStephen M. Cameron } 8003360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 80042e9d1b36SStephen M. Cameron return 0; 80052c143342SRobert Elliott clean_up: 80062c143342SRobert Elliott hpsa_free_cmd_pool(h); 80072c143342SRobert Elliott return -ENOMEM; 80082e9d1b36SStephen M. Cameron } 80092e9d1b36SStephen M. Cameron 8010ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 8011ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 8012ec501a18SRobert Elliott { 8013ec501a18SRobert Elliott int i; 8014a68fdb3aSDon Brace int irq_vector = 0; 8015a68fdb3aSDon Brace 8016a68fdb3aSDon Brace if (hpsa_simple_mode) 8017a68fdb3aSDon Brace irq_vector = h->intr_mode; 8018ec501a18SRobert Elliott 8019bc2bb154SChristoph Hellwig if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) { 8020ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 8021a68fdb3aSDon Brace free_irq(pci_irq_vector(h->pdev, irq_vector), 8022a68fdb3aSDon Brace &h->q[h->intr_mode]); 8023bc2bb154SChristoph Hellwig h->q[h->intr_mode] = 0; 8024ec501a18SRobert Elliott return; 8025ec501a18SRobert Elliott } 8026ec501a18SRobert Elliott 8027bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 8028bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, i), &h->q[i]); 8029105a3dbcSRobert Elliott h->q[i] = 0; 8030ec501a18SRobert Elliott } 8031a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 8032a4e17fc1SRobert Elliott h->q[i] = 0; 8033ec501a18SRobert Elliott } 8034ec501a18SRobert Elliott 80359ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 80369ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 80370ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 80380ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 80390ae01a32SStephen M. Cameron { 8040254f796bSMatt Gates int rc, i; 8041a68fdb3aSDon Brace int irq_vector = 0; 8042a68fdb3aSDon Brace 8043a68fdb3aSDon Brace if (hpsa_simple_mode) 8044a68fdb3aSDon Brace irq_vector = h->intr_mode; 80450ae01a32SStephen M. Cameron 8046254f796bSMatt Gates /* 8047254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 8048254f796bSMatt Gates * queue to process. 8049254f796bSMatt Gates */ 8050254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 8051254f796bSMatt Gates h->q[i] = (u8) i; 8052254f796bSMatt Gates 8053bc2bb154SChristoph Hellwig if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) { 8054254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 8055bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 80568b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 8057bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler, 80588b47004aSRobert Elliott 0, h->intrname[i], 8059254f796bSMatt Gates &h->q[i]); 8060a4e17fc1SRobert Elliott if (rc) { 8061a4e17fc1SRobert Elliott int j; 8062a4e17fc1SRobert Elliott 8063a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 8064a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 8065bc2bb154SChristoph Hellwig pci_irq_vector(h->pdev, i), h->devname); 8066a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 8067bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, j), &h->q[j]); 8068a4e17fc1SRobert Elliott h->q[j] = 0; 8069a4e17fc1SRobert Elliott } 8070a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 8071a4e17fc1SRobert Elliott h->q[j] = 0; 8072a4e17fc1SRobert Elliott return rc; 8073a4e17fc1SRobert Elliott } 8074a4e17fc1SRobert Elliott } 8075254f796bSMatt Gates } else { 8076254f796bSMatt Gates /* Use single reply pool */ 8077bc2bb154SChristoph Hellwig if (h->msix_vectors > 0 || h->pdev->msi_enabled) { 8078bc2bb154SChristoph Hellwig sprintf(h->intrname[0], "%s-msi%s", h->devname, 8079bc2bb154SChristoph Hellwig h->msix_vectors ? "x" : ""); 8080a68fdb3aSDon Brace rc = request_irq(pci_irq_vector(h->pdev, irq_vector), 80818b47004aSRobert Elliott msixhandler, 0, 8082bc2bb154SChristoph Hellwig h->intrname[0], 8083254f796bSMatt Gates &h->q[h->intr_mode]); 8084254f796bSMatt Gates } else { 80858b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 80868b47004aSRobert Elliott "%s-intx", h->devname); 8087a68fdb3aSDon Brace rc = request_irq(pci_irq_vector(h->pdev, irq_vector), 80888b47004aSRobert Elliott intxhandler, IRQF_SHARED, 8089bc2bb154SChristoph Hellwig h->intrname[0], 8090254f796bSMatt Gates &h->q[h->intr_mode]); 8091254f796bSMatt Gates } 8092254f796bSMatt Gates } 80930ae01a32SStephen M. Cameron if (rc) { 8094195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 8095a68fdb3aSDon Brace pci_irq_vector(h->pdev, irq_vector), h->devname); 8096195f2c65SRobert Elliott hpsa_free_irqs(h); 80970ae01a32SStephen M. Cameron return -ENODEV; 80980ae01a32SStephen M. Cameron } 80990ae01a32SStephen M. Cameron return 0; 81000ae01a32SStephen M. Cameron } 81010ae01a32SStephen M. Cameron 81026f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 810364670ac8SStephen M. Cameron { 810439c53f55SRobert Elliott int rc; 8105c5dfd106SDon Brace hpsa_send_host_reset(h, HPSA_RESET_TYPE_CONTROLLER); 810664670ac8SStephen M. Cameron 810764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 810839c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 810939c53f55SRobert Elliott if (rc) { 811064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 811139c53f55SRobert Elliott return rc; 811264670ac8SStephen M. Cameron } 811364670ac8SStephen M. Cameron 811464670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 811539c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 811639c53f55SRobert Elliott if (rc) { 811764670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 811864670ac8SStephen M. Cameron "after soft reset.\n"); 811939c53f55SRobert Elliott return rc; 812064670ac8SStephen M. Cameron } 812164670ac8SStephen M. Cameron 812264670ac8SStephen M. Cameron return 0; 812364670ac8SStephen M. Cameron } 812464670ac8SStephen M. Cameron 8125072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 8126072b0518SStephen M. Cameron { 8127072b0518SStephen M. Cameron int i; 8128072b0518SStephen M. Cameron 8129072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 8130072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 8131072b0518SStephen M. Cameron continue; 81328bc8f47eSChristoph Hellwig dma_free_coherent(&h->pdev->dev, 81331fb7c98aSRobert Elliott h->reply_queue_size, 81341fb7c98aSRobert Elliott h->reply_queue[i].head, 81351fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 8136072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 8137072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 8138072b0518SStephen M. Cameron } 8139105a3dbcSRobert Elliott h->reply_queue_size = 0; 8140072b0518SStephen M. Cameron } 8141072b0518SStephen M. Cameron 81420097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 81430097f0f4SStephen M. Cameron { 8144105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8145105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 8146105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 8147105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 81482946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 81492946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 81502946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 81519ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 81529ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 81539ecd953aSRobert Elliott if (h->resubmit_wq) { 81549ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 81559ecd953aSRobert Elliott h->resubmit_wq = NULL; 81569ecd953aSRobert Elliott } 81579ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 81589ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 81599ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 81609ecd953aSRobert Elliott } 816101192088SDon Brace if (h->monitor_ctlr_wq) { 816201192088SDon Brace destroy_workqueue(h->monitor_ctlr_wq); 816301192088SDon Brace h->monitor_ctlr_wq = NULL; 816401192088SDon Brace } 816501192088SDon Brace 8166105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 816764670ac8SStephen M. Cameron } 816864670ac8SStephen M. Cameron 8169a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 8170f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 8171a0c12413SStephen M. Cameron { 8172281a7fd0SWebb Scales int i, refcount; 8173281a7fd0SWebb Scales struct CommandList *c; 817425163bd5SWebb Scales int failcount = 0; 8175a0c12413SStephen M. Cameron 8176080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 8177f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 8178f2405db8SDon Brace c = h->cmd_pool + i; 8179281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 8180281a7fd0SWebb Scales if (refcount > 1) { 818125163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 81825a3d16f5SStephen M. Cameron finish_cmd(c); 8183433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 818425163bd5SWebb Scales failcount++; 8185a0c12413SStephen M. Cameron } 8186281a7fd0SWebb Scales cmd_free(h, c); 8187281a7fd0SWebb Scales } 818825163bd5SWebb Scales dev_warn(&h->pdev->dev, 818925163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 8190a0c12413SStephen M. Cameron } 8191a0c12413SStephen M. Cameron 8192094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 8193094963daSStephen M. Cameron { 8194c8ed0010SRusty Russell int cpu; 8195094963daSStephen M. Cameron 8196c8ed0010SRusty Russell for_each_online_cpu(cpu) { 8197094963daSStephen M. Cameron u32 *lockup_detected; 8198094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 8199094963daSStephen M. Cameron *lockup_detected = value; 8200094963daSStephen M. Cameron } 8201094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 8202094963daSStephen M. Cameron } 8203094963daSStephen M. Cameron 8204a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 8205a0c12413SStephen M. Cameron { 8206a0c12413SStephen M. Cameron unsigned long flags; 8207094963daSStephen M. Cameron u32 lockup_detected; 8208a0c12413SStephen M. Cameron 8209a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8210a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8211094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 8212094963daSStephen M. Cameron if (!lockup_detected) { 8213094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 8214094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 821525163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 821625163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 8217094963daSStephen M. Cameron lockup_detected = 0xffffffff; 8218094963daSStephen M. Cameron } 8219094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 8220a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 822125163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 822225163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 8223b9b08cadSDon Brace if (lockup_detected == 0xffff0000) { 8224b9b08cadSDon Brace dev_warn(&h->pdev->dev, "Telling controller to do a CHKPT\n"); 8225b9b08cadSDon Brace writel(DOORBELL_GENERATE_CHKPT, h->vaddr + SA5_DOORBELL); 8226b9b08cadSDon Brace } 8227a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 8228f2405db8SDon Brace fail_all_outstanding_cmds(h); 8229a0c12413SStephen M. Cameron } 8230a0c12413SStephen M. Cameron 823125163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 8232a0c12413SStephen M. Cameron { 8233a0c12413SStephen M. Cameron u64 now; 8234a0c12413SStephen M. Cameron u32 heartbeat; 8235a0c12413SStephen M. Cameron unsigned long flags; 8236a0c12413SStephen M. Cameron 8237a0c12413SStephen M. Cameron now = get_jiffies_64(); 8238a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 8239a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 8240e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 824125163bd5SWebb Scales return false; 8242a0c12413SStephen M. Cameron 8243a0c12413SStephen M. Cameron /* 8244a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 8245a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 8246a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 8247a0c12413SStephen M. Cameron */ 8248a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 8249e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 825025163bd5SWebb Scales return false; 8251a0c12413SStephen M. Cameron 8252a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 8253a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8254a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 8255a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8256a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 8257a0c12413SStephen M. Cameron controller_lockup_detected(h); 825825163bd5SWebb Scales return true; 8259a0c12413SStephen M. Cameron } 8260a0c12413SStephen M. Cameron 8261a0c12413SStephen M. Cameron /* We're ok. */ 8262a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 8263a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 826425163bd5SWebb Scales return false; 8265a0c12413SStephen M. Cameron } 8266a0c12413SStephen M. Cameron 8267b2582a65SDon Brace /* 8268b2582a65SDon Brace * Set ioaccel status for all ioaccel volumes. 8269b2582a65SDon Brace * 8270b2582a65SDon Brace * Called from monitor controller worker (hpsa_event_monitor_worker) 8271b2582a65SDon Brace * 8272b2582a65SDon Brace * A Volume (or Volumes that comprise an Array set may be undergoing a 8273b2582a65SDon Brace * transformation, so we will be turning off ioaccel for all volumes that 8274b2582a65SDon Brace * make up the Array. 8275b2582a65SDon Brace */ 8276b2582a65SDon Brace static void hpsa_set_ioaccel_status(struct ctlr_info *h) 8277b2582a65SDon Brace { 8278b2582a65SDon Brace int rc; 8279b2582a65SDon Brace int i; 8280b2582a65SDon Brace u8 ioaccel_status; 8281b2582a65SDon Brace unsigned char *buf; 8282b2582a65SDon Brace struct hpsa_scsi_dev_t *device; 8283b2582a65SDon Brace 8284b2582a65SDon Brace if (!h) 8285b2582a65SDon Brace return; 8286b2582a65SDon Brace 8287b2582a65SDon Brace buf = kmalloc(64, GFP_KERNEL); 8288b2582a65SDon Brace if (!buf) 8289b2582a65SDon Brace return; 8290b2582a65SDon Brace 8291b2582a65SDon Brace /* 8292b2582a65SDon Brace * Run through current device list used during I/O requests. 8293b2582a65SDon Brace */ 8294b2582a65SDon Brace for (i = 0; i < h->ndevices; i++) { 8295b2582a65SDon Brace device = h->dev[i]; 8296b2582a65SDon Brace 8297b2582a65SDon Brace if (!device) 8298b2582a65SDon Brace continue; 8299b2582a65SDon Brace if (!hpsa_vpd_page_supported(h, device->scsi3addr, 8300b2582a65SDon Brace HPSA_VPD_LV_IOACCEL_STATUS)) 8301b2582a65SDon Brace continue; 8302b2582a65SDon Brace 8303b2582a65SDon Brace memset(buf, 0, 64); 8304b2582a65SDon Brace 8305b2582a65SDon Brace rc = hpsa_scsi_do_inquiry(h, device->scsi3addr, 8306b2582a65SDon Brace VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, 8307b2582a65SDon Brace buf, 64); 8308b2582a65SDon Brace if (rc != 0) 8309b2582a65SDon Brace continue; 8310b2582a65SDon Brace 8311b2582a65SDon Brace ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 8312b2582a65SDon Brace device->offload_config = 8313b2582a65SDon Brace !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 8314b2582a65SDon Brace if (device->offload_config) 8315b2582a65SDon Brace device->offload_to_be_enabled = 8316b2582a65SDon Brace !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 8317b2582a65SDon Brace 8318b2582a65SDon Brace /* 8319b2582a65SDon Brace * Immediately turn off ioaccel for any volume the 8320b2582a65SDon Brace * controller tells us to. Some of the reasons could be: 8321b2582a65SDon Brace * transformation - change to the LVs of an Array. 8322b2582a65SDon Brace * degraded volume - component failure 8323b2582a65SDon Brace * 8324b2582a65SDon Brace * If ioaccel is to be re-enabled, re-enable later during the 8325b2582a65SDon Brace * scan operation so the driver can get a fresh raidmap 8326b2582a65SDon Brace * before turning ioaccel back on. 8327b2582a65SDon Brace * 8328b2582a65SDon Brace */ 8329b2582a65SDon Brace if (!device->offload_to_be_enabled) 8330b2582a65SDon Brace device->offload_enabled = 0; 8331b2582a65SDon Brace } 8332b2582a65SDon Brace 8333b2582a65SDon Brace kfree(buf); 8334b2582a65SDon Brace } 8335b2582a65SDon Brace 83369846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 833776438d08SStephen M. Cameron { 833876438d08SStephen M. Cameron char *event_type; 833976438d08SStephen M. Cameron 8340e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 8341e4aa3e6aSStephen Cameron return; 8342e4aa3e6aSStephen Cameron 834376438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 83441f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 83451f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 834676438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 834776438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 834876438d08SStephen M. Cameron 834976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 835076438d08SStephen M. Cameron event_type = "state change"; 835176438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 835276438d08SStephen M. Cameron event_type = "configuration change"; 835376438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 835476438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 8355b2582a65SDon Brace hpsa_set_ioaccel_status(h); 835623100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 835776438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 835876438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 835976438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 836076438d08SStephen M. Cameron h->events, event_type); 836176438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 836276438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 836376438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 836476438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 836576438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 836676438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 836776438d08SStephen M. Cameron } else { 836876438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 836976438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 837076438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 837176438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 837276438d08SStephen M. Cameron } 83739846590eSStephen M. Cameron return; 837476438d08SStephen M. Cameron } 837576438d08SStephen M. Cameron 837676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 837776438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 8378e863d68eSScott Teel * we should rescan the controller for devices. 8379e863d68eSScott Teel * Also check flag for driver-initiated rescan. 838076438d08SStephen M. Cameron */ 83819846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 838276438d08SStephen M. Cameron { 8383853633e8SDon Brace if (h->drv_req_rescan) { 8384853633e8SDon Brace h->drv_req_rescan = 0; 8385853633e8SDon Brace return 1; 8386853633e8SDon Brace } 8387853633e8SDon Brace 838876438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 83899846590eSStephen M. Cameron return 0; 839076438d08SStephen M. Cameron 839176438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 83929846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 83939846590eSStephen M. Cameron } 839476438d08SStephen M. Cameron 839576438d08SStephen M. Cameron /* 83969846590eSStephen M. Cameron * Check if any of the offline devices have become ready 839776438d08SStephen M. Cameron */ 83989846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 83999846590eSStephen M. Cameron { 84009846590eSStephen M. Cameron unsigned long flags; 84019846590eSStephen M. Cameron struct offline_device_entry *d; 84029846590eSStephen M. Cameron struct list_head *this, *tmp; 84039846590eSStephen M. Cameron 84049846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 84059846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 84069846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 84079846590eSStephen M. Cameron offline_list); 84089846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 8409d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 8410d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 8411d1fea47cSStephen M. Cameron list_del(&d->offline_list); 8412d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 84139846590eSStephen M. Cameron return 1; 8414d1fea47cSStephen M. Cameron } 84159846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 841676438d08SStephen M. Cameron } 84179846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 84189846590eSStephen M. Cameron return 0; 84199846590eSStephen M. Cameron } 84209846590eSStephen M. Cameron 842134592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h) 842234592254SScott Teel { 842334592254SScott Teel int rc = 1; /* assume there are changes */ 842434592254SScott Teel struct ReportLUNdata *logdev = NULL; 842534592254SScott Teel 842634592254SScott Teel /* if we can't find out if lun data has changed, 842734592254SScott Teel * assume that it has. 842834592254SScott Teel */ 842934592254SScott Teel 843034592254SScott Teel if (!h->lastlogicals) 84317e8a9486SAmit Kushwaha return rc; 843234592254SScott Teel 843334592254SScott Teel logdev = kzalloc(sizeof(*logdev), GFP_KERNEL); 84347e8a9486SAmit Kushwaha if (!logdev) 84357e8a9486SAmit Kushwaha return rc; 84367e8a9486SAmit Kushwaha 843734592254SScott Teel if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) { 843834592254SScott Teel dev_warn(&h->pdev->dev, 843934592254SScott Teel "report luns failed, can't track lun changes.\n"); 844034592254SScott Teel goto out; 844134592254SScott Teel } 844234592254SScott Teel if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) { 844334592254SScott Teel dev_info(&h->pdev->dev, 844434592254SScott Teel "Lun changes detected.\n"); 844534592254SScott Teel memcpy(h->lastlogicals, logdev, sizeof(*logdev)); 844634592254SScott Teel goto out; 844734592254SScott Teel } else 844834592254SScott Teel rc = 0; /* no changes detected. */ 844934592254SScott Teel out: 845034592254SScott Teel kfree(logdev); 845134592254SScott Teel return rc; 845234592254SScott Teel } 845334592254SScott Teel 84543d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h) 8455a0c12413SStephen M. Cameron { 84563d38f00cSScott Teel struct Scsi_Host *sh = NULL; 8457a0c12413SStephen M. Cameron unsigned long flags; 84589846590eSStephen M. Cameron 8459bfd7546cSDon Brace /* 8460bfd7546cSDon Brace * Do the scan after the reset 8461bfd7546cSDon Brace */ 8462c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 8463bfd7546cSDon Brace if (h->reset_in_progress) { 8464bfd7546cSDon Brace h->drv_req_rescan = 1; 8465c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8466bfd7546cSDon Brace return; 8467bfd7546cSDon Brace } 8468c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8469bfd7546cSDon Brace 847034592254SScott Teel sh = scsi_host_get(h->scsi_host); 847134592254SScott Teel if (sh != NULL) { 847234592254SScott Teel hpsa_scan_start(sh); 847334592254SScott Teel scsi_host_put(sh); 84743d38f00cSScott Teel h->drv_req_rescan = 0; 847534592254SScott Teel } 847634592254SScott Teel } 84773d38f00cSScott Teel 84783d38f00cSScott Teel /* 84793d38f00cSScott Teel * watch for controller events 84803d38f00cSScott Teel */ 84813d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work) 84823d38f00cSScott Teel { 84833d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 84843d38f00cSScott Teel struct ctlr_info, event_monitor_work); 84853d38f00cSScott Teel unsigned long flags; 84863d38f00cSScott Teel 84873d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 84883d38f00cSScott Teel if (h->remove_in_progress) { 84893d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 84903d38f00cSScott Teel return; 84913d38f00cSScott Teel } 84923d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 84933d38f00cSScott Teel 84943d38f00cSScott Teel if (hpsa_ctlr_needs_rescan(h)) { 84953d38f00cSScott Teel hpsa_ack_ctlr_events(h); 84963d38f00cSScott Teel hpsa_perform_rescan(h); 84973d38f00cSScott Teel } 84983d38f00cSScott Teel 84993d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 85003d38f00cSScott Teel if (!h->remove_in_progress) 850101192088SDon Brace queue_delayed_work(h->monitor_ctlr_wq, &h->event_monitor_work, 85023d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 85033d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 85043d38f00cSScott Teel } 85053d38f00cSScott Teel 85063d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work) 85073d38f00cSScott Teel { 85083d38f00cSScott Teel unsigned long flags; 85093d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 85103d38f00cSScott Teel struct ctlr_info, rescan_ctlr_work); 85113d38f00cSScott Teel 85123d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 85133d38f00cSScott Teel if (h->remove_in_progress) { 85143d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 85153d38f00cSScott Teel return; 85163d38f00cSScott Teel } 85173d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 85183d38f00cSScott Teel 85193d38f00cSScott Teel if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) { 85203d38f00cSScott Teel hpsa_perform_rescan(h); 85213d38f00cSScott Teel } else if (h->discovery_polling) { 85223d38f00cSScott Teel if (hpsa_luns_changed(h)) { 85233d38f00cSScott Teel dev_info(&h->pdev->dev, 85243d38f00cSScott Teel "driver discovery polling rescan.\n"); 85253d38f00cSScott Teel hpsa_perform_rescan(h); 85263d38f00cSScott Teel } 85279846590eSStephen M. Cameron } 85286636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 85296636e7f4SDon Brace if (!h->remove_in_progress) 85306636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 85316636e7f4SDon Brace h->heartbeat_sample_interval); 85326636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 85336636e7f4SDon Brace } 85346636e7f4SDon Brace 85356636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 85366636e7f4SDon Brace { 85376636e7f4SDon Brace unsigned long flags; 85386636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 85396636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 85406636e7f4SDon Brace 85416636e7f4SDon Brace detect_controller_lockup(h); 85426636e7f4SDon Brace if (lockup_detected(h)) 85436636e7f4SDon Brace return; 85449846590eSStephen M. Cameron 85458a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 85466636e7f4SDon Brace if (!h->remove_in_progress) 854701192088SDon Brace queue_delayed_work(h->monitor_ctlr_wq, &h->monitor_ctlr_work, 85488a98db73SStephen M. Cameron h->heartbeat_sample_interval); 85498a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8550a0c12413SStephen M. Cameron } 8551a0c12413SStephen M. Cameron 85526636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 85536636e7f4SDon Brace char *name) 85546636e7f4SDon Brace { 85556636e7f4SDon Brace struct workqueue_struct *wq = NULL; 85566636e7f4SDon Brace 8557397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 85586636e7f4SDon Brace if (!wq) 85596636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 85606636e7f4SDon Brace 85616636e7f4SDon Brace return wq; 85626636e7f4SDon Brace } 85636636e7f4SDon Brace 85648b834bffSMing Lei static void hpda_free_ctlr_info(struct ctlr_info *h) 85658b834bffSMing Lei { 85668b834bffSMing Lei kfree(h->reply_map); 85678b834bffSMing Lei kfree(h); 85688b834bffSMing Lei } 85698b834bffSMing Lei 85708b834bffSMing Lei static struct ctlr_info *hpda_alloc_ctlr_info(void) 85718b834bffSMing Lei { 85728b834bffSMing Lei struct ctlr_info *h; 85738b834bffSMing Lei 85748b834bffSMing Lei h = kzalloc(sizeof(*h), GFP_KERNEL); 85758b834bffSMing Lei if (!h) 85768b834bffSMing Lei return NULL; 85778b834bffSMing Lei 85786396bb22SKees Cook h->reply_map = kcalloc(nr_cpu_ids, sizeof(*h->reply_map), GFP_KERNEL); 85798b834bffSMing Lei if (!h->reply_map) { 85808b834bffSMing Lei kfree(h); 85818b834bffSMing Lei return NULL; 85828b834bffSMing Lei } 85838b834bffSMing Lei return h; 85848b834bffSMing Lei } 85858b834bffSMing Lei 85866f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 85874c2a8c40SStephen M. Cameron { 85884c2a8c40SStephen M. Cameron int dac, rc; 85894c2a8c40SStephen M. Cameron struct ctlr_info *h; 859064670ac8SStephen M. Cameron int try_soft_reset = 0; 859164670ac8SStephen M. Cameron unsigned long flags; 85926b6c1cd7STomas Henzl u32 board_id; 85934c2a8c40SStephen M. Cameron 85944c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 85954c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 85964c2a8c40SStephen M. Cameron 8597135ae6edSHannes Reinecke rc = hpsa_lookup_board_id(pdev, &board_id, NULL); 85986b6c1cd7STomas Henzl if (rc < 0) { 85996b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 86006b6c1cd7STomas Henzl return rc; 86016b6c1cd7STomas Henzl } 86026b6c1cd7STomas Henzl 86036b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 860464670ac8SStephen M. Cameron if (rc) { 860564670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 86064c2a8c40SStephen M. Cameron return rc; 860764670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 860864670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 860964670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 861064670ac8SStephen M. Cameron * point that it can accept a command. 861164670ac8SStephen M. Cameron */ 861264670ac8SStephen M. Cameron try_soft_reset = 1; 861364670ac8SStephen M. Cameron rc = 0; 861464670ac8SStephen M. Cameron } 861564670ac8SStephen M. Cameron 861664670ac8SStephen M. Cameron reinit_after_soft_reset: 86174c2a8c40SStephen M. Cameron 8618303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 8619303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 8620303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 8621303932fdSDon Brace */ 8622303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 86238b834bffSMing Lei h = hpda_alloc_ctlr_info(); 8624105a3dbcSRobert Elliott if (!h) { 8625105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 8626ecd9aad4SStephen M. Cameron return -ENOMEM; 8627105a3dbcSRobert Elliott } 8628edd16368SStephen M. Cameron 862955c06c71SStephen M. Cameron h->pdev = pdev; 8630105a3dbcSRobert Elliott 8631a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 86329846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 86336eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 86349846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 86356eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 8636c59d04f3SDon Brace spin_lock_init(&h->reset_lock); 863734f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 8638094963daSStephen M. Cameron 8639094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 8640094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 86412a5ac326SStephen M. Cameron if (!h->lockup_detected) { 8642105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 86432a5ac326SStephen M. Cameron rc = -ENOMEM; 86442efa5929SRobert Elliott goto clean1; /* aer/h */ 86452a5ac326SStephen M. Cameron } 8646094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 8647094963daSStephen M. Cameron 864855c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 8649105a3dbcSRobert Elliott if (rc) 86502946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 8651edd16368SStephen M. Cameron 86522946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 86532946e82bSRobert Elliott * interrupt_mode h->intr */ 86542946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 86552946e82bSRobert Elliott if (rc) 86562946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 86572946e82bSRobert Elliott 86582946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 8659edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 8660edd16368SStephen M. Cameron number_of_controllers++; 8661edd16368SStephen M. Cameron 8662edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 86638bc8f47eSChristoph Hellwig rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)); 8664ecd9aad4SStephen M. Cameron if (rc == 0) { 8665edd16368SStephen M. Cameron dac = 1; 8666ecd9aad4SStephen M. Cameron } else { 86678bc8f47eSChristoph Hellwig rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)); 8668ecd9aad4SStephen M. Cameron if (rc == 0) { 8669edd16368SStephen M. Cameron dac = 0; 8670ecd9aad4SStephen M. Cameron } else { 8671edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 86722946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8673edd16368SStephen M. Cameron } 8674ecd9aad4SStephen M. Cameron } 8675edd16368SStephen M. Cameron 8676edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 8677edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 867810f66018SStephen M. Cameron 8679105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 8680105a3dbcSRobert Elliott if (rc) 86812946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8682d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 86838947fd10SRobert Elliott if (rc) 86842946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 8685105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 8686105a3dbcSRobert Elliott if (rc) 86872946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 8688a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 8689d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 8690d604f533SWebb Scales mutex_init(&h->reset_mutex); 8691a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 869287b9e6aaSDon Brace h->scan_waiting = 0; 8693edd16368SStephen M. Cameron 8694edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 86959a41338eSStephen M. Cameron h->ndevices = 0; 86962946e82bSRobert Elliott 86979a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 8698105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 8699105a3dbcSRobert Elliott if (rc) 87002946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 87012946e82bSRobert Elliott 87022efa5929SRobert Elliott /* create the resubmit workqueue */ 87032efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 87042efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 87052efa5929SRobert Elliott rc = -ENOMEM; 87062efa5929SRobert Elliott goto clean7; 87072efa5929SRobert Elliott } 87082efa5929SRobert Elliott 87092efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 87102efa5929SRobert Elliott if (!h->resubmit_wq) { 87112efa5929SRobert Elliott rc = -ENOMEM; 87122efa5929SRobert Elliott goto clean7; /* aer/h */ 87132efa5929SRobert Elliott } 871464670ac8SStephen M. Cameron 871501192088SDon Brace h->monitor_ctlr_wq = hpsa_create_controller_wq(h, "monitor"); 871601192088SDon Brace if (!h->monitor_ctlr_wq) { 871701192088SDon Brace rc = -ENOMEM; 871801192088SDon Brace goto clean7; 871901192088SDon Brace } 872001192088SDon Brace 8721105a3dbcSRobert Elliott /* 8722105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 872364670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 872464670ac8SStephen M. Cameron * the soft reset and see if that works. 872564670ac8SStephen M. Cameron */ 872664670ac8SStephen M. Cameron if (try_soft_reset) { 872764670ac8SStephen M. Cameron 872864670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 872964670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 873064670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 873164670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 873264670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 873364670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 873464670ac8SStephen M. Cameron */ 873564670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 873664670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 873764670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8738ec501a18SRobert Elliott hpsa_free_irqs(h); 87399ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 874064670ac8SStephen M. Cameron hpsa_intx_discard_completions); 874164670ac8SStephen M. Cameron if (rc) { 87429ee61794SRobert Elliott dev_warn(&h->pdev->dev, 87439ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8744d498757cSRobert Elliott /* 8745b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8746b2ef480cSRobert Elliott * again. Instead, do its work 8747b2ef480cSRobert Elliott */ 8748b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8749b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8750b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8751b2ef480cSRobert Elliott /* 8752b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8753b2ef480cSRobert Elliott * was just called before request_irqs failed 8754d498757cSRobert Elliott */ 8755d498757cSRobert Elliott goto clean3; 875664670ac8SStephen M. Cameron } 875764670ac8SStephen M. Cameron 875864670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 875964670ac8SStephen M. Cameron if (rc) 876064670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 87617ef7323fSDon Brace goto clean7; 876264670ac8SStephen M. Cameron 876364670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 876464670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 876564670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 876664670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 876764670ac8SStephen M. Cameron msleep(10000); 876864670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 876964670ac8SStephen M. Cameron 877064670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 877164670ac8SStephen M. Cameron if (rc) 877264670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 877364670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 877464670ac8SStephen M. Cameron 877564670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 877664670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 877764670ac8SStephen M. Cameron * all over again. 877864670ac8SStephen M. Cameron */ 877964670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 878064670ac8SStephen M. Cameron try_soft_reset = 0; 878164670ac8SStephen M. Cameron if (rc) 8782b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 878364670ac8SStephen M. Cameron return -ENODEV; 878464670ac8SStephen M. Cameron 878564670ac8SStephen M. Cameron goto reinit_after_soft_reset; 878664670ac8SStephen M. Cameron } 8787edd16368SStephen M. Cameron 8788da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8789da0697bdSScott Teel h->acciopath_status = 1; 879034592254SScott Teel /* Disable discovery polling.*/ 879134592254SScott Teel h->discovery_polling = 0; 8792da0697bdSScott Teel 8793e863d68eSScott Teel 8794edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8795edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8796edd16368SStephen M. Cameron 8797339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 87988a98db73SStephen M. Cameron 879934592254SScott Teel h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL); 880034592254SScott Teel if (!h->lastlogicals) 880134592254SScott Teel dev_info(&h->pdev->dev, 880234592254SScott Teel "Can't track change to report lun data\n"); 880334592254SScott Teel 8804cf477237SDon Brace /* hook into SCSI subsystem */ 8805cf477237SDon Brace rc = hpsa_scsi_add_host(h); 8806cf477237SDon Brace if (rc) 8807cf477237SDon Brace goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8808cf477237SDon Brace 88098a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 88108a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 88118a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 88128a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 88138a98db73SStephen M. Cameron h->heartbeat_sample_interval); 88146636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 88156636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 88166636e7f4SDon Brace h->heartbeat_sample_interval); 88173d38f00cSScott Teel INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker); 88183d38f00cSScott Teel schedule_delayed_work(&h->event_monitor_work, 88193d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 882088bf6d62SStephen M. Cameron return 0; 8821edd16368SStephen M. Cameron 88222946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8823105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8824105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8825105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 882633a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 88272946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 88282e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 88292946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8830ec501a18SRobert Elliott hpsa_free_irqs(h); 88312946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 88322946e82bSRobert Elliott scsi_host_put(h->scsi_host); 88332946e82bSRobert Elliott h->scsi_host = NULL; 88342946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8835195f2c65SRobert Elliott hpsa_free_pci_init(h); 88362946e82bSRobert Elliott clean2: /* lu, aer/h */ 8837105a3dbcSRobert Elliott if (h->lockup_detected) { 8838094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8839105a3dbcSRobert Elliott h->lockup_detected = NULL; 8840105a3dbcSRobert Elliott } 8841105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8842105a3dbcSRobert Elliott if (h->resubmit_wq) { 8843105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8844105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8845105a3dbcSRobert Elliott } 8846105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8847105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8848105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8849105a3dbcSRobert Elliott } 885001192088SDon Brace if (h->monitor_ctlr_wq) { 885101192088SDon Brace destroy_workqueue(h->monitor_ctlr_wq); 885201192088SDon Brace h->monitor_ctlr_wq = NULL; 885301192088SDon Brace } 8854edd16368SStephen M. Cameron kfree(h); 8855ecd9aad4SStephen M. Cameron return rc; 8856edd16368SStephen M. Cameron } 8857edd16368SStephen M. Cameron 8858edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8859edd16368SStephen M. Cameron { 8860edd16368SStephen M. Cameron char *flush_buf; 8861edd16368SStephen M. Cameron struct CommandList *c; 886225163bd5SWebb Scales int rc; 8863702890e3SStephen M. Cameron 8864094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8865702890e3SStephen M. Cameron return; 8866edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8867edd16368SStephen M. Cameron if (!flush_buf) 8868edd16368SStephen M. Cameron return; 8869edd16368SStephen M. Cameron 887045fcb86eSStephen Cameron c = cmd_alloc(h); 8871bf43caf3SRobert Elliott 8872a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8873a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8874a2dac136SStephen M. Cameron goto out; 8875a2dac136SStephen M. Cameron } 88768bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE, 88778bc8f47eSChristoph Hellwig DEFAULT_TIMEOUT); 887825163bd5SWebb Scales if (rc) 887925163bd5SWebb Scales goto out; 8880edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8881a2dac136SStephen M. Cameron out: 8882edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8883edd16368SStephen M. Cameron "error flushing cache on controller\n"); 888445fcb86eSStephen Cameron cmd_free(h, c); 8885edd16368SStephen M. Cameron kfree(flush_buf); 8886edd16368SStephen M. Cameron } 8887edd16368SStephen M. Cameron 8888c2adae44SScott Teel /* Make controller gather fresh report lun data each time we 8889c2adae44SScott Teel * send down a report luns request 8890c2adae44SScott Teel */ 8891c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h) 8892c2adae44SScott Teel { 8893c2adae44SScott Teel u32 *options; 8894c2adae44SScott Teel struct CommandList *c; 8895c2adae44SScott Teel int rc; 8896c2adae44SScott Teel 8897c2adae44SScott Teel /* Don't bother trying to set diag options if locked up */ 8898c2adae44SScott Teel if (unlikely(h->lockup_detected)) 8899c2adae44SScott Teel return; 8900c2adae44SScott Teel 8901c2adae44SScott Teel options = kzalloc(sizeof(*options), GFP_KERNEL); 89027e8a9486SAmit Kushwaha if (!options) 8903c2adae44SScott Teel return; 8904c2adae44SScott Teel 8905c2adae44SScott Teel c = cmd_alloc(h); 8906c2adae44SScott Teel 8907c2adae44SScott Teel /* first, get the current diag options settings */ 8908c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8909c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8910c2adae44SScott Teel goto errout; 8911c2adae44SScott Teel 89128bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 89138bc8f47eSChristoph Hellwig NO_TIMEOUT); 8914c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8915c2adae44SScott Teel goto errout; 8916c2adae44SScott Teel 8917c2adae44SScott Teel /* Now, set the bit for disabling the RLD caching */ 8918c2adae44SScott Teel *options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING; 8919c2adae44SScott Teel 8920c2adae44SScott Teel if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0, 8921c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8922c2adae44SScott Teel goto errout; 8923c2adae44SScott Teel 89248bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_TO_DEVICE, 89258bc8f47eSChristoph Hellwig NO_TIMEOUT); 8926c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8927c2adae44SScott Teel goto errout; 8928c2adae44SScott Teel 8929c2adae44SScott Teel /* Now verify that it got set: */ 8930c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8931c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8932c2adae44SScott Teel goto errout; 8933c2adae44SScott Teel 89348bc8f47eSChristoph Hellwig rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, DMA_FROM_DEVICE, 89358bc8f47eSChristoph Hellwig NO_TIMEOUT); 8936c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8937c2adae44SScott Teel goto errout; 8938c2adae44SScott Teel 8939d8a080c3SDan Carpenter if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING) 8940c2adae44SScott Teel goto out; 8941c2adae44SScott Teel 8942c2adae44SScott Teel errout: 8943c2adae44SScott Teel dev_err(&h->pdev->dev, 8944c2adae44SScott Teel "Error: failed to disable report lun data caching.\n"); 8945c2adae44SScott Teel out: 8946c2adae44SScott Teel cmd_free(h, c); 8947c2adae44SScott Teel kfree(options); 8948c2adae44SScott Teel } 8949c2adae44SScott Teel 89500d98ba8dSSinan Kaya static void __hpsa_shutdown(struct pci_dev *pdev) 8951edd16368SStephen M. Cameron { 8952edd16368SStephen M. Cameron struct ctlr_info *h; 8953edd16368SStephen M. Cameron 8954edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8955edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8956edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8957edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8958edd16368SStephen M. Cameron */ 8959edd16368SStephen M. Cameron hpsa_flush_cache(h); 8960edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8961105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8962cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8963edd16368SStephen M. Cameron } 8964edd16368SStephen M. Cameron 89650d98ba8dSSinan Kaya static void hpsa_shutdown(struct pci_dev *pdev) 89660d98ba8dSSinan Kaya { 89670d98ba8dSSinan Kaya __hpsa_shutdown(pdev); 89680d98ba8dSSinan Kaya pci_disable_device(pdev); 89690d98ba8dSSinan Kaya } 89700d98ba8dSSinan Kaya 89716f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 897255e14e76SStephen M. Cameron { 897355e14e76SStephen M. Cameron int i; 897455e14e76SStephen M. Cameron 8975105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 897655e14e76SStephen M. Cameron kfree(h->dev[i]); 8977105a3dbcSRobert Elliott h->dev[i] = NULL; 8978105a3dbcSRobert Elliott } 897955e14e76SStephen M. Cameron } 898055e14e76SStephen M. Cameron 89816f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8982edd16368SStephen M. Cameron { 8983edd16368SStephen M. Cameron struct ctlr_info *h; 89848a98db73SStephen M. Cameron unsigned long flags; 8985edd16368SStephen M. Cameron 8986edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8987edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8988edd16368SStephen M. Cameron return; 8989edd16368SStephen M. Cameron } 8990edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 89918a98db73SStephen M. Cameron 89928a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 89938a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 89948a98db73SStephen M. Cameron h->remove_in_progress = 1; 89958a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 89966636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 89976636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 89983d38f00cSScott Teel cancel_delayed_work_sync(&h->event_monitor_work); 89996636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 90006636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 900101192088SDon Brace destroy_workqueue(h->monitor_ctlr_wq); 9002cc64c817SRobert Elliott 9003dfb2e6f4SMartin Wilck hpsa_delete_sas_host(h); 9004dfb2e6f4SMartin Wilck 90052d041306SDon Brace /* 90062d041306SDon Brace * Call before disabling interrupts. 90072d041306SDon Brace * scsi_remove_host can trigger I/O operations especially 90082d041306SDon Brace * when multipath is enabled. There can be SYNCHRONIZE CACHE 90092d041306SDon Brace * operations which cannot complete and will hang the system. 90102d041306SDon Brace */ 90112d041306SDon Brace if (h->scsi_host) 90122d041306SDon Brace scsi_remove_host(h->scsi_host); /* init_one 8 */ 9013105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 9014195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 90150d98ba8dSSinan Kaya __hpsa_shutdown(pdev); 9016cc64c817SRobert Elliott 9017105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 9018105a3dbcSRobert Elliott 90192946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 90202946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 90212946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 9022105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 9023105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 90241fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 902534592254SScott Teel kfree(h->lastlogicals); 9026105a3dbcSRobert Elliott 9027105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 9028195f2c65SRobert Elliott 90292946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 90302946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 90312946e82bSRobert Elliott 9032195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 90332946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 9034195f2c65SRobert Elliott 9035105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 9036105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 9037105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 9038d04e62b9SKevin Barnett 90398b834bffSMing Lei hpda_free_ctlr_info(h); /* init_one 1 */ 9040edd16368SStephen M. Cameron } 9041edd16368SStephen M. Cameron 9042edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 9043edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 9044edd16368SStephen M. Cameron { 9045edd16368SStephen M. Cameron return -ENOSYS; 9046edd16368SStephen M. Cameron } 9047edd16368SStephen M. Cameron 9048edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 9049edd16368SStephen M. Cameron { 9050edd16368SStephen M. Cameron return -ENOSYS; 9051edd16368SStephen M. Cameron } 9052edd16368SStephen M. Cameron 9053edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 9054f79cfec6SStephen M. Cameron .name = HPSA, 9055edd16368SStephen M. Cameron .probe = hpsa_init_one, 90566f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 9057edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 9058edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 9059edd16368SStephen M. Cameron .suspend = hpsa_suspend, 9060edd16368SStephen M. Cameron .resume = hpsa_resume, 9061edd16368SStephen M. Cameron }; 9062edd16368SStephen M. Cameron 9063303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 9064303932fdSDon Brace * scatter gather elements supported) and bucket[], 9065303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 9066303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 9067303932fdSDon Brace * byte increments) which the controller uses to fetch 9068303932fdSDon Brace * commands. This function fills in bucket_map[], which 9069303932fdSDon Brace * maps a given number of scatter gather elements to one of 9070303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 9071303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 9072303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 9073303932fdSDon Brace * bits of the command address. 9074303932fdSDon Brace */ 9075303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 90762b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 9077303932fdSDon Brace { 9078303932fdSDon Brace int i, j, b, size; 9079303932fdSDon Brace 9080303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 9081303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 9082303932fdSDon Brace /* Compute size of a command with i SG entries */ 9083e1f7de0cSMatt Gates size = i + min_blocks; 9084303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 9085303932fdSDon Brace /* Find the bucket that is just big enough */ 9086e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 9087303932fdSDon Brace if (bucket[j] >= size) { 9088303932fdSDon Brace b = j; 9089303932fdSDon Brace break; 9090303932fdSDon Brace } 9091303932fdSDon Brace } 9092303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 9093303932fdSDon Brace bucket_map[i] = b; 9094303932fdSDon Brace } 9095303932fdSDon Brace } 9096303932fdSDon Brace 9097105a3dbcSRobert Elliott /* 9098105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 9099105a3dbcSRobert Elliott * allocates numerous items that must be freed later 9100105a3dbcSRobert Elliott */ 9101c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 9102303932fdSDon Brace { 91036c311b57SStephen M. Cameron int i; 91046c311b57SStephen M. Cameron unsigned long register_value; 9105e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 9106e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 9107e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 9108b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 9109b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 9110e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 9111def342bdSStephen M. Cameron 9112def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 9113def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 9114def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 9115def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 9116def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 9117def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 9118def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 9119def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 9120def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 9121def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 9122d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 9123def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 9124def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 9125def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 9126def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 9127def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 9128def342bdSStephen M. Cameron */ 9129d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 9130b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 9131b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 9132b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 9133b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 9134b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 9135b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 9136b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 9137b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 9138b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 9139b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 9140d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 9141303932fdSDon Brace /* 5 = 1 s/g entry or 4k 9142303932fdSDon Brace * 6 = 2 s/g entry or 8k 9143303932fdSDon Brace * 8 = 4 s/g entry or 16k 9144303932fdSDon Brace * 10 = 6 s/g entry or 24k 9145303932fdSDon Brace */ 9146303932fdSDon Brace 9147b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 9148b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 9149b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 9150b3a52e79SStephen M. Cameron */ 9151b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 9152b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 9153b3a52e79SStephen M. Cameron 9154303932fdSDon Brace /* Controller spec: zero out this buffer. */ 9155072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 9156072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 9157303932fdSDon Brace 9158d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 9159d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 9160e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 9161303932fdSDon Brace for (i = 0; i < 8; i++) 9162303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 9163303932fdSDon Brace 9164303932fdSDon Brace /* size of controller ring buffer */ 9165303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 9166254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 9167303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 9168303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 9169254f796bSMatt Gates 9170254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 9171254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 9172072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 9173254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 9174254f796bSMatt Gates } 9175254f796bSMatt Gates 9176b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 9177e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 9178e1f7de0cSMatt Gates /* 9179e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 9180e1f7de0cSMatt Gates */ 9181e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 9182e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 9183e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 9184e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 918596b6ce4eSDon Brace } else 918696b6ce4eSDon Brace if (trans_support & CFGTBL_Trans_io_accel2) 9187c349775eSScott Teel access = SA5_ioaccel_mode2_access; 9188303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 9189c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 9190c706a795SRobert Elliott dev_err(&h->pdev->dev, 9191c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 9192c706a795SRobert Elliott return -ENODEV; 9193c706a795SRobert Elliott } 9194303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 9195303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 9196050f7147SStephen Cameron dev_err(&h->pdev->dev, 9197050f7147SStephen Cameron "performant mode problem - transport not active\n"); 9198c706a795SRobert Elliott return -ENODEV; 9199303932fdSDon Brace } 9200960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 9201e1f7de0cSMatt Gates h->access = access; 9202e1f7de0cSMatt Gates h->transMethod = transMethod; 9203e1f7de0cSMatt Gates 9204b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 9205b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 9206c706a795SRobert Elliott return 0; 9207e1f7de0cSMatt Gates 9208b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 9209e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 9210e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 9211e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 9212e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 9213e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 9214e1f7de0cSMatt Gates } 9215283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 9216283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 9217e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 9218e1f7de0cSMatt Gates 9219e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 9220072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 9221072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 9222072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 9223072b0518SStephen M. Cameron h->reply_queue_size); 9224e1f7de0cSMatt Gates 9225e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 9226e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 9227e1f7de0cSMatt Gates */ 9228e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 9229e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 9230e1f7de0cSMatt Gates 9231e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 9232e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 9233e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 9234e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 9235e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 92362b08b3e9SDon Brace cp->host_context_flags = 92372b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 9238e1f7de0cSMatt Gates cp->timeout_sec = 0; 9239e1f7de0cSMatt Gates cp->ReplyQueue = 0; 924050a0decfSStephen M. Cameron cp->tag = 9241f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 924250a0decfSStephen M. Cameron cp->host_addr = 924350a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 9244e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 9245e1f7de0cSMatt Gates } 9246b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 9247b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 9248b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 9249b9af4937SStephen M. Cameron int rc; 9250b9af4937SStephen M. Cameron 9251b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 9252b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 9253b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 9254b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 9255b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 9256b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 9257b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 9258b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 9259b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 9260b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 9261b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 9262b9af4937SStephen M. Cameron cfg_base_addr_index) + 9263b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 9264b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 9265b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 9266b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 9267b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 9268b9af4937SStephen M. Cameron } 9269b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 9270c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 9271c706a795SRobert Elliott dev_err(&h->pdev->dev, 9272c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 9273c706a795SRobert Elliott return -ENODEV; 9274c706a795SRobert Elliott } 9275c706a795SRobert Elliott return 0; 9276e1f7de0cSMatt Gates } 9277e1f7de0cSMatt Gates 92781fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 92791fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 92801fb7c98aSRobert Elliott { 9281105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 92821fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 92831fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 92841fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 92851fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 9286105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 9287105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 9288105a3dbcSRobert Elliott } 92891fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 9290105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 92911fb7c98aSRobert Elliott } 92921fb7c98aSRobert Elliott 9293d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 9294d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 9295e1f7de0cSMatt Gates { 9296283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 9297283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 9298283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 9299283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 9300283b4a9bSStephen M. Cameron 9301e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 9302e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 9303e1f7de0cSMatt Gates * hardware. 9304e1f7de0cSMatt Gates */ 9305e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 9306e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 9307e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 93088bc8f47eSChristoph Hellwig dma_alloc_coherent(&h->pdev->dev, 9309e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 93108bc8f47eSChristoph Hellwig &h->ioaccel_cmd_pool_dhandle, GFP_KERNEL); 9311e1f7de0cSMatt Gates 9312e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 9313283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 9314e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 9315e1f7de0cSMatt Gates 9316e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 9317e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 9318e1f7de0cSMatt Gates goto clean_up; 9319e1f7de0cSMatt Gates 9320e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 9321e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 9322e1f7de0cSMatt Gates return 0; 9323e1f7de0cSMatt Gates 9324e1f7de0cSMatt Gates clean_up: 93251fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 93262dd02d74SRobert Elliott return -ENOMEM; 93276c311b57SStephen M. Cameron } 93286c311b57SStephen M. Cameron 93291fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 93301fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 93311fb7c98aSRobert Elliott { 9332d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 9333d9a729f3SWebb Scales 9334105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 93351fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 93361fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 93371fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 93381fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 9339105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 9340105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 9341105a3dbcSRobert Elliott } 93421fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 9343105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 93441fb7c98aSRobert Elliott } 93451fb7c98aSRobert Elliott 9346d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 9347d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 9348aca9012aSStephen M. Cameron { 9349d9a729f3SWebb Scales int rc; 9350d9a729f3SWebb Scales 9351aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 9352aca9012aSStephen M. Cameron 9353aca9012aSStephen M. Cameron h->ioaccel_maxsg = 9354aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 9355aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 9356aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 9357aca9012aSStephen M. Cameron 9358aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 9359aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 9360aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 93618bc8f47eSChristoph Hellwig dma_alloc_coherent(&h->pdev->dev, 9362aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 93638bc8f47eSChristoph Hellwig &h->ioaccel2_cmd_pool_dhandle, GFP_KERNEL); 9364aca9012aSStephen M. Cameron 9365aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 9366aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 9367aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9368aca9012aSStephen M. Cameron 9369aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 9370d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 9371d9a729f3SWebb Scales rc = -ENOMEM; 9372d9a729f3SWebb Scales goto clean_up; 9373d9a729f3SWebb Scales } 9374d9a729f3SWebb Scales 9375d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 9376d9a729f3SWebb Scales if (rc) 9377aca9012aSStephen M. Cameron goto clean_up; 9378aca9012aSStephen M. Cameron 9379aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 9380aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 9381aca9012aSStephen M. Cameron return 0; 9382aca9012aSStephen M. Cameron 9383aca9012aSStephen M. Cameron clean_up: 93841fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9385d9a729f3SWebb Scales return rc; 9386aca9012aSStephen M. Cameron } 9387aca9012aSStephen M. Cameron 9388105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 9389105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 9390105a3dbcSRobert Elliott { 9391105a3dbcSRobert Elliott kfree(h->blockFetchTable); 9392105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9393105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9394105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9395105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9396105a3dbcSRobert Elliott } 9397105a3dbcSRobert Elliott 9398105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 9399105a3dbcSRobert Elliott * allocates numerous items that must be freed later 9400105a3dbcSRobert Elliott */ 9401105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 94026c311b57SStephen M. Cameron { 94036c311b57SStephen M. Cameron u32 trans_support; 9404e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 9405e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 9406105a3dbcSRobert Elliott int i, rc; 94076c311b57SStephen M. Cameron 940802ec19c8SStephen M. Cameron if (hpsa_simple_mode) 9409105a3dbcSRobert Elliott return 0; 941002ec19c8SStephen M. Cameron 941167c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 941267c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 9413105a3dbcSRobert Elliott return 0; 941467c99a72Sscameron@beardog.cce.hp.com 9415e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 9416e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 9417e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 9418e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 9419105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 9420105a3dbcSRobert Elliott if (rc) 9421105a3dbcSRobert Elliott return rc; 9422105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 9423aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 9424aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 9425105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 9426105a3dbcSRobert Elliott if (rc) 9427105a3dbcSRobert Elliott return rc; 9428e1f7de0cSMatt Gates } 9429e1f7de0cSMatt Gates 9430bc2bb154SChristoph Hellwig h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1; 9431cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 94326c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 9433072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 94346c311b57SStephen M. Cameron 9435254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 94368bc8f47eSChristoph Hellwig h->reply_queue[i].head = dma_alloc_coherent(&h->pdev->dev, 9437072b0518SStephen M. Cameron h->reply_queue_size, 94388bc8f47eSChristoph Hellwig &h->reply_queue[i].busaddr, 94398bc8f47eSChristoph Hellwig GFP_KERNEL); 9440105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 9441105a3dbcSRobert Elliott rc = -ENOMEM; 9442105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9443105a3dbcSRobert Elliott } 9444254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 9445254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 9446254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 9447254f796bSMatt Gates } 9448254f796bSMatt Gates 94496c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 9450d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 94516c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9452105a3dbcSRobert Elliott if (!h->blockFetchTable) { 9453105a3dbcSRobert Elliott rc = -ENOMEM; 9454105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9455105a3dbcSRobert Elliott } 94566c311b57SStephen M. Cameron 9457105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 9458105a3dbcSRobert Elliott if (rc) 9459105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 9460105a3dbcSRobert Elliott return 0; 9461303932fdSDon Brace 9462105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 9463303932fdSDon Brace kfree(h->blockFetchTable); 9464105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9465105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 9466105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9467105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9468105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9469105a3dbcSRobert Elliott return rc; 9470303932fdSDon Brace } 9471303932fdSDon Brace 947223100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 947376438d08SStephen M. Cameron { 947423100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 947523100dd9SStephen M. Cameron } 947623100dd9SStephen M. Cameron 947723100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 947823100dd9SStephen M. Cameron { 947923100dd9SStephen M. Cameron struct CommandList *c = NULL; 9480f2405db8SDon Brace int i, accel_cmds_out; 9481281a7fd0SWebb Scales int refcount; 948276438d08SStephen M. Cameron 9483f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 948423100dd9SStephen M. Cameron accel_cmds_out = 0; 9485f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 9486f2405db8SDon Brace c = h->cmd_pool + i; 9487281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 9488281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 948923100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 9490281a7fd0SWebb Scales cmd_free(h, c); 9491f2405db8SDon Brace } 949223100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 949376438d08SStephen M. Cameron break; 949476438d08SStephen M. Cameron msleep(100); 949576438d08SStephen M. Cameron } while (1); 949676438d08SStephen M. Cameron } 949776438d08SStephen M. Cameron 9498d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy( 9499d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port) 9500d04e62b9SKevin Barnett { 9501d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9502d04e62b9SKevin Barnett struct sas_phy *phy; 9503d04e62b9SKevin Barnett 9504d04e62b9SKevin Barnett hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL); 9505d04e62b9SKevin Barnett if (!hpsa_sas_phy) 9506d04e62b9SKevin Barnett return NULL; 9507d04e62b9SKevin Barnett 9508d04e62b9SKevin Barnett phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev, 9509d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index); 9510d04e62b9SKevin Barnett if (!phy) { 9511d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9512d04e62b9SKevin Barnett return NULL; 9513d04e62b9SKevin Barnett } 9514d04e62b9SKevin Barnett 9515d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index++; 9516d04e62b9SKevin Barnett hpsa_sas_phy->phy = phy; 9517d04e62b9SKevin Barnett hpsa_sas_phy->parent_port = hpsa_sas_port; 9518d04e62b9SKevin Barnett 9519d04e62b9SKevin Barnett return hpsa_sas_phy; 9520d04e62b9SKevin Barnett } 9521d04e62b9SKevin Barnett 9522d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9523d04e62b9SKevin Barnett { 9524d04e62b9SKevin Barnett struct sas_phy *phy = hpsa_sas_phy->phy; 9525d04e62b9SKevin Barnett 9526d04e62b9SKevin Barnett sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy); 9527d04e62b9SKevin Barnett if (hpsa_sas_phy->added_to_port) 9528d04e62b9SKevin Barnett list_del(&hpsa_sas_phy->phy_list_entry); 952955ca38b4SMartin Wilck sas_phy_delete(phy); 9530d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9531d04e62b9SKevin Barnett } 9532d04e62b9SKevin Barnett 9533d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9534d04e62b9SKevin Barnett { 9535d04e62b9SKevin Barnett int rc; 9536d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9537d04e62b9SKevin Barnett struct sas_phy *phy; 9538d04e62b9SKevin Barnett struct sas_identify *identify; 9539d04e62b9SKevin Barnett 9540d04e62b9SKevin Barnett hpsa_sas_port = hpsa_sas_phy->parent_port; 9541d04e62b9SKevin Barnett phy = hpsa_sas_phy->phy; 9542d04e62b9SKevin Barnett 9543d04e62b9SKevin Barnett identify = &phy->identify; 9544d04e62b9SKevin Barnett memset(identify, 0, sizeof(*identify)); 9545d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9546d04e62b9SKevin Barnett identify->device_type = SAS_END_DEVICE; 9547d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9548d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9549d04e62b9SKevin Barnett phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9550d04e62b9SKevin Barnett phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9551d04e62b9SKevin Barnett phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN; 9552d04e62b9SKevin Barnett phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN; 9553d04e62b9SKevin Barnett phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN; 9554d04e62b9SKevin Barnett 9555d04e62b9SKevin Barnett rc = sas_phy_add(hpsa_sas_phy->phy); 9556d04e62b9SKevin Barnett if (rc) 9557d04e62b9SKevin Barnett return rc; 9558d04e62b9SKevin Barnett 9559d04e62b9SKevin Barnett sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy); 9560d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_phy->phy_list_entry, 9561d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head); 9562d04e62b9SKevin Barnett hpsa_sas_phy->added_to_port = true; 9563d04e62b9SKevin Barnett 9564d04e62b9SKevin Barnett return 0; 9565d04e62b9SKevin Barnett } 9566d04e62b9SKevin Barnett 9567d04e62b9SKevin Barnett static int 9568d04e62b9SKevin Barnett hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port, 9569d04e62b9SKevin Barnett struct sas_rphy *rphy) 9570d04e62b9SKevin Barnett { 9571d04e62b9SKevin Barnett struct sas_identify *identify; 9572d04e62b9SKevin Barnett 9573d04e62b9SKevin Barnett identify = &rphy->identify; 9574d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9575d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9576d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9577d04e62b9SKevin Barnett 9578d04e62b9SKevin Barnett return sas_rphy_add(rphy); 9579d04e62b9SKevin Barnett } 9580d04e62b9SKevin Barnett 9581d04e62b9SKevin Barnett static struct hpsa_sas_port 9582d04e62b9SKevin Barnett *hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node, 9583d04e62b9SKevin Barnett u64 sas_address) 9584d04e62b9SKevin Barnett { 9585d04e62b9SKevin Barnett int rc; 9586d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9587d04e62b9SKevin Barnett struct sas_port *port; 9588d04e62b9SKevin Barnett 9589d04e62b9SKevin Barnett hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL); 9590d04e62b9SKevin Barnett if (!hpsa_sas_port) 9591d04e62b9SKevin Barnett return NULL; 9592d04e62b9SKevin Barnett 9593d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head); 9594d04e62b9SKevin Barnett hpsa_sas_port->parent_node = hpsa_sas_node; 9595d04e62b9SKevin Barnett 9596d04e62b9SKevin Barnett port = sas_port_alloc_num(hpsa_sas_node->parent_dev); 9597d04e62b9SKevin Barnett if (!port) 9598d04e62b9SKevin Barnett goto free_hpsa_port; 9599d04e62b9SKevin Barnett 9600d04e62b9SKevin Barnett rc = sas_port_add(port); 9601d04e62b9SKevin Barnett if (rc) 9602d04e62b9SKevin Barnett goto free_sas_port; 9603d04e62b9SKevin Barnett 9604d04e62b9SKevin Barnett hpsa_sas_port->port = port; 9605d04e62b9SKevin Barnett hpsa_sas_port->sas_address = sas_address; 9606d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_port->port_list_entry, 9607d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head); 9608d04e62b9SKevin Barnett 9609d04e62b9SKevin Barnett return hpsa_sas_port; 9610d04e62b9SKevin Barnett 9611d04e62b9SKevin Barnett free_sas_port: 9612d04e62b9SKevin Barnett sas_port_free(port); 9613d04e62b9SKevin Barnett free_hpsa_port: 9614d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9615d04e62b9SKevin Barnett 9616d04e62b9SKevin Barnett return NULL; 9617d04e62b9SKevin Barnett } 9618d04e62b9SKevin Barnett 9619d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port) 9620d04e62b9SKevin Barnett { 9621d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9622d04e62b9SKevin Barnett struct hpsa_sas_phy *next; 9623d04e62b9SKevin Barnett 9624d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_phy, next, 9625d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head, phy_list_entry) 9626d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9627d04e62b9SKevin Barnett 9628d04e62b9SKevin Barnett sas_port_delete(hpsa_sas_port->port); 9629d04e62b9SKevin Barnett list_del(&hpsa_sas_port->port_list_entry); 9630d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9631d04e62b9SKevin Barnett } 9632d04e62b9SKevin Barnett 9633d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev) 9634d04e62b9SKevin Barnett { 9635d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9636d04e62b9SKevin Barnett 9637d04e62b9SKevin Barnett hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL); 9638d04e62b9SKevin Barnett if (hpsa_sas_node) { 9639d04e62b9SKevin Barnett hpsa_sas_node->parent_dev = parent_dev; 9640d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_node->port_list_head); 9641d04e62b9SKevin Barnett } 9642d04e62b9SKevin Barnett 9643d04e62b9SKevin Barnett return hpsa_sas_node; 9644d04e62b9SKevin Barnett } 9645d04e62b9SKevin Barnett 9646d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node) 9647d04e62b9SKevin Barnett { 9648d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9649d04e62b9SKevin Barnett struct hpsa_sas_port *next; 9650d04e62b9SKevin Barnett 9651d04e62b9SKevin Barnett if (!hpsa_sas_node) 9652d04e62b9SKevin Barnett return; 9653d04e62b9SKevin Barnett 9654d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_port, next, 9655d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head, port_list_entry) 9656d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9657d04e62b9SKevin Barnett 9658d04e62b9SKevin Barnett kfree(hpsa_sas_node); 9659d04e62b9SKevin Barnett } 9660d04e62b9SKevin Barnett 9661d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 9662d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 9663d04e62b9SKevin Barnett struct sas_rphy *rphy) 9664d04e62b9SKevin Barnett { 9665d04e62b9SKevin Barnett int i; 9666d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device; 9667d04e62b9SKevin Barnett 9668d04e62b9SKevin Barnett for (i = 0; i < h->ndevices; i++) { 9669d04e62b9SKevin Barnett device = h->dev[i]; 9670d04e62b9SKevin Barnett if (!device->sas_port) 9671d04e62b9SKevin Barnett continue; 9672d04e62b9SKevin Barnett if (device->sas_port->rphy == rphy) 9673d04e62b9SKevin Barnett return device; 9674d04e62b9SKevin Barnett } 9675d04e62b9SKevin Barnett 9676d04e62b9SKevin Barnett return NULL; 9677d04e62b9SKevin Barnett } 9678d04e62b9SKevin Barnett 9679d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h) 9680d04e62b9SKevin Barnett { 9681d04e62b9SKevin Barnett int rc; 9682d04e62b9SKevin Barnett struct device *parent_dev; 9683d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9684d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9685d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9686d04e62b9SKevin Barnett 96870a7c3bb8SDon Brace parent_dev = &h->scsi_host->shost_dev; 9688d04e62b9SKevin Barnett 9689d04e62b9SKevin Barnett hpsa_sas_node = hpsa_alloc_sas_node(parent_dev); 9690d04e62b9SKevin Barnett if (!hpsa_sas_node) 9691d04e62b9SKevin Barnett return -ENOMEM; 9692d04e62b9SKevin Barnett 9693d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address); 9694d04e62b9SKevin Barnett if (!hpsa_sas_port) { 9695d04e62b9SKevin Barnett rc = -ENODEV; 9696d04e62b9SKevin Barnett goto free_sas_node; 9697d04e62b9SKevin Barnett } 9698d04e62b9SKevin Barnett 9699d04e62b9SKevin Barnett hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port); 9700d04e62b9SKevin Barnett if (!hpsa_sas_phy) { 9701d04e62b9SKevin Barnett rc = -ENODEV; 9702d04e62b9SKevin Barnett goto free_sas_port; 9703d04e62b9SKevin Barnett } 9704d04e62b9SKevin Barnett 9705d04e62b9SKevin Barnett rc = hpsa_sas_port_add_phy(hpsa_sas_phy); 9706d04e62b9SKevin Barnett if (rc) 9707d04e62b9SKevin Barnett goto free_sas_phy; 9708d04e62b9SKevin Barnett 9709d04e62b9SKevin Barnett h->sas_host = hpsa_sas_node; 9710d04e62b9SKevin Barnett 9711d04e62b9SKevin Barnett return 0; 9712d04e62b9SKevin Barnett 9713d04e62b9SKevin Barnett free_sas_phy: 9714d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9715d04e62b9SKevin Barnett free_sas_port: 9716d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9717d04e62b9SKevin Barnett free_sas_node: 9718d04e62b9SKevin Barnett hpsa_free_sas_node(hpsa_sas_node); 9719d04e62b9SKevin Barnett 9720d04e62b9SKevin Barnett return rc; 9721d04e62b9SKevin Barnett } 9722d04e62b9SKevin Barnett 9723d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h) 9724d04e62b9SKevin Barnett { 9725d04e62b9SKevin Barnett hpsa_free_sas_node(h->sas_host); 9726d04e62b9SKevin Barnett } 9727d04e62b9SKevin Barnett 9728d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 9729d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device) 9730d04e62b9SKevin Barnett { 9731d04e62b9SKevin Barnett int rc; 9732d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9733d04e62b9SKevin Barnett struct sas_rphy *rphy; 9734d04e62b9SKevin Barnett 9735d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address); 9736d04e62b9SKevin Barnett if (!hpsa_sas_port) 9737d04e62b9SKevin Barnett return -ENOMEM; 9738d04e62b9SKevin Barnett 9739d04e62b9SKevin Barnett rphy = sas_end_device_alloc(hpsa_sas_port->port); 9740d04e62b9SKevin Barnett if (!rphy) { 9741d04e62b9SKevin Barnett rc = -ENODEV; 9742d04e62b9SKevin Barnett goto free_sas_port; 9743d04e62b9SKevin Barnett } 9744d04e62b9SKevin Barnett 9745d04e62b9SKevin Barnett hpsa_sas_port->rphy = rphy; 9746d04e62b9SKevin Barnett device->sas_port = hpsa_sas_port; 9747d04e62b9SKevin Barnett 9748d04e62b9SKevin Barnett rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy); 9749d04e62b9SKevin Barnett if (rc) 9750d04e62b9SKevin Barnett goto free_sas_port; 9751d04e62b9SKevin Barnett 9752d04e62b9SKevin Barnett return 0; 9753d04e62b9SKevin Barnett 9754d04e62b9SKevin Barnett free_sas_port: 9755d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9756d04e62b9SKevin Barnett device->sas_port = NULL; 9757d04e62b9SKevin Barnett 9758d04e62b9SKevin Barnett return rc; 9759d04e62b9SKevin Barnett } 9760d04e62b9SKevin Barnett 9761d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device) 9762d04e62b9SKevin Barnett { 9763d04e62b9SKevin Barnett if (device->sas_port) { 9764d04e62b9SKevin Barnett hpsa_free_sas_port(device->sas_port); 9765d04e62b9SKevin Barnett device->sas_port = NULL; 9766d04e62b9SKevin Barnett } 9767d04e62b9SKevin Barnett } 9768d04e62b9SKevin Barnett 9769d04e62b9SKevin Barnett static int 9770d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy) 9771d04e62b9SKevin Barnett { 9772d04e62b9SKevin Barnett return 0; 9773d04e62b9SKevin Barnett } 9774d04e62b9SKevin Barnett 9775d04e62b9SKevin Barnett static int 9776d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier) 9777d04e62b9SKevin Barnett { 977801d0e789SDon Brace struct Scsi_Host *shost = phy_to_shost(rphy); 977901d0e789SDon Brace struct ctlr_info *h; 978001d0e789SDon Brace struct hpsa_scsi_dev_t *sd; 978101d0e789SDon Brace 978201d0e789SDon Brace if (!shost) 978301d0e789SDon Brace return -ENXIO; 978401d0e789SDon Brace 978501d0e789SDon Brace h = shost_to_hba(shost); 978601d0e789SDon Brace 978701d0e789SDon Brace if (!h) 978801d0e789SDon Brace return -ENXIO; 978901d0e789SDon Brace 979001d0e789SDon Brace sd = hpsa_find_device_by_sas_rphy(h, rphy); 979101d0e789SDon Brace if (!sd) 979201d0e789SDon Brace return -ENXIO; 979301d0e789SDon Brace 979401d0e789SDon Brace *identifier = sd->eli; 979501d0e789SDon Brace 9796d04e62b9SKevin Barnett return 0; 9797d04e62b9SKevin Barnett } 9798d04e62b9SKevin Barnett 9799d04e62b9SKevin Barnett static int 9800d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy) 9801d04e62b9SKevin Barnett { 9802d04e62b9SKevin Barnett return -ENXIO; 9803d04e62b9SKevin Barnett } 9804d04e62b9SKevin Barnett 9805d04e62b9SKevin Barnett static int 9806d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset) 9807d04e62b9SKevin Barnett { 9808d04e62b9SKevin Barnett return 0; 9809d04e62b9SKevin Barnett } 9810d04e62b9SKevin Barnett 9811d04e62b9SKevin Barnett static int 9812d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable) 9813d04e62b9SKevin Barnett { 9814d04e62b9SKevin Barnett return 0; 9815d04e62b9SKevin Barnett } 9816d04e62b9SKevin Barnett 9817d04e62b9SKevin Barnett static int 9818d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy) 9819d04e62b9SKevin Barnett { 9820d04e62b9SKevin Barnett return 0; 9821d04e62b9SKevin Barnett } 9822d04e62b9SKevin Barnett 9823d04e62b9SKevin Barnett static void 9824d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy) 9825d04e62b9SKevin Barnett { 9826d04e62b9SKevin Barnett } 9827d04e62b9SKevin Barnett 9828d04e62b9SKevin Barnett static int 9829d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates) 9830d04e62b9SKevin Barnett { 9831d04e62b9SKevin Barnett return -EINVAL; 9832d04e62b9SKevin Barnett } 9833d04e62b9SKevin Barnett 9834d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = { 9835d04e62b9SKevin Barnett .get_linkerrors = hpsa_sas_get_linkerrors, 9836d04e62b9SKevin Barnett .get_enclosure_identifier = hpsa_sas_get_enclosure_identifier, 9837d04e62b9SKevin Barnett .get_bay_identifier = hpsa_sas_get_bay_identifier, 9838d04e62b9SKevin Barnett .phy_reset = hpsa_sas_phy_reset, 9839d04e62b9SKevin Barnett .phy_enable = hpsa_sas_phy_enable, 9840d04e62b9SKevin Barnett .phy_setup = hpsa_sas_phy_setup, 9841d04e62b9SKevin Barnett .phy_release = hpsa_sas_phy_release, 9842d04e62b9SKevin Barnett .set_phy_speed = hpsa_sas_phy_speed, 9843d04e62b9SKevin Barnett }; 9844d04e62b9SKevin Barnett 9845edd16368SStephen M. Cameron /* 9846edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 9847edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 9848edd16368SStephen M. Cameron */ 9849edd16368SStephen M. Cameron static int __init hpsa_init(void) 9850edd16368SStephen M. Cameron { 9851d04e62b9SKevin Barnett int rc; 9852d04e62b9SKevin Barnett 9853d04e62b9SKevin Barnett hpsa_sas_transport_template = 9854d04e62b9SKevin Barnett sas_attach_transport(&hpsa_sas_transport_functions); 9855d04e62b9SKevin Barnett if (!hpsa_sas_transport_template) 9856d04e62b9SKevin Barnett return -ENODEV; 9857d04e62b9SKevin Barnett 9858d04e62b9SKevin Barnett rc = pci_register_driver(&hpsa_pci_driver); 9859d04e62b9SKevin Barnett 9860d04e62b9SKevin Barnett if (rc) 9861d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9862d04e62b9SKevin Barnett 9863d04e62b9SKevin Barnett return rc; 9864edd16368SStephen M. Cameron } 9865edd16368SStephen M. Cameron 9866edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 9867edd16368SStephen M. Cameron { 9868edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 9869d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9870edd16368SStephen M. Cameron } 9871edd16368SStephen M. Cameron 9872e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 9873e1f7de0cSMatt Gates { 9874e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 9875dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 9876dd0e19f3SScott Teel 9877dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 9878dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 9879dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 9880dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 9881dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 9882dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 9883dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 9884dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 9885dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 9886dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 9887dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 9888dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 9889dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 9890dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 9891dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 9892dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 9893dd0e19f3SScott Teel 9894dd0e19f3SScott Teel #undef VERIFY_OFFSET 9895dd0e19f3SScott Teel 9896dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 9897b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 9898b66cc250SMike Miller 9899b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 9900b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 9901b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 9902b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 9903b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 9904b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 9905b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 9906b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 9907b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 9908b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 9909b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 9910b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 9911b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 9912b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 9913b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 9914b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 9915b66cc250SMike Miller 9916b66cc250SMike Miller #undef VERIFY_OFFSET 9917b66cc250SMike Miller 9918b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 9919e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 9920e1f7de0cSMatt Gates 9921e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 9922e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 9923e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 9924e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 9925e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 9926e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 9927e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 9928e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 9929e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 9930e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 9931e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 9932e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 9933e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 9934e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 9935e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 9936e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 9937e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 9938e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 9939e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 9940e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 9941e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 9942e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 994350a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 9944e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 9945e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 9946e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 9947e1f7de0cSMatt Gates #undef VERIFY_OFFSET 9948e1f7de0cSMatt Gates } 9949e1f7de0cSMatt Gates 9950edd16368SStephen M. Cameron module_init(hpsa_init); 9951edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 9952