xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 9975ec9dbeb1775d29faaae50b31e2c19f740bf8)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron 
19edd16368SStephen M. Cameron #include <linux/module.h>
20edd16368SStephen M. Cameron #include <linux/interrupt.h>
21edd16368SStephen M. Cameron #include <linux/types.h>
22edd16368SStephen M. Cameron #include <linux/pci.h>
23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
24edd16368SStephen M. Cameron #include <linux/kernel.h>
25edd16368SStephen M. Cameron #include <linux/slab.h>
26edd16368SStephen M. Cameron #include <linux/delay.h>
27edd16368SStephen M. Cameron #include <linux/fs.h>
28edd16368SStephen M. Cameron #include <linux/timer.h>
29edd16368SStephen M. Cameron #include <linux/init.h>
30edd16368SStephen M. Cameron #include <linux/spinlock.h>
31edd16368SStephen M. Cameron #include <linux/compat.h>
32edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
33edd16368SStephen M. Cameron #include <linux/uaccess.h>
34edd16368SStephen M. Cameron #include <linux/io.h>
35edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
36edd16368SStephen M. Cameron #include <linux/completion.h>
37edd16368SStephen M. Cameron #include <linux/moduleparam.h>
38edd16368SStephen M. Cameron #include <scsi/scsi.h>
39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
439437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4473153fe5SWebb Scales #include <scsi/scsi_dbg.h>
45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
46edd16368SStephen M. Cameron #include <linux/string.h>
47edd16368SStephen M. Cameron #include <linux/bitmap.h>
4860063497SArun Sharma #include <linux/atomic.h>
49a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5042a91641SDon Brace #include <linux/percpu-defs.h>
51094963daSStephen M. Cameron #include <linux/percpu.h>
522b08b3e9SDon Brace #include <asm/unaligned.h>
53283b4a9bSStephen M. Cameron #include <asm/div64.h>
54edd16368SStephen M. Cameron #include "hpsa_cmd.h"
55edd16368SStephen M. Cameron #include "hpsa.h"
56edd16368SStephen M. Cameron 
57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
60f79cfec6SStephen M. Cameron #define HPSA "hpsa"
61edd16368SStephen M. Cameron 
62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
68edd16368SStephen M. Cameron 
69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
75edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
78edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
79edd16368SStephen M. Cameron 
80edd16368SStephen M. Cameron static int hpsa_allow_any;
81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
83edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8402ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8702ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
88edd16368SStephen M. Cameron 
89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
96163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
97163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
98f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1223b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
131fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
132cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
133cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
134cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
135cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1408e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
142edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
143edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
144edd16368SStephen M. Cameron 	{0,}
145edd16368SStephen M. Cameron };
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
148edd16368SStephen M. Cameron 
149edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
150edd16368SStephen M. Cameron  *  product = Marketing Name for the board
151edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
152edd16368SStephen M. Cameron  */
153edd16368SStephen M. Cameron static struct board_type products[] = {
154edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
157edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
158edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
159163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
160163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1617d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
162fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
163fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
164fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
165fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
166fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
167fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
168fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1741fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1751fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
180c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
18127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1913b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1923b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
194fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
195cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
196cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
197cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
198cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
199cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2008e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2018e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2028e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2038e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2048e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
205edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
206edd16368SStephen M. Cameron };
207edd16368SStephen M. Cameron 
208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
212edd16368SStephen M. Cameron static int number_of_controllers;
213edd16368SStephen M. Cameron 
21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
217edd16368SStephen M. Cameron 
218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
22042a91641SDon Brace 	void __user *arg);
221edd16368SStephen M. Cameron #endif
222edd16368SStephen M. Cameron 
223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22773153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
229b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
230edd16368SStephen M. Cameron 	int cmd_type);
2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
233b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
234edd16368SStephen M. Cameron 
235f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
236a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
237a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
238a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2397c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
240edd16368SStephen M. Cameron 
241edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
24275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
243edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
24441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
245edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
246edd16368SStephen M. Cameron 
2478aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
248edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
249edd16368SStephen M. Cameron 	struct CommandList *c);
250edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
251edd16368SStephen M. Cameron 	struct CommandList *c);
252303932fdSDon Brace /* performant mode helper functions */
253303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2542b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
255105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
256105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
257254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2586f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2596f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2601df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2616f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2621df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2636f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2646f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2656f039790SGreg Kroah-Hartman 				     int wait_for_ready);
26675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
267c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
268fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
269fe5389c8SStephen M. Cameron #define BOARD_READY 1
27023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
27176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
272c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
273c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
27403383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
275080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
27625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
27725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
2788270b862SJoe Handzik static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device);
279edd16368SStephen M. Cameron 
280edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
281edd16368SStephen M. Cameron {
282edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
283edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
284edd16368SStephen M. Cameron }
285edd16368SStephen M. Cameron 
286a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
287a23513e8SStephen M. Cameron {
288a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
289a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
290a23513e8SStephen M. Cameron }
291a23513e8SStephen M. Cameron 
292a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
293a58e7e53SWebb Scales {
294a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
295a58e7e53SWebb Scales }
296a58e7e53SWebb Scales 
297d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
298d604f533SWebb Scales {
299d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
300d604f533SWebb Scales }
301d604f533SWebb Scales 
3029437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3039437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3049437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3059437ac43SStephen Cameron {
3069437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3079437ac43SStephen Cameron 	bool rc;
3089437ac43SStephen Cameron 
3099437ac43SStephen Cameron 	*sense_key = -1;
3109437ac43SStephen Cameron 	*asc = -1;
3119437ac43SStephen Cameron 	*ascq = -1;
3129437ac43SStephen Cameron 
3139437ac43SStephen Cameron 	if (sense_data_len < 1)
3149437ac43SStephen Cameron 		return;
3159437ac43SStephen Cameron 
3169437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3179437ac43SStephen Cameron 	if (rc) {
3189437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3199437ac43SStephen Cameron 		*asc = sshdr.asc;
3209437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3219437ac43SStephen Cameron 	}
3229437ac43SStephen Cameron }
3239437ac43SStephen Cameron 
324edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
325edd16368SStephen M. Cameron 	struct CommandList *c)
326edd16368SStephen M. Cameron {
3279437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3289437ac43SStephen Cameron 	int sense_len;
3299437ac43SStephen Cameron 
3309437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3319437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3329437ac43SStephen Cameron 	else
3339437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3349437ac43SStephen Cameron 
3359437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3369437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
33781c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
338edd16368SStephen M. Cameron 		return 0;
339edd16368SStephen M. Cameron 
3409437ac43SStephen Cameron 	switch (asc) {
341edd16368SStephen M. Cameron 	case STATE_CHANGED:
3429437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3432946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3442946e82bSRobert Elliott 			h->devname);
345edd16368SStephen M. Cameron 		break;
346edd16368SStephen M. Cameron 	case LUN_FAILED:
3477f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3482946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
349edd16368SStephen M. Cameron 		break;
350edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3517f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3522946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
353edd16368SStephen M. Cameron 	/*
3544f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3554f4eb9f1SScott Teel 	 * target (array) devices.
356edd16368SStephen M. Cameron 	 */
357edd16368SStephen M. Cameron 		break;
358edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3592946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3602946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3612946e82bSRobert Elliott 			h->devname);
362edd16368SStephen M. Cameron 		break;
363edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3642946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3652946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3662946e82bSRobert Elliott 			h->devname);
367edd16368SStephen M. Cameron 		break;
368edd16368SStephen M. Cameron 	default:
3692946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3702946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3712946e82bSRobert Elliott 			h->devname);
372edd16368SStephen M. Cameron 		break;
373edd16368SStephen M. Cameron 	}
374edd16368SStephen M. Cameron 	return 1;
375edd16368SStephen M. Cameron }
376edd16368SStephen M. Cameron 
377852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
378852af20aSMatt Bondurant {
379852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
380852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
381852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
382852af20aSMatt Bondurant 		return 0;
383852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
384852af20aSMatt Bondurant 	return 1;
385852af20aSMatt Bondurant }
386852af20aSMatt Bondurant 
387e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
388e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
389e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
390e985c58fSStephen Cameron {
391e985c58fSStephen Cameron 	int ld;
392e985c58fSStephen Cameron 	struct ctlr_info *h;
393e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
394e985c58fSStephen Cameron 
395e985c58fSStephen Cameron 	h = shost_to_hba(shost);
396e985c58fSStephen Cameron 	ld = lockup_detected(h);
397e985c58fSStephen Cameron 
398e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
399e985c58fSStephen Cameron }
400e985c58fSStephen Cameron 
401da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
402da0697bdSScott Teel 					 struct device_attribute *attr,
403da0697bdSScott Teel 					 const char *buf, size_t count)
404da0697bdSScott Teel {
405da0697bdSScott Teel 	int status, len;
406da0697bdSScott Teel 	struct ctlr_info *h;
407da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
408da0697bdSScott Teel 	char tmpbuf[10];
409da0697bdSScott Teel 
410da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
411da0697bdSScott Teel 		return -EACCES;
412da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
413da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
414da0697bdSScott Teel 	tmpbuf[len] = '\0';
415da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
416da0697bdSScott Teel 		return -EINVAL;
417da0697bdSScott Teel 	h = shost_to_hba(shost);
418da0697bdSScott Teel 	h->acciopath_status = !!status;
419da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
420da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
421da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
422da0697bdSScott Teel 	return count;
423da0697bdSScott Teel }
424da0697bdSScott Teel 
4252ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4262ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4272ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4282ba8bfc8SStephen M. Cameron {
4292ba8bfc8SStephen M. Cameron 	int debug_level, len;
4302ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4312ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4322ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4332ba8bfc8SStephen M. Cameron 
4342ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4352ba8bfc8SStephen M. Cameron 		return -EACCES;
4362ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4372ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4382ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4392ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4402ba8bfc8SStephen M. Cameron 		return -EINVAL;
4412ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4422ba8bfc8SStephen M. Cameron 		debug_level = 0;
4432ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4442ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4452ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4462ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4472ba8bfc8SStephen M. Cameron 	return count;
4482ba8bfc8SStephen M. Cameron }
4492ba8bfc8SStephen M. Cameron 
450edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
451edd16368SStephen M. Cameron 				 struct device_attribute *attr,
452edd16368SStephen M. Cameron 				 const char *buf, size_t count)
453edd16368SStephen M. Cameron {
454edd16368SStephen M. Cameron 	struct ctlr_info *h;
455edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
456a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
45731468401SMike Miller 	hpsa_scan_start(h->scsi_host);
458edd16368SStephen M. Cameron 	return count;
459edd16368SStephen M. Cameron }
460edd16368SStephen M. Cameron 
461d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
462d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
463d28ce020SStephen M. Cameron {
464d28ce020SStephen M. Cameron 	struct ctlr_info *h;
465d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
466d28ce020SStephen M. Cameron 	unsigned char *fwrev;
467d28ce020SStephen M. Cameron 
468d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
469d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
470d28ce020SStephen M. Cameron 		return 0;
471d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
472d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
473d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
474d28ce020SStephen M. Cameron }
475d28ce020SStephen M. Cameron 
47694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
47794a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
47894a13649SStephen M. Cameron {
47994a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
48094a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
48194a13649SStephen M. Cameron 
4820cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4830cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
48494a13649SStephen M. Cameron }
48594a13649SStephen M. Cameron 
486745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
487745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
488745a7a25SStephen M. Cameron {
489745a7a25SStephen M. Cameron 	struct ctlr_info *h;
490745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
491745a7a25SStephen M. Cameron 
492745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
493745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
494960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
495745a7a25SStephen M. Cameron 			"performant" : "simple");
496745a7a25SStephen M. Cameron }
497745a7a25SStephen M. Cameron 
498da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
499da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
500da0697bdSScott Teel {
501da0697bdSScott Teel 	struct ctlr_info *h;
502da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
503da0697bdSScott Teel 
504da0697bdSScott Teel 	h = shost_to_hba(shost);
505da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
506da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
507da0697bdSScott Teel }
508da0697bdSScott Teel 
50946380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
510941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
511941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
512941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
513941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
514941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
515941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
516941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
517941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
518941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
519941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
520941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
521941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
522941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5237af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
524941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
525941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5265a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5275a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5285a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5295a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5305a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5315a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
532941b1cdaSStephen M. Cameron };
533941b1cdaSStephen M. Cameron 
53446380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
53546380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5367af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5375a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5385a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5395a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5405a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5415a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5425a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
54346380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
54446380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
54546380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
54646380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
54746380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
54846380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
54946380786SStephen M. Cameron 	 */
55046380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
55146380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
55246380786SStephen M. Cameron };
55346380786SStephen M. Cameron 
5549b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5559b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5569b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5579b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5589b5c48c2SStephen Cameron };
5599b5c48c2SStephen Cameron 
5609b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
561941b1cdaSStephen M. Cameron {
562941b1cdaSStephen M. Cameron 	int i;
563941b1cdaSStephen M. Cameron 
5649b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5659b5c48c2SStephen Cameron 		if (a[i] == board_id)
566941b1cdaSStephen M. Cameron 			return 1;
5679b5c48c2SStephen Cameron 	return 0;
5689b5c48c2SStephen Cameron }
5699b5c48c2SStephen Cameron 
5709b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5719b5c48c2SStephen Cameron {
5729b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5739b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
574941b1cdaSStephen M. Cameron }
575941b1cdaSStephen M. Cameron 
57646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
57746380786SStephen M. Cameron {
5789b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5799b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
58046380786SStephen M. Cameron }
58146380786SStephen M. Cameron 
58246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
58346380786SStephen M. Cameron {
58446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
58546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
58646380786SStephen M. Cameron }
58746380786SStephen M. Cameron 
5889b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5899b5c48c2SStephen Cameron {
5909b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5919b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5929b5c48c2SStephen Cameron }
5939b5c48c2SStephen Cameron 
594941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
595941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
596941b1cdaSStephen M. Cameron {
597941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
598941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
599941b1cdaSStephen M. Cameron 
600941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
60146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
602941b1cdaSStephen M. Cameron }
603941b1cdaSStephen M. Cameron 
604edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
605edd16368SStephen M. Cameron {
606edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
607edd16368SStephen M. Cameron }
608edd16368SStephen M. Cameron 
609f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
610f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
611edd16368SStephen M. Cameron };
6126b80b18fSScott Teel #define HPSA_RAID_0	0
6136b80b18fSScott Teel #define HPSA_RAID_4	1
6146b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6156b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6166b80b18fSScott Teel #define HPSA_RAID_51	4
6176b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6186b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
619edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
620edd16368SStephen M. Cameron 
621edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
622edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
623edd16368SStephen M. Cameron {
624edd16368SStephen M. Cameron 	ssize_t l = 0;
62582a72c0aSStephen M. Cameron 	unsigned char rlevel;
626edd16368SStephen M. Cameron 	struct ctlr_info *h;
627edd16368SStephen M. Cameron 	struct scsi_device *sdev;
628edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
629edd16368SStephen M. Cameron 	unsigned long flags;
630edd16368SStephen M. Cameron 
631edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
632edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
633edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
634edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
635edd16368SStephen M. Cameron 	if (!hdev) {
636edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
637edd16368SStephen M. Cameron 		return -ENODEV;
638edd16368SStephen M. Cameron 	}
639edd16368SStephen M. Cameron 
640edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
641edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
642edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
643edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
644edd16368SStephen M. Cameron 		return l;
645edd16368SStephen M. Cameron 	}
646edd16368SStephen M. Cameron 
647edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
648edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
64982a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
650edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
651edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
652edd16368SStephen M. Cameron 	return l;
653edd16368SStephen M. Cameron }
654edd16368SStephen M. Cameron 
655edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
656edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
657edd16368SStephen M. Cameron {
658edd16368SStephen M. Cameron 	struct ctlr_info *h;
659edd16368SStephen M. Cameron 	struct scsi_device *sdev;
660edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
661edd16368SStephen M. Cameron 	unsigned long flags;
662edd16368SStephen M. Cameron 	unsigned char lunid[8];
663edd16368SStephen M. Cameron 
664edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
665edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
666edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
667edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
668edd16368SStephen M. Cameron 	if (!hdev) {
669edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
670edd16368SStephen M. Cameron 		return -ENODEV;
671edd16368SStephen M. Cameron 	}
672edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
673edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
674edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
675edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
676edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
677edd16368SStephen M. Cameron }
678edd16368SStephen M. Cameron 
679edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
680edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
681edd16368SStephen M. Cameron {
682edd16368SStephen M. Cameron 	struct ctlr_info *h;
683edd16368SStephen M. Cameron 	struct scsi_device *sdev;
684edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
685edd16368SStephen M. Cameron 	unsigned long flags;
686edd16368SStephen M. Cameron 	unsigned char sn[16];
687edd16368SStephen M. Cameron 
688edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
689edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
690edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
691edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
692edd16368SStephen M. Cameron 	if (!hdev) {
693edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
694edd16368SStephen M. Cameron 		return -ENODEV;
695edd16368SStephen M. Cameron 	}
696edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
697edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
698edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
699edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
700edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
701edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
702edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
703edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
704edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
705edd16368SStephen M. Cameron }
706edd16368SStephen M. Cameron 
707c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
708c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
709c1988684SScott Teel {
710c1988684SScott Teel 	struct ctlr_info *h;
711c1988684SScott Teel 	struct scsi_device *sdev;
712c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
713c1988684SScott Teel 	unsigned long flags;
714c1988684SScott Teel 	int offload_enabled;
715c1988684SScott Teel 
716c1988684SScott Teel 	sdev = to_scsi_device(dev);
717c1988684SScott Teel 	h = sdev_to_hba(sdev);
718c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
719c1988684SScott Teel 	hdev = sdev->hostdata;
720c1988684SScott Teel 	if (!hdev) {
721c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
722c1988684SScott Teel 		return -ENODEV;
723c1988684SScott Teel 	}
724c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
725c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
726c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
727c1988684SScott Teel }
728c1988684SScott Teel 
7298270b862SJoe Handzik #define MAX_PATHS 8
7308270b862SJoe Handzik #define PATH_STRING_LEN 50
7318270b862SJoe Handzik 
7328270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7338270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7348270b862SJoe Handzik {
7358270b862SJoe Handzik 	struct ctlr_info *h;
7368270b862SJoe Handzik 	struct scsi_device *sdev;
7378270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7388270b862SJoe Handzik 	unsigned long flags;
7398270b862SJoe Handzik 	int i;
7408270b862SJoe Handzik 	int output_len = 0;
7418270b862SJoe Handzik 	u8 box;
7428270b862SJoe Handzik 	u8 bay;
7438270b862SJoe Handzik 	u8 path_map_index = 0;
7448270b862SJoe Handzik 	char *active;
7458270b862SJoe Handzik 	unsigned char phys_connector[2];
7468270b862SJoe Handzik 	unsigned char path[MAX_PATHS][PATH_STRING_LEN];
7478270b862SJoe Handzik 
7488270b862SJoe Handzik 	memset(path, 0, MAX_PATHS * PATH_STRING_LEN);
7498270b862SJoe Handzik 	sdev = to_scsi_device(dev);
7508270b862SJoe Handzik 	h = sdev_to_hba(sdev);
7518270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
7528270b862SJoe Handzik 	hdev = sdev->hostdata;
7538270b862SJoe Handzik 	if (!hdev) {
7548270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
7558270b862SJoe Handzik 		return -ENODEV;
7568270b862SJoe Handzik 	}
7578270b862SJoe Handzik 
7588270b862SJoe Handzik 	bay = hdev->bay;
7598270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
7608270b862SJoe Handzik 		path_map_index = 1<<i;
7618270b862SJoe Handzik 		if (i == hdev->active_path_index)
7628270b862SJoe Handzik 			active = "Active";
7638270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
7648270b862SJoe Handzik 			active = "Inactive";
7658270b862SJoe Handzik 		else
7668270b862SJoe Handzik 			continue;
7678270b862SJoe Handzik 
7688270b862SJoe Handzik 		output_len = snprintf(path[i],
7698270b862SJoe Handzik 				PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ",
7708270b862SJoe Handzik 				h->scsi_host->host_no,
7718270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
7728270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
7738270b862SJoe Handzik 
7748270b862SJoe Handzik 		if (is_ext_target(h, hdev) ||
7758270b862SJoe Handzik 			(hdev->devtype == TYPE_RAID) ||
7768270b862SJoe Handzik 			is_logical_dev_addr_mode(hdev->scsi3addr)) {
7778270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7788270b862SJoe Handzik 						PATH_STRING_LEN, "%s\n",
7798270b862SJoe Handzik 						active);
7808270b862SJoe Handzik 			continue;
7818270b862SJoe Handzik 		}
7828270b862SJoe Handzik 
7838270b862SJoe Handzik 		box = hdev->box[i];
7848270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
7858270b862SJoe Handzik 			sizeof(phys_connector));
7868270b862SJoe Handzik 		if (phys_connector[0] < '0')
7878270b862SJoe Handzik 			phys_connector[0] = '0';
7888270b862SJoe Handzik 		if (phys_connector[1] < '0')
7898270b862SJoe Handzik 			phys_connector[1] = '0';
7908270b862SJoe Handzik 		if (hdev->phys_connector[i] > 0)
7918270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7928270b862SJoe Handzik 				PATH_STRING_LEN,
7938270b862SJoe Handzik 				"PORT: %.2s ",
7948270b862SJoe Handzik 				phys_connector);
795b9092b79SKevin Barnett 		if (hdev->devtype == TYPE_DISK &&
796b9092b79SKevin Barnett 			hdev->expose_state != HPSA_DO_NOT_EXPOSE) {
7978270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
7988270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
7998270b862SJoe Handzik 					PATH_STRING_LEN,
8008270b862SJoe Handzik 					"BAY: %hhu %s\n",
8018270b862SJoe Handzik 					bay, active);
8028270b862SJoe Handzik 			} else {
8038270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8048270b862SJoe Handzik 					PATH_STRING_LEN,
8058270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8068270b862SJoe Handzik 					box, bay, active);
8078270b862SJoe Handzik 			}
8088270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8098270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8108270b862SJoe Handzik 				PATH_STRING_LEN, "BOX: %hhu %s\n",
8118270b862SJoe Handzik 				box, active);
8128270b862SJoe Handzik 		} else
8138270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8148270b862SJoe Handzik 				PATH_STRING_LEN, "%s\n", active);
8158270b862SJoe Handzik 	}
8168270b862SJoe Handzik 
8178270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8188270b862SJoe Handzik 	return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s",
8198270b862SJoe Handzik 		path[0], path[1], path[2], path[3],
8208270b862SJoe Handzik 		path[4], path[5], path[6], path[7]);
8218270b862SJoe Handzik }
8228270b862SJoe Handzik 
8233f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8243f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8253f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8263f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
827c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
828c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8298270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
830da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
831da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
832da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8332ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8342ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8353f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8363f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8373f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8383f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8393f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
8403f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
841941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
842941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
843e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
844e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
8453f5eac3aSStephen M. Cameron 
8463f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
8473f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
8483f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
8493f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
850c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
8518270b862SJoe Handzik 	&dev_attr_path_info,
852e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
8533f5eac3aSStephen M. Cameron 	NULL,
8543f5eac3aSStephen M. Cameron };
8553f5eac3aSStephen M. Cameron 
8563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
8573f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
8583f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
8593f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
8603f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
861941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
862da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
8632ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
8643f5eac3aSStephen M. Cameron 	NULL,
8653f5eac3aSStephen M. Cameron };
8663f5eac3aSStephen M. Cameron 
86741ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
86841ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
86941ce4c35SStephen Cameron 
8703f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
8713f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
872f79cfec6SStephen M. Cameron 	.name			= HPSA,
873f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
8743f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
8753f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
8763f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
8777c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
8783f5eac3aSStephen M. Cameron 	.this_id		= -1,
8793f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
88075167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
8813f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
8823f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
8833f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
88441ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
8853f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
8863f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
8873f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
8883f5eac3aSStephen M. Cameron #endif
8893f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
8903f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
891c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
89254b2b50cSMartin K. Petersen 	.no_write_same = 1,
8933f5eac3aSStephen M. Cameron };
8943f5eac3aSStephen M. Cameron 
895254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
8963f5eac3aSStephen M. Cameron {
8973f5eac3aSStephen M. Cameron 	u32 a;
898072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
8993f5eac3aSStephen M. Cameron 
900e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
901e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
902e1f7de0cSMatt Gates 
9033f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
904254f796bSMatt Gates 		return h->access.command_completed(h, q);
9053f5eac3aSStephen M. Cameron 
906254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
907254f796bSMatt Gates 		a = rq->head[rq->current_entry];
908254f796bSMatt Gates 		rq->current_entry++;
9090cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9103f5eac3aSStephen M. Cameron 	} else {
9113f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9123f5eac3aSStephen M. Cameron 	}
9133f5eac3aSStephen M. Cameron 	/* Check for wraparound */
914254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
915254f796bSMatt Gates 		rq->current_entry = 0;
916254f796bSMatt Gates 		rq->wraparound ^= 1;
9173f5eac3aSStephen M. Cameron 	}
9183f5eac3aSStephen M. Cameron 	return a;
9193f5eac3aSStephen M. Cameron }
9203f5eac3aSStephen M. Cameron 
921c349775eSScott Teel /*
922c349775eSScott Teel  * There are some special bits in the bus address of the
923c349775eSScott Teel  * command that we have to set for the controller to know
924c349775eSScott Teel  * how to process the command:
925c349775eSScott Teel  *
926c349775eSScott Teel  * Normal performant mode:
927c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
928c349775eSScott Teel  * bits 1-3 = block fetch table entry
929c349775eSScott Teel  * bits 4-6 = command type (== 0)
930c349775eSScott Teel  *
931c349775eSScott Teel  * ioaccel1 mode:
932c349775eSScott Teel  * bit 0 = "performant mode" bit.
933c349775eSScott Teel  * bits 1-3 = block fetch table entry
934c349775eSScott Teel  * bits 4-6 = command type (== 110)
935c349775eSScott Teel  * (command type is needed because ioaccel1 mode
936c349775eSScott Teel  * commands are submitted through the same register as normal
937c349775eSScott Teel  * mode commands, so this is how the controller knows whether
938c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
939c349775eSScott Teel  *
940c349775eSScott Teel  * ioaccel2 mode:
941c349775eSScott Teel  * bit 0 = "performant mode" bit.
942c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
943c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
944c349775eSScott Teel  * a separate special register for submitting commands.
945c349775eSScott Teel  */
946c349775eSScott Teel 
94725163bd5SWebb Scales /*
94825163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
9493f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
9503f5eac3aSStephen M. Cameron  * register number
9513f5eac3aSStephen M. Cameron  */
95225163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
95325163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
95425163bd5SWebb Scales 					int reply_queue)
9553f5eac3aSStephen M. Cameron {
956254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
9573f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
95825163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
95925163bd5SWebb Scales 			return;
96025163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
961254f796bSMatt Gates 			c->Header.ReplyQueue =
962804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
96325163bd5SWebb Scales 		else
96425163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
965254f796bSMatt Gates 	}
9663f5eac3aSStephen M. Cameron }
9673f5eac3aSStephen M. Cameron 
968c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
96925163bd5SWebb Scales 						struct CommandList *c,
97025163bd5SWebb Scales 						int reply_queue)
971c349775eSScott Teel {
972c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
973c349775eSScott Teel 
97425163bd5SWebb Scales 	/*
97525163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
976c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
977c349775eSScott Teel 	 */
97825163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
979c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
98025163bd5SWebb Scales 	else
98125163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
98225163bd5SWebb Scales 	/*
98325163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
984c349775eSScott Teel 	 *  - performant mode bit (bit 0)
985c349775eSScott Teel 	 *  - pull count (bits 1-3)
986c349775eSScott Teel 	 *  - command type (bits 4-6)
987c349775eSScott Teel 	 */
988c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
989c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
990c349775eSScott Teel }
991c349775eSScott Teel 
9928be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
9938be986ccSStephen Cameron 						struct CommandList *c,
9948be986ccSStephen Cameron 						int reply_queue)
9958be986ccSStephen Cameron {
9968be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
9978be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
9988be986ccSStephen Cameron 
9998be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10008be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10018be986ccSStephen Cameron 	 */
10028be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10038be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10048be986ccSStephen Cameron 	else
10058be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10068be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10078be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10088be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10098be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10108be986ccSStephen Cameron 	 */
10118be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10128be986ccSStephen Cameron }
10138be986ccSStephen Cameron 
1014c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
101525163bd5SWebb Scales 						struct CommandList *c,
101625163bd5SWebb Scales 						int reply_queue)
1017c349775eSScott Teel {
1018c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1019c349775eSScott Teel 
102025163bd5SWebb Scales 	/*
102125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1022c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1023c349775eSScott Teel 	 */
102425163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1025c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
102625163bd5SWebb Scales 	else
102725163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
102825163bd5SWebb Scales 	/*
102925163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1030c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1031c349775eSScott Teel 	 *  - pull count (bits 0-3)
1032c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1033c349775eSScott Teel 	 */
1034c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1035c349775eSScott Teel }
1036c349775eSScott Teel 
1037e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1038e85c5974SStephen M. Cameron {
1039e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1040e85c5974SStephen M. Cameron }
1041e85c5974SStephen M. Cameron 
1042e85c5974SStephen M. Cameron /*
1043e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1044e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1045e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1046e85c5974SStephen M. Cameron  */
1047e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1048e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1049e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1050e85c5974SStephen M. Cameron 		struct CommandList *c)
1051e85c5974SStephen M. Cameron {
1052e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1053e85c5974SStephen M. Cameron 		return;
1054e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1055e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1056e85c5974SStephen M. Cameron }
1057e85c5974SStephen M. Cameron 
1058e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1059e85c5974SStephen M. Cameron 		struct CommandList *c)
1060e85c5974SStephen M. Cameron {
1061e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1062e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1063e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1064e85c5974SStephen M. Cameron }
1065e85c5974SStephen M. Cameron 
106625163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
106725163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
10683f5eac3aSStephen M. Cameron {
1069c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1070c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1071c349775eSScott Teel 	switch (c->cmd_type) {
1072c349775eSScott Teel 	case CMD_IOACCEL1:
107325163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1074c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1075c349775eSScott Teel 		break;
1076c349775eSScott Teel 	case CMD_IOACCEL2:
107725163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1078c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1079c349775eSScott Teel 		break;
10808be986ccSStephen Cameron 	case IOACCEL2_TMF:
10818be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
10828be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
10838be986ccSStephen Cameron 		break;
1084c349775eSScott Teel 	default:
108525163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1086f2405db8SDon Brace 		h->access.submit_command(h, c);
10873f5eac3aSStephen M. Cameron 	}
1088c05e8866SStephen Cameron }
10893f5eac3aSStephen M. Cameron 
1090a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
109125163bd5SWebb Scales {
1092d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1093a58e7e53SWebb Scales 		return finish_cmd(c);
1094a58e7e53SWebb Scales 
109525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
109625163bd5SWebb Scales }
109725163bd5SWebb Scales 
10983f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
10993f5eac3aSStephen M. Cameron {
11003f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11013f5eac3aSStephen M. Cameron }
11023f5eac3aSStephen M. Cameron 
11033f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11043f5eac3aSStephen M. Cameron {
11053f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11063f5eac3aSStephen M. Cameron 		return 0;
11073f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11083f5eac3aSStephen M. Cameron 		return 1;
11093f5eac3aSStephen M. Cameron 	return 0;
11103f5eac3aSStephen M. Cameron }
11113f5eac3aSStephen M. Cameron 
1112edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1113edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1114edd16368SStephen M. Cameron {
1115edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1116edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1117edd16368SStephen M. Cameron 	 */
1118edd16368SStephen M. Cameron 	int i, found = 0;
1119cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1120edd16368SStephen M. Cameron 
1121263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1122edd16368SStephen M. Cameron 
1123edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1124edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1125263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1126edd16368SStephen M. Cameron 	}
1127edd16368SStephen M. Cameron 
1128263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1129263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1130edd16368SStephen M. Cameron 		/* *bus = 1; */
1131edd16368SStephen M. Cameron 		*target = i;
1132edd16368SStephen M. Cameron 		*lun = 0;
1133edd16368SStephen M. Cameron 		found = 1;
1134edd16368SStephen M. Cameron 	}
1135edd16368SStephen M. Cameron 	return !found;
1136edd16368SStephen M. Cameron }
1137edd16368SStephen M. Cameron 
11380d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
11390d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
11400d96ef5fSWebb Scales {
1141*9975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
1142*9975ec9dSDon Brace 		return;
1143*9975ec9dSDon Brace 
11440d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
11450d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n",
11460d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
11470d96ef5fSWebb Scales 			description,
11480d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
11490d96ef5fSWebb Scales 			dev->vendor,
11500d96ef5fSWebb Scales 			dev->model,
11510d96ef5fSWebb Scales 			dev->raid_level > RAID_UNKNOWN ?
11520d96ef5fSWebb Scales 				"RAID-?" : raid_label[dev->raid_level],
11530d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
11540d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
11550d96ef5fSWebb Scales 			dev->expose_state);
11560d96ef5fSWebb Scales }
11570d96ef5fSWebb Scales 
1158edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
11598aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1160edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1161edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1162edd16368SStephen M. Cameron {
1163edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1164edd16368SStephen M. Cameron 	int n = h->ndevices;
1165edd16368SStephen M. Cameron 	int i;
1166edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1167edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1168edd16368SStephen M. Cameron 
1169cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1170edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1171edd16368SStephen M. Cameron 			"inaccessible.\n");
1172edd16368SStephen M. Cameron 		return -1;
1173edd16368SStephen M. Cameron 	}
1174edd16368SStephen M. Cameron 
1175edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1176edd16368SStephen M. Cameron 	if (device->lun != -1)
1177edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1178edd16368SStephen M. Cameron 		goto lun_assigned;
1179edd16368SStephen M. Cameron 
1180edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1181edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
11822b08b3e9SDon Brace 	 * unit no, zero otherwise.
1183edd16368SStephen M. Cameron 	 */
1184edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1185edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1186edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1187edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1188edd16368SStephen M. Cameron 			return -1;
1189edd16368SStephen M. Cameron 		goto lun_assigned;
1190edd16368SStephen M. Cameron 	}
1191edd16368SStephen M. Cameron 
1192edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1193edd16368SStephen M. Cameron 	 * Search through our list and find the device which
11949a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1195edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1196edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1197edd16368SStephen M. Cameron 	 */
1198edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1199edd16368SStephen M. Cameron 	addr1[4] = 0;
12009a4178b7Sshane.seymour 	addr1[5] = 0;
1201edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1202edd16368SStephen M. Cameron 		sd = h->dev[i];
1203edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1204edd16368SStephen M. Cameron 		addr2[4] = 0;
12059a4178b7Sshane.seymour 		addr2[5] = 0;
12069a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1207edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1208edd16368SStephen M. Cameron 			device->bus = sd->bus;
1209edd16368SStephen M. Cameron 			device->target = sd->target;
1210edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1211edd16368SStephen M. Cameron 			break;
1212edd16368SStephen M. Cameron 		}
1213edd16368SStephen M. Cameron 	}
1214edd16368SStephen M. Cameron 	if (device->lun == -1) {
1215edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1216edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1217edd16368SStephen M. Cameron 			"configuration.\n");
1218edd16368SStephen M. Cameron 			return -1;
1219edd16368SStephen M. Cameron 	}
1220edd16368SStephen M. Cameron 
1221edd16368SStephen M. Cameron lun_assigned:
1222edd16368SStephen M. Cameron 
1223edd16368SStephen M. Cameron 	h->dev[n] = device;
1224edd16368SStephen M. Cameron 	h->ndevices++;
1225edd16368SStephen M. Cameron 	added[*nadded] = device;
1226edd16368SStephen M. Cameron 	(*nadded)++;
12270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
12280d96ef5fSWebb Scales 		device->expose_state & HPSA_SCSI_ADD ? "added" : "masked");
1229a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1230a473d86cSRobert Elliott 	device->offload_enabled = 0;
1231edd16368SStephen M. Cameron 	return 0;
1232edd16368SStephen M. Cameron }
1233edd16368SStephen M. Cameron 
1234bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
12358aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1236bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1237bd9244f7SScott Teel {
1238a473d86cSRobert Elliott 	int offload_enabled;
1239bd9244f7SScott Teel 	/* assumes h->devlock is held */
1240bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1241bd9244f7SScott Teel 
1242bd9244f7SScott Teel 	/* Raid level changed. */
1243bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1244250fb125SStephen M. Cameron 
124503383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
124603383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
124703383736SDon Brace 		/*
124803383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
124903383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
125003383736SDon Brace 		 * offload_config were set, raid map data had better be
125103383736SDon Brace 		 * the same as it was before.  if raid map data is changed
125203383736SDon Brace 		 * then it had better be the case that
125303383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
125403383736SDon Brace 		 */
12559fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
125603383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
125703383736SDon Brace 	}
1258a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1259a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1260a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1261a3144e0bSJoe Handzik 	}
1262a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
126303383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
126403383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
126503383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1266250fb125SStephen M. Cameron 
126741ce4c35SStephen Cameron 	/*
126841ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
126941ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
127041ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
127141ce4c35SStephen Cameron 	 */
127241ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
127341ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
127441ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
127541ce4c35SStephen Cameron 
1276a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1277a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
12780d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1279a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1280bd9244f7SScott Teel }
1281bd9244f7SScott Teel 
12822a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
12838aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
12842a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
12852a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
12862a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
12872a8ccf31SStephen M. Cameron {
12882a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1289cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
12902a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
12912a8ccf31SStephen M. Cameron 	(*nremoved)++;
129201350d05SStephen M. Cameron 
129301350d05SStephen M. Cameron 	/*
129401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
129501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
129601350d05SStephen M. Cameron 	 */
129701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
129801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
129901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
130001350d05SStephen M. Cameron 	}
130101350d05SStephen M. Cameron 
13022a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
13032a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
13042a8ccf31SStephen M. Cameron 	(*nadded)++;
13050d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1306a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1307a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
13082a8ccf31SStephen M. Cameron }
13092a8ccf31SStephen M. Cameron 
1310edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
13118aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1312edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1313edd16368SStephen M. Cameron {
1314edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1315edd16368SStephen M. Cameron 	int i;
1316edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1317edd16368SStephen M. Cameron 
1318cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1319edd16368SStephen M. Cameron 
1320edd16368SStephen M. Cameron 	sd = h->dev[entry];
1321edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1322edd16368SStephen M. Cameron 	(*nremoved)++;
1323edd16368SStephen M. Cameron 
1324edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1325edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1326edd16368SStephen M. Cameron 	h->ndevices--;
13270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1328edd16368SStephen M. Cameron }
1329edd16368SStephen M. Cameron 
1330edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1331edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1332edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1333edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1334edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1335edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1336edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1337edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1338edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1339edd16368SStephen M. Cameron 
1340edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1341edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1342edd16368SStephen M. Cameron {
1343edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1344edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1345edd16368SStephen M. Cameron 	 */
1346edd16368SStephen M. Cameron 	unsigned long flags;
1347edd16368SStephen M. Cameron 	int i, j;
1348edd16368SStephen M. Cameron 
1349edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1350edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1351edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1352edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1353edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1354edd16368SStephen M. Cameron 			h->ndevices--;
1355edd16368SStephen M. Cameron 			break;
1356edd16368SStephen M. Cameron 		}
1357edd16368SStephen M. Cameron 	}
1358edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1359edd16368SStephen M. Cameron 	kfree(added);
1360edd16368SStephen M. Cameron }
1361edd16368SStephen M. Cameron 
1362edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1363edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1364edd16368SStephen M. Cameron {
1365edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1366edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1367edd16368SStephen M. Cameron 	 * to differ first
1368edd16368SStephen M. Cameron 	 */
1369edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1370edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1371edd16368SStephen M. Cameron 		return 0;
1372edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1373edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1374edd16368SStephen M. Cameron 		return 0;
1375edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1376edd16368SStephen M. Cameron 		return 0;
1377edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1378edd16368SStephen M. Cameron 		return 0;
1379edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1380edd16368SStephen M. Cameron 		return 0;
1381edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1382edd16368SStephen M. Cameron 		return 0;
1383edd16368SStephen M. Cameron 	return 1;
1384edd16368SStephen M. Cameron }
1385edd16368SStephen M. Cameron 
1386bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1387bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1388bd9244f7SScott Teel {
1389bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1390bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1391bd9244f7SScott Teel 	 * needs to be told anything about the change.
1392bd9244f7SScott Teel 	 */
1393bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1394bd9244f7SScott Teel 		return 1;
1395250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1396250fb125SStephen M. Cameron 		return 1;
1397250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1398250fb125SStephen M. Cameron 		return 1;
139993849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
140003383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
140103383736SDon Brace 			return 1;
1402bd9244f7SScott Teel 	return 0;
1403bd9244f7SScott Teel }
1404bd9244f7SScott Teel 
1405edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1406edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1407edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1408bd9244f7SScott Teel  * location in *index.
1409bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1410bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1411bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1412edd16368SStephen M. Cameron  */
1413edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1414edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1415edd16368SStephen M. Cameron 	int *index)
1416edd16368SStephen M. Cameron {
1417edd16368SStephen M. Cameron 	int i;
1418edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1419edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1420edd16368SStephen M. Cameron #define DEVICE_SAME 2
1421bd9244f7SScott Teel #define DEVICE_UPDATED 3
1422edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
142323231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
142423231048SStephen M. Cameron 			continue;
1425edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1426edd16368SStephen M. Cameron 			*index = i;
1427bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1428bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1429bd9244f7SScott Teel 					return DEVICE_UPDATED;
1430edd16368SStephen M. Cameron 				return DEVICE_SAME;
1431bd9244f7SScott Teel 			} else {
14329846590eSStephen M. Cameron 				/* Keep offline devices offline */
14339846590eSStephen M. Cameron 				if (needle->volume_offline)
14349846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1435edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1436edd16368SStephen M. Cameron 			}
1437edd16368SStephen M. Cameron 		}
1438bd9244f7SScott Teel 	}
1439edd16368SStephen M. Cameron 	*index = -1;
1440edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1441edd16368SStephen M. Cameron }
1442edd16368SStephen M. Cameron 
14439846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
14449846590eSStephen M. Cameron 					unsigned char scsi3addr[])
14459846590eSStephen M. Cameron {
14469846590eSStephen M. Cameron 	struct offline_device_entry *device;
14479846590eSStephen M. Cameron 	unsigned long flags;
14489846590eSStephen M. Cameron 
14499846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
14509846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14519846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
14529846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
14539846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
14549846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
14559846590eSStephen M. Cameron 			return;
14569846590eSStephen M. Cameron 		}
14579846590eSStephen M. Cameron 	}
14589846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14599846590eSStephen M. Cameron 
14609846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
14619846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
14629846590eSStephen M. Cameron 	if (!device) {
14639846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
14649846590eSStephen M. Cameron 		return;
14659846590eSStephen M. Cameron 	}
14669846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
14679846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14689846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
14699846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14709846590eSStephen M. Cameron }
14719846590eSStephen M. Cameron 
14729846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
14739846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
14749846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
14759846590eSStephen M. Cameron {
14769846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
14779846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14789846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
14799846590eSStephen M. Cameron 			h->scsi_host->host_no,
14809846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14819846590eSStephen M. Cameron 	switch (sd->volume_offline) {
14829846590eSStephen M. Cameron 	case HPSA_LV_OK:
14839846590eSStephen M. Cameron 		break;
14849846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
14859846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14869846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
14879846590eSStephen M. Cameron 			h->scsi_host->host_no,
14889846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14899846590eSStephen M. Cameron 		break;
14905ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
14915ca01204SScott Benesh 		dev_info(&h->pdev->dev,
14925ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
14935ca01204SScott Benesh 			h->scsi_host->host_no,
14945ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
14955ca01204SScott Benesh 		break;
14969846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
14979846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14985ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
14999846590eSStephen M. Cameron 			h->scsi_host->host_no,
15009846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15019846590eSStephen M. Cameron 		break;
15029846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
15039846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15049846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
15059846590eSStephen M. Cameron 			h->scsi_host->host_no,
15069846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15079846590eSStephen M. Cameron 		break;
15089846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
15099846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15109846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
15119846590eSStephen M. Cameron 			h->scsi_host->host_no,
15129846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15139846590eSStephen M. Cameron 		break;
15149846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
15159846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15169846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
15179846590eSStephen M. Cameron 			h->scsi_host->host_no,
15189846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15199846590eSStephen M. Cameron 		break;
15209846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
15219846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15229846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
15239846590eSStephen M. Cameron 			h->scsi_host->host_no,
15249846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15259846590eSStephen M. Cameron 		break;
15269846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
15279846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15289846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
15299846590eSStephen M. Cameron 			h->scsi_host->host_no,
15309846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15319846590eSStephen M. Cameron 		break;
15329846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
15339846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15349846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
15359846590eSStephen M. Cameron 			h->scsi_host->host_no,
15369846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15379846590eSStephen M. Cameron 		break;
15389846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
15399846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15409846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
15419846590eSStephen M. Cameron 			h->scsi_host->host_no,
15429846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15439846590eSStephen M. Cameron 		break;
15449846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
15459846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15469846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
15479846590eSStephen M. Cameron 			h->scsi_host->host_no,
15489846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15499846590eSStephen M. Cameron 		break;
15509846590eSStephen M. Cameron 	}
15519846590eSStephen M. Cameron }
15529846590eSStephen M. Cameron 
155303383736SDon Brace /*
155403383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
155503383736SDon Brace  * raid offload configured.
155603383736SDon Brace  */
155703383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
155803383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
155903383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
156003383736SDon Brace {
156103383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
156203383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
156303383736SDon Brace 	int i, j;
156403383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
156503383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
156603383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
156703383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
156803383736SDon Brace 				total_disks_per_row;
156903383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
157003383736SDon Brace 				total_disks_per_row;
157103383736SDon Brace 	int qdepth;
157203383736SDon Brace 
157303383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
157403383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
157503383736SDon Brace 
1576d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1577d604f533SWebb Scales 
157803383736SDon Brace 	qdepth = 0;
157903383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
158003383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
158103383736SDon Brace 		if (!logical_drive->offload_config)
158203383736SDon Brace 			continue;
158303383736SDon Brace 		for (j = 0; j < ndevices; j++) {
158403383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
158503383736SDon Brace 				continue;
158603383736SDon Brace 			if (is_logical_dev_addr_mode(dev[j]->scsi3addr))
158703383736SDon Brace 				continue;
158803383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
158903383736SDon Brace 				continue;
159003383736SDon Brace 
159103383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
159203383736SDon Brace 			if (i < nphys_disk)
159303383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
159403383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
159503383736SDon Brace 			break;
159603383736SDon Brace 		}
159703383736SDon Brace 
159803383736SDon Brace 		/*
159903383736SDon Brace 		 * This can happen if a physical drive is removed and
160003383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
160103383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
160203383736SDon Brace 		 * present.  And in that case offload_enabled should already
160303383736SDon Brace 		 * be 0, but we'll turn it off here just in case
160403383736SDon Brace 		 */
160503383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
160603383736SDon Brace 			logical_drive->offload_enabled = 0;
160741ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
160841ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
160903383736SDon Brace 		}
161003383736SDon Brace 	}
161103383736SDon Brace 	if (nraid_map_entries)
161203383736SDon Brace 		/*
161303383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
161403383736SDon Brace 		 * way too high for partial stripe writes
161503383736SDon Brace 		 */
161603383736SDon Brace 		logical_drive->queue_depth = qdepth;
161703383736SDon Brace 	else
161803383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
161903383736SDon Brace }
162003383736SDon Brace 
162103383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
162203383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
162303383736SDon Brace {
162403383736SDon Brace 	int i;
162503383736SDon Brace 
162603383736SDon Brace 	for (i = 0; i < ndevices; i++) {
162703383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
162803383736SDon Brace 			continue;
162903383736SDon Brace 		if (!is_logical_dev_addr_mode(dev[i]->scsi3addr))
163003383736SDon Brace 			continue;
163141ce4c35SStephen Cameron 
163241ce4c35SStephen Cameron 		/*
163341ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
163441ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
163541ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
163641ce4c35SStephen Cameron 		 * update it.
163741ce4c35SStephen Cameron 		 */
163841ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
163941ce4c35SStephen Cameron 			continue;
164041ce4c35SStephen Cameron 
164103383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
164203383736SDon Brace 	}
164303383736SDon Brace }
164403383736SDon Brace 
16458aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1646edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1647edd16368SStephen M. Cameron {
1648edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1649edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1650edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1651edd16368SStephen M. Cameron 	 */
1652edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1653edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1654edd16368SStephen M. Cameron 	unsigned long flags;
1655edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1656edd16368SStephen M. Cameron 	int nadded, nremoved;
1657edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1658edd16368SStephen M. Cameron 
1659cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1660cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1661edd16368SStephen M. Cameron 
1662edd16368SStephen M. Cameron 	if (!added || !removed) {
1663edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1664edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1665edd16368SStephen M. Cameron 		goto free_and_out;
1666edd16368SStephen M. Cameron 	}
1667edd16368SStephen M. Cameron 
1668edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1669edd16368SStephen M. Cameron 
1670edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1671edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1672edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1673edd16368SStephen M. Cameron 	 * info and add the new device info.
1674bd9244f7SScott Teel 	 * If minor device attributes change, just update
1675bd9244f7SScott Teel 	 * the existing device structure.
1676edd16368SStephen M. Cameron 	 */
1677edd16368SStephen M. Cameron 	i = 0;
1678edd16368SStephen M. Cameron 	nremoved = 0;
1679edd16368SStephen M. Cameron 	nadded = 0;
1680edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1681edd16368SStephen M. Cameron 		csd = h->dev[i];
1682edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1683edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1684edd16368SStephen M. Cameron 			changes++;
16858aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1686edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1687edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1688edd16368SStephen M. Cameron 			changes++;
16898aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
16902a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1691c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1692c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1693c7f172dcSStephen M. Cameron 			 */
1694c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1695bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
16968aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1697edd16368SStephen M. Cameron 		}
1698edd16368SStephen M. Cameron 		i++;
1699edd16368SStephen M. Cameron 	}
1700edd16368SStephen M. Cameron 
1701edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1702edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1703edd16368SStephen M. Cameron 	 */
1704edd16368SStephen M. Cameron 
1705edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1706edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1707edd16368SStephen M. Cameron 			continue;
17089846590eSStephen M. Cameron 
17099846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
17109846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
17119846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
17129846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
17139846590eSStephen M. Cameron 		 */
17149846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
17159846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
17160d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
17179846590eSStephen M. Cameron 			continue;
17189846590eSStephen M. Cameron 		}
17199846590eSStephen M. Cameron 
1720edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1721edd16368SStephen M. Cameron 					h->ndevices, &entry);
1722edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1723edd16368SStephen M. Cameron 			changes++;
17248aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1725edd16368SStephen M. Cameron 				break;
1726edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1727edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1728edd16368SStephen M. Cameron 			/* should never happen... */
1729edd16368SStephen M. Cameron 			changes++;
1730edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1731edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1732edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1733edd16368SStephen M. Cameron 		}
1734edd16368SStephen M. Cameron 	}
173541ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
173641ce4c35SStephen Cameron 
173741ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
173841ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
173941ce4c35SStephen Cameron 	 */
174041ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
174141ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
174241ce4c35SStephen Cameron 
1743edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1744edd16368SStephen M. Cameron 
17459846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
17469846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
17479846590eSStephen M. Cameron 	 * so don't touch h->dev[]
17489846590eSStephen M. Cameron 	 */
17499846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
17509846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
17519846590eSStephen M. Cameron 			continue;
17529846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
17539846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
17549846590eSStephen M. Cameron 	}
17559846590eSStephen M. Cameron 
1756edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1757edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1758edd16368SStephen M. Cameron 	 * first time through.
1759edd16368SStephen M. Cameron 	 */
17608aa60681SDon Brace 	if (!changes)
1761edd16368SStephen M. Cameron 		goto free_and_out;
1762edd16368SStephen M. Cameron 
1763edd16368SStephen M. Cameron 	sh = h->scsi_host;
1764edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1765edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
176641ce4c35SStephen Cameron 		if (removed[i]->expose_state & HPSA_SCSI_ADD) {
1767edd16368SStephen M. Cameron 			struct scsi_device *sdev =
1768edd16368SStephen M. Cameron 				scsi_device_lookup(sh, removed[i]->bus,
1769edd16368SStephen M. Cameron 					removed[i]->target, removed[i]->lun);
1770edd16368SStephen M. Cameron 			if (sdev != NULL) {
1771edd16368SStephen M. Cameron 				scsi_remove_device(sdev);
1772edd16368SStephen M. Cameron 				scsi_device_put(sdev);
1773edd16368SStephen M. Cameron 			} else {
177441ce4c35SStephen Cameron 				/*
177541ce4c35SStephen Cameron 				 * We don't expect to get here.
1776edd16368SStephen M. Cameron 				 * future cmds to this device will get selection
1777edd16368SStephen M. Cameron 				 * timeout as if the device was gone.
1778edd16368SStephen M. Cameron 				 */
17790d96ef5fSWebb Scales 				hpsa_show_dev_msg(KERN_WARNING, h, removed[i],
17800d96ef5fSWebb Scales 					"didn't find device for removal.");
1781edd16368SStephen M. Cameron 			}
178241ce4c35SStephen Cameron 		}
1783edd16368SStephen M. Cameron 		kfree(removed[i]);
1784edd16368SStephen M. Cameron 		removed[i] = NULL;
1785edd16368SStephen M. Cameron 	}
1786edd16368SStephen M. Cameron 
1787edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1788edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
178941ce4c35SStephen Cameron 		if (!(added[i]->expose_state & HPSA_SCSI_ADD))
179041ce4c35SStephen Cameron 			continue;
1791edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1792edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1793edd16368SStephen M. Cameron 			continue;
17940d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, added[i],
17950d96ef5fSWebb Scales 					"addition failed, device not added.");
1796edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1797edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1798edd16368SStephen M. Cameron 		 */
1799edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1800105a3dbcSRobert Elliott 		added[i] = NULL;
1801edd16368SStephen M. Cameron 	}
1802edd16368SStephen M. Cameron 
1803edd16368SStephen M. Cameron free_and_out:
1804edd16368SStephen M. Cameron 	kfree(added);
1805edd16368SStephen M. Cameron 	kfree(removed);
1806edd16368SStephen M. Cameron }
1807edd16368SStephen M. Cameron 
1808edd16368SStephen M. Cameron /*
18099e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1810edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1811edd16368SStephen M. Cameron  */
1812edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1813edd16368SStephen M. Cameron 	int bus, int target, int lun)
1814edd16368SStephen M. Cameron {
1815edd16368SStephen M. Cameron 	int i;
1816edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1817edd16368SStephen M. Cameron 
1818edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1819edd16368SStephen M. Cameron 		sd = h->dev[i];
1820edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1821edd16368SStephen M. Cameron 			return sd;
1822edd16368SStephen M. Cameron 	}
1823edd16368SStephen M. Cameron 	return NULL;
1824edd16368SStephen M. Cameron }
1825edd16368SStephen M. Cameron 
1826edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1827edd16368SStephen M. Cameron {
1828edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1829edd16368SStephen M. Cameron 	unsigned long flags;
1830edd16368SStephen M. Cameron 	struct ctlr_info *h;
1831edd16368SStephen M. Cameron 
1832edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1833edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1834edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1835edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
183641ce4c35SStephen Cameron 	if (likely(sd)) {
183703383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
183841ce4c35SStephen Cameron 		sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL;
183941ce4c35SStephen Cameron 	} else
184041ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1841edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1842edd16368SStephen M. Cameron 	return 0;
1843edd16368SStephen M. Cameron }
1844edd16368SStephen M. Cameron 
184541ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
184641ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
184741ce4c35SStephen Cameron {
184841ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
184941ce4c35SStephen Cameron 	int queue_depth;
185041ce4c35SStephen Cameron 
185141ce4c35SStephen Cameron 	sd = sdev->hostdata;
185241ce4c35SStephen Cameron 	sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH);
185341ce4c35SStephen Cameron 
185441ce4c35SStephen Cameron 	if (sd)
185541ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
185641ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
185741ce4c35SStephen Cameron 	else
185841ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
185941ce4c35SStephen Cameron 
186041ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
186141ce4c35SStephen Cameron 
186241ce4c35SStephen Cameron 	return 0;
186341ce4c35SStephen Cameron }
186441ce4c35SStephen Cameron 
1865edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1866edd16368SStephen M. Cameron {
1867bcc44255SStephen M. Cameron 	/* nothing to do. */
1868edd16368SStephen M. Cameron }
1869edd16368SStephen M. Cameron 
1870d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1871d9a729f3SWebb Scales {
1872d9a729f3SWebb Scales 	int i;
1873d9a729f3SWebb Scales 
1874d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1875d9a729f3SWebb Scales 		return;
1876d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1877d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1878d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1879d9a729f3SWebb Scales 	}
1880d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1881d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1882d9a729f3SWebb Scales }
1883d9a729f3SWebb Scales 
1884d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1885d9a729f3SWebb Scales {
1886d9a729f3SWebb Scales 	int i;
1887d9a729f3SWebb Scales 
1888d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1889d9a729f3SWebb Scales 		return 0;
1890d9a729f3SWebb Scales 
1891d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1892d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1893d9a729f3SWebb Scales 					GFP_KERNEL);
1894d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1895d9a729f3SWebb Scales 		return -ENOMEM;
1896d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1897d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1898d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1899d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1900d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1901d9a729f3SWebb Scales 			goto clean;
1902d9a729f3SWebb Scales 	}
1903d9a729f3SWebb Scales 	return 0;
1904d9a729f3SWebb Scales 
1905d9a729f3SWebb Scales clean:
1906d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1907d9a729f3SWebb Scales 	return -ENOMEM;
1908d9a729f3SWebb Scales }
1909d9a729f3SWebb Scales 
191033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
191133a2ffceSStephen M. Cameron {
191233a2ffceSStephen M. Cameron 	int i;
191333a2ffceSStephen M. Cameron 
191433a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
191533a2ffceSStephen M. Cameron 		return;
191633a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
191733a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
191833a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
191933a2ffceSStephen M. Cameron 	}
192033a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
192133a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
192233a2ffceSStephen M. Cameron }
192333a2ffceSStephen M. Cameron 
1924105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
192533a2ffceSStephen M. Cameron {
192633a2ffceSStephen M. Cameron 	int i;
192733a2ffceSStephen M. Cameron 
192833a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
192933a2ffceSStephen M. Cameron 		return 0;
193033a2ffceSStephen M. Cameron 
193133a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
193233a2ffceSStephen M. Cameron 				GFP_KERNEL);
19333d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
19343d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
193533a2ffceSStephen M. Cameron 		return -ENOMEM;
19363d4e6af8SRobert Elliott 	}
193733a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
193833a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
193933a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
19403d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
19413d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
194233a2ffceSStephen M. Cameron 			goto clean;
194333a2ffceSStephen M. Cameron 		}
19443d4e6af8SRobert Elliott 	}
194533a2ffceSStephen M. Cameron 	return 0;
194633a2ffceSStephen M. Cameron 
194733a2ffceSStephen M. Cameron clean:
194833a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
194933a2ffceSStephen M. Cameron 	return -ENOMEM;
195033a2ffceSStephen M. Cameron }
195133a2ffceSStephen M. Cameron 
1952d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
1953d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
1954d9a729f3SWebb Scales {
1955d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
1956d9a729f3SWebb Scales 	u64 temp64;
1957d9a729f3SWebb Scales 	u32 chain_size;
1958d9a729f3SWebb Scales 
1959d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
1960d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1961d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
1962d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
1963d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1964d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
1965d9a729f3SWebb Scales 		cp->sg->address = 0;
1966d9a729f3SWebb Scales 		return -1;
1967d9a729f3SWebb Scales 	}
1968d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
1969d9a729f3SWebb Scales 	return 0;
1970d9a729f3SWebb Scales }
1971d9a729f3SWebb Scales 
1972d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
1973d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
1974d9a729f3SWebb Scales {
1975d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
1976d9a729f3SWebb Scales 	u64 temp64;
1977d9a729f3SWebb Scales 	u32 chain_size;
1978d9a729f3SWebb Scales 
1979d9a729f3SWebb Scales 	chain_sg = cp->sg;
1980d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
1981d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1982d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
1983d9a729f3SWebb Scales }
1984d9a729f3SWebb Scales 
1985e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
198633a2ffceSStephen M. Cameron 	struct CommandList *c)
198733a2ffceSStephen M. Cameron {
198833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
198933a2ffceSStephen M. Cameron 	u64 temp64;
199050a0decfSStephen M. Cameron 	u32 chain_len;
199133a2ffceSStephen M. Cameron 
199233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
199333a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
199450a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
199550a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
19962b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
199750a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
199850a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
199933a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2000e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2001e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
200250a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2003e2bea6dfSStephen M. Cameron 		return -1;
2004e2bea6dfSStephen M. Cameron 	}
200550a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2006e2bea6dfSStephen M. Cameron 	return 0;
200733a2ffceSStephen M. Cameron }
200833a2ffceSStephen M. Cameron 
200933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
201033a2ffceSStephen M. Cameron 	struct CommandList *c)
201133a2ffceSStephen M. Cameron {
201233a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
201333a2ffceSStephen M. Cameron 
201450a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
201533a2ffceSStephen M. Cameron 		return;
201633a2ffceSStephen M. Cameron 
201733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
201850a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
201950a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
202033a2ffceSStephen M. Cameron }
202133a2ffceSStephen M. Cameron 
2022a09c1441SScott Teel 
2023a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2024a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2025a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2026a09c1441SScott Teel  */
2027a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2028c349775eSScott Teel 					struct CommandList *c,
2029c349775eSScott Teel 					struct scsi_cmnd *cmd,
2030c349775eSScott Teel 					struct io_accel2_cmd *c2)
2031c349775eSScott Teel {
2032c349775eSScott Teel 	int data_len;
2033a09c1441SScott Teel 	int retry = 0;
2034c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2035c349775eSScott Teel 
2036c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2037c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2038c349775eSScott Teel 		switch (c2->error_data.status) {
2039c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2040c349775eSScott Teel 			break;
2041c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2042ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2043c349775eSScott Teel 			if (c2->error_data.data_present !=
2044ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2045ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2046ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2047c349775eSScott Teel 				break;
2048ee6b1889SStephen M. Cameron 			}
2049c349775eSScott Teel 			/* copy the sense data */
2050c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2051c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2052c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2053c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2054c349775eSScott Teel 				data_len =
2055c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2056c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2057c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2058a09c1441SScott Teel 			retry = 1;
2059c349775eSScott Teel 			break;
2060c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2061a09c1441SScott Teel 			retry = 1;
2062c349775eSScott Teel 			break;
2063c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2064a09c1441SScott Teel 			retry = 1;
2065c349775eSScott Teel 			break;
2066c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
20674a8da22bSStephen Cameron 			retry = 1;
2068c349775eSScott Teel 			break;
2069c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2070a09c1441SScott Teel 			retry = 1;
2071c349775eSScott Teel 			break;
2072c349775eSScott Teel 		default:
2073a09c1441SScott Teel 			retry = 1;
2074c349775eSScott Teel 			break;
2075c349775eSScott Teel 		}
2076c349775eSScott Teel 		break;
2077c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2078c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2079c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2080c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2081c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2082c40820d5SJoe Handzik 			retry = 1;
2083c40820d5SJoe Handzik 			break;
2084c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2085c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2086c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2087c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2088c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2089c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2090c40820d5SJoe Handzik 			break;
2091c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2092c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2093c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2094c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
2095c40820d5SJoe Handzik 			retry = 1;
2096c40820d5SJoe Handzik 			break;
2097c40820d5SJoe Handzik 		default:
2098c40820d5SJoe Handzik 			retry = 1;
2099c40820d5SJoe Handzik 		}
2100c349775eSScott Teel 		break;
2101c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2102c349775eSScott Teel 		break;
2103c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2104c349775eSScott Teel 		break;
2105c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2106a09c1441SScott Teel 		retry = 1;
2107c349775eSScott Teel 		break;
2108c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2109c349775eSScott Teel 		break;
2110c349775eSScott Teel 	default:
2111a09c1441SScott Teel 		retry = 1;
2112c349775eSScott Teel 		break;
2113c349775eSScott Teel 	}
2114a09c1441SScott Teel 
2115a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2116c349775eSScott Teel }
2117c349775eSScott Teel 
2118a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2119a58e7e53SWebb Scales 		struct CommandList *c)
2120a58e7e53SWebb Scales {
2121d604f533SWebb Scales 	bool do_wake = false;
2122d604f533SWebb Scales 
2123a58e7e53SWebb Scales 	/*
2124a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2125a58e7e53SWebb Scales 	 *
2126a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2127a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2128a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2129a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2130a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2131a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2132a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2133a58e7e53SWebb Scales 	 *
2134d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2135d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2136a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2137a58e7e53SWebb Scales 	 */
2138a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2139d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2140a58e7e53SWebb Scales 	if (c->abort_pending) {
2141d604f533SWebb Scales 		do_wake = true;
2142a58e7e53SWebb Scales 		c->abort_pending = false;
2143a58e7e53SWebb Scales 	}
2144d604f533SWebb Scales 	if (c->reset_pending) {
2145d604f533SWebb Scales 		unsigned long flags;
2146d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2147d604f533SWebb Scales 
2148d604f533SWebb Scales 		/*
2149d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2150d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2151d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2152d604f533SWebb Scales 		 */
2153d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2154d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2155d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2156d604f533SWebb Scales 			do_wake = true;
2157d604f533SWebb Scales 		c->reset_pending = NULL;
2158d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2159d604f533SWebb Scales 	}
2160d604f533SWebb Scales 
2161d604f533SWebb Scales 	if (do_wake)
2162d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2163a58e7e53SWebb Scales }
2164a58e7e53SWebb Scales 
216573153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
216673153fe5SWebb Scales 				      struct CommandList *c)
216773153fe5SWebb Scales {
216873153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
216973153fe5SWebb Scales 	cmd_tagged_free(h, c);
217073153fe5SWebb Scales }
217173153fe5SWebb Scales 
21728a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
21738a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
21748a0ff92cSWebb Scales {
217573153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
21768a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
21778a0ff92cSWebb Scales }
21788a0ff92cSWebb Scales 
21798a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
21808a0ff92cSWebb Scales {
21818a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
21828a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
21838a0ff92cSWebb Scales }
21848a0ff92cSWebb Scales 
2185a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2186a58e7e53SWebb Scales {
2187a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2188a58e7e53SWebb Scales }
2189a58e7e53SWebb Scales 
2190a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2191a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2192a58e7e53SWebb Scales {
2193a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2194a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2195a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
219673153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2197a58e7e53SWebb Scales }
2198a58e7e53SWebb Scales 
2199c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2200c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2201c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2202c349775eSScott Teel {
2203c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2204c349775eSScott Teel 
2205c349775eSScott Teel 	/* check for good status */
2206c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
22078a0ff92cSWebb Scales 			c2->error_data.status == 0))
22088a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2209c349775eSScott Teel 
22108a0ff92cSWebb Scales 	/*
22118a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2212c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2213c349775eSScott Teel 	 * wrong.
2214c349775eSScott Teel 	 */
2215c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
2216c349775eSScott Teel 		c2->error_data.serv_response ==
2217c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2218080ef1ccSDon Brace 		if (c2->error_data.status ==
2219080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2220c349775eSScott Teel 			dev->offload_enabled = 0;
22218a0ff92cSWebb Scales 
22228a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2223080ef1ccSDon Brace 	}
2224080ef1ccSDon Brace 
2225080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
22268a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2227080ef1ccSDon Brace 
22288a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2229c349775eSScott Teel }
2230c349775eSScott Teel 
22319437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
22329437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
22339437ac43SStephen Cameron 					struct CommandList *cp)
22349437ac43SStephen Cameron {
22359437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
22369437ac43SStephen Cameron 
22379437ac43SStephen Cameron 	switch (tmf_status) {
22389437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
22399437ac43SStephen Cameron 		/*
22409437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
22419437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
22429437ac43SStephen Cameron 		 */
22439437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
22449437ac43SStephen Cameron 		return 0;
22459437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
22469437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
22479437ac43SStephen Cameron 	case CISS_TMF_FAILED:
22489437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
22499437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
22509437ac43SStephen Cameron 		break;
22519437ac43SStephen Cameron 	default:
22529437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
22539437ac43SStephen Cameron 				tmf_status);
22549437ac43SStephen Cameron 		break;
22559437ac43SStephen Cameron 	}
22569437ac43SStephen Cameron 	return -tmf_status;
22579437ac43SStephen Cameron }
22589437ac43SStephen Cameron 
22591fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2260edd16368SStephen M. Cameron {
2261edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2262edd16368SStephen M. Cameron 	struct ctlr_info *h;
2263edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2264283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2265d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2266edd16368SStephen M. Cameron 
22679437ac43SStephen Cameron 	u8 sense_key;
22689437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
22699437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2270db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2271edd16368SStephen M. Cameron 
2272edd16368SStephen M. Cameron 	ei = cp->err_info;
22737fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2274edd16368SStephen M. Cameron 	h = cp->h;
2275283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2276d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2277edd16368SStephen M. Cameron 
2278edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2279e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
22802b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
228133a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2282edd16368SStephen M. Cameron 
2283d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2284d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2285d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2286d9a729f3SWebb Scales 
2287edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2288edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2289c349775eSScott Teel 
229003383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
229103383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
229203383736SDon Brace 
229325163bd5SWebb Scales 	/*
229425163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
229525163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
229625163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
229725163bd5SWebb Scales 	 */
229825163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
229925163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
230025163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
23018a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
230225163bd5SWebb Scales 	}
230325163bd5SWebb Scales 
2304d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2305d604f533SWebb Scales 		if (cp->reset_pending)
2306d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2307d604f533SWebb Scales 		if (cp->abort_pending)
2308d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2309d604f533SWebb Scales 	}
2310d604f533SWebb Scales 
2311c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2312c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2313c349775eSScott Teel 
23146aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
23158a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
23168a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
23176aa4c361SRobert Elliott 
2318e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2319e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2320e1f7de0cSMatt Gates 	 */
2321e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2322e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
23232b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
23242b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
23252b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
23262b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
232750a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2328e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2329e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2330283b4a9bSStephen M. Cameron 
2331283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2332283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2333283b4a9bSStephen M. Cameron 		 * wrong.
2334283b4a9bSStephen M. Cameron 		 */
2335283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
2336283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2337283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
23388a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2339283b4a9bSStephen M. Cameron 		}
2340e1f7de0cSMatt Gates 	}
2341e1f7de0cSMatt Gates 
2342edd16368SStephen M. Cameron 	/* an error has occurred */
2343edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2344edd16368SStephen M. Cameron 
2345edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
23469437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
23479437ac43SStephen Cameron 		/* copy the sense data */
23489437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
23499437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
23509437ac43SStephen Cameron 		else
23519437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
23529437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
23539437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
23549437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
23559437ac43SStephen Cameron 		if (ei->ScsiStatus)
23569437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
23579437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2358edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
23591d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
23602e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
23611d3b3609SMatt Gates 				break;
23621d3b3609SMatt Gates 			}
2363edd16368SStephen M. Cameron 			break;
2364edd16368SStephen M. Cameron 		}
2365edd16368SStephen M. Cameron 		/* Problem was not a check condition
2366edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2367edd16368SStephen M. Cameron 		 */
2368edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2369edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2370edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2371edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2372edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2373edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2374edd16368SStephen M. Cameron 				cmd->result);
2375edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2376edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2377edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2378edd16368SStephen M. Cameron 
2379edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2380edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2381edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2382edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2383edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2384edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2385edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2386edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2387edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2388edd16368SStephen M. Cameron 			 * and it's severe enough.
2389edd16368SStephen M. Cameron 			 */
2390edd16368SStephen M. Cameron 
2391edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2392edd16368SStephen M. Cameron 		}
2393edd16368SStephen M. Cameron 		break;
2394edd16368SStephen M. Cameron 
2395edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2396edd16368SStephen M. Cameron 		break;
2397edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2398f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2399f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2400edd16368SStephen M. Cameron 		break;
2401edd16368SStephen M. Cameron 	case CMD_INVALID: {
2402edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2403edd16368SStephen M. Cameron 		print_cmd(cp); */
2404edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2405edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2406edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2407edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2408edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2409edd16368SStephen M. Cameron 		 * missing target. */
2410edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2411edd16368SStephen M. Cameron 	}
2412edd16368SStephen M. Cameron 		break;
2413edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2414256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2415f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2416f42e81e1SStephen Cameron 				cp->Request.CDB);
2417edd16368SStephen M. Cameron 		break;
2418edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2419edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2420f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2421f42e81e1SStephen Cameron 			cp->Request.CDB);
2422edd16368SStephen M. Cameron 		break;
2423edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2424edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2425f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2426f42e81e1SStephen Cameron 			cp->Request.CDB);
2427edd16368SStephen M. Cameron 		break;
2428edd16368SStephen M. Cameron 	case CMD_ABORTED:
2429a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2430a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2431edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2432edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2433f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2434f42e81e1SStephen Cameron 			cp->Request.CDB);
2435edd16368SStephen M. Cameron 		break;
2436edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2437f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2438f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2439f42e81e1SStephen Cameron 			cp->Request.CDB);
2440edd16368SStephen M. Cameron 		break;
2441edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2442edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2443f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2444f42e81e1SStephen Cameron 			cp->Request.CDB);
2445edd16368SStephen M. Cameron 		break;
24461d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
24471d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
24481d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
24491d5e2ed0SStephen M. Cameron 		break;
24509437ac43SStephen Cameron 	case CMD_TMF_STATUS:
24519437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
24529437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
24539437ac43SStephen Cameron 		break;
2454283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2455283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2456283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2457283b4a9bSStephen M. Cameron 		 */
2458283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2459283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2460283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2461283b4a9bSStephen M. Cameron 		break;
2462edd16368SStephen M. Cameron 	default:
2463edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2464edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2465edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2466edd16368SStephen M. Cameron 	}
24678a0ff92cSWebb Scales 
24688a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2469edd16368SStephen M. Cameron }
2470edd16368SStephen M. Cameron 
2471edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2472edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2473edd16368SStephen M. Cameron {
2474edd16368SStephen M. Cameron 	int i;
2475edd16368SStephen M. Cameron 
247650a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
247750a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
247850a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2479edd16368SStephen M. Cameron 				data_direction);
2480edd16368SStephen M. Cameron }
2481edd16368SStephen M. Cameron 
2482a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2483edd16368SStephen M. Cameron 		struct CommandList *cp,
2484edd16368SStephen M. Cameron 		unsigned char *buf,
2485edd16368SStephen M. Cameron 		size_t buflen,
2486edd16368SStephen M. Cameron 		int data_direction)
2487edd16368SStephen M. Cameron {
248801a02ffcSStephen M. Cameron 	u64 addr64;
2489edd16368SStephen M. Cameron 
2490edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2491edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
249250a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2493a2dac136SStephen M. Cameron 		return 0;
2494edd16368SStephen M. Cameron 	}
2495edd16368SStephen M. Cameron 
249650a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2497eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2498a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2499eceaae18SShuah Khan 		cp->Header.SGList = 0;
250050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2501a2dac136SStephen M. Cameron 		return -1;
2502eceaae18SShuah Khan 	}
250350a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
250450a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
250550a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
250650a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
250750a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2508a2dac136SStephen M. Cameron 	return 0;
2509edd16368SStephen M. Cameron }
2510edd16368SStephen M. Cameron 
251125163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
251225163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
251325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
251425163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2515edd16368SStephen M. Cameron {
2516edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2517edd16368SStephen M. Cameron 
2518edd16368SStephen M. Cameron 	c->waiting = &wait;
251925163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
252025163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
252125163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
252225163bd5SWebb Scales 		wait_for_completion_io(&wait);
252325163bd5SWebb Scales 		return IO_OK;
252425163bd5SWebb Scales 	}
252525163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
252625163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
252725163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
252825163bd5SWebb Scales 		return -ETIMEDOUT;
252925163bd5SWebb Scales 	}
253025163bd5SWebb Scales 	return IO_OK;
253125163bd5SWebb Scales }
253225163bd5SWebb Scales 
253325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
253425163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
253525163bd5SWebb Scales {
253625163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
253725163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
253825163bd5SWebb Scales 		return IO_OK;
253925163bd5SWebb Scales 	}
254025163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2541edd16368SStephen M. Cameron }
2542edd16368SStephen M. Cameron 
2543094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2544094963daSStephen M. Cameron {
2545094963daSStephen M. Cameron 	int cpu;
2546094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2547094963daSStephen M. Cameron 
2548094963daSStephen M. Cameron 	cpu = get_cpu();
2549094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2550094963daSStephen M. Cameron 	rc = *lockup_detected;
2551094963daSStephen M. Cameron 	put_cpu();
2552094963daSStephen M. Cameron 	return rc;
2553094963daSStephen M. Cameron }
2554094963daSStephen M. Cameron 
25559c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
255625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
255725163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2558edd16368SStephen M. Cameron {
25599c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
256025163bd5SWebb Scales 	int rc;
2561edd16368SStephen M. Cameron 
2562edd16368SStephen M. Cameron 	do {
25637630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
256425163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
256525163bd5SWebb Scales 						  timeout_msecs);
256625163bd5SWebb Scales 		if (rc)
256725163bd5SWebb Scales 			break;
2568edd16368SStephen M. Cameron 		retry_count++;
25699c2fc160SStephen M. Cameron 		if (retry_count > 3) {
25709c2fc160SStephen M. Cameron 			msleep(backoff_time);
25719c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
25729c2fc160SStephen M. Cameron 				backoff_time *= 2;
25739c2fc160SStephen M. Cameron 		}
2574852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
25759c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
25769c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2577edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
257825163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
257925163bd5SWebb Scales 		rc = -EIO;
258025163bd5SWebb Scales 	return rc;
2581edd16368SStephen M. Cameron }
2582edd16368SStephen M. Cameron 
2583d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2584d1e8beacSStephen M. Cameron 				struct CommandList *c)
2585edd16368SStephen M. Cameron {
2586d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2587d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2588edd16368SStephen M. Cameron 
2589d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2590d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2591d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2592d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2593d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2594d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2595d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2596d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2597d1e8beacSStephen M. Cameron }
2598d1e8beacSStephen M. Cameron 
2599d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2600d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2601d1e8beacSStephen M. Cameron {
2602d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2603d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
26049437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
26059437ac43SStephen Cameron 	int sense_len;
2606d1e8beacSStephen M. Cameron 
2607edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2608edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26099437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
26109437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
26119437ac43SStephen Cameron 		else
26129437ac43SStephen Cameron 			sense_len = ei->SenseLen;
26139437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
26149437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2615d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2616d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
26179437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
26189437ac43SStephen Cameron 				sense_key, asc, ascq);
2619d1e8beacSStephen M. Cameron 		else
26209437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2621edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2622edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2623edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2624edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2625edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2626edd16368SStephen M. Cameron 		break;
2627edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2628edd16368SStephen M. Cameron 		break;
2629edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2630d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2631edd16368SStephen M. Cameron 		break;
2632edd16368SStephen M. Cameron 	case CMD_INVALID: {
2633edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2634edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2635edd16368SStephen M. Cameron 		 */
2636d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2637d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2638edd16368SStephen M. Cameron 		}
2639edd16368SStephen M. Cameron 		break;
2640edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2641d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2642edd16368SStephen M. Cameron 		break;
2643edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2644d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2645edd16368SStephen M. Cameron 		break;
2646edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2647d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2648edd16368SStephen M. Cameron 		break;
2649edd16368SStephen M. Cameron 	case CMD_ABORTED:
2650d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2651edd16368SStephen M. Cameron 		break;
2652edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2653d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2654edd16368SStephen M. Cameron 		break;
2655edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2656d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2657edd16368SStephen M. Cameron 		break;
2658edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2659d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2660edd16368SStephen M. Cameron 		break;
26611d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2662d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
26631d5e2ed0SStephen M. Cameron 		break;
266425163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
266525163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
266625163bd5SWebb Scales 		break;
2667edd16368SStephen M. Cameron 	default:
2668d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2669d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2670edd16368SStephen M. Cameron 				ei->CommandStatus);
2671edd16368SStephen M. Cameron 	}
2672edd16368SStephen M. Cameron }
2673edd16368SStephen M. Cameron 
2674edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2675b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2676edd16368SStephen M. Cameron 			unsigned char bufsize)
2677edd16368SStephen M. Cameron {
2678edd16368SStephen M. Cameron 	int rc = IO_OK;
2679edd16368SStephen M. Cameron 	struct CommandList *c;
2680edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2681edd16368SStephen M. Cameron 
268245fcb86eSStephen Cameron 	c = cmd_alloc(h);
2683edd16368SStephen M. Cameron 
2684a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2685a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2686a2dac136SStephen M. Cameron 		rc = -1;
2687a2dac136SStephen M. Cameron 		goto out;
2688a2dac136SStephen M. Cameron 	}
268925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
269025163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
269125163bd5SWebb Scales 	if (rc)
269225163bd5SWebb Scales 		goto out;
2693edd16368SStephen M. Cameron 	ei = c->err_info;
2694edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2695d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2696edd16368SStephen M. Cameron 		rc = -1;
2697edd16368SStephen M. Cameron 	}
2698a2dac136SStephen M. Cameron out:
269945fcb86eSStephen Cameron 	cmd_free(h, c);
2700edd16368SStephen M. Cameron 	return rc;
2701edd16368SStephen M. Cameron }
2702edd16368SStephen M. Cameron 
2703bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
270425163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2705edd16368SStephen M. Cameron {
2706edd16368SStephen M. Cameron 	int rc = IO_OK;
2707edd16368SStephen M. Cameron 	struct CommandList *c;
2708edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2709edd16368SStephen M. Cameron 
271045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2711edd16368SStephen M. Cameron 
2712edd16368SStephen M. Cameron 
2713a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2714bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2715bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2716bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
271725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
271825163bd5SWebb Scales 	if (rc) {
271925163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
272025163bd5SWebb Scales 		goto out;
272125163bd5SWebb Scales 	}
2722edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2723edd16368SStephen M. Cameron 
2724edd16368SStephen M. Cameron 	ei = c->err_info;
2725edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2726d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2727edd16368SStephen M. Cameron 		rc = -1;
2728edd16368SStephen M. Cameron 	}
272925163bd5SWebb Scales out:
273045fcb86eSStephen Cameron 	cmd_free(h, c);
2731edd16368SStephen M. Cameron 	return rc;
2732edd16368SStephen M. Cameron }
2733edd16368SStephen M. Cameron 
2734d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2735d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2736d604f533SWebb Scales 			       unsigned char *scsi3addr)
2737d604f533SWebb Scales {
2738d604f533SWebb Scales 	int i;
2739d604f533SWebb Scales 	bool match = false;
2740d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2741d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2742d604f533SWebb Scales 
2743d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2744d604f533SWebb Scales 		return false;
2745d604f533SWebb Scales 
2746d604f533SWebb Scales 	switch (c->cmd_type) {
2747d604f533SWebb Scales 	case CMD_SCSI:
2748d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2749d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2750d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2751d604f533SWebb Scales 		break;
2752d604f533SWebb Scales 
2753d604f533SWebb Scales 	case CMD_IOACCEL1:
2754d604f533SWebb Scales 	case CMD_IOACCEL2:
2755d604f533SWebb Scales 		if (c->phys_disk == dev) {
2756d604f533SWebb Scales 			/* HBA mode match */
2757d604f533SWebb Scales 			match = true;
2758d604f533SWebb Scales 		} else {
2759d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2760d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2761d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2762d604f533SWebb Scales 			 * instead. */
2763d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2764d604f533SWebb Scales 				/* FIXME: an alternate test might be
2765d604f533SWebb Scales 				 *
2766d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2767d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2768d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2769d604f533SWebb Scales 			}
2770d604f533SWebb Scales 		}
2771d604f533SWebb Scales 		break;
2772d604f533SWebb Scales 
2773d604f533SWebb Scales 	case IOACCEL2_TMF:
2774d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2775d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2776d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2777d604f533SWebb Scales 		}
2778d604f533SWebb Scales 		break;
2779d604f533SWebb Scales 
2780d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2781d604f533SWebb Scales 		match = false;
2782d604f533SWebb Scales 		break;
2783d604f533SWebb Scales 
2784d604f533SWebb Scales 	default:
2785d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2786d604f533SWebb Scales 			c->cmd_type);
2787d604f533SWebb Scales 		BUG();
2788d604f533SWebb Scales 	}
2789d604f533SWebb Scales 
2790d604f533SWebb Scales 	return match;
2791d604f533SWebb Scales }
2792d604f533SWebb Scales 
2793d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2794d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2795d604f533SWebb Scales {
2796d604f533SWebb Scales 	int i;
2797d604f533SWebb Scales 	int rc = 0;
2798d604f533SWebb Scales 
2799d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2800d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2801d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2802d604f533SWebb Scales 		return -EINTR;
2803d604f533SWebb Scales 	}
2804d604f533SWebb Scales 
2805d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2806d604f533SWebb Scales 
2807d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2808d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2809d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2810d604f533SWebb Scales 
2811d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2812d604f533SWebb Scales 			unsigned long flags;
2813d604f533SWebb Scales 
2814d604f533SWebb Scales 			/*
2815d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2816d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2817d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2818d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2819d604f533SWebb Scales 			 */
2820d604f533SWebb Scales 			c->reset_pending = dev;
2821d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2822d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2823d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2824d604f533SWebb Scales 			else
2825d604f533SWebb Scales 				c->reset_pending = NULL;
2826d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2827d604f533SWebb Scales 		}
2828d604f533SWebb Scales 
2829d604f533SWebb Scales 		cmd_free(h, c);
2830d604f533SWebb Scales 	}
2831d604f533SWebb Scales 
2832d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2833d604f533SWebb Scales 	if (!rc)
2834d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2835d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2836d604f533SWebb Scales 			lockup_detected(h));
2837d604f533SWebb Scales 
2838d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2839d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2840d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2841d604f533SWebb Scales 		rc = -ENODEV;
2842d604f533SWebb Scales 	}
2843d604f533SWebb Scales 
2844d604f533SWebb Scales 	if (unlikely(rc))
2845d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2846d604f533SWebb Scales 
2847d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2848d604f533SWebb Scales 	return rc;
2849d604f533SWebb Scales }
2850d604f533SWebb Scales 
2851edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2852edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2853edd16368SStephen M. Cameron {
2854edd16368SStephen M. Cameron 	int rc;
2855edd16368SStephen M. Cameron 	unsigned char *buf;
2856edd16368SStephen M. Cameron 
2857edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2858edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2859edd16368SStephen M. Cameron 	if (!buf)
2860edd16368SStephen M. Cameron 		return;
2861b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2862edd16368SStephen M. Cameron 	if (rc == 0)
2863edd16368SStephen M. Cameron 		*raid_level = buf[8];
2864edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2865edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2866edd16368SStephen M. Cameron 	kfree(buf);
2867edd16368SStephen M. Cameron 	return;
2868edd16368SStephen M. Cameron }
2869edd16368SStephen M. Cameron 
2870283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2871283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2872283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2873283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2874283b4a9bSStephen M. Cameron {
2875283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2876283b4a9bSStephen M. Cameron 	int map, row, col;
2877283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2878283b4a9bSStephen M. Cameron 
2879283b4a9bSStephen M. Cameron 	if (rc != 0)
2880283b4a9bSStephen M. Cameron 		return;
2881283b4a9bSStephen M. Cameron 
28822ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
28832ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
28842ba8bfc8SStephen M. Cameron 		return;
28852ba8bfc8SStephen M. Cameron 
2886283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2887283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2888283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2889283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2890283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2891283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2892283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2893283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2894283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2895283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2896283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2897283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2898283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2899283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2900283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2901283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2902283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2903283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2904283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2905283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2906283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2907283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2908283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2909283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
29102b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2911dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
29122b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
29132b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
29142b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2915dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2916dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2917283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2918283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2919283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2920283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2921283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2922283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2923283b4a9bSStephen M. Cameron 			disks_per_row =
2924283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2925283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2926283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2927283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2928283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2929283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2930283b4a9bSStephen M. Cameron 			disks_per_row =
2931283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2932283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2933283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2934283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2935283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2936283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2937283b4a9bSStephen M. Cameron 		}
2938283b4a9bSStephen M. Cameron 	}
2939283b4a9bSStephen M. Cameron }
2940283b4a9bSStephen M. Cameron #else
2941283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2942283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2943283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2944283b4a9bSStephen M. Cameron {
2945283b4a9bSStephen M. Cameron }
2946283b4a9bSStephen M. Cameron #endif
2947283b4a9bSStephen M. Cameron 
2948283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2949283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2950283b4a9bSStephen M. Cameron {
2951283b4a9bSStephen M. Cameron 	int rc = 0;
2952283b4a9bSStephen M. Cameron 	struct CommandList *c;
2953283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2954283b4a9bSStephen M. Cameron 
295545fcb86eSStephen Cameron 	c = cmd_alloc(h);
2956bf43caf3SRobert Elliott 
2957283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2958283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2959283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
29602dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
29612dd02d74SRobert Elliott 		cmd_free(h, c);
29622dd02d74SRobert Elliott 		return -1;
2963283b4a9bSStephen M. Cameron 	}
296425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
296525163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
296625163bd5SWebb Scales 	if (rc)
296725163bd5SWebb Scales 		goto out;
2968283b4a9bSStephen M. Cameron 	ei = c->err_info;
2969283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2970d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
297125163bd5SWebb Scales 		rc = -1;
297225163bd5SWebb Scales 		goto out;
2973283b4a9bSStephen M. Cameron 	}
297445fcb86eSStephen Cameron 	cmd_free(h, c);
2975283b4a9bSStephen M. Cameron 
2976283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2977283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2978283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2979283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2980283b4a9bSStephen M. Cameron 		rc = -1;
2981283b4a9bSStephen M. Cameron 	}
2982283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2983283b4a9bSStephen M. Cameron 	return rc;
298425163bd5SWebb Scales out:
298525163bd5SWebb Scales 	cmd_free(h, c);
298625163bd5SWebb Scales 	return rc;
2987283b4a9bSStephen M. Cameron }
2988283b4a9bSStephen M. Cameron 
298903383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
299003383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
299103383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
299203383736SDon Brace {
299303383736SDon Brace 	int rc = IO_OK;
299403383736SDon Brace 	struct CommandList *c;
299503383736SDon Brace 	struct ErrorInfo *ei;
299603383736SDon Brace 
299703383736SDon Brace 	c = cmd_alloc(h);
299803383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
299903383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
300003383736SDon Brace 	if (rc)
300103383736SDon Brace 		goto out;
300203383736SDon Brace 
300303383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
300403383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
300503383736SDon Brace 
300625163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
300725163bd5SWebb Scales 						NO_TIMEOUT);
300803383736SDon Brace 	ei = c->err_info;
300903383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
301003383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
301103383736SDon Brace 		rc = -1;
301203383736SDon Brace 	}
301303383736SDon Brace out:
301403383736SDon Brace 	cmd_free(h, c);
301503383736SDon Brace 	return rc;
301603383736SDon Brace }
301703383736SDon Brace 
30181b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
30191b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
30201b70150aSStephen M. Cameron {
30211b70150aSStephen M. Cameron 	int rc;
30221b70150aSStephen M. Cameron 	int i;
30231b70150aSStephen M. Cameron 	int pages;
30241b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
30251b70150aSStephen M. Cameron 
30261b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
30271b70150aSStephen M. Cameron 	if (!buf)
30281b70150aSStephen M. Cameron 		return 0;
30291b70150aSStephen M. Cameron 
30301b70150aSStephen M. Cameron 	/* Get the size of the page list first */
30311b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30321b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30331b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
30341b70150aSStephen M. Cameron 	if (rc != 0)
30351b70150aSStephen M. Cameron 		goto exit_unsupported;
30361b70150aSStephen M. Cameron 	pages = buf[3];
30371b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
30381b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
30391b70150aSStephen M. Cameron 	else
30401b70150aSStephen M. Cameron 		bufsize = 255;
30411b70150aSStephen M. Cameron 
30421b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
30431b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30441b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30451b70150aSStephen M. Cameron 				buf, bufsize);
30461b70150aSStephen M. Cameron 	if (rc != 0)
30471b70150aSStephen M. Cameron 		goto exit_unsupported;
30481b70150aSStephen M. Cameron 
30491b70150aSStephen M. Cameron 	pages = buf[3];
30501b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
30511b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
30521b70150aSStephen M. Cameron 			goto exit_supported;
30531b70150aSStephen M. Cameron exit_unsupported:
30541b70150aSStephen M. Cameron 	kfree(buf);
30551b70150aSStephen M. Cameron 	return 0;
30561b70150aSStephen M. Cameron exit_supported:
30571b70150aSStephen M. Cameron 	kfree(buf);
30581b70150aSStephen M. Cameron 	return 1;
30591b70150aSStephen M. Cameron }
30601b70150aSStephen M. Cameron 
3061283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3062283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3063283b4a9bSStephen M. Cameron {
3064283b4a9bSStephen M. Cameron 	int rc;
3065283b4a9bSStephen M. Cameron 	unsigned char *buf;
3066283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3067283b4a9bSStephen M. Cameron 
3068283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3069283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
307041ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3071283b4a9bSStephen M. Cameron 
3072283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3073283b4a9bSStephen M. Cameron 	if (!buf)
3074283b4a9bSStephen M. Cameron 		return;
30751b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
30761b70150aSStephen M. Cameron 		goto out;
3077283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3078b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3079283b4a9bSStephen M. Cameron 	if (rc != 0)
3080283b4a9bSStephen M. Cameron 		goto out;
3081283b4a9bSStephen M. Cameron 
3082283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3083283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3084283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3085283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3086283b4a9bSStephen M. Cameron 	this_device->offload_config =
3087283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3088283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3089283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3090283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3091283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3092283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3093283b4a9bSStephen M. Cameron 	}
309441ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3095283b4a9bSStephen M. Cameron out:
3096283b4a9bSStephen M. Cameron 	kfree(buf);
3097283b4a9bSStephen M. Cameron 	return;
3098283b4a9bSStephen M. Cameron }
3099283b4a9bSStephen M. Cameron 
3100edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3101edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
3102edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
3103edd16368SStephen M. Cameron {
3104edd16368SStephen M. Cameron 	int rc;
3105edd16368SStephen M. Cameron 	unsigned char *buf;
3106edd16368SStephen M. Cameron 
3107edd16368SStephen M. Cameron 	if (buflen > 16)
3108edd16368SStephen M. Cameron 		buflen = 16;
3109edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3110edd16368SStephen M. Cameron 	if (!buf)
3111a84d794dSStephen M. Cameron 		return -ENOMEM;
3112b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3113edd16368SStephen M. Cameron 	if (rc == 0)
3114edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
3115edd16368SStephen M. Cameron 	kfree(buf);
3116edd16368SStephen M. Cameron 	return rc != 0;
3117edd16368SStephen M. Cameron }
3118edd16368SStephen M. Cameron 
3119edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
312003383736SDon Brace 		void *buf, int bufsize,
3121edd16368SStephen M. Cameron 		int extended_response)
3122edd16368SStephen M. Cameron {
3123edd16368SStephen M. Cameron 	int rc = IO_OK;
3124edd16368SStephen M. Cameron 	struct CommandList *c;
3125edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3126edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3127edd16368SStephen M. Cameron 
312845fcb86eSStephen Cameron 	c = cmd_alloc(h);
3129bf43caf3SRobert Elliott 
3130e89c0ae7SStephen M. Cameron 	/* address the controller */
3131e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3132a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3133a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3134a2dac136SStephen M. Cameron 		rc = -1;
3135a2dac136SStephen M. Cameron 		goto out;
3136a2dac136SStephen M. Cameron 	}
3137edd16368SStephen M. Cameron 	if (extended_response)
3138edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
313925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
314025163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
314125163bd5SWebb Scales 	if (rc)
314225163bd5SWebb Scales 		goto out;
3143edd16368SStephen M. Cameron 	ei = c->err_info;
3144edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3145edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3146d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3147edd16368SStephen M. Cameron 		rc = -1;
3148283b4a9bSStephen M. Cameron 	} else {
314903383736SDon Brace 		struct ReportLUNdata *rld = buf;
315003383736SDon Brace 
315103383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3152283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3153283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3154283b4a9bSStephen M. Cameron 				extended_response,
315503383736SDon Brace 				rld->extended_response_flag);
3156283b4a9bSStephen M. Cameron 			rc = -1;
3157283b4a9bSStephen M. Cameron 		}
3158edd16368SStephen M. Cameron 	}
3159a2dac136SStephen M. Cameron out:
316045fcb86eSStephen Cameron 	cmd_free(h, c);
3161edd16368SStephen M. Cameron 	return rc;
3162edd16368SStephen M. Cameron }
3163edd16368SStephen M. Cameron 
3164edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
316503383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3166edd16368SStephen M. Cameron {
316703383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
316803383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3169edd16368SStephen M. Cameron }
3170edd16368SStephen M. Cameron 
3171edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3172edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3173edd16368SStephen M. Cameron {
3174edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3175edd16368SStephen M. Cameron }
3176edd16368SStephen M. Cameron 
3177edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3178edd16368SStephen M. Cameron 	int bus, int target, int lun)
3179edd16368SStephen M. Cameron {
3180edd16368SStephen M. Cameron 	device->bus = bus;
3181edd16368SStephen M. Cameron 	device->target = target;
3182edd16368SStephen M. Cameron 	device->lun = lun;
3183edd16368SStephen M. Cameron }
3184edd16368SStephen M. Cameron 
31859846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
31869846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
31879846590eSStephen M. Cameron 					unsigned char scsi3addr[])
31889846590eSStephen M. Cameron {
31899846590eSStephen M. Cameron 	int rc;
31909846590eSStephen M. Cameron 	int status;
31919846590eSStephen M. Cameron 	int size;
31929846590eSStephen M. Cameron 	unsigned char *buf;
31939846590eSStephen M. Cameron 
31949846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
31959846590eSStephen M. Cameron 	if (!buf)
31969846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
31979846590eSStephen M. Cameron 
31989846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
319924a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
32009846590eSStephen M. Cameron 		goto exit_failed;
32019846590eSStephen M. Cameron 
32029846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
32039846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32049846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
320524a4b078SStephen M. Cameron 	if (rc != 0)
32069846590eSStephen M. Cameron 		goto exit_failed;
32079846590eSStephen M. Cameron 	size = buf[3];
32089846590eSStephen M. Cameron 
32099846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
32109846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32119846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
321224a4b078SStephen M. Cameron 	if (rc != 0)
32139846590eSStephen M. Cameron 		goto exit_failed;
32149846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
32159846590eSStephen M. Cameron 
32169846590eSStephen M. Cameron 	kfree(buf);
32179846590eSStephen M. Cameron 	return status;
32189846590eSStephen M. Cameron exit_failed:
32199846590eSStephen M. Cameron 	kfree(buf);
32209846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
32219846590eSStephen M. Cameron }
32229846590eSStephen M. Cameron 
32239846590eSStephen M. Cameron /* Determine offline status of a volume.
32249846590eSStephen M. Cameron  * Return either:
32259846590eSStephen M. Cameron  *  0 (not offline)
322667955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
32279846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
32289846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
32299846590eSStephen M. Cameron  */
323067955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
32319846590eSStephen M. Cameron 					unsigned char scsi3addr[])
32329846590eSStephen M. Cameron {
32339846590eSStephen M. Cameron 	struct CommandList *c;
32349437ac43SStephen Cameron 	unsigned char *sense;
32359437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
32369437ac43SStephen Cameron 	int sense_len;
323725163bd5SWebb Scales 	int rc, ldstat = 0;
32389846590eSStephen M. Cameron 	u16 cmd_status;
32399846590eSStephen M. Cameron 	u8 scsi_status;
32409846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
32419846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
32429846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
32439846590eSStephen M. Cameron 
32449846590eSStephen M. Cameron 	c = cmd_alloc(h);
3245bf43caf3SRobert Elliott 
32469846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
324725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
324825163bd5SWebb Scales 	if (rc) {
324925163bd5SWebb Scales 		cmd_free(h, c);
325025163bd5SWebb Scales 		return 0;
325125163bd5SWebb Scales 	}
32529846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
32539437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
32549437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
32559437ac43SStephen Cameron 	else
32569437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
32579437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
32589846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
32599846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
32609846590eSStephen M. Cameron 	cmd_free(h, c);
32619846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
32629846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
32639846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
32649846590eSStephen M. Cameron 		sense_key != NOT_READY ||
32659846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
32669846590eSStephen M. Cameron 		return 0;
32679846590eSStephen M. Cameron 	}
32689846590eSStephen M. Cameron 
32699846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
32709846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
32719846590eSStephen M. Cameron 
32729846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
32739846590eSStephen M. Cameron 	switch (ldstat) {
32749846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
32755ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
32769846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
32779846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
32789846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
32799846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
32809846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
32819846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
32829846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
32839846590eSStephen M. Cameron 		return ldstat;
32849846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
32859846590eSStephen M. Cameron 		/* If VPD status page isn't available,
32869846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
32879846590eSStephen M. Cameron 		 */
32889846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
32899846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
32909846590eSStephen M. Cameron 			return ldstat;
32919846590eSStephen M. Cameron 		break;
32929846590eSStephen M. Cameron 	default:
32939846590eSStephen M. Cameron 		break;
32949846590eSStephen M. Cameron 	}
32959846590eSStephen M. Cameron 	return 0;
32969846590eSStephen M. Cameron }
32979846590eSStephen M. Cameron 
32989b5c48c2SStephen Cameron /*
32999b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
33009b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
33019b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
33029b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
33039b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
33049b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
33059b5c48c2SStephen Cameron  */
33069b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
33079b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
33089b5c48c2SStephen Cameron {
33099b5c48c2SStephen Cameron 	struct CommandList *c;
33109b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
33119b5c48c2SStephen Cameron 	int rc = 0;
33129b5c48c2SStephen Cameron 
33139b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
33149b5c48c2SStephen Cameron 
33159b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
33169b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
33179b5c48c2SStephen Cameron 		return 1;
33189b5c48c2SStephen Cameron 
33199b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3320bf43caf3SRobert Elliott 
33219b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
33229b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
33239b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
33249b5c48c2SStephen Cameron 	ei = c->err_info;
33259b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
33269b5c48c2SStephen Cameron 	case CMD_INVALID:
33279b5c48c2SStephen Cameron 		rc = 0;
33289b5c48c2SStephen Cameron 		break;
33299b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
33309b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
33319b5c48c2SStephen Cameron 		rc = 1;
33329b5c48c2SStephen Cameron 		break;
33339437ac43SStephen Cameron 	case CMD_TMF_STATUS:
33349437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
33359437ac43SStephen Cameron 		break;
33369b5c48c2SStephen Cameron 	default:
33379b5c48c2SStephen Cameron 		rc = 0;
33389b5c48c2SStephen Cameron 		break;
33399b5c48c2SStephen Cameron 	}
33409b5c48c2SStephen Cameron 	cmd_free(h, c);
33419b5c48c2SStephen Cameron 	return rc;
33429b5c48c2SStephen Cameron }
33439b5c48c2SStephen Cameron 
3344edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
33450b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
33460b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3347edd16368SStephen M. Cameron {
33480b0e1d6cSStephen M. Cameron 
33490b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
33500b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
33510b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
33520b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
33530b0e1d6cSStephen M. Cameron 
3354ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
33550b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3356edd16368SStephen M. Cameron 
3357ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3358edd16368SStephen M. Cameron 	if (!inq_buff)
3359edd16368SStephen M. Cameron 		goto bail_out;
3360edd16368SStephen M. Cameron 
3361edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3362edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3363edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3364edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3365edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3366edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3367edd16368SStephen M. Cameron 		goto bail_out;
3368edd16368SStephen M. Cameron 	}
3369edd16368SStephen M. Cameron 
3370edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3371edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3372edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3373edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3374edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3375edd16368SStephen M. Cameron 		sizeof(this_device->model));
3376edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3377edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3378edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
3379edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3380edd16368SStephen M. Cameron 
3381edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3382283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
338367955ba3SStephen M. Cameron 		int volume_offline;
338467955ba3SStephen M. Cameron 
3385edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3386283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3387283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
338867955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
338967955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
339067955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
339167955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3392283b4a9bSStephen M. Cameron 	} else {
3393edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3394283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3395283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
339641ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3397a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
33989846590eSStephen M. Cameron 		this_device->volume_offline = 0;
339903383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3400283b4a9bSStephen M. Cameron 	}
3401edd16368SStephen M. Cameron 
34020b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
34030b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
34040b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
34050b0e1d6cSStephen M. Cameron 		 */
34060b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
34070b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
34080b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
34090b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
34100b0e1d6cSStephen M. Cameron 	}
3411edd16368SStephen M. Cameron 	kfree(inq_buff);
3412edd16368SStephen M. Cameron 	return 0;
3413edd16368SStephen M. Cameron 
3414edd16368SStephen M. Cameron bail_out:
3415edd16368SStephen M. Cameron 	kfree(inq_buff);
3416edd16368SStephen M. Cameron 	return 1;
3417edd16368SStephen M. Cameron }
3418edd16368SStephen M. Cameron 
34199b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
34209b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
34219b5c48c2SStephen Cameron {
34229b5c48c2SStephen Cameron 	unsigned long flags;
34239b5c48c2SStephen Cameron 	int rc, entry;
34249b5c48c2SStephen Cameron 	/*
34259b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
34269b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
34279b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
34289b5c48c2SStephen Cameron 	 */
34299b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
34309b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
34319b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
34329b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
34339b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
34349b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34359b5c48c2SStephen Cameron 	} else {
34369b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34379b5c48c2SStephen Cameron 		dev->supports_aborts =
34389b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
34399b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
34409b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
34419b5c48c2SStephen Cameron 	}
34429b5c48c2SStephen Cameron }
34439b5c48c2SStephen Cameron 
34444f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
3445edd16368SStephen M. Cameron 	"MSA2012",
3446edd16368SStephen M. Cameron 	"MSA2024",
3447edd16368SStephen M. Cameron 	"MSA2312",
3448edd16368SStephen M. Cameron 	"MSA2324",
3449fda38518SStephen M. Cameron 	"P2000 G3 SAS",
3450e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
3451edd16368SStephen M. Cameron 	NULL,
3452edd16368SStephen M. Cameron };
3453edd16368SStephen M. Cameron 
34544f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
3455edd16368SStephen M. Cameron {
3456edd16368SStephen M. Cameron 	int i;
3457edd16368SStephen M. Cameron 
34584f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
34594f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
34604f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
3461edd16368SStephen M. Cameron 			return 1;
3462edd16368SStephen M. Cameron 	return 0;
3463edd16368SStephen M. Cameron }
3464edd16368SStephen M. Cameron 
3465edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
34664f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
3467edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
3468edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3469edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3470edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3471edd16368SStephen M. Cameron  */
3472edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
34731f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3474edd16368SStephen M. Cameron {
34751f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
3476edd16368SStephen M. Cameron 
34771f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
34781f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
34791f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
34801f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
34811f310bdeSStephen M. Cameron 		else
34821f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
34831f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
34841f310bdeSStephen M. Cameron 		return;
34851f310bdeSStephen M. Cameron 	}
34861f310bdeSStephen M. Cameron 	/* It's a logical device */
34874f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
34884f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
3489339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
34901f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
3491339b2b14SStephen M. Cameron 		 */
34921f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
34931f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
34941f310bdeSStephen M. Cameron 		return;
3495339b2b14SStephen M. Cameron 	}
34961f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
3497edd16368SStephen M. Cameron }
3498edd16368SStephen M. Cameron 
3499edd16368SStephen M. Cameron /*
3500edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
35014f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
3502edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
3503edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
3504edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
3505edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
3506edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
3507edd16368SStephen M. Cameron  * lun 0 assigned.
3508edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
3509edd16368SStephen M. Cameron  */
35104f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
3511edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
351201a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
35134f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
3514edd16368SStephen M. Cameron {
3515edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3516edd16368SStephen M. Cameron 
35171f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
3518edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
3519edd16368SStephen M. Cameron 
3520edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
3521edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
3522edd16368SStephen M. Cameron 
35234f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
35244f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
3525edd16368SStephen M. Cameron 
35261f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
3527edd16368SStephen M. Cameron 		return 0;
3528edd16368SStephen M. Cameron 
3529c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
35301f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
3531edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
3532edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
3533edd16368SStephen M. Cameron 
3534339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
3535339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
3536339b2b14SStephen M. Cameron 
35374f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
3538aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
3539aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
3540edd16368SStephen M. Cameron 			"configuration.");
3541edd16368SStephen M. Cameron 		return 0;
3542edd16368SStephen M. Cameron 	}
3543edd16368SStephen M. Cameron 
35440b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
3545edd16368SStephen M. Cameron 		return 0;
35464f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
35471f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
35481f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
35499b5c48c2SStephen Cameron 	hpsa_update_device_supports_aborts(h, this_device, scsi3addr);
35501f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
3551edd16368SStephen M. Cameron 	return 1;
3552edd16368SStephen M. Cameron }
3553edd16368SStephen M. Cameron 
3554edd16368SStephen M. Cameron /*
355554b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
355654b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
355754b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
355854b6e9e9SScott Teel  *	3. Return:
355954b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
356054b6e9e9SScott Teel  *		0 if no matching physical disk was found.
356154b6e9e9SScott Teel  */
356254b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
356354b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
356454b6e9e9SScott Teel {
356541ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
356641ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
356741ce4c35SStephen Cameron 	unsigned long flags;
356854b6e9e9SScott Teel 	int i;
356954b6e9e9SScott Teel 
357041ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
357141ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
357241ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
357341ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
357441ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
357541ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
357654b6e9e9SScott Teel 			return 1;
357754b6e9e9SScott Teel 		}
357841ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
357941ce4c35SStephen Cameron 	return 0;
358041ce4c35SStephen Cameron }
358141ce4c35SStephen Cameron 
358254b6e9e9SScott Teel /*
3583edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3584edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3585edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3586edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3587edd16368SStephen M. Cameron  */
3588edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
358903383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
359001a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3591edd16368SStephen M. Cameron {
359203383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3593edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3594edd16368SStephen M. Cameron 		return -1;
3595edd16368SStephen M. Cameron 	}
359603383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3597edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
359803383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
359903383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3600edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3601edd16368SStephen M. Cameron 	}
360203383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3603edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3604edd16368SStephen M. Cameron 		return -1;
3605edd16368SStephen M. Cameron 	}
36066df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3607edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3608edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3609edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3610edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3611edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3612edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3613edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3614edd16368SStephen M. Cameron 	}
3615edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3616edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3617edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3618edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3619edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3620edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3621edd16368SStephen M. Cameron 	}
3622edd16368SStephen M. Cameron 	return 0;
3623edd16368SStephen M. Cameron }
3624edd16368SStephen M. Cameron 
362542a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
362642a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3627a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3628339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3629339b2b14SStephen M. Cameron {
3630339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3631339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3632339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3633339b2b14SStephen M. Cameron 	 */
3634339b2b14SStephen M. Cameron 
3635339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3636339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3637339b2b14SStephen M. Cameron 
3638339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3639339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3640339b2b14SStephen M. Cameron 
3641339b2b14SStephen M. Cameron 	if (i < logicals_start)
3642d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3643d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3644339b2b14SStephen M. Cameron 
3645339b2b14SStephen M. Cameron 	if (i < last_device)
3646339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3647339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3648339b2b14SStephen M. Cameron 	BUG();
3649339b2b14SStephen M. Cameron 	return NULL;
3650339b2b14SStephen M. Cameron }
3651339b2b14SStephen M. Cameron 
365203383736SDon Brace /* get physical drive ioaccel handle and queue depth */
365303383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
365403383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
365503383736SDon Brace 		u8 *lunaddrbytes,
365603383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
365703383736SDon Brace {
365803383736SDon Brace 	int rc;
365903383736SDon Brace 	struct ext_report_lun_entry *rle =
366003383736SDon Brace 		(struct ext_report_lun_entry *) lunaddrbytes;
366103383736SDon Brace 
366203383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3663a3144e0bSJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle)
3664a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
366503383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
366603383736SDon Brace 	rc = hpsa_bmic_id_physical_device(h, lunaddrbytes,
366703383736SDon Brace 			GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys,
366803383736SDon Brace 			sizeof(*id_phys));
366903383736SDon Brace 	if (!rc)
367003383736SDon Brace 		/* Reserve space for FW operations */
367103383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
367203383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
367303383736SDon Brace 		dev->queue_depth =
367403383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
367503383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
367603383736SDon Brace 	else
367703383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
367803383736SDon Brace }
367903383736SDon Brace 
36808270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
36818270b862SJoe Handzik 	u8 *lunaddrbytes,
36828270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
36838270b862SJoe Handzik {
36848270b862SJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes)
36858270b862SJoe Handzik 		&& this_device->ioaccel_handle)
36868270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
36878270b862SJoe Handzik 
36888270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
36898270b862SJoe Handzik 		&id_phys->active_path_number,
36908270b862SJoe Handzik 		sizeof(this_device->active_path_index));
36918270b862SJoe Handzik 	memcpy(&this_device->path_map,
36928270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
36938270b862SJoe Handzik 		sizeof(this_device->path_map));
36948270b862SJoe Handzik 	memcpy(&this_device->box,
36958270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
36968270b862SJoe Handzik 		sizeof(this_device->box));
36978270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
36988270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
36998270b862SJoe Handzik 		sizeof(this_device->phys_connector));
37008270b862SJoe Handzik 	memcpy(&this_device->bay,
37018270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
37028270b862SJoe Handzik 		sizeof(this_device->bay));
37038270b862SJoe Handzik }
37048270b862SJoe Handzik 
37058aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
3706edd16368SStephen M. Cameron {
3707edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3708edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3709edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3710edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3711edd16368SStephen M. Cameron 	 *
3712edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3713edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3714edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3715edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3716edd16368SStephen M. Cameron 	 */
3717a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3718edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
371903383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
372001a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
372101a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
372201a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3723edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3724edd16368SStephen M. Cameron 	int ncurrent = 0;
37254f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3726339b2b14SStephen M. Cameron 	int raid_ctlr_position;
3727aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3728edd16368SStephen M. Cameron 
3729cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
373092084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
373192084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3732edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
373303383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3734edd16368SStephen M. Cameron 
373503383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
373603383736SDon Brace 		!tmpdevice || !id_phys) {
3737edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3738edd16368SStephen M. Cameron 		goto out;
3739edd16368SStephen M. Cameron 	}
3740edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3741edd16368SStephen M. Cameron 
374203383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
374303383736SDon Brace 			logdev_list, &nlogicals))
3744edd16368SStephen M. Cameron 		goto out;
3745edd16368SStephen M. Cameron 
3746aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3747aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3748aca4a520SScott Teel 	 * controller.
3749edd16368SStephen M. Cameron 	 */
3750aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3751edd16368SStephen M. Cameron 
3752edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3753edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3754b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3755b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3756b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3757b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3758b7ec021fSScott Teel 			break;
3759b7ec021fSScott Teel 		}
3760b7ec021fSScott Teel 
3761edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3762edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3763edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3764edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3765edd16368SStephen M. Cameron 			goto out;
3766edd16368SStephen M. Cameron 		}
3767edd16368SStephen M. Cameron 		ndev_allocated++;
3768edd16368SStephen M. Cameron 	}
3769edd16368SStephen M. Cameron 
37708645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3771339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3772339b2b14SStephen M. Cameron 	else
3773339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3774339b2b14SStephen M. Cameron 
3775edd16368SStephen M. Cameron 	/* adjust our table of devices */
37764f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3777edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
37780b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3779edd16368SStephen M. Cameron 
3780edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3781339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3782339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
378341ce4c35SStephen Cameron 
378441ce4c35SStephen Cameron 		/* skip masked non-disk devices */
378541ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes))
378641ce4c35SStephen Cameron 			if (i < nphysicals + (raid_ctlr_position == 0) &&
378741ce4c35SStephen Cameron 				NON_DISK_PHYS_DEV(lunaddrbytes))
3788edd16368SStephen M. Cameron 				continue;
3789edd16368SStephen M. Cameron 
3790edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
37910b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
37920b0e1d6cSStephen M. Cameron 							&is_OBDR))
3793edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
37941f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
37959b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3796edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3797edd16368SStephen M. Cameron 
3798edd16368SStephen M. Cameron 		/*
37994f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3800edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3801edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3802edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3803edd16368SStephen M. Cameron 		 * there is no lun 0.
3804edd16368SStephen M. Cameron 		 */
38054f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
38061f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
38074f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3808edd16368SStephen M. Cameron 			ncurrent++;
3809edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3810edd16368SStephen M. Cameron 		}
3811edd16368SStephen M. Cameron 
3812edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3813edd16368SStephen M. Cameron 
381441ce4c35SStephen Cameron 		/* do not expose masked devices */
381541ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes) &&
381641ce4c35SStephen Cameron 			i < nphysicals + (raid_ctlr_position == 0)) {
381741ce4c35SStephen Cameron 			this_device->expose_state = HPSA_DO_NOT_EXPOSE;
381841ce4c35SStephen Cameron 		} else {
381941ce4c35SStephen Cameron 			this_device->expose_state =
382041ce4c35SStephen Cameron 					HPSA_SG_ATTACH | HPSA_ULD_ATTACH;
382141ce4c35SStephen Cameron 		}
382241ce4c35SStephen Cameron 
3823edd16368SStephen M. Cameron 		switch (this_device->devtype) {
38240b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3825edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3826edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3827edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3828edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3829edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3830edd16368SStephen M. Cameron 			 * the inquiry data.
3831edd16368SStephen M. Cameron 			 */
38320b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3833edd16368SStephen M. Cameron 				ncurrent++;
3834edd16368SStephen M. Cameron 			break;
3835edd16368SStephen M. Cameron 		case TYPE_DISK:
3836b9092b79SKevin Barnett 			if (i < nphysicals + (raid_ctlr_position == 0)) {
3837b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
3838b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
3839ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
384003383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
384103383736SDon Brace 					lunaddrbytes, id_phys);
3842b9092b79SKevin Barnett 				hpsa_get_path_info(this_device, lunaddrbytes,
3843b9092b79SKevin Barnett 							id_phys);
3844b9092b79SKevin Barnett 			}
3845edd16368SStephen M. Cameron 			ncurrent++;
3846edd16368SStephen M. Cameron 			break;
3847edd16368SStephen M. Cameron 		case TYPE_TAPE:
3848edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
384941ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
385041ce4c35SStephen Cameron 			ncurrent++;
385141ce4c35SStephen Cameron 			break;
3852edd16368SStephen M. Cameron 		case TYPE_RAID:
3853edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3854edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3855edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3856edd16368SStephen M. Cameron 			 * don't present it.
3857edd16368SStephen M. Cameron 			 */
3858edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3859edd16368SStephen M. Cameron 				break;
3860edd16368SStephen M. Cameron 			ncurrent++;
3861edd16368SStephen M. Cameron 			break;
3862edd16368SStephen M. Cameron 		default:
3863edd16368SStephen M. Cameron 			break;
3864edd16368SStephen M. Cameron 		}
3865cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3866edd16368SStephen M. Cameron 			break;
3867edd16368SStephen M. Cameron 	}
38688aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
3869edd16368SStephen M. Cameron out:
3870edd16368SStephen M. Cameron 	kfree(tmpdevice);
3871edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3872edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3873edd16368SStephen M. Cameron 	kfree(currentsd);
3874edd16368SStephen M. Cameron 	kfree(physdev_list);
3875edd16368SStephen M. Cameron 	kfree(logdev_list);
387603383736SDon Brace 	kfree(id_phys);
3877edd16368SStephen M. Cameron }
3878edd16368SStephen M. Cameron 
3879ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3880ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3881ec5cbf04SWebb Scales {
3882ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3883ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3884ec5cbf04SWebb Scales 
3885ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3886ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3887ec5cbf04SWebb Scales 	desc->Ext = 0;
3888ec5cbf04SWebb Scales }
3889ec5cbf04SWebb Scales 
3890c7ee65b3SWebb Scales /*
3891c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3892edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3893edd16368SStephen M. Cameron  * hpsa command, cp.
3894edd16368SStephen M. Cameron  */
389533a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3896edd16368SStephen M. Cameron 		struct CommandList *cp,
3897edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3898edd16368SStephen M. Cameron {
3899edd16368SStephen M. Cameron 	struct scatterlist *sg;
3900b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
390133a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3902edd16368SStephen M. Cameron 
390333a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3904edd16368SStephen M. Cameron 
3905edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3906edd16368SStephen M. Cameron 	if (use_sg < 0)
3907edd16368SStephen M. Cameron 		return use_sg;
3908edd16368SStephen M. Cameron 
3909edd16368SStephen M. Cameron 	if (!use_sg)
3910edd16368SStephen M. Cameron 		goto sglist_finished;
3911edd16368SStephen M. Cameron 
3912b3a7ba7cSWebb Scales 	/*
3913b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
3914b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
3915b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
3916b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
3917b3a7ba7cSWebb Scales 	 * the entries in the one list.
3918b3a7ba7cSWebb Scales 	 */
391933a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
3920b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
3921b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
3922b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
3923b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
3924ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
392533a2ffceSStephen M. Cameron 		curr_sg++;
392633a2ffceSStephen M. Cameron 	}
3927ec5cbf04SWebb Scales 
3928b3a7ba7cSWebb Scales 	if (chained) {
3929b3a7ba7cSWebb Scales 		/*
3930b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
3931b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
3932b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
3933b3a7ba7cSWebb Scales 		 * where the previous loop left off.
3934b3a7ba7cSWebb Scales 		 */
3935b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
3936b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
3937b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
3938b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
3939b3a7ba7cSWebb Scales 			curr_sg++;
3940b3a7ba7cSWebb Scales 		}
3941b3a7ba7cSWebb Scales 	}
3942b3a7ba7cSWebb Scales 
3943ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
3944b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
394533a2ffceSStephen M. Cameron 
394633a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
394733a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
394833a2ffceSStephen M. Cameron 
394933a2ffceSStephen M. Cameron 	if (chained) {
395033a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
395150a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
3952e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3953e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3954e2bea6dfSStephen M. Cameron 			return -1;
3955e2bea6dfSStephen M. Cameron 		}
395633a2ffceSStephen M. Cameron 		return 0;
3957edd16368SStephen M. Cameron 	}
3958edd16368SStephen M. Cameron 
3959edd16368SStephen M. Cameron sglist_finished:
3960edd16368SStephen M. Cameron 
396101a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
3962c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
3963edd16368SStephen M. Cameron 	return 0;
3964edd16368SStephen M. Cameron }
3965edd16368SStephen M. Cameron 
3966283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3967283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3968283b4a9bSStephen M. Cameron {
3969283b4a9bSStephen M. Cameron 	int is_write = 0;
3970283b4a9bSStephen M. Cameron 	u32 block;
3971283b4a9bSStephen M. Cameron 	u32 block_cnt;
3972283b4a9bSStephen M. Cameron 
3973283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3974283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3975283b4a9bSStephen M. Cameron 	case WRITE_6:
3976283b4a9bSStephen M. Cameron 	case WRITE_12:
3977283b4a9bSStephen M. Cameron 		is_write = 1;
3978283b4a9bSStephen M. Cameron 	case READ_6:
3979283b4a9bSStephen M. Cameron 	case READ_12:
3980283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
3981283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
3982283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
3983283b4a9bSStephen M. Cameron 		} else {
3984283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
3985283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
3986283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
3987283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
3988283b4a9bSStephen M. Cameron 				cdb[5];
3989283b4a9bSStephen M. Cameron 			block_cnt =
3990283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
3991283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
3992283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
3993283b4a9bSStephen M. Cameron 				cdb[9];
3994283b4a9bSStephen M. Cameron 		}
3995283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
3996283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
3997283b4a9bSStephen M. Cameron 
3998283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3999283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4000283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4001283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4002283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4003283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4004283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4005283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4006283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4007283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4008283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4009283b4a9bSStephen M. Cameron 		break;
4010283b4a9bSStephen M. Cameron 	}
4011283b4a9bSStephen M. Cameron 	return 0;
4012283b4a9bSStephen M. Cameron }
4013283b4a9bSStephen M. Cameron 
4014c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4015283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
401603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4017e1f7de0cSMatt Gates {
4018e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4019e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4020e1f7de0cSMatt Gates 	unsigned int len;
4021e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4022e1f7de0cSMatt Gates 	struct scatterlist *sg;
4023e1f7de0cSMatt Gates 	u64 addr64;
4024e1f7de0cSMatt Gates 	int use_sg, i;
4025e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4026e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4027e1f7de0cSMatt Gates 
4028283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
402903383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
403003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4031283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
403203383736SDon Brace 	}
4033283b4a9bSStephen M. Cameron 
4034e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4035e1f7de0cSMatt Gates 
403603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
403703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4038283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
403903383736SDon Brace 	}
4040283b4a9bSStephen M. Cameron 
4041e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4042e1f7de0cSMatt Gates 
4043e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4044e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4045e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4046e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4047e1f7de0cSMatt Gates 
4048e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
404903383736SDon Brace 	if (use_sg < 0) {
405003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4051e1f7de0cSMatt Gates 		return use_sg;
405203383736SDon Brace 	}
4053e1f7de0cSMatt Gates 
4054e1f7de0cSMatt Gates 	if (use_sg) {
4055e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4056e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4057e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4058e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4059e1f7de0cSMatt Gates 			total_len += len;
406050a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
406150a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
406250a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4063e1f7de0cSMatt Gates 			curr_sg++;
4064e1f7de0cSMatt Gates 		}
406550a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4066e1f7de0cSMatt Gates 
4067e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4068e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4069e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4070e1f7de0cSMatt Gates 			break;
4071e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4072e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4073e1f7de0cSMatt Gates 			break;
4074e1f7de0cSMatt Gates 		case DMA_NONE:
4075e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4076e1f7de0cSMatt Gates 			break;
4077e1f7de0cSMatt Gates 		default:
4078e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4079e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4080e1f7de0cSMatt Gates 			BUG();
4081e1f7de0cSMatt Gates 			break;
4082e1f7de0cSMatt Gates 		}
4083e1f7de0cSMatt Gates 	} else {
4084e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4085e1f7de0cSMatt Gates 	}
4086e1f7de0cSMatt Gates 
4087c349775eSScott Teel 	c->Header.SGList = use_sg;
4088e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
40892b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
40902b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
40912b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
40922b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
40932b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4094283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4095283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4096c349775eSScott Teel 	/* Tag was already set at init time. */
4097e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4098e1f7de0cSMatt Gates 	return 0;
4099e1f7de0cSMatt Gates }
4100edd16368SStephen M. Cameron 
4101283b4a9bSStephen M. Cameron /*
4102283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4103283b4a9bSStephen M. Cameron  * I/O accelerator path.
4104283b4a9bSStephen M. Cameron  */
4105283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4106283b4a9bSStephen M. Cameron 	struct CommandList *c)
4107283b4a9bSStephen M. Cameron {
4108283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4109283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4110283b4a9bSStephen M. Cameron 
411103383736SDon Brace 	c->phys_disk = dev;
411203383736SDon Brace 
4113283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
411403383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4115283b4a9bSStephen M. Cameron }
4116283b4a9bSStephen M. Cameron 
4117dd0e19f3SScott Teel /*
4118dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4119dd0e19f3SScott Teel  */
4120dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4121dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4122dd0e19f3SScott Teel {
4123dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4124dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4125dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4126dd0e19f3SScott Teel 	u64 first_block;
4127dd0e19f3SScott Teel 
4128dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
41292b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4130dd0e19f3SScott Teel 		return;
4131dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4132dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4133dd0e19f3SScott Teel 
4134dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4135dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4136dd0e19f3SScott Teel 
4137dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4138dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4139dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4140dd0e19f3SScott Teel 	 */
4141dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4142dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4143dd0e19f3SScott Teel 	case WRITE_6:
4144dd0e19f3SScott Teel 	case READ_6:
41452b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4146dd0e19f3SScott Teel 		break;
4147dd0e19f3SScott Teel 	case WRITE_10:
4148dd0e19f3SScott Teel 	case READ_10:
4149dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4150dd0e19f3SScott Teel 	case WRITE_12:
4151dd0e19f3SScott Teel 	case READ_12:
41522b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4153dd0e19f3SScott Teel 		break;
4154dd0e19f3SScott Teel 	case WRITE_16:
4155dd0e19f3SScott Teel 	case READ_16:
41562b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4157dd0e19f3SScott Teel 		break;
4158dd0e19f3SScott Teel 	default:
4159dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
41602b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
41612b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4162dd0e19f3SScott Teel 		BUG();
4163dd0e19f3SScott Teel 		break;
4164dd0e19f3SScott Teel 	}
41652b08b3e9SDon Brace 
41662b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
41672b08b3e9SDon Brace 		first_block = first_block *
41682b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
41692b08b3e9SDon Brace 
41702b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
41712b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4172dd0e19f3SScott Teel }
4173dd0e19f3SScott Teel 
4174c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4175c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
417603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4177c349775eSScott Teel {
4178c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4179c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4180c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4181c349775eSScott Teel 	int use_sg, i;
4182c349775eSScott Teel 	struct scatterlist *sg;
4183c349775eSScott Teel 	u64 addr64;
4184c349775eSScott Teel 	u32 len;
4185c349775eSScott Teel 	u32 total_len = 0;
4186c349775eSScott Teel 
4187d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4188c349775eSScott Teel 
418903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
419003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4191c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
419203383736SDon Brace 	}
419303383736SDon Brace 
4194c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4195c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4196c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4197c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4198c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4199c349775eSScott Teel 
4200c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4201c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4202c349775eSScott Teel 
4203c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
420403383736SDon Brace 	if (use_sg < 0) {
420503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4206c349775eSScott Teel 		return use_sg;
420703383736SDon Brace 	}
4208c349775eSScott Teel 
4209c349775eSScott Teel 	if (use_sg) {
4210c349775eSScott Teel 		curr_sg = cp->sg;
4211d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4212d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4213d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4214d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4215d9a729f3SWebb Scales 			curr_sg->length = 0;
4216d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4217d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4218d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4219d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4220d9a729f3SWebb Scales 
4221d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4222d9a729f3SWebb Scales 		}
4223c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4224c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4225c349775eSScott Teel 			len  = sg_dma_len(sg);
4226c349775eSScott Teel 			total_len += len;
4227c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4228c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4229c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4230c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4231c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4232c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4233c349775eSScott Teel 			curr_sg++;
4234c349775eSScott Teel 		}
4235c349775eSScott Teel 
4236c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4237c349775eSScott Teel 		case DMA_TO_DEVICE:
4238dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4239dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4240c349775eSScott Teel 			break;
4241c349775eSScott Teel 		case DMA_FROM_DEVICE:
4242dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4243dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4244c349775eSScott Teel 			break;
4245c349775eSScott Teel 		case DMA_NONE:
4246dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4247dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4248c349775eSScott Teel 			break;
4249c349775eSScott Teel 		default:
4250c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4251c349775eSScott Teel 				cmd->sc_data_direction);
4252c349775eSScott Teel 			BUG();
4253c349775eSScott Teel 			break;
4254c349775eSScott Teel 		}
4255c349775eSScott Teel 	} else {
4256dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4257dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4258c349775eSScott Teel 	}
4259dd0e19f3SScott Teel 
4260dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4261dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4262dd0e19f3SScott Teel 
42632b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4264f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4265c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4266c349775eSScott Teel 
4267c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4268c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4269c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
427050a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4271c349775eSScott Teel 
4272d9a729f3SWebb Scales 	/* fill in sg elements */
4273d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4274d9a729f3SWebb Scales 		cp->sg_count = 1;
4275d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4276d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4277d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4278d9a729f3SWebb Scales 			return -1;
4279d9a729f3SWebb Scales 		}
4280d9a729f3SWebb Scales 	} else
4281d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4282d9a729f3SWebb Scales 
4283c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4284c349775eSScott Teel 	return 0;
4285c349775eSScott Teel }
4286c349775eSScott Teel 
4287c349775eSScott Teel /*
4288c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4289c349775eSScott Teel  */
4290c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4291c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
429203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4293c349775eSScott Teel {
429403383736SDon Brace 	/* Try to honor the device's queue depth */
429503383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
429603383736SDon Brace 					phys_disk->queue_depth) {
429703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
429803383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
429903383736SDon Brace 	}
4300c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4301c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
430203383736SDon Brace 						cdb, cdb_len, scsi3addr,
430303383736SDon Brace 						phys_disk);
4304c349775eSScott Teel 	else
4305c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
430603383736SDon Brace 						cdb, cdb_len, scsi3addr,
430703383736SDon Brace 						phys_disk);
4308c349775eSScott Teel }
4309c349775eSScott Teel 
43106b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
43116b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
43126b80b18fSScott Teel {
43136b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
43146b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
43152b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
43166b80b18fSScott Teel 		return;
43176b80b18fSScott Teel 	}
43186b80b18fSScott Teel 	do {
43196b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
43202b08b3e9SDon Brace 		*current_group = *map_index /
43212b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
43226b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
43236b80b18fSScott Teel 			continue;
43242b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
43256b80b18fSScott Teel 			/* select map index from next group */
43262b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
43276b80b18fSScott Teel 			(*current_group)++;
43286b80b18fSScott Teel 		} else {
43296b80b18fSScott Teel 			/* select map index from first group */
43302b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
43316b80b18fSScott Teel 			*current_group = 0;
43326b80b18fSScott Teel 		}
43336b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
43346b80b18fSScott Teel }
43356b80b18fSScott Teel 
4336283b4a9bSStephen M. Cameron /*
4337283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4338283b4a9bSStephen M. Cameron  */
4339283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4340283b4a9bSStephen M. Cameron 	struct CommandList *c)
4341283b4a9bSStephen M. Cameron {
4342283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4343283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4344283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4345283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4346283b4a9bSStephen M. Cameron 	int is_write = 0;
4347283b4a9bSStephen M. Cameron 	u32 map_index;
4348283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4349283b4a9bSStephen M. Cameron 	u32 block_cnt;
4350283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4351283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4352283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4353283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
43546b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
43556b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
43566b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
43576b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
43586b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
43596b80b18fSScott Teel 	u32 total_disks_per_row;
43606b80b18fSScott Teel 	u32 stripesize;
43616b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4362283b4a9bSStephen M. Cameron 	u32 map_row;
4363283b4a9bSStephen M. Cameron 	u32 disk_handle;
4364283b4a9bSStephen M. Cameron 	u64 disk_block;
4365283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4366283b4a9bSStephen M. Cameron 	u8 cdb[16];
4367283b4a9bSStephen M. Cameron 	u8 cdb_len;
43682b08b3e9SDon Brace 	u16 strip_size;
4369283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4370283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4371283b4a9bSStephen M. Cameron #endif
43726b80b18fSScott Teel 	int offload_to_mirror;
4373283b4a9bSStephen M. Cameron 
4374283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4375283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4376283b4a9bSStephen M. Cameron 	case WRITE_6:
4377283b4a9bSStephen M. Cameron 		is_write = 1;
4378283b4a9bSStephen M. Cameron 	case READ_6:
4379283b4a9bSStephen M. Cameron 		first_block =
4380283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
4381283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
4382283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
43833fa89a04SStephen M. Cameron 		if (block_cnt == 0)
43843fa89a04SStephen M. Cameron 			block_cnt = 256;
4385283b4a9bSStephen M. Cameron 		break;
4386283b4a9bSStephen M. Cameron 	case WRITE_10:
4387283b4a9bSStephen M. Cameron 		is_write = 1;
4388283b4a9bSStephen M. Cameron 	case READ_10:
4389283b4a9bSStephen M. Cameron 		first_block =
4390283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4391283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4392283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4393283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4394283b4a9bSStephen M. Cameron 		block_cnt =
4395283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4396283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4397283b4a9bSStephen M. Cameron 		break;
4398283b4a9bSStephen M. Cameron 	case WRITE_12:
4399283b4a9bSStephen M. Cameron 		is_write = 1;
4400283b4a9bSStephen M. Cameron 	case READ_12:
4401283b4a9bSStephen M. Cameron 		first_block =
4402283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4403283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4404283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4405283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4406283b4a9bSStephen M. Cameron 		block_cnt =
4407283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4408283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4409283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4410283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4411283b4a9bSStephen M. Cameron 		break;
4412283b4a9bSStephen M. Cameron 	case WRITE_16:
4413283b4a9bSStephen M. Cameron 		is_write = 1;
4414283b4a9bSStephen M. Cameron 	case READ_16:
4415283b4a9bSStephen M. Cameron 		first_block =
4416283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4417283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4418283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4419283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4420283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4421283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4422283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4423283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4424283b4a9bSStephen M. Cameron 		block_cnt =
4425283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4426283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4427283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4428283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4429283b4a9bSStephen M. Cameron 		break;
4430283b4a9bSStephen M. Cameron 	default:
4431283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4432283b4a9bSStephen M. Cameron 	}
4433283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4434283b4a9bSStephen M. Cameron 
4435283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4436283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4437283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4438283b4a9bSStephen M. Cameron 
4439283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
44402b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
44412b08b3e9SDon Brace 		last_block < first_block)
4442283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4443283b4a9bSStephen M. Cameron 
4444283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
44452b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
44462b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
44472b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4448283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4449283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4450283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4451283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4452283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4453283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4454283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4455283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4456283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4457283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
44582b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4459283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4460283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
44612b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4462283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4463283b4a9bSStephen M. Cameron #else
4464283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4465283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4466283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4467283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
44682b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
44692b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4470283b4a9bSStephen M. Cameron #endif
4471283b4a9bSStephen M. Cameron 
4472283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4473283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4474283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4475283b4a9bSStephen M. Cameron 
4476283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
44772b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
44782b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4479283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
44802b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
44816b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
44826b80b18fSScott Teel 
44836b80b18fSScott Teel 	switch (dev->raid_level) {
44846b80b18fSScott Teel 	case HPSA_RAID_0:
44856b80b18fSScott Teel 		break; /* nothing special to do */
44866b80b18fSScott Teel 	case HPSA_RAID_1:
44876b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
44886b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
44896b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4490283b4a9bSStephen M. Cameron 		 */
44912b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4492283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
44932b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4494283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
44956b80b18fSScott Teel 		break;
44966b80b18fSScott Teel 	case HPSA_RAID_ADM:
44976b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
44986b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
44996b80b18fSScott Teel 		 */
45002b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
45016b80b18fSScott Teel 
45026b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
45036b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
45046b80b18fSScott Teel 				&map_index, &current_group);
45056b80b18fSScott Teel 		/* set mirror group to use next time */
45066b80b18fSScott Teel 		offload_to_mirror =
45072b08b3e9SDon Brace 			(offload_to_mirror >=
45082b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
45096b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
45106b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
45116b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
45126b80b18fSScott Teel 		 * function since multiple threads might simultaneously
45136b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
45146b80b18fSScott Teel 		 */
45156b80b18fSScott Teel 		break;
45166b80b18fSScott Teel 	case HPSA_RAID_5:
45176b80b18fSScott Teel 	case HPSA_RAID_6:
45182b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
45196b80b18fSScott Teel 			break;
45206b80b18fSScott Teel 
45216b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
45226b80b18fSScott Teel 		r5or6_blocks_per_row =
45232b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
45242b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
45256b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
45262b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
45272b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
45286b80b18fSScott Teel #if BITS_PER_LONG == 32
45296b80b18fSScott Teel 		tmpdiv = first_block;
45306b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
45316b80b18fSScott Teel 		tmpdiv = first_group;
45326b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45336b80b18fSScott Teel 		first_group = tmpdiv;
45346b80b18fSScott Teel 		tmpdiv = last_block;
45356b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
45366b80b18fSScott Teel 		tmpdiv = last_group;
45376b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45386b80b18fSScott Teel 		last_group = tmpdiv;
45396b80b18fSScott Teel #else
45406b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
45416b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
45426b80b18fSScott Teel #endif
4543000ff7c2SStephen M. Cameron 		if (first_group != last_group)
45446b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45456b80b18fSScott Teel 
45466b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
45476b80b18fSScott Teel #if BITS_PER_LONG == 32
45486b80b18fSScott Teel 		tmpdiv = first_block;
45496b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45506b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
45516b80b18fSScott Teel 		tmpdiv = last_block;
45526b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45536b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
45546b80b18fSScott Teel #else
45556b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
45566b80b18fSScott Teel 						first_block / stripesize;
45576b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
45586b80b18fSScott Teel #endif
45596b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
45606b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45616b80b18fSScott Teel 
45626b80b18fSScott Teel 
45636b80b18fSScott Teel 		/* Verify request is in a single column */
45646b80b18fSScott Teel #if BITS_PER_LONG == 32
45656b80b18fSScott Teel 		tmpdiv = first_block;
45666b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
45676b80b18fSScott Teel 		tmpdiv = first_row_offset;
45686b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
45696b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
45706b80b18fSScott Teel 		tmpdiv = last_block;
45716b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
45726b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45736b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
45746b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
45756b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45766b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
45776b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45786b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45796b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
45806b80b18fSScott Teel #else
45816b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
45826b80b18fSScott Teel 			(u32)((first_block % stripesize) %
45836b80b18fSScott Teel 						r5or6_blocks_per_row);
45846b80b18fSScott Teel 
45856b80b18fSScott Teel 		r5or6_last_row_offset =
45866b80b18fSScott Teel 			(u32)((last_block % stripesize) %
45876b80b18fSScott Teel 						r5or6_blocks_per_row);
45886b80b18fSScott Teel 
45896b80b18fSScott Teel 		first_column = r5or6_first_column =
45902b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
45916b80b18fSScott Teel 		r5or6_last_column =
45922b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
45936b80b18fSScott Teel #endif
45946b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
45956b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45966b80b18fSScott Teel 
45976b80b18fSScott Teel 		/* Request is eligible */
45986b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
45992b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
46006b80b18fSScott Teel 
46016b80b18fSScott Teel 		map_index = (first_group *
46022b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
46036b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
46046b80b18fSScott Teel 		break;
46056b80b18fSScott Teel 	default:
46066b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4607283b4a9bSStephen M. Cameron 	}
46086b80b18fSScott Teel 
460907543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
461007543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
461107543e0cSStephen Cameron 
461203383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
461303383736SDon Brace 
4614283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
46152b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
46162b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
46172b08b3e9SDon Brace 			(first_row_offset - first_column *
46182b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4619283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4620283b4a9bSStephen M. Cameron 
4621283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4622283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4623283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4624283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4625283b4a9bSStephen M. Cameron 	}
4626283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4627283b4a9bSStephen M. Cameron 
4628283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4629283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4630283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4631283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4632283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4633283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4634283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4635283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4636283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4637283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4638283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4639283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4640283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4641283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4642283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4643283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4644283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4645283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4646283b4a9bSStephen M. Cameron 		cdb_len = 16;
4647283b4a9bSStephen M. Cameron 	} else {
4648283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4649283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4650283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4651283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4652283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4653283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4654283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4655283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4656283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4657283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4658283b4a9bSStephen M. Cameron 		cdb_len = 10;
4659283b4a9bSStephen M. Cameron 	}
4660283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
466103383736SDon Brace 						dev->scsi3addr,
466203383736SDon Brace 						dev->phys_disk[map_index]);
4663283b4a9bSStephen M. Cameron }
4664283b4a9bSStephen M. Cameron 
466525163bd5SWebb Scales /*
466625163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
466725163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
466825163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
466925163bd5SWebb Scales  */
4670574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4671574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4672574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4673edd16368SStephen M. Cameron {
4674edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4675edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4676edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4677edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4678edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4679f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4680edd16368SStephen M. Cameron 
4681edd16368SStephen M. Cameron 	/* Fill in the request block... */
4682edd16368SStephen M. Cameron 
4683edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4684edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4685edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4686edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4687edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4688edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4689a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4690a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4691edd16368SStephen M. Cameron 		break;
4692edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4693a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4694a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4695edd16368SStephen M. Cameron 		break;
4696edd16368SStephen M. Cameron 	case DMA_NONE:
4697a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4698a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4699edd16368SStephen M. Cameron 		break;
4700edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4701edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4702edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4703edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4704edd16368SStephen M. Cameron 		 */
4705edd16368SStephen M. Cameron 
4706a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4707a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4708edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4709edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4710edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4711edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4712edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4713edd16368SStephen M. Cameron 		 * our purposes here.
4714edd16368SStephen M. Cameron 		 */
4715edd16368SStephen M. Cameron 
4716edd16368SStephen M. Cameron 		break;
4717edd16368SStephen M. Cameron 
4718edd16368SStephen M. Cameron 	default:
4719edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4720edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4721edd16368SStephen M. Cameron 		BUG();
4722edd16368SStephen M. Cameron 		break;
4723edd16368SStephen M. Cameron 	}
4724edd16368SStephen M. Cameron 
472533a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
472673153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4727edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4728edd16368SStephen M. Cameron 	}
4729edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4730edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4731edd16368SStephen M. Cameron 	return 0;
4732edd16368SStephen M. Cameron }
4733edd16368SStephen M. Cameron 
4734360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4735360c73bdSStephen Cameron 				struct CommandList *c)
4736360c73bdSStephen Cameron {
4737360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4738360c73bdSStephen Cameron 
4739360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4740360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4741360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4742360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4743360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4744360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4745360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4746360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4747360c73bdSStephen Cameron 	c->cmdindex = index;
4748360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4749360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4750360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4751360c73bdSStephen Cameron 	c->h = h;
4752a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4753360c73bdSStephen Cameron }
4754360c73bdSStephen Cameron 
4755360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4756360c73bdSStephen Cameron {
4757360c73bdSStephen Cameron 	int i;
4758360c73bdSStephen Cameron 
4759360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4760360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4761360c73bdSStephen Cameron 
4762360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4763360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4764360c73bdSStephen Cameron 	}
4765360c73bdSStephen Cameron }
4766360c73bdSStephen Cameron 
4767360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4768360c73bdSStephen Cameron 				struct CommandList *c)
4769360c73bdSStephen Cameron {
4770360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4771360c73bdSStephen Cameron 
477273153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
477373153fe5SWebb Scales 
4774360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4775360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4776360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4777360c73bdSStephen Cameron }
4778360c73bdSStephen Cameron 
4779592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4780592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4781592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4782592a0ad5SWebb Scales {
4783592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4784592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4785592a0ad5SWebb Scales 
4786592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4787592a0ad5SWebb Scales 
4788592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4789592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4790592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4791592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4792592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4793592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4794592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4795a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4796592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4797592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4798592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4799592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4800592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4801592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4802592a0ad5SWebb Scales 	}
4803592a0ad5SWebb Scales 	return rc;
4804592a0ad5SWebb Scales }
4805592a0ad5SWebb Scales 
4806080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4807080ef1ccSDon Brace {
4808080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4809080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
48108a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4811080ef1ccSDon Brace 
4812080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4813080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4814080ef1ccSDon Brace 	if (!dev) {
4815080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
48168a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4817080ef1ccSDon Brace 	}
4818d604f533SWebb Scales 	if (c->reset_pending)
4819d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4820a58e7e53SWebb Scales 	if (c->abort_pending)
4821a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4822592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4823592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4824592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4825592a0ad5SWebb Scales 		int rc;
4826592a0ad5SWebb Scales 
4827592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4828592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4829592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4830592a0ad5SWebb Scales 			if (rc == 0)
4831592a0ad5SWebb Scales 				return;
4832592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4833592a0ad5SWebb Scales 				/*
4834592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4835592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4836592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4837592a0ad5SWebb Scales 				 */
4838592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
48398a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4840592a0ad5SWebb Scales 			}
4841592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4842592a0ad5SWebb Scales 		}
4843592a0ad5SWebb Scales 	}
4844360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4845080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4846080ef1ccSDon Brace 		/*
4847080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4848080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4849080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4850592a0ad5SWebb Scales 		 *
4851592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4852592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4853080ef1ccSDon Brace 		 */
4854080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4855080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4856080ef1ccSDon Brace 	}
4857080ef1ccSDon Brace }
4858080ef1ccSDon Brace 
4859574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4860574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4861574f05d3SStephen Cameron {
4862574f05d3SStephen Cameron 	struct ctlr_info *h;
4863574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4864574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4865574f05d3SStephen Cameron 	struct CommandList *c;
4866574f05d3SStephen Cameron 	int rc = 0;
4867574f05d3SStephen Cameron 
4868574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4869574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
487073153fe5SWebb Scales 
487173153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
487273153fe5SWebb Scales 
4873574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4874574f05d3SStephen Cameron 	if (!dev) {
4875574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4876574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4877574f05d3SStephen Cameron 		return 0;
4878574f05d3SStephen Cameron 	}
487973153fe5SWebb Scales 
4880574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4881574f05d3SStephen Cameron 
4882574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
488325163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
4884574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4885574f05d3SStephen Cameron 		return 0;
4886574f05d3SStephen Cameron 	}
488773153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
4888574f05d3SStephen Cameron 
4889407863cbSStephen Cameron 	/*
4890407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4891574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4892574f05d3SStephen Cameron 	 */
4893574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4894574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4895574f05d3SStephen Cameron 		h->acciopath_status)) {
4896592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
4897574f05d3SStephen Cameron 		if (rc == 0)
4898592a0ad5SWebb Scales 			return 0;
4899592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
490073153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
4901574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
4902574f05d3SStephen Cameron 		}
4903574f05d3SStephen Cameron 	}
4904574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
4905574f05d3SStephen Cameron }
4906574f05d3SStephen Cameron 
49078ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
49085f389360SStephen M. Cameron {
49095f389360SStephen M. Cameron 	unsigned long flags;
49105f389360SStephen M. Cameron 
49115f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
49125f389360SStephen M. Cameron 	h->scan_finished = 1;
49135f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
49145f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
49155f389360SStephen M. Cameron }
49165f389360SStephen M. Cameron 
4917a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4918a08a8471SStephen M. Cameron {
4919a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4920a08a8471SStephen M. Cameron 	unsigned long flags;
4921a08a8471SStephen M. Cameron 
49228ebc9248SWebb Scales 	/*
49238ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
49248ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
49258ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
49268ebc9248SWebb Scales 	 * piling up on a locked up controller.
49278ebc9248SWebb Scales 	 */
49288ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49298ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49305f389360SStephen M. Cameron 
4931a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4932a08a8471SStephen M. Cameron 	while (1) {
4933a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4934a08a8471SStephen M. Cameron 		if (h->scan_finished)
4935a08a8471SStephen M. Cameron 			break;
4936a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4937a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4938a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4939a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4940a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4941a08a8471SStephen M. Cameron 		 * happen if we're in here.
4942a08a8471SStephen M. Cameron 		 */
4943a08a8471SStephen M. Cameron 	}
4944a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4945a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4946a08a8471SStephen M. Cameron 
49478ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49488ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49495f389360SStephen M. Cameron 
49508aa60681SDon Brace 	hpsa_update_scsi_devices(h);
4951a08a8471SStephen M. Cameron 
49528ebc9248SWebb Scales 	hpsa_scan_complete(h);
4953a08a8471SStephen M. Cameron }
4954a08a8471SStephen M. Cameron 
49557c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
49567c0a0229SDon Brace {
495703383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
495803383736SDon Brace 
495903383736SDon Brace 	if (!logical_drive)
496003383736SDon Brace 		return -ENODEV;
49617c0a0229SDon Brace 
49627c0a0229SDon Brace 	if (qdepth < 1)
49637c0a0229SDon Brace 		qdepth = 1;
496403383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
496503383736SDon Brace 		qdepth = logical_drive->queue_depth;
496603383736SDon Brace 
496703383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
49687c0a0229SDon Brace }
49697c0a0229SDon Brace 
4970a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4971a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4972a08a8471SStephen M. Cameron {
4973a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4974a08a8471SStephen M. Cameron 	unsigned long flags;
4975a08a8471SStephen M. Cameron 	int finished;
4976a08a8471SStephen M. Cameron 
4977a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4978a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4979a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4980a08a8471SStephen M. Cameron 	return finished;
4981a08a8471SStephen M. Cameron }
4982a08a8471SStephen M. Cameron 
49832946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
4984edd16368SStephen M. Cameron {
4985b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
4986b705690dSStephen M. Cameron 	int error;
4987edd16368SStephen M. Cameron 
4988b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
49892946e82bSRobert Elliott 	if (sh == NULL) {
49902946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
49912946e82bSRobert Elliott 		return -ENOMEM;
49922946e82bSRobert Elliott 	}
4993b705690dSStephen M. Cameron 
4994b705690dSStephen M. Cameron 	sh->io_port = 0;
4995b705690dSStephen M. Cameron 	sh->n_io_port = 0;
4996b705690dSStephen M. Cameron 	sh->this_id = -1;
4997b705690dSStephen M. Cameron 	sh->max_channel = 3;
4998b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
4999b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5000b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
500141ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5002d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5003b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5004b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5005b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
5006b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
500773153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
500873153fe5SWebb Scales 	if (error) {
500973153fe5SWebb Scales 		dev_err(&h->pdev->dev,
501073153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
501173153fe5SWebb Scales 			__func__, h->ctlr);
5012b705690dSStephen M. Cameron 			scsi_host_put(sh);
5013b705690dSStephen M. Cameron 			return error;
50142946e82bSRobert Elliott 	}
50152946e82bSRobert Elliott 	h->scsi_host = sh;
50162946e82bSRobert Elliott 	return 0;
50172946e82bSRobert Elliott }
50182946e82bSRobert Elliott 
50192946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
50202946e82bSRobert Elliott {
50212946e82bSRobert Elliott 	int rv;
50222946e82bSRobert Elliott 
50232946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
50242946e82bSRobert Elliott 	if (rv) {
50252946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
50262946e82bSRobert Elliott 		return rv;
50272946e82bSRobert Elliott 	}
50282946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
50292946e82bSRobert Elliott 	return 0;
5030edd16368SStephen M. Cameron }
5031edd16368SStephen M. Cameron 
5032b69324ffSWebb Scales /*
503373153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
503473153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
503573153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
503673153fe5SWebb Scales  * low-numbered entries for our own uses.)
503773153fe5SWebb Scales  */
503873153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
503973153fe5SWebb Scales {
504073153fe5SWebb Scales 	int idx = scmd->request->tag;
504173153fe5SWebb Scales 
504273153fe5SWebb Scales 	if (idx < 0)
504373153fe5SWebb Scales 		return idx;
504473153fe5SWebb Scales 
504573153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
504673153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
504773153fe5SWebb Scales }
504873153fe5SWebb Scales 
504973153fe5SWebb Scales /*
5050b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5051b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5052b69324ffSWebb Scales  */
5053b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5054b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5055b69324ffSWebb Scales 				int reply_queue)
5056edd16368SStephen M. Cameron {
50578919358eSTomas Henzl 	int rc;
5058edd16368SStephen M. Cameron 
5059a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5060a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5061a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5062b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
506325163bd5SWebb Scales 	if (rc)
5064b69324ffSWebb Scales 		return rc;
5065edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5066edd16368SStephen M. Cameron 
5067b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5068edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5069b69324ffSWebb Scales 		return 0;
5070edd16368SStephen M. Cameron 
5071b69324ffSWebb Scales 	/*
5072b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5073b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5074b69324ffSWebb Scales 	 * looking for (but, success is good too).
5075b69324ffSWebb Scales 	 */
5076edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5077edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5078edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5079edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5080b69324ffSWebb Scales 		return 0;
5081b69324ffSWebb Scales 
5082b69324ffSWebb Scales 	return 1;
5083b69324ffSWebb Scales }
5084b69324ffSWebb Scales 
5085b69324ffSWebb Scales /*
5086b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5087b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5088b69324ffSWebb Scales  */
5089b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5090b69324ffSWebb Scales 				struct CommandList *c,
5091b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5092b69324ffSWebb Scales {
5093b69324ffSWebb Scales 	int rc;
5094b69324ffSWebb Scales 	int count = 0;
5095b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5096b69324ffSWebb Scales 
5097b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5098b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5099b69324ffSWebb Scales 
5100b69324ffSWebb Scales 		/*
5101b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5102b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5103b69324ffSWebb Scales 		 */
5104b69324ffSWebb Scales 		msleep(1000 * waittime);
5105b69324ffSWebb Scales 
5106b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5107b69324ffSWebb Scales 		if (!rc)
5108edd16368SStephen M. Cameron 			break;
5109b69324ffSWebb Scales 
5110b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5111b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5112b69324ffSWebb Scales 			waittime *= 2;
5113b69324ffSWebb Scales 
5114b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5115b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5116b69324ffSWebb Scales 			 waittime);
5117b69324ffSWebb Scales 	}
5118b69324ffSWebb Scales 
5119b69324ffSWebb Scales 	return rc;
5120b69324ffSWebb Scales }
5121b69324ffSWebb Scales 
5122b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5123b69324ffSWebb Scales 					   unsigned char lunaddr[],
5124b69324ffSWebb Scales 					   int reply_queue)
5125b69324ffSWebb Scales {
5126b69324ffSWebb Scales 	int first_queue;
5127b69324ffSWebb Scales 	int last_queue;
5128b69324ffSWebb Scales 	int rq;
5129b69324ffSWebb Scales 	int rc = 0;
5130b69324ffSWebb Scales 	struct CommandList *c;
5131b69324ffSWebb Scales 
5132b69324ffSWebb Scales 	c = cmd_alloc(h);
5133b69324ffSWebb Scales 
5134b69324ffSWebb Scales 	/*
5135b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5136b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5137b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5138b69324ffSWebb Scales 	 */
5139b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5140b69324ffSWebb Scales 		first_queue = 0;
5141b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5142b69324ffSWebb Scales 	} else {
5143b69324ffSWebb Scales 		first_queue = reply_queue;
5144b69324ffSWebb Scales 		last_queue = reply_queue;
5145b69324ffSWebb Scales 	}
5146b69324ffSWebb Scales 
5147b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5148b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5149b69324ffSWebb Scales 		if (rc)
5150b69324ffSWebb Scales 			break;
5151edd16368SStephen M. Cameron 	}
5152edd16368SStephen M. Cameron 
5153edd16368SStephen M. Cameron 	if (rc)
5154edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5155edd16368SStephen M. Cameron 	else
5156edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5157edd16368SStephen M. Cameron 
515845fcb86eSStephen Cameron 	cmd_free(h, c);
5159edd16368SStephen M. Cameron 	return rc;
5160edd16368SStephen M. Cameron }
5161edd16368SStephen M. Cameron 
5162edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5163edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5164edd16368SStephen M. Cameron  */
5165edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5166edd16368SStephen M. Cameron {
5167edd16368SStephen M. Cameron 	int rc;
5168edd16368SStephen M. Cameron 	struct ctlr_info *h;
5169edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
51702dc127bbSDan Carpenter 	char msg[48];
5171edd16368SStephen M. Cameron 
5172edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5173edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5174edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5175edd16368SStephen M. Cameron 		return FAILED;
5176e345893bSDon Brace 
5177e345893bSDon Brace 	if (lockup_detected(h))
5178e345893bSDon Brace 		return FAILED;
5179e345893bSDon Brace 
5180edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5181edd16368SStephen M. Cameron 	if (!dev) {
5182d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5183edd16368SStephen M. Cameron 		return FAILED;
5184edd16368SStephen M. Cameron 	}
518525163bd5SWebb Scales 
518625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
518725163bd5SWebb Scales 	if (lockup_detected(h)) {
51882dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51892dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
519073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
519173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
519225163bd5SWebb Scales 		return FAILED;
519325163bd5SWebb Scales 	}
519425163bd5SWebb Scales 
519525163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
519625163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
51972dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51982dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
519973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
520073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
520125163bd5SWebb Scales 		return FAILED;
520225163bd5SWebb Scales 	}
520325163bd5SWebb Scales 
5204d604f533SWebb Scales 	/* Do not attempt on controller */
5205d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5206d604f533SWebb Scales 		return SUCCESS;
5207d604f533SWebb Scales 
520825163bd5SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting");
520925163bd5SWebb Scales 
5210edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
5211d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN,
521225163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
52132dc127bbSDan Carpenter 	snprintf(msg, sizeof(msg), "reset %s",
52142dc127bbSDan Carpenter 		 rc == 0 ? "completed successfully" : "failed");
5215d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5216d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5217edd16368SStephen M. Cameron }
5218edd16368SStephen M. Cameron 
52196cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
52206cba3f19SStephen M. Cameron {
52216cba3f19SStephen M. Cameron 	u8 original_tag[8];
52226cba3f19SStephen M. Cameron 
52236cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
52246cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
52256cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
52266cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
52276cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
52286cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
52296cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
52306cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
52316cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
52326cba3f19SStephen M. Cameron }
52336cba3f19SStephen M. Cameron 
523417eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
52352b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
523617eb87d2SScott Teel {
52372b08b3e9SDon Brace 	u64 tag;
523817eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
523917eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
524017eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
52412b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
52422b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
52432b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
524454b6e9e9SScott Teel 		return;
524554b6e9e9SScott Teel 	}
524654b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
524754b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
524854b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5249dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5250dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5251dd0e19f3SScott Teel 		*taglower = cm2->Tag;
525254b6e9e9SScott Teel 		return;
525354b6e9e9SScott Teel 	}
52542b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
52552b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
52562b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
525717eb87d2SScott Teel }
525854b6e9e9SScott Teel 
525975167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
52609b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
526175167d2cSStephen M. Cameron {
526275167d2cSStephen M. Cameron 	int rc = IO_OK;
526375167d2cSStephen M. Cameron 	struct CommandList *c;
526475167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
52652b08b3e9SDon Brace 	__le32 tagupper, taglower;
526675167d2cSStephen M. Cameron 
526745fcb86eSStephen Cameron 	c = cmd_alloc(h);
526875167d2cSStephen M. Cameron 
5269a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
52709b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5271a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
52729b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
52736cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
527425163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
527517eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
527625163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
527717eb87d2SScott Teel 		__func__, tagupper, taglower);
527875167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
527975167d2cSStephen M. Cameron 
528075167d2cSStephen M. Cameron 	ei = c->err_info;
528175167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
528275167d2cSStephen M. Cameron 	case CMD_SUCCESS:
528375167d2cSStephen M. Cameron 		break;
52849437ac43SStephen Cameron 	case CMD_TMF_STATUS:
52859437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
52869437ac43SStephen Cameron 		break;
528775167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
528875167d2cSStephen M. Cameron 		rc = -1;
528975167d2cSStephen M. Cameron 		break;
529075167d2cSStephen M. Cameron 	default:
529175167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
529217eb87d2SScott Teel 			__func__, tagupper, taglower);
5293d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
529475167d2cSStephen M. Cameron 		rc = -1;
529575167d2cSStephen M. Cameron 		break;
529675167d2cSStephen M. Cameron 	}
529745fcb86eSStephen Cameron 	cmd_free(h, c);
5298dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5299dd0e19f3SScott Teel 		__func__, tagupper, taglower);
530075167d2cSStephen M. Cameron 	return rc;
530175167d2cSStephen M. Cameron }
530275167d2cSStephen M. Cameron 
53038be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
53048be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
53058be986ccSStephen Cameron {
53068be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
53078be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
53088be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
53098be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5310a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
53118be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
53128be986ccSStephen Cameron 
53138be986ccSStephen Cameron 	/*
53148be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
53158be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
53168be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
53178be986ccSStephen Cameron 	 */
53188be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
53198be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
53208be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
53218be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
53228be986ccSStephen Cameron 				sizeof(ac->error_len));
53238be986ccSStephen Cameron 
53248be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5325a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5326a58e7e53SWebb Scales 
53278be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
53288be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
53298be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
53308be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
53318be986ccSStephen Cameron 
53328be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
53338be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
53348be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
53358be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
53368be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
53378be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
53388be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
53398be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
53408be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
53418be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
53428be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
53438be986ccSStephen Cameron }
53448be986ccSStephen Cameron 
534554b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
534654b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
534754b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
534854b6e9e9SScott Teel  * Return 0 on success (IO_OK)
534954b6e9e9SScott Teel  *	 -1 on failure
535054b6e9e9SScott Teel  */
535154b6e9e9SScott Teel 
535254b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
535325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
535454b6e9e9SScott Teel {
535554b6e9e9SScott Teel 	int rc = IO_OK;
535654b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
535754b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
535854b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
535954b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
536054b6e9e9SScott Teel 
536154b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
53627fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
536354b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
536454b6e9e9SScott Teel 	if (dev == NULL) {
536554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
536654b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
536754b6e9e9SScott Teel 			return -1; /* not abortable */
536854b6e9e9SScott Teel 	}
536954b6e9e9SScott Teel 
53702ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53712ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53720d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53732ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
53740d96ef5fSWebb Scales 			"Reset as abort",
53752ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
53762ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
53772ba8bfc8SStephen M. Cameron 
537854b6e9e9SScott Teel 	if (!dev->offload_enabled) {
537954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
538054b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
538154b6e9e9SScott Teel 		return -1; /* not abortable */
538254b6e9e9SScott Teel 	}
538354b6e9e9SScott Teel 
538454b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
538554b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
538654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
538754b6e9e9SScott Teel 		return -1; /* not abortable */
538854b6e9e9SScott Teel 	}
538954b6e9e9SScott Teel 
539054b6e9e9SScott Teel 	/* send the reset */
53912ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53922ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53932ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53942ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
53952ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5396d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
539754b6e9e9SScott Teel 	if (rc != 0) {
539854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
539954b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
540054b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
540154b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
540254b6e9e9SScott Teel 		return rc; /* failed to reset */
540354b6e9e9SScott Teel 	}
540454b6e9e9SScott Teel 
540554b6e9e9SScott Teel 	/* wait for device to recover */
5406b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
540754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
540854b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
540954b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
541054b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
541154b6e9e9SScott Teel 		return -1;  /* failed to recover */
541254b6e9e9SScott Teel 	}
541354b6e9e9SScott Teel 
541454b6e9e9SScott Teel 	/* device recovered */
541554b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
541654b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
541754b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
541854b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
541954b6e9e9SScott Teel 
542054b6e9e9SScott Teel 	return rc; /* success */
542154b6e9e9SScott Teel }
542254b6e9e9SScott Teel 
54238be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
54248be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
54258be986ccSStephen Cameron {
54268be986ccSStephen Cameron 	int rc = IO_OK;
54278be986ccSStephen Cameron 	struct CommandList *c;
54288be986ccSStephen Cameron 	__le32 taglower, tagupper;
54298be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
54308be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
54318be986ccSStephen Cameron 
54328be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
54338be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
54348be986ccSStephen Cameron 		return -1;
54358be986ccSStephen Cameron 
54368be986ccSStephen Cameron 	c = cmd_alloc(h);
54378be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
54388be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
54398be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
54408be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
54418be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54428be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
54438be986ccSStephen Cameron 		__func__, tagupper, taglower);
54448be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
54458be986ccSStephen Cameron 
54468be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54478be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
54488be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
54498be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
54508be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
54518be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
54528be986ccSStephen Cameron 		rc = 0;
54538be986ccSStephen Cameron 		break;
54548be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
54558be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
54568be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
54578be986ccSStephen Cameron 		rc = -1;
54588be986ccSStephen Cameron 		break;
54598be986ccSStephen Cameron 	default:
54608be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
54618be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
54628be986ccSStephen Cameron 			__func__, tagupper, taglower,
54638be986ccSStephen Cameron 			c2->error_data.serv_response);
54648be986ccSStephen Cameron 		rc = -1;
54658be986ccSStephen Cameron 	}
54668be986ccSStephen Cameron 	cmd_free(h, c);
54678be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
54688be986ccSStephen Cameron 		tagupper, taglower);
54698be986ccSStephen Cameron 	return rc;
54708be986ccSStephen Cameron }
54718be986ccSStephen Cameron 
54726cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
547325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
54746cba3f19SStephen M. Cameron {
54758be986ccSStephen Cameron 	/*
54768be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
547754b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
54788be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
54798be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
548054b6e9e9SScott Teel 	 */
54818be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
54828be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
54838be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
54848be986ccSStephen Cameron 						reply_queue);
54858be986ccSStephen Cameron 		else
548625163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
548725163bd5SWebb Scales 							abort, reply_queue);
54888be986ccSStephen Cameron 	}
54899b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
549025163bd5SWebb Scales }
549125163bd5SWebb Scales 
549225163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
549325163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
549425163bd5SWebb Scales 					struct CommandList *c)
549525163bd5SWebb Scales {
549625163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
549725163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
549825163bd5SWebb Scales 	return c->Header.ReplyQueue;
54996cba3f19SStephen M. Cameron }
55006cba3f19SStephen M. Cameron 
55019b5c48c2SStephen Cameron /*
55029b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
55039b5c48c2SStephen Cameron  * over-subscription of commands
55049b5c48c2SStephen Cameron  */
55059b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
55069b5c48c2SStephen Cameron {
55079b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
55089b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
55099b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
55109b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
55119b5c48c2SStephen Cameron }
55129b5c48c2SStephen Cameron 
551375167d2cSStephen M. Cameron /* Send an abort for the specified command.
551475167d2cSStephen M. Cameron  *	If the device and controller support it,
551575167d2cSStephen M. Cameron  *		send a task abort request.
551675167d2cSStephen M. Cameron  */
551775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
551875167d2cSStephen M. Cameron {
551975167d2cSStephen M. Cameron 
5520a58e7e53SWebb Scales 	int rc;
552175167d2cSStephen M. Cameron 	struct ctlr_info *h;
552275167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
552375167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
552475167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
552575167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
552675167d2cSStephen M. Cameron 	int ml = 0;
55272b08b3e9SDon Brace 	__le32 tagupper, taglower;
552825163bd5SWebb Scales 	int refcount, reply_queue;
552925163bd5SWebb Scales 
553025163bd5SWebb Scales 	if (sc == NULL)
553125163bd5SWebb Scales 		return FAILED;
553275167d2cSStephen M. Cameron 
55339b5c48c2SStephen Cameron 	if (sc->device == NULL)
55349b5c48c2SStephen Cameron 		return FAILED;
55359b5c48c2SStephen Cameron 
553675167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
553775167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
55389b5c48c2SStephen Cameron 	if (h == NULL)
553975167d2cSStephen M. Cameron 		return FAILED;
554075167d2cSStephen M. Cameron 
554125163bd5SWebb Scales 	/* Find the device of the command to be aborted */
554225163bd5SWebb Scales 	dev = sc->device->hostdata;
554325163bd5SWebb Scales 	if (!dev) {
554425163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
554525163bd5SWebb Scales 				msg);
5546e345893bSDon Brace 		return FAILED;
554725163bd5SWebb Scales 	}
554825163bd5SWebb Scales 
554925163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
555025163bd5SWebb Scales 	if (lockup_detected(h)) {
555125163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
555225163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
555325163bd5SWebb Scales 		return FAILED;
555425163bd5SWebb Scales 	}
555525163bd5SWebb Scales 
555625163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
555725163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
555825163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
555925163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
556025163bd5SWebb Scales 		return FAILED;
556125163bd5SWebb Scales 	}
5562e345893bSDon Brace 
556375167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
556475167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
556575167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
556675167d2cSStephen M. Cameron 		return FAILED;
556775167d2cSStephen M. Cameron 
556875167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
55694b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
557075167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
55710d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
55724b761557SRobert Elliott 		"Aborting command", sc);
557375167d2cSStephen M. Cameron 
557475167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
557575167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
557675167d2cSStephen M. Cameron 	if (abort == NULL) {
5577281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5578281a7fd0SWebb Scales 		return SUCCESS;
5579281a7fd0SWebb Scales 	}
5580281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5581281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5582281a7fd0SWebb Scales 		cmd_free(h, abort);
5583281a7fd0SWebb Scales 		return SUCCESS;
558475167d2cSStephen M. Cameron 	}
55859b5c48c2SStephen Cameron 
55869b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
55879b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
55889b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
55899b5c48c2SStephen Cameron 		cmd_free(h, abort);
55909b5c48c2SStephen Cameron 		return FAILED;
55919b5c48c2SStephen Cameron 	}
55929b5c48c2SStephen Cameron 
5593a58e7e53SWebb Scales 	/*
5594a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5595a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5596a58e7e53SWebb Scales 	 */
5597a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5598a58e7e53SWebb Scales 		cmd_free(h, abort);
5599a58e7e53SWebb Scales 		return SUCCESS;
5600a58e7e53SWebb Scales 	}
5601a58e7e53SWebb Scales 
5602a58e7e53SWebb Scales 	abort->abort_pending = true;
560317eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
560425163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
560517eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
56067fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
560775167d2cSStephen M. Cameron 	if (as != NULL)
56084b761557SRobert Elliott 		ml += sprintf(msg+ml,
56094b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
56104b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
56114b761557SRobert Elliott 			as->serial_number);
56124b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
56130d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
56144b761557SRobert Elliott 
561575167d2cSStephen M. Cameron 	/*
561675167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
561775167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
561875167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
561975167d2cSStephen M. Cameron 	 */
56209b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
56219b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
56224b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
56234b761557SRobert Elliott 			msg);
56249b5c48c2SStephen Cameron 		cmd_free(h, abort);
56259b5c48c2SStephen Cameron 		return FAILED;
56269b5c48c2SStephen Cameron 	}
562725163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
56289b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
56299b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
563075167d2cSStephen M. Cameron 	if (rc != 0) {
56314b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
56320d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
56330d96ef5fSWebb Scales 				"FAILED to abort command");
5634281a7fd0SWebb Scales 		cmd_free(h, abort);
563575167d2cSStephen M. Cameron 		return FAILED;
563675167d2cSStephen M. Cameron 	}
56374b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5638d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5639a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5640281a7fd0SWebb Scales 	cmd_free(h, abort);
5641a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
564275167d2cSStephen M. Cameron }
564375167d2cSStephen M. Cameron 
5644edd16368SStephen M. Cameron /*
564573153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
564673153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
564773153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
564873153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
564973153fe5SWebb Scales  */
565073153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
565173153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
565273153fe5SWebb Scales {
565373153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
565473153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
565573153fe5SWebb Scales 
565673153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
565773153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
565873153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
565973153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
566073153fe5SWebb Scales 		 * bounds, it's probably not our bug.
566173153fe5SWebb Scales 		 */
566273153fe5SWebb Scales 		BUG();
566373153fe5SWebb Scales 	}
566473153fe5SWebb Scales 
566573153fe5SWebb Scales 	atomic_inc(&c->refcount);
566673153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
566773153fe5SWebb Scales 		/*
566873153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
566973153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
567073153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
567173153fe5SWebb Scales 		 * then someone is going to be very disappointed.
567273153fe5SWebb Scales 		 */
567373153fe5SWebb Scales 		dev_err(&h->pdev->dev,
567473153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
567573153fe5SWebb Scales 			idx);
567673153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
567773153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
567873153fe5SWebb Scales 		scsi_print_command(scmd);
567973153fe5SWebb Scales 	}
568073153fe5SWebb Scales 
568173153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
568273153fe5SWebb Scales 	return c;
568373153fe5SWebb Scales }
568473153fe5SWebb Scales 
568573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
568673153fe5SWebb Scales {
568773153fe5SWebb Scales 	/*
568873153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
568973153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
569073153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
569173153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
569273153fe5SWebb Scales 	 */
569373153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
569473153fe5SWebb Scales }
569573153fe5SWebb Scales 
569673153fe5SWebb Scales /*
5697edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5698edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5699edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5700edd16368SStephen M. Cameron  * cmd_free() is the complement.
5701bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5702bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5703edd16368SStephen M. Cameron  */
5704281a7fd0SWebb Scales 
5705edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5706edd16368SStephen M. Cameron {
5707edd16368SStephen M. Cameron 	struct CommandList *c;
5708360c73bdSStephen Cameron 	int refcount, i;
570973153fe5SWebb Scales 	int offset = 0;
5710edd16368SStephen M. Cameron 
571133811026SRobert Elliott 	/*
571233811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
57134c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
57144c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
57154c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
57164c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
57174c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
57184c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
57194c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
57204c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
572173153fe5SWebb Scales 	 *
572273153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
572373153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
572473153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
572573153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
572673153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
572773153fe5SWebb Scales 	 * layer will use the higher indexes.
57284c413128SStephen M. Cameron 	 */
57294c413128SStephen M. Cameron 
5730281a7fd0SWebb Scales 	for (;;) {
573173153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
573273153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
573373153fe5SWebb Scales 					offset);
573473153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5735281a7fd0SWebb Scales 			offset = 0;
5736281a7fd0SWebb Scales 			continue;
5737281a7fd0SWebb Scales 		}
5738edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5739281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5740281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5741281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
574273153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5743281a7fd0SWebb Scales 			continue;
5744281a7fd0SWebb Scales 		}
5745281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5746281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5747281a7fd0SWebb Scales 		break; /* it's ours now. */
5748281a7fd0SWebb Scales 	}
5749360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5750edd16368SStephen M. Cameron 	return c;
5751edd16368SStephen M. Cameron }
5752edd16368SStephen M. Cameron 
575373153fe5SWebb Scales /*
575473153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
575573153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
575673153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
575773153fe5SWebb Scales  * the clear-bit is harmless.
575873153fe5SWebb Scales  */
5759edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5760edd16368SStephen M. Cameron {
5761281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5762edd16368SStephen M. Cameron 		int i;
5763edd16368SStephen M. Cameron 
5764edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5765edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5766edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5767edd16368SStephen M. Cameron 	}
5768281a7fd0SWebb Scales }
5769edd16368SStephen M. Cameron 
5770edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5771edd16368SStephen M. Cameron 
577242a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
577342a91641SDon Brace 	void __user *arg)
5774edd16368SStephen M. Cameron {
5775edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5776edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5777edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5778edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5779edd16368SStephen M. Cameron 	int err;
5780edd16368SStephen M. Cameron 	u32 cp;
5781edd16368SStephen M. Cameron 
5782938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5783edd16368SStephen M. Cameron 	err = 0;
5784edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5785edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5786edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5787edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5788edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5789edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5790edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5791edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5792edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5793edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5794edd16368SStephen M. Cameron 
5795edd16368SStephen M. Cameron 	if (err)
5796edd16368SStephen M. Cameron 		return -EFAULT;
5797edd16368SStephen M. Cameron 
579842a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5799edd16368SStephen M. Cameron 	if (err)
5800edd16368SStephen M. Cameron 		return err;
5801edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5802edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5803edd16368SStephen M. Cameron 	if (err)
5804edd16368SStephen M. Cameron 		return -EFAULT;
5805edd16368SStephen M. Cameron 	return err;
5806edd16368SStephen M. Cameron }
5807edd16368SStephen M. Cameron 
5808edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
580942a91641SDon Brace 	int cmd, void __user *arg)
5810edd16368SStephen M. Cameron {
5811edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5812edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5813edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5814edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5815edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5816edd16368SStephen M. Cameron 	int err;
5817edd16368SStephen M. Cameron 	u32 cp;
5818edd16368SStephen M. Cameron 
5819938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5820edd16368SStephen M. Cameron 	err = 0;
5821edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5822edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5823edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5824edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5825edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5826edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5827edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5828edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5829edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5830edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5831edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5832edd16368SStephen M. Cameron 
5833edd16368SStephen M. Cameron 	if (err)
5834edd16368SStephen M. Cameron 		return -EFAULT;
5835edd16368SStephen M. Cameron 
583642a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5837edd16368SStephen M. Cameron 	if (err)
5838edd16368SStephen M. Cameron 		return err;
5839edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5840edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5841edd16368SStephen M. Cameron 	if (err)
5842edd16368SStephen M. Cameron 		return -EFAULT;
5843edd16368SStephen M. Cameron 	return err;
5844edd16368SStephen M. Cameron }
584571fe75a7SStephen M. Cameron 
584642a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
584771fe75a7SStephen M. Cameron {
584871fe75a7SStephen M. Cameron 	switch (cmd) {
584971fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
585071fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
585171fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
585271fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
585371fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
585471fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
585571fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
585671fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
585771fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
585871fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
585971fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
586071fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
586171fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
586271fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
586371fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
586471fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
586571fe75a7SStephen M. Cameron 
586671fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
586771fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
586871fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
586971fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
587071fe75a7SStephen M. Cameron 
587171fe75a7SStephen M. Cameron 	default:
587271fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
587371fe75a7SStephen M. Cameron 	}
587471fe75a7SStephen M. Cameron }
5875edd16368SStephen M. Cameron #endif
5876edd16368SStephen M. Cameron 
5877edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
5878edd16368SStephen M. Cameron {
5879edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
5880edd16368SStephen M. Cameron 
5881edd16368SStephen M. Cameron 	if (!argp)
5882edd16368SStephen M. Cameron 		return -EINVAL;
5883edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
5884edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
5885edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
5886edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
5887edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
5888edd16368SStephen M. Cameron 		return -EFAULT;
5889edd16368SStephen M. Cameron 	return 0;
5890edd16368SStephen M. Cameron }
5891edd16368SStephen M. Cameron 
5892edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
5893edd16368SStephen M. Cameron {
5894edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
5895edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
5896edd16368SStephen M. Cameron 	int rc;
5897edd16368SStephen M. Cameron 
5898edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
5899edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
5900edd16368SStephen M. Cameron 	if (rc != 3) {
5901edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
5902edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
5903edd16368SStephen M. Cameron 		vmaj = 0;
5904edd16368SStephen M. Cameron 		vmin = 0;
5905edd16368SStephen M. Cameron 		vsubmin = 0;
5906edd16368SStephen M. Cameron 	}
5907edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
5908edd16368SStephen M. Cameron 	if (!argp)
5909edd16368SStephen M. Cameron 		return -EINVAL;
5910edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
5911edd16368SStephen M. Cameron 		return -EFAULT;
5912edd16368SStephen M. Cameron 	return 0;
5913edd16368SStephen M. Cameron }
5914edd16368SStephen M. Cameron 
5915edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5916edd16368SStephen M. Cameron {
5917edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
5918edd16368SStephen M. Cameron 	struct CommandList *c;
5919edd16368SStephen M. Cameron 	char *buff = NULL;
592050a0decfSStephen M. Cameron 	u64 temp64;
5921c1f63c8fSStephen M. Cameron 	int rc = 0;
5922edd16368SStephen M. Cameron 
5923edd16368SStephen M. Cameron 	if (!argp)
5924edd16368SStephen M. Cameron 		return -EINVAL;
5925edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5926edd16368SStephen M. Cameron 		return -EPERM;
5927edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
5928edd16368SStephen M. Cameron 		return -EFAULT;
5929edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
5930edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
5931edd16368SStephen M. Cameron 		return -EINVAL;
5932edd16368SStephen M. Cameron 	}
5933edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
5934edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
5935edd16368SStephen M. Cameron 		if (buff == NULL)
59362dd02d74SRobert Elliott 			return -ENOMEM;
59379233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
5938edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
5939b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
5940b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
5941c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
5942c1f63c8fSStephen M. Cameron 				goto out_kfree;
5943edd16368SStephen M. Cameron 			}
5944b03a7771SStephen M. Cameron 		} else {
5945edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
5946b03a7771SStephen M. Cameron 		}
5947b03a7771SStephen M. Cameron 	}
594845fcb86eSStephen Cameron 	c = cmd_alloc(h);
5949bf43caf3SRobert Elliott 
5950edd16368SStephen M. Cameron 	/* Fill in the command type */
5951edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5952a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5953edd16368SStephen M. Cameron 	/* Fill in Command Header */
5954edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
5955edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
5956edd16368SStephen M. Cameron 		c->Header.SGList = 1;
595750a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
5958edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
5959edd16368SStephen M. Cameron 		c->Header.SGList = 0;
596050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
5961edd16368SStephen M. Cameron 	}
5962edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
5963edd16368SStephen M. Cameron 
5964edd16368SStephen M. Cameron 	/* Fill in Request block */
5965edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
5966edd16368SStephen M. Cameron 		sizeof(c->Request));
5967edd16368SStephen M. Cameron 
5968edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
5969edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
597050a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
5971edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
597250a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
597350a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
597450a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
5975bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
5976bcc48ffaSStephen M. Cameron 			goto out;
5977bcc48ffaSStephen M. Cameron 		}
597850a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
597950a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
598050a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
5981edd16368SStephen M. Cameron 	}
598225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
5983c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
5984edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
5985edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
598625163bd5SWebb Scales 	if (rc) {
598725163bd5SWebb Scales 		rc = -EIO;
598825163bd5SWebb Scales 		goto out;
598925163bd5SWebb Scales 	}
5990edd16368SStephen M. Cameron 
5991edd16368SStephen M. Cameron 	/* Copy the error information out */
5992edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
5993edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
5994edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
5995c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
5996c1f63c8fSStephen M. Cameron 		goto out;
5997edd16368SStephen M. Cameron 	}
59989233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
5999b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6000edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6001edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6002c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6003c1f63c8fSStephen M. Cameron 			goto out;
6004edd16368SStephen M. Cameron 		}
6005edd16368SStephen M. Cameron 	}
6006c1f63c8fSStephen M. Cameron out:
600745fcb86eSStephen Cameron 	cmd_free(h, c);
6008c1f63c8fSStephen M. Cameron out_kfree:
6009c1f63c8fSStephen M. Cameron 	kfree(buff);
6010c1f63c8fSStephen M. Cameron 	return rc;
6011edd16368SStephen M. Cameron }
6012edd16368SStephen M. Cameron 
6013edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6014edd16368SStephen M. Cameron {
6015edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6016edd16368SStephen M. Cameron 	struct CommandList *c;
6017edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6018edd16368SStephen M. Cameron 	int *buff_size = NULL;
601950a0decfSStephen M. Cameron 	u64 temp64;
6020edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6021edd16368SStephen M. Cameron 	int status = 0;
602201a02ffcSStephen M. Cameron 	u32 left;
602301a02ffcSStephen M. Cameron 	u32 sz;
6024edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6025edd16368SStephen M. Cameron 
6026edd16368SStephen M. Cameron 	if (!argp)
6027edd16368SStephen M. Cameron 		return -EINVAL;
6028edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6029edd16368SStephen M. Cameron 		return -EPERM;
6030edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
6031edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
6032edd16368SStephen M. Cameron 	if (!ioc) {
6033edd16368SStephen M. Cameron 		status = -ENOMEM;
6034edd16368SStephen M. Cameron 		goto cleanup1;
6035edd16368SStephen M. Cameron 	}
6036edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6037edd16368SStephen M. Cameron 		status = -EFAULT;
6038edd16368SStephen M. Cameron 		goto cleanup1;
6039edd16368SStephen M. Cameron 	}
6040edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6041edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6042edd16368SStephen M. Cameron 		status = -EINVAL;
6043edd16368SStephen M. Cameron 		goto cleanup1;
6044edd16368SStephen M. Cameron 	}
6045edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6046edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6047edd16368SStephen M. Cameron 		status = -EINVAL;
6048edd16368SStephen M. Cameron 		goto cleanup1;
6049edd16368SStephen M. Cameron 	}
6050d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6051edd16368SStephen M. Cameron 		status = -EINVAL;
6052edd16368SStephen M. Cameron 		goto cleanup1;
6053edd16368SStephen M. Cameron 	}
6054d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6055edd16368SStephen M. Cameron 	if (!buff) {
6056edd16368SStephen M. Cameron 		status = -ENOMEM;
6057edd16368SStephen M. Cameron 		goto cleanup1;
6058edd16368SStephen M. Cameron 	}
6059d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6060edd16368SStephen M. Cameron 	if (!buff_size) {
6061edd16368SStephen M. Cameron 		status = -ENOMEM;
6062edd16368SStephen M. Cameron 		goto cleanup1;
6063edd16368SStephen M. Cameron 	}
6064edd16368SStephen M. Cameron 	left = ioc->buf_size;
6065edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6066edd16368SStephen M. Cameron 	while (left) {
6067edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6068edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6069edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6070edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6071edd16368SStephen M. Cameron 			status = -ENOMEM;
6072edd16368SStephen M. Cameron 			goto cleanup1;
6073edd16368SStephen M. Cameron 		}
60749233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6075edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
60760758f4f7SStephen M. Cameron 				status = -EFAULT;
6077edd16368SStephen M. Cameron 				goto cleanup1;
6078edd16368SStephen M. Cameron 			}
6079edd16368SStephen M. Cameron 		} else
6080edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6081edd16368SStephen M. Cameron 		left -= sz;
6082edd16368SStephen M. Cameron 		data_ptr += sz;
6083edd16368SStephen M. Cameron 		sg_used++;
6084edd16368SStephen M. Cameron 	}
608545fcb86eSStephen Cameron 	c = cmd_alloc(h);
6086bf43caf3SRobert Elliott 
6087edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6088a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6089edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
609050a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
609150a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6092edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6093edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6094edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6095edd16368SStephen M. Cameron 		int i;
6096edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
609750a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6098edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
609950a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
610050a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
610150a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
610250a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6103bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6104bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6105bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6106e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6107bcc48ffaSStephen M. Cameron 			}
610850a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
610950a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
611050a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6111edd16368SStephen M. Cameron 		}
611250a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6113edd16368SStephen M. Cameron 	}
611425163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6115b03a7771SStephen M. Cameron 	if (sg_used)
6116edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6117edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
611825163bd5SWebb Scales 	if (status) {
611925163bd5SWebb Scales 		status = -EIO;
612025163bd5SWebb Scales 		goto cleanup0;
612125163bd5SWebb Scales 	}
612225163bd5SWebb Scales 
6123edd16368SStephen M. Cameron 	/* Copy the error information out */
6124edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6125edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6126edd16368SStephen M. Cameron 		status = -EFAULT;
6127e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6128edd16368SStephen M. Cameron 	}
61299233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
61302b08b3e9SDon Brace 		int i;
61312b08b3e9SDon Brace 
6132edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6133edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6134edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6135edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6136edd16368SStephen M. Cameron 				status = -EFAULT;
6137e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6138edd16368SStephen M. Cameron 			}
6139edd16368SStephen M. Cameron 			ptr += buff_size[i];
6140edd16368SStephen M. Cameron 		}
6141edd16368SStephen M. Cameron 	}
6142edd16368SStephen M. Cameron 	status = 0;
6143e2d4a1f6SStephen M. Cameron cleanup0:
614445fcb86eSStephen Cameron 	cmd_free(h, c);
6145edd16368SStephen M. Cameron cleanup1:
6146edd16368SStephen M. Cameron 	if (buff) {
61472b08b3e9SDon Brace 		int i;
61482b08b3e9SDon Brace 
6149edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6150edd16368SStephen M. Cameron 			kfree(buff[i]);
6151edd16368SStephen M. Cameron 		kfree(buff);
6152edd16368SStephen M. Cameron 	}
6153edd16368SStephen M. Cameron 	kfree(buff_size);
6154edd16368SStephen M. Cameron 	kfree(ioc);
6155edd16368SStephen M. Cameron 	return status;
6156edd16368SStephen M. Cameron }
6157edd16368SStephen M. Cameron 
6158edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6159edd16368SStephen M. Cameron 	struct CommandList *c)
6160edd16368SStephen M. Cameron {
6161edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6162edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6163edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6164edd16368SStephen M. Cameron }
61650390f0c0SStephen M. Cameron 
6166edd16368SStephen M. Cameron /*
6167edd16368SStephen M. Cameron  * ioctl
6168edd16368SStephen M. Cameron  */
616942a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6170edd16368SStephen M. Cameron {
6171edd16368SStephen M. Cameron 	struct ctlr_info *h;
6172edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
61730390f0c0SStephen M. Cameron 	int rc;
6174edd16368SStephen M. Cameron 
6175edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6176edd16368SStephen M. Cameron 
6177edd16368SStephen M. Cameron 	switch (cmd) {
6178edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6179edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6180edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6181a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6182edd16368SStephen M. Cameron 		return 0;
6183edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6184edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6185edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6186edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6187edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
618834f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61890390f0c0SStephen M. Cameron 			return -EAGAIN;
61900390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
619134f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61920390f0c0SStephen M. Cameron 		return rc;
6193edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
619434f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61950390f0c0SStephen M. Cameron 			return -EAGAIN;
61960390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
619734f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61980390f0c0SStephen M. Cameron 		return rc;
6199edd16368SStephen M. Cameron 	default:
6200edd16368SStephen M. Cameron 		return -ENOTTY;
6201edd16368SStephen M. Cameron 	}
6202edd16368SStephen M. Cameron }
6203edd16368SStephen M. Cameron 
6204bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
62056f039790SGreg Kroah-Hartman 				u8 reset_type)
620664670ac8SStephen M. Cameron {
620764670ac8SStephen M. Cameron 	struct CommandList *c;
620864670ac8SStephen M. Cameron 
620964670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6210bf43caf3SRobert Elliott 
6211a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6212a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
621364670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
621464670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
621564670ac8SStephen M. Cameron 	c->waiting = NULL;
621664670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
621764670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
621864670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
621964670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
622064670ac8SStephen M. Cameron 	 */
6221bf43caf3SRobert Elliott 	return;
622264670ac8SStephen M. Cameron }
622364670ac8SStephen M. Cameron 
6224a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6225b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6226edd16368SStephen M. Cameron 	int cmd_type)
6227edd16368SStephen M. Cameron {
6228edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
62299b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6230edd16368SStephen M. Cameron 
6231edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6232a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6233edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6234edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6235edd16368SStephen M. Cameron 		c->Header.SGList = 1;
623650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6237edd16368SStephen M. Cameron 	} else {
6238edd16368SStephen M. Cameron 		c->Header.SGList = 0;
623950a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6240edd16368SStephen M. Cameron 	}
6241edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6242edd16368SStephen M. Cameron 
6243edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6244edd16368SStephen M. Cameron 		switch (cmd) {
6245edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6246edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6247b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6248edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6249b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6250edd16368SStephen M. Cameron 			}
6251edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6252a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6253a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6254edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6255edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6256edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6257edd16368SStephen M. Cameron 			break;
6258edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6259edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6260edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6261edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6262edd16368SStephen M. Cameron 			 */
6263edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6264a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6265a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6266edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6267edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6268edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6269edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6270edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6271edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6272edd16368SStephen M. Cameron 			break;
6273edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6274edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6275a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6276a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6277a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6278edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6279edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6280edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6281bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6282bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6283edd16368SStephen M. Cameron 			break;
6284edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6285edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6286a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6287a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6288edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6289edd16368SStephen M. Cameron 			break;
6290283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6291283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6292a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6293a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6294283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6295283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6296283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6297283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6298283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6299283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6300283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6301283b4a9bSStephen M. Cameron 			break;
6302316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6303316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6304a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6305a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6306316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6307316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6308316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6309316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6310316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6311316b221aSStephen M. Cameron 			break;
631203383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
631303383736SDon Brace 			c->Request.CDBLen = 10;
631403383736SDon Brace 			c->Request.type_attr_dir =
631503383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
631603383736SDon Brace 			c->Request.Timeout = 0;
631703383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
631803383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
631903383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
632003383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
632103383736SDon Brace 			break;
6322edd16368SStephen M. Cameron 		default:
6323edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6324edd16368SStephen M. Cameron 			BUG();
6325a2dac136SStephen M. Cameron 			return -1;
6326edd16368SStephen M. Cameron 		}
6327edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6328edd16368SStephen M. Cameron 		switch (cmd) {
6329edd16368SStephen M. Cameron 
6330edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6331edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6332a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6333a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6334edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
633564670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
633664670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
633721e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6338edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6339edd16368SStephen M. Cameron 			/* LunID device */
6340edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6341edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6342edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6343edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6344edd16368SStephen M. Cameron 			break;
634575167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
63469b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
63472b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
63489b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
63499b5c48c2SStephen Cameron 				tag, c->Header.tag);
635075167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6351a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6352a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6353a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
635475167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
635575167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
635675167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
635775167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
635875167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
635975167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
63609b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
636175167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
636275167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
636375167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
636475167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
636575167d2cSStephen M. Cameron 		break;
6366edd16368SStephen M. Cameron 		default:
6367edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6368edd16368SStephen M. Cameron 				cmd);
6369edd16368SStephen M. Cameron 			BUG();
6370edd16368SStephen M. Cameron 		}
6371edd16368SStephen M. Cameron 	} else {
6372edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6373edd16368SStephen M. Cameron 		BUG();
6374edd16368SStephen M. Cameron 	}
6375edd16368SStephen M. Cameron 
6376a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6377edd16368SStephen M. Cameron 	case XFER_READ:
6378edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6379edd16368SStephen M. Cameron 		break;
6380edd16368SStephen M. Cameron 	case XFER_WRITE:
6381edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6382edd16368SStephen M. Cameron 		break;
6383edd16368SStephen M. Cameron 	case XFER_NONE:
6384edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6385edd16368SStephen M. Cameron 		break;
6386edd16368SStephen M. Cameron 	default:
6387edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6388edd16368SStephen M. Cameron 	}
6389a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6390a2dac136SStephen M. Cameron 		return -1;
6391a2dac136SStephen M. Cameron 	return 0;
6392edd16368SStephen M. Cameron }
6393edd16368SStephen M. Cameron 
6394edd16368SStephen M. Cameron /*
6395edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6396edd16368SStephen M. Cameron  */
6397edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6398edd16368SStephen M. Cameron {
6399edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6400edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6401088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6402088ba34cSStephen M. Cameron 		page_offs + size);
6403edd16368SStephen M. Cameron 
6404edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6405edd16368SStephen M. Cameron }
6406edd16368SStephen M. Cameron 
6407254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6408edd16368SStephen M. Cameron {
6409254f796bSMatt Gates 	return h->access.command_completed(h, q);
6410edd16368SStephen M. Cameron }
6411edd16368SStephen M. Cameron 
6412900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6413edd16368SStephen M. Cameron {
6414edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6415edd16368SStephen M. Cameron }
6416edd16368SStephen M. Cameron 
6417edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6418edd16368SStephen M. Cameron {
641910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
642010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6421edd16368SStephen M. Cameron }
6422edd16368SStephen M. Cameron 
642301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
642401a02ffcSStephen M. Cameron 	u32 raw_tag)
6425edd16368SStephen M. Cameron {
6426edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6427edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6428edd16368SStephen M. Cameron 		return 1;
6429edd16368SStephen M. Cameron 	}
6430edd16368SStephen M. Cameron 	return 0;
6431edd16368SStephen M. Cameron }
6432edd16368SStephen M. Cameron 
64335a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6434edd16368SStephen M. Cameron {
6435e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6436c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6437c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
64381fb011fbSStephen M. Cameron 		complete_scsi_command(c);
64398be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6440edd16368SStephen M. Cameron 		complete(c->waiting);
6441a104c99fSStephen M. Cameron }
6442a104c99fSStephen M. Cameron 
6443303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
64441d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6445303932fdSDon Brace 	u32 raw_tag)
6446303932fdSDon Brace {
6447303932fdSDon Brace 	u32 tag_index;
6448303932fdSDon Brace 	struct CommandList *c;
6449303932fdSDon Brace 
6450f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
64511d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6452303932fdSDon Brace 		c = h->cmd_pool + tag_index;
64535a3d16f5SStephen M. Cameron 		finish_cmd(c);
64541d94f94dSStephen M. Cameron 	}
6455303932fdSDon Brace }
6456303932fdSDon Brace 
645764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
645864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
645964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
646064670ac8SStephen M. Cameron  * functions.
646164670ac8SStephen M. Cameron  */
646264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
646364670ac8SStephen M. Cameron {
646464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
646564670ac8SStephen M. Cameron 		return 0;
646664670ac8SStephen M. Cameron 
646764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
646864670ac8SStephen M. Cameron 		return 0;
646964670ac8SStephen M. Cameron 
647064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
647164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
647264670ac8SStephen M. Cameron 
647364670ac8SStephen M. Cameron 	return 1;
647464670ac8SStephen M. Cameron }
647564670ac8SStephen M. Cameron 
6476254f796bSMatt Gates /*
6477254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6478254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6479254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6480254f796bSMatt Gates  */
6481254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
648264670ac8SStephen M. Cameron {
6483254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6484254f796bSMatt Gates }
6485254f796bSMatt Gates 
6486254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6487254f796bSMatt Gates {
6488254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6489254f796bSMatt Gates 	u8 q = *(u8 *) queue;
649064670ac8SStephen M. Cameron 	u32 raw_tag;
649164670ac8SStephen M. Cameron 
649264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
649364670ac8SStephen M. Cameron 		return IRQ_NONE;
649464670ac8SStephen M. Cameron 
649564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
649664670ac8SStephen M. Cameron 		return IRQ_NONE;
6497a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
649864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6499254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
650064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6501254f796bSMatt Gates 			raw_tag = next_command(h, q);
650264670ac8SStephen M. Cameron 	}
650364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
650464670ac8SStephen M. Cameron }
650564670ac8SStephen M. Cameron 
6506254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
650764670ac8SStephen M. Cameron {
6508254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
650964670ac8SStephen M. Cameron 	u32 raw_tag;
6510254f796bSMatt Gates 	u8 q = *(u8 *) queue;
651164670ac8SStephen M. Cameron 
651264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
651364670ac8SStephen M. Cameron 		return IRQ_NONE;
651464670ac8SStephen M. Cameron 
6515a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6516254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
651764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6518254f796bSMatt Gates 		raw_tag = next_command(h, q);
651964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
652064670ac8SStephen M. Cameron }
652164670ac8SStephen M. Cameron 
6522254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6523edd16368SStephen M. Cameron {
6524254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6525303932fdSDon Brace 	u32 raw_tag;
6526254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6527edd16368SStephen M. Cameron 
6528edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6529edd16368SStephen M. Cameron 		return IRQ_NONE;
6530a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
653110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6532254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
653310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
65341d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6535254f796bSMatt Gates 			raw_tag = next_command(h, q);
653610f66018SStephen M. Cameron 		}
653710f66018SStephen M. Cameron 	}
653810f66018SStephen M. Cameron 	return IRQ_HANDLED;
653910f66018SStephen M. Cameron }
654010f66018SStephen M. Cameron 
6541254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
654210f66018SStephen M. Cameron {
6543254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
654410f66018SStephen M. Cameron 	u32 raw_tag;
6545254f796bSMatt Gates 	u8 q = *(u8 *) queue;
654610f66018SStephen M. Cameron 
6547a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6548254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6549303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
65501d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6551254f796bSMatt Gates 		raw_tag = next_command(h, q);
6552edd16368SStephen M. Cameron 	}
6553edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6554edd16368SStephen M. Cameron }
6555edd16368SStephen M. Cameron 
6556a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6557a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6558a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6559a9a3a273SStephen M. Cameron  */
65606f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6561edd16368SStephen M. Cameron 			unsigned char type)
6562edd16368SStephen M. Cameron {
6563edd16368SStephen M. Cameron 	struct Command {
6564edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6565edd16368SStephen M. Cameron 		struct RequestBlock Request;
6566edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6567edd16368SStephen M. Cameron 	};
6568edd16368SStephen M. Cameron 	struct Command *cmd;
6569edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6570edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6571edd16368SStephen M. Cameron 	dma_addr_t paddr64;
65722b08b3e9SDon Brace 	__le32 paddr32;
65732b08b3e9SDon Brace 	u32 tag;
6574edd16368SStephen M. Cameron 	void __iomem *vaddr;
6575edd16368SStephen M. Cameron 	int i, err;
6576edd16368SStephen M. Cameron 
6577edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6578edd16368SStephen M. Cameron 	if (vaddr == NULL)
6579edd16368SStephen M. Cameron 		return -ENOMEM;
6580edd16368SStephen M. Cameron 
6581edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6582edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6583edd16368SStephen M. Cameron 	 * memory.
6584edd16368SStephen M. Cameron 	 */
6585edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6586edd16368SStephen M. Cameron 	if (err) {
6587edd16368SStephen M. Cameron 		iounmap(vaddr);
65881eaec8f3SRobert Elliott 		return err;
6589edd16368SStephen M. Cameron 	}
6590edd16368SStephen M. Cameron 
6591edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6592edd16368SStephen M. Cameron 	if (cmd == NULL) {
6593edd16368SStephen M. Cameron 		iounmap(vaddr);
6594edd16368SStephen M. Cameron 		return -ENOMEM;
6595edd16368SStephen M. Cameron 	}
6596edd16368SStephen M. Cameron 
6597edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6598edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6599edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6600edd16368SStephen M. Cameron 	 */
66012b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6602edd16368SStephen M. Cameron 
6603edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6604edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
660550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
66062b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6607edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6608edd16368SStephen M. Cameron 
6609edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6610a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6611a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6612edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6613edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6614edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6615edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
661650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
66172b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
661850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6619edd16368SStephen M. Cameron 
66202b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6621edd16368SStephen M. Cameron 
6622edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6623edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
66242b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6625edd16368SStephen M. Cameron 			break;
6626edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6627edd16368SStephen M. Cameron 	}
6628edd16368SStephen M. Cameron 
6629edd16368SStephen M. Cameron 	iounmap(vaddr);
6630edd16368SStephen M. Cameron 
6631edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6632edd16368SStephen M. Cameron 	 *  still complete the command.
6633edd16368SStephen M. Cameron 	 */
6634edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6635edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6636edd16368SStephen M. Cameron 			opcode, type);
6637edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6638edd16368SStephen M. Cameron 	}
6639edd16368SStephen M. Cameron 
6640edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6641edd16368SStephen M. Cameron 
6642edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6643edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6644edd16368SStephen M. Cameron 			opcode, type);
6645edd16368SStephen M. Cameron 		return -EIO;
6646edd16368SStephen M. Cameron 	}
6647edd16368SStephen M. Cameron 
6648edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6649edd16368SStephen M. Cameron 		opcode, type);
6650edd16368SStephen M. Cameron 	return 0;
6651edd16368SStephen M. Cameron }
6652edd16368SStephen M. Cameron 
6653edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6654edd16368SStephen M. Cameron 
66551df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
665642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6657edd16368SStephen M. Cameron {
6658edd16368SStephen M. Cameron 
66591df8552aSStephen M. Cameron 	if (use_doorbell) {
66601df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
66611df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
66621df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6663edd16368SStephen M. Cameron 		 */
66641df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6665cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
666685009239SStephen M. Cameron 
666700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
666885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
666985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
667085009239SStephen M. Cameron 		 * over in some weird corner cases.
667185009239SStephen M. Cameron 		 */
667200701a96SJustin Lindley 		msleep(10000);
66731df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6674edd16368SStephen M. Cameron 
6675edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6676edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6677edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6678edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
66791df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
66801df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
66811df8552aSStephen M. Cameron 		 * controller." */
6682edd16368SStephen M. Cameron 
66832662cab8SDon Brace 		int rc = 0;
66842662cab8SDon Brace 
66851df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
66862662cab8SDon Brace 
6687edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
66882662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
66892662cab8SDon Brace 		if (rc)
66902662cab8SDon Brace 			return rc;
6691edd16368SStephen M. Cameron 
6692edd16368SStephen M. Cameron 		msleep(500);
6693edd16368SStephen M. Cameron 
6694edd16368SStephen M. Cameron 		/* enter the D0 power management state */
66952662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
66962662cab8SDon Brace 		if (rc)
66972662cab8SDon Brace 			return rc;
6698c4853efeSMike Miller 
6699c4853efeSMike Miller 		/*
6700c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6701c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6702c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6703c4853efeSMike Miller 		 */
6704c4853efeSMike Miller 		msleep(500);
67051df8552aSStephen M. Cameron 	}
67061df8552aSStephen M. Cameron 	return 0;
67071df8552aSStephen M. Cameron }
67081df8552aSStephen M. Cameron 
67096f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6710580ada3cSStephen M. Cameron {
6711580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6712f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6713580ada3cSStephen M. Cameron }
6714580ada3cSStephen M. Cameron 
67156f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6716580ada3cSStephen M. Cameron {
6717580ada3cSStephen M. Cameron 	char *driver_version;
6718580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6719580ada3cSStephen M. Cameron 
6720580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6721580ada3cSStephen M. Cameron 	if (!driver_version)
6722580ada3cSStephen M. Cameron 		return -ENOMEM;
6723580ada3cSStephen M. Cameron 
6724580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6725580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6726580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6727580ada3cSStephen M. Cameron 	kfree(driver_version);
6728580ada3cSStephen M. Cameron 	return 0;
6729580ada3cSStephen M. Cameron }
6730580ada3cSStephen M. Cameron 
67316f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
67326f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6733580ada3cSStephen M. Cameron {
6734580ada3cSStephen M. Cameron 	int i;
6735580ada3cSStephen M. Cameron 
6736580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6737580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6738580ada3cSStephen M. Cameron }
6739580ada3cSStephen M. Cameron 
67406f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6741580ada3cSStephen M. Cameron {
6742580ada3cSStephen M. Cameron 
6743580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6744580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6745580ada3cSStephen M. Cameron 
6746580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6747580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6748580ada3cSStephen M. Cameron 		return -ENOMEM;
6749580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6750580ada3cSStephen M. Cameron 
6751580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6752580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6753580ada3cSStephen M. Cameron 	 */
6754580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6755580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6756580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6757580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6758580ada3cSStephen M. Cameron 	return rc;
6759580ada3cSStephen M. Cameron }
67601df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
67611df8552aSStephen M. Cameron  * states or the using the doorbell register.
67621df8552aSStephen M. Cameron  */
67636b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
67641df8552aSStephen M. Cameron {
67651df8552aSStephen M. Cameron 	u64 cfg_offset;
67661df8552aSStephen M. Cameron 	u32 cfg_base_addr;
67671df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
67681df8552aSStephen M. Cameron 	void __iomem *vaddr;
67691df8552aSStephen M. Cameron 	unsigned long paddr;
6770580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6771270d05deSStephen M. Cameron 	int rc;
67721df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6773cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6774270d05deSStephen M. Cameron 	u16 command_register;
67751df8552aSStephen M. Cameron 
67761df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
67771df8552aSStephen M. Cameron 	 * the same thing as
67781df8552aSStephen M. Cameron 	 *
67791df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
67801df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
67811df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
67821df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
67831df8552aSStephen M. Cameron 	 *
67841df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
67851df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
67861df8552aSStephen M. Cameron 	 * using the doorbell register.
67871df8552aSStephen M. Cameron 	 */
678818867659SStephen M. Cameron 
678960f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
679060f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
679125c1e56aSStephen M. Cameron 		return -ENODEV;
679225c1e56aSStephen M. Cameron 	}
679346380786SStephen M. Cameron 
679446380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
679546380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
679646380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
679718867659SStephen M. Cameron 
6798270d05deSStephen M. Cameron 	/* Save the PCI command register */
6799270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6800270d05deSStephen M. Cameron 	pci_save_state(pdev);
68011df8552aSStephen M. Cameron 
68021df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
68031df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
68041df8552aSStephen M. Cameron 	if (rc)
68051df8552aSStephen M. Cameron 		return rc;
68061df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
68071df8552aSStephen M. Cameron 	if (!vaddr)
68081df8552aSStephen M. Cameron 		return -ENOMEM;
68091df8552aSStephen M. Cameron 
68101df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
68111df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
68121df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
68131df8552aSStephen M. Cameron 	if (rc)
68141df8552aSStephen M. Cameron 		goto unmap_vaddr;
68151df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
68161df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
68171df8552aSStephen M. Cameron 	if (!cfgtable) {
68181df8552aSStephen M. Cameron 		rc = -ENOMEM;
68191df8552aSStephen M. Cameron 		goto unmap_vaddr;
68201df8552aSStephen M. Cameron 	}
6821580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
6822580ada3cSStephen M. Cameron 	if (rc)
682303741d95STomas Henzl 		goto unmap_cfgtable;
68241df8552aSStephen M. Cameron 
6825cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
6826cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
6827cf0b08d0SStephen M. Cameron 	 */
68281df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
6829cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
6830cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
6831cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
6832cf0b08d0SStephen M. Cameron 	} else {
68331df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6834cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6835050f7147SStephen Cameron 			dev_warn(&pdev->dev,
6836050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
683764670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6838cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6839cf0b08d0SStephen M. Cameron 		}
6840cf0b08d0SStephen M. Cameron 	}
68411df8552aSStephen M. Cameron 
68421df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
68431df8552aSStephen M. Cameron 	if (rc)
68441df8552aSStephen M. Cameron 		goto unmap_cfgtable;
6845edd16368SStephen M. Cameron 
6846270d05deSStephen M. Cameron 	pci_restore_state(pdev);
6847270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
6848edd16368SStephen M. Cameron 
68491df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
68501df8552aSStephen M. Cameron 	   need a little pause here */
68511df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
68521df8552aSStephen M. Cameron 
6853fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
6854fe5389c8SStephen M. Cameron 	if (rc) {
6855fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
6856050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
6857fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
6858fe5389c8SStephen M. Cameron 	}
6859fe5389c8SStephen M. Cameron 
6860580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
6861580ada3cSStephen M. Cameron 	if (rc < 0)
6862580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
6863580ada3cSStephen M. Cameron 	if (rc) {
686464670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
686564670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
686664670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
6867580ada3cSStephen M. Cameron 	} else {
686864670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
68691df8552aSStephen M. Cameron 	}
68701df8552aSStephen M. Cameron 
68711df8552aSStephen M. Cameron unmap_cfgtable:
68721df8552aSStephen M. Cameron 	iounmap(cfgtable);
68731df8552aSStephen M. Cameron 
68741df8552aSStephen M. Cameron unmap_vaddr:
68751df8552aSStephen M. Cameron 	iounmap(vaddr);
68761df8552aSStephen M. Cameron 	return rc;
6877edd16368SStephen M. Cameron }
6878edd16368SStephen M. Cameron 
6879edd16368SStephen M. Cameron /*
6880edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
6881edd16368SStephen M. Cameron  *   the io functions.
6882edd16368SStephen M. Cameron  *   This is for debug only.
6883edd16368SStephen M. Cameron  */
688442a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
6885edd16368SStephen M. Cameron {
688658f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
6887edd16368SStephen M. Cameron 	int i;
6888edd16368SStephen M. Cameron 	char temp_name[17];
6889edd16368SStephen M. Cameron 
6890edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
6891edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
6892edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
6893edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
6894edd16368SStephen M. Cameron 	temp_name[4] = '\0';
6895edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
6896edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
6897edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
6898edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
6899edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
6900edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
6901edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
6902edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
6903edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
6904edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
6905edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
6906edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
690769d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
6908edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
6909edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
6910edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
6911edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
6912edd16368SStephen M. Cameron 	temp_name[16] = '\0';
6913edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
6914edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
6915edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
6916edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
691758f8665cSStephen M. Cameron }
6918edd16368SStephen M. Cameron 
6919edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
6920edd16368SStephen M. Cameron {
6921edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
6922edd16368SStephen M. Cameron 
6923edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
6924edd16368SStephen M. Cameron 		return 0;
6925edd16368SStephen M. Cameron 	offset = 0;
6926edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
6927edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
6928edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
6929edd16368SStephen M. Cameron 			offset += 4;
6930edd16368SStephen M. Cameron 		else {
6931edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
6932edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
6933edd16368SStephen M. Cameron 			switch (mem_type) {
6934edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
6935edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
6936edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
6937edd16368SStephen M. Cameron 				break;
6938edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
6939edd16368SStephen M. Cameron 				offset += 8;
6940edd16368SStephen M. Cameron 				break;
6941edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
6942edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
6943edd16368SStephen M. Cameron 				       "base address is invalid\n");
6944edd16368SStephen M. Cameron 				return -1;
6945edd16368SStephen M. Cameron 				break;
6946edd16368SStephen M. Cameron 			}
6947edd16368SStephen M. Cameron 		}
6948edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
6949edd16368SStephen M. Cameron 			return i + 1;
6950edd16368SStephen M. Cameron 	}
6951edd16368SStephen M. Cameron 	return -1;
6952edd16368SStephen M. Cameron }
6953edd16368SStephen M. Cameron 
6954cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
6955cc64c817SRobert Elliott {
6956cc64c817SRobert Elliott 	if (h->msix_vector) {
6957cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
6958cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
6959105a3dbcSRobert Elliott 		h->msix_vector = 0;
6960cc64c817SRobert Elliott 	} else if (h->msi_vector) {
6961cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
6962cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
6963105a3dbcSRobert Elliott 		h->msi_vector = 0;
6964cc64c817SRobert Elliott 	}
6965cc64c817SRobert Elliott }
6966cc64c817SRobert Elliott 
6967edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
6968050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
6969edd16368SStephen M. Cameron  */
69706f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
6971edd16368SStephen M. Cameron {
6972edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
6973254f796bSMatt Gates 	int err, i;
6974254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
6975254f796bSMatt Gates 
6976254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
6977254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
6978254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
6979254f796bSMatt Gates 	}
6980edd16368SStephen M. Cameron 
6981edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
69826b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
69836b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
6984edd16368SStephen M. Cameron 		goto default_int_mode;
698555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
6986050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
6987eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
6988f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
6989f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
699018fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
699118fce3c4SAlexander Gordeev 					    1, h->msix_vector);
699218fce3c4SAlexander Gordeev 		if (err < 0) {
699318fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
699418fce3c4SAlexander Gordeev 			h->msix_vector = 0;
699518fce3c4SAlexander Gordeev 			goto single_msi_mode;
699618fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
699755c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
6998edd16368SStephen M. Cameron 			       "available\n", err);
6999eee0f03aSHannes Reinecke 		}
700018fce3c4SAlexander Gordeev 		h->msix_vector = err;
7001eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
7002eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
7003eee0f03aSHannes Reinecke 		return;
7004edd16368SStephen M. Cameron 	}
700518fce3c4SAlexander Gordeev single_msi_mode:
700655c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
7007050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
700855c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
7009edd16368SStephen M. Cameron 			h->msi_vector = 1;
7010edd16368SStephen M. Cameron 		else
701155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
7012edd16368SStephen M. Cameron 	}
7013edd16368SStephen M. Cameron default_int_mode:
7014edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
7015edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
7016a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
7017edd16368SStephen M. Cameron }
7018edd16368SStephen M. Cameron 
70196f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7020e5c880d1SStephen M. Cameron {
7021e5c880d1SStephen M. Cameron 	int i;
7022e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7023e5c880d1SStephen M. Cameron 
7024e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7025e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7026e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7027e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7028e5c880d1SStephen M. Cameron 
7029e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7030e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7031e5c880d1SStephen M. Cameron 			return i;
7032e5c880d1SStephen M. Cameron 
70336798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
70346798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
70356798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7036e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7037e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7038e5c880d1SStephen M. Cameron 			return -ENODEV;
7039e5c880d1SStephen M. Cameron 	}
7040e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7041e5c880d1SStephen M. Cameron }
7042e5c880d1SStephen M. Cameron 
70436f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
70443a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
70453a7774ceSStephen M. Cameron {
70463a7774ceSStephen M. Cameron 	int i;
70473a7774ceSStephen M. Cameron 
70483a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
704912d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
70503a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
705112d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
705212d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
70533a7774ceSStephen M. Cameron 				*memory_bar);
70543a7774ceSStephen M. Cameron 			return 0;
70553a7774ceSStephen M. Cameron 		}
705612d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
70573a7774ceSStephen M. Cameron 	return -ENODEV;
70583a7774ceSStephen M. Cameron }
70593a7774ceSStephen M. Cameron 
70606f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
70616f039790SGreg Kroah-Hartman 				     int wait_for_ready)
70622c4c8c8bSStephen M. Cameron {
7063fe5389c8SStephen M. Cameron 	int i, iterations;
70642c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7065fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7066fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7067fe5389c8SStephen M. Cameron 	else
7068fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
70692c4c8c8bSStephen M. Cameron 
7070fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7071fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7072fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
70732c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
70742c4c8c8bSStephen M. Cameron 				return 0;
7075fe5389c8SStephen M. Cameron 		} else {
7076fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7077fe5389c8SStephen M. Cameron 				return 0;
7078fe5389c8SStephen M. Cameron 		}
70792c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
70802c4c8c8bSStephen M. Cameron 	}
7081fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
70822c4c8c8bSStephen M. Cameron 	return -ENODEV;
70832c4c8c8bSStephen M. Cameron }
70842c4c8c8bSStephen M. Cameron 
70856f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
70866f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7087a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7088a51fd47fSStephen M. Cameron {
7089a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7090a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7091a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7092a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7093a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7094a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7095a51fd47fSStephen M. Cameron 		return -ENODEV;
7096a51fd47fSStephen M. Cameron 	}
7097a51fd47fSStephen M. Cameron 	return 0;
7098a51fd47fSStephen M. Cameron }
7099a51fd47fSStephen M. Cameron 
7100195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7101195f2c65SRobert Elliott {
7102105a3dbcSRobert Elliott 	if (h->transtable) {
7103195f2c65SRobert Elliott 		iounmap(h->transtable);
7104105a3dbcSRobert Elliott 		h->transtable = NULL;
7105105a3dbcSRobert Elliott 	}
7106105a3dbcSRobert Elliott 	if (h->cfgtable) {
7107195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7108105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7109105a3dbcSRobert Elliott 	}
7110195f2c65SRobert Elliott }
7111195f2c65SRobert Elliott 
7112195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7113195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7114195f2c65SRobert Elliott + * */
71156f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7116edd16368SStephen M. Cameron {
711701a02ffcSStephen M. Cameron 	u64 cfg_offset;
711801a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
711901a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7120303932fdSDon Brace 	u32 trans_offset;
7121a51fd47fSStephen M. Cameron 	int rc;
712277c4495cSStephen M. Cameron 
7123a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7124a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7125a51fd47fSStephen M. Cameron 	if (rc)
7126a51fd47fSStephen M. Cameron 		return rc;
712777c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7128a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7129cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7130cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
713177c4495cSStephen M. Cameron 		return -ENOMEM;
7132cd3c81c4SRobert Elliott 	}
7133580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7134580ada3cSStephen M. Cameron 	if (rc)
7135580ada3cSStephen M. Cameron 		return rc;
713677c4495cSStephen M. Cameron 	/* Find performant mode table. */
7137a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
713877c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
713977c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
714077c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7141195f2c65SRobert Elliott 	if (!h->transtable) {
7142195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7143195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
714477c4495cSStephen M. Cameron 		return -ENOMEM;
7145195f2c65SRobert Elliott 	}
714677c4495cSStephen M. Cameron 	return 0;
714777c4495cSStephen M. Cameron }
714877c4495cSStephen M. Cameron 
71496f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7150cba3d38bSStephen M. Cameron {
715141ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
715241ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
715341ce4c35SStephen Cameron 
715441ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
715572ceeaecSStephen M. Cameron 
715672ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
715772ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
715872ceeaecSStephen M. Cameron 		h->max_commands = 32;
715972ceeaecSStephen M. Cameron 
716041ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
716141ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
716241ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
716341ce4c35SStephen Cameron 			h->max_commands,
716441ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
716541ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7166cba3d38bSStephen M. Cameron 	}
7167cba3d38bSStephen M. Cameron }
7168cba3d38bSStephen M. Cameron 
7169c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7170c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7171c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7172c7ee65b3SWebb Scales  */
7173c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7174c7ee65b3SWebb Scales {
7175c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7176c7ee65b3SWebb Scales }
7177c7ee65b3SWebb Scales 
7178b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7179b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7180b93d7536SStephen M. Cameron  * SG chain block size, etc.
7181b93d7536SStephen M. Cameron  */
71826f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7183b93d7536SStephen M. Cameron {
7184cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
718545fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7186b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7187283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7188c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7189c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7190b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
71911a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7192b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7193b93d7536SStephen M. Cameron 	} else {
7194c7ee65b3SWebb Scales 		/*
7195c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7196c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7197c7ee65b3SWebb Scales 		 * would lock up the controller)
7198c7ee65b3SWebb Scales 		 */
7199c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
72001a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7201c7ee65b3SWebb Scales 		h->chainsize = 0;
7202b93d7536SStephen M. Cameron 	}
720375167d2cSStephen M. Cameron 
720475167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
720575167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
72060e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
72070e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
72080e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
72090e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
72108be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
72118be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7212b93d7536SStephen M. Cameron }
7213b93d7536SStephen M. Cameron 
721476c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
721576c46e49SStephen M. Cameron {
72160fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7217050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
721876c46e49SStephen M. Cameron 		return false;
721976c46e49SStephen M. Cameron 	}
722076c46e49SStephen M. Cameron 	return true;
722176c46e49SStephen M. Cameron }
722276c46e49SStephen M. Cameron 
722397a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7224f7c39101SStephen M. Cameron {
722597a5e98cSStephen M. Cameron 	u32 driver_support;
7226f7c39101SStephen M. Cameron 
722797a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
72280b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
72290b9e7b74SArnd Bergmann #ifdef CONFIG_X86
723097a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7231f7c39101SStephen M. Cameron #endif
723228e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
723328e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7234f7c39101SStephen M. Cameron }
7235f7c39101SStephen M. Cameron 
72363d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
72373d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
72383d0eab67SStephen M. Cameron  */
72393d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
72403d0eab67SStephen M. Cameron {
72413d0eab67SStephen M. Cameron 	u32 dma_prefetch;
72423d0eab67SStephen M. Cameron 
72433d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
72443d0eab67SStephen M. Cameron 		return;
72453d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
72463d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
72473d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
72483d0eab67SStephen M. Cameron }
72493d0eab67SStephen M. Cameron 
7250c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
725176438d08SStephen M. Cameron {
725276438d08SStephen M. Cameron 	int i;
725376438d08SStephen M. Cameron 	u32 doorbell_value;
725476438d08SStephen M. Cameron 	unsigned long flags;
725576438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7256007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
725776438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
725876438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
725976438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
726076438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7261c706a795SRobert Elliott 			goto done;
726276438d08SStephen M. Cameron 		/* delay and try again */
7263007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
726476438d08SStephen M. Cameron 	}
7265c706a795SRobert Elliott 	return -ENODEV;
7266c706a795SRobert Elliott done:
7267c706a795SRobert Elliott 	return 0;
726876438d08SStephen M. Cameron }
726976438d08SStephen M. Cameron 
7270c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7271eb6b2ae9SStephen M. Cameron {
7272eb6b2ae9SStephen M. Cameron 	int i;
72736eaf46fdSStephen M. Cameron 	u32 doorbell_value;
72746eaf46fdSStephen M. Cameron 	unsigned long flags;
7275eb6b2ae9SStephen M. Cameron 
7276eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7277eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7278eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7279eb6b2ae9SStephen M. Cameron 	 */
7280007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
728125163bd5SWebb Scales 		if (h->remove_in_progress)
728225163bd5SWebb Scales 			goto done;
72836eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
72846eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
72856eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7286382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7287c706a795SRobert Elliott 			goto done;
7288eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7289007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7290eb6b2ae9SStephen M. Cameron 	}
7291c706a795SRobert Elliott 	return -ENODEV;
7292c706a795SRobert Elliott done:
7293c706a795SRobert Elliott 	return 0;
72943f4336f3SStephen M. Cameron }
72953f4336f3SStephen M. Cameron 
7296c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
72976f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
72983f4336f3SStephen M. Cameron {
72993f4336f3SStephen M. Cameron 	u32 trans_support;
73003f4336f3SStephen M. Cameron 
73013f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
73023f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
73033f4336f3SStephen M. Cameron 		return -ENOTSUPP;
73043f4336f3SStephen M. Cameron 
73053f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7306283b4a9bSStephen M. Cameron 
73073f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
73083f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7309b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
73103f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7311c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7312c706a795SRobert Elliott 		goto error;
7313eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7314283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7315283b4a9bSStephen M. Cameron 		goto error;
7316960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7317eb6b2ae9SStephen M. Cameron 	return 0;
7318283b4a9bSStephen M. Cameron error:
7319050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7320283b4a9bSStephen M. Cameron 	return -ENODEV;
7321eb6b2ae9SStephen M. Cameron }
7322eb6b2ae9SStephen M. Cameron 
7323195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7324195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7325195f2c65SRobert Elliott {
7326195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7327195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7328105a3dbcSRobert Elliott 	h->vaddr = NULL;
7329195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7330943a7021SRobert Elliott 	/*
7331943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7332943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7333943a7021SRobert Elliott 	 */
7334195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7335943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7336195f2c65SRobert Elliott }
7337195f2c65SRobert Elliott 
7338195f2c65SRobert Elliott /* several items must be freed later */
73396f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
734077c4495cSStephen M. Cameron {
7341eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7342edd16368SStephen M. Cameron 
7343e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7344e5c880d1SStephen M. Cameron 	if (prod_index < 0)
734560f923b9SRobert Elliott 		return prod_index;
7346e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7347e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7348e5c880d1SStephen M. Cameron 
73499b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
73509b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
73519b5c48c2SStephen Cameron 
7352e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7353e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7354e5a44df8SMatthew Garrett 
735555c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7356edd16368SStephen M. Cameron 	if (err) {
7357195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7358943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7359edd16368SStephen M. Cameron 		return err;
7360edd16368SStephen M. Cameron 	}
7361edd16368SStephen M. Cameron 
7362f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7363edd16368SStephen M. Cameron 	if (err) {
736455c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7365195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7366943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7367943a7021SRobert Elliott 		return err;
7368edd16368SStephen M. Cameron 	}
73694fa604e1SRobert Elliott 
73704fa604e1SRobert Elliott 	pci_set_master(h->pdev);
73714fa604e1SRobert Elliott 
73726b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
737312d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
73743a7774ceSStephen M. Cameron 	if (err)
7375195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7376edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7377204892e9SStephen M. Cameron 	if (!h->vaddr) {
7378195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7379204892e9SStephen M. Cameron 		err = -ENOMEM;
7380195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7381204892e9SStephen M. Cameron 	}
7382fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
73832c4c8c8bSStephen M. Cameron 	if (err)
7384195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
738577c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
738677c4495cSStephen M. Cameron 	if (err)
7387195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7388b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7389edd16368SStephen M. Cameron 
739076c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7391edd16368SStephen M. Cameron 		err = -ENODEV;
7392195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7393edd16368SStephen M. Cameron 	}
739497a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
73953d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7396eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7397eb6b2ae9SStephen M. Cameron 	if (err)
7398195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7399edd16368SStephen M. Cameron 	return 0;
7400edd16368SStephen M. Cameron 
7401195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7402195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7403195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7404204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7405105a3dbcSRobert Elliott 	h->vaddr = NULL;
7406195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7407195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7408943a7021SRobert Elliott 	/*
7409943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7410943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7411943a7021SRobert Elliott 	 */
7412195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7413943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7414edd16368SStephen M. Cameron 	return err;
7415edd16368SStephen M. Cameron }
7416edd16368SStephen M. Cameron 
74176f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7418339b2b14SStephen M. Cameron {
7419339b2b14SStephen M. Cameron 	int rc;
7420339b2b14SStephen M. Cameron 
7421339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7422339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7423339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7424339b2b14SStephen M. Cameron 		return;
7425339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7426339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7427339b2b14SStephen M. Cameron 	if (rc != 0) {
7428339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7429339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7430339b2b14SStephen M. Cameron 	}
7431339b2b14SStephen M. Cameron }
7432339b2b14SStephen M. Cameron 
74336b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7434edd16368SStephen M. Cameron {
74351df8552aSStephen M. Cameron 	int rc, i;
74363b747298STomas Henzl 	void __iomem *vaddr;
7437edd16368SStephen M. Cameron 
74384c2a8c40SStephen M. Cameron 	if (!reset_devices)
74394c2a8c40SStephen M. Cameron 		return 0;
74404c2a8c40SStephen M. Cameron 
7441132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7442132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7443132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7444132aa220STomas Henzl 	 */
7445132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7446132aa220STomas Henzl 	if (rc) {
7447132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7448132aa220STomas Henzl 		return -ENODEV;
7449132aa220STomas Henzl 	}
7450132aa220STomas Henzl 	pci_disable_device(pdev);
7451132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7452132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7453132aa220STomas Henzl 	if (rc) {
7454132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7455132aa220STomas Henzl 		return -ENODEV;
7456132aa220STomas Henzl 	}
74574fa604e1SRobert Elliott 
7458859c75abSTomas Henzl 	pci_set_master(pdev);
74594fa604e1SRobert Elliott 
74603b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
74613b747298STomas Henzl 	if (vaddr == NULL) {
74623b747298STomas Henzl 		rc = -ENOMEM;
74633b747298STomas Henzl 		goto out_disable;
74643b747298STomas Henzl 	}
74653b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
74663b747298STomas Henzl 	iounmap(vaddr);
74673b747298STomas Henzl 
74681df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
74696b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7470edd16368SStephen M. Cameron 
74711df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
74721df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
747318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
747418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
74751df8552aSStephen M. Cameron 	 */
7476adf1b3a3SRobert Elliott 	if (rc)
7477132aa220STomas Henzl 		goto out_disable;
7478edd16368SStephen M. Cameron 
7479edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
74801ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7481edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7482edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7483edd16368SStephen M. Cameron 			break;
7484edd16368SStephen M. Cameron 		else
7485edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7486edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7487edd16368SStephen M. Cameron 	}
7488132aa220STomas Henzl 
7489132aa220STomas Henzl out_disable:
7490132aa220STomas Henzl 
7491132aa220STomas Henzl 	pci_disable_device(pdev);
7492132aa220STomas Henzl 	return rc;
7493edd16368SStephen M. Cameron }
7494edd16368SStephen M. Cameron 
74951fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
74961fb7c98aSRobert Elliott {
74971fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7498105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7499105a3dbcSRobert Elliott 	if (h->cmd_pool) {
75001fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75011fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
75021fb7c98aSRobert Elliott 				h->cmd_pool,
75031fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7504105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7505105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7506105a3dbcSRobert Elliott 	}
7507105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
75081fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75091fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
75101fb7c98aSRobert Elliott 				h->errinfo_pool,
75111fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7512105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7513105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7514105a3dbcSRobert Elliott 	}
75151fb7c98aSRobert Elliott }
75161fb7c98aSRobert Elliott 
7517d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
75182e9d1b36SStephen M. Cameron {
75192e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
75202e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
75212e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
75222e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
75232e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
75242e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
75252e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
75262e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
75272e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
75282e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
75292e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
75302e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
75312e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
75322c143342SRobert Elliott 		goto clean_up;
75332e9d1b36SStephen M. Cameron 	}
7534360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
75352e9d1b36SStephen M. Cameron 	return 0;
75362c143342SRobert Elliott clean_up:
75372c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
75382c143342SRobert Elliott 	return -ENOMEM;
75392e9d1b36SStephen M. Cameron }
75402e9d1b36SStephen M. Cameron 
754141b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
754241b3cf08SStephen M. Cameron {
7543ec429952SFabian Frederick 	int i, cpu;
754441b3cf08SStephen M. Cameron 
754541b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
754641b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7547ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
754841b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
754941b3cf08SStephen M. Cameron 	}
755041b3cf08SStephen M. Cameron }
755141b3cf08SStephen M. Cameron 
7552ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7553ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7554ec501a18SRobert Elliott {
7555ec501a18SRobert Elliott 	int i;
7556ec501a18SRobert Elliott 
7557ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7558ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7559ec501a18SRobert Elliott 		i = h->intr_mode;
7560ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7561ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7562105a3dbcSRobert Elliott 		h->q[i] = 0;
7563ec501a18SRobert Elliott 		return;
7564ec501a18SRobert Elliott 	}
7565ec501a18SRobert Elliott 
7566ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7567ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7568ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7569105a3dbcSRobert Elliott 		h->q[i] = 0;
7570ec501a18SRobert Elliott 	}
7571a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7572a4e17fc1SRobert Elliott 		h->q[i] = 0;
7573ec501a18SRobert Elliott }
7574ec501a18SRobert Elliott 
75759ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
75769ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
75770ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
75780ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
75790ae01a32SStephen M. Cameron {
7580254f796bSMatt Gates 	int rc, i;
75810ae01a32SStephen M. Cameron 
7582254f796bSMatt Gates 	/*
7583254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7584254f796bSMatt Gates 	 * queue to process.
7585254f796bSMatt Gates 	 */
7586254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7587254f796bSMatt Gates 		h->q[i] = (u8) i;
7588254f796bSMatt Gates 
7589eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7590254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7591a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
75928b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7593254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
75948b47004aSRobert Elliott 					0, h->intrname[i],
7595254f796bSMatt Gates 					&h->q[i]);
7596a4e17fc1SRobert Elliott 			if (rc) {
7597a4e17fc1SRobert Elliott 				int j;
7598a4e17fc1SRobert Elliott 
7599a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7600a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7601a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7602a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7603a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7604a4e17fc1SRobert Elliott 					h->q[j] = 0;
7605a4e17fc1SRobert Elliott 				}
7606a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7607a4e17fc1SRobert Elliott 					h->q[j] = 0;
7608a4e17fc1SRobert Elliott 				return rc;
7609a4e17fc1SRobert Elliott 			}
7610a4e17fc1SRobert Elliott 		}
761141b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7612254f796bSMatt Gates 	} else {
7613254f796bSMatt Gates 		/* Use single reply pool */
7614eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
76158b47004aSRobert Elliott 			if (h->msix_vector)
76168b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76178b47004aSRobert Elliott 					"%s-msix", h->devname);
76188b47004aSRobert Elliott 			else
76198b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76208b47004aSRobert Elliott 					"%s-msi", h->devname);
7621254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76228b47004aSRobert Elliott 				msixhandler, 0,
76238b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7624254f796bSMatt Gates 				&h->q[h->intr_mode]);
7625254f796bSMatt Gates 		} else {
76268b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
76278b47004aSRobert Elliott 				"%s-intx", h->devname);
7628254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76298b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
76308b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7631254f796bSMatt Gates 				&h->q[h->intr_mode]);
7632254f796bSMatt Gates 		}
7633105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7634254f796bSMatt Gates 	}
76350ae01a32SStephen M. Cameron 	if (rc) {
7636195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
76370ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7638195f2c65SRobert Elliott 		hpsa_free_irqs(h);
76390ae01a32SStephen M. Cameron 		return -ENODEV;
76400ae01a32SStephen M. Cameron 	}
76410ae01a32SStephen M. Cameron 	return 0;
76420ae01a32SStephen M. Cameron }
76430ae01a32SStephen M. Cameron 
76446f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
764564670ac8SStephen M. Cameron {
764639c53f55SRobert Elliott 	int rc;
7647bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
764864670ac8SStephen M. Cameron 
764964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
765039c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
765139c53f55SRobert Elliott 	if (rc) {
765264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
765339c53f55SRobert Elliott 		return rc;
765464670ac8SStephen M. Cameron 	}
765564670ac8SStephen M. Cameron 
765664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
765739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
765839c53f55SRobert Elliott 	if (rc) {
765964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
766064670ac8SStephen M. Cameron 			"after soft reset.\n");
766139c53f55SRobert Elliott 		return rc;
766264670ac8SStephen M. Cameron 	}
766364670ac8SStephen M. Cameron 
766464670ac8SStephen M. Cameron 	return 0;
766564670ac8SStephen M. Cameron }
766664670ac8SStephen M. Cameron 
7667072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7668072b0518SStephen M. Cameron {
7669072b0518SStephen M. Cameron 	int i;
7670072b0518SStephen M. Cameron 
7671072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7672072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7673072b0518SStephen M. Cameron 			continue;
76741fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76751fb7c98aSRobert Elliott 					h->reply_queue_size,
76761fb7c98aSRobert Elliott 					h->reply_queue[i].head,
76771fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7678072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7679072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7680072b0518SStephen M. Cameron 	}
7681105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7682072b0518SStephen M. Cameron }
7683072b0518SStephen M. Cameron 
76840097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
76850097f0f4SStephen M. Cameron {
7686105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7687105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7688105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7689105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
76902946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
76912946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
76922946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
76939ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
76949ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
76959ecd953aSRobert Elliott 	if (h->resubmit_wq) {
76969ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
76979ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
76989ecd953aSRobert Elliott 	}
76999ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
77009ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
77019ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
77029ecd953aSRobert Elliott 	}
7703105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
770464670ac8SStephen M. Cameron }
770564670ac8SStephen M. Cameron 
7706a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7707f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7708a0c12413SStephen M. Cameron {
7709281a7fd0SWebb Scales 	int i, refcount;
7710281a7fd0SWebb Scales 	struct CommandList *c;
771125163bd5SWebb Scales 	int failcount = 0;
7712a0c12413SStephen M. Cameron 
7713080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7714f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7715f2405db8SDon Brace 		c = h->cmd_pool + i;
7716281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7717281a7fd0SWebb Scales 		if (refcount > 1) {
771825163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
77195a3d16f5SStephen M. Cameron 			finish_cmd(c);
7720433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
772125163bd5SWebb Scales 			failcount++;
7722a0c12413SStephen M. Cameron 		}
7723281a7fd0SWebb Scales 		cmd_free(h, c);
7724281a7fd0SWebb Scales 	}
772525163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
772625163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7727a0c12413SStephen M. Cameron }
7728a0c12413SStephen M. Cameron 
7729094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7730094963daSStephen M. Cameron {
7731c8ed0010SRusty Russell 	int cpu;
7732094963daSStephen M. Cameron 
7733c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7734094963daSStephen M. Cameron 		u32 *lockup_detected;
7735094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7736094963daSStephen M. Cameron 		*lockup_detected = value;
7737094963daSStephen M. Cameron 	}
7738094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7739094963daSStephen M. Cameron }
7740094963daSStephen M. Cameron 
7741a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7742a0c12413SStephen M. Cameron {
7743a0c12413SStephen M. Cameron 	unsigned long flags;
7744094963daSStephen M. Cameron 	u32 lockup_detected;
7745a0c12413SStephen M. Cameron 
7746a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7747a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7748094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7749094963daSStephen M. Cameron 	if (!lockup_detected) {
7750094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7751094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
775225163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
775325163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7754094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7755094963daSStephen M. Cameron 	}
7756094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7757a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
775825163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
775925163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7760a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7761f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7762a0c12413SStephen M. Cameron }
7763a0c12413SStephen M. Cameron 
776425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7765a0c12413SStephen M. Cameron {
7766a0c12413SStephen M. Cameron 	u64 now;
7767a0c12413SStephen M. Cameron 	u32 heartbeat;
7768a0c12413SStephen M. Cameron 	unsigned long flags;
7769a0c12413SStephen M. Cameron 
7770a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7771a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7772a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7773e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
777425163bd5SWebb Scales 		return false;
7775a0c12413SStephen M. Cameron 
7776a0c12413SStephen M. Cameron 	/*
7777a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7778a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7779a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7780a0c12413SStephen M. Cameron 	 */
7781a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7782e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
778325163bd5SWebb Scales 		return false;
7784a0c12413SStephen M. Cameron 
7785a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7786a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7787a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7788a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7789a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7790a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
779125163bd5SWebb Scales 		return true;
7792a0c12413SStephen M. Cameron 	}
7793a0c12413SStephen M. Cameron 
7794a0c12413SStephen M. Cameron 	/* We're ok. */
7795a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7796a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
779725163bd5SWebb Scales 	return false;
7798a0c12413SStephen M. Cameron }
7799a0c12413SStephen M. Cameron 
78009846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
780176438d08SStephen M. Cameron {
780276438d08SStephen M. Cameron 	int i;
780376438d08SStephen M. Cameron 	char *event_type;
780476438d08SStephen M. Cameron 
7805e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
7806e4aa3e6aSStephen Cameron 		return;
7807e4aa3e6aSStephen Cameron 
780876438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
78091f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
78101f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
781176438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
781276438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
781376438d08SStephen M. Cameron 
781476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
781576438d08SStephen M. Cameron 			event_type = "state change";
781676438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
781776438d08SStephen M. Cameron 			event_type = "configuration change";
781876438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
781976438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
782076438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
782176438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
782223100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
782376438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
782476438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
782576438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
782676438d08SStephen M. Cameron 			h->events, event_type);
782776438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
782876438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
782976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
783076438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
783176438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
783276438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
783376438d08SStephen M. Cameron 	} else {
783476438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
783576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
783676438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
783776438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
783876438d08SStephen M. Cameron #if 0
783976438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
784076438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
784176438d08SStephen M. Cameron #endif
784276438d08SStephen M. Cameron 	}
78439846590eSStephen M. Cameron 	return;
784476438d08SStephen M. Cameron }
784576438d08SStephen M. Cameron 
784676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
784776438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
7848e863d68eSScott Teel  * we should rescan the controller for devices.
7849e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
785076438d08SStephen M. Cameron  */
78519846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
785276438d08SStephen M. Cameron {
785376438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
78549846590eSStephen M. Cameron 		return 0;
785576438d08SStephen M. Cameron 
785676438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
78579846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
78589846590eSStephen M. Cameron }
785976438d08SStephen M. Cameron 
786076438d08SStephen M. Cameron /*
78619846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
786276438d08SStephen M. Cameron  */
78639846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
78649846590eSStephen M. Cameron {
78659846590eSStephen M. Cameron 	unsigned long flags;
78669846590eSStephen M. Cameron 	struct offline_device_entry *d;
78679846590eSStephen M. Cameron 	struct list_head *this, *tmp;
78689846590eSStephen M. Cameron 
78699846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
78709846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
78719846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
78729846590eSStephen M. Cameron 				offline_list);
78739846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
7874d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
7875d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
7876d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
7877d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
78789846590eSStephen M. Cameron 			return 1;
7879d1fea47cSStephen M. Cameron 		}
78809846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
788176438d08SStephen M. Cameron 	}
78829846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
78839846590eSStephen M. Cameron 	return 0;
78849846590eSStephen M. Cameron }
78859846590eSStephen M. Cameron 
78866636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
7887a0c12413SStephen M. Cameron {
7888a0c12413SStephen M. Cameron 	unsigned long flags;
78898a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
78906636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
78916636e7f4SDon Brace 
78926636e7f4SDon Brace 
78936636e7f4SDon Brace 	if (h->remove_in_progress)
78948a98db73SStephen M. Cameron 		return;
78959846590eSStephen M. Cameron 
78969846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
78979846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
78989846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
78999846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
79009846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
79019846590eSStephen M. Cameron 	}
79026636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
79036636e7f4SDon Brace 	if (!h->remove_in_progress)
79046636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
79056636e7f4SDon Brace 				h->heartbeat_sample_interval);
79066636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
79076636e7f4SDon Brace }
79086636e7f4SDon Brace 
79096636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
79106636e7f4SDon Brace {
79116636e7f4SDon Brace 	unsigned long flags;
79126636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
79136636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
79146636e7f4SDon Brace 
79156636e7f4SDon Brace 	detect_controller_lockup(h);
79166636e7f4SDon Brace 	if (lockup_detected(h))
79176636e7f4SDon Brace 		return;
79189846590eSStephen M. Cameron 
79198a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
79206636e7f4SDon Brace 	if (!h->remove_in_progress)
79218a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
79228a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
79238a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7924a0c12413SStephen M. Cameron }
7925a0c12413SStephen M. Cameron 
79266636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
79276636e7f4SDon Brace 						char *name)
79286636e7f4SDon Brace {
79296636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
79306636e7f4SDon Brace 
7931397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
79326636e7f4SDon Brace 	if (!wq)
79336636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
79346636e7f4SDon Brace 
79356636e7f4SDon Brace 	return wq;
79366636e7f4SDon Brace }
79376636e7f4SDon Brace 
79386f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
79394c2a8c40SStephen M. Cameron {
79404c2a8c40SStephen M. Cameron 	int dac, rc;
79414c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
794264670ac8SStephen M. Cameron 	int try_soft_reset = 0;
794364670ac8SStephen M. Cameron 	unsigned long flags;
79446b6c1cd7STomas Henzl 	u32 board_id;
79454c2a8c40SStephen M. Cameron 
79464c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
79474c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
79484c2a8c40SStephen M. Cameron 
79496b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
79506b6c1cd7STomas Henzl 	if (rc < 0) {
79516b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
79526b6c1cd7STomas Henzl 		return rc;
79536b6c1cd7STomas Henzl 	}
79546b6c1cd7STomas Henzl 
79556b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
795664670ac8SStephen M. Cameron 	if (rc) {
795764670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
79584c2a8c40SStephen M. Cameron 			return rc;
795964670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
796064670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
796164670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
796264670ac8SStephen M. Cameron 		 * point that it can accept a command.
796364670ac8SStephen M. Cameron 		 */
796464670ac8SStephen M. Cameron 		try_soft_reset = 1;
796564670ac8SStephen M. Cameron 		rc = 0;
796664670ac8SStephen M. Cameron 	}
796764670ac8SStephen M. Cameron 
796864670ac8SStephen M. Cameron reinit_after_soft_reset:
79694c2a8c40SStephen M. Cameron 
7970303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
7971303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
7972303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
7973303932fdSDon Brace 	 */
7974303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
7975edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
7976105a3dbcSRobert Elliott 	if (!h) {
7977105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
7978ecd9aad4SStephen M. Cameron 		return -ENOMEM;
7979105a3dbcSRobert Elliott 	}
7980edd16368SStephen M. Cameron 
798155c06c71SStephen M. Cameron 	h->pdev = pdev;
7982105a3dbcSRobert Elliott 
7983a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
79849846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
79856eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
79869846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
79876eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
798834f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
79899b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
7990094963daSStephen M. Cameron 
7991094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
7992094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
79932a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
7994105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
79952a5ac326SStephen M. Cameron 		rc = -ENOMEM;
79962efa5929SRobert Elliott 		goto clean1;	/* aer/h */
79972a5ac326SStephen M. Cameron 	}
7998094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
7999094963daSStephen M. Cameron 
800055c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8001105a3dbcSRobert Elliott 	if (rc)
80022946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8003edd16368SStephen M. Cameron 
80042946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
80052946e82bSRobert Elliott 	 * interrupt_mode h->intr */
80062946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
80072946e82bSRobert Elliott 	if (rc)
80082946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
80092946e82bSRobert Elliott 
80102946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8011edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8012edd16368SStephen M. Cameron 	number_of_controllers++;
8013edd16368SStephen M. Cameron 
8014edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8015ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8016ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8017edd16368SStephen M. Cameron 		dac = 1;
8018ecd9aad4SStephen M. Cameron 	} else {
8019ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8020ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8021edd16368SStephen M. Cameron 			dac = 0;
8022ecd9aad4SStephen M. Cameron 		} else {
8023edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
80242946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8025edd16368SStephen M. Cameron 		}
8026ecd9aad4SStephen M. Cameron 	}
8027edd16368SStephen M. Cameron 
8028edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8029edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
803010f66018SStephen M. Cameron 
8031105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8032105a3dbcSRobert Elliott 	if (rc)
80332946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8034d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
80358947fd10SRobert Elliott 	if (rc)
80362946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8037105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8038105a3dbcSRobert Elliott 	if (rc)
80392946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8040a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
80419b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8042d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8043d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8044a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
8045edd16368SStephen M. Cameron 
8046edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
80479a41338eSStephen M. Cameron 	h->ndevices = 0;
80482946e82bSRobert Elliott 
80499a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8050105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8051105a3dbcSRobert Elliott 	if (rc)
80522946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
80532946e82bSRobert Elliott 
80542946e82bSRobert Elliott 	/* hook into SCSI subsystem */
80552946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
80562946e82bSRobert Elliott 	if (rc)
80572946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
80582efa5929SRobert Elliott 
80592efa5929SRobert Elliott 	/* create the resubmit workqueue */
80602efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
80612efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
80622efa5929SRobert Elliott 		rc = -ENOMEM;
80632efa5929SRobert Elliott 		goto clean7;
80642efa5929SRobert Elliott 	}
80652efa5929SRobert Elliott 
80662efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
80672efa5929SRobert Elliott 	if (!h->resubmit_wq) {
80682efa5929SRobert Elliott 		rc = -ENOMEM;
80692efa5929SRobert Elliott 		goto clean7;	/* aer/h */
80702efa5929SRobert Elliott 	}
807164670ac8SStephen M. Cameron 
8072105a3dbcSRobert Elliott 	/*
8073105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
807464670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
807564670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
807664670ac8SStephen M. Cameron 	 */
807764670ac8SStephen M. Cameron 	if (try_soft_reset) {
807864670ac8SStephen M. Cameron 
807964670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
808064670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
808164670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
808264670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
808364670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
808464670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
808564670ac8SStephen M. Cameron 		 */
808664670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
808764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
808864670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8089ec501a18SRobert Elliott 		hpsa_free_irqs(h);
80909ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
809164670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
809264670ac8SStephen M. Cameron 		if (rc) {
80939ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
80949ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8095d498757cSRobert Elliott 			/*
8096b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8097b2ef480cSRobert Elliott 			 * again. Instead, do its work
8098b2ef480cSRobert Elliott 			 */
8099b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8100b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8101b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8102b2ef480cSRobert Elliott 			/*
8103b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8104b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8105d498757cSRobert Elliott 			 */
8106d498757cSRobert Elliott 			goto clean3;
810764670ac8SStephen M. Cameron 		}
810864670ac8SStephen M. Cameron 
810964670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
811064670ac8SStephen M. Cameron 		if (rc)
811164670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
81127ef7323fSDon Brace 			goto clean7;
811364670ac8SStephen M. Cameron 
811464670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
811564670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
811664670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
811764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
811864670ac8SStephen M. Cameron 		msleep(10000);
811964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
812064670ac8SStephen M. Cameron 
812164670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
812264670ac8SStephen M. Cameron 		if (rc)
812364670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
812464670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
812564670ac8SStephen M. Cameron 
812664670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
812764670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
812864670ac8SStephen M. Cameron 		 * all over again.
812964670ac8SStephen M. Cameron 		 */
813064670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
813164670ac8SStephen M. Cameron 		try_soft_reset = 0;
813264670ac8SStephen M. Cameron 		if (rc)
8133b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
813464670ac8SStephen M. Cameron 			return -ENODEV;
813564670ac8SStephen M. Cameron 
813664670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
813764670ac8SStephen M. Cameron 	}
8138edd16368SStephen M. Cameron 
8139da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8140da0697bdSScott Teel 	h->acciopath_status = 1;
8141da0697bdSScott Teel 
8142e863d68eSScott Teel 
8143edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8144edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8145edd16368SStephen M. Cameron 
8146339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
81478a98db73SStephen M. Cameron 
81488a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
81498a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
81508a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
81518a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
81528a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81536636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
81546636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81556636e7f4SDon Brace 				h->heartbeat_sample_interval);
815688bf6d62SStephen M. Cameron 	return 0;
8157edd16368SStephen M. Cameron 
81582946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8159105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8160105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8161105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
816233a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
81632946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
81642e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
81652946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8166ec501a18SRobert Elliott 	hpsa_free_irqs(h);
81672946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
81682946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
81692946e82bSRobert Elliott 	h->scsi_host = NULL;
81702946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8171195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
81722946e82bSRobert Elliott clean2: /* lu, aer/h */
8173105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8174094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8175105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8176105a3dbcSRobert Elliott 	}
8177105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8178105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8179105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8180105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8181105a3dbcSRobert Elliott 	}
8182105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8183105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8184105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8185105a3dbcSRobert Elliott 	}
8186edd16368SStephen M. Cameron 	kfree(h);
8187ecd9aad4SStephen M. Cameron 	return rc;
8188edd16368SStephen M. Cameron }
8189edd16368SStephen M. Cameron 
8190edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8191edd16368SStephen M. Cameron {
8192edd16368SStephen M. Cameron 	char *flush_buf;
8193edd16368SStephen M. Cameron 	struct CommandList *c;
819425163bd5SWebb Scales 	int rc;
8195702890e3SStephen M. Cameron 
8196094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8197702890e3SStephen M. Cameron 		return;
8198edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8199edd16368SStephen M. Cameron 	if (!flush_buf)
8200edd16368SStephen M. Cameron 		return;
8201edd16368SStephen M. Cameron 
820245fcb86eSStephen Cameron 	c = cmd_alloc(h);
8203bf43caf3SRobert Elliott 
8204a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8205a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8206a2dac136SStephen M. Cameron 		goto out;
8207a2dac136SStephen M. Cameron 	}
820825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
820925163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
821025163bd5SWebb Scales 	if (rc)
821125163bd5SWebb Scales 		goto out;
8212edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8213a2dac136SStephen M. Cameron out:
8214edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8215edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
821645fcb86eSStephen Cameron 	cmd_free(h, c);
8217edd16368SStephen M. Cameron 	kfree(flush_buf);
8218edd16368SStephen M. Cameron }
8219edd16368SStephen M. Cameron 
8220edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8221edd16368SStephen M. Cameron {
8222edd16368SStephen M. Cameron 	struct ctlr_info *h;
8223edd16368SStephen M. Cameron 
8224edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8225edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8226edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8227edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8228edd16368SStephen M. Cameron 	 */
8229edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8230edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8231105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8232cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8233edd16368SStephen M. Cameron }
8234edd16368SStephen M. Cameron 
82356f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
823655e14e76SStephen M. Cameron {
823755e14e76SStephen M. Cameron 	int i;
823855e14e76SStephen M. Cameron 
8239105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
824055e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8241105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8242105a3dbcSRobert Elliott 	}
824355e14e76SStephen M. Cameron }
824455e14e76SStephen M. Cameron 
82456f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8246edd16368SStephen M. Cameron {
8247edd16368SStephen M. Cameron 	struct ctlr_info *h;
82488a98db73SStephen M. Cameron 	unsigned long flags;
8249edd16368SStephen M. Cameron 
8250edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8251edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8252edd16368SStephen M. Cameron 		return;
8253edd16368SStephen M. Cameron 	}
8254edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
82558a98db73SStephen M. Cameron 
82568a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
82578a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
82588a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
82598a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
82606636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
82616636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
82626636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
82636636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8264cc64c817SRobert Elliott 
82652d041306SDon Brace 	/*
82662d041306SDon Brace 	 * Call before disabling interrupts.
82672d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
82682d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
82692d041306SDon Brace 	 * operations which cannot complete and will hang the system.
82702d041306SDon Brace 	 */
82712d041306SDon Brace 	if (h->scsi_host)
82722d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8273105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8274195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8275edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8276cc64c817SRobert Elliott 
8277105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8278105a3dbcSRobert Elliott 
82792946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
82802946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
82812946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8282105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8283105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
82841fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
8285105a3dbcSRobert Elliott 
8286105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8287195f2c65SRobert Elliott 
82882946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
82892946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
82902946e82bSRobert Elliott 
8291195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
82922946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8293195f2c65SRobert Elliott 
8294105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8295105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8296105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8297105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8298edd16368SStephen M. Cameron }
8299edd16368SStephen M. Cameron 
8300edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8301edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8302edd16368SStephen M. Cameron {
8303edd16368SStephen M. Cameron 	return -ENOSYS;
8304edd16368SStephen M. Cameron }
8305edd16368SStephen M. Cameron 
8306edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8307edd16368SStephen M. Cameron {
8308edd16368SStephen M. Cameron 	return -ENOSYS;
8309edd16368SStephen M. Cameron }
8310edd16368SStephen M. Cameron 
8311edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8312f79cfec6SStephen M. Cameron 	.name = HPSA,
8313edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
83146f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8315edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8316edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8317edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8318edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8319edd16368SStephen M. Cameron };
8320edd16368SStephen M. Cameron 
8321303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8322303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8323303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8324303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8325303932fdSDon Brace  * byte increments) which the controller uses to fetch
8326303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8327303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8328303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8329303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8330303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8331303932fdSDon Brace  * bits of the command address.
8332303932fdSDon Brace  */
8333303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
83342b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8335303932fdSDon Brace {
8336303932fdSDon Brace 	int i, j, b, size;
8337303932fdSDon Brace 
8338303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8339303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8340303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8341e1f7de0cSMatt Gates 		size = i + min_blocks;
8342303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8343303932fdSDon Brace 		/* Find the bucket that is just big enough */
8344e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8345303932fdSDon Brace 			if (bucket[j] >= size) {
8346303932fdSDon Brace 				b = j;
8347303932fdSDon Brace 				break;
8348303932fdSDon Brace 			}
8349303932fdSDon Brace 		}
8350303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8351303932fdSDon Brace 		bucket_map[i] = b;
8352303932fdSDon Brace 	}
8353303932fdSDon Brace }
8354303932fdSDon Brace 
8355105a3dbcSRobert Elliott /*
8356105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8357105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8358105a3dbcSRobert Elliott  */
8359c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8360303932fdSDon Brace {
83616c311b57SStephen M. Cameron 	int i;
83626c311b57SStephen M. Cameron 	unsigned long register_value;
8363e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8364e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8365e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8366b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8367b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8368e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8369def342bdSStephen M. Cameron 
8370def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8371def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8372def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8373def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8374def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8375def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8376def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8377def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8378def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8379def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8380d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8381def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8382def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8383def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8384def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8385def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8386def342bdSStephen M. Cameron 	 */
8387d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8388b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8389b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8390b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8391b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8392b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8393b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8394b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8395b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8396b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8397b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8398d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8399303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8400303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8401303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8402303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8403303932fdSDon Brace 	 */
8404303932fdSDon Brace 
8405b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8406b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8407b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8408b3a52e79SStephen M. Cameron 	 */
8409b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8410b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8411b3a52e79SStephen M. Cameron 
8412303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8413072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8414072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8415303932fdSDon Brace 
8416d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8417d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8418e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8419303932fdSDon Brace 	for (i = 0; i < 8; i++)
8420303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8421303932fdSDon Brace 
8422303932fdSDon Brace 	/* size of controller ring buffer */
8423303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8424254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8425303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8426303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8427254f796bSMatt Gates 
8428254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8429254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8430072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8431254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8432254f796bSMatt Gates 	}
8433254f796bSMatt Gates 
8434b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8435e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8436e1f7de0cSMatt Gates 	/*
8437e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8438e1f7de0cSMatt Gates 	 */
8439e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8440e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8441e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8442e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8443c349775eSScott Teel 	} else {
8444c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8445c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8446c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8447c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8448c349775eSScott Teel 		}
8449e1f7de0cSMatt Gates 	}
8450303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8451c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8452c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8453c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8454c706a795SRobert Elliott 		return -ENODEV;
8455c706a795SRobert Elliott 	}
8456303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8457303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8458050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8459050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8460c706a795SRobert Elliott 		return -ENODEV;
8461303932fdSDon Brace 	}
8462960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8463e1f7de0cSMatt Gates 	h->access = access;
8464e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8465e1f7de0cSMatt Gates 
8466b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8467b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8468c706a795SRobert Elliott 		return 0;
8469e1f7de0cSMatt Gates 
8470b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8471e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8472e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8473e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8474e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8475e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8476e1f7de0cSMatt Gates 		}
8477283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8478283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8479e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8480e1f7de0cSMatt Gates 
8481e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8482072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8483072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8484072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8485072b0518SStephen M. Cameron 				h->reply_queue_size);
8486e1f7de0cSMatt Gates 
8487e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8488e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8489e1f7de0cSMatt Gates 		 */
8490e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8491e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8492e1f7de0cSMatt Gates 
8493e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8494e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8495e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8496e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8497e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
84982b08b3e9SDon Brace 			cp->host_context_flags =
84992b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8500e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8501e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
850250a0decfSStephen M. Cameron 			cp->tag =
8503f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
850450a0decfSStephen M. Cameron 			cp->host_addr =
850550a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8506e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8507e1f7de0cSMatt Gates 		}
8508b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8509b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8510b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8511b9af4937SStephen M. Cameron 		int rc;
8512b9af4937SStephen M. Cameron 
8513b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8514b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8515b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8516b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8517b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8518b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8519b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8520b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8521b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8522b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8523b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8524b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8525b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8526b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8527b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8528b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8529b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8530b9af4937SStephen M. Cameron 	}
8531b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8532c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8533c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8534c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8535c706a795SRobert Elliott 		return -ENODEV;
8536c706a795SRobert Elliott 	}
8537c706a795SRobert Elliott 	return 0;
8538e1f7de0cSMatt Gates }
8539e1f7de0cSMatt Gates 
85401fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
85411fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
85421fb7c98aSRobert Elliott {
8543105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
85441fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
85451fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
85461fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
85471fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8548105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8549105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8550105a3dbcSRobert Elliott 	}
85511fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8552105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
85531fb7c98aSRobert Elliott }
85541fb7c98aSRobert Elliott 
8555d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8556d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8557e1f7de0cSMatt Gates {
8558283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8559283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8560283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8561283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8562283b4a9bSStephen M. Cameron 
8563e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8564e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8565e1f7de0cSMatt Gates 	 * hardware.
8566e1f7de0cSMatt Gates 	 */
8567e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8568e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8569e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8570e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8571e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8572e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8573e1f7de0cSMatt Gates 
8574e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8575283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8576e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8577e1f7de0cSMatt Gates 
8578e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8579e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8580e1f7de0cSMatt Gates 		goto clean_up;
8581e1f7de0cSMatt Gates 
8582e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8583e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8584e1f7de0cSMatt Gates 	return 0;
8585e1f7de0cSMatt Gates 
8586e1f7de0cSMatt Gates clean_up:
85871fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
85882dd02d74SRobert Elliott 	return -ENOMEM;
85896c311b57SStephen M. Cameron }
85906c311b57SStephen M. Cameron 
85911fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
85921fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
85931fb7c98aSRobert Elliott {
8594d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8595d9a729f3SWebb Scales 
8596105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
85971fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
85981fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
85991fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
86001fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8601105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8602105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8603105a3dbcSRobert Elliott 	}
86041fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8605105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
86061fb7c98aSRobert Elliott }
86071fb7c98aSRobert Elliott 
8608d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8609d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8610aca9012aSStephen M. Cameron {
8611d9a729f3SWebb Scales 	int rc;
8612d9a729f3SWebb Scales 
8613aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8614aca9012aSStephen M. Cameron 
8615aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8616aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8617aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8618aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8619aca9012aSStephen M. Cameron 
8620aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8621aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8622aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8623aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8624aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8625aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8626aca9012aSStephen M. Cameron 
8627aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8628aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8629aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8630aca9012aSStephen M. Cameron 
8631aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8632d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8633d9a729f3SWebb Scales 		rc = -ENOMEM;
8634d9a729f3SWebb Scales 		goto clean_up;
8635d9a729f3SWebb Scales 	}
8636d9a729f3SWebb Scales 
8637d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8638d9a729f3SWebb Scales 	if (rc)
8639aca9012aSStephen M. Cameron 		goto clean_up;
8640aca9012aSStephen M. Cameron 
8641aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8642aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8643aca9012aSStephen M. Cameron 	return 0;
8644aca9012aSStephen M. Cameron 
8645aca9012aSStephen M. Cameron clean_up:
86461fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8647d9a729f3SWebb Scales 	return rc;
8648aca9012aSStephen M. Cameron }
8649aca9012aSStephen M. Cameron 
8650105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8651105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8652105a3dbcSRobert Elliott {
8653105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8654105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8655105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8656105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8657105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8658105a3dbcSRobert Elliott }
8659105a3dbcSRobert Elliott 
8660105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8661105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8662105a3dbcSRobert Elliott  */
8663105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
86646c311b57SStephen M. Cameron {
86656c311b57SStephen M. Cameron 	u32 trans_support;
8666e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8667e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8668105a3dbcSRobert Elliott 	int i, rc;
86696c311b57SStephen M. Cameron 
867002ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8671105a3dbcSRobert Elliott 		return 0;
867202ec19c8SStephen M. Cameron 
867367c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
867467c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8675105a3dbcSRobert Elliott 		return 0;
867667c99a72Sscameron@beardog.cce.hp.com 
8677e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8678e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8679e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
8680e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
8681105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
8682105a3dbcSRobert Elliott 		if (rc)
8683105a3dbcSRobert Elliott 			return rc;
8684105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8685aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
8686aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
8687105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
8688105a3dbcSRobert Elliott 		if (rc)
8689105a3dbcSRobert Elliott 			return rc;
8690e1f7de0cSMatt Gates 	}
8691e1f7de0cSMatt Gates 
8692eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
8693cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
86946c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
8695072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
86966c311b57SStephen M. Cameron 
8697254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8698072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
8699072b0518SStephen M. Cameron 						h->reply_queue_size,
8700072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
8701105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
8702105a3dbcSRobert Elliott 			rc = -ENOMEM;
8703105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
8704105a3dbcSRobert Elliott 		}
8705254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
8706254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
8707254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
8708254f796bSMatt Gates 	}
8709254f796bSMatt Gates 
87106c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
8711d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
87126c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8713105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
8714105a3dbcSRobert Elliott 		rc = -ENOMEM;
8715105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
8716105a3dbcSRobert Elliott 	}
87176c311b57SStephen M. Cameron 
8718105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
8719105a3dbcSRobert Elliott 	if (rc)
8720105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
8721105a3dbcSRobert Elliott 	return 0;
8722303932fdSDon Brace 
8723105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
8724303932fdSDon Brace 	kfree(h->blockFetchTable);
8725105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8726105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
8727105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8728105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8729105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8730105a3dbcSRobert Elliott 	return rc;
8731303932fdSDon Brace }
8732303932fdSDon Brace 
873323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
873476438d08SStephen M. Cameron {
873523100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
873623100dd9SStephen M. Cameron }
873723100dd9SStephen M. Cameron 
873823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
873923100dd9SStephen M. Cameron {
874023100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
8741f2405db8SDon Brace 	int i, accel_cmds_out;
8742281a7fd0SWebb Scales 	int refcount;
874376438d08SStephen M. Cameron 
8744f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
874523100dd9SStephen M. Cameron 		accel_cmds_out = 0;
8746f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
8747f2405db8SDon Brace 			c = h->cmd_pool + i;
8748281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
8749281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
875023100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
8751281a7fd0SWebb Scales 			cmd_free(h, c);
8752f2405db8SDon Brace 		}
875323100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
875476438d08SStephen M. Cameron 			break;
875576438d08SStephen M. Cameron 		msleep(100);
875676438d08SStephen M. Cameron 	} while (1);
875776438d08SStephen M. Cameron }
875876438d08SStephen M. Cameron 
8759edd16368SStephen M. Cameron /*
8760edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
8761edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
8762edd16368SStephen M. Cameron  */
8763edd16368SStephen M. Cameron static int __init hpsa_init(void)
8764edd16368SStephen M. Cameron {
876531468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
8766edd16368SStephen M. Cameron }
8767edd16368SStephen M. Cameron 
8768edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
8769edd16368SStephen M. Cameron {
8770edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
8771edd16368SStephen M. Cameron }
8772edd16368SStephen M. Cameron 
8773e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
8774e1f7de0cSMatt Gates {
8775e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
8776dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
8777dd0e19f3SScott Teel 
8778dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
8779dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
8780dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
8781dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
8782dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
8783dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
8784dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
8785dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
8786dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
8787dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
8788dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
8789dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
8790dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
8791dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
8792dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
8793dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
8794dd0e19f3SScott Teel 
8795dd0e19f3SScott Teel #undef VERIFY_OFFSET
8796dd0e19f3SScott Teel 
8797dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
8798b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
8799b66cc250SMike Miller 
8800b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
8801b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
8802b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
8803b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
8804b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
8805b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
8806b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
8807b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
8808b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
8809b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
8810b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
8811b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
8812b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
8813b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
8814b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
8815b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
8816b66cc250SMike Miller 
8817b66cc250SMike Miller #undef VERIFY_OFFSET
8818b66cc250SMike Miller 
8819b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
8820e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
8821e1f7de0cSMatt Gates 
8822e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
8823e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
8824e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
8825e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
8826e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
8827e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
8828e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
8829e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
8830e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
8831e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
8832e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
8833e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
8834e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
8835e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
8836e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
8837e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
8838e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
8839e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
8840e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
8841e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
8842e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
8843e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
884450a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
8845e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
8846e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
8847e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
8848e1f7de0cSMatt Gates #undef VERIFY_OFFSET
8849e1f7de0cSMatt Gates }
8850e1f7de0cSMatt Gates 
8851edd16368SStephen M. Cameron module_init(hpsa_init);
8852edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
8853