1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 31358f6dcSDon Brace * Copyright 2014-2015 PMC-Sierra, Inc. 41358f6dcSDon Brace * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P. 5edd16368SStephen M. Cameron * 6edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 7edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 8edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 9edd16368SStephen M. Cameron * 10edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 11edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 12edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 13edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 14edd16368SStephen M. Cameron * 151358f6dcSDon Brace * Questions/Comments/Bugfixes to storagedev@pmcs.com 16edd16368SStephen M. Cameron * 17edd16368SStephen M. Cameron */ 18edd16368SStephen M. Cameron 19edd16368SStephen M. Cameron #include <linux/module.h> 20edd16368SStephen M. Cameron #include <linux/interrupt.h> 21edd16368SStephen M. Cameron #include <linux/types.h> 22edd16368SStephen M. Cameron #include <linux/pci.h> 23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 24edd16368SStephen M. Cameron #include <linux/kernel.h> 25edd16368SStephen M. Cameron #include <linux/slab.h> 26edd16368SStephen M. Cameron #include <linux/delay.h> 27edd16368SStephen M. Cameron #include <linux/fs.h> 28edd16368SStephen M. Cameron #include <linux/timer.h> 29edd16368SStephen M. Cameron #include <linux/init.h> 30edd16368SStephen M. Cameron #include <linux/spinlock.h> 31edd16368SStephen M. Cameron #include <linux/compat.h> 32edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 33edd16368SStephen M. Cameron #include <linux/uaccess.h> 34edd16368SStephen M. Cameron #include <linux/io.h> 35edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 36edd16368SStephen M. Cameron #include <linux/completion.h> 37edd16368SStephen M. Cameron #include <linux/moduleparam.h> 38edd16368SStephen M. Cameron #include <scsi/scsi.h> 39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 40edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 41edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 439437ac43SStephen Cameron #include <scsi/scsi_eh.h> 4473153fe5SWebb Scales #include <scsi/scsi_dbg.h> 45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 46edd16368SStephen M. Cameron #include <linux/string.h> 47edd16368SStephen M. Cameron #include <linux/bitmap.h> 4860063497SArun Sharma #include <linux/atomic.h> 49a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5042a91641SDon Brace #include <linux/percpu-defs.h> 51094963daSStephen M. Cameron #include <linux/percpu.h> 522b08b3e9SDon Brace #include <asm/unaligned.h> 53283b4a9bSStephen M. Cameron #include <asm/div64.h> 54edd16368SStephen M. Cameron #include "hpsa_cmd.h" 55edd16368SStephen M. Cameron #include "hpsa.h" 56edd16368SStephen M. Cameron 57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0" 59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 60f79cfec6SStephen M. Cameron #define HPSA "hpsa" 61edd16368SStephen M. Cameron 62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 68edd16368SStephen M. Cameron 69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 71edd16368SStephen M. Cameron 72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 75edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 78edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 79edd16368SStephen M. Cameron 80edd16368SStephen M. Cameron static int hpsa_allow_any; 81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 83edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8402ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8702ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 88edd16368SStephen M. Cameron 89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 92edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 96163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 97163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 98f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1223b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1293b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 131fdfa4b6dSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580}, 1328e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1338e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1348e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1358e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1368e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 137edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 138edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 139edd16368SStephen M. Cameron {0,} 140edd16368SStephen M. Cameron }; 141edd16368SStephen M. Cameron 142edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 143edd16368SStephen M. Cameron 144edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 145edd16368SStephen M. Cameron * product = Marketing Name for the board 146edd16368SStephen M. Cameron * access = Address of the struct of function pointers 147edd16368SStephen M. Cameron */ 148edd16368SStephen M. Cameron static struct board_type products[] = { 149edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 150edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 151edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 152edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 153edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 154163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 155163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1567d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 157fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 158fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 159fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 160fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 161fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 162fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 163fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1641fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1651fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1661fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1671fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1681fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1691fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1701fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 17127fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 17227fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 17327fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 17427fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 175c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 17627fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 17727fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 17897b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 17927fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 18027fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 18127fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 18227fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 18397b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 18427fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 18527fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 1863b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1873b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 18827fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 189fdfa4b6dSDon Brace {0x05809005, "SmartHBA-SA", &SA5_access}, 1908e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1918e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1928e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1938e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1948e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 195edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 196edd16368SStephen M. Cameron }; 197edd16368SStephen M. Cameron 198a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 199a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 200a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 201a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 202edd16368SStephen M. Cameron static int number_of_controllers; 203edd16368SStephen M. Cameron 20410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 20510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 20642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 207edd16368SStephen M. Cameron 208edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 20942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 21042a91641SDon Brace void __user *arg); 211edd16368SStephen M. Cameron #endif 212edd16368SStephen M. Cameron 213edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 214edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 21573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 21673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 21773153fe5SWebb Scales struct scsi_cmnd *scmd); 218a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 219b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 220edd16368SStephen M. Cameron int cmd_type); 2212c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 222b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 223edd16368SStephen M. Cameron 224f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 225a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 226a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 227a08a8471SStephen M. Cameron unsigned long elapsed_time); 2287c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 229edd16368SStephen M. Cameron 230edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 23175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 232edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 23341ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 234edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 235edd16368SStephen M. Cameron 236edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 237edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 238edd16368SStephen M. Cameron struct CommandList *c); 239edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 240edd16368SStephen M. Cameron struct CommandList *c); 241303932fdSDon Brace /* performant mode helper functions */ 242303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2432b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 244105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 245105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 246254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2476f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2486f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2491df8552aSStephen M. Cameron u64 *cfg_offset); 2506f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2511df8552aSStephen M. Cameron unsigned long *memory_bar); 2526f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2536f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2546f039790SGreg Kroah-Hartman int wait_for_ready); 25575167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 256c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 257fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 258fe5389c8SStephen M. Cameron #define BOARD_READY 1 25923100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 26076438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 261c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 262c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 26303383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 264080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 26525163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 26625163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 2678270b862SJoe Handzik static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device); 268edd16368SStephen M. Cameron 269edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 270edd16368SStephen M. Cameron { 271edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 272edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 273edd16368SStephen M. Cameron } 274edd16368SStephen M. Cameron 275a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 276a23513e8SStephen M. Cameron { 277a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 278a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 279a23513e8SStephen M. Cameron } 280a23513e8SStephen M. Cameron 281a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 282a58e7e53SWebb Scales { 283a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 284a58e7e53SWebb Scales } 285a58e7e53SWebb Scales 286d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c) 287d604f533SWebb Scales { 288d604f533SWebb Scales return c->abort_pending || c->reset_pending; 289d604f533SWebb Scales } 290d604f533SWebb Scales 2919437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 2929437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 2939437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 2949437ac43SStephen Cameron { 2959437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 2969437ac43SStephen Cameron bool rc; 2979437ac43SStephen Cameron 2989437ac43SStephen Cameron *sense_key = -1; 2999437ac43SStephen Cameron *asc = -1; 3009437ac43SStephen Cameron *ascq = -1; 3019437ac43SStephen Cameron 3029437ac43SStephen Cameron if (sense_data_len < 1) 3039437ac43SStephen Cameron return; 3049437ac43SStephen Cameron 3059437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3069437ac43SStephen Cameron if (rc) { 3079437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3089437ac43SStephen Cameron *asc = sshdr.asc; 3099437ac43SStephen Cameron *ascq = sshdr.ascq; 3109437ac43SStephen Cameron } 3119437ac43SStephen Cameron } 3129437ac43SStephen Cameron 313edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 314edd16368SStephen M. Cameron struct CommandList *c) 315edd16368SStephen M. Cameron { 3169437ac43SStephen Cameron u8 sense_key, asc, ascq; 3179437ac43SStephen Cameron int sense_len; 3189437ac43SStephen Cameron 3199437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3209437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3219437ac43SStephen Cameron else 3229437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3239437ac43SStephen Cameron 3249437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3259437ac43SStephen Cameron &sense_key, &asc, &ascq); 32681c27557SDon Brace if (sense_key != UNIT_ATTENTION || asc == 0xff) 327edd16368SStephen M. Cameron return 0; 328edd16368SStephen M. Cameron 3299437ac43SStephen Cameron switch (asc) { 330edd16368SStephen M. Cameron case STATE_CHANGED: 3319437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3322946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3332946e82bSRobert Elliott h->devname); 334edd16368SStephen M. Cameron break; 335edd16368SStephen M. Cameron case LUN_FAILED: 3367f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3372946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 338edd16368SStephen M. Cameron break; 339edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 3407f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3412946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 342edd16368SStephen M. Cameron /* 3434f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 3444f4eb9f1SScott Teel * target (array) devices. 345edd16368SStephen M. Cameron */ 346edd16368SStephen M. Cameron break; 347edd16368SStephen M. Cameron case POWER_OR_RESET: 3482946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3492946e82bSRobert Elliott "%s: a power on or device reset detected\n", 3502946e82bSRobert Elliott h->devname); 351edd16368SStephen M. Cameron break; 352edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 3532946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3542946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 3552946e82bSRobert Elliott h->devname); 356edd16368SStephen M. Cameron break; 357edd16368SStephen M. Cameron default: 3582946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3592946e82bSRobert Elliott "%s: unknown unit attention detected\n", 3602946e82bSRobert Elliott h->devname); 361edd16368SStephen M. Cameron break; 362edd16368SStephen M. Cameron } 363edd16368SStephen M. Cameron return 1; 364edd16368SStephen M. Cameron } 365edd16368SStephen M. Cameron 366852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 367852af20aSMatt Bondurant { 368852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 369852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 370852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 371852af20aSMatt Bondurant return 0; 372852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 373852af20aSMatt Bondurant return 1; 374852af20aSMatt Bondurant } 375852af20aSMatt Bondurant 376e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 377e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 378e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 379e985c58fSStephen Cameron { 380e985c58fSStephen Cameron int ld; 381e985c58fSStephen Cameron struct ctlr_info *h; 382e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 383e985c58fSStephen Cameron 384e985c58fSStephen Cameron h = shost_to_hba(shost); 385e985c58fSStephen Cameron ld = lockup_detected(h); 386e985c58fSStephen Cameron 387e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 388e985c58fSStephen Cameron } 389e985c58fSStephen Cameron 390da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 391da0697bdSScott Teel struct device_attribute *attr, 392da0697bdSScott Teel const char *buf, size_t count) 393da0697bdSScott Teel { 394da0697bdSScott Teel int status, len; 395da0697bdSScott Teel struct ctlr_info *h; 396da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 397da0697bdSScott Teel char tmpbuf[10]; 398da0697bdSScott Teel 399da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 400da0697bdSScott Teel return -EACCES; 401da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 402da0697bdSScott Teel strncpy(tmpbuf, buf, len); 403da0697bdSScott Teel tmpbuf[len] = '\0'; 404da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 405da0697bdSScott Teel return -EINVAL; 406da0697bdSScott Teel h = shost_to_hba(shost); 407da0697bdSScott Teel h->acciopath_status = !!status; 408da0697bdSScott Teel dev_warn(&h->pdev->dev, 409da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 410da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 411da0697bdSScott Teel return count; 412da0697bdSScott Teel } 413da0697bdSScott Teel 4142ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4152ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4162ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4172ba8bfc8SStephen M. Cameron { 4182ba8bfc8SStephen M. Cameron int debug_level, len; 4192ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4202ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4212ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4222ba8bfc8SStephen M. Cameron 4232ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4242ba8bfc8SStephen M. Cameron return -EACCES; 4252ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4262ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4272ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4282ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4292ba8bfc8SStephen M. Cameron return -EINVAL; 4302ba8bfc8SStephen M. Cameron if (debug_level < 0) 4312ba8bfc8SStephen M. Cameron debug_level = 0; 4322ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4332ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4342ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4352ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4362ba8bfc8SStephen M. Cameron return count; 4372ba8bfc8SStephen M. Cameron } 4382ba8bfc8SStephen M. Cameron 439edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 440edd16368SStephen M. Cameron struct device_attribute *attr, 441edd16368SStephen M. Cameron const char *buf, size_t count) 442edd16368SStephen M. Cameron { 443edd16368SStephen M. Cameron struct ctlr_info *h; 444edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 445a23513e8SStephen M. Cameron h = shost_to_hba(shost); 44631468401SMike Miller hpsa_scan_start(h->scsi_host); 447edd16368SStephen M. Cameron return count; 448edd16368SStephen M. Cameron } 449edd16368SStephen M. Cameron 450d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 451d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 452d28ce020SStephen M. Cameron { 453d28ce020SStephen M. Cameron struct ctlr_info *h; 454d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 455d28ce020SStephen M. Cameron unsigned char *fwrev; 456d28ce020SStephen M. Cameron 457d28ce020SStephen M. Cameron h = shost_to_hba(shost); 458d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 459d28ce020SStephen M. Cameron return 0; 460d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 461d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 462d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 463d28ce020SStephen M. Cameron } 464d28ce020SStephen M. Cameron 46594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 46694a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 46794a13649SStephen M. Cameron { 46894a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 46994a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 47094a13649SStephen M. Cameron 4710cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 4720cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 47394a13649SStephen M. Cameron } 47494a13649SStephen M. Cameron 475745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 476745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 477745a7a25SStephen M. Cameron { 478745a7a25SStephen M. Cameron struct ctlr_info *h; 479745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 480745a7a25SStephen M. Cameron 481745a7a25SStephen M. Cameron h = shost_to_hba(shost); 482745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 483960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 484745a7a25SStephen M. Cameron "performant" : "simple"); 485745a7a25SStephen M. Cameron } 486745a7a25SStephen M. Cameron 487da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 488da0697bdSScott Teel struct device_attribute *attr, char *buf) 489da0697bdSScott Teel { 490da0697bdSScott Teel struct ctlr_info *h; 491da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 492da0697bdSScott Teel 493da0697bdSScott Teel h = shost_to_hba(shost); 494da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 495da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 496da0697bdSScott Teel } 497da0697bdSScott Teel 49846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 499941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 500941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 501941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 502941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 503941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 504941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 505941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 506941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 507941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 508941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 509941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 510941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 511941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5127af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 513941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 514941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5155a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5165a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5175a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5185a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5195a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5205a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 521941b1cdaSStephen M. Cameron }; 522941b1cdaSStephen M. Cameron 52346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 52446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5257af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5265a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5275a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5285a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5295a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5305a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5315a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 53246380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 53346380786SStephen M. Cameron * which share a battery backed cache module. One controls the 53446380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 53546380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 53646380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 53746380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 53846380786SStephen M. Cameron */ 53946380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 54046380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 54146380786SStephen M. Cameron }; 54246380786SStephen M. Cameron 5439b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = { 5449b5c48c2SStephen Cameron 0x323D103C, /* Smart Array P700m */ 5459b5c48c2SStephen Cameron 0x324a103C, /* Smart Array P712m */ 5469b5c48c2SStephen Cameron 0x324b103C, /* SmartArray P711m */ 5479b5c48c2SStephen Cameron }; 5489b5c48c2SStephen Cameron 5499b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 550941b1cdaSStephen M. Cameron { 551941b1cdaSStephen M. Cameron int i; 552941b1cdaSStephen M. Cameron 5539b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 5549b5c48c2SStephen Cameron if (a[i] == board_id) 555941b1cdaSStephen M. Cameron return 1; 5569b5c48c2SStephen Cameron return 0; 5579b5c48c2SStephen Cameron } 5589b5c48c2SStephen Cameron 5599b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 5609b5c48c2SStephen Cameron { 5619b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 5629b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 563941b1cdaSStephen M. Cameron } 564941b1cdaSStephen M. Cameron 56546380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 56646380786SStephen M. Cameron { 5679b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 5689b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 56946380786SStephen M. Cameron } 57046380786SStephen M. Cameron 57146380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 57246380786SStephen M. Cameron { 57346380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 57446380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 57546380786SStephen M. Cameron } 57646380786SStephen M. Cameron 5779b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id) 5789b5c48c2SStephen Cameron { 5799b5c48c2SStephen Cameron return board_id_in_array(needs_abort_tags_swizzled, 5809b5c48c2SStephen Cameron ARRAY_SIZE(needs_abort_tags_swizzled), board_id); 5819b5c48c2SStephen Cameron } 5829b5c48c2SStephen Cameron 583941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 584941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 585941b1cdaSStephen M. Cameron { 586941b1cdaSStephen M. Cameron struct ctlr_info *h; 587941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 588941b1cdaSStephen M. Cameron 589941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 59046380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 591941b1cdaSStephen M. Cameron } 592941b1cdaSStephen M. Cameron 593edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 594edd16368SStephen M. Cameron { 595edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 596edd16368SStephen M. Cameron } 597edd16368SStephen M. Cameron 598f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 599f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 600edd16368SStephen M. Cameron }; 6016b80b18fSScott Teel #define HPSA_RAID_0 0 6026b80b18fSScott Teel #define HPSA_RAID_4 1 6036b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6046b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6056b80b18fSScott Teel #define HPSA_RAID_51 4 6066b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6076b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 608edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 609edd16368SStephen M. Cameron 610edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 611edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 612edd16368SStephen M. Cameron { 613edd16368SStephen M. Cameron ssize_t l = 0; 61482a72c0aSStephen M. Cameron unsigned char rlevel; 615edd16368SStephen M. Cameron struct ctlr_info *h; 616edd16368SStephen M. Cameron struct scsi_device *sdev; 617edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 618edd16368SStephen M. Cameron unsigned long flags; 619edd16368SStephen M. Cameron 620edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 621edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 622edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 623edd16368SStephen M. Cameron hdev = sdev->hostdata; 624edd16368SStephen M. Cameron if (!hdev) { 625edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 626edd16368SStephen M. Cameron return -ENODEV; 627edd16368SStephen M. Cameron } 628edd16368SStephen M. Cameron 629edd16368SStephen M. Cameron /* Is this even a logical drive? */ 630edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 631edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 632edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 633edd16368SStephen M. Cameron return l; 634edd16368SStephen M. Cameron } 635edd16368SStephen M. Cameron 636edd16368SStephen M. Cameron rlevel = hdev->raid_level; 637edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 63882a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 639edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 640edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 641edd16368SStephen M. Cameron return l; 642edd16368SStephen M. Cameron } 643edd16368SStephen M. Cameron 644edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 645edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 646edd16368SStephen M. Cameron { 647edd16368SStephen M. Cameron struct ctlr_info *h; 648edd16368SStephen M. Cameron struct scsi_device *sdev; 649edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 650edd16368SStephen M. Cameron unsigned long flags; 651edd16368SStephen M. Cameron unsigned char lunid[8]; 652edd16368SStephen M. Cameron 653edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 654edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 655edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 656edd16368SStephen M. Cameron hdev = sdev->hostdata; 657edd16368SStephen M. Cameron if (!hdev) { 658edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 659edd16368SStephen M. Cameron return -ENODEV; 660edd16368SStephen M. Cameron } 661edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 662edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 663edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 664edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 665edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 666edd16368SStephen M. Cameron } 667edd16368SStephen M. Cameron 668edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 669edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 670edd16368SStephen M. Cameron { 671edd16368SStephen M. Cameron struct ctlr_info *h; 672edd16368SStephen M. Cameron struct scsi_device *sdev; 673edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 674edd16368SStephen M. Cameron unsigned long flags; 675edd16368SStephen M. Cameron unsigned char sn[16]; 676edd16368SStephen M. Cameron 677edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 678edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 679edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 680edd16368SStephen M. Cameron hdev = sdev->hostdata; 681edd16368SStephen M. Cameron if (!hdev) { 682edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 683edd16368SStephen M. Cameron return -ENODEV; 684edd16368SStephen M. Cameron } 685edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 686edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 687edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 688edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 689edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 690edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 691edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 692edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 693edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 694edd16368SStephen M. Cameron } 695edd16368SStephen M. Cameron 696c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 697c1988684SScott Teel struct device_attribute *attr, char *buf) 698c1988684SScott Teel { 699c1988684SScott Teel struct ctlr_info *h; 700c1988684SScott Teel struct scsi_device *sdev; 701c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 702c1988684SScott Teel unsigned long flags; 703c1988684SScott Teel int offload_enabled; 704c1988684SScott Teel 705c1988684SScott Teel sdev = to_scsi_device(dev); 706c1988684SScott Teel h = sdev_to_hba(sdev); 707c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 708c1988684SScott Teel hdev = sdev->hostdata; 709c1988684SScott Teel if (!hdev) { 710c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 711c1988684SScott Teel return -ENODEV; 712c1988684SScott Teel } 713c1988684SScott Teel offload_enabled = hdev->offload_enabled; 714c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 715c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 716c1988684SScott Teel } 717c1988684SScott Teel 7188270b862SJoe Handzik #define MAX_PATHS 8 7198270b862SJoe Handzik #define PATH_STRING_LEN 50 7208270b862SJoe Handzik 7218270b862SJoe Handzik static ssize_t path_info_show(struct device *dev, 7228270b862SJoe Handzik struct device_attribute *attr, char *buf) 7238270b862SJoe Handzik { 7248270b862SJoe Handzik struct ctlr_info *h; 7258270b862SJoe Handzik struct scsi_device *sdev; 7268270b862SJoe Handzik struct hpsa_scsi_dev_t *hdev; 7278270b862SJoe Handzik unsigned long flags; 7288270b862SJoe Handzik int i; 7298270b862SJoe Handzik int output_len = 0; 7308270b862SJoe Handzik u8 box; 7318270b862SJoe Handzik u8 bay; 7328270b862SJoe Handzik u8 path_map_index = 0; 7338270b862SJoe Handzik char *active; 7348270b862SJoe Handzik unsigned char phys_connector[2]; 7358270b862SJoe Handzik unsigned char path[MAX_PATHS][PATH_STRING_LEN]; 7368270b862SJoe Handzik 7378270b862SJoe Handzik memset(path, 0, MAX_PATHS * PATH_STRING_LEN); 7388270b862SJoe Handzik sdev = to_scsi_device(dev); 7398270b862SJoe Handzik h = sdev_to_hba(sdev); 7408270b862SJoe Handzik spin_lock_irqsave(&h->devlock, flags); 7418270b862SJoe Handzik hdev = sdev->hostdata; 7428270b862SJoe Handzik if (!hdev) { 7438270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 7448270b862SJoe Handzik return -ENODEV; 7458270b862SJoe Handzik } 7468270b862SJoe Handzik 7478270b862SJoe Handzik bay = hdev->bay; 7488270b862SJoe Handzik for (i = 0; i < MAX_PATHS; i++) { 7498270b862SJoe Handzik path_map_index = 1<<i; 7508270b862SJoe Handzik if (i == hdev->active_path_index) 7518270b862SJoe Handzik active = "Active"; 7528270b862SJoe Handzik else if (hdev->path_map & path_map_index) 7538270b862SJoe Handzik active = "Inactive"; 7548270b862SJoe Handzik else 7558270b862SJoe Handzik continue; 7568270b862SJoe Handzik 7578270b862SJoe Handzik output_len = snprintf(path[i], 7588270b862SJoe Handzik PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ", 7598270b862SJoe Handzik h->scsi_host->host_no, 7608270b862SJoe Handzik hdev->bus, hdev->target, hdev->lun, 7618270b862SJoe Handzik scsi_device_type(hdev->devtype)); 7628270b862SJoe Handzik 7638270b862SJoe Handzik if (is_ext_target(h, hdev) || 7648270b862SJoe Handzik (hdev->devtype == TYPE_RAID) || 7658270b862SJoe Handzik is_logical_dev_addr_mode(hdev->scsi3addr)) { 7668270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7678270b862SJoe Handzik PATH_STRING_LEN, "%s\n", 7688270b862SJoe Handzik active); 7698270b862SJoe Handzik continue; 7708270b862SJoe Handzik } 7718270b862SJoe Handzik 7728270b862SJoe Handzik box = hdev->box[i]; 7738270b862SJoe Handzik memcpy(&phys_connector, &hdev->phys_connector[i], 7748270b862SJoe Handzik sizeof(phys_connector)); 7758270b862SJoe Handzik if (phys_connector[0] < '0') 7768270b862SJoe Handzik phys_connector[0] = '0'; 7778270b862SJoe Handzik if (phys_connector[1] < '0') 7788270b862SJoe Handzik phys_connector[1] = '0'; 7798270b862SJoe Handzik if (hdev->phys_connector[i] > 0) 7808270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7818270b862SJoe Handzik PATH_STRING_LEN, 7828270b862SJoe Handzik "PORT: %.2s ", 7838270b862SJoe Handzik phys_connector); 7848270b862SJoe Handzik if (hdev->devtype == TYPE_DISK && h->hba_mode_enabled) { 7858270b862SJoe Handzik if (box == 0 || box == 0xFF) { 7868270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7878270b862SJoe Handzik PATH_STRING_LEN, 7888270b862SJoe Handzik "BAY: %hhu %s\n", 7898270b862SJoe Handzik bay, active); 7908270b862SJoe Handzik } else { 7918270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7928270b862SJoe Handzik PATH_STRING_LEN, 7938270b862SJoe Handzik "BOX: %hhu BAY: %hhu %s\n", 7948270b862SJoe Handzik box, bay, active); 7958270b862SJoe Handzik } 7968270b862SJoe Handzik } else if (box != 0 && box != 0xFF) { 7978270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7988270b862SJoe Handzik PATH_STRING_LEN, "BOX: %hhu %s\n", 7998270b862SJoe Handzik box, active); 8008270b862SJoe Handzik } else 8018270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 8028270b862SJoe Handzik PATH_STRING_LEN, "%s\n", active); 8038270b862SJoe Handzik } 8048270b862SJoe Handzik 8058270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8068270b862SJoe Handzik return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s", 8078270b862SJoe Handzik path[0], path[1], path[2], path[3], 8088270b862SJoe Handzik path[4], path[5], path[6], path[7]); 8098270b862SJoe Handzik } 8108270b862SJoe Handzik 8113f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 8123f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 8133f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 8143f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 815c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 816c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 8178270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL); 818da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 819da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 820da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 8212ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 8222ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 8233f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 8243f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 8253f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 8263f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 8273f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 8283f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 829941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 830941b1cdaSStephen M. Cameron host_show_resettable, NULL); 831e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 832e985c58fSStephen Cameron host_show_lockup_detected, NULL); 8333f5eac3aSStephen M. Cameron 8343f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 8353f5eac3aSStephen M. Cameron &dev_attr_raid_level, 8363f5eac3aSStephen M. Cameron &dev_attr_lunid, 8373f5eac3aSStephen M. Cameron &dev_attr_unique_id, 838c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 8398270b862SJoe Handzik &dev_attr_path_info, 840e985c58fSStephen Cameron &dev_attr_lockup_detected, 8413f5eac3aSStephen M. Cameron NULL, 8423f5eac3aSStephen M. Cameron }; 8433f5eac3aSStephen M. Cameron 8443f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 8453f5eac3aSStephen M. Cameron &dev_attr_rescan, 8463f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 8473f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 8483f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 849941b1cdaSStephen M. Cameron &dev_attr_resettable, 850da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 8512ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 8523f5eac3aSStephen M. Cameron NULL, 8533f5eac3aSStephen M. Cameron }; 8543f5eac3aSStephen M. Cameron 85541ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_ABORTS + \ 85641ce4c35SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS) 85741ce4c35SStephen Cameron 8583f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 8593f5eac3aSStephen M. Cameron .module = THIS_MODULE, 860f79cfec6SStephen M. Cameron .name = HPSA, 861f79cfec6SStephen M. Cameron .proc_name = HPSA, 8623f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 8633f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 8643f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 8657c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 8663f5eac3aSStephen M. Cameron .this_id = -1, 8673f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 86875167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 8693f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 8703f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 8713f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 87241ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 8733f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 8743f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 8753f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 8763f5eac3aSStephen M. Cameron #endif 8773f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 8783f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 879c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 88054b2b50cSMartin K. Petersen .no_write_same = 1, 8813f5eac3aSStephen M. Cameron }; 8823f5eac3aSStephen M. Cameron 883254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 8843f5eac3aSStephen M. Cameron { 8853f5eac3aSStephen M. Cameron u32 a; 886072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 8873f5eac3aSStephen M. Cameron 888e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 889e1f7de0cSMatt Gates return h->access.command_completed(h, q); 890e1f7de0cSMatt Gates 8913f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 892254f796bSMatt Gates return h->access.command_completed(h, q); 8933f5eac3aSStephen M. Cameron 894254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 895254f796bSMatt Gates a = rq->head[rq->current_entry]; 896254f796bSMatt Gates rq->current_entry++; 8970cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 8983f5eac3aSStephen M. Cameron } else { 8993f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 9003f5eac3aSStephen M. Cameron } 9013f5eac3aSStephen M. Cameron /* Check for wraparound */ 902254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 903254f796bSMatt Gates rq->current_entry = 0; 904254f796bSMatt Gates rq->wraparound ^= 1; 9053f5eac3aSStephen M. Cameron } 9063f5eac3aSStephen M. Cameron return a; 9073f5eac3aSStephen M. Cameron } 9083f5eac3aSStephen M. Cameron 909c349775eSScott Teel /* 910c349775eSScott Teel * There are some special bits in the bus address of the 911c349775eSScott Teel * command that we have to set for the controller to know 912c349775eSScott Teel * how to process the command: 913c349775eSScott Teel * 914c349775eSScott Teel * Normal performant mode: 915c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 916c349775eSScott Teel * bits 1-3 = block fetch table entry 917c349775eSScott Teel * bits 4-6 = command type (== 0) 918c349775eSScott Teel * 919c349775eSScott Teel * ioaccel1 mode: 920c349775eSScott Teel * bit 0 = "performant mode" bit. 921c349775eSScott Teel * bits 1-3 = block fetch table entry 922c349775eSScott Teel * bits 4-6 = command type (== 110) 923c349775eSScott Teel * (command type is needed because ioaccel1 mode 924c349775eSScott Teel * commands are submitted through the same register as normal 925c349775eSScott Teel * mode commands, so this is how the controller knows whether 926c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 927c349775eSScott Teel * 928c349775eSScott Teel * ioaccel2 mode: 929c349775eSScott Teel * bit 0 = "performant mode" bit. 930c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 931c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 932c349775eSScott Teel * a separate special register for submitting commands. 933c349775eSScott Teel */ 934c349775eSScott Teel 93525163bd5SWebb Scales /* 93625163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 9373f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 9383f5eac3aSStephen M. Cameron * register number 9393f5eac3aSStephen M. Cameron */ 94025163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 94125163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 94225163bd5SWebb Scales int reply_queue) 9433f5eac3aSStephen M. Cameron { 944254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 9453f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 94625163bd5SWebb Scales if (unlikely(!h->msix_vector)) 94725163bd5SWebb Scales return; 94825163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 949254f796bSMatt Gates c->Header.ReplyQueue = 950804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 95125163bd5SWebb Scales else 95225163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 953254f796bSMatt Gates } 9543f5eac3aSStephen M. Cameron } 9553f5eac3aSStephen M. Cameron 956c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 95725163bd5SWebb Scales struct CommandList *c, 95825163bd5SWebb Scales int reply_queue) 959c349775eSScott Teel { 960c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 961c349775eSScott Teel 96225163bd5SWebb Scales /* 96325163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 964c349775eSScott Teel * processor. This seems to give the best I/O throughput. 965c349775eSScott Teel */ 96625163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 967c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 96825163bd5SWebb Scales else 96925163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 97025163bd5SWebb Scales /* 97125163bd5SWebb Scales * Set the bits in the address sent down to include: 972c349775eSScott Teel * - performant mode bit (bit 0) 973c349775eSScott Teel * - pull count (bits 1-3) 974c349775eSScott Teel * - command type (bits 4-6) 975c349775eSScott Teel */ 976c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 977c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 978c349775eSScott Teel } 979c349775eSScott Teel 9808be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 9818be986ccSStephen Cameron struct CommandList *c, 9828be986ccSStephen Cameron int reply_queue) 9838be986ccSStephen Cameron { 9848be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 9858be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 9868be986ccSStephen Cameron 9878be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 9888be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 9898be986ccSStephen Cameron */ 9908be986ccSStephen Cameron if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 9918be986ccSStephen Cameron cp->reply_queue = smp_processor_id() % h->nreply_queues; 9928be986ccSStephen Cameron else 9938be986ccSStephen Cameron cp->reply_queue = reply_queue % h->nreply_queues; 9948be986ccSStephen Cameron /* Set the bits in the address sent down to include: 9958be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 9968be986ccSStephen Cameron * - pull count (bits 0-3) 9978be986ccSStephen Cameron * - command type isn't needed for ioaccel2 9988be986ccSStephen Cameron */ 9998be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 10008be986ccSStephen Cameron } 10018be986ccSStephen Cameron 1002c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 100325163bd5SWebb Scales struct CommandList *c, 100425163bd5SWebb Scales int reply_queue) 1005c349775eSScott Teel { 1006c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 1007c349775eSScott Teel 100825163bd5SWebb Scales /* 100925163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1010c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1011c349775eSScott Teel */ 101225163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1013c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 101425163bd5SWebb Scales else 101525163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 101625163bd5SWebb Scales /* 101725163bd5SWebb Scales * Set the bits in the address sent down to include: 1018c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 1019c349775eSScott Teel * - pull count (bits 0-3) 1020c349775eSScott Teel * - command type isn't needed for ioaccel2 1021c349775eSScott Teel */ 1022c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 1023c349775eSScott Teel } 1024c349775eSScott Teel 1025e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 1026e85c5974SStephen M. Cameron { 1027e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 1028e85c5974SStephen M. Cameron } 1029e85c5974SStephen M. Cameron 1030e85c5974SStephen M. Cameron /* 1031e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 1032e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 1033e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 1034e85c5974SStephen M. Cameron */ 1035e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 1036e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 1037e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 1038e85c5974SStephen M. Cameron struct CommandList *c) 1039e85c5974SStephen M. Cameron { 1040e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 1041e85c5974SStephen M. Cameron return; 1042e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 1043e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 1044e85c5974SStephen M. Cameron } 1045e85c5974SStephen M. Cameron 1046e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 1047e85c5974SStephen M. Cameron struct CommandList *c) 1048e85c5974SStephen M. Cameron { 1049e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 1050e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 1051e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 1052e85c5974SStephen M. Cameron } 1053e85c5974SStephen M. Cameron 105425163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 105525163bd5SWebb Scales struct CommandList *c, int reply_queue) 10563f5eac3aSStephen M. Cameron { 1057c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 1058c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 1059c349775eSScott Teel switch (c->cmd_type) { 1060c349775eSScott Teel case CMD_IOACCEL1: 106125163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 1062c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 1063c349775eSScott Teel break; 1064c349775eSScott Teel case CMD_IOACCEL2: 106525163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 1066c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 1067c349775eSScott Teel break; 10688be986ccSStephen Cameron case IOACCEL2_TMF: 10698be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 10708be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 10718be986ccSStephen Cameron break; 1072c349775eSScott Teel default: 107325163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 1074f2405db8SDon Brace h->access.submit_command(h, c); 10753f5eac3aSStephen M. Cameron } 1076c05e8866SStephen Cameron } 10773f5eac3aSStephen M. Cameron 1078a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 107925163bd5SWebb Scales { 1080d604f533SWebb Scales if (unlikely(hpsa_is_pending_event(c))) 1081a58e7e53SWebb Scales return finish_cmd(c); 1082a58e7e53SWebb Scales 108325163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 108425163bd5SWebb Scales } 108525163bd5SWebb Scales 10863f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 10873f5eac3aSStephen M. Cameron { 10883f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 10893f5eac3aSStephen M. Cameron } 10903f5eac3aSStephen M. Cameron 10913f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 10923f5eac3aSStephen M. Cameron { 10933f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 10943f5eac3aSStephen M. Cameron return 0; 10953f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 10963f5eac3aSStephen M. Cameron return 1; 10973f5eac3aSStephen M. Cameron return 0; 10983f5eac3aSStephen M. Cameron } 10993f5eac3aSStephen M. Cameron 1100edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1101edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1102edd16368SStephen M. Cameron { 1103edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1104edd16368SStephen M. Cameron * assumes h->devlock is held 1105edd16368SStephen M. Cameron */ 1106edd16368SStephen M. Cameron int i, found = 0; 1107cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1108edd16368SStephen M. Cameron 1109263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1110edd16368SStephen M. Cameron 1111edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1112edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1113263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1114edd16368SStephen M. Cameron } 1115edd16368SStephen M. Cameron 1116263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1117263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1118edd16368SStephen M. Cameron /* *bus = 1; */ 1119edd16368SStephen M. Cameron *target = i; 1120edd16368SStephen M. Cameron *lun = 0; 1121edd16368SStephen M. Cameron found = 1; 1122edd16368SStephen M. Cameron } 1123edd16368SStephen M. Cameron return !found; 1124edd16368SStephen M. Cameron } 1125edd16368SStephen M. Cameron 11260d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 11270d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 11280d96ef5fSWebb Scales { 11290d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 11300d96ef5fSWebb Scales "scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n", 11310d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 11320d96ef5fSWebb Scales description, 11330d96ef5fSWebb Scales scsi_device_type(dev->devtype), 11340d96ef5fSWebb Scales dev->vendor, 11350d96ef5fSWebb Scales dev->model, 11360d96ef5fSWebb Scales dev->raid_level > RAID_UNKNOWN ? 11370d96ef5fSWebb Scales "RAID-?" : raid_label[dev->raid_level], 11380d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 11390d96ef5fSWebb Scales dev->offload_enabled ? '+' : '-', 11400d96ef5fSWebb Scales dev->expose_state); 11410d96ef5fSWebb Scales } 11420d96ef5fSWebb Scales 1143edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 1144edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 1145edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1146edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1147edd16368SStephen M. Cameron { 1148edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1149edd16368SStephen M. Cameron int n = h->ndevices; 1150edd16368SStephen M. Cameron int i; 1151edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1152edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1153edd16368SStephen M. Cameron 1154cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1155edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1156edd16368SStephen M. Cameron "inaccessible.\n"); 1157edd16368SStephen M. Cameron return -1; 1158edd16368SStephen M. Cameron } 1159edd16368SStephen M. Cameron 1160edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1161edd16368SStephen M. Cameron if (device->lun != -1) 1162edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1163edd16368SStephen M. Cameron goto lun_assigned; 1164edd16368SStephen M. Cameron 1165edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1166edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 11672b08b3e9SDon Brace * unit no, zero otherwise. 1168edd16368SStephen M. Cameron */ 1169edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1170edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1171edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1172edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1173edd16368SStephen M. Cameron return -1; 1174edd16368SStephen M. Cameron goto lun_assigned; 1175edd16368SStephen M. Cameron } 1176edd16368SStephen M. Cameron 1177edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1178edd16368SStephen M. Cameron * Search through our list and find the device which 1179edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 1180edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1181edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1182edd16368SStephen M. Cameron */ 1183edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1184edd16368SStephen M. Cameron addr1[4] = 0; 1185edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1186edd16368SStephen M. Cameron sd = h->dev[i]; 1187edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1188edd16368SStephen M. Cameron addr2[4] = 0; 1189edd16368SStephen M. Cameron /* differ only in byte 4? */ 1190edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1191edd16368SStephen M. Cameron device->bus = sd->bus; 1192edd16368SStephen M. Cameron device->target = sd->target; 1193edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1194edd16368SStephen M. Cameron break; 1195edd16368SStephen M. Cameron } 1196edd16368SStephen M. Cameron } 1197edd16368SStephen M. Cameron if (device->lun == -1) { 1198edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1199edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1200edd16368SStephen M. Cameron "configuration.\n"); 1201edd16368SStephen M. Cameron return -1; 1202edd16368SStephen M. Cameron } 1203edd16368SStephen M. Cameron 1204edd16368SStephen M. Cameron lun_assigned: 1205edd16368SStephen M. Cameron 1206edd16368SStephen M. Cameron h->dev[n] = device; 1207edd16368SStephen M. Cameron h->ndevices++; 1208edd16368SStephen M. Cameron added[*nadded] = device; 1209edd16368SStephen M. Cameron (*nadded)++; 12100d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 12110d96ef5fSWebb Scales device->expose_state & HPSA_SCSI_ADD ? "added" : "masked"); 1212a473d86cSRobert Elliott device->offload_to_be_enabled = device->offload_enabled; 1213a473d86cSRobert Elliott device->offload_enabled = 0; 1214edd16368SStephen M. Cameron return 0; 1215edd16368SStephen M. Cameron } 1216edd16368SStephen M. Cameron 1217bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 1218bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 1219bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1220bd9244f7SScott Teel { 1221a473d86cSRobert Elliott int offload_enabled; 1222bd9244f7SScott Teel /* assumes h->devlock is held */ 1223bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1224bd9244f7SScott Teel 1225bd9244f7SScott Teel /* Raid level changed. */ 1226bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1227250fb125SStephen M. Cameron 122803383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 122903383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 123003383736SDon Brace /* 123103383736SDon Brace * if drive is newly offload_enabled, we want to copy the 123203383736SDon Brace * raid map data first. If previously offload_enabled and 123303383736SDon Brace * offload_config were set, raid map data had better be 123403383736SDon Brace * the same as it was before. if raid map data is changed 123503383736SDon Brace * then it had better be the case that 123603383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 123703383736SDon Brace */ 12389fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 123903383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 124003383736SDon Brace } 1241a3144e0bSJoe Handzik if (new_entry->hba_ioaccel_enabled) { 1242a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1243a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1244a3144e0bSJoe Handzik } 1245a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 124603383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 124703383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 124803383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1249250fb125SStephen M. Cameron 125041ce4c35SStephen Cameron /* 125141ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 125241ce4c35SStephen Cameron * it on until we can update h->dev[entry]->phys_disk[], but we 125341ce4c35SStephen Cameron * can't do that until all the devices are updated. 125441ce4c35SStephen Cameron */ 125541ce4c35SStephen Cameron h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled; 125641ce4c35SStephen Cameron if (!new_entry->offload_enabled) 125741ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 125841ce4c35SStephen Cameron 1259a473d86cSRobert Elliott offload_enabled = h->dev[entry]->offload_enabled; 1260a473d86cSRobert Elliott h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled; 12610d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1262a473d86cSRobert Elliott h->dev[entry]->offload_enabled = offload_enabled; 1263bd9244f7SScott Teel } 1264bd9244f7SScott Teel 12652a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 12662a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 12672a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 12682a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 12692a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 12702a8ccf31SStephen M. Cameron { 12712a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1272cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 12732a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 12742a8ccf31SStephen M. Cameron (*nremoved)++; 127501350d05SStephen M. Cameron 127601350d05SStephen M. Cameron /* 127701350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 127801350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 127901350d05SStephen M. Cameron */ 128001350d05SStephen M. Cameron if (new_entry->target == -1) { 128101350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 128201350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 128301350d05SStephen M. Cameron } 128401350d05SStephen M. Cameron 12852a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 12862a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 12872a8ccf31SStephen M. Cameron (*nadded)++; 12880d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 1289a473d86cSRobert Elliott new_entry->offload_to_be_enabled = new_entry->offload_enabled; 1290a473d86cSRobert Elliott new_entry->offload_enabled = 0; 12912a8ccf31SStephen M. Cameron } 12922a8ccf31SStephen M. Cameron 1293edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1294edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1295edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1296edd16368SStephen M. Cameron { 1297edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1298edd16368SStephen M. Cameron int i; 1299edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1300edd16368SStephen M. Cameron 1301cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1302edd16368SStephen M. Cameron 1303edd16368SStephen M. Cameron sd = h->dev[entry]; 1304edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1305edd16368SStephen M. Cameron (*nremoved)++; 1306edd16368SStephen M. Cameron 1307edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1308edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1309edd16368SStephen M. Cameron h->ndevices--; 13100d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1311edd16368SStephen M. Cameron } 1312edd16368SStephen M. Cameron 1313edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1314edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1315edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1316edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1317edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1318edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1319edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1320edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1321edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1322edd16368SStephen M. Cameron 1323edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1324edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1325edd16368SStephen M. Cameron { 1326edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1327edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1328edd16368SStephen M. Cameron */ 1329edd16368SStephen M. Cameron unsigned long flags; 1330edd16368SStephen M. Cameron int i, j; 1331edd16368SStephen M. Cameron 1332edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1333edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1334edd16368SStephen M. Cameron if (h->dev[i] == added) { 1335edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1336edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1337edd16368SStephen M. Cameron h->ndevices--; 1338edd16368SStephen M. Cameron break; 1339edd16368SStephen M. Cameron } 1340edd16368SStephen M. Cameron } 1341edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1342edd16368SStephen M. Cameron kfree(added); 1343edd16368SStephen M. Cameron } 1344edd16368SStephen M. Cameron 1345edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1346edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1347edd16368SStephen M. Cameron { 1348edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1349edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1350edd16368SStephen M. Cameron * to differ first 1351edd16368SStephen M. Cameron */ 1352edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1353edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1354edd16368SStephen M. Cameron return 0; 1355edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1356edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1357edd16368SStephen M. Cameron return 0; 1358edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1359edd16368SStephen M. Cameron return 0; 1360edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1361edd16368SStephen M. Cameron return 0; 1362edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1363edd16368SStephen M. Cameron return 0; 1364edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1365edd16368SStephen M. Cameron return 0; 1366edd16368SStephen M. Cameron return 1; 1367edd16368SStephen M. Cameron } 1368edd16368SStephen M. Cameron 1369bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1370bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1371bd9244f7SScott Teel { 1372bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1373bd9244f7SScott Teel * that the device is a different device, nor that the OS 1374bd9244f7SScott Teel * needs to be told anything about the change. 1375bd9244f7SScott Teel */ 1376bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1377bd9244f7SScott Teel return 1; 1378250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1379250fb125SStephen M. Cameron return 1; 1380250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1381250fb125SStephen M. Cameron return 1; 1382*93849508SDon Brace if (!is_logical_dev_addr_mode(dev1->scsi3addr)) 138303383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 138403383736SDon Brace return 1; 1385bd9244f7SScott Teel return 0; 1386bd9244f7SScott Teel } 1387bd9244f7SScott Teel 1388edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1389edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1390edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1391bd9244f7SScott Teel * location in *index. 1392bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1393bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1394bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1395edd16368SStephen M. Cameron */ 1396edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1397edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1398edd16368SStephen M. Cameron int *index) 1399edd16368SStephen M. Cameron { 1400edd16368SStephen M. Cameron int i; 1401edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1402edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1403edd16368SStephen M. Cameron #define DEVICE_SAME 2 1404bd9244f7SScott Teel #define DEVICE_UPDATED 3 1405edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 140623231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 140723231048SStephen M. Cameron continue; 1408edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1409edd16368SStephen M. Cameron *index = i; 1410bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1411bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1412bd9244f7SScott Teel return DEVICE_UPDATED; 1413edd16368SStephen M. Cameron return DEVICE_SAME; 1414bd9244f7SScott Teel } else { 14159846590eSStephen M. Cameron /* Keep offline devices offline */ 14169846590eSStephen M. Cameron if (needle->volume_offline) 14179846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1418edd16368SStephen M. Cameron return DEVICE_CHANGED; 1419edd16368SStephen M. Cameron } 1420edd16368SStephen M. Cameron } 1421bd9244f7SScott Teel } 1422edd16368SStephen M. Cameron *index = -1; 1423edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1424edd16368SStephen M. Cameron } 1425edd16368SStephen M. Cameron 14269846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 14279846590eSStephen M. Cameron unsigned char scsi3addr[]) 14289846590eSStephen M. Cameron { 14299846590eSStephen M. Cameron struct offline_device_entry *device; 14309846590eSStephen M. Cameron unsigned long flags; 14319846590eSStephen M. Cameron 14329846590eSStephen M. Cameron /* Check to see if device is already on the list */ 14339846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 14349846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 14359846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 14369846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 14379846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14389846590eSStephen M. Cameron return; 14399846590eSStephen M. Cameron } 14409846590eSStephen M. Cameron } 14419846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14429846590eSStephen M. Cameron 14439846590eSStephen M. Cameron /* Device is not on the list, add it. */ 14449846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 14459846590eSStephen M. Cameron if (!device) { 14469846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 14479846590eSStephen M. Cameron return; 14489846590eSStephen M. Cameron } 14499846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 14509846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 14519846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 14529846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14539846590eSStephen M. Cameron } 14549846590eSStephen M. Cameron 14559846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 14569846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 14579846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 14589846590eSStephen M. Cameron { 14599846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 14609846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14619846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 14629846590eSStephen M. Cameron h->scsi_host->host_no, 14639846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14649846590eSStephen M. Cameron switch (sd->volume_offline) { 14659846590eSStephen M. Cameron case HPSA_LV_OK: 14669846590eSStephen M. Cameron break; 14679846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 14689846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14699846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 14709846590eSStephen M. Cameron h->scsi_host->host_no, 14719846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14729846590eSStephen M. Cameron break; 14739846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 14749846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14759846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 14769846590eSStephen M. Cameron h->scsi_host->host_no, 14779846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14789846590eSStephen M. Cameron break; 14799846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 14809846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14819846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 14829846590eSStephen M. Cameron h->scsi_host->host_no, 14839846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14849846590eSStephen M. Cameron break; 14859846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 14869846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14879846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 14889846590eSStephen M. Cameron h->scsi_host->host_no, 14899846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14909846590eSStephen M. Cameron break; 14919846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 14929846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14939846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 14949846590eSStephen M. Cameron h->scsi_host->host_no, 14959846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14969846590eSStephen M. Cameron break; 14979846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 14989846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14999846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 15009846590eSStephen M. Cameron h->scsi_host->host_no, 15019846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15029846590eSStephen M. Cameron break; 15039846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 15049846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15059846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 15069846590eSStephen M. Cameron h->scsi_host->host_no, 15079846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15089846590eSStephen M. Cameron break; 15099846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 15109846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15119846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 15129846590eSStephen M. Cameron h->scsi_host->host_no, 15139846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15149846590eSStephen M. Cameron break; 15159846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 15169846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15179846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 15189846590eSStephen M. Cameron h->scsi_host->host_no, 15199846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15209846590eSStephen M. Cameron break; 15219846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 15229846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15239846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 15249846590eSStephen M. Cameron h->scsi_host->host_no, 15259846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15269846590eSStephen M. Cameron break; 15279846590eSStephen M. Cameron } 15289846590eSStephen M. Cameron } 15299846590eSStephen M. Cameron 153003383736SDon Brace /* 153103383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 153203383736SDon Brace * raid offload configured. 153303383736SDon Brace */ 153403383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 153503383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 153603383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 153703383736SDon Brace { 153803383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 153903383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 154003383736SDon Brace int i, j; 154103383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 154203383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 154303383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 154403383736SDon Brace le16_to_cpu(map->layout_map_count) * 154503383736SDon Brace total_disks_per_row; 154603383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 154703383736SDon Brace total_disks_per_row; 154803383736SDon Brace int qdepth; 154903383736SDon Brace 155003383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 155103383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 155203383736SDon Brace 1553d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1554d604f533SWebb Scales 155503383736SDon Brace qdepth = 0; 155603383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 155703383736SDon Brace logical_drive->phys_disk[i] = NULL; 155803383736SDon Brace if (!logical_drive->offload_config) 155903383736SDon Brace continue; 156003383736SDon Brace for (j = 0; j < ndevices; j++) { 156103383736SDon Brace if (dev[j]->devtype != TYPE_DISK) 156203383736SDon Brace continue; 156303383736SDon Brace if (is_logical_dev_addr_mode(dev[j]->scsi3addr)) 156403383736SDon Brace continue; 156503383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 156603383736SDon Brace continue; 156703383736SDon Brace 156803383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 156903383736SDon Brace if (i < nphys_disk) 157003383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 157103383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 157203383736SDon Brace break; 157303383736SDon Brace } 157403383736SDon Brace 157503383736SDon Brace /* 157603383736SDon Brace * This can happen if a physical drive is removed and 157703383736SDon Brace * the logical drive is degraded. In that case, the RAID 157803383736SDon Brace * map data will refer to a physical disk which isn't actually 157903383736SDon Brace * present. And in that case offload_enabled should already 158003383736SDon Brace * be 0, but we'll turn it off here just in case 158103383736SDon Brace */ 158203383736SDon Brace if (!logical_drive->phys_disk[i]) { 158303383736SDon Brace logical_drive->offload_enabled = 0; 158441ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 158541ce4c35SStephen Cameron logical_drive->queue_depth = 8; 158603383736SDon Brace } 158703383736SDon Brace } 158803383736SDon Brace if (nraid_map_entries) 158903383736SDon Brace /* 159003383736SDon Brace * This is correct for reads, too high for full stripe writes, 159103383736SDon Brace * way too high for partial stripe writes 159203383736SDon Brace */ 159303383736SDon Brace logical_drive->queue_depth = qdepth; 159403383736SDon Brace else 159503383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 159603383736SDon Brace } 159703383736SDon Brace 159803383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 159903383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 160003383736SDon Brace { 160103383736SDon Brace int i; 160203383736SDon Brace 160303383736SDon Brace for (i = 0; i < ndevices; i++) { 160403383736SDon Brace if (dev[i]->devtype != TYPE_DISK) 160503383736SDon Brace continue; 160603383736SDon Brace if (!is_logical_dev_addr_mode(dev[i]->scsi3addr)) 160703383736SDon Brace continue; 160841ce4c35SStephen Cameron 160941ce4c35SStephen Cameron /* 161041ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 161141ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 161241ce4c35SStephen Cameron * and since it isn't changing, we do not need to 161341ce4c35SStephen Cameron * update it. 161441ce4c35SStephen Cameron */ 161541ce4c35SStephen Cameron if (dev[i]->offload_enabled) 161641ce4c35SStephen Cameron continue; 161741ce4c35SStephen Cameron 161803383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 161903383736SDon Brace } 162003383736SDon Brace } 162103383736SDon Brace 16224967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1623edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1624edd16368SStephen M. Cameron { 1625edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1626edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1627edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1628edd16368SStephen M. Cameron */ 1629edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1630edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1631edd16368SStephen M. Cameron unsigned long flags; 1632edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1633edd16368SStephen M. Cameron int nadded, nremoved; 1634edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1635edd16368SStephen M. Cameron 1636cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1637cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1638edd16368SStephen M. Cameron 1639edd16368SStephen M. Cameron if (!added || !removed) { 1640edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1641edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1642edd16368SStephen M. Cameron goto free_and_out; 1643edd16368SStephen M. Cameron } 1644edd16368SStephen M. Cameron 1645edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1646edd16368SStephen M. Cameron 1647edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1648edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1649edd16368SStephen M. Cameron * devices which have changed, remove the old device 1650edd16368SStephen M. Cameron * info and add the new device info. 1651bd9244f7SScott Teel * If minor device attributes change, just update 1652bd9244f7SScott Teel * the existing device structure. 1653edd16368SStephen M. Cameron */ 1654edd16368SStephen M. Cameron i = 0; 1655edd16368SStephen M. Cameron nremoved = 0; 1656edd16368SStephen M. Cameron nadded = 0; 1657edd16368SStephen M. Cameron while (i < h->ndevices) { 1658edd16368SStephen M. Cameron csd = h->dev[i]; 1659edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1660edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1661edd16368SStephen M. Cameron changes++; 1662edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1663edd16368SStephen M. Cameron removed, &nremoved); 1664edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1665edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1666edd16368SStephen M. Cameron changes++; 16672a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 16682a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1669c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1670c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1671c7f172dcSStephen M. Cameron */ 1672c7f172dcSStephen M. Cameron sd[entry] = NULL; 1673bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1674bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1675edd16368SStephen M. Cameron } 1676edd16368SStephen M. Cameron i++; 1677edd16368SStephen M. Cameron } 1678edd16368SStephen M. Cameron 1679edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1680edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1681edd16368SStephen M. Cameron */ 1682edd16368SStephen M. Cameron 1683edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1684edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1685edd16368SStephen M. Cameron continue; 16869846590eSStephen M. Cameron 16879846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 16889846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 16899846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 16909846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 16919846590eSStephen M. Cameron */ 16929846590eSStephen M. Cameron if (sd[i]->volume_offline) { 16939846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 16940d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 16959846590eSStephen M. Cameron continue; 16969846590eSStephen M. Cameron } 16979846590eSStephen M. Cameron 1698edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1699edd16368SStephen M. Cameron h->ndevices, &entry); 1700edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1701edd16368SStephen M. Cameron changes++; 1702edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1703edd16368SStephen M. Cameron added, &nadded) != 0) 1704edd16368SStephen M. Cameron break; 1705edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1706edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1707edd16368SStephen M. Cameron /* should never happen... */ 1708edd16368SStephen M. Cameron changes++; 1709edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1710edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1711edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1712edd16368SStephen M. Cameron } 1713edd16368SStephen M. Cameron } 171441ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 171541ce4c35SStephen Cameron 171641ce4c35SStephen Cameron /* Now that h->dev[]->phys_disk[] is coherent, we can enable 171741ce4c35SStephen Cameron * any logical drives that need it enabled. 171841ce4c35SStephen Cameron */ 171941ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 172041ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 172141ce4c35SStephen Cameron 1722edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1723edd16368SStephen M. Cameron 17249846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 17259846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 17269846590eSStephen M. Cameron * so don't touch h->dev[] 17279846590eSStephen M. Cameron */ 17289846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 17299846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 17309846590eSStephen M. Cameron continue; 17319846590eSStephen M. Cameron if (sd[i]->volume_offline) 17329846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 17339846590eSStephen M. Cameron } 17349846590eSStephen M. Cameron 1735edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1736edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1737edd16368SStephen M. Cameron * first time through. 1738edd16368SStephen M. Cameron */ 1739edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1740edd16368SStephen M. Cameron goto free_and_out; 1741edd16368SStephen M. Cameron 1742edd16368SStephen M. Cameron sh = h->scsi_host; 1743edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1744edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 174541ce4c35SStephen Cameron if (removed[i]->expose_state & HPSA_SCSI_ADD) { 1746edd16368SStephen M. Cameron struct scsi_device *sdev = 1747edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1748edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1749edd16368SStephen M. Cameron if (sdev != NULL) { 1750edd16368SStephen M. Cameron scsi_remove_device(sdev); 1751edd16368SStephen M. Cameron scsi_device_put(sdev); 1752edd16368SStephen M. Cameron } else { 175341ce4c35SStephen Cameron /* 175441ce4c35SStephen Cameron * We don't expect to get here. 1755edd16368SStephen M. Cameron * future cmds to this device will get selection 1756edd16368SStephen M. Cameron * timeout as if the device was gone. 1757edd16368SStephen M. Cameron */ 17580d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, removed[i], 17590d96ef5fSWebb Scales "didn't find device for removal."); 1760edd16368SStephen M. Cameron } 176141ce4c35SStephen Cameron } 1762edd16368SStephen M. Cameron kfree(removed[i]); 1763edd16368SStephen M. Cameron removed[i] = NULL; 1764edd16368SStephen M. Cameron } 1765edd16368SStephen M. Cameron 1766edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1767edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 176841ce4c35SStephen Cameron if (!(added[i]->expose_state & HPSA_SCSI_ADD)) 176941ce4c35SStephen Cameron continue; 1770edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1771edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1772edd16368SStephen M. Cameron continue; 17730d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, added[i], 17740d96ef5fSWebb Scales "addition failed, device not added."); 1775edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1776edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1777edd16368SStephen M. Cameron */ 1778edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1779105a3dbcSRobert Elliott added[i] = NULL; 1780edd16368SStephen M. Cameron } 1781edd16368SStephen M. Cameron 1782edd16368SStephen M. Cameron free_and_out: 1783edd16368SStephen M. Cameron kfree(added); 1784edd16368SStephen M. Cameron kfree(removed); 1785edd16368SStephen M. Cameron } 1786edd16368SStephen M. Cameron 1787edd16368SStephen M. Cameron /* 17889e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1789edd16368SStephen M. Cameron * Assume's h->devlock is held. 1790edd16368SStephen M. Cameron */ 1791edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1792edd16368SStephen M. Cameron int bus, int target, int lun) 1793edd16368SStephen M. Cameron { 1794edd16368SStephen M. Cameron int i; 1795edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1796edd16368SStephen M. Cameron 1797edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1798edd16368SStephen M. Cameron sd = h->dev[i]; 1799edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1800edd16368SStephen M. Cameron return sd; 1801edd16368SStephen M. Cameron } 1802edd16368SStephen M. Cameron return NULL; 1803edd16368SStephen M. Cameron } 1804edd16368SStephen M. Cameron 1805edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1806edd16368SStephen M. Cameron { 1807edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1808edd16368SStephen M. Cameron unsigned long flags; 1809edd16368SStephen M. Cameron struct ctlr_info *h; 1810edd16368SStephen M. Cameron 1811edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1812edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1813edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1814edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 181541ce4c35SStephen Cameron if (likely(sd)) { 181603383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 181741ce4c35SStephen Cameron sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL; 181841ce4c35SStephen Cameron } else 181941ce4c35SStephen Cameron sdev->hostdata = NULL; 1820edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1821edd16368SStephen M. Cameron return 0; 1822edd16368SStephen M. Cameron } 1823edd16368SStephen M. Cameron 182441ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 182541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 182641ce4c35SStephen Cameron { 182741ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 182841ce4c35SStephen Cameron int queue_depth; 182941ce4c35SStephen Cameron 183041ce4c35SStephen Cameron sd = sdev->hostdata; 183141ce4c35SStephen Cameron sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH); 183241ce4c35SStephen Cameron 183341ce4c35SStephen Cameron if (sd) 183441ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 183541ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 183641ce4c35SStephen Cameron else 183741ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 183841ce4c35SStephen Cameron 183941ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 184041ce4c35SStephen Cameron 184141ce4c35SStephen Cameron return 0; 184241ce4c35SStephen Cameron } 184341ce4c35SStephen Cameron 1844edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1845edd16368SStephen M. Cameron { 1846bcc44255SStephen M. Cameron /* nothing to do. */ 1847edd16368SStephen M. Cameron } 1848edd16368SStephen M. Cameron 1849d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1850d9a729f3SWebb Scales { 1851d9a729f3SWebb Scales int i; 1852d9a729f3SWebb Scales 1853d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1854d9a729f3SWebb Scales return; 1855d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1856d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 1857d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 1858d9a729f3SWebb Scales } 1859d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 1860d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 1861d9a729f3SWebb Scales } 1862d9a729f3SWebb Scales 1863d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1864d9a729f3SWebb Scales { 1865d9a729f3SWebb Scales int i; 1866d9a729f3SWebb Scales 1867d9a729f3SWebb Scales if (h->chainsize <= 0) 1868d9a729f3SWebb Scales return 0; 1869d9a729f3SWebb Scales 1870d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 1871d9a729f3SWebb Scales kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds, 1872d9a729f3SWebb Scales GFP_KERNEL); 1873d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1874d9a729f3SWebb Scales return -ENOMEM; 1875d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1876d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 1877d9a729f3SWebb Scales kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) * 1878d9a729f3SWebb Scales h->maxsgentries, GFP_KERNEL); 1879d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 1880d9a729f3SWebb Scales goto clean; 1881d9a729f3SWebb Scales } 1882d9a729f3SWebb Scales return 0; 1883d9a729f3SWebb Scales 1884d9a729f3SWebb Scales clean: 1885d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 1886d9a729f3SWebb Scales return -ENOMEM; 1887d9a729f3SWebb Scales } 1888d9a729f3SWebb Scales 188933a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 189033a2ffceSStephen M. Cameron { 189133a2ffceSStephen M. Cameron int i; 189233a2ffceSStephen M. Cameron 189333a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 189433a2ffceSStephen M. Cameron return; 189533a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 189633a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 189733a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 189833a2ffceSStephen M. Cameron } 189933a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 190033a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 190133a2ffceSStephen M. Cameron } 190233a2ffceSStephen M. Cameron 1903105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 190433a2ffceSStephen M. Cameron { 190533a2ffceSStephen M. Cameron int i; 190633a2ffceSStephen M. Cameron 190733a2ffceSStephen M. Cameron if (h->chainsize <= 0) 190833a2ffceSStephen M. Cameron return 0; 190933a2ffceSStephen M. Cameron 191033a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 191133a2ffceSStephen M. Cameron GFP_KERNEL); 19123d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 19133d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 191433a2ffceSStephen M. Cameron return -ENOMEM; 19153d4e6af8SRobert Elliott } 191633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 191733a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 191833a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 19193d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 19203d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 192133a2ffceSStephen M. Cameron goto clean; 192233a2ffceSStephen M. Cameron } 19233d4e6af8SRobert Elliott } 192433a2ffceSStephen M. Cameron return 0; 192533a2ffceSStephen M. Cameron 192633a2ffceSStephen M. Cameron clean: 192733a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 192833a2ffceSStephen M. Cameron return -ENOMEM; 192933a2ffceSStephen M. Cameron } 193033a2ffceSStephen M. Cameron 1931d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 1932d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 1933d9a729f3SWebb Scales { 1934d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 1935d9a729f3SWebb Scales u64 temp64; 1936d9a729f3SWebb Scales u32 chain_size; 1937d9a729f3SWebb Scales 1938d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 1939d9a729f3SWebb Scales chain_size = le32_to_cpu(cp->data_len); 1940d9a729f3SWebb Scales temp64 = pci_map_single(h->pdev, chain_block, chain_size, 1941d9a729f3SWebb Scales PCI_DMA_TODEVICE); 1942d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 1943d9a729f3SWebb Scales /* prevent subsequent unmapping */ 1944d9a729f3SWebb Scales cp->sg->address = 0; 1945d9a729f3SWebb Scales return -1; 1946d9a729f3SWebb Scales } 1947d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 1948d9a729f3SWebb Scales return 0; 1949d9a729f3SWebb Scales } 1950d9a729f3SWebb Scales 1951d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 1952d9a729f3SWebb Scales struct io_accel2_cmd *cp) 1953d9a729f3SWebb Scales { 1954d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 1955d9a729f3SWebb Scales u64 temp64; 1956d9a729f3SWebb Scales u32 chain_size; 1957d9a729f3SWebb Scales 1958d9a729f3SWebb Scales chain_sg = cp->sg; 1959d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 1960d9a729f3SWebb Scales chain_size = le32_to_cpu(cp->data_len); 1961d9a729f3SWebb Scales pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE); 1962d9a729f3SWebb Scales } 1963d9a729f3SWebb Scales 1964e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 196533a2ffceSStephen M. Cameron struct CommandList *c) 196633a2ffceSStephen M. Cameron { 196733a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 196833a2ffceSStephen M. Cameron u64 temp64; 196950a0decfSStephen M. Cameron u32 chain_len; 197033a2ffceSStephen M. Cameron 197133a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 197233a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 197350a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 197450a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 19752b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 197650a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 197750a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 197833a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1979e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1980e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 198150a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 1982e2bea6dfSStephen M. Cameron return -1; 1983e2bea6dfSStephen M. Cameron } 198450a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 1985e2bea6dfSStephen M. Cameron return 0; 198633a2ffceSStephen M. Cameron } 198733a2ffceSStephen M. Cameron 198833a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 198933a2ffceSStephen M. Cameron struct CommandList *c) 199033a2ffceSStephen M. Cameron { 199133a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 199233a2ffceSStephen M. Cameron 199350a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 199433a2ffceSStephen M. Cameron return; 199533a2ffceSStephen M. Cameron 199633a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 199750a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 199850a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 199933a2ffceSStephen M. Cameron } 200033a2ffceSStephen M. Cameron 2001a09c1441SScott Teel 2002a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 2003a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 2004a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 2005a09c1441SScott Teel */ 2006a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 2007c349775eSScott Teel struct CommandList *c, 2008c349775eSScott Teel struct scsi_cmnd *cmd, 2009c349775eSScott Teel struct io_accel2_cmd *c2) 2010c349775eSScott Teel { 2011c349775eSScott Teel int data_len; 2012a09c1441SScott Teel int retry = 0; 2013c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 2014c349775eSScott Teel 2015c349775eSScott Teel switch (c2->error_data.serv_response) { 2016c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 2017c349775eSScott Teel switch (c2->error_data.status) { 2018c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 2019c349775eSScott Teel break; 2020c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 2021ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 2022c349775eSScott Teel if (c2->error_data.data_present != 2023ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 2024ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 2025ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 2026c349775eSScott Teel break; 2027ee6b1889SStephen M. Cameron } 2028c349775eSScott Teel /* copy the sense data */ 2029c349775eSScott Teel data_len = c2->error_data.sense_data_len; 2030c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 2031c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 2032c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 2033c349775eSScott Teel data_len = 2034c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 2035c349775eSScott Teel memcpy(cmd->sense_buffer, 2036c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 2037a09c1441SScott Teel retry = 1; 2038c349775eSScott Teel break; 2039c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 2040a09c1441SScott Teel retry = 1; 2041c349775eSScott Teel break; 2042c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 2043a09c1441SScott Teel retry = 1; 2044c349775eSScott Teel break; 2045c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 20464a8da22bSStephen Cameron retry = 1; 2047c349775eSScott Teel break; 2048c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 2049a09c1441SScott Teel retry = 1; 2050c349775eSScott Teel break; 2051c349775eSScott Teel default: 2052a09c1441SScott Teel retry = 1; 2053c349775eSScott Teel break; 2054c349775eSScott Teel } 2055c349775eSScott Teel break; 2056c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 2057c40820d5SJoe Handzik switch (c2->error_data.status) { 2058c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 2059c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 2060c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 2061c40820d5SJoe Handzik retry = 1; 2062c40820d5SJoe Handzik break; 2063c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 2064c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 2065c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2066c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 2067c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 2068c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 2069c40820d5SJoe Handzik break; 2070c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 2071c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 2072c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 2073c40820d5SJoe Handzik /* We will get an event from ctlr to trigger rescan */ 2074c40820d5SJoe Handzik retry = 1; 2075c40820d5SJoe Handzik break; 2076c40820d5SJoe Handzik default: 2077c40820d5SJoe Handzik retry = 1; 2078c40820d5SJoe Handzik } 2079c349775eSScott Teel break; 2080c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 2081c349775eSScott Teel break; 2082c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 2083c349775eSScott Teel break; 2084c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 2085a09c1441SScott Teel retry = 1; 2086c349775eSScott Teel break; 2087c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 2088c349775eSScott Teel break; 2089c349775eSScott Teel default: 2090a09c1441SScott Teel retry = 1; 2091c349775eSScott Teel break; 2092c349775eSScott Teel } 2093a09c1441SScott Teel 2094a09c1441SScott Teel return retry; /* retry on raid path? */ 2095c349775eSScott Teel } 2096c349775eSScott Teel 2097a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2098a58e7e53SWebb Scales struct CommandList *c) 2099a58e7e53SWebb Scales { 2100d604f533SWebb Scales bool do_wake = false; 2101d604f533SWebb Scales 2102a58e7e53SWebb Scales /* 2103a58e7e53SWebb Scales * Prevent the following race in the abort handler: 2104a58e7e53SWebb Scales * 2105a58e7e53SWebb Scales * 1. LLD is requested to abort a SCSI command 2106a58e7e53SWebb Scales * 2. The SCSI command completes 2107a58e7e53SWebb Scales * 3. The struct CommandList associated with step 2 is made available 2108a58e7e53SWebb Scales * 4. New I/O request to LLD to another LUN re-uses struct CommandList 2109a58e7e53SWebb Scales * 5. Abort handler follows scsi_cmnd->host_scribble and 2110a58e7e53SWebb Scales * finds struct CommandList and tries to aborts it 2111a58e7e53SWebb Scales * Now we have aborted the wrong command. 2112a58e7e53SWebb Scales * 2113d604f533SWebb Scales * Reset c->scsi_cmd here so that the abort or reset handler will know 2114d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2115a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2116a58e7e53SWebb Scales */ 2117a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2118d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2119a58e7e53SWebb Scales if (c->abort_pending) { 2120d604f533SWebb Scales do_wake = true; 2121a58e7e53SWebb Scales c->abort_pending = false; 2122a58e7e53SWebb Scales } 2123d604f533SWebb Scales if (c->reset_pending) { 2124d604f533SWebb Scales unsigned long flags; 2125d604f533SWebb Scales struct hpsa_scsi_dev_t *dev; 2126d604f533SWebb Scales 2127d604f533SWebb Scales /* 2128d604f533SWebb Scales * There appears to be a reset pending; lock the lock and 2129d604f533SWebb Scales * reconfirm. If so, then decrement the count of outstanding 2130d604f533SWebb Scales * commands and wake the reset command if this is the last one. 2131d604f533SWebb Scales */ 2132d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); 2133d604f533SWebb Scales dev = c->reset_pending; /* Re-fetch under the lock. */ 2134d604f533SWebb Scales if (dev && atomic_dec_and_test(&dev->reset_cmds_out)) 2135d604f533SWebb Scales do_wake = true; 2136d604f533SWebb Scales c->reset_pending = NULL; 2137d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2138d604f533SWebb Scales } 2139d604f533SWebb Scales 2140d604f533SWebb Scales if (do_wake) 2141d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2142a58e7e53SWebb Scales } 2143a58e7e53SWebb Scales 214473153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 214573153fe5SWebb Scales struct CommandList *c) 214673153fe5SWebb Scales { 214773153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 214873153fe5SWebb Scales cmd_tagged_free(h, c); 214973153fe5SWebb Scales } 215073153fe5SWebb Scales 21518a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 21528a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 21538a0ff92cSWebb Scales { 215473153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 21558a0ff92cSWebb Scales cmd->scsi_done(cmd); 21568a0ff92cSWebb Scales } 21578a0ff92cSWebb Scales 21588a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 21598a0ff92cSWebb Scales { 21608a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 21618a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 21628a0ff92cSWebb Scales } 21638a0ff92cSWebb Scales 2164a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd) 2165a58e7e53SWebb Scales { 2166a58e7e53SWebb Scales cmd->result = DID_ABORT << 16; 2167a58e7e53SWebb Scales } 2168a58e7e53SWebb Scales 2169a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c, 2170a58e7e53SWebb Scales struct scsi_cmnd *cmd) 2171a58e7e53SWebb Scales { 2172a58e7e53SWebb Scales hpsa_set_scsi_cmd_aborted(cmd); 2173a58e7e53SWebb Scales dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n", 2174a58e7e53SWebb Scales c->Request.CDB, c->err_info->ScsiStatus); 217573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2176a58e7e53SWebb Scales } 2177a58e7e53SWebb Scales 2178c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2179c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2180c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2181c349775eSScott Teel { 2182c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2183c349775eSScott Teel 2184c349775eSScott Teel /* check for good status */ 2185c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 21868a0ff92cSWebb Scales c2->error_data.status == 0)) 21878a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2188c349775eSScott Teel 21898a0ff92cSWebb Scales /* 21908a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2191c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 2192c349775eSScott Teel * wrong. 2193c349775eSScott Teel */ 2194c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 2195c349775eSScott Teel c2->error_data.serv_response == 2196c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2197080ef1ccSDon Brace if (c2->error_data.status == 2198080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 2199c349775eSScott Teel dev->offload_enabled = 0; 22008a0ff92cSWebb Scales 22018a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2202080ef1ccSDon Brace } 2203080ef1ccSDon Brace 2204080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 22058a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2206080ef1ccSDon Brace 22078a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2208c349775eSScott Teel } 2209c349775eSScott Teel 22109437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 22119437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 22129437ac43SStephen Cameron struct CommandList *cp) 22139437ac43SStephen Cameron { 22149437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 22159437ac43SStephen Cameron 22169437ac43SStephen Cameron switch (tmf_status) { 22179437ac43SStephen Cameron case CISS_TMF_COMPLETE: 22189437ac43SStephen Cameron /* 22199437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 22209437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 22219437ac43SStephen Cameron */ 22229437ac43SStephen Cameron case CISS_TMF_SUCCESS: 22239437ac43SStephen Cameron return 0; 22249437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 22259437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 22269437ac43SStephen Cameron case CISS_TMF_FAILED: 22279437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 22289437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 22299437ac43SStephen Cameron break; 22309437ac43SStephen Cameron default: 22319437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 22329437ac43SStephen Cameron tmf_status); 22339437ac43SStephen Cameron break; 22349437ac43SStephen Cameron } 22359437ac43SStephen Cameron return -tmf_status; 22369437ac43SStephen Cameron } 22379437ac43SStephen Cameron 22381fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2239edd16368SStephen M. Cameron { 2240edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2241edd16368SStephen M. Cameron struct ctlr_info *h; 2242edd16368SStephen M. Cameron struct ErrorInfo *ei; 2243283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2244d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2245edd16368SStephen M. Cameron 22469437ac43SStephen Cameron u8 sense_key; 22479437ac43SStephen Cameron u8 asc; /* additional sense code */ 22489437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2249db111e18SStephen M. Cameron unsigned long sense_data_size; 2250edd16368SStephen M. Cameron 2251edd16368SStephen M. Cameron ei = cp->err_info; 22527fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2253edd16368SStephen M. Cameron h = cp->h; 2254283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 2255d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2256edd16368SStephen M. Cameron 2257edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2258e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 22592b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 226033a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2261edd16368SStephen M. Cameron 2262d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2263d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2264d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2265d9a729f3SWebb Scales 2266edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2267edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2268c349775eSScott Teel 226903383736SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) 227003383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 227103383736SDon Brace 227225163bd5SWebb Scales /* 227325163bd5SWebb Scales * We check for lockup status here as it may be set for 227425163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 227525163bd5SWebb Scales * fail_all_oustanding_cmds() 227625163bd5SWebb Scales */ 227725163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 227825163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 227925163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 22808a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 228125163bd5SWebb Scales } 228225163bd5SWebb Scales 2283d604f533SWebb Scales if ((unlikely(hpsa_is_pending_event(cp)))) { 2284d604f533SWebb Scales if (cp->reset_pending) 2285d604f533SWebb Scales return hpsa_cmd_resolve_and_free(h, cp); 2286d604f533SWebb Scales if (cp->abort_pending) 2287d604f533SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2288d604f533SWebb Scales } 2289d604f533SWebb Scales 2290c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2291c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2292c349775eSScott Teel 22936aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 22948a0ff92cSWebb Scales if (ei->CommandStatus == 0) 22958a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 22966aa4c361SRobert Elliott 2297e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2298e1f7de0cSMatt Gates * CISS header used below for error handling. 2299e1f7de0cSMatt Gates */ 2300e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2301e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 23022b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 23032b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 23042b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 23052b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 230650a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2307e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2308e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2309283b4a9bSStephen M. Cameron 2310283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2311283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2312283b4a9bSStephen M. Cameron * wrong. 2313283b4a9bSStephen M. Cameron */ 2314283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 2315283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2316283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 23178a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2318283b4a9bSStephen M. Cameron } 2319e1f7de0cSMatt Gates } 2320e1f7de0cSMatt Gates 2321edd16368SStephen M. Cameron /* an error has occurred */ 2322edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2323edd16368SStephen M. Cameron 2324edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 23259437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 23269437ac43SStephen Cameron /* copy the sense data */ 23279437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 23289437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 23299437ac43SStephen Cameron else 23309437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 23319437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 23329437ac43SStephen Cameron sense_data_size = ei->SenseLen; 23339437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 23349437ac43SStephen Cameron if (ei->ScsiStatus) 23359437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 23369437ac43SStephen Cameron &sense_key, &asc, &ascq); 2337edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 23381d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 23392e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 23401d3b3609SMatt Gates break; 23411d3b3609SMatt Gates } 2342edd16368SStephen M. Cameron break; 2343edd16368SStephen M. Cameron } 2344edd16368SStephen M. Cameron /* Problem was not a check condition 2345edd16368SStephen M. Cameron * Pass it up to the upper layers... 2346edd16368SStephen M. Cameron */ 2347edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2348edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2349edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2350edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2351edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2352edd16368SStephen M. Cameron sense_key, asc, ascq, 2353edd16368SStephen M. Cameron cmd->result); 2354edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2355edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2356edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2357edd16368SStephen M. Cameron 2358edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2359edd16368SStephen M. Cameron * but there is a bug in some released firmware 2360edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2361edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2362edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2363edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2364edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2365edd16368SStephen M. Cameron * look like selection timeout since that is 2366edd16368SStephen M. Cameron * the most common reason for this to occur, 2367edd16368SStephen M. Cameron * and it's severe enough. 2368edd16368SStephen M. Cameron */ 2369edd16368SStephen M. Cameron 2370edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2371edd16368SStephen M. Cameron } 2372edd16368SStephen M. Cameron break; 2373edd16368SStephen M. Cameron 2374edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2375edd16368SStephen M. Cameron break; 2376edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2377f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2378f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2379edd16368SStephen M. Cameron break; 2380edd16368SStephen M. Cameron case CMD_INVALID: { 2381edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2382edd16368SStephen M. Cameron print_cmd(cp); */ 2383edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2384edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2385edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2386edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2387edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2388edd16368SStephen M. Cameron * missing target. */ 2389edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2390edd16368SStephen M. Cameron } 2391edd16368SStephen M. Cameron break; 2392edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2393256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2394f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2395f42e81e1SStephen Cameron cp->Request.CDB); 2396edd16368SStephen M. Cameron break; 2397edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2398edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2399f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2400f42e81e1SStephen Cameron cp->Request.CDB); 2401edd16368SStephen M. Cameron break; 2402edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2403edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2404f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2405f42e81e1SStephen Cameron cp->Request.CDB); 2406edd16368SStephen M. Cameron break; 2407edd16368SStephen M. Cameron case CMD_ABORTED: 2408a58e7e53SWebb Scales /* Return now to avoid calling scsi_done(). */ 2409a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2410edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2411edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2412f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2413f42e81e1SStephen Cameron cp->Request.CDB); 2414edd16368SStephen M. Cameron break; 2415edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2416f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2417f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2418f42e81e1SStephen Cameron cp->Request.CDB); 2419edd16368SStephen M. Cameron break; 2420edd16368SStephen M. Cameron case CMD_TIMEOUT: 2421edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2422f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2423f42e81e1SStephen Cameron cp->Request.CDB); 2424edd16368SStephen M. Cameron break; 24251d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 24261d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 24271d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 24281d5e2ed0SStephen M. Cameron break; 24299437ac43SStephen Cameron case CMD_TMF_STATUS: 24309437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 24319437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 24329437ac43SStephen Cameron break; 2433283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2434283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2435283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2436283b4a9bSStephen M. Cameron */ 2437283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2438283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2439283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2440283b4a9bSStephen M. Cameron break; 2441edd16368SStephen M. Cameron default: 2442edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2443edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2444edd16368SStephen M. Cameron cp, ei->CommandStatus); 2445edd16368SStephen M. Cameron } 24468a0ff92cSWebb Scales 24478a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2448edd16368SStephen M. Cameron } 2449edd16368SStephen M. Cameron 2450edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2451edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2452edd16368SStephen M. Cameron { 2453edd16368SStephen M. Cameron int i; 2454edd16368SStephen M. Cameron 245550a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 245650a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 245750a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2458edd16368SStephen M. Cameron data_direction); 2459edd16368SStephen M. Cameron } 2460edd16368SStephen M. Cameron 2461a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2462edd16368SStephen M. Cameron struct CommandList *cp, 2463edd16368SStephen M. Cameron unsigned char *buf, 2464edd16368SStephen M. Cameron size_t buflen, 2465edd16368SStephen M. Cameron int data_direction) 2466edd16368SStephen M. Cameron { 246701a02ffcSStephen M. Cameron u64 addr64; 2468edd16368SStephen M. Cameron 2469edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2470edd16368SStephen M. Cameron cp->Header.SGList = 0; 247150a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2472a2dac136SStephen M. Cameron return 0; 2473edd16368SStephen M. Cameron } 2474edd16368SStephen M. Cameron 247550a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2476eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2477a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2478eceaae18SShuah Khan cp->Header.SGList = 0; 247950a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2480a2dac136SStephen M. Cameron return -1; 2481eceaae18SShuah Khan } 248250a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 248350a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 248450a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 248550a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 248650a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2487a2dac136SStephen M. Cameron return 0; 2488edd16368SStephen M. Cameron } 2489edd16368SStephen M. Cameron 249025163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 249125163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 249225163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 249325163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2494edd16368SStephen M. Cameron { 2495edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2496edd16368SStephen M. Cameron 2497edd16368SStephen M. Cameron c->waiting = &wait; 249825163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 249925163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 250025163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 250125163bd5SWebb Scales wait_for_completion_io(&wait); 250225163bd5SWebb Scales return IO_OK; 250325163bd5SWebb Scales } 250425163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 250525163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 250625163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 250725163bd5SWebb Scales return -ETIMEDOUT; 250825163bd5SWebb Scales } 250925163bd5SWebb Scales return IO_OK; 251025163bd5SWebb Scales } 251125163bd5SWebb Scales 251225163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 251325163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 251425163bd5SWebb Scales { 251525163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 251625163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 251725163bd5SWebb Scales return IO_OK; 251825163bd5SWebb Scales } 251925163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2520edd16368SStephen M. Cameron } 2521edd16368SStephen M. Cameron 2522094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2523094963daSStephen M. Cameron { 2524094963daSStephen M. Cameron int cpu; 2525094963daSStephen M. Cameron u32 rc, *lockup_detected; 2526094963daSStephen M. Cameron 2527094963daSStephen M. Cameron cpu = get_cpu(); 2528094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2529094963daSStephen M. Cameron rc = *lockup_detected; 2530094963daSStephen M. Cameron put_cpu(); 2531094963daSStephen M. Cameron return rc; 2532094963daSStephen M. Cameron } 2533094963daSStephen M. Cameron 25349c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 253525163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 253625163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2537edd16368SStephen M. Cameron { 25389c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 253925163bd5SWebb Scales int rc; 2540edd16368SStephen M. Cameron 2541edd16368SStephen M. Cameron do { 25427630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 254325163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 254425163bd5SWebb Scales timeout_msecs); 254525163bd5SWebb Scales if (rc) 254625163bd5SWebb Scales break; 2547edd16368SStephen M. Cameron retry_count++; 25489c2fc160SStephen M. Cameron if (retry_count > 3) { 25499c2fc160SStephen M. Cameron msleep(backoff_time); 25509c2fc160SStephen M. Cameron if (backoff_time < 1000) 25519c2fc160SStephen M. Cameron backoff_time *= 2; 25529c2fc160SStephen M. Cameron } 2553852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 25549c2fc160SStephen M. Cameron check_for_busy(h, c)) && 25559c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2556edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 255725163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 255825163bd5SWebb Scales rc = -EIO; 255925163bd5SWebb Scales return rc; 2560edd16368SStephen M. Cameron } 2561edd16368SStephen M. Cameron 2562d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2563d1e8beacSStephen M. Cameron struct CommandList *c) 2564edd16368SStephen M. Cameron { 2565d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2566d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2567edd16368SStephen M. Cameron 2568d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2569d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2570d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2571d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2572d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2573d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2574d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2575d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2576d1e8beacSStephen M. Cameron } 2577d1e8beacSStephen M. Cameron 2578d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2579d1e8beacSStephen M. Cameron struct CommandList *cp) 2580d1e8beacSStephen M. Cameron { 2581d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2582d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 25839437ac43SStephen Cameron u8 sense_key, asc, ascq; 25849437ac43SStephen Cameron int sense_len; 2585d1e8beacSStephen M. Cameron 2586edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2587edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 25889437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 25899437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 25909437ac43SStephen Cameron else 25919437ac43SStephen Cameron sense_len = ei->SenseLen; 25929437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 25939437ac43SStephen Cameron &sense_key, &asc, &ascq); 2594d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2595d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 25969437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 25979437ac43SStephen Cameron sense_key, asc, ascq); 2598d1e8beacSStephen M. Cameron else 25999437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2600edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2601edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2602edd16368SStephen M. Cameron "(probably indicates selection timeout " 2603edd16368SStephen M. Cameron "reported incorrectly due to a known " 2604edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2605edd16368SStephen M. Cameron break; 2606edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2607edd16368SStephen M. Cameron break; 2608edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2609d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2610edd16368SStephen M. Cameron break; 2611edd16368SStephen M. Cameron case CMD_INVALID: { 2612edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2613edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2614edd16368SStephen M. Cameron */ 2615d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2616d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2617edd16368SStephen M. Cameron } 2618edd16368SStephen M. Cameron break; 2619edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2620d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2621edd16368SStephen M. Cameron break; 2622edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2623d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2624edd16368SStephen M. Cameron break; 2625edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2626d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2627edd16368SStephen M. Cameron break; 2628edd16368SStephen M. Cameron case CMD_ABORTED: 2629d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2630edd16368SStephen M. Cameron break; 2631edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2632d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2633edd16368SStephen M. Cameron break; 2634edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2635d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2636edd16368SStephen M. Cameron break; 2637edd16368SStephen M. Cameron case CMD_TIMEOUT: 2638d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2639edd16368SStephen M. Cameron break; 26401d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2641d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 26421d5e2ed0SStephen M. Cameron break; 264325163bd5SWebb Scales case CMD_CTLR_LOCKUP: 264425163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 264525163bd5SWebb Scales break; 2646edd16368SStephen M. Cameron default: 2647d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2648d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2649edd16368SStephen M. Cameron ei->CommandStatus); 2650edd16368SStephen M. Cameron } 2651edd16368SStephen M. Cameron } 2652edd16368SStephen M. Cameron 2653edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2654b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2655edd16368SStephen M. Cameron unsigned char bufsize) 2656edd16368SStephen M. Cameron { 2657edd16368SStephen M. Cameron int rc = IO_OK; 2658edd16368SStephen M. Cameron struct CommandList *c; 2659edd16368SStephen M. Cameron struct ErrorInfo *ei; 2660edd16368SStephen M. Cameron 266145fcb86eSStephen Cameron c = cmd_alloc(h); 2662edd16368SStephen M. Cameron 2663a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2664a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2665a2dac136SStephen M. Cameron rc = -1; 2666a2dac136SStephen M. Cameron goto out; 2667a2dac136SStephen M. Cameron } 266825163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 266925163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 267025163bd5SWebb Scales if (rc) 267125163bd5SWebb Scales goto out; 2672edd16368SStephen M. Cameron ei = c->err_info; 2673edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2674d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2675edd16368SStephen M. Cameron rc = -1; 2676edd16368SStephen M. Cameron } 2677a2dac136SStephen M. Cameron out: 267845fcb86eSStephen Cameron cmd_free(h, c); 2679edd16368SStephen M. Cameron return rc; 2680edd16368SStephen M. Cameron } 2681edd16368SStephen M. Cameron 2682316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2683316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2684316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2685316b221aSStephen M. Cameron { 2686316b221aSStephen M. Cameron int rc = IO_OK; 2687316b221aSStephen M. Cameron struct CommandList *c; 2688316b221aSStephen M. Cameron struct ErrorInfo *ei; 2689316b221aSStephen M. Cameron 269045fcb86eSStephen Cameron c = cmd_alloc(h); 2691316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2692316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2693316b221aSStephen M. Cameron rc = -1; 2694316b221aSStephen M. Cameron goto out; 2695316b221aSStephen M. Cameron } 269625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 269725163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 269825163bd5SWebb Scales if (rc) 269925163bd5SWebb Scales goto out; 2700316b221aSStephen M. Cameron ei = c->err_info; 2701316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2702316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2703316b221aSStephen M. Cameron rc = -1; 2704316b221aSStephen M. Cameron } 2705316b221aSStephen M. Cameron out: 270645fcb86eSStephen Cameron cmd_free(h, c); 2707316b221aSStephen M. Cameron return rc; 2708316b221aSStephen M. Cameron } 2709316b221aSStephen M. Cameron 2710bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 271125163bd5SWebb Scales u8 reset_type, int reply_queue) 2712edd16368SStephen M. Cameron { 2713edd16368SStephen M. Cameron int rc = IO_OK; 2714edd16368SStephen M. Cameron struct CommandList *c; 2715edd16368SStephen M. Cameron struct ErrorInfo *ei; 2716edd16368SStephen M. Cameron 271745fcb86eSStephen Cameron c = cmd_alloc(h); 2718edd16368SStephen M. Cameron 2719edd16368SStephen M. Cameron 2720a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2721bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2722bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2723bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 272425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 272525163bd5SWebb Scales if (rc) { 272625163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 272725163bd5SWebb Scales goto out; 272825163bd5SWebb Scales } 2729edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2730edd16368SStephen M. Cameron 2731edd16368SStephen M. Cameron ei = c->err_info; 2732edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2733d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2734edd16368SStephen M. Cameron rc = -1; 2735edd16368SStephen M. Cameron } 273625163bd5SWebb Scales out: 273745fcb86eSStephen Cameron cmd_free(h, c); 2738edd16368SStephen M. Cameron return rc; 2739edd16368SStephen M. Cameron } 2740edd16368SStephen M. Cameron 2741d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 2742d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 2743d604f533SWebb Scales unsigned char *scsi3addr) 2744d604f533SWebb Scales { 2745d604f533SWebb Scales int i; 2746d604f533SWebb Scales bool match = false; 2747d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2748d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 2749d604f533SWebb Scales 2750d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 2751d604f533SWebb Scales return false; 2752d604f533SWebb Scales 2753d604f533SWebb Scales switch (c->cmd_type) { 2754d604f533SWebb Scales case CMD_SCSI: 2755d604f533SWebb Scales case CMD_IOCTL_PEND: 2756d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 2757d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 2758d604f533SWebb Scales break; 2759d604f533SWebb Scales 2760d604f533SWebb Scales case CMD_IOACCEL1: 2761d604f533SWebb Scales case CMD_IOACCEL2: 2762d604f533SWebb Scales if (c->phys_disk == dev) { 2763d604f533SWebb Scales /* HBA mode match */ 2764d604f533SWebb Scales match = true; 2765d604f533SWebb Scales } else { 2766d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 2767d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 2768d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 2769d604f533SWebb Scales * instead. */ 2770d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2771d604f533SWebb Scales /* FIXME: an alternate test might be 2772d604f533SWebb Scales * 2773d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 2774d604f533SWebb Scales * == c2->scsi_nexus; */ 2775d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 2776d604f533SWebb Scales } 2777d604f533SWebb Scales } 2778d604f533SWebb Scales break; 2779d604f533SWebb Scales 2780d604f533SWebb Scales case IOACCEL2_TMF: 2781d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2782d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 2783d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 2784d604f533SWebb Scales } 2785d604f533SWebb Scales break; 2786d604f533SWebb Scales 2787d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 2788d604f533SWebb Scales match = false; 2789d604f533SWebb Scales break; 2790d604f533SWebb Scales 2791d604f533SWebb Scales default: 2792d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 2793d604f533SWebb Scales c->cmd_type); 2794d604f533SWebb Scales BUG(); 2795d604f533SWebb Scales } 2796d604f533SWebb Scales 2797d604f533SWebb Scales return match; 2798d604f533SWebb Scales } 2799d604f533SWebb Scales 2800d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 2801d604f533SWebb Scales unsigned char *scsi3addr, u8 reset_type, int reply_queue) 2802d604f533SWebb Scales { 2803d604f533SWebb Scales int i; 2804d604f533SWebb Scales int rc = 0; 2805d604f533SWebb Scales 2806d604f533SWebb Scales /* We can really only handle one reset at a time */ 2807d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 2808d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 2809d604f533SWebb Scales return -EINTR; 2810d604f533SWebb Scales } 2811d604f533SWebb Scales 2812d604f533SWebb Scales BUG_ON(atomic_read(&dev->reset_cmds_out) != 0); 2813d604f533SWebb Scales 2814d604f533SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2815d604f533SWebb Scales struct CommandList *c = h->cmd_pool + i; 2816d604f533SWebb Scales int refcount = atomic_inc_return(&c->refcount); 2817d604f533SWebb Scales 2818d604f533SWebb Scales if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) { 2819d604f533SWebb Scales unsigned long flags; 2820d604f533SWebb Scales 2821d604f533SWebb Scales /* 2822d604f533SWebb Scales * Mark the target command as having a reset pending, 2823d604f533SWebb Scales * then lock a lock so that the command cannot complete 2824d604f533SWebb Scales * while we're considering it. If the command is not 2825d604f533SWebb Scales * idle then count it; otherwise revoke the event. 2826d604f533SWebb Scales */ 2827d604f533SWebb Scales c->reset_pending = dev; 2828d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 2829d604f533SWebb Scales if (!hpsa_is_cmd_idle(c)) 2830d604f533SWebb Scales atomic_inc(&dev->reset_cmds_out); 2831d604f533SWebb Scales else 2832d604f533SWebb Scales c->reset_pending = NULL; 2833d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2834d604f533SWebb Scales } 2835d604f533SWebb Scales 2836d604f533SWebb Scales cmd_free(h, c); 2837d604f533SWebb Scales } 2838d604f533SWebb Scales 2839d604f533SWebb Scales rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue); 2840d604f533SWebb Scales if (!rc) 2841d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 2842d604f533SWebb Scales atomic_read(&dev->reset_cmds_out) == 0 || 2843d604f533SWebb Scales lockup_detected(h)); 2844d604f533SWebb Scales 2845d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 2846d604f533SWebb Scales dev_warn(&h->pdev->dev, 2847d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 2848d604f533SWebb Scales rc = -ENODEV; 2849d604f533SWebb Scales } 2850d604f533SWebb Scales 2851d604f533SWebb Scales if (unlikely(rc)) 2852d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 2853d604f533SWebb Scales 2854d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 2855d604f533SWebb Scales return rc; 2856d604f533SWebb Scales } 2857d604f533SWebb Scales 2858edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2859edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2860edd16368SStephen M. Cameron { 2861edd16368SStephen M. Cameron int rc; 2862edd16368SStephen M. Cameron unsigned char *buf; 2863edd16368SStephen M. Cameron 2864edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2865edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2866edd16368SStephen M. Cameron if (!buf) 2867edd16368SStephen M. Cameron return; 2868b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2869edd16368SStephen M. Cameron if (rc == 0) 2870edd16368SStephen M. Cameron *raid_level = buf[8]; 2871edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2872edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2873edd16368SStephen M. Cameron kfree(buf); 2874edd16368SStephen M. Cameron return; 2875edd16368SStephen M. Cameron } 2876edd16368SStephen M. Cameron 2877283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2878283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2879283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2880283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2881283b4a9bSStephen M. Cameron { 2882283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2883283b4a9bSStephen M. Cameron int map, row, col; 2884283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2885283b4a9bSStephen M. Cameron 2886283b4a9bSStephen M. Cameron if (rc != 0) 2887283b4a9bSStephen M. Cameron return; 2888283b4a9bSStephen M. Cameron 28892ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 28902ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 28912ba8bfc8SStephen M. Cameron return; 28922ba8bfc8SStephen M. Cameron 2893283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2894283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2895283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2896283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2897283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2898283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2899283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2900283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2901283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2902283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2903283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2904283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2905283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2906283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2907283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2908283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2909283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2910283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2911283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2912283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2913283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2914283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2915283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2916283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 29172b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2918dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 29192b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 29202b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 29212b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2922dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2923dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2924283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2925283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2926283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2927283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2928283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2929283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2930283b4a9bSStephen M. Cameron disks_per_row = 2931283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2932283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2933283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2934283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2935283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2936283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2937283b4a9bSStephen M. Cameron disks_per_row = 2938283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2939283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2940283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2941283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2942283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2943283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2944283b4a9bSStephen M. Cameron } 2945283b4a9bSStephen M. Cameron } 2946283b4a9bSStephen M. Cameron } 2947283b4a9bSStephen M. Cameron #else 2948283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2949283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2950283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2951283b4a9bSStephen M. Cameron { 2952283b4a9bSStephen M. Cameron } 2953283b4a9bSStephen M. Cameron #endif 2954283b4a9bSStephen M. Cameron 2955283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2956283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2957283b4a9bSStephen M. Cameron { 2958283b4a9bSStephen M. Cameron int rc = 0; 2959283b4a9bSStephen M. Cameron struct CommandList *c; 2960283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2961283b4a9bSStephen M. Cameron 296245fcb86eSStephen Cameron c = cmd_alloc(h); 2963bf43caf3SRobert Elliott 2964283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2965283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2966283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 29672dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 29682dd02d74SRobert Elliott cmd_free(h, c); 29692dd02d74SRobert Elliott return -1; 2970283b4a9bSStephen M. Cameron } 297125163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 297225163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 297325163bd5SWebb Scales if (rc) 297425163bd5SWebb Scales goto out; 2975283b4a9bSStephen M. Cameron ei = c->err_info; 2976283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2977d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 297825163bd5SWebb Scales rc = -1; 297925163bd5SWebb Scales goto out; 2980283b4a9bSStephen M. Cameron } 298145fcb86eSStephen Cameron cmd_free(h, c); 2982283b4a9bSStephen M. Cameron 2983283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2984283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2985283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2986283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2987283b4a9bSStephen M. Cameron rc = -1; 2988283b4a9bSStephen M. Cameron } 2989283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2990283b4a9bSStephen M. Cameron return rc; 299125163bd5SWebb Scales out: 299225163bd5SWebb Scales cmd_free(h, c); 299325163bd5SWebb Scales return rc; 2994283b4a9bSStephen M. Cameron } 2995283b4a9bSStephen M. Cameron 299603383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 299703383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 299803383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 299903383736SDon Brace { 300003383736SDon Brace int rc = IO_OK; 300103383736SDon Brace struct CommandList *c; 300203383736SDon Brace struct ErrorInfo *ei; 300303383736SDon Brace 300403383736SDon Brace c = cmd_alloc(h); 300503383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 300603383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 300703383736SDon Brace if (rc) 300803383736SDon Brace goto out; 300903383736SDon Brace 301003383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 301103383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 301203383736SDon Brace 301325163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 301425163bd5SWebb Scales NO_TIMEOUT); 301503383736SDon Brace ei = c->err_info; 301603383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 301703383736SDon Brace hpsa_scsi_interpret_error(h, c); 301803383736SDon Brace rc = -1; 301903383736SDon Brace } 302003383736SDon Brace out: 302103383736SDon Brace cmd_free(h, c); 302203383736SDon Brace return rc; 302303383736SDon Brace } 302403383736SDon Brace 30251b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 30261b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 30271b70150aSStephen M. Cameron { 30281b70150aSStephen M. Cameron int rc; 30291b70150aSStephen M. Cameron int i; 30301b70150aSStephen M. Cameron int pages; 30311b70150aSStephen M. Cameron unsigned char *buf, bufsize; 30321b70150aSStephen M. Cameron 30331b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 30341b70150aSStephen M. Cameron if (!buf) 30351b70150aSStephen M. Cameron return 0; 30361b70150aSStephen M. Cameron 30371b70150aSStephen M. Cameron /* Get the size of the page list first */ 30381b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 30391b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 30401b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 30411b70150aSStephen M. Cameron if (rc != 0) 30421b70150aSStephen M. Cameron goto exit_unsupported; 30431b70150aSStephen M. Cameron pages = buf[3]; 30441b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 30451b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 30461b70150aSStephen M. Cameron else 30471b70150aSStephen M. Cameron bufsize = 255; 30481b70150aSStephen M. Cameron 30491b70150aSStephen M. Cameron /* Get the whole VPD page list */ 30501b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 30511b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 30521b70150aSStephen M. Cameron buf, bufsize); 30531b70150aSStephen M. Cameron if (rc != 0) 30541b70150aSStephen M. Cameron goto exit_unsupported; 30551b70150aSStephen M. Cameron 30561b70150aSStephen M. Cameron pages = buf[3]; 30571b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 30581b70150aSStephen M. Cameron if (buf[3 + i] == page) 30591b70150aSStephen M. Cameron goto exit_supported; 30601b70150aSStephen M. Cameron exit_unsupported: 30611b70150aSStephen M. Cameron kfree(buf); 30621b70150aSStephen M. Cameron return 0; 30631b70150aSStephen M. Cameron exit_supported: 30641b70150aSStephen M. Cameron kfree(buf); 30651b70150aSStephen M. Cameron return 1; 30661b70150aSStephen M. Cameron } 30671b70150aSStephen M. Cameron 3068283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 3069283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3070283b4a9bSStephen M. Cameron { 3071283b4a9bSStephen M. Cameron int rc; 3072283b4a9bSStephen M. Cameron unsigned char *buf; 3073283b4a9bSStephen M. Cameron u8 ioaccel_status; 3074283b4a9bSStephen M. Cameron 3075283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3076283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 307741ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3078283b4a9bSStephen M. Cameron 3079283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3080283b4a9bSStephen M. Cameron if (!buf) 3081283b4a9bSStephen M. Cameron return; 30821b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 30831b70150aSStephen M. Cameron goto out; 3084283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 3085b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 3086283b4a9bSStephen M. Cameron if (rc != 0) 3087283b4a9bSStephen M. Cameron goto out; 3088283b4a9bSStephen M. Cameron 3089283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 3090283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 3091283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 3092283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 3093283b4a9bSStephen M. Cameron this_device->offload_config = 3094283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3095283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3096283b4a9bSStephen M. Cameron this_device->offload_enabled = 3097283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3098283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3099283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 3100283b4a9bSStephen M. Cameron } 310141ce4c35SStephen Cameron this_device->offload_to_be_enabled = this_device->offload_enabled; 3102283b4a9bSStephen M. Cameron out: 3103283b4a9bSStephen M. Cameron kfree(buf); 3104283b4a9bSStephen M. Cameron return; 3105283b4a9bSStephen M. Cameron } 3106283b4a9bSStephen M. Cameron 3107edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3108edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 3109edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 3110edd16368SStephen M. Cameron { 3111edd16368SStephen M. Cameron int rc; 3112edd16368SStephen M. Cameron unsigned char *buf; 3113edd16368SStephen M. Cameron 3114edd16368SStephen M. Cameron if (buflen > 16) 3115edd16368SStephen M. Cameron buflen = 16; 3116edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3117edd16368SStephen M. Cameron if (!buf) 3118a84d794dSStephen M. Cameron return -ENOMEM; 3119b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 3120edd16368SStephen M. Cameron if (rc == 0) 3121edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 3122edd16368SStephen M. Cameron kfree(buf); 3123edd16368SStephen M. Cameron return rc != 0; 3124edd16368SStephen M. Cameron } 3125edd16368SStephen M. Cameron 3126edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 312703383736SDon Brace void *buf, int bufsize, 3128edd16368SStephen M. Cameron int extended_response) 3129edd16368SStephen M. Cameron { 3130edd16368SStephen M. Cameron int rc = IO_OK; 3131edd16368SStephen M. Cameron struct CommandList *c; 3132edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3133edd16368SStephen M. Cameron struct ErrorInfo *ei; 3134edd16368SStephen M. Cameron 313545fcb86eSStephen Cameron c = cmd_alloc(h); 3136bf43caf3SRobert Elliott 3137e89c0ae7SStephen M. Cameron /* address the controller */ 3138e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3139a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3140a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 3141a2dac136SStephen M. Cameron rc = -1; 3142a2dac136SStephen M. Cameron goto out; 3143a2dac136SStephen M. Cameron } 3144edd16368SStephen M. Cameron if (extended_response) 3145edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 314625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 314725163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 314825163bd5SWebb Scales if (rc) 314925163bd5SWebb Scales goto out; 3150edd16368SStephen M. Cameron ei = c->err_info; 3151edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3152edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3153d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3154edd16368SStephen M. Cameron rc = -1; 3155283b4a9bSStephen M. Cameron } else { 315603383736SDon Brace struct ReportLUNdata *rld = buf; 315703383736SDon Brace 315803383736SDon Brace if (rld->extended_response_flag != extended_response) { 3159283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3160283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3161283b4a9bSStephen M. Cameron extended_response, 316203383736SDon Brace rld->extended_response_flag); 3163283b4a9bSStephen M. Cameron rc = -1; 3164283b4a9bSStephen M. Cameron } 3165edd16368SStephen M. Cameron } 3166a2dac136SStephen M. Cameron out: 316745fcb86eSStephen Cameron cmd_free(h, c); 3168edd16368SStephen M. Cameron return rc; 3169edd16368SStephen M. Cameron } 3170edd16368SStephen M. Cameron 3171edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 317203383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3173edd16368SStephen M. Cameron { 317403383736SDon Brace return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 317503383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 3176edd16368SStephen M. Cameron } 3177edd16368SStephen M. Cameron 3178edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3179edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3180edd16368SStephen M. Cameron { 3181edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3182edd16368SStephen M. Cameron } 3183edd16368SStephen M. Cameron 3184edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3185edd16368SStephen M. Cameron int bus, int target, int lun) 3186edd16368SStephen M. Cameron { 3187edd16368SStephen M. Cameron device->bus = bus; 3188edd16368SStephen M. Cameron device->target = target; 3189edd16368SStephen M. Cameron device->lun = lun; 3190edd16368SStephen M. Cameron } 3191edd16368SStephen M. Cameron 31929846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 31939846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 31949846590eSStephen M. Cameron unsigned char scsi3addr[]) 31959846590eSStephen M. Cameron { 31969846590eSStephen M. Cameron int rc; 31979846590eSStephen M. Cameron int status; 31989846590eSStephen M. Cameron int size; 31999846590eSStephen M. Cameron unsigned char *buf; 32009846590eSStephen M. Cameron 32019846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 32029846590eSStephen M. Cameron if (!buf) 32039846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 32049846590eSStephen M. Cameron 32059846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 320624a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 32079846590eSStephen M. Cameron goto exit_failed; 32089846590eSStephen M. Cameron 32099846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 32109846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 32119846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 321224a4b078SStephen M. Cameron if (rc != 0) 32139846590eSStephen M. Cameron goto exit_failed; 32149846590eSStephen M. Cameron size = buf[3]; 32159846590eSStephen M. Cameron 32169846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 32179846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 32189846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 321924a4b078SStephen M. Cameron if (rc != 0) 32209846590eSStephen M. Cameron goto exit_failed; 32219846590eSStephen M. Cameron status = buf[4]; /* status byte */ 32229846590eSStephen M. Cameron 32239846590eSStephen M. Cameron kfree(buf); 32249846590eSStephen M. Cameron return status; 32259846590eSStephen M. Cameron exit_failed: 32269846590eSStephen M. Cameron kfree(buf); 32279846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 32289846590eSStephen M. Cameron } 32299846590eSStephen M. Cameron 32309846590eSStephen M. Cameron /* Determine offline status of a volume. 32319846590eSStephen M. Cameron * Return either: 32329846590eSStephen M. Cameron * 0 (not offline) 323367955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 32349846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 32359846590eSStephen M. Cameron * describing why a volume is to be kept offline) 32369846590eSStephen M. Cameron */ 323767955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 32389846590eSStephen M. Cameron unsigned char scsi3addr[]) 32399846590eSStephen M. Cameron { 32409846590eSStephen M. Cameron struct CommandList *c; 32419437ac43SStephen Cameron unsigned char *sense; 32429437ac43SStephen Cameron u8 sense_key, asc, ascq; 32439437ac43SStephen Cameron int sense_len; 324425163bd5SWebb Scales int rc, ldstat = 0; 32459846590eSStephen M. Cameron u16 cmd_status; 32469846590eSStephen M. Cameron u8 scsi_status; 32479846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 32489846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 32499846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 32509846590eSStephen M. Cameron 32519846590eSStephen M. Cameron c = cmd_alloc(h); 3252bf43caf3SRobert Elliott 32539846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 325425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 325525163bd5SWebb Scales if (rc) { 325625163bd5SWebb Scales cmd_free(h, c); 325725163bd5SWebb Scales return 0; 325825163bd5SWebb Scales } 32599846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 32609437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 32619437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 32629437ac43SStephen Cameron else 32639437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 32649437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 32659846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 32669846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 32679846590eSStephen M. Cameron cmd_free(h, c); 32689846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 32699846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 32709846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 32719846590eSStephen M. Cameron sense_key != NOT_READY || 32729846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 32739846590eSStephen M. Cameron return 0; 32749846590eSStephen M. Cameron } 32759846590eSStephen M. Cameron 32769846590eSStephen M. Cameron /* Determine the reason for not ready state */ 32779846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 32789846590eSStephen M. Cameron 32799846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 32809846590eSStephen M. Cameron switch (ldstat) { 32819846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 32829846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 32839846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 32849846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 32859846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 32869846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 32879846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 32889846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 32899846590eSStephen M. Cameron return ldstat; 32909846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 32919846590eSStephen M. Cameron /* If VPD status page isn't available, 32929846590eSStephen M. Cameron * use ASC/ASCQ to determine state 32939846590eSStephen M. Cameron */ 32949846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 32959846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 32969846590eSStephen M. Cameron return ldstat; 32979846590eSStephen M. Cameron break; 32989846590eSStephen M. Cameron default: 32999846590eSStephen M. Cameron break; 33009846590eSStephen M. Cameron } 33019846590eSStephen M. Cameron return 0; 33029846590eSStephen M. Cameron } 33039846590eSStephen M. Cameron 33049b5c48c2SStephen Cameron /* 33059b5c48c2SStephen Cameron * Find out if a logical device supports aborts by simply trying one. 33069b5c48c2SStephen Cameron * Smart Array may claim not to support aborts on logical drives, but 33079b5c48c2SStephen Cameron * if a MSA2000 * is connected, the drives on that will be presented 33089b5c48c2SStephen Cameron * by the Smart Array as logical drives, and aborts may be sent to 33099b5c48c2SStephen Cameron * those devices successfully. So the simplest way to find out is 33109b5c48c2SStephen Cameron * to simply try an abort and see how the device responds. 33119b5c48c2SStephen Cameron */ 33129b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h, 33139b5c48c2SStephen Cameron unsigned char *scsi3addr) 33149b5c48c2SStephen Cameron { 33159b5c48c2SStephen Cameron struct CommandList *c; 33169b5c48c2SStephen Cameron struct ErrorInfo *ei; 33179b5c48c2SStephen Cameron int rc = 0; 33189b5c48c2SStephen Cameron 33199b5c48c2SStephen Cameron u64 tag = (u64) -1; /* bogus tag */ 33209b5c48c2SStephen Cameron 33219b5c48c2SStephen Cameron /* Assume that physical devices support aborts */ 33229b5c48c2SStephen Cameron if (!is_logical_dev_addr_mode(scsi3addr)) 33239b5c48c2SStephen Cameron return 1; 33249b5c48c2SStephen Cameron 33259b5c48c2SStephen Cameron c = cmd_alloc(h); 3326bf43caf3SRobert Elliott 33279b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG); 33289b5c48c2SStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 33299b5c48c2SStephen Cameron /* no unmap needed here because no data xfer. */ 33309b5c48c2SStephen Cameron ei = c->err_info; 33319b5c48c2SStephen Cameron switch (ei->CommandStatus) { 33329b5c48c2SStephen Cameron case CMD_INVALID: 33339b5c48c2SStephen Cameron rc = 0; 33349b5c48c2SStephen Cameron break; 33359b5c48c2SStephen Cameron case CMD_UNABORTABLE: 33369b5c48c2SStephen Cameron case CMD_ABORT_FAILED: 33379b5c48c2SStephen Cameron rc = 1; 33389b5c48c2SStephen Cameron break; 33399437ac43SStephen Cameron case CMD_TMF_STATUS: 33409437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 33419437ac43SStephen Cameron break; 33429b5c48c2SStephen Cameron default: 33439b5c48c2SStephen Cameron rc = 0; 33449b5c48c2SStephen Cameron break; 33459b5c48c2SStephen Cameron } 33469b5c48c2SStephen Cameron cmd_free(h, c); 33479b5c48c2SStephen Cameron return rc; 33489b5c48c2SStephen Cameron } 33499b5c48c2SStephen Cameron 3350edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 33510b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 33520b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3353edd16368SStephen M. Cameron { 33540b0e1d6cSStephen M. Cameron 33550b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 33560b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 33570b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 33580b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 33590b0e1d6cSStephen M. Cameron 3360ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 33610b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3362edd16368SStephen M. Cameron 3363ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3364edd16368SStephen M. Cameron if (!inq_buff) 3365edd16368SStephen M. Cameron goto bail_out; 3366edd16368SStephen M. Cameron 3367edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3368edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3369edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3370edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 3371edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 3372edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 3373edd16368SStephen M. Cameron goto bail_out; 3374edd16368SStephen M. Cameron } 3375edd16368SStephen M. Cameron 3376edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3377edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3378edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3379edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3380edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3381edd16368SStephen M. Cameron sizeof(this_device->model)); 3382edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3383edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3384edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 3385edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3386edd16368SStephen M. Cameron 3387edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 3388283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 338967955ba3SStephen M. Cameron int volume_offline; 339067955ba3SStephen M. Cameron 3391edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3392283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3393283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 339467955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 339567955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 339667955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 339767955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 3398283b4a9bSStephen M. Cameron } else { 3399edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3400283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3401283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 340241ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3403a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 34049846590eSStephen M. Cameron this_device->volume_offline = 0; 340503383736SDon Brace this_device->queue_depth = h->nr_cmds; 3406283b4a9bSStephen M. Cameron } 3407edd16368SStephen M. Cameron 34080b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 34090b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 34100b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 34110b0e1d6cSStephen M. Cameron */ 34120b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 34130b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 34140b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 34150b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 34160b0e1d6cSStephen M. Cameron } 3417edd16368SStephen M. Cameron kfree(inq_buff); 3418edd16368SStephen M. Cameron return 0; 3419edd16368SStephen M. Cameron 3420edd16368SStephen M. Cameron bail_out: 3421edd16368SStephen M. Cameron kfree(inq_buff); 3422edd16368SStephen M. Cameron return 1; 3423edd16368SStephen M. Cameron } 3424edd16368SStephen M. Cameron 34259b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h, 34269b5c48c2SStephen Cameron struct hpsa_scsi_dev_t *dev, u8 *scsi3addr) 34279b5c48c2SStephen Cameron { 34289b5c48c2SStephen Cameron unsigned long flags; 34299b5c48c2SStephen Cameron int rc, entry; 34309b5c48c2SStephen Cameron /* 34319b5c48c2SStephen Cameron * See if this device supports aborts. If we already know 34329b5c48c2SStephen Cameron * the device, we already know if it supports aborts, otherwise 34339b5c48c2SStephen Cameron * we have to find out if it supports aborts by trying one. 34349b5c48c2SStephen Cameron */ 34359b5c48c2SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 34369b5c48c2SStephen Cameron rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry); 34379b5c48c2SStephen Cameron if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) && 34389b5c48c2SStephen Cameron entry >= 0 && entry < h->ndevices) { 34399b5c48c2SStephen Cameron dev->supports_aborts = h->dev[entry]->supports_aborts; 34409b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 34419b5c48c2SStephen Cameron } else { 34429b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 34439b5c48c2SStephen Cameron dev->supports_aborts = 34449b5c48c2SStephen Cameron hpsa_device_supports_aborts(h, scsi3addr); 34459b5c48c2SStephen Cameron if (dev->supports_aborts < 0) 34469b5c48c2SStephen Cameron dev->supports_aborts = 0; 34479b5c48c2SStephen Cameron } 34489b5c48c2SStephen Cameron } 34499b5c48c2SStephen Cameron 34504f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 3451edd16368SStephen M. Cameron "MSA2012", 3452edd16368SStephen M. Cameron "MSA2024", 3453edd16368SStephen M. Cameron "MSA2312", 3454edd16368SStephen M. Cameron "MSA2324", 3455fda38518SStephen M. Cameron "P2000 G3 SAS", 3456e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 3457edd16368SStephen M. Cameron NULL, 3458edd16368SStephen M. Cameron }; 3459edd16368SStephen M. Cameron 34604f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 3461edd16368SStephen M. Cameron { 3462edd16368SStephen M. Cameron int i; 3463edd16368SStephen M. Cameron 34644f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 34654f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 34664f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 3467edd16368SStephen M. Cameron return 1; 3468edd16368SStephen M. Cameron return 0; 3469edd16368SStephen M. Cameron } 3470edd16368SStephen M. Cameron 3471edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 34724f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 3473edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 3474edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 3475edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 3476edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 3477edd16368SStephen M. Cameron */ 3478edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 34791f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 3480edd16368SStephen M. Cameron { 34811f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 3482edd16368SStephen M. Cameron 34831f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 34841f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 34851f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 34861f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 34871f310bdeSStephen M. Cameron else 34881f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 34891f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 34901f310bdeSStephen M. Cameron return; 34911f310bdeSStephen M. Cameron } 34921f310bdeSStephen M. Cameron /* It's a logical device */ 34934f4eb9f1SScott Teel if (is_ext_target(h, device)) { 34944f4eb9f1SScott Teel /* external target way, put logicals on bus 1 3495339b2b14SStephen M. Cameron * and match target/lun numbers box 34961f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 3497339b2b14SStephen M. Cameron */ 34981f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 34991f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 35001f310bdeSStephen M. Cameron return; 3501339b2b14SStephen M. Cameron } 35021f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 3503edd16368SStephen M. Cameron } 3504edd16368SStephen M. Cameron 3505edd16368SStephen M. Cameron /* 3506edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 35074f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 3508edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 3509edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 3510edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 3511edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 3512edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 3513edd16368SStephen M. Cameron * lun 0 assigned. 3514edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 3515edd16368SStephen M. Cameron */ 35164f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 3517edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 351801a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 35194f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 3520edd16368SStephen M. Cameron { 3521edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3522edd16368SStephen M. Cameron 35231f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 3524edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 3525edd16368SStephen M. Cameron 3526edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 3527edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 3528edd16368SStephen M. Cameron 35294f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 35304f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 3531edd16368SStephen M. Cameron 35321f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 3533edd16368SStephen M. Cameron return 0; 3534edd16368SStephen M. Cameron 3535c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 35361f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 3537edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 3538edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 3539edd16368SStephen M. Cameron 3540339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 3541339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 3542339b2b14SStephen M. Cameron 35434f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 3544aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 3545aca4a520SScott Teel "target devices exceeded. Check your hardware " 3546edd16368SStephen M. Cameron "configuration."); 3547edd16368SStephen M. Cameron return 0; 3548edd16368SStephen M. Cameron } 3549edd16368SStephen M. Cameron 35500b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 3551edd16368SStephen M. Cameron return 0; 35524f4eb9f1SScott Teel (*n_ext_target_devs)++; 35531f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 35541f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 35559b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, this_device, scsi3addr); 35561f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 3557edd16368SStephen M. Cameron return 1; 3558edd16368SStephen M. Cameron } 3559edd16368SStephen M. Cameron 3560edd16368SStephen M. Cameron /* 356154b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 356254b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 356354b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 356454b6e9e9SScott Teel * 3. Return: 356554b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 356654b6e9e9SScott Teel * 0 if no matching physical disk was found. 356754b6e9e9SScott Teel */ 356854b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 356954b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 357054b6e9e9SScott Teel { 357141ce4c35SStephen Cameron struct io_accel2_cmd *c2 = 357241ce4c35SStephen Cameron &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 357341ce4c35SStephen Cameron unsigned long flags; 357454b6e9e9SScott Teel int i; 357554b6e9e9SScott Teel 357641ce4c35SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 357741ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 357841ce4c35SStephen Cameron if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) { 357941ce4c35SStephen Cameron memcpy(scsi3addr, h->dev[i]->scsi3addr, 358041ce4c35SStephen Cameron sizeof(h->dev[i]->scsi3addr)); 358141ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 358254b6e9e9SScott Teel return 1; 358354b6e9e9SScott Teel } 358441ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 358541ce4c35SStephen Cameron return 0; 358641ce4c35SStephen Cameron } 358741ce4c35SStephen Cameron 358854b6e9e9SScott Teel /* 3589edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 3590edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 3591edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 3592edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 3593edd16368SStephen M. Cameron */ 3594edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 359503383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 359601a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 3597edd16368SStephen M. Cameron { 359803383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3599edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3600edd16368SStephen M. Cameron return -1; 3601edd16368SStephen M. Cameron } 360203383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 3603edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 360403383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 360503383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 3606edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 3607edd16368SStephen M. Cameron } 360803383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 3609edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 3610edd16368SStephen M. Cameron return -1; 3611edd16368SStephen M. Cameron } 36126df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 3613edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 3614edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 3615edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3616edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 3617edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 3618edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 3619edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 3620edd16368SStephen M. Cameron } 3621edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 3622edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3623edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 3624edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 3625edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 3626edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 3627edd16368SStephen M. Cameron } 3628edd16368SStephen M. Cameron return 0; 3629edd16368SStephen M. Cameron } 3630edd16368SStephen M. Cameron 363142a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 363242a91641SDon Brace int i, int nphysicals, int nlogicals, 3633a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 3634339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 3635339b2b14SStephen M. Cameron { 3636339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 3637339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 3638339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 3639339b2b14SStephen M. Cameron */ 3640339b2b14SStephen M. Cameron 3641339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 3642339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 3643339b2b14SStephen M. Cameron 3644339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 3645339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 3646339b2b14SStephen M. Cameron 3647339b2b14SStephen M. Cameron if (i < logicals_start) 3648d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 3649d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 3650339b2b14SStephen M. Cameron 3651339b2b14SStephen M. Cameron if (i < last_device) 3652339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 3653339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 3654339b2b14SStephen M. Cameron BUG(); 3655339b2b14SStephen M. Cameron return NULL; 3656339b2b14SStephen M. Cameron } 3657339b2b14SStephen M. Cameron 3658316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 3659316b221aSStephen M. Cameron { 3660316b221aSStephen M. Cameron int rc; 36616e8e8088SJoe Handzik int hba_mode_enabled; 3662316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 3663316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 3664316b221aSStephen M. Cameron GFP_KERNEL); 3665316b221aSStephen M. Cameron 3666316b221aSStephen M. Cameron if (!ctlr_params) 366796444fbbSJoe Handzik return -ENOMEM; 3668316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 3669316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 367096444fbbSJoe Handzik if (rc) { 3671316b221aSStephen M. Cameron kfree(ctlr_params); 367296444fbbSJoe Handzik return rc; 3673316b221aSStephen M. Cameron } 36746e8e8088SJoe Handzik 36756e8e8088SJoe Handzik hba_mode_enabled = 36766e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 36776e8e8088SJoe Handzik kfree(ctlr_params); 36786e8e8088SJoe Handzik return hba_mode_enabled; 3679316b221aSStephen M. Cameron } 3680316b221aSStephen M. Cameron 368103383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 368203383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 368303383736SDon Brace struct hpsa_scsi_dev_t *dev, 368403383736SDon Brace u8 *lunaddrbytes, 368503383736SDon Brace struct bmic_identify_physical_device *id_phys) 368603383736SDon Brace { 368703383736SDon Brace int rc; 368803383736SDon Brace struct ext_report_lun_entry *rle = 368903383736SDon Brace (struct ext_report_lun_entry *) lunaddrbytes; 369003383736SDon Brace 369103383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 3692a3144e0bSJoe Handzik if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle) 3693a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 369403383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 369503383736SDon Brace rc = hpsa_bmic_id_physical_device(h, lunaddrbytes, 369603383736SDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys, 369703383736SDon Brace sizeof(*id_phys)); 369803383736SDon Brace if (!rc) 369903383736SDon Brace /* Reserve space for FW operations */ 370003383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 370103383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 370203383736SDon Brace dev->queue_depth = 370303383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 370403383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 370503383736SDon Brace else 370603383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 370703383736SDon Brace atomic_set(&dev->ioaccel_cmds_out, 0); 3708d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 370903383736SDon Brace } 371003383736SDon Brace 37118270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device, 37128270b862SJoe Handzik u8 *lunaddrbytes, 37138270b862SJoe Handzik struct bmic_identify_physical_device *id_phys) 37148270b862SJoe Handzik { 37158270b862SJoe Handzik if (PHYS_IOACCEL(lunaddrbytes) 37168270b862SJoe Handzik && this_device->ioaccel_handle) 37178270b862SJoe Handzik this_device->hba_ioaccel_enabled = 1; 37188270b862SJoe Handzik 37198270b862SJoe Handzik memcpy(&this_device->active_path_index, 37208270b862SJoe Handzik &id_phys->active_path_number, 37218270b862SJoe Handzik sizeof(this_device->active_path_index)); 37228270b862SJoe Handzik memcpy(&this_device->path_map, 37238270b862SJoe Handzik &id_phys->redundant_path_present_map, 37248270b862SJoe Handzik sizeof(this_device->path_map)); 37258270b862SJoe Handzik memcpy(&this_device->box, 37268270b862SJoe Handzik &id_phys->alternate_paths_phys_box_on_port, 37278270b862SJoe Handzik sizeof(this_device->box)); 37288270b862SJoe Handzik memcpy(&this_device->phys_connector, 37298270b862SJoe Handzik &id_phys->alternate_paths_phys_connector, 37308270b862SJoe Handzik sizeof(this_device->phys_connector)); 37318270b862SJoe Handzik memcpy(&this_device->bay, 37328270b862SJoe Handzik &id_phys->phys_bay_in_box, 37338270b862SJoe Handzik sizeof(this_device->bay)); 37348270b862SJoe Handzik } 37358270b862SJoe Handzik 3736edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 3737edd16368SStephen M. Cameron { 3738edd16368SStephen M. Cameron /* the idea here is we could get notified 3739edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3740edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3741edd16368SStephen M. Cameron * our list of devices accordingly. 3742edd16368SStephen M. Cameron * 3743edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3744edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3745edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3746edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3747edd16368SStephen M. Cameron */ 3748a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3749edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 375003383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 375101a02ffcSStephen M. Cameron u32 nphysicals = 0; 375201a02ffcSStephen M. Cameron u32 nlogicals = 0; 375301a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3754edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3755edd16368SStephen M. Cameron int ncurrent = 0; 37564f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3757339b2b14SStephen M. Cameron int raid_ctlr_position; 37582bbf5c7fSJoe Handzik int rescan_hba_mode; 3759aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3760edd16368SStephen M. Cameron 3761cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 376292084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 376392084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 3764edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 376503383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3766edd16368SStephen M. Cameron 376703383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 376803383736SDon Brace !tmpdevice || !id_phys) { 3769edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3770edd16368SStephen M. Cameron goto out; 3771edd16368SStephen M. Cameron } 3772edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3773edd16368SStephen M. Cameron 3774316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 377596444fbbSJoe Handzik if (rescan_hba_mode < 0) 377696444fbbSJoe Handzik goto out; 3777316b221aSStephen M. Cameron 3778316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 3779316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 3780316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 3781316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 3782316b221aSStephen M. Cameron 3783316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 3784316b221aSStephen M. Cameron 378503383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 378603383736SDon Brace logdev_list, &nlogicals)) 3787edd16368SStephen M. Cameron goto out; 3788edd16368SStephen M. Cameron 3789aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3790aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3791aca4a520SScott Teel * controller. 3792edd16368SStephen M. Cameron */ 3793aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3794edd16368SStephen M. Cameron 3795edd16368SStephen M. Cameron /* Allocate the per device structures */ 3796edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3797b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3798b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3799b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3800b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3801b7ec021fSScott Teel break; 3802b7ec021fSScott Teel } 3803b7ec021fSScott Teel 3804edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3805edd16368SStephen M. Cameron if (!currentsd[i]) { 3806edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3807edd16368SStephen M. Cameron __FILE__, __LINE__); 3808edd16368SStephen M. Cameron goto out; 3809edd16368SStephen M. Cameron } 3810edd16368SStephen M. Cameron ndev_allocated++; 3811edd16368SStephen M. Cameron } 3812edd16368SStephen M. Cameron 38138645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 3814339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3815339b2b14SStephen M. Cameron else 3816339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3817339b2b14SStephen M. Cameron 3818edd16368SStephen M. Cameron /* adjust our table of devices */ 38194f4eb9f1SScott Teel n_ext_target_devs = 0; 3820edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 38210b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3822edd16368SStephen M. Cameron 3823edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3824339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3825339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 382641ce4c35SStephen Cameron 382741ce4c35SStephen Cameron /* skip masked non-disk devices */ 382841ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes)) 382941ce4c35SStephen Cameron if (i < nphysicals + (raid_ctlr_position == 0) && 383041ce4c35SStephen Cameron NON_DISK_PHYS_DEV(lunaddrbytes)) 3831edd16368SStephen M. Cameron continue; 3832edd16368SStephen M. Cameron 3833edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 38340b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 38350b0e1d6cSStephen M. Cameron &is_OBDR)) 3836edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 38371f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 38389b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes); 3839edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3840edd16368SStephen M. Cameron 3841edd16368SStephen M. Cameron /* 38424f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3843edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3844edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3845edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3846edd16368SStephen M. Cameron * there is no lun 0. 3847edd16368SStephen M. Cameron */ 38484f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 38491f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 38504f4eb9f1SScott Teel &n_ext_target_devs)) { 3851edd16368SStephen M. Cameron ncurrent++; 3852edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3853edd16368SStephen M. Cameron } 3854edd16368SStephen M. Cameron 3855edd16368SStephen M. Cameron *this_device = *tmpdevice; 3856edd16368SStephen M. Cameron 385741ce4c35SStephen Cameron /* do not expose masked devices */ 385841ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes) && 385941ce4c35SStephen Cameron i < nphysicals + (raid_ctlr_position == 0)) { 386041ce4c35SStephen Cameron if (h->hba_mode_enabled) 386141ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 386241ce4c35SStephen Cameron "Masked physical device detected\n"); 386341ce4c35SStephen Cameron this_device->expose_state = HPSA_DO_NOT_EXPOSE; 386441ce4c35SStephen Cameron } else { 386541ce4c35SStephen Cameron this_device->expose_state = 386641ce4c35SStephen Cameron HPSA_SG_ATTACH | HPSA_ULD_ATTACH; 386741ce4c35SStephen Cameron } 386841ce4c35SStephen Cameron 3869edd16368SStephen M. Cameron switch (this_device->devtype) { 38700b0e1d6cSStephen M. Cameron case TYPE_ROM: 3871edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3872edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3873edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3874edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3875edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3876edd16368SStephen M. Cameron * the inquiry data. 3877edd16368SStephen M. Cameron */ 38780b0e1d6cSStephen M. Cameron if (is_OBDR) 3879edd16368SStephen M. Cameron ncurrent++; 3880edd16368SStephen M. Cameron break; 3881edd16368SStephen M. Cameron case TYPE_DISK: 3882283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3883283b4a9bSStephen M. Cameron ncurrent++; 3884edd16368SStephen M. Cameron break; 3885283b4a9bSStephen M. Cameron } 3886ecf418d1SJoe Handzik 3887ecf418d1SJoe Handzik if (h->hba_mode_enabled) 3888ecf418d1SJoe Handzik /* never use raid mapper in HBA mode */ 3889ecf418d1SJoe Handzik this_device->offload_enabled = 0; 3890ecf418d1SJoe Handzik else if (!(h->transMethod & CFGTBL_Trans_io_accel1 || 3891ecf418d1SJoe Handzik h->transMethod & CFGTBL_Trans_io_accel2)) 3892316b221aSStephen M. Cameron break; 389303383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 389403383736SDon Brace lunaddrbytes, id_phys); 38958270b862SJoe Handzik hpsa_get_path_info(this_device, lunaddrbytes, id_phys); 389603383736SDon Brace atomic_set(&this_device->ioaccel_cmds_out, 0); 3897edd16368SStephen M. Cameron ncurrent++; 3898edd16368SStephen M. Cameron break; 3899edd16368SStephen M. Cameron case TYPE_TAPE: 3900edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3901edd16368SStephen M. Cameron ncurrent++; 3902edd16368SStephen M. Cameron break; 390341ce4c35SStephen Cameron case TYPE_ENCLOSURE: 390441ce4c35SStephen Cameron if (h->hba_mode_enabled) 390541ce4c35SStephen Cameron ncurrent++; 390641ce4c35SStephen Cameron break; 3907edd16368SStephen M. Cameron case TYPE_RAID: 3908edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3909edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3910edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3911edd16368SStephen M. Cameron * don't present it. 3912edd16368SStephen M. Cameron */ 3913edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3914edd16368SStephen M. Cameron break; 3915edd16368SStephen M. Cameron ncurrent++; 3916edd16368SStephen M. Cameron break; 3917edd16368SStephen M. Cameron default: 3918edd16368SStephen M. Cameron break; 3919edd16368SStephen M. Cameron } 3920cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3921edd16368SStephen M. Cameron break; 3922edd16368SStephen M. Cameron } 3923edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3924edd16368SStephen M. Cameron out: 3925edd16368SStephen M. Cameron kfree(tmpdevice); 3926edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3927edd16368SStephen M. Cameron kfree(currentsd[i]); 3928edd16368SStephen M. Cameron kfree(currentsd); 3929edd16368SStephen M. Cameron kfree(physdev_list); 3930edd16368SStephen M. Cameron kfree(logdev_list); 393103383736SDon Brace kfree(id_phys); 3932edd16368SStephen M. Cameron } 3933edd16368SStephen M. Cameron 3934ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 3935ec5cbf04SWebb Scales struct scatterlist *sg) 3936ec5cbf04SWebb Scales { 3937ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 3938ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 3939ec5cbf04SWebb Scales 3940ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 3941ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 3942ec5cbf04SWebb Scales desc->Ext = 0; 3943ec5cbf04SWebb Scales } 3944ec5cbf04SWebb Scales 3945c7ee65b3SWebb Scales /* 3946c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3947edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3948edd16368SStephen M. Cameron * hpsa command, cp. 3949edd16368SStephen M. Cameron */ 395033a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3951edd16368SStephen M. Cameron struct CommandList *cp, 3952edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3953edd16368SStephen M. Cameron { 3954edd16368SStephen M. Cameron struct scatterlist *sg; 3955b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 395633a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3957edd16368SStephen M. Cameron 395833a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3959edd16368SStephen M. Cameron 3960edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3961edd16368SStephen M. Cameron if (use_sg < 0) 3962edd16368SStephen M. Cameron return use_sg; 3963edd16368SStephen M. Cameron 3964edd16368SStephen M. Cameron if (!use_sg) 3965edd16368SStephen M. Cameron goto sglist_finished; 3966edd16368SStephen M. Cameron 3967b3a7ba7cSWebb Scales /* 3968b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 3969b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 3970b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 3971b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 3972b3a7ba7cSWebb Scales * the entries in the one list. 3973b3a7ba7cSWebb Scales */ 397433a2ffceSStephen M. Cameron curr_sg = cp->SG; 3975b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 3976b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 3977b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 3978b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 3979ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 398033a2ffceSStephen M. Cameron curr_sg++; 398133a2ffceSStephen M. Cameron } 3982ec5cbf04SWebb Scales 3983b3a7ba7cSWebb Scales if (chained) { 3984b3a7ba7cSWebb Scales /* 3985b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 3986b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 3987b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 3988b3a7ba7cSWebb Scales * where the previous loop left off. 3989b3a7ba7cSWebb Scales */ 3990b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 3991b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 3992b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 3993b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 3994b3a7ba7cSWebb Scales curr_sg++; 3995b3a7ba7cSWebb Scales } 3996b3a7ba7cSWebb Scales } 3997b3a7ba7cSWebb Scales 3998ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 3999b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 400033a2ffceSStephen M. Cameron 400133a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 400233a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 400333a2ffceSStephen M. Cameron 400433a2ffceSStephen M. Cameron if (chained) { 400533a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 400650a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 4007e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 4008e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 4009e2bea6dfSStephen M. Cameron return -1; 4010e2bea6dfSStephen M. Cameron } 401133a2ffceSStephen M. Cameron return 0; 4012edd16368SStephen M. Cameron } 4013edd16368SStephen M. Cameron 4014edd16368SStephen M. Cameron sglist_finished: 4015edd16368SStephen M. Cameron 401601a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 4017c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 4018edd16368SStephen M. Cameron return 0; 4019edd16368SStephen M. Cameron } 4020edd16368SStephen M. Cameron 4021283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 4022283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 4023283b4a9bSStephen M. Cameron { 4024283b4a9bSStephen M. Cameron int is_write = 0; 4025283b4a9bSStephen M. Cameron u32 block; 4026283b4a9bSStephen M. Cameron u32 block_cnt; 4027283b4a9bSStephen M. Cameron 4028283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 4029283b4a9bSStephen M. Cameron switch (cdb[0]) { 4030283b4a9bSStephen M. Cameron case WRITE_6: 4031283b4a9bSStephen M. Cameron case WRITE_12: 4032283b4a9bSStephen M. Cameron is_write = 1; 4033283b4a9bSStephen M. Cameron case READ_6: 4034283b4a9bSStephen M. Cameron case READ_12: 4035283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 4036283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 4037283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 4038283b4a9bSStephen M. Cameron } else { 4039283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 4040283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 4041283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 4042283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 4043283b4a9bSStephen M. Cameron cdb[5]; 4044283b4a9bSStephen M. Cameron block_cnt = 4045283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 4046283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 4047283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 4048283b4a9bSStephen M. Cameron cdb[9]; 4049283b4a9bSStephen M. Cameron } 4050283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 4051283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4052283b4a9bSStephen M. Cameron 4053283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4054283b4a9bSStephen M. Cameron cdb[1] = 0; 4055283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 4056283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 4057283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 4058283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 4059283b4a9bSStephen M. Cameron cdb[6] = 0; 4060283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 4061283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 4062283b4a9bSStephen M. Cameron cdb[9] = 0; 4063283b4a9bSStephen M. Cameron *cdb_len = 10; 4064283b4a9bSStephen M. Cameron break; 4065283b4a9bSStephen M. Cameron } 4066283b4a9bSStephen M. Cameron return 0; 4067283b4a9bSStephen M. Cameron } 4068283b4a9bSStephen M. Cameron 4069c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 4070283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 407103383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4072e1f7de0cSMatt Gates { 4073e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 4074e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 4075e1f7de0cSMatt Gates unsigned int len; 4076e1f7de0cSMatt Gates unsigned int total_len = 0; 4077e1f7de0cSMatt Gates struct scatterlist *sg; 4078e1f7de0cSMatt Gates u64 addr64; 4079e1f7de0cSMatt Gates int use_sg, i; 4080e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 4081e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 4082e1f7de0cSMatt Gates 4083283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 408403383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 408503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4086283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 408703383736SDon Brace } 4088283b4a9bSStephen M. Cameron 4089e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 4090e1f7de0cSMatt Gates 409103383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 409203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4093283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 409403383736SDon Brace } 4095283b4a9bSStephen M. Cameron 4096e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 4097e1f7de0cSMatt Gates 4098e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 4099e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 4100e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 4101e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 4102e1f7de0cSMatt Gates 4103e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 410403383736SDon Brace if (use_sg < 0) { 410503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4106e1f7de0cSMatt Gates return use_sg; 410703383736SDon Brace } 4108e1f7de0cSMatt Gates 4109e1f7de0cSMatt Gates if (use_sg) { 4110e1f7de0cSMatt Gates curr_sg = cp->SG; 4111e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 4112e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 4113e1f7de0cSMatt Gates len = sg_dma_len(sg); 4114e1f7de0cSMatt Gates total_len += len; 411550a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 411650a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 411750a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 4118e1f7de0cSMatt Gates curr_sg++; 4119e1f7de0cSMatt Gates } 412050a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4121e1f7de0cSMatt Gates 4122e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4123e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4124e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4125e1f7de0cSMatt Gates break; 4126e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4127e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4128e1f7de0cSMatt Gates break; 4129e1f7de0cSMatt Gates case DMA_NONE: 4130e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4131e1f7de0cSMatt Gates break; 4132e1f7de0cSMatt Gates default: 4133e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4134e1f7de0cSMatt Gates cmd->sc_data_direction); 4135e1f7de0cSMatt Gates BUG(); 4136e1f7de0cSMatt Gates break; 4137e1f7de0cSMatt Gates } 4138e1f7de0cSMatt Gates } else { 4139e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4140e1f7de0cSMatt Gates } 4141e1f7de0cSMatt Gates 4142c349775eSScott Teel c->Header.SGList = use_sg; 4143e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 41442b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 41452b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 41462b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 41472b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 41482b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4149283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4150283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4151c349775eSScott Teel /* Tag was already set at init time. */ 4152e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4153e1f7de0cSMatt Gates return 0; 4154e1f7de0cSMatt Gates } 4155edd16368SStephen M. Cameron 4156283b4a9bSStephen M. Cameron /* 4157283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4158283b4a9bSStephen M. Cameron * I/O accelerator path. 4159283b4a9bSStephen M. Cameron */ 4160283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4161283b4a9bSStephen M. Cameron struct CommandList *c) 4162283b4a9bSStephen M. Cameron { 4163283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4164283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4165283b4a9bSStephen M. Cameron 416603383736SDon Brace c->phys_disk = dev; 416703383736SDon Brace 4168283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 416903383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4170283b4a9bSStephen M. Cameron } 4171283b4a9bSStephen M. Cameron 4172dd0e19f3SScott Teel /* 4173dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4174dd0e19f3SScott Teel */ 4175dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4176dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4177dd0e19f3SScott Teel { 4178dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4179dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4180dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4181dd0e19f3SScott Teel u64 first_block; 4182dd0e19f3SScott Teel 4183dd0e19f3SScott Teel /* Are we doing encryption on this device */ 41842b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4185dd0e19f3SScott Teel return; 4186dd0e19f3SScott Teel /* Set the data encryption key index. */ 4187dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4188dd0e19f3SScott Teel 4189dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4190dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4191dd0e19f3SScott Teel 4192dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4193dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4194dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4195dd0e19f3SScott Teel */ 4196dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4197dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4198dd0e19f3SScott Teel case WRITE_6: 4199dd0e19f3SScott Teel case READ_6: 42002b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 4201dd0e19f3SScott Teel break; 4202dd0e19f3SScott Teel case WRITE_10: 4203dd0e19f3SScott Teel case READ_10: 4204dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4205dd0e19f3SScott Teel case WRITE_12: 4206dd0e19f3SScott Teel case READ_12: 42072b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4208dd0e19f3SScott Teel break; 4209dd0e19f3SScott Teel case WRITE_16: 4210dd0e19f3SScott Teel case READ_16: 42112b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4212dd0e19f3SScott Teel break; 4213dd0e19f3SScott Teel default: 4214dd0e19f3SScott Teel dev_err(&h->pdev->dev, 42152b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 42162b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4217dd0e19f3SScott Teel BUG(); 4218dd0e19f3SScott Teel break; 4219dd0e19f3SScott Teel } 42202b08b3e9SDon Brace 42212b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 42222b08b3e9SDon Brace first_block = first_block * 42232b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 42242b08b3e9SDon Brace 42252b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 42262b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4227dd0e19f3SScott Teel } 4228dd0e19f3SScott Teel 4229c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4230c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 423103383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4232c349775eSScott Teel { 4233c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4234c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4235c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4236c349775eSScott Teel int use_sg, i; 4237c349775eSScott Teel struct scatterlist *sg; 4238c349775eSScott Teel u64 addr64; 4239c349775eSScott Teel u32 len; 4240c349775eSScott Teel u32 total_len = 0; 4241c349775eSScott Teel 4242d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4243c349775eSScott Teel 424403383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 424503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4246c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 424703383736SDon Brace } 424803383736SDon Brace 4249c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4250c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4251c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4252c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4253c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4254c349775eSScott Teel 4255c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4256c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4257c349775eSScott Teel 4258c349775eSScott Teel use_sg = scsi_dma_map(cmd); 425903383736SDon Brace if (use_sg < 0) { 426003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4261c349775eSScott Teel return use_sg; 426203383736SDon Brace } 4263c349775eSScott Teel 4264c349775eSScott Teel if (use_sg) { 4265c349775eSScott Teel curr_sg = cp->sg; 4266d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4267d9a729f3SWebb Scales addr64 = le64_to_cpu( 4268d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4269d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4270d9a729f3SWebb Scales curr_sg->length = 0; 4271d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4272d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4273d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4274d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4275d9a729f3SWebb Scales 4276d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4277d9a729f3SWebb Scales } 4278c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4279c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4280c349775eSScott Teel len = sg_dma_len(sg); 4281c349775eSScott Teel total_len += len; 4282c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4283c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4284c349775eSScott Teel curr_sg->reserved[0] = 0; 4285c349775eSScott Teel curr_sg->reserved[1] = 0; 4286c349775eSScott Teel curr_sg->reserved[2] = 0; 4287c349775eSScott Teel curr_sg->chain_indicator = 0; 4288c349775eSScott Teel curr_sg++; 4289c349775eSScott Teel } 4290c349775eSScott Teel 4291c349775eSScott Teel switch (cmd->sc_data_direction) { 4292c349775eSScott Teel case DMA_TO_DEVICE: 4293dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4294dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4295c349775eSScott Teel break; 4296c349775eSScott Teel case DMA_FROM_DEVICE: 4297dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4298dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4299c349775eSScott Teel break; 4300c349775eSScott Teel case DMA_NONE: 4301dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4302dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4303c349775eSScott Teel break; 4304c349775eSScott Teel default: 4305c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4306c349775eSScott Teel cmd->sc_data_direction); 4307c349775eSScott Teel BUG(); 4308c349775eSScott Teel break; 4309c349775eSScott Teel } 4310c349775eSScott Teel } else { 4311dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4312dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4313c349775eSScott Teel } 4314dd0e19f3SScott Teel 4315dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4316dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4317dd0e19f3SScott Teel 43182b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4319f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4320c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4321c349775eSScott Teel 4322c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4323c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4324c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 432550a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4326c349775eSScott Teel 4327d9a729f3SWebb Scales /* fill in sg elements */ 4328d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4329d9a729f3SWebb Scales cp->sg_count = 1; 4330d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4331d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4332d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4333d9a729f3SWebb Scales return -1; 4334d9a729f3SWebb Scales } 4335d9a729f3SWebb Scales } else 4336d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4337d9a729f3SWebb Scales 4338c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 4339c349775eSScott Teel return 0; 4340c349775eSScott Teel } 4341c349775eSScott Teel 4342c349775eSScott Teel /* 4343c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 4344c349775eSScott Teel */ 4345c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 4346c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 434703383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4348c349775eSScott Teel { 434903383736SDon Brace /* Try to honor the device's queue depth */ 435003383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 435103383736SDon Brace phys_disk->queue_depth) { 435203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 435303383736SDon Brace return IO_ACCEL_INELIGIBLE; 435403383736SDon Brace } 4355c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 4356c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 435703383736SDon Brace cdb, cdb_len, scsi3addr, 435803383736SDon Brace phys_disk); 4359c349775eSScott Teel else 4360c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 436103383736SDon Brace cdb, cdb_len, scsi3addr, 436203383736SDon Brace phys_disk); 4363c349775eSScott Teel } 4364c349775eSScott Teel 43656b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 43666b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 43676b80b18fSScott Teel { 43686b80b18fSScott Teel if (offload_to_mirror == 0) { 43696b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 43702b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 43716b80b18fSScott Teel return; 43726b80b18fSScott Teel } 43736b80b18fSScott Teel do { 43746b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 43752b08b3e9SDon Brace *current_group = *map_index / 43762b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 43776b80b18fSScott Teel if (offload_to_mirror == *current_group) 43786b80b18fSScott Teel continue; 43792b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 43806b80b18fSScott Teel /* select map index from next group */ 43812b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 43826b80b18fSScott Teel (*current_group)++; 43836b80b18fSScott Teel } else { 43846b80b18fSScott Teel /* select map index from first group */ 43852b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 43866b80b18fSScott Teel *current_group = 0; 43876b80b18fSScott Teel } 43886b80b18fSScott Teel } while (offload_to_mirror != *current_group); 43896b80b18fSScott Teel } 43906b80b18fSScott Teel 4391283b4a9bSStephen M. Cameron /* 4392283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 4393283b4a9bSStephen M. Cameron */ 4394283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 4395283b4a9bSStephen M. Cameron struct CommandList *c) 4396283b4a9bSStephen M. Cameron { 4397283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4398283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4399283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 4400283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 4401283b4a9bSStephen M. Cameron int is_write = 0; 4402283b4a9bSStephen M. Cameron u32 map_index; 4403283b4a9bSStephen M. Cameron u64 first_block, last_block; 4404283b4a9bSStephen M. Cameron u32 block_cnt; 4405283b4a9bSStephen M. Cameron u32 blocks_per_row; 4406283b4a9bSStephen M. Cameron u64 first_row, last_row; 4407283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 4408283b4a9bSStephen M. Cameron u32 first_column, last_column; 44096b80b18fSScott Teel u64 r0_first_row, r0_last_row; 44106b80b18fSScott Teel u32 r5or6_blocks_per_row; 44116b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 44126b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 44136b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 44146b80b18fSScott Teel u32 total_disks_per_row; 44156b80b18fSScott Teel u32 stripesize; 44166b80b18fSScott Teel u32 first_group, last_group, current_group; 4417283b4a9bSStephen M. Cameron u32 map_row; 4418283b4a9bSStephen M. Cameron u32 disk_handle; 4419283b4a9bSStephen M. Cameron u64 disk_block; 4420283b4a9bSStephen M. Cameron u32 disk_block_cnt; 4421283b4a9bSStephen M. Cameron u8 cdb[16]; 4422283b4a9bSStephen M. Cameron u8 cdb_len; 44232b08b3e9SDon Brace u16 strip_size; 4424283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4425283b4a9bSStephen M. Cameron u64 tmpdiv; 4426283b4a9bSStephen M. Cameron #endif 44276b80b18fSScott Teel int offload_to_mirror; 4428283b4a9bSStephen M. Cameron 4429283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 4430283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 4431283b4a9bSStephen M. Cameron case WRITE_6: 4432283b4a9bSStephen M. Cameron is_write = 1; 4433283b4a9bSStephen M. Cameron case READ_6: 4434283b4a9bSStephen M. Cameron first_block = 4435283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 4436283b4a9bSStephen M. Cameron cmd->cmnd[3]; 4437283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 44383fa89a04SStephen M. Cameron if (block_cnt == 0) 44393fa89a04SStephen M. Cameron block_cnt = 256; 4440283b4a9bSStephen M. Cameron break; 4441283b4a9bSStephen M. Cameron case WRITE_10: 4442283b4a9bSStephen M. Cameron is_write = 1; 4443283b4a9bSStephen M. Cameron case READ_10: 4444283b4a9bSStephen M. Cameron first_block = 4445283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4446283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4447283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4448283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4449283b4a9bSStephen M. Cameron block_cnt = 4450283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 4451283b4a9bSStephen M. Cameron cmd->cmnd[8]; 4452283b4a9bSStephen M. Cameron break; 4453283b4a9bSStephen M. Cameron case WRITE_12: 4454283b4a9bSStephen M. Cameron is_write = 1; 4455283b4a9bSStephen M. Cameron case READ_12: 4456283b4a9bSStephen M. Cameron first_block = 4457283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4458283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4459283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4460283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4461283b4a9bSStephen M. Cameron block_cnt = 4462283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 4463283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 4464283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 4465283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4466283b4a9bSStephen M. Cameron break; 4467283b4a9bSStephen M. Cameron case WRITE_16: 4468283b4a9bSStephen M. Cameron is_write = 1; 4469283b4a9bSStephen M. Cameron case READ_16: 4470283b4a9bSStephen M. Cameron first_block = 4471283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 4472283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 4473283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 4474283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 4475283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 4476283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 4477283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 4478283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4479283b4a9bSStephen M. Cameron block_cnt = 4480283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 4481283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 4482283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 4483283b4a9bSStephen M. Cameron cmd->cmnd[13]; 4484283b4a9bSStephen M. Cameron break; 4485283b4a9bSStephen M. Cameron default: 4486283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 4487283b4a9bSStephen M. Cameron } 4488283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 4489283b4a9bSStephen M. Cameron 4490283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 4491283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 4492283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4493283b4a9bSStephen M. Cameron 4494283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 44952b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 44962b08b3e9SDon Brace last_block < first_block) 4497283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4498283b4a9bSStephen M. Cameron 4499283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 45002b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 45012b08b3e9SDon Brace le16_to_cpu(map->strip_size); 45022b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 4503283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4504283b4a9bSStephen M. Cameron tmpdiv = first_block; 4505283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4506283b4a9bSStephen M. Cameron first_row = tmpdiv; 4507283b4a9bSStephen M. Cameron tmpdiv = last_block; 4508283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4509283b4a9bSStephen M. Cameron last_row = tmpdiv; 4510283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4511283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 4512283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 45132b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4514283b4a9bSStephen M. Cameron first_column = tmpdiv; 4515283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 45162b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4517283b4a9bSStephen M. Cameron last_column = tmpdiv; 4518283b4a9bSStephen M. Cameron #else 4519283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 4520283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 4521283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4522283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 45232b08b3e9SDon Brace first_column = first_row_offset / strip_size; 45242b08b3e9SDon Brace last_column = last_row_offset / strip_size; 4525283b4a9bSStephen M. Cameron #endif 4526283b4a9bSStephen M. Cameron 4527283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 4528283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 4529283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4530283b4a9bSStephen M. Cameron 4531283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 45322b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 45332b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 4534283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 45352b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 45366b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 45376b80b18fSScott Teel 45386b80b18fSScott Teel switch (dev->raid_level) { 45396b80b18fSScott Teel case HPSA_RAID_0: 45406b80b18fSScott Teel break; /* nothing special to do */ 45416b80b18fSScott Teel case HPSA_RAID_1: 45426b80b18fSScott Teel /* Handles load balance across RAID 1 members. 45436b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 45446b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 4545283b4a9bSStephen M. Cameron */ 45462b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 4547283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 45482b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 4549283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 45506b80b18fSScott Teel break; 45516b80b18fSScott Teel case HPSA_RAID_ADM: 45526b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 45536b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 45546b80b18fSScott Teel */ 45552b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 45566b80b18fSScott Teel 45576b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 45586b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 45596b80b18fSScott Teel &map_index, ¤t_group); 45606b80b18fSScott Teel /* set mirror group to use next time */ 45616b80b18fSScott Teel offload_to_mirror = 45622b08b3e9SDon Brace (offload_to_mirror >= 45632b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 45646b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 45656b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 45666b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 45676b80b18fSScott Teel * function since multiple threads might simultaneously 45686b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 45696b80b18fSScott Teel */ 45706b80b18fSScott Teel break; 45716b80b18fSScott Teel case HPSA_RAID_5: 45726b80b18fSScott Teel case HPSA_RAID_6: 45732b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 45746b80b18fSScott Teel break; 45756b80b18fSScott Teel 45766b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 45776b80b18fSScott Teel r5or6_blocks_per_row = 45782b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 45792b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 45806b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 45812b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 45822b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 45836b80b18fSScott Teel #if BITS_PER_LONG == 32 45846b80b18fSScott Teel tmpdiv = first_block; 45856b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 45866b80b18fSScott Teel tmpdiv = first_group; 45876b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 45886b80b18fSScott Teel first_group = tmpdiv; 45896b80b18fSScott Teel tmpdiv = last_block; 45906b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 45916b80b18fSScott Teel tmpdiv = last_group; 45926b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 45936b80b18fSScott Teel last_group = tmpdiv; 45946b80b18fSScott Teel #else 45956b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 45966b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 45976b80b18fSScott Teel #endif 4598000ff7c2SStephen M. Cameron if (first_group != last_group) 45996b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46006b80b18fSScott Teel 46016b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 46026b80b18fSScott Teel #if BITS_PER_LONG == 32 46036b80b18fSScott Teel tmpdiv = first_block; 46046b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 46056b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 46066b80b18fSScott Teel tmpdiv = last_block; 46076b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 46086b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 46096b80b18fSScott Teel #else 46106b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 46116b80b18fSScott Teel first_block / stripesize; 46126b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 46136b80b18fSScott Teel #endif 46146b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 46156b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46166b80b18fSScott Teel 46176b80b18fSScott Teel 46186b80b18fSScott Teel /* Verify request is in a single column */ 46196b80b18fSScott Teel #if BITS_PER_LONG == 32 46206b80b18fSScott Teel tmpdiv = first_block; 46216b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 46226b80b18fSScott Teel tmpdiv = first_row_offset; 46236b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 46246b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 46256b80b18fSScott Teel tmpdiv = last_block; 46266b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 46276b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 46286b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 46296b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 46306b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 46316b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 46326b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 46336b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 46346b80b18fSScott Teel r5or6_last_column = tmpdiv; 46356b80b18fSScott Teel #else 46366b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 46376b80b18fSScott Teel (u32)((first_block % stripesize) % 46386b80b18fSScott Teel r5or6_blocks_per_row); 46396b80b18fSScott Teel 46406b80b18fSScott Teel r5or6_last_row_offset = 46416b80b18fSScott Teel (u32)((last_block % stripesize) % 46426b80b18fSScott Teel r5or6_blocks_per_row); 46436b80b18fSScott Teel 46446b80b18fSScott Teel first_column = r5or6_first_column = 46452b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 46466b80b18fSScott Teel r5or6_last_column = 46472b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 46486b80b18fSScott Teel #endif 46496b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 46506b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46516b80b18fSScott Teel 46526b80b18fSScott Teel /* Request is eligible */ 46536b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 46542b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 46556b80b18fSScott Teel 46566b80b18fSScott Teel map_index = (first_group * 46572b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 46586b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 46596b80b18fSScott Teel break; 46606b80b18fSScott Teel default: 46616b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 4662283b4a9bSStephen M. Cameron } 46636b80b18fSScott Teel 466407543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 466507543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 466607543e0cSStephen Cameron 466703383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 466803383736SDon Brace 4669283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 46702b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 46712b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 46722b08b3e9SDon Brace (first_row_offset - first_column * 46732b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 4674283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 4675283b4a9bSStephen M. Cameron 4676283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 4677283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 4678283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 4679283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 4680283b4a9bSStephen M. Cameron } 4681283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 4682283b4a9bSStephen M. Cameron 4683283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 4684283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 4685283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 4686283b4a9bSStephen M. Cameron cdb[1] = 0; 4687283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 4688283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 4689283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 4690283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 4691283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 4692283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 4693283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 4694283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 4695283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 4696283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 4697283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 4698283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 4699283b4a9bSStephen M. Cameron cdb[14] = 0; 4700283b4a9bSStephen M. Cameron cdb[15] = 0; 4701283b4a9bSStephen M. Cameron cdb_len = 16; 4702283b4a9bSStephen M. Cameron } else { 4703283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4704283b4a9bSStephen M. Cameron cdb[1] = 0; 4705283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 4706283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 4707283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 4708283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 4709283b4a9bSStephen M. Cameron cdb[6] = 0; 4710283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 4711283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 4712283b4a9bSStephen M. Cameron cdb[9] = 0; 4713283b4a9bSStephen M. Cameron cdb_len = 10; 4714283b4a9bSStephen M. Cameron } 4715283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 471603383736SDon Brace dev->scsi3addr, 471703383736SDon Brace dev->phys_disk[map_index]); 4718283b4a9bSStephen M. Cameron } 4719283b4a9bSStephen M. Cameron 472025163bd5SWebb Scales /* 472125163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 472225163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 472325163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 472425163bd5SWebb Scales */ 4725574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 4726574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 4727574f05d3SStephen Cameron unsigned char scsi3addr[]) 4728edd16368SStephen M. Cameron { 4729edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 4730edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 4731edd16368SStephen M. Cameron c->scsi_cmd = cmd; 4732edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4733edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 4734f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 4735edd16368SStephen M. Cameron 4736edd16368SStephen M. Cameron /* Fill in the request block... */ 4737edd16368SStephen M. Cameron 4738edd16368SStephen M. Cameron c->Request.Timeout = 0; 4739edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 4740edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 4741edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4742edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4743edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4744a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4745a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 4746edd16368SStephen M. Cameron break; 4747edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4748a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4749a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 4750edd16368SStephen M. Cameron break; 4751edd16368SStephen M. Cameron case DMA_NONE: 4752a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4753a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 4754edd16368SStephen M. Cameron break; 4755edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4756edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4757edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4758edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4759edd16368SStephen M. Cameron */ 4760edd16368SStephen M. Cameron 4761a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4762a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 4763edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4764edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4765edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4766edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4767edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4768edd16368SStephen M. Cameron * our purposes here. 4769edd16368SStephen M. Cameron */ 4770edd16368SStephen M. Cameron 4771edd16368SStephen M. Cameron break; 4772edd16368SStephen M. Cameron 4773edd16368SStephen M. Cameron default: 4774edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4775edd16368SStephen M. Cameron cmd->sc_data_direction); 4776edd16368SStephen M. Cameron BUG(); 4777edd16368SStephen M. Cameron break; 4778edd16368SStephen M. Cameron } 4779edd16368SStephen M. Cameron 478033a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 478173153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4782edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4783edd16368SStephen M. Cameron } 4784edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4785edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4786edd16368SStephen M. Cameron return 0; 4787edd16368SStephen M. Cameron } 4788edd16368SStephen M. Cameron 4789360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 4790360c73bdSStephen Cameron struct CommandList *c) 4791360c73bdSStephen Cameron { 4792360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4793360c73bdSStephen Cameron 4794360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 4795360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 4796360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 4797360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4798360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 4799360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4800360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 4801360c73bdSStephen Cameron + index * sizeof(*c->err_info); 4802360c73bdSStephen Cameron c->cmdindex = index; 4803360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4804360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 4805360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 4806360c73bdSStephen Cameron c->h = h; 4807a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 4808360c73bdSStephen Cameron } 4809360c73bdSStephen Cameron 4810360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 4811360c73bdSStephen Cameron { 4812360c73bdSStephen Cameron int i; 4813360c73bdSStephen Cameron 4814360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 4815360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 4816360c73bdSStephen Cameron 4817360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 4818360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 4819360c73bdSStephen Cameron } 4820360c73bdSStephen Cameron } 4821360c73bdSStephen Cameron 4822360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 4823360c73bdSStephen Cameron struct CommandList *c) 4824360c73bdSStephen Cameron { 4825360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4826360c73bdSStephen Cameron 482773153fe5SWebb Scales BUG_ON(c->cmdindex != index); 482873153fe5SWebb Scales 4829360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 4830360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4831360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4832360c73bdSStephen Cameron } 4833360c73bdSStephen Cameron 4834592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 4835592a0ad5SWebb Scales struct CommandList *c, struct scsi_cmnd *cmd, 4836592a0ad5SWebb Scales unsigned char *scsi3addr) 4837592a0ad5SWebb Scales { 4838592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4839592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 4840592a0ad5SWebb Scales 4841592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 4842592a0ad5SWebb Scales 4843592a0ad5SWebb Scales if (dev->offload_enabled) { 4844592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4845592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4846592a0ad5SWebb Scales c->scsi_cmd = cmd; 4847592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 4848592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4849592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4850a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 4851592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4852592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4853592a0ad5SWebb Scales c->scsi_cmd = cmd; 4854592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 4855592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4856592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4857592a0ad5SWebb Scales } 4858592a0ad5SWebb Scales return rc; 4859592a0ad5SWebb Scales } 4860592a0ad5SWebb Scales 4861080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 4862080ef1ccSDon Brace { 4863080ef1ccSDon Brace struct scsi_cmnd *cmd; 4864080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 48658a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 4866080ef1ccSDon Brace 4867080ef1ccSDon Brace cmd = c->scsi_cmd; 4868080ef1ccSDon Brace dev = cmd->device->hostdata; 4869080ef1ccSDon Brace if (!dev) { 4870080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 48718a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 4872080ef1ccSDon Brace } 4873d604f533SWebb Scales if (c->reset_pending) 4874d604f533SWebb Scales return hpsa_cmd_resolve_and_free(c->h, c); 4875a58e7e53SWebb Scales if (c->abort_pending) 4876a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(c->h, c, cmd); 4877592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 4878592a0ad5SWebb Scales struct ctlr_info *h = c->h; 4879592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 4880592a0ad5SWebb Scales int rc; 4881592a0ad5SWebb Scales 4882592a0ad5SWebb Scales if (c2->error_data.serv_response == 4883592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 4884592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr); 4885592a0ad5SWebb Scales if (rc == 0) 4886592a0ad5SWebb Scales return; 4887592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 4888592a0ad5SWebb Scales /* 4889592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 4890592a0ad5SWebb Scales * Try again via scsi mid layer, which will 4891592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 4892592a0ad5SWebb Scales */ 4893592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 48948a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 4895592a0ad5SWebb Scales } 4896592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 4897592a0ad5SWebb Scales } 4898592a0ad5SWebb Scales } 4899360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 4900080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 4901080ef1ccSDon Brace /* 4902080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 4903080ef1ccSDon Brace * again via scsi mid layer, which will then get 4904080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 4905592a0ad5SWebb Scales * 4906592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 4907592a0ad5SWebb Scales * if it encountered a dma mapping failure. 4908080ef1ccSDon Brace */ 4909080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 4910080ef1ccSDon Brace cmd->scsi_done(cmd); 4911080ef1ccSDon Brace } 4912080ef1ccSDon Brace } 4913080ef1ccSDon Brace 4914574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 4915574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 4916574f05d3SStephen Cameron { 4917574f05d3SStephen Cameron struct ctlr_info *h; 4918574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 4919574f05d3SStephen Cameron unsigned char scsi3addr[8]; 4920574f05d3SStephen Cameron struct CommandList *c; 4921574f05d3SStephen Cameron int rc = 0; 4922574f05d3SStephen Cameron 4923574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 4924574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 492573153fe5SWebb Scales 492673153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 492773153fe5SWebb Scales 4928574f05d3SStephen Cameron dev = cmd->device->hostdata; 4929574f05d3SStephen Cameron if (!dev) { 4930574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 4931574f05d3SStephen Cameron cmd->scsi_done(cmd); 4932574f05d3SStephen Cameron return 0; 4933574f05d3SStephen Cameron } 493473153fe5SWebb Scales 4935574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 4936574f05d3SStephen Cameron 4937574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 493825163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 4939574f05d3SStephen Cameron cmd->scsi_done(cmd); 4940574f05d3SStephen Cameron return 0; 4941574f05d3SStephen Cameron } 494273153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 4943574f05d3SStephen Cameron 4944407863cbSStephen Cameron /* 4945407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 4946574f05d3SStephen Cameron * Retries always go down the normal I/O path. 4947574f05d3SStephen Cameron */ 4948574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 4949574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 4950574f05d3SStephen Cameron h->acciopath_status)) { 4951592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr); 4952574f05d3SStephen Cameron if (rc == 0) 4953592a0ad5SWebb Scales return 0; 4954592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 495573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4956574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4957574f05d3SStephen Cameron } 4958574f05d3SStephen Cameron } 4959574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 4960574f05d3SStephen Cameron } 4961574f05d3SStephen Cameron 49628ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 49635f389360SStephen M. Cameron { 49645f389360SStephen M. Cameron unsigned long flags; 49655f389360SStephen M. Cameron 49665f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 49675f389360SStephen M. Cameron h->scan_finished = 1; 49685f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 49695f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 49705f389360SStephen M. Cameron } 49715f389360SStephen M. Cameron 4972a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4973a08a8471SStephen M. Cameron { 4974a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4975a08a8471SStephen M. Cameron unsigned long flags; 4976a08a8471SStephen M. Cameron 49778ebc9248SWebb Scales /* 49788ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 49798ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 49808ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 49818ebc9248SWebb Scales * piling up on a locked up controller. 49828ebc9248SWebb Scales */ 49838ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 49848ebc9248SWebb Scales return hpsa_scan_complete(h); 49855f389360SStephen M. Cameron 4986a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4987a08a8471SStephen M. Cameron while (1) { 4988a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4989a08a8471SStephen M. Cameron if (h->scan_finished) 4990a08a8471SStephen M. Cameron break; 4991a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4992a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 4993a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 4994a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 4995a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4996a08a8471SStephen M. Cameron * happen if we're in here. 4997a08a8471SStephen M. Cameron */ 4998a08a8471SStephen M. Cameron } 4999a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 5000a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5001a08a8471SStephen M. Cameron 50028ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 50038ebc9248SWebb Scales return hpsa_scan_complete(h); 50045f389360SStephen M. Cameron 5005a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 5006a08a8471SStephen M. Cameron 50078ebc9248SWebb Scales hpsa_scan_complete(h); 5008a08a8471SStephen M. Cameron } 5009a08a8471SStephen M. Cameron 50107c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 50117c0a0229SDon Brace { 501203383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 501303383736SDon Brace 501403383736SDon Brace if (!logical_drive) 501503383736SDon Brace return -ENODEV; 50167c0a0229SDon Brace 50177c0a0229SDon Brace if (qdepth < 1) 50187c0a0229SDon Brace qdepth = 1; 501903383736SDon Brace else if (qdepth > logical_drive->queue_depth) 502003383736SDon Brace qdepth = logical_drive->queue_depth; 502103383736SDon Brace 502203383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 50237c0a0229SDon Brace } 50247c0a0229SDon Brace 5025a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 5026a08a8471SStephen M. Cameron unsigned long elapsed_time) 5027a08a8471SStephen M. Cameron { 5028a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5029a08a8471SStephen M. Cameron unsigned long flags; 5030a08a8471SStephen M. Cameron int finished; 5031a08a8471SStephen M. Cameron 5032a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5033a08a8471SStephen M. Cameron finished = h->scan_finished; 5034a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5035a08a8471SStephen M. Cameron return finished; 5036a08a8471SStephen M. Cameron } 5037a08a8471SStephen M. Cameron 50382946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 5039edd16368SStephen M. Cameron { 5040b705690dSStephen M. Cameron struct Scsi_Host *sh; 5041b705690dSStephen M. Cameron int error; 5042edd16368SStephen M. Cameron 5043b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 50442946e82bSRobert Elliott if (sh == NULL) { 50452946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 50462946e82bSRobert Elliott return -ENOMEM; 50472946e82bSRobert Elliott } 5048b705690dSStephen M. Cameron 5049b705690dSStephen M. Cameron sh->io_port = 0; 5050b705690dSStephen M. Cameron sh->n_io_port = 0; 5051b705690dSStephen M. Cameron sh->this_id = -1; 5052b705690dSStephen M. Cameron sh->max_channel = 3; 5053b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 5054b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 5055b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 505641ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 5057d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 5058b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 5059b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 5060b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 5061b705690dSStephen M. Cameron sh->unique_id = sh->irq; 506273153fe5SWebb Scales error = scsi_init_shared_tag_map(sh, sh->can_queue); 506373153fe5SWebb Scales if (error) { 506473153fe5SWebb Scales dev_err(&h->pdev->dev, 506573153fe5SWebb Scales "%s: scsi_init_shared_tag_map failed for controller %d\n", 506673153fe5SWebb Scales __func__, h->ctlr); 5067b705690dSStephen M. Cameron scsi_host_put(sh); 5068b705690dSStephen M. Cameron return error; 50692946e82bSRobert Elliott } 50702946e82bSRobert Elliott h->scsi_host = sh; 50712946e82bSRobert Elliott return 0; 50722946e82bSRobert Elliott } 50732946e82bSRobert Elliott 50742946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 50752946e82bSRobert Elliott { 50762946e82bSRobert Elliott int rv; 50772946e82bSRobert Elliott 50782946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 50792946e82bSRobert Elliott if (rv) { 50802946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 50812946e82bSRobert Elliott return rv; 50822946e82bSRobert Elliott } 50832946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 50842946e82bSRobert Elliott return 0; 5085edd16368SStephen M. Cameron } 5086edd16368SStephen M. Cameron 5087b69324ffSWebb Scales /* 508873153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 508973153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 509073153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 509173153fe5SWebb Scales * low-numbered entries for our own uses.) 509273153fe5SWebb Scales */ 509373153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 509473153fe5SWebb Scales { 509573153fe5SWebb Scales int idx = scmd->request->tag; 509673153fe5SWebb Scales 509773153fe5SWebb Scales if (idx < 0) 509873153fe5SWebb Scales return idx; 509973153fe5SWebb Scales 510073153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 510173153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 510273153fe5SWebb Scales } 510373153fe5SWebb Scales 510473153fe5SWebb Scales /* 5105b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 5106b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 5107b69324ffSWebb Scales */ 5108b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 5109b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 5110b69324ffSWebb Scales int reply_queue) 5111edd16368SStephen M. Cameron { 51128919358eSTomas Henzl int rc; 5113edd16368SStephen M. Cameron 5114a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 5115a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 5116a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 5117b69324ffSWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 511825163bd5SWebb Scales if (rc) 5119b69324ffSWebb Scales return rc; 5120edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5121edd16368SStephen M. Cameron 5122b69324ffSWebb Scales /* Check if the unit is already ready. */ 5123edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5124b69324ffSWebb Scales return 0; 5125edd16368SStephen M. Cameron 5126b69324ffSWebb Scales /* 5127b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5128b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5129b69324ffSWebb Scales * looking for (but, success is good too). 5130b69324ffSWebb Scales */ 5131edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5132edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5133edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5134edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5135b69324ffSWebb Scales return 0; 5136b69324ffSWebb Scales 5137b69324ffSWebb Scales return 1; 5138b69324ffSWebb Scales } 5139b69324ffSWebb Scales 5140b69324ffSWebb Scales /* 5141b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5142b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5143b69324ffSWebb Scales */ 5144b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5145b69324ffSWebb Scales struct CommandList *c, 5146b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5147b69324ffSWebb Scales { 5148b69324ffSWebb Scales int rc; 5149b69324ffSWebb Scales int count = 0; 5150b69324ffSWebb Scales int waittime = 1; /* seconds */ 5151b69324ffSWebb Scales 5152b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5153b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5154b69324ffSWebb Scales 5155b69324ffSWebb Scales /* 5156b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5157b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5158b69324ffSWebb Scales */ 5159b69324ffSWebb Scales msleep(1000 * waittime); 5160b69324ffSWebb Scales 5161b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5162b69324ffSWebb Scales if (!rc) 5163edd16368SStephen M. Cameron break; 5164b69324ffSWebb Scales 5165b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5166b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5167b69324ffSWebb Scales waittime *= 2; 5168b69324ffSWebb Scales 5169b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5170b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5171b69324ffSWebb Scales waittime); 5172b69324ffSWebb Scales } 5173b69324ffSWebb Scales 5174b69324ffSWebb Scales return rc; 5175b69324ffSWebb Scales } 5176b69324ffSWebb Scales 5177b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5178b69324ffSWebb Scales unsigned char lunaddr[], 5179b69324ffSWebb Scales int reply_queue) 5180b69324ffSWebb Scales { 5181b69324ffSWebb Scales int first_queue; 5182b69324ffSWebb Scales int last_queue; 5183b69324ffSWebb Scales int rq; 5184b69324ffSWebb Scales int rc = 0; 5185b69324ffSWebb Scales struct CommandList *c; 5186b69324ffSWebb Scales 5187b69324ffSWebb Scales c = cmd_alloc(h); 5188b69324ffSWebb Scales 5189b69324ffSWebb Scales /* 5190b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5191b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5192b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5193b69324ffSWebb Scales */ 5194b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5195b69324ffSWebb Scales first_queue = 0; 5196b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5197b69324ffSWebb Scales } else { 5198b69324ffSWebb Scales first_queue = reply_queue; 5199b69324ffSWebb Scales last_queue = reply_queue; 5200b69324ffSWebb Scales } 5201b69324ffSWebb Scales 5202b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5203b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5204b69324ffSWebb Scales if (rc) 5205b69324ffSWebb Scales break; 5206edd16368SStephen M. Cameron } 5207edd16368SStephen M. Cameron 5208edd16368SStephen M. Cameron if (rc) 5209edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5210edd16368SStephen M. Cameron else 5211edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5212edd16368SStephen M. Cameron 521345fcb86eSStephen Cameron cmd_free(h, c); 5214edd16368SStephen M. Cameron return rc; 5215edd16368SStephen M. Cameron } 5216edd16368SStephen M. Cameron 5217edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5218edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5219edd16368SStephen M. Cameron */ 5220edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5221edd16368SStephen M. Cameron { 5222edd16368SStephen M. Cameron int rc; 5223edd16368SStephen M. Cameron struct ctlr_info *h; 5224edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 52252dc127bbSDan Carpenter char msg[48]; 5226edd16368SStephen M. Cameron 5227edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5228edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5229edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5230edd16368SStephen M. Cameron return FAILED; 5231e345893bSDon Brace 5232e345893bSDon Brace if (lockup_detected(h)) 5233e345893bSDon Brace return FAILED; 5234e345893bSDon Brace 5235edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5236edd16368SStephen M. Cameron if (!dev) { 5237d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5238edd16368SStephen M. Cameron return FAILED; 5239edd16368SStephen M. Cameron } 524025163bd5SWebb Scales 524125163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 524225163bd5SWebb Scales if (lockup_detected(h)) { 52432dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 52442dc127bbSDan Carpenter "cmd %d RESET FAILED, lockup detected", 524573153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 524673153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 524725163bd5SWebb Scales return FAILED; 524825163bd5SWebb Scales } 524925163bd5SWebb Scales 525025163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 525125163bd5SWebb Scales if (detect_controller_lockup(h)) { 52522dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 52532dc127bbSDan Carpenter "cmd %d RESET FAILED, new lockup detected", 525473153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 525573153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 525625163bd5SWebb Scales return FAILED; 525725163bd5SWebb Scales } 525825163bd5SWebb Scales 5259d604f533SWebb Scales /* Do not attempt on controller */ 5260d604f533SWebb Scales if (is_hba_lunid(dev->scsi3addr)) 5261d604f533SWebb Scales return SUCCESS; 5262d604f533SWebb Scales 526325163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting"); 526425163bd5SWebb Scales 5265edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 5266d604f533SWebb Scales rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN, 526725163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 52682dc127bbSDan Carpenter snprintf(msg, sizeof(msg), "reset %s", 52692dc127bbSDan Carpenter rc == 0 ? "completed successfully" : "failed"); 5270d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5271d604f533SWebb Scales return rc == 0 ? SUCCESS : FAILED; 5272edd16368SStephen M. Cameron } 5273edd16368SStephen M. Cameron 52746cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 52756cba3f19SStephen M. Cameron { 52766cba3f19SStephen M. Cameron u8 original_tag[8]; 52776cba3f19SStephen M. Cameron 52786cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 52796cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 52806cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 52816cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 52826cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 52836cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 52846cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 52856cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 52866cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 52876cba3f19SStephen M. Cameron } 52886cba3f19SStephen M. Cameron 528917eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 52902b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 529117eb87d2SScott Teel { 52922b08b3e9SDon Brace u64 tag; 529317eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 529417eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 529517eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 52962b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 52972b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 52982b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 529954b6e9e9SScott Teel return; 530054b6e9e9SScott Teel } 530154b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 530254b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 530354b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 5304dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 5305dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 5306dd0e19f3SScott Teel *taglower = cm2->Tag; 530754b6e9e9SScott Teel return; 530854b6e9e9SScott Teel } 53092b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 53102b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 53112b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 531217eb87d2SScott Teel } 531354b6e9e9SScott Teel 531475167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 53159b5c48c2SStephen Cameron struct CommandList *abort, int reply_queue) 531675167d2cSStephen M. Cameron { 531775167d2cSStephen M. Cameron int rc = IO_OK; 531875167d2cSStephen M. Cameron struct CommandList *c; 531975167d2cSStephen M. Cameron struct ErrorInfo *ei; 53202b08b3e9SDon Brace __le32 tagupper, taglower; 532175167d2cSStephen M. Cameron 532245fcb86eSStephen Cameron c = cmd_alloc(h); 532375167d2cSStephen M. Cameron 5324a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 53259b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag, 5326a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 53279b5c48c2SStephen Cameron if (h->needs_abort_tags_swizzled) 53286cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 532925163bd5SWebb Scales (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 533017eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 533125163bd5SWebb Scales dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n", 533217eb87d2SScott Teel __func__, tagupper, taglower); 533375167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 533475167d2cSStephen M. Cameron 533575167d2cSStephen M. Cameron ei = c->err_info; 533675167d2cSStephen M. Cameron switch (ei->CommandStatus) { 533775167d2cSStephen M. Cameron case CMD_SUCCESS: 533875167d2cSStephen M. Cameron break; 53399437ac43SStephen Cameron case CMD_TMF_STATUS: 53409437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 53419437ac43SStephen Cameron break; 534275167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 534375167d2cSStephen M. Cameron rc = -1; 534475167d2cSStephen M. Cameron break; 534575167d2cSStephen M. Cameron default: 534675167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 534717eb87d2SScott Teel __func__, tagupper, taglower); 5348d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 534975167d2cSStephen M. Cameron rc = -1; 535075167d2cSStephen M. Cameron break; 535175167d2cSStephen M. Cameron } 535245fcb86eSStephen Cameron cmd_free(h, c); 5353dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 5354dd0e19f3SScott Teel __func__, tagupper, taglower); 535575167d2cSStephen M. Cameron return rc; 535675167d2cSStephen M. Cameron } 535775167d2cSStephen M. Cameron 53588be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h, 53598be986ccSStephen Cameron struct CommandList *command_to_abort, int reply_queue) 53608be986ccSStephen Cameron { 53618be986ccSStephen Cameron struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 53628be986ccSStephen Cameron struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 53638be986ccSStephen Cameron struct io_accel2_cmd *c2a = 53648be986ccSStephen Cameron &h->ioaccel2_cmd_pool[command_to_abort->cmdindex]; 5365a58e7e53SWebb Scales struct scsi_cmnd *scmd = command_to_abort->scsi_cmd; 53668be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev = scmd->device->hostdata; 53678be986ccSStephen Cameron 53688be986ccSStephen Cameron /* 53698be986ccSStephen Cameron * We're overlaying struct hpsa_tmf_struct on top of something which 53708be986ccSStephen Cameron * was allocated as a struct io_accel2_cmd, so we better be sure it 53718be986ccSStephen Cameron * actually fits, and doesn't overrun the error info space. 53728be986ccSStephen Cameron */ 53738be986ccSStephen Cameron BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) > 53748be986ccSStephen Cameron sizeof(struct io_accel2_cmd)); 53758be986ccSStephen Cameron BUG_ON(offsetof(struct io_accel2_cmd, error_data) < 53768be986ccSStephen Cameron offsetof(struct hpsa_tmf_struct, error_len) + 53778be986ccSStephen Cameron sizeof(ac->error_len)); 53788be986ccSStephen Cameron 53798be986ccSStephen Cameron c->cmd_type = IOACCEL2_TMF; 5380a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 5381a58e7e53SWebb Scales 53828be986ccSStephen Cameron /* Adjust the DMA address to point to the accelerated command buffer */ 53838be986ccSStephen Cameron c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 53848be986ccSStephen Cameron (c->cmdindex * sizeof(struct io_accel2_cmd)); 53858be986ccSStephen Cameron BUG_ON(c->busaddr & 0x0000007F); 53868be986ccSStephen Cameron 53878be986ccSStephen Cameron memset(ac, 0, sizeof(*c2)); /* yes this is correct */ 53888be986ccSStephen Cameron ac->iu_type = IOACCEL2_IU_TMF_TYPE; 53898be986ccSStephen Cameron ac->reply_queue = reply_queue; 53908be986ccSStephen Cameron ac->tmf = IOACCEL2_TMF_ABORT; 53918be986ccSStephen Cameron ac->it_nexus = cpu_to_le32(dev->ioaccel_handle); 53928be986ccSStephen Cameron memset(ac->lun_id, 0, sizeof(ac->lun_id)); 53938be986ccSStephen Cameron ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT); 53948be986ccSStephen Cameron ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag)); 53958be986ccSStephen Cameron ac->error_ptr = cpu_to_le64(c->busaddr + 53968be986ccSStephen Cameron offsetof(struct io_accel2_cmd, error_data)); 53978be986ccSStephen Cameron ac->error_len = cpu_to_le32(sizeof(c2->error_data)); 53988be986ccSStephen Cameron } 53998be986ccSStephen Cameron 540054b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 540154b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 540254b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 540354b6e9e9SScott Teel * Return 0 on success (IO_OK) 540454b6e9e9SScott Teel * -1 on failure 540554b6e9e9SScott Teel */ 540654b6e9e9SScott Teel 540754b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 540825163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 540954b6e9e9SScott Teel { 541054b6e9e9SScott Teel int rc = IO_OK; 541154b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 541254b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 541354b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 541454b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 541554b6e9e9SScott Teel 541654b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 54177fa3030cSStephen Cameron scmd = abort->scsi_cmd; 541854b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 541954b6e9e9SScott Teel if (dev == NULL) { 542054b6e9e9SScott Teel dev_warn(&h->pdev->dev, 542154b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 542254b6e9e9SScott Teel return -1; /* not abortable */ 542354b6e9e9SScott Teel } 542454b6e9e9SScott Teel 54252ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 54262ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 54270d96ef5fSWebb Scales "scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 54282ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 54290d96ef5fSWebb Scales "Reset as abort", 54302ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 54312ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 54322ba8bfc8SStephen M. Cameron 543354b6e9e9SScott Teel if (!dev->offload_enabled) { 543454b6e9e9SScott Teel dev_warn(&h->pdev->dev, 543554b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 543654b6e9e9SScott Teel return -1; /* not abortable */ 543754b6e9e9SScott Teel } 543854b6e9e9SScott Teel 543954b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 544054b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 544154b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 544254b6e9e9SScott Teel return -1; /* not abortable */ 544354b6e9e9SScott Teel } 544454b6e9e9SScott Teel 544554b6e9e9SScott Teel /* send the reset */ 54462ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 54472ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 54482ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 54492ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 54502ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 5451d604f533SWebb Scales rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue); 545254b6e9e9SScott Teel if (rc != 0) { 545354b6e9e9SScott Teel dev_warn(&h->pdev->dev, 545454b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 545554b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 545654b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 545754b6e9e9SScott Teel return rc; /* failed to reset */ 545854b6e9e9SScott Teel } 545954b6e9e9SScott Teel 546054b6e9e9SScott Teel /* wait for device to recover */ 5461b69324ffSWebb Scales if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) { 546254b6e9e9SScott Teel dev_warn(&h->pdev->dev, 546354b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 546454b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 546554b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 546654b6e9e9SScott Teel return -1; /* failed to recover */ 546754b6e9e9SScott Teel } 546854b6e9e9SScott Teel 546954b6e9e9SScott Teel /* device recovered */ 547054b6e9e9SScott Teel dev_info(&h->pdev->dev, 547154b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 547254b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 547354b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 547454b6e9e9SScott Teel 547554b6e9e9SScott Teel return rc; /* success */ 547654b6e9e9SScott Teel } 547754b6e9e9SScott Teel 54788be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h, 54798be986ccSStephen Cameron struct CommandList *abort, int reply_queue) 54808be986ccSStephen Cameron { 54818be986ccSStephen Cameron int rc = IO_OK; 54828be986ccSStephen Cameron struct CommandList *c; 54838be986ccSStephen Cameron __le32 taglower, tagupper; 54848be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev; 54858be986ccSStephen Cameron struct io_accel2_cmd *c2; 54868be986ccSStephen Cameron 54878be986ccSStephen Cameron dev = abort->scsi_cmd->device->hostdata; 54888be986ccSStephen Cameron if (!dev->offload_enabled && !dev->hba_ioaccel_enabled) 54898be986ccSStephen Cameron return -1; 54908be986ccSStephen Cameron 54918be986ccSStephen Cameron c = cmd_alloc(h); 54928be986ccSStephen Cameron setup_ioaccel2_abort_cmd(c, h, abort, reply_queue); 54938be986ccSStephen Cameron c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 54948be986ccSStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 54958be986ccSStephen Cameron hpsa_get_tag(h, abort, &taglower, &tagupper); 54968be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 54978be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n", 54988be986ccSStephen Cameron __func__, tagupper, taglower); 54998be986ccSStephen Cameron /* no unmap needed here because no data xfer. */ 55008be986ccSStephen Cameron 55018be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 55028be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n", 55038be986ccSStephen Cameron __func__, tagupper, taglower, c2->error_data.serv_response); 55048be986ccSStephen Cameron switch (c2->error_data.serv_response) { 55058be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 55068be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 55078be986ccSStephen Cameron rc = 0; 55088be986ccSStephen Cameron break; 55098be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 55108be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_FAILURE: 55118be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 55128be986ccSStephen Cameron rc = -1; 55138be986ccSStephen Cameron break; 55148be986ccSStephen Cameron default: 55158be986ccSStephen Cameron dev_warn(&h->pdev->dev, 55168be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n", 55178be986ccSStephen Cameron __func__, tagupper, taglower, 55188be986ccSStephen Cameron c2->error_data.serv_response); 55198be986ccSStephen Cameron rc = -1; 55208be986ccSStephen Cameron } 55218be986ccSStephen Cameron cmd_free(h, c); 55228be986ccSStephen Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__, 55238be986ccSStephen Cameron tagupper, taglower); 55248be986ccSStephen Cameron return rc; 55258be986ccSStephen Cameron } 55268be986ccSStephen Cameron 55276cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 552825163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 55296cba3f19SStephen M. Cameron { 55308be986ccSStephen Cameron /* 55318be986ccSStephen Cameron * ioccelerator mode 2 commands should be aborted via the 553254b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 55338be986ccSStephen Cameron * but not all underlying firmware can handle abort TMF. 55348be986ccSStephen Cameron * Change abort to physical device reset when abort TMF is unsupported. 553554b6e9e9SScott Teel */ 55368be986ccSStephen Cameron if (abort->cmd_type == CMD_IOACCEL2) { 55378be986ccSStephen Cameron if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags) 55388be986ccSStephen Cameron return hpsa_send_abort_ioaccel2(h, abort, 55398be986ccSStephen Cameron reply_queue); 55408be986ccSStephen Cameron else 554125163bd5SWebb Scales return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, 554225163bd5SWebb Scales abort, reply_queue); 55438be986ccSStephen Cameron } 55449b5c48c2SStephen Cameron return hpsa_send_abort(h, scsi3addr, abort, reply_queue); 554525163bd5SWebb Scales } 554625163bd5SWebb Scales 554725163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */ 554825163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h, 554925163bd5SWebb Scales struct CommandList *c) 555025163bd5SWebb Scales { 555125163bd5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) 555225163bd5SWebb Scales return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue; 555325163bd5SWebb Scales return c->Header.ReplyQueue; 55546cba3f19SStephen M. Cameron } 55556cba3f19SStephen M. Cameron 55569b5c48c2SStephen Cameron /* 55579b5c48c2SStephen Cameron * Limit concurrency of abort commands to prevent 55589b5c48c2SStephen Cameron * over-subscription of commands 55599b5c48c2SStephen Cameron */ 55609b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h) 55619b5c48c2SStephen Cameron { 55629b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000 55639b5c48c2SStephen Cameron return !wait_event_timeout(h->abort_cmd_wait_queue, 55649b5c48c2SStephen Cameron atomic_dec_if_positive(&h->abort_cmds_available) >= 0, 55659b5c48c2SStephen Cameron msecs_to_jiffies(ABORT_CMD_WAIT_MSECS)); 55669b5c48c2SStephen Cameron } 55679b5c48c2SStephen Cameron 556875167d2cSStephen M. Cameron /* Send an abort for the specified command. 556975167d2cSStephen M. Cameron * If the device and controller support it, 557075167d2cSStephen M. Cameron * send a task abort request. 557175167d2cSStephen M. Cameron */ 557275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 557375167d2cSStephen M. Cameron { 557475167d2cSStephen M. Cameron 5575a58e7e53SWebb Scales int rc; 557675167d2cSStephen M. Cameron struct ctlr_info *h; 557775167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 557875167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 557975167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 558075167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 558175167d2cSStephen M. Cameron int ml = 0; 55822b08b3e9SDon Brace __le32 tagupper, taglower; 558325163bd5SWebb Scales int refcount, reply_queue; 558425163bd5SWebb Scales 558525163bd5SWebb Scales if (sc == NULL) 558625163bd5SWebb Scales return FAILED; 558775167d2cSStephen M. Cameron 55889b5c48c2SStephen Cameron if (sc->device == NULL) 55899b5c48c2SStephen Cameron return FAILED; 55909b5c48c2SStephen Cameron 559175167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 559275167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 55939b5c48c2SStephen Cameron if (h == NULL) 559475167d2cSStephen M. Cameron return FAILED; 559575167d2cSStephen M. Cameron 559625163bd5SWebb Scales /* Find the device of the command to be aborted */ 559725163bd5SWebb Scales dev = sc->device->hostdata; 559825163bd5SWebb Scales if (!dev) { 559925163bd5SWebb Scales dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 560025163bd5SWebb Scales msg); 5601e345893bSDon Brace return FAILED; 560225163bd5SWebb Scales } 560325163bd5SWebb Scales 560425163bd5SWebb Scales /* If controller locked up, we can guarantee command won't complete */ 560525163bd5SWebb Scales if (lockup_detected(h)) { 560625163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 560725163bd5SWebb Scales "ABORT FAILED, lockup detected"); 560825163bd5SWebb Scales return FAILED; 560925163bd5SWebb Scales } 561025163bd5SWebb Scales 561125163bd5SWebb Scales /* This is a good time to check if controller lockup has occurred */ 561225163bd5SWebb Scales if (detect_controller_lockup(h)) { 561325163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 561425163bd5SWebb Scales "ABORT FAILED, new lockup detected"); 561525163bd5SWebb Scales return FAILED; 561625163bd5SWebb Scales } 5617e345893bSDon Brace 561875167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 561975167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 562075167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 562175167d2cSStephen M. Cameron return FAILED; 562275167d2cSStephen M. Cameron 562375167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 56244b761557SRobert Elliott ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p", 562575167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 56260d96ef5fSWebb Scales sc->device->id, sc->device->lun, 56274b761557SRobert Elliott "Aborting command", sc); 562875167d2cSStephen M. Cameron 562975167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 563075167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 563175167d2cSStephen M. Cameron if (abort == NULL) { 5632281a7fd0SWebb Scales /* This can happen if the command already completed. */ 5633281a7fd0SWebb Scales return SUCCESS; 5634281a7fd0SWebb Scales } 5635281a7fd0SWebb Scales refcount = atomic_inc_return(&abort->refcount); 5636281a7fd0SWebb Scales if (refcount == 1) { /* Command is done already. */ 5637281a7fd0SWebb Scales cmd_free(h, abort); 5638281a7fd0SWebb Scales return SUCCESS; 563975167d2cSStephen M. Cameron } 56409b5c48c2SStephen Cameron 56419b5c48c2SStephen Cameron /* Don't bother trying the abort if we know it won't work. */ 56429b5c48c2SStephen Cameron if (abort->cmd_type != CMD_IOACCEL2 && 56439b5c48c2SStephen Cameron abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) { 56449b5c48c2SStephen Cameron cmd_free(h, abort); 56459b5c48c2SStephen Cameron return FAILED; 56469b5c48c2SStephen Cameron } 56479b5c48c2SStephen Cameron 5648a58e7e53SWebb Scales /* 5649a58e7e53SWebb Scales * Check that we're aborting the right command. 5650a58e7e53SWebb Scales * It's possible the CommandList already completed and got re-used. 5651a58e7e53SWebb Scales */ 5652a58e7e53SWebb Scales if (abort->scsi_cmd != sc) { 5653a58e7e53SWebb Scales cmd_free(h, abort); 5654a58e7e53SWebb Scales return SUCCESS; 5655a58e7e53SWebb Scales } 5656a58e7e53SWebb Scales 5657a58e7e53SWebb Scales abort->abort_pending = true; 565817eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 565925163bd5SWebb Scales reply_queue = hpsa_extract_reply_queue(h, abort); 566017eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 56617fa3030cSStephen Cameron as = abort->scsi_cmd; 566275167d2cSStephen M. Cameron if (as != NULL) 56634b761557SRobert Elliott ml += sprintf(msg+ml, 56644b761557SRobert Elliott "CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ", 56654b761557SRobert Elliott as->cmd_len, as->cmnd[0], as->cmnd[1], 56664b761557SRobert Elliott as->serial_number); 56674b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg); 56680d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command"); 56694b761557SRobert Elliott 567075167d2cSStephen M. Cameron /* 567175167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 567275167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 567375167d2cSStephen M. Cameron * distinguish which. Send the abort down. 567475167d2cSStephen M. Cameron */ 56759b5c48c2SStephen Cameron if (wait_for_available_abort_cmd(h)) { 56769b5c48c2SStephen Cameron dev_warn(&h->pdev->dev, 56774b761557SRobert Elliott "%s FAILED, timeout waiting for an abort command to become available.\n", 56784b761557SRobert Elliott msg); 56799b5c48c2SStephen Cameron cmd_free(h, abort); 56809b5c48c2SStephen Cameron return FAILED; 56819b5c48c2SStephen Cameron } 568225163bd5SWebb Scales rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue); 56839b5c48c2SStephen Cameron atomic_inc(&h->abort_cmds_available); 56849b5c48c2SStephen Cameron wake_up_all(&h->abort_cmd_wait_queue); 568575167d2cSStephen M. Cameron if (rc != 0) { 56864b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg); 56870d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 56880d96ef5fSWebb Scales "FAILED to abort command"); 5689281a7fd0SWebb Scales cmd_free(h, abort); 569075167d2cSStephen M. Cameron return FAILED; 569175167d2cSStephen M. Cameron } 56924b761557SRobert Elliott dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg); 5693d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 5694a58e7e53SWebb Scales abort->scsi_cmd != sc || lockup_detected(h)); 5695281a7fd0SWebb Scales cmd_free(h, abort); 5696a58e7e53SWebb Scales return !lockup_detected(h) ? SUCCESS : FAILED; 569775167d2cSStephen M. Cameron } 569875167d2cSStephen M. Cameron 5699edd16368SStephen M. Cameron /* 570073153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 570173153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 570273153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 570373153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 570473153fe5SWebb Scales */ 570573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 570673153fe5SWebb Scales struct scsi_cmnd *scmd) 570773153fe5SWebb Scales { 570873153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 570973153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 571073153fe5SWebb Scales 571173153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 571273153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 571373153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 571473153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 571573153fe5SWebb Scales * bounds, it's probably not our bug. 571673153fe5SWebb Scales */ 571773153fe5SWebb Scales BUG(); 571873153fe5SWebb Scales } 571973153fe5SWebb Scales 572073153fe5SWebb Scales atomic_inc(&c->refcount); 572173153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 572273153fe5SWebb Scales /* 572373153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 572473153fe5SWebb Scales * value. Thus, there should never be a collision here between 572573153fe5SWebb Scales * two requests...because if the selected command isn't idle 572673153fe5SWebb Scales * then someone is going to be very disappointed. 572773153fe5SWebb Scales */ 572873153fe5SWebb Scales dev_err(&h->pdev->dev, 572973153fe5SWebb Scales "tag collision (tag=%d) in cmd_tagged_alloc().\n", 573073153fe5SWebb Scales idx); 573173153fe5SWebb Scales if (c->scsi_cmd != NULL) 573273153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 573373153fe5SWebb Scales scsi_print_command(scmd); 573473153fe5SWebb Scales } 573573153fe5SWebb Scales 573673153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 573773153fe5SWebb Scales return c; 573873153fe5SWebb Scales } 573973153fe5SWebb Scales 574073153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 574173153fe5SWebb Scales { 574273153fe5SWebb Scales /* 574373153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 574473153fe5SWebb Scales * else to free it, because it is accessed by index. (There's no point 574573153fe5SWebb Scales * in checking the result of the decrement, since we cannot guarantee 574673153fe5SWebb Scales * that there isn't a concurrent abort which is also accessing it.) 574773153fe5SWebb Scales */ 574873153fe5SWebb Scales (void)atomic_dec(&c->refcount); 574973153fe5SWebb Scales } 575073153fe5SWebb Scales 575173153fe5SWebb Scales /* 5752edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 5753edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 5754edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 5755edd16368SStephen M. Cameron * cmd_free() is the complement. 5756bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 5757bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 5758edd16368SStephen M. Cameron */ 5759281a7fd0SWebb Scales 5760edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 5761edd16368SStephen M. Cameron { 5762edd16368SStephen M. Cameron struct CommandList *c; 5763360c73bdSStephen Cameron int refcount, i; 576473153fe5SWebb Scales int offset = 0; 5765edd16368SStephen M. Cameron 576633811026SRobert Elliott /* 576733811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 57684c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 57694c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 57704c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 57714c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 57724c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 57734c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 57744c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 57754c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 577673153fe5SWebb Scales * 577773153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 577873153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 577973153fe5SWebb Scales * all works, since we have at least one command structure available; 578073153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 578173153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 578273153fe5SWebb Scales * layer will use the higher indexes. 57834c413128SStephen M. Cameron */ 57844c413128SStephen M. Cameron 5785281a7fd0SWebb Scales for (;;) { 578673153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 578773153fe5SWebb Scales HPSA_NRESERVED_CMDS, 578873153fe5SWebb Scales offset); 578973153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 5790281a7fd0SWebb Scales offset = 0; 5791281a7fd0SWebb Scales continue; 5792281a7fd0SWebb Scales } 5793edd16368SStephen M. Cameron c = h->cmd_pool + i; 5794281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 5795281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 5796281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 579773153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 5798281a7fd0SWebb Scales continue; 5799281a7fd0SWebb Scales } 5800281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 5801281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 5802281a7fd0SWebb Scales break; /* it's ours now. */ 5803281a7fd0SWebb Scales } 5804360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 5805edd16368SStephen M. Cameron return c; 5806edd16368SStephen M. Cameron } 5807edd16368SStephen M. Cameron 580873153fe5SWebb Scales /* 580973153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 581073153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 581173153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 581273153fe5SWebb Scales * the clear-bit is harmless. 581373153fe5SWebb Scales */ 5814edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 5815edd16368SStephen M. Cameron { 5816281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 5817edd16368SStephen M. Cameron int i; 5818edd16368SStephen M. Cameron 5819edd16368SStephen M. Cameron i = c - h->cmd_pool; 5820edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 5821edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 5822edd16368SStephen M. Cameron } 5823281a7fd0SWebb Scales } 5824edd16368SStephen M. Cameron 5825edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 5826edd16368SStephen M. Cameron 582742a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 582842a91641SDon Brace void __user *arg) 5829edd16368SStephen M. Cameron { 5830edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 5831edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 5832edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 5833edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 5834edd16368SStephen M. Cameron int err; 5835edd16368SStephen M. Cameron u32 cp; 5836edd16368SStephen M. Cameron 5837938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5838edd16368SStephen M. Cameron err = 0; 5839edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5840edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5841edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5842edd16368SStephen M. Cameron sizeof(arg64.Request)); 5843edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5844edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5845edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5846edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5847edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5848edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5849edd16368SStephen M. Cameron 5850edd16368SStephen M. Cameron if (err) 5851edd16368SStephen M. Cameron return -EFAULT; 5852edd16368SStephen M. Cameron 585342a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 5854edd16368SStephen M. Cameron if (err) 5855edd16368SStephen M. Cameron return err; 5856edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5857edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5858edd16368SStephen M. Cameron if (err) 5859edd16368SStephen M. Cameron return -EFAULT; 5860edd16368SStephen M. Cameron return err; 5861edd16368SStephen M. Cameron } 5862edd16368SStephen M. Cameron 5863edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 586442a91641SDon Brace int cmd, void __user *arg) 5865edd16368SStephen M. Cameron { 5866edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 5867edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 5868edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 5869edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 5870edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 5871edd16368SStephen M. Cameron int err; 5872edd16368SStephen M. Cameron u32 cp; 5873edd16368SStephen M. Cameron 5874938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5875edd16368SStephen M. Cameron err = 0; 5876edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5877edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5878edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5879edd16368SStephen M. Cameron sizeof(arg64.Request)); 5880edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5881edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5882edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5883edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 5884edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5885edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5886edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5887edd16368SStephen M. Cameron 5888edd16368SStephen M. Cameron if (err) 5889edd16368SStephen M. Cameron return -EFAULT; 5890edd16368SStephen M. Cameron 589142a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 5892edd16368SStephen M. Cameron if (err) 5893edd16368SStephen M. Cameron return err; 5894edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5895edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5896edd16368SStephen M. Cameron if (err) 5897edd16368SStephen M. Cameron return -EFAULT; 5898edd16368SStephen M. Cameron return err; 5899edd16368SStephen M. Cameron } 590071fe75a7SStephen M. Cameron 590142a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 590271fe75a7SStephen M. Cameron { 590371fe75a7SStephen M. Cameron switch (cmd) { 590471fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 590571fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 590671fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 590771fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 590871fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 590971fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 591071fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 591171fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 591271fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 591371fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 591471fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 591571fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 591671fe75a7SStephen M. Cameron case CCISS_REGNEWD: 591771fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 591871fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 591971fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 592071fe75a7SStephen M. Cameron 592171fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 592271fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 592371fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 592471fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 592571fe75a7SStephen M. Cameron 592671fe75a7SStephen M. Cameron default: 592771fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 592871fe75a7SStephen M. Cameron } 592971fe75a7SStephen M. Cameron } 5930edd16368SStephen M. Cameron #endif 5931edd16368SStephen M. Cameron 5932edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 5933edd16368SStephen M. Cameron { 5934edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 5935edd16368SStephen M. Cameron 5936edd16368SStephen M. Cameron if (!argp) 5937edd16368SStephen M. Cameron return -EINVAL; 5938edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 5939edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 5940edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 5941edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 5942edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 5943edd16368SStephen M. Cameron return -EFAULT; 5944edd16368SStephen M. Cameron return 0; 5945edd16368SStephen M. Cameron } 5946edd16368SStephen M. Cameron 5947edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 5948edd16368SStephen M. Cameron { 5949edd16368SStephen M. Cameron DriverVer_type DriverVer; 5950edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 5951edd16368SStephen M. Cameron int rc; 5952edd16368SStephen M. Cameron 5953edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 5954edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 5955edd16368SStephen M. Cameron if (rc != 3) { 5956edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 5957edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 5958edd16368SStephen M. Cameron vmaj = 0; 5959edd16368SStephen M. Cameron vmin = 0; 5960edd16368SStephen M. Cameron vsubmin = 0; 5961edd16368SStephen M. Cameron } 5962edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 5963edd16368SStephen M. Cameron if (!argp) 5964edd16368SStephen M. Cameron return -EINVAL; 5965edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 5966edd16368SStephen M. Cameron return -EFAULT; 5967edd16368SStephen M. Cameron return 0; 5968edd16368SStephen M. Cameron } 5969edd16368SStephen M. Cameron 5970edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5971edd16368SStephen M. Cameron { 5972edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 5973edd16368SStephen M. Cameron struct CommandList *c; 5974edd16368SStephen M. Cameron char *buff = NULL; 597550a0decfSStephen M. Cameron u64 temp64; 5976c1f63c8fSStephen M. Cameron int rc = 0; 5977edd16368SStephen M. Cameron 5978edd16368SStephen M. Cameron if (!argp) 5979edd16368SStephen M. Cameron return -EINVAL; 5980edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5981edd16368SStephen M. Cameron return -EPERM; 5982edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 5983edd16368SStephen M. Cameron return -EFAULT; 5984edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 5985edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 5986edd16368SStephen M. Cameron return -EINVAL; 5987edd16368SStephen M. Cameron } 5988edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 5989edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 5990edd16368SStephen M. Cameron if (buff == NULL) 59912dd02d74SRobert Elliott return -ENOMEM; 59929233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 5993edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 5994b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 5995b03a7771SStephen M. Cameron iocommand.buf_size)) { 5996c1f63c8fSStephen M. Cameron rc = -EFAULT; 5997c1f63c8fSStephen M. Cameron goto out_kfree; 5998edd16368SStephen M. Cameron } 5999b03a7771SStephen M. Cameron } else { 6000edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 6001b03a7771SStephen M. Cameron } 6002b03a7771SStephen M. Cameron } 600345fcb86eSStephen Cameron c = cmd_alloc(h); 6004bf43caf3SRobert Elliott 6005edd16368SStephen M. Cameron /* Fill in the command type */ 6006edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6007a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6008edd16368SStephen M. Cameron /* Fill in Command Header */ 6009edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 6010edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 6011edd16368SStephen M. Cameron c->Header.SGList = 1; 601250a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6013edd16368SStephen M. Cameron } else { /* no buffers to fill */ 6014edd16368SStephen M. Cameron c->Header.SGList = 0; 601550a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6016edd16368SStephen M. Cameron } 6017edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 6018edd16368SStephen M. Cameron 6019edd16368SStephen M. Cameron /* Fill in Request block */ 6020edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 6021edd16368SStephen M. Cameron sizeof(c->Request)); 6022edd16368SStephen M. Cameron 6023edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 6024edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 602550a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 6026edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 602750a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 602850a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 602950a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 6030bcc48ffaSStephen M. Cameron rc = -ENOMEM; 6031bcc48ffaSStephen M. Cameron goto out; 6032bcc48ffaSStephen M. Cameron } 603350a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 603450a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 603550a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 6036edd16368SStephen M. Cameron } 603725163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 6038c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 6039edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 6040edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 604125163bd5SWebb Scales if (rc) { 604225163bd5SWebb Scales rc = -EIO; 604325163bd5SWebb Scales goto out; 604425163bd5SWebb Scales } 6045edd16368SStephen M. Cameron 6046edd16368SStephen M. Cameron /* Copy the error information out */ 6047edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 6048edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 6049edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 6050c1f63c8fSStephen M. Cameron rc = -EFAULT; 6051c1f63c8fSStephen M. Cameron goto out; 6052edd16368SStephen M. Cameron } 60539233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 6054b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 6055edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6056edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 6057c1f63c8fSStephen M. Cameron rc = -EFAULT; 6058c1f63c8fSStephen M. Cameron goto out; 6059edd16368SStephen M. Cameron } 6060edd16368SStephen M. Cameron } 6061c1f63c8fSStephen M. Cameron out: 606245fcb86eSStephen Cameron cmd_free(h, c); 6063c1f63c8fSStephen M. Cameron out_kfree: 6064c1f63c8fSStephen M. Cameron kfree(buff); 6065c1f63c8fSStephen M. Cameron return rc; 6066edd16368SStephen M. Cameron } 6067edd16368SStephen M. Cameron 6068edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6069edd16368SStephen M. Cameron { 6070edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 6071edd16368SStephen M. Cameron struct CommandList *c; 6072edd16368SStephen M. Cameron unsigned char **buff = NULL; 6073edd16368SStephen M. Cameron int *buff_size = NULL; 607450a0decfSStephen M. Cameron u64 temp64; 6075edd16368SStephen M. Cameron BYTE sg_used = 0; 6076edd16368SStephen M. Cameron int status = 0; 607701a02ffcSStephen M. Cameron u32 left; 607801a02ffcSStephen M. Cameron u32 sz; 6079edd16368SStephen M. Cameron BYTE __user *data_ptr; 6080edd16368SStephen M. Cameron 6081edd16368SStephen M. Cameron if (!argp) 6082edd16368SStephen M. Cameron return -EINVAL; 6083edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6084edd16368SStephen M. Cameron return -EPERM; 6085edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 6086edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 6087edd16368SStephen M. Cameron if (!ioc) { 6088edd16368SStephen M. Cameron status = -ENOMEM; 6089edd16368SStephen M. Cameron goto cleanup1; 6090edd16368SStephen M. Cameron } 6091edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 6092edd16368SStephen M. Cameron status = -EFAULT; 6093edd16368SStephen M. Cameron goto cleanup1; 6094edd16368SStephen M. Cameron } 6095edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 6096edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 6097edd16368SStephen M. Cameron status = -EINVAL; 6098edd16368SStephen M. Cameron goto cleanup1; 6099edd16368SStephen M. Cameron } 6100edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 6101edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 6102edd16368SStephen M. Cameron status = -EINVAL; 6103edd16368SStephen M. Cameron goto cleanup1; 6104edd16368SStephen M. Cameron } 6105d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 6106edd16368SStephen M. Cameron status = -EINVAL; 6107edd16368SStephen M. Cameron goto cleanup1; 6108edd16368SStephen M. Cameron } 6109d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 6110edd16368SStephen M. Cameron if (!buff) { 6111edd16368SStephen M. Cameron status = -ENOMEM; 6112edd16368SStephen M. Cameron goto cleanup1; 6113edd16368SStephen M. Cameron } 6114d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 6115edd16368SStephen M. Cameron if (!buff_size) { 6116edd16368SStephen M. Cameron status = -ENOMEM; 6117edd16368SStephen M. Cameron goto cleanup1; 6118edd16368SStephen M. Cameron } 6119edd16368SStephen M. Cameron left = ioc->buf_size; 6120edd16368SStephen M. Cameron data_ptr = ioc->buf; 6121edd16368SStephen M. Cameron while (left) { 6122edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6123edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6124edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6125edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6126edd16368SStephen M. Cameron status = -ENOMEM; 6127edd16368SStephen M. Cameron goto cleanup1; 6128edd16368SStephen M. Cameron } 61299233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6130edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 61310758f4f7SStephen M. Cameron status = -EFAULT; 6132edd16368SStephen M. Cameron goto cleanup1; 6133edd16368SStephen M. Cameron } 6134edd16368SStephen M. Cameron } else 6135edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6136edd16368SStephen M. Cameron left -= sz; 6137edd16368SStephen M. Cameron data_ptr += sz; 6138edd16368SStephen M. Cameron sg_used++; 6139edd16368SStephen M. Cameron } 614045fcb86eSStephen Cameron c = cmd_alloc(h); 6141bf43caf3SRobert Elliott 6142edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6143a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6144edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 614550a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 614650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6147edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6148edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6149edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6150edd16368SStephen M. Cameron int i; 6151edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 615250a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 6153edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 615450a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 615550a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 615650a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 615750a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6158bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 6159bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 6160bcc48ffaSStephen M. Cameron status = -ENOMEM; 6161e2d4a1f6SStephen M. Cameron goto cleanup0; 6162bcc48ffaSStephen M. Cameron } 616350a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 616450a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 616550a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6166edd16368SStephen M. Cameron } 616750a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6168edd16368SStephen M. Cameron } 616925163bd5SWebb Scales status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 6170b03a7771SStephen M. Cameron if (sg_used) 6171edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 6172edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 617325163bd5SWebb Scales if (status) { 617425163bd5SWebb Scales status = -EIO; 617525163bd5SWebb Scales goto cleanup0; 617625163bd5SWebb Scales } 617725163bd5SWebb Scales 6178edd16368SStephen M. Cameron /* Copy the error information out */ 6179edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6180edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6181edd16368SStephen M. Cameron status = -EFAULT; 6182e2d4a1f6SStephen M. Cameron goto cleanup0; 6183edd16368SStephen M. Cameron } 61849233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 61852b08b3e9SDon Brace int i; 61862b08b3e9SDon Brace 6187edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6188edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6189edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6190edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6191edd16368SStephen M. Cameron status = -EFAULT; 6192e2d4a1f6SStephen M. Cameron goto cleanup0; 6193edd16368SStephen M. Cameron } 6194edd16368SStephen M. Cameron ptr += buff_size[i]; 6195edd16368SStephen M. Cameron } 6196edd16368SStephen M. Cameron } 6197edd16368SStephen M. Cameron status = 0; 6198e2d4a1f6SStephen M. Cameron cleanup0: 619945fcb86eSStephen Cameron cmd_free(h, c); 6200edd16368SStephen M. Cameron cleanup1: 6201edd16368SStephen M. Cameron if (buff) { 62022b08b3e9SDon Brace int i; 62032b08b3e9SDon Brace 6204edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6205edd16368SStephen M. Cameron kfree(buff[i]); 6206edd16368SStephen M. Cameron kfree(buff); 6207edd16368SStephen M. Cameron } 6208edd16368SStephen M. Cameron kfree(buff_size); 6209edd16368SStephen M. Cameron kfree(ioc); 6210edd16368SStephen M. Cameron return status; 6211edd16368SStephen M. Cameron } 6212edd16368SStephen M. Cameron 6213edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6214edd16368SStephen M. Cameron struct CommandList *c) 6215edd16368SStephen M. Cameron { 6216edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6217edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6218edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6219edd16368SStephen M. Cameron } 62200390f0c0SStephen M. Cameron 6221edd16368SStephen M. Cameron /* 6222edd16368SStephen M. Cameron * ioctl 6223edd16368SStephen M. Cameron */ 622442a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 6225edd16368SStephen M. Cameron { 6226edd16368SStephen M. Cameron struct ctlr_info *h; 6227edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 62280390f0c0SStephen M. Cameron int rc; 6229edd16368SStephen M. Cameron 6230edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6231edd16368SStephen M. Cameron 6232edd16368SStephen M. Cameron switch (cmd) { 6233edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6234edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6235edd16368SStephen M. Cameron case CCISS_REGNEWD: 6236a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6237edd16368SStephen M. Cameron return 0; 6238edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6239edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6240edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6241edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6242edd16368SStephen M. Cameron case CCISS_PASSTHRU: 624334f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 62440390f0c0SStephen M. Cameron return -EAGAIN; 62450390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 624634f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 62470390f0c0SStephen M. Cameron return rc; 6248edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 624934f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 62500390f0c0SStephen M. Cameron return -EAGAIN; 62510390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 625234f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 62530390f0c0SStephen M. Cameron return rc; 6254edd16368SStephen M. Cameron default: 6255edd16368SStephen M. Cameron return -ENOTTY; 6256edd16368SStephen M. Cameron } 6257edd16368SStephen M. Cameron } 6258edd16368SStephen M. Cameron 6259bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 62606f039790SGreg Kroah-Hartman u8 reset_type) 626164670ac8SStephen M. Cameron { 626264670ac8SStephen M. Cameron struct CommandList *c; 626364670ac8SStephen M. Cameron 626464670ac8SStephen M. Cameron c = cmd_alloc(h); 6265bf43caf3SRobert Elliott 6266a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6267a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 626864670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 626964670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 627064670ac8SStephen M. Cameron c->waiting = NULL; 627164670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 627264670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 627364670ac8SStephen M. Cameron * the command either. This is the last command we will send before 627464670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 627564670ac8SStephen M. Cameron */ 6276bf43caf3SRobert Elliott return; 627764670ac8SStephen M. Cameron } 627864670ac8SStephen M. Cameron 6279a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6280b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6281edd16368SStephen M. Cameron int cmd_type) 6282edd16368SStephen M. Cameron { 6283edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 62849b5c48c2SStephen Cameron u64 tag; /* for commands to be aborted */ 6285edd16368SStephen M. Cameron 6286edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6287a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6288edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6289edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6290edd16368SStephen M. Cameron c->Header.SGList = 1; 629150a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6292edd16368SStephen M. Cameron } else { 6293edd16368SStephen M. Cameron c->Header.SGList = 0; 629450a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6295edd16368SStephen M. Cameron } 6296edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6297edd16368SStephen M. Cameron 6298edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6299edd16368SStephen M. Cameron switch (cmd) { 6300edd16368SStephen M. Cameron case HPSA_INQUIRY: 6301edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6302b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6303edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6304b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6305edd16368SStephen M. Cameron } 6306edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6307a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6308a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6309edd16368SStephen M. Cameron c->Request.Timeout = 0; 6310edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6311edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6312edd16368SStephen M. Cameron break; 6313edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6314edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6315edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6316edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6317edd16368SStephen M. Cameron */ 6318edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6319a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6320a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6321edd16368SStephen M. Cameron c->Request.Timeout = 0; 6322edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6323edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6324edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6325edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6326edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6327edd16368SStephen M. Cameron break; 6328edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6329edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6330a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6331a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6332a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6333edd16368SStephen M. Cameron c->Request.Timeout = 0; 6334edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6335edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6336bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6337bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6338edd16368SStephen M. Cameron break; 6339edd16368SStephen M. Cameron case TEST_UNIT_READY: 6340edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6341a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6342a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6343edd16368SStephen M. Cameron c->Request.Timeout = 0; 6344edd16368SStephen M. Cameron break; 6345283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6346283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6347a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6348a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6349283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6350283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6351283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6352283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6353283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6354283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6355283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6356283b4a9bSStephen M. Cameron break; 6357316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6358316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6359a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6360a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6361316b221aSStephen M. Cameron c->Request.Timeout = 0; 6362316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6363316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6364316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6365316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6366316b221aSStephen M. Cameron break; 636703383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 636803383736SDon Brace c->Request.CDBLen = 10; 636903383736SDon Brace c->Request.type_attr_dir = 637003383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 637103383736SDon Brace c->Request.Timeout = 0; 637203383736SDon Brace c->Request.CDB[0] = BMIC_READ; 637303383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 637403383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 637503383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 637603383736SDon Brace break; 6377edd16368SStephen M. Cameron default: 6378edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6379edd16368SStephen M. Cameron BUG(); 6380a2dac136SStephen M. Cameron return -1; 6381edd16368SStephen M. Cameron } 6382edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6383edd16368SStephen M. Cameron switch (cmd) { 6384edd16368SStephen M. Cameron 6385edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6386edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6387a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6388a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6389edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 639064670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 639164670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 639221e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6393edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6394edd16368SStephen M. Cameron /* LunID device */ 6395edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6396edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6397edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6398edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6399edd16368SStephen M. Cameron break; 640075167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 64019b5c48c2SStephen Cameron memcpy(&tag, buff, sizeof(tag)); 64022b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 64039b5c48c2SStephen Cameron "Abort Tag:0x%016llx using rqst Tag:0x%016llx", 64049b5c48c2SStephen Cameron tag, c->Header.tag); 640575167d2cSStephen M. Cameron c->Request.CDBLen = 16; 6406a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6407a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6408a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 640975167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 641075167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 641175167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 641275167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 641375167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 641475167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 64159b5c48c2SStephen Cameron memcpy(&c->Request.CDB[4], &tag, sizeof(tag)); 641675167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 641775167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 641875167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 641975167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 642075167d2cSStephen M. Cameron break; 6421edd16368SStephen M. Cameron default: 6422edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6423edd16368SStephen M. Cameron cmd); 6424edd16368SStephen M. Cameron BUG(); 6425edd16368SStephen M. Cameron } 6426edd16368SStephen M. Cameron } else { 6427edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6428edd16368SStephen M. Cameron BUG(); 6429edd16368SStephen M. Cameron } 6430edd16368SStephen M. Cameron 6431a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6432edd16368SStephen M. Cameron case XFER_READ: 6433edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 6434edd16368SStephen M. Cameron break; 6435edd16368SStephen M. Cameron case XFER_WRITE: 6436edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 6437edd16368SStephen M. Cameron break; 6438edd16368SStephen M. Cameron case XFER_NONE: 6439edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 6440edd16368SStephen M. Cameron break; 6441edd16368SStephen M. Cameron default: 6442edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 6443edd16368SStephen M. Cameron } 6444a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 6445a2dac136SStephen M. Cameron return -1; 6446a2dac136SStephen M. Cameron return 0; 6447edd16368SStephen M. Cameron } 6448edd16368SStephen M. Cameron 6449edd16368SStephen M. Cameron /* 6450edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6451edd16368SStephen M. Cameron */ 6452edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6453edd16368SStephen M. Cameron { 6454edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6455edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6456088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6457088ba34cSStephen M. Cameron page_offs + size); 6458edd16368SStephen M. Cameron 6459edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6460edd16368SStephen M. Cameron } 6461edd16368SStephen M. Cameron 6462254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6463edd16368SStephen M. Cameron { 6464254f796bSMatt Gates return h->access.command_completed(h, q); 6465edd16368SStephen M. Cameron } 6466edd16368SStephen M. Cameron 6467900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6468edd16368SStephen M. Cameron { 6469edd16368SStephen M. Cameron return h->access.intr_pending(h); 6470edd16368SStephen M. Cameron } 6471edd16368SStephen M. Cameron 6472edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6473edd16368SStephen M. Cameron { 647410f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 647510f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6476edd16368SStephen M. Cameron } 6477edd16368SStephen M. Cameron 647801a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 647901a02ffcSStephen M. Cameron u32 raw_tag) 6480edd16368SStephen M. Cameron { 6481edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6482edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6483edd16368SStephen M. Cameron return 1; 6484edd16368SStephen M. Cameron } 6485edd16368SStephen M. Cameron return 0; 6486edd16368SStephen M. Cameron } 6487edd16368SStephen M. Cameron 64885a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6489edd16368SStephen M. Cameron { 6490e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6491c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6492c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 64931fb011fbSStephen M. Cameron complete_scsi_command(c); 64948be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6495edd16368SStephen M. Cameron complete(c->waiting); 6496a104c99fSStephen M. Cameron } 6497a104c99fSStephen M. Cameron 6498a9a3a273SStephen M. Cameron 6499a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 6500a104c99fSStephen M. Cameron { 6501a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 6502a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 6503960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 6504a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 6505a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 6506a104c99fSStephen M. Cameron } 6507a104c99fSStephen M. Cameron 6508303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 65091d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6510303932fdSDon Brace u32 raw_tag) 6511303932fdSDon Brace { 6512303932fdSDon Brace u32 tag_index; 6513303932fdSDon Brace struct CommandList *c; 6514303932fdSDon Brace 6515f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 65161d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6517303932fdSDon Brace c = h->cmd_pool + tag_index; 65185a3d16f5SStephen M. Cameron finish_cmd(c); 65191d94f94dSStephen M. Cameron } 6520303932fdSDon Brace } 6521303932fdSDon Brace 652264670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 652364670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 652464670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 652564670ac8SStephen M. Cameron * functions. 652664670ac8SStephen M. Cameron */ 652764670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 652864670ac8SStephen M. Cameron { 652964670ac8SStephen M. Cameron if (likely(!reset_devices)) 653064670ac8SStephen M. Cameron return 0; 653164670ac8SStephen M. Cameron 653264670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 653364670ac8SStephen M. Cameron return 0; 653464670ac8SStephen M. Cameron 653564670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 653664670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 653764670ac8SStephen M. Cameron 653864670ac8SStephen M. Cameron return 1; 653964670ac8SStephen M. Cameron } 654064670ac8SStephen M. Cameron 6541254f796bSMatt Gates /* 6542254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6543254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6544254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6545254f796bSMatt Gates */ 6546254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 654764670ac8SStephen M. Cameron { 6548254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6549254f796bSMatt Gates } 6550254f796bSMatt Gates 6551254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6552254f796bSMatt Gates { 6553254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6554254f796bSMatt Gates u8 q = *(u8 *) queue; 655564670ac8SStephen M. Cameron u32 raw_tag; 655664670ac8SStephen M. Cameron 655764670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 655864670ac8SStephen M. Cameron return IRQ_NONE; 655964670ac8SStephen M. Cameron 656064670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 656164670ac8SStephen M. Cameron return IRQ_NONE; 6562a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 656364670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6564254f796bSMatt Gates raw_tag = get_next_completion(h, q); 656564670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6566254f796bSMatt Gates raw_tag = next_command(h, q); 656764670ac8SStephen M. Cameron } 656864670ac8SStephen M. Cameron return IRQ_HANDLED; 656964670ac8SStephen M. Cameron } 657064670ac8SStephen M. Cameron 6571254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 657264670ac8SStephen M. Cameron { 6573254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 657464670ac8SStephen M. Cameron u32 raw_tag; 6575254f796bSMatt Gates u8 q = *(u8 *) queue; 657664670ac8SStephen M. Cameron 657764670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 657864670ac8SStephen M. Cameron return IRQ_NONE; 657964670ac8SStephen M. Cameron 6580a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6581254f796bSMatt Gates raw_tag = get_next_completion(h, q); 658264670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6583254f796bSMatt Gates raw_tag = next_command(h, q); 658464670ac8SStephen M. Cameron return IRQ_HANDLED; 658564670ac8SStephen M. Cameron } 658664670ac8SStephen M. Cameron 6587254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6588edd16368SStephen M. Cameron { 6589254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6590303932fdSDon Brace u32 raw_tag; 6591254f796bSMatt Gates u8 q = *(u8 *) queue; 6592edd16368SStephen M. Cameron 6593edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6594edd16368SStephen M. Cameron return IRQ_NONE; 6595a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 659610f66018SStephen M. Cameron while (interrupt_pending(h)) { 6597254f796bSMatt Gates raw_tag = get_next_completion(h, q); 659810f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 65991d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6600254f796bSMatt Gates raw_tag = next_command(h, q); 660110f66018SStephen M. Cameron } 660210f66018SStephen M. Cameron } 660310f66018SStephen M. Cameron return IRQ_HANDLED; 660410f66018SStephen M. Cameron } 660510f66018SStephen M. Cameron 6606254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 660710f66018SStephen M. Cameron { 6608254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 660910f66018SStephen M. Cameron u32 raw_tag; 6610254f796bSMatt Gates u8 q = *(u8 *) queue; 661110f66018SStephen M. Cameron 6612a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6613254f796bSMatt Gates raw_tag = get_next_completion(h, q); 6614303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 66151d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6616254f796bSMatt Gates raw_tag = next_command(h, q); 6617edd16368SStephen M. Cameron } 6618edd16368SStephen M. Cameron return IRQ_HANDLED; 6619edd16368SStephen M. Cameron } 6620edd16368SStephen M. Cameron 6621a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 6622a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 6623a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 6624a9a3a273SStephen M. Cameron */ 66256f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 6626edd16368SStephen M. Cameron unsigned char type) 6627edd16368SStephen M. Cameron { 6628edd16368SStephen M. Cameron struct Command { 6629edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 6630edd16368SStephen M. Cameron struct RequestBlock Request; 6631edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 6632edd16368SStephen M. Cameron }; 6633edd16368SStephen M. Cameron struct Command *cmd; 6634edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 6635edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 6636edd16368SStephen M. Cameron dma_addr_t paddr64; 66372b08b3e9SDon Brace __le32 paddr32; 66382b08b3e9SDon Brace u32 tag; 6639edd16368SStephen M. Cameron void __iomem *vaddr; 6640edd16368SStephen M. Cameron int i, err; 6641edd16368SStephen M. Cameron 6642edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 6643edd16368SStephen M. Cameron if (vaddr == NULL) 6644edd16368SStephen M. Cameron return -ENOMEM; 6645edd16368SStephen M. Cameron 6646edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 6647edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 6648edd16368SStephen M. Cameron * memory. 6649edd16368SStephen M. Cameron */ 6650edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 6651edd16368SStephen M. Cameron if (err) { 6652edd16368SStephen M. Cameron iounmap(vaddr); 66531eaec8f3SRobert Elliott return err; 6654edd16368SStephen M. Cameron } 6655edd16368SStephen M. Cameron 6656edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 6657edd16368SStephen M. Cameron if (cmd == NULL) { 6658edd16368SStephen M. Cameron iounmap(vaddr); 6659edd16368SStephen M. Cameron return -ENOMEM; 6660edd16368SStephen M. Cameron } 6661edd16368SStephen M. Cameron 6662edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 6663edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 6664edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 6665edd16368SStephen M. Cameron */ 66662b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 6667edd16368SStephen M. Cameron 6668edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 6669edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 667050a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 66712b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 6672edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 6673edd16368SStephen M. Cameron 6674edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 6675a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 6676a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 6677edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 6678edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 6679edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 6680edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 668150a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 66822b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 668350a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 6684edd16368SStephen M. Cameron 66852b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 6686edd16368SStephen M. Cameron 6687edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 6688edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 66892b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 6690edd16368SStephen M. Cameron break; 6691edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 6692edd16368SStephen M. Cameron } 6693edd16368SStephen M. Cameron 6694edd16368SStephen M. Cameron iounmap(vaddr); 6695edd16368SStephen M. Cameron 6696edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 6697edd16368SStephen M. Cameron * still complete the command. 6698edd16368SStephen M. Cameron */ 6699edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 6700edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 6701edd16368SStephen M. Cameron opcode, type); 6702edd16368SStephen M. Cameron return -ETIMEDOUT; 6703edd16368SStephen M. Cameron } 6704edd16368SStephen M. Cameron 6705edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 6706edd16368SStephen M. Cameron 6707edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 6708edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 6709edd16368SStephen M. Cameron opcode, type); 6710edd16368SStephen M. Cameron return -EIO; 6711edd16368SStephen M. Cameron } 6712edd16368SStephen M. Cameron 6713edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 6714edd16368SStephen M. Cameron opcode, type); 6715edd16368SStephen M. Cameron return 0; 6716edd16368SStephen M. Cameron } 6717edd16368SStephen M. Cameron 6718edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 6719edd16368SStephen M. Cameron 67201df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 672142a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 6722edd16368SStephen M. Cameron { 6723edd16368SStephen M. Cameron 67241df8552aSStephen M. Cameron if (use_doorbell) { 67251df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 67261df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 67271df8552aSStephen M. Cameron * other way using the doorbell register. 6728edd16368SStephen M. Cameron */ 67291df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 6730cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 673185009239SStephen M. Cameron 673200701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 673385009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 673485009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 673585009239SStephen M. Cameron * over in some weird corner cases. 673685009239SStephen M. Cameron */ 673700701a96SJustin Lindley msleep(10000); 67381df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 6739edd16368SStephen M. Cameron 6740edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 6741edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 6742edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 6743edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 67441df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 67451df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 67461df8552aSStephen M. Cameron * controller." */ 6747edd16368SStephen M. Cameron 67482662cab8SDon Brace int rc = 0; 67492662cab8SDon Brace 67501df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 67512662cab8SDon Brace 6752edd16368SStephen M. Cameron /* enter the D3hot power management state */ 67532662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 67542662cab8SDon Brace if (rc) 67552662cab8SDon Brace return rc; 6756edd16368SStephen M. Cameron 6757edd16368SStephen M. Cameron msleep(500); 6758edd16368SStephen M. Cameron 6759edd16368SStephen M. Cameron /* enter the D0 power management state */ 67602662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 67612662cab8SDon Brace if (rc) 67622662cab8SDon Brace return rc; 6763c4853efeSMike Miller 6764c4853efeSMike Miller /* 6765c4853efeSMike Miller * The P600 requires a small delay when changing states. 6766c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 6767c4853efeSMike Miller * This for kdump only and is particular to the P600. 6768c4853efeSMike Miller */ 6769c4853efeSMike Miller msleep(500); 67701df8552aSStephen M. Cameron } 67711df8552aSStephen M. Cameron return 0; 67721df8552aSStephen M. Cameron } 67731df8552aSStephen M. Cameron 67746f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 6775580ada3cSStephen M. Cameron { 6776580ada3cSStephen M. Cameron memset(driver_version, 0, len); 6777f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 6778580ada3cSStephen M. Cameron } 6779580ada3cSStephen M. Cameron 67806f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 6781580ada3cSStephen M. Cameron { 6782580ada3cSStephen M. Cameron char *driver_version; 6783580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 6784580ada3cSStephen M. Cameron 6785580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 6786580ada3cSStephen M. Cameron if (!driver_version) 6787580ada3cSStephen M. Cameron return -ENOMEM; 6788580ada3cSStephen M. Cameron 6789580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 6790580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 6791580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 6792580ada3cSStephen M. Cameron kfree(driver_version); 6793580ada3cSStephen M. Cameron return 0; 6794580ada3cSStephen M. Cameron } 6795580ada3cSStephen M. Cameron 67966f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 67976f039790SGreg Kroah-Hartman unsigned char *driver_ver) 6798580ada3cSStephen M. Cameron { 6799580ada3cSStephen M. Cameron int i; 6800580ada3cSStephen M. Cameron 6801580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 6802580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 6803580ada3cSStephen M. Cameron } 6804580ada3cSStephen M. Cameron 68056f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 6806580ada3cSStephen M. Cameron { 6807580ada3cSStephen M. Cameron 6808580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 6809580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 6810580ada3cSStephen M. Cameron 6811580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 6812580ada3cSStephen M. Cameron if (!old_driver_ver) 6813580ada3cSStephen M. Cameron return -ENOMEM; 6814580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 6815580ada3cSStephen M. Cameron 6816580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 6817580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 6818580ada3cSStephen M. Cameron */ 6819580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 6820580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 6821580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 6822580ada3cSStephen M. Cameron kfree(old_driver_ver); 6823580ada3cSStephen M. Cameron return rc; 6824580ada3cSStephen M. Cameron } 68251df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 68261df8552aSStephen M. Cameron * states or the using the doorbell register. 68271df8552aSStephen M. Cameron */ 68286b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 68291df8552aSStephen M. Cameron { 68301df8552aSStephen M. Cameron u64 cfg_offset; 68311df8552aSStephen M. Cameron u32 cfg_base_addr; 68321df8552aSStephen M. Cameron u64 cfg_base_addr_index; 68331df8552aSStephen M. Cameron void __iomem *vaddr; 68341df8552aSStephen M. Cameron unsigned long paddr; 6835580ada3cSStephen M. Cameron u32 misc_fw_support; 6836270d05deSStephen M. Cameron int rc; 68371df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 6838cf0b08d0SStephen M. Cameron u32 use_doorbell; 6839270d05deSStephen M. Cameron u16 command_register; 68401df8552aSStephen M. Cameron 68411df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 68421df8552aSStephen M. Cameron * the same thing as 68431df8552aSStephen M. Cameron * 68441df8552aSStephen M. Cameron * pci_save_state(pci_dev); 68451df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 68461df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 68471df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 68481df8552aSStephen M. Cameron * 68491df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 68501df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 68511df8552aSStephen M. Cameron * using the doorbell register. 68521df8552aSStephen M. Cameron */ 685318867659SStephen M. Cameron 685460f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 685560f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 685625c1e56aSStephen M. Cameron return -ENODEV; 685725c1e56aSStephen M. Cameron } 685846380786SStephen M. Cameron 685946380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 686046380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 686146380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 686218867659SStephen M. Cameron 6863270d05deSStephen M. Cameron /* Save the PCI command register */ 6864270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 6865270d05deSStephen M. Cameron pci_save_state(pdev); 68661df8552aSStephen M. Cameron 68671df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 68681df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 68691df8552aSStephen M. Cameron if (rc) 68701df8552aSStephen M. Cameron return rc; 68711df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 68721df8552aSStephen M. Cameron if (!vaddr) 68731df8552aSStephen M. Cameron return -ENOMEM; 68741df8552aSStephen M. Cameron 68751df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 68761df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 68771df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 68781df8552aSStephen M. Cameron if (rc) 68791df8552aSStephen M. Cameron goto unmap_vaddr; 68801df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 68811df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 68821df8552aSStephen M. Cameron if (!cfgtable) { 68831df8552aSStephen M. Cameron rc = -ENOMEM; 68841df8552aSStephen M. Cameron goto unmap_vaddr; 68851df8552aSStephen M. Cameron } 6886580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 6887580ada3cSStephen M. Cameron if (rc) 688803741d95STomas Henzl goto unmap_cfgtable; 68891df8552aSStephen M. Cameron 6890cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 6891cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 6892cf0b08d0SStephen M. Cameron */ 68931df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 6894cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 6895cf0b08d0SStephen M. Cameron if (use_doorbell) { 6896cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 6897cf0b08d0SStephen M. Cameron } else { 68981df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 6899cf0b08d0SStephen M. Cameron if (use_doorbell) { 6900050f7147SStephen Cameron dev_warn(&pdev->dev, 6901050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 690264670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 6903cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 6904cf0b08d0SStephen M. Cameron } 6905cf0b08d0SStephen M. Cameron } 69061df8552aSStephen M. Cameron 69071df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 69081df8552aSStephen M. Cameron if (rc) 69091df8552aSStephen M. Cameron goto unmap_cfgtable; 6910edd16368SStephen M. Cameron 6911270d05deSStephen M. Cameron pci_restore_state(pdev); 6912270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 6913edd16368SStephen M. Cameron 69141df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 69151df8552aSStephen M. Cameron need a little pause here */ 69161df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 69171df8552aSStephen M. Cameron 6918fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 6919fe5389c8SStephen M. Cameron if (rc) { 6920fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 6921050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 6922fe5389c8SStephen M. Cameron goto unmap_cfgtable; 6923fe5389c8SStephen M. Cameron } 6924fe5389c8SStephen M. Cameron 6925580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 6926580ada3cSStephen M. Cameron if (rc < 0) 6927580ada3cSStephen M. Cameron goto unmap_cfgtable; 6928580ada3cSStephen M. Cameron if (rc) { 692964670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 693064670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 693164670ac8SStephen M. Cameron rc = -ENOTSUPP; 6932580ada3cSStephen M. Cameron } else { 693364670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 69341df8552aSStephen M. Cameron } 69351df8552aSStephen M. Cameron 69361df8552aSStephen M. Cameron unmap_cfgtable: 69371df8552aSStephen M. Cameron iounmap(cfgtable); 69381df8552aSStephen M. Cameron 69391df8552aSStephen M. Cameron unmap_vaddr: 69401df8552aSStephen M. Cameron iounmap(vaddr); 69411df8552aSStephen M. Cameron return rc; 6942edd16368SStephen M. Cameron } 6943edd16368SStephen M. Cameron 6944edd16368SStephen M. Cameron /* 6945edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 6946edd16368SStephen M. Cameron * the io functions. 6947edd16368SStephen M. Cameron * This is for debug only. 6948edd16368SStephen M. Cameron */ 694942a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 6950edd16368SStephen M. Cameron { 695158f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 6952edd16368SStephen M. Cameron int i; 6953edd16368SStephen M. Cameron char temp_name[17]; 6954edd16368SStephen M. Cameron 6955edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 6956edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 6957edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 6958edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 6959edd16368SStephen M. Cameron temp_name[4] = '\0'; 6960edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 6961edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 6962edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 6963edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 6964edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 6965edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 6966edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 6967edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 6968edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 6969edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 6970edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 6971edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 697269d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 6973edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 6974edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 6975edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 6976edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 6977edd16368SStephen M. Cameron temp_name[16] = '\0'; 6978edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 6979edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 6980edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 6981edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 698258f8665cSStephen M. Cameron } 6983edd16368SStephen M. Cameron 6984edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 6985edd16368SStephen M. Cameron { 6986edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 6987edd16368SStephen M. Cameron 6988edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 6989edd16368SStephen M. Cameron return 0; 6990edd16368SStephen M. Cameron offset = 0; 6991edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 6992edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 6993edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 6994edd16368SStephen M. Cameron offset += 4; 6995edd16368SStephen M. Cameron else { 6996edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 6997edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 6998edd16368SStephen M. Cameron switch (mem_type) { 6999edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 7000edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 7001edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 7002edd16368SStephen M. Cameron break; 7003edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 7004edd16368SStephen M. Cameron offset += 8; 7005edd16368SStephen M. Cameron break; 7006edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 7007edd16368SStephen M. Cameron dev_warn(&pdev->dev, 7008edd16368SStephen M. Cameron "base address is invalid\n"); 7009edd16368SStephen M. Cameron return -1; 7010edd16368SStephen M. Cameron break; 7011edd16368SStephen M. Cameron } 7012edd16368SStephen M. Cameron } 7013edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 7014edd16368SStephen M. Cameron return i + 1; 7015edd16368SStephen M. Cameron } 7016edd16368SStephen M. Cameron return -1; 7017edd16368SStephen M. Cameron } 7018edd16368SStephen M. Cameron 7019cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 7020cc64c817SRobert Elliott { 7021cc64c817SRobert Elliott if (h->msix_vector) { 7022cc64c817SRobert Elliott if (h->pdev->msix_enabled) 7023cc64c817SRobert Elliott pci_disable_msix(h->pdev); 7024105a3dbcSRobert Elliott h->msix_vector = 0; 7025cc64c817SRobert Elliott } else if (h->msi_vector) { 7026cc64c817SRobert Elliott if (h->pdev->msi_enabled) 7027cc64c817SRobert Elliott pci_disable_msi(h->pdev); 7028105a3dbcSRobert Elliott h->msi_vector = 0; 7029cc64c817SRobert Elliott } 7030cc64c817SRobert Elliott } 7031cc64c817SRobert Elliott 7032edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 7033050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 7034edd16368SStephen M. Cameron */ 70356f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 7036edd16368SStephen M. Cameron { 7037edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 7038254f796bSMatt Gates int err, i; 7039254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 7040254f796bSMatt Gates 7041254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 7042254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 7043254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 7044254f796bSMatt Gates } 7045edd16368SStephen M. Cameron 7046edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 70476b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 70486b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 7049edd16368SStephen M. Cameron goto default_int_mode; 705055c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 7051050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 7052eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 7053f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 7054f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 705518fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 705618fce3c4SAlexander Gordeev 1, h->msix_vector); 705718fce3c4SAlexander Gordeev if (err < 0) { 705818fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 705918fce3c4SAlexander Gordeev h->msix_vector = 0; 706018fce3c4SAlexander Gordeev goto single_msi_mode; 706118fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 706255c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 7063edd16368SStephen M. Cameron "available\n", err); 7064eee0f03aSHannes Reinecke } 706518fce3c4SAlexander Gordeev h->msix_vector = err; 7066eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 7067eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 7068eee0f03aSHannes Reinecke return; 7069edd16368SStephen M. Cameron } 707018fce3c4SAlexander Gordeev single_msi_mode: 707155c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 7072050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 707355c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 7074edd16368SStephen M. Cameron h->msi_vector = 1; 7075edd16368SStephen M. Cameron else 707655c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 7077edd16368SStephen M. Cameron } 7078edd16368SStephen M. Cameron default_int_mode: 7079edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 7080edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 7081a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 7082edd16368SStephen M. Cameron } 7083edd16368SStephen M. Cameron 70846f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 7085e5c880d1SStephen M. Cameron { 7086e5c880d1SStephen M. Cameron int i; 7087e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 7088e5c880d1SStephen M. Cameron 7089e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 7090e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 7091e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 7092e5c880d1SStephen M. Cameron subsystem_vendor_id; 7093e5c880d1SStephen M. Cameron 7094e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 7095e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 7096e5c880d1SStephen M. Cameron return i; 7097e5c880d1SStephen M. Cameron 70986798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 70996798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 71006798cc0aSStephen M. Cameron !hpsa_allow_any) { 7101e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 7102e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 7103e5c880d1SStephen M. Cameron return -ENODEV; 7104e5c880d1SStephen M. Cameron } 7105e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 7106e5c880d1SStephen M. Cameron } 7107e5c880d1SStephen M. Cameron 71086f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 71093a7774ceSStephen M. Cameron unsigned long *memory_bar) 71103a7774ceSStephen M. Cameron { 71113a7774ceSStephen M. Cameron int i; 71123a7774ceSStephen M. Cameron 71133a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 711412d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 71153a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 711612d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 711712d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 71183a7774ceSStephen M. Cameron *memory_bar); 71193a7774ceSStephen M. Cameron return 0; 71203a7774ceSStephen M. Cameron } 712112d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 71223a7774ceSStephen M. Cameron return -ENODEV; 71233a7774ceSStephen M. Cameron } 71243a7774ceSStephen M. Cameron 71256f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 71266f039790SGreg Kroah-Hartman int wait_for_ready) 71272c4c8c8bSStephen M. Cameron { 7128fe5389c8SStephen M. Cameron int i, iterations; 71292c4c8c8bSStephen M. Cameron u32 scratchpad; 7130fe5389c8SStephen M. Cameron if (wait_for_ready) 7131fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7132fe5389c8SStephen M. Cameron else 7133fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 71342c4c8c8bSStephen M. Cameron 7135fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7136fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7137fe5389c8SStephen M. Cameron if (wait_for_ready) { 71382c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 71392c4c8c8bSStephen M. Cameron return 0; 7140fe5389c8SStephen M. Cameron } else { 7141fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7142fe5389c8SStephen M. Cameron return 0; 7143fe5389c8SStephen M. Cameron } 71442c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 71452c4c8c8bSStephen M. Cameron } 7146fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 71472c4c8c8bSStephen M. Cameron return -ENODEV; 71482c4c8c8bSStephen M. Cameron } 71492c4c8c8bSStephen M. Cameron 71506f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 71516f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7152a51fd47fSStephen M. Cameron u64 *cfg_offset) 7153a51fd47fSStephen M. Cameron { 7154a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7155a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7156a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7157a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7158a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7159a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7160a51fd47fSStephen M. Cameron return -ENODEV; 7161a51fd47fSStephen M. Cameron } 7162a51fd47fSStephen M. Cameron return 0; 7163a51fd47fSStephen M. Cameron } 7164a51fd47fSStephen M. Cameron 7165195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7166195f2c65SRobert Elliott { 7167105a3dbcSRobert Elliott if (h->transtable) { 7168195f2c65SRobert Elliott iounmap(h->transtable); 7169105a3dbcSRobert Elliott h->transtable = NULL; 7170105a3dbcSRobert Elliott } 7171105a3dbcSRobert Elliott if (h->cfgtable) { 7172195f2c65SRobert Elliott iounmap(h->cfgtable); 7173105a3dbcSRobert Elliott h->cfgtable = NULL; 7174105a3dbcSRobert Elliott } 7175195f2c65SRobert Elliott } 7176195f2c65SRobert Elliott 7177195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7178195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7179195f2c65SRobert Elliott + * */ 71806f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7181edd16368SStephen M. Cameron { 718201a02ffcSStephen M. Cameron u64 cfg_offset; 718301a02ffcSStephen M. Cameron u32 cfg_base_addr; 718401a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7185303932fdSDon Brace u32 trans_offset; 7186a51fd47fSStephen M. Cameron int rc; 718777c4495cSStephen M. Cameron 7188a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7189a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7190a51fd47fSStephen M. Cameron if (rc) 7191a51fd47fSStephen M. Cameron return rc; 719277c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7193a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7194cd3c81c4SRobert Elliott if (!h->cfgtable) { 7195cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 719677c4495cSStephen M. Cameron return -ENOMEM; 7197cd3c81c4SRobert Elliott } 7198580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7199580ada3cSStephen M. Cameron if (rc) 7200580ada3cSStephen M. Cameron return rc; 720177c4495cSStephen M. Cameron /* Find performant mode table. */ 7202a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 720377c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 720477c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 720577c4495cSStephen M. Cameron sizeof(*h->transtable)); 7206195f2c65SRobert Elliott if (!h->transtable) { 7207195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7208195f2c65SRobert Elliott hpsa_free_cfgtables(h); 720977c4495cSStephen M. Cameron return -ENOMEM; 7210195f2c65SRobert Elliott } 721177c4495cSStephen M. Cameron return 0; 721277c4495cSStephen M. Cameron } 721377c4495cSStephen M. Cameron 72146f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7215cba3d38bSStephen M. Cameron { 721641ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 721741ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 721841ce4c35SStephen Cameron 721941ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 722072ceeaecSStephen M. Cameron 722172ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 722272ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 722372ceeaecSStephen M. Cameron h->max_commands = 32; 722472ceeaecSStephen M. Cameron 722541ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 722641ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 722741ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 722841ce4c35SStephen Cameron h->max_commands, 722941ce4c35SStephen Cameron MIN_MAX_COMMANDS); 723041ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7231cba3d38bSStephen M. Cameron } 7232cba3d38bSStephen M. Cameron } 7233cba3d38bSStephen M. Cameron 7234c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7235c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7236c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7237c7ee65b3SWebb Scales */ 7238c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7239c7ee65b3SWebb Scales { 7240c7ee65b3SWebb Scales return h->maxsgentries > 512; 7241c7ee65b3SWebb Scales } 7242c7ee65b3SWebb Scales 7243b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7244b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7245b93d7536SStephen M. Cameron * SG chain block size, etc. 7246b93d7536SStephen M. Cameron */ 72476f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7248b93d7536SStephen M. Cameron { 7249cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 725045fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7251b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7252283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7253c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7254c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7255b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 72561a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7257b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7258b93d7536SStephen M. Cameron } else { 7259c7ee65b3SWebb Scales /* 7260c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7261c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7262c7ee65b3SWebb Scales * would lock up the controller) 7263c7ee65b3SWebb Scales */ 7264c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 72651a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7266c7ee65b3SWebb Scales h->chainsize = 0; 7267b93d7536SStephen M. Cameron } 726875167d2cSStephen M. Cameron 726975167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 727075167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 72710e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 72720e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 72730e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 72740e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 72758be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 72768be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7277b93d7536SStephen M. Cameron } 7278b93d7536SStephen M. Cameron 727976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 728076c46e49SStephen M. Cameron { 72810fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7282050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 728376c46e49SStephen M. Cameron return false; 728476c46e49SStephen M. Cameron } 728576c46e49SStephen M. Cameron return true; 728676c46e49SStephen M. Cameron } 728776c46e49SStephen M. Cameron 728897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7289f7c39101SStephen M. Cameron { 729097a5e98cSStephen M. Cameron u32 driver_support; 7291f7c39101SStephen M. Cameron 729297a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 72930b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 72940b9e7b74SArnd Bergmann #ifdef CONFIG_X86 729597a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7296f7c39101SStephen M. Cameron #endif 729728e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 729828e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7299f7c39101SStephen M. Cameron } 7300f7c39101SStephen M. Cameron 73013d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 73023d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 73033d0eab67SStephen M. Cameron */ 73043d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 73053d0eab67SStephen M. Cameron { 73063d0eab67SStephen M. Cameron u32 dma_prefetch; 73073d0eab67SStephen M. Cameron 73083d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 73093d0eab67SStephen M. Cameron return; 73103d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 73113d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 73123d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 73133d0eab67SStephen M. Cameron } 73143d0eab67SStephen M. Cameron 7315c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 731676438d08SStephen M. Cameron { 731776438d08SStephen M. Cameron int i; 731876438d08SStephen M. Cameron u32 doorbell_value; 731976438d08SStephen M. Cameron unsigned long flags; 732076438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7321007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 732276438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 732376438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 732476438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 732576438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7326c706a795SRobert Elliott goto done; 732776438d08SStephen M. Cameron /* delay and try again */ 7328007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 732976438d08SStephen M. Cameron } 7330c706a795SRobert Elliott return -ENODEV; 7331c706a795SRobert Elliott done: 7332c706a795SRobert Elliott return 0; 733376438d08SStephen M. Cameron } 733476438d08SStephen M. Cameron 7335c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7336eb6b2ae9SStephen M. Cameron { 7337eb6b2ae9SStephen M. Cameron int i; 73386eaf46fdSStephen M. Cameron u32 doorbell_value; 73396eaf46fdSStephen M. Cameron unsigned long flags; 7340eb6b2ae9SStephen M. Cameron 7341eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7342eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7343eb6b2ae9SStephen M. Cameron * as we enter this code.) 7344eb6b2ae9SStephen M. Cameron */ 7345007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 734625163bd5SWebb Scales if (h->remove_in_progress) 734725163bd5SWebb Scales goto done; 73486eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 73496eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 73506eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7351382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7352c706a795SRobert Elliott goto done; 7353eb6b2ae9SStephen M. Cameron /* delay and try again */ 7354007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7355eb6b2ae9SStephen M. Cameron } 7356c706a795SRobert Elliott return -ENODEV; 7357c706a795SRobert Elliott done: 7358c706a795SRobert Elliott return 0; 73593f4336f3SStephen M. Cameron } 73603f4336f3SStephen M. Cameron 7361c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 73626f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 73633f4336f3SStephen M. Cameron { 73643f4336f3SStephen M. Cameron u32 trans_support; 73653f4336f3SStephen M. Cameron 73663f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 73673f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 73683f4336f3SStephen M. Cameron return -ENOTSUPP; 73693f4336f3SStephen M. Cameron 73703f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7371283b4a9bSStephen M. Cameron 73723f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 73733f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7374b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 73753f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7376c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7377c706a795SRobert Elliott goto error; 7378eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7379283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7380283b4a9bSStephen M. Cameron goto error; 7381960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7382eb6b2ae9SStephen M. Cameron return 0; 7383283b4a9bSStephen M. Cameron error: 7384050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7385283b4a9bSStephen M. Cameron return -ENODEV; 7386eb6b2ae9SStephen M. Cameron } 7387eb6b2ae9SStephen M. Cameron 7388195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7389195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7390195f2c65SRobert Elliott { 7391195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7392195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7393105a3dbcSRobert Elliott h->vaddr = NULL; 7394195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7395943a7021SRobert Elliott /* 7396943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7397943a7021SRobert Elliott * Documentation/PCI/pci.txt 7398943a7021SRobert Elliott */ 7399195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7400943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7401195f2c65SRobert Elliott } 7402195f2c65SRobert Elliott 7403195f2c65SRobert Elliott /* several items must be freed later */ 74046f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 740577c4495cSStephen M. Cameron { 7406eb6b2ae9SStephen M. Cameron int prod_index, err; 7407edd16368SStephen M. Cameron 7408e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 7409e5c880d1SStephen M. Cameron if (prod_index < 0) 741060f923b9SRobert Elliott return prod_index; 7411e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7412e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7413e5c880d1SStephen M. Cameron 74149b5c48c2SStephen Cameron h->needs_abort_tags_swizzled = 74159b5c48c2SStephen Cameron ctlr_needs_abort_tags_swizzled(h->board_id); 74169b5c48c2SStephen Cameron 7417e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7418e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7419e5a44df8SMatthew Garrett 742055c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7421edd16368SStephen M. Cameron if (err) { 7422195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7423943a7021SRobert Elliott pci_disable_device(h->pdev); 7424edd16368SStephen M. Cameron return err; 7425edd16368SStephen M. Cameron } 7426edd16368SStephen M. Cameron 7427f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7428edd16368SStephen M. Cameron if (err) { 742955c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7430195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7431943a7021SRobert Elliott pci_disable_device(h->pdev); 7432943a7021SRobert Elliott return err; 7433edd16368SStephen M. Cameron } 74344fa604e1SRobert Elliott 74354fa604e1SRobert Elliott pci_set_master(h->pdev); 74364fa604e1SRobert Elliott 74376b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 743812d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 74393a7774ceSStephen M. Cameron if (err) 7440195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7441edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7442204892e9SStephen M. Cameron if (!h->vaddr) { 7443195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7444204892e9SStephen M. Cameron err = -ENOMEM; 7445195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7446204892e9SStephen M. Cameron } 7447fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 74482c4c8c8bSStephen M. Cameron if (err) 7449195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 745077c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 745177c4495cSStephen M. Cameron if (err) 7452195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7453b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7454edd16368SStephen M. Cameron 745576c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7456edd16368SStephen M. Cameron err = -ENODEV; 7457195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7458edd16368SStephen M. Cameron } 745997a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 74603d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7461eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7462eb6b2ae9SStephen M. Cameron if (err) 7463195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7464edd16368SStephen M. Cameron return 0; 7465edd16368SStephen M. Cameron 7466195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7467195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7468195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7469204892e9SStephen M. Cameron iounmap(h->vaddr); 7470105a3dbcSRobert Elliott h->vaddr = NULL; 7471195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7472195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7473943a7021SRobert Elliott /* 7474943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7475943a7021SRobert Elliott * Documentation/PCI/pci.txt 7476943a7021SRobert Elliott */ 7477195f2c65SRobert Elliott pci_disable_device(h->pdev); 7478943a7021SRobert Elliott pci_release_regions(h->pdev); 7479edd16368SStephen M. Cameron return err; 7480edd16368SStephen M. Cameron } 7481edd16368SStephen M. Cameron 74826f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7483339b2b14SStephen M. Cameron { 7484339b2b14SStephen M. Cameron int rc; 7485339b2b14SStephen M. Cameron 7486339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7487339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7488339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7489339b2b14SStephen M. Cameron return; 7490339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7491339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7492339b2b14SStephen M. Cameron if (rc != 0) { 7493339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7494339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7495339b2b14SStephen M. Cameron } 7496339b2b14SStephen M. Cameron } 7497339b2b14SStephen M. Cameron 74986b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7499edd16368SStephen M. Cameron { 75001df8552aSStephen M. Cameron int rc, i; 75013b747298STomas Henzl void __iomem *vaddr; 7502edd16368SStephen M. Cameron 75034c2a8c40SStephen M. Cameron if (!reset_devices) 75044c2a8c40SStephen M. Cameron return 0; 75054c2a8c40SStephen M. Cameron 7506132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7507132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7508132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7509132aa220STomas Henzl */ 7510132aa220STomas Henzl rc = pci_enable_device(pdev); 7511132aa220STomas Henzl if (rc) { 7512132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7513132aa220STomas Henzl return -ENODEV; 7514132aa220STomas Henzl } 7515132aa220STomas Henzl pci_disable_device(pdev); 7516132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7517132aa220STomas Henzl rc = pci_enable_device(pdev); 7518132aa220STomas Henzl if (rc) { 7519132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7520132aa220STomas Henzl return -ENODEV; 7521132aa220STomas Henzl } 75224fa604e1SRobert Elliott 7523859c75abSTomas Henzl pci_set_master(pdev); 75244fa604e1SRobert Elliott 75253b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 75263b747298STomas Henzl if (vaddr == NULL) { 75273b747298STomas Henzl rc = -ENOMEM; 75283b747298STomas Henzl goto out_disable; 75293b747298STomas Henzl } 75303b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 75313b747298STomas Henzl iounmap(vaddr); 75323b747298STomas Henzl 75331df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 75346b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7535edd16368SStephen M. Cameron 75361df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 75371df8552aSStephen M. Cameron * but it's already (and still) up and running in 753818867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 753918867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 75401df8552aSStephen M. Cameron */ 7541adf1b3a3SRobert Elliott if (rc) 7542132aa220STomas Henzl goto out_disable; 7543edd16368SStephen M. Cameron 7544edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 75451ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7546edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7547edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7548edd16368SStephen M. Cameron break; 7549edd16368SStephen M. Cameron else 7550edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7551edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7552edd16368SStephen M. Cameron } 7553132aa220STomas Henzl 7554132aa220STomas Henzl out_disable: 7555132aa220STomas Henzl 7556132aa220STomas Henzl pci_disable_device(pdev); 7557132aa220STomas Henzl return rc; 7558edd16368SStephen M. Cameron } 7559edd16368SStephen M. Cameron 75601fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 75611fb7c98aSRobert Elliott { 75621fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7563105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7564105a3dbcSRobert Elliott if (h->cmd_pool) { 75651fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 75661fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 75671fb7c98aSRobert Elliott h->cmd_pool, 75681fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7569105a3dbcSRobert Elliott h->cmd_pool = NULL; 7570105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7571105a3dbcSRobert Elliott } 7572105a3dbcSRobert Elliott if (h->errinfo_pool) { 75731fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 75741fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 75751fb7c98aSRobert Elliott h->errinfo_pool, 75761fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7577105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7578105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7579105a3dbcSRobert Elliott } 75801fb7c98aSRobert Elliott } 75811fb7c98aSRobert Elliott 7582d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 75832e9d1b36SStephen M. Cameron { 75842e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 75852e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 75862e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 75872e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 75882e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 75892e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 75902e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 75912e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 75922e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 75932e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 75942e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 75952e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 75962e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 75972c143342SRobert Elliott goto clean_up; 75982e9d1b36SStephen M. Cameron } 7599360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 76002e9d1b36SStephen M. Cameron return 0; 76012c143342SRobert Elliott clean_up: 76022c143342SRobert Elliott hpsa_free_cmd_pool(h); 76032c143342SRobert Elliott return -ENOMEM; 76042e9d1b36SStephen M. Cameron } 76052e9d1b36SStephen M. Cameron 760641b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 760741b3cf08SStephen M. Cameron { 7608ec429952SFabian Frederick int i, cpu; 760941b3cf08SStephen M. Cameron 761041b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 761141b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 7612ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 761341b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 761441b3cf08SStephen M. Cameron } 761541b3cf08SStephen M. Cameron } 761641b3cf08SStephen M. Cameron 7617ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 7618ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 7619ec501a18SRobert Elliott { 7620ec501a18SRobert Elliott int i; 7621ec501a18SRobert Elliott 7622ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 7623ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 7624ec501a18SRobert Elliott i = h->intr_mode; 7625ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7626ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7627105a3dbcSRobert Elliott h->q[i] = 0; 7628ec501a18SRobert Elliott return; 7629ec501a18SRobert Elliott } 7630ec501a18SRobert Elliott 7631ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 7632ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7633ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7634105a3dbcSRobert Elliott h->q[i] = 0; 7635ec501a18SRobert Elliott } 7636a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 7637a4e17fc1SRobert Elliott h->q[i] = 0; 7638ec501a18SRobert Elliott } 7639ec501a18SRobert Elliott 76409ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 76419ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 76420ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 76430ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 76440ae01a32SStephen M. Cameron { 7645254f796bSMatt Gates int rc, i; 76460ae01a32SStephen M. Cameron 7647254f796bSMatt Gates /* 7648254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 7649254f796bSMatt Gates * queue to process. 7650254f796bSMatt Gates */ 7651254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 7652254f796bSMatt Gates h->q[i] = (u8) i; 7653254f796bSMatt Gates 7654eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 7655254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 7656a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 76578b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 7658254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 76598b47004aSRobert Elliott 0, h->intrname[i], 7660254f796bSMatt Gates &h->q[i]); 7661a4e17fc1SRobert Elliott if (rc) { 7662a4e17fc1SRobert Elliott int j; 7663a4e17fc1SRobert Elliott 7664a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 7665a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 7666a4e17fc1SRobert Elliott h->intr[i], h->devname); 7667a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 7668a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 7669a4e17fc1SRobert Elliott h->q[j] = 0; 7670a4e17fc1SRobert Elliott } 7671a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 7672a4e17fc1SRobert Elliott h->q[j] = 0; 7673a4e17fc1SRobert Elliott return rc; 7674a4e17fc1SRobert Elliott } 7675a4e17fc1SRobert Elliott } 767641b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 7677254f796bSMatt Gates } else { 7678254f796bSMatt Gates /* Use single reply pool */ 7679eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 76808b47004aSRobert Elliott if (h->msix_vector) 76818b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 76828b47004aSRobert Elliott "%s-msix", h->devname); 76838b47004aSRobert Elliott else 76848b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 76858b47004aSRobert Elliott "%s-msi", h->devname); 7686254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 76878b47004aSRobert Elliott msixhandler, 0, 76888b47004aSRobert Elliott h->intrname[h->intr_mode], 7689254f796bSMatt Gates &h->q[h->intr_mode]); 7690254f796bSMatt Gates } else { 76918b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 76928b47004aSRobert Elliott "%s-intx", h->devname); 7693254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 76948b47004aSRobert Elliott intxhandler, IRQF_SHARED, 76958b47004aSRobert Elliott h->intrname[h->intr_mode], 7696254f796bSMatt Gates &h->q[h->intr_mode]); 7697254f796bSMatt Gates } 7698105a3dbcSRobert Elliott irq_set_affinity_hint(h->intr[h->intr_mode], NULL); 7699254f796bSMatt Gates } 77000ae01a32SStephen M. Cameron if (rc) { 7701195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 77020ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 7703195f2c65SRobert Elliott hpsa_free_irqs(h); 77040ae01a32SStephen M. Cameron return -ENODEV; 77050ae01a32SStephen M. Cameron } 77060ae01a32SStephen M. Cameron return 0; 77070ae01a32SStephen M. Cameron } 77080ae01a32SStephen M. Cameron 77096f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 771064670ac8SStephen M. Cameron { 771139c53f55SRobert Elliott int rc; 7712bf43caf3SRobert Elliott hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER); 771364670ac8SStephen M. Cameron 771464670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 771539c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 771639c53f55SRobert Elliott if (rc) { 771764670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 771839c53f55SRobert Elliott return rc; 771964670ac8SStephen M. Cameron } 772064670ac8SStephen M. Cameron 772164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 772239c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 772339c53f55SRobert Elliott if (rc) { 772464670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 772564670ac8SStephen M. Cameron "after soft reset.\n"); 772639c53f55SRobert Elliott return rc; 772764670ac8SStephen M. Cameron } 772864670ac8SStephen M. Cameron 772964670ac8SStephen M. Cameron return 0; 773064670ac8SStephen M. Cameron } 773164670ac8SStephen M. Cameron 7732072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 7733072b0518SStephen M. Cameron { 7734072b0518SStephen M. Cameron int i; 7735072b0518SStephen M. Cameron 7736072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 7737072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7738072b0518SStephen M. Cameron continue; 77391fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 77401fb7c98aSRobert Elliott h->reply_queue_size, 77411fb7c98aSRobert Elliott h->reply_queue[i].head, 77421fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 7743072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 7744072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 7745072b0518SStephen M. Cameron } 7746105a3dbcSRobert Elliott h->reply_queue_size = 0; 7747072b0518SStephen M. Cameron } 7748072b0518SStephen M. Cameron 77490097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 77500097f0f4SStephen M. Cameron { 7751105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 7752105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 7753105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 7754105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 77552946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 77562946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 77572946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 77589ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 77599ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 77609ecd953aSRobert Elliott if (h->resubmit_wq) { 77619ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 77629ecd953aSRobert Elliott h->resubmit_wq = NULL; 77639ecd953aSRobert Elliott } 77649ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 77659ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 77669ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 77679ecd953aSRobert Elliott } 7768105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 776964670ac8SStephen M. Cameron } 777064670ac8SStephen M. Cameron 7771a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 7772f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 7773a0c12413SStephen M. Cameron { 7774281a7fd0SWebb Scales int i, refcount; 7775281a7fd0SWebb Scales struct CommandList *c; 777625163bd5SWebb Scales int failcount = 0; 7777a0c12413SStephen M. Cameron 7778080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 7779f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7780f2405db8SDon Brace c = h->cmd_pool + i; 7781281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7782281a7fd0SWebb Scales if (refcount > 1) { 778325163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 77845a3d16f5SStephen M. Cameron finish_cmd(c); 7785433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 778625163bd5SWebb Scales failcount++; 7787a0c12413SStephen M. Cameron } 7788281a7fd0SWebb Scales cmd_free(h, c); 7789281a7fd0SWebb Scales } 779025163bd5SWebb Scales dev_warn(&h->pdev->dev, 779125163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 7792a0c12413SStephen M. Cameron } 7793a0c12413SStephen M. Cameron 7794094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 7795094963daSStephen M. Cameron { 7796c8ed0010SRusty Russell int cpu; 7797094963daSStephen M. Cameron 7798c8ed0010SRusty Russell for_each_online_cpu(cpu) { 7799094963daSStephen M. Cameron u32 *lockup_detected; 7800094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 7801094963daSStephen M. Cameron *lockup_detected = value; 7802094963daSStephen M. Cameron } 7803094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 7804094963daSStephen M. Cameron } 7805094963daSStephen M. Cameron 7806a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 7807a0c12413SStephen M. Cameron { 7808a0c12413SStephen M. Cameron unsigned long flags; 7809094963daSStephen M. Cameron u32 lockup_detected; 7810a0c12413SStephen M. Cameron 7811a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 7812a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7813094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 7814094963daSStephen M. Cameron if (!lockup_detected) { 7815094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 7816094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 781725163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 781825163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 7819094963daSStephen M. Cameron lockup_detected = 0xffffffff; 7820094963daSStephen M. Cameron } 7821094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 7822a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 782325163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 782425163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 7825a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 7826f2405db8SDon Brace fail_all_outstanding_cmds(h); 7827a0c12413SStephen M. Cameron } 7828a0c12413SStephen M. Cameron 782925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 7830a0c12413SStephen M. Cameron { 7831a0c12413SStephen M. Cameron u64 now; 7832a0c12413SStephen M. Cameron u32 heartbeat; 7833a0c12413SStephen M. Cameron unsigned long flags; 7834a0c12413SStephen M. Cameron 7835a0c12413SStephen M. Cameron now = get_jiffies_64(); 7836a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 7837a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 7838e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 783925163bd5SWebb Scales return false; 7840a0c12413SStephen M. Cameron 7841a0c12413SStephen M. Cameron /* 7842a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 7843a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 7844a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 7845a0c12413SStephen M. Cameron */ 7846a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 7847e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 784825163bd5SWebb Scales return false; 7849a0c12413SStephen M. Cameron 7850a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 7851a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7852a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 7853a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7854a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 7855a0c12413SStephen M. Cameron controller_lockup_detected(h); 785625163bd5SWebb Scales return true; 7857a0c12413SStephen M. Cameron } 7858a0c12413SStephen M. Cameron 7859a0c12413SStephen M. Cameron /* We're ok. */ 7860a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 7861a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 786225163bd5SWebb Scales return false; 7863a0c12413SStephen M. Cameron } 7864a0c12413SStephen M. Cameron 78659846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 786676438d08SStephen M. Cameron { 786776438d08SStephen M. Cameron int i; 786876438d08SStephen M. Cameron char *event_type; 786976438d08SStephen M. Cameron 7870e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 7871e4aa3e6aSStephen Cameron return; 7872e4aa3e6aSStephen Cameron 787376438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 78741f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 78751f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 787676438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 787776438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 787876438d08SStephen M. Cameron 787976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 788076438d08SStephen M. Cameron event_type = "state change"; 788176438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 788276438d08SStephen M. Cameron event_type = "configuration change"; 788376438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 788476438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 788576438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 788676438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 788723100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 788876438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 788976438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 789076438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 789176438d08SStephen M. Cameron h->events, event_type); 789276438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 789376438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 789476438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 789576438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 789676438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 789776438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 789876438d08SStephen M. Cameron } else { 789976438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 790076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 790176438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 790276438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 790376438d08SStephen M. Cameron #if 0 790476438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 790576438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 790676438d08SStephen M. Cameron #endif 790776438d08SStephen M. Cameron } 79089846590eSStephen M. Cameron return; 790976438d08SStephen M. Cameron } 791076438d08SStephen M. Cameron 791176438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 791276438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 7913e863d68eSScott Teel * we should rescan the controller for devices. 7914e863d68eSScott Teel * Also check flag for driver-initiated rescan. 791576438d08SStephen M. Cameron */ 79169846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 791776438d08SStephen M. Cameron { 791876438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 79199846590eSStephen M. Cameron return 0; 792076438d08SStephen M. Cameron 792176438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 79229846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 79239846590eSStephen M. Cameron } 792476438d08SStephen M. Cameron 792576438d08SStephen M. Cameron /* 79269846590eSStephen M. Cameron * Check if any of the offline devices have become ready 792776438d08SStephen M. Cameron */ 79289846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 79299846590eSStephen M. Cameron { 79309846590eSStephen M. Cameron unsigned long flags; 79319846590eSStephen M. Cameron struct offline_device_entry *d; 79329846590eSStephen M. Cameron struct list_head *this, *tmp; 79339846590eSStephen M. Cameron 79349846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 79359846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 79369846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 79379846590eSStephen M. Cameron offline_list); 79389846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 7939d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 7940d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 7941d1fea47cSStephen M. Cameron list_del(&d->offline_list); 7942d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 79439846590eSStephen M. Cameron return 1; 7944d1fea47cSStephen M. Cameron } 79459846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 794676438d08SStephen M. Cameron } 79479846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 79489846590eSStephen M. Cameron return 0; 79499846590eSStephen M. Cameron } 79509846590eSStephen M. Cameron 79516636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work) 7952a0c12413SStephen M. Cameron { 7953a0c12413SStephen M. Cameron unsigned long flags; 79548a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 79556636e7f4SDon Brace struct ctlr_info, rescan_ctlr_work); 79566636e7f4SDon Brace 79576636e7f4SDon Brace 79586636e7f4SDon Brace if (h->remove_in_progress) 79598a98db73SStephen M. Cameron return; 79609846590eSStephen M. Cameron 79619846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 79629846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 79639846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 79649846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 79659846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 79669846590eSStephen M. Cameron } 79676636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 79686636e7f4SDon Brace if (!h->remove_in_progress) 79696636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 79706636e7f4SDon Brace h->heartbeat_sample_interval); 79716636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 79726636e7f4SDon Brace } 79736636e7f4SDon Brace 79746636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 79756636e7f4SDon Brace { 79766636e7f4SDon Brace unsigned long flags; 79776636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 79786636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 79796636e7f4SDon Brace 79806636e7f4SDon Brace detect_controller_lockup(h); 79816636e7f4SDon Brace if (lockup_detected(h)) 79826636e7f4SDon Brace return; 79839846590eSStephen M. Cameron 79848a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 79856636e7f4SDon Brace if (!h->remove_in_progress) 79868a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 79878a98db73SStephen M. Cameron h->heartbeat_sample_interval); 79888a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7989a0c12413SStephen M. Cameron } 7990a0c12413SStephen M. Cameron 79916636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 79926636e7f4SDon Brace char *name) 79936636e7f4SDon Brace { 79946636e7f4SDon Brace struct workqueue_struct *wq = NULL; 79956636e7f4SDon Brace 7996397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 79976636e7f4SDon Brace if (!wq) 79986636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 79996636e7f4SDon Brace 80006636e7f4SDon Brace return wq; 80016636e7f4SDon Brace } 80026636e7f4SDon Brace 80036f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 80044c2a8c40SStephen M. Cameron { 80054c2a8c40SStephen M. Cameron int dac, rc; 80064c2a8c40SStephen M. Cameron struct ctlr_info *h; 800764670ac8SStephen M. Cameron int try_soft_reset = 0; 800864670ac8SStephen M. Cameron unsigned long flags; 80096b6c1cd7STomas Henzl u32 board_id; 80104c2a8c40SStephen M. Cameron 80114c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 80124c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 80134c2a8c40SStephen M. Cameron 80146b6c1cd7STomas Henzl rc = hpsa_lookup_board_id(pdev, &board_id); 80156b6c1cd7STomas Henzl if (rc < 0) { 80166b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 80176b6c1cd7STomas Henzl return rc; 80186b6c1cd7STomas Henzl } 80196b6c1cd7STomas Henzl 80206b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 802164670ac8SStephen M. Cameron if (rc) { 802264670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 80234c2a8c40SStephen M. Cameron return rc; 802464670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 802564670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 802664670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 802764670ac8SStephen M. Cameron * point that it can accept a command. 802864670ac8SStephen M. Cameron */ 802964670ac8SStephen M. Cameron try_soft_reset = 1; 803064670ac8SStephen M. Cameron rc = 0; 803164670ac8SStephen M. Cameron } 803264670ac8SStephen M. Cameron 803364670ac8SStephen M. Cameron reinit_after_soft_reset: 80344c2a8c40SStephen M. Cameron 8035303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 8036303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 8037303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 8038303932fdSDon Brace */ 8039303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 8040edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 8041105a3dbcSRobert Elliott if (!h) { 8042105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 8043ecd9aad4SStephen M. Cameron return -ENOMEM; 8044105a3dbcSRobert Elliott } 8045edd16368SStephen M. Cameron 804655c06c71SStephen M. Cameron h->pdev = pdev; 8047105a3dbcSRobert Elliott 8048a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 80499846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 80506eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 80519846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 80526eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 805334f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 80549b5c48c2SStephen Cameron atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS); 8055094963daSStephen M. Cameron 8056094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 8057094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 80582a5ac326SStephen M. Cameron if (!h->lockup_detected) { 8059105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 80602a5ac326SStephen M. Cameron rc = -ENOMEM; 80612efa5929SRobert Elliott goto clean1; /* aer/h */ 80622a5ac326SStephen M. Cameron } 8063094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 8064094963daSStephen M. Cameron 806555c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 8066105a3dbcSRobert Elliott if (rc) 80672946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 8068edd16368SStephen M. Cameron 80692946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 80702946e82bSRobert Elliott * interrupt_mode h->intr */ 80712946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 80722946e82bSRobert Elliott if (rc) 80732946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 80742946e82bSRobert Elliott 80752946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 8076edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 8077edd16368SStephen M. Cameron number_of_controllers++; 8078edd16368SStephen M. Cameron 8079edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 8080ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 8081ecd9aad4SStephen M. Cameron if (rc == 0) { 8082edd16368SStephen M. Cameron dac = 1; 8083ecd9aad4SStephen M. Cameron } else { 8084ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 8085ecd9aad4SStephen M. Cameron if (rc == 0) { 8086edd16368SStephen M. Cameron dac = 0; 8087ecd9aad4SStephen M. Cameron } else { 8088edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 80892946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8090edd16368SStephen M. Cameron } 8091ecd9aad4SStephen M. Cameron } 8092edd16368SStephen M. Cameron 8093edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 8094edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 809510f66018SStephen M. Cameron 8096105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 8097105a3dbcSRobert Elliott if (rc) 80982946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8099d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 81008947fd10SRobert Elliott if (rc) 81012946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 8102105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 8103105a3dbcSRobert Elliott if (rc) 81042946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 8105a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 81069b5c48c2SStephen Cameron init_waitqueue_head(&h->abort_cmd_wait_queue); 8107d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 8108d604f533SWebb Scales mutex_init(&h->reset_mutex); 8109a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 8110edd16368SStephen M. Cameron 8111edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 81129a41338eSStephen M. Cameron h->ndevices = 0; 8113316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 81142946e82bSRobert Elliott 81159a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 8116105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 8117105a3dbcSRobert Elliott if (rc) 81182946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 81192946e82bSRobert Elliott 81202946e82bSRobert Elliott /* hook into SCSI subsystem */ 81212946e82bSRobert Elliott rc = hpsa_scsi_add_host(h); 81222946e82bSRobert Elliott if (rc) 81232946e82bSRobert Elliott goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 81242efa5929SRobert Elliott 81252efa5929SRobert Elliott /* create the resubmit workqueue */ 81262efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 81272efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 81282efa5929SRobert Elliott rc = -ENOMEM; 81292efa5929SRobert Elliott goto clean7; 81302efa5929SRobert Elliott } 81312efa5929SRobert Elliott 81322efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 81332efa5929SRobert Elliott if (!h->resubmit_wq) { 81342efa5929SRobert Elliott rc = -ENOMEM; 81352efa5929SRobert Elliott goto clean7; /* aer/h */ 81362efa5929SRobert Elliott } 813764670ac8SStephen M. Cameron 8138105a3dbcSRobert Elliott /* 8139105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 814064670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 814164670ac8SStephen M. Cameron * the soft reset and see if that works. 814264670ac8SStephen M. Cameron */ 814364670ac8SStephen M. Cameron if (try_soft_reset) { 814464670ac8SStephen M. Cameron 814564670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 814664670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 814764670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 814864670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 814964670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 815064670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 815164670ac8SStephen M. Cameron */ 815264670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 815364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 815464670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8155ec501a18SRobert Elliott hpsa_free_irqs(h); 81569ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 815764670ac8SStephen M. Cameron hpsa_intx_discard_completions); 815864670ac8SStephen M. Cameron if (rc) { 81599ee61794SRobert Elliott dev_warn(&h->pdev->dev, 81609ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8161d498757cSRobert Elliott /* 8162b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8163b2ef480cSRobert Elliott * again. Instead, do its work 8164b2ef480cSRobert Elliott */ 8165b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8166b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8167b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8168b2ef480cSRobert Elliott /* 8169b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8170b2ef480cSRobert Elliott * was just called before request_irqs failed 8171d498757cSRobert Elliott */ 8172d498757cSRobert Elliott goto clean3; 817364670ac8SStephen M. Cameron } 817464670ac8SStephen M. Cameron 817564670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 817664670ac8SStephen M. Cameron if (rc) 817764670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 81787ef7323fSDon Brace goto clean7; 817964670ac8SStephen M. Cameron 818064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 818164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 818264670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 818364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 818464670ac8SStephen M. Cameron msleep(10000); 818564670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 818664670ac8SStephen M. Cameron 818764670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 818864670ac8SStephen M. Cameron if (rc) 818964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 819064670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 819164670ac8SStephen M. Cameron 819264670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 819364670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 819464670ac8SStephen M. Cameron * all over again. 819564670ac8SStephen M. Cameron */ 819664670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 819764670ac8SStephen M. Cameron try_soft_reset = 0; 819864670ac8SStephen M. Cameron if (rc) 8199b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 820064670ac8SStephen M. Cameron return -ENODEV; 820164670ac8SStephen M. Cameron 820264670ac8SStephen M. Cameron goto reinit_after_soft_reset; 820364670ac8SStephen M. Cameron } 8204edd16368SStephen M. Cameron 8205da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8206da0697bdSScott Teel h->acciopath_status = 1; 8207da0697bdSScott Teel 8208e863d68eSScott Teel 8209edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8210edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8211edd16368SStephen M. Cameron 8212339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 82138a98db73SStephen M. Cameron 82148a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 82158a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 82168a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 82178a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 82188a98db73SStephen M. Cameron h->heartbeat_sample_interval); 82196636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 82206636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 82216636e7f4SDon Brace h->heartbeat_sample_interval); 822288bf6d62SStephen M. Cameron return 0; 8223edd16368SStephen M. Cameron 82242946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8225105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8226105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8227105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 822833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 82292946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 82302e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 82312946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8232ec501a18SRobert Elliott hpsa_free_irqs(h); 82332946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 82342946e82bSRobert Elliott scsi_host_put(h->scsi_host); 82352946e82bSRobert Elliott h->scsi_host = NULL; 82362946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8237195f2c65SRobert Elliott hpsa_free_pci_init(h); 82382946e82bSRobert Elliott clean2: /* lu, aer/h */ 8239105a3dbcSRobert Elliott if (h->lockup_detected) { 8240094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8241105a3dbcSRobert Elliott h->lockup_detected = NULL; 8242105a3dbcSRobert Elliott } 8243105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8244105a3dbcSRobert Elliott if (h->resubmit_wq) { 8245105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8246105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8247105a3dbcSRobert Elliott } 8248105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8249105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8250105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8251105a3dbcSRobert Elliott } 8252edd16368SStephen M. Cameron kfree(h); 8253ecd9aad4SStephen M. Cameron return rc; 8254edd16368SStephen M. Cameron } 8255edd16368SStephen M. Cameron 8256edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8257edd16368SStephen M. Cameron { 8258edd16368SStephen M. Cameron char *flush_buf; 8259edd16368SStephen M. Cameron struct CommandList *c; 826025163bd5SWebb Scales int rc; 8261702890e3SStephen M. Cameron 8262094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8263702890e3SStephen M. Cameron return; 8264edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8265edd16368SStephen M. Cameron if (!flush_buf) 8266edd16368SStephen M. Cameron return; 8267edd16368SStephen M. Cameron 826845fcb86eSStephen Cameron c = cmd_alloc(h); 8269bf43caf3SRobert Elliott 8270a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8271a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8272a2dac136SStephen M. Cameron goto out; 8273a2dac136SStephen M. Cameron } 827425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 827525163bd5SWebb Scales PCI_DMA_TODEVICE, NO_TIMEOUT); 827625163bd5SWebb Scales if (rc) 827725163bd5SWebb Scales goto out; 8278edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8279a2dac136SStephen M. Cameron out: 8280edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8281edd16368SStephen M. Cameron "error flushing cache on controller\n"); 828245fcb86eSStephen Cameron cmd_free(h, c); 8283edd16368SStephen M. Cameron kfree(flush_buf); 8284edd16368SStephen M. Cameron } 8285edd16368SStephen M. Cameron 8286edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 8287edd16368SStephen M. Cameron { 8288edd16368SStephen M. Cameron struct ctlr_info *h; 8289edd16368SStephen M. Cameron 8290edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8291edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8292edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8293edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8294edd16368SStephen M. Cameron */ 8295edd16368SStephen M. Cameron hpsa_flush_cache(h); 8296edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8297105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8298cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8299edd16368SStephen M. Cameron } 8300edd16368SStephen M. Cameron 83016f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 830255e14e76SStephen M. Cameron { 830355e14e76SStephen M. Cameron int i; 830455e14e76SStephen M. Cameron 8305105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 830655e14e76SStephen M. Cameron kfree(h->dev[i]); 8307105a3dbcSRobert Elliott h->dev[i] = NULL; 8308105a3dbcSRobert Elliott } 830955e14e76SStephen M. Cameron } 831055e14e76SStephen M. Cameron 83116f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8312edd16368SStephen M. Cameron { 8313edd16368SStephen M. Cameron struct ctlr_info *h; 83148a98db73SStephen M. Cameron unsigned long flags; 8315edd16368SStephen M. Cameron 8316edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8317edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8318edd16368SStephen M. Cameron return; 8319edd16368SStephen M. Cameron } 8320edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 83218a98db73SStephen M. Cameron 83228a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 83238a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 83248a98db73SStephen M. Cameron h->remove_in_progress = 1; 83258a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 83266636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 83276636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 83286636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 83296636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 8330cc64c817SRobert Elliott 8331105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 8332195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 8333edd16368SStephen M. Cameron hpsa_shutdown(pdev); 8334cc64c817SRobert Elliott 8335105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 8336105a3dbcSRobert Elliott 83372946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 83382946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 83392946e82bSRobert Elliott if (h->scsi_host) 83402946e82bSRobert Elliott scsi_remove_host(h->scsi_host); /* init_one 8 */ 83412946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 8342105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8343105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 83441fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 8345105a3dbcSRobert Elliott 8346105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 8347195f2c65SRobert Elliott 83482946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 83492946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 83502946e82bSRobert Elliott 8351195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 83522946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 8353195f2c65SRobert Elliott 8354105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 8355105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 8356105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 8357105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 8358edd16368SStephen M. Cameron } 8359edd16368SStephen M. Cameron 8360edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 8361edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 8362edd16368SStephen M. Cameron { 8363edd16368SStephen M. Cameron return -ENOSYS; 8364edd16368SStephen M. Cameron } 8365edd16368SStephen M. Cameron 8366edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 8367edd16368SStephen M. Cameron { 8368edd16368SStephen M. Cameron return -ENOSYS; 8369edd16368SStephen M. Cameron } 8370edd16368SStephen M. Cameron 8371edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 8372f79cfec6SStephen M. Cameron .name = HPSA, 8373edd16368SStephen M. Cameron .probe = hpsa_init_one, 83746f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 8375edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 8376edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 8377edd16368SStephen M. Cameron .suspend = hpsa_suspend, 8378edd16368SStephen M. Cameron .resume = hpsa_resume, 8379edd16368SStephen M. Cameron }; 8380edd16368SStephen M. Cameron 8381303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 8382303932fdSDon Brace * scatter gather elements supported) and bucket[], 8383303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 8384303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 8385303932fdSDon Brace * byte increments) which the controller uses to fetch 8386303932fdSDon Brace * commands. This function fills in bucket_map[], which 8387303932fdSDon Brace * maps a given number of scatter gather elements to one of 8388303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 8389303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 8390303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 8391303932fdSDon Brace * bits of the command address. 8392303932fdSDon Brace */ 8393303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 83942b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 8395303932fdSDon Brace { 8396303932fdSDon Brace int i, j, b, size; 8397303932fdSDon Brace 8398303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 8399303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 8400303932fdSDon Brace /* Compute size of a command with i SG entries */ 8401e1f7de0cSMatt Gates size = i + min_blocks; 8402303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 8403303932fdSDon Brace /* Find the bucket that is just big enough */ 8404e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 8405303932fdSDon Brace if (bucket[j] >= size) { 8406303932fdSDon Brace b = j; 8407303932fdSDon Brace break; 8408303932fdSDon Brace } 8409303932fdSDon Brace } 8410303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 8411303932fdSDon Brace bucket_map[i] = b; 8412303932fdSDon Brace } 8413303932fdSDon Brace } 8414303932fdSDon Brace 8415105a3dbcSRobert Elliott /* 8416105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 8417105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8418105a3dbcSRobert Elliott */ 8419c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 8420303932fdSDon Brace { 84216c311b57SStephen M. Cameron int i; 84226c311b57SStephen M. Cameron unsigned long register_value; 8423e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8424e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 8425e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 8426b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 8427b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 8428e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 8429def342bdSStephen M. Cameron 8430def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 8431def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 8432def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 8433def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 8434def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 8435def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 8436def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 8437def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 8438def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 8439def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 8440d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 8441def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 8442def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 8443def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 8444def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 8445def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 8446def342bdSStephen M. Cameron */ 8447d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 8448b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 8449b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 8450b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 8451b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 8452b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 8453b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 8454b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 8455b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 8456b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 8457b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 8458d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 8459303932fdSDon Brace /* 5 = 1 s/g entry or 4k 8460303932fdSDon Brace * 6 = 2 s/g entry or 8k 8461303932fdSDon Brace * 8 = 4 s/g entry or 16k 8462303932fdSDon Brace * 10 = 6 s/g entry or 24k 8463303932fdSDon Brace */ 8464303932fdSDon Brace 8465b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 8466b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 8467b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 8468b3a52e79SStephen M. Cameron */ 8469b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 8470b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 8471b3a52e79SStephen M. Cameron 8472303932fdSDon Brace /* Controller spec: zero out this buffer. */ 8473072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8474072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 8475303932fdSDon Brace 8476d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 8477d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 8478e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 8479303932fdSDon Brace for (i = 0; i < 8; i++) 8480303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 8481303932fdSDon Brace 8482303932fdSDon Brace /* size of controller ring buffer */ 8483303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 8484254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 8485303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 8486303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 8487254f796bSMatt Gates 8488254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8489254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 8490072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 8491254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 8492254f796bSMatt Gates } 8493254f796bSMatt Gates 8494b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 8495e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 8496e1f7de0cSMatt Gates /* 8497e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 8498e1f7de0cSMatt Gates */ 8499e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8500e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 8501e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8502e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8503c349775eSScott Teel } else { 8504c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 8505c349775eSScott Teel access = SA5_ioaccel_mode2_access; 8506c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8507c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8508c349775eSScott Teel } 8509e1f7de0cSMatt Gates } 8510303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8511c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8512c706a795SRobert Elliott dev_err(&h->pdev->dev, 8513c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 8514c706a795SRobert Elliott return -ENODEV; 8515c706a795SRobert Elliott } 8516303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 8517303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 8518050f7147SStephen Cameron dev_err(&h->pdev->dev, 8519050f7147SStephen Cameron "performant mode problem - transport not active\n"); 8520c706a795SRobert Elliott return -ENODEV; 8521303932fdSDon Brace } 8522960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 8523e1f7de0cSMatt Gates h->access = access; 8524e1f7de0cSMatt Gates h->transMethod = transMethod; 8525e1f7de0cSMatt Gates 8526b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 8527b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 8528c706a795SRobert Elliott return 0; 8529e1f7de0cSMatt Gates 8530b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 8531e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 8532e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8533e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 8534e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 8535e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 8536e1f7de0cSMatt Gates } 8537283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 8538283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 8539e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 8540e1f7de0cSMatt Gates 8541e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 8542072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8543072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 8544072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 8545072b0518SStephen M. Cameron h->reply_queue_size); 8546e1f7de0cSMatt Gates 8547e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 8548e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 8549e1f7de0cSMatt Gates */ 8550e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 8551e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 8552e1f7de0cSMatt Gates 8553e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 8554e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 8555e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 8556e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 8557e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 85582b08b3e9SDon Brace cp->host_context_flags = 85592b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 8560e1f7de0cSMatt Gates cp->timeout_sec = 0; 8561e1f7de0cSMatt Gates cp->ReplyQueue = 0; 856250a0decfSStephen M. Cameron cp->tag = 8563f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 856450a0decfSStephen M. Cameron cp->host_addr = 856550a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 8566e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 8567e1f7de0cSMatt Gates } 8568b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 8569b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 8570b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 8571b9af4937SStephen M. Cameron int rc; 8572b9af4937SStephen M. Cameron 8573b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 8574b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 8575b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 8576b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 8577b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 8578b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 8579b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 8580b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 8581b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 8582b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 8583b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 8584b9af4937SStephen M. Cameron cfg_base_addr_index) + 8585b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 8586b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 8587b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 8588b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 8589b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 8590b9af4937SStephen M. Cameron } 8591b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8592c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8593c706a795SRobert Elliott dev_err(&h->pdev->dev, 8594c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 8595c706a795SRobert Elliott return -ENODEV; 8596c706a795SRobert Elliott } 8597c706a795SRobert Elliott return 0; 8598e1f7de0cSMatt Gates } 8599e1f7de0cSMatt Gates 86001fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 86011fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 86021fb7c98aSRobert Elliott { 8603105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 86041fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 86051fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 86061fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 86071fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 8608105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 8609105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 8610105a3dbcSRobert Elliott } 86111fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 8612105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 86131fb7c98aSRobert Elliott } 86141fb7c98aSRobert Elliott 8615d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 8616d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 8617e1f7de0cSMatt Gates { 8618283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 8619283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8620283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 8621283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 8622283b4a9bSStephen M. Cameron 8623e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 8624e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 8625e1f7de0cSMatt Gates * hardware. 8626e1f7de0cSMatt Gates */ 8627e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 8628e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 8629e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 8630e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 8631e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 8632e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 8633e1f7de0cSMatt Gates 8634e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 8635283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8636e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 8637e1f7de0cSMatt Gates 8638e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 8639e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 8640e1f7de0cSMatt Gates goto clean_up; 8641e1f7de0cSMatt Gates 8642e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 8643e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 8644e1f7de0cSMatt Gates return 0; 8645e1f7de0cSMatt Gates 8646e1f7de0cSMatt Gates clean_up: 86471fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 86482dd02d74SRobert Elliott return -ENOMEM; 86496c311b57SStephen M. Cameron } 86506c311b57SStephen M. Cameron 86511fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 86521fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 86531fb7c98aSRobert Elliott { 8654d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 8655d9a729f3SWebb Scales 8656105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 86571fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 86581fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 86591fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 86601fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 8661105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 8662105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 8663105a3dbcSRobert Elliott } 86641fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 8665105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 86661fb7c98aSRobert Elliott } 86671fb7c98aSRobert Elliott 8668d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 8669d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 8670aca9012aSStephen M. Cameron { 8671d9a729f3SWebb Scales int rc; 8672d9a729f3SWebb Scales 8673aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 8674aca9012aSStephen M. Cameron 8675aca9012aSStephen M. Cameron h->ioaccel_maxsg = 8676aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8677aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 8678aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 8679aca9012aSStephen M. Cameron 8680aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 8681aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 8682aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 8683aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 8684aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 8685aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 8686aca9012aSStephen M. Cameron 8687aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 8688aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8689aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8690aca9012aSStephen M. Cameron 8691aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 8692d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 8693d9a729f3SWebb Scales rc = -ENOMEM; 8694d9a729f3SWebb Scales goto clean_up; 8695d9a729f3SWebb Scales } 8696d9a729f3SWebb Scales 8697d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 8698d9a729f3SWebb Scales if (rc) 8699aca9012aSStephen M. Cameron goto clean_up; 8700aca9012aSStephen M. Cameron 8701aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 8702aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 8703aca9012aSStephen M. Cameron return 0; 8704aca9012aSStephen M. Cameron 8705aca9012aSStephen M. Cameron clean_up: 87061fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8707d9a729f3SWebb Scales return rc; 8708aca9012aSStephen M. Cameron } 8709aca9012aSStephen M. Cameron 8710105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 8711105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 8712105a3dbcSRobert Elliott { 8713105a3dbcSRobert Elliott kfree(h->blockFetchTable); 8714105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8715105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8716105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8717105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8718105a3dbcSRobert Elliott } 8719105a3dbcSRobert Elliott 8720105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 8721105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8722105a3dbcSRobert Elliott */ 8723105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 87246c311b57SStephen M. Cameron { 87256c311b57SStephen M. Cameron u32 trans_support; 8726e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8727e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 8728105a3dbcSRobert Elliott int i, rc; 87296c311b57SStephen M. Cameron 873002ec19c8SStephen M. Cameron if (hpsa_simple_mode) 8731105a3dbcSRobert Elliott return 0; 873202ec19c8SStephen M. Cameron 873367c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 873467c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 8735105a3dbcSRobert Elliott return 0; 873667c99a72Sscameron@beardog.cce.hp.com 8737e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 8738e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8739e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 8740e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 8741105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 8742105a3dbcSRobert Elliott if (rc) 8743105a3dbcSRobert Elliott return rc; 8744105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 8745aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 8746aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 8747105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 8748105a3dbcSRobert Elliott if (rc) 8749105a3dbcSRobert Elliott return rc; 8750e1f7de0cSMatt Gates } 8751e1f7de0cSMatt Gates 8752eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 8753cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 87546c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 8755072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 87566c311b57SStephen M. Cameron 8757254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8758072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 8759072b0518SStephen M. Cameron h->reply_queue_size, 8760072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 8761105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 8762105a3dbcSRobert Elliott rc = -ENOMEM; 8763105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8764105a3dbcSRobert Elliott } 8765254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 8766254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 8767254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 8768254f796bSMatt Gates } 8769254f796bSMatt Gates 87706c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 8771d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 87726c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8773105a3dbcSRobert Elliott if (!h->blockFetchTable) { 8774105a3dbcSRobert Elliott rc = -ENOMEM; 8775105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8776105a3dbcSRobert Elliott } 87776c311b57SStephen M. Cameron 8778105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 8779105a3dbcSRobert Elliott if (rc) 8780105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 8781105a3dbcSRobert Elliott return 0; 8782303932fdSDon Brace 8783105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 8784303932fdSDon Brace kfree(h->blockFetchTable); 8785105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8786105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 8787105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8788105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8789105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8790105a3dbcSRobert Elliott return rc; 8791303932fdSDon Brace } 8792303932fdSDon Brace 879323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 879476438d08SStephen M. Cameron { 879523100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 879623100dd9SStephen M. Cameron } 879723100dd9SStephen M. Cameron 879823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 879923100dd9SStephen M. Cameron { 880023100dd9SStephen M. Cameron struct CommandList *c = NULL; 8801f2405db8SDon Brace int i, accel_cmds_out; 8802281a7fd0SWebb Scales int refcount; 880376438d08SStephen M. Cameron 8804f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 880523100dd9SStephen M. Cameron accel_cmds_out = 0; 8806f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 8807f2405db8SDon Brace c = h->cmd_pool + i; 8808281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 8809281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 881023100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 8811281a7fd0SWebb Scales cmd_free(h, c); 8812f2405db8SDon Brace } 881323100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 881476438d08SStephen M. Cameron break; 881576438d08SStephen M. Cameron msleep(100); 881676438d08SStephen M. Cameron } while (1); 881776438d08SStephen M. Cameron } 881876438d08SStephen M. Cameron 8819edd16368SStephen M. Cameron /* 8820edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 8821edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 8822edd16368SStephen M. Cameron */ 8823edd16368SStephen M. Cameron static int __init hpsa_init(void) 8824edd16368SStephen M. Cameron { 882531468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 8826edd16368SStephen M. Cameron } 8827edd16368SStephen M. Cameron 8828edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 8829edd16368SStephen M. Cameron { 8830edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 8831edd16368SStephen M. Cameron } 8832edd16368SStephen M. Cameron 8833e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 8834e1f7de0cSMatt Gates { 8835e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 8836dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 8837dd0e19f3SScott Teel 8838dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 8839dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 8840dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 8841dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 8842dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 8843dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 8844dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 8845dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 8846dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 8847dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 8848dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 8849dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 8850dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 8851dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 8852dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 8853dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 8854dd0e19f3SScott Teel 8855dd0e19f3SScott Teel #undef VERIFY_OFFSET 8856dd0e19f3SScott Teel 8857dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 8858b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 8859b66cc250SMike Miller 8860b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 8861b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 8862b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 8863b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 8864b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 8865b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 8866b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 8867b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 8868b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 8869b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 8870b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 8871b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 8872b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 8873b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 8874b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 8875b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 8876b66cc250SMike Miller 8877b66cc250SMike Miller #undef VERIFY_OFFSET 8878b66cc250SMike Miller 8879b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 8880e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 8881e1f7de0cSMatt Gates 8882e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 8883e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 8884e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 8885e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 8886e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 8887e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 8888e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 8889e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 8890e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 8891e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 8892e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 8893e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 8894e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 8895e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 8896e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 8897e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 8898e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 8899e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 8900e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 8901e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 8902e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 8903e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 890450a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 8905e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 8906e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 8907e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 8908e1f7de0cSMatt Gates #undef VERIFY_OFFSET 8909e1f7de0cSMatt Gates } 8910e1f7de0cSMatt Gates 8911edd16368SStephen M. Cameron module_init(hpsa_init); 8912edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 8913