1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 394c7bc31SDon Brace * Copyright 2016 Microsemi Corporation 41358f6dcSDon Brace * Copyright 2014-2015 PMC-Sierra, Inc. 51358f6dcSDon Brace * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P. 6edd16368SStephen M. Cameron * 7edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 8edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 9edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 10edd16368SStephen M. Cameron * 11edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 12edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 13edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 14edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 15edd16368SStephen M. Cameron * 1694c7bc31SDon Brace * Questions/Comments/Bugfixes to esc.storagedev@microsemi.com 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron */ 19edd16368SStephen M. Cameron 20edd16368SStephen M. Cameron #include <linux/module.h> 21edd16368SStephen M. Cameron #include <linux/interrupt.h> 22edd16368SStephen M. Cameron #include <linux/types.h> 23edd16368SStephen M. Cameron #include <linux/pci.h> 24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 25edd16368SStephen M. Cameron #include <linux/kernel.h> 26edd16368SStephen M. Cameron #include <linux/slab.h> 27edd16368SStephen M. Cameron #include <linux/delay.h> 28edd16368SStephen M. Cameron #include <linux/fs.h> 29edd16368SStephen M. Cameron #include <linux/timer.h> 30edd16368SStephen M. Cameron #include <linux/init.h> 31edd16368SStephen M. Cameron #include <linux/spinlock.h> 32edd16368SStephen M. Cameron #include <linux/compat.h> 33edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 34edd16368SStephen M. Cameron #include <linux/uaccess.h> 35edd16368SStephen M. Cameron #include <linux/io.h> 36edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 37edd16368SStephen M. Cameron #include <linux/completion.h> 38edd16368SStephen M. Cameron #include <linux/moduleparam.h> 39edd16368SStephen M. Cameron #include <scsi/scsi.h> 40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 41edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 449437ac43SStephen Cameron #include <scsi/scsi_eh.h> 45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h> 4673153fe5SWebb Scales #include <scsi/scsi_dbg.h> 47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 48edd16368SStephen M. Cameron #include <linux/string.h> 49edd16368SStephen M. Cameron #include <linux/bitmap.h> 5060063497SArun Sharma #include <linux/atomic.h> 51a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5242a91641SDon Brace #include <linux/percpu-defs.h> 53094963daSStephen M. Cameron #include <linux/percpu.h> 542b08b3e9SDon Brace #include <asm/unaligned.h> 55283b4a9bSStephen M. Cameron #include <asm/div64.h> 56edd16368SStephen M. Cameron #include "hpsa_cmd.h" 57edd16368SStephen M. Cameron #include "hpsa.h" 58edd16368SStephen M. Cameron 59ec2c3aa9SDon Brace /* 60ec2c3aa9SDon Brace * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' 61ec2c3aa9SDon Brace * with an optional trailing '-' followed by a byte value (0-255). 62ec2c3aa9SDon Brace */ 6330c0061cSDon Brace #define HPSA_DRIVER_VERSION "3.4.20-0" 64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 65f79cfec6SStephen M. Cameron #define HPSA "hpsa" 66edd16368SStephen M. Cameron 67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 73edd16368SStephen M. Cameron 74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 76edd16368SStephen M. Cameron 77edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 78edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 79edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 80edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 81edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 82edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 83edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 84253d2464SHannes Reinecke MODULE_ALIAS("cciss"); 85edd16368SStephen M. Cameron 8602ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8702ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8802ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8902ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 90edd16368SStephen M. Cameron 91edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 92edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 96edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 97edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 98163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 99163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 100f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1069143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1079143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 1087f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1920}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 112fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 1137f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1925}, 114fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 115fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1313b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1323b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1333b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1343b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 135fdfa4b6dSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580}, 136cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581}, 137cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582}, 138cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583}, 139cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584}, 140cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585}, 1418e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1428e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1438e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1448e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1458e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 146edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 147edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 148135ae6edSHannes Reinecke {PCI_VENDOR_ID_COMPAQ, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 149135ae6edSHannes Reinecke PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 150edd16368SStephen M. Cameron {0,} 151edd16368SStephen M. Cameron }; 152edd16368SStephen M. Cameron 153edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 154edd16368SStephen M. Cameron 155edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 156edd16368SStephen M. Cameron * product = Marketing Name for the board 157edd16368SStephen M. Cameron * access = Address of the struct of function pointers 158edd16368SStephen M. Cameron */ 159edd16368SStephen M. Cameron static struct board_type products[] = { 160135ae6edSHannes Reinecke {0x40700E11, "Smart Array 5300", &SA5A_access}, 161135ae6edSHannes Reinecke {0x40800E11, "Smart Array 5i", &SA5B_access}, 162135ae6edSHannes Reinecke {0x40820E11, "Smart Array 532", &SA5B_access}, 163135ae6edSHannes Reinecke {0x40830E11, "Smart Array 5312", &SA5B_access}, 164135ae6edSHannes Reinecke {0x409A0E11, "Smart Array 641", &SA5A_access}, 165135ae6edSHannes Reinecke {0x409B0E11, "Smart Array 642", &SA5A_access}, 166135ae6edSHannes Reinecke {0x409C0E11, "Smart Array 6400", &SA5A_access}, 167135ae6edSHannes Reinecke {0x409D0E11, "Smart Array 6400 EM", &SA5A_access}, 168135ae6edSHannes Reinecke {0x40910E11, "Smart Array 6i", &SA5A_access}, 169135ae6edSHannes Reinecke {0x3225103C, "Smart Array P600", &SA5A_access}, 170135ae6edSHannes Reinecke {0x3223103C, "Smart Array P800", &SA5A_access}, 171135ae6edSHannes Reinecke {0x3234103C, "Smart Array P400", &SA5A_access}, 172135ae6edSHannes Reinecke {0x3235103C, "Smart Array P400i", &SA5A_access}, 173135ae6edSHannes Reinecke {0x3211103C, "Smart Array E200i", &SA5A_access}, 174135ae6edSHannes Reinecke {0x3212103C, "Smart Array E200", &SA5A_access}, 175135ae6edSHannes Reinecke {0x3213103C, "Smart Array E200i", &SA5A_access}, 176135ae6edSHannes Reinecke {0x3214103C, "Smart Array E200i", &SA5A_access}, 177135ae6edSHannes Reinecke {0x3215103C, "Smart Array E200i", &SA5A_access}, 178135ae6edSHannes Reinecke {0x3237103C, "Smart Array E500", &SA5A_access}, 179135ae6edSHannes Reinecke {0x323D103C, "Smart Array P700m", &SA5A_access}, 180edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 181edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 182edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 183edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 184edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 185163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 186163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1877d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 188fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 189fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 190fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 191fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 192fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 193fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 194fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1957f1974a7SDon Brace {0x1920103C, "Smart Array P430i", &SA5_access}, 1961fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1971fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1981fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1991fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 2007f1974a7SDon Brace {0x1925103C, "Smart Array P831", &SA5_access}, 2011fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 2021fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 2031fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 20427fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 20527fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 20627fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 20727fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 208c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 20927fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 21027fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 21197b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 21227fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 21327fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 21427fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 21527fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 21697b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 21727fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 21827fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 2193b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 2203b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 22127fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 222fdfa4b6dSDon Brace {0x05809005, "SmartHBA-SA", &SA5_access}, 223cbb47dcbSDon Brace {0x05819005, "SmartHBA-SA 8i", &SA5_access}, 224cbb47dcbSDon Brace {0x05829005, "SmartHBA-SA 8i8e", &SA5_access}, 225cbb47dcbSDon Brace {0x05839005, "SmartHBA-SA 8e", &SA5_access}, 226cbb47dcbSDon Brace {0x05849005, "SmartHBA-SA 16i", &SA5_access}, 227cbb47dcbSDon Brace {0x05859005, "SmartHBA-SA 4i4e", &SA5_access}, 2288e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 2298e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 2308e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 2318e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 2328e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 233edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 234edd16368SStephen M. Cameron }; 235edd16368SStephen M. Cameron 236d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template; 237d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h); 238d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h); 239d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 240d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device); 241d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device); 242d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 243d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 244d04e62b9SKevin Barnett struct sas_rphy *rphy); 245d04e62b9SKevin Barnett 246a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 247a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 248a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 250edd16368SStephen M. Cameron static int number_of_controllers; 251edd16368SStephen M. Cameron 25210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 25310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 25442a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 255edd16368SStephen M. Cameron 256edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 25742a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 25842a91641SDon Brace void __user *arg); 259edd16368SStephen M. Cameron #endif 260edd16368SStephen M. Cameron 261edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 262edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 26373153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 26473153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 26573153fe5SWebb Scales struct scsi_cmnd *scmd); 266a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 267b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 268edd16368SStephen M. Cameron int cmd_type); 2692c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 270b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 271b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03 272edd16368SStephen M. Cameron 273f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 274a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 275a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 276a08a8471SStephen M. Cameron unsigned long elapsed_time); 2777c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 278edd16368SStephen M. Cameron 279edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 280edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 28141ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 282edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 283edd16368SStephen M. Cameron 2848aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h); 285edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 286edd16368SStephen M. Cameron struct CommandList *c); 287edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 288edd16368SStephen M. Cameron struct CommandList *c); 289303932fdSDon Brace /* performant mode helper functions */ 290303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2912b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 292105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 293105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 294254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2956f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2966f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2971df8552aSStephen M. Cameron u64 *cfg_offset); 2986f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2991df8552aSStephen M. Cameron unsigned long *memory_bar); 300135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 301135ae6edSHannes Reinecke bool *legacy_board); 302bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h, 303bfd7546cSDon Brace unsigned char lunaddr[], 304bfd7546cSDon Brace int reply_queue); 3056f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 3066f039790SGreg Kroah-Hartman int wait_for_ready); 30775167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 308c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 309fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 310fe5389c8SStephen M. Cameron #define BOARD_READY 1 31123100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 31276438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 313c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 314c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 31503383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 316080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 31725163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 31825163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 319c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h); 320d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 321d04e62b9SKevin Barnett struct ReportExtendedLUNdata *buf, int bufsize); 3228383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 3238383278dSScott Teel unsigned char scsi3addr[], u8 page); 32434592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h); 325ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 326ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev, 327ba74fdc4SDon Brace unsigned char *scsi3addr); 328edd16368SStephen M. Cameron 329edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 330edd16368SStephen M. Cameron { 331edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 332edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 333edd16368SStephen M. Cameron } 334edd16368SStephen M. Cameron 335a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 336a23513e8SStephen M. Cameron { 337a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 338a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 339a23513e8SStephen M. Cameron } 340a23513e8SStephen M. Cameron 341a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 342a58e7e53SWebb Scales { 343a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 344a58e7e53SWebb Scales } 345a58e7e53SWebb Scales 346d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c) 347d604f533SWebb Scales { 34808ec46f6SDon Brace return c->reset_pending; 349d604f533SWebb Scales } 350d604f533SWebb Scales 3519437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 3529437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 3539437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 3549437ac43SStephen Cameron { 3559437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 3569437ac43SStephen Cameron bool rc; 3579437ac43SStephen Cameron 3589437ac43SStephen Cameron *sense_key = -1; 3599437ac43SStephen Cameron *asc = -1; 3609437ac43SStephen Cameron *ascq = -1; 3619437ac43SStephen Cameron 3629437ac43SStephen Cameron if (sense_data_len < 1) 3639437ac43SStephen Cameron return; 3649437ac43SStephen Cameron 3659437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3669437ac43SStephen Cameron if (rc) { 3679437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3689437ac43SStephen Cameron *asc = sshdr.asc; 3699437ac43SStephen Cameron *ascq = sshdr.ascq; 3709437ac43SStephen Cameron } 3719437ac43SStephen Cameron } 3729437ac43SStephen Cameron 373edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 374edd16368SStephen M. Cameron struct CommandList *c) 375edd16368SStephen M. Cameron { 3769437ac43SStephen Cameron u8 sense_key, asc, ascq; 3779437ac43SStephen Cameron int sense_len; 3789437ac43SStephen Cameron 3799437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3809437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3819437ac43SStephen Cameron else 3829437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3839437ac43SStephen Cameron 3849437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3859437ac43SStephen Cameron &sense_key, &asc, &ascq); 38681c27557SDon Brace if (sense_key != UNIT_ATTENTION || asc == 0xff) 387edd16368SStephen M. Cameron return 0; 388edd16368SStephen M. Cameron 3899437ac43SStephen Cameron switch (asc) { 390edd16368SStephen M. Cameron case STATE_CHANGED: 3919437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3922946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3932946e82bSRobert Elliott h->devname); 394edd16368SStephen M. Cameron break; 395edd16368SStephen M. Cameron case LUN_FAILED: 3967f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3972946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 398edd16368SStephen M. Cameron break; 399edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 4007f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 4012946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 402edd16368SStephen M. Cameron /* 4034f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 4044f4eb9f1SScott Teel * target (array) devices. 405edd16368SStephen M. Cameron */ 406edd16368SStephen M. Cameron break; 407edd16368SStephen M. Cameron case POWER_OR_RESET: 4082946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4092946e82bSRobert Elliott "%s: a power on or device reset detected\n", 4102946e82bSRobert Elliott h->devname); 411edd16368SStephen M. Cameron break; 412edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 4132946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4142946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 4152946e82bSRobert Elliott h->devname); 416edd16368SStephen M. Cameron break; 417edd16368SStephen M. Cameron default: 4182946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4192946e82bSRobert Elliott "%s: unknown unit attention detected\n", 4202946e82bSRobert Elliott h->devname); 421edd16368SStephen M. Cameron break; 422edd16368SStephen M. Cameron } 423edd16368SStephen M. Cameron return 1; 424edd16368SStephen M. Cameron } 425edd16368SStephen M. Cameron 426852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 427852af20aSMatt Bondurant { 428852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 429852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 430852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 431852af20aSMatt Bondurant return 0; 432852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 433852af20aSMatt Bondurant return 1; 434852af20aSMatt Bondurant } 435852af20aSMatt Bondurant 436e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 437e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 438e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 439e985c58fSStephen Cameron { 440e985c58fSStephen Cameron int ld; 441e985c58fSStephen Cameron struct ctlr_info *h; 442e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 443e985c58fSStephen Cameron 444e985c58fSStephen Cameron h = shost_to_hba(shost); 445e985c58fSStephen Cameron ld = lockup_detected(h); 446e985c58fSStephen Cameron 447e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 448e985c58fSStephen Cameron } 449e985c58fSStephen Cameron 450da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 451da0697bdSScott Teel struct device_attribute *attr, 452da0697bdSScott Teel const char *buf, size_t count) 453da0697bdSScott Teel { 454da0697bdSScott Teel int status, len; 455da0697bdSScott Teel struct ctlr_info *h; 456da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 457da0697bdSScott Teel char tmpbuf[10]; 458da0697bdSScott Teel 459da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 460da0697bdSScott Teel return -EACCES; 461da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 462da0697bdSScott Teel strncpy(tmpbuf, buf, len); 463da0697bdSScott Teel tmpbuf[len] = '\0'; 464da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 465da0697bdSScott Teel return -EINVAL; 466da0697bdSScott Teel h = shost_to_hba(shost); 467da0697bdSScott Teel h->acciopath_status = !!status; 468da0697bdSScott Teel dev_warn(&h->pdev->dev, 469da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 470da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 471da0697bdSScott Teel return count; 472da0697bdSScott Teel } 473da0697bdSScott Teel 4742ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4752ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4762ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4772ba8bfc8SStephen M. Cameron { 4782ba8bfc8SStephen M. Cameron int debug_level, len; 4792ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4802ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4812ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4822ba8bfc8SStephen M. Cameron 4832ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4842ba8bfc8SStephen M. Cameron return -EACCES; 4852ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4862ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4872ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4882ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4892ba8bfc8SStephen M. Cameron return -EINVAL; 4902ba8bfc8SStephen M. Cameron if (debug_level < 0) 4912ba8bfc8SStephen M. Cameron debug_level = 0; 4922ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4932ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4942ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4952ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4962ba8bfc8SStephen M. Cameron return count; 4972ba8bfc8SStephen M. Cameron } 4982ba8bfc8SStephen M. Cameron 499edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 500edd16368SStephen M. Cameron struct device_attribute *attr, 501edd16368SStephen M. Cameron const char *buf, size_t count) 502edd16368SStephen M. Cameron { 503edd16368SStephen M. Cameron struct ctlr_info *h; 504edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 505a23513e8SStephen M. Cameron h = shost_to_hba(shost); 50631468401SMike Miller hpsa_scan_start(h->scsi_host); 507edd16368SStephen M. Cameron return count; 508edd16368SStephen M. Cameron } 509edd16368SStephen M. Cameron 510d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 511d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 512d28ce020SStephen M. Cameron { 513d28ce020SStephen M. Cameron struct ctlr_info *h; 514d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 515d28ce020SStephen M. Cameron unsigned char *fwrev; 516d28ce020SStephen M. Cameron 517d28ce020SStephen M. Cameron h = shost_to_hba(shost); 518d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 519d28ce020SStephen M. Cameron return 0; 520d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 521d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 522d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 523d28ce020SStephen M. Cameron } 524d28ce020SStephen M. Cameron 52594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 52694a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 52794a13649SStephen M. Cameron { 52894a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 52994a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 53094a13649SStephen M. Cameron 5310cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 5320cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 53394a13649SStephen M. Cameron } 53494a13649SStephen M. Cameron 535745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 536745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 537745a7a25SStephen M. Cameron { 538745a7a25SStephen M. Cameron struct ctlr_info *h; 539745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 540745a7a25SStephen M. Cameron 541745a7a25SStephen M. Cameron h = shost_to_hba(shost); 542745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 543960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 544745a7a25SStephen M. Cameron "performant" : "simple"); 545745a7a25SStephen M. Cameron } 546745a7a25SStephen M. Cameron 547da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 548da0697bdSScott Teel struct device_attribute *attr, char *buf) 549da0697bdSScott Teel { 550da0697bdSScott Teel struct ctlr_info *h; 551da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 552da0697bdSScott Teel 553da0697bdSScott Teel h = shost_to_hba(shost); 554da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 555da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 556da0697bdSScott Teel } 557da0697bdSScott Teel 55846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 559941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 560941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 561941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 562941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 563941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 564941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 565941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 566941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 567941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 568941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 569941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 570941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 571941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5727af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 573941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 574941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5755a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5765a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5775a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5785a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5795a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5805a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 581941b1cdaSStephen M. Cameron }; 582941b1cdaSStephen M. Cameron 58346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 58446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5857af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5865a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5875a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5885a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5895a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5905a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5915a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 59246380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 59346380786SStephen M. Cameron * which share a battery backed cache module. One controls the 59446380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 59546380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 59646380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 59746380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 59846380786SStephen M. Cameron */ 59946380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 60046380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 60146380786SStephen M. Cameron }; 60246380786SStephen M. Cameron 6039b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 604941b1cdaSStephen M. Cameron { 605941b1cdaSStephen M. Cameron int i; 606941b1cdaSStephen M. Cameron 6079b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 6089b5c48c2SStephen Cameron if (a[i] == board_id) 609941b1cdaSStephen M. Cameron return 1; 6109b5c48c2SStephen Cameron return 0; 6119b5c48c2SStephen Cameron } 6129b5c48c2SStephen Cameron 6139b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 6149b5c48c2SStephen Cameron { 6159b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 6169b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 617941b1cdaSStephen M. Cameron } 618941b1cdaSStephen M. Cameron 61946380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 62046380786SStephen M. Cameron { 6219b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 6229b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 62346380786SStephen M. Cameron } 62446380786SStephen M. Cameron 62546380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 62646380786SStephen M. Cameron { 62746380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 62846380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 62946380786SStephen M. Cameron } 63046380786SStephen M. Cameron 631941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 632941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 633941b1cdaSStephen M. Cameron { 634941b1cdaSStephen M. Cameron struct ctlr_info *h; 635941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 636941b1cdaSStephen M. Cameron 637941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 63846380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 639941b1cdaSStephen M. Cameron } 640941b1cdaSStephen M. Cameron 641edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 642edd16368SStephen M. Cameron { 643edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 644edd16368SStephen M. Cameron } 645edd16368SStephen M. Cameron 646f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 6477c59a0d4SDon Brace "1(+0)ADM", "UNKNOWN", "PHYS DRV" 648edd16368SStephen M. Cameron }; 6496b80b18fSScott Teel #define HPSA_RAID_0 0 6506b80b18fSScott Teel #define HPSA_RAID_4 1 6516b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6526b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6536b80b18fSScott Teel #define HPSA_RAID_51 4 6546b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6556b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 6567c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2) 6577c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1) 658edd16368SStephen M. Cameron 659f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device) 660f3f01730SKevin Barnett { 661f3f01730SKevin Barnett return !device->physical_device; 662f3f01730SKevin Barnett } 663edd16368SStephen M. Cameron 664edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 665edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 666edd16368SStephen M. Cameron { 667edd16368SStephen M. Cameron ssize_t l = 0; 66882a72c0aSStephen M. Cameron unsigned char rlevel; 669edd16368SStephen M. Cameron struct ctlr_info *h; 670edd16368SStephen M. Cameron struct scsi_device *sdev; 671edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 672edd16368SStephen M. Cameron unsigned long flags; 673edd16368SStephen M. Cameron 674edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 675edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 676edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 677edd16368SStephen M. Cameron hdev = sdev->hostdata; 678edd16368SStephen M. Cameron if (!hdev) { 679edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 680edd16368SStephen M. Cameron return -ENODEV; 681edd16368SStephen M. Cameron } 682edd16368SStephen M. Cameron 683edd16368SStephen M. Cameron /* Is this even a logical drive? */ 684f3f01730SKevin Barnett if (!is_logical_device(hdev)) { 685edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 686edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 687edd16368SStephen M. Cameron return l; 688edd16368SStephen M. Cameron } 689edd16368SStephen M. Cameron 690edd16368SStephen M. Cameron rlevel = hdev->raid_level; 691edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 69282a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 693edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 694edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 695edd16368SStephen M. Cameron return l; 696edd16368SStephen M. Cameron } 697edd16368SStephen M. Cameron 698edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 699edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 700edd16368SStephen M. Cameron { 701edd16368SStephen M. Cameron struct ctlr_info *h; 702edd16368SStephen M. Cameron struct scsi_device *sdev; 703edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 704edd16368SStephen M. Cameron unsigned long flags; 705edd16368SStephen M. Cameron unsigned char lunid[8]; 706edd16368SStephen M. Cameron 707edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 708edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 709edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 710edd16368SStephen M. Cameron hdev = sdev->hostdata; 711edd16368SStephen M. Cameron if (!hdev) { 712edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 713edd16368SStephen M. Cameron return -ENODEV; 714edd16368SStephen M. Cameron } 715edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 716edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 717609a70dfSRasmus Villemoes return snprintf(buf, 20, "0x%8phN\n", lunid); 718edd16368SStephen M. Cameron } 719edd16368SStephen M. Cameron 720edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 721edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 722edd16368SStephen M. Cameron { 723edd16368SStephen M. Cameron struct ctlr_info *h; 724edd16368SStephen M. Cameron struct scsi_device *sdev; 725edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 726edd16368SStephen M. Cameron unsigned long flags; 727edd16368SStephen M. Cameron unsigned char sn[16]; 728edd16368SStephen M. Cameron 729edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 730edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 731edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 732edd16368SStephen M. Cameron hdev = sdev->hostdata; 733edd16368SStephen M. Cameron if (!hdev) { 734edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 735edd16368SStephen M. Cameron return -ENODEV; 736edd16368SStephen M. Cameron } 737edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 738edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 739edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 740edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 741edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 742edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 743edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 744edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 745edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 746edd16368SStephen M. Cameron } 747edd16368SStephen M. Cameron 748ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev, 749ded1be4aSJoseph T Handzik struct device_attribute *attr, char *buf) 750ded1be4aSJoseph T Handzik { 751ded1be4aSJoseph T Handzik struct ctlr_info *h; 752ded1be4aSJoseph T Handzik struct scsi_device *sdev; 753ded1be4aSJoseph T Handzik struct hpsa_scsi_dev_t *hdev; 754ded1be4aSJoseph T Handzik unsigned long flags; 755ded1be4aSJoseph T Handzik u64 sas_address; 756ded1be4aSJoseph T Handzik 757ded1be4aSJoseph T Handzik sdev = to_scsi_device(dev); 758ded1be4aSJoseph T Handzik h = sdev_to_hba(sdev); 759ded1be4aSJoseph T Handzik spin_lock_irqsave(&h->lock, flags); 760ded1be4aSJoseph T Handzik hdev = sdev->hostdata; 761ded1be4aSJoseph T Handzik if (!hdev || is_logical_device(hdev) || !hdev->expose_device) { 762ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 763ded1be4aSJoseph T Handzik return -ENODEV; 764ded1be4aSJoseph T Handzik } 765ded1be4aSJoseph T Handzik sas_address = hdev->sas_address; 766ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 767ded1be4aSJoseph T Handzik 768ded1be4aSJoseph T Handzik return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address); 769ded1be4aSJoseph T Handzik } 770ded1be4aSJoseph T Handzik 771c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 772c1988684SScott Teel struct device_attribute *attr, char *buf) 773c1988684SScott Teel { 774c1988684SScott Teel struct ctlr_info *h; 775c1988684SScott Teel struct scsi_device *sdev; 776c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 777c1988684SScott Teel unsigned long flags; 778c1988684SScott Teel int offload_enabled; 779c1988684SScott Teel 780c1988684SScott Teel sdev = to_scsi_device(dev); 781c1988684SScott Teel h = sdev_to_hba(sdev); 782c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 783c1988684SScott Teel hdev = sdev->hostdata; 784c1988684SScott Teel if (!hdev) { 785c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 786c1988684SScott Teel return -ENODEV; 787c1988684SScott Teel } 788c1988684SScott Teel offload_enabled = hdev->offload_enabled; 789c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 790b2582a65SDon Brace 791b2582a65SDon Brace if (hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) 792c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 793b2582a65SDon Brace else 794b2582a65SDon Brace return snprintf(buf, 40, "%s\n", 795b2582a65SDon Brace "Not applicable for a controller"); 796c1988684SScott Teel } 797c1988684SScott Teel 7988270b862SJoe Handzik #define MAX_PATHS 8 7998270b862SJoe Handzik static ssize_t path_info_show(struct device *dev, 8008270b862SJoe Handzik struct device_attribute *attr, char *buf) 8018270b862SJoe Handzik { 8028270b862SJoe Handzik struct ctlr_info *h; 8038270b862SJoe Handzik struct scsi_device *sdev; 8048270b862SJoe Handzik struct hpsa_scsi_dev_t *hdev; 8058270b862SJoe Handzik unsigned long flags; 8068270b862SJoe Handzik int i; 8078270b862SJoe Handzik int output_len = 0; 8088270b862SJoe Handzik u8 box; 8098270b862SJoe Handzik u8 bay; 8108270b862SJoe Handzik u8 path_map_index = 0; 8118270b862SJoe Handzik char *active; 8128270b862SJoe Handzik unsigned char phys_connector[2]; 8138270b862SJoe Handzik 8148270b862SJoe Handzik sdev = to_scsi_device(dev); 8158270b862SJoe Handzik h = sdev_to_hba(sdev); 8168270b862SJoe Handzik spin_lock_irqsave(&h->devlock, flags); 8178270b862SJoe Handzik hdev = sdev->hostdata; 8188270b862SJoe Handzik if (!hdev) { 8198270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8208270b862SJoe Handzik return -ENODEV; 8218270b862SJoe Handzik } 8228270b862SJoe Handzik 8238270b862SJoe Handzik bay = hdev->bay; 8248270b862SJoe Handzik for (i = 0; i < MAX_PATHS; i++) { 8258270b862SJoe Handzik path_map_index = 1<<i; 8268270b862SJoe Handzik if (i == hdev->active_path_index) 8278270b862SJoe Handzik active = "Active"; 8288270b862SJoe Handzik else if (hdev->path_map & path_map_index) 8298270b862SJoe Handzik active = "Inactive"; 8308270b862SJoe Handzik else 8318270b862SJoe Handzik continue; 8328270b862SJoe Handzik 8331faf072cSRasmus Villemoes output_len += scnprintf(buf + output_len, 8341faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8351faf072cSRasmus Villemoes "[%d:%d:%d:%d] %20.20s ", 8368270b862SJoe Handzik h->scsi_host->host_no, 8378270b862SJoe Handzik hdev->bus, hdev->target, hdev->lun, 8388270b862SJoe Handzik scsi_device_type(hdev->devtype)); 8398270b862SJoe Handzik 840cca8f13bSDon Brace if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) { 8412708f295SDon Brace output_len += scnprintf(buf + output_len, 8421faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8431faf072cSRasmus Villemoes "%s\n", active); 8448270b862SJoe Handzik continue; 8458270b862SJoe Handzik } 8468270b862SJoe Handzik 8478270b862SJoe Handzik box = hdev->box[i]; 8488270b862SJoe Handzik memcpy(&phys_connector, &hdev->phys_connector[i], 8498270b862SJoe Handzik sizeof(phys_connector)); 8508270b862SJoe Handzik if (phys_connector[0] < '0') 8518270b862SJoe Handzik phys_connector[0] = '0'; 8528270b862SJoe Handzik if (phys_connector[1] < '0') 8538270b862SJoe Handzik phys_connector[1] = '0'; 8542708f295SDon Brace output_len += scnprintf(buf + output_len, 8551faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8568270b862SJoe Handzik "PORT: %.2s ", 8578270b862SJoe Handzik phys_connector); 858af15ed36SDon Brace if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) && 859af15ed36SDon Brace hdev->expose_device) { 8608270b862SJoe Handzik if (box == 0 || box == 0xFF) { 8612708f295SDon Brace output_len += scnprintf(buf + output_len, 8621faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8638270b862SJoe Handzik "BAY: %hhu %s\n", 8648270b862SJoe Handzik bay, active); 8658270b862SJoe Handzik } else { 8662708f295SDon Brace output_len += scnprintf(buf + output_len, 8671faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8688270b862SJoe Handzik "BOX: %hhu BAY: %hhu %s\n", 8698270b862SJoe Handzik box, bay, active); 8708270b862SJoe Handzik } 8718270b862SJoe Handzik } else if (box != 0 && box != 0xFF) { 8722708f295SDon Brace output_len += scnprintf(buf + output_len, 8731faf072cSRasmus Villemoes PAGE_SIZE - output_len, "BOX: %hhu %s\n", 8748270b862SJoe Handzik box, active); 8758270b862SJoe Handzik } else 8762708f295SDon Brace output_len += scnprintf(buf + output_len, 8771faf072cSRasmus Villemoes PAGE_SIZE - output_len, "%s\n", active); 8788270b862SJoe Handzik } 8798270b862SJoe Handzik 8808270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8811faf072cSRasmus Villemoes return output_len; 8828270b862SJoe Handzik } 8838270b862SJoe Handzik 88416961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev, 88516961204SHannes Reinecke struct device_attribute *attr, char *buf) 88616961204SHannes Reinecke { 88716961204SHannes Reinecke struct ctlr_info *h; 88816961204SHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 88916961204SHannes Reinecke 89016961204SHannes Reinecke h = shost_to_hba(shost); 89116961204SHannes Reinecke return snprintf(buf, 20, "%d\n", h->ctlr); 89216961204SHannes Reinecke } 89316961204SHannes Reinecke 894135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev, 895135ae6edSHannes Reinecke struct device_attribute *attr, char *buf) 896135ae6edSHannes Reinecke { 897135ae6edSHannes Reinecke struct ctlr_info *h; 898135ae6edSHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 899135ae6edSHannes Reinecke 900135ae6edSHannes Reinecke h = shost_to_hba(shost); 901135ae6edSHannes Reinecke return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0); 902135ae6edSHannes Reinecke } 903135ae6edSHannes Reinecke 9043f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 9053f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 9063f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 9073f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 908ded1be4aSJoseph T Handzik static DEVICE_ATTR(sas_address, S_IRUGO, sas_address_show, NULL); 909c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 910c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 9118270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL); 912da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 913da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 914da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 9152ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 9162ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 9173f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 9183f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 9193f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 9203f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 9213f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 9223f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 923941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 924941b1cdaSStephen M. Cameron host_show_resettable, NULL); 925e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 926e985c58fSStephen Cameron host_show_lockup_detected, NULL); 92716961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO, 92816961204SHannes Reinecke host_show_ctlr_num, NULL); 929135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO, 930135ae6edSHannes Reinecke host_show_legacy_board, NULL); 9313f5eac3aSStephen M. Cameron 9323f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 9333f5eac3aSStephen M. Cameron &dev_attr_raid_level, 9343f5eac3aSStephen M. Cameron &dev_attr_lunid, 9353f5eac3aSStephen M. Cameron &dev_attr_unique_id, 936c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 9378270b862SJoe Handzik &dev_attr_path_info, 938ded1be4aSJoseph T Handzik &dev_attr_sas_address, 9393f5eac3aSStephen M. Cameron NULL, 9403f5eac3aSStephen M. Cameron }; 9413f5eac3aSStephen M. Cameron 9423f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 9433f5eac3aSStephen M. Cameron &dev_attr_rescan, 9443f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 9453f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 9463f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 947941b1cdaSStephen M. Cameron &dev_attr_resettable, 948da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 9492ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 950fb53c439STomas Henzl &dev_attr_lockup_detected, 95116961204SHannes Reinecke &dev_attr_ctlr_num, 952135ae6edSHannes Reinecke &dev_attr_legacy_board, 9533f5eac3aSStephen M. Cameron NULL, 9543f5eac3aSStephen M. Cameron }; 9553f5eac3aSStephen M. Cameron 95608ec46f6SDon Brace #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_DRIVER +\ 95708ec46f6SDon Brace HPSA_MAX_CONCURRENT_PASSTHRUS) 95841ce4c35SStephen Cameron 9593f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 9603f5eac3aSStephen M. Cameron .module = THIS_MODULE, 961f79cfec6SStephen M. Cameron .name = HPSA, 962f79cfec6SStephen M. Cameron .proc_name = HPSA, 9633f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 9643f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 9653f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 9667c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 9673f5eac3aSStephen M. Cameron .this_id = -1, 9683f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 9693f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 9703f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 9713f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 97241ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 9733f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 9743f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 9753f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 9763f5eac3aSStephen M. Cameron #endif 9773f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 9783f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 979e2c7b433SYadan Fan .max_sectors = 1024, 98054b2b50cSMartin K. Petersen .no_write_same = 1, 9813f5eac3aSStephen M. Cameron }; 9823f5eac3aSStephen M. Cameron 983254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 9843f5eac3aSStephen M. Cameron { 9853f5eac3aSStephen M. Cameron u32 a; 986072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 9873f5eac3aSStephen M. Cameron 988e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 989e1f7de0cSMatt Gates return h->access.command_completed(h, q); 990e1f7de0cSMatt Gates 9913f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 992254f796bSMatt Gates return h->access.command_completed(h, q); 9933f5eac3aSStephen M. Cameron 994254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 995254f796bSMatt Gates a = rq->head[rq->current_entry]; 996254f796bSMatt Gates rq->current_entry++; 9970cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 9983f5eac3aSStephen M. Cameron } else { 9993f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 10003f5eac3aSStephen M. Cameron } 10013f5eac3aSStephen M. Cameron /* Check for wraparound */ 1002254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 1003254f796bSMatt Gates rq->current_entry = 0; 1004254f796bSMatt Gates rq->wraparound ^= 1; 10053f5eac3aSStephen M. Cameron } 10063f5eac3aSStephen M. Cameron return a; 10073f5eac3aSStephen M. Cameron } 10083f5eac3aSStephen M. Cameron 1009c349775eSScott Teel /* 1010c349775eSScott Teel * There are some special bits in the bus address of the 1011c349775eSScott Teel * command that we have to set for the controller to know 1012c349775eSScott Teel * how to process the command: 1013c349775eSScott Teel * 1014c349775eSScott Teel * Normal performant mode: 1015c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 1016c349775eSScott Teel * bits 1-3 = block fetch table entry 1017c349775eSScott Teel * bits 4-6 = command type (== 0) 1018c349775eSScott Teel * 1019c349775eSScott Teel * ioaccel1 mode: 1020c349775eSScott Teel * bit 0 = "performant mode" bit. 1021c349775eSScott Teel * bits 1-3 = block fetch table entry 1022c349775eSScott Teel * bits 4-6 = command type (== 110) 1023c349775eSScott Teel * (command type is needed because ioaccel1 mode 1024c349775eSScott Teel * commands are submitted through the same register as normal 1025c349775eSScott Teel * mode commands, so this is how the controller knows whether 1026c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 1027c349775eSScott Teel * 1028c349775eSScott Teel * ioaccel2 mode: 1029c349775eSScott Teel * bit 0 = "performant mode" bit. 1030c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 1031c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 1032c349775eSScott Teel * a separate special register for submitting commands. 1033c349775eSScott Teel */ 1034c349775eSScott Teel 103525163bd5SWebb Scales /* 103625163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 10373f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 10383f5eac3aSStephen M. Cameron * register number 10393f5eac3aSStephen M. Cameron */ 104025163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 104125163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 104225163bd5SWebb Scales int reply_queue) 10433f5eac3aSStephen M. Cameron { 1044254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 10453f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 1046bc2bb154SChristoph Hellwig if (unlikely(!h->msix_vectors)) 104725163bd5SWebb Scales return; 104825163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1049254f796bSMatt Gates c->Header.ReplyQueue = 1050804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 105125163bd5SWebb Scales else 105225163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 1053254f796bSMatt Gates } 10543f5eac3aSStephen M. Cameron } 10553f5eac3aSStephen M. Cameron 1056c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 105725163bd5SWebb Scales struct CommandList *c, 105825163bd5SWebb Scales int reply_queue) 1059c349775eSScott Teel { 1060c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 1061c349775eSScott Teel 106225163bd5SWebb Scales /* 106325163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1064c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1065c349775eSScott Teel */ 106625163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1067c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 106825163bd5SWebb Scales else 106925163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 107025163bd5SWebb Scales /* 107125163bd5SWebb Scales * Set the bits in the address sent down to include: 1072c349775eSScott Teel * - performant mode bit (bit 0) 1073c349775eSScott Teel * - pull count (bits 1-3) 1074c349775eSScott Teel * - command type (bits 4-6) 1075c349775eSScott Teel */ 1076c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 1077c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 1078c349775eSScott Teel } 1079c349775eSScott Teel 10808be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 10818be986ccSStephen Cameron struct CommandList *c, 10828be986ccSStephen Cameron int reply_queue) 10838be986ccSStephen Cameron { 10848be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 10858be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 10868be986ccSStephen Cameron 10878be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 10888be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 10898be986ccSStephen Cameron */ 10908be986ccSStephen Cameron if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 10918be986ccSStephen Cameron cp->reply_queue = smp_processor_id() % h->nreply_queues; 10928be986ccSStephen Cameron else 10938be986ccSStephen Cameron cp->reply_queue = reply_queue % h->nreply_queues; 10948be986ccSStephen Cameron /* Set the bits in the address sent down to include: 10958be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 10968be986ccSStephen Cameron * - pull count (bits 0-3) 10978be986ccSStephen Cameron * - command type isn't needed for ioaccel2 10988be986ccSStephen Cameron */ 10998be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 11008be986ccSStephen Cameron } 11018be986ccSStephen Cameron 1102c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 110325163bd5SWebb Scales struct CommandList *c, 110425163bd5SWebb Scales int reply_queue) 1105c349775eSScott Teel { 1106c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 1107c349775eSScott Teel 110825163bd5SWebb Scales /* 110925163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1110c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1111c349775eSScott Teel */ 111225163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1113c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 111425163bd5SWebb Scales else 111525163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 111625163bd5SWebb Scales /* 111725163bd5SWebb Scales * Set the bits in the address sent down to include: 1118c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 1119c349775eSScott Teel * - pull count (bits 0-3) 1120c349775eSScott Teel * - command type isn't needed for ioaccel2 1121c349775eSScott Teel */ 1122c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 1123c349775eSScott Teel } 1124c349775eSScott Teel 1125e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 1126e85c5974SStephen M. Cameron { 1127e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 1128e85c5974SStephen M. Cameron } 1129e85c5974SStephen M. Cameron 1130e85c5974SStephen M. Cameron /* 1131e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 1132e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 1133e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 1134e85c5974SStephen M. Cameron */ 1135e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 1136e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 11373d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ) 1138e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 1139e85c5974SStephen M. Cameron struct CommandList *c) 1140e85c5974SStephen M. Cameron { 1141e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 1142e85c5974SStephen M. Cameron return; 1143e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 1144e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 1145e85c5974SStephen M. Cameron } 1146e85c5974SStephen M. Cameron 1147e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 1148e85c5974SStephen M. Cameron struct CommandList *c) 1149e85c5974SStephen M. Cameron { 1150e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 1151e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 1152e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 1153e85c5974SStephen M. Cameron } 1154e85c5974SStephen M. Cameron 115525163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 115625163bd5SWebb Scales struct CommandList *c, int reply_queue) 11573f5eac3aSStephen M. Cameron { 1158c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 1159c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 1160c349775eSScott Teel switch (c->cmd_type) { 1161c349775eSScott Teel case CMD_IOACCEL1: 116225163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 1163c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 1164c349775eSScott Teel break; 1165c349775eSScott Teel case CMD_IOACCEL2: 116625163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 1167c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 1168c349775eSScott Teel break; 11698be986ccSStephen Cameron case IOACCEL2_TMF: 11708be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 11718be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 11728be986ccSStephen Cameron break; 1173c349775eSScott Teel default: 117425163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 1175f2405db8SDon Brace h->access.submit_command(h, c); 11763f5eac3aSStephen M. Cameron } 1177c05e8866SStephen Cameron } 11783f5eac3aSStephen M. Cameron 1179a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 118025163bd5SWebb Scales { 1181d604f533SWebb Scales if (unlikely(hpsa_is_pending_event(c))) 1182a58e7e53SWebb Scales return finish_cmd(c); 1183a58e7e53SWebb Scales 118425163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 118525163bd5SWebb Scales } 118625163bd5SWebb Scales 11873f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 11883f5eac3aSStephen M. Cameron { 11893f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 11903f5eac3aSStephen M. Cameron } 11913f5eac3aSStephen M. Cameron 11923f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 11933f5eac3aSStephen M. Cameron { 11943f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 11953f5eac3aSStephen M. Cameron return 0; 11963f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 11973f5eac3aSStephen M. Cameron return 1; 11983f5eac3aSStephen M. Cameron return 0; 11993f5eac3aSStephen M. Cameron } 12003f5eac3aSStephen M. Cameron 1201edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1202edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1203edd16368SStephen M. Cameron { 1204edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1205edd16368SStephen M. Cameron * assumes h->devlock is held 1206edd16368SStephen M. Cameron */ 1207edd16368SStephen M. Cameron int i, found = 0; 1208cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1209edd16368SStephen M. Cameron 1210263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1211edd16368SStephen M. Cameron 1212edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1213edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1214263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1215edd16368SStephen M. Cameron } 1216edd16368SStephen M. Cameron 1217263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1218263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1219edd16368SStephen M. Cameron /* *bus = 1; */ 1220edd16368SStephen M. Cameron *target = i; 1221edd16368SStephen M. Cameron *lun = 0; 1222edd16368SStephen M. Cameron found = 1; 1223edd16368SStephen M. Cameron } 1224edd16368SStephen M. Cameron return !found; 1225edd16368SStephen M. Cameron } 1226edd16368SStephen M. Cameron 12271d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 12280d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 12290d96ef5fSWebb Scales { 12307c59a0d4SDon Brace #define LABEL_SIZE 25 12317c59a0d4SDon Brace char label[LABEL_SIZE]; 12327c59a0d4SDon Brace 12339975ec9dSDon Brace if (h == NULL || h->pdev == NULL || h->scsi_host == NULL) 12349975ec9dSDon Brace return; 12359975ec9dSDon Brace 12367c59a0d4SDon Brace switch (dev->devtype) { 12377c59a0d4SDon Brace case TYPE_RAID: 12387c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "controller"); 12397c59a0d4SDon Brace break; 12407c59a0d4SDon Brace case TYPE_ENCLOSURE: 12417c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "enclosure"); 12427c59a0d4SDon Brace break; 12437c59a0d4SDon Brace case TYPE_DISK: 1244af15ed36SDon Brace case TYPE_ZBC: 12457c59a0d4SDon Brace if (dev->external) 12467c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "external"); 12477c59a0d4SDon Brace else if (!is_logical_dev_addr_mode(dev->scsi3addr)) 12487c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "%s", 12497c59a0d4SDon Brace raid_label[PHYSICAL_DRIVE]); 12507c59a0d4SDon Brace else 12517c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "RAID-%s", 12527c59a0d4SDon Brace dev->raid_level > RAID_UNKNOWN ? "?" : 12537c59a0d4SDon Brace raid_label[dev->raid_level]); 12547c59a0d4SDon Brace break; 12557c59a0d4SDon Brace case TYPE_ROM: 12567c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "rom"); 12577c59a0d4SDon Brace break; 12587c59a0d4SDon Brace case TYPE_TAPE: 12597c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "tape"); 12607c59a0d4SDon Brace break; 12617c59a0d4SDon Brace case TYPE_MEDIUM_CHANGER: 12627c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "changer"); 12637c59a0d4SDon Brace break; 12647c59a0d4SDon Brace default: 12657c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "UNKNOWN"); 12667c59a0d4SDon Brace break; 12677c59a0d4SDon Brace } 12687c59a0d4SDon Brace 12690d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 12707c59a0d4SDon Brace "scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n", 12710d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 12720d96ef5fSWebb Scales description, 12730d96ef5fSWebb Scales scsi_device_type(dev->devtype), 12740d96ef5fSWebb Scales dev->vendor, 12750d96ef5fSWebb Scales dev->model, 12767c59a0d4SDon Brace label, 12770d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 1278b2582a65SDon Brace dev->offload_to_be_enabled ? '+' : '-', 12792a168208SKevin Barnett dev->expose_device); 12800d96ef5fSWebb Scales } 12810d96ef5fSWebb Scales 1282edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 12838aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h, 1284edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1285edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1286edd16368SStephen M. Cameron { 1287edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1288edd16368SStephen M. Cameron int n = h->ndevices; 1289edd16368SStephen M. Cameron int i; 1290edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1291edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1292edd16368SStephen M. Cameron 1293cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1294edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1295edd16368SStephen M. Cameron "inaccessible.\n"); 1296edd16368SStephen M. Cameron return -1; 1297edd16368SStephen M. Cameron } 1298edd16368SStephen M. Cameron 1299edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1300edd16368SStephen M. Cameron if (device->lun != -1) 1301edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1302edd16368SStephen M. Cameron goto lun_assigned; 1303edd16368SStephen M. Cameron 1304edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1305edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 13062b08b3e9SDon Brace * unit no, zero otherwise. 1307edd16368SStephen M. Cameron */ 1308edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1309edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1310edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1311edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1312edd16368SStephen M. Cameron return -1; 1313edd16368SStephen M. Cameron goto lun_assigned; 1314edd16368SStephen M. Cameron } 1315edd16368SStephen M. Cameron 1316edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1317edd16368SStephen M. Cameron * Search through our list and find the device which 13189a4178b7Sshane.seymour * has the same 8 byte LUN address, excepting byte 4 and 5. 1319edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1320edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1321edd16368SStephen M. Cameron */ 1322edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1323edd16368SStephen M. Cameron addr1[4] = 0; 13249a4178b7Sshane.seymour addr1[5] = 0; 1325edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1326edd16368SStephen M. Cameron sd = h->dev[i]; 1327edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1328edd16368SStephen M. Cameron addr2[4] = 0; 13299a4178b7Sshane.seymour addr2[5] = 0; 13309a4178b7Sshane.seymour /* differ only in byte 4 and 5? */ 1331edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1332edd16368SStephen M. Cameron device->bus = sd->bus; 1333edd16368SStephen M. Cameron device->target = sd->target; 1334edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1335edd16368SStephen M. Cameron break; 1336edd16368SStephen M. Cameron } 1337edd16368SStephen M. Cameron } 1338edd16368SStephen M. Cameron if (device->lun == -1) { 1339edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1340edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1341edd16368SStephen M. Cameron "configuration.\n"); 1342edd16368SStephen M. Cameron return -1; 1343edd16368SStephen M. Cameron } 1344edd16368SStephen M. Cameron 1345edd16368SStephen M. Cameron lun_assigned: 1346edd16368SStephen M. Cameron 1347edd16368SStephen M. Cameron h->dev[n] = device; 1348edd16368SStephen M. Cameron h->ndevices++; 1349edd16368SStephen M. Cameron added[*nadded] = device; 1350edd16368SStephen M. Cameron (*nadded)++; 13510d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 13522a168208SKevin Barnett device->expose_device ? "added" : "masked"); 1353edd16368SStephen M. Cameron return 0; 1354edd16368SStephen M. Cameron } 1355edd16368SStephen M. Cameron 1356b2582a65SDon Brace /* 1357b2582a65SDon Brace * Called during a scan operation. 1358b2582a65SDon Brace * 1359b2582a65SDon Brace * Update an entry in h->dev[] array. 1360b2582a65SDon Brace */ 13618aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h, 1362bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1363bd9244f7SScott Teel { 1364bd9244f7SScott Teel /* assumes h->devlock is held */ 1365bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1366bd9244f7SScott Teel 1367bd9244f7SScott Teel /* Raid level changed. */ 1368bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1369250fb125SStephen M. Cameron 1370b2582a65SDon Brace /* 1371b2582a65SDon Brace * ioacccel_handle may have changed for a dual domain disk 1372b2582a65SDon Brace */ 1373b2582a65SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1374b2582a65SDon Brace 137503383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 1376b2582a65SDon Brace if (new_entry->offload_config && new_entry->offload_to_be_enabled) { 137703383736SDon Brace /* 137803383736SDon Brace * if drive is newly offload_enabled, we want to copy the 137903383736SDon Brace * raid map data first. If previously offload_enabled and 138003383736SDon Brace * offload_config were set, raid map data had better be 1381b2582a65SDon Brace * the same as it was before. If raid map data has changed 138203383736SDon Brace * then it had better be the case that 138303383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 138403383736SDon Brace */ 13859fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 138603383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 138703383736SDon Brace } 1388b2582a65SDon Brace if (new_entry->offload_to_be_enabled) { 1389a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1390a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1391a3144e0bSJoe Handzik } 1392a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 139303383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 139403383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 139503383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1396250fb125SStephen M. Cameron 139741ce4c35SStephen Cameron /* 139841ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 1399b2582a65SDon Brace * ioaccel on until we can update h->dev[entry]->phys_disk[], but we 140041ce4c35SStephen Cameron * can't do that until all the devices are updated. 140141ce4c35SStephen Cameron */ 1402b2582a65SDon Brace h->dev[entry]->offload_to_be_enabled = new_entry->offload_to_be_enabled; 1403b2582a65SDon Brace 1404b2582a65SDon Brace /* 1405b2582a65SDon Brace * turn ioaccel off immediately if told to do so. 1406b2582a65SDon Brace */ 1407b2582a65SDon Brace if (!new_entry->offload_to_be_enabled) 140841ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 140941ce4c35SStephen Cameron 14100d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1411bd9244f7SScott Teel } 1412bd9244f7SScott Teel 14132a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 14148aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h, 14152a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 14162a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 14172a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 14182a8ccf31SStephen M. Cameron { 14192a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1420cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 14212a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 14222a8ccf31SStephen M. Cameron (*nremoved)++; 142301350d05SStephen M. Cameron 142401350d05SStephen M. Cameron /* 142501350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 142601350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 142701350d05SStephen M. Cameron */ 142801350d05SStephen M. Cameron if (new_entry->target == -1) { 142901350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 143001350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 143101350d05SStephen M. Cameron } 143201350d05SStephen M. Cameron 14332a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 14342a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 14352a8ccf31SStephen M. Cameron (*nadded)++; 1436b2582a65SDon Brace 14370d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 14382a8ccf31SStephen M. Cameron } 14392a8ccf31SStephen M. Cameron 1440edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 14418aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry, 1442edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1443edd16368SStephen M. Cameron { 1444edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1445edd16368SStephen M. Cameron int i; 1446edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1447edd16368SStephen M. Cameron 1448cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1449edd16368SStephen M. Cameron 1450edd16368SStephen M. Cameron sd = h->dev[entry]; 1451edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1452edd16368SStephen M. Cameron (*nremoved)++; 1453edd16368SStephen M. Cameron 1454edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1455edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1456edd16368SStephen M. Cameron h->ndevices--; 14570d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1458edd16368SStephen M. Cameron } 1459edd16368SStephen M. Cameron 1460edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1461edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1462edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1463edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1464edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1465edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1466edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1467edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1468edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1469edd16368SStephen M. Cameron 1470edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1471edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1472edd16368SStephen M. Cameron { 1473edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1474edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1475edd16368SStephen M. Cameron */ 1476edd16368SStephen M. Cameron unsigned long flags; 1477edd16368SStephen M. Cameron int i, j; 1478edd16368SStephen M. Cameron 1479edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1480edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1481edd16368SStephen M. Cameron if (h->dev[i] == added) { 1482edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1483edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1484edd16368SStephen M. Cameron h->ndevices--; 1485edd16368SStephen M. Cameron break; 1486edd16368SStephen M. Cameron } 1487edd16368SStephen M. Cameron } 1488edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1489edd16368SStephen M. Cameron kfree(added); 1490edd16368SStephen M. Cameron } 1491edd16368SStephen M. Cameron 1492edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1493edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1494edd16368SStephen M. Cameron { 1495edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1496edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1497edd16368SStephen M. Cameron * to differ first 1498edd16368SStephen M. Cameron */ 1499edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1500edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1501edd16368SStephen M. Cameron return 0; 1502edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1503edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1504edd16368SStephen M. Cameron return 0; 1505edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1506edd16368SStephen M. Cameron return 0; 1507edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1508edd16368SStephen M. Cameron return 0; 1509edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1510edd16368SStephen M. Cameron return 0; 1511edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1512edd16368SStephen M. Cameron return 0; 1513edd16368SStephen M. Cameron return 1; 1514edd16368SStephen M. Cameron } 1515edd16368SStephen M. Cameron 1516bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1517bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1518bd9244f7SScott Teel { 1519bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1520bd9244f7SScott Teel * that the device is a different device, nor that the OS 1521bd9244f7SScott Teel * needs to be told anything about the change. 1522bd9244f7SScott Teel */ 1523bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1524bd9244f7SScott Teel return 1; 1525250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1526250fb125SStephen M. Cameron return 1; 1527b2582a65SDon Brace if (dev1->offload_to_be_enabled != dev2->offload_to_be_enabled) 1528250fb125SStephen M. Cameron return 1; 152993849508SDon Brace if (!is_logical_dev_addr_mode(dev1->scsi3addr)) 153003383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 153103383736SDon Brace return 1; 1532b2582a65SDon Brace /* 1533b2582a65SDon Brace * This can happen for dual domain devices. An active 1534b2582a65SDon Brace * path change causes the ioaccel handle to change 1535b2582a65SDon Brace * 1536b2582a65SDon Brace * for example note the handle differences between p0 and p1 1537b2582a65SDon Brace * Device WWN ,WWN hash,Handle 1538b2582a65SDon Brace * D016 p0|0x3 [02]P2E:01:01,0x5000C5005FC4DACA,0x9B5616,0x01030003 1539b2582a65SDon Brace * p1 0x5000C5005FC4DAC9,0x6798C0,0x00040004 1540b2582a65SDon Brace */ 1541b2582a65SDon Brace if (dev1->ioaccel_handle != dev2->ioaccel_handle) 1542b2582a65SDon Brace return 1; 1543bd9244f7SScott Teel return 0; 1544bd9244f7SScott Teel } 1545bd9244f7SScott Teel 1546edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1547edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1548edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1549bd9244f7SScott Teel * location in *index. 1550bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1551bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1552bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1553edd16368SStephen M. Cameron */ 1554edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1555edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1556edd16368SStephen M. Cameron int *index) 1557edd16368SStephen M. Cameron { 1558edd16368SStephen M. Cameron int i; 1559edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1560edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1561edd16368SStephen M. Cameron #define DEVICE_SAME 2 1562bd9244f7SScott Teel #define DEVICE_UPDATED 3 15631d33d85dSDon Brace if (needle == NULL) 15641d33d85dSDon Brace return DEVICE_NOT_FOUND; 15651d33d85dSDon Brace 1566edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 156723231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 156823231048SStephen M. Cameron continue; 1569edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1570edd16368SStephen M. Cameron *index = i; 1571bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1572bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1573bd9244f7SScott Teel return DEVICE_UPDATED; 1574edd16368SStephen M. Cameron return DEVICE_SAME; 1575bd9244f7SScott Teel } else { 15769846590eSStephen M. Cameron /* Keep offline devices offline */ 15779846590eSStephen M. Cameron if (needle->volume_offline) 15789846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1579edd16368SStephen M. Cameron return DEVICE_CHANGED; 1580edd16368SStephen M. Cameron } 1581edd16368SStephen M. Cameron } 1582bd9244f7SScott Teel } 1583edd16368SStephen M. Cameron *index = -1; 1584edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1585edd16368SStephen M. Cameron } 1586edd16368SStephen M. Cameron 15879846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 15889846590eSStephen M. Cameron unsigned char scsi3addr[]) 15899846590eSStephen M. Cameron { 15909846590eSStephen M. Cameron struct offline_device_entry *device; 15919846590eSStephen M. Cameron unsigned long flags; 15929846590eSStephen M. Cameron 15939846590eSStephen M. Cameron /* Check to see if device is already on the list */ 15949846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 15959846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 15969846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 15979846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 15989846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15999846590eSStephen M. Cameron return; 16009846590eSStephen M. Cameron } 16019846590eSStephen M. Cameron } 16029846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 16039846590eSStephen M. Cameron 16049846590eSStephen M. Cameron /* Device is not on the list, add it. */ 16059846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 16067e8a9486SAmit Kushwaha if (!device) 16079846590eSStephen M. Cameron return; 16087e8a9486SAmit Kushwaha 16099846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 16109846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 16119846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 16129846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 16139846590eSStephen M. Cameron } 16149846590eSStephen M. Cameron 16159846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 16169846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 16179846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 16189846590eSStephen M. Cameron { 16199846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 16209846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16219846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 16229846590eSStephen M. Cameron h->scsi_host->host_no, 16239846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16249846590eSStephen M. Cameron switch (sd->volume_offline) { 16259846590eSStephen M. Cameron case HPSA_LV_OK: 16269846590eSStephen M. Cameron break; 16279846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 16289846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16299846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 16309846590eSStephen M. Cameron h->scsi_host->host_no, 16319846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16329846590eSStephen M. Cameron break; 16335ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 16345ca01204SScott Benesh dev_info(&h->pdev->dev, 16355ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n", 16365ca01204SScott Benesh h->scsi_host->host_no, 16375ca01204SScott Benesh sd->bus, sd->target, sd->lun); 16385ca01204SScott Benesh break; 16399846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 16409846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16415ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n", 16429846590eSStephen M. Cameron h->scsi_host->host_no, 16439846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16449846590eSStephen M. Cameron break; 16459846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 16469846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16479846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 16489846590eSStephen M. Cameron h->scsi_host->host_no, 16499846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16509846590eSStephen M. Cameron break; 16519846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 16529846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16539846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 16549846590eSStephen M. Cameron h->scsi_host->host_no, 16559846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16569846590eSStephen M. Cameron break; 16579846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 16589846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16599846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 16609846590eSStephen M. Cameron h->scsi_host->host_no, 16619846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16629846590eSStephen M. Cameron break; 16639846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 16649846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16659846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 16669846590eSStephen M. Cameron h->scsi_host->host_no, 16679846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16689846590eSStephen M. Cameron break; 16699846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 16709846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16719846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 16729846590eSStephen M. Cameron h->scsi_host->host_no, 16739846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16749846590eSStephen M. Cameron break; 16759846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 16769846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16779846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 16789846590eSStephen M. Cameron h->scsi_host->host_no, 16799846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16809846590eSStephen M. Cameron break; 16819846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 16829846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16839846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 16849846590eSStephen M. Cameron h->scsi_host->host_no, 16859846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16869846590eSStephen M. Cameron break; 16879846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 16889846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16899846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 16909846590eSStephen M. Cameron h->scsi_host->host_no, 16919846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16929846590eSStephen M. Cameron break; 16939846590eSStephen M. Cameron } 16949846590eSStephen M. Cameron } 16959846590eSStephen M. Cameron 169603383736SDon Brace /* 169703383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 169803383736SDon Brace * raid offload configured. 169903383736SDon Brace */ 170003383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 170103383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 170203383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 170303383736SDon Brace { 170403383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 170503383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 170603383736SDon Brace int i, j; 170703383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 170803383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 170903383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 171003383736SDon Brace le16_to_cpu(map->layout_map_count) * 171103383736SDon Brace total_disks_per_row; 171203383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 171303383736SDon Brace total_disks_per_row; 171403383736SDon Brace int qdepth; 171503383736SDon Brace 171603383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 171703383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 171803383736SDon Brace 1719d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1720d604f533SWebb Scales 172103383736SDon Brace qdepth = 0; 172203383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 172303383736SDon Brace logical_drive->phys_disk[i] = NULL; 172403383736SDon Brace if (!logical_drive->offload_config) 172503383736SDon Brace continue; 172603383736SDon Brace for (j = 0; j < ndevices; j++) { 17271d33d85dSDon Brace if (dev[j] == NULL) 17281d33d85dSDon Brace continue; 1729ff615f06SPetros Koutoupis if (dev[j]->devtype != TYPE_DISK && 1730ff615f06SPetros Koutoupis dev[j]->devtype != TYPE_ZBC) 1731af15ed36SDon Brace continue; 1732f3f01730SKevin Barnett if (is_logical_device(dev[j])) 173303383736SDon Brace continue; 173403383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 173503383736SDon Brace continue; 173603383736SDon Brace 173703383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 173803383736SDon Brace if (i < nphys_disk) 173903383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 174003383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 174103383736SDon Brace break; 174203383736SDon Brace } 174303383736SDon Brace 174403383736SDon Brace /* 174503383736SDon Brace * This can happen if a physical drive is removed and 174603383736SDon Brace * the logical drive is degraded. In that case, the RAID 174703383736SDon Brace * map data will refer to a physical disk which isn't actually 174803383736SDon Brace * present. And in that case offload_enabled should already 174903383736SDon Brace * be 0, but we'll turn it off here just in case 175003383736SDon Brace */ 175103383736SDon Brace if (!logical_drive->phys_disk[i]) { 1752b2582a65SDon Brace dev_warn(&h->pdev->dev, 1753b2582a65SDon Brace "%s: [%d:%d:%d:%d] A phys disk component of LV is missing, turning off offload_enabled for LV.\n", 1754b2582a65SDon Brace __func__, 1755b2582a65SDon Brace h->scsi_host->host_no, logical_drive->bus, 1756b2582a65SDon Brace logical_drive->target, logical_drive->lun); 175703383736SDon Brace logical_drive->offload_enabled = 0; 175841ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 175941ce4c35SStephen Cameron logical_drive->queue_depth = 8; 176003383736SDon Brace } 176103383736SDon Brace } 176203383736SDon Brace if (nraid_map_entries) 176303383736SDon Brace /* 176403383736SDon Brace * This is correct for reads, too high for full stripe writes, 176503383736SDon Brace * way too high for partial stripe writes 176603383736SDon Brace */ 176703383736SDon Brace logical_drive->queue_depth = qdepth; 17682c5fc363SDon Brace else { 17692c5fc363SDon Brace if (logical_drive->external) 17702c5fc363SDon Brace logical_drive->queue_depth = EXTERNAL_QD; 177103383736SDon Brace else 177203383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 177303383736SDon Brace } 17742c5fc363SDon Brace } 177503383736SDon Brace 177603383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 177703383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 177803383736SDon Brace { 177903383736SDon Brace int i; 178003383736SDon Brace 178103383736SDon Brace for (i = 0; i < ndevices; i++) { 17821d33d85dSDon Brace if (dev[i] == NULL) 17831d33d85dSDon Brace continue; 1784ff615f06SPetros Koutoupis if (dev[i]->devtype != TYPE_DISK && 1785ff615f06SPetros Koutoupis dev[i]->devtype != TYPE_ZBC) 1786af15ed36SDon Brace continue; 1787f3f01730SKevin Barnett if (!is_logical_device(dev[i])) 178803383736SDon Brace continue; 178941ce4c35SStephen Cameron 179041ce4c35SStephen Cameron /* 179141ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 179241ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 1793b2582a65SDon Brace * because we would be changing ioaccel phsy_disk[] pointers 1794b2582a65SDon Brace * on a ioaccel volume processing I/O requests. 1795b2582a65SDon Brace * 1796b2582a65SDon Brace * If an ioaccel volume status changed, initially because it was 1797b2582a65SDon Brace * re-configured and thus underwent a transformation, or 1798b2582a65SDon Brace * a drive failed, we would have received a state change 1799b2582a65SDon Brace * request and ioaccel should have been turned off. When the 1800b2582a65SDon Brace * transformation completes, we get another state change 1801b2582a65SDon Brace * request to turn ioaccel back on. In this case, we need 1802b2582a65SDon Brace * to update the ioaccel information. 1803b2582a65SDon Brace * 1804b2582a65SDon Brace * Thus: If it is not currently enabled, but will be after 1805b2582a65SDon Brace * the scan completes, make sure the ioaccel pointers 1806b2582a65SDon Brace * are up to date. 180741ce4c35SStephen Cameron */ 180841ce4c35SStephen Cameron 1809b2582a65SDon Brace if (!dev[i]->offload_enabled && dev[i]->offload_to_be_enabled) 181003383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 181103383736SDon Brace } 181203383736SDon Brace } 181303383736SDon Brace 1814096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 1815096ccff4SKevin Barnett { 1816096ccff4SKevin Barnett int rc = 0; 1817096ccff4SKevin Barnett 1818096ccff4SKevin Barnett if (!h->scsi_host) 1819096ccff4SKevin Barnett return 1; 1820096ccff4SKevin Barnett 1821d04e62b9SKevin Barnett if (is_logical_device(device)) /* RAID */ 1822096ccff4SKevin Barnett rc = scsi_add_device(h->scsi_host, device->bus, 1823096ccff4SKevin Barnett device->target, device->lun); 1824d04e62b9SKevin Barnett else /* HBA */ 1825d04e62b9SKevin Barnett rc = hpsa_add_sas_device(h->sas_host, device); 1826d04e62b9SKevin Barnett 1827096ccff4SKevin Barnett return rc; 1828096ccff4SKevin Barnett } 1829096ccff4SKevin Barnett 1830ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h, 1831ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 1832ba74fdc4SDon Brace { 1833ba74fdc4SDon Brace int i; 1834ba74fdc4SDon Brace int count = 0; 1835ba74fdc4SDon Brace 1836ba74fdc4SDon Brace for (i = 0; i < h->nr_cmds; i++) { 1837ba74fdc4SDon Brace struct CommandList *c = h->cmd_pool + i; 1838ba74fdc4SDon Brace int refcount = atomic_inc_return(&c->refcount); 1839ba74fdc4SDon Brace 1840ba74fdc4SDon Brace if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, 1841ba74fdc4SDon Brace dev->scsi3addr)) { 1842ba74fdc4SDon Brace unsigned long flags; 1843ba74fdc4SDon Brace 1844ba74fdc4SDon Brace spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 1845ba74fdc4SDon Brace if (!hpsa_is_cmd_idle(c)) 1846ba74fdc4SDon Brace ++count; 1847ba74fdc4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 1848ba74fdc4SDon Brace } 1849ba74fdc4SDon Brace 1850ba74fdc4SDon Brace cmd_free(h, c); 1851ba74fdc4SDon Brace } 1852ba74fdc4SDon Brace 1853ba74fdc4SDon Brace return count; 1854ba74fdc4SDon Brace } 1855ba74fdc4SDon Brace 1856ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h, 1857ba74fdc4SDon Brace struct hpsa_scsi_dev_t *device) 1858ba74fdc4SDon Brace { 1859ba74fdc4SDon Brace int cmds = 0; 1860ba74fdc4SDon Brace int waits = 0; 1861ba74fdc4SDon Brace 1862ba74fdc4SDon Brace while (1) { 1863ba74fdc4SDon Brace cmds = hpsa_find_outstanding_commands_for_dev(h, device); 1864ba74fdc4SDon Brace if (cmds == 0) 1865ba74fdc4SDon Brace break; 1866ba74fdc4SDon Brace if (++waits > 20) 1867ba74fdc4SDon Brace break; 1868*9211a07fSDon Brace msleep(1000); 1869*9211a07fSDon Brace } 1870*9211a07fSDon Brace 1871*9211a07fSDon Brace if (waits > 20) 1872ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 1873ba74fdc4SDon Brace "%s: removing device with %d outstanding commands!\n", 1874ba74fdc4SDon Brace __func__, cmds); 1875ba74fdc4SDon Brace } 1876ba74fdc4SDon Brace 1877096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h, 1878096ccff4SKevin Barnett struct hpsa_scsi_dev_t *device) 1879096ccff4SKevin Barnett { 1880096ccff4SKevin Barnett struct scsi_device *sdev = NULL; 1881096ccff4SKevin Barnett 1882096ccff4SKevin Barnett if (!h->scsi_host) 1883096ccff4SKevin Barnett return; 1884096ccff4SKevin Barnett 1885d04e62b9SKevin Barnett if (is_logical_device(device)) { /* RAID */ 1886096ccff4SKevin Barnett sdev = scsi_device_lookup(h->scsi_host, device->bus, 1887096ccff4SKevin Barnett device->target, device->lun); 1888096ccff4SKevin Barnett if (sdev) { 1889096ccff4SKevin Barnett scsi_remove_device(sdev); 1890096ccff4SKevin Barnett scsi_device_put(sdev); 1891096ccff4SKevin Barnett } else { 1892096ccff4SKevin Barnett /* 1893096ccff4SKevin Barnett * We don't expect to get here. Future commands 1894096ccff4SKevin Barnett * to this device will get a selection timeout as 1895096ccff4SKevin Barnett * if the device were gone. 1896096ccff4SKevin Barnett */ 1897096ccff4SKevin Barnett hpsa_show_dev_msg(KERN_WARNING, h, device, 1898096ccff4SKevin Barnett "didn't find device for removal."); 1899096ccff4SKevin Barnett } 1900ba74fdc4SDon Brace } else { /* HBA */ 1901ba74fdc4SDon Brace 1902ba74fdc4SDon Brace device->removed = 1; 1903ba74fdc4SDon Brace hpsa_wait_for_outstanding_commands_for_dev(h, device); 1904ba74fdc4SDon Brace 1905d04e62b9SKevin Barnett hpsa_remove_sas_device(device); 1906096ccff4SKevin Barnett } 1907ba74fdc4SDon Brace } 1908096ccff4SKevin Barnett 19098aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h, 1910edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1911edd16368SStephen M. Cameron { 1912edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1913edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1914edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1915edd16368SStephen M. Cameron */ 1916edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1917edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1918edd16368SStephen M. Cameron unsigned long flags; 1919edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1920edd16368SStephen M. Cameron int nadded, nremoved; 1921edd16368SStephen M. Cameron 1922da03ded0SDon Brace /* 1923da03ded0SDon Brace * A reset can cause a device status to change 1924da03ded0SDon Brace * re-schedule the scan to see what happened. 1925da03ded0SDon Brace */ 1926c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 1927da03ded0SDon Brace if (h->reset_in_progress) { 1928da03ded0SDon Brace h->drv_req_rescan = 1; 1929c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1930da03ded0SDon Brace return; 1931da03ded0SDon Brace } 1932c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1933edd16368SStephen M. Cameron 1934cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1935cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1936edd16368SStephen M. Cameron 1937edd16368SStephen M. Cameron if (!added || !removed) { 1938edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1939edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1940edd16368SStephen M. Cameron goto free_and_out; 1941edd16368SStephen M. Cameron } 1942edd16368SStephen M. Cameron 1943edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1944edd16368SStephen M. Cameron 1945edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1946edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1947edd16368SStephen M. Cameron * devices which have changed, remove the old device 1948edd16368SStephen M. Cameron * info and add the new device info. 1949bd9244f7SScott Teel * If minor device attributes change, just update 1950bd9244f7SScott Teel * the existing device structure. 1951edd16368SStephen M. Cameron */ 1952edd16368SStephen M. Cameron i = 0; 1953edd16368SStephen M. Cameron nremoved = 0; 1954edd16368SStephen M. Cameron nadded = 0; 1955edd16368SStephen M. Cameron while (i < h->ndevices) { 1956edd16368SStephen M. Cameron csd = h->dev[i]; 1957edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1958edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1959edd16368SStephen M. Cameron changes++; 19608aa60681SDon Brace hpsa_scsi_remove_entry(h, i, removed, &nremoved); 1961edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1962edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1963edd16368SStephen M. Cameron changes++; 19648aa60681SDon Brace hpsa_scsi_replace_entry(h, i, sd[entry], 19652a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1966c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1967c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1968c7f172dcSStephen M. Cameron */ 1969c7f172dcSStephen M. Cameron sd[entry] = NULL; 1970bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 19718aa60681SDon Brace hpsa_scsi_update_entry(h, i, sd[entry]); 1972edd16368SStephen M. Cameron } 1973edd16368SStephen M. Cameron i++; 1974edd16368SStephen M. Cameron } 1975edd16368SStephen M. Cameron 1976edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1977edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1978edd16368SStephen M. Cameron */ 1979edd16368SStephen M. Cameron 1980edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1981edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1982edd16368SStephen M. Cameron continue; 19839846590eSStephen M. Cameron 19849846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 19859846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 19869846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 19879846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 19889846590eSStephen M. Cameron */ 19899846590eSStephen M. Cameron if (sd[i]->volume_offline) { 19909846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 19910d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 19929846590eSStephen M. Cameron continue; 19939846590eSStephen M. Cameron } 19949846590eSStephen M. Cameron 1995edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1996edd16368SStephen M. Cameron h->ndevices, &entry); 1997edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1998edd16368SStephen M. Cameron changes++; 19998aa60681SDon Brace if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0) 2000edd16368SStephen M. Cameron break; 2001edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 2002edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 2003edd16368SStephen M. Cameron /* should never happen... */ 2004edd16368SStephen M. Cameron changes++; 2005edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2006edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 2007edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 2008edd16368SStephen M. Cameron } 2009edd16368SStephen M. Cameron } 201041ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 201141ce4c35SStephen Cameron 2012b2582a65SDon Brace /* 2013b2582a65SDon Brace * Now that h->dev[]->phys_disk[] is coherent, we can enable 201441ce4c35SStephen Cameron * any logical drives that need it enabled. 2015b2582a65SDon Brace * 2016b2582a65SDon Brace * The raid map should be current by now. 2017b2582a65SDon Brace * 2018b2582a65SDon Brace * We are updating the device list used for I/O requests. 201941ce4c35SStephen Cameron */ 20201d33d85dSDon Brace for (i = 0; i < h->ndevices; i++) { 20211d33d85dSDon Brace if (h->dev[i] == NULL) 20221d33d85dSDon Brace continue; 202341ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 20241d33d85dSDon Brace } 202541ce4c35SStephen Cameron 2026edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 2027edd16368SStephen M. Cameron 20289846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 20299846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 20309846590eSStephen M. Cameron * so don't touch h->dev[] 20319846590eSStephen M. Cameron */ 20329846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 20339846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 20349846590eSStephen M. Cameron continue; 20359846590eSStephen M. Cameron if (sd[i]->volume_offline) 20369846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 20379846590eSStephen M. Cameron } 20389846590eSStephen M. Cameron 2039edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 2040edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 2041edd16368SStephen M. Cameron * first time through. 2042edd16368SStephen M. Cameron */ 20438aa60681SDon Brace if (!changes) 2044edd16368SStephen M. Cameron goto free_and_out; 2045edd16368SStephen M. Cameron 2046edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 2047edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 20481d33d85dSDon Brace if (removed[i] == NULL) 20491d33d85dSDon Brace continue; 2050096ccff4SKevin Barnett if (removed[i]->expose_device) 2051096ccff4SKevin Barnett hpsa_remove_device(h, removed[i]); 2052edd16368SStephen M. Cameron kfree(removed[i]); 2053edd16368SStephen M. Cameron removed[i] = NULL; 2054edd16368SStephen M. Cameron } 2055edd16368SStephen M. Cameron 2056edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 2057edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 2058096ccff4SKevin Barnett int rc = 0; 2059096ccff4SKevin Barnett 20601d33d85dSDon Brace if (added[i] == NULL) 206141ce4c35SStephen Cameron continue; 20622a168208SKevin Barnett if (!(added[i]->expose_device)) 2063edd16368SStephen M. Cameron continue; 2064096ccff4SKevin Barnett rc = hpsa_add_device(h, added[i]); 2065096ccff4SKevin Barnett if (!rc) 2066edd16368SStephen M. Cameron continue; 2067096ccff4SKevin Barnett dev_warn(&h->pdev->dev, 2068096ccff4SKevin Barnett "addition failed %d, device not added.", rc); 2069edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 2070edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 2071edd16368SStephen M. Cameron */ 2072edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 2073853633e8SDon Brace h->drv_req_rescan = 1; 2074edd16368SStephen M. Cameron } 2075edd16368SStephen M. Cameron 2076edd16368SStephen M. Cameron free_and_out: 2077edd16368SStephen M. Cameron kfree(added); 2078edd16368SStephen M. Cameron kfree(removed); 2079edd16368SStephen M. Cameron } 2080edd16368SStephen M. Cameron 2081edd16368SStephen M. Cameron /* 20829e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 2083edd16368SStephen M. Cameron * Assume's h->devlock is held. 2084edd16368SStephen M. Cameron */ 2085edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 2086edd16368SStephen M. Cameron int bus, int target, int lun) 2087edd16368SStephen M. Cameron { 2088edd16368SStephen M. Cameron int i; 2089edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 2090edd16368SStephen M. Cameron 2091edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 2092edd16368SStephen M. Cameron sd = h->dev[i]; 2093edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 2094edd16368SStephen M. Cameron return sd; 2095edd16368SStephen M. Cameron } 2096edd16368SStephen M. Cameron return NULL; 2097edd16368SStephen M. Cameron } 2098edd16368SStephen M. Cameron 2099edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 2100edd16368SStephen M. Cameron { 21017630b3a5SHannes Reinecke struct hpsa_scsi_dev_t *sd = NULL; 2102edd16368SStephen M. Cameron unsigned long flags; 2103edd16368SStephen M. Cameron struct ctlr_info *h; 2104edd16368SStephen M. Cameron 2105edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 2106edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 2107d04e62b9SKevin Barnett if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) { 2108d04e62b9SKevin Barnett struct scsi_target *starget; 2109d04e62b9SKevin Barnett struct sas_rphy *rphy; 2110d04e62b9SKevin Barnett 2111d04e62b9SKevin Barnett starget = scsi_target(sdev); 2112d04e62b9SKevin Barnett rphy = target_to_rphy(starget); 2113d04e62b9SKevin Barnett sd = hpsa_find_device_by_sas_rphy(h, rphy); 2114d04e62b9SKevin Barnett if (sd) { 2115d04e62b9SKevin Barnett sd->target = sdev_id(sdev); 2116d04e62b9SKevin Barnett sd->lun = sdev->lun; 2117d04e62b9SKevin Barnett } 21187630b3a5SHannes Reinecke } 21197630b3a5SHannes Reinecke if (!sd) 2120edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 2121edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 2122d04e62b9SKevin Barnett 2123d04e62b9SKevin Barnett if (sd && sd->expose_device) { 212403383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 2125d04e62b9SKevin Barnett sdev->hostdata = sd; 212641ce4c35SStephen Cameron } else 212741ce4c35SStephen Cameron sdev->hostdata = NULL; 2128edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 2129edd16368SStephen M. Cameron return 0; 2130edd16368SStephen M. Cameron } 2131edd16368SStephen M. Cameron 213241ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 213341ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 213441ce4c35SStephen Cameron { 213541ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 213641ce4c35SStephen Cameron int queue_depth; 213741ce4c35SStephen Cameron 213841ce4c35SStephen Cameron sd = sdev->hostdata; 21392a168208SKevin Barnett sdev->no_uld_attach = !sd || !sd->expose_device; 214041ce4c35SStephen Cameron 21415086435eSDon Brace if (sd) { 21425086435eSDon Brace if (sd->external) 21435086435eSDon Brace queue_depth = EXTERNAL_QD; 21445086435eSDon Brace else 214541ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 214641ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 21475086435eSDon Brace } else 214841ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 214941ce4c35SStephen Cameron 215041ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 215141ce4c35SStephen Cameron 215241ce4c35SStephen Cameron return 0; 215341ce4c35SStephen Cameron } 215441ce4c35SStephen Cameron 2155edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 2156edd16368SStephen M. Cameron { 2157bcc44255SStephen M. Cameron /* nothing to do. */ 2158edd16368SStephen M. Cameron } 2159edd16368SStephen M. Cameron 2160d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2161d9a729f3SWebb Scales { 2162d9a729f3SWebb Scales int i; 2163d9a729f3SWebb Scales 2164d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2165d9a729f3SWebb Scales return; 2166d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2167d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 2168d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 2169d9a729f3SWebb Scales } 2170d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 2171d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 2172d9a729f3SWebb Scales } 2173d9a729f3SWebb Scales 2174d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2175d9a729f3SWebb Scales { 2176d9a729f3SWebb Scales int i; 2177d9a729f3SWebb Scales 2178d9a729f3SWebb Scales if (h->chainsize <= 0) 2179d9a729f3SWebb Scales return 0; 2180d9a729f3SWebb Scales 2181d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 2182d9a729f3SWebb Scales kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds, 2183d9a729f3SWebb Scales GFP_KERNEL); 2184d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2185d9a729f3SWebb Scales return -ENOMEM; 2186d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2187d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 2188d9a729f3SWebb Scales kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) * 2189d9a729f3SWebb Scales h->maxsgentries, GFP_KERNEL); 2190d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 2191d9a729f3SWebb Scales goto clean; 2192d9a729f3SWebb Scales } 2193d9a729f3SWebb Scales return 0; 2194d9a729f3SWebb Scales 2195d9a729f3SWebb Scales clean: 2196d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 2197d9a729f3SWebb Scales return -ENOMEM; 2198d9a729f3SWebb Scales } 2199d9a729f3SWebb Scales 220033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 220133a2ffceSStephen M. Cameron { 220233a2ffceSStephen M. Cameron int i; 220333a2ffceSStephen M. Cameron 220433a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 220533a2ffceSStephen M. Cameron return; 220633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 220733a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 220833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 220933a2ffceSStephen M. Cameron } 221033a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 221133a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 221233a2ffceSStephen M. Cameron } 221333a2ffceSStephen M. Cameron 2214105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 221533a2ffceSStephen M. Cameron { 221633a2ffceSStephen M. Cameron int i; 221733a2ffceSStephen M. Cameron 221833a2ffceSStephen M. Cameron if (h->chainsize <= 0) 221933a2ffceSStephen M. Cameron return 0; 222033a2ffceSStephen M. Cameron 222133a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 222233a2ffceSStephen M. Cameron GFP_KERNEL); 22237e8a9486SAmit Kushwaha if (!h->cmd_sg_list) 222433a2ffceSStephen M. Cameron return -ENOMEM; 22257e8a9486SAmit Kushwaha 222633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 222733a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 222833a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 22297e8a9486SAmit Kushwaha if (!h->cmd_sg_list[i]) 223033a2ffceSStephen M. Cameron goto clean; 22317e8a9486SAmit Kushwaha 22323d4e6af8SRobert Elliott } 223333a2ffceSStephen M. Cameron return 0; 223433a2ffceSStephen M. Cameron 223533a2ffceSStephen M. Cameron clean: 223633a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 223733a2ffceSStephen M. Cameron return -ENOMEM; 223833a2ffceSStephen M. Cameron } 223933a2ffceSStephen M. Cameron 2240d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 2241d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 2242d9a729f3SWebb Scales { 2243d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 2244d9a729f3SWebb Scales u64 temp64; 2245d9a729f3SWebb Scales u32 chain_size; 2246d9a729f3SWebb Scales 2247d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 2248a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 2249d9a729f3SWebb Scales temp64 = pci_map_single(h->pdev, chain_block, chain_size, 2250d9a729f3SWebb Scales PCI_DMA_TODEVICE); 2251d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 2252d9a729f3SWebb Scales /* prevent subsequent unmapping */ 2253d9a729f3SWebb Scales cp->sg->address = 0; 2254d9a729f3SWebb Scales return -1; 2255d9a729f3SWebb Scales } 2256d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 2257d9a729f3SWebb Scales return 0; 2258d9a729f3SWebb Scales } 2259d9a729f3SWebb Scales 2260d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 2261d9a729f3SWebb Scales struct io_accel2_cmd *cp) 2262d9a729f3SWebb Scales { 2263d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 2264d9a729f3SWebb Scales u64 temp64; 2265d9a729f3SWebb Scales u32 chain_size; 2266d9a729f3SWebb Scales 2267d9a729f3SWebb Scales chain_sg = cp->sg; 2268d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 2269a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 2270d9a729f3SWebb Scales pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE); 2271d9a729f3SWebb Scales } 2272d9a729f3SWebb Scales 2273e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 227433a2ffceSStephen M. Cameron struct CommandList *c) 227533a2ffceSStephen M. Cameron { 227633a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 227733a2ffceSStephen M. Cameron u64 temp64; 227850a0decfSStephen M. Cameron u32 chain_len; 227933a2ffceSStephen M. Cameron 228033a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 228133a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 228250a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 228350a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 22842b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 228550a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 228650a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 228733a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 2288e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 2289e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 229050a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 2291e2bea6dfSStephen M. Cameron return -1; 2292e2bea6dfSStephen M. Cameron } 229350a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 2294e2bea6dfSStephen M. Cameron return 0; 229533a2ffceSStephen M. Cameron } 229633a2ffceSStephen M. Cameron 229733a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 229833a2ffceSStephen M. Cameron struct CommandList *c) 229933a2ffceSStephen M. Cameron { 230033a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 230133a2ffceSStephen M. Cameron 230250a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 230333a2ffceSStephen M. Cameron return; 230433a2ffceSStephen M. Cameron 230533a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 230650a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 230750a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 230833a2ffceSStephen M. Cameron } 230933a2ffceSStephen M. Cameron 2310a09c1441SScott Teel 2311a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 2312a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 2313a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 2314a09c1441SScott Teel */ 2315a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 2316c349775eSScott Teel struct CommandList *c, 2317c349775eSScott Teel struct scsi_cmnd *cmd, 2318ba74fdc4SDon Brace struct io_accel2_cmd *c2, 2319ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 2320c349775eSScott Teel { 2321c349775eSScott Teel int data_len; 2322a09c1441SScott Teel int retry = 0; 2323c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 2324c349775eSScott Teel 2325c349775eSScott Teel switch (c2->error_data.serv_response) { 2326c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 2327c349775eSScott Teel switch (c2->error_data.status) { 2328c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 2329c349775eSScott Teel break; 2330c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 2331ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 2332c349775eSScott Teel if (c2->error_data.data_present != 2333ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 2334ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 2335ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 2336c349775eSScott Teel break; 2337ee6b1889SStephen M. Cameron } 2338c349775eSScott Teel /* copy the sense data */ 2339c349775eSScott Teel data_len = c2->error_data.sense_data_len; 2340c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 2341c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 2342c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 2343c349775eSScott Teel data_len = 2344c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 2345c349775eSScott Teel memcpy(cmd->sense_buffer, 2346c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 2347a09c1441SScott Teel retry = 1; 2348c349775eSScott Teel break; 2349c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 2350a09c1441SScott Teel retry = 1; 2351c349775eSScott Teel break; 2352c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 2353a09c1441SScott Teel retry = 1; 2354c349775eSScott Teel break; 2355c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 23564a8da22bSStephen Cameron retry = 1; 2357c349775eSScott Teel break; 2358c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 2359a09c1441SScott Teel retry = 1; 2360c349775eSScott Teel break; 2361c349775eSScott Teel default: 2362a09c1441SScott Teel retry = 1; 2363c349775eSScott Teel break; 2364c349775eSScott Teel } 2365c349775eSScott Teel break; 2366c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 2367c40820d5SJoe Handzik switch (c2->error_data.status) { 2368c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 2369c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 2370c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 2371c40820d5SJoe Handzik retry = 1; 2372c40820d5SJoe Handzik break; 2373c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 2374c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 2375c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2376c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 2377c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 2378c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 2379c40820d5SJoe Handzik break; 2380c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 2381c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 2382c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 2383ba74fdc4SDon Brace /* 2384ba74fdc4SDon Brace * Did an HBA disk disappear? We will eventually 2385ba74fdc4SDon Brace * get a state change event from the controller but 2386ba74fdc4SDon Brace * in the meantime, we need to tell the OS that the 2387ba74fdc4SDon Brace * HBA disk is no longer there and stop I/O 2388ba74fdc4SDon Brace * from going down. This allows the potential re-insert 2389ba74fdc4SDon Brace * of the disk to get the same device node. 2390ba74fdc4SDon Brace */ 2391ba74fdc4SDon Brace if (dev->physical_device && dev->expose_device) { 2392ba74fdc4SDon Brace cmd->result = DID_NO_CONNECT << 16; 2393ba74fdc4SDon Brace dev->removed = 1; 2394ba74fdc4SDon Brace h->drv_req_rescan = 1; 2395ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 2396ba74fdc4SDon Brace "%s: device is gone!\n", __func__); 2397ba74fdc4SDon Brace } else 2398ba74fdc4SDon Brace /* 2399ba74fdc4SDon Brace * Retry by sending down the RAID path. 2400ba74fdc4SDon Brace * We will get an event from ctlr to 2401ba74fdc4SDon Brace * trigger rescan regardless. 2402ba74fdc4SDon Brace */ 2403c40820d5SJoe Handzik retry = 1; 2404c40820d5SJoe Handzik break; 2405c40820d5SJoe Handzik default: 2406c40820d5SJoe Handzik retry = 1; 2407c40820d5SJoe Handzik } 2408c349775eSScott Teel break; 2409c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 2410c349775eSScott Teel break; 2411c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 2412c349775eSScott Teel break; 2413c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 2414a09c1441SScott Teel retry = 1; 2415c349775eSScott Teel break; 2416c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 2417c349775eSScott Teel break; 2418c349775eSScott Teel default: 2419a09c1441SScott Teel retry = 1; 2420c349775eSScott Teel break; 2421c349775eSScott Teel } 2422a09c1441SScott Teel 2423a09c1441SScott Teel return retry; /* retry on raid path? */ 2424c349775eSScott Teel } 2425c349775eSScott Teel 2426a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2427a58e7e53SWebb Scales struct CommandList *c) 2428a58e7e53SWebb Scales { 2429d604f533SWebb Scales bool do_wake = false; 2430d604f533SWebb Scales 2431a58e7e53SWebb Scales /* 243208ec46f6SDon Brace * Reset c->scsi_cmd here so that the reset handler will know 2433d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2434a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2435a58e7e53SWebb Scales */ 2436a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2437d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2438d604f533SWebb Scales if (c->reset_pending) { 2439d604f533SWebb Scales unsigned long flags; 2440d604f533SWebb Scales struct hpsa_scsi_dev_t *dev; 2441d604f533SWebb Scales 2442d604f533SWebb Scales /* 2443d604f533SWebb Scales * There appears to be a reset pending; lock the lock and 2444d604f533SWebb Scales * reconfirm. If so, then decrement the count of outstanding 2445d604f533SWebb Scales * commands and wake the reset command if this is the last one. 2446d604f533SWebb Scales */ 2447d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); 2448d604f533SWebb Scales dev = c->reset_pending; /* Re-fetch under the lock. */ 2449d604f533SWebb Scales if (dev && atomic_dec_and_test(&dev->reset_cmds_out)) 2450d604f533SWebb Scales do_wake = true; 2451d604f533SWebb Scales c->reset_pending = NULL; 2452d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2453d604f533SWebb Scales } 2454d604f533SWebb Scales 2455d604f533SWebb Scales if (do_wake) 2456d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2457a58e7e53SWebb Scales } 2458a58e7e53SWebb Scales 245973153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 246073153fe5SWebb Scales struct CommandList *c) 246173153fe5SWebb Scales { 246273153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 246373153fe5SWebb Scales cmd_tagged_free(h, c); 246473153fe5SWebb Scales } 246573153fe5SWebb Scales 24668a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 24678a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 24688a0ff92cSWebb Scales { 246973153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2470d49c2077SDon Brace if (cmd && cmd->scsi_done) 24718a0ff92cSWebb Scales cmd->scsi_done(cmd); 24728a0ff92cSWebb Scales } 24738a0ff92cSWebb Scales 24748a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 24758a0ff92cSWebb Scales { 24768a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 24778a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 24788a0ff92cSWebb Scales } 24798a0ff92cSWebb Scales 2480c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2481c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2482c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2483c349775eSScott Teel { 2484c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2485c349775eSScott Teel 2486c349775eSScott Teel /* check for good status */ 2487c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 24888a0ff92cSWebb Scales c2->error_data.status == 0)) 24898a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2490c349775eSScott Teel 24918a0ff92cSWebb Scales /* 24928a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2493b2582a65SDon Brace * the normal I/O path so the controller can handle whatever is 2494c349775eSScott Teel * wrong. 2495c349775eSScott Teel */ 2496f3f01730SKevin Barnett if (is_logical_device(dev) && 2497c349775eSScott Teel c2->error_data.serv_response == 2498c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2499080ef1ccSDon Brace if (c2->error_data.status == 2500064d1b1dSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) { 2501c349775eSScott Teel dev->offload_enabled = 0; 2502064d1b1dSDon Brace dev->offload_to_be_enabled = 0; 2503064d1b1dSDon Brace } 25048a0ff92cSWebb Scales 25058a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2506080ef1ccSDon Brace } 2507080ef1ccSDon Brace 2508ba74fdc4SDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev)) 25098a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2510080ef1ccSDon Brace 25118a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2512c349775eSScott Teel } 2513c349775eSScott Teel 25149437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 25159437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 25169437ac43SStephen Cameron struct CommandList *cp) 25179437ac43SStephen Cameron { 25189437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 25199437ac43SStephen Cameron 25209437ac43SStephen Cameron switch (tmf_status) { 25219437ac43SStephen Cameron case CISS_TMF_COMPLETE: 25229437ac43SStephen Cameron /* 25239437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 25249437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 25259437ac43SStephen Cameron */ 25269437ac43SStephen Cameron case CISS_TMF_SUCCESS: 25279437ac43SStephen Cameron return 0; 25289437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 25299437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 25309437ac43SStephen Cameron case CISS_TMF_FAILED: 25319437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 25329437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 25339437ac43SStephen Cameron break; 25349437ac43SStephen Cameron default: 25359437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 25369437ac43SStephen Cameron tmf_status); 25379437ac43SStephen Cameron break; 25389437ac43SStephen Cameron } 25399437ac43SStephen Cameron return -tmf_status; 25409437ac43SStephen Cameron } 25419437ac43SStephen Cameron 25421fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2543edd16368SStephen M. Cameron { 2544edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2545edd16368SStephen M. Cameron struct ctlr_info *h; 2546edd16368SStephen M. Cameron struct ErrorInfo *ei; 2547283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2548d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2549edd16368SStephen M. Cameron 25509437ac43SStephen Cameron u8 sense_key; 25519437ac43SStephen Cameron u8 asc; /* additional sense code */ 25529437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2553db111e18SStephen M. Cameron unsigned long sense_data_size; 2554edd16368SStephen M. Cameron 2555edd16368SStephen M. Cameron ei = cp->err_info; 25567fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2557edd16368SStephen M. Cameron h = cp->h; 2558d49c2077SDon Brace 2559d49c2077SDon Brace if (!cmd->device) { 2560d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2561d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2562d49c2077SDon Brace } 2563d49c2077SDon Brace 2564283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 256545e596cdSDon Brace if (!dev) { 256645e596cdSDon Brace cmd->result = DID_NO_CONNECT << 16; 256745e596cdSDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 256845e596cdSDon Brace } 2569d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2570edd16368SStephen M. Cameron 2571edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2572e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 25732b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 257433a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2575edd16368SStephen M. Cameron 2576d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2577d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2578d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2579d9a729f3SWebb Scales 2580edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2581edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2582c349775eSScott Teel 2583d49c2077SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) { 2584d49c2077SDon Brace if (dev->physical_device && dev->expose_device && 2585d49c2077SDon Brace dev->removed) { 2586d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2587d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2588d49c2077SDon Brace } 2589d49c2077SDon Brace if (likely(cp->phys_disk != NULL)) 259003383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 2591d49c2077SDon Brace } 259203383736SDon Brace 259325163bd5SWebb Scales /* 259425163bd5SWebb Scales * We check for lockup status here as it may be set for 259525163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 259625163bd5SWebb Scales * fail_all_oustanding_cmds() 259725163bd5SWebb Scales */ 259825163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 259925163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 260025163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 26018a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 260225163bd5SWebb Scales } 260325163bd5SWebb Scales 260408ec46f6SDon Brace if ((unlikely(hpsa_is_pending_event(cp)))) 2605d604f533SWebb Scales if (cp->reset_pending) 2606bfd7546cSDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2607d604f533SWebb Scales 2608c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2609c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2610c349775eSScott Teel 26116aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 26128a0ff92cSWebb Scales if (ei->CommandStatus == 0) 26138a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 26146aa4c361SRobert Elliott 2615e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2616e1f7de0cSMatt Gates * CISS header used below for error handling. 2617e1f7de0cSMatt Gates */ 2618e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2619e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 26202b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 26212b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 26222b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 26232b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 262450a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2625e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2626e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2627283b4a9bSStephen M. Cameron 2628283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2629283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2630283b4a9bSStephen M. Cameron * wrong. 2631283b4a9bSStephen M. Cameron */ 2632f3f01730SKevin Barnett if (is_logical_device(dev)) { 2633283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2634283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 26358a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2636283b4a9bSStephen M. Cameron } 2637e1f7de0cSMatt Gates } 2638e1f7de0cSMatt Gates 2639edd16368SStephen M. Cameron /* an error has occurred */ 2640edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2641edd16368SStephen M. Cameron 2642edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 26439437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 26449437ac43SStephen Cameron /* copy the sense data */ 26459437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 26469437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 26479437ac43SStephen Cameron else 26489437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 26499437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 26509437ac43SStephen Cameron sense_data_size = ei->SenseLen; 26519437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 26529437ac43SStephen Cameron if (ei->ScsiStatus) 26539437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 26549437ac43SStephen Cameron &sense_key, &asc, &ascq); 2655edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 26561d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 26572e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 26581d3b3609SMatt Gates break; 26591d3b3609SMatt Gates } 2660edd16368SStephen M. Cameron break; 2661edd16368SStephen M. Cameron } 2662edd16368SStephen M. Cameron /* Problem was not a check condition 2663edd16368SStephen M. Cameron * Pass it up to the upper layers... 2664edd16368SStephen M. Cameron */ 2665edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2666edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2667edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2668edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2669edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2670edd16368SStephen M. Cameron sense_key, asc, ascq, 2671edd16368SStephen M. Cameron cmd->result); 2672edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2673edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2674edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2675edd16368SStephen M. Cameron 2676edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2677edd16368SStephen M. Cameron * but there is a bug in some released firmware 2678edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2679edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2680edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2681edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2682edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2683edd16368SStephen M. Cameron * look like selection timeout since that is 2684edd16368SStephen M. Cameron * the most common reason for this to occur, 2685edd16368SStephen M. Cameron * and it's severe enough. 2686edd16368SStephen M. Cameron */ 2687edd16368SStephen M. Cameron 2688edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2689edd16368SStephen M. Cameron } 2690edd16368SStephen M. Cameron break; 2691edd16368SStephen M. Cameron 2692edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2693edd16368SStephen M. Cameron break; 2694edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2695f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2696f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2697edd16368SStephen M. Cameron break; 2698edd16368SStephen M. Cameron case CMD_INVALID: { 2699edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2700edd16368SStephen M. Cameron print_cmd(cp); */ 2701edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2702edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2703edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2704edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2705edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2706edd16368SStephen M. Cameron * missing target. */ 2707edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2708edd16368SStephen M. Cameron } 2709edd16368SStephen M. Cameron break; 2710edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2711256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2712f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2713f42e81e1SStephen Cameron cp->Request.CDB); 2714edd16368SStephen M. Cameron break; 2715edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2716edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2717f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2718f42e81e1SStephen Cameron cp->Request.CDB); 2719edd16368SStephen M. Cameron break; 2720edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2721edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2722f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2723f42e81e1SStephen Cameron cp->Request.CDB); 2724edd16368SStephen M. Cameron break; 2725edd16368SStephen M. Cameron case CMD_ABORTED: 272608ec46f6SDon Brace cmd->result = DID_ABORT << 16; 272708ec46f6SDon Brace break; 2728edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2729edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2730f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2731f42e81e1SStephen Cameron cp->Request.CDB); 2732edd16368SStephen M. Cameron break; 2733edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2734f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2735f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2736f42e81e1SStephen Cameron cp->Request.CDB); 2737edd16368SStephen M. Cameron break; 2738edd16368SStephen M. Cameron case CMD_TIMEOUT: 2739edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2740f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2741f42e81e1SStephen Cameron cp->Request.CDB); 2742edd16368SStephen M. Cameron break; 27431d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 27441d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 27451d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 27461d5e2ed0SStephen M. Cameron break; 27479437ac43SStephen Cameron case CMD_TMF_STATUS: 27489437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 27499437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 27509437ac43SStephen Cameron break; 2751283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2752283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2753283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2754283b4a9bSStephen M. Cameron */ 2755283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2756283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2757283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2758283b4a9bSStephen M. Cameron break; 2759edd16368SStephen M. Cameron default: 2760edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2761edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2762edd16368SStephen M. Cameron cp, ei->CommandStatus); 2763edd16368SStephen M. Cameron } 27648a0ff92cSWebb Scales 27658a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2766edd16368SStephen M. Cameron } 2767edd16368SStephen M. Cameron 2768edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2769edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2770edd16368SStephen M. Cameron { 2771edd16368SStephen M. Cameron int i; 2772edd16368SStephen M. Cameron 277350a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 277450a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 277550a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2776edd16368SStephen M. Cameron data_direction); 2777edd16368SStephen M. Cameron } 2778edd16368SStephen M. Cameron 2779a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2780edd16368SStephen M. Cameron struct CommandList *cp, 2781edd16368SStephen M. Cameron unsigned char *buf, 2782edd16368SStephen M. Cameron size_t buflen, 2783edd16368SStephen M. Cameron int data_direction) 2784edd16368SStephen M. Cameron { 278501a02ffcSStephen M. Cameron u64 addr64; 2786edd16368SStephen M. Cameron 2787edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2788edd16368SStephen M. Cameron cp->Header.SGList = 0; 278950a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2790a2dac136SStephen M. Cameron return 0; 2791edd16368SStephen M. Cameron } 2792edd16368SStephen M. Cameron 279350a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2794eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2795a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2796eceaae18SShuah Khan cp->Header.SGList = 0; 279750a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2798a2dac136SStephen M. Cameron return -1; 2799eceaae18SShuah Khan } 280050a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 280150a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 280250a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 280350a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 280450a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2805a2dac136SStephen M. Cameron return 0; 2806edd16368SStephen M. Cameron } 2807edd16368SStephen M. Cameron 280825163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 280925163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 281025163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 281125163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2812edd16368SStephen M. Cameron { 2813edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2814edd16368SStephen M. Cameron 2815edd16368SStephen M. Cameron c->waiting = &wait; 281625163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 281725163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 281825163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 281925163bd5SWebb Scales wait_for_completion_io(&wait); 282025163bd5SWebb Scales return IO_OK; 282125163bd5SWebb Scales } 282225163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 282325163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 282425163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 282525163bd5SWebb Scales return -ETIMEDOUT; 282625163bd5SWebb Scales } 282725163bd5SWebb Scales return IO_OK; 282825163bd5SWebb Scales } 282925163bd5SWebb Scales 283025163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 283125163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 283225163bd5SWebb Scales { 283325163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 283425163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 283525163bd5SWebb Scales return IO_OK; 283625163bd5SWebb Scales } 283725163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2838edd16368SStephen M. Cameron } 2839edd16368SStephen M. Cameron 2840094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2841094963daSStephen M. Cameron { 2842094963daSStephen M. Cameron int cpu; 2843094963daSStephen M. Cameron u32 rc, *lockup_detected; 2844094963daSStephen M. Cameron 2845094963daSStephen M. Cameron cpu = get_cpu(); 2846094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2847094963daSStephen M. Cameron rc = *lockup_detected; 2848094963daSStephen M. Cameron put_cpu(); 2849094963daSStephen M. Cameron return rc; 2850094963daSStephen M. Cameron } 2851094963daSStephen M. Cameron 28529c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 285325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 285425163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2855edd16368SStephen M. Cameron { 28569c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 285725163bd5SWebb Scales int rc; 2858edd16368SStephen M. Cameron 2859edd16368SStephen M. Cameron do { 28607630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 286125163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 286225163bd5SWebb Scales timeout_msecs); 286325163bd5SWebb Scales if (rc) 286425163bd5SWebb Scales break; 2865edd16368SStephen M. Cameron retry_count++; 28669c2fc160SStephen M. Cameron if (retry_count > 3) { 28679c2fc160SStephen M. Cameron msleep(backoff_time); 28689c2fc160SStephen M. Cameron if (backoff_time < 1000) 28699c2fc160SStephen M. Cameron backoff_time *= 2; 28709c2fc160SStephen M. Cameron } 2871852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 28729c2fc160SStephen M. Cameron check_for_busy(h, c)) && 28739c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2874edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 287525163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 287625163bd5SWebb Scales rc = -EIO; 287725163bd5SWebb Scales return rc; 2878edd16368SStephen M. Cameron } 2879edd16368SStephen M. Cameron 2880d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2881d1e8beacSStephen M. Cameron struct CommandList *c) 2882edd16368SStephen M. Cameron { 2883d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2884d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2885edd16368SStephen M. Cameron 2886609a70dfSRasmus Villemoes dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n", 2887609a70dfSRasmus Villemoes txt, lun, cdb); 2888d1e8beacSStephen M. Cameron } 2889d1e8beacSStephen M. Cameron 2890d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2891d1e8beacSStephen M. Cameron struct CommandList *cp) 2892d1e8beacSStephen M. Cameron { 2893d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2894d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 28959437ac43SStephen Cameron u8 sense_key, asc, ascq; 28969437ac43SStephen Cameron int sense_len; 2897d1e8beacSStephen M. Cameron 2898edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2899edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 29009437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 29019437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 29029437ac43SStephen Cameron else 29039437ac43SStephen Cameron sense_len = ei->SenseLen; 29049437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 29059437ac43SStephen Cameron &sense_key, &asc, &ascq); 2906d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2907d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 29089437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 29099437ac43SStephen Cameron sense_key, asc, ascq); 2910d1e8beacSStephen M. Cameron else 29119437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2912edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2913edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2914edd16368SStephen M. Cameron "(probably indicates selection timeout " 2915edd16368SStephen M. Cameron "reported incorrectly due to a known " 2916edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2917edd16368SStephen M. Cameron break; 2918edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2919edd16368SStephen M. Cameron break; 2920edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2921d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2922edd16368SStephen M. Cameron break; 2923edd16368SStephen M. Cameron case CMD_INVALID: { 2924edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2925edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2926edd16368SStephen M. Cameron */ 2927d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2928d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2929edd16368SStephen M. Cameron } 2930edd16368SStephen M. Cameron break; 2931edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2932d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2933edd16368SStephen M. Cameron break; 2934edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2935d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2936edd16368SStephen M. Cameron break; 2937edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2938d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2939edd16368SStephen M. Cameron break; 2940edd16368SStephen M. Cameron case CMD_ABORTED: 2941d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2942edd16368SStephen M. Cameron break; 2943edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2944d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2945edd16368SStephen M. Cameron break; 2946edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2947d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2948edd16368SStephen M. Cameron break; 2949edd16368SStephen M. Cameron case CMD_TIMEOUT: 2950d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2951edd16368SStephen M. Cameron break; 29521d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2953d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 29541d5e2ed0SStephen M. Cameron break; 295525163bd5SWebb Scales case CMD_CTLR_LOCKUP: 295625163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 295725163bd5SWebb Scales break; 2958edd16368SStephen M. Cameron default: 2959d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2960d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2961edd16368SStephen M. Cameron ei->CommandStatus); 2962edd16368SStephen M. Cameron } 2963edd16368SStephen M. Cameron } 2964edd16368SStephen M. Cameron 2965edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2966b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2967edd16368SStephen M. Cameron unsigned char bufsize) 2968edd16368SStephen M. Cameron { 2969edd16368SStephen M. Cameron int rc = IO_OK; 2970edd16368SStephen M. Cameron struct CommandList *c; 2971edd16368SStephen M. Cameron struct ErrorInfo *ei; 2972edd16368SStephen M. Cameron 297345fcb86eSStephen Cameron c = cmd_alloc(h); 2974edd16368SStephen M. Cameron 2975a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2976a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2977a2dac136SStephen M. Cameron rc = -1; 2978a2dac136SStephen M. Cameron goto out; 2979a2dac136SStephen M. Cameron } 298025163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 29813026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 298225163bd5SWebb Scales if (rc) 298325163bd5SWebb Scales goto out; 2984edd16368SStephen M. Cameron ei = c->err_info; 2985edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2986d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2987edd16368SStephen M. Cameron rc = -1; 2988edd16368SStephen M. Cameron } 2989a2dac136SStephen M. Cameron out: 299045fcb86eSStephen Cameron cmd_free(h, c); 2991edd16368SStephen M. Cameron return rc; 2992edd16368SStephen M. Cameron } 2993edd16368SStephen M. Cameron 2994bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 299525163bd5SWebb Scales u8 reset_type, int reply_queue) 2996edd16368SStephen M. Cameron { 2997edd16368SStephen M. Cameron int rc = IO_OK; 2998edd16368SStephen M. Cameron struct CommandList *c; 2999edd16368SStephen M. Cameron struct ErrorInfo *ei; 3000edd16368SStephen M. Cameron 300145fcb86eSStephen Cameron c = cmd_alloc(h); 3002edd16368SStephen M. Cameron 3003edd16368SStephen M. Cameron 3004a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 30050b9b7b6eSScott Teel (void) fill_cmd(c, reset_type, h, NULL, 0, 0, 3006bf711ac6SScott Teel scsi3addr, TYPE_MSG); 30072ef28849SDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 300825163bd5SWebb Scales if (rc) { 300925163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 301025163bd5SWebb Scales goto out; 301125163bd5SWebb Scales } 3012edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 3013edd16368SStephen M. Cameron 3014edd16368SStephen M. Cameron ei = c->err_info; 3015edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 3016d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3017edd16368SStephen M. Cameron rc = -1; 3018edd16368SStephen M. Cameron } 301925163bd5SWebb Scales out: 302045fcb86eSStephen Cameron cmd_free(h, c); 3021edd16368SStephen M. Cameron return rc; 3022edd16368SStephen M. Cameron } 3023edd16368SStephen M. Cameron 3024d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 3025d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 3026d604f533SWebb Scales unsigned char *scsi3addr) 3027d604f533SWebb Scales { 3028d604f533SWebb Scales int i; 3029d604f533SWebb Scales bool match = false; 3030d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 3031d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 3032d604f533SWebb Scales 3033d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 3034d604f533SWebb Scales return false; 3035d604f533SWebb Scales 3036d604f533SWebb Scales switch (c->cmd_type) { 3037d604f533SWebb Scales case CMD_SCSI: 3038d604f533SWebb Scales case CMD_IOCTL_PEND: 3039d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 3040d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 3041d604f533SWebb Scales break; 3042d604f533SWebb Scales 3043d604f533SWebb Scales case CMD_IOACCEL1: 3044d604f533SWebb Scales case CMD_IOACCEL2: 3045d604f533SWebb Scales if (c->phys_disk == dev) { 3046d604f533SWebb Scales /* HBA mode match */ 3047d604f533SWebb Scales match = true; 3048d604f533SWebb Scales } else { 3049d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 3050d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 3051d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 3052d604f533SWebb Scales * instead. */ 3053d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3054d604f533SWebb Scales /* FIXME: an alternate test might be 3055d604f533SWebb Scales * 3056d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 3057d604f533SWebb Scales * == c2->scsi_nexus; */ 3058d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 3059d604f533SWebb Scales } 3060d604f533SWebb Scales } 3061d604f533SWebb Scales break; 3062d604f533SWebb Scales 3063d604f533SWebb Scales case IOACCEL2_TMF: 3064d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3065d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 3066d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 3067d604f533SWebb Scales } 3068d604f533SWebb Scales break; 3069d604f533SWebb Scales 3070d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 3071d604f533SWebb Scales match = false; 3072d604f533SWebb Scales break; 3073d604f533SWebb Scales 3074d604f533SWebb Scales default: 3075d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 3076d604f533SWebb Scales c->cmd_type); 3077d604f533SWebb Scales BUG(); 3078d604f533SWebb Scales } 3079d604f533SWebb Scales 3080d604f533SWebb Scales return match; 3081d604f533SWebb Scales } 3082d604f533SWebb Scales 3083d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 3084d604f533SWebb Scales unsigned char *scsi3addr, u8 reset_type, int reply_queue) 3085d604f533SWebb Scales { 3086d604f533SWebb Scales int i; 3087d604f533SWebb Scales int rc = 0; 3088d604f533SWebb Scales 3089d604f533SWebb Scales /* We can really only handle one reset at a time */ 3090d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 3091d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 3092d604f533SWebb Scales return -EINTR; 3093d604f533SWebb Scales } 3094d604f533SWebb Scales 3095d604f533SWebb Scales BUG_ON(atomic_read(&dev->reset_cmds_out) != 0); 3096d604f533SWebb Scales 3097d604f533SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 3098d604f533SWebb Scales struct CommandList *c = h->cmd_pool + i; 3099d604f533SWebb Scales int refcount = atomic_inc_return(&c->refcount); 3100d604f533SWebb Scales 3101d604f533SWebb Scales if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) { 3102d604f533SWebb Scales unsigned long flags; 3103d604f533SWebb Scales 3104d604f533SWebb Scales /* 3105d604f533SWebb Scales * Mark the target command as having a reset pending, 3106d604f533SWebb Scales * then lock a lock so that the command cannot complete 3107d604f533SWebb Scales * while we're considering it. If the command is not 3108d604f533SWebb Scales * idle then count it; otherwise revoke the event. 3109d604f533SWebb Scales */ 3110d604f533SWebb Scales c->reset_pending = dev; 3111d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 3112d604f533SWebb Scales if (!hpsa_is_cmd_idle(c)) 3113d604f533SWebb Scales atomic_inc(&dev->reset_cmds_out); 3114d604f533SWebb Scales else 3115d604f533SWebb Scales c->reset_pending = NULL; 3116d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 3117d604f533SWebb Scales } 3118d604f533SWebb Scales 3119d604f533SWebb Scales cmd_free(h, c); 3120d604f533SWebb Scales } 3121d604f533SWebb Scales 3122d604f533SWebb Scales rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue); 3123d604f533SWebb Scales if (!rc) 3124d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 3125d604f533SWebb Scales atomic_read(&dev->reset_cmds_out) == 0 || 3126d604f533SWebb Scales lockup_detected(h)); 3127d604f533SWebb Scales 3128d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 3129d604f533SWebb Scales dev_warn(&h->pdev->dev, 3130d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 3131d604f533SWebb Scales rc = -ENODEV; 3132d604f533SWebb Scales } 3133d604f533SWebb Scales 3134d604f533SWebb Scales if (unlikely(rc)) 3135d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 3136bfd7546cSDon Brace else 31378516a2dbSDon Brace rc = wait_for_device_to_become_ready(h, scsi3addr, 0); 3138d604f533SWebb Scales 3139d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 3140d604f533SWebb Scales return rc; 3141d604f533SWebb Scales } 3142d604f533SWebb Scales 3143edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 3144edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 3145edd16368SStephen M. Cameron { 3146edd16368SStephen M. Cameron int rc; 3147edd16368SStephen M. Cameron unsigned char *buf; 3148edd16368SStephen M. Cameron 3149edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 3150edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3151edd16368SStephen M. Cameron if (!buf) 3152edd16368SStephen M. Cameron return; 31538383278dSScott Teel 31548383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, 31558383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY)) 31568383278dSScott Teel goto exit; 31578383278dSScott Teel 31588383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 31598383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64); 31608383278dSScott Teel 3161edd16368SStephen M. Cameron if (rc == 0) 3162edd16368SStephen M. Cameron *raid_level = buf[8]; 3163edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 3164edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 31658383278dSScott Teel exit: 3166edd16368SStephen M. Cameron kfree(buf); 3167edd16368SStephen M. Cameron return; 3168edd16368SStephen M. Cameron } 3169edd16368SStephen M. Cameron 3170283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 3171283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 3172283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 3173283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 3174283b4a9bSStephen M. Cameron { 3175283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 3176283b4a9bSStephen M. Cameron int map, row, col; 3177283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 3178283b4a9bSStephen M. Cameron 3179283b4a9bSStephen M. Cameron if (rc != 0) 3180283b4a9bSStephen M. Cameron return; 3181283b4a9bSStephen M. Cameron 31822ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 31832ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 31842ba8bfc8SStephen M. Cameron return; 31852ba8bfc8SStephen M. Cameron 3186283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 3187283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 3188283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 3189283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 3190283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 3191283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 3192283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 3193283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 3194283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 3195283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 3196283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 3197283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 3198283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 3199283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 3200283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 3201283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 3202283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 3203283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 3204283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 3205283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 3206283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 3207283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 3208283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 3209283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 32102b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 3211dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 3212ba82d91bSColin Ian King dev_info(&h->pdev->dev, "encryption = %s\n", 32132b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 32142b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 3215dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 3216dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 3217283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 3218283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 3219283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 3220283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 3221283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 3222283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 3223283b4a9bSStephen M. Cameron disks_per_row = 3224283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 3225283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3226283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3227283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 3228283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3229283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3230283b4a9bSStephen M. Cameron disks_per_row = 3231283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 3232283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3233283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3234283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 3235283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3236283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3237283b4a9bSStephen M. Cameron } 3238283b4a9bSStephen M. Cameron } 3239283b4a9bSStephen M. Cameron } 3240283b4a9bSStephen M. Cameron #else 3241283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 3242283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 3243283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 3244283b4a9bSStephen M. Cameron { 3245283b4a9bSStephen M. Cameron } 3246283b4a9bSStephen M. Cameron #endif 3247283b4a9bSStephen M. Cameron 3248283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 3249283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3250283b4a9bSStephen M. Cameron { 3251283b4a9bSStephen M. Cameron int rc = 0; 3252283b4a9bSStephen M. Cameron struct CommandList *c; 3253283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 3254283b4a9bSStephen M. Cameron 325545fcb86eSStephen Cameron c = cmd_alloc(h); 3256bf43caf3SRobert Elliott 3257283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 3258283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 3259283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 32602dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 32612dd02d74SRobert Elliott cmd_free(h, c); 32622dd02d74SRobert Elliott return -1; 3263283b4a9bSStephen M. Cameron } 326425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 32653026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 326625163bd5SWebb Scales if (rc) 326725163bd5SWebb Scales goto out; 3268283b4a9bSStephen M. Cameron ei = c->err_info; 3269283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3270d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 327125163bd5SWebb Scales rc = -1; 327225163bd5SWebb Scales goto out; 3273283b4a9bSStephen M. Cameron } 327445fcb86eSStephen Cameron cmd_free(h, c); 3275283b4a9bSStephen M. Cameron 3276283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 3277283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 3278283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 3279283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 3280283b4a9bSStephen M. Cameron rc = -1; 3281283b4a9bSStephen M. Cameron } 3282283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 3283283b4a9bSStephen M. Cameron return rc; 328425163bd5SWebb Scales out: 328525163bd5SWebb Scales cmd_free(h, c); 328625163bd5SWebb Scales return rc; 3287283b4a9bSStephen M. Cameron } 3288283b4a9bSStephen M. Cameron 3289d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h, 3290d04e62b9SKevin Barnett unsigned char scsi3addr[], u16 bmic_device_index, 3291d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *buf, size_t bufsize) 3292d04e62b9SKevin Barnett { 3293d04e62b9SKevin Barnett int rc = IO_OK; 3294d04e62b9SKevin Barnett struct CommandList *c; 3295d04e62b9SKevin Barnett struct ErrorInfo *ei; 3296d04e62b9SKevin Barnett 3297d04e62b9SKevin Barnett c = cmd_alloc(h); 3298d04e62b9SKevin Barnett 3299d04e62b9SKevin Barnett rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize, 3300d04e62b9SKevin Barnett 0, RAID_CTLR_LUNID, TYPE_CMD); 3301d04e62b9SKevin Barnett if (rc) 3302d04e62b9SKevin Barnett goto out; 3303d04e62b9SKevin Barnett 3304d04e62b9SKevin Barnett c->Request.CDB[2] = bmic_device_index & 0xff; 3305d04e62b9SKevin Barnett c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 3306d04e62b9SKevin Barnett 3307d04e62b9SKevin Barnett rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 33083026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 3309d04e62b9SKevin Barnett if (rc) 3310d04e62b9SKevin Barnett goto out; 3311d04e62b9SKevin Barnett ei = c->err_info; 3312d04e62b9SKevin Barnett if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3313d04e62b9SKevin Barnett hpsa_scsi_interpret_error(h, c); 3314d04e62b9SKevin Barnett rc = -1; 3315d04e62b9SKevin Barnett } 3316d04e62b9SKevin Barnett out: 3317d04e62b9SKevin Barnett cmd_free(h, c); 3318d04e62b9SKevin Barnett return rc; 3319d04e62b9SKevin Barnett } 3320d04e62b9SKevin Barnett 332166749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h, 332266749d0dSScott Teel struct bmic_identify_controller *buf, size_t bufsize) 332366749d0dSScott Teel { 332466749d0dSScott Teel int rc = IO_OK; 332566749d0dSScott Teel struct CommandList *c; 332666749d0dSScott Teel struct ErrorInfo *ei; 332766749d0dSScott Teel 332866749d0dSScott Teel c = cmd_alloc(h); 332966749d0dSScott Teel 333066749d0dSScott Teel rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize, 333166749d0dSScott Teel 0, RAID_CTLR_LUNID, TYPE_CMD); 333266749d0dSScott Teel if (rc) 333366749d0dSScott Teel goto out; 333466749d0dSScott Teel 333566749d0dSScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 33363026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 333766749d0dSScott Teel if (rc) 333866749d0dSScott Teel goto out; 333966749d0dSScott Teel ei = c->err_info; 334066749d0dSScott Teel if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 334166749d0dSScott Teel hpsa_scsi_interpret_error(h, c); 334266749d0dSScott Teel rc = -1; 334366749d0dSScott Teel } 334466749d0dSScott Teel out: 334566749d0dSScott Teel cmd_free(h, c); 334666749d0dSScott Teel return rc; 334766749d0dSScott Teel } 334866749d0dSScott Teel 334903383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 335003383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 335103383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 335203383736SDon Brace { 335303383736SDon Brace int rc = IO_OK; 335403383736SDon Brace struct CommandList *c; 335503383736SDon Brace struct ErrorInfo *ei; 335603383736SDon Brace 335703383736SDon Brace c = cmd_alloc(h); 335803383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 335903383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 336003383736SDon Brace if (rc) 336103383736SDon Brace goto out; 336203383736SDon Brace 336303383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 336403383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 336503383736SDon Brace 336625163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 33673026ff9bSDon Brace NO_TIMEOUT); 336803383736SDon Brace ei = c->err_info; 336903383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 337003383736SDon Brace hpsa_scsi_interpret_error(h, c); 337103383736SDon Brace rc = -1; 337203383736SDon Brace } 337303383736SDon Brace out: 337403383736SDon Brace cmd_free(h, c); 3375d04e62b9SKevin Barnett 337603383736SDon Brace return rc; 337703383736SDon Brace } 337803383736SDon Brace 3379cca8f13bSDon Brace /* 3380cca8f13bSDon Brace * get enclosure information 3381cca8f13bSDon Brace * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number 3382cca8f13bSDon Brace * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure 3383cca8f13bSDon Brace * Uses id_physical_device to determine the box_index. 3384cca8f13bSDon Brace */ 3385cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h, 3386cca8f13bSDon Brace unsigned char *scsi3addr, 3387cca8f13bSDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 3388cca8f13bSDon Brace struct hpsa_scsi_dev_t *encl_dev) 3389cca8f13bSDon Brace { 3390cca8f13bSDon Brace int rc = -1; 3391cca8f13bSDon Brace struct CommandList *c = NULL; 3392cca8f13bSDon Brace struct ErrorInfo *ei = NULL; 3393cca8f13bSDon Brace struct bmic_sense_storage_box_params *bssbp = NULL; 3394cca8f13bSDon Brace struct bmic_identify_physical_device *id_phys = NULL; 3395cca8f13bSDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 3396cca8f13bSDon Brace u16 bmic_device_index = 0; 3397cca8f13bSDon Brace 3398cca8f13bSDon Brace bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]); 3399cca8f13bSDon Brace 34005ac517b8SDon Brace if (encl_dev->target == -1 || encl_dev->lun == -1) { 34015ac517b8SDon Brace rc = IO_OK; 34025ac517b8SDon Brace goto out; 34035ac517b8SDon Brace } 34045ac517b8SDon Brace 340517a9e54aSDon Brace if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) { 340617a9e54aSDon Brace rc = IO_OK; 3407cca8f13bSDon Brace goto out; 340817a9e54aSDon Brace } 3409cca8f13bSDon Brace 3410cca8f13bSDon Brace bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL); 3411cca8f13bSDon Brace if (!bssbp) 3412cca8f13bSDon Brace goto out; 3413cca8f13bSDon Brace 3414cca8f13bSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3415cca8f13bSDon Brace if (!id_phys) 3416cca8f13bSDon Brace goto out; 3417cca8f13bSDon Brace 3418cca8f13bSDon Brace rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index, 3419cca8f13bSDon Brace id_phys, sizeof(*id_phys)); 3420cca8f13bSDon Brace if (rc) { 3421cca8f13bSDon Brace dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n", 3422cca8f13bSDon Brace __func__, encl_dev->external, bmic_device_index); 3423cca8f13bSDon Brace goto out; 3424cca8f13bSDon Brace } 3425cca8f13bSDon Brace 3426cca8f13bSDon Brace c = cmd_alloc(h); 3427cca8f13bSDon Brace 3428cca8f13bSDon Brace rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp, 3429cca8f13bSDon Brace sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD); 3430cca8f13bSDon Brace 3431cca8f13bSDon Brace if (rc) 3432cca8f13bSDon Brace goto out; 3433cca8f13bSDon Brace 3434cca8f13bSDon Brace if (id_phys->phys_connector[1] == 'E') 3435cca8f13bSDon Brace c->Request.CDB[5] = id_phys->box_index; 3436cca8f13bSDon Brace else 3437cca8f13bSDon Brace c->Request.CDB[5] = 0; 3438cca8f13bSDon Brace 3439cca8f13bSDon Brace rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 34403026ff9bSDon Brace NO_TIMEOUT); 3441cca8f13bSDon Brace if (rc) 3442cca8f13bSDon Brace goto out; 3443cca8f13bSDon Brace 3444cca8f13bSDon Brace ei = c->err_info; 3445cca8f13bSDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3446cca8f13bSDon Brace rc = -1; 3447cca8f13bSDon Brace goto out; 3448cca8f13bSDon Brace } 3449cca8f13bSDon Brace 3450cca8f13bSDon Brace encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port; 3451cca8f13bSDon Brace memcpy(&encl_dev->phys_connector[id_phys->active_path_number], 3452cca8f13bSDon Brace bssbp->phys_connector, sizeof(bssbp->phys_connector)); 3453cca8f13bSDon Brace 3454cca8f13bSDon Brace rc = IO_OK; 3455cca8f13bSDon Brace out: 3456cca8f13bSDon Brace kfree(bssbp); 3457cca8f13bSDon Brace kfree(id_phys); 3458cca8f13bSDon Brace 3459cca8f13bSDon Brace if (c) 3460cca8f13bSDon Brace cmd_free(h, c); 3461cca8f13bSDon Brace 3462cca8f13bSDon Brace if (rc != IO_OK) 3463cca8f13bSDon Brace hpsa_show_dev_msg(KERN_INFO, h, encl_dev, 3464cca8f13bSDon Brace "Error, could not get enclosure information\n"); 3465cca8f13bSDon Brace } 3466cca8f13bSDon Brace 3467d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h, 3468d04e62b9SKevin Barnett unsigned char *scsi3addr) 3469d04e62b9SKevin Barnett { 3470d04e62b9SKevin Barnett struct ReportExtendedLUNdata *physdev; 3471d04e62b9SKevin Barnett u32 nphysicals; 3472d04e62b9SKevin Barnett u64 sa = 0; 3473d04e62b9SKevin Barnett int i; 3474d04e62b9SKevin Barnett 3475d04e62b9SKevin Barnett physdev = kzalloc(sizeof(*physdev), GFP_KERNEL); 3476d04e62b9SKevin Barnett if (!physdev) 3477d04e62b9SKevin Barnett return 0; 3478d04e62b9SKevin Barnett 3479d04e62b9SKevin Barnett if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3480d04e62b9SKevin Barnett dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3481d04e62b9SKevin Barnett kfree(physdev); 3482d04e62b9SKevin Barnett return 0; 3483d04e62b9SKevin Barnett } 3484d04e62b9SKevin Barnett nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24; 3485d04e62b9SKevin Barnett 3486d04e62b9SKevin Barnett for (i = 0; i < nphysicals; i++) 3487d04e62b9SKevin Barnett if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) { 3488d04e62b9SKevin Barnett sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]); 3489d04e62b9SKevin Barnett break; 3490d04e62b9SKevin Barnett } 3491d04e62b9SKevin Barnett 3492d04e62b9SKevin Barnett kfree(physdev); 3493d04e62b9SKevin Barnett 3494d04e62b9SKevin Barnett return sa; 3495d04e62b9SKevin Barnett } 3496d04e62b9SKevin Barnett 3497d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr, 3498d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *dev) 3499d04e62b9SKevin Barnett { 3500d04e62b9SKevin Barnett int rc; 3501d04e62b9SKevin Barnett u64 sa = 0; 3502d04e62b9SKevin Barnett 3503d04e62b9SKevin Barnett if (is_hba_lunid(scsi3addr)) { 3504d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *ssi; 3505d04e62b9SKevin Barnett 3506d04e62b9SKevin Barnett ssi = kzalloc(sizeof(*ssi), GFP_KERNEL); 35077e8a9486SAmit Kushwaha if (!ssi) 3508d04e62b9SKevin Barnett return; 3509d04e62b9SKevin Barnett 3510d04e62b9SKevin Barnett rc = hpsa_bmic_sense_subsystem_information(h, 3511d04e62b9SKevin Barnett scsi3addr, 0, ssi, sizeof(*ssi)); 3512d04e62b9SKevin Barnett if (rc == 0) { 3513d04e62b9SKevin Barnett sa = get_unaligned_be64(ssi->primary_world_wide_id); 3514d04e62b9SKevin Barnett h->sas_address = sa; 3515d04e62b9SKevin Barnett } 3516d04e62b9SKevin Barnett 3517d04e62b9SKevin Barnett kfree(ssi); 3518d04e62b9SKevin Barnett } else 3519d04e62b9SKevin Barnett sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr); 3520d04e62b9SKevin Barnett 3521d04e62b9SKevin Barnett dev->sas_address = sa; 3522d04e62b9SKevin Barnett } 3523d04e62b9SKevin Barnett 35244e188184SBader Ali Saleh static void hpsa_ext_ctrl_present(struct ctlr_info *h, 35254e188184SBader Ali Saleh struct ReportExtendedLUNdata *physdev) 35264e188184SBader Ali Saleh { 35274e188184SBader Ali Saleh u32 nphysicals; 35284e188184SBader Ali Saleh int i; 35294e188184SBader Ali Saleh 35304e188184SBader Ali Saleh if (h->discovery_polling) 35314e188184SBader Ali Saleh return; 35324e188184SBader Ali Saleh 35334e188184SBader Ali Saleh nphysicals = (get_unaligned_be32(physdev->LUNListLength) / 24) + 1; 35344e188184SBader Ali Saleh 35354e188184SBader Ali Saleh for (i = 0; i < nphysicals; i++) { 35364e188184SBader Ali Saleh if (physdev->LUN[i].device_type == 35374e188184SBader Ali Saleh BMIC_DEVICE_TYPE_CONTROLLER 35384e188184SBader Ali Saleh && !is_hba_lunid(physdev->LUN[i].lunid)) { 35394e188184SBader Ali Saleh dev_info(&h->pdev->dev, 35404e188184SBader Ali Saleh "External controller present, activate discovery polling and disable rld caching\n"); 35414e188184SBader Ali Saleh hpsa_disable_rld_caching(h); 35424e188184SBader Ali Saleh h->discovery_polling = 1; 35434e188184SBader Ali Saleh break; 35444e188184SBader Ali Saleh } 35454e188184SBader Ali Saleh } 35464e188184SBader Ali Saleh } 35474e188184SBader Ali Saleh 3548d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */ 35498383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 35501b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 35511b70150aSStephen M. Cameron { 35521b70150aSStephen M. Cameron int rc; 35531b70150aSStephen M. Cameron int i; 35541b70150aSStephen M. Cameron int pages; 35551b70150aSStephen M. Cameron unsigned char *buf, bufsize; 35561b70150aSStephen M. Cameron 35571b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 35581b70150aSStephen M. Cameron if (!buf) 35598383278dSScott Teel return false; 35601b70150aSStephen M. Cameron 35611b70150aSStephen M. Cameron /* Get the size of the page list first */ 35621b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 35631b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 35641b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 35651b70150aSStephen M. Cameron if (rc != 0) 35661b70150aSStephen M. Cameron goto exit_unsupported; 35671b70150aSStephen M. Cameron pages = buf[3]; 35681b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 35691b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 35701b70150aSStephen M. Cameron else 35711b70150aSStephen M. Cameron bufsize = 255; 35721b70150aSStephen M. Cameron 35731b70150aSStephen M. Cameron /* Get the whole VPD page list */ 35741b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 35751b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 35761b70150aSStephen M. Cameron buf, bufsize); 35771b70150aSStephen M. Cameron if (rc != 0) 35781b70150aSStephen M. Cameron goto exit_unsupported; 35791b70150aSStephen M. Cameron 35801b70150aSStephen M. Cameron pages = buf[3]; 35811b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 35821b70150aSStephen M. Cameron if (buf[3 + i] == page) 35831b70150aSStephen M. Cameron goto exit_supported; 35841b70150aSStephen M. Cameron exit_unsupported: 35851b70150aSStephen M. Cameron kfree(buf); 35868383278dSScott Teel return false; 35871b70150aSStephen M. Cameron exit_supported: 35881b70150aSStephen M. Cameron kfree(buf); 35898383278dSScott Teel return true; 35901b70150aSStephen M. Cameron } 35911b70150aSStephen M. Cameron 3592b2582a65SDon Brace /* 3593b2582a65SDon Brace * Called during a scan operation. 3594b2582a65SDon Brace * Sets ioaccel status on the new device list, not the existing device list 3595b2582a65SDon Brace * 3596b2582a65SDon Brace * The device list used during I/O will be updated later in 3597b2582a65SDon Brace * adjust_hpsa_scsi_table. 3598b2582a65SDon Brace */ 3599283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 3600283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3601283b4a9bSStephen M. Cameron { 3602283b4a9bSStephen M. Cameron int rc; 3603283b4a9bSStephen M. Cameron unsigned char *buf; 3604283b4a9bSStephen M. Cameron u8 ioaccel_status; 3605283b4a9bSStephen M. Cameron 3606283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3607283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 360841ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3609283b4a9bSStephen M. Cameron 3610283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3611283b4a9bSStephen M. Cameron if (!buf) 3612283b4a9bSStephen M. Cameron return; 36131b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 36141b70150aSStephen M. Cameron goto out; 3615283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 3616b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 3617283b4a9bSStephen M. Cameron if (rc != 0) 3618283b4a9bSStephen M. Cameron goto out; 3619283b4a9bSStephen M. Cameron 3620283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 3621283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 3622283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 3623283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 3624283b4a9bSStephen M. Cameron this_device->offload_config = 3625283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3626283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3627b2582a65SDon Brace this_device->offload_to_be_enabled = 3628283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3629283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3630b2582a65SDon Brace this_device->offload_to_be_enabled = 0; 3631283b4a9bSStephen M. Cameron } 3632b2582a65SDon Brace 3633283b4a9bSStephen M. Cameron out: 3634283b4a9bSStephen M. Cameron kfree(buf); 3635283b4a9bSStephen M. Cameron return; 3636283b4a9bSStephen M. Cameron } 3637283b4a9bSStephen M. Cameron 3638edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3639edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 364075d23d89SDon Brace unsigned char *device_id, int index, int buflen) 3641edd16368SStephen M. Cameron { 3642edd16368SStephen M. Cameron int rc; 3643edd16368SStephen M. Cameron unsigned char *buf; 3644edd16368SStephen M. Cameron 36458383278dSScott Teel /* Does controller have VPD for device id? */ 36468383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID)) 36478383278dSScott Teel return 1; /* not supported */ 36488383278dSScott Teel 3649edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3650edd16368SStephen M. Cameron if (!buf) 3651a84d794dSStephen M. Cameron return -ENOMEM; 36528383278dSScott Teel 36538383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 36548383278dSScott Teel HPSA_VPD_LV_DEVICE_ID, buf, 64); 36558383278dSScott Teel if (rc == 0) { 36568383278dSScott Teel if (buflen > 16) 36578383278dSScott Teel buflen = 16; 36588383278dSScott Teel memcpy(device_id, &buf[8], buflen); 36598383278dSScott Teel } 366075d23d89SDon Brace 3661edd16368SStephen M. Cameron kfree(buf); 366275d23d89SDon Brace 36638383278dSScott Teel return rc; /*0 - got id, otherwise, didn't */ 3664edd16368SStephen M. Cameron } 3665edd16368SStephen M. Cameron 3666edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 366703383736SDon Brace void *buf, int bufsize, 3668edd16368SStephen M. Cameron int extended_response) 3669edd16368SStephen M. Cameron { 3670edd16368SStephen M. Cameron int rc = IO_OK; 3671edd16368SStephen M. Cameron struct CommandList *c; 3672edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3673edd16368SStephen M. Cameron struct ErrorInfo *ei; 3674edd16368SStephen M. Cameron 367545fcb86eSStephen Cameron c = cmd_alloc(h); 3676bf43caf3SRobert Elliott 3677e89c0ae7SStephen M. Cameron /* address the controller */ 3678e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3679a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3680a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 368145f769b2SHannes Reinecke rc = -EAGAIN; 3682a2dac136SStephen M. Cameron goto out; 3683a2dac136SStephen M. Cameron } 3684edd16368SStephen M. Cameron if (extended_response) 3685edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 368625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 36873026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 368825163bd5SWebb Scales if (rc) 368925163bd5SWebb Scales goto out; 3690edd16368SStephen M. Cameron ei = c->err_info; 3691edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3692edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3693d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 369445f769b2SHannes Reinecke rc = -EIO; 3695283b4a9bSStephen M. Cameron } else { 369603383736SDon Brace struct ReportLUNdata *rld = buf; 369703383736SDon Brace 369803383736SDon Brace if (rld->extended_response_flag != extended_response) { 369945f769b2SHannes Reinecke if (!h->legacy_board) { 3700283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3701283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3702283b4a9bSStephen M. Cameron extended_response, 370303383736SDon Brace rld->extended_response_flag); 370445f769b2SHannes Reinecke rc = -EINVAL; 370545f769b2SHannes Reinecke } else 370645f769b2SHannes Reinecke rc = -EOPNOTSUPP; 3707283b4a9bSStephen M. Cameron } 3708edd16368SStephen M. Cameron } 3709a2dac136SStephen M. Cameron out: 371045fcb86eSStephen Cameron cmd_free(h, c); 3711edd16368SStephen M. Cameron return rc; 3712edd16368SStephen M. Cameron } 3713edd16368SStephen M. Cameron 3714edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 371503383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3716edd16368SStephen M. Cameron { 37172a80d545SHannes Reinecke int rc; 37182a80d545SHannes Reinecke struct ReportLUNdata *lbuf; 37192a80d545SHannes Reinecke 37202a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 372103383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 372245f769b2SHannes Reinecke if (!rc || rc != -EOPNOTSUPP) 37232a80d545SHannes Reinecke return rc; 37242a80d545SHannes Reinecke 37252a80d545SHannes Reinecke /* REPORT PHYS EXTENDED is not supported */ 37262a80d545SHannes Reinecke lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL); 37272a80d545SHannes Reinecke if (!lbuf) 37282a80d545SHannes Reinecke return -ENOMEM; 37292a80d545SHannes Reinecke 37302a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0); 37312a80d545SHannes Reinecke if (!rc) { 37322a80d545SHannes Reinecke int i; 37332a80d545SHannes Reinecke u32 nphys; 37342a80d545SHannes Reinecke 37352a80d545SHannes Reinecke /* Copy ReportLUNdata header */ 37362a80d545SHannes Reinecke memcpy(buf, lbuf, 8); 37372a80d545SHannes Reinecke nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8; 37382a80d545SHannes Reinecke for (i = 0; i < nphys; i++) 37392a80d545SHannes Reinecke memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8); 37402a80d545SHannes Reinecke } 37412a80d545SHannes Reinecke kfree(lbuf); 37422a80d545SHannes Reinecke return rc; 3743edd16368SStephen M. Cameron } 3744edd16368SStephen M. Cameron 3745edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3746edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3747edd16368SStephen M. Cameron { 3748edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3749edd16368SStephen M. Cameron } 3750edd16368SStephen M. Cameron 3751edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3752edd16368SStephen M. Cameron int bus, int target, int lun) 3753edd16368SStephen M. Cameron { 3754edd16368SStephen M. Cameron device->bus = bus; 3755edd16368SStephen M. Cameron device->target = target; 3756edd16368SStephen M. Cameron device->lun = lun; 3757edd16368SStephen M. Cameron } 3758edd16368SStephen M. Cameron 37599846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 37609846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 37619846590eSStephen M. Cameron unsigned char scsi3addr[]) 37629846590eSStephen M. Cameron { 37639846590eSStephen M. Cameron int rc; 37649846590eSStephen M. Cameron int status; 37659846590eSStephen M. Cameron int size; 37669846590eSStephen M. Cameron unsigned char *buf; 37679846590eSStephen M. Cameron 37689846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 37699846590eSStephen M. Cameron if (!buf) 37709846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 37719846590eSStephen M. Cameron 37729846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 377324a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 37749846590eSStephen M. Cameron goto exit_failed; 37759846590eSStephen M. Cameron 37769846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 37779846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 37789846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 377924a4b078SStephen M. Cameron if (rc != 0) 37809846590eSStephen M. Cameron goto exit_failed; 37819846590eSStephen M. Cameron size = buf[3]; 37829846590eSStephen M. Cameron 37839846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 37849846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 37859846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 378624a4b078SStephen M. Cameron if (rc != 0) 37879846590eSStephen M. Cameron goto exit_failed; 37889846590eSStephen M. Cameron status = buf[4]; /* status byte */ 37899846590eSStephen M. Cameron 37909846590eSStephen M. Cameron kfree(buf); 37919846590eSStephen M. Cameron return status; 37929846590eSStephen M. Cameron exit_failed: 37939846590eSStephen M. Cameron kfree(buf); 37949846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 37959846590eSStephen M. Cameron } 37969846590eSStephen M. Cameron 37979846590eSStephen M. Cameron /* Determine offline status of a volume. 37989846590eSStephen M. Cameron * Return either: 37999846590eSStephen M. Cameron * 0 (not offline) 380067955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 38019846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 38029846590eSStephen M. Cameron * describing why a volume is to be kept offline) 38039846590eSStephen M. Cameron */ 380485b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h, 38059846590eSStephen M. Cameron unsigned char scsi3addr[]) 38069846590eSStephen M. Cameron { 38079846590eSStephen M. Cameron struct CommandList *c; 38089437ac43SStephen Cameron unsigned char *sense; 38099437ac43SStephen Cameron u8 sense_key, asc, ascq; 38109437ac43SStephen Cameron int sense_len; 381125163bd5SWebb Scales int rc, ldstat = 0; 38129846590eSStephen M. Cameron u16 cmd_status; 38139846590eSStephen M. Cameron u8 scsi_status; 38149846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 38159846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 38169846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 38179846590eSStephen M. Cameron 38189846590eSStephen M. Cameron c = cmd_alloc(h); 3819bf43caf3SRobert Elliott 38209846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 3821c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 38223026ff9bSDon Brace NO_TIMEOUT); 382325163bd5SWebb Scales if (rc) { 382425163bd5SWebb Scales cmd_free(h, c); 382585b29008SDon Brace return HPSA_VPD_LV_STATUS_UNSUPPORTED; 382625163bd5SWebb Scales } 38279846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 38289437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 38299437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 38309437ac43SStephen Cameron else 38319437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 38329437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 38339846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 38349846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 38359846590eSStephen M. Cameron cmd_free(h, c); 38369846590eSStephen M. Cameron 38379846590eSStephen M. Cameron /* Determine the reason for not ready state */ 38389846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 38399846590eSStephen M. Cameron 38409846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 38419846590eSStephen M. Cameron switch (ldstat) { 384285b29008SDon Brace case HPSA_LV_FAILED: 38439846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 38445ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 38459846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 38469846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 38479846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 38489846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 38499846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 38509846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 38519846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 38529846590eSStephen M. Cameron return ldstat; 38539846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 38549846590eSStephen M. Cameron /* If VPD status page isn't available, 38559846590eSStephen M. Cameron * use ASC/ASCQ to determine state 38569846590eSStephen M. Cameron */ 38579846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 38589846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 38599846590eSStephen M. Cameron return ldstat; 38609846590eSStephen M. Cameron break; 38619846590eSStephen M. Cameron default: 38629846590eSStephen M. Cameron break; 38639846590eSStephen M. Cameron } 386485b29008SDon Brace return HPSA_LV_OK; 38659846590eSStephen M. Cameron } 38669846590eSStephen M. Cameron 3867edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 38680b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 38690b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3870edd16368SStephen M. Cameron { 38710b0e1d6cSStephen M. Cameron 38720b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 38730b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 38740b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 38750b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 38760b0e1d6cSStephen M. Cameron 3877ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 38780b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3879683fc444SDon Brace int rc = 0; 3880edd16368SStephen M. Cameron 3881ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3882683fc444SDon Brace if (!inq_buff) { 3883683fc444SDon Brace rc = -ENOMEM; 3884edd16368SStephen M. Cameron goto bail_out; 3885683fc444SDon Brace } 3886edd16368SStephen M. Cameron 3887edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3888edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3889edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3890edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 389185b29008SDon Brace "%s: inquiry failed, device will be skipped.\n", 389285b29008SDon Brace __func__); 389385b29008SDon Brace rc = HPSA_INQUIRY_FAILED; 3894edd16368SStephen M. Cameron goto bail_out; 3895edd16368SStephen M. Cameron } 3896edd16368SStephen M. Cameron 38974af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[8], 8); 38984af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[16], 16); 389975d23d89SDon Brace 3900edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3901edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3902edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3903edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3904edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3905edd16368SStephen M. Cameron sizeof(this_device->model)); 39067630b3a5SHannes Reinecke this_device->rev = inq_buff[2]; 3907edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3908edd16368SStephen M. Cameron sizeof(this_device->device_id)); 39098383278dSScott Teel if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8, 391055e1f9f0SDan Carpenter sizeof(this_device->device_id)) < 0) 39118383278dSScott Teel dev_err(&h->pdev->dev, 39128383278dSScott Teel "hpsa%d: %s: can't get device id for host %d:C0:T%d:L%d\t%s\t%.16s\n", 39138383278dSScott Teel h->ctlr, __func__, 39148383278dSScott Teel h->scsi_host->host_no, 39158383278dSScott Teel this_device->target, this_device->lun, 39168383278dSScott Teel scsi_device_type(this_device->devtype), 39178383278dSScott Teel this_device->model); 3918edd16368SStephen M. Cameron 3919af15ed36SDon Brace if ((this_device->devtype == TYPE_DISK || 3920af15ed36SDon Brace this_device->devtype == TYPE_ZBC) && 3921283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 392285b29008SDon Brace unsigned char volume_offline; 392367955ba3SStephen M. Cameron 3924edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3925283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3926283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 392767955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 39284d17944aSHannes Reinecke if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED && 39294d17944aSHannes Reinecke h->legacy_board) { 39304d17944aSHannes Reinecke /* 39314d17944aSHannes Reinecke * Legacy boards might not support volume status 39324d17944aSHannes Reinecke */ 39334d17944aSHannes Reinecke dev_info(&h->pdev->dev, 39344d17944aSHannes Reinecke "C0:T%d:L%d Volume status not available, assuming online.\n", 39354d17944aSHannes Reinecke this_device->target, this_device->lun); 39364d17944aSHannes Reinecke volume_offline = 0; 39374d17944aSHannes Reinecke } 3938eb94588dSTomas Henzl this_device->volume_offline = volume_offline; 393985b29008SDon Brace if (volume_offline == HPSA_LV_FAILED) { 394085b29008SDon Brace rc = HPSA_LV_FAILED; 394185b29008SDon Brace dev_err(&h->pdev->dev, 394285b29008SDon Brace "%s: LV failed, device will be skipped.\n", 394385b29008SDon Brace __func__); 394485b29008SDon Brace goto bail_out; 394585b29008SDon Brace } 3946283b4a9bSStephen M. Cameron } else { 3947edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3948283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3949283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 395041ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3951a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 39529846590eSStephen M. Cameron this_device->volume_offline = 0; 395303383736SDon Brace this_device->queue_depth = h->nr_cmds; 3954283b4a9bSStephen M. Cameron } 3955edd16368SStephen M. Cameron 39565086435eSDon Brace if (this_device->external) 39575086435eSDon Brace this_device->queue_depth = EXTERNAL_QD; 39585086435eSDon Brace 39590b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 39600b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 39610b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 39620b0e1d6cSStephen M. Cameron */ 39630b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 39640b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 39650b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 39660b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 39670b0e1d6cSStephen M. Cameron } 3968edd16368SStephen M. Cameron kfree(inq_buff); 3969edd16368SStephen M. Cameron return 0; 3970edd16368SStephen M. Cameron 3971edd16368SStephen M. Cameron bail_out: 3972edd16368SStephen M. Cameron kfree(inq_buff); 3973683fc444SDon Brace return rc; 3974edd16368SStephen M. Cameron } 3975edd16368SStephen M. Cameron 3976c795505aSKevin Barnett /* 3977c795505aSKevin Barnett * Helper function to assign bus, target, lun mapping of devices. 3978edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 3979edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 3980edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 3981edd16368SStephen M. Cameron */ 3982edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 39831f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 3984edd16368SStephen M. Cameron { 3985c795505aSKevin Barnett u32 lunid = get_unaligned_le32(lunaddrbytes); 3986edd16368SStephen M. Cameron 39871f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 39881f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 39897630b3a5SHannes Reinecke if (is_hba_lunid(lunaddrbytes)) { 39907630b3a5SHannes Reinecke int bus = HPSA_HBA_BUS; 39917630b3a5SHannes Reinecke 39927630b3a5SHannes Reinecke if (!device->rev) 39937630b3a5SHannes Reinecke bus = HPSA_LEGACY_HBA_BUS; 3994c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 39957630b3a5SHannes Reinecke bus, 0, lunid & 0x3fff); 39967630b3a5SHannes Reinecke } else 39971f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 3998c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 3999c795505aSKevin Barnett HPSA_PHYSICAL_DEVICE_BUS, -1, -1); 40001f310bdeSStephen M. Cameron return; 40011f310bdeSStephen M. Cameron } 40021f310bdeSStephen M. Cameron /* It's a logical device */ 400366749d0dSScott Teel if (device->external) { 40041f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 4005c795505aSKevin Barnett HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff, 4006c795505aSKevin Barnett lunid & 0x00ff); 40071f310bdeSStephen M. Cameron return; 4008339b2b14SStephen M. Cameron } 4009c795505aSKevin Barnett hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS, 4010c795505aSKevin Barnett 0, lunid & 0x3fff); 4011edd16368SStephen M. Cameron } 4012edd16368SStephen M. Cameron 401366749d0dSScott Teel static int figure_external_status(struct ctlr_info *h, int raid_ctlr_position, 401466749d0dSScott Teel int i, int nphysicals, int nlocal_logicals) 401566749d0dSScott Teel { 401666749d0dSScott Teel /* In report logicals, local logicals are listed first, 401766749d0dSScott Teel * then any externals. 401866749d0dSScott Teel */ 401966749d0dSScott Teel int logicals_start = nphysicals + (raid_ctlr_position == 0); 402066749d0dSScott Teel 402166749d0dSScott Teel if (i == raid_ctlr_position) 402266749d0dSScott Teel return 0; 402366749d0dSScott Teel 402466749d0dSScott Teel if (i < logicals_start) 402566749d0dSScott Teel return 0; 402666749d0dSScott Teel 402766749d0dSScott Teel /* i is in logicals range, but still within local logicals */ 402866749d0dSScott Teel if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals) 402966749d0dSScott Teel return 0; 403066749d0dSScott Teel 403166749d0dSScott Teel return 1; /* it's an external lun */ 403266749d0dSScott Teel } 403366749d0dSScott Teel 403454b6e9e9SScott Teel /* 4035edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 4036edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 4037edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 4038edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 4039edd16368SStephen M. Cameron */ 4040edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 404103383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 404201a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 4043edd16368SStephen M. Cameron { 404403383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 4045edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 4046edd16368SStephen M. Cameron return -1; 4047edd16368SStephen M. Cameron } 404803383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 4049edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 405003383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 405103383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 4052edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 4053edd16368SStephen M. Cameron } 405403383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 4055edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 4056edd16368SStephen M. Cameron return -1; 4057edd16368SStephen M. Cameron } 40586df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 4059edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 4060edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 4061edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 4062edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 4063edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 4064edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 4065edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 4066edd16368SStephen M. Cameron } 4067edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 4068edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 4069edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 4070edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 4071edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 4072edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 4073edd16368SStephen M. Cameron } 4074edd16368SStephen M. Cameron return 0; 4075edd16368SStephen M. Cameron } 4076edd16368SStephen M. Cameron 407742a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 407842a91641SDon Brace int i, int nphysicals, int nlogicals, 4079a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 4080339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 4081339b2b14SStephen M. Cameron { 4082339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 4083339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 4084339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 4085339b2b14SStephen M. Cameron */ 4086339b2b14SStephen M. Cameron 4087339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 4088339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 4089339b2b14SStephen M. Cameron 4090339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 4091339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 4092339b2b14SStephen M. Cameron 4093339b2b14SStephen M. Cameron if (i < logicals_start) 4094d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 4095d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 4096339b2b14SStephen M. Cameron 4097339b2b14SStephen M. Cameron if (i < last_device) 4098339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 4099339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 4100339b2b14SStephen M. Cameron BUG(); 4101339b2b14SStephen M. Cameron return NULL; 4102339b2b14SStephen M. Cameron } 4103339b2b14SStephen M. Cameron 410403383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 410503383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 410603383736SDon Brace struct hpsa_scsi_dev_t *dev, 4107f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 410803383736SDon Brace struct bmic_identify_physical_device *id_phys) 410903383736SDon Brace { 411003383736SDon Brace int rc; 41114b6e5597SScott Teel struct ext_report_lun_entry *rle; 41124b6e5597SScott Teel 41134b6e5597SScott Teel rle = &rlep->LUN[rle_index]; 411403383736SDon Brace 411503383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 4116f2039b03SDon Brace if ((rle->device_flags & 0x08) && dev->ioaccel_handle) 4117a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 411803383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 4119f2039b03SDon Brace rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0], 4120f2039b03SDon Brace GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys, 412103383736SDon Brace sizeof(*id_phys)); 412203383736SDon Brace if (!rc) 412303383736SDon Brace /* Reserve space for FW operations */ 412403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 412503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 412603383736SDon Brace dev->queue_depth = 412703383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 412803383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 412903383736SDon Brace else 413003383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 413103383736SDon Brace } 413203383736SDon Brace 41338270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device, 4134f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 41358270b862SJoe Handzik struct bmic_identify_physical_device *id_phys) 41368270b862SJoe Handzik { 4137f2039b03SDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 4138f2039b03SDon Brace 4139f2039b03SDon Brace if ((rle->device_flags & 0x08) && this_device->ioaccel_handle) 41408270b862SJoe Handzik this_device->hba_ioaccel_enabled = 1; 41418270b862SJoe Handzik 41428270b862SJoe Handzik memcpy(&this_device->active_path_index, 41438270b862SJoe Handzik &id_phys->active_path_number, 41448270b862SJoe Handzik sizeof(this_device->active_path_index)); 41458270b862SJoe Handzik memcpy(&this_device->path_map, 41468270b862SJoe Handzik &id_phys->redundant_path_present_map, 41478270b862SJoe Handzik sizeof(this_device->path_map)); 41488270b862SJoe Handzik memcpy(&this_device->box, 41498270b862SJoe Handzik &id_phys->alternate_paths_phys_box_on_port, 41508270b862SJoe Handzik sizeof(this_device->box)); 41518270b862SJoe Handzik memcpy(&this_device->phys_connector, 41528270b862SJoe Handzik &id_phys->alternate_paths_phys_connector, 41538270b862SJoe Handzik sizeof(this_device->phys_connector)); 41548270b862SJoe Handzik memcpy(&this_device->bay, 41558270b862SJoe Handzik &id_phys->phys_bay_in_box, 41568270b862SJoe Handzik sizeof(this_device->bay)); 41578270b862SJoe Handzik } 41588270b862SJoe Handzik 415966749d0dSScott Teel /* get number of local logical disks. */ 416066749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h, 416166749d0dSScott Teel struct bmic_identify_controller *id_ctlr, 416266749d0dSScott Teel u32 *nlocals) 416366749d0dSScott Teel { 416466749d0dSScott Teel int rc; 416566749d0dSScott Teel 416666749d0dSScott Teel if (!id_ctlr) { 416766749d0dSScott Teel dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n", 416866749d0dSScott Teel __func__); 416966749d0dSScott Teel return -ENOMEM; 417066749d0dSScott Teel } 417166749d0dSScott Teel memset(id_ctlr, 0, sizeof(*id_ctlr)); 417266749d0dSScott Teel rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr)); 417366749d0dSScott Teel if (!rc) 417466749d0dSScott Teel if (id_ctlr->configured_logical_drive_count < 256) 417566749d0dSScott Teel *nlocals = id_ctlr->configured_logical_drive_count; 417666749d0dSScott Teel else 417766749d0dSScott Teel *nlocals = le16_to_cpu( 417866749d0dSScott Teel id_ctlr->extended_logical_unit_count); 417966749d0dSScott Teel else 418066749d0dSScott Teel *nlocals = -1; 418166749d0dSScott Teel return rc; 418266749d0dSScott Teel } 418366749d0dSScott Teel 418464ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes) 418564ce60caSDon Brace { 418664ce60caSDon Brace struct bmic_identify_physical_device *id_phys; 418764ce60caSDon Brace bool is_spare = false; 418864ce60caSDon Brace int rc; 418964ce60caSDon Brace 419064ce60caSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 419164ce60caSDon Brace if (!id_phys) 419264ce60caSDon Brace return false; 419364ce60caSDon Brace 419464ce60caSDon Brace rc = hpsa_bmic_id_physical_device(h, 419564ce60caSDon Brace lunaddrbytes, 419664ce60caSDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), 419764ce60caSDon Brace id_phys, sizeof(*id_phys)); 419864ce60caSDon Brace if (rc == 0) 419964ce60caSDon Brace is_spare = (id_phys->more_flags >> 6) & 0x01; 420064ce60caSDon Brace 420164ce60caSDon Brace kfree(id_phys); 420264ce60caSDon Brace return is_spare; 420364ce60caSDon Brace } 420464ce60caSDon Brace 420564ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK 0x1 420664ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED 0x2 420764ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK 0x4 420864ce60caSDon Brace 420964ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE 6 421064ce60caSDon Brace 421164ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes, 421264ce60caSDon Brace struct ext_report_lun_entry *rle) 421364ce60caSDon Brace { 421464ce60caSDon Brace u8 device_flags; 421564ce60caSDon Brace u8 device_type; 421664ce60caSDon Brace 421764ce60caSDon Brace if (!MASKED_DEVICE(lunaddrbytes)) 421864ce60caSDon Brace return false; 421964ce60caSDon Brace 422064ce60caSDon Brace device_flags = rle->device_flags; 422164ce60caSDon Brace device_type = rle->device_type; 422264ce60caSDon Brace 422364ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_NON_DISK) { 422464ce60caSDon Brace if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE) 422564ce60caSDon Brace return false; 422664ce60caSDon Brace return true; 422764ce60caSDon Brace } 422864ce60caSDon Brace 422964ce60caSDon Brace if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED)) 423064ce60caSDon Brace return false; 423164ce60caSDon Brace 423264ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK) 423364ce60caSDon Brace return false; 423464ce60caSDon Brace 423564ce60caSDon Brace /* 423664ce60caSDon Brace * Spares may be spun down, we do not want to 423764ce60caSDon Brace * do an Inquiry to a RAID set spare drive as 423864ce60caSDon Brace * that would have them spun up, that is a 423964ce60caSDon Brace * performance hit because I/O to the RAID device 424064ce60caSDon Brace * stops while the spin up occurs which can take 424164ce60caSDon Brace * over 50 seconds. 424264ce60caSDon Brace */ 424364ce60caSDon Brace if (hpsa_is_disk_spare(h, lunaddrbytes)) 424464ce60caSDon Brace return true; 424564ce60caSDon Brace 424664ce60caSDon Brace return false; 424764ce60caSDon Brace } 424866749d0dSScott Teel 42498aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h) 4250edd16368SStephen M. Cameron { 4251edd16368SStephen M. Cameron /* the idea here is we could get notified 4252edd16368SStephen M. Cameron * that some devices have changed, so we do a report 4253edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 4254edd16368SStephen M. Cameron * our list of devices accordingly. 4255edd16368SStephen M. Cameron * 4256edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 4257edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 4258edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 4259edd16368SStephen M. Cameron * devices, vs. disappearing devices. 4260edd16368SStephen M. Cameron */ 4261a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 4262edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 426303383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 426466749d0dSScott Teel struct bmic_identify_controller *id_ctlr = NULL; 426501a02ffcSStephen M. Cameron u32 nphysicals = 0; 426601a02ffcSStephen M. Cameron u32 nlogicals = 0; 426766749d0dSScott Teel u32 nlocal_logicals = 0; 426801a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 4269edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 4270edd16368SStephen M. Cameron int ncurrent = 0; 42714f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 4272339b2b14SStephen M. Cameron int raid_ctlr_position; 427304fa2f44SKevin Barnett bool physical_device; 4274aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 4275edd16368SStephen M. Cameron 4276cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 427792084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 427892084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 4279edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 428003383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 428166749d0dSScott Teel id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL); 4282edd16368SStephen M. Cameron 428303383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 428466749d0dSScott Teel !tmpdevice || !id_phys || !id_ctlr) { 4285edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 4286edd16368SStephen M. Cameron goto out; 4287edd16368SStephen M. Cameron } 4288edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 4289edd16368SStephen M. Cameron 4290853633e8SDon Brace h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */ 4291853633e8SDon Brace 429203383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 4293853633e8SDon Brace logdev_list, &nlogicals)) { 4294853633e8SDon Brace h->drv_req_rescan = 1; 4295edd16368SStephen M. Cameron goto out; 4296853633e8SDon Brace } 4297edd16368SStephen M. Cameron 429866749d0dSScott Teel /* Set number of local logicals (non PTRAID) */ 429966749d0dSScott Teel if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) { 430066749d0dSScott Teel dev_warn(&h->pdev->dev, 430166749d0dSScott Teel "%s: Can't determine number of local logical devices.\n", 430266749d0dSScott Teel __func__); 430366749d0dSScott Teel } 4304edd16368SStephen M. Cameron 4305aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 4306aca4a520SScott Teel * plus external target devices, and a device for the local RAID 4307aca4a520SScott Teel * controller. 4308edd16368SStephen M. Cameron */ 4309aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 4310edd16368SStephen M. Cameron 43114e188184SBader Ali Saleh hpsa_ext_ctrl_present(h, physdev_list); 43124e188184SBader Ali Saleh 4313edd16368SStephen M. Cameron /* Allocate the per device structures */ 4314edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 4315b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 4316b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 4317b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 4318b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 4319b7ec021fSScott Teel break; 4320b7ec021fSScott Teel } 4321b7ec021fSScott Teel 4322edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 4323edd16368SStephen M. Cameron if (!currentsd[i]) { 4324853633e8SDon Brace h->drv_req_rescan = 1; 4325edd16368SStephen M. Cameron goto out; 4326edd16368SStephen M. Cameron } 4327edd16368SStephen M. Cameron ndev_allocated++; 4328edd16368SStephen M. Cameron } 4329edd16368SStephen M. Cameron 43308645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 4331339b2b14SStephen M. Cameron raid_ctlr_position = 0; 4332339b2b14SStephen M. Cameron else 4333339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 4334339b2b14SStephen M. Cameron 4335edd16368SStephen M. Cameron /* adjust our table of devices */ 43364f4eb9f1SScott Teel n_ext_target_devs = 0; 4337edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 43380b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 4339683fc444SDon Brace int rc = 0; 4340f2039b03SDon Brace int phys_dev_index = i - (raid_ctlr_position == 0); 434164ce60caSDon Brace bool skip_device = false; 4342edd16368SStephen M. Cameron 4343421bf80cSScott Teel memset(tmpdevice, 0, sizeof(*tmpdevice)); 4344421bf80cSScott Teel 434504fa2f44SKevin Barnett physical_device = i < nphysicals + (raid_ctlr_position == 0); 4346edd16368SStephen M. Cameron 4347edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 4348339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 4349339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 435041ce4c35SStephen Cameron 435186cf7130SDon Brace /* Determine if this is a lun from an external target array */ 435286cf7130SDon Brace tmpdevice->external = 435386cf7130SDon Brace figure_external_status(h, raid_ctlr_position, i, 435486cf7130SDon Brace nphysicals, nlocal_logicals); 435586cf7130SDon Brace 435664ce60caSDon Brace /* 435764ce60caSDon Brace * Skip over some devices such as a spare. 435864ce60caSDon Brace */ 435964ce60caSDon Brace if (!tmpdevice->external && physical_device) { 436064ce60caSDon Brace skip_device = hpsa_skip_device(h, lunaddrbytes, 436164ce60caSDon Brace &physdev_list->LUN[phys_dev_index]); 436264ce60caSDon Brace if (skip_device) 4363edd16368SStephen M. Cameron continue; 436464ce60caSDon Brace } 4365edd16368SStephen M. Cameron 4366b2582a65SDon Brace /* Get device type, vendor, model, device id, raid_map */ 4367683fc444SDon Brace rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 4368683fc444SDon Brace &is_OBDR); 4369683fc444SDon Brace if (rc == -ENOMEM) { 4370683fc444SDon Brace dev_warn(&h->pdev->dev, 4371683fc444SDon Brace "Out of memory, rescan deferred.\n"); 4372853633e8SDon Brace h->drv_req_rescan = 1; 4373683fc444SDon Brace goto out; 4374853633e8SDon Brace } 4375683fc444SDon Brace if (rc) { 437685b29008SDon Brace h->drv_req_rescan = 1; 4377683fc444SDon Brace continue; 4378683fc444SDon Brace } 4379683fc444SDon Brace 43801f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 4381edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 4382edd16368SStephen M. Cameron 4383edd16368SStephen M. Cameron *this_device = *tmpdevice; 438404fa2f44SKevin Barnett this_device->physical_device = physical_device; 4385edd16368SStephen M. Cameron 438604fa2f44SKevin Barnett /* 438704fa2f44SKevin Barnett * Expose all devices except for physical devices that 438804fa2f44SKevin Barnett * are masked. 438904fa2f44SKevin Barnett */ 439004fa2f44SKevin Barnett if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device) 43912a168208SKevin Barnett this_device->expose_device = 0; 43922a168208SKevin Barnett else 43932a168208SKevin Barnett this_device->expose_device = 1; 439441ce4c35SStephen Cameron 4395d04e62b9SKevin Barnett 4396d04e62b9SKevin Barnett /* 4397d04e62b9SKevin Barnett * Get the SAS address for physical devices that are exposed. 4398d04e62b9SKevin Barnett */ 4399d04e62b9SKevin Barnett if (this_device->physical_device && this_device->expose_device) 4400d04e62b9SKevin Barnett hpsa_get_sas_address(h, lunaddrbytes, this_device); 4401edd16368SStephen M. Cameron 4402edd16368SStephen M. Cameron switch (this_device->devtype) { 44030b0e1d6cSStephen M. Cameron case TYPE_ROM: 4404edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 4405edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 4406edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 4407edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 4408edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 4409edd16368SStephen M. Cameron * the inquiry data. 4410edd16368SStephen M. Cameron */ 44110b0e1d6cSStephen M. Cameron if (is_OBDR) 4412edd16368SStephen M. Cameron ncurrent++; 4413edd16368SStephen M. Cameron break; 4414edd16368SStephen M. Cameron case TYPE_DISK: 4415af15ed36SDon Brace case TYPE_ZBC: 441604fa2f44SKevin Barnett if (this_device->physical_device) { 4417b9092b79SKevin Barnett /* The disk is in HBA mode. */ 4418b9092b79SKevin Barnett /* Never use RAID mapper in HBA mode. */ 4419ecf418d1SJoe Handzik this_device->offload_enabled = 0; 442003383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 4421f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4422f2039b03SDon Brace hpsa_get_path_info(this_device, 4423f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4424b9092b79SKevin Barnett } 4425edd16368SStephen M. Cameron ncurrent++; 4426edd16368SStephen M. Cameron break; 4427edd16368SStephen M. Cameron case TYPE_TAPE: 4428edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 4429cca8f13bSDon Brace ncurrent++; 4430cca8f13bSDon Brace break; 443141ce4c35SStephen Cameron case TYPE_ENCLOSURE: 443217a9e54aSDon Brace if (!this_device->external) 4433cca8f13bSDon Brace hpsa_get_enclosure_info(h, lunaddrbytes, 4434cca8f13bSDon Brace physdev_list, phys_dev_index, 4435cca8f13bSDon Brace this_device); 443641ce4c35SStephen Cameron ncurrent++; 443741ce4c35SStephen Cameron break; 4438edd16368SStephen M. Cameron case TYPE_RAID: 4439edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 4440edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 4441edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 4442edd16368SStephen M. Cameron * don't present it. 4443edd16368SStephen M. Cameron */ 4444edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 4445edd16368SStephen M. Cameron break; 4446edd16368SStephen M. Cameron ncurrent++; 4447edd16368SStephen M. Cameron break; 4448edd16368SStephen M. Cameron default: 4449edd16368SStephen M. Cameron break; 4450edd16368SStephen M. Cameron } 4451cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 4452edd16368SStephen M. Cameron break; 4453edd16368SStephen M. Cameron } 4454d04e62b9SKevin Barnett 4455d04e62b9SKevin Barnett if (h->sas_host == NULL) { 4456d04e62b9SKevin Barnett int rc = 0; 4457d04e62b9SKevin Barnett 4458d04e62b9SKevin Barnett rc = hpsa_add_sas_host(h); 4459d04e62b9SKevin Barnett if (rc) { 4460d04e62b9SKevin Barnett dev_warn(&h->pdev->dev, 4461d04e62b9SKevin Barnett "Could not add sas host %d\n", rc); 4462d04e62b9SKevin Barnett goto out; 4463d04e62b9SKevin Barnett } 4464d04e62b9SKevin Barnett } 4465d04e62b9SKevin Barnett 44668aa60681SDon Brace adjust_hpsa_scsi_table(h, currentsd, ncurrent); 4467edd16368SStephen M. Cameron out: 4468edd16368SStephen M. Cameron kfree(tmpdevice); 4469edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 4470edd16368SStephen M. Cameron kfree(currentsd[i]); 4471edd16368SStephen M. Cameron kfree(currentsd); 4472edd16368SStephen M. Cameron kfree(physdev_list); 4473edd16368SStephen M. Cameron kfree(logdev_list); 447466749d0dSScott Teel kfree(id_ctlr); 447503383736SDon Brace kfree(id_phys); 4476edd16368SStephen M. Cameron } 4477edd16368SStephen M. Cameron 4478ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 4479ec5cbf04SWebb Scales struct scatterlist *sg) 4480ec5cbf04SWebb Scales { 4481ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 4482ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 4483ec5cbf04SWebb Scales 4484ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 4485ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 4486ec5cbf04SWebb Scales desc->Ext = 0; 4487ec5cbf04SWebb Scales } 4488ec5cbf04SWebb Scales 4489c7ee65b3SWebb Scales /* 4490c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 4491edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 4492edd16368SStephen M. Cameron * hpsa command, cp. 4493edd16368SStephen M. Cameron */ 449433a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 4495edd16368SStephen M. Cameron struct CommandList *cp, 4496edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 4497edd16368SStephen M. Cameron { 4498edd16368SStephen M. Cameron struct scatterlist *sg; 4499b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 450033a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 4501edd16368SStephen M. Cameron 450233a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4503edd16368SStephen M. Cameron 4504edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 4505edd16368SStephen M. Cameron if (use_sg < 0) 4506edd16368SStephen M. Cameron return use_sg; 4507edd16368SStephen M. Cameron 4508edd16368SStephen M. Cameron if (!use_sg) 4509edd16368SStephen M. Cameron goto sglist_finished; 4510edd16368SStephen M. Cameron 4511b3a7ba7cSWebb Scales /* 4512b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 4513b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 4514b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 4515b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 4516b3a7ba7cSWebb Scales * the entries in the one list. 4517b3a7ba7cSWebb Scales */ 451833a2ffceSStephen M. Cameron curr_sg = cp->SG; 4519b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 4520b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 4521b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 4522b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 4523ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 452433a2ffceSStephen M. Cameron curr_sg++; 452533a2ffceSStephen M. Cameron } 4526ec5cbf04SWebb Scales 4527b3a7ba7cSWebb Scales if (chained) { 4528b3a7ba7cSWebb Scales /* 4529b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 4530b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 4531b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 4532b3a7ba7cSWebb Scales * where the previous loop left off. 4533b3a7ba7cSWebb Scales */ 4534b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 4535b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 4536b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 4537b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 4538b3a7ba7cSWebb Scales curr_sg++; 4539b3a7ba7cSWebb Scales } 4540b3a7ba7cSWebb Scales } 4541b3a7ba7cSWebb Scales 4542ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 4543b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 454433a2ffceSStephen M. Cameron 454533a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 454633a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 454733a2ffceSStephen M. Cameron 454833a2ffceSStephen M. Cameron if (chained) { 454933a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 455050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 4551e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 4552e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 4553e2bea6dfSStephen M. Cameron return -1; 4554e2bea6dfSStephen M. Cameron } 455533a2ffceSStephen M. Cameron return 0; 4556edd16368SStephen M. Cameron } 4557edd16368SStephen M. Cameron 4558edd16368SStephen M. Cameron sglist_finished: 4559edd16368SStephen M. Cameron 456001a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 4561c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 4562edd16368SStephen M. Cameron return 0; 4563edd16368SStephen M. Cameron } 4564edd16368SStephen M. Cameron 4565b63c64acSDon Brace #define BUFLEN 128 4566b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h, 4567b63c64acSDon Brace u8 *cdb, int cdb_len, 4568b63c64acSDon Brace const char *func) 4569b63c64acSDon Brace { 4570b63c64acSDon Brace char buf[BUFLEN]; 4571b63c64acSDon Brace int outlen; 4572b63c64acSDon Brace int i; 4573b63c64acSDon Brace 4574b63c64acSDon Brace outlen = scnprintf(buf, BUFLEN, 4575b63c64acSDon Brace "%s: Blocking zero-length request: CDB:", func); 4576b63c64acSDon Brace for (i = 0; i < cdb_len; i++) 4577b63c64acSDon Brace outlen += scnprintf(buf+outlen, BUFLEN - outlen, 4578b63c64acSDon Brace "%02hhx", cdb[i]); 4579b63c64acSDon Brace dev_warn(&h->pdev->dev, "%s\n", buf); 4580b63c64acSDon Brace } 4581b63c64acSDon Brace 4582b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1 4583b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */ 4584b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb) 4585b63c64acSDon Brace { 4586b63c64acSDon Brace u32 block_cnt; 4587b63c64acSDon Brace 4588b63c64acSDon Brace /* Block zero-length transfer sizes on certain commands. */ 4589b63c64acSDon Brace switch (cdb[0]) { 4590b63c64acSDon Brace case READ_10: 4591b63c64acSDon Brace case WRITE_10: 4592b63c64acSDon Brace case VERIFY: /* 0x2F */ 4593b63c64acSDon Brace case WRITE_VERIFY: /* 0x2E */ 4594b63c64acSDon Brace block_cnt = get_unaligned_be16(&cdb[7]); 4595b63c64acSDon Brace break; 4596b63c64acSDon Brace case READ_12: 4597b63c64acSDon Brace case WRITE_12: 4598b63c64acSDon Brace case VERIFY_12: /* 0xAF */ 4599b63c64acSDon Brace case WRITE_VERIFY_12: /* 0xAE */ 4600b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4601b63c64acSDon Brace break; 4602b63c64acSDon Brace case READ_16: 4603b63c64acSDon Brace case WRITE_16: 4604b63c64acSDon Brace case VERIFY_16: /* 0x8F */ 4605b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[10]); 4606b63c64acSDon Brace break; 4607b63c64acSDon Brace default: 4608b63c64acSDon Brace return false; 4609b63c64acSDon Brace } 4610b63c64acSDon Brace 4611b63c64acSDon Brace return block_cnt == 0; 4612b63c64acSDon Brace } 4613b63c64acSDon Brace 4614283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 4615283b4a9bSStephen M. Cameron { 4616283b4a9bSStephen M. Cameron int is_write = 0; 4617283b4a9bSStephen M. Cameron u32 block; 4618283b4a9bSStephen M. Cameron u32 block_cnt; 4619283b4a9bSStephen M. Cameron 4620283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 4621283b4a9bSStephen M. Cameron switch (cdb[0]) { 4622283b4a9bSStephen M. Cameron case WRITE_6: 4623283b4a9bSStephen M. Cameron case WRITE_12: 4624283b4a9bSStephen M. Cameron is_write = 1; 4625283b4a9bSStephen M. Cameron case READ_6: 4626283b4a9bSStephen M. Cameron case READ_12: 4627283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 4628abbada71SMahesh Rajashekhara block = (((cdb[1] & 0x1F) << 16) | 4629abbada71SMahesh Rajashekhara (cdb[2] << 8) | 4630abbada71SMahesh Rajashekhara cdb[3]); 4631283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 4632c8a6c9a6SDon Brace if (block_cnt == 0) 4633c8a6c9a6SDon Brace block_cnt = 256; 4634283b4a9bSStephen M. Cameron } else { 4635283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 4636c8a6c9a6SDon Brace block = get_unaligned_be32(&cdb[2]); 4637c8a6c9a6SDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4638283b4a9bSStephen M. Cameron } 4639283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 4640283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4641283b4a9bSStephen M. Cameron 4642283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4643283b4a9bSStephen M. Cameron cdb[1] = 0; 4644283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 4645283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 4646283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 4647283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 4648283b4a9bSStephen M. Cameron cdb[6] = 0; 4649283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 4650283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 4651283b4a9bSStephen M. Cameron cdb[9] = 0; 4652283b4a9bSStephen M. Cameron *cdb_len = 10; 4653283b4a9bSStephen M. Cameron break; 4654283b4a9bSStephen M. Cameron } 4655283b4a9bSStephen M. Cameron return 0; 4656283b4a9bSStephen M. Cameron } 4657283b4a9bSStephen M. Cameron 4658c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 4659283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 466003383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4661e1f7de0cSMatt Gates { 4662e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 4663e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 4664e1f7de0cSMatt Gates unsigned int len; 4665e1f7de0cSMatt Gates unsigned int total_len = 0; 4666e1f7de0cSMatt Gates struct scatterlist *sg; 4667e1f7de0cSMatt Gates u64 addr64; 4668e1f7de0cSMatt Gates int use_sg, i; 4669e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 4670e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 4671e1f7de0cSMatt Gates 4672283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 467303383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 467403383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4675283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 467603383736SDon Brace } 4677283b4a9bSStephen M. Cameron 4678e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 4679e1f7de0cSMatt Gates 4680b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4681b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4682b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4683b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4684b63c64acSDon Brace } 4685b63c64acSDon Brace 468603383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 468703383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4688283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 468903383736SDon Brace } 4690283b4a9bSStephen M. Cameron 4691e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 4692e1f7de0cSMatt Gates 4693e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 4694e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 4695e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 4696e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 4697e1f7de0cSMatt Gates 4698e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 469903383736SDon Brace if (use_sg < 0) { 470003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4701e1f7de0cSMatt Gates return use_sg; 470203383736SDon Brace } 4703e1f7de0cSMatt Gates 4704e1f7de0cSMatt Gates if (use_sg) { 4705e1f7de0cSMatt Gates curr_sg = cp->SG; 4706e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 4707e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 4708e1f7de0cSMatt Gates len = sg_dma_len(sg); 4709e1f7de0cSMatt Gates total_len += len; 471050a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 471150a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 471250a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 4713e1f7de0cSMatt Gates curr_sg++; 4714e1f7de0cSMatt Gates } 471550a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4716e1f7de0cSMatt Gates 4717e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4718e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4719e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4720e1f7de0cSMatt Gates break; 4721e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4722e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4723e1f7de0cSMatt Gates break; 4724e1f7de0cSMatt Gates case DMA_NONE: 4725e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4726e1f7de0cSMatt Gates break; 4727e1f7de0cSMatt Gates default: 4728e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4729e1f7de0cSMatt Gates cmd->sc_data_direction); 4730e1f7de0cSMatt Gates BUG(); 4731e1f7de0cSMatt Gates break; 4732e1f7de0cSMatt Gates } 4733e1f7de0cSMatt Gates } else { 4734e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4735e1f7de0cSMatt Gates } 4736e1f7de0cSMatt Gates 4737c349775eSScott Teel c->Header.SGList = use_sg; 4738e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 47392b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 47402b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 47412b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 47422b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 47432b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4744283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4745283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4746c349775eSScott Teel /* Tag was already set at init time. */ 4747e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4748e1f7de0cSMatt Gates return 0; 4749e1f7de0cSMatt Gates } 4750edd16368SStephen M. Cameron 4751283b4a9bSStephen M. Cameron /* 4752283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4753283b4a9bSStephen M. Cameron * I/O accelerator path. 4754283b4a9bSStephen M. Cameron */ 4755283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4756283b4a9bSStephen M. Cameron struct CommandList *c) 4757283b4a9bSStephen M. Cameron { 4758283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4759283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4760283b4a9bSStephen M. Cameron 476145e596cdSDon Brace if (!dev) 476245e596cdSDon Brace return -1; 476345e596cdSDon Brace 476403383736SDon Brace c->phys_disk = dev; 476503383736SDon Brace 4766283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 476703383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4768283b4a9bSStephen M. Cameron } 4769283b4a9bSStephen M. Cameron 4770dd0e19f3SScott Teel /* 4771dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4772dd0e19f3SScott Teel */ 4773dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4774dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4775dd0e19f3SScott Teel { 4776dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4777dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4778dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4779dd0e19f3SScott Teel u64 first_block; 4780dd0e19f3SScott Teel 4781dd0e19f3SScott Teel /* Are we doing encryption on this device */ 47822b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4783dd0e19f3SScott Teel return; 4784dd0e19f3SScott Teel /* Set the data encryption key index. */ 4785dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4786dd0e19f3SScott Teel 4787dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4788dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4789dd0e19f3SScott Teel 4790dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4791dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4792dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4793dd0e19f3SScott Teel */ 4794dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4795dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4796dd0e19f3SScott Teel case READ_6: 4797abbada71SMahesh Rajashekhara case WRITE_6: 4798abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 4799abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 4800abbada71SMahesh Rajashekhara cmd->cmnd[3]); 4801dd0e19f3SScott Teel break; 4802dd0e19f3SScott Teel case WRITE_10: 4803dd0e19f3SScott Teel case READ_10: 4804dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4805dd0e19f3SScott Teel case WRITE_12: 4806dd0e19f3SScott Teel case READ_12: 48072b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4808dd0e19f3SScott Teel break; 4809dd0e19f3SScott Teel case WRITE_16: 4810dd0e19f3SScott Teel case READ_16: 48112b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4812dd0e19f3SScott Teel break; 4813dd0e19f3SScott Teel default: 4814dd0e19f3SScott Teel dev_err(&h->pdev->dev, 48152b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 48162b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4817dd0e19f3SScott Teel BUG(); 4818dd0e19f3SScott Teel break; 4819dd0e19f3SScott Teel } 48202b08b3e9SDon Brace 48212b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 48222b08b3e9SDon Brace first_block = first_block * 48232b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 48242b08b3e9SDon Brace 48252b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 48262b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4827dd0e19f3SScott Teel } 4828dd0e19f3SScott Teel 4829c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4830c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 483103383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4832c349775eSScott Teel { 4833c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4834c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4835c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4836c349775eSScott Teel int use_sg, i; 4837c349775eSScott Teel struct scatterlist *sg; 4838c349775eSScott Teel u64 addr64; 4839c349775eSScott Teel u32 len; 4840c349775eSScott Teel u32 total_len = 0; 4841c349775eSScott Teel 484245e596cdSDon Brace if (!cmd->device) 484345e596cdSDon Brace return -1; 484445e596cdSDon Brace 484545e596cdSDon Brace if (!cmd->device->hostdata) 484645e596cdSDon Brace return -1; 484745e596cdSDon Brace 4848d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4849c349775eSScott Teel 4850b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4851b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4852b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4853b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4854b63c64acSDon Brace } 4855b63c64acSDon Brace 485603383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 485703383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4858c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 485903383736SDon Brace } 486003383736SDon Brace 4861c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4862c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4863c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4864c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4865c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4866c349775eSScott Teel 4867c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4868c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4869c349775eSScott Teel 4870c349775eSScott Teel use_sg = scsi_dma_map(cmd); 487103383736SDon Brace if (use_sg < 0) { 487203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4873c349775eSScott Teel return use_sg; 487403383736SDon Brace } 4875c349775eSScott Teel 4876c349775eSScott Teel if (use_sg) { 4877c349775eSScott Teel curr_sg = cp->sg; 4878d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4879d9a729f3SWebb Scales addr64 = le64_to_cpu( 4880d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4881d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4882d9a729f3SWebb Scales curr_sg->length = 0; 4883d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4884d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4885d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4886d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4887d9a729f3SWebb Scales 4888d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4889d9a729f3SWebb Scales } 4890c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4891c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4892c349775eSScott Teel len = sg_dma_len(sg); 4893c349775eSScott Teel total_len += len; 4894c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4895c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4896c349775eSScott Teel curr_sg->reserved[0] = 0; 4897c349775eSScott Teel curr_sg->reserved[1] = 0; 4898c349775eSScott Teel curr_sg->reserved[2] = 0; 4899c349775eSScott Teel curr_sg->chain_indicator = 0; 4900c349775eSScott Teel curr_sg++; 4901c349775eSScott Teel } 4902c349775eSScott Teel 4903c349775eSScott Teel switch (cmd->sc_data_direction) { 4904c349775eSScott Teel case DMA_TO_DEVICE: 4905dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4906dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4907c349775eSScott Teel break; 4908c349775eSScott Teel case DMA_FROM_DEVICE: 4909dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4910dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4911c349775eSScott Teel break; 4912c349775eSScott Teel case DMA_NONE: 4913dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4914dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4915c349775eSScott Teel break; 4916c349775eSScott Teel default: 4917c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4918c349775eSScott Teel cmd->sc_data_direction); 4919c349775eSScott Teel BUG(); 4920c349775eSScott Teel break; 4921c349775eSScott Teel } 4922c349775eSScott Teel } else { 4923dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4924dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4925c349775eSScott Teel } 4926dd0e19f3SScott Teel 4927dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4928dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4929dd0e19f3SScott Teel 49302b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4931f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4932c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4933c349775eSScott Teel 4934c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4935c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4936c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 493750a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4938c349775eSScott Teel 4939d9a729f3SWebb Scales /* fill in sg elements */ 4940d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4941d9a729f3SWebb Scales cp->sg_count = 1; 4942a736e9b6SDon Brace cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0])); 4943d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4944d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4945d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4946d9a729f3SWebb Scales return -1; 4947d9a729f3SWebb Scales } 4948d9a729f3SWebb Scales } else 4949d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4950d9a729f3SWebb Scales 4951c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 4952c349775eSScott Teel return 0; 4953c349775eSScott Teel } 4954c349775eSScott Teel 4955c349775eSScott Teel /* 4956c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 4957c349775eSScott Teel */ 4958c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 4959c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 496003383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4961c349775eSScott Teel { 496245e596cdSDon Brace if (!c->scsi_cmd->device) 496345e596cdSDon Brace return -1; 496445e596cdSDon Brace 496545e596cdSDon Brace if (!c->scsi_cmd->device->hostdata) 496645e596cdSDon Brace return -1; 496745e596cdSDon Brace 496803383736SDon Brace /* Try to honor the device's queue depth */ 496903383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 497003383736SDon Brace phys_disk->queue_depth) { 497103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 497203383736SDon Brace return IO_ACCEL_INELIGIBLE; 497303383736SDon Brace } 4974c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 4975c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 497603383736SDon Brace cdb, cdb_len, scsi3addr, 497703383736SDon Brace phys_disk); 4978c349775eSScott Teel else 4979c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 498003383736SDon Brace cdb, cdb_len, scsi3addr, 498103383736SDon Brace phys_disk); 4982c349775eSScott Teel } 4983c349775eSScott Teel 49846b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 49856b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 49866b80b18fSScott Teel { 49876b80b18fSScott Teel if (offload_to_mirror == 0) { 49886b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 49892b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 49906b80b18fSScott Teel return; 49916b80b18fSScott Teel } 49926b80b18fSScott Teel do { 49936b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 49942b08b3e9SDon Brace *current_group = *map_index / 49952b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 49966b80b18fSScott Teel if (offload_to_mirror == *current_group) 49976b80b18fSScott Teel continue; 49982b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 49996b80b18fSScott Teel /* select map index from next group */ 50002b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 50016b80b18fSScott Teel (*current_group)++; 50026b80b18fSScott Teel } else { 50036b80b18fSScott Teel /* select map index from first group */ 50042b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 50056b80b18fSScott Teel *current_group = 0; 50066b80b18fSScott Teel } 50076b80b18fSScott Teel } while (offload_to_mirror != *current_group); 50086b80b18fSScott Teel } 50096b80b18fSScott Teel 5010283b4a9bSStephen M. Cameron /* 5011283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 5012283b4a9bSStephen M. Cameron */ 5013283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 5014283b4a9bSStephen M. Cameron struct CommandList *c) 5015283b4a9bSStephen M. Cameron { 5016283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 5017283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 5018283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 5019283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 5020283b4a9bSStephen M. Cameron int is_write = 0; 5021283b4a9bSStephen M. Cameron u32 map_index; 5022283b4a9bSStephen M. Cameron u64 first_block, last_block; 5023283b4a9bSStephen M. Cameron u32 block_cnt; 5024283b4a9bSStephen M. Cameron u32 blocks_per_row; 5025283b4a9bSStephen M. Cameron u64 first_row, last_row; 5026283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 5027283b4a9bSStephen M. Cameron u32 first_column, last_column; 50286b80b18fSScott Teel u64 r0_first_row, r0_last_row; 50296b80b18fSScott Teel u32 r5or6_blocks_per_row; 50306b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 50316b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 50326b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 50336b80b18fSScott Teel u32 total_disks_per_row; 50346b80b18fSScott Teel u32 stripesize; 50356b80b18fSScott Teel u32 first_group, last_group, current_group; 5036283b4a9bSStephen M. Cameron u32 map_row; 5037283b4a9bSStephen M. Cameron u32 disk_handle; 5038283b4a9bSStephen M. Cameron u64 disk_block; 5039283b4a9bSStephen M. Cameron u32 disk_block_cnt; 5040283b4a9bSStephen M. Cameron u8 cdb[16]; 5041283b4a9bSStephen M. Cameron u8 cdb_len; 50422b08b3e9SDon Brace u16 strip_size; 5043283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 5044283b4a9bSStephen M. Cameron u64 tmpdiv; 5045283b4a9bSStephen M. Cameron #endif 50466b80b18fSScott Teel int offload_to_mirror; 5047283b4a9bSStephen M. Cameron 504845e596cdSDon Brace if (!dev) 504945e596cdSDon Brace return -1; 505045e596cdSDon Brace 5051283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 5052283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 5053283b4a9bSStephen M. Cameron case WRITE_6: 5054283b4a9bSStephen M. Cameron is_write = 1; 5055283b4a9bSStephen M. Cameron case READ_6: 5056abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 5057abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 5058abbada71SMahesh Rajashekhara cmd->cmnd[3]); 5059283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 50603fa89a04SStephen M. Cameron if (block_cnt == 0) 50613fa89a04SStephen M. Cameron block_cnt = 256; 5062283b4a9bSStephen M. Cameron break; 5063283b4a9bSStephen M. Cameron case WRITE_10: 5064283b4a9bSStephen M. Cameron is_write = 1; 5065283b4a9bSStephen M. Cameron case READ_10: 5066283b4a9bSStephen M. Cameron first_block = 5067283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 5068283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 5069283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 5070283b4a9bSStephen M. Cameron cmd->cmnd[5]; 5071283b4a9bSStephen M. Cameron block_cnt = 5072283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 5073283b4a9bSStephen M. Cameron cmd->cmnd[8]; 5074283b4a9bSStephen M. Cameron break; 5075283b4a9bSStephen M. Cameron case WRITE_12: 5076283b4a9bSStephen M. Cameron is_write = 1; 5077283b4a9bSStephen M. Cameron case READ_12: 5078283b4a9bSStephen M. Cameron first_block = 5079283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 5080283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 5081283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 5082283b4a9bSStephen M. Cameron cmd->cmnd[5]; 5083283b4a9bSStephen M. Cameron block_cnt = 5084283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 5085283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 5086283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 5087283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5088283b4a9bSStephen M. Cameron break; 5089283b4a9bSStephen M. Cameron case WRITE_16: 5090283b4a9bSStephen M. Cameron is_write = 1; 5091283b4a9bSStephen M. Cameron case READ_16: 5092283b4a9bSStephen M. Cameron first_block = 5093283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 5094283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 5095283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 5096283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 5097283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 5098283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 5099283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 5100283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5101283b4a9bSStephen M. Cameron block_cnt = 5102283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 5103283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 5104283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 5105283b4a9bSStephen M. Cameron cmd->cmnd[13]; 5106283b4a9bSStephen M. Cameron break; 5107283b4a9bSStephen M. Cameron default: 5108283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 5109283b4a9bSStephen M. Cameron } 5110283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 5111283b4a9bSStephen M. Cameron 5112283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 5113283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 5114283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5115283b4a9bSStephen M. Cameron 5116283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 51172b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 51182b08b3e9SDon Brace last_block < first_block) 5119283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5120283b4a9bSStephen M. Cameron 5121283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 51222b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 51232b08b3e9SDon Brace le16_to_cpu(map->strip_size); 51242b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 5125283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 5126283b4a9bSStephen M. Cameron tmpdiv = first_block; 5127283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5128283b4a9bSStephen M. Cameron first_row = tmpdiv; 5129283b4a9bSStephen M. Cameron tmpdiv = last_block; 5130283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5131283b4a9bSStephen M. Cameron last_row = tmpdiv; 5132283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5133283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 5134283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 51352b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5136283b4a9bSStephen M. Cameron first_column = tmpdiv; 5137283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 51382b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5139283b4a9bSStephen M. Cameron last_column = tmpdiv; 5140283b4a9bSStephen M. Cameron #else 5141283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 5142283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 5143283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5144283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 51452b08b3e9SDon Brace first_column = first_row_offset / strip_size; 51462b08b3e9SDon Brace last_column = last_row_offset / strip_size; 5147283b4a9bSStephen M. Cameron #endif 5148283b4a9bSStephen M. Cameron 5149283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 5150283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 5151283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5152283b4a9bSStephen M. Cameron 5153283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 51542b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 51552b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 5156283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 51572b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 51586b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 51596b80b18fSScott Teel 51606b80b18fSScott Teel switch (dev->raid_level) { 51616b80b18fSScott Teel case HPSA_RAID_0: 51626b80b18fSScott Teel break; /* nothing special to do */ 51636b80b18fSScott Teel case HPSA_RAID_1: 51646b80b18fSScott Teel /* Handles load balance across RAID 1 members. 51656b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 51666b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 5167283b4a9bSStephen M. Cameron */ 51682b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 5169283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 51702b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 5171283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 51726b80b18fSScott Teel break; 51736b80b18fSScott Teel case HPSA_RAID_ADM: 51746b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 51756b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 51766b80b18fSScott Teel */ 51772b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 51786b80b18fSScott Teel 51796b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 51806b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 51816b80b18fSScott Teel &map_index, ¤t_group); 51826b80b18fSScott Teel /* set mirror group to use next time */ 51836b80b18fSScott Teel offload_to_mirror = 51842b08b3e9SDon Brace (offload_to_mirror >= 51852b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 51866b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 51876b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 51886b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 51896b80b18fSScott Teel * function since multiple threads might simultaneously 51906b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 51916b80b18fSScott Teel */ 51926b80b18fSScott Teel break; 51936b80b18fSScott Teel case HPSA_RAID_5: 51946b80b18fSScott Teel case HPSA_RAID_6: 51952b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 51966b80b18fSScott Teel break; 51976b80b18fSScott Teel 51986b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 51996b80b18fSScott Teel r5or6_blocks_per_row = 52002b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 52012b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 52026b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 52032b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 52042b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 52056b80b18fSScott Teel #if BITS_PER_LONG == 32 52066b80b18fSScott Teel tmpdiv = first_block; 52076b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 52086b80b18fSScott Teel tmpdiv = first_group; 52096b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 52106b80b18fSScott Teel first_group = tmpdiv; 52116b80b18fSScott Teel tmpdiv = last_block; 52126b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 52136b80b18fSScott Teel tmpdiv = last_group; 52146b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 52156b80b18fSScott Teel last_group = tmpdiv; 52166b80b18fSScott Teel #else 52176b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 52186b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 52196b80b18fSScott Teel #endif 5220000ff7c2SStephen M. Cameron if (first_group != last_group) 52216b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52226b80b18fSScott Teel 52236b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 52246b80b18fSScott Teel #if BITS_PER_LONG == 32 52256b80b18fSScott Teel tmpdiv = first_block; 52266b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 52276b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 52286b80b18fSScott Teel tmpdiv = last_block; 52296b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 52306b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 52316b80b18fSScott Teel #else 52326b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 52336b80b18fSScott Teel first_block / stripesize; 52346b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 52356b80b18fSScott Teel #endif 52366b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 52376b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52386b80b18fSScott Teel 52396b80b18fSScott Teel 52406b80b18fSScott Teel /* Verify request is in a single column */ 52416b80b18fSScott Teel #if BITS_PER_LONG == 32 52426b80b18fSScott Teel tmpdiv = first_block; 52436b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 52446b80b18fSScott Teel tmpdiv = first_row_offset; 52456b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 52466b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 52476b80b18fSScott Teel tmpdiv = last_block; 52486b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 52496b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 52506b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 52516b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 52526b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 52536b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 52546b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 52556b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 52566b80b18fSScott Teel r5or6_last_column = tmpdiv; 52576b80b18fSScott Teel #else 52586b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 52596b80b18fSScott Teel (u32)((first_block % stripesize) % 52606b80b18fSScott Teel r5or6_blocks_per_row); 52616b80b18fSScott Teel 52626b80b18fSScott Teel r5or6_last_row_offset = 52636b80b18fSScott Teel (u32)((last_block % stripesize) % 52646b80b18fSScott Teel r5or6_blocks_per_row); 52656b80b18fSScott Teel 52666b80b18fSScott Teel first_column = r5or6_first_column = 52672b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 52686b80b18fSScott Teel r5or6_last_column = 52692b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 52706b80b18fSScott Teel #endif 52716b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 52726b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52736b80b18fSScott Teel 52746b80b18fSScott Teel /* Request is eligible */ 52756b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 52762b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 52776b80b18fSScott Teel 52786b80b18fSScott Teel map_index = (first_group * 52792b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 52806b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 52816b80b18fSScott Teel break; 52826b80b18fSScott Teel default: 52836b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 5284283b4a9bSStephen M. Cameron } 52856b80b18fSScott Teel 528607543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 528707543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 528807543e0cSStephen Cameron 528903383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 5290c3390df4SDon Brace if (!c->phys_disk) 5291c3390df4SDon Brace return IO_ACCEL_INELIGIBLE; 529203383736SDon Brace 5293283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 52942b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 52952b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 52962b08b3e9SDon Brace (first_row_offset - first_column * 52972b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 5298283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 5299283b4a9bSStephen M. Cameron 5300283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 5301283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 5302283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 5303283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 5304283b4a9bSStephen M. Cameron } 5305283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 5306283b4a9bSStephen M. Cameron 5307283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 5308283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 5309283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 5310283b4a9bSStephen M. Cameron cdb[1] = 0; 5311283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 5312283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 5313283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 5314283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 5315283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 5316283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 5317283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 5318283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 5319283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 5320283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 5321283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 5322283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 5323283b4a9bSStephen M. Cameron cdb[14] = 0; 5324283b4a9bSStephen M. Cameron cdb[15] = 0; 5325283b4a9bSStephen M. Cameron cdb_len = 16; 5326283b4a9bSStephen M. Cameron } else { 5327283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 5328283b4a9bSStephen M. Cameron cdb[1] = 0; 5329283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 5330283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 5331283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 5332283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 5333283b4a9bSStephen M. Cameron cdb[6] = 0; 5334283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 5335283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 5336283b4a9bSStephen M. Cameron cdb[9] = 0; 5337283b4a9bSStephen M. Cameron cdb_len = 10; 5338283b4a9bSStephen M. Cameron } 5339283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 534003383736SDon Brace dev->scsi3addr, 534103383736SDon Brace dev->phys_disk[map_index]); 5342283b4a9bSStephen M. Cameron } 5343283b4a9bSStephen M. Cameron 534425163bd5SWebb Scales /* 534525163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 534625163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 534725163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 534825163bd5SWebb Scales */ 5349574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 5350574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 5351574f05d3SStephen Cameron unsigned char scsi3addr[]) 5352edd16368SStephen M. Cameron { 5353edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 5354edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 5355edd16368SStephen M. Cameron c->scsi_cmd = cmd; 5356edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 5357edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 5358f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 5359edd16368SStephen M. Cameron 5360edd16368SStephen M. Cameron /* Fill in the request block... */ 5361edd16368SStephen M. Cameron 5362edd16368SStephen M. Cameron c->Request.Timeout = 0; 5363edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 5364edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 5365edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 5366edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 5367edd16368SStephen M. Cameron case DMA_TO_DEVICE: 5368a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5369a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 5370edd16368SStephen M. Cameron break; 5371edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 5372a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5373a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 5374edd16368SStephen M. Cameron break; 5375edd16368SStephen M. Cameron case DMA_NONE: 5376a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5377a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 5378edd16368SStephen M. Cameron break; 5379edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 5380edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 5381edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 5382edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 5383edd16368SStephen M. Cameron */ 5384edd16368SStephen M. Cameron 5385a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5386a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 5387edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 5388edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 5389edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 5390edd16368SStephen M. Cameron * slide by, and give the same results as if this field 5391edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 5392edd16368SStephen M. Cameron * our purposes here. 5393edd16368SStephen M. Cameron */ 5394edd16368SStephen M. Cameron 5395edd16368SStephen M. Cameron break; 5396edd16368SStephen M. Cameron 5397edd16368SStephen M. Cameron default: 5398edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 5399edd16368SStephen M. Cameron cmd->sc_data_direction); 5400edd16368SStephen M. Cameron BUG(); 5401edd16368SStephen M. Cameron break; 5402edd16368SStephen M. Cameron } 5403edd16368SStephen M. Cameron 540433a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 540573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5406edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 5407edd16368SStephen M. Cameron } 5408edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 5409edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 5410edd16368SStephen M. Cameron return 0; 5411edd16368SStephen M. Cameron } 5412edd16368SStephen M. Cameron 5413360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 5414360c73bdSStephen Cameron struct CommandList *c) 5415360c73bdSStephen Cameron { 5416360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 5417360c73bdSStephen Cameron 5418360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 5419360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 5420360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 5421360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5422360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 5423360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5424360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 5425360c73bdSStephen Cameron + index * sizeof(*c->err_info); 5426360c73bdSStephen Cameron c->cmdindex = index; 5427360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5428360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 5429360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 5430360c73bdSStephen Cameron c->h = h; 5431a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 5432360c73bdSStephen Cameron } 5433360c73bdSStephen Cameron 5434360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 5435360c73bdSStephen Cameron { 5436360c73bdSStephen Cameron int i; 5437360c73bdSStephen Cameron 5438360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 5439360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 5440360c73bdSStephen Cameron 5441360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 5442360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 5443360c73bdSStephen Cameron } 5444360c73bdSStephen Cameron } 5445360c73bdSStephen Cameron 5446360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 5447360c73bdSStephen Cameron struct CommandList *c) 5448360c73bdSStephen Cameron { 5449360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5450360c73bdSStephen Cameron 545173153fe5SWebb Scales BUG_ON(c->cmdindex != index); 545273153fe5SWebb Scales 5453360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 5454360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5455360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5456360c73bdSStephen Cameron } 5457360c73bdSStephen Cameron 5458592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 5459592a0ad5SWebb Scales struct CommandList *c, struct scsi_cmnd *cmd, 5460592a0ad5SWebb Scales unsigned char *scsi3addr) 5461592a0ad5SWebb Scales { 5462592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 5463592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 5464592a0ad5SWebb Scales 546545e596cdSDon Brace if (!dev) 546645e596cdSDon Brace return SCSI_MLQUEUE_HOST_BUSY; 546745e596cdSDon Brace 5468592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 5469592a0ad5SWebb Scales 5470592a0ad5SWebb Scales if (dev->offload_enabled) { 5471592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5472592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5473592a0ad5SWebb Scales c->scsi_cmd = cmd; 5474592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 5475592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5476592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5477a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 5478592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5479592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5480592a0ad5SWebb Scales c->scsi_cmd = cmd; 5481592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 5482592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5483592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5484592a0ad5SWebb Scales } 5485592a0ad5SWebb Scales return rc; 5486592a0ad5SWebb Scales } 5487592a0ad5SWebb Scales 5488080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 5489080ef1ccSDon Brace { 5490080ef1ccSDon Brace struct scsi_cmnd *cmd; 5491080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 54928a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 5493080ef1ccSDon Brace 5494080ef1ccSDon Brace cmd = c->scsi_cmd; 5495080ef1ccSDon Brace dev = cmd->device->hostdata; 5496080ef1ccSDon Brace if (!dev) { 5497080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 54988a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 5499080ef1ccSDon Brace } 5500d604f533SWebb Scales if (c->reset_pending) 5501d2315ce6SDon Brace return hpsa_cmd_free_and_done(c->h, c, cmd); 5502592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 5503592a0ad5SWebb Scales struct ctlr_info *h = c->h; 5504592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 5505592a0ad5SWebb Scales int rc; 5506592a0ad5SWebb Scales 5507592a0ad5SWebb Scales if (c2->error_data.serv_response == 5508592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 5509592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr); 5510592a0ad5SWebb Scales if (rc == 0) 5511592a0ad5SWebb Scales return; 5512592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 5513592a0ad5SWebb Scales /* 5514592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 5515592a0ad5SWebb Scales * Try again via scsi mid layer, which will 5516592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 5517592a0ad5SWebb Scales */ 5518592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 55198a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 5520592a0ad5SWebb Scales } 5521592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 5522592a0ad5SWebb Scales } 5523592a0ad5SWebb Scales } 5524360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 5525080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 5526080ef1ccSDon Brace /* 5527080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 5528080ef1ccSDon Brace * again via scsi mid layer, which will then get 5529080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 5530592a0ad5SWebb Scales * 5531592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 5532592a0ad5SWebb Scales * if it encountered a dma mapping failure. 5533080ef1ccSDon Brace */ 5534080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 5535080ef1ccSDon Brace cmd->scsi_done(cmd); 5536080ef1ccSDon Brace } 5537080ef1ccSDon Brace } 5538080ef1ccSDon Brace 5539574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 5540574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 5541574f05d3SStephen Cameron { 5542574f05d3SStephen Cameron struct ctlr_info *h; 5543574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 5544574f05d3SStephen Cameron unsigned char scsi3addr[8]; 5545574f05d3SStephen Cameron struct CommandList *c; 5546574f05d3SStephen Cameron int rc = 0; 5547574f05d3SStephen Cameron 5548574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 5549574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 555073153fe5SWebb Scales 555173153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 555273153fe5SWebb Scales 5553574f05d3SStephen Cameron dev = cmd->device->hostdata; 5554574f05d3SStephen Cameron if (!dev) { 55551ccde700SHannes Reinecke cmd->result = DID_NO_CONNECT << 16; 5556ba74fdc4SDon Brace cmd->scsi_done(cmd); 5557ba74fdc4SDon Brace return 0; 5558ba74fdc4SDon Brace } 5559ba74fdc4SDon Brace 5560ba74fdc4SDon Brace if (dev->removed) { 5561574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 5562574f05d3SStephen Cameron cmd->scsi_done(cmd); 5563574f05d3SStephen Cameron return 0; 5564574f05d3SStephen Cameron } 556573153fe5SWebb Scales 5566574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 5567574f05d3SStephen Cameron 5568574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 556925163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 5570574f05d3SStephen Cameron cmd->scsi_done(cmd); 5571574f05d3SStephen Cameron return 0; 5572574f05d3SStephen Cameron } 557373153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 5574574f05d3SStephen Cameron 5575407863cbSStephen Cameron /* 5576407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 5577574f05d3SStephen Cameron * Retries always go down the normal I/O path. 5578574f05d3SStephen Cameron */ 5579574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 558057292b58SChristoph Hellwig !blk_rq_is_passthrough(cmd->request) && 5581574f05d3SStephen Cameron h->acciopath_status)) { 5582592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr); 5583574f05d3SStephen Cameron if (rc == 0) 5584592a0ad5SWebb Scales return 0; 5585592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 558673153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5587574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 5588574f05d3SStephen Cameron } 5589574f05d3SStephen Cameron } 5590574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 5591574f05d3SStephen Cameron } 5592574f05d3SStephen Cameron 55938ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 55945f389360SStephen M. Cameron { 55955f389360SStephen M. Cameron unsigned long flags; 55965f389360SStephen M. Cameron 55975f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 55985f389360SStephen M. Cameron h->scan_finished = 1; 559987b9e6aaSDon Brace wake_up(&h->scan_wait_queue); 56005f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 56015f389360SStephen M. Cameron } 56025f389360SStephen M. Cameron 5603a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 5604a08a8471SStephen M. Cameron { 5605a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5606a08a8471SStephen M. Cameron unsigned long flags; 5607a08a8471SStephen M. Cameron 56088ebc9248SWebb Scales /* 56098ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 56108ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 56118ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 56128ebc9248SWebb Scales * piling up on a locked up controller. 56138ebc9248SWebb Scales */ 56148ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 56158ebc9248SWebb Scales return hpsa_scan_complete(h); 56165f389360SStephen M. Cameron 561787b9e6aaSDon Brace /* 561887b9e6aaSDon Brace * If a scan is already waiting to run, no need to add another 561987b9e6aaSDon Brace */ 562087b9e6aaSDon Brace spin_lock_irqsave(&h->scan_lock, flags); 562187b9e6aaSDon Brace if (h->scan_waiting) { 562287b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 562387b9e6aaSDon Brace return; 562487b9e6aaSDon Brace } 562587b9e6aaSDon Brace 562687b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 562787b9e6aaSDon Brace 5628a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 5629a08a8471SStephen M. Cameron while (1) { 5630a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5631a08a8471SStephen M. Cameron if (h->scan_finished) 5632a08a8471SStephen M. Cameron break; 563387b9e6aaSDon Brace h->scan_waiting = 1; 5634a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5635a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 5636a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 5637a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 5638a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 5639a08a8471SStephen M. Cameron * happen if we're in here. 5640a08a8471SStephen M. Cameron */ 5641a08a8471SStephen M. Cameron } 5642a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 564387b9e6aaSDon Brace h->scan_waiting = 0; 5644a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5645a08a8471SStephen M. Cameron 56468ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 56478ebc9248SWebb Scales return hpsa_scan_complete(h); 56485f389360SStephen M. Cameron 5649bfd7546cSDon Brace /* 5650bfd7546cSDon Brace * Do the scan after a reset completion 5651bfd7546cSDon Brace */ 5652c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5653bfd7546cSDon Brace if (h->reset_in_progress) { 5654bfd7546cSDon Brace h->drv_req_rescan = 1; 5655c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 56563b476aa2SDon Brace hpsa_scan_complete(h); 5657bfd7546cSDon Brace return; 5658bfd7546cSDon Brace } 5659c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5660bfd7546cSDon Brace 56618aa60681SDon Brace hpsa_update_scsi_devices(h); 5662a08a8471SStephen M. Cameron 56638ebc9248SWebb Scales hpsa_scan_complete(h); 5664a08a8471SStephen M. Cameron } 5665a08a8471SStephen M. Cameron 56667c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 56677c0a0229SDon Brace { 566803383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 566903383736SDon Brace 567003383736SDon Brace if (!logical_drive) 567103383736SDon Brace return -ENODEV; 56727c0a0229SDon Brace 56737c0a0229SDon Brace if (qdepth < 1) 56747c0a0229SDon Brace qdepth = 1; 567503383736SDon Brace else if (qdepth > logical_drive->queue_depth) 567603383736SDon Brace qdepth = logical_drive->queue_depth; 567703383736SDon Brace 567803383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 56797c0a0229SDon Brace } 56807c0a0229SDon Brace 5681a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 5682a08a8471SStephen M. Cameron unsigned long elapsed_time) 5683a08a8471SStephen M. Cameron { 5684a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5685a08a8471SStephen M. Cameron unsigned long flags; 5686a08a8471SStephen M. Cameron int finished; 5687a08a8471SStephen M. Cameron 5688a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5689a08a8471SStephen M. Cameron finished = h->scan_finished; 5690a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5691a08a8471SStephen M. Cameron return finished; 5692a08a8471SStephen M. Cameron } 5693a08a8471SStephen M. Cameron 56942946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 5695edd16368SStephen M. Cameron { 5696b705690dSStephen M. Cameron struct Scsi_Host *sh; 5697edd16368SStephen M. Cameron 5698b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 56992946e82bSRobert Elliott if (sh == NULL) { 57002946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 57012946e82bSRobert Elliott return -ENOMEM; 57022946e82bSRobert Elliott } 5703b705690dSStephen M. Cameron 5704b705690dSStephen M. Cameron sh->io_port = 0; 5705b705690dSStephen M. Cameron sh->n_io_port = 0; 5706b705690dSStephen M. Cameron sh->this_id = -1; 5707b705690dSStephen M. Cameron sh->max_channel = 3; 5708b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 5709b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 5710b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 571141ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 5712d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 5713b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 5714d04e62b9SKevin Barnett sh->transportt = hpsa_sas_transport_template; 5715b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 5716bc2bb154SChristoph Hellwig sh->irq = pci_irq_vector(h->pdev, 0); 5717b705690dSStephen M. Cameron sh->unique_id = sh->irq; 571864d513acSChristoph Hellwig 57192946e82bSRobert Elliott h->scsi_host = sh; 57202946e82bSRobert Elliott return 0; 57212946e82bSRobert Elliott } 57222946e82bSRobert Elliott 57232946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 57242946e82bSRobert Elliott { 57252946e82bSRobert Elliott int rv; 57262946e82bSRobert Elliott 57272946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 57282946e82bSRobert Elliott if (rv) { 57292946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 57302946e82bSRobert Elliott return rv; 57312946e82bSRobert Elliott } 57322946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 57332946e82bSRobert Elliott return 0; 5734edd16368SStephen M. Cameron } 5735edd16368SStephen M. Cameron 5736b69324ffSWebb Scales /* 573773153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 573873153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 573973153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 574073153fe5SWebb Scales * low-numbered entries for our own uses.) 574173153fe5SWebb Scales */ 574273153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 574373153fe5SWebb Scales { 574473153fe5SWebb Scales int idx = scmd->request->tag; 574573153fe5SWebb Scales 574673153fe5SWebb Scales if (idx < 0) 574773153fe5SWebb Scales return idx; 574873153fe5SWebb Scales 574973153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 575073153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 575173153fe5SWebb Scales } 575273153fe5SWebb Scales 575373153fe5SWebb Scales /* 5754b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 5755b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 5756b69324ffSWebb Scales */ 5757b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 5758b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 5759b69324ffSWebb Scales int reply_queue) 5760edd16368SStephen M. Cameron { 57618919358eSTomas Henzl int rc; 5762edd16368SStephen M. Cameron 5763a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 5764a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 5765a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 5766c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT); 576725163bd5SWebb Scales if (rc) 5768b69324ffSWebb Scales return rc; 5769edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5770edd16368SStephen M. Cameron 5771b69324ffSWebb Scales /* Check if the unit is already ready. */ 5772edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5773b69324ffSWebb Scales return 0; 5774edd16368SStephen M. Cameron 5775b69324ffSWebb Scales /* 5776b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5777b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5778b69324ffSWebb Scales * looking for (but, success is good too). 5779b69324ffSWebb Scales */ 5780edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5781edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5782edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5783edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5784b69324ffSWebb Scales return 0; 5785b69324ffSWebb Scales 5786b69324ffSWebb Scales return 1; 5787b69324ffSWebb Scales } 5788b69324ffSWebb Scales 5789b69324ffSWebb Scales /* 5790b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5791b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5792b69324ffSWebb Scales */ 5793b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5794b69324ffSWebb Scales struct CommandList *c, 5795b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5796b69324ffSWebb Scales { 5797b69324ffSWebb Scales int rc; 5798b69324ffSWebb Scales int count = 0; 5799b69324ffSWebb Scales int waittime = 1; /* seconds */ 5800b69324ffSWebb Scales 5801b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5802b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5803b69324ffSWebb Scales 5804b69324ffSWebb Scales /* 5805b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5806b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5807b69324ffSWebb Scales */ 5808b69324ffSWebb Scales msleep(1000 * waittime); 5809b69324ffSWebb Scales 5810b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5811b69324ffSWebb Scales if (!rc) 5812edd16368SStephen M. Cameron break; 5813b69324ffSWebb Scales 5814b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5815b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5816b69324ffSWebb Scales waittime *= 2; 5817b69324ffSWebb Scales 5818b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5819b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5820b69324ffSWebb Scales waittime); 5821b69324ffSWebb Scales } 5822b69324ffSWebb Scales 5823b69324ffSWebb Scales return rc; 5824b69324ffSWebb Scales } 5825b69324ffSWebb Scales 5826b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5827b69324ffSWebb Scales unsigned char lunaddr[], 5828b69324ffSWebb Scales int reply_queue) 5829b69324ffSWebb Scales { 5830b69324ffSWebb Scales int first_queue; 5831b69324ffSWebb Scales int last_queue; 5832b69324ffSWebb Scales int rq; 5833b69324ffSWebb Scales int rc = 0; 5834b69324ffSWebb Scales struct CommandList *c; 5835b69324ffSWebb Scales 5836b69324ffSWebb Scales c = cmd_alloc(h); 5837b69324ffSWebb Scales 5838b69324ffSWebb Scales /* 5839b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5840b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5841b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5842b69324ffSWebb Scales */ 5843b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5844b69324ffSWebb Scales first_queue = 0; 5845b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5846b69324ffSWebb Scales } else { 5847b69324ffSWebb Scales first_queue = reply_queue; 5848b69324ffSWebb Scales last_queue = reply_queue; 5849b69324ffSWebb Scales } 5850b69324ffSWebb Scales 5851b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5852b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5853b69324ffSWebb Scales if (rc) 5854b69324ffSWebb Scales break; 5855edd16368SStephen M. Cameron } 5856edd16368SStephen M. Cameron 5857edd16368SStephen M. Cameron if (rc) 5858edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5859edd16368SStephen M. Cameron else 5860edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5861edd16368SStephen M. Cameron 586245fcb86eSStephen Cameron cmd_free(h, c); 5863edd16368SStephen M. Cameron return rc; 5864edd16368SStephen M. Cameron } 5865edd16368SStephen M. Cameron 5866edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5867edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5868edd16368SStephen M. Cameron */ 5869edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5870edd16368SStephen M. Cameron { 5871c59d04f3SDon Brace int rc = SUCCESS; 5872edd16368SStephen M. Cameron struct ctlr_info *h; 5873edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 58740b9b7b6eSScott Teel u8 reset_type; 58752dc127bbSDan Carpenter char msg[48]; 5876c59d04f3SDon Brace unsigned long flags; 5877edd16368SStephen M. Cameron 5878edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5879edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5880edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5881edd16368SStephen M. Cameron return FAILED; 5882e345893bSDon Brace 5883c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5884c59d04f3SDon Brace h->reset_in_progress = 1; 5885c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5886c59d04f3SDon Brace 5887c59d04f3SDon Brace if (lockup_detected(h)) { 5888c59d04f3SDon Brace rc = FAILED; 5889c59d04f3SDon Brace goto return_reset_status; 5890c59d04f3SDon Brace } 5891e345893bSDon Brace 5892edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5893edd16368SStephen M. Cameron if (!dev) { 5894d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5895c59d04f3SDon Brace rc = FAILED; 5896c59d04f3SDon Brace goto return_reset_status; 5897edd16368SStephen M. Cameron } 589825163bd5SWebb Scales 5899c59d04f3SDon Brace if (dev->devtype == TYPE_ENCLOSURE) { 5900c59d04f3SDon Brace rc = SUCCESS; 5901c59d04f3SDon Brace goto return_reset_status; 5902c59d04f3SDon Brace } 5903ef8a5203SDon Brace 590425163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 590525163bd5SWebb Scales if (lockup_detected(h)) { 59062dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 59072dc127bbSDan Carpenter "cmd %d RESET FAILED, lockup detected", 590873153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 590973153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5910c59d04f3SDon Brace rc = FAILED; 5911c59d04f3SDon Brace goto return_reset_status; 591225163bd5SWebb Scales } 591325163bd5SWebb Scales 591425163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 591525163bd5SWebb Scales if (detect_controller_lockup(h)) { 59162dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 59172dc127bbSDan Carpenter "cmd %d RESET FAILED, new lockup detected", 591873153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 591973153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5920c59d04f3SDon Brace rc = FAILED; 5921c59d04f3SDon Brace goto return_reset_status; 592225163bd5SWebb Scales } 592325163bd5SWebb Scales 5924d604f533SWebb Scales /* Do not attempt on controller */ 5925c59d04f3SDon Brace if (is_hba_lunid(dev->scsi3addr)) { 5926c59d04f3SDon Brace rc = SUCCESS; 5927c59d04f3SDon Brace goto return_reset_status; 5928c59d04f3SDon Brace } 5929d604f533SWebb Scales 59300b9b7b6eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr)) 59310b9b7b6eSScott Teel reset_type = HPSA_DEVICE_RESET_MSG; 59320b9b7b6eSScott Teel else 59330b9b7b6eSScott Teel reset_type = HPSA_PHYS_TARGET_RESET; 59340b9b7b6eSScott Teel 59350b9b7b6eSScott Teel sprintf(msg, "resetting %s", 59360b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical "); 59370b9b7b6eSScott Teel hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 593825163bd5SWebb Scales 5939edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 59400b9b7b6eSScott Teel rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type, 594125163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 5942c59d04f3SDon Brace if (rc == 0) 5943c59d04f3SDon Brace rc = SUCCESS; 5944c59d04f3SDon Brace else 5945c59d04f3SDon Brace rc = FAILED; 5946c59d04f3SDon Brace 59470b9b7b6eSScott Teel sprintf(msg, "reset %s %s", 59480b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ", 5949c59d04f3SDon Brace rc == SUCCESS ? "completed successfully" : "failed"); 5950d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5951c59d04f3SDon Brace 5952c59d04f3SDon Brace return_reset_status: 5953c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5954da03ded0SDon Brace h->reset_in_progress = 0; 5955c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5956c59d04f3SDon Brace return rc; 5957edd16368SStephen M. Cameron } 5958edd16368SStephen M. Cameron 5959edd16368SStephen M. Cameron /* 596073153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 596173153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 596273153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 596373153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 596473153fe5SWebb Scales */ 596573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 596673153fe5SWebb Scales struct scsi_cmnd *scmd) 596773153fe5SWebb Scales { 596873153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 596973153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 597073153fe5SWebb Scales 597173153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 597273153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 597373153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 597473153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 597573153fe5SWebb Scales * bounds, it's probably not our bug. 597673153fe5SWebb Scales */ 597773153fe5SWebb Scales BUG(); 597873153fe5SWebb Scales } 597973153fe5SWebb Scales 598073153fe5SWebb Scales atomic_inc(&c->refcount); 598173153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 598273153fe5SWebb Scales /* 598373153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 598473153fe5SWebb Scales * value. Thus, there should never be a collision here between 598573153fe5SWebb Scales * two requests...because if the selected command isn't idle 598673153fe5SWebb Scales * then someone is going to be very disappointed. 598773153fe5SWebb Scales */ 598873153fe5SWebb Scales dev_err(&h->pdev->dev, 598973153fe5SWebb Scales "tag collision (tag=%d) in cmd_tagged_alloc().\n", 599073153fe5SWebb Scales idx); 599173153fe5SWebb Scales if (c->scsi_cmd != NULL) 599273153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 599373153fe5SWebb Scales scsi_print_command(scmd); 599473153fe5SWebb Scales } 599573153fe5SWebb Scales 599673153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 599773153fe5SWebb Scales return c; 599873153fe5SWebb Scales } 599973153fe5SWebb Scales 600073153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 600173153fe5SWebb Scales { 600273153fe5SWebb Scales /* 600373153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 600408ec46f6SDon Brace * else to free it, because it is accessed by index. 600573153fe5SWebb Scales */ 600673153fe5SWebb Scales (void)atomic_dec(&c->refcount); 600773153fe5SWebb Scales } 600873153fe5SWebb Scales 600973153fe5SWebb Scales /* 6010edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 6011edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 6012edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 6013edd16368SStephen M. Cameron * cmd_free() is the complement. 6014bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 6015bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 6016edd16368SStephen M. Cameron */ 6017281a7fd0SWebb Scales 6018edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 6019edd16368SStephen M. Cameron { 6020edd16368SStephen M. Cameron struct CommandList *c; 6021360c73bdSStephen Cameron int refcount, i; 602273153fe5SWebb Scales int offset = 0; 6023edd16368SStephen M. Cameron 602433811026SRobert Elliott /* 602533811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 60264c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 60274c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 60284c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 60294c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 60304c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 60314c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 60324c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 60334c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 603473153fe5SWebb Scales * 603573153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 603673153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 603773153fe5SWebb Scales * all works, since we have at least one command structure available; 603873153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 603973153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 604073153fe5SWebb Scales * layer will use the higher indexes. 60414c413128SStephen M. Cameron */ 60424c413128SStephen M. Cameron 6043281a7fd0SWebb Scales for (;;) { 604473153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 604573153fe5SWebb Scales HPSA_NRESERVED_CMDS, 604673153fe5SWebb Scales offset); 604773153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 6048281a7fd0SWebb Scales offset = 0; 6049281a7fd0SWebb Scales continue; 6050281a7fd0SWebb Scales } 6051edd16368SStephen M. Cameron c = h->cmd_pool + i; 6052281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 6053281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 6054281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 605573153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 6056281a7fd0SWebb Scales continue; 6057281a7fd0SWebb Scales } 6058281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 6059281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 6060281a7fd0SWebb Scales break; /* it's ours now. */ 6061281a7fd0SWebb Scales } 6062360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 6063edd16368SStephen M. Cameron return c; 6064edd16368SStephen M. Cameron } 6065edd16368SStephen M. Cameron 606673153fe5SWebb Scales /* 606773153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 606873153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 606973153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 607073153fe5SWebb Scales * the clear-bit is harmless. 607173153fe5SWebb Scales */ 6072edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 6073edd16368SStephen M. Cameron { 6074281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 6075edd16368SStephen M. Cameron int i; 6076edd16368SStephen M. Cameron 6077edd16368SStephen M. Cameron i = c - h->cmd_pool; 6078edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 6079edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 6080edd16368SStephen M. Cameron } 6081281a7fd0SWebb Scales } 6082edd16368SStephen M. Cameron 6083edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 6084edd16368SStephen M. Cameron 608542a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 608642a91641SDon Brace void __user *arg) 6087edd16368SStephen M. Cameron { 6088edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 6089edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 6090edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 6091edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 6092edd16368SStephen M. Cameron int err; 6093edd16368SStephen M. Cameron u32 cp; 6094edd16368SStephen M. Cameron 6095938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6096edd16368SStephen M. Cameron err = 0; 6097edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6098edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6099edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6100edd16368SStephen M. Cameron sizeof(arg64.Request)); 6101edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6102edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6103edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6104edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6105edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6106edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6107edd16368SStephen M. Cameron 6108edd16368SStephen M. Cameron if (err) 6109edd16368SStephen M. Cameron return -EFAULT; 6110edd16368SStephen M. Cameron 611142a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 6112edd16368SStephen M. Cameron if (err) 6113edd16368SStephen M. Cameron return err; 6114edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6115edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6116edd16368SStephen M. Cameron if (err) 6117edd16368SStephen M. Cameron return -EFAULT; 6118edd16368SStephen M. Cameron return err; 6119edd16368SStephen M. Cameron } 6120edd16368SStephen M. Cameron 6121edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 612242a91641SDon Brace int cmd, void __user *arg) 6123edd16368SStephen M. Cameron { 6124edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 6125edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 6126edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 6127edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 6128edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 6129edd16368SStephen M. Cameron int err; 6130edd16368SStephen M. Cameron u32 cp; 6131edd16368SStephen M. Cameron 6132938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6133edd16368SStephen M. Cameron err = 0; 6134edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6135edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6136edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6137edd16368SStephen M. Cameron sizeof(arg64.Request)); 6138edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6139edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6140edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6141edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 6142edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6143edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6144edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6145edd16368SStephen M. Cameron 6146edd16368SStephen M. Cameron if (err) 6147edd16368SStephen M. Cameron return -EFAULT; 6148edd16368SStephen M. Cameron 614942a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 6150edd16368SStephen M. Cameron if (err) 6151edd16368SStephen M. Cameron return err; 6152edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6153edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6154edd16368SStephen M. Cameron if (err) 6155edd16368SStephen M. Cameron return -EFAULT; 6156edd16368SStephen M. Cameron return err; 6157edd16368SStephen M. Cameron } 615871fe75a7SStephen M. Cameron 615942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 616071fe75a7SStephen M. Cameron { 616171fe75a7SStephen M. Cameron switch (cmd) { 616271fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 616371fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 616471fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 616571fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 616671fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 616771fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 616871fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 616971fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 617071fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 617171fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 617271fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 617371fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 617471fe75a7SStephen M. Cameron case CCISS_REGNEWD: 617571fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 617671fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 617771fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 617871fe75a7SStephen M. Cameron 617971fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 618071fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 618171fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 618271fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 618371fe75a7SStephen M. Cameron 618471fe75a7SStephen M. Cameron default: 618571fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 618671fe75a7SStephen M. Cameron } 618771fe75a7SStephen M. Cameron } 6188edd16368SStephen M. Cameron #endif 6189edd16368SStephen M. Cameron 6190edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 6191edd16368SStephen M. Cameron { 6192edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 6193edd16368SStephen M. Cameron 6194edd16368SStephen M. Cameron if (!argp) 6195edd16368SStephen M. Cameron return -EINVAL; 6196edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 6197edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 6198edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 6199edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 6200edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 6201edd16368SStephen M. Cameron return -EFAULT; 6202edd16368SStephen M. Cameron return 0; 6203edd16368SStephen M. Cameron } 6204edd16368SStephen M. Cameron 6205edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 6206edd16368SStephen M. Cameron { 6207edd16368SStephen M. Cameron DriverVer_type DriverVer; 6208edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 6209edd16368SStephen M. Cameron int rc; 6210edd16368SStephen M. Cameron 6211edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 6212edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 6213edd16368SStephen M. Cameron if (rc != 3) { 6214edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 6215edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 6216edd16368SStephen M. Cameron vmaj = 0; 6217edd16368SStephen M. Cameron vmin = 0; 6218edd16368SStephen M. Cameron vsubmin = 0; 6219edd16368SStephen M. Cameron } 6220edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 6221edd16368SStephen M. Cameron if (!argp) 6222edd16368SStephen M. Cameron return -EINVAL; 6223edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 6224edd16368SStephen M. Cameron return -EFAULT; 6225edd16368SStephen M. Cameron return 0; 6226edd16368SStephen M. Cameron } 6227edd16368SStephen M. Cameron 6228edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6229edd16368SStephen M. Cameron { 6230edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 6231edd16368SStephen M. Cameron struct CommandList *c; 6232edd16368SStephen M. Cameron char *buff = NULL; 623350a0decfSStephen M. Cameron u64 temp64; 6234c1f63c8fSStephen M. Cameron int rc = 0; 6235edd16368SStephen M. Cameron 6236edd16368SStephen M. Cameron if (!argp) 6237edd16368SStephen M. Cameron return -EINVAL; 6238edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6239edd16368SStephen M. Cameron return -EPERM; 6240edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 6241edd16368SStephen M. Cameron return -EFAULT; 6242edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 6243edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 6244edd16368SStephen M. Cameron return -EINVAL; 6245edd16368SStephen M. Cameron } 6246edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 6247edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 6248edd16368SStephen M. Cameron if (buff == NULL) 62492dd02d74SRobert Elliott return -ENOMEM; 62509233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 6251edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 6252b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 6253b03a7771SStephen M. Cameron iocommand.buf_size)) { 6254c1f63c8fSStephen M. Cameron rc = -EFAULT; 6255c1f63c8fSStephen M. Cameron goto out_kfree; 6256edd16368SStephen M. Cameron } 6257b03a7771SStephen M. Cameron } else { 6258edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 6259b03a7771SStephen M. Cameron } 6260b03a7771SStephen M. Cameron } 626145fcb86eSStephen Cameron c = cmd_alloc(h); 6262bf43caf3SRobert Elliott 6263edd16368SStephen M. Cameron /* Fill in the command type */ 6264edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6265a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6266edd16368SStephen M. Cameron /* Fill in Command Header */ 6267edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 6268edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 6269edd16368SStephen M. Cameron c->Header.SGList = 1; 627050a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6271edd16368SStephen M. Cameron } else { /* no buffers to fill */ 6272edd16368SStephen M. Cameron c->Header.SGList = 0; 627350a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6274edd16368SStephen M. Cameron } 6275edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 6276edd16368SStephen M. Cameron 6277edd16368SStephen M. Cameron /* Fill in Request block */ 6278edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 6279edd16368SStephen M. Cameron sizeof(c->Request)); 6280edd16368SStephen M. Cameron 6281edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 6282edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 628350a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 6284edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 628550a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 628650a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 628750a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 6288bcc48ffaSStephen M. Cameron rc = -ENOMEM; 6289bcc48ffaSStephen M. Cameron goto out; 6290bcc48ffaSStephen M. Cameron } 629150a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 629250a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 629350a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 6294edd16368SStephen M. Cameron } 6295c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 62963fb134cbSDon Brace NO_TIMEOUT); 6297c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 6298edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 6299edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 630025163bd5SWebb Scales if (rc) { 630125163bd5SWebb Scales rc = -EIO; 630225163bd5SWebb Scales goto out; 630325163bd5SWebb Scales } 6304edd16368SStephen M. Cameron 6305edd16368SStephen M. Cameron /* Copy the error information out */ 6306edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 6307edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 6308edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 6309c1f63c8fSStephen M. Cameron rc = -EFAULT; 6310c1f63c8fSStephen M. Cameron goto out; 6311edd16368SStephen M. Cameron } 63129233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 6313b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 6314edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6315edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 6316c1f63c8fSStephen M. Cameron rc = -EFAULT; 6317c1f63c8fSStephen M. Cameron goto out; 6318edd16368SStephen M. Cameron } 6319edd16368SStephen M. Cameron } 6320c1f63c8fSStephen M. Cameron out: 632145fcb86eSStephen Cameron cmd_free(h, c); 6322c1f63c8fSStephen M. Cameron out_kfree: 6323c1f63c8fSStephen M. Cameron kfree(buff); 6324c1f63c8fSStephen M. Cameron return rc; 6325edd16368SStephen M. Cameron } 6326edd16368SStephen M. Cameron 6327edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6328edd16368SStephen M. Cameron { 6329edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 6330edd16368SStephen M. Cameron struct CommandList *c; 6331edd16368SStephen M. Cameron unsigned char **buff = NULL; 6332edd16368SStephen M. Cameron int *buff_size = NULL; 633350a0decfSStephen M. Cameron u64 temp64; 6334edd16368SStephen M. Cameron BYTE sg_used = 0; 6335edd16368SStephen M. Cameron int status = 0; 633601a02ffcSStephen M. Cameron u32 left; 633701a02ffcSStephen M. Cameron u32 sz; 6338edd16368SStephen M. Cameron BYTE __user *data_ptr; 6339edd16368SStephen M. Cameron 6340edd16368SStephen M. Cameron if (!argp) 6341edd16368SStephen M. Cameron return -EINVAL; 6342edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6343edd16368SStephen M. Cameron return -EPERM; 634419be606bSJavier Martinez Canillas ioc = kmalloc(sizeof(*ioc), GFP_KERNEL); 6345edd16368SStephen M. Cameron if (!ioc) { 6346edd16368SStephen M. Cameron status = -ENOMEM; 6347edd16368SStephen M. Cameron goto cleanup1; 6348edd16368SStephen M. Cameron } 6349edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 6350edd16368SStephen M. Cameron status = -EFAULT; 6351edd16368SStephen M. Cameron goto cleanup1; 6352edd16368SStephen M. Cameron } 6353edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 6354edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 6355edd16368SStephen M. Cameron status = -EINVAL; 6356edd16368SStephen M. Cameron goto cleanup1; 6357edd16368SStephen M. Cameron } 6358edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 6359edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 6360edd16368SStephen M. Cameron status = -EINVAL; 6361edd16368SStephen M. Cameron goto cleanup1; 6362edd16368SStephen M. Cameron } 6363d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 6364edd16368SStephen M. Cameron status = -EINVAL; 6365edd16368SStephen M. Cameron goto cleanup1; 6366edd16368SStephen M. Cameron } 6367d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 6368edd16368SStephen M. Cameron if (!buff) { 6369edd16368SStephen M. Cameron status = -ENOMEM; 6370edd16368SStephen M. Cameron goto cleanup1; 6371edd16368SStephen M. Cameron } 6372d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 6373edd16368SStephen M. Cameron if (!buff_size) { 6374edd16368SStephen M. Cameron status = -ENOMEM; 6375edd16368SStephen M. Cameron goto cleanup1; 6376edd16368SStephen M. Cameron } 6377edd16368SStephen M. Cameron left = ioc->buf_size; 6378edd16368SStephen M. Cameron data_ptr = ioc->buf; 6379edd16368SStephen M. Cameron while (left) { 6380edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6381edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6382edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6383edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6384edd16368SStephen M. Cameron status = -ENOMEM; 6385edd16368SStephen M. Cameron goto cleanup1; 6386edd16368SStephen M. Cameron } 63879233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6388edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 63890758f4f7SStephen M. Cameron status = -EFAULT; 6390edd16368SStephen M. Cameron goto cleanup1; 6391edd16368SStephen M. Cameron } 6392edd16368SStephen M. Cameron } else 6393edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6394edd16368SStephen M. Cameron left -= sz; 6395edd16368SStephen M. Cameron data_ptr += sz; 6396edd16368SStephen M. Cameron sg_used++; 6397edd16368SStephen M. Cameron } 639845fcb86eSStephen Cameron c = cmd_alloc(h); 6399bf43caf3SRobert Elliott 6400edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6401a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6402edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 640350a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 640450a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6405edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6406edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6407edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6408edd16368SStephen M. Cameron int i; 6409edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 641050a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 6411edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 641250a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 641350a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 641450a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 641550a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6416bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 6417bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 6418bcc48ffaSStephen M. Cameron status = -ENOMEM; 6419e2d4a1f6SStephen M. Cameron goto cleanup0; 6420bcc48ffaSStephen M. Cameron } 642150a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 642250a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 642350a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6424edd16368SStephen M. Cameron } 642550a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6426edd16368SStephen M. Cameron } 6427c448ecfaSDon Brace status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 64283fb134cbSDon Brace NO_TIMEOUT); 6429b03a7771SStephen M. Cameron if (sg_used) 6430edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 6431edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 643225163bd5SWebb Scales if (status) { 643325163bd5SWebb Scales status = -EIO; 643425163bd5SWebb Scales goto cleanup0; 643525163bd5SWebb Scales } 643625163bd5SWebb Scales 6437edd16368SStephen M. Cameron /* Copy the error information out */ 6438edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6439edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6440edd16368SStephen M. Cameron status = -EFAULT; 6441e2d4a1f6SStephen M. Cameron goto cleanup0; 6442edd16368SStephen M. Cameron } 64439233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 64442b08b3e9SDon Brace int i; 64452b08b3e9SDon Brace 6446edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6447edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6448edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6449edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6450edd16368SStephen M. Cameron status = -EFAULT; 6451e2d4a1f6SStephen M. Cameron goto cleanup0; 6452edd16368SStephen M. Cameron } 6453edd16368SStephen M. Cameron ptr += buff_size[i]; 6454edd16368SStephen M. Cameron } 6455edd16368SStephen M. Cameron } 6456edd16368SStephen M. Cameron status = 0; 6457e2d4a1f6SStephen M. Cameron cleanup0: 645845fcb86eSStephen Cameron cmd_free(h, c); 6459edd16368SStephen M. Cameron cleanup1: 6460edd16368SStephen M. Cameron if (buff) { 64612b08b3e9SDon Brace int i; 64622b08b3e9SDon Brace 6463edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6464edd16368SStephen M. Cameron kfree(buff[i]); 6465edd16368SStephen M. Cameron kfree(buff); 6466edd16368SStephen M. Cameron } 6467edd16368SStephen M. Cameron kfree(buff_size); 6468edd16368SStephen M. Cameron kfree(ioc); 6469edd16368SStephen M. Cameron return status; 6470edd16368SStephen M. Cameron } 6471edd16368SStephen M. Cameron 6472edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6473edd16368SStephen M. Cameron struct CommandList *c) 6474edd16368SStephen M. Cameron { 6475edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6476edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6477edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6478edd16368SStephen M. Cameron } 64790390f0c0SStephen M. Cameron 6480edd16368SStephen M. Cameron /* 6481edd16368SStephen M. Cameron * ioctl 6482edd16368SStephen M. Cameron */ 648342a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 6484edd16368SStephen M. Cameron { 6485edd16368SStephen M. Cameron struct ctlr_info *h; 6486edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 64870390f0c0SStephen M. Cameron int rc; 6488edd16368SStephen M. Cameron 6489edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6490edd16368SStephen M. Cameron 6491edd16368SStephen M. Cameron switch (cmd) { 6492edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6493edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6494edd16368SStephen M. Cameron case CCISS_REGNEWD: 6495a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6496edd16368SStephen M. Cameron return 0; 6497edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6498edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6499edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6500edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6501edd16368SStephen M. Cameron case CCISS_PASSTHRU: 650234f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 65030390f0c0SStephen M. Cameron return -EAGAIN; 65040390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 650534f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 65060390f0c0SStephen M. Cameron return rc; 6507edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 650834f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 65090390f0c0SStephen M. Cameron return -EAGAIN; 65100390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 651134f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 65120390f0c0SStephen M. Cameron return rc; 6513edd16368SStephen M. Cameron default: 6514edd16368SStephen M. Cameron return -ENOTTY; 6515edd16368SStephen M. Cameron } 6516edd16368SStephen M. Cameron } 6517edd16368SStephen M. Cameron 6518bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 65196f039790SGreg Kroah-Hartman u8 reset_type) 652064670ac8SStephen M. Cameron { 652164670ac8SStephen M. Cameron struct CommandList *c; 652264670ac8SStephen M. Cameron 652364670ac8SStephen M. Cameron c = cmd_alloc(h); 6524bf43caf3SRobert Elliott 6525a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6526a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 652764670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 652864670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 652964670ac8SStephen M. Cameron c->waiting = NULL; 653064670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 653164670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 653264670ac8SStephen M. Cameron * the command either. This is the last command we will send before 653364670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 653464670ac8SStephen M. Cameron */ 6535bf43caf3SRobert Elliott return; 653664670ac8SStephen M. Cameron } 653764670ac8SStephen M. Cameron 6538a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6539b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6540edd16368SStephen M. Cameron int cmd_type) 6541edd16368SStephen M. Cameron { 6542edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 6543edd16368SStephen M. Cameron 6544edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6545a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6546edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6547edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6548edd16368SStephen M. Cameron c->Header.SGList = 1; 654950a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6550edd16368SStephen M. Cameron } else { 6551edd16368SStephen M. Cameron c->Header.SGList = 0; 655250a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6553edd16368SStephen M. Cameron } 6554edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6555edd16368SStephen M. Cameron 6556edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6557edd16368SStephen M. Cameron switch (cmd) { 6558edd16368SStephen M. Cameron case HPSA_INQUIRY: 6559edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6560b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6561edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6562b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6563edd16368SStephen M. Cameron } 6564edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6565a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6566a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6567edd16368SStephen M. Cameron c->Request.Timeout = 0; 6568edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6569edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6570edd16368SStephen M. Cameron break; 6571edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6572edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6573edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6574edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6575edd16368SStephen M. Cameron */ 6576edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6577a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6578a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6579edd16368SStephen M. Cameron c->Request.Timeout = 0; 6580edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6581edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6582edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6583edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6584edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6585edd16368SStephen M. Cameron break; 6586c2adae44SScott Teel case BMIC_SENSE_DIAG_OPTIONS: 6587c2adae44SScott Teel c->Request.CDBLen = 16; 6588c2adae44SScott Teel c->Request.type_attr_dir = 6589c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6590c2adae44SScott Teel c->Request.Timeout = 0; 6591c2adae44SScott Teel /* Spec says this should be BMIC_WRITE */ 6592c2adae44SScott Teel c->Request.CDB[0] = BMIC_READ; 6593c2adae44SScott Teel c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS; 6594c2adae44SScott Teel break; 6595c2adae44SScott Teel case BMIC_SET_DIAG_OPTIONS: 6596c2adae44SScott Teel c->Request.CDBLen = 16; 6597c2adae44SScott Teel c->Request.type_attr_dir = 6598c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, 6599c2adae44SScott Teel ATTR_SIMPLE, XFER_WRITE); 6600c2adae44SScott Teel c->Request.Timeout = 0; 6601c2adae44SScott Teel c->Request.CDB[0] = BMIC_WRITE; 6602c2adae44SScott Teel c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS; 6603c2adae44SScott Teel break; 6604edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6605edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6606a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6607a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6608a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6609edd16368SStephen M. Cameron c->Request.Timeout = 0; 6610edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6611edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6612bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6613bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6614edd16368SStephen M. Cameron break; 6615edd16368SStephen M. Cameron case TEST_UNIT_READY: 6616edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6617a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6618a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6619edd16368SStephen M. Cameron c->Request.Timeout = 0; 6620edd16368SStephen M. Cameron break; 6621283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6622283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6623a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6624a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6625283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6626283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6627283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6628283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6629283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6630283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6631283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6632283b4a9bSStephen M. Cameron break; 6633316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6634316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6635a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6636a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6637316b221aSStephen M. Cameron c->Request.Timeout = 0; 6638316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6639316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6640316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6641316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6642316b221aSStephen M. Cameron break; 664303383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 664403383736SDon Brace c->Request.CDBLen = 10; 664503383736SDon Brace c->Request.type_attr_dir = 664603383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 664703383736SDon Brace c->Request.Timeout = 0; 664803383736SDon Brace c->Request.CDB[0] = BMIC_READ; 664903383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 665003383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 665103383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 665203383736SDon Brace break; 6653d04e62b9SKevin Barnett case BMIC_SENSE_SUBSYSTEM_INFORMATION: 6654d04e62b9SKevin Barnett c->Request.CDBLen = 10; 6655d04e62b9SKevin Barnett c->Request.type_attr_dir = 6656d04e62b9SKevin Barnett TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6657d04e62b9SKevin Barnett c->Request.Timeout = 0; 6658d04e62b9SKevin Barnett c->Request.CDB[0] = BMIC_READ; 6659d04e62b9SKevin Barnett c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION; 6660d04e62b9SKevin Barnett c->Request.CDB[7] = (size >> 16) & 0xFF; 6661d04e62b9SKevin Barnett c->Request.CDB[8] = (size >> 8) & 0XFF; 6662d04e62b9SKevin Barnett break; 6663cca8f13bSDon Brace case BMIC_SENSE_STORAGE_BOX_PARAMS: 6664cca8f13bSDon Brace c->Request.CDBLen = 10; 6665cca8f13bSDon Brace c->Request.type_attr_dir = 6666cca8f13bSDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6667cca8f13bSDon Brace c->Request.Timeout = 0; 6668cca8f13bSDon Brace c->Request.CDB[0] = BMIC_READ; 6669cca8f13bSDon Brace c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS; 6670cca8f13bSDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 6671cca8f13bSDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 6672cca8f13bSDon Brace break; 667366749d0dSScott Teel case BMIC_IDENTIFY_CONTROLLER: 667466749d0dSScott Teel c->Request.CDBLen = 10; 667566749d0dSScott Teel c->Request.type_attr_dir = 667666749d0dSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 667766749d0dSScott Teel c->Request.Timeout = 0; 667866749d0dSScott Teel c->Request.CDB[0] = BMIC_READ; 667966749d0dSScott Teel c->Request.CDB[1] = 0; 668066749d0dSScott Teel c->Request.CDB[2] = 0; 668166749d0dSScott Teel c->Request.CDB[3] = 0; 668266749d0dSScott Teel c->Request.CDB[4] = 0; 668366749d0dSScott Teel c->Request.CDB[5] = 0; 668466749d0dSScott Teel c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER; 668566749d0dSScott Teel c->Request.CDB[7] = (size >> 16) & 0xFF; 668666749d0dSScott Teel c->Request.CDB[8] = (size >> 8) & 0XFF; 668766749d0dSScott Teel c->Request.CDB[9] = 0; 668866749d0dSScott Teel break; 6689edd16368SStephen M. Cameron default: 6690edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6691edd16368SStephen M. Cameron BUG(); 6692edd16368SStephen M. Cameron } 6693edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6694edd16368SStephen M. Cameron switch (cmd) { 6695edd16368SStephen M. Cameron 66960b9b7b6eSScott Teel case HPSA_PHYS_TARGET_RESET: 66970b9b7b6eSScott Teel c->Request.CDBLen = 16; 66980b9b7b6eSScott Teel c->Request.type_attr_dir = 66990b9b7b6eSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 67000b9b7b6eSScott Teel c->Request.Timeout = 0; /* Don't time out */ 67010b9b7b6eSScott Teel memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 67020b9b7b6eSScott Teel c->Request.CDB[0] = HPSA_RESET; 67030b9b7b6eSScott Teel c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE; 67040b9b7b6eSScott Teel /* Physical target reset needs no control bytes 4-7*/ 67050b9b7b6eSScott Teel c->Request.CDB[4] = 0x00; 67060b9b7b6eSScott Teel c->Request.CDB[5] = 0x00; 67070b9b7b6eSScott Teel c->Request.CDB[6] = 0x00; 67080b9b7b6eSScott Teel c->Request.CDB[7] = 0x00; 67090b9b7b6eSScott Teel break; 6710edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6711edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6712a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6713a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6714edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 671564670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 671664670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 671721e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6718edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6719edd16368SStephen M. Cameron /* LunID device */ 6720edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6721edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6722edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6723edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6724edd16368SStephen M. Cameron break; 6725edd16368SStephen M. Cameron default: 6726edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6727edd16368SStephen M. Cameron cmd); 6728edd16368SStephen M. Cameron BUG(); 6729edd16368SStephen M. Cameron } 6730edd16368SStephen M. Cameron } else { 6731edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6732edd16368SStephen M. Cameron BUG(); 6733edd16368SStephen M. Cameron } 6734edd16368SStephen M. Cameron 6735a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6736edd16368SStephen M. Cameron case XFER_READ: 6737edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 6738edd16368SStephen M. Cameron break; 6739edd16368SStephen M. Cameron case XFER_WRITE: 6740edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 6741edd16368SStephen M. Cameron break; 6742edd16368SStephen M. Cameron case XFER_NONE: 6743edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 6744edd16368SStephen M. Cameron break; 6745edd16368SStephen M. Cameron default: 6746edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 6747edd16368SStephen M. Cameron } 6748a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 6749a2dac136SStephen M. Cameron return -1; 6750a2dac136SStephen M. Cameron return 0; 6751edd16368SStephen M. Cameron } 6752edd16368SStephen M. Cameron 6753edd16368SStephen M. Cameron /* 6754edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6755edd16368SStephen M. Cameron */ 6756edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6757edd16368SStephen M. Cameron { 6758edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6759edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6760088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6761088ba34cSStephen M. Cameron page_offs + size); 6762edd16368SStephen M. Cameron 6763edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6764edd16368SStephen M. Cameron } 6765edd16368SStephen M. Cameron 6766254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6767edd16368SStephen M. Cameron { 6768254f796bSMatt Gates return h->access.command_completed(h, q); 6769edd16368SStephen M. Cameron } 6770edd16368SStephen M. Cameron 6771900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6772edd16368SStephen M. Cameron { 6773edd16368SStephen M. Cameron return h->access.intr_pending(h); 6774edd16368SStephen M. Cameron } 6775edd16368SStephen M. Cameron 6776edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6777edd16368SStephen M. Cameron { 677810f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 677910f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6780edd16368SStephen M. Cameron } 6781edd16368SStephen M. Cameron 678201a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 678301a02ffcSStephen M. Cameron u32 raw_tag) 6784edd16368SStephen M. Cameron { 6785edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6786edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6787edd16368SStephen M. Cameron return 1; 6788edd16368SStephen M. Cameron } 6789edd16368SStephen M. Cameron return 0; 6790edd16368SStephen M. Cameron } 6791edd16368SStephen M. Cameron 67925a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6793edd16368SStephen M. Cameron { 6794e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6795c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6796c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 67971fb011fbSStephen M. Cameron complete_scsi_command(c); 67988be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6799edd16368SStephen M. Cameron complete(c->waiting); 6800a104c99fSStephen M. Cameron } 6801a104c99fSStephen M. Cameron 6802303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 68031d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6804303932fdSDon Brace u32 raw_tag) 6805303932fdSDon Brace { 6806303932fdSDon Brace u32 tag_index; 6807303932fdSDon Brace struct CommandList *c; 6808303932fdSDon Brace 6809f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 68101d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6811303932fdSDon Brace c = h->cmd_pool + tag_index; 68125a3d16f5SStephen M. Cameron finish_cmd(c); 68131d94f94dSStephen M. Cameron } 6814303932fdSDon Brace } 6815303932fdSDon Brace 681664670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 681764670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 681864670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 681964670ac8SStephen M. Cameron * functions. 682064670ac8SStephen M. Cameron */ 682164670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 682264670ac8SStephen M. Cameron { 682364670ac8SStephen M. Cameron if (likely(!reset_devices)) 682464670ac8SStephen M. Cameron return 0; 682564670ac8SStephen M. Cameron 682664670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 682764670ac8SStephen M. Cameron return 0; 682864670ac8SStephen M. Cameron 682964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 683064670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 683164670ac8SStephen M. Cameron 683264670ac8SStephen M. Cameron return 1; 683364670ac8SStephen M. Cameron } 683464670ac8SStephen M. Cameron 6835254f796bSMatt Gates /* 6836254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6837254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6838254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6839254f796bSMatt Gates */ 6840254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 684164670ac8SStephen M. Cameron { 6842254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6843254f796bSMatt Gates } 6844254f796bSMatt Gates 6845254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6846254f796bSMatt Gates { 6847254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6848254f796bSMatt Gates u8 q = *(u8 *) queue; 684964670ac8SStephen M. Cameron u32 raw_tag; 685064670ac8SStephen M. Cameron 685164670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 685264670ac8SStephen M. Cameron return IRQ_NONE; 685364670ac8SStephen M. Cameron 685464670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 685564670ac8SStephen M. Cameron return IRQ_NONE; 6856a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 685764670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6858254f796bSMatt Gates raw_tag = get_next_completion(h, q); 685964670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6860254f796bSMatt Gates raw_tag = next_command(h, q); 686164670ac8SStephen M. Cameron } 686264670ac8SStephen M. Cameron return IRQ_HANDLED; 686364670ac8SStephen M. Cameron } 686464670ac8SStephen M. Cameron 6865254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 686664670ac8SStephen M. Cameron { 6867254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 686864670ac8SStephen M. Cameron u32 raw_tag; 6869254f796bSMatt Gates u8 q = *(u8 *) queue; 687064670ac8SStephen M. Cameron 687164670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 687264670ac8SStephen M. Cameron return IRQ_NONE; 687364670ac8SStephen M. Cameron 6874a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6875254f796bSMatt Gates raw_tag = get_next_completion(h, q); 687664670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6877254f796bSMatt Gates raw_tag = next_command(h, q); 687864670ac8SStephen M. Cameron return IRQ_HANDLED; 687964670ac8SStephen M. Cameron } 688064670ac8SStephen M. Cameron 6881254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6882edd16368SStephen M. Cameron { 6883254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6884303932fdSDon Brace u32 raw_tag; 6885254f796bSMatt Gates u8 q = *(u8 *) queue; 6886edd16368SStephen M. Cameron 6887edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6888edd16368SStephen M. Cameron return IRQ_NONE; 6889a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 689010f66018SStephen M. Cameron while (interrupt_pending(h)) { 6891254f796bSMatt Gates raw_tag = get_next_completion(h, q); 689210f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 68931d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6894254f796bSMatt Gates raw_tag = next_command(h, q); 689510f66018SStephen M. Cameron } 689610f66018SStephen M. Cameron } 689710f66018SStephen M. Cameron return IRQ_HANDLED; 689810f66018SStephen M. Cameron } 689910f66018SStephen M. Cameron 6900254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 690110f66018SStephen M. Cameron { 6902254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 690310f66018SStephen M. Cameron u32 raw_tag; 6904254f796bSMatt Gates u8 q = *(u8 *) queue; 690510f66018SStephen M. Cameron 6906a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6907254f796bSMatt Gates raw_tag = get_next_completion(h, q); 6908303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 69091d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6910254f796bSMatt Gates raw_tag = next_command(h, q); 6911edd16368SStephen M. Cameron } 6912edd16368SStephen M. Cameron return IRQ_HANDLED; 6913edd16368SStephen M. Cameron } 6914edd16368SStephen M. Cameron 6915a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 6916a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 6917a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 6918a9a3a273SStephen M. Cameron */ 69196f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 6920edd16368SStephen M. Cameron unsigned char type) 6921edd16368SStephen M. Cameron { 6922edd16368SStephen M. Cameron struct Command { 6923edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 6924edd16368SStephen M. Cameron struct RequestBlock Request; 6925edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 6926edd16368SStephen M. Cameron }; 6927edd16368SStephen M. Cameron struct Command *cmd; 6928edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 6929edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 6930edd16368SStephen M. Cameron dma_addr_t paddr64; 69312b08b3e9SDon Brace __le32 paddr32; 69322b08b3e9SDon Brace u32 tag; 6933edd16368SStephen M. Cameron void __iomem *vaddr; 6934edd16368SStephen M. Cameron int i, err; 6935edd16368SStephen M. Cameron 6936edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 6937edd16368SStephen M. Cameron if (vaddr == NULL) 6938edd16368SStephen M. Cameron return -ENOMEM; 6939edd16368SStephen M. Cameron 6940edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 6941edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 6942edd16368SStephen M. Cameron * memory. 6943edd16368SStephen M. Cameron */ 6944edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 6945edd16368SStephen M. Cameron if (err) { 6946edd16368SStephen M. Cameron iounmap(vaddr); 69471eaec8f3SRobert Elliott return err; 6948edd16368SStephen M. Cameron } 6949edd16368SStephen M. Cameron 6950edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 6951edd16368SStephen M. Cameron if (cmd == NULL) { 6952edd16368SStephen M. Cameron iounmap(vaddr); 6953edd16368SStephen M. Cameron return -ENOMEM; 6954edd16368SStephen M. Cameron } 6955edd16368SStephen M. Cameron 6956edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 6957edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 6958edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 6959edd16368SStephen M. Cameron */ 69602b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 6961edd16368SStephen M. Cameron 6962edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 6963edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 696450a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 69652b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 6966edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 6967edd16368SStephen M. Cameron 6968edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 6969a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 6970a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 6971edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 6972edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 6973edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 6974edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 697550a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 69762b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 697750a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 6978edd16368SStephen M. Cameron 69792b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 6980edd16368SStephen M. Cameron 6981edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 6982edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 69832b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 6984edd16368SStephen M. Cameron break; 6985edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 6986edd16368SStephen M. Cameron } 6987edd16368SStephen M. Cameron 6988edd16368SStephen M. Cameron iounmap(vaddr); 6989edd16368SStephen M. Cameron 6990edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 6991edd16368SStephen M. Cameron * still complete the command. 6992edd16368SStephen M. Cameron */ 6993edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 6994edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 6995edd16368SStephen M. Cameron opcode, type); 6996edd16368SStephen M. Cameron return -ETIMEDOUT; 6997edd16368SStephen M. Cameron } 6998edd16368SStephen M. Cameron 6999edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 7000edd16368SStephen M. Cameron 7001edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 7002edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 7003edd16368SStephen M. Cameron opcode, type); 7004edd16368SStephen M. Cameron return -EIO; 7005edd16368SStephen M. Cameron } 7006edd16368SStephen M. Cameron 7007edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 7008edd16368SStephen M. Cameron opcode, type); 7009edd16368SStephen M. Cameron return 0; 7010edd16368SStephen M. Cameron } 7011edd16368SStephen M. Cameron 7012edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 7013edd16368SStephen M. Cameron 70141df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 701542a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 7016edd16368SStephen M. Cameron { 7017edd16368SStephen M. Cameron 70181df8552aSStephen M. Cameron if (use_doorbell) { 70191df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 70201df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 70211df8552aSStephen M. Cameron * other way using the doorbell register. 7022edd16368SStephen M. Cameron */ 70231df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 7024cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 702585009239SStephen M. Cameron 702600701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 702785009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 702885009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 702985009239SStephen M. Cameron * over in some weird corner cases. 703085009239SStephen M. Cameron */ 703100701a96SJustin Lindley msleep(10000); 70321df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 7033edd16368SStephen M. Cameron 7034edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 7035edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 7036edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 7037edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 70381df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 70391df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 70401df8552aSStephen M. Cameron * controller." */ 7041edd16368SStephen M. Cameron 70422662cab8SDon Brace int rc = 0; 70432662cab8SDon Brace 70441df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 70452662cab8SDon Brace 7046edd16368SStephen M. Cameron /* enter the D3hot power management state */ 70472662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 70482662cab8SDon Brace if (rc) 70492662cab8SDon Brace return rc; 7050edd16368SStephen M. Cameron 7051edd16368SStephen M. Cameron msleep(500); 7052edd16368SStephen M. Cameron 7053edd16368SStephen M. Cameron /* enter the D0 power management state */ 70542662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 70552662cab8SDon Brace if (rc) 70562662cab8SDon Brace return rc; 7057c4853efeSMike Miller 7058c4853efeSMike Miller /* 7059c4853efeSMike Miller * The P600 requires a small delay when changing states. 7060c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 7061c4853efeSMike Miller * This for kdump only and is particular to the P600. 7062c4853efeSMike Miller */ 7063c4853efeSMike Miller msleep(500); 70641df8552aSStephen M. Cameron } 70651df8552aSStephen M. Cameron return 0; 70661df8552aSStephen M. Cameron } 70671df8552aSStephen M. Cameron 70686f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 7069580ada3cSStephen M. Cameron { 7070580ada3cSStephen M. Cameron memset(driver_version, 0, len); 7071f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 7072580ada3cSStephen M. Cameron } 7073580ada3cSStephen M. Cameron 70746f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 7075580ada3cSStephen M. Cameron { 7076580ada3cSStephen M. Cameron char *driver_version; 7077580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 7078580ada3cSStephen M. Cameron 7079580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 7080580ada3cSStephen M. Cameron if (!driver_version) 7081580ada3cSStephen M. Cameron return -ENOMEM; 7082580ada3cSStephen M. Cameron 7083580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 7084580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 7085580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 7086580ada3cSStephen M. Cameron kfree(driver_version); 7087580ada3cSStephen M. Cameron return 0; 7088580ada3cSStephen M. Cameron } 7089580ada3cSStephen M. Cameron 70906f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 70916f039790SGreg Kroah-Hartman unsigned char *driver_ver) 7092580ada3cSStephen M. Cameron { 7093580ada3cSStephen M. Cameron int i; 7094580ada3cSStephen M. Cameron 7095580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 7096580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 7097580ada3cSStephen M. Cameron } 7098580ada3cSStephen M. Cameron 70996f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 7100580ada3cSStephen M. Cameron { 7101580ada3cSStephen M. Cameron 7102580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 7103580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 7104580ada3cSStephen M. Cameron 7105580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 7106580ada3cSStephen M. Cameron if (!old_driver_ver) 7107580ada3cSStephen M. Cameron return -ENOMEM; 7108580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 7109580ada3cSStephen M. Cameron 7110580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 7111580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 7112580ada3cSStephen M. Cameron */ 7113580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 7114580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 7115580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 7116580ada3cSStephen M. Cameron kfree(old_driver_ver); 7117580ada3cSStephen M. Cameron return rc; 7118580ada3cSStephen M. Cameron } 71191df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 71201df8552aSStephen M. Cameron * states or the using the doorbell register. 71211df8552aSStephen M. Cameron */ 71226b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 71231df8552aSStephen M. Cameron { 71241df8552aSStephen M. Cameron u64 cfg_offset; 71251df8552aSStephen M. Cameron u32 cfg_base_addr; 71261df8552aSStephen M. Cameron u64 cfg_base_addr_index; 71271df8552aSStephen M. Cameron void __iomem *vaddr; 71281df8552aSStephen M. Cameron unsigned long paddr; 7129580ada3cSStephen M. Cameron u32 misc_fw_support; 7130270d05deSStephen M. Cameron int rc; 71311df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 7132cf0b08d0SStephen M. Cameron u32 use_doorbell; 7133270d05deSStephen M. Cameron u16 command_register; 71341df8552aSStephen M. Cameron 71351df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 71361df8552aSStephen M. Cameron * the same thing as 71371df8552aSStephen M. Cameron * 71381df8552aSStephen M. Cameron * pci_save_state(pci_dev); 71391df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 71401df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 71411df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 71421df8552aSStephen M. Cameron * 71431df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 71441df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 71451df8552aSStephen M. Cameron * using the doorbell register. 71461df8552aSStephen M. Cameron */ 714718867659SStephen M. Cameron 714860f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 714960f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 715025c1e56aSStephen M. Cameron return -ENODEV; 715125c1e56aSStephen M. Cameron } 715246380786SStephen M. Cameron 715346380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 715446380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 715546380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 715618867659SStephen M. Cameron 7157270d05deSStephen M. Cameron /* Save the PCI command register */ 7158270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 7159270d05deSStephen M. Cameron pci_save_state(pdev); 71601df8552aSStephen M. Cameron 71611df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 71621df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 71631df8552aSStephen M. Cameron if (rc) 71641df8552aSStephen M. Cameron return rc; 71651df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 71661df8552aSStephen M. Cameron if (!vaddr) 71671df8552aSStephen M. Cameron return -ENOMEM; 71681df8552aSStephen M. Cameron 71691df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 71701df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 71711df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 71721df8552aSStephen M. Cameron if (rc) 71731df8552aSStephen M. Cameron goto unmap_vaddr; 71741df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 71751df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 71761df8552aSStephen M. Cameron if (!cfgtable) { 71771df8552aSStephen M. Cameron rc = -ENOMEM; 71781df8552aSStephen M. Cameron goto unmap_vaddr; 71791df8552aSStephen M. Cameron } 7180580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 7181580ada3cSStephen M. Cameron if (rc) 718203741d95STomas Henzl goto unmap_cfgtable; 71831df8552aSStephen M. Cameron 7184cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 7185cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 7186cf0b08d0SStephen M. Cameron */ 71871df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 7188cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 7189cf0b08d0SStephen M. Cameron if (use_doorbell) { 7190cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 7191cf0b08d0SStephen M. Cameron } else { 71921df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 7193cf0b08d0SStephen M. Cameron if (use_doorbell) { 7194050f7147SStephen Cameron dev_warn(&pdev->dev, 7195050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 719664670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 7197cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 7198cf0b08d0SStephen M. Cameron } 7199cf0b08d0SStephen M. Cameron } 72001df8552aSStephen M. Cameron 72011df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 72021df8552aSStephen M. Cameron if (rc) 72031df8552aSStephen M. Cameron goto unmap_cfgtable; 7204edd16368SStephen M. Cameron 7205270d05deSStephen M. Cameron pci_restore_state(pdev); 7206270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 7207edd16368SStephen M. Cameron 72081df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 72091df8552aSStephen M. Cameron need a little pause here */ 72101df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 72111df8552aSStephen M. Cameron 7212fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 7213fe5389c8SStephen M. Cameron if (rc) { 7214fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 7215050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 7216fe5389c8SStephen M. Cameron goto unmap_cfgtable; 7217fe5389c8SStephen M. Cameron } 7218fe5389c8SStephen M. Cameron 7219580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 7220580ada3cSStephen M. Cameron if (rc < 0) 7221580ada3cSStephen M. Cameron goto unmap_cfgtable; 7222580ada3cSStephen M. Cameron if (rc) { 722364670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 722464670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 722564670ac8SStephen M. Cameron rc = -ENOTSUPP; 7226580ada3cSStephen M. Cameron } else { 722764670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 72281df8552aSStephen M. Cameron } 72291df8552aSStephen M. Cameron 72301df8552aSStephen M. Cameron unmap_cfgtable: 72311df8552aSStephen M. Cameron iounmap(cfgtable); 72321df8552aSStephen M. Cameron 72331df8552aSStephen M. Cameron unmap_vaddr: 72341df8552aSStephen M. Cameron iounmap(vaddr); 72351df8552aSStephen M. Cameron return rc; 7236edd16368SStephen M. Cameron } 7237edd16368SStephen M. Cameron 7238edd16368SStephen M. Cameron /* 7239edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 7240edd16368SStephen M. Cameron * the io functions. 7241edd16368SStephen M. Cameron * This is for debug only. 7242edd16368SStephen M. Cameron */ 724342a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 7244edd16368SStephen M. Cameron { 724558f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 7246edd16368SStephen M. Cameron int i; 7247edd16368SStephen M. Cameron char temp_name[17]; 7248edd16368SStephen M. Cameron 7249edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 7250edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 7251edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 7252edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 7253edd16368SStephen M. Cameron temp_name[4] = '\0'; 7254edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 7255edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 7256edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 7257edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 7258edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 7259edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 7260edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 7261edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 7262edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 7263edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 7264edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 7265edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 726669d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 7267edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 7268edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 7269edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 7270edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 7271edd16368SStephen M. Cameron temp_name[16] = '\0'; 7272edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 7273edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 7274edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 7275edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 727658f8665cSStephen M. Cameron } 7277edd16368SStephen M. Cameron 7278edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 7279edd16368SStephen M. Cameron { 7280edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 7281edd16368SStephen M. Cameron 7282edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 7283edd16368SStephen M. Cameron return 0; 7284edd16368SStephen M. Cameron offset = 0; 7285edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 7286edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 7287edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 7288edd16368SStephen M. Cameron offset += 4; 7289edd16368SStephen M. Cameron else { 7290edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 7291edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 7292edd16368SStephen M. Cameron switch (mem_type) { 7293edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 7294edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 7295edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 7296edd16368SStephen M. Cameron break; 7297edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 7298edd16368SStephen M. Cameron offset += 8; 7299edd16368SStephen M. Cameron break; 7300edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 7301edd16368SStephen M. Cameron dev_warn(&pdev->dev, 7302edd16368SStephen M. Cameron "base address is invalid\n"); 7303edd16368SStephen M. Cameron return -1; 7304edd16368SStephen M. Cameron break; 7305edd16368SStephen M. Cameron } 7306edd16368SStephen M. Cameron } 7307edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 7308edd16368SStephen M. Cameron return i + 1; 7309edd16368SStephen M. Cameron } 7310edd16368SStephen M. Cameron return -1; 7311edd16368SStephen M. Cameron } 7312edd16368SStephen M. Cameron 7313cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 7314cc64c817SRobert Elliott { 7315bc2bb154SChristoph Hellwig pci_free_irq_vectors(h->pdev); 7316bc2bb154SChristoph Hellwig h->msix_vectors = 0; 7317cc64c817SRobert Elliott } 7318cc64c817SRobert Elliott 7319edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 7320050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 7321edd16368SStephen M. Cameron */ 7322bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h) 7323edd16368SStephen M. Cameron { 7324bc2bb154SChristoph Hellwig unsigned int flags = PCI_IRQ_LEGACY; 7325bc2bb154SChristoph Hellwig int ret; 7326edd16368SStephen M. Cameron 7327edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 7328bc2bb154SChristoph Hellwig switch (h->board_id) { 7329bc2bb154SChristoph Hellwig case 0x40700E11: 7330bc2bb154SChristoph Hellwig case 0x40800E11: 7331bc2bb154SChristoph Hellwig case 0x40820E11: 7332bc2bb154SChristoph Hellwig case 0x40830E11: 7333bc2bb154SChristoph Hellwig break; 7334bc2bb154SChristoph Hellwig default: 7335bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES, 7336bc2bb154SChristoph Hellwig PCI_IRQ_MSIX | PCI_IRQ_AFFINITY); 7337bc2bb154SChristoph Hellwig if (ret > 0) { 7338bc2bb154SChristoph Hellwig h->msix_vectors = ret; 7339bc2bb154SChristoph Hellwig return 0; 7340eee0f03aSHannes Reinecke } 7341bc2bb154SChristoph Hellwig 7342bc2bb154SChristoph Hellwig flags |= PCI_IRQ_MSI; 7343bc2bb154SChristoph Hellwig break; 7344edd16368SStephen M. Cameron } 7345bc2bb154SChristoph Hellwig 7346bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags); 7347bc2bb154SChristoph Hellwig if (ret < 0) 7348bc2bb154SChristoph Hellwig return ret; 7349bc2bb154SChristoph Hellwig return 0; 7350edd16368SStephen M. Cameron } 7351edd16368SStephen M. Cameron 7352135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 7353135ae6edSHannes Reinecke bool *legacy_board) 7354e5c880d1SStephen M. Cameron { 7355e5c880d1SStephen M. Cameron int i; 7356e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 7357e5c880d1SStephen M. Cameron 7358e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 7359e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 7360e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 7361e5c880d1SStephen M. Cameron subsystem_vendor_id; 7362e5c880d1SStephen M. Cameron 7363135ae6edSHannes Reinecke if (legacy_board) 7364135ae6edSHannes Reinecke *legacy_board = false; 7365e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 7366135ae6edSHannes Reinecke if (*board_id == products[i].board_id) { 7367135ae6edSHannes Reinecke if (products[i].access != &SA5A_access && 7368135ae6edSHannes Reinecke products[i].access != &SA5B_access) 7369e5c880d1SStephen M. Cameron return i; 7370135ae6edSHannes Reinecke dev_warn(&pdev->dev, 7371135ae6edSHannes Reinecke "legacy board ID: 0x%08x\n", 7372135ae6edSHannes Reinecke *board_id); 7373135ae6edSHannes Reinecke if (legacy_board) 7374135ae6edSHannes Reinecke *legacy_board = true; 7375135ae6edSHannes Reinecke return i; 7376135ae6edSHannes Reinecke } 7377e5c880d1SStephen M. Cameron 7378c8cd71f1SHannes Reinecke dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id); 7379135ae6edSHannes Reinecke if (legacy_board) 7380135ae6edSHannes Reinecke *legacy_board = true; 7381e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 7382e5c880d1SStephen M. Cameron } 7383e5c880d1SStephen M. Cameron 73846f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 73853a7774ceSStephen M. Cameron unsigned long *memory_bar) 73863a7774ceSStephen M. Cameron { 73873a7774ceSStephen M. Cameron int i; 73883a7774ceSStephen M. Cameron 73893a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 739012d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 73913a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 739212d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 739312d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 73943a7774ceSStephen M. Cameron *memory_bar); 73953a7774ceSStephen M. Cameron return 0; 73963a7774ceSStephen M. Cameron } 739712d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 73983a7774ceSStephen M. Cameron return -ENODEV; 73993a7774ceSStephen M. Cameron } 74003a7774ceSStephen M. Cameron 74016f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 74026f039790SGreg Kroah-Hartman int wait_for_ready) 74032c4c8c8bSStephen M. Cameron { 7404fe5389c8SStephen M. Cameron int i, iterations; 74052c4c8c8bSStephen M. Cameron u32 scratchpad; 7406fe5389c8SStephen M. Cameron if (wait_for_ready) 7407fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7408fe5389c8SStephen M. Cameron else 7409fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 74102c4c8c8bSStephen M. Cameron 7411fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7412fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7413fe5389c8SStephen M. Cameron if (wait_for_ready) { 74142c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 74152c4c8c8bSStephen M. Cameron return 0; 7416fe5389c8SStephen M. Cameron } else { 7417fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7418fe5389c8SStephen M. Cameron return 0; 7419fe5389c8SStephen M. Cameron } 74202c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 74212c4c8c8bSStephen M. Cameron } 7422fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 74232c4c8c8bSStephen M. Cameron return -ENODEV; 74242c4c8c8bSStephen M. Cameron } 74252c4c8c8bSStephen M. Cameron 74266f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 74276f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7428a51fd47fSStephen M. Cameron u64 *cfg_offset) 7429a51fd47fSStephen M. Cameron { 7430a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7431a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7432a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7433a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7434a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7435a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7436a51fd47fSStephen M. Cameron return -ENODEV; 7437a51fd47fSStephen M. Cameron } 7438a51fd47fSStephen M. Cameron return 0; 7439a51fd47fSStephen M. Cameron } 7440a51fd47fSStephen M. Cameron 7441195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7442195f2c65SRobert Elliott { 7443105a3dbcSRobert Elliott if (h->transtable) { 7444195f2c65SRobert Elliott iounmap(h->transtable); 7445105a3dbcSRobert Elliott h->transtable = NULL; 7446105a3dbcSRobert Elliott } 7447105a3dbcSRobert Elliott if (h->cfgtable) { 7448195f2c65SRobert Elliott iounmap(h->cfgtable); 7449105a3dbcSRobert Elliott h->cfgtable = NULL; 7450105a3dbcSRobert Elliott } 7451195f2c65SRobert Elliott } 7452195f2c65SRobert Elliott 7453195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7454195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7455195f2c65SRobert Elliott + * */ 74566f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7457edd16368SStephen M. Cameron { 745801a02ffcSStephen M. Cameron u64 cfg_offset; 745901a02ffcSStephen M. Cameron u32 cfg_base_addr; 746001a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7461303932fdSDon Brace u32 trans_offset; 7462a51fd47fSStephen M. Cameron int rc; 746377c4495cSStephen M. Cameron 7464a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7465a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7466a51fd47fSStephen M. Cameron if (rc) 7467a51fd47fSStephen M. Cameron return rc; 746877c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7469a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7470cd3c81c4SRobert Elliott if (!h->cfgtable) { 7471cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 747277c4495cSStephen M. Cameron return -ENOMEM; 7473cd3c81c4SRobert Elliott } 7474580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7475580ada3cSStephen M. Cameron if (rc) 7476580ada3cSStephen M. Cameron return rc; 747777c4495cSStephen M. Cameron /* Find performant mode table. */ 7478a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 747977c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 748077c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 748177c4495cSStephen M. Cameron sizeof(*h->transtable)); 7482195f2c65SRobert Elliott if (!h->transtable) { 7483195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7484195f2c65SRobert Elliott hpsa_free_cfgtables(h); 748577c4495cSStephen M. Cameron return -ENOMEM; 7486195f2c65SRobert Elliott } 748777c4495cSStephen M. Cameron return 0; 748877c4495cSStephen M. Cameron } 748977c4495cSStephen M. Cameron 74906f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7491cba3d38bSStephen M. Cameron { 749241ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 749341ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 749441ce4c35SStephen Cameron 749541ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 749672ceeaecSStephen M. Cameron 749772ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 749872ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 749972ceeaecSStephen M. Cameron h->max_commands = 32; 750072ceeaecSStephen M. Cameron 750141ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 750241ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 750341ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 750441ce4c35SStephen Cameron h->max_commands, 750541ce4c35SStephen Cameron MIN_MAX_COMMANDS); 750641ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7507cba3d38bSStephen M. Cameron } 7508cba3d38bSStephen M. Cameron } 7509cba3d38bSStephen M. Cameron 7510c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7511c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7512c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7513c7ee65b3SWebb Scales */ 7514c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7515c7ee65b3SWebb Scales { 7516c7ee65b3SWebb Scales return h->maxsgentries > 512; 7517c7ee65b3SWebb Scales } 7518c7ee65b3SWebb Scales 7519b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7520b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7521b93d7536SStephen M. Cameron * SG chain block size, etc. 7522b93d7536SStephen M. Cameron */ 75236f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7524b93d7536SStephen M. Cameron { 7525cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 752645fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7527b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7528283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7529c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7530c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7531b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 75321a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7533b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7534b93d7536SStephen M. Cameron } else { 7535c7ee65b3SWebb Scales /* 7536c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7537c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7538c7ee65b3SWebb Scales * would lock up the controller) 7539c7ee65b3SWebb Scales */ 7540c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 75411a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7542c7ee65b3SWebb Scales h->chainsize = 0; 7543b93d7536SStephen M. Cameron } 754475167d2cSStephen M. Cameron 754575167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 754675167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 75470e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 75480e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 75490e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 75500e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 75518be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 75528be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7553b93d7536SStephen M. Cameron } 7554b93d7536SStephen M. Cameron 755576c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 755676c46e49SStephen M. Cameron { 75570fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7558050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 755976c46e49SStephen M. Cameron return false; 756076c46e49SStephen M. Cameron } 756176c46e49SStephen M. Cameron return true; 756276c46e49SStephen M. Cameron } 756376c46e49SStephen M. Cameron 756497a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7565f7c39101SStephen M. Cameron { 756697a5e98cSStephen M. Cameron u32 driver_support; 7567f7c39101SStephen M. Cameron 756897a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 75690b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 75700b9e7b74SArnd Bergmann #ifdef CONFIG_X86 757197a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7572f7c39101SStephen M. Cameron #endif 757328e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 757428e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7575f7c39101SStephen M. Cameron } 7576f7c39101SStephen M. Cameron 75773d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 75783d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 75793d0eab67SStephen M. Cameron */ 75803d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 75813d0eab67SStephen M. Cameron { 75823d0eab67SStephen M. Cameron u32 dma_prefetch; 75833d0eab67SStephen M. Cameron 75843d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 75853d0eab67SStephen M. Cameron return; 75863d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 75873d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 75883d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 75893d0eab67SStephen M. Cameron } 75903d0eab67SStephen M. Cameron 7591c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 759276438d08SStephen M. Cameron { 759376438d08SStephen M. Cameron int i; 759476438d08SStephen M. Cameron u32 doorbell_value; 759576438d08SStephen M. Cameron unsigned long flags; 759676438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7597007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 759876438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 759976438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 760076438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 760176438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7602c706a795SRobert Elliott goto done; 760376438d08SStephen M. Cameron /* delay and try again */ 7604007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 760576438d08SStephen M. Cameron } 7606c706a795SRobert Elliott return -ENODEV; 7607c706a795SRobert Elliott done: 7608c706a795SRobert Elliott return 0; 760976438d08SStephen M. Cameron } 761076438d08SStephen M. Cameron 7611c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7612eb6b2ae9SStephen M. Cameron { 7613eb6b2ae9SStephen M. Cameron int i; 76146eaf46fdSStephen M. Cameron u32 doorbell_value; 76156eaf46fdSStephen M. Cameron unsigned long flags; 7616eb6b2ae9SStephen M. Cameron 7617eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7618eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7619eb6b2ae9SStephen M. Cameron * as we enter this code.) 7620eb6b2ae9SStephen M. Cameron */ 7621007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 762225163bd5SWebb Scales if (h->remove_in_progress) 762325163bd5SWebb Scales goto done; 76246eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 76256eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 76266eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7627382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7628c706a795SRobert Elliott goto done; 7629eb6b2ae9SStephen M. Cameron /* delay and try again */ 7630007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7631eb6b2ae9SStephen M. Cameron } 7632c706a795SRobert Elliott return -ENODEV; 7633c706a795SRobert Elliott done: 7634c706a795SRobert Elliott return 0; 76353f4336f3SStephen M. Cameron } 76363f4336f3SStephen M. Cameron 7637c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 76386f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 76393f4336f3SStephen M. Cameron { 76403f4336f3SStephen M. Cameron u32 trans_support; 76413f4336f3SStephen M. Cameron 76423f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 76433f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 76443f4336f3SStephen M. Cameron return -ENOTSUPP; 76453f4336f3SStephen M. Cameron 76463f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7647283b4a9bSStephen M. Cameron 76483f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 76493f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7650b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 76513f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7652c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7653c706a795SRobert Elliott goto error; 7654eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7655283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7656283b4a9bSStephen M. Cameron goto error; 7657960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7658eb6b2ae9SStephen M. Cameron return 0; 7659283b4a9bSStephen M. Cameron error: 7660050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7661283b4a9bSStephen M. Cameron return -ENODEV; 7662eb6b2ae9SStephen M. Cameron } 7663eb6b2ae9SStephen M. Cameron 7664195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7665195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7666195f2c65SRobert Elliott { 7667195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7668195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7669105a3dbcSRobert Elliott h->vaddr = NULL; 7670195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7671943a7021SRobert Elliott /* 7672943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7673943a7021SRobert Elliott * Documentation/PCI/pci.txt 7674943a7021SRobert Elliott */ 7675195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7676943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7677195f2c65SRobert Elliott } 7678195f2c65SRobert Elliott 7679195f2c65SRobert Elliott /* several items must be freed later */ 76806f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 768177c4495cSStephen M. Cameron { 7682eb6b2ae9SStephen M. Cameron int prod_index, err; 7683135ae6edSHannes Reinecke bool legacy_board; 7684edd16368SStephen M. Cameron 7685135ae6edSHannes Reinecke prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board); 7686e5c880d1SStephen M. Cameron if (prod_index < 0) 768760f923b9SRobert Elliott return prod_index; 7688e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7689e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7690135ae6edSHannes Reinecke h->legacy_board = legacy_board; 7691e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7692e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7693e5a44df8SMatthew Garrett 769455c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7695edd16368SStephen M. Cameron if (err) { 7696195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7697943a7021SRobert Elliott pci_disable_device(h->pdev); 7698edd16368SStephen M. Cameron return err; 7699edd16368SStephen M. Cameron } 7700edd16368SStephen M. Cameron 7701f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7702edd16368SStephen M. Cameron if (err) { 770355c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7704195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7705943a7021SRobert Elliott pci_disable_device(h->pdev); 7706943a7021SRobert Elliott return err; 7707edd16368SStephen M. Cameron } 77084fa604e1SRobert Elliott 77094fa604e1SRobert Elliott pci_set_master(h->pdev); 77104fa604e1SRobert Elliott 7711bc2bb154SChristoph Hellwig err = hpsa_interrupt_mode(h); 7712bc2bb154SChristoph Hellwig if (err) 7713bc2bb154SChristoph Hellwig goto clean1; 771412d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 77153a7774ceSStephen M. Cameron if (err) 7716195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7717edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7718204892e9SStephen M. Cameron if (!h->vaddr) { 7719195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7720204892e9SStephen M. Cameron err = -ENOMEM; 7721195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7722204892e9SStephen M. Cameron } 7723fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 77242c4c8c8bSStephen M. Cameron if (err) 7725195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 772677c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 772777c4495cSStephen M. Cameron if (err) 7728195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7729b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7730edd16368SStephen M. Cameron 773176c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7732edd16368SStephen M. Cameron err = -ENODEV; 7733195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7734edd16368SStephen M. Cameron } 773597a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 77363d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7737eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7738eb6b2ae9SStephen M. Cameron if (err) 7739195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7740edd16368SStephen M. Cameron return 0; 7741edd16368SStephen M. Cameron 7742195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7743195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7744195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7745204892e9SStephen M. Cameron iounmap(h->vaddr); 7746105a3dbcSRobert Elliott h->vaddr = NULL; 7747195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7748195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7749bc2bb154SChristoph Hellwig clean1: 7750943a7021SRobert Elliott /* 7751943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7752943a7021SRobert Elliott * Documentation/PCI/pci.txt 7753943a7021SRobert Elliott */ 7754195f2c65SRobert Elliott pci_disable_device(h->pdev); 7755943a7021SRobert Elliott pci_release_regions(h->pdev); 7756edd16368SStephen M. Cameron return err; 7757edd16368SStephen M. Cameron } 7758edd16368SStephen M. Cameron 77596f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7760339b2b14SStephen M. Cameron { 7761339b2b14SStephen M. Cameron int rc; 7762339b2b14SStephen M. Cameron 7763339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7764339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7765339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7766339b2b14SStephen M. Cameron return; 7767339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7768339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7769339b2b14SStephen M. Cameron if (rc != 0) { 7770339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7771339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7772339b2b14SStephen M. Cameron } 7773339b2b14SStephen M. Cameron } 7774339b2b14SStephen M. Cameron 77756b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7776edd16368SStephen M. Cameron { 77771df8552aSStephen M. Cameron int rc, i; 77783b747298STomas Henzl void __iomem *vaddr; 7779edd16368SStephen M. Cameron 77804c2a8c40SStephen M. Cameron if (!reset_devices) 77814c2a8c40SStephen M. Cameron return 0; 77824c2a8c40SStephen M. Cameron 7783132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7784132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7785132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7786132aa220STomas Henzl */ 7787132aa220STomas Henzl rc = pci_enable_device(pdev); 7788132aa220STomas Henzl if (rc) { 7789132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7790132aa220STomas Henzl return -ENODEV; 7791132aa220STomas Henzl } 7792132aa220STomas Henzl pci_disable_device(pdev); 7793132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7794132aa220STomas Henzl rc = pci_enable_device(pdev); 7795132aa220STomas Henzl if (rc) { 7796132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7797132aa220STomas Henzl return -ENODEV; 7798132aa220STomas Henzl } 77994fa604e1SRobert Elliott 7800859c75abSTomas Henzl pci_set_master(pdev); 78014fa604e1SRobert Elliott 78023b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 78033b747298STomas Henzl if (vaddr == NULL) { 78043b747298STomas Henzl rc = -ENOMEM; 78053b747298STomas Henzl goto out_disable; 78063b747298STomas Henzl } 78073b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 78083b747298STomas Henzl iounmap(vaddr); 78093b747298STomas Henzl 78101df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 78116b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7812edd16368SStephen M. Cameron 78131df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 78141df8552aSStephen M. Cameron * but it's already (and still) up and running in 781518867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 781618867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 78171df8552aSStephen M. Cameron */ 7818adf1b3a3SRobert Elliott if (rc) 7819132aa220STomas Henzl goto out_disable; 7820edd16368SStephen M. Cameron 7821edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 78221ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7823edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7824edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7825edd16368SStephen M. Cameron break; 7826edd16368SStephen M. Cameron else 7827edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7828edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7829edd16368SStephen M. Cameron } 7830132aa220STomas Henzl 7831132aa220STomas Henzl out_disable: 7832132aa220STomas Henzl 7833132aa220STomas Henzl pci_disable_device(pdev); 7834132aa220STomas Henzl return rc; 7835edd16368SStephen M. Cameron } 7836edd16368SStephen M. Cameron 78371fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 78381fb7c98aSRobert Elliott { 78391fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7840105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7841105a3dbcSRobert Elliott if (h->cmd_pool) { 78421fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 78431fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 78441fb7c98aSRobert Elliott h->cmd_pool, 78451fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7846105a3dbcSRobert Elliott h->cmd_pool = NULL; 7847105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7848105a3dbcSRobert Elliott } 7849105a3dbcSRobert Elliott if (h->errinfo_pool) { 78501fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 78511fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 78521fb7c98aSRobert Elliott h->errinfo_pool, 78531fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7854105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7855105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7856105a3dbcSRobert Elliott } 78571fb7c98aSRobert Elliott } 78581fb7c98aSRobert Elliott 7859d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 78602e9d1b36SStephen M. Cameron { 78612e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 78622e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 78632e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 78642e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 78652e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 78662e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 78672e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 78682e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 78692e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 78702e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 78712e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 78722e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 78732e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 78742c143342SRobert Elliott goto clean_up; 78752e9d1b36SStephen M. Cameron } 7876360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 78772e9d1b36SStephen M. Cameron return 0; 78782c143342SRobert Elliott clean_up: 78792c143342SRobert Elliott hpsa_free_cmd_pool(h); 78802c143342SRobert Elliott return -ENOMEM; 78812e9d1b36SStephen M. Cameron } 78822e9d1b36SStephen M. Cameron 7883ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 7884ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 7885ec501a18SRobert Elliott { 7886ec501a18SRobert Elliott int i; 7887ec501a18SRobert Elliott 7888bc2bb154SChristoph Hellwig if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) { 7889ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 78907dc62d93SColin Ian King free_irq(pci_irq_vector(h->pdev, 0), &h->q[h->intr_mode]); 7891bc2bb154SChristoph Hellwig h->q[h->intr_mode] = 0; 7892ec501a18SRobert Elliott return; 7893ec501a18SRobert Elliott } 7894ec501a18SRobert Elliott 7895bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 7896bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, i), &h->q[i]); 7897105a3dbcSRobert Elliott h->q[i] = 0; 7898ec501a18SRobert Elliott } 7899a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 7900a4e17fc1SRobert Elliott h->q[i] = 0; 7901ec501a18SRobert Elliott } 7902ec501a18SRobert Elliott 79039ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 79049ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 79050ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 79060ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 79070ae01a32SStephen M. Cameron { 7908254f796bSMatt Gates int rc, i; 79090ae01a32SStephen M. Cameron 7910254f796bSMatt Gates /* 7911254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 7912254f796bSMatt Gates * queue to process. 7913254f796bSMatt Gates */ 7914254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 7915254f796bSMatt Gates h->q[i] = (u8) i; 7916254f796bSMatt Gates 7917bc2bb154SChristoph Hellwig if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) { 7918254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 7919bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 79208b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 7921bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler, 79228b47004aSRobert Elliott 0, h->intrname[i], 7923254f796bSMatt Gates &h->q[i]); 7924a4e17fc1SRobert Elliott if (rc) { 7925a4e17fc1SRobert Elliott int j; 7926a4e17fc1SRobert Elliott 7927a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 7928a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 7929bc2bb154SChristoph Hellwig pci_irq_vector(h->pdev, i), h->devname); 7930a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 7931bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, j), &h->q[j]); 7932a4e17fc1SRobert Elliott h->q[j] = 0; 7933a4e17fc1SRobert Elliott } 7934a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 7935a4e17fc1SRobert Elliott h->q[j] = 0; 7936a4e17fc1SRobert Elliott return rc; 7937a4e17fc1SRobert Elliott } 7938a4e17fc1SRobert Elliott } 7939254f796bSMatt Gates } else { 7940254f796bSMatt Gates /* Use single reply pool */ 7941bc2bb154SChristoph Hellwig if (h->msix_vectors > 0 || h->pdev->msi_enabled) { 7942bc2bb154SChristoph Hellwig sprintf(h->intrname[0], "%s-msi%s", h->devname, 7943bc2bb154SChristoph Hellwig h->msix_vectors ? "x" : ""); 7944bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, 0), 79458b47004aSRobert Elliott msixhandler, 0, 7946bc2bb154SChristoph Hellwig h->intrname[0], 7947254f796bSMatt Gates &h->q[h->intr_mode]); 7948254f796bSMatt Gates } else { 79498b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 79508b47004aSRobert Elliott "%s-intx", h->devname); 7951bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, 0), 79528b47004aSRobert Elliott intxhandler, IRQF_SHARED, 7953bc2bb154SChristoph Hellwig h->intrname[0], 7954254f796bSMatt Gates &h->q[h->intr_mode]); 7955254f796bSMatt Gates } 7956254f796bSMatt Gates } 79570ae01a32SStephen M. Cameron if (rc) { 7958195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 7959bc2bb154SChristoph Hellwig pci_irq_vector(h->pdev, 0), h->devname); 7960195f2c65SRobert Elliott hpsa_free_irqs(h); 79610ae01a32SStephen M. Cameron return -ENODEV; 79620ae01a32SStephen M. Cameron } 79630ae01a32SStephen M. Cameron return 0; 79640ae01a32SStephen M. Cameron } 79650ae01a32SStephen M. Cameron 79666f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 796764670ac8SStephen M. Cameron { 796839c53f55SRobert Elliott int rc; 7969bf43caf3SRobert Elliott hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER); 797064670ac8SStephen M. Cameron 797164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 797239c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 797339c53f55SRobert Elliott if (rc) { 797464670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 797539c53f55SRobert Elliott return rc; 797664670ac8SStephen M. Cameron } 797764670ac8SStephen M. Cameron 797864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 797939c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 798039c53f55SRobert Elliott if (rc) { 798164670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 798264670ac8SStephen M. Cameron "after soft reset.\n"); 798339c53f55SRobert Elliott return rc; 798464670ac8SStephen M. Cameron } 798564670ac8SStephen M. Cameron 798664670ac8SStephen M. Cameron return 0; 798764670ac8SStephen M. Cameron } 798864670ac8SStephen M. Cameron 7989072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 7990072b0518SStephen M. Cameron { 7991072b0518SStephen M. Cameron int i; 7992072b0518SStephen M. Cameron 7993072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 7994072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7995072b0518SStephen M. Cameron continue; 79961fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 79971fb7c98aSRobert Elliott h->reply_queue_size, 79981fb7c98aSRobert Elliott h->reply_queue[i].head, 79991fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 8000072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 8001072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 8002072b0518SStephen M. Cameron } 8003105a3dbcSRobert Elliott h->reply_queue_size = 0; 8004072b0518SStephen M. Cameron } 8005072b0518SStephen M. Cameron 80060097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 80070097f0f4SStephen M. Cameron { 8008105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8009105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 8010105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 8011105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 80122946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 80132946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 80142946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 80159ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 80169ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 80179ecd953aSRobert Elliott if (h->resubmit_wq) { 80189ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 80199ecd953aSRobert Elliott h->resubmit_wq = NULL; 80209ecd953aSRobert Elliott } 80219ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 80229ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 80239ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 80249ecd953aSRobert Elliott } 8025105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 802664670ac8SStephen M. Cameron } 802764670ac8SStephen M. Cameron 8028a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 8029f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 8030a0c12413SStephen M. Cameron { 8031281a7fd0SWebb Scales int i, refcount; 8032281a7fd0SWebb Scales struct CommandList *c; 803325163bd5SWebb Scales int failcount = 0; 8034a0c12413SStephen M. Cameron 8035080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 8036f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 8037f2405db8SDon Brace c = h->cmd_pool + i; 8038281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 8039281a7fd0SWebb Scales if (refcount > 1) { 804025163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 80415a3d16f5SStephen M. Cameron finish_cmd(c); 8042433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 804325163bd5SWebb Scales failcount++; 8044a0c12413SStephen M. Cameron } 8045281a7fd0SWebb Scales cmd_free(h, c); 8046281a7fd0SWebb Scales } 804725163bd5SWebb Scales dev_warn(&h->pdev->dev, 804825163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 8049a0c12413SStephen M. Cameron } 8050a0c12413SStephen M. Cameron 8051094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 8052094963daSStephen M. Cameron { 8053c8ed0010SRusty Russell int cpu; 8054094963daSStephen M. Cameron 8055c8ed0010SRusty Russell for_each_online_cpu(cpu) { 8056094963daSStephen M. Cameron u32 *lockup_detected; 8057094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 8058094963daSStephen M. Cameron *lockup_detected = value; 8059094963daSStephen M. Cameron } 8060094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 8061094963daSStephen M. Cameron } 8062094963daSStephen M. Cameron 8063a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 8064a0c12413SStephen M. Cameron { 8065a0c12413SStephen M. Cameron unsigned long flags; 8066094963daSStephen M. Cameron u32 lockup_detected; 8067a0c12413SStephen M. Cameron 8068a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8069a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8070094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 8071094963daSStephen M. Cameron if (!lockup_detected) { 8072094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 8073094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 807425163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 807525163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 8076094963daSStephen M. Cameron lockup_detected = 0xffffffff; 8077094963daSStephen M. Cameron } 8078094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 8079a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 808025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 808125163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 8082b9b08cadSDon Brace if (lockup_detected == 0xffff0000) { 8083b9b08cadSDon Brace dev_warn(&h->pdev->dev, "Telling controller to do a CHKPT\n"); 8084b9b08cadSDon Brace writel(DOORBELL_GENERATE_CHKPT, h->vaddr + SA5_DOORBELL); 8085b9b08cadSDon Brace } 8086a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 8087f2405db8SDon Brace fail_all_outstanding_cmds(h); 8088a0c12413SStephen M. Cameron } 8089a0c12413SStephen M. Cameron 809025163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 8091a0c12413SStephen M. Cameron { 8092a0c12413SStephen M. Cameron u64 now; 8093a0c12413SStephen M. Cameron u32 heartbeat; 8094a0c12413SStephen M. Cameron unsigned long flags; 8095a0c12413SStephen M. Cameron 8096a0c12413SStephen M. Cameron now = get_jiffies_64(); 8097a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 8098a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 8099e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 810025163bd5SWebb Scales return false; 8101a0c12413SStephen M. Cameron 8102a0c12413SStephen M. Cameron /* 8103a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 8104a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 8105a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 8106a0c12413SStephen M. Cameron */ 8107a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 8108e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 810925163bd5SWebb Scales return false; 8110a0c12413SStephen M. Cameron 8111a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 8112a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8113a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 8114a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8115a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 8116a0c12413SStephen M. Cameron controller_lockup_detected(h); 811725163bd5SWebb Scales return true; 8118a0c12413SStephen M. Cameron } 8119a0c12413SStephen M. Cameron 8120a0c12413SStephen M. Cameron /* We're ok. */ 8121a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 8122a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 812325163bd5SWebb Scales return false; 8124a0c12413SStephen M. Cameron } 8125a0c12413SStephen M. Cameron 8126b2582a65SDon Brace /* 8127b2582a65SDon Brace * Set ioaccel status for all ioaccel volumes. 8128b2582a65SDon Brace * 8129b2582a65SDon Brace * Called from monitor controller worker (hpsa_event_monitor_worker) 8130b2582a65SDon Brace * 8131b2582a65SDon Brace * A Volume (or Volumes that comprise an Array set may be undergoing a 8132b2582a65SDon Brace * transformation, so we will be turning off ioaccel for all volumes that 8133b2582a65SDon Brace * make up the Array. 8134b2582a65SDon Brace */ 8135b2582a65SDon Brace static void hpsa_set_ioaccel_status(struct ctlr_info *h) 8136b2582a65SDon Brace { 8137b2582a65SDon Brace int rc; 8138b2582a65SDon Brace int i; 8139b2582a65SDon Brace u8 ioaccel_status; 8140b2582a65SDon Brace unsigned char *buf; 8141b2582a65SDon Brace struct hpsa_scsi_dev_t *device; 8142b2582a65SDon Brace 8143b2582a65SDon Brace if (!h) 8144b2582a65SDon Brace return; 8145b2582a65SDon Brace 8146b2582a65SDon Brace buf = kmalloc(64, GFP_KERNEL); 8147b2582a65SDon Brace if (!buf) 8148b2582a65SDon Brace return; 8149b2582a65SDon Brace 8150b2582a65SDon Brace /* 8151b2582a65SDon Brace * Run through current device list used during I/O requests. 8152b2582a65SDon Brace */ 8153b2582a65SDon Brace for (i = 0; i < h->ndevices; i++) { 8154b2582a65SDon Brace device = h->dev[i]; 8155b2582a65SDon Brace 8156b2582a65SDon Brace if (!device) 8157b2582a65SDon Brace continue; 8158b2582a65SDon Brace if (!device->scsi3addr) 8159b2582a65SDon Brace continue; 8160b2582a65SDon Brace if (!hpsa_vpd_page_supported(h, device->scsi3addr, 8161b2582a65SDon Brace HPSA_VPD_LV_IOACCEL_STATUS)) 8162b2582a65SDon Brace continue; 8163b2582a65SDon Brace 8164b2582a65SDon Brace memset(buf, 0, 64); 8165b2582a65SDon Brace 8166b2582a65SDon Brace rc = hpsa_scsi_do_inquiry(h, device->scsi3addr, 8167b2582a65SDon Brace VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, 8168b2582a65SDon Brace buf, 64); 8169b2582a65SDon Brace if (rc != 0) 8170b2582a65SDon Brace continue; 8171b2582a65SDon Brace 8172b2582a65SDon Brace ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 8173b2582a65SDon Brace device->offload_config = 8174b2582a65SDon Brace !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 8175b2582a65SDon Brace if (device->offload_config) 8176b2582a65SDon Brace device->offload_to_be_enabled = 8177b2582a65SDon Brace !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 8178b2582a65SDon Brace 8179b2582a65SDon Brace /* 8180b2582a65SDon Brace * Immediately turn off ioaccel for any volume the 8181b2582a65SDon Brace * controller tells us to. Some of the reasons could be: 8182b2582a65SDon Brace * transformation - change to the LVs of an Array. 8183b2582a65SDon Brace * degraded volume - component failure 8184b2582a65SDon Brace * 8185b2582a65SDon Brace * If ioaccel is to be re-enabled, re-enable later during the 8186b2582a65SDon Brace * scan operation so the driver can get a fresh raidmap 8187b2582a65SDon Brace * before turning ioaccel back on. 8188b2582a65SDon Brace * 8189b2582a65SDon Brace */ 8190b2582a65SDon Brace if (!device->offload_to_be_enabled) 8191b2582a65SDon Brace device->offload_enabled = 0; 8192b2582a65SDon Brace } 8193b2582a65SDon Brace 8194b2582a65SDon Brace kfree(buf); 8195b2582a65SDon Brace } 8196b2582a65SDon Brace 81979846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 819876438d08SStephen M. Cameron { 819976438d08SStephen M. Cameron char *event_type; 820076438d08SStephen M. Cameron 8201e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 8202e4aa3e6aSStephen Cameron return; 8203e4aa3e6aSStephen Cameron 820476438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 82051f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 82061f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 820776438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 820876438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 820976438d08SStephen M. Cameron 821076438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 821176438d08SStephen M. Cameron event_type = "state change"; 821276438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 821376438d08SStephen M. Cameron event_type = "configuration change"; 821476438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 821576438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 8216b2582a65SDon Brace hpsa_set_ioaccel_status(h); 821723100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 821876438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 821976438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 822076438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 822176438d08SStephen M. Cameron h->events, event_type); 822276438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 822376438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 822476438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 822576438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 822676438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 822776438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 822876438d08SStephen M. Cameron } else { 822976438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 823076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 823176438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 823276438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 823376438d08SStephen M. Cameron } 82349846590eSStephen M. Cameron return; 823576438d08SStephen M. Cameron } 823676438d08SStephen M. Cameron 823776438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 823876438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 8239e863d68eSScott Teel * we should rescan the controller for devices. 8240e863d68eSScott Teel * Also check flag for driver-initiated rescan. 824176438d08SStephen M. Cameron */ 82429846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 824376438d08SStephen M. Cameron { 8244853633e8SDon Brace if (h->drv_req_rescan) { 8245853633e8SDon Brace h->drv_req_rescan = 0; 8246853633e8SDon Brace return 1; 8247853633e8SDon Brace } 8248853633e8SDon Brace 824976438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 82509846590eSStephen M. Cameron return 0; 825176438d08SStephen M. Cameron 825276438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 82539846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 82549846590eSStephen M. Cameron } 825576438d08SStephen M. Cameron 825676438d08SStephen M. Cameron /* 82579846590eSStephen M. Cameron * Check if any of the offline devices have become ready 825876438d08SStephen M. Cameron */ 82599846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 82609846590eSStephen M. Cameron { 82619846590eSStephen M. Cameron unsigned long flags; 82629846590eSStephen M. Cameron struct offline_device_entry *d; 82639846590eSStephen M. Cameron struct list_head *this, *tmp; 82649846590eSStephen M. Cameron 82659846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 82669846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 82679846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 82689846590eSStephen M. Cameron offline_list); 82699846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 8270d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 8271d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 8272d1fea47cSStephen M. Cameron list_del(&d->offline_list); 8273d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 82749846590eSStephen M. Cameron return 1; 8275d1fea47cSStephen M. Cameron } 82769846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 827776438d08SStephen M. Cameron } 82789846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 82799846590eSStephen M. Cameron return 0; 82809846590eSStephen M. Cameron } 82819846590eSStephen M. Cameron 828234592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h) 828334592254SScott Teel { 828434592254SScott Teel int rc = 1; /* assume there are changes */ 828534592254SScott Teel struct ReportLUNdata *logdev = NULL; 828634592254SScott Teel 828734592254SScott Teel /* if we can't find out if lun data has changed, 828834592254SScott Teel * assume that it has. 828934592254SScott Teel */ 829034592254SScott Teel 829134592254SScott Teel if (!h->lastlogicals) 82927e8a9486SAmit Kushwaha return rc; 829334592254SScott Teel 829434592254SScott Teel logdev = kzalloc(sizeof(*logdev), GFP_KERNEL); 82957e8a9486SAmit Kushwaha if (!logdev) 82967e8a9486SAmit Kushwaha return rc; 82977e8a9486SAmit Kushwaha 829834592254SScott Teel if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) { 829934592254SScott Teel dev_warn(&h->pdev->dev, 830034592254SScott Teel "report luns failed, can't track lun changes.\n"); 830134592254SScott Teel goto out; 830234592254SScott Teel } 830334592254SScott Teel if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) { 830434592254SScott Teel dev_info(&h->pdev->dev, 830534592254SScott Teel "Lun changes detected.\n"); 830634592254SScott Teel memcpy(h->lastlogicals, logdev, sizeof(*logdev)); 830734592254SScott Teel goto out; 830834592254SScott Teel } else 830934592254SScott Teel rc = 0; /* no changes detected. */ 831034592254SScott Teel out: 831134592254SScott Teel kfree(logdev); 831234592254SScott Teel return rc; 831334592254SScott Teel } 831434592254SScott Teel 83153d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h) 8316a0c12413SStephen M. Cameron { 83173d38f00cSScott Teel struct Scsi_Host *sh = NULL; 8318a0c12413SStephen M. Cameron unsigned long flags; 83199846590eSStephen M. Cameron 8320bfd7546cSDon Brace /* 8321bfd7546cSDon Brace * Do the scan after the reset 8322bfd7546cSDon Brace */ 8323c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 8324bfd7546cSDon Brace if (h->reset_in_progress) { 8325bfd7546cSDon Brace h->drv_req_rescan = 1; 8326c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8327bfd7546cSDon Brace return; 8328bfd7546cSDon Brace } 8329c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8330bfd7546cSDon Brace 833134592254SScott Teel sh = scsi_host_get(h->scsi_host); 833234592254SScott Teel if (sh != NULL) { 833334592254SScott Teel hpsa_scan_start(sh); 833434592254SScott Teel scsi_host_put(sh); 83353d38f00cSScott Teel h->drv_req_rescan = 0; 833634592254SScott Teel } 833734592254SScott Teel } 83383d38f00cSScott Teel 83393d38f00cSScott Teel /* 83403d38f00cSScott Teel * watch for controller events 83413d38f00cSScott Teel */ 83423d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work) 83433d38f00cSScott Teel { 83443d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 83453d38f00cSScott Teel struct ctlr_info, event_monitor_work); 83463d38f00cSScott Teel unsigned long flags; 83473d38f00cSScott Teel 83483d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 83493d38f00cSScott Teel if (h->remove_in_progress) { 83503d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 83513d38f00cSScott Teel return; 83523d38f00cSScott Teel } 83533d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 83543d38f00cSScott Teel 83553d38f00cSScott Teel if (hpsa_ctlr_needs_rescan(h)) { 83563d38f00cSScott Teel hpsa_ack_ctlr_events(h); 83573d38f00cSScott Teel hpsa_perform_rescan(h); 83583d38f00cSScott Teel } 83593d38f00cSScott Teel 83603d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 83613d38f00cSScott Teel if (!h->remove_in_progress) 83623d38f00cSScott Teel schedule_delayed_work(&h->event_monitor_work, 83633d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 83643d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 83653d38f00cSScott Teel } 83663d38f00cSScott Teel 83673d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work) 83683d38f00cSScott Teel { 83693d38f00cSScott Teel unsigned long flags; 83703d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 83713d38f00cSScott Teel struct ctlr_info, rescan_ctlr_work); 83723d38f00cSScott Teel 83733d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 83743d38f00cSScott Teel if (h->remove_in_progress) { 83753d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 83763d38f00cSScott Teel return; 83773d38f00cSScott Teel } 83783d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 83793d38f00cSScott Teel 83803d38f00cSScott Teel if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) { 83813d38f00cSScott Teel hpsa_perform_rescan(h); 83823d38f00cSScott Teel } else if (h->discovery_polling) { 83833d38f00cSScott Teel if (hpsa_luns_changed(h)) { 83843d38f00cSScott Teel dev_info(&h->pdev->dev, 83853d38f00cSScott Teel "driver discovery polling rescan.\n"); 83863d38f00cSScott Teel hpsa_perform_rescan(h); 83873d38f00cSScott Teel } 83889846590eSStephen M. Cameron } 83896636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 83906636e7f4SDon Brace if (!h->remove_in_progress) 83916636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 83926636e7f4SDon Brace h->heartbeat_sample_interval); 83936636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 83946636e7f4SDon Brace } 83956636e7f4SDon Brace 83966636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 83976636e7f4SDon Brace { 83986636e7f4SDon Brace unsigned long flags; 83996636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 84006636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 84016636e7f4SDon Brace 84026636e7f4SDon Brace detect_controller_lockup(h); 84036636e7f4SDon Brace if (lockup_detected(h)) 84046636e7f4SDon Brace return; 84059846590eSStephen M. Cameron 84068a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 84076636e7f4SDon Brace if (!h->remove_in_progress) 84088a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 84098a98db73SStephen M. Cameron h->heartbeat_sample_interval); 84108a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8411a0c12413SStephen M. Cameron } 8412a0c12413SStephen M. Cameron 84136636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 84146636e7f4SDon Brace char *name) 84156636e7f4SDon Brace { 84166636e7f4SDon Brace struct workqueue_struct *wq = NULL; 84176636e7f4SDon Brace 8418397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 84196636e7f4SDon Brace if (!wq) 84206636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 84216636e7f4SDon Brace 84226636e7f4SDon Brace return wq; 84236636e7f4SDon Brace } 84246636e7f4SDon Brace 84256f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 84264c2a8c40SStephen M. Cameron { 84274c2a8c40SStephen M. Cameron int dac, rc; 84284c2a8c40SStephen M. Cameron struct ctlr_info *h; 842964670ac8SStephen M. Cameron int try_soft_reset = 0; 843064670ac8SStephen M. Cameron unsigned long flags; 84316b6c1cd7STomas Henzl u32 board_id; 84324c2a8c40SStephen M. Cameron 84334c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 84344c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 84354c2a8c40SStephen M. Cameron 8436135ae6edSHannes Reinecke rc = hpsa_lookup_board_id(pdev, &board_id, NULL); 84376b6c1cd7STomas Henzl if (rc < 0) { 84386b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 84396b6c1cd7STomas Henzl return rc; 84406b6c1cd7STomas Henzl } 84416b6c1cd7STomas Henzl 84426b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 844364670ac8SStephen M. Cameron if (rc) { 844464670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 84454c2a8c40SStephen M. Cameron return rc; 844664670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 844764670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 844864670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 844964670ac8SStephen M. Cameron * point that it can accept a command. 845064670ac8SStephen M. Cameron */ 845164670ac8SStephen M. Cameron try_soft_reset = 1; 845264670ac8SStephen M. Cameron rc = 0; 845364670ac8SStephen M. Cameron } 845464670ac8SStephen M. Cameron 845564670ac8SStephen M. Cameron reinit_after_soft_reset: 84564c2a8c40SStephen M. Cameron 8457303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 8458303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 8459303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 8460303932fdSDon Brace */ 8461303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 8462edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 8463105a3dbcSRobert Elliott if (!h) { 8464105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 8465ecd9aad4SStephen M. Cameron return -ENOMEM; 8466105a3dbcSRobert Elliott } 8467edd16368SStephen M. Cameron 846855c06c71SStephen M. Cameron h->pdev = pdev; 8469105a3dbcSRobert Elliott 8470a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 84719846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 84726eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 84739846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 84746eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 8475c59d04f3SDon Brace spin_lock_init(&h->reset_lock); 847634f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 8477094963daSStephen M. Cameron 8478094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 8479094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 84802a5ac326SStephen M. Cameron if (!h->lockup_detected) { 8481105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 84822a5ac326SStephen M. Cameron rc = -ENOMEM; 84832efa5929SRobert Elliott goto clean1; /* aer/h */ 84842a5ac326SStephen M. Cameron } 8485094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 8486094963daSStephen M. Cameron 848755c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 8488105a3dbcSRobert Elliott if (rc) 84892946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 8490edd16368SStephen M. Cameron 84912946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 84922946e82bSRobert Elliott * interrupt_mode h->intr */ 84932946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 84942946e82bSRobert Elliott if (rc) 84952946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 84962946e82bSRobert Elliott 84972946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 8498edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 8499edd16368SStephen M. Cameron number_of_controllers++; 8500edd16368SStephen M. Cameron 8501edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 8502ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 8503ecd9aad4SStephen M. Cameron if (rc == 0) { 8504edd16368SStephen M. Cameron dac = 1; 8505ecd9aad4SStephen M. Cameron } else { 8506ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 8507ecd9aad4SStephen M. Cameron if (rc == 0) { 8508edd16368SStephen M. Cameron dac = 0; 8509ecd9aad4SStephen M. Cameron } else { 8510edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 85112946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8512edd16368SStephen M. Cameron } 8513ecd9aad4SStephen M. Cameron } 8514edd16368SStephen M. Cameron 8515edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 8516edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 851710f66018SStephen M. Cameron 8518105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 8519105a3dbcSRobert Elliott if (rc) 85202946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8521d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 85228947fd10SRobert Elliott if (rc) 85232946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 8524105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 8525105a3dbcSRobert Elliott if (rc) 85262946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 8527a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 8528d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 8529d604f533SWebb Scales mutex_init(&h->reset_mutex); 8530a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 853187b9e6aaSDon Brace h->scan_waiting = 0; 8532edd16368SStephen M. Cameron 8533edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 85349a41338eSStephen M. Cameron h->ndevices = 0; 85352946e82bSRobert Elliott 85369a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 8537105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 8538105a3dbcSRobert Elliott if (rc) 85392946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 85402946e82bSRobert Elliott 85412efa5929SRobert Elliott /* create the resubmit workqueue */ 85422efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 85432efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 85442efa5929SRobert Elliott rc = -ENOMEM; 85452efa5929SRobert Elliott goto clean7; 85462efa5929SRobert Elliott } 85472efa5929SRobert Elliott 85482efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 85492efa5929SRobert Elliott if (!h->resubmit_wq) { 85502efa5929SRobert Elliott rc = -ENOMEM; 85512efa5929SRobert Elliott goto clean7; /* aer/h */ 85522efa5929SRobert Elliott } 855364670ac8SStephen M. Cameron 8554105a3dbcSRobert Elliott /* 8555105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 855664670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 855764670ac8SStephen M. Cameron * the soft reset and see if that works. 855864670ac8SStephen M. Cameron */ 855964670ac8SStephen M. Cameron if (try_soft_reset) { 856064670ac8SStephen M. Cameron 856164670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 856264670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 856364670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 856464670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 856564670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 856664670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 856764670ac8SStephen M. Cameron */ 856864670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 856964670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 857064670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8571ec501a18SRobert Elliott hpsa_free_irqs(h); 85729ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 857364670ac8SStephen M. Cameron hpsa_intx_discard_completions); 857464670ac8SStephen M. Cameron if (rc) { 85759ee61794SRobert Elliott dev_warn(&h->pdev->dev, 85769ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8577d498757cSRobert Elliott /* 8578b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8579b2ef480cSRobert Elliott * again. Instead, do its work 8580b2ef480cSRobert Elliott */ 8581b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8582b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8583b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8584b2ef480cSRobert Elliott /* 8585b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8586b2ef480cSRobert Elliott * was just called before request_irqs failed 8587d498757cSRobert Elliott */ 8588d498757cSRobert Elliott goto clean3; 858964670ac8SStephen M. Cameron } 859064670ac8SStephen M. Cameron 859164670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 859264670ac8SStephen M. Cameron if (rc) 859364670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 85947ef7323fSDon Brace goto clean7; 859564670ac8SStephen M. Cameron 859664670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 859764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 859864670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 859964670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 860064670ac8SStephen M. Cameron msleep(10000); 860164670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 860264670ac8SStephen M. Cameron 860364670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 860464670ac8SStephen M. Cameron if (rc) 860564670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 860664670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 860764670ac8SStephen M. Cameron 860864670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 860964670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 861064670ac8SStephen M. Cameron * all over again. 861164670ac8SStephen M. Cameron */ 861264670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 861364670ac8SStephen M. Cameron try_soft_reset = 0; 861464670ac8SStephen M. Cameron if (rc) 8615b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 861664670ac8SStephen M. Cameron return -ENODEV; 861764670ac8SStephen M. Cameron 861864670ac8SStephen M. Cameron goto reinit_after_soft_reset; 861964670ac8SStephen M. Cameron } 8620edd16368SStephen M. Cameron 8621da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8622da0697bdSScott Teel h->acciopath_status = 1; 862334592254SScott Teel /* Disable discovery polling.*/ 862434592254SScott Teel h->discovery_polling = 0; 8625da0697bdSScott Teel 8626e863d68eSScott Teel 8627edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8628edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8629edd16368SStephen M. Cameron 8630339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 86318a98db73SStephen M. Cameron 863234592254SScott Teel h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL); 863334592254SScott Teel if (!h->lastlogicals) 863434592254SScott Teel dev_info(&h->pdev->dev, 863534592254SScott Teel "Can't track change to report lun data\n"); 863634592254SScott Teel 8637cf477237SDon Brace /* hook into SCSI subsystem */ 8638cf477237SDon Brace rc = hpsa_scsi_add_host(h); 8639cf477237SDon Brace if (rc) 8640cf477237SDon Brace goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8641cf477237SDon Brace 86428a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 86438a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 86448a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 86458a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 86468a98db73SStephen M. Cameron h->heartbeat_sample_interval); 86476636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 86486636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 86496636e7f4SDon Brace h->heartbeat_sample_interval); 86503d38f00cSScott Teel INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker); 86513d38f00cSScott Teel schedule_delayed_work(&h->event_monitor_work, 86523d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 865388bf6d62SStephen M. Cameron return 0; 8654edd16368SStephen M. Cameron 86552946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8656105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8657105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8658105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 865933a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 86602946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 86612e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 86622946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8663ec501a18SRobert Elliott hpsa_free_irqs(h); 86642946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 86652946e82bSRobert Elliott scsi_host_put(h->scsi_host); 86662946e82bSRobert Elliott h->scsi_host = NULL; 86672946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8668195f2c65SRobert Elliott hpsa_free_pci_init(h); 86692946e82bSRobert Elliott clean2: /* lu, aer/h */ 8670105a3dbcSRobert Elliott if (h->lockup_detected) { 8671094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8672105a3dbcSRobert Elliott h->lockup_detected = NULL; 8673105a3dbcSRobert Elliott } 8674105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8675105a3dbcSRobert Elliott if (h->resubmit_wq) { 8676105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8677105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8678105a3dbcSRobert Elliott } 8679105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8680105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8681105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8682105a3dbcSRobert Elliott } 8683edd16368SStephen M. Cameron kfree(h); 8684ecd9aad4SStephen M. Cameron return rc; 8685edd16368SStephen M. Cameron } 8686edd16368SStephen M. Cameron 8687edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8688edd16368SStephen M. Cameron { 8689edd16368SStephen M. Cameron char *flush_buf; 8690edd16368SStephen M. Cameron struct CommandList *c; 869125163bd5SWebb Scales int rc; 8692702890e3SStephen M. Cameron 8693094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8694702890e3SStephen M. Cameron return; 8695edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8696edd16368SStephen M. Cameron if (!flush_buf) 8697edd16368SStephen M. Cameron return; 8698edd16368SStephen M. Cameron 869945fcb86eSStephen Cameron c = cmd_alloc(h); 8700bf43caf3SRobert Elliott 8701a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8702a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8703a2dac136SStephen M. Cameron goto out; 8704a2dac136SStephen M. Cameron } 870525163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 8706c448ecfaSDon Brace PCI_DMA_TODEVICE, DEFAULT_TIMEOUT); 870725163bd5SWebb Scales if (rc) 870825163bd5SWebb Scales goto out; 8709edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8710a2dac136SStephen M. Cameron out: 8711edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8712edd16368SStephen M. Cameron "error flushing cache on controller\n"); 871345fcb86eSStephen Cameron cmd_free(h, c); 8714edd16368SStephen M. Cameron kfree(flush_buf); 8715edd16368SStephen M. Cameron } 8716edd16368SStephen M. Cameron 8717c2adae44SScott Teel /* Make controller gather fresh report lun data each time we 8718c2adae44SScott Teel * send down a report luns request 8719c2adae44SScott Teel */ 8720c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h) 8721c2adae44SScott Teel { 8722c2adae44SScott Teel u32 *options; 8723c2adae44SScott Teel struct CommandList *c; 8724c2adae44SScott Teel int rc; 8725c2adae44SScott Teel 8726c2adae44SScott Teel /* Don't bother trying to set diag options if locked up */ 8727c2adae44SScott Teel if (unlikely(h->lockup_detected)) 8728c2adae44SScott Teel return; 8729c2adae44SScott Teel 8730c2adae44SScott Teel options = kzalloc(sizeof(*options), GFP_KERNEL); 87317e8a9486SAmit Kushwaha if (!options) 8732c2adae44SScott Teel return; 8733c2adae44SScott Teel 8734c2adae44SScott Teel c = cmd_alloc(h); 8735c2adae44SScott Teel 8736c2adae44SScott Teel /* first, get the current diag options settings */ 8737c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8738c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8739c2adae44SScott Teel goto errout; 8740c2adae44SScott Teel 8741c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 87423026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 8743c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8744c2adae44SScott Teel goto errout; 8745c2adae44SScott Teel 8746c2adae44SScott Teel /* Now, set the bit for disabling the RLD caching */ 8747c2adae44SScott Teel *options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING; 8748c2adae44SScott Teel 8749c2adae44SScott Teel if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0, 8750c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8751c2adae44SScott Teel goto errout; 8752c2adae44SScott Teel 8753c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 87543026ff9bSDon Brace PCI_DMA_TODEVICE, NO_TIMEOUT); 8755c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8756c2adae44SScott Teel goto errout; 8757c2adae44SScott Teel 8758c2adae44SScott Teel /* Now verify that it got set: */ 8759c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8760c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8761c2adae44SScott Teel goto errout; 8762c2adae44SScott Teel 8763c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 87643026ff9bSDon Brace PCI_DMA_FROMDEVICE, NO_TIMEOUT); 8765c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8766c2adae44SScott Teel goto errout; 8767c2adae44SScott Teel 8768d8a080c3SDan Carpenter if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING) 8769c2adae44SScott Teel goto out; 8770c2adae44SScott Teel 8771c2adae44SScott Teel errout: 8772c2adae44SScott Teel dev_err(&h->pdev->dev, 8773c2adae44SScott Teel "Error: failed to disable report lun data caching.\n"); 8774c2adae44SScott Teel out: 8775c2adae44SScott Teel cmd_free(h, c); 8776c2adae44SScott Teel kfree(options); 8777c2adae44SScott Teel } 8778c2adae44SScott Teel 8779edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 8780edd16368SStephen M. Cameron { 8781edd16368SStephen M. Cameron struct ctlr_info *h; 8782edd16368SStephen M. Cameron 8783edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8784edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8785edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8786edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8787edd16368SStephen M. Cameron */ 8788edd16368SStephen M. Cameron hpsa_flush_cache(h); 8789edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8790105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8791cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8792edd16368SStephen M. Cameron } 8793edd16368SStephen M. Cameron 87946f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 879555e14e76SStephen M. Cameron { 879655e14e76SStephen M. Cameron int i; 879755e14e76SStephen M. Cameron 8798105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 879955e14e76SStephen M. Cameron kfree(h->dev[i]); 8800105a3dbcSRobert Elliott h->dev[i] = NULL; 8801105a3dbcSRobert Elliott } 880255e14e76SStephen M. Cameron } 880355e14e76SStephen M. Cameron 88046f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8805edd16368SStephen M. Cameron { 8806edd16368SStephen M. Cameron struct ctlr_info *h; 88078a98db73SStephen M. Cameron unsigned long flags; 8808edd16368SStephen M. Cameron 8809edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8810edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8811edd16368SStephen M. Cameron return; 8812edd16368SStephen M. Cameron } 8813edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 88148a98db73SStephen M. Cameron 88158a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 88168a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 88178a98db73SStephen M. Cameron h->remove_in_progress = 1; 88188a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 88196636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 88206636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 88213d38f00cSScott Teel cancel_delayed_work_sync(&h->event_monitor_work); 88226636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 88236636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 8824cc64c817SRobert Elliott 8825dfb2e6f4SMartin Wilck hpsa_delete_sas_host(h); 8826dfb2e6f4SMartin Wilck 88272d041306SDon Brace /* 88282d041306SDon Brace * Call before disabling interrupts. 88292d041306SDon Brace * scsi_remove_host can trigger I/O operations especially 88302d041306SDon Brace * when multipath is enabled. There can be SYNCHRONIZE CACHE 88312d041306SDon Brace * operations which cannot complete and will hang the system. 88322d041306SDon Brace */ 88332d041306SDon Brace if (h->scsi_host) 88342d041306SDon Brace scsi_remove_host(h->scsi_host); /* init_one 8 */ 8835105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 8836195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 8837edd16368SStephen M. Cameron hpsa_shutdown(pdev); 8838cc64c817SRobert Elliott 8839105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 8840105a3dbcSRobert Elliott 88412946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 88422946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 88432946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 8844105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8845105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 88461fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 884734592254SScott Teel kfree(h->lastlogicals); 8848105a3dbcSRobert Elliott 8849105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 8850195f2c65SRobert Elliott 88512946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 88522946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 88532946e82bSRobert Elliott 8854195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 88552946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 8856195f2c65SRobert Elliott 8857105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 8858105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 8859105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 8860d04e62b9SKevin Barnett 8861105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 8862edd16368SStephen M. Cameron } 8863edd16368SStephen M. Cameron 8864edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 8865edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 8866edd16368SStephen M. Cameron { 8867edd16368SStephen M. Cameron return -ENOSYS; 8868edd16368SStephen M. Cameron } 8869edd16368SStephen M. Cameron 8870edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 8871edd16368SStephen M. Cameron { 8872edd16368SStephen M. Cameron return -ENOSYS; 8873edd16368SStephen M. Cameron } 8874edd16368SStephen M. Cameron 8875edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 8876f79cfec6SStephen M. Cameron .name = HPSA, 8877edd16368SStephen M. Cameron .probe = hpsa_init_one, 88786f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 8879edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 8880edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 8881edd16368SStephen M. Cameron .suspend = hpsa_suspend, 8882edd16368SStephen M. Cameron .resume = hpsa_resume, 8883edd16368SStephen M. Cameron }; 8884edd16368SStephen M. Cameron 8885303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 8886303932fdSDon Brace * scatter gather elements supported) and bucket[], 8887303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 8888303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 8889303932fdSDon Brace * byte increments) which the controller uses to fetch 8890303932fdSDon Brace * commands. This function fills in bucket_map[], which 8891303932fdSDon Brace * maps a given number of scatter gather elements to one of 8892303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 8893303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 8894303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 8895303932fdSDon Brace * bits of the command address. 8896303932fdSDon Brace */ 8897303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 88982b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 8899303932fdSDon Brace { 8900303932fdSDon Brace int i, j, b, size; 8901303932fdSDon Brace 8902303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 8903303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 8904303932fdSDon Brace /* Compute size of a command with i SG entries */ 8905e1f7de0cSMatt Gates size = i + min_blocks; 8906303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 8907303932fdSDon Brace /* Find the bucket that is just big enough */ 8908e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 8909303932fdSDon Brace if (bucket[j] >= size) { 8910303932fdSDon Brace b = j; 8911303932fdSDon Brace break; 8912303932fdSDon Brace } 8913303932fdSDon Brace } 8914303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 8915303932fdSDon Brace bucket_map[i] = b; 8916303932fdSDon Brace } 8917303932fdSDon Brace } 8918303932fdSDon Brace 8919105a3dbcSRobert Elliott /* 8920105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 8921105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8922105a3dbcSRobert Elliott */ 8923c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 8924303932fdSDon Brace { 89256c311b57SStephen M. Cameron int i; 89266c311b57SStephen M. Cameron unsigned long register_value; 8927e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8928e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 8929e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 8930b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 8931b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 8932e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 8933def342bdSStephen M. Cameron 8934def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 8935def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 8936def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 8937def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 8938def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 8939def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 8940def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 8941def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 8942def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 8943def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 8944d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 8945def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 8946def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 8947def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 8948def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 8949def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 8950def342bdSStephen M. Cameron */ 8951d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 8952b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 8953b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 8954b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 8955b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 8956b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 8957b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 8958b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 8959b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 8960b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 8961b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 8962d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 8963303932fdSDon Brace /* 5 = 1 s/g entry or 4k 8964303932fdSDon Brace * 6 = 2 s/g entry or 8k 8965303932fdSDon Brace * 8 = 4 s/g entry or 16k 8966303932fdSDon Brace * 10 = 6 s/g entry or 24k 8967303932fdSDon Brace */ 8968303932fdSDon Brace 8969b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 8970b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 8971b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 8972b3a52e79SStephen M. Cameron */ 8973b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 8974b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 8975b3a52e79SStephen M. Cameron 8976303932fdSDon Brace /* Controller spec: zero out this buffer. */ 8977072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8978072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 8979303932fdSDon Brace 8980d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 8981d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 8982e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 8983303932fdSDon Brace for (i = 0; i < 8; i++) 8984303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 8985303932fdSDon Brace 8986303932fdSDon Brace /* size of controller ring buffer */ 8987303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 8988254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 8989303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 8990303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 8991254f796bSMatt Gates 8992254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8993254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 8994072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 8995254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 8996254f796bSMatt Gates } 8997254f796bSMatt Gates 8998b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 8999e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 9000e1f7de0cSMatt Gates /* 9001e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 9002e1f7de0cSMatt Gates */ 9003e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 9004e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 9005e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 9006e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 900796b6ce4eSDon Brace } else 900896b6ce4eSDon Brace if (trans_support & CFGTBL_Trans_io_accel2) 9009c349775eSScott Teel access = SA5_ioaccel_mode2_access; 9010303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 9011c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 9012c706a795SRobert Elliott dev_err(&h->pdev->dev, 9013c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 9014c706a795SRobert Elliott return -ENODEV; 9015c706a795SRobert Elliott } 9016303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 9017303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 9018050f7147SStephen Cameron dev_err(&h->pdev->dev, 9019050f7147SStephen Cameron "performant mode problem - transport not active\n"); 9020c706a795SRobert Elliott return -ENODEV; 9021303932fdSDon Brace } 9022960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 9023e1f7de0cSMatt Gates h->access = access; 9024e1f7de0cSMatt Gates h->transMethod = transMethod; 9025e1f7de0cSMatt Gates 9026b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 9027b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 9028c706a795SRobert Elliott return 0; 9029e1f7de0cSMatt Gates 9030b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 9031e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 9032e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 9033e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 9034e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 9035e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 9036e1f7de0cSMatt Gates } 9037283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 9038283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 9039e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 9040e1f7de0cSMatt Gates 9041e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 9042072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 9043072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 9044072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 9045072b0518SStephen M. Cameron h->reply_queue_size); 9046e1f7de0cSMatt Gates 9047e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 9048e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 9049e1f7de0cSMatt Gates */ 9050e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 9051e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 9052e1f7de0cSMatt Gates 9053e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 9054e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 9055e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 9056e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 9057e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 90582b08b3e9SDon Brace cp->host_context_flags = 90592b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 9060e1f7de0cSMatt Gates cp->timeout_sec = 0; 9061e1f7de0cSMatt Gates cp->ReplyQueue = 0; 906250a0decfSStephen M. Cameron cp->tag = 9063f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 906450a0decfSStephen M. Cameron cp->host_addr = 906550a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 9066e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 9067e1f7de0cSMatt Gates } 9068b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 9069b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 9070b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 9071b9af4937SStephen M. Cameron int rc; 9072b9af4937SStephen M. Cameron 9073b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 9074b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 9075b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 9076b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 9077b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 9078b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 9079b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 9080b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 9081b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 9082b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 9083b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 9084b9af4937SStephen M. Cameron cfg_base_addr_index) + 9085b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 9086b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 9087b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 9088b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 9089b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 9090b9af4937SStephen M. Cameron } 9091b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 9092c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 9093c706a795SRobert Elliott dev_err(&h->pdev->dev, 9094c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 9095c706a795SRobert Elliott return -ENODEV; 9096c706a795SRobert Elliott } 9097c706a795SRobert Elliott return 0; 9098e1f7de0cSMatt Gates } 9099e1f7de0cSMatt Gates 91001fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 91011fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 91021fb7c98aSRobert Elliott { 9103105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 91041fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 91051fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 91061fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 91071fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 9108105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 9109105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 9110105a3dbcSRobert Elliott } 91111fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 9112105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 91131fb7c98aSRobert Elliott } 91141fb7c98aSRobert Elliott 9115d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 9116d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 9117e1f7de0cSMatt Gates { 9118283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 9119283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 9120283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 9121283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 9122283b4a9bSStephen M. Cameron 9123e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 9124e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 9125e1f7de0cSMatt Gates * hardware. 9126e1f7de0cSMatt Gates */ 9127e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 9128e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 9129e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 9130e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 9131e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 9132e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 9133e1f7de0cSMatt Gates 9134e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 9135283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 9136e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 9137e1f7de0cSMatt Gates 9138e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 9139e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 9140e1f7de0cSMatt Gates goto clean_up; 9141e1f7de0cSMatt Gates 9142e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 9143e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 9144e1f7de0cSMatt Gates return 0; 9145e1f7de0cSMatt Gates 9146e1f7de0cSMatt Gates clean_up: 91471fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 91482dd02d74SRobert Elliott return -ENOMEM; 91496c311b57SStephen M. Cameron } 91506c311b57SStephen M. Cameron 91511fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 91521fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 91531fb7c98aSRobert Elliott { 9154d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 9155d9a729f3SWebb Scales 9156105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 91571fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 91581fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 91591fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 91601fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 9161105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 9162105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 9163105a3dbcSRobert Elliott } 91641fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 9165105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 91661fb7c98aSRobert Elliott } 91671fb7c98aSRobert Elliott 9168d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 9169d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 9170aca9012aSStephen M. Cameron { 9171d9a729f3SWebb Scales int rc; 9172d9a729f3SWebb Scales 9173aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 9174aca9012aSStephen M. Cameron 9175aca9012aSStephen M. Cameron h->ioaccel_maxsg = 9176aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 9177aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 9178aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 9179aca9012aSStephen M. Cameron 9180aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 9181aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 9182aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 9183aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 9184aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 9185aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 9186aca9012aSStephen M. Cameron 9187aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 9188aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 9189aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9190aca9012aSStephen M. Cameron 9191aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 9192d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 9193d9a729f3SWebb Scales rc = -ENOMEM; 9194d9a729f3SWebb Scales goto clean_up; 9195d9a729f3SWebb Scales } 9196d9a729f3SWebb Scales 9197d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 9198d9a729f3SWebb Scales if (rc) 9199aca9012aSStephen M. Cameron goto clean_up; 9200aca9012aSStephen M. Cameron 9201aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 9202aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 9203aca9012aSStephen M. Cameron return 0; 9204aca9012aSStephen M. Cameron 9205aca9012aSStephen M. Cameron clean_up: 92061fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9207d9a729f3SWebb Scales return rc; 9208aca9012aSStephen M. Cameron } 9209aca9012aSStephen M. Cameron 9210105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 9211105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 9212105a3dbcSRobert Elliott { 9213105a3dbcSRobert Elliott kfree(h->blockFetchTable); 9214105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9215105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9216105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9217105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9218105a3dbcSRobert Elliott } 9219105a3dbcSRobert Elliott 9220105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 9221105a3dbcSRobert Elliott * allocates numerous items that must be freed later 9222105a3dbcSRobert Elliott */ 9223105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 92246c311b57SStephen M. Cameron { 92256c311b57SStephen M. Cameron u32 trans_support; 9226e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 9227e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 9228105a3dbcSRobert Elliott int i, rc; 92296c311b57SStephen M. Cameron 923002ec19c8SStephen M. Cameron if (hpsa_simple_mode) 9231105a3dbcSRobert Elliott return 0; 923202ec19c8SStephen M. Cameron 923367c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 923467c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 9235105a3dbcSRobert Elliott return 0; 923667c99a72Sscameron@beardog.cce.hp.com 9237e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 9238e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 9239e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 9240e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 9241105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 9242105a3dbcSRobert Elliott if (rc) 9243105a3dbcSRobert Elliott return rc; 9244105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 9245aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 9246aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 9247105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 9248105a3dbcSRobert Elliott if (rc) 9249105a3dbcSRobert Elliott return rc; 9250e1f7de0cSMatt Gates } 9251e1f7de0cSMatt Gates 9252bc2bb154SChristoph Hellwig h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1; 9253cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 92546c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 9255072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 92566c311b57SStephen M. Cameron 9257254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 9258072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 9259072b0518SStephen M. Cameron h->reply_queue_size, 9260072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 9261105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 9262105a3dbcSRobert Elliott rc = -ENOMEM; 9263105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9264105a3dbcSRobert Elliott } 9265254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 9266254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 9267254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 9268254f796bSMatt Gates } 9269254f796bSMatt Gates 92706c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 9271d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 92726c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9273105a3dbcSRobert Elliott if (!h->blockFetchTable) { 9274105a3dbcSRobert Elliott rc = -ENOMEM; 9275105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9276105a3dbcSRobert Elliott } 92776c311b57SStephen M. Cameron 9278105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 9279105a3dbcSRobert Elliott if (rc) 9280105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 9281105a3dbcSRobert Elliott return 0; 9282303932fdSDon Brace 9283105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 9284303932fdSDon Brace kfree(h->blockFetchTable); 9285105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9286105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 9287105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9288105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9289105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9290105a3dbcSRobert Elliott return rc; 9291303932fdSDon Brace } 9292303932fdSDon Brace 929323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 929476438d08SStephen M. Cameron { 929523100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 929623100dd9SStephen M. Cameron } 929723100dd9SStephen M. Cameron 929823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 929923100dd9SStephen M. Cameron { 930023100dd9SStephen M. Cameron struct CommandList *c = NULL; 9301f2405db8SDon Brace int i, accel_cmds_out; 9302281a7fd0SWebb Scales int refcount; 930376438d08SStephen M. Cameron 9304f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 930523100dd9SStephen M. Cameron accel_cmds_out = 0; 9306f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 9307f2405db8SDon Brace c = h->cmd_pool + i; 9308281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 9309281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 931023100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 9311281a7fd0SWebb Scales cmd_free(h, c); 9312f2405db8SDon Brace } 931323100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 931476438d08SStephen M. Cameron break; 931576438d08SStephen M. Cameron msleep(100); 931676438d08SStephen M. Cameron } while (1); 931776438d08SStephen M. Cameron } 931876438d08SStephen M. Cameron 9319d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy( 9320d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port) 9321d04e62b9SKevin Barnett { 9322d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9323d04e62b9SKevin Barnett struct sas_phy *phy; 9324d04e62b9SKevin Barnett 9325d04e62b9SKevin Barnett hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL); 9326d04e62b9SKevin Barnett if (!hpsa_sas_phy) 9327d04e62b9SKevin Barnett return NULL; 9328d04e62b9SKevin Barnett 9329d04e62b9SKevin Barnett phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev, 9330d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index); 9331d04e62b9SKevin Barnett if (!phy) { 9332d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9333d04e62b9SKevin Barnett return NULL; 9334d04e62b9SKevin Barnett } 9335d04e62b9SKevin Barnett 9336d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index++; 9337d04e62b9SKevin Barnett hpsa_sas_phy->phy = phy; 9338d04e62b9SKevin Barnett hpsa_sas_phy->parent_port = hpsa_sas_port; 9339d04e62b9SKevin Barnett 9340d04e62b9SKevin Barnett return hpsa_sas_phy; 9341d04e62b9SKevin Barnett } 9342d04e62b9SKevin Barnett 9343d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9344d04e62b9SKevin Barnett { 9345d04e62b9SKevin Barnett struct sas_phy *phy = hpsa_sas_phy->phy; 9346d04e62b9SKevin Barnett 9347d04e62b9SKevin Barnett sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy); 9348d04e62b9SKevin Barnett if (hpsa_sas_phy->added_to_port) 9349d04e62b9SKevin Barnett list_del(&hpsa_sas_phy->phy_list_entry); 935055ca38b4SMartin Wilck sas_phy_delete(phy); 9351d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9352d04e62b9SKevin Barnett } 9353d04e62b9SKevin Barnett 9354d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9355d04e62b9SKevin Barnett { 9356d04e62b9SKevin Barnett int rc; 9357d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9358d04e62b9SKevin Barnett struct sas_phy *phy; 9359d04e62b9SKevin Barnett struct sas_identify *identify; 9360d04e62b9SKevin Barnett 9361d04e62b9SKevin Barnett hpsa_sas_port = hpsa_sas_phy->parent_port; 9362d04e62b9SKevin Barnett phy = hpsa_sas_phy->phy; 9363d04e62b9SKevin Barnett 9364d04e62b9SKevin Barnett identify = &phy->identify; 9365d04e62b9SKevin Barnett memset(identify, 0, sizeof(*identify)); 9366d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9367d04e62b9SKevin Barnett identify->device_type = SAS_END_DEVICE; 9368d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9369d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9370d04e62b9SKevin Barnett phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9371d04e62b9SKevin Barnett phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9372d04e62b9SKevin Barnett phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN; 9373d04e62b9SKevin Barnett phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN; 9374d04e62b9SKevin Barnett phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN; 9375d04e62b9SKevin Barnett 9376d04e62b9SKevin Barnett rc = sas_phy_add(hpsa_sas_phy->phy); 9377d04e62b9SKevin Barnett if (rc) 9378d04e62b9SKevin Barnett return rc; 9379d04e62b9SKevin Barnett 9380d04e62b9SKevin Barnett sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy); 9381d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_phy->phy_list_entry, 9382d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head); 9383d04e62b9SKevin Barnett hpsa_sas_phy->added_to_port = true; 9384d04e62b9SKevin Barnett 9385d04e62b9SKevin Barnett return 0; 9386d04e62b9SKevin Barnett } 9387d04e62b9SKevin Barnett 9388d04e62b9SKevin Barnett static int 9389d04e62b9SKevin Barnett hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port, 9390d04e62b9SKevin Barnett struct sas_rphy *rphy) 9391d04e62b9SKevin Barnett { 9392d04e62b9SKevin Barnett struct sas_identify *identify; 9393d04e62b9SKevin Barnett 9394d04e62b9SKevin Barnett identify = &rphy->identify; 9395d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9396d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9397d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9398d04e62b9SKevin Barnett 9399d04e62b9SKevin Barnett return sas_rphy_add(rphy); 9400d04e62b9SKevin Barnett } 9401d04e62b9SKevin Barnett 9402d04e62b9SKevin Barnett static struct hpsa_sas_port 9403d04e62b9SKevin Barnett *hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node, 9404d04e62b9SKevin Barnett u64 sas_address) 9405d04e62b9SKevin Barnett { 9406d04e62b9SKevin Barnett int rc; 9407d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9408d04e62b9SKevin Barnett struct sas_port *port; 9409d04e62b9SKevin Barnett 9410d04e62b9SKevin Barnett hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL); 9411d04e62b9SKevin Barnett if (!hpsa_sas_port) 9412d04e62b9SKevin Barnett return NULL; 9413d04e62b9SKevin Barnett 9414d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head); 9415d04e62b9SKevin Barnett hpsa_sas_port->parent_node = hpsa_sas_node; 9416d04e62b9SKevin Barnett 9417d04e62b9SKevin Barnett port = sas_port_alloc_num(hpsa_sas_node->parent_dev); 9418d04e62b9SKevin Barnett if (!port) 9419d04e62b9SKevin Barnett goto free_hpsa_port; 9420d04e62b9SKevin Barnett 9421d04e62b9SKevin Barnett rc = sas_port_add(port); 9422d04e62b9SKevin Barnett if (rc) 9423d04e62b9SKevin Barnett goto free_sas_port; 9424d04e62b9SKevin Barnett 9425d04e62b9SKevin Barnett hpsa_sas_port->port = port; 9426d04e62b9SKevin Barnett hpsa_sas_port->sas_address = sas_address; 9427d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_port->port_list_entry, 9428d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head); 9429d04e62b9SKevin Barnett 9430d04e62b9SKevin Barnett return hpsa_sas_port; 9431d04e62b9SKevin Barnett 9432d04e62b9SKevin Barnett free_sas_port: 9433d04e62b9SKevin Barnett sas_port_free(port); 9434d04e62b9SKevin Barnett free_hpsa_port: 9435d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9436d04e62b9SKevin Barnett 9437d04e62b9SKevin Barnett return NULL; 9438d04e62b9SKevin Barnett } 9439d04e62b9SKevin Barnett 9440d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port) 9441d04e62b9SKevin Barnett { 9442d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9443d04e62b9SKevin Barnett struct hpsa_sas_phy *next; 9444d04e62b9SKevin Barnett 9445d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_phy, next, 9446d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head, phy_list_entry) 9447d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9448d04e62b9SKevin Barnett 9449d04e62b9SKevin Barnett sas_port_delete(hpsa_sas_port->port); 9450d04e62b9SKevin Barnett list_del(&hpsa_sas_port->port_list_entry); 9451d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9452d04e62b9SKevin Barnett } 9453d04e62b9SKevin Barnett 9454d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev) 9455d04e62b9SKevin Barnett { 9456d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9457d04e62b9SKevin Barnett 9458d04e62b9SKevin Barnett hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL); 9459d04e62b9SKevin Barnett if (hpsa_sas_node) { 9460d04e62b9SKevin Barnett hpsa_sas_node->parent_dev = parent_dev; 9461d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_node->port_list_head); 9462d04e62b9SKevin Barnett } 9463d04e62b9SKevin Barnett 9464d04e62b9SKevin Barnett return hpsa_sas_node; 9465d04e62b9SKevin Barnett } 9466d04e62b9SKevin Barnett 9467d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node) 9468d04e62b9SKevin Barnett { 9469d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9470d04e62b9SKevin Barnett struct hpsa_sas_port *next; 9471d04e62b9SKevin Barnett 9472d04e62b9SKevin Barnett if (!hpsa_sas_node) 9473d04e62b9SKevin Barnett return; 9474d04e62b9SKevin Barnett 9475d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_port, next, 9476d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head, port_list_entry) 9477d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9478d04e62b9SKevin Barnett 9479d04e62b9SKevin Barnett kfree(hpsa_sas_node); 9480d04e62b9SKevin Barnett } 9481d04e62b9SKevin Barnett 9482d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 9483d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 9484d04e62b9SKevin Barnett struct sas_rphy *rphy) 9485d04e62b9SKevin Barnett { 9486d04e62b9SKevin Barnett int i; 9487d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device; 9488d04e62b9SKevin Barnett 9489d04e62b9SKevin Barnett for (i = 0; i < h->ndevices; i++) { 9490d04e62b9SKevin Barnett device = h->dev[i]; 9491d04e62b9SKevin Barnett if (!device->sas_port) 9492d04e62b9SKevin Barnett continue; 9493d04e62b9SKevin Barnett if (device->sas_port->rphy == rphy) 9494d04e62b9SKevin Barnett return device; 9495d04e62b9SKevin Barnett } 9496d04e62b9SKevin Barnett 9497d04e62b9SKevin Barnett return NULL; 9498d04e62b9SKevin Barnett } 9499d04e62b9SKevin Barnett 9500d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h) 9501d04e62b9SKevin Barnett { 9502d04e62b9SKevin Barnett int rc; 9503d04e62b9SKevin Barnett struct device *parent_dev; 9504d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9505d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9506d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9507d04e62b9SKevin Barnett 9508d04e62b9SKevin Barnett parent_dev = &h->scsi_host->shost_gendev; 9509d04e62b9SKevin Barnett 9510d04e62b9SKevin Barnett hpsa_sas_node = hpsa_alloc_sas_node(parent_dev); 9511d04e62b9SKevin Barnett if (!hpsa_sas_node) 9512d04e62b9SKevin Barnett return -ENOMEM; 9513d04e62b9SKevin Barnett 9514d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address); 9515d04e62b9SKevin Barnett if (!hpsa_sas_port) { 9516d04e62b9SKevin Barnett rc = -ENODEV; 9517d04e62b9SKevin Barnett goto free_sas_node; 9518d04e62b9SKevin Barnett } 9519d04e62b9SKevin Barnett 9520d04e62b9SKevin Barnett hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port); 9521d04e62b9SKevin Barnett if (!hpsa_sas_phy) { 9522d04e62b9SKevin Barnett rc = -ENODEV; 9523d04e62b9SKevin Barnett goto free_sas_port; 9524d04e62b9SKevin Barnett } 9525d04e62b9SKevin Barnett 9526d04e62b9SKevin Barnett rc = hpsa_sas_port_add_phy(hpsa_sas_phy); 9527d04e62b9SKevin Barnett if (rc) 9528d04e62b9SKevin Barnett goto free_sas_phy; 9529d04e62b9SKevin Barnett 9530d04e62b9SKevin Barnett h->sas_host = hpsa_sas_node; 9531d04e62b9SKevin Barnett 9532d04e62b9SKevin Barnett return 0; 9533d04e62b9SKevin Barnett 9534d04e62b9SKevin Barnett free_sas_phy: 9535d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9536d04e62b9SKevin Barnett free_sas_port: 9537d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9538d04e62b9SKevin Barnett free_sas_node: 9539d04e62b9SKevin Barnett hpsa_free_sas_node(hpsa_sas_node); 9540d04e62b9SKevin Barnett 9541d04e62b9SKevin Barnett return rc; 9542d04e62b9SKevin Barnett } 9543d04e62b9SKevin Barnett 9544d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h) 9545d04e62b9SKevin Barnett { 9546d04e62b9SKevin Barnett hpsa_free_sas_node(h->sas_host); 9547d04e62b9SKevin Barnett } 9548d04e62b9SKevin Barnett 9549d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 9550d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device) 9551d04e62b9SKevin Barnett { 9552d04e62b9SKevin Barnett int rc; 9553d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9554d04e62b9SKevin Barnett struct sas_rphy *rphy; 9555d04e62b9SKevin Barnett 9556d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address); 9557d04e62b9SKevin Barnett if (!hpsa_sas_port) 9558d04e62b9SKevin Barnett return -ENOMEM; 9559d04e62b9SKevin Barnett 9560d04e62b9SKevin Barnett rphy = sas_end_device_alloc(hpsa_sas_port->port); 9561d04e62b9SKevin Barnett if (!rphy) { 9562d04e62b9SKevin Barnett rc = -ENODEV; 9563d04e62b9SKevin Barnett goto free_sas_port; 9564d04e62b9SKevin Barnett } 9565d04e62b9SKevin Barnett 9566d04e62b9SKevin Barnett hpsa_sas_port->rphy = rphy; 9567d04e62b9SKevin Barnett device->sas_port = hpsa_sas_port; 9568d04e62b9SKevin Barnett 9569d04e62b9SKevin Barnett rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy); 9570d04e62b9SKevin Barnett if (rc) 9571d04e62b9SKevin Barnett goto free_sas_port; 9572d04e62b9SKevin Barnett 9573d04e62b9SKevin Barnett return 0; 9574d04e62b9SKevin Barnett 9575d04e62b9SKevin Barnett free_sas_port: 9576d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9577d04e62b9SKevin Barnett device->sas_port = NULL; 9578d04e62b9SKevin Barnett 9579d04e62b9SKevin Barnett return rc; 9580d04e62b9SKevin Barnett } 9581d04e62b9SKevin Barnett 9582d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device) 9583d04e62b9SKevin Barnett { 9584d04e62b9SKevin Barnett if (device->sas_port) { 9585d04e62b9SKevin Barnett hpsa_free_sas_port(device->sas_port); 9586d04e62b9SKevin Barnett device->sas_port = NULL; 9587d04e62b9SKevin Barnett } 9588d04e62b9SKevin Barnett } 9589d04e62b9SKevin Barnett 9590d04e62b9SKevin Barnett static int 9591d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy) 9592d04e62b9SKevin Barnett { 9593d04e62b9SKevin Barnett return 0; 9594d04e62b9SKevin Barnett } 9595d04e62b9SKevin Barnett 9596d04e62b9SKevin Barnett static int 9597d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier) 9598d04e62b9SKevin Barnett { 9599aa105695SDan Carpenter *identifier = 0; 9600d04e62b9SKevin Barnett return 0; 9601d04e62b9SKevin Barnett } 9602d04e62b9SKevin Barnett 9603d04e62b9SKevin Barnett static int 9604d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy) 9605d04e62b9SKevin Barnett { 9606d04e62b9SKevin Barnett return -ENXIO; 9607d04e62b9SKevin Barnett } 9608d04e62b9SKevin Barnett 9609d04e62b9SKevin Barnett static int 9610d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset) 9611d04e62b9SKevin Barnett { 9612d04e62b9SKevin Barnett return 0; 9613d04e62b9SKevin Barnett } 9614d04e62b9SKevin Barnett 9615d04e62b9SKevin Barnett static int 9616d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable) 9617d04e62b9SKevin Barnett { 9618d04e62b9SKevin Barnett return 0; 9619d04e62b9SKevin Barnett } 9620d04e62b9SKevin Barnett 9621d04e62b9SKevin Barnett static int 9622d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy) 9623d04e62b9SKevin Barnett { 9624d04e62b9SKevin Barnett return 0; 9625d04e62b9SKevin Barnett } 9626d04e62b9SKevin Barnett 9627d04e62b9SKevin Barnett static void 9628d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy) 9629d04e62b9SKevin Barnett { 9630d04e62b9SKevin Barnett } 9631d04e62b9SKevin Barnett 9632d04e62b9SKevin Barnett static int 9633d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates) 9634d04e62b9SKevin Barnett { 9635d04e62b9SKevin Barnett return -EINVAL; 9636d04e62b9SKevin Barnett } 9637d04e62b9SKevin Barnett 9638d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = { 9639d04e62b9SKevin Barnett .get_linkerrors = hpsa_sas_get_linkerrors, 9640d04e62b9SKevin Barnett .get_enclosure_identifier = hpsa_sas_get_enclosure_identifier, 9641d04e62b9SKevin Barnett .get_bay_identifier = hpsa_sas_get_bay_identifier, 9642d04e62b9SKevin Barnett .phy_reset = hpsa_sas_phy_reset, 9643d04e62b9SKevin Barnett .phy_enable = hpsa_sas_phy_enable, 9644d04e62b9SKevin Barnett .phy_setup = hpsa_sas_phy_setup, 9645d04e62b9SKevin Barnett .phy_release = hpsa_sas_phy_release, 9646d04e62b9SKevin Barnett .set_phy_speed = hpsa_sas_phy_speed, 9647d04e62b9SKevin Barnett }; 9648d04e62b9SKevin Barnett 9649edd16368SStephen M. Cameron /* 9650edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 9651edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 9652edd16368SStephen M. Cameron */ 9653edd16368SStephen M. Cameron static int __init hpsa_init(void) 9654edd16368SStephen M. Cameron { 9655d04e62b9SKevin Barnett int rc; 9656d04e62b9SKevin Barnett 9657d04e62b9SKevin Barnett hpsa_sas_transport_template = 9658d04e62b9SKevin Barnett sas_attach_transport(&hpsa_sas_transport_functions); 9659d04e62b9SKevin Barnett if (!hpsa_sas_transport_template) 9660d04e62b9SKevin Barnett return -ENODEV; 9661d04e62b9SKevin Barnett 9662d04e62b9SKevin Barnett rc = pci_register_driver(&hpsa_pci_driver); 9663d04e62b9SKevin Barnett 9664d04e62b9SKevin Barnett if (rc) 9665d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9666d04e62b9SKevin Barnett 9667d04e62b9SKevin Barnett return rc; 9668edd16368SStephen M. Cameron } 9669edd16368SStephen M. Cameron 9670edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 9671edd16368SStephen M. Cameron { 9672edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 9673d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9674edd16368SStephen M. Cameron } 9675edd16368SStephen M. Cameron 9676e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 9677e1f7de0cSMatt Gates { 9678e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 9679dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 9680dd0e19f3SScott Teel 9681dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 9682dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 9683dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 9684dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 9685dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 9686dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 9687dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 9688dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 9689dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 9690dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 9691dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 9692dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 9693dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 9694dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 9695dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 9696dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 9697dd0e19f3SScott Teel 9698dd0e19f3SScott Teel #undef VERIFY_OFFSET 9699dd0e19f3SScott Teel 9700dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 9701b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 9702b66cc250SMike Miller 9703b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 9704b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 9705b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 9706b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 9707b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 9708b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 9709b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 9710b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 9711b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 9712b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 9713b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 9714b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 9715b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 9716b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 9717b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 9718b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 9719b66cc250SMike Miller 9720b66cc250SMike Miller #undef VERIFY_OFFSET 9721b66cc250SMike Miller 9722b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 9723e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 9724e1f7de0cSMatt Gates 9725e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 9726e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 9727e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 9728e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 9729e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 9730e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 9731e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 9732e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 9733e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 9734e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 9735e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 9736e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 9737e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 9738e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 9739e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 9740e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 9741e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 9742e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 9743e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 9744e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 9745e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 9746e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 974750a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 9748e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 9749e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 9750e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 9751e1f7de0cSMatt Gates #undef VERIFY_OFFSET 9752e1f7de0cSMatt Gates } 9753e1f7de0cSMatt Gates 9754edd16368SStephen M. Cameron module_init(hpsa_init); 9755edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 9756