xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 8ebc92483211f49ee5f072d2e51de3e70ca05fc1)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
351c35139SScott Teel  *    Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
4edd16368SStephen M. Cameron  *
5edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
6edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
7edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
8edd16368SStephen M. Cameron  *
9edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
10edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
11edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
13edd16368SStephen M. Cameron  *
14edd16368SStephen M. Cameron  *    You should have received a copy of the GNU General Public License
15edd16368SStephen M. Cameron  *    along with this program; if not, write to the Free Software
16edd16368SStephen M. Cameron  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  *    Questions/Comments/Bugfixes to iss_storagedev@hp.com
19edd16368SStephen M. Cameron  *
20edd16368SStephen M. Cameron  */
21edd16368SStephen M. Cameron 
22edd16368SStephen M. Cameron #include <linux/module.h>
23edd16368SStephen M. Cameron #include <linux/interrupt.h>
24edd16368SStephen M. Cameron #include <linux/types.h>
25edd16368SStephen M. Cameron #include <linux/pci.h>
26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
27edd16368SStephen M. Cameron #include <linux/kernel.h>
28edd16368SStephen M. Cameron #include <linux/slab.h>
29edd16368SStephen M. Cameron #include <linux/delay.h>
30edd16368SStephen M. Cameron #include <linux/fs.h>
31edd16368SStephen M. Cameron #include <linux/timer.h>
32edd16368SStephen M. Cameron #include <linux/init.h>
33edd16368SStephen M. Cameron #include <linux/spinlock.h>
34edd16368SStephen M. Cameron #include <linux/compat.h>
35edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
36edd16368SStephen M. Cameron #include <linux/uaccess.h>
37edd16368SStephen M. Cameron #include <linux/io.h>
38edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
39edd16368SStephen M. Cameron #include <linux/completion.h>
40edd16368SStephen M. Cameron #include <linux/moduleparam.h>
41edd16368SStephen M. Cameron #include <scsi/scsi.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
43edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
44edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
47edd16368SStephen M. Cameron #include <linux/string.h>
48edd16368SStephen M. Cameron #include <linux/bitmap.h>
4960063497SArun Sharma #include <linux/atomic.h>
50a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5142a91641SDon Brace #include <linux/percpu-defs.h>
52094963daSStephen M. Cameron #include <linux/percpu.h>
532b08b3e9SDon Brace #include <asm/unaligned.h>
54283b4a9bSStephen M. Cameron #include <asm/div64.h>
55edd16368SStephen M. Cameron #include "hpsa_cmd.h"
56edd16368SStephen M. Cameron #include "hpsa.h"
57edd16368SStephen M. Cameron 
58edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
599a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1"
60edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
61f79cfec6SStephen M. Cameron #define HPSA "hpsa"
62edd16368SStephen M. Cameron 
63edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */
64edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000
65edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
66edd16368SStephen M. Cameron 
67edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
68edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
69edd16368SStephen M. Cameron 
70edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
71edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
72edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
73edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
74edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
75edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
77edd16368SStephen M. Cameron 
78edd16368SStephen M. Cameron static int hpsa_allow_any;
79edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
80edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
81edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8202ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8302ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8402ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8502ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
86edd16368SStephen M. Cameron 
87edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
88edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
89edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
90edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
94163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
95163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
96f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
979143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
989143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
104fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
105fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1203b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1243b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1253b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
1298e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1308e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1318e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1328e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1338e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
134edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
135edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
136edd16368SStephen M. Cameron 	{0,}
137edd16368SStephen M. Cameron };
138edd16368SStephen M. Cameron 
139edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
140edd16368SStephen M. Cameron 
141edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
142edd16368SStephen M. Cameron  *  product = Marketing Name for the board
143edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
144edd16368SStephen M. Cameron  */
145edd16368SStephen M. Cameron static struct board_type products[] = {
146edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
147edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
148edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
149edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
150edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
151163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
152163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1537d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
154fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
155fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
156fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
157fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
158fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
159fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
160fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1611fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1621fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1631fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1641fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1651fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1661fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1671fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
16897b9f53dSMike Miller 	{0x21BD103C, "Smart Array", &SA5_access},
16997b9f53dSMike Miller 	{0x21BE103C, "Smart Array", &SA5_access},
17097b9f53dSMike Miller 	{0x21BF103C, "Smart Array", &SA5_access},
17197b9f53dSMike Miller 	{0x21C0103C, "Smart Array", &SA5_access},
17297b9f53dSMike Miller 	{0x21C1103C, "Smart Array", &SA5_access},
17397b9f53dSMike Miller 	{0x21C2103C, "Smart Array", &SA5_access},
17497b9f53dSMike Miller 	{0x21C3103C, "Smart Array", &SA5_access},
17597b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
17697b9f53dSMike Miller 	{0x21C5103C, "Smart Array", &SA5_access},
1773b7a45e5SJoe Handzik 	{0x21C6103C, "Smart Array", &SA5_access},
17897b9f53dSMike Miller 	{0x21C7103C, "Smart Array", &SA5_access},
17997b9f53dSMike Miller 	{0x21C8103C, "Smart Array", &SA5_access},
18097b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
1813b7a45e5SJoe Handzik 	{0x21CA103C, "Smart Array", &SA5_access},
1823b7a45e5SJoe Handzik 	{0x21CB103C, "Smart Array", &SA5_access},
1833b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1843b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
1853b7a45e5SJoe Handzik 	{0x21CE103C, "Smart Array", &SA5_access},
1868e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
1878e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
1888e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
1898e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
1908e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
191edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
192edd16368SStephen M. Cameron };
193edd16368SStephen M. Cameron 
194edd16368SStephen M. Cameron static int number_of_controllers;
195edd16368SStephen M. Cameron 
19610f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
19710f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
19842a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
199edd16368SStephen M. Cameron 
200edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
20142a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
20242a91641SDon Brace 	void __user *arg);
203edd16368SStephen M. Cameron #endif
204edd16368SStephen M. Cameron 
205edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
206edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
207a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
208b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
209edd16368SStephen M. Cameron 	int cmd_type);
2102c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
211b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
212edd16368SStephen M. Cameron 
213f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
214a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
215a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
216a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2177c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
218edd16368SStephen M. Cameron 
219edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
22075167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
221edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
222edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
223edd16368SStephen M. Cameron 
224edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
225edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
226edd16368SStephen M. Cameron 	struct CommandList *c);
227edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
228edd16368SStephen M. Cameron 	struct CommandList *c);
229303932fdSDon Brace /* performant mode helper functions */
230303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2312b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
2326f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
233254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2346f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2356f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2361df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2376f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2381df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2396f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2406f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2416f039790SGreg Kroah-Hartman 				     int wait_for_ready);
24275167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
243283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
244fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
245fe5389c8SStephen M. Cameron #define BOARD_READY 1
24623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
24776438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
248c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
249c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
25003383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
251080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
252edd16368SStephen M. Cameron 
253edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
254edd16368SStephen M. Cameron {
255edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
256edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
257edd16368SStephen M. Cameron }
258edd16368SStephen M. Cameron 
259a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
260a23513e8SStephen M. Cameron {
261a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
262a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
263a23513e8SStephen M. Cameron }
264a23513e8SStephen M. Cameron 
265edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
266edd16368SStephen M. Cameron 	struct CommandList *c)
267edd16368SStephen M. Cameron {
268edd16368SStephen M. Cameron 	if (c->err_info->SenseInfo[2] != UNIT_ATTENTION)
269edd16368SStephen M. Cameron 		return 0;
270edd16368SStephen M. Cameron 
271edd16368SStephen M. Cameron 	switch (c->err_info->SenseInfo[12]) {
272edd16368SStephen M. Cameron 	case STATE_CHANGED:
273f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a state change "
274edd16368SStephen M. Cameron 			"detected, command retried\n", h->ctlr);
275edd16368SStephen M. Cameron 		break;
276edd16368SStephen M. Cameron 	case LUN_FAILED:
2777f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2787f73695aSStephen M. Cameron 			HPSA "%d: LUN failure detected\n", h->ctlr);
279edd16368SStephen M. Cameron 		break;
280edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
2817f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2827f73695aSStephen M. Cameron 			HPSA "%d: report LUN data changed\n", h->ctlr);
283edd16368SStephen M. Cameron 	/*
2844f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
2854f4eb9f1SScott Teel 	 * target (array) devices.
286edd16368SStephen M. Cameron 	 */
287edd16368SStephen M. Cameron 		break;
288edd16368SStephen M. Cameron 	case POWER_OR_RESET:
289f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a power on "
290edd16368SStephen M. Cameron 			"or device reset detected\n", h->ctlr);
291edd16368SStephen M. Cameron 		break;
292edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
293f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unit attention "
294edd16368SStephen M. Cameron 		    "cleared by another initiator\n", h->ctlr);
295edd16368SStephen M. Cameron 		break;
296edd16368SStephen M. Cameron 	default:
297f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unknown "
298edd16368SStephen M. Cameron 			"unit attention detected\n", h->ctlr);
299edd16368SStephen M. Cameron 		break;
300edd16368SStephen M. Cameron 	}
301edd16368SStephen M. Cameron 	return 1;
302edd16368SStephen M. Cameron }
303edd16368SStephen M. Cameron 
304852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
305852af20aSMatt Bondurant {
306852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
307852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
308852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
309852af20aSMatt Bondurant 		return 0;
310852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
311852af20aSMatt Bondurant 	return 1;
312852af20aSMatt Bondurant }
313852af20aSMatt Bondurant 
314da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
315da0697bdSScott Teel 					 struct device_attribute *attr,
316da0697bdSScott Teel 					 const char *buf, size_t count)
317da0697bdSScott Teel {
318da0697bdSScott Teel 	int status, len;
319da0697bdSScott Teel 	struct ctlr_info *h;
320da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
321da0697bdSScott Teel 	char tmpbuf[10];
322da0697bdSScott Teel 
323da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
324da0697bdSScott Teel 		return -EACCES;
325da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
326da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
327da0697bdSScott Teel 	tmpbuf[len] = '\0';
328da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
329da0697bdSScott Teel 		return -EINVAL;
330da0697bdSScott Teel 	h = shost_to_hba(shost);
331da0697bdSScott Teel 	h->acciopath_status = !!status;
332da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
333da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
334da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
335da0697bdSScott Teel 	return count;
336da0697bdSScott Teel }
337da0697bdSScott Teel 
3382ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
3392ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
3402ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
3412ba8bfc8SStephen M. Cameron {
3422ba8bfc8SStephen M. Cameron 	int debug_level, len;
3432ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
3442ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
3452ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
3462ba8bfc8SStephen M. Cameron 
3472ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
3482ba8bfc8SStephen M. Cameron 		return -EACCES;
3492ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
3502ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
3512ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
3522ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
3532ba8bfc8SStephen M. Cameron 		return -EINVAL;
3542ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
3552ba8bfc8SStephen M. Cameron 		debug_level = 0;
3562ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
3572ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
3582ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
3592ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
3602ba8bfc8SStephen M. Cameron 	return count;
3612ba8bfc8SStephen M. Cameron }
3622ba8bfc8SStephen M. Cameron 
363edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
364edd16368SStephen M. Cameron 				 struct device_attribute *attr,
365edd16368SStephen M. Cameron 				 const char *buf, size_t count)
366edd16368SStephen M. Cameron {
367edd16368SStephen M. Cameron 	struct ctlr_info *h;
368edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
369a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
37031468401SMike Miller 	hpsa_scan_start(h->scsi_host);
371edd16368SStephen M. Cameron 	return count;
372edd16368SStephen M. Cameron }
373edd16368SStephen M. Cameron 
374d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
375d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
376d28ce020SStephen M. Cameron {
377d28ce020SStephen M. Cameron 	struct ctlr_info *h;
378d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
379d28ce020SStephen M. Cameron 	unsigned char *fwrev;
380d28ce020SStephen M. Cameron 
381d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
382d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
383d28ce020SStephen M. Cameron 		return 0;
384d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
385d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
386d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
387d28ce020SStephen M. Cameron }
388d28ce020SStephen M. Cameron 
38994a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
39094a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
39194a13649SStephen M. Cameron {
39294a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
39394a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
39494a13649SStephen M. Cameron 
3950cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
3960cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
39794a13649SStephen M. Cameron }
39894a13649SStephen M. Cameron 
399745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
400745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
401745a7a25SStephen M. Cameron {
402745a7a25SStephen M. Cameron 	struct ctlr_info *h;
403745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
404745a7a25SStephen M. Cameron 
405745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
406745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
407960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
408745a7a25SStephen M. Cameron 			"performant" : "simple");
409745a7a25SStephen M. Cameron }
410745a7a25SStephen M. Cameron 
411da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
412da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
413da0697bdSScott Teel {
414da0697bdSScott Teel 	struct ctlr_info *h;
415da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
416da0697bdSScott Teel 
417da0697bdSScott Teel 	h = shost_to_hba(shost);
418da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
419da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
420da0697bdSScott Teel }
421da0697bdSScott Teel 
42246380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
423941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
424941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
425941b1cdaSStephen M. Cameron 	0x324b103C, /* SmartArray P711m */
426941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
427941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
428941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
429941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
430941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
431941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
432941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
433941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
434941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
435941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
4367af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
437941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
438941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
4395a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
4405a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
4415a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
4425a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
4435a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
4445a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
445941b1cdaSStephen M. Cameron };
446941b1cdaSStephen M. Cameron 
44746380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
44846380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
4497af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
4505a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
4515a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
4525a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
4535a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
4545a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
4555a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
45646380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
45746380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
45846380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
45946380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
46046380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
46146380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
46246380786SStephen M. Cameron 	 */
46346380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
46446380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
46546380786SStephen M. Cameron };
46646380786SStephen M. Cameron 
46746380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id)
468941b1cdaSStephen M. Cameron {
469941b1cdaSStephen M. Cameron 	int i;
470941b1cdaSStephen M. Cameron 
471941b1cdaSStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++)
47246380786SStephen M. Cameron 		if (unresettable_controller[i] == board_id)
473941b1cdaSStephen M. Cameron 			return 0;
474941b1cdaSStephen M. Cameron 	return 1;
475941b1cdaSStephen M. Cameron }
476941b1cdaSStephen M. Cameron 
47746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
47846380786SStephen M. Cameron {
47946380786SStephen M. Cameron 	int i;
48046380786SStephen M. Cameron 
48146380786SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++)
48246380786SStephen M. Cameron 		if (soft_unresettable_controller[i] == board_id)
48346380786SStephen M. Cameron 			return 0;
48446380786SStephen M. Cameron 	return 1;
48546380786SStephen M. Cameron }
48646380786SStephen M. Cameron 
48746380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
48846380786SStephen M. Cameron {
48946380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
49046380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
49146380786SStephen M. Cameron }
49246380786SStephen M. Cameron 
493941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
494941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
495941b1cdaSStephen M. Cameron {
496941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
497941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
498941b1cdaSStephen M. Cameron 
499941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
50046380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
501941b1cdaSStephen M. Cameron }
502941b1cdaSStephen M. Cameron 
503edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
504edd16368SStephen M. Cameron {
505edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
506edd16368SStephen M. Cameron }
507edd16368SStephen M. Cameron 
508f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
509f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
510edd16368SStephen M. Cameron };
5116b80b18fSScott Teel #define HPSA_RAID_0	0
5126b80b18fSScott Teel #define HPSA_RAID_4	1
5136b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
5146b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
5156b80b18fSScott Teel #define HPSA_RAID_51	4
5166b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
5176b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
518edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
519edd16368SStephen M. Cameron 
520edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
521edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
522edd16368SStephen M. Cameron {
523edd16368SStephen M. Cameron 	ssize_t l = 0;
52482a72c0aSStephen M. Cameron 	unsigned char rlevel;
525edd16368SStephen M. Cameron 	struct ctlr_info *h;
526edd16368SStephen M. Cameron 	struct scsi_device *sdev;
527edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
528edd16368SStephen M. Cameron 	unsigned long flags;
529edd16368SStephen M. Cameron 
530edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
531edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
532edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
533edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
534edd16368SStephen M. Cameron 	if (!hdev) {
535edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
536edd16368SStephen M. Cameron 		return -ENODEV;
537edd16368SStephen M. Cameron 	}
538edd16368SStephen M. Cameron 
539edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
540edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
541edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
542edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
543edd16368SStephen M. Cameron 		return l;
544edd16368SStephen M. Cameron 	}
545edd16368SStephen M. Cameron 
546edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
547edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
54882a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
549edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
550edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
551edd16368SStephen M. Cameron 	return l;
552edd16368SStephen M. Cameron }
553edd16368SStephen M. Cameron 
554edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
555edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
556edd16368SStephen M. Cameron {
557edd16368SStephen M. Cameron 	struct ctlr_info *h;
558edd16368SStephen M. Cameron 	struct scsi_device *sdev;
559edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
560edd16368SStephen M. Cameron 	unsigned long flags;
561edd16368SStephen M. Cameron 	unsigned char lunid[8];
562edd16368SStephen M. Cameron 
563edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
564edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
565edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
566edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
567edd16368SStephen M. Cameron 	if (!hdev) {
568edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
569edd16368SStephen M. Cameron 		return -ENODEV;
570edd16368SStephen M. Cameron 	}
571edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
572edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
573edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
574edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
575edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
576edd16368SStephen M. Cameron }
577edd16368SStephen M. Cameron 
578edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
579edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
580edd16368SStephen M. Cameron {
581edd16368SStephen M. Cameron 	struct ctlr_info *h;
582edd16368SStephen M. Cameron 	struct scsi_device *sdev;
583edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
584edd16368SStephen M. Cameron 	unsigned long flags;
585edd16368SStephen M. Cameron 	unsigned char sn[16];
586edd16368SStephen M. Cameron 
587edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
588edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
589edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
590edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
591edd16368SStephen M. Cameron 	if (!hdev) {
592edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
593edd16368SStephen M. Cameron 		return -ENODEV;
594edd16368SStephen M. Cameron 	}
595edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
596edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
597edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
598edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
599edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
600edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
601edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
602edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
603edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
604edd16368SStephen M. Cameron }
605edd16368SStephen M. Cameron 
606c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
607c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
608c1988684SScott Teel {
609c1988684SScott Teel 	struct ctlr_info *h;
610c1988684SScott Teel 	struct scsi_device *sdev;
611c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
612c1988684SScott Teel 	unsigned long flags;
613c1988684SScott Teel 	int offload_enabled;
614c1988684SScott Teel 
615c1988684SScott Teel 	sdev = to_scsi_device(dev);
616c1988684SScott Teel 	h = sdev_to_hba(sdev);
617c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
618c1988684SScott Teel 	hdev = sdev->hostdata;
619c1988684SScott Teel 	if (!hdev) {
620c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
621c1988684SScott Teel 		return -ENODEV;
622c1988684SScott Teel 	}
623c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
624c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
625c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
626c1988684SScott Teel }
627c1988684SScott Teel 
6283f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
6293f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
6303f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
6313f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
632c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
633c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
634da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
635da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
636da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
6372ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
6382ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
6393f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
6403f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
6413f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
6423f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
6433f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
6443f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
645941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
646941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
6473f5eac3aSStephen M. Cameron 
6483f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
6493f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
6503f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
6513f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
652c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
6533f5eac3aSStephen M. Cameron 	NULL,
6543f5eac3aSStephen M. Cameron };
6553f5eac3aSStephen M. Cameron 
6563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
6573f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
6583f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
6593f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
6603f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
661941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
662da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
6632ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
6643f5eac3aSStephen M. Cameron 	NULL,
6653f5eac3aSStephen M. Cameron };
6663f5eac3aSStephen M. Cameron 
6673f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
6683f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
669f79cfec6SStephen M. Cameron 	.name			= HPSA,
670f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
6713f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
6723f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
6733f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
6747c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
6753f5eac3aSStephen M. Cameron 	.this_id		= -1,
6763f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
67775167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
6783f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
6793f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
6803f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
6813f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
6823f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
6833f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
6843f5eac3aSStephen M. Cameron #endif
6853f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
6863f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
687c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
68854b2b50cSMartin K. Petersen 	.no_write_same = 1,
6893f5eac3aSStephen M. Cameron };
6903f5eac3aSStephen M. Cameron 
691254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
6923f5eac3aSStephen M. Cameron {
6933f5eac3aSStephen M. Cameron 	u32 a;
694072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
6953f5eac3aSStephen M. Cameron 
696e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
697e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
698e1f7de0cSMatt Gates 
6993f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
700254f796bSMatt Gates 		return h->access.command_completed(h, q);
7013f5eac3aSStephen M. Cameron 
702254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
703254f796bSMatt Gates 		a = rq->head[rq->current_entry];
704254f796bSMatt Gates 		rq->current_entry++;
7050cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
7063f5eac3aSStephen M. Cameron 	} else {
7073f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
7083f5eac3aSStephen M. Cameron 	}
7093f5eac3aSStephen M. Cameron 	/* Check for wraparound */
710254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
711254f796bSMatt Gates 		rq->current_entry = 0;
712254f796bSMatt Gates 		rq->wraparound ^= 1;
7133f5eac3aSStephen M. Cameron 	}
7143f5eac3aSStephen M. Cameron 	return a;
7153f5eac3aSStephen M. Cameron }
7163f5eac3aSStephen M. Cameron 
717c349775eSScott Teel /*
718c349775eSScott Teel  * There are some special bits in the bus address of the
719c349775eSScott Teel  * command that we have to set for the controller to know
720c349775eSScott Teel  * how to process the command:
721c349775eSScott Teel  *
722c349775eSScott Teel  * Normal performant mode:
723c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
724c349775eSScott Teel  * bits 1-3 = block fetch table entry
725c349775eSScott Teel  * bits 4-6 = command type (== 0)
726c349775eSScott Teel  *
727c349775eSScott Teel  * ioaccel1 mode:
728c349775eSScott Teel  * bit 0 = "performant mode" bit.
729c349775eSScott Teel  * bits 1-3 = block fetch table entry
730c349775eSScott Teel  * bits 4-6 = command type (== 110)
731c349775eSScott Teel  * (command type is needed because ioaccel1 mode
732c349775eSScott Teel  * commands are submitted through the same register as normal
733c349775eSScott Teel  * mode commands, so this is how the controller knows whether
734c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
735c349775eSScott Teel  *
736c349775eSScott Teel  * ioaccel2 mode:
737c349775eSScott Teel  * bit 0 = "performant mode" bit.
738c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
739c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
740c349775eSScott Teel  * a separate special register for submitting commands.
741c349775eSScott Teel  */
742c349775eSScott Teel 
7433f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant
7443f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
7453f5eac3aSStephen M. Cameron  * register number
7463f5eac3aSStephen M. Cameron  */
7473f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c)
7483f5eac3aSStephen M. Cameron {
749254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
7503f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
751eee0f03aSHannes Reinecke 		if (likely(h->msix_vector > 0))
752254f796bSMatt Gates 			c->Header.ReplyQueue =
753804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
754254f796bSMatt Gates 	}
7553f5eac3aSStephen M. Cameron }
7563f5eac3aSStephen M. Cameron 
757c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
758c349775eSScott Teel 						struct CommandList *c)
759c349775eSScott Teel {
760c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
761c349775eSScott Teel 
762c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
763c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
764c349775eSScott Teel 	 */
765c349775eSScott Teel 	cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
766c349775eSScott Teel 	/* Set the bits in the address sent down to include:
767c349775eSScott Teel 	 *  - performant mode bit (bit 0)
768c349775eSScott Teel 	 *  - pull count (bits 1-3)
769c349775eSScott Teel 	 *  - command type (bits 4-6)
770c349775eSScott Teel 	 */
771c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
772c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
773c349775eSScott Teel }
774c349775eSScott Teel 
775c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
776c349775eSScott Teel 						struct CommandList *c)
777c349775eSScott Teel {
778c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
779c349775eSScott Teel 
780c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
781c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
782c349775eSScott Teel 	 */
783c349775eSScott Teel 	cp->reply_queue = smp_processor_id() % h->nreply_queues;
784c349775eSScott Teel 	/* Set the bits in the address sent down to include:
785c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
786c349775eSScott Teel 	 *  - pull count (bits 0-3)
787c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
788c349775eSScott Teel 	 */
789c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
790c349775eSScott Teel }
791c349775eSScott Teel 
792e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
793e85c5974SStephen M. Cameron {
794e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
795e85c5974SStephen M. Cameron }
796e85c5974SStephen M. Cameron 
797e85c5974SStephen M. Cameron /*
798e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
799e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
800e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
801e85c5974SStephen M. Cameron  */
802e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
803e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
804e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
805e85c5974SStephen M. Cameron 		struct CommandList *c)
806e85c5974SStephen M. Cameron {
807e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
808e85c5974SStephen M. Cameron 		return;
809e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
810e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
811e85c5974SStephen M. Cameron }
812e85c5974SStephen M. Cameron 
813e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
814e85c5974SStephen M. Cameron 		struct CommandList *c)
815e85c5974SStephen M. Cameron {
816e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
817e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
818e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
819e85c5974SStephen M. Cameron }
820e85c5974SStephen M. Cameron 
8213f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h,
8223f5eac3aSStephen M. Cameron 	struct CommandList *c)
8233f5eac3aSStephen M. Cameron {
824c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
825c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
826c349775eSScott Teel 	switch (c->cmd_type) {
827c349775eSScott Teel 	case CMD_IOACCEL1:
828c349775eSScott Teel 		set_ioaccel1_performant_mode(h, c);
829c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
830c349775eSScott Teel 		break;
831c349775eSScott Teel 	case CMD_IOACCEL2:
832c349775eSScott Teel 		set_ioaccel2_performant_mode(h, c);
833c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
834c349775eSScott Teel 		break;
835c349775eSScott Teel 	default:
8363f5eac3aSStephen M. Cameron 		set_performant_mode(h, c);
837f2405db8SDon Brace 		h->access.submit_command(h, c);
8383f5eac3aSStephen M. Cameron 	}
839c05e8866SStephen Cameron }
8403f5eac3aSStephen M. Cameron 
8413f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
8423f5eac3aSStephen M. Cameron {
8433f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
8443f5eac3aSStephen M. Cameron }
8453f5eac3aSStephen M. Cameron 
8463f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
8473f5eac3aSStephen M. Cameron {
8483f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
8493f5eac3aSStephen M. Cameron 		return 0;
8503f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
8513f5eac3aSStephen M. Cameron 		return 1;
8523f5eac3aSStephen M. Cameron 	return 0;
8533f5eac3aSStephen M. Cameron }
8543f5eac3aSStephen M. Cameron 
855edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
856edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
857edd16368SStephen M. Cameron {
858edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
859edd16368SStephen M. Cameron 	 * assumes h->devlock is held
860edd16368SStephen M. Cameron 	 */
861edd16368SStephen M. Cameron 	int i, found = 0;
862cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
863edd16368SStephen M. Cameron 
864263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
865edd16368SStephen M. Cameron 
866edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
867edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
868263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
869edd16368SStephen M. Cameron 	}
870edd16368SStephen M. Cameron 
871263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
872263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
873edd16368SStephen M. Cameron 		/* *bus = 1; */
874edd16368SStephen M. Cameron 		*target = i;
875edd16368SStephen M. Cameron 		*lun = 0;
876edd16368SStephen M. Cameron 		found = 1;
877edd16368SStephen M. Cameron 	}
878edd16368SStephen M. Cameron 	return !found;
879edd16368SStephen M. Cameron }
880edd16368SStephen M. Cameron 
881edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
882edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
883edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
884edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
885edd16368SStephen M. Cameron {
886edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
887edd16368SStephen M. Cameron 	int n = h->ndevices;
888edd16368SStephen M. Cameron 	int i;
889edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
890edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
891edd16368SStephen M. Cameron 
892cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
893edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
894edd16368SStephen M. Cameron 			"inaccessible.\n");
895edd16368SStephen M. Cameron 		return -1;
896edd16368SStephen M. Cameron 	}
897edd16368SStephen M. Cameron 
898edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
899edd16368SStephen M. Cameron 	if (device->lun != -1)
900edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
901edd16368SStephen M. Cameron 		goto lun_assigned;
902edd16368SStephen M. Cameron 
903edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
904edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
9052b08b3e9SDon Brace 	 * unit no, zero otherwise.
906edd16368SStephen M. Cameron 	 */
907edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
908edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
909edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
910edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
911edd16368SStephen M. Cameron 			return -1;
912edd16368SStephen M. Cameron 		goto lun_assigned;
913edd16368SStephen M. Cameron 	}
914edd16368SStephen M. Cameron 
915edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
916edd16368SStephen M. Cameron 	 * Search through our list and find the device which
917edd16368SStephen M. Cameron 	 * has the same 8 byte LUN address, excepting byte 4.
918edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
919edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
920edd16368SStephen M. Cameron 	 */
921edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
922edd16368SStephen M. Cameron 	addr1[4] = 0;
923edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
924edd16368SStephen M. Cameron 		sd = h->dev[i];
925edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
926edd16368SStephen M. Cameron 		addr2[4] = 0;
927edd16368SStephen M. Cameron 		/* differ only in byte 4? */
928edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
929edd16368SStephen M. Cameron 			device->bus = sd->bus;
930edd16368SStephen M. Cameron 			device->target = sd->target;
931edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
932edd16368SStephen M. Cameron 			break;
933edd16368SStephen M. Cameron 		}
934edd16368SStephen M. Cameron 	}
935edd16368SStephen M. Cameron 	if (device->lun == -1) {
936edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
937edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
938edd16368SStephen M. Cameron 			"configuration.\n");
939edd16368SStephen M. Cameron 			return -1;
940edd16368SStephen M. Cameron 	}
941edd16368SStephen M. Cameron 
942edd16368SStephen M. Cameron lun_assigned:
943edd16368SStephen M. Cameron 
944edd16368SStephen M. Cameron 	h->dev[n] = device;
945edd16368SStephen M. Cameron 	h->ndevices++;
946edd16368SStephen M. Cameron 	added[*nadded] = device;
947edd16368SStephen M. Cameron 	(*nadded)++;
948edd16368SStephen M. Cameron 
949edd16368SStephen M. Cameron 	/* initially, (before registering with scsi layer) we don't
950edd16368SStephen M. Cameron 	 * know our hostno and we don't want to print anything first
951edd16368SStephen M. Cameron 	 * time anyway (the scsi layer's inquiries will show that info)
952edd16368SStephen M. Cameron 	 */
953edd16368SStephen M. Cameron 	/* if (hostno != -1) */
954edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n",
955edd16368SStephen M. Cameron 			scsi_device_type(device->devtype), hostno,
956edd16368SStephen M. Cameron 			device->bus, device->target, device->lun);
957edd16368SStephen M. Cameron 	return 0;
958edd16368SStephen M. Cameron }
959edd16368SStephen M. Cameron 
960bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
961bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
962bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
963bd9244f7SScott Teel {
964bd9244f7SScott Teel 	/* assumes h->devlock is held */
965bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
966bd9244f7SScott Teel 
967bd9244f7SScott Teel 	/* Raid level changed. */
968bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
969250fb125SStephen M. Cameron 
97003383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
97103383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
97203383736SDon Brace 		/*
97303383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
97403383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
97503383736SDon Brace 		 * offload_config were set, raid map data had better be
97603383736SDon Brace 		 * the same as it was before.  if raid map data is changed
97703383736SDon Brace 		 * then it had better be the case that
97803383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
97903383736SDon Brace 		 */
9809fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
98103383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
98203383736SDon Brace 		wmb(); /* ensure raid map updated prior to ->offload_enabled */
98303383736SDon Brace 	}
98403383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
98503383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
98603383736SDon Brace 	h->dev[entry]->offload_enabled = new_entry->offload_enabled;
98703383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
988250fb125SStephen M. Cameron 
989bd9244f7SScott Teel 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n",
990bd9244f7SScott Teel 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
991bd9244f7SScott Teel 		new_entry->target, new_entry->lun);
992bd9244f7SScott Teel }
993bd9244f7SScott Teel 
9942a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
9952a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
9962a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
9972a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
9982a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
9992a8ccf31SStephen M. Cameron {
10002a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1001cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
10022a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
10032a8ccf31SStephen M. Cameron 	(*nremoved)++;
100401350d05SStephen M. Cameron 
100501350d05SStephen M. Cameron 	/*
100601350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
100701350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
100801350d05SStephen M. Cameron 	 */
100901350d05SStephen M. Cameron 	if (new_entry->target == -1) {
101001350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
101101350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
101201350d05SStephen M. Cameron 	}
101301350d05SStephen M. Cameron 
10142a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
10152a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
10162a8ccf31SStephen M. Cameron 	(*nadded)++;
10172a8ccf31SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n",
10182a8ccf31SStephen M. Cameron 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
10192a8ccf31SStephen M. Cameron 			new_entry->target, new_entry->lun);
10202a8ccf31SStephen M. Cameron }
10212a8ccf31SStephen M. Cameron 
1022edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
1023edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
1024edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1025edd16368SStephen M. Cameron {
1026edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1027edd16368SStephen M. Cameron 	int i;
1028edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1029edd16368SStephen M. Cameron 
1030cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1031edd16368SStephen M. Cameron 
1032edd16368SStephen M. Cameron 	sd = h->dev[entry];
1033edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1034edd16368SStephen M. Cameron 	(*nremoved)++;
1035edd16368SStephen M. Cameron 
1036edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1037edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1038edd16368SStephen M. Cameron 	h->ndevices--;
1039edd16368SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n",
1040edd16368SStephen M. Cameron 		scsi_device_type(sd->devtype), hostno, sd->bus, sd->target,
1041edd16368SStephen M. Cameron 		sd->lun);
1042edd16368SStephen M. Cameron }
1043edd16368SStephen M. Cameron 
1044edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1045edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1046edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1047edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1048edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1049edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1050edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1051edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1052edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1053edd16368SStephen M. Cameron 
1054edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1055edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1056edd16368SStephen M. Cameron {
1057edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1058edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1059edd16368SStephen M. Cameron 	 */
1060edd16368SStephen M. Cameron 	unsigned long flags;
1061edd16368SStephen M. Cameron 	int i, j;
1062edd16368SStephen M. Cameron 
1063edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1064edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1065edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1066edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1067edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1068edd16368SStephen M. Cameron 			h->ndevices--;
1069edd16368SStephen M. Cameron 			break;
1070edd16368SStephen M. Cameron 		}
1071edd16368SStephen M. Cameron 	}
1072edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1073edd16368SStephen M. Cameron 	kfree(added);
1074edd16368SStephen M. Cameron }
1075edd16368SStephen M. Cameron 
1076edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1077edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1078edd16368SStephen M. Cameron {
1079edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1080edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1081edd16368SStephen M. Cameron 	 * to differ first
1082edd16368SStephen M. Cameron 	 */
1083edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1084edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1085edd16368SStephen M. Cameron 		return 0;
1086edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1087edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1088edd16368SStephen M. Cameron 		return 0;
1089edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1090edd16368SStephen M. Cameron 		return 0;
1091edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1092edd16368SStephen M. Cameron 		return 0;
1093edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1094edd16368SStephen M. Cameron 		return 0;
1095edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1096edd16368SStephen M. Cameron 		return 0;
1097edd16368SStephen M. Cameron 	return 1;
1098edd16368SStephen M. Cameron }
1099edd16368SStephen M. Cameron 
1100bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1101bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1102bd9244f7SScott Teel {
1103bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1104bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1105bd9244f7SScott Teel 	 * needs to be told anything about the change.
1106bd9244f7SScott Teel 	 */
1107bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1108bd9244f7SScott Teel 		return 1;
1109250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1110250fb125SStephen M. Cameron 		return 1;
1111250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1112250fb125SStephen M. Cameron 		return 1;
111303383736SDon Brace 	if (dev1->queue_depth != dev2->queue_depth)
111403383736SDon Brace 		return 1;
1115bd9244f7SScott Teel 	return 0;
1116bd9244f7SScott Teel }
1117bd9244f7SScott Teel 
1118edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1119edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1120edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1121bd9244f7SScott Teel  * location in *index.
1122bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1123bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1124bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1125edd16368SStephen M. Cameron  */
1126edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1127edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1128edd16368SStephen M. Cameron 	int *index)
1129edd16368SStephen M. Cameron {
1130edd16368SStephen M. Cameron 	int i;
1131edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1132edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1133edd16368SStephen M. Cameron #define DEVICE_SAME 2
1134bd9244f7SScott Teel #define DEVICE_UPDATED 3
1135edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
113623231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
113723231048SStephen M. Cameron 			continue;
1138edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1139edd16368SStephen M. Cameron 			*index = i;
1140bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1141bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1142bd9244f7SScott Teel 					return DEVICE_UPDATED;
1143edd16368SStephen M. Cameron 				return DEVICE_SAME;
1144bd9244f7SScott Teel 			} else {
11459846590eSStephen M. Cameron 				/* Keep offline devices offline */
11469846590eSStephen M. Cameron 				if (needle->volume_offline)
11479846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1148edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1149edd16368SStephen M. Cameron 			}
1150edd16368SStephen M. Cameron 		}
1151bd9244f7SScott Teel 	}
1152edd16368SStephen M. Cameron 	*index = -1;
1153edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1154edd16368SStephen M. Cameron }
1155edd16368SStephen M. Cameron 
11569846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
11579846590eSStephen M. Cameron 					unsigned char scsi3addr[])
11589846590eSStephen M. Cameron {
11599846590eSStephen M. Cameron 	struct offline_device_entry *device;
11609846590eSStephen M. Cameron 	unsigned long flags;
11619846590eSStephen M. Cameron 
11629846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
11639846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
11649846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
11659846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
11669846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
11679846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
11689846590eSStephen M. Cameron 			return;
11699846590eSStephen M. Cameron 		}
11709846590eSStephen M. Cameron 	}
11719846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
11729846590eSStephen M. Cameron 
11739846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
11749846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
11759846590eSStephen M. Cameron 	if (!device) {
11769846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
11779846590eSStephen M. Cameron 		return;
11789846590eSStephen M. Cameron 	}
11799846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
11809846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
11819846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
11829846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
11839846590eSStephen M. Cameron }
11849846590eSStephen M. Cameron 
11859846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
11869846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
11879846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
11889846590eSStephen M. Cameron {
11899846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
11909846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
11919846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
11929846590eSStephen M. Cameron 			h->scsi_host->host_no,
11939846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
11949846590eSStephen M. Cameron 	switch (sd->volume_offline) {
11959846590eSStephen M. Cameron 	case HPSA_LV_OK:
11969846590eSStephen M. Cameron 		break;
11979846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
11989846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
11999846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
12009846590eSStephen M. Cameron 			h->scsi_host->host_no,
12019846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12029846590eSStephen M. Cameron 		break;
12039846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
12049846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12059846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n",
12069846590eSStephen M. Cameron 			h->scsi_host->host_no,
12079846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12089846590eSStephen M. Cameron 		break;
12099846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
12109846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12119846590eSStephen M. Cameron 				"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
12129846590eSStephen M. Cameron 				h->scsi_host->host_no,
12139846590eSStephen M. Cameron 				sd->bus, sd->target, sd->lun);
12149846590eSStephen M. Cameron 		break;
12159846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
12169846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12179846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
12189846590eSStephen M. Cameron 			h->scsi_host->host_no,
12199846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12209846590eSStephen M. Cameron 		break;
12219846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
12229846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12239846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
12249846590eSStephen M. Cameron 			h->scsi_host->host_no,
12259846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12269846590eSStephen M. Cameron 		break;
12279846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
12289846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12299846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
12309846590eSStephen M. Cameron 			h->scsi_host->host_no,
12319846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12329846590eSStephen M. Cameron 		break;
12339846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
12349846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12359846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
12369846590eSStephen M. Cameron 			h->scsi_host->host_no,
12379846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12389846590eSStephen M. Cameron 		break;
12399846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
12409846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12419846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
12429846590eSStephen M. Cameron 			h->scsi_host->host_no,
12439846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12449846590eSStephen M. Cameron 		break;
12459846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
12469846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12479846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
12489846590eSStephen M. Cameron 			h->scsi_host->host_no,
12499846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12509846590eSStephen M. Cameron 		break;
12519846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
12529846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
12539846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
12549846590eSStephen M. Cameron 			h->scsi_host->host_no,
12559846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
12569846590eSStephen M. Cameron 		break;
12579846590eSStephen M. Cameron 	}
12589846590eSStephen M. Cameron }
12599846590eSStephen M. Cameron 
126003383736SDon Brace /*
126103383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
126203383736SDon Brace  * raid offload configured.
126303383736SDon Brace  */
126403383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
126503383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
126603383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
126703383736SDon Brace {
126803383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
126903383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
127003383736SDon Brace 	int i, j;
127103383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
127203383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
127303383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
127403383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
127503383736SDon Brace 				total_disks_per_row;
127603383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
127703383736SDon Brace 				total_disks_per_row;
127803383736SDon Brace 	int qdepth;
127903383736SDon Brace 
128003383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
128103383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
128203383736SDon Brace 
128303383736SDon Brace 	qdepth = 0;
128403383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
128503383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
128603383736SDon Brace 		if (!logical_drive->offload_config)
128703383736SDon Brace 			continue;
128803383736SDon Brace 		for (j = 0; j < ndevices; j++) {
128903383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
129003383736SDon Brace 				continue;
129103383736SDon Brace 			if (is_logical_dev_addr_mode(dev[j]->scsi3addr))
129203383736SDon Brace 				continue;
129303383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
129403383736SDon Brace 				continue;
129503383736SDon Brace 
129603383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
129703383736SDon Brace 			if (i < nphys_disk)
129803383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
129903383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
130003383736SDon Brace 			break;
130103383736SDon Brace 		}
130203383736SDon Brace 
130303383736SDon Brace 		/*
130403383736SDon Brace 		 * This can happen if a physical drive is removed and
130503383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
130603383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
130703383736SDon Brace 		 * present.  And in that case offload_enabled should already
130803383736SDon Brace 		 * be 0, but we'll turn it off here just in case
130903383736SDon Brace 		 */
131003383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
131103383736SDon Brace 			logical_drive->offload_enabled = 0;
131203383736SDon Brace 			logical_drive->queue_depth = h->nr_cmds;
131303383736SDon Brace 		}
131403383736SDon Brace 	}
131503383736SDon Brace 	if (nraid_map_entries)
131603383736SDon Brace 		/*
131703383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
131803383736SDon Brace 		 * way too high for partial stripe writes
131903383736SDon Brace 		 */
132003383736SDon Brace 		logical_drive->queue_depth = qdepth;
132103383736SDon Brace 	else
132203383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
132303383736SDon Brace }
132403383736SDon Brace 
132503383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
132603383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
132703383736SDon Brace {
132803383736SDon Brace 	int i;
132903383736SDon Brace 
133003383736SDon Brace 	for (i = 0; i < ndevices; i++) {
133103383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
133203383736SDon Brace 			continue;
133303383736SDon Brace 		if (!is_logical_dev_addr_mode(dev[i]->scsi3addr))
133403383736SDon Brace 			continue;
133503383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
133603383736SDon Brace 	}
133703383736SDon Brace }
133803383736SDon Brace 
13394967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1340edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1341edd16368SStephen M. Cameron {
1342edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1343edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1344edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1345edd16368SStephen M. Cameron 	 */
1346edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1347edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1348edd16368SStephen M. Cameron 	unsigned long flags;
1349edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1350edd16368SStephen M. Cameron 	int nadded, nremoved;
1351edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1352edd16368SStephen M. Cameron 
1353cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1354cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1355edd16368SStephen M. Cameron 
1356edd16368SStephen M. Cameron 	if (!added || !removed) {
1357edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1358edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1359edd16368SStephen M. Cameron 		goto free_and_out;
1360edd16368SStephen M. Cameron 	}
1361edd16368SStephen M. Cameron 
1362edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1363edd16368SStephen M. Cameron 
1364edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1365edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1366edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1367edd16368SStephen M. Cameron 	 * info and add the new device info.
1368bd9244f7SScott Teel 	 * If minor device attributes change, just update
1369bd9244f7SScott Teel 	 * the existing device structure.
1370edd16368SStephen M. Cameron 	 */
1371edd16368SStephen M. Cameron 	i = 0;
1372edd16368SStephen M. Cameron 	nremoved = 0;
1373edd16368SStephen M. Cameron 	nadded = 0;
1374edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1375edd16368SStephen M. Cameron 		csd = h->dev[i];
1376edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1377edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1378edd16368SStephen M. Cameron 			changes++;
1379edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1380edd16368SStephen M. Cameron 				removed, &nremoved);
1381edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1382edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1383edd16368SStephen M. Cameron 			changes++;
13842a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
13852a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1386c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1387c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1388c7f172dcSStephen M. Cameron 			 */
1389c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1390bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1391bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1392edd16368SStephen M. Cameron 		}
1393edd16368SStephen M. Cameron 		i++;
1394edd16368SStephen M. Cameron 	}
1395edd16368SStephen M. Cameron 
1396edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1397edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1398edd16368SStephen M. Cameron 	 */
1399edd16368SStephen M. Cameron 
1400edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1401edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1402edd16368SStephen M. Cameron 			continue;
14039846590eSStephen M. Cameron 
14049846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
14059846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
14069846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
14079846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
14089846590eSStephen M. Cameron 		 */
14099846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
14109846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
14119846590eSStephen M. Cameron 			dev_info(&h->pdev->dev, "c%db%dt%dl%d: temporarily offline\n",
14129846590eSStephen M. Cameron 				h->scsi_host->host_no,
14139846590eSStephen M. Cameron 				sd[i]->bus, sd[i]->target, sd[i]->lun);
14149846590eSStephen M. Cameron 			continue;
14159846590eSStephen M. Cameron 		}
14169846590eSStephen M. Cameron 
1417edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1418edd16368SStephen M. Cameron 					h->ndevices, &entry);
1419edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1420edd16368SStephen M. Cameron 			changes++;
1421edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1422edd16368SStephen M. Cameron 				added, &nadded) != 0)
1423edd16368SStephen M. Cameron 				break;
1424edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1425edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1426edd16368SStephen M. Cameron 			/* should never happen... */
1427edd16368SStephen M. Cameron 			changes++;
1428edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1429edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1430edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1431edd16368SStephen M. Cameron 		}
1432edd16368SStephen M. Cameron 	}
1433edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1434edd16368SStephen M. Cameron 
14359846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
14369846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
14379846590eSStephen M. Cameron 	 * so don't touch h->dev[]
14389846590eSStephen M. Cameron 	 */
14399846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
14409846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
14419846590eSStephen M. Cameron 			continue;
14429846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
14439846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
14449846590eSStephen M. Cameron 	}
14459846590eSStephen M. Cameron 
1446edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1447edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1448edd16368SStephen M. Cameron 	 * first time through.
1449edd16368SStephen M. Cameron 	 */
1450edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1451edd16368SStephen M. Cameron 		goto free_and_out;
1452edd16368SStephen M. Cameron 
1453edd16368SStephen M. Cameron 	sh = h->scsi_host;
1454edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1455edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
1456edd16368SStephen M. Cameron 		struct scsi_device *sdev =
1457edd16368SStephen M. Cameron 			scsi_device_lookup(sh, removed[i]->bus,
1458edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1459edd16368SStephen M. Cameron 		if (sdev != NULL) {
1460edd16368SStephen M. Cameron 			scsi_remove_device(sdev);
1461edd16368SStephen M. Cameron 			scsi_device_put(sdev);
1462edd16368SStephen M. Cameron 		} else {
1463edd16368SStephen M. Cameron 			/* We don't expect to get here.
1464edd16368SStephen M. Cameron 			 * future cmds to this device will get selection
1465edd16368SStephen M. Cameron 			 * timeout as if the device was gone.
1466edd16368SStephen M. Cameron 			 */
1467edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d "
1468edd16368SStephen M. Cameron 				" for removal.", hostno, removed[i]->bus,
1469edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1470edd16368SStephen M. Cameron 		}
1471edd16368SStephen M. Cameron 		kfree(removed[i]);
1472edd16368SStephen M. Cameron 		removed[i] = NULL;
1473edd16368SStephen M. Cameron 	}
1474edd16368SStephen M. Cameron 
1475edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1476edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1477edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1478edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1479edd16368SStephen M. Cameron 			continue;
1480edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, "
1481edd16368SStephen M. Cameron 			"device not added.\n", hostno, added[i]->bus,
1482edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun);
1483edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1484edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1485edd16368SStephen M. Cameron 		 */
1486edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1487edd16368SStephen M. Cameron 	}
1488edd16368SStephen M. Cameron 
1489edd16368SStephen M. Cameron free_and_out:
1490edd16368SStephen M. Cameron 	kfree(added);
1491edd16368SStephen M. Cameron 	kfree(removed);
1492edd16368SStephen M. Cameron }
1493edd16368SStephen M. Cameron 
1494edd16368SStephen M. Cameron /*
14959e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1496edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1497edd16368SStephen M. Cameron  */
1498edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1499edd16368SStephen M. Cameron 	int bus, int target, int lun)
1500edd16368SStephen M. Cameron {
1501edd16368SStephen M. Cameron 	int i;
1502edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1503edd16368SStephen M. Cameron 
1504edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1505edd16368SStephen M. Cameron 		sd = h->dev[i];
1506edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1507edd16368SStephen M. Cameron 			return sd;
1508edd16368SStephen M. Cameron 	}
1509edd16368SStephen M. Cameron 	return NULL;
1510edd16368SStephen M. Cameron }
1511edd16368SStephen M. Cameron 
1512edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */
1513edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1514edd16368SStephen M. Cameron {
1515edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1516edd16368SStephen M. Cameron 	unsigned long flags;
1517edd16368SStephen M. Cameron 	struct ctlr_info *h;
1518edd16368SStephen M. Cameron 
1519edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1520edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1521edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1522edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
152303383736SDon Brace 	if (sd != NULL) {
1524edd16368SStephen M. Cameron 		sdev->hostdata = sd;
152503383736SDon Brace 		if (sd->queue_depth)
152603383736SDon Brace 			scsi_change_queue_depth(sdev, sd->queue_depth);
152703383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
152803383736SDon Brace 	}
1529edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1530edd16368SStephen M. Cameron 	return 0;
1531edd16368SStephen M. Cameron }
1532edd16368SStephen M. Cameron 
1533edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1534edd16368SStephen M. Cameron {
1535bcc44255SStephen M. Cameron 	/* nothing to do. */
1536edd16368SStephen M. Cameron }
1537edd16368SStephen M. Cameron 
153833a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
153933a2ffceSStephen M. Cameron {
154033a2ffceSStephen M. Cameron 	int i;
154133a2ffceSStephen M. Cameron 
154233a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
154333a2ffceSStephen M. Cameron 		return;
154433a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
154533a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
154633a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
154733a2ffceSStephen M. Cameron 	}
154833a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
154933a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
155033a2ffceSStephen M. Cameron }
155133a2ffceSStephen M. Cameron 
155233a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h)
155333a2ffceSStephen M. Cameron {
155433a2ffceSStephen M. Cameron 	int i;
155533a2ffceSStephen M. Cameron 
155633a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
155733a2ffceSStephen M. Cameron 		return 0;
155833a2ffceSStephen M. Cameron 
155933a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
156033a2ffceSStephen M. Cameron 				GFP_KERNEL);
15613d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
15623d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
156333a2ffceSStephen M. Cameron 		return -ENOMEM;
15643d4e6af8SRobert Elliott 	}
156533a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
156633a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
156733a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
15683d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
15693d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
157033a2ffceSStephen M. Cameron 			goto clean;
157133a2ffceSStephen M. Cameron 		}
15723d4e6af8SRobert Elliott 	}
157333a2ffceSStephen M. Cameron 	return 0;
157433a2ffceSStephen M. Cameron 
157533a2ffceSStephen M. Cameron clean:
157633a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
157733a2ffceSStephen M. Cameron 	return -ENOMEM;
157833a2ffceSStephen M. Cameron }
157933a2ffceSStephen M. Cameron 
1580e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
158133a2ffceSStephen M. Cameron 	struct CommandList *c)
158233a2ffceSStephen M. Cameron {
158333a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
158433a2ffceSStephen M. Cameron 	u64 temp64;
158550a0decfSStephen M. Cameron 	u32 chain_len;
158633a2ffceSStephen M. Cameron 
158733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
158833a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
158950a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
159050a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
15912b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
159250a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
159350a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
159433a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1595e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1596e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
159750a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
1598e2bea6dfSStephen M. Cameron 		return -1;
1599e2bea6dfSStephen M. Cameron 	}
160050a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
1601e2bea6dfSStephen M. Cameron 	return 0;
160233a2ffceSStephen M. Cameron }
160333a2ffceSStephen M. Cameron 
160433a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
160533a2ffceSStephen M. Cameron 	struct CommandList *c)
160633a2ffceSStephen M. Cameron {
160733a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
160833a2ffceSStephen M. Cameron 
160950a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
161033a2ffceSStephen M. Cameron 		return;
161133a2ffceSStephen M. Cameron 
161233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
161350a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
161450a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
161533a2ffceSStephen M. Cameron }
161633a2ffceSStephen M. Cameron 
1617a09c1441SScott Teel 
1618a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
1619a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
1620a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
1621a09c1441SScott Teel  */
1622a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
1623c349775eSScott Teel 					struct CommandList *c,
1624c349775eSScott Teel 					struct scsi_cmnd *cmd,
1625c349775eSScott Teel 					struct io_accel2_cmd *c2)
1626c349775eSScott Teel {
1627c349775eSScott Teel 	int data_len;
1628a09c1441SScott Teel 	int retry = 0;
1629c349775eSScott Teel 
1630c349775eSScott Teel 	switch (c2->error_data.serv_response) {
1631c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
1632c349775eSScott Teel 		switch (c2->error_data.status) {
1633c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
1634c349775eSScott Teel 			break;
1635c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
1636c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1637c349775eSScott Teel 				"%s: task complete with check condition.\n",
1638c349775eSScott Teel 				"HP SSD Smart Path");
1639ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
1640c349775eSScott Teel 			if (c2->error_data.data_present !=
1641ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
1642ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
1643ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
1644c349775eSScott Teel 				break;
1645ee6b1889SStephen M. Cameron 			}
1646c349775eSScott Teel 			/* copy the sense data */
1647c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
1648c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
1649c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
1650c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
1651c349775eSScott Teel 				data_len =
1652c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
1653c349775eSScott Teel 			memcpy(cmd->sense_buffer,
1654c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
1655a09c1441SScott Teel 			retry = 1;
1656c349775eSScott Teel 			break;
1657c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
1658c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1659c349775eSScott Teel 				"%s: task complete with BUSY status.\n",
1660c349775eSScott Teel 				"HP SSD Smart Path");
1661a09c1441SScott Teel 			retry = 1;
1662c349775eSScott Teel 			break;
1663c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
1664c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1665c349775eSScott Teel 				"%s: task complete with reservation conflict.\n",
1666c349775eSScott Teel 				"HP SSD Smart Path");
1667a09c1441SScott Teel 			retry = 1;
1668c349775eSScott Teel 			break;
1669c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
1670c349775eSScott Teel 			/* Make scsi midlayer do unlimited retries */
1671c349775eSScott Teel 			cmd->result = DID_IMM_RETRY << 16;
1672c349775eSScott Teel 			break;
1673c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
1674c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1675c349775eSScott Teel 				"%s: task complete with aborted status.\n",
1676c349775eSScott Teel 				"HP SSD Smart Path");
1677a09c1441SScott Teel 			retry = 1;
1678c349775eSScott Teel 			break;
1679c349775eSScott Teel 		default:
1680c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1681c349775eSScott Teel 				"%s: task complete with unrecognized status: 0x%02x\n",
1682c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1683a09c1441SScott Teel 			retry = 1;
1684c349775eSScott Teel 			break;
1685c349775eSScott Teel 		}
1686c349775eSScott Teel 		break;
1687c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
1688c349775eSScott Teel 		/* don't expect to get here. */
1689c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1690c349775eSScott Teel 			"unexpected delivery or target failure, status = 0x%02x\n",
1691c349775eSScott Teel 			c2->error_data.status);
1692a09c1441SScott Teel 		retry = 1;
1693c349775eSScott Teel 		break;
1694c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
1695c349775eSScott Teel 		break;
1696c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
1697c349775eSScott Teel 		break;
1698c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
1699c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function rejected.\n");
1700a09c1441SScott Teel 		retry = 1;
1701c349775eSScott Teel 		break;
1702c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
1703c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function invalid LUN\n");
1704c349775eSScott Teel 		break;
1705c349775eSScott Teel 	default:
1706c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1707c349775eSScott Teel 			"%s: Unrecognized server response: 0x%02x\n",
1708a09c1441SScott Teel 			"HP SSD Smart Path",
1709a09c1441SScott Teel 			c2->error_data.serv_response);
1710a09c1441SScott Teel 		retry = 1;
1711c349775eSScott Teel 		break;
1712c349775eSScott Teel 	}
1713a09c1441SScott Teel 
1714a09c1441SScott Teel 	return retry;	/* retry on raid path? */
1715c349775eSScott Teel }
1716c349775eSScott Teel 
1717c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
1718c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
1719c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
1720c349775eSScott Teel {
1721c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
1722c349775eSScott Teel 
1723c349775eSScott Teel 	/* check for good status */
1724c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
1725c349775eSScott Teel 			c2->error_data.status == 0)) {
1726c349775eSScott Teel 		cmd_free(h, c);
1727c349775eSScott Teel 		cmd->scsi_done(cmd);
1728c349775eSScott Teel 		return;
1729c349775eSScott Teel 	}
1730c349775eSScott Teel 
1731c349775eSScott Teel 	/* Any RAID offload error results in retry which will use
1732c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
1733c349775eSScott Teel 	 * wrong.
1734c349775eSScott Teel 	 */
1735c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
1736c349775eSScott Teel 		c2->error_data.serv_response ==
1737c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
1738080ef1ccSDon Brace 		if (c2->error_data.status ==
1739080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
1740c349775eSScott Teel 			dev->offload_enabled = 0;
1741080ef1ccSDon Brace 		goto retry_cmd;
1742080ef1ccSDon Brace 	}
1743080ef1ccSDon Brace 
1744080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
1745080ef1ccSDon Brace 		goto retry_cmd;
1746080ef1ccSDon Brace 
1747c349775eSScott Teel 	cmd_free(h, c);
1748c349775eSScott Teel 	cmd->scsi_done(cmd);
1749c349775eSScott Teel 	return;
1750080ef1ccSDon Brace 
1751080ef1ccSDon Brace retry_cmd:
1752080ef1ccSDon Brace 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
1753080ef1ccSDon Brace 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
1754c349775eSScott Teel }
1755c349775eSScott Teel 
17561fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
1757edd16368SStephen M. Cameron {
1758edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
1759edd16368SStephen M. Cameron 	struct ctlr_info *h;
1760edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1761283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
1762edd16368SStephen M. Cameron 
1763edd16368SStephen M. Cameron 	unsigned char sense_key;
1764edd16368SStephen M. Cameron 	unsigned char asc;      /* additional sense code */
1765edd16368SStephen M. Cameron 	unsigned char ascq;     /* additional sense code qualifier */
1766db111e18SStephen M. Cameron 	unsigned long sense_data_size;
1767edd16368SStephen M. Cameron 
1768edd16368SStephen M. Cameron 	ei = cp->err_info;
17697fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
1770edd16368SStephen M. Cameron 	h = cp->h;
1771283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
1772edd16368SStephen M. Cameron 
1773edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
1774e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
17752b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
177633a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
1777edd16368SStephen M. Cameron 
1778edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
1779edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
1780c349775eSScott Teel 
178103383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
178203383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
178303383736SDon Brace 
1784c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
1785c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
1786c349775eSScott Teel 
17875512672fSStephen M. Cameron 	cmd->result |= ei->ScsiStatus;
1788edd16368SStephen M. Cameron 
17896aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
17906aa4c361SRobert Elliott 	if (ei->CommandStatus == 0) {
179103383736SDon Brace 		if (cp->cmd_type == CMD_IOACCEL1)
179203383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
17936aa4c361SRobert Elliott 		cmd_free(h, cp);
17946aa4c361SRobert Elliott 		cmd->scsi_done(cmd);
17956aa4c361SRobert Elliott 		return;
17966aa4c361SRobert Elliott 	}
17976aa4c361SRobert Elliott 
17986aa4c361SRobert Elliott 	/* copy the sense data */
1799db111e18SStephen M. Cameron 	if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
1800db111e18SStephen M. Cameron 		sense_data_size = SCSI_SENSE_BUFFERSIZE;
1801db111e18SStephen M. Cameron 	else
1802db111e18SStephen M. Cameron 		sense_data_size = sizeof(ei->SenseInfo);
1803db111e18SStephen M. Cameron 	if (ei->SenseLen < sense_data_size)
1804db111e18SStephen M. Cameron 		sense_data_size = ei->SenseLen;
1805db111e18SStephen M. Cameron 
1806db111e18SStephen M. Cameron 	memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
1807edd16368SStephen M. Cameron 
1808e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
1809e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
1810e1f7de0cSMatt Gates 	 */
1811e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
1812e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
18132b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
18142b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
18152b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
18162b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
181750a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
1818e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
1819e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
1820283b4a9bSStephen M. Cameron 
1821283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
1822283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
1823283b4a9bSStephen M. Cameron 		 * wrong.
1824283b4a9bSStephen M. Cameron 		 */
1825283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
1826283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
1827283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
1828080ef1ccSDon Brace 			INIT_WORK(&cp->work, hpsa_command_resubmit_worker);
1829080ef1ccSDon Brace 			queue_work_on(raw_smp_processor_id(),
1830080ef1ccSDon Brace 					h->resubmit_wq, &cp->work);
1831283b4a9bSStephen M. Cameron 			return;
1832283b4a9bSStephen M. Cameron 		}
1833e1f7de0cSMatt Gates 	}
1834e1f7de0cSMatt Gates 
1835edd16368SStephen M. Cameron 	/* an error has occurred */
1836edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1837edd16368SStephen M. Cameron 
1838edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1839edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1840edd16368SStephen M. Cameron 			/* Get sense key */
1841edd16368SStephen M. Cameron 			sense_key = 0xf & ei->SenseInfo[2];
1842edd16368SStephen M. Cameron 			/* Get additional sense code */
1843edd16368SStephen M. Cameron 			asc = ei->SenseInfo[12];
1844edd16368SStephen M. Cameron 			/* Get addition sense code qualifier */
1845edd16368SStephen M. Cameron 			ascq = ei->SenseInfo[13];
1846edd16368SStephen M. Cameron 		}
1847edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
18481d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
18492e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
18501d3b3609SMatt Gates 				break;
18511d3b3609SMatt Gates 			}
1852edd16368SStephen M. Cameron 			break;
1853edd16368SStephen M. Cameron 		}
1854edd16368SStephen M. Cameron 		/* Problem was not a check condition
1855edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
1856edd16368SStephen M. Cameron 		 */
1857edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1858edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
1859edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1860edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
1861edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
1862edd16368SStephen M. Cameron 				sense_key, asc, ascq,
1863edd16368SStephen M. Cameron 				cmd->result);
1864edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
1865edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
1866edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
1867edd16368SStephen M. Cameron 
1868edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
1869edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
1870edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
1871edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
1872edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
1873edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
1874edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
1875edd16368SStephen M. Cameron 			 * look like selection timeout since that is
1876edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
1877edd16368SStephen M. Cameron 			 * and it's severe enough.
1878edd16368SStephen M. Cameron 			 */
1879edd16368SStephen M. Cameron 
1880edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
1881edd16368SStephen M. Cameron 		}
1882edd16368SStephen M. Cameron 		break;
1883edd16368SStephen M. Cameron 
1884edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1885edd16368SStephen M. Cameron 		break;
1886edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1887f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
1888f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
1889edd16368SStephen M. Cameron 		break;
1890edd16368SStephen M. Cameron 	case CMD_INVALID: {
1891edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
1892edd16368SStephen M. Cameron 		print_cmd(cp); */
1893edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
1894edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
1895edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
1896edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
1897edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
1898edd16368SStephen M. Cameron 		 * missing target. */
1899edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
1900edd16368SStephen M. Cameron 	}
1901edd16368SStephen M. Cameron 		break;
1902edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1903256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1904f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
1905f42e81e1SStephen Cameron 				cp->Request.CDB);
1906edd16368SStephen M. Cameron 		break;
1907edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1908edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1909f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
1910f42e81e1SStephen Cameron 			cp->Request.CDB);
1911edd16368SStephen M. Cameron 		break;
1912edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1913edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1914f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
1915f42e81e1SStephen Cameron 			cp->Request.CDB);
1916edd16368SStephen M. Cameron 		break;
1917edd16368SStephen M. Cameron 	case CMD_ABORTED:
1918edd16368SStephen M. Cameron 		cmd->result = DID_ABORT << 16;
1919f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
1920f42e81e1SStephen Cameron 				cp->Request.CDB, ei->ScsiStatus);
1921edd16368SStephen M. Cameron 		break;
1922edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1923edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1924f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
1925f42e81e1SStephen Cameron 			cp->Request.CDB);
1926edd16368SStephen M. Cameron 		break;
1927edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1928f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
1929f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
1930f42e81e1SStephen Cameron 			cp->Request.CDB);
1931edd16368SStephen M. Cameron 		break;
1932edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1933edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
1934f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
1935f42e81e1SStephen Cameron 			cp->Request.CDB);
1936edd16368SStephen M. Cameron 		break;
19371d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
19381d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
19391d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
19401d5e2ed0SStephen M. Cameron 		break;
1941283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
1942283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
1943283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
1944283b4a9bSStephen M. Cameron 		 */
1945283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
1946283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
1947283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
1948283b4a9bSStephen M. Cameron 		break;
1949edd16368SStephen M. Cameron 	default:
1950edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1951edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
1952edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
1953edd16368SStephen M. Cameron 	}
1954edd16368SStephen M. Cameron 	cmd_free(h, cp);
19552cc5bfafSTomas Henzl 	cmd->scsi_done(cmd);
1956edd16368SStephen M. Cameron }
1957edd16368SStephen M. Cameron 
1958edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
1959edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
1960edd16368SStephen M. Cameron {
1961edd16368SStephen M. Cameron 	int i;
1962edd16368SStephen M. Cameron 
196350a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
196450a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
196550a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
1966edd16368SStephen M. Cameron 				data_direction);
1967edd16368SStephen M. Cameron }
1968edd16368SStephen M. Cameron 
1969a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
1970edd16368SStephen M. Cameron 		struct CommandList *cp,
1971edd16368SStephen M. Cameron 		unsigned char *buf,
1972edd16368SStephen M. Cameron 		size_t buflen,
1973edd16368SStephen M. Cameron 		int data_direction)
1974edd16368SStephen M. Cameron {
197501a02ffcSStephen M. Cameron 	u64 addr64;
1976edd16368SStephen M. Cameron 
1977edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
1978edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
197950a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
1980a2dac136SStephen M. Cameron 		return 0;
1981edd16368SStephen M. Cameron 	}
1982edd16368SStephen M. Cameron 
198350a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
1984eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
1985a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
1986eceaae18SShuah Khan 		cp->Header.SGList = 0;
198750a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
1988a2dac136SStephen M. Cameron 		return -1;
1989eceaae18SShuah Khan 	}
199050a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
199150a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
199250a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
199350a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
199450a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
1995a2dac136SStephen M. Cameron 	return 0;
1996edd16368SStephen M. Cameron }
1997edd16368SStephen M. Cameron 
1998edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
1999edd16368SStephen M. Cameron 	struct CommandList *c)
2000edd16368SStephen M. Cameron {
2001edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2002edd16368SStephen M. Cameron 
2003edd16368SStephen M. Cameron 	c->waiting = &wait;
2004edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
2005edd16368SStephen M. Cameron 	wait_for_completion(&wait);
2006edd16368SStephen M. Cameron }
2007edd16368SStephen M. Cameron 
2008094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2009094963daSStephen M. Cameron {
2010094963daSStephen M. Cameron 	int cpu;
2011094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2012094963daSStephen M. Cameron 
2013094963daSStephen M. Cameron 	cpu = get_cpu();
2014094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2015094963daSStephen M. Cameron 	rc = *lockup_detected;
2016094963daSStephen M. Cameron 	put_cpu();
2017094963daSStephen M. Cameron 	return rc;
2018094963daSStephen M. Cameron }
2019094963daSStephen M. Cameron 
2020a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h,
2021a0c12413SStephen M. Cameron 	struct CommandList *c)
2022a0c12413SStephen M. Cameron {
2023a0c12413SStephen M. Cameron 	/* If controller lockup detected, fake a hardware error. */
2024094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
2025a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
2026094963daSStephen M. Cameron 	else
2027a0c12413SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
2028a0c12413SStephen M. Cameron }
2029a0c12413SStephen M. Cameron 
20309c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
2031edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
2032edd16368SStephen M. Cameron 	struct CommandList *c, int data_direction)
2033edd16368SStephen M. Cameron {
20349c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
2035edd16368SStephen M. Cameron 
2036edd16368SStephen M. Cameron 	do {
20377630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
2038edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
2039edd16368SStephen M. Cameron 		retry_count++;
20409c2fc160SStephen M. Cameron 		if (retry_count > 3) {
20419c2fc160SStephen M. Cameron 			msleep(backoff_time);
20429c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
20439c2fc160SStephen M. Cameron 				backoff_time *= 2;
20449c2fc160SStephen M. Cameron 		}
2045852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
20469c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
20479c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2048edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
2049edd16368SStephen M. Cameron }
2050edd16368SStephen M. Cameron 
2051d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2052d1e8beacSStephen M. Cameron 				struct CommandList *c)
2053edd16368SStephen M. Cameron {
2054d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2055d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2056edd16368SStephen M. Cameron 
2057d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2058d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2059d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2060d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2061d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2062d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2063d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2064d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2065d1e8beacSStephen M. Cameron }
2066d1e8beacSStephen M. Cameron 
2067d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2068d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2069d1e8beacSStephen M. Cameron {
2070d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2071d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
2072d1e8beacSStephen M. Cameron 	const u8 *sd = ei->SenseInfo;
2073d1e8beacSStephen M. Cameron 
2074edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2075edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
2076d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2077d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
2078d1e8beacSStephen M. Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n",
2079d1e8beacSStephen M. Cameron 				sd[2] & 0x0f, sd[12], sd[13]);
2080d1e8beacSStephen M. Cameron 		else
2081d1e8beacSStephen M. Cameron 			dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus);
2082edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2083edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2084edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2085edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2086edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2087edd16368SStephen M. Cameron 		break;
2088edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2089edd16368SStephen M. Cameron 		break;
2090edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2091d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2092edd16368SStephen M. Cameron 		break;
2093edd16368SStephen M. Cameron 	case CMD_INVALID: {
2094edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2095edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2096edd16368SStephen M. Cameron 		 */
2097d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2098d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2099edd16368SStephen M. Cameron 		}
2100edd16368SStephen M. Cameron 		break;
2101edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2102d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2103edd16368SStephen M. Cameron 		break;
2104edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2105d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2106edd16368SStephen M. Cameron 		break;
2107edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2108d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2109edd16368SStephen M. Cameron 		break;
2110edd16368SStephen M. Cameron 	case CMD_ABORTED:
2111d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2112edd16368SStephen M. Cameron 		break;
2113edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2114d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2115edd16368SStephen M. Cameron 		break;
2116edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2117d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2118edd16368SStephen M. Cameron 		break;
2119edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2120d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2121edd16368SStephen M. Cameron 		break;
21221d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2123d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
21241d5e2ed0SStephen M. Cameron 		break;
2125edd16368SStephen M. Cameron 	default:
2126d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2127d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2128edd16368SStephen M. Cameron 				ei->CommandStatus);
2129edd16368SStephen M. Cameron 	}
2130edd16368SStephen M. Cameron }
2131edd16368SStephen M. Cameron 
2132edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2133b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2134edd16368SStephen M. Cameron 			unsigned char bufsize)
2135edd16368SStephen M. Cameron {
2136edd16368SStephen M. Cameron 	int rc = IO_OK;
2137edd16368SStephen M. Cameron 	struct CommandList *c;
2138edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2139edd16368SStephen M. Cameron 
214045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2141edd16368SStephen M. Cameron 
2142574f05d3SStephen Cameron 	if (c == NULL) {
214345fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
2144ecd9aad4SStephen M. Cameron 		return -ENOMEM;
2145edd16368SStephen M. Cameron 	}
2146edd16368SStephen M. Cameron 
2147a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2148a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2149a2dac136SStephen M. Cameron 		rc = -1;
2150a2dac136SStephen M. Cameron 		goto out;
2151a2dac136SStephen M. Cameron 	}
2152edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2153edd16368SStephen M. Cameron 	ei = c->err_info;
2154edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2155d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2156edd16368SStephen M. Cameron 		rc = -1;
2157edd16368SStephen M. Cameron 	}
2158a2dac136SStephen M. Cameron out:
215945fcb86eSStephen Cameron 	cmd_free(h, c);
2160edd16368SStephen M. Cameron 	return rc;
2161edd16368SStephen M. Cameron }
2162edd16368SStephen M. Cameron 
2163316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h,
2164316b221aSStephen M. Cameron 		unsigned char *scsi3addr, unsigned char page,
2165316b221aSStephen M. Cameron 		struct bmic_controller_parameters *buf, size_t bufsize)
2166316b221aSStephen M. Cameron {
2167316b221aSStephen M. Cameron 	int rc = IO_OK;
2168316b221aSStephen M. Cameron 	struct CommandList *c;
2169316b221aSStephen M. Cameron 	struct ErrorInfo *ei;
2170316b221aSStephen M. Cameron 
217145fcb86eSStephen Cameron 	c = cmd_alloc(h);
2172316b221aSStephen M. Cameron 	if (c == NULL) {			/* trouble... */
217345fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
2174316b221aSStephen M. Cameron 		return -ENOMEM;
2175316b221aSStephen M. Cameron 	}
2176316b221aSStephen M. Cameron 
2177316b221aSStephen M. Cameron 	if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize,
2178316b221aSStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2179316b221aSStephen M. Cameron 		rc = -1;
2180316b221aSStephen M. Cameron 		goto out;
2181316b221aSStephen M. Cameron 	}
2182316b221aSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2183316b221aSStephen M. Cameron 	ei = c->err_info;
2184316b221aSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2185316b221aSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2186316b221aSStephen M. Cameron 		rc = -1;
2187316b221aSStephen M. Cameron 	}
2188316b221aSStephen M. Cameron out:
218945fcb86eSStephen Cameron 	cmd_free(h, c);
2190316b221aSStephen M. Cameron 	return rc;
2191316b221aSStephen M. Cameron 	}
2192316b221aSStephen M. Cameron 
2193bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
2194bf711ac6SScott Teel 	u8 reset_type)
2195edd16368SStephen M. Cameron {
2196edd16368SStephen M. Cameron 	int rc = IO_OK;
2197edd16368SStephen M. Cameron 	struct CommandList *c;
2198edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2199edd16368SStephen M. Cameron 
220045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2201edd16368SStephen M. Cameron 
2202edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
220345fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
2204e9ea04a6SStephen M. Cameron 		return -ENOMEM;
2205edd16368SStephen M. Cameron 	}
2206edd16368SStephen M. Cameron 
2207a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2208bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2209bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2210bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
2211edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
2212edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2213edd16368SStephen M. Cameron 
2214edd16368SStephen M. Cameron 	ei = c->err_info;
2215edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2216d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2217edd16368SStephen M. Cameron 		rc = -1;
2218edd16368SStephen M. Cameron 	}
221945fcb86eSStephen Cameron 	cmd_free(h, c);
2220edd16368SStephen M. Cameron 	return rc;
2221edd16368SStephen M. Cameron }
2222edd16368SStephen M. Cameron 
2223edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2224edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2225edd16368SStephen M. Cameron {
2226edd16368SStephen M. Cameron 	int rc;
2227edd16368SStephen M. Cameron 	unsigned char *buf;
2228edd16368SStephen M. Cameron 
2229edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2230edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2231edd16368SStephen M. Cameron 	if (!buf)
2232edd16368SStephen M. Cameron 		return;
2233b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2234edd16368SStephen M. Cameron 	if (rc == 0)
2235edd16368SStephen M. Cameron 		*raid_level = buf[8];
2236edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2237edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2238edd16368SStephen M. Cameron 	kfree(buf);
2239edd16368SStephen M. Cameron 	return;
2240edd16368SStephen M. Cameron }
2241edd16368SStephen M. Cameron 
2242283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2243283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2244283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2245283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2246283b4a9bSStephen M. Cameron {
2247283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2248283b4a9bSStephen M. Cameron 	int map, row, col;
2249283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2250283b4a9bSStephen M. Cameron 
2251283b4a9bSStephen M. Cameron 	if (rc != 0)
2252283b4a9bSStephen M. Cameron 		return;
2253283b4a9bSStephen M. Cameron 
22542ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
22552ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
22562ba8bfc8SStephen M. Cameron 		return;
22572ba8bfc8SStephen M. Cameron 
2258283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2259283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2260283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2261283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2262283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2263283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2264283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2265283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2266283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2267283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2268283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2269283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2270283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2271283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2272283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2273283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2274283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2275283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2276283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2277283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2278283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2279283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2280283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2281283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
22822b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2283dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
22842b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
22852b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
22862b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2287dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2288dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2289283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2290283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2291283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2292283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2293283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2294283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2295283b4a9bSStephen M. Cameron 			disks_per_row =
2296283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2297283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2298283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2299283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2300283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2301283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2302283b4a9bSStephen M. Cameron 			disks_per_row =
2303283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2304283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2305283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2306283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2307283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2308283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2309283b4a9bSStephen M. Cameron 		}
2310283b4a9bSStephen M. Cameron 	}
2311283b4a9bSStephen M. Cameron }
2312283b4a9bSStephen M. Cameron #else
2313283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2314283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2315283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2316283b4a9bSStephen M. Cameron {
2317283b4a9bSStephen M. Cameron }
2318283b4a9bSStephen M. Cameron #endif
2319283b4a9bSStephen M. Cameron 
2320283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2321283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2322283b4a9bSStephen M. Cameron {
2323283b4a9bSStephen M. Cameron 	int rc = 0;
2324283b4a9bSStephen M. Cameron 	struct CommandList *c;
2325283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2326283b4a9bSStephen M. Cameron 
232745fcb86eSStephen Cameron 	c = cmd_alloc(h);
2328283b4a9bSStephen M. Cameron 	if (c == NULL) {
232945fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
2330283b4a9bSStephen M. Cameron 		return -ENOMEM;
2331283b4a9bSStephen M. Cameron 	}
2332283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2333283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2334283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
2335283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n");
233645fcb86eSStephen Cameron 		cmd_free(h, c);
2337283b4a9bSStephen M. Cameron 		return -ENOMEM;
2338283b4a9bSStephen M. Cameron 	}
2339283b4a9bSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2340283b4a9bSStephen M. Cameron 	ei = c->err_info;
2341283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2342d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
234345fcb86eSStephen Cameron 		cmd_free(h, c);
2344283b4a9bSStephen M. Cameron 		return -1;
2345283b4a9bSStephen M. Cameron 	}
234645fcb86eSStephen Cameron 	cmd_free(h, c);
2347283b4a9bSStephen M. Cameron 
2348283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2349283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2350283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2351283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2352283b4a9bSStephen M. Cameron 		rc = -1;
2353283b4a9bSStephen M. Cameron 	}
2354283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2355283b4a9bSStephen M. Cameron 	return rc;
2356283b4a9bSStephen M. Cameron }
2357283b4a9bSStephen M. Cameron 
235803383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
235903383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
236003383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
236103383736SDon Brace {
236203383736SDon Brace 	int rc = IO_OK;
236303383736SDon Brace 	struct CommandList *c;
236403383736SDon Brace 	struct ErrorInfo *ei;
236503383736SDon Brace 
236603383736SDon Brace 	c = cmd_alloc(h);
236703383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
236803383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
236903383736SDon Brace 	if (rc)
237003383736SDon Brace 		goto out;
237103383736SDon Brace 
237203383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
237303383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
237403383736SDon Brace 
237503383736SDon Brace 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
237603383736SDon Brace 	ei = c->err_info;
237703383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
237803383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
237903383736SDon Brace 		rc = -1;
238003383736SDon Brace 	}
238103383736SDon Brace out:
238203383736SDon Brace 	cmd_free(h, c);
238303383736SDon Brace 	return rc;
238403383736SDon Brace }
238503383736SDon Brace 
23861b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
23871b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
23881b70150aSStephen M. Cameron {
23891b70150aSStephen M. Cameron 	int rc;
23901b70150aSStephen M. Cameron 	int i;
23911b70150aSStephen M. Cameron 	int pages;
23921b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
23931b70150aSStephen M. Cameron 
23941b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
23951b70150aSStephen M. Cameron 	if (!buf)
23961b70150aSStephen M. Cameron 		return 0;
23971b70150aSStephen M. Cameron 
23981b70150aSStephen M. Cameron 	/* Get the size of the page list first */
23991b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
24001b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
24011b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
24021b70150aSStephen M. Cameron 	if (rc != 0)
24031b70150aSStephen M. Cameron 		goto exit_unsupported;
24041b70150aSStephen M. Cameron 	pages = buf[3];
24051b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
24061b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
24071b70150aSStephen M. Cameron 	else
24081b70150aSStephen M. Cameron 		bufsize = 255;
24091b70150aSStephen M. Cameron 
24101b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
24111b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
24121b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
24131b70150aSStephen M. Cameron 				buf, bufsize);
24141b70150aSStephen M. Cameron 	if (rc != 0)
24151b70150aSStephen M. Cameron 		goto exit_unsupported;
24161b70150aSStephen M. Cameron 
24171b70150aSStephen M. Cameron 	pages = buf[3];
24181b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
24191b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
24201b70150aSStephen M. Cameron 			goto exit_supported;
24211b70150aSStephen M. Cameron exit_unsupported:
24221b70150aSStephen M. Cameron 	kfree(buf);
24231b70150aSStephen M. Cameron 	return 0;
24241b70150aSStephen M. Cameron exit_supported:
24251b70150aSStephen M. Cameron 	kfree(buf);
24261b70150aSStephen M. Cameron 	return 1;
24271b70150aSStephen M. Cameron }
24281b70150aSStephen M. Cameron 
2429283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
2430283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2431283b4a9bSStephen M. Cameron {
2432283b4a9bSStephen M. Cameron 	int rc;
2433283b4a9bSStephen M. Cameron 	unsigned char *buf;
2434283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
2435283b4a9bSStephen M. Cameron 
2436283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
2437283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
2438283b4a9bSStephen M. Cameron 
2439283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2440283b4a9bSStephen M. Cameron 	if (!buf)
2441283b4a9bSStephen M. Cameron 		return;
24421b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
24431b70150aSStephen M. Cameron 		goto out;
2444283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2445b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
2446283b4a9bSStephen M. Cameron 	if (rc != 0)
2447283b4a9bSStephen M. Cameron 		goto out;
2448283b4a9bSStephen M. Cameron 
2449283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
2450283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
2451283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
2452283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
2453283b4a9bSStephen M. Cameron 	this_device->offload_config =
2454283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
2455283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
2456283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
2457283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
2458283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
2459283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
2460283b4a9bSStephen M. Cameron 	}
2461283b4a9bSStephen M. Cameron out:
2462283b4a9bSStephen M. Cameron 	kfree(buf);
2463283b4a9bSStephen M. Cameron 	return;
2464283b4a9bSStephen M. Cameron }
2465283b4a9bSStephen M. Cameron 
2466edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
2467edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
2468edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
2469edd16368SStephen M. Cameron {
2470edd16368SStephen M. Cameron 	int rc;
2471edd16368SStephen M. Cameron 	unsigned char *buf;
2472edd16368SStephen M. Cameron 
2473edd16368SStephen M. Cameron 	if (buflen > 16)
2474edd16368SStephen M. Cameron 		buflen = 16;
2475edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2476edd16368SStephen M. Cameron 	if (!buf)
2477a84d794dSStephen M. Cameron 		return -ENOMEM;
2478b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
2479edd16368SStephen M. Cameron 	if (rc == 0)
2480edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
2481edd16368SStephen M. Cameron 	kfree(buf);
2482edd16368SStephen M. Cameron 	return rc != 0;
2483edd16368SStephen M. Cameron }
2484edd16368SStephen M. Cameron 
2485edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
248603383736SDon Brace 		void *buf, int bufsize,
2487edd16368SStephen M. Cameron 		int extended_response)
2488edd16368SStephen M. Cameron {
2489edd16368SStephen M. Cameron 	int rc = IO_OK;
2490edd16368SStephen M. Cameron 	struct CommandList *c;
2491edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2492edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2493edd16368SStephen M. Cameron 
249445fcb86eSStephen Cameron 	c = cmd_alloc(h);
2495edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
249645fcb86eSStephen Cameron 		dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n");
2497edd16368SStephen M. Cameron 		return -1;
2498edd16368SStephen M. Cameron 	}
2499e89c0ae7SStephen M. Cameron 	/* address the controller */
2500e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
2501a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
2502a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
2503a2dac136SStephen M. Cameron 		rc = -1;
2504a2dac136SStephen M. Cameron 		goto out;
2505a2dac136SStephen M. Cameron 	}
2506edd16368SStephen M. Cameron 	if (extended_response)
2507edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
2508edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2509edd16368SStephen M. Cameron 	ei = c->err_info;
2510edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
2511edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
2512d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2513edd16368SStephen M. Cameron 		rc = -1;
2514283b4a9bSStephen M. Cameron 	} else {
251503383736SDon Brace 		struct ReportLUNdata *rld = buf;
251603383736SDon Brace 
251703383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
2518283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
2519283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
2520283b4a9bSStephen M. Cameron 				extended_response,
252103383736SDon Brace 				rld->extended_response_flag);
2522283b4a9bSStephen M. Cameron 			rc = -1;
2523283b4a9bSStephen M. Cameron 		}
2524edd16368SStephen M. Cameron 	}
2525a2dac136SStephen M. Cameron out:
252645fcb86eSStephen Cameron 	cmd_free(h, c);
2527edd16368SStephen M. Cameron 	return rc;
2528edd16368SStephen M. Cameron }
2529edd16368SStephen M. Cameron 
2530edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
253103383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
2532edd16368SStephen M. Cameron {
253303383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
253403383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
2535edd16368SStephen M. Cameron }
2536edd16368SStephen M. Cameron 
2537edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
2538edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
2539edd16368SStephen M. Cameron {
2540edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
2541edd16368SStephen M. Cameron }
2542edd16368SStephen M. Cameron 
2543edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
2544edd16368SStephen M. Cameron 	int bus, int target, int lun)
2545edd16368SStephen M. Cameron {
2546edd16368SStephen M. Cameron 	device->bus = bus;
2547edd16368SStephen M. Cameron 	device->target = target;
2548edd16368SStephen M. Cameron 	device->lun = lun;
2549edd16368SStephen M. Cameron }
2550edd16368SStephen M. Cameron 
25519846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
25529846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
25539846590eSStephen M. Cameron 					unsigned char scsi3addr[])
25549846590eSStephen M. Cameron {
25559846590eSStephen M. Cameron 	int rc;
25569846590eSStephen M. Cameron 	int status;
25579846590eSStephen M. Cameron 	int size;
25589846590eSStephen M. Cameron 	unsigned char *buf;
25599846590eSStephen M. Cameron 
25609846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
25619846590eSStephen M. Cameron 	if (!buf)
25629846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
25639846590eSStephen M. Cameron 
25649846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
256524a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
25669846590eSStephen M. Cameron 		goto exit_failed;
25679846590eSStephen M. Cameron 
25689846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
25699846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
25709846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
257124a4b078SStephen M. Cameron 	if (rc != 0)
25729846590eSStephen M. Cameron 		goto exit_failed;
25739846590eSStephen M. Cameron 	size = buf[3];
25749846590eSStephen M. Cameron 
25759846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
25769846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
25779846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
257824a4b078SStephen M. Cameron 	if (rc != 0)
25799846590eSStephen M. Cameron 		goto exit_failed;
25809846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
25819846590eSStephen M. Cameron 
25829846590eSStephen M. Cameron 	kfree(buf);
25839846590eSStephen M. Cameron 	return status;
25849846590eSStephen M. Cameron exit_failed:
25859846590eSStephen M. Cameron 	kfree(buf);
25869846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
25879846590eSStephen M. Cameron }
25889846590eSStephen M. Cameron 
25899846590eSStephen M. Cameron /* Determine offline status of a volume.
25909846590eSStephen M. Cameron  * Return either:
25919846590eSStephen M. Cameron  *  0 (not offline)
259267955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
25939846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
25949846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
25959846590eSStephen M. Cameron  */
259667955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
25979846590eSStephen M. Cameron 					unsigned char scsi3addr[])
25989846590eSStephen M. Cameron {
25999846590eSStephen M. Cameron 	struct CommandList *c;
26009846590eSStephen M. Cameron 	unsigned char *sense, sense_key, asc, ascq;
26019846590eSStephen M. Cameron 	int ldstat = 0;
26029846590eSStephen M. Cameron 	u16 cmd_status;
26039846590eSStephen M. Cameron 	u8 scsi_status;
26049846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
26059846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
26069846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
26079846590eSStephen M. Cameron 
26089846590eSStephen M. Cameron 	c = cmd_alloc(h);
26099846590eSStephen M. Cameron 	if (!c)
26109846590eSStephen M. Cameron 		return 0;
26119846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
26129846590eSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
26139846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
26149846590eSStephen M. Cameron 	sense_key = sense[2];
26159846590eSStephen M. Cameron 	asc = sense[12];
26169846590eSStephen M. Cameron 	ascq = sense[13];
26179846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
26189846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
26199846590eSStephen M. Cameron 	cmd_free(h, c);
26209846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
26219846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
26229846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
26239846590eSStephen M. Cameron 		sense_key != NOT_READY ||
26249846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
26259846590eSStephen M. Cameron 		return 0;
26269846590eSStephen M. Cameron 	}
26279846590eSStephen M. Cameron 
26289846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
26299846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
26309846590eSStephen M. Cameron 
26319846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
26329846590eSStephen M. Cameron 	switch (ldstat) {
26339846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
26349846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
26359846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
26369846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
26379846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
26389846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
26399846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
26409846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
26419846590eSStephen M. Cameron 		return ldstat;
26429846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
26439846590eSStephen M. Cameron 		/* If VPD status page isn't available,
26449846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
26459846590eSStephen M. Cameron 		 */
26469846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
26479846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
26489846590eSStephen M. Cameron 			return ldstat;
26499846590eSStephen M. Cameron 		break;
26509846590eSStephen M. Cameron 	default:
26519846590eSStephen M. Cameron 		break;
26529846590eSStephen M. Cameron 	}
26539846590eSStephen M. Cameron 	return 0;
26549846590eSStephen M. Cameron }
26559846590eSStephen M. Cameron 
2656edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
26570b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
26580b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
2659edd16368SStephen M. Cameron {
26600b0e1d6cSStephen M. Cameron 
26610b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
26620b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
26630b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
26640b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
26650b0e1d6cSStephen M. Cameron 
2666ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
26670b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
2668edd16368SStephen M. Cameron 
2669ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
2670edd16368SStephen M. Cameron 	if (!inq_buff)
2671edd16368SStephen M. Cameron 		goto bail_out;
2672edd16368SStephen M. Cameron 
2673edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
2674edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
2675edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
2676edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
2677edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
2678edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
2679edd16368SStephen M. Cameron 		goto bail_out;
2680edd16368SStephen M. Cameron 	}
2681edd16368SStephen M. Cameron 
2682edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
2683edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
2684edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
2685edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
2686edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
2687edd16368SStephen M. Cameron 		sizeof(this_device->model));
2688edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
2689edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2690edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
2691edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2692edd16368SStephen M. Cameron 
2693edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
2694283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
269567955ba3SStephen M. Cameron 		int volume_offline;
269667955ba3SStephen M. Cameron 
2697edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
2698283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
2699283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
270067955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
270167955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
270267955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
270367955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
2704283b4a9bSStephen M. Cameron 	} else {
2705edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
2706283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
2707283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
27089846590eSStephen M. Cameron 		this_device->volume_offline = 0;
270903383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
2710283b4a9bSStephen M. Cameron 	}
2711edd16368SStephen M. Cameron 
27120b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
27130b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
27140b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
27150b0e1d6cSStephen M. Cameron 		 */
27160b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
27170b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
27180b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
27190b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
27200b0e1d6cSStephen M. Cameron 	}
27210b0e1d6cSStephen M. Cameron 
2722edd16368SStephen M. Cameron 	kfree(inq_buff);
2723edd16368SStephen M. Cameron 	return 0;
2724edd16368SStephen M. Cameron 
2725edd16368SStephen M. Cameron bail_out:
2726edd16368SStephen M. Cameron 	kfree(inq_buff);
2727edd16368SStephen M. Cameron 	return 1;
2728edd16368SStephen M. Cameron }
2729edd16368SStephen M. Cameron 
27304f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
2731edd16368SStephen M. Cameron 	"MSA2012",
2732edd16368SStephen M. Cameron 	"MSA2024",
2733edd16368SStephen M. Cameron 	"MSA2312",
2734edd16368SStephen M. Cameron 	"MSA2324",
2735fda38518SStephen M. Cameron 	"P2000 G3 SAS",
2736e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
2737edd16368SStephen M. Cameron 	NULL,
2738edd16368SStephen M. Cameron };
2739edd16368SStephen M. Cameron 
27404f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
2741edd16368SStephen M. Cameron {
2742edd16368SStephen M. Cameron 	int i;
2743edd16368SStephen M. Cameron 
27444f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
27454f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
27464f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
2747edd16368SStephen M. Cameron 			return 1;
2748edd16368SStephen M. Cameron 	return 0;
2749edd16368SStephen M. Cameron }
2750edd16368SStephen M. Cameron 
2751edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
27524f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
2753edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
2754edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
2755edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
2756edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
2757edd16368SStephen M. Cameron  */
2758edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
27591f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
2760edd16368SStephen M. Cameron {
27611f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
2762edd16368SStephen M. Cameron 
27631f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
27641f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
27651f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
27661f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
27671f310bdeSStephen M. Cameron 		else
27681f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
27691f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
27701f310bdeSStephen M. Cameron 		return;
27711f310bdeSStephen M. Cameron 	}
27721f310bdeSStephen M. Cameron 	/* It's a logical device */
27734f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
27744f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
2775339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
27761f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
2777339b2b14SStephen M. Cameron 		 */
27781f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
27791f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
27801f310bdeSStephen M. Cameron 		return;
2781339b2b14SStephen M. Cameron 	}
27821f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
2783edd16368SStephen M. Cameron }
2784edd16368SStephen M. Cameron 
2785edd16368SStephen M. Cameron /*
2786edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
27874f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
2788edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
2789edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
2790edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
2791edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
2792edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
2793edd16368SStephen M. Cameron  * lun 0 assigned.
2794edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
2795edd16368SStephen M. Cameron  */
27964f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
2797edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
279801a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
27994f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
2800edd16368SStephen M. Cameron {
2801edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2802edd16368SStephen M. Cameron 
28031f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
2804edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
2805edd16368SStephen M. Cameron 
2806edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
2807edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
2808edd16368SStephen M. Cameron 
28094f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
28104f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
2811edd16368SStephen M. Cameron 
28121f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
2813edd16368SStephen M. Cameron 		return 0;
2814edd16368SStephen M. Cameron 
2815c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
28161f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
2817edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
2818edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
2819edd16368SStephen M. Cameron 
2820339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
2821339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
2822339b2b14SStephen M. Cameron 
28234f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
2824aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
2825aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
2826edd16368SStephen M. Cameron 			"configuration.");
2827edd16368SStephen M. Cameron 		return 0;
2828edd16368SStephen M. Cameron 	}
2829edd16368SStephen M. Cameron 
28300b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
2831edd16368SStephen M. Cameron 		return 0;
28324f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
28331f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
28341f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
28351f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
2836edd16368SStephen M. Cameron 	return 1;
2837edd16368SStephen M. Cameron }
2838edd16368SStephen M. Cameron 
2839edd16368SStephen M. Cameron /*
284054b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
284154b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
284254b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
284354b6e9e9SScott Teel  *	3. Return:
284454b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
284554b6e9e9SScott Teel  *		0 if no matching physical disk was found.
284654b6e9e9SScott Teel  */
284754b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
284854b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
284954b6e9e9SScott Teel {
285054b6e9e9SScott Teel 	struct ReportExtendedLUNdata *physicals = NULL;
285154b6e9e9SScott Teel 	int responsesize = 24;	/* size of physical extended response */
285254b6e9e9SScott Teel 	int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize;
285354b6e9e9SScott Teel 	u32 nphysicals = 0;	/* number of reported physical devs */
285454b6e9e9SScott Teel 	int found = 0;		/* found match (1) or not (0) */
285554b6e9e9SScott Teel 	u32 find;		/* handle we need to match */
285654b6e9e9SScott Teel 	int i;
285754b6e9e9SScott Teel 	struct scsi_cmnd *scmd;	/* scsi command within request being aborted */
285854b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *d; /* device of request being aborted */
285954b6e9e9SScott Teel 	struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */
28602b08b3e9SDon Brace 	__le32 it_nexus;	/* 4 byte device handle for the ioaccel2 cmd */
28612b08b3e9SDon Brace 	__le32 scsi_nexus;	/* 4 byte device handle for the ioaccel2 cmd */
286254b6e9e9SScott Teel 
286354b6e9e9SScott Teel 	if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2)
286454b6e9e9SScott Teel 		return 0; /* no match */
286554b6e9e9SScott Teel 
286654b6e9e9SScott Teel 	/* point to the ioaccel2 device handle */
286754b6e9e9SScott Teel 	c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
286854b6e9e9SScott Teel 	if (c2a == NULL)
286954b6e9e9SScott Teel 		return 0; /* no match */
287054b6e9e9SScott Teel 
287154b6e9e9SScott Teel 	scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd;
287254b6e9e9SScott Teel 	if (scmd == NULL)
287354b6e9e9SScott Teel 		return 0; /* no match */
287454b6e9e9SScott Teel 
287554b6e9e9SScott Teel 	d = scmd->device->hostdata;
287654b6e9e9SScott Teel 	if (d == NULL)
287754b6e9e9SScott Teel 		return 0; /* no match */
287854b6e9e9SScott Teel 
287950a0decfSStephen M. Cameron 	it_nexus = cpu_to_le32(d->ioaccel_handle);
28802b08b3e9SDon Brace 	scsi_nexus = c2a->scsi_nexus;
28812b08b3e9SDon Brace 	find = le32_to_cpu(c2a->scsi_nexus);
288254b6e9e9SScott Teel 
28832ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
28842ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
28852ba8bfc8SStephen M. Cameron 			"%s: scsi_nexus:0x%08x device id: 0x%02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x\n",
28862ba8bfc8SStephen M. Cameron 			__func__, scsi_nexus,
28872ba8bfc8SStephen M. Cameron 			d->device_id[0], d->device_id[1], d->device_id[2],
28882ba8bfc8SStephen M. Cameron 			d->device_id[3], d->device_id[4], d->device_id[5],
28892ba8bfc8SStephen M. Cameron 			d->device_id[6], d->device_id[7], d->device_id[8],
28902ba8bfc8SStephen M. Cameron 			d->device_id[9], d->device_id[10], d->device_id[11],
28912ba8bfc8SStephen M. Cameron 			d->device_id[12], d->device_id[13], d->device_id[14],
28922ba8bfc8SStephen M. Cameron 			d->device_id[15]);
28932ba8bfc8SStephen M. Cameron 
289454b6e9e9SScott Teel 	/* Get the list of physical devices */
289554b6e9e9SScott Teel 	physicals = kzalloc(reportsize, GFP_KERNEL);
28963b51a7a3SJoe Handzik 	if (physicals == NULL)
28973b51a7a3SJoe Handzik 		return 0;
289803383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physicals, reportsize)) {
289954b6e9e9SScott Teel 		dev_err(&h->pdev->dev,
290054b6e9e9SScott Teel 			"Can't lookup %s device handle: report physical LUNs failed.\n",
290154b6e9e9SScott Teel 			"HP SSD Smart Path");
290254b6e9e9SScott Teel 		kfree(physicals);
290354b6e9e9SScott Teel 		return 0;
290454b6e9e9SScott Teel 	}
290554b6e9e9SScott Teel 	nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) /
290654b6e9e9SScott Teel 							responsesize;
290754b6e9e9SScott Teel 
290854b6e9e9SScott Teel 	/* find ioaccel2 handle in list of physicals: */
290954b6e9e9SScott Teel 	for (i = 0; i < nphysicals; i++) {
2910d5b5d964SStephen M. Cameron 		struct ext_report_lun_entry *entry = &physicals->LUN[i];
2911d5b5d964SStephen M. Cameron 
291254b6e9e9SScott Teel 		/* handle is in bytes 28-31 of each lun */
2913d5b5d964SStephen M. Cameron 		if (entry->ioaccel_handle != find)
291454b6e9e9SScott Teel 			continue; /* didn't match */
291554b6e9e9SScott Teel 		found = 1;
2916d5b5d964SStephen M. Cameron 		memcpy(scsi3addr, entry->lunid, 8);
29172ba8bfc8SStephen M. Cameron 		if (h->raid_offload_debug > 0)
29182ba8bfc8SStephen M. Cameron 			dev_info(&h->pdev->dev,
2919d5b5d964SStephen M. Cameron 				"%s: Searched h=0x%08x, Found h=0x%08x, scsiaddr 0x%8phN\n",
29202ba8bfc8SStephen M. Cameron 				__func__, find,
2921d5b5d964SStephen M. Cameron 				entry->ioaccel_handle, scsi3addr);
292254b6e9e9SScott Teel 		break; /* found it */
292354b6e9e9SScott Teel 	}
292454b6e9e9SScott Teel 
292554b6e9e9SScott Teel 	kfree(physicals);
292654b6e9e9SScott Teel 	if (found)
292754b6e9e9SScott Teel 		return 1;
292854b6e9e9SScott Teel 	else
292954b6e9e9SScott Teel 		return 0;
293054b6e9e9SScott Teel 
293154b6e9e9SScott Teel }
293254b6e9e9SScott Teel /*
2933edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
2934edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
2935edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
2936edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
2937edd16368SStephen M. Cameron  */
2938edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
293903383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
294001a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
2941edd16368SStephen M. Cameron {
294203383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
2943edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
2944edd16368SStephen M. Cameron 		return -1;
2945edd16368SStephen M. Cameron 	}
294603383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
2947edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
294803383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
294903383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
2950edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
2951edd16368SStephen M. Cameron 	}
295203383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
2953edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
2954edd16368SStephen M. Cameron 		return -1;
2955edd16368SStephen M. Cameron 	}
29566df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
2957edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
2958edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
2959edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2960edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
2961edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
2962edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
2963edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
2964edd16368SStephen M. Cameron 	}
2965edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
2966edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2967edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
2968edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2969edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
2970edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
2971edd16368SStephen M. Cameron 	}
2972edd16368SStephen M. Cameron 	return 0;
2973edd16368SStephen M. Cameron }
2974edd16368SStephen M. Cameron 
297542a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
297642a91641SDon Brace 	int i, int nphysicals, int nlogicals,
2977a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
2978339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
2979339b2b14SStephen M. Cameron {
2980339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
2981339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
2982339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
2983339b2b14SStephen M. Cameron 	 */
2984339b2b14SStephen M. Cameron 
2985339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
2986339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
2987339b2b14SStephen M. Cameron 
2988339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
2989339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
2990339b2b14SStephen M. Cameron 
2991339b2b14SStephen M. Cameron 	if (i < logicals_start)
2992d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
2993d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
2994339b2b14SStephen M. Cameron 
2995339b2b14SStephen M. Cameron 	if (i < last_device)
2996339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
2997339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
2998339b2b14SStephen M. Cameron 	BUG();
2999339b2b14SStephen M. Cameron 	return NULL;
3000339b2b14SStephen M. Cameron }
3001339b2b14SStephen M. Cameron 
3002316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h)
3003316b221aSStephen M. Cameron {
3004316b221aSStephen M. Cameron 	int rc;
30056e8e8088SJoe Handzik 	int hba_mode_enabled;
3006316b221aSStephen M. Cameron 	struct bmic_controller_parameters *ctlr_params;
3007316b221aSStephen M. Cameron 	ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters),
3008316b221aSStephen M. Cameron 		GFP_KERNEL);
3009316b221aSStephen M. Cameron 
3010316b221aSStephen M. Cameron 	if (!ctlr_params)
301196444fbbSJoe Handzik 		return -ENOMEM;
3012316b221aSStephen M. Cameron 	rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params,
3013316b221aSStephen M. Cameron 		sizeof(struct bmic_controller_parameters));
301496444fbbSJoe Handzik 	if (rc) {
3015316b221aSStephen M. Cameron 		kfree(ctlr_params);
301696444fbbSJoe Handzik 		return rc;
3017316b221aSStephen M. Cameron 	}
30186e8e8088SJoe Handzik 
30196e8e8088SJoe Handzik 	hba_mode_enabled =
30206e8e8088SJoe Handzik 		((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0);
30216e8e8088SJoe Handzik 	kfree(ctlr_params);
30226e8e8088SJoe Handzik 	return hba_mode_enabled;
3023316b221aSStephen M. Cameron }
3024316b221aSStephen M. Cameron 
302503383736SDon Brace /* get physical drive ioaccel handle and queue depth */
302603383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
302703383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
302803383736SDon Brace 		u8 *lunaddrbytes,
302903383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
303003383736SDon Brace {
303103383736SDon Brace 	int rc;
303203383736SDon Brace 	struct ext_report_lun_entry *rle =
303303383736SDon Brace 		(struct ext_report_lun_entry *) lunaddrbytes;
303403383736SDon Brace 
303503383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
303603383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
303703383736SDon Brace 	rc = hpsa_bmic_id_physical_device(h, lunaddrbytes,
303803383736SDon Brace 			GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys,
303903383736SDon Brace 			sizeof(*id_phys));
304003383736SDon Brace 	if (!rc)
304103383736SDon Brace 		/* Reserve space for FW operations */
304203383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
304303383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
304403383736SDon Brace 		dev->queue_depth =
304503383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
304603383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
304703383736SDon Brace 	else
304803383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
304903383736SDon Brace 	atomic_set(&dev->ioaccel_cmds_out, 0);
305003383736SDon Brace }
305103383736SDon Brace 
3052edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
3053edd16368SStephen M. Cameron {
3054edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3055edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3056edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3057edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3058edd16368SStephen M. Cameron 	 *
3059edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3060edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3061edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3062edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3063edd16368SStephen M. Cameron 	 */
3064a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3065edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
306603383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
306701a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
306801a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
306901a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3070edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3071edd16368SStephen M. Cameron 	int ncurrent = 0;
30724f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3073339b2b14SStephen M. Cameron 	int raid_ctlr_position;
30742bbf5c7fSJoe Handzik 	int rescan_hba_mode;
3075aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3076edd16368SStephen M. Cameron 
3077cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
307892084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
307992084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3080edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
308103383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3082edd16368SStephen M. Cameron 
308303383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
308403383736SDon Brace 		!tmpdevice || !id_phys) {
3085edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3086edd16368SStephen M. Cameron 		goto out;
3087edd16368SStephen M. Cameron 	}
3088edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3089edd16368SStephen M. Cameron 
3090316b221aSStephen M. Cameron 	rescan_hba_mode = hpsa_hba_mode_enabled(h);
309196444fbbSJoe Handzik 	if (rescan_hba_mode < 0)
309296444fbbSJoe Handzik 		goto out;
3093316b221aSStephen M. Cameron 
3094316b221aSStephen M. Cameron 	if (!h->hba_mode_enabled && rescan_hba_mode)
3095316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode enabled\n");
3096316b221aSStephen M. Cameron 	else if (h->hba_mode_enabled && !rescan_hba_mode)
3097316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode disabled\n");
3098316b221aSStephen M. Cameron 
3099316b221aSStephen M. Cameron 	h->hba_mode_enabled = rescan_hba_mode;
3100316b221aSStephen M. Cameron 
310103383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
310203383736SDon Brace 			logdev_list, &nlogicals))
3103edd16368SStephen M. Cameron 		goto out;
3104edd16368SStephen M. Cameron 
3105aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3106aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3107aca4a520SScott Teel 	 * controller.
3108edd16368SStephen M. Cameron 	 */
3109aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3110edd16368SStephen M. Cameron 
3111edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3112edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3113b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3114b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3115b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3116b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3117b7ec021fSScott Teel 			break;
3118b7ec021fSScott Teel 		}
3119b7ec021fSScott Teel 
3120edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3121edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3122edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3123edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3124edd16368SStephen M. Cameron 			goto out;
3125edd16368SStephen M. Cameron 		}
3126edd16368SStephen M. Cameron 		ndev_allocated++;
3127edd16368SStephen M. Cameron 	}
3128edd16368SStephen M. Cameron 
31298645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3130339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3131339b2b14SStephen M. Cameron 	else
3132339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3133339b2b14SStephen M. Cameron 
3134edd16368SStephen M. Cameron 	/* adjust our table of devices */
31354f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3136edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
31370b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3138edd16368SStephen M. Cameron 
3139edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3140339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3141339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
3142edd16368SStephen M. Cameron 		/* skip masked physical devices. */
3143339b2b14SStephen M. Cameron 		if (lunaddrbytes[3] & 0xC0 &&
3144339b2b14SStephen M. Cameron 			i < nphysicals + (raid_ctlr_position == 0))
3145edd16368SStephen M. Cameron 			continue;
3146edd16368SStephen M. Cameron 
3147edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
31480b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
31490b0e1d6cSStephen M. Cameron 							&is_OBDR))
3150edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
31511f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
3152edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3153edd16368SStephen M. Cameron 
3154edd16368SStephen M. Cameron 		/*
31554f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3156edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3157edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3158edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3159edd16368SStephen M. Cameron 		 * there is no lun 0.
3160edd16368SStephen M. Cameron 		 */
31614f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
31621f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
31634f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3164edd16368SStephen M. Cameron 			ncurrent++;
3165edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3166edd16368SStephen M. Cameron 		}
3167edd16368SStephen M. Cameron 
3168edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3169edd16368SStephen M. Cameron 
3170edd16368SStephen M. Cameron 		switch (this_device->devtype) {
31710b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3172edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3173edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3174edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3175edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3176edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3177edd16368SStephen M. Cameron 			 * the inquiry data.
3178edd16368SStephen M. Cameron 			 */
31790b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3180edd16368SStephen M. Cameron 				ncurrent++;
3181edd16368SStephen M. Cameron 			break;
3182edd16368SStephen M. Cameron 		case TYPE_DISK:
3183316b221aSStephen M. Cameron 			if (h->hba_mode_enabled) {
3184316b221aSStephen M. Cameron 				/* never use raid mapper in HBA mode */
3185316b221aSStephen M. Cameron 				this_device->offload_enabled = 0;
3186316b221aSStephen M. Cameron 				ncurrent++;
3187316b221aSStephen M. Cameron 				break;
3188316b221aSStephen M. Cameron 			} else if (h->acciopath_status) {
3189283b4a9bSStephen M. Cameron 				if (i >= nphysicals) {
3190283b4a9bSStephen M. Cameron 					ncurrent++;
3191edd16368SStephen M. Cameron 					break;
3192283b4a9bSStephen M. Cameron 				}
3193316b221aSStephen M. Cameron 			} else {
3194316b221aSStephen M. Cameron 				if (i < nphysicals)
3195316b221aSStephen M. Cameron 					break;
3196316b221aSStephen M. Cameron 				ncurrent++;
3197316b221aSStephen M. Cameron 				break;
3198316b221aSStephen M. Cameron 			}
319903383736SDon Brace 			if (h->transMethod & CFGTBL_Trans_io_accel1 ||
320003383736SDon Brace 				h->transMethod & CFGTBL_Trans_io_accel2) {
320103383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
320203383736SDon Brace 							lunaddrbytes, id_phys);
320303383736SDon Brace 				atomic_set(&this_device->ioaccel_cmds_out, 0);
3204edd16368SStephen M. Cameron 				ncurrent++;
3205283b4a9bSStephen M. Cameron 			}
3206edd16368SStephen M. Cameron 			break;
3207edd16368SStephen M. Cameron 		case TYPE_TAPE:
3208edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
3209edd16368SStephen M. Cameron 			ncurrent++;
3210edd16368SStephen M. Cameron 			break;
3211edd16368SStephen M. Cameron 		case TYPE_RAID:
3212edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3213edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3214edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3215edd16368SStephen M. Cameron 			 * don't present it.
3216edd16368SStephen M. Cameron 			 */
3217edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3218edd16368SStephen M. Cameron 				break;
3219edd16368SStephen M. Cameron 			ncurrent++;
3220edd16368SStephen M. Cameron 			break;
3221edd16368SStephen M. Cameron 		default:
3222edd16368SStephen M. Cameron 			break;
3223edd16368SStephen M. Cameron 		}
3224cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3225edd16368SStephen M. Cameron 			break;
3226edd16368SStephen M. Cameron 	}
322703383736SDon Brace 	hpsa_update_log_drive_phys_drive_ptrs(h, currentsd, ncurrent);
3228edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
3229edd16368SStephen M. Cameron out:
3230edd16368SStephen M. Cameron 	kfree(tmpdevice);
3231edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3232edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3233edd16368SStephen M. Cameron 	kfree(currentsd);
3234edd16368SStephen M. Cameron 	kfree(physdev_list);
3235edd16368SStephen M. Cameron 	kfree(logdev_list);
323603383736SDon Brace 	kfree(id_phys);
3237edd16368SStephen M. Cameron }
3238edd16368SStephen M. Cameron 
3239ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3240ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3241ec5cbf04SWebb Scales {
3242ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3243ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3244ec5cbf04SWebb Scales 
3245ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3246ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3247ec5cbf04SWebb Scales 	desc->Ext = 0;
3248ec5cbf04SWebb Scales }
3249ec5cbf04SWebb Scales 
3250c7ee65b3SWebb Scales /*
3251c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3252edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3253edd16368SStephen M. Cameron  * hpsa command, cp.
3254edd16368SStephen M. Cameron  */
325533a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3256edd16368SStephen M. Cameron 		struct CommandList *cp,
3257edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3258edd16368SStephen M. Cameron {
3259edd16368SStephen M. Cameron 	struct scatterlist *sg;
326033a2ffceSStephen M. Cameron 	int use_sg, i, sg_index, chained;
326133a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3262edd16368SStephen M. Cameron 
326333a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3264edd16368SStephen M. Cameron 
3265edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3266edd16368SStephen M. Cameron 	if (use_sg < 0)
3267edd16368SStephen M. Cameron 		return use_sg;
3268edd16368SStephen M. Cameron 
3269edd16368SStephen M. Cameron 	if (!use_sg)
3270edd16368SStephen M. Cameron 		goto sglist_finished;
3271edd16368SStephen M. Cameron 
327233a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
327333a2ffceSStephen M. Cameron 	chained = 0;
327433a2ffceSStephen M. Cameron 	sg_index = 0;
3275edd16368SStephen M. Cameron 	scsi_for_each_sg(cmd, sg, use_sg, i) {
327633a2ffceSStephen M. Cameron 		if (i == h->max_cmd_sg_entries - 1 &&
327733a2ffceSStephen M. Cameron 			use_sg > h->max_cmd_sg_entries) {
327833a2ffceSStephen M. Cameron 			chained = 1;
327933a2ffceSStephen M. Cameron 			curr_sg = h->cmd_sg_list[cp->cmdindex];
328033a2ffceSStephen M. Cameron 			sg_index = 0;
328133a2ffceSStephen M. Cameron 		}
3282ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
328333a2ffceSStephen M. Cameron 		curr_sg++;
328433a2ffceSStephen M. Cameron 	}
3285ec5cbf04SWebb Scales 
3286ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
328750a0decfSStephen M. Cameron 	(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
328833a2ffceSStephen M. Cameron 
328933a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
329033a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
329133a2ffceSStephen M. Cameron 
329233a2ffceSStephen M. Cameron 	if (chained) {
329333a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
329450a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
3295e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3296e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3297e2bea6dfSStephen M. Cameron 			return -1;
3298e2bea6dfSStephen M. Cameron 		}
329933a2ffceSStephen M. Cameron 		return 0;
3300edd16368SStephen M. Cameron 	}
3301edd16368SStephen M. Cameron 
3302edd16368SStephen M. Cameron sglist_finished:
3303edd16368SStephen M. Cameron 
330401a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
3305c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
3306edd16368SStephen M. Cameron 	return 0;
3307edd16368SStephen M. Cameron }
3308edd16368SStephen M. Cameron 
3309283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3310283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3311283b4a9bSStephen M. Cameron {
3312283b4a9bSStephen M. Cameron 	int is_write = 0;
3313283b4a9bSStephen M. Cameron 	u32 block;
3314283b4a9bSStephen M. Cameron 	u32 block_cnt;
3315283b4a9bSStephen M. Cameron 
3316283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3317283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3318283b4a9bSStephen M. Cameron 	case WRITE_6:
3319283b4a9bSStephen M. Cameron 	case WRITE_12:
3320283b4a9bSStephen M. Cameron 		is_write = 1;
3321283b4a9bSStephen M. Cameron 	case READ_6:
3322283b4a9bSStephen M. Cameron 	case READ_12:
3323283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
3324283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
3325283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
3326283b4a9bSStephen M. Cameron 		} else {
3327283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
3328283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
3329283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
3330283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
3331283b4a9bSStephen M. Cameron 				cdb[5];
3332283b4a9bSStephen M. Cameron 			block_cnt =
3333283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
3334283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
3335283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
3336283b4a9bSStephen M. Cameron 				cdb[9];
3337283b4a9bSStephen M. Cameron 		}
3338283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
3339283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
3340283b4a9bSStephen M. Cameron 
3341283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3342283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3343283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
3344283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
3345283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
3346283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
3347283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3348283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
3349283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
3350283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3351283b4a9bSStephen M. Cameron 		*cdb_len = 10;
3352283b4a9bSStephen M. Cameron 		break;
3353283b4a9bSStephen M. Cameron 	}
3354283b4a9bSStephen M. Cameron 	return 0;
3355283b4a9bSStephen M. Cameron }
3356283b4a9bSStephen M. Cameron 
3357c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
3358283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
335903383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
3360e1f7de0cSMatt Gates {
3361e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
3362e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
3363e1f7de0cSMatt Gates 	unsigned int len;
3364e1f7de0cSMatt Gates 	unsigned int total_len = 0;
3365e1f7de0cSMatt Gates 	struct scatterlist *sg;
3366e1f7de0cSMatt Gates 	u64 addr64;
3367e1f7de0cSMatt Gates 	int use_sg, i;
3368e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
3369e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
3370e1f7de0cSMatt Gates 
3371283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
337203383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
337303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3374283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
337503383736SDon Brace 	}
3376283b4a9bSStephen M. Cameron 
3377e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
3378e1f7de0cSMatt Gates 
337903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
338003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3381283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
338203383736SDon Brace 	}
3383283b4a9bSStephen M. Cameron 
3384e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
3385e1f7de0cSMatt Gates 
3386e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
3387e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
3388e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
3389e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
3390e1f7de0cSMatt Gates 
3391e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
339203383736SDon Brace 	if (use_sg < 0) {
339303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3394e1f7de0cSMatt Gates 		return use_sg;
339503383736SDon Brace 	}
3396e1f7de0cSMatt Gates 
3397e1f7de0cSMatt Gates 	if (use_sg) {
3398e1f7de0cSMatt Gates 		curr_sg = cp->SG;
3399e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
3400e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
3401e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
3402e1f7de0cSMatt Gates 			total_len += len;
340350a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
340450a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
340550a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
3406e1f7de0cSMatt Gates 			curr_sg++;
3407e1f7de0cSMatt Gates 		}
340850a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
3409e1f7de0cSMatt Gates 
3410e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
3411e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
3412e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
3413e1f7de0cSMatt Gates 			break;
3414e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
3415e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
3416e1f7de0cSMatt Gates 			break;
3417e1f7de0cSMatt Gates 		case DMA_NONE:
3418e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
3419e1f7de0cSMatt Gates 			break;
3420e1f7de0cSMatt Gates 		default:
3421e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3422e1f7de0cSMatt Gates 			cmd->sc_data_direction);
3423e1f7de0cSMatt Gates 			BUG();
3424e1f7de0cSMatt Gates 			break;
3425e1f7de0cSMatt Gates 		}
3426e1f7de0cSMatt Gates 	} else {
3427e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
3428e1f7de0cSMatt Gates 	}
3429e1f7de0cSMatt Gates 
3430c349775eSScott Teel 	c->Header.SGList = use_sg;
3431e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
34322b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
34332b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
34342b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
34352b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
34362b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
3437283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
3438283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
3439c349775eSScott Teel 	/* Tag was already set at init time. */
3440e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
3441e1f7de0cSMatt Gates 	return 0;
3442e1f7de0cSMatt Gates }
3443edd16368SStephen M. Cameron 
3444283b4a9bSStephen M. Cameron /*
3445283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
3446283b4a9bSStephen M. Cameron  * I/O accelerator path.
3447283b4a9bSStephen M. Cameron  */
3448283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
3449283b4a9bSStephen M. Cameron 	struct CommandList *c)
3450283b4a9bSStephen M. Cameron {
3451283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
3452283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3453283b4a9bSStephen M. Cameron 
345403383736SDon Brace 	c->phys_disk = dev;
345503383736SDon Brace 
3456283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
345703383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
3458283b4a9bSStephen M. Cameron }
3459283b4a9bSStephen M. Cameron 
3460dd0e19f3SScott Teel /*
3461dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
3462dd0e19f3SScott Teel  */
3463dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
3464dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
3465dd0e19f3SScott Teel {
3466dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
3467dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3468dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
3469dd0e19f3SScott Teel 	u64 first_block;
3470dd0e19f3SScott Teel 
3471dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
34722b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
3473dd0e19f3SScott Teel 		return;
3474dd0e19f3SScott Teel 	/* Set the data encryption key index. */
3475dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
3476dd0e19f3SScott Teel 
3477dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
3478dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
3479dd0e19f3SScott Teel 
3480dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
3481dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
3482dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
3483dd0e19f3SScott Teel 	 */
3484dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
3485dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
3486dd0e19f3SScott Teel 	case WRITE_6:
3487dd0e19f3SScott Teel 	case READ_6:
34882b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
3489dd0e19f3SScott Teel 		break;
3490dd0e19f3SScott Teel 	case WRITE_10:
3491dd0e19f3SScott Teel 	case READ_10:
3492dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
3493dd0e19f3SScott Teel 	case WRITE_12:
3494dd0e19f3SScott Teel 	case READ_12:
34952b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
3496dd0e19f3SScott Teel 		break;
3497dd0e19f3SScott Teel 	case WRITE_16:
3498dd0e19f3SScott Teel 	case READ_16:
34992b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
3500dd0e19f3SScott Teel 		break;
3501dd0e19f3SScott Teel 	default:
3502dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
35032b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
35042b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
3505dd0e19f3SScott Teel 		BUG();
3506dd0e19f3SScott Teel 		break;
3507dd0e19f3SScott Teel 	}
35082b08b3e9SDon Brace 
35092b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
35102b08b3e9SDon Brace 		first_block = first_block *
35112b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
35122b08b3e9SDon Brace 
35132b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
35142b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
3515dd0e19f3SScott Teel }
3516dd0e19f3SScott Teel 
3517c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
3518c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
351903383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
3520c349775eSScott Teel {
3521c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
3522c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
3523c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
3524c349775eSScott Teel 	int use_sg, i;
3525c349775eSScott Teel 	struct scatterlist *sg;
3526c349775eSScott Teel 	u64 addr64;
3527c349775eSScott Teel 	u32 len;
3528c349775eSScott Teel 	u32 total_len = 0;
3529c349775eSScott Teel 
353003383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
353103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3532c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
353303383736SDon Brace 	}
3534c349775eSScott Teel 
353503383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
353603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3537c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
353803383736SDon Brace 	}
353903383736SDon Brace 
3540c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
3541c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
3542c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
3543c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
3544c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
3545c349775eSScott Teel 
3546c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
3547c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
3548c349775eSScott Teel 
3549c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
355003383736SDon Brace 	if (use_sg < 0) {
355103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3552c349775eSScott Teel 		return use_sg;
355303383736SDon Brace 	}
3554c349775eSScott Teel 
3555c349775eSScott Teel 	if (use_sg) {
3556c349775eSScott Teel 		BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES);
3557c349775eSScott Teel 		curr_sg = cp->sg;
3558c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
3559c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
3560c349775eSScott Teel 			len  = sg_dma_len(sg);
3561c349775eSScott Teel 			total_len += len;
3562c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
3563c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
3564c349775eSScott Teel 			curr_sg->reserved[0] = 0;
3565c349775eSScott Teel 			curr_sg->reserved[1] = 0;
3566c349775eSScott Teel 			curr_sg->reserved[2] = 0;
3567c349775eSScott Teel 			curr_sg->chain_indicator = 0;
3568c349775eSScott Teel 			curr_sg++;
3569c349775eSScott Teel 		}
3570c349775eSScott Teel 
3571c349775eSScott Teel 		switch (cmd->sc_data_direction) {
3572c349775eSScott Teel 		case DMA_TO_DEVICE:
3573dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3574dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
3575c349775eSScott Teel 			break;
3576c349775eSScott Teel 		case DMA_FROM_DEVICE:
3577dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3578dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
3579c349775eSScott Teel 			break;
3580c349775eSScott Teel 		case DMA_NONE:
3581dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3582dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
3583c349775eSScott Teel 			break;
3584c349775eSScott Teel 		default:
3585c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3586c349775eSScott Teel 				cmd->sc_data_direction);
3587c349775eSScott Teel 			BUG();
3588c349775eSScott Teel 			break;
3589c349775eSScott Teel 		}
3590c349775eSScott Teel 	} else {
3591dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
3592dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
3593c349775eSScott Teel 	}
3594dd0e19f3SScott Teel 
3595dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
3596dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
3597dd0e19f3SScott Teel 
35982b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
3599f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
3600c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
3601c349775eSScott Teel 
3602c349775eSScott Teel 	/* fill in sg elements */
3603c349775eSScott Teel 	cp->sg_count = (u8) use_sg;
3604c349775eSScott Teel 
3605c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
3606c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
3607c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
360850a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
3609c349775eSScott Teel 
3610c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
3611c349775eSScott Teel 	return 0;
3612c349775eSScott Teel }
3613c349775eSScott Teel 
3614c349775eSScott Teel /*
3615c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
3616c349775eSScott Teel  */
3617c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
3618c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
361903383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
3620c349775eSScott Teel {
362103383736SDon Brace 	/* Try to honor the device's queue depth */
362203383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
362303383736SDon Brace 					phys_disk->queue_depth) {
362403383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
362503383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
362603383736SDon Brace 	}
3627c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
3628c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
362903383736SDon Brace 						cdb, cdb_len, scsi3addr,
363003383736SDon Brace 						phys_disk);
3631c349775eSScott Teel 	else
3632c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
363303383736SDon Brace 						cdb, cdb_len, scsi3addr,
363403383736SDon Brace 						phys_disk);
3635c349775eSScott Teel }
3636c349775eSScott Teel 
36376b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
36386b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
36396b80b18fSScott Teel {
36406b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
36416b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
36422b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
36436b80b18fSScott Teel 		return;
36446b80b18fSScott Teel 	}
36456b80b18fSScott Teel 	do {
36466b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
36472b08b3e9SDon Brace 		*current_group = *map_index /
36482b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
36496b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
36506b80b18fSScott Teel 			continue;
36512b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
36526b80b18fSScott Teel 			/* select map index from next group */
36532b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
36546b80b18fSScott Teel 			(*current_group)++;
36556b80b18fSScott Teel 		} else {
36566b80b18fSScott Teel 			/* select map index from first group */
36572b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
36586b80b18fSScott Teel 			*current_group = 0;
36596b80b18fSScott Teel 		}
36606b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
36616b80b18fSScott Teel }
36626b80b18fSScott Teel 
3663283b4a9bSStephen M. Cameron /*
3664283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
3665283b4a9bSStephen M. Cameron  */
3666283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
3667283b4a9bSStephen M. Cameron 	struct CommandList *c)
3668283b4a9bSStephen M. Cameron {
3669283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
3670283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3671283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
3672283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
3673283b4a9bSStephen M. Cameron 	int is_write = 0;
3674283b4a9bSStephen M. Cameron 	u32 map_index;
3675283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
3676283b4a9bSStephen M. Cameron 	u32 block_cnt;
3677283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
3678283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
3679283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
3680283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
36816b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
36826b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
36836b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
36846b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
36856b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
36866b80b18fSScott Teel 	u32 total_disks_per_row;
36876b80b18fSScott Teel 	u32 stripesize;
36886b80b18fSScott Teel 	u32 first_group, last_group, current_group;
3689283b4a9bSStephen M. Cameron 	u32 map_row;
3690283b4a9bSStephen M. Cameron 	u32 disk_handle;
3691283b4a9bSStephen M. Cameron 	u64 disk_block;
3692283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
3693283b4a9bSStephen M. Cameron 	u8 cdb[16];
3694283b4a9bSStephen M. Cameron 	u8 cdb_len;
36952b08b3e9SDon Brace 	u16 strip_size;
3696283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3697283b4a9bSStephen M. Cameron 	u64 tmpdiv;
3698283b4a9bSStephen M. Cameron #endif
36996b80b18fSScott Teel 	int offload_to_mirror;
3700283b4a9bSStephen M. Cameron 
3701283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
3702283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
3703283b4a9bSStephen M. Cameron 	case WRITE_6:
3704283b4a9bSStephen M. Cameron 		is_write = 1;
3705283b4a9bSStephen M. Cameron 	case READ_6:
3706283b4a9bSStephen M. Cameron 		first_block =
3707283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
3708283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
3709283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
37103fa89a04SStephen M. Cameron 		if (block_cnt == 0)
37113fa89a04SStephen M. Cameron 			block_cnt = 256;
3712283b4a9bSStephen M. Cameron 		break;
3713283b4a9bSStephen M. Cameron 	case WRITE_10:
3714283b4a9bSStephen M. Cameron 		is_write = 1;
3715283b4a9bSStephen M. Cameron 	case READ_10:
3716283b4a9bSStephen M. Cameron 		first_block =
3717283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3718283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3719283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3720283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3721283b4a9bSStephen M. Cameron 		block_cnt =
3722283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
3723283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
3724283b4a9bSStephen M. Cameron 		break;
3725283b4a9bSStephen M. Cameron 	case WRITE_12:
3726283b4a9bSStephen M. Cameron 		is_write = 1;
3727283b4a9bSStephen M. Cameron 	case READ_12:
3728283b4a9bSStephen M. Cameron 		first_block =
3729283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3730283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3731283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3732283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3733283b4a9bSStephen M. Cameron 		block_cnt =
3734283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
3735283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
3736283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
3737283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
3738283b4a9bSStephen M. Cameron 		break;
3739283b4a9bSStephen M. Cameron 	case WRITE_16:
3740283b4a9bSStephen M. Cameron 		is_write = 1;
3741283b4a9bSStephen M. Cameron 	case READ_16:
3742283b4a9bSStephen M. Cameron 		first_block =
3743283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
3744283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
3745283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
3746283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
3747283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
3748283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
3749283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
3750283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
3751283b4a9bSStephen M. Cameron 		block_cnt =
3752283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
3753283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
3754283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
3755283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
3756283b4a9bSStephen M. Cameron 		break;
3757283b4a9bSStephen M. Cameron 	default:
3758283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
3759283b4a9bSStephen M. Cameron 	}
3760283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
3761283b4a9bSStephen M. Cameron 
3762283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
3763283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
3764283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3765283b4a9bSStephen M. Cameron 
3766283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
37672b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
37682b08b3e9SDon Brace 		last_block < first_block)
3769283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3770283b4a9bSStephen M. Cameron 
3771283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
37722b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
37732b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
37742b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
3775283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3776283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
3777283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3778283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
3779283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
3780283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3781283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
3782283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3783283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
3784283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
37852b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
3786283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
3787283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
37882b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
3789283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
3790283b4a9bSStephen M. Cameron #else
3791283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
3792283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
3793283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3794283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
37952b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
37962b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
3797283b4a9bSStephen M. Cameron #endif
3798283b4a9bSStephen M. Cameron 
3799283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
3800283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
3801283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3802283b4a9bSStephen M. Cameron 
3803283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
38042b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
38052b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
3806283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
38072b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
38086b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
38096b80b18fSScott Teel 
38106b80b18fSScott Teel 	switch (dev->raid_level) {
38116b80b18fSScott Teel 	case HPSA_RAID_0:
38126b80b18fSScott Teel 		break; /* nothing special to do */
38136b80b18fSScott Teel 	case HPSA_RAID_1:
38146b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
38156b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
38166b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
3817283b4a9bSStephen M. Cameron 		 */
38182b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
3819283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
38202b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
3821283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
38226b80b18fSScott Teel 		break;
38236b80b18fSScott Teel 	case HPSA_RAID_ADM:
38246b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
38256b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
38266b80b18fSScott Teel 		 */
38272b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
38286b80b18fSScott Teel 
38296b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
38306b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
38316b80b18fSScott Teel 				&map_index, &current_group);
38326b80b18fSScott Teel 		/* set mirror group to use next time */
38336b80b18fSScott Teel 		offload_to_mirror =
38342b08b3e9SDon Brace 			(offload_to_mirror >=
38352b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
38366b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
38376b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
38386b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
38396b80b18fSScott Teel 		 * function since multiple threads might simultaneously
38406b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
38416b80b18fSScott Teel 		 */
38426b80b18fSScott Teel 		break;
38436b80b18fSScott Teel 	case HPSA_RAID_5:
38446b80b18fSScott Teel 	case HPSA_RAID_6:
38452b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
38466b80b18fSScott Teel 			break;
38476b80b18fSScott Teel 
38486b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
38496b80b18fSScott Teel 		r5or6_blocks_per_row =
38502b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
38512b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
38526b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
38532b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
38542b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
38556b80b18fSScott Teel #if BITS_PER_LONG == 32
38566b80b18fSScott Teel 		tmpdiv = first_block;
38576b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
38586b80b18fSScott Teel 		tmpdiv = first_group;
38596b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
38606b80b18fSScott Teel 		first_group = tmpdiv;
38616b80b18fSScott Teel 		tmpdiv = last_block;
38626b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
38636b80b18fSScott Teel 		tmpdiv = last_group;
38646b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
38656b80b18fSScott Teel 		last_group = tmpdiv;
38666b80b18fSScott Teel #else
38676b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
38686b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
38696b80b18fSScott Teel #endif
3870000ff7c2SStephen M. Cameron 		if (first_group != last_group)
38716b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
38726b80b18fSScott Teel 
38736b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
38746b80b18fSScott Teel #if BITS_PER_LONG == 32
38756b80b18fSScott Teel 		tmpdiv = first_block;
38766b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
38776b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
38786b80b18fSScott Teel 		tmpdiv = last_block;
38796b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
38806b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
38816b80b18fSScott Teel #else
38826b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
38836b80b18fSScott Teel 						first_block / stripesize;
38846b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
38856b80b18fSScott Teel #endif
38866b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
38876b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
38886b80b18fSScott Teel 
38896b80b18fSScott Teel 
38906b80b18fSScott Teel 		/* Verify request is in a single column */
38916b80b18fSScott Teel #if BITS_PER_LONG == 32
38926b80b18fSScott Teel 		tmpdiv = first_block;
38936b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
38946b80b18fSScott Teel 		tmpdiv = first_row_offset;
38956b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
38966b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
38976b80b18fSScott Teel 		tmpdiv = last_block;
38986b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
38996b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
39006b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
39016b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
39026b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
39036b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
39046b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
39056b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
39066b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
39076b80b18fSScott Teel #else
39086b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
39096b80b18fSScott Teel 			(u32)((first_block % stripesize) %
39106b80b18fSScott Teel 						r5or6_blocks_per_row);
39116b80b18fSScott Teel 
39126b80b18fSScott Teel 		r5or6_last_row_offset =
39136b80b18fSScott Teel 			(u32)((last_block % stripesize) %
39146b80b18fSScott Teel 						r5or6_blocks_per_row);
39156b80b18fSScott Teel 
39166b80b18fSScott Teel 		first_column = r5or6_first_column =
39172b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
39186b80b18fSScott Teel 		r5or6_last_column =
39192b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
39206b80b18fSScott Teel #endif
39216b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
39226b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
39236b80b18fSScott Teel 
39246b80b18fSScott Teel 		/* Request is eligible */
39256b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
39262b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
39276b80b18fSScott Teel 
39286b80b18fSScott Teel 		map_index = (first_group *
39292b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
39306b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
39316b80b18fSScott Teel 		break;
39326b80b18fSScott Teel 	default:
39336b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
3934283b4a9bSStephen M. Cameron 	}
39356b80b18fSScott Teel 
393607543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
393707543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
393807543e0cSStephen Cameron 
393903383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
394003383736SDon Brace 
3941283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
39422b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
39432b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
39442b08b3e9SDon Brace 			(first_row_offset - first_column *
39452b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
3946283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
3947283b4a9bSStephen M. Cameron 
3948283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
3949283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
3950283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
3951283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
3952283b4a9bSStephen M. Cameron 	}
3953283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
3954283b4a9bSStephen M. Cameron 
3955283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
3956283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
3957283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
3958283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3959283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
3960283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
3961283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
3962283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
3963283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
3964283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
3965283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
3966283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
3967283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
3968283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
3969283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
3970283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
3971283b4a9bSStephen M. Cameron 		cdb[14] = 0;
3972283b4a9bSStephen M. Cameron 		cdb[15] = 0;
3973283b4a9bSStephen M. Cameron 		cdb_len = 16;
3974283b4a9bSStephen M. Cameron 	} else {
3975283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3976283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3977283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
3978283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
3979283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
3980283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
3981283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3982283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
3983283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
3984283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3985283b4a9bSStephen M. Cameron 		cdb_len = 10;
3986283b4a9bSStephen M. Cameron 	}
3987283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
398803383736SDon Brace 						dev->scsi3addr,
398903383736SDon Brace 						dev->phys_disk[map_index]);
3990283b4a9bSStephen M. Cameron }
3991283b4a9bSStephen M. Cameron 
3992574f05d3SStephen Cameron /* Submit commands down the "normal" RAID stack path */
3993574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
3994574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
3995574f05d3SStephen Cameron 	unsigned char scsi3addr[])
3996edd16368SStephen M. Cameron {
3997edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
3998edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
3999edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4000edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4001edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4002f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4003edd16368SStephen M. Cameron 
4004edd16368SStephen M. Cameron 	/* Fill in the request block... */
4005edd16368SStephen M. Cameron 
4006edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4007edd16368SStephen M. Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4008edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4009edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4010edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4011edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4012edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4013a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4014a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4015edd16368SStephen M. Cameron 		break;
4016edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4017a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4018a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4019edd16368SStephen M. Cameron 		break;
4020edd16368SStephen M. Cameron 	case DMA_NONE:
4021a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4022a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4023edd16368SStephen M. Cameron 		break;
4024edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4025edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4026edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4027edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4028edd16368SStephen M. Cameron 		 */
4029edd16368SStephen M. Cameron 
4030a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4031a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4032edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4033edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4034edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4035edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4036edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4037edd16368SStephen M. Cameron 		 * our purposes here.
4038edd16368SStephen M. Cameron 		 */
4039edd16368SStephen M. Cameron 
4040edd16368SStephen M. Cameron 		break;
4041edd16368SStephen M. Cameron 
4042edd16368SStephen M. Cameron 	default:
4043edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4044edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4045edd16368SStephen M. Cameron 		BUG();
4046edd16368SStephen M. Cameron 		break;
4047edd16368SStephen M. Cameron 	}
4048edd16368SStephen M. Cameron 
404933a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
4050edd16368SStephen M. Cameron 		cmd_free(h, c);
4051edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4052edd16368SStephen M. Cameron 	}
4053edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4054edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4055edd16368SStephen M. Cameron 	return 0;
4056edd16368SStephen M. Cameron }
4057edd16368SStephen M. Cameron 
4058080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4059080ef1ccSDon Brace {
4060080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4061080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
4062080ef1ccSDon Brace 	struct CommandList *c =
4063080ef1ccSDon Brace 			container_of(work, struct CommandList, work);
4064080ef1ccSDon Brace 
4065080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4066080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4067080ef1ccSDon Brace 	if (!dev) {
4068080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
4069080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4070080ef1ccSDon Brace 		return;
4071080ef1ccSDon Brace 	}
4072080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4073080ef1ccSDon Brace 		/*
4074080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4075080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4076080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4077080ef1ccSDon Brace 		 */
4078080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4079080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4080080ef1ccSDon Brace 	}
4081080ef1ccSDon Brace }
4082080ef1ccSDon Brace 
4083574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4084574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4085574f05d3SStephen Cameron {
4086574f05d3SStephen Cameron 	struct ctlr_info *h;
4087574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4088574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4089574f05d3SStephen Cameron 	struct CommandList *c;
4090574f05d3SStephen Cameron 	int rc = 0;
4091574f05d3SStephen Cameron 
4092574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4093574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
4094574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4095574f05d3SStephen Cameron 	if (!dev) {
4096574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4097574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4098574f05d3SStephen Cameron 		return 0;
4099574f05d3SStephen Cameron 	}
4100574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4101574f05d3SStephen Cameron 
4102574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
4103574f05d3SStephen Cameron 		cmd->result = DID_ERROR << 16;
4104574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4105574f05d3SStephen Cameron 		return 0;
4106574f05d3SStephen Cameron 	}
4107574f05d3SStephen Cameron 	c = cmd_alloc(h);
4108574f05d3SStephen Cameron 	if (c == NULL) {			/* trouble... */
4109574f05d3SStephen Cameron 		dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n");
4110574f05d3SStephen Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4111574f05d3SStephen Cameron 	}
4112407863cbSStephen Cameron 	if (unlikely(lockup_detected(h))) {
4113407863cbSStephen Cameron 		cmd->result = DID_ERROR << 16;
4114407863cbSStephen Cameron 		cmd_free(h, c);
4115407863cbSStephen Cameron 		cmd->scsi_done(cmd);
4116407863cbSStephen Cameron 		return 0;
4117407863cbSStephen Cameron 	}
4118574f05d3SStephen Cameron 
4119407863cbSStephen Cameron 	/*
4120407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4121574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4122574f05d3SStephen Cameron 	 */
4123574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4124574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4125574f05d3SStephen Cameron 		h->acciopath_status)) {
4126574f05d3SStephen Cameron 
4127574f05d3SStephen Cameron 		cmd->host_scribble = (unsigned char *) c;
4128574f05d3SStephen Cameron 		c->cmd_type = CMD_SCSI;
4129574f05d3SStephen Cameron 		c->scsi_cmd = cmd;
4130574f05d3SStephen Cameron 
4131574f05d3SStephen Cameron 		if (dev->offload_enabled) {
4132574f05d3SStephen Cameron 			rc = hpsa_scsi_ioaccel_raid_map(h, c);
4133574f05d3SStephen Cameron 			if (rc == 0)
4134574f05d3SStephen Cameron 				return 0; /* Sent on ioaccel path */
4135574f05d3SStephen Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
4136574f05d3SStephen Cameron 				cmd_free(h, c);
4137574f05d3SStephen Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
4138574f05d3SStephen Cameron 			}
4139574f05d3SStephen Cameron 		} else if (dev->ioaccel_handle) {
4140574f05d3SStephen Cameron 			rc = hpsa_scsi_ioaccel_direct_map(h, c);
4141574f05d3SStephen Cameron 			if (rc == 0)
4142574f05d3SStephen Cameron 				return 0; /* Sent on direct map path */
4143574f05d3SStephen Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
4144574f05d3SStephen Cameron 				cmd_free(h, c);
4145574f05d3SStephen Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
4146574f05d3SStephen Cameron 			}
4147574f05d3SStephen Cameron 		}
4148574f05d3SStephen Cameron 	}
4149574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
4150574f05d3SStephen Cameron }
4151574f05d3SStephen Cameron 
4152*8ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
41535f389360SStephen M. Cameron {
41545f389360SStephen M. Cameron 	unsigned long flags;
41555f389360SStephen M. Cameron 
41565f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
41575f389360SStephen M. Cameron 	h->scan_finished = 1;
41585f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
41595f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
41605f389360SStephen M. Cameron }
41615f389360SStephen M. Cameron 
4162a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4163a08a8471SStephen M. Cameron {
4164a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4165a08a8471SStephen M. Cameron 	unsigned long flags;
4166a08a8471SStephen M. Cameron 
4167*8ebc9248SWebb Scales 	/*
4168*8ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
4169*8ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
4170*8ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
4171*8ebc9248SWebb Scales 	 * piling up on a locked up controller.
4172*8ebc9248SWebb Scales 	 */
4173*8ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
4174*8ebc9248SWebb Scales 		return hpsa_scan_complete(h);
41755f389360SStephen M. Cameron 
4176a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4177a08a8471SStephen M. Cameron 	while (1) {
4178a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4179a08a8471SStephen M. Cameron 		if (h->scan_finished)
4180a08a8471SStephen M. Cameron 			break;
4181a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4182a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4183a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4184a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4185a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4186a08a8471SStephen M. Cameron 		 * happen if we're in here.
4187a08a8471SStephen M. Cameron 		 */
4188a08a8471SStephen M. Cameron 	}
4189a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4190a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4191a08a8471SStephen M. Cameron 
4192*8ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
4193*8ebc9248SWebb Scales 		return hpsa_scan_complete(h);
41945f389360SStephen M. Cameron 
4195a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
4196a08a8471SStephen M. Cameron 
4197*8ebc9248SWebb Scales 	hpsa_scan_complete(h);
4198a08a8471SStephen M. Cameron }
4199a08a8471SStephen M. Cameron 
42007c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
42017c0a0229SDon Brace {
420203383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
420303383736SDon Brace 
420403383736SDon Brace 	if (!logical_drive)
420503383736SDon Brace 		return -ENODEV;
42067c0a0229SDon Brace 
42077c0a0229SDon Brace 	if (qdepth < 1)
42087c0a0229SDon Brace 		qdepth = 1;
420903383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
421003383736SDon Brace 		qdepth = logical_drive->queue_depth;
421103383736SDon Brace 
421203383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
42137c0a0229SDon Brace }
42147c0a0229SDon Brace 
4215a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4216a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4217a08a8471SStephen M. Cameron {
4218a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4219a08a8471SStephen M. Cameron 	unsigned long flags;
4220a08a8471SStephen M. Cameron 	int finished;
4221a08a8471SStephen M. Cameron 
4222a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4223a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4224a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4225a08a8471SStephen M. Cameron 	return finished;
4226a08a8471SStephen M. Cameron }
4227a08a8471SStephen M. Cameron 
4228edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h)
4229edd16368SStephen M. Cameron {
4230edd16368SStephen M. Cameron 	/* we are being forcibly unloaded, and may not refuse. */
4231edd16368SStephen M. Cameron 	scsi_remove_host(h->scsi_host);
4232edd16368SStephen M. Cameron 	scsi_host_put(h->scsi_host);
4233edd16368SStephen M. Cameron 	h->scsi_host = NULL;
4234edd16368SStephen M. Cameron }
4235edd16368SStephen M. Cameron 
4236edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h)
4237edd16368SStephen M. Cameron {
4238b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
4239b705690dSStephen M. Cameron 	int error;
4240edd16368SStephen M. Cameron 
4241b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
4242b705690dSStephen M. Cameron 	if (sh == NULL)
4243b705690dSStephen M. Cameron 		goto fail;
4244b705690dSStephen M. Cameron 
4245b705690dSStephen M. Cameron 	sh->io_port = 0;
4246b705690dSStephen M. Cameron 	sh->n_io_port = 0;
4247b705690dSStephen M. Cameron 	sh->this_id = -1;
4248b705690dSStephen M. Cameron 	sh->max_channel = 3;
4249b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
4250b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
4251b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
4252d54c5c24SStephen Cameron 	sh->can_queue = h->nr_cmds -
4253d54c5c24SStephen Cameron 			HPSA_CMDS_RESERVED_FOR_ABORTS -
4254d54c5c24SStephen Cameron 			HPSA_CMDS_RESERVED_FOR_DRIVER -
4255d54c5c24SStephen Cameron 			HPSA_MAX_CONCURRENT_PASSTHRUS;
4256d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
4257b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
4258b705690dSStephen M. Cameron 	h->scsi_host = sh;
4259b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
4260b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
4261b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
4262b705690dSStephen M. Cameron 	error = scsi_add_host(sh, &h->pdev->dev);
4263b705690dSStephen M. Cameron 	if (error)
4264b705690dSStephen M. Cameron 		goto fail_host_put;
4265b705690dSStephen M. Cameron 	scsi_scan_host(sh);
4266b705690dSStephen M. Cameron 	return 0;
4267b705690dSStephen M. Cameron 
4268b705690dSStephen M. Cameron  fail_host_put:
4269b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_add_host"
4270b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
4271b705690dSStephen M. Cameron 	scsi_host_put(sh);
4272b705690dSStephen M. Cameron 	return error;
4273b705690dSStephen M. Cameron  fail:
4274b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_host_alloc"
4275b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
4276b705690dSStephen M. Cameron 	return -ENOMEM;
4277edd16368SStephen M. Cameron }
4278edd16368SStephen M. Cameron 
4279edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h,
4280edd16368SStephen M. Cameron 	unsigned char lunaddr[])
4281edd16368SStephen M. Cameron {
42828919358eSTomas Henzl 	int rc;
4283edd16368SStephen M. Cameron 	int count = 0;
4284edd16368SStephen M. Cameron 	int waittime = 1; /* seconds */
4285edd16368SStephen M. Cameron 	struct CommandList *c;
4286edd16368SStephen M. Cameron 
428745fcb86eSStephen Cameron 	c = cmd_alloc(h);
4288edd16368SStephen M. Cameron 	if (!c) {
4289edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
4290edd16368SStephen M. Cameron 			"wait_for_device_to_become_ready.\n");
4291edd16368SStephen M. Cameron 		return IO_ERROR;
4292edd16368SStephen M. Cameron 	}
4293edd16368SStephen M. Cameron 
4294edd16368SStephen M. Cameron 	/* Send test unit ready until device ready, or give up. */
4295edd16368SStephen M. Cameron 	while (count < HPSA_TUR_RETRY_LIMIT) {
4296edd16368SStephen M. Cameron 
4297edd16368SStephen M. Cameron 		/* Wait for a bit.  do this first, because if we send
4298edd16368SStephen M. Cameron 		 * the TUR right away, the reset will just abort it.
4299edd16368SStephen M. Cameron 		 */
4300edd16368SStephen M. Cameron 		msleep(1000 * waittime);
4301edd16368SStephen M. Cameron 		count++;
43028919358eSTomas Henzl 		rc = 0; /* Device ready. */
4303edd16368SStephen M. Cameron 
4304edd16368SStephen M. Cameron 		/* Increase wait time with each try, up to a point. */
4305edd16368SStephen M. Cameron 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
4306edd16368SStephen M. Cameron 			waittime = waittime * 2;
4307edd16368SStephen M. Cameron 
4308a2dac136SStephen M. Cameron 		/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
4309a2dac136SStephen M. Cameron 		(void) fill_cmd(c, TEST_UNIT_READY, h,
4310a2dac136SStephen M. Cameron 				NULL, 0, 0, lunaddr, TYPE_CMD);
4311edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
4312edd16368SStephen M. Cameron 		/* no unmap needed here because no data xfer. */
4313edd16368SStephen M. Cameron 
4314edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_SUCCESS)
4315edd16368SStephen M. Cameron 			break;
4316edd16368SStephen M. Cameron 
4317edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
4318edd16368SStephen M. Cameron 			c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
4319edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
4320edd16368SStephen M. Cameron 			c->err_info->SenseInfo[2] == UNIT_ATTENTION))
4321edd16368SStephen M. Cameron 			break;
4322edd16368SStephen M. Cameron 
4323edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "waiting %d secs "
4324edd16368SStephen M. Cameron 			"for device to become ready.\n", waittime);
4325edd16368SStephen M. Cameron 		rc = 1; /* device not ready. */
4326edd16368SStephen M. Cameron 	}
4327edd16368SStephen M. Cameron 
4328edd16368SStephen M. Cameron 	if (rc)
4329edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
4330edd16368SStephen M. Cameron 	else
4331edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
4332edd16368SStephen M. Cameron 
433345fcb86eSStephen Cameron 	cmd_free(h, c);
4334edd16368SStephen M. Cameron 	return rc;
4335edd16368SStephen M. Cameron }
4336edd16368SStephen M. Cameron 
4337edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
4338edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
4339edd16368SStephen M. Cameron  */
4340edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
4341edd16368SStephen M. Cameron {
4342edd16368SStephen M. Cameron 	int rc;
4343edd16368SStephen M. Cameron 	struct ctlr_info *h;
4344edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
4345edd16368SStephen M. Cameron 
4346edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
4347edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
4348edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
4349edd16368SStephen M. Cameron 		return FAILED;
4350e345893bSDon Brace 
4351e345893bSDon Brace 	if (lockup_detected(h))
4352e345893bSDon Brace 		return FAILED;
4353e345893bSDon Brace 
4354edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
4355edd16368SStephen M. Cameron 	if (!dev) {
4356edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: "
4357edd16368SStephen M. Cameron 			"device lookup failed.\n");
4358edd16368SStephen M. Cameron 		return FAILED;
4359edd16368SStephen M. Cameron 	}
4360d416b0c7SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n",
4361d416b0c7SStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
4362edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
4363bf711ac6SScott Teel 	rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN);
4364edd16368SStephen M. Cameron 	if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0)
4365edd16368SStephen M. Cameron 		return SUCCESS;
4366edd16368SStephen M. Cameron 
4367edd16368SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device failed.\n");
4368edd16368SStephen M. Cameron 	return FAILED;
4369edd16368SStephen M. Cameron }
4370edd16368SStephen M. Cameron 
43716cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
43726cba3f19SStephen M. Cameron {
43736cba3f19SStephen M. Cameron 	u8 original_tag[8];
43746cba3f19SStephen M. Cameron 
43756cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
43766cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
43776cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
43786cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
43796cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
43806cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
43816cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
43826cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
43836cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
43846cba3f19SStephen M. Cameron }
43856cba3f19SStephen M. Cameron 
438617eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
43872b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
438817eb87d2SScott Teel {
43892b08b3e9SDon Brace 	u64 tag;
439017eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
439117eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
439217eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
43932b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
43942b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
43952b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
439654b6e9e9SScott Teel 		return;
439754b6e9e9SScott Teel 	}
439854b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
439954b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
440054b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
4401dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
4402dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
4403dd0e19f3SScott Teel 		*taglower = cm2->Tag;
440454b6e9e9SScott Teel 		return;
440554b6e9e9SScott Teel 	}
44062b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
44072b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
44082b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
440917eb87d2SScott Teel }
441054b6e9e9SScott Teel 
441175167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
44126cba3f19SStephen M. Cameron 	struct CommandList *abort, int swizzle)
441375167d2cSStephen M. Cameron {
441475167d2cSStephen M. Cameron 	int rc = IO_OK;
441575167d2cSStephen M. Cameron 	struct CommandList *c;
441675167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
44172b08b3e9SDon Brace 	__le32 tagupper, taglower;
441875167d2cSStephen M. Cameron 
441945fcb86eSStephen Cameron 	c = cmd_alloc(h);
442075167d2cSStephen M. Cameron 	if (c == NULL) {	/* trouble... */
442145fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
442275167d2cSStephen M. Cameron 		return -ENOMEM;
442375167d2cSStephen M. Cameron 	}
442475167d2cSStephen M. Cameron 
4425a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
4426a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, abort,
4427a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
44286cba3f19SStephen M. Cameron 	if (swizzle)
44296cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
443075167d2cSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
443117eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
443275167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n",
443317eb87d2SScott Teel 		__func__, tagupper, taglower);
443475167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
443575167d2cSStephen M. Cameron 
443675167d2cSStephen M. Cameron 	ei = c->err_info;
443775167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
443875167d2cSStephen M. Cameron 	case CMD_SUCCESS:
443975167d2cSStephen M. Cameron 		break;
444075167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
444175167d2cSStephen M. Cameron 		rc = -1;
444275167d2cSStephen M. Cameron 		break;
444375167d2cSStephen M. Cameron 	default:
444475167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
444517eb87d2SScott Teel 			__func__, tagupper, taglower);
4446d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
444775167d2cSStephen M. Cameron 		rc = -1;
444875167d2cSStephen M. Cameron 		break;
444975167d2cSStephen M. Cameron 	}
445045fcb86eSStephen Cameron 	cmd_free(h, c);
4451dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
4452dd0e19f3SScott Teel 		__func__, tagupper, taglower);
445375167d2cSStephen M. Cameron 	return rc;
445475167d2cSStephen M. Cameron }
445575167d2cSStephen M. Cameron 
445654b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
445754b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
445854b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
445954b6e9e9SScott Teel  * Return 0 on success (IO_OK)
446054b6e9e9SScott Teel  *	 -1 on failure
446154b6e9e9SScott Teel  */
446254b6e9e9SScott Teel 
446354b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
446454b6e9e9SScott Teel 	unsigned char *scsi3addr, struct CommandList *abort)
446554b6e9e9SScott Teel {
446654b6e9e9SScott Teel 	int rc = IO_OK;
446754b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
446854b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
446954b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
447054b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
447154b6e9e9SScott Teel 
447254b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
44737fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
447454b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
447554b6e9e9SScott Teel 	if (dev == NULL) {
447654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
447754b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
447854b6e9e9SScott Teel 			return -1; /* not abortable */
447954b6e9e9SScott Teel 	}
448054b6e9e9SScott Teel 
44812ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
44822ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
44832ba8bfc8SStephen M. Cameron 			"Reset as abort: Abort requested on C%d:B%d:T%d:L%d scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
44842ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
44852ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
44862ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
44872ba8bfc8SStephen M. Cameron 
448854b6e9e9SScott Teel 	if (!dev->offload_enabled) {
448954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
449054b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
449154b6e9e9SScott Teel 		return -1; /* not abortable */
449254b6e9e9SScott Teel 	}
449354b6e9e9SScott Teel 
449454b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
449554b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
449654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
449754b6e9e9SScott Teel 		return -1; /* not abortable */
449854b6e9e9SScott Teel 	}
449954b6e9e9SScott Teel 
450054b6e9e9SScott Teel 	/* send the reset */
45012ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
45022ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
45032ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
45042ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
45052ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
450654b6e9e9SScott Teel 	rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET);
450754b6e9e9SScott Teel 	if (rc != 0) {
450854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
450954b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
451054b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
451154b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
451254b6e9e9SScott Teel 		return rc; /* failed to reset */
451354b6e9e9SScott Teel 	}
451454b6e9e9SScott Teel 
451554b6e9e9SScott Teel 	/* wait for device to recover */
451654b6e9e9SScott Teel 	if (wait_for_device_to_become_ready(h, psa) != 0) {
451754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
451854b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
451954b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
452054b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
452154b6e9e9SScott Teel 		return -1;  /* failed to recover */
452254b6e9e9SScott Teel 	}
452354b6e9e9SScott Teel 
452454b6e9e9SScott Teel 	/* device recovered */
452554b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
452654b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
452754b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
452854b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
452954b6e9e9SScott Teel 
453054b6e9e9SScott Teel 	return rc; /* success */
453154b6e9e9SScott Teel }
453254b6e9e9SScott Teel 
45336cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't.  It's hard to
45346cba3f19SStephen M. Cameron  * tell which kind we're dealing with, so we send the abort both ways.  There
45356cba3f19SStephen M. Cameron  * shouldn't be any collisions between swizzled and unswizzled tags due to the
45366cba3f19SStephen M. Cameron  * way we construct our tags but we check anyway in case the assumptions which
45376cba3f19SStephen M. Cameron  * make this true someday become false.
45386cba3f19SStephen M. Cameron  */
45396cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
45406cba3f19SStephen M. Cameron 	unsigned char *scsi3addr, struct CommandList *abort)
45416cba3f19SStephen M. Cameron {
454254b6e9e9SScott Teel 	/* ioccelerator mode 2 commands should be aborted via the
454354b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
454454b6e9e9SScott Teel 	 * but underlying firmware can't handle abort TMF.
454554b6e9e9SScott Teel 	 * Change abort to physical device reset.
454654b6e9e9SScott Teel 	 */
454754b6e9e9SScott Teel 	if (abort->cmd_type == CMD_IOACCEL2)
454854b6e9e9SScott Teel 		return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort);
454954b6e9e9SScott Teel 
4550f2405db8SDon Brace 	return hpsa_send_abort(h, scsi3addr, abort, 0) &&
4551f2405db8SDon Brace 			hpsa_send_abort(h, scsi3addr, abort, 1);
45526cba3f19SStephen M. Cameron }
45536cba3f19SStephen M. Cameron 
455475167d2cSStephen M. Cameron /* Send an abort for the specified command.
455575167d2cSStephen M. Cameron  *	If the device and controller support it,
455675167d2cSStephen M. Cameron  *		send a task abort request.
455775167d2cSStephen M. Cameron  */
455875167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
455975167d2cSStephen M. Cameron {
456075167d2cSStephen M. Cameron 
456175167d2cSStephen M. Cameron 	int i, rc;
456275167d2cSStephen M. Cameron 	struct ctlr_info *h;
456375167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
456475167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
456575167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
456675167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
456775167d2cSStephen M. Cameron 	int ml = 0;
45682b08b3e9SDon Brace 	__le32 tagupper, taglower;
4569281a7fd0SWebb Scales 	int refcount;
457075167d2cSStephen M. Cameron 
457175167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
457275167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
457375167d2cSStephen M. Cameron 	if (WARN(h == NULL,
457475167d2cSStephen M. Cameron 			"ABORT REQUEST FAILED, Controller lookup failed.\n"))
457575167d2cSStephen M. Cameron 		return FAILED;
457675167d2cSStephen M. Cameron 
4577e345893bSDon Brace 	if (lockup_detected(h))
4578e345893bSDon Brace 		return FAILED;
4579e345893bSDon Brace 
458075167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
458175167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
458275167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
458375167d2cSStephen M. Cameron 		return FAILED;
458475167d2cSStephen M. Cameron 
458575167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
45869cb78c16SHannes Reinecke 	ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%llu ",
458775167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
458875167d2cSStephen M. Cameron 		sc->device->id, sc->device->lun);
458975167d2cSStephen M. Cameron 
459075167d2cSStephen M. Cameron 	/* Find the device of the command to be aborted */
459175167d2cSStephen M. Cameron 	dev = sc->device->hostdata;
459275167d2cSStephen M. Cameron 	if (!dev) {
459375167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
459475167d2cSStephen M. Cameron 				msg);
459575167d2cSStephen M. Cameron 		return FAILED;
459675167d2cSStephen M. Cameron 	}
459775167d2cSStephen M. Cameron 
459875167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
459975167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
460075167d2cSStephen M. Cameron 	if (abort == NULL) {
4601281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
4602281a7fd0SWebb Scales 		return SUCCESS;
4603281a7fd0SWebb Scales 	}
4604281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
4605281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
4606281a7fd0SWebb Scales 		cmd_free(h, abort);
4607281a7fd0SWebb Scales 		return SUCCESS;
460875167d2cSStephen M. Cameron 	}
460917eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
461017eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
46117fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
461275167d2cSStephen M. Cameron 	if (as != NULL)
461375167d2cSStephen M. Cameron 		ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ",
461475167d2cSStephen M. Cameron 			as->cmnd[0], as->serial_number);
461575167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s\n", msg);
461675167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n",
461775167d2cSStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
461875167d2cSStephen M. Cameron 	/*
461975167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
462075167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
462175167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
462275167d2cSStephen M. Cameron 	 */
46236cba3f19SStephen M. Cameron 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort);
462475167d2cSStephen M. Cameron 	if (rc != 0) {
462575167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg);
462675167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n",
462775167d2cSStephen M. Cameron 			h->scsi_host->host_no,
462875167d2cSStephen M. Cameron 			dev->bus, dev->target, dev->lun);
4629281a7fd0SWebb Scales 		cmd_free(h, abort);
463075167d2cSStephen M. Cameron 		return FAILED;
463175167d2cSStephen M. Cameron 	}
463275167d2cSStephen M. Cameron 	dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg);
463375167d2cSStephen M. Cameron 
463475167d2cSStephen M. Cameron 	/* If the abort(s) above completed and actually aborted the
463575167d2cSStephen M. Cameron 	 * command, then the command to be aborted should already be
463675167d2cSStephen M. Cameron 	 * completed.  If not, wait around a bit more to see if they
463775167d2cSStephen M. Cameron 	 * manage to complete normally.
463875167d2cSStephen M. Cameron 	 */
463975167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30
464075167d2cSStephen M. Cameron 	for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) {
4641281a7fd0SWebb Scales 		refcount = atomic_read(&abort->refcount);
4642281a7fd0SWebb Scales 		if (refcount < 2) {
4643281a7fd0SWebb Scales 			cmd_free(h, abort);
4644f2405db8SDon Brace 			return SUCCESS;
4645281a7fd0SWebb Scales 		} else {
4646281a7fd0SWebb Scales 			msleep(100);
4647281a7fd0SWebb Scales 		}
464875167d2cSStephen M. Cameron 	}
464975167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n",
465075167d2cSStephen M. Cameron 		msg, ABORT_COMPLETE_WAIT_SECS);
4651281a7fd0SWebb Scales 	cmd_free(h, abort);
465275167d2cSStephen M. Cameron 	return FAILED;
465375167d2cSStephen M. Cameron }
465475167d2cSStephen M. Cameron 
4655edd16368SStephen M. Cameron /*
4656edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
4657edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
4658edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
4659edd16368SStephen M. Cameron  * cmd_free() is the complement.
4660edd16368SStephen M. Cameron  */
4661281a7fd0SWebb Scales 
4662edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
4663edd16368SStephen M. Cameron {
4664edd16368SStephen M. Cameron 	struct CommandList *c;
4665edd16368SStephen M. Cameron 	int i;
4666edd16368SStephen M. Cameron 	union u64bit temp64;
4667edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4668281a7fd0SWebb Scales 	int refcount;
466933811026SRobert Elliott 	unsigned long offset;
4670edd16368SStephen M. Cameron 
467133811026SRobert Elliott 	/*
467233811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
46734c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
46744c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
46754c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
46764c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
46774c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
46784c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
46794c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
46804c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
46814c413128SStephen M. Cameron 	 */
46824c413128SStephen M. Cameron 
468333811026SRobert Elliott 	offset = h->last_allocation; /* benignly racy */
4684281a7fd0SWebb Scales 	for (;;) {
4685281a7fd0SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits, h->nr_cmds, offset);
4686281a7fd0SWebb Scales 		if (unlikely(i == h->nr_cmds)) {
4687281a7fd0SWebb Scales 			offset = 0;
4688281a7fd0SWebb Scales 			continue;
4689281a7fd0SWebb Scales 		}
4690edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
4691281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
4692281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
4693281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
4694281a7fd0SWebb Scales 			offset = (i + 1) % h->nr_cmds;
4695281a7fd0SWebb Scales 			continue;
4696281a7fd0SWebb Scales 		}
4697281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
4698281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
4699281a7fd0SWebb Scales 		break; /* it's ours now. */
4700281a7fd0SWebb Scales 	}
470133811026SRobert Elliott 	h->last_allocation = i; /* benignly racy */
4702281a7fd0SWebb Scales 
4703281a7fd0SWebb Scales 	/* Zero out all of commandlist except the last field, refcount */
4704281a7fd0SWebb Scales 	memset(c, 0, offsetof(struct CommandList, refcount));
4705281a7fd0SWebb Scales 	c->Header.tag = cpu_to_le64((u64) (i << DIRECT_LOOKUP_SHIFT));
4706f2405db8SDon Brace 	cmd_dma_handle = h->cmd_pool_dhandle + i * sizeof(*c);
4707edd16368SStephen M. Cameron 	c->err_info = h->errinfo_pool + i;
4708edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4709edd16368SStephen M. Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4710edd16368SStephen M. Cameron 	    + i * sizeof(*c->err_info);
4711edd16368SStephen M. Cameron 
4712edd16368SStephen M. Cameron 	c->cmdindex = i;
4713edd16368SStephen M. Cameron 
471401a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
471501a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
4716281a7fd0SWebb Scales 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4717281a7fd0SWebb Scales 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4718edd16368SStephen M. Cameron 
4719edd16368SStephen M. Cameron 	c->h = h;
4720edd16368SStephen M. Cameron 	return c;
4721edd16368SStephen M. Cameron }
4722edd16368SStephen M. Cameron 
4723edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
4724edd16368SStephen M. Cameron {
4725281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
4726edd16368SStephen M. Cameron 		int i;
4727edd16368SStephen M. Cameron 
4728edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
4729edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
4730edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
4731edd16368SStephen M. Cameron 	}
4732281a7fd0SWebb Scales }
4733edd16368SStephen M. Cameron 
4734edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
4735edd16368SStephen M. Cameron 
473642a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
473742a91641SDon Brace 	void __user *arg)
4738edd16368SStephen M. Cameron {
4739edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
4740edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
4741edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
4742edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
4743edd16368SStephen M. Cameron 	int err;
4744edd16368SStephen M. Cameron 	u32 cp;
4745edd16368SStephen M. Cameron 
4746938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4747edd16368SStephen M. Cameron 	err = 0;
4748edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4749edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4750edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4751edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4752edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4753edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4754edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4755edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4756edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4757edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4758edd16368SStephen M. Cameron 
4759edd16368SStephen M. Cameron 	if (err)
4760edd16368SStephen M. Cameron 		return -EFAULT;
4761edd16368SStephen M. Cameron 
476242a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
4763edd16368SStephen M. Cameron 	if (err)
4764edd16368SStephen M. Cameron 		return err;
4765edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4766edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4767edd16368SStephen M. Cameron 	if (err)
4768edd16368SStephen M. Cameron 		return -EFAULT;
4769edd16368SStephen M. Cameron 	return err;
4770edd16368SStephen M. Cameron }
4771edd16368SStephen M. Cameron 
4772edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
477342a91641SDon Brace 	int cmd, void __user *arg)
4774edd16368SStephen M. Cameron {
4775edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
4776edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
4777edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
4778edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
4779edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
4780edd16368SStephen M. Cameron 	int err;
4781edd16368SStephen M. Cameron 	u32 cp;
4782edd16368SStephen M. Cameron 
4783938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4784edd16368SStephen M. Cameron 	err = 0;
4785edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4786edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4787edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4788edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4789edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4790edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4791edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4792edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
4793edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4794edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4795edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4796edd16368SStephen M. Cameron 
4797edd16368SStephen M. Cameron 	if (err)
4798edd16368SStephen M. Cameron 		return -EFAULT;
4799edd16368SStephen M. Cameron 
480042a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
4801edd16368SStephen M. Cameron 	if (err)
4802edd16368SStephen M. Cameron 		return err;
4803edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4804edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4805edd16368SStephen M. Cameron 	if (err)
4806edd16368SStephen M. Cameron 		return -EFAULT;
4807edd16368SStephen M. Cameron 	return err;
4808edd16368SStephen M. Cameron }
480971fe75a7SStephen M. Cameron 
481042a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
481171fe75a7SStephen M. Cameron {
481271fe75a7SStephen M. Cameron 	switch (cmd) {
481371fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
481471fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
481571fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
481671fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
481771fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
481871fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
481971fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
482071fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
482171fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
482271fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
482371fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
482471fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
482571fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
482671fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
482771fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
482871fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
482971fe75a7SStephen M. Cameron 
483071fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
483171fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
483271fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
483371fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
483471fe75a7SStephen M. Cameron 
483571fe75a7SStephen M. Cameron 	default:
483671fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
483771fe75a7SStephen M. Cameron 	}
483871fe75a7SStephen M. Cameron }
4839edd16368SStephen M. Cameron #endif
4840edd16368SStephen M. Cameron 
4841edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
4842edd16368SStephen M. Cameron {
4843edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
4844edd16368SStephen M. Cameron 
4845edd16368SStephen M. Cameron 	if (!argp)
4846edd16368SStephen M. Cameron 		return -EINVAL;
4847edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
4848edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
4849edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
4850edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
4851edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
4852edd16368SStephen M. Cameron 		return -EFAULT;
4853edd16368SStephen M. Cameron 	return 0;
4854edd16368SStephen M. Cameron }
4855edd16368SStephen M. Cameron 
4856edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
4857edd16368SStephen M. Cameron {
4858edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
4859edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
4860edd16368SStephen M. Cameron 	int rc;
4861edd16368SStephen M. Cameron 
4862edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
4863edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
4864edd16368SStephen M. Cameron 	if (rc != 3) {
4865edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
4866edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
4867edd16368SStephen M. Cameron 		vmaj = 0;
4868edd16368SStephen M. Cameron 		vmin = 0;
4869edd16368SStephen M. Cameron 		vsubmin = 0;
4870edd16368SStephen M. Cameron 	}
4871edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
4872edd16368SStephen M. Cameron 	if (!argp)
4873edd16368SStephen M. Cameron 		return -EINVAL;
4874edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
4875edd16368SStephen M. Cameron 		return -EFAULT;
4876edd16368SStephen M. Cameron 	return 0;
4877edd16368SStephen M. Cameron }
4878edd16368SStephen M. Cameron 
4879edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4880edd16368SStephen M. Cameron {
4881edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
4882edd16368SStephen M. Cameron 	struct CommandList *c;
4883edd16368SStephen M. Cameron 	char *buff = NULL;
488450a0decfSStephen M. Cameron 	u64 temp64;
4885c1f63c8fSStephen M. Cameron 	int rc = 0;
4886edd16368SStephen M. Cameron 
4887edd16368SStephen M. Cameron 	if (!argp)
4888edd16368SStephen M. Cameron 		return -EINVAL;
4889edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4890edd16368SStephen M. Cameron 		return -EPERM;
4891edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
4892edd16368SStephen M. Cameron 		return -EFAULT;
4893edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
4894edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
4895edd16368SStephen M. Cameron 		return -EINVAL;
4896edd16368SStephen M. Cameron 	}
4897edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
4898edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
4899edd16368SStephen M. Cameron 		if (buff == NULL)
4900edd16368SStephen M. Cameron 			return -EFAULT;
49019233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
4902edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
4903b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
4904b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
4905c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
4906c1f63c8fSStephen M. Cameron 				goto out_kfree;
4907edd16368SStephen M. Cameron 			}
4908b03a7771SStephen M. Cameron 		} else {
4909edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
4910b03a7771SStephen M. Cameron 		}
4911b03a7771SStephen M. Cameron 	}
491245fcb86eSStephen Cameron 	c = cmd_alloc(h);
4913edd16368SStephen M. Cameron 	if (c == NULL) {
4914c1f63c8fSStephen M. Cameron 		rc = -ENOMEM;
4915c1f63c8fSStephen M. Cameron 		goto out_kfree;
4916edd16368SStephen M. Cameron 	}
4917edd16368SStephen M. Cameron 	/* Fill in the command type */
4918edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4919edd16368SStephen M. Cameron 	/* Fill in Command Header */
4920edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
4921edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
4922edd16368SStephen M. Cameron 		c->Header.SGList = 1;
492350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
4924edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
4925edd16368SStephen M. Cameron 		c->Header.SGList = 0;
492650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
4927edd16368SStephen M. Cameron 	}
4928edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
4929edd16368SStephen M. Cameron 
4930edd16368SStephen M. Cameron 	/* Fill in Request block */
4931edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
4932edd16368SStephen M. Cameron 		sizeof(c->Request));
4933edd16368SStephen M. Cameron 
4934edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
4935edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
493650a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
4937edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
493850a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
493950a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
494050a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
4941bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
4942bcc48ffaSStephen M. Cameron 			goto out;
4943bcc48ffaSStephen M. Cameron 		}
494450a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
494550a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
494650a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
4947edd16368SStephen M. Cameron 	}
4948a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4949c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
4950edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
4951edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
4952edd16368SStephen M. Cameron 
4953edd16368SStephen M. Cameron 	/* Copy the error information out */
4954edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
4955edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
4956edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
4957c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
4958c1f63c8fSStephen M. Cameron 		goto out;
4959edd16368SStephen M. Cameron 	}
49609233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
4961b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
4962edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
4963edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
4964c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
4965c1f63c8fSStephen M. Cameron 			goto out;
4966edd16368SStephen M. Cameron 		}
4967edd16368SStephen M. Cameron 	}
4968c1f63c8fSStephen M. Cameron out:
496945fcb86eSStephen Cameron 	cmd_free(h, c);
4970c1f63c8fSStephen M. Cameron out_kfree:
4971c1f63c8fSStephen M. Cameron 	kfree(buff);
4972c1f63c8fSStephen M. Cameron 	return rc;
4973edd16368SStephen M. Cameron }
4974edd16368SStephen M. Cameron 
4975edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4976edd16368SStephen M. Cameron {
4977edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
4978edd16368SStephen M. Cameron 	struct CommandList *c;
4979edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
4980edd16368SStephen M. Cameron 	int *buff_size = NULL;
498150a0decfSStephen M. Cameron 	u64 temp64;
4982edd16368SStephen M. Cameron 	BYTE sg_used = 0;
4983edd16368SStephen M. Cameron 	int status = 0;
498401a02ffcSStephen M. Cameron 	u32 left;
498501a02ffcSStephen M. Cameron 	u32 sz;
4986edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
4987edd16368SStephen M. Cameron 
4988edd16368SStephen M. Cameron 	if (!argp)
4989edd16368SStephen M. Cameron 		return -EINVAL;
4990edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4991edd16368SStephen M. Cameron 		return -EPERM;
4992edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
4993edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
4994edd16368SStephen M. Cameron 	if (!ioc) {
4995edd16368SStephen M. Cameron 		status = -ENOMEM;
4996edd16368SStephen M. Cameron 		goto cleanup1;
4997edd16368SStephen M. Cameron 	}
4998edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
4999edd16368SStephen M. Cameron 		status = -EFAULT;
5000edd16368SStephen M. Cameron 		goto cleanup1;
5001edd16368SStephen M. Cameron 	}
5002edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
5003edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
5004edd16368SStephen M. Cameron 		status = -EINVAL;
5005edd16368SStephen M. Cameron 		goto cleanup1;
5006edd16368SStephen M. Cameron 	}
5007edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
5008edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
5009edd16368SStephen M. Cameron 		status = -EINVAL;
5010edd16368SStephen M. Cameron 		goto cleanup1;
5011edd16368SStephen M. Cameron 	}
5012d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
5013edd16368SStephen M. Cameron 		status = -EINVAL;
5014edd16368SStephen M. Cameron 		goto cleanup1;
5015edd16368SStephen M. Cameron 	}
5016d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
5017edd16368SStephen M. Cameron 	if (!buff) {
5018edd16368SStephen M. Cameron 		status = -ENOMEM;
5019edd16368SStephen M. Cameron 		goto cleanup1;
5020edd16368SStephen M. Cameron 	}
5021d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
5022edd16368SStephen M. Cameron 	if (!buff_size) {
5023edd16368SStephen M. Cameron 		status = -ENOMEM;
5024edd16368SStephen M. Cameron 		goto cleanup1;
5025edd16368SStephen M. Cameron 	}
5026edd16368SStephen M. Cameron 	left = ioc->buf_size;
5027edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
5028edd16368SStephen M. Cameron 	while (left) {
5029edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
5030edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
5031edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
5032edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
5033edd16368SStephen M. Cameron 			status = -ENOMEM;
5034edd16368SStephen M. Cameron 			goto cleanup1;
5035edd16368SStephen M. Cameron 		}
50369233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
5037edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
50380758f4f7SStephen M. Cameron 				status = -EFAULT;
5039edd16368SStephen M. Cameron 				goto cleanup1;
5040edd16368SStephen M. Cameron 			}
5041edd16368SStephen M. Cameron 		} else
5042edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
5043edd16368SStephen M. Cameron 		left -= sz;
5044edd16368SStephen M. Cameron 		data_ptr += sz;
5045edd16368SStephen M. Cameron 		sg_used++;
5046edd16368SStephen M. Cameron 	}
504745fcb86eSStephen Cameron 	c = cmd_alloc(h);
5048edd16368SStephen M. Cameron 	if (c == NULL) {
5049edd16368SStephen M. Cameron 		status = -ENOMEM;
5050edd16368SStephen M. Cameron 		goto cleanup1;
5051edd16368SStephen M. Cameron 	}
5052edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5053edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
505450a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
505550a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
5056edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
5057edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
5058edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
5059edd16368SStephen M. Cameron 		int i;
5060edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
506150a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
5062edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
506350a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
506450a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
506550a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
506650a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
5067bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
5068bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
5069bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
5070e2d4a1f6SStephen M. Cameron 				goto cleanup0;
5071bcc48ffaSStephen M. Cameron 			}
507250a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
507350a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
507450a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
5075edd16368SStephen M. Cameron 		}
507650a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
5077edd16368SStephen M. Cameron 	}
5078a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
5079b03a7771SStephen M. Cameron 	if (sg_used)
5080edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
5081edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
5082edd16368SStephen M. Cameron 	/* Copy the error information out */
5083edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
5084edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
5085edd16368SStephen M. Cameron 		status = -EFAULT;
5086e2d4a1f6SStephen M. Cameron 		goto cleanup0;
5087edd16368SStephen M. Cameron 	}
50889233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
50892b08b3e9SDon Brace 		int i;
50902b08b3e9SDon Brace 
5091edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
5092edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
5093edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
5094edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
5095edd16368SStephen M. Cameron 				status = -EFAULT;
5096e2d4a1f6SStephen M. Cameron 				goto cleanup0;
5097edd16368SStephen M. Cameron 			}
5098edd16368SStephen M. Cameron 			ptr += buff_size[i];
5099edd16368SStephen M. Cameron 		}
5100edd16368SStephen M. Cameron 	}
5101edd16368SStephen M. Cameron 	status = 0;
5102e2d4a1f6SStephen M. Cameron cleanup0:
510345fcb86eSStephen Cameron 	cmd_free(h, c);
5104edd16368SStephen M. Cameron cleanup1:
5105edd16368SStephen M. Cameron 	if (buff) {
51062b08b3e9SDon Brace 		int i;
51072b08b3e9SDon Brace 
5108edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
5109edd16368SStephen M. Cameron 			kfree(buff[i]);
5110edd16368SStephen M. Cameron 		kfree(buff);
5111edd16368SStephen M. Cameron 	}
5112edd16368SStephen M. Cameron 	kfree(buff_size);
5113edd16368SStephen M. Cameron 	kfree(ioc);
5114edd16368SStephen M. Cameron 	return status;
5115edd16368SStephen M. Cameron }
5116edd16368SStephen M. Cameron 
5117edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
5118edd16368SStephen M. Cameron 	struct CommandList *c)
5119edd16368SStephen M. Cameron {
5120edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5121edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
5122edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
5123edd16368SStephen M. Cameron }
51240390f0c0SStephen M. Cameron 
5125edd16368SStephen M. Cameron /*
5126edd16368SStephen M. Cameron  * ioctl
5127edd16368SStephen M. Cameron  */
512842a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
5129edd16368SStephen M. Cameron {
5130edd16368SStephen M. Cameron 	struct ctlr_info *h;
5131edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
51320390f0c0SStephen M. Cameron 	int rc;
5133edd16368SStephen M. Cameron 
5134edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
5135edd16368SStephen M. Cameron 
5136edd16368SStephen M. Cameron 	switch (cmd) {
5137edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
5138edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
5139edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
5140a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
5141edd16368SStephen M. Cameron 		return 0;
5142edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
5143edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
5144edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
5145edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
5146edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
514734f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
51480390f0c0SStephen M. Cameron 			return -EAGAIN;
51490390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
515034f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
51510390f0c0SStephen M. Cameron 		return rc;
5152edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
515334f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
51540390f0c0SStephen M. Cameron 			return -EAGAIN;
51550390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
515634f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
51570390f0c0SStephen M. Cameron 		return rc;
5158edd16368SStephen M. Cameron 	default:
5159edd16368SStephen M. Cameron 		return -ENOTTY;
5160edd16368SStephen M. Cameron 	}
5161edd16368SStephen M. Cameron }
5162edd16368SStephen M. Cameron 
51636f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
51646f039790SGreg Kroah-Hartman 				u8 reset_type)
516564670ac8SStephen M. Cameron {
516664670ac8SStephen M. Cameron 	struct CommandList *c;
516764670ac8SStephen M. Cameron 
516864670ac8SStephen M. Cameron 	c = cmd_alloc(h);
516964670ac8SStephen M. Cameron 	if (!c)
517064670ac8SStephen M. Cameron 		return -ENOMEM;
5171a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
5172a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
517364670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
517464670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
517564670ac8SStephen M. Cameron 	c->waiting = NULL;
517664670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
517764670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
517864670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
517964670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
518064670ac8SStephen M. Cameron 	 */
518164670ac8SStephen M. Cameron 	return 0;
518264670ac8SStephen M. Cameron }
518364670ac8SStephen M. Cameron 
5184a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
5185b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
5186edd16368SStephen M. Cameron 	int cmd_type)
5187edd16368SStephen M. Cameron {
5188edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
518975167d2cSStephen M. Cameron 	struct CommandList *a; /* for commands to be aborted */
5190edd16368SStephen M. Cameron 
5191edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5192edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
5193edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
5194edd16368SStephen M. Cameron 		c->Header.SGList = 1;
519550a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
5196edd16368SStephen M. Cameron 	} else {
5197edd16368SStephen M. Cameron 		c->Header.SGList = 0;
519850a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
5199edd16368SStephen M. Cameron 	}
5200edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
5201edd16368SStephen M. Cameron 
5202edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
5203edd16368SStephen M. Cameron 		switch (cmd) {
5204edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
5205edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
5206b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
5207edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
5208b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
5209edd16368SStephen M. Cameron 			}
5210edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
5211a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5212a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
5213edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5214edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
5215edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
5216edd16368SStephen M. Cameron 			break;
5217edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
5218edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
5219edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
5220edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
5221edd16368SStephen M. Cameron 			 */
5222edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
5223a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5224a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
5225edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5226edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
5227edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
5228edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5229edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5230edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
5231edd16368SStephen M. Cameron 			break;
5232edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
5233edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
5234a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5235a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
5236a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
5237edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5238edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
5239edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
5240bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
5241bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
5242edd16368SStephen M. Cameron 			break;
5243edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
5244edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
5245a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5246a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
5247edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
5248edd16368SStephen M. Cameron 			break;
5249283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
5250283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
5251a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5252a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
5253283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
5254283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
5255283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
5256283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
5257283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5258283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5259283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
5260283b4a9bSStephen M. Cameron 			break;
5261316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
5262316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
5263a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5264a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
5265316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
5266316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
5267316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
5268316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
5269316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
5270316b221aSStephen M. Cameron 			break;
527103383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
527203383736SDon Brace 			c->Request.CDBLen = 10;
527303383736SDon Brace 			c->Request.type_attr_dir =
527403383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
527503383736SDon Brace 			c->Request.Timeout = 0;
527603383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
527703383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
527803383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
527903383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
528003383736SDon Brace 			break;
5281edd16368SStephen M. Cameron 		default:
5282edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
5283edd16368SStephen M. Cameron 			BUG();
5284a2dac136SStephen M. Cameron 			return -1;
5285edd16368SStephen M. Cameron 		}
5286edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
5287edd16368SStephen M. Cameron 		switch (cmd) {
5288edd16368SStephen M. Cameron 
5289edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
5290edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
5291a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5292a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
5293edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
529464670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
529564670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
529621e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
5297edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
5298edd16368SStephen M. Cameron 			/* LunID device */
5299edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
5300edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
5301edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
5302edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
5303edd16368SStephen M. Cameron 			break;
530475167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
530575167d2cSStephen M. Cameron 			a = buff;       /* point to command to be aborted */
53062b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
53072b08b3e9SDon Brace 				"Abort Tag:0x%016llx request Tag:0x%016llx",
530850a0decfSStephen M. Cameron 				a->Header.tag, c->Header.tag);
530975167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
5310a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
5311a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
5312a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
531375167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
531475167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
531575167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
531675167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
531775167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
531875167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
53192b08b3e9SDon Brace 			memcpy(&c->Request.CDB[4], &a->Header.tag,
53202b08b3e9SDon Brace 				sizeof(a->Header.tag));
532175167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
532275167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
532375167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
532475167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
532575167d2cSStephen M. Cameron 		break;
5326edd16368SStephen M. Cameron 		default:
5327edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
5328edd16368SStephen M. Cameron 				cmd);
5329edd16368SStephen M. Cameron 			BUG();
5330edd16368SStephen M. Cameron 		}
5331edd16368SStephen M. Cameron 	} else {
5332edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
5333edd16368SStephen M. Cameron 		BUG();
5334edd16368SStephen M. Cameron 	}
5335edd16368SStephen M. Cameron 
5336a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
5337edd16368SStephen M. Cameron 	case XFER_READ:
5338edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
5339edd16368SStephen M. Cameron 		break;
5340edd16368SStephen M. Cameron 	case XFER_WRITE:
5341edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
5342edd16368SStephen M. Cameron 		break;
5343edd16368SStephen M. Cameron 	case XFER_NONE:
5344edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
5345edd16368SStephen M. Cameron 		break;
5346edd16368SStephen M. Cameron 	default:
5347edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
5348edd16368SStephen M. Cameron 	}
5349a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
5350a2dac136SStephen M. Cameron 		return -1;
5351a2dac136SStephen M. Cameron 	return 0;
5352edd16368SStephen M. Cameron }
5353edd16368SStephen M. Cameron 
5354edd16368SStephen M. Cameron /*
5355edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
5356edd16368SStephen M. Cameron  */
5357edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
5358edd16368SStephen M. Cameron {
5359edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
5360edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
5361088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
5362088ba34cSStephen M. Cameron 		page_offs + size);
5363edd16368SStephen M. Cameron 
5364edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
5365edd16368SStephen M. Cameron }
5366edd16368SStephen M. Cameron 
5367254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
5368edd16368SStephen M. Cameron {
5369254f796bSMatt Gates 	return h->access.command_completed(h, q);
5370edd16368SStephen M. Cameron }
5371edd16368SStephen M. Cameron 
5372900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
5373edd16368SStephen M. Cameron {
5374edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
5375edd16368SStephen M. Cameron }
5376edd16368SStephen M. Cameron 
5377edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
5378edd16368SStephen M. Cameron {
537910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
538010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
5381edd16368SStephen M. Cameron }
5382edd16368SStephen M. Cameron 
538301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
538401a02ffcSStephen M. Cameron 	u32 raw_tag)
5385edd16368SStephen M. Cameron {
5386edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
5387edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
5388edd16368SStephen M. Cameron 		return 1;
5389edd16368SStephen M. Cameron 	}
5390edd16368SStephen M. Cameron 	return 0;
5391edd16368SStephen M. Cameron }
5392edd16368SStephen M. Cameron 
53935a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
5394edd16368SStephen M. Cameron {
5395e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
5396c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
5397c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
53981fb011fbSStephen M. Cameron 		complete_scsi_command(c);
5399edd16368SStephen M. Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND)
5400edd16368SStephen M. Cameron 		complete(c->waiting);
5401a104c99fSStephen M. Cameron }
5402a104c99fSStephen M. Cameron 
5403a9a3a273SStephen M. Cameron 
5404a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
5405a104c99fSStephen M. Cameron {
5406a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
5407a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
5408960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
5409a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
5410a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
5411a104c99fSStephen M. Cameron }
5412a104c99fSStephen M. Cameron 
5413303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
54141d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
5415303932fdSDon Brace 	u32 raw_tag)
5416303932fdSDon Brace {
5417303932fdSDon Brace 	u32 tag_index;
5418303932fdSDon Brace 	struct CommandList *c;
5419303932fdSDon Brace 
5420f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
54211d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
5422303932fdSDon Brace 		c = h->cmd_pool + tag_index;
54235a3d16f5SStephen M. Cameron 		finish_cmd(c);
54241d94f94dSStephen M. Cameron 	}
5425303932fdSDon Brace }
5426303932fdSDon Brace 
542764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
542864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
542964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
543064670ac8SStephen M. Cameron  * functions.
543164670ac8SStephen M. Cameron  */
543264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
543364670ac8SStephen M. Cameron {
543464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
543564670ac8SStephen M. Cameron 		return 0;
543664670ac8SStephen M. Cameron 
543764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
543864670ac8SStephen M. Cameron 		return 0;
543964670ac8SStephen M. Cameron 
544064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
544164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
544264670ac8SStephen M. Cameron 
544364670ac8SStephen M. Cameron 	return 1;
544464670ac8SStephen M. Cameron }
544564670ac8SStephen M. Cameron 
5446254f796bSMatt Gates /*
5447254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
5448254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
5449254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
5450254f796bSMatt Gates  */
5451254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
545264670ac8SStephen M. Cameron {
5453254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
5454254f796bSMatt Gates }
5455254f796bSMatt Gates 
5456254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
5457254f796bSMatt Gates {
5458254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
5459254f796bSMatt Gates 	u8 q = *(u8 *) queue;
546064670ac8SStephen M. Cameron 	u32 raw_tag;
546164670ac8SStephen M. Cameron 
546264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
546364670ac8SStephen M. Cameron 		return IRQ_NONE;
546464670ac8SStephen M. Cameron 
546564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
546664670ac8SStephen M. Cameron 		return IRQ_NONE;
5467a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
546864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
5469254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
547064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
5471254f796bSMatt Gates 			raw_tag = next_command(h, q);
547264670ac8SStephen M. Cameron 	}
547364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
547464670ac8SStephen M. Cameron }
547564670ac8SStephen M. Cameron 
5476254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
547764670ac8SStephen M. Cameron {
5478254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
547964670ac8SStephen M. Cameron 	u32 raw_tag;
5480254f796bSMatt Gates 	u8 q = *(u8 *) queue;
548164670ac8SStephen M. Cameron 
548264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
548364670ac8SStephen M. Cameron 		return IRQ_NONE;
548464670ac8SStephen M. Cameron 
5485a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5486254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
548764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
5488254f796bSMatt Gates 		raw_tag = next_command(h, q);
548964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
549064670ac8SStephen M. Cameron }
549164670ac8SStephen M. Cameron 
5492254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
5493edd16368SStephen M. Cameron {
5494254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
5495303932fdSDon Brace 	u32 raw_tag;
5496254f796bSMatt Gates 	u8 q = *(u8 *) queue;
5497edd16368SStephen M. Cameron 
5498edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
5499edd16368SStephen M. Cameron 		return IRQ_NONE;
5500a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
550110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
5502254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
550310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
55041d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
5505254f796bSMatt Gates 			raw_tag = next_command(h, q);
550610f66018SStephen M. Cameron 		}
550710f66018SStephen M. Cameron 	}
550810f66018SStephen M. Cameron 	return IRQ_HANDLED;
550910f66018SStephen M. Cameron }
551010f66018SStephen M. Cameron 
5511254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
551210f66018SStephen M. Cameron {
5513254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
551410f66018SStephen M. Cameron 	u32 raw_tag;
5515254f796bSMatt Gates 	u8 q = *(u8 *) queue;
551610f66018SStephen M. Cameron 
5517a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5518254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
5519303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
55201d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
5521254f796bSMatt Gates 		raw_tag = next_command(h, q);
5522edd16368SStephen M. Cameron 	}
5523edd16368SStephen M. Cameron 	return IRQ_HANDLED;
5524edd16368SStephen M. Cameron }
5525edd16368SStephen M. Cameron 
5526a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
5527a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
5528a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
5529a9a3a273SStephen M. Cameron  */
55306f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
5531edd16368SStephen M. Cameron 			unsigned char type)
5532edd16368SStephen M. Cameron {
5533edd16368SStephen M. Cameron 	struct Command {
5534edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
5535edd16368SStephen M. Cameron 		struct RequestBlock Request;
5536edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
5537edd16368SStephen M. Cameron 	};
5538edd16368SStephen M. Cameron 	struct Command *cmd;
5539edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
5540edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
5541edd16368SStephen M. Cameron 	dma_addr_t paddr64;
55422b08b3e9SDon Brace 	__le32 paddr32;
55432b08b3e9SDon Brace 	u32 tag;
5544edd16368SStephen M. Cameron 	void __iomem *vaddr;
5545edd16368SStephen M. Cameron 	int i, err;
5546edd16368SStephen M. Cameron 
5547edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
5548edd16368SStephen M. Cameron 	if (vaddr == NULL)
5549edd16368SStephen M. Cameron 		return -ENOMEM;
5550edd16368SStephen M. Cameron 
5551edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
5552edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
5553edd16368SStephen M. Cameron 	 * memory.
5554edd16368SStephen M. Cameron 	 */
5555edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
5556edd16368SStephen M. Cameron 	if (err) {
5557edd16368SStephen M. Cameron 		iounmap(vaddr);
55581eaec8f3SRobert Elliott 		return err;
5559edd16368SStephen M. Cameron 	}
5560edd16368SStephen M. Cameron 
5561edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
5562edd16368SStephen M. Cameron 	if (cmd == NULL) {
5563edd16368SStephen M. Cameron 		iounmap(vaddr);
5564edd16368SStephen M. Cameron 		return -ENOMEM;
5565edd16368SStephen M. Cameron 	}
5566edd16368SStephen M. Cameron 
5567edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
5568edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
5569edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
5570edd16368SStephen M. Cameron 	 */
55712b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
5572edd16368SStephen M. Cameron 
5573edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
5574edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
557550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
55762b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
5577edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
5578edd16368SStephen M. Cameron 
5579edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
5580a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
5581a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
5582edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
5583edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
5584edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
5585edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
558650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
55872b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
558850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
5589edd16368SStephen M. Cameron 
55902b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
5591edd16368SStephen M. Cameron 
5592edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
5593edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
55942b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
5595edd16368SStephen M. Cameron 			break;
5596edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
5597edd16368SStephen M. Cameron 	}
5598edd16368SStephen M. Cameron 
5599edd16368SStephen M. Cameron 	iounmap(vaddr);
5600edd16368SStephen M. Cameron 
5601edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
5602edd16368SStephen M. Cameron 	 *  still complete the command.
5603edd16368SStephen M. Cameron 	 */
5604edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
5605edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
5606edd16368SStephen M. Cameron 			opcode, type);
5607edd16368SStephen M. Cameron 		return -ETIMEDOUT;
5608edd16368SStephen M. Cameron 	}
5609edd16368SStephen M. Cameron 
5610edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
5611edd16368SStephen M. Cameron 
5612edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
5613edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
5614edd16368SStephen M. Cameron 			opcode, type);
5615edd16368SStephen M. Cameron 		return -EIO;
5616edd16368SStephen M. Cameron 	}
5617edd16368SStephen M. Cameron 
5618edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
5619edd16368SStephen M. Cameron 		opcode, type);
5620edd16368SStephen M. Cameron 	return 0;
5621edd16368SStephen M. Cameron }
5622edd16368SStephen M. Cameron 
5623edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
5624edd16368SStephen M. Cameron 
56251df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
562642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
5627edd16368SStephen M. Cameron {
5628edd16368SStephen M. Cameron 
56291df8552aSStephen M. Cameron 	if (use_doorbell) {
56301df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
56311df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
56321df8552aSStephen M. Cameron 		 * other way using the doorbell register.
5633edd16368SStephen M. Cameron 		 */
56341df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
5635cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
563685009239SStephen M. Cameron 
563700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
563885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
563985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
564085009239SStephen M. Cameron 		 * over in some weird corner cases.
564185009239SStephen M. Cameron 		 */
564200701a96SJustin Lindley 		msleep(10000);
56431df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
5644edd16368SStephen M. Cameron 
5645edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
5646edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
5647edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
5648edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
56491df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
56501df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
56511df8552aSStephen M. Cameron 		 * controller." */
5652edd16368SStephen M. Cameron 
56532662cab8SDon Brace 		int rc = 0;
56542662cab8SDon Brace 
56551df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
56562662cab8SDon Brace 
5657edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
56582662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
56592662cab8SDon Brace 		if (rc)
56602662cab8SDon Brace 			return rc;
5661edd16368SStephen M. Cameron 
5662edd16368SStephen M. Cameron 		msleep(500);
5663edd16368SStephen M. Cameron 
5664edd16368SStephen M. Cameron 		/* enter the D0 power management state */
56652662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
56662662cab8SDon Brace 		if (rc)
56672662cab8SDon Brace 			return rc;
5668c4853efeSMike Miller 
5669c4853efeSMike Miller 		/*
5670c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
5671c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
5672c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
5673c4853efeSMike Miller 		 */
5674c4853efeSMike Miller 		msleep(500);
56751df8552aSStephen M. Cameron 	}
56761df8552aSStephen M. Cameron 	return 0;
56771df8552aSStephen M. Cameron }
56781df8552aSStephen M. Cameron 
56796f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
5680580ada3cSStephen M. Cameron {
5681580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
5682f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
5683580ada3cSStephen M. Cameron }
5684580ada3cSStephen M. Cameron 
56856f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
5686580ada3cSStephen M. Cameron {
5687580ada3cSStephen M. Cameron 	char *driver_version;
5688580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
5689580ada3cSStephen M. Cameron 
5690580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
5691580ada3cSStephen M. Cameron 	if (!driver_version)
5692580ada3cSStephen M. Cameron 		return -ENOMEM;
5693580ada3cSStephen M. Cameron 
5694580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
5695580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
5696580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
5697580ada3cSStephen M. Cameron 	kfree(driver_version);
5698580ada3cSStephen M. Cameron 	return 0;
5699580ada3cSStephen M. Cameron }
5700580ada3cSStephen M. Cameron 
57016f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
57026f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
5703580ada3cSStephen M. Cameron {
5704580ada3cSStephen M. Cameron 	int i;
5705580ada3cSStephen M. Cameron 
5706580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
5707580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
5708580ada3cSStephen M. Cameron }
5709580ada3cSStephen M. Cameron 
57106f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
5711580ada3cSStephen M. Cameron {
5712580ada3cSStephen M. Cameron 
5713580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
5714580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
5715580ada3cSStephen M. Cameron 
5716580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
5717580ada3cSStephen M. Cameron 	if (!old_driver_ver)
5718580ada3cSStephen M. Cameron 		return -ENOMEM;
5719580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
5720580ada3cSStephen M. Cameron 
5721580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
5722580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
5723580ada3cSStephen M. Cameron 	 */
5724580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
5725580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
5726580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
5727580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
5728580ada3cSStephen M. Cameron 	return rc;
5729580ada3cSStephen M. Cameron }
57301df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
57311df8552aSStephen M. Cameron  * states or the using the doorbell register.
57321df8552aSStephen M. Cameron  */
57336f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev)
57341df8552aSStephen M. Cameron {
57351df8552aSStephen M. Cameron 	u64 cfg_offset;
57361df8552aSStephen M. Cameron 	u32 cfg_base_addr;
57371df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
57381df8552aSStephen M. Cameron 	void __iomem *vaddr;
57391df8552aSStephen M. Cameron 	unsigned long paddr;
5740580ada3cSStephen M. Cameron 	u32 misc_fw_support;
5741270d05deSStephen M. Cameron 	int rc;
57421df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
5743cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
574418867659SStephen M. Cameron 	u32 board_id;
5745270d05deSStephen M. Cameron 	u16 command_register;
57461df8552aSStephen M. Cameron 
57471df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
57481df8552aSStephen M. Cameron 	 * the same thing as
57491df8552aSStephen M. Cameron 	 *
57501df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
57511df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
57521df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
57531df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
57541df8552aSStephen M. Cameron 	 *
57551df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
57561df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
57571df8552aSStephen M. Cameron 	 * using the doorbell register.
57581df8552aSStephen M. Cameron 	 */
575918867659SStephen M. Cameron 
576025c1e56aSStephen M. Cameron 	rc = hpsa_lookup_board_id(pdev, &board_id);
576160f923b9SRobert Elliott 	if (rc < 0) {
576260f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Board ID not found\n");
576360f923b9SRobert Elliott 		return rc;
576460f923b9SRobert Elliott 	}
576560f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
576660f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
576725c1e56aSStephen M. Cameron 		return -ENODEV;
576825c1e56aSStephen M. Cameron 	}
576946380786SStephen M. Cameron 
577046380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
577146380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
577246380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
577318867659SStephen M. Cameron 
5774270d05deSStephen M. Cameron 	/* Save the PCI command register */
5775270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
5776270d05deSStephen M. Cameron 	pci_save_state(pdev);
57771df8552aSStephen M. Cameron 
57781df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
57791df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
57801df8552aSStephen M. Cameron 	if (rc)
57811df8552aSStephen M. Cameron 		return rc;
57821df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
57831df8552aSStephen M. Cameron 	if (!vaddr)
57841df8552aSStephen M. Cameron 		return -ENOMEM;
57851df8552aSStephen M. Cameron 
57861df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
57871df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
57881df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
57891df8552aSStephen M. Cameron 	if (rc)
57901df8552aSStephen M. Cameron 		goto unmap_vaddr;
57911df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
57921df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
57931df8552aSStephen M. Cameron 	if (!cfgtable) {
57941df8552aSStephen M. Cameron 		rc = -ENOMEM;
57951df8552aSStephen M. Cameron 		goto unmap_vaddr;
57961df8552aSStephen M. Cameron 	}
5797580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
5798580ada3cSStephen M. Cameron 	if (rc)
579903741d95STomas Henzl 		goto unmap_cfgtable;
58001df8552aSStephen M. Cameron 
5801cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
5802cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
5803cf0b08d0SStephen M. Cameron 	 */
58041df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
5805cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
5806cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
5807cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
5808cf0b08d0SStephen M. Cameron 	} else {
58091df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
5810cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
5811050f7147SStephen Cameron 			dev_warn(&pdev->dev,
5812050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
581364670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
5814cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
5815cf0b08d0SStephen M. Cameron 		}
5816cf0b08d0SStephen M. Cameron 	}
58171df8552aSStephen M. Cameron 
58181df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
58191df8552aSStephen M. Cameron 	if (rc)
58201df8552aSStephen M. Cameron 		goto unmap_cfgtable;
5821edd16368SStephen M. Cameron 
5822270d05deSStephen M. Cameron 	pci_restore_state(pdev);
5823270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
5824edd16368SStephen M. Cameron 
58251df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
58261df8552aSStephen M. Cameron 	   need a little pause here */
58271df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
58281df8552aSStephen M. Cameron 
5829fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
5830fe5389c8SStephen M. Cameron 	if (rc) {
5831fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
5832050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
5833fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
5834fe5389c8SStephen M. Cameron 	}
5835fe5389c8SStephen M. Cameron 
5836580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
5837580ada3cSStephen M. Cameron 	if (rc < 0)
5838580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
5839580ada3cSStephen M. Cameron 	if (rc) {
584064670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
584164670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
584264670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
5843580ada3cSStephen M. Cameron 	} else {
584464670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
58451df8552aSStephen M. Cameron 	}
58461df8552aSStephen M. Cameron 
58471df8552aSStephen M. Cameron unmap_cfgtable:
58481df8552aSStephen M. Cameron 	iounmap(cfgtable);
58491df8552aSStephen M. Cameron 
58501df8552aSStephen M. Cameron unmap_vaddr:
58511df8552aSStephen M. Cameron 	iounmap(vaddr);
58521df8552aSStephen M. Cameron 	return rc;
5853edd16368SStephen M. Cameron }
5854edd16368SStephen M. Cameron 
5855edd16368SStephen M. Cameron /*
5856edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
5857edd16368SStephen M. Cameron  *   the io functions.
5858edd16368SStephen M. Cameron  *   This is for debug only.
5859edd16368SStephen M. Cameron  */
586042a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
5861edd16368SStephen M. Cameron {
586258f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
5863edd16368SStephen M. Cameron 	int i;
5864edd16368SStephen M. Cameron 	char temp_name[17];
5865edd16368SStephen M. Cameron 
5866edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
5867edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
5868edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
5869edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
5870edd16368SStephen M. Cameron 	temp_name[4] = '\0';
5871edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
5872edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
5873edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
5874edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
5875edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
5876edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
5877edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
5878edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
5879edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
5880edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
5881edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
5882edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
588369d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
5884edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
5885edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
5886edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
5887edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
5888edd16368SStephen M. Cameron 	temp_name[16] = '\0';
5889edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
5890edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
5891edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
5892edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
589358f8665cSStephen M. Cameron }
5894edd16368SStephen M. Cameron 
5895edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
5896edd16368SStephen M. Cameron {
5897edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
5898edd16368SStephen M. Cameron 
5899edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
5900edd16368SStephen M. Cameron 		return 0;
5901edd16368SStephen M. Cameron 	offset = 0;
5902edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5903edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
5904edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
5905edd16368SStephen M. Cameron 			offset += 4;
5906edd16368SStephen M. Cameron 		else {
5907edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
5908edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
5909edd16368SStephen M. Cameron 			switch (mem_type) {
5910edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
5911edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
5912edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
5913edd16368SStephen M. Cameron 				break;
5914edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
5915edd16368SStephen M. Cameron 				offset += 8;
5916edd16368SStephen M. Cameron 				break;
5917edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
5918edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
5919edd16368SStephen M. Cameron 				       "base address is invalid\n");
5920edd16368SStephen M. Cameron 				return -1;
5921edd16368SStephen M. Cameron 				break;
5922edd16368SStephen M. Cameron 			}
5923edd16368SStephen M. Cameron 		}
5924edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
5925edd16368SStephen M. Cameron 			return i + 1;
5926edd16368SStephen M. Cameron 	}
5927edd16368SStephen M. Cameron 	return -1;
5928edd16368SStephen M. Cameron }
5929edd16368SStephen M. Cameron 
5930edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
5931050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
5932edd16368SStephen M. Cameron  */
5933edd16368SStephen M. Cameron 
59346f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
5935edd16368SStephen M. Cameron {
5936edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
5937254f796bSMatt Gates 	int err, i;
5938254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
5939254f796bSMatt Gates 
5940254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
5941254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
5942254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
5943254f796bSMatt Gates 	}
5944edd16368SStephen M. Cameron 
5945edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
59466b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
59476b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
5948edd16368SStephen M. Cameron 		goto default_int_mode;
594955c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
5950050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
5951eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
5952f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
5953f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
595418fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
595518fce3c4SAlexander Gordeev 					    1, h->msix_vector);
595618fce3c4SAlexander Gordeev 		if (err < 0) {
595718fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
595818fce3c4SAlexander Gordeev 			h->msix_vector = 0;
595918fce3c4SAlexander Gordeev 			goto single_msi_mode;
596018fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
596155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
5962edd16368SStephen M. Cameron 			       "available\n", err);
5963eee0f03aSHannes Reinecke 		}
596418fce3c4SAlexander Gordeev 		h->msix_vector = err;
5965eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
5966eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
5967eee0f03aSHannes Reinecke 		return;
5968edd16368SStephen M. Cameron 	}
596918fce3c4SAlexander Gordeev single_msi_mode:
597055c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
5971050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
597255c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
5973edd16368SStephen M. Cameron 			h->msi_vector = 1;
5974edd16368SStephen M. Cameron 		else
597555c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
5976edd16368SStephen M. Cameron 	}
5977edd16368SStephen M. Cameron default_int_mode:
5978edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
5979edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
5980a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
5981edd16368SStephen M. Cameron }
5982edd16368SStephen M. Cameron 
59836f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
5984e5c880d1SStephen M. Cameron {
5985e5c880d1SStephen M. Cameron 	int i;
5986e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
5987e5c880d1SStephen M. Cameron 
5988e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
5989e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
5990e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
5991e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
5992e5c880d1SStephen M. Cameron 
5993e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
5994e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
5995e5c880d1SStephen M. Cameron 			return i;
5996e5c880d1SStephen M. Cameron 
59976798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
59986798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
59996798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
6000e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
6001e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
6002e5c880d1SStephen M. Cameron 			return -ENODEV;
6003e5c880d1SStephen M. Cameron 	}
6004e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
6005e5c880d1SStephen M. Cameron }
6006e5c880d1SStephen M. Cameron 
60076f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
60083a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
60093a7774ceSStephen M. Cameron {
60103a7774ceSStephen M. Cameron 	int i;
60113a7774ceSStephen M. Cameron 
60123a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
601312d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
60143a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
601512d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
601612d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
60173a7774ceSStephen M. Cameron 				*memory_bar);
60183a7774ceSStephen M. Cameron 			return 0;
60193a7774ceSStephen M. Cameron 		}
602012d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
60213a7774ceSStephen M. Cameron 	return -ENODEV;
60223a7774ceSStephen M. Cameron }
60233a7774ceSStephen M. Cameron 
60246f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
60256f039790SGreg Kroah-Hartman 				     int wait_for_ready)
60262c4c8c8bSStephen M. Cameron {
6027fe5389c8SStephen M. Cameron 	int i, iterations;
60282c4c8c8bSStephen M. Cameron 	u32 scratchpad;
6029fe5389c8SStephen M. Cameron 	if (wait_for_ready)
6030fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
6031fe5389c8SStephen M. Cameron 	else
6032fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
60332c4c8c8bSStephen M. Cameron 
6034fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
6035fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
6036fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
60372c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
60382c4c8c8bSStephen M. Cameron 				return 0;
6039fe5389c8SStephen M. Cameron 		} else {
6040fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
6041fe5389c8SStephen M. Cameron 				return 0;
6042fe5389c8SStephen M. Cameron 		}
60432c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
60442c4c8c8bSStephen M. Cameron 	}
6045fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
60462c4c8c8bSStephen M. Cameron 	return -ENODEV;
60472c4c8c8bSStephen M. Cameron }
60482c4c8c8bSStephen M. Cameron 
60496f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
60506f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
6051a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
6052a51fd47fSStephen M. Cameron {
6053a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
6054a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
6055a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
6056a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
6057a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
6058a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
6059a51fd47fSStephen M. Cameron 		return -ENODEV;
6060a51fd47fSStephen M. Cameron 	}
6061a51fd47fSStephen M. Cameron 	return 0;
6062a51fd47fSStephen M. Cameron }
6063a51fd47fSStephen M. Cameron 
60646f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
6065edd16368SStephen M. Cameron {
606601a02ffcSStephen M. Cameron 	u64 cfg_offset;
606701a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
606801a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
6069303932fdSDon Brace 	u32 trans_offset;
6070a51fd47fSStephen M. Cameron 	int rc;
607177c4495cSStephen M. Cameron 
6072a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
6073a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
6074a51fd47fSStephen M. Cameron 	if (rc)
6075a51fd47fSStephen M. Cameron 		return rc;
607677c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
6077a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
6078cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
6079cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
608077c4495cSStephen M. Cameron 		return -ENOMEM;
6081cd3c81c4SRobert Elliott 	}
6082580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
6083580ada3cSStephen M. Cameron 	if (rc)
6084580ada3cSStephen M. Cameron 		return rc;
608577c4495cSStephen M. Cameron 	/* Find performant mode table. */
6086a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
608777c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
608877c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
608977c4495cSStephen M. Cameron 				sizeof(*h->transtable));
609077c4495cSStephen M. Cameron 	if (!h->transtable)
609177c4495cSStephen M. Cameron 		return -ENOMEM;
609277c4495cSStephen M. Cameron 	return 0;
609377c4495cSStephen M. Cameron }
609477c4495cSStephen M. Cameron 
60956f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
6096cba3d38bSStephen M. Cameron {
6097cba3d38bSStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands));
609872ceeaecSStephen M. Cameron 
609972ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
610072ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
610172ceeaecSStephen M. Cameron 		h->max_commands = 32;
610272ceeaecSStephen M. Cameron 
6103cba3d38bSStephen M. Cameron 	if (h->max_commands < 16) {
6104cba3d38bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Controller reports "
6105cba3d38bSStephen M. Cameron 			"max supported commands of %d, an obvious lie. "
6106cba3d38bSStephen M. Cameron 			"Using 16.  Ensure that firmware is up to date.\n",
6107cba3d38bSStephen M. Cameron 			h->max_commands);
6108cba3d38bSStephen M. Cameron 		h->max_commands = 16;
6109cba3d38bSStephen M. Cameron 	}
6110cba3d38bSStephen M. Cameron }
6111cba3d38bSStephen M. Cameron 
6112c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
6113c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
6114c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
6115c7ee65b3SWebb Scales  */
6116c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
6117c7ee65b3SWebb Scales {
6118c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
6119c7ee65b3SWebb Scales }
6120c7ee65b3SWebb Scales 
6121b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
6122b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
6123b93d7536SStephen M. Cameron  * SG chain block size, etc.
6124b93d7536SStephen M. Cameron  */
61256f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
6126b93d7536SStephen M. Cameron {
6127cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
612845fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
6129b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
6130283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
6131c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
6132c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
6133b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
61341a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
6135b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
6136b93d7536SStephen M. Cameron 	} else {
6137c7ee65b3SWebb Scales 		/*
6138c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
6139c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
6140c7ee65b3SWebb Scales 		 * would lock up the controller)
6141c7ee65b3SWebb Scales 		 */
6142c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
61431a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
6144c7ee65b3SWebb Scales 		h->chainsize = 0;
6145b93d7536SStephen M. Cameron 	}
614675167d2cSStephen M. Cameron 
614775167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
614875167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
61490e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
61500e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
61510e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
61520e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
6153b93d7536SStephen M. Cameron }
6154b93d7536SStephen M. Cameron 
615576c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
615676c46e49SStephen M. Cameron {
61570fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
6158050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
615976c46e49SStephen M. Cameron 		return false;
616076c46e49SStephen M. Cameron 	}
616176c46e49SStephen M. Cameron 	return true;
616276c46e49SStephen M. Cameron }
616376c46e49SStephen M. Cameron 
616497a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
6165f7c39101SStephen M. Cameron {
616697a5e98cSStephen M. Cameron 	u32 driver_support;
6167f7c39101SStephen M. Cameron 
616897a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
61690b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
61700b9e7b74SArnd Bergmann #ifdef CONFIG_X86
617197a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
6172f7c39101SStephen M. Cameron #endif
617328e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
617428e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
6175f7c39101SStephen M. Cameron }
6176f7c39101SStephen M. Cameron 
61773d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
61783d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
61793d0eab67SStephen M. Cameron  */
61803d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
61813d0eab67SStephen M. Cameron {
61823d0eab67SStephen M. Cameron 	u32 dma_prefetch;
61833d0eab67SStephen M. Cameron 
61843d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
61853d0eab67SStephen M. Cameron 		return;
61863d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
61873d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
61883d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
61893d0eab67SStephen M. Cameron }
61903d0eab67SStephen M. Cameron 
619176438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
619276438d08SStephen M. Cameron {
619376438d08SStephen M. Cameron 	int i;
619476438d08SStephen M. Cameron 	u32 doorbell_value;
619576438d08SStephen M. Cameron 	unsigned long flags;
619676438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
619776438d08SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
619876438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
619976438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
620076438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
620176438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
620276438d08SStephen M. Cameron 			break;
620376438d08SStephen M. Cameron 		/* delay and try again */
620476438d08SStephen M. Cameron 		msleep(20);
620576438d08SStephen M. Cameron 	}
620676438d08SStephen M. Cameron }
620776438d08SStephen M. Cameron 
62086f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
6209eb6b2ae9SStephen M. Cameron {
6210eb6b2ae9SStephen M. Cameron 	int i;
62116eaf46fdSStephen M. Cameron 	u32 doorbell_value;
62126eaf46fdSStephen M. Cameron 	unsigned long flags;
6213eb6b2ae9SStephen M. Cameron 
6214eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
6215eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
6216eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
6217eb6b2ae9SStephen M. Cameron 	 */
6218eb6b2ae9SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
62196eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
62206eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
62216eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6222382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
6223eb6b2ae9SStephen M. Cameron 			break;
6224eb6b2ae9SStephen M. Cameron 		/* delay and try again */
622560d3f5b0SStephen M. Cameron 		usleep_range(10000, 20000);
6226eb6b2ae9SStephen M. Cameron 	}
62273f4336f3SStephen M. Cameron }
62283f4336f3SStephen M. Cameron 
62296f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
62303f4336f3SStephen M. Cameron {
62313f4336f3SStephen M. Cameron 	u32 trans_support;
62323f4336f3SStephen M. Cameron 
62333f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
62343f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
62353f4336f3SStephen M. Cameron 		return -ENOTSUPP;
62363f4336f3SStephen M. Cameron 
62373f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
6238283b4a9bSStephen M. Cameron 
62393f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
62403f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
6241b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
62423f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
62433f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6244eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
6245283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
6246283b4a9bSStephen M. Cameron 		goto error;
6247960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
6248eb6b2ae9SStephen M. Cameron 	return 0;
6249283b4a9bSStephen M. Cameron error:
6250050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
6251283b4a9bSStephen M. Cameron 	return -ENODEV;
6252eb6b2ae9SStephen M. Cameron }
6253eb6b2ae9SStephen M. Cameron 
62546f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
625577c4495cSStephen M. Cameron {
6256eb6b2ae9SStephen M. Cameron 	int prod_index, err;
6257edd16368SStephen M. Cameron 
6258e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
6259e5c880d1SStephen M. Cameron 	if (prod_index < 0)
626060f923b9SRobert Elliott 		return prod_index;
6261e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
6262e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
6263e5c880d1SStephen M. Cameron 
6264e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
6265e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
6266e5a44df8SMatthew Garrett 
626755c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
6268edd16368SStephen M. Cameron 	if (err) {
626955c06c71SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unable to enable PCI device\n");
6270edd16368SStephen M. Cameron 		return err;
6271edd16368SStephen M. Cameron 	}
6272edd16368SStephen M. Cameron 
6273f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
6274edd16368SStephen M. Cameron 	if (err) {
627555c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
627655c06c71SStephen M. Cameron 			"cannot obtain PCI resources, aborting\n");
6277edd16368SStephen M. Cameron 		return err;
6278edd16368SStephen M. Cameron 	}
62794fa604e1SRobert Elliott 
62804fa604e1SRobert Elliott 	pci_set_master(h->pdev);
62814fa604e1SRobert Elliott 
62826b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
628312d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
62843a7774ceSStephen M. Cameron 	if (err)
6285edd16368SStephen M. Cameron 		goto err_out_free_res;
6286edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
6287204892e9SStephen M. Cameron 	if (!h->vaddr) {
6288204892e9SStephen M. Cameron 		err = -ENOMEM;
6289204892e9SStephen M. Cameron 		goto err_out_free_res;
6290204892e9SStephen M. Cameron 	}
6291fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
62922c4c8c8bSStephen M. Cameron 	if (err)
6293edd16368SStephen M. Cameron 		goto err_out_free_res;
629477c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
629577c4495cSStephen M. Cameron 	if (err)
6296edd16368SStephen M. Cameron 		goto err_out_free_res;
6297b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
6298edd16368SStephen M. Cameron 
629976c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
6300edd16368SStephen M. Cameron 		err = -ENODEV;
6301edd16368SStephen M. Cameron 		goto err_out_free_res;
6302edd16368SStephen M. Cameron 	}
630397a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
63043d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
6305eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
6306eb6b2ae9SStephen M. Cameron 	if (err)
6307edd16368SStephen M. Cameron 		goto err_out_free_res;
6308edd16368SStephen M. Cameron 	return 0;
6309edd16368SStephen M. Cameron 
6310edd16368SStephen M. Cameron err_out_free_res:
6311204892e9SStephen M. Cameron 	if (h->transtable)
6312204892e9SStephen M. Cameron 		iounmap(h->transtable);
6313204892e9SStephen M. Cameron 	if (h->cfgtable)
6314204892e9SStephen M. Cameron 		iounmap(h->cfgtable);
6315204892e9SStephen M. Cameron 	if (h->vaddr)
6316204892e9SStephen M. Cameron 		iounmap(h->vaddr);
6317f0bd0b68SStephen M. Cameron 	pci_disable_device(h->pdev);
631855c06c71SStephen M. Cameron 	pci_release_regions(h->pdev);
6319edd16368SStephen M. Cameron 	return err;
6320edd16368SStephen M. Cameron }
6321edd16368SStephen M. Cameron 
63226f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
6323339b2b14SStephen M. Cameron {
6324339b2b14SStephen M. Cameron 	int rc;
6325339b2b14SStephen M. Cameron 
6326339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
6327339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
6328339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
6329339b2b14SStephen M. Cameron 		return;
6330339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
6331339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
6332339b2b14SStephen M. Cameron 	if (rc != 0) {
6333339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
6334339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
6335339b2b14SStephen M. Cameron 	}
6336339b2b14SStephen M. Cameron }
6337339b2b14SStephen M. Cameron 
63386f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev)
6339edd16368SStephen M. Cameron {
63401df8552aSStephen M. Cameron 	int rc, i;
63413b747298STomas Henzl 	void __iomem *vaddr;
6342edd16368SStephen M. Cameron 
63434c2a8c40SStephen M. Cameron 	if (!reset_devices)
63444c2a8c40SStephen M. Cameron 		return 0;
63454c2a8c40SStephen M. Cameron 
6346132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
6347132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
6348132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
6349132aa220STomas Henzl 	 */
6350132aa220STomas Henzl 	rc = pci_enable_device(pdev);
6351132aa220STomas Henzl 	if (rc) {
6352132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
6353132aa220STomas Henzl 		return -ENODEV;
6354132aa220STomas Henzl 	}
6355132aa220STomas Henzl 	pci_disable_device(pdev);
6356132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
6357132aa220STomas Henzl 	rc = pci_enable_device(pdev);
6358132aa220STomas Henzl 	if (rc) {
6359132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
6360132aa220STomas Henzl 		return -ENODEV;
6361132aa220STomas Henzl 	}
63624fa604e1SRobert Elliott 
6363859c75abSTomas Henzl 	pci_set_master(pdev);
63644fa604e1SRobert Elliott 
63653b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
63663b747298STomas Henzl 	if (vaddr == NULL) {
63673b747298STomas Henzl 		rc = -ENOMEM;
63683b747298STomas Henzl 		goto out_disable;
63693b747298STomas Henzl 	}
63703b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
63713b747298STomas Henzl 	iounmap(vaddr);
63723b747298STomas Henzl 
63731df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
63741df8552aSStephen M. Cameron 	rc = hpsa_kdump_hard_reset_controller(pdev);
6375edd16368SStephen M. Cameron 
63761df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
63771df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
637818867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
637918867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
63801df8552aSStephen M. Cameron 	 */
6381adf1b3a3SRobert Elliott 	if (rc)
6382132aa220STomas Henzl 		goto out_disable;
6383edd16368SStephen M. Cameron 
6384edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
63851ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
6386edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
6387edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
6388edd16368SStephen M. Cameron 			break;
6389edd16368SStephen M. Cameron 		else
6390edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
6391edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
6392edd16368SStephen M. Cameron 	}
6393132aa220STomas Henzl 
6394132aa220STomas Henzl out_disable:
6395132aa220STomas Henzl 
6396132aa220STomas Henzl 	pci_disable_device(pdev);
6397132aa220STomas Henzl 	return rc;
6398edd16368SStephen M. Cameron }
6399edd16368SStephen M. Cameron 
64006f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h)
64012e9d1b36SStephen M. Cameron {
64022e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
64032e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
64042e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
64052e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
64062e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
64072e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
64082e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
64092e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
64102e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
64112e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
64122e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
64132e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
64142e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
64152c143342SRobert Elliott 		goto clean_up;
64162e9d1b36SStephen M. Cameron 	}
64172e9d1b36SStephen M. Cameron 	return 0;
64182c143342SRobert Elliott clean_up:
64192c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
64202c143342SRobert Elliott 	return -ENOMEM;
64212e9d1b36SStephen M. Cameron }
64222e9d1b36SStephen M. Cameron 
64232e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h)
64242e9d1b36SStephen M. Cameron {
64252e9d1b36SStephen M. Cameron 	kfree(h->cmd_pool_bits);
64262e9d1b36SStephen M. Cameron 	if (h->cmd_pool)
64272e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
64282e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct CommandList),
64292e9d1b36SStephen M. Cameron 			    h->cmd_pool, h->cmd_pool_dhandle);
6430aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
6431aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
6432aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6433aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
64342e9d1b36SStephen M. Cameron 	if (h->errinfo_pool)
64352e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
64362e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct ErrorInfo),
64372e9d1b36SStephen M. Cameron 			    h->errinfo_pool,
64382e9d1b36SStephen M. Cameron 			    h->errinfo_pool_dhandle);
6439e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
6440e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
6441e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(struct io_accel1_cmd),
6442e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
64432e9d1b36SStephen M. Cameron }
64442e9d1b36SStephen M. Cameron 
644541b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
644641b3cf08SStephen M. Cameron {
6447ec429952SFabian Frederick 	int i, cpu;
644841b3cf08SStephen M. Cameron 
644941b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
645041b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
6451ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
645241b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
645341b3cf08SStephen M. Cameron 	}
645441b3cf08SStephen M. Cameron }
645541b3cf08SStephen M. Cameron 
6456ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
6457ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
6458ec501a18SRobert Elliott {
6459ec501a18SRobert Elliott 	int i;
6460ec501a18SRobert Elliott 
6461ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
6462ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
6463ec501a18SRobert Elliott 		i = h->intr_mode;
6464ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
6465ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
6466ec501a18SRobert Elliott 		return;
6467ec501a18SRobert Elliott 	}
6468ec501a18SRobert Elliott 
6469ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
6470ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
6471ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
6472ec501a18SRobert Elliott 	}
6473a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
6474a4e17fc1SRobert Elliott 		h->q[i] = 0;
6475ec501a18SRobert Elliott }
6476ec501a18SRobert Elliott 
64779ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
64789ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
64790ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
64800ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
64810ae01a32SStephen M. Cameron {
6482254f796bSMatt Gates 	int rc, i;
64830ae01a32SStephen M. Cameron 
6484254f796bSMatt Gates 	/*
6485254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
6486254f796bSMatt Gates 	 * queue to process.
6487254f796bSMatt Gates 	 */
6488254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
6489254f796bSMatt Gates 		h->q[i] = (u8) i;
6490254f796bSMatt Gates 
6491eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
6492254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
6493a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
6494254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
6495254f796bSMatt Gates 					0, h->devname,
6496254f796bSMatt Gates 					&h->q[i]);
6497a4e17fc1SRobert Elliott 			if (rc) {
6498a4e17fc1SRobert Elliott 				int j;
6499a4e17fc1SRobert Elliott 
6500a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
6501a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
6502a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
6503a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
6504a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
6505a4e17fc1SRobert Elliott 					h->q[j] = 0;
6506a4e17fc1SRobert Elliott 				}
6507a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
6508a4e17fc1SRobert Elliott 					h->q[j] = 0;
6509a4e17fc1SRobert Elliott 				return rc;
6510a4e17fc1SRobert Elliott 			}
6511a4e17fc1SRobert Elliott 		}
651241b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
6513254f796bSMatt Gates 	} else {
6514254f796bSMatt Gates 		/* Use single reply pool */
6515eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
6516254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6517254f796bSMatt Gates 				msixhandler, 0, h->devname,
6518254f796bSMatt Gates 				&h->q[h->intr_mode]);
6519254f796bSMatt Gates 		} else {
6520254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6521254f796bSMatt Gates 				intxhandler, IRQF_SHARED, h->devname,
6522254f796bSMatt Gates 				&h->q[h->intr_mode]);
6523254f796bSMatt Gates 		}
6524254f796bSMatt Gates 	}
65250ae01a32SStephen M. Cameron 	if (rc) {
65260ae01a32SStephen M. Cameron 		dev_err(&h->pdev->dev, "unable to get irq %d for %s\n",
65270ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
65280ae01a32SStephen M. Cameron 		return -ENODEV;
65290ae01a32SStephen M. Cameron 	}
65300ae01a32SStephen M. Cameron 	return 0;
65310ae01a32SStephen M. Cameron }
65320ae01a32SStephen M. Cameron 
65336f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
653464670ac8SStephen M. Cameron {
653564670ac8SStephen M. Cameron 	if (hpsa_send_host_reset(h, RAID_CTLR_LUNID,
653664670ac8SStephen M. Cameron 		HPSA_RESET_TYPE_CONTROLLER)) {
653764670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Resetting array controller failed.\n");
653864670ac8SStephen M. Cameron 		return -EIO;
653964670ac8SStephen M. Cameron 	}
654064670ac8SStephen M. Cameron 
654164670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
654264670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) {
654364670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
654464670ac8SStephen M. Cameron 		return -1;
654564670ac8SStephen M. Cameron 	}
654664670ac8SStephen M. Cameron 
654764670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
654864670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) {
654964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
655064670ac8SStephen M. Cameron 			"after soft reset.\n");
655164670ac8SStephen M. Cameron 		return -1;
655264670ac8SStephen M. Cameron 	}
655364670ac8SStephen M. Cameron 
655464670ac8SStephen M. Cameron 	return 0;
655564670ac8SStephen M. Cameron }
655664670ac8SStephen M. Cameron 
65570097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h)
655864670ac8SStephen M. Cameron {
6559ec501a18SRobert Elliott 	hpsa_free_irqs(h);
656064670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI
65610097f0f4SStephen M. Cameron 	if (h->msix_vector) {
65620097f0f4SStephen M. Cameron 		if (h->pdev->msix_enabled)
656364670ac8SStephen M. Cameron 			pci_disable_msix(h->pdev);
65640097f0f4SStephen M. Cameron 	} else if (h->msi_vector) {
65650097f0f4SStephen M. Cameron 		if (h->pdev->msi_enabled)
656664670ac8SStephen M. Cameron 			pci_disable_msi(h->pdev);
65670097f0f4SStephen M. Cameron 	}
656864670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */
65690097f0f4SStephen M. Cameron }
65700097f0f4SStephen M. Cameron 
6571072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
6572072b0518SStephen M. Cameron {
6573072b0518SStephen M. Cameron 	int i;
6574072b0518SStephen M. Cameron 
6575072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
6576072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
6577072b0518SStephen M. Cameron 			continue;
6578072b0518SStephen M. Cameron 		pci_free_consistent(h->pdev, h->reply_queue_size,
6579072b0518SStephen M. Cameron 			h->reply_queue[i].head, h->reply_queue[i].busaddr);
6580072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
6581072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
6582072b0518SStephen M. Cameron 	}
6583072b0518SStephen M. Cameron }
6584072b0518SStephen M. Cameron 
65850097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
65860097f0f4SStephen M. Cameron {
65870097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
658864670ac8SStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
658964670ac8SStephen M. Cameron 	hpsa_free_cmd_pool(h);
6590e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
659164670ac8SStephen M. Cameron 	kfree(h->blockFetchTable);
6592072b0518SStephen M. Cameron 	hpsa_free_reply_queues(h);
659364670ac8SStephen M. Cameron 	if (h->vaddr)
659464670ac8SStephen M. Cameron 		iounmap(h->vaddr);
659564670ac8SStephen M. Cameron 	if (h->transtable)
659664670ac8SStephen M. Cameron 		iounmap(h->transtable);
659764670ac8SStephen M. Cameron 	if (h->cfgtable)
659864670ac8SStephen M. Cameron 		iounmap(h->cfgtable);
6599132aa220STomas Henzl 	pci_disable_device(h->pdev);
660064670ac8SStephen M. Cameron 	pci_release_regions(h->pdev);
660164670ac8SStephen M. Cameron 	kfree(h);
660264670ac8SStephen M. Cameron }
660364670ac8SStephen M. Cameron 
6604a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
6605f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
6606a0c12413SStephen M. Cameron {
6607281a7fd0SWebb Scales 	int i, refcount;
6608281a7fd0SWebb Scales 	struct CommandList *c;
6609a0c12413SStephen M. Cameron 
6610080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
6611f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
6612f2405db8SDon Brace 		c = h->cmd_pool + i;
6613281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6614281a7fd0SWebb Scales 		if (refcount > 1) {
6615a0c12413SStephen M. Cameron 			c->err_info->CommandStatus = CMD_HARDWARE_ERR;
66165a3d16f5SStephen M. Cameron 			finish_cmd(c);
6617a0c12413SStephen M. Cameron 		}
6618281a7fd0SWebb Scales 		cmd_free(h, c);
6619281a7fd0SWebb Scales 	}
6620a0c12413SStephen M. Cameron }
6621a0c12413SStephen M. Cameron 
6622094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
6623094963daSStephen M. Cameron {
6624094963daSStephen M. Cameron 	int i, cpu;
6625094963daSStephen M. Cameron 
6626094963daSStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
6627094963daSStephen M. Cameron 	for (i = 0; i < num_online_cpus(); i++) {
6628094963daSStephen M. Cameron 		u32 *lockup_detected;
6629094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
6630094963daSStephen M. Cameron 		*lockup_detected = value;
6631094963daSStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
6632094963daSStephen M. Cameron 	}
6633094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
6634094963daSStephen M. Cameron }
6635094963daSStephen M. Cameron 
6636a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
6637a0c12413SStephen M. Cameron {
6638a0c12413SStephen M. Cameron 	unsigned long flags;
6639094963daSStephen M. Cameron 	u32 lockup_detected;
6640a0c12413SStephen M. Cameron 
6641a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
6642a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6643094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
6644094963daSStephen M. Cameron 	if (!lockup_detected) {
6645094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
6646094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
6647094963daSStephen M. Cameron 			"lockup detected but scratchpad register is zero\n");
6648094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
6649094963daSStephen M. Cameron 	}
6650094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
6651a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6652a0c12413SStephen M. Cameron 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n",
6653094963daSStephen M. Cameron 			lockup_detected);
6654a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
6655f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
6656a0c12413SStephen M. Cameron }
6657a0c12413SStephen M. Cameron 
6658a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h)
6659a0c12413SStephen M. Cameron {
6660a0c12413SStephen M. Cameron 	u64 now;
6661a0c12413SStephen M. Cameron 	u32 heartbeat;
6662a0c12413SStephen M. Cameron 	unsigned long flags;
6663a0c12413SStephen M. Cameron 
6664a0c12413SStephen M. Cameron 	now = get_jiffies_64();
6665a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
6666a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
6667e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6668a0c12413SStephen M. Cameron 		return;
6669a0c12413SStephen M. Cameron 
6670a0c12413SStephen M. Cameron 	/*
6671a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
6672a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
6673a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
6674a0c12413SStephen M. Cameron 	 */
6675a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
6676e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6677a0c12413SStephen M. Cameron 		return;
6678a0c12413SStephen M. Cameron 
6679a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
6680a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6681a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
6682a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6683a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
6684a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
6685a0c12413SStephen M. Cameron 		return;
6686a0c12413SStephen M. Cameron 	}
6687a0c12413SStephen M. Cameron 
6688a0c12413SStephen M. Cameron 	/* We're ok. */
6689a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
6690a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
6691a0c12413SStephen M. Cameron }
6692a0c12413SStephen M. Cameron 
66939846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
669476438d08SStephen M. Cameron {
669576438d08SStephen M. Cameron 	int i;
669676438d08SStephen M. Cameron 	char *event_type;
669776438d08SStephen M. Cameron 
6698e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
6699e4aa3e6aSStephen Cameron 		return;
6700e4aa3e6aSStephen Cameron 
670176438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
67021f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
67031f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
670476438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
670576438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
670676438d08SStephen M. Cameron 
670776438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
670876438d08SStephen M. Cameron 			event_type = "state change";
670976438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
671076438d08SStephen M. Cameron 			event_type = "configuration change";
671176438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
671276438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
671376438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
671476438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
671523100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
671676438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
671776438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
671876438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
671976438d08SStephen M. Cameron 			h->events, event_type);
672076438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
672176438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
672276438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
672376438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
672476438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
672576438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
672676438d08SStephen M. Cameron 	} else {
672776438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
672876438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
672976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
673076438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
673176438d08SStephen M. Cameron #if 0
673276438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
673376438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
673476438d08SStephen M. Cameron #endif
673576438d08SStephen M. Cameron 	}
67369846590eSStephen M. Cameron 	return;
673776438d08SStephen M. Cameron }
673876438d08SStephen M. Cameron 
673976438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
674076438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
6741e863d68eSScott Teel  * we should rescan the controller for devices.
6742e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
674376438d08SStephen M. Cameron  */
67449846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
674576438d08SStephen M. Cameron {
674676438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
67479846590eSStephen M. Cameron 		return 0;
674876438d08SStephen M. Cameron 
674976438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
67509846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
67519846590eSStephen M. Cameron }
675276438d08SStephen M. Cameron 
675376438d08SStephen M. Cameron /*
67549846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
675576438d08SStephen M. Cameron  */
67569846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
67579846590eSStephen M. Cameron {
67589846590eSStephen M. Cameron 	unsigned long flags;
67599846590eSStephen M. Cameron 	struct offline_device_entry *d;
67609846590eSStephen M. Cameron 	struct list_head *this, *tmp;
67619846590eSStephen M. Cameron 
67629846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
67639846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
67649846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
67659846590eSStephen M. Cameron 				offline_list);
67669846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
6767d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
6768d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
6769d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
6770d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
67719846590eSStephen M. Cameron 			return 1;
6772d1fea47cSStephen M. Cameron 		}
67739846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
677476438d08SStephen M. Cameron 	}
67759846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
67769846590eSStephen M. Cameron 	return 0;
67779846590eSStephen M. Cameron }
67789846590eSStephen M. Cameron 
677976438d08SStephen M. Cameron 
67808a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work)
6781a0c12413SStephen M. Cameron {
6782a0c12413SStephen M. Cameron 	unsigned long flags;
67838a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
67848a98db73SStephen M. Cameron 					struct ctlr_info, monitor_ctlr_work);
6785a0c12413SStephen M. Cameron 	detect_controller_lockup(h);
6786094963daSStephen M. Cameron 	if (lockup_detected(h))
67878a98db73SStephen M. Cameron 		return;
67889846590eSStephen M. Cameron 
67899846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
67909846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
67919846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
67929846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
67939846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
67949846590eSStephen M. Cameron 	}
67959846590eSStephen M. Cameron 
67968a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
67978a98db73SStephen M. Cameron 	if (h->remove_in_progress) {
67988a98db73SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6799a0c12413SStephen M. Cameron 		return;
6800a0c12413SStephen M. Cameron 	}
68018a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
68028a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
68038a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6804a0c12413SStephen M. Cameron }
6805a0c12413SStephen M. Cameron 
68066f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
68074c2a8c40SStephen M. Cameron {
68084c2a8c40SStephen M. Cameron 	int dac, rc;
68094c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
681064670ac8SStephen M. Cameron 	int try_soft_reset = 0;
681164670ac8SStephen M. Cameron 	unsigned long flags;
68124c2a8c40SStephen M. Cameron 
68134c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
68144c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
68154c2a8c40SStephen M. Cameron 
68164c2a8c40SStephen M. Cameron 	rc = hpsa_init_reset_devices(pdev);
681764670ac8SStephen M. Cameron 	if (rc) {
681864670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
68194c2a8c40SStephen M. Cameron 			return rc;
682064670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
682164670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
682264670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
682364670ac8SStephen M. Cameron 		 * point that it can accept a command.
682464670ac8SStephen M. Cameron 		 */
682564670ac8SStephen M. Cameron 		try_soft_reset = 1;
682664670ac8SStephen M. Cameron 		rc = 0;
682764670ac8SStephen M. Cameron 	}
682864670ac8SStephen M. Cameron 
682964670ac8SStephen M. Cameron reinit_after_soft_reset:
68304c2a8c40SStephen M. Cameron 
6831303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
6832303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
6833303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
6834303932fdSDon Brace 	 */
6835303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
6836edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
6837edd16368SStephen M. Cameron 	if (!h)
6838ecd9aad4SStephen M. Cameron 		return -ENOMEM;
6839edd16368SStephen M. Cameron 
684055c06c71SStephen M. Cameron 	h->pdev = pdev;
6841a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
68429846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
68436eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
68449846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
68456eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
684634f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
6847094963daSStephen M. Cameron 
6848080ef1ccSDon Brace 	h->resubmit_wq = alloc_workqueue("hpsa", WQ_MEM_RECLAIM, 0);
6849080ef1ccSDon Brace 	if (!h->resubmit_wq) {
6850080ef1ccSDon Brace 		dev_err(&h->pdev->dev, "Failed to allocate work queue\n");
6851080ef1ccSDon Brace 		rc = -ENOMEM;
6852080ef1ccSDon Brace 		goto clean1;
6853080ef1ccSDon Brace 	}
6854094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
6855094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
68562a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
68572a5ac326SStephen M. Cameron 		rc = -ENOMEM;
6858094963daSStephen M. Cameron 		goto clean1;
68592a5ac326SStephen M. Cameron 	}
6860094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
6861094963daSStephen M. Cameron 
686255c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
6863ecd9aad4SStephen M. Cameron 	if (rc != 0)
6864edd16368SStephen M. Cameron 		goto clean1;
6865edd16368SStephen M. Cameron 
6866f79cfec6SStephen M. Cameron 	sprintf(h->devname, HPSA "%d", number_of_controllers);
6867edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
6868edd16368SStephen M. Cameron 	number_of_controllers++;
6869edd16368SStephen M. Cameron 
6870edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
6871ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
6872ecd9aad4SStephen M. Cameron 	if (rc == 0) {
6873edd16368SStephen M. Cameron 		dac = 1;
6874ecd9aad4SStephen M. Cameron 	} else {
6875ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6876ecd9aad4SStephen M. Cameron 		if (rc == 0) {
6877edd16368SStephen M. Cameron 			dac = 0;
6878ecd9aad4SStephen M. Cameron 		} else {
6879edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
6880edd16368SStephen M. Cameron 			goto clean1;
6881edd16368SStephen M. Cameron 		}
6882ecd9aad4SStephen M. Cameron 	}
6883edd16368SStephen M. Cameron 
6884edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
6885edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
688610f66018SStephen M. Cameron 
68879ee61794SRobert Elliott 	if (hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx))
6888edd16368SStephen M. Cameron 		goto clean2;
6889303932fdSDon Brace 	dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n",
6890303932fdSDon Brace 	       h->devname, pdev->device,
6891a9a3a273SStephen M. Cameron 	       h->intr[h->intr_mode], dac ? "" : " not");
68928947fd10SRobert Elliott 	rc = hpsa_allocate_cmd_pool(h);
68938947fd10SRobert Elliott 	if (rc)
68948947fd10SRobert Elliott 		goto clean2_and_free_irqs;
689533a2ffceSStephen M. Cameron 	if (hpsa_allocate_sg_chain_blocks(h))
689633a2ffceSStephen M. Cameron 		goto clean4;
6897a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
6898a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
6899edd16368SStephen M. Cameron 
6900edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
69019a41338eSStephen M. Cameron 	h->ndevices = 0;
6902316b221aSStephen M. Cameron 	h->hba_mode_enabled = 0;
69039a41338eSStephen M. Cameron 	h->scsi_host = NULL;
69049a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
690564670ac8SStephen M. Cameron 	hpsa_put_ctlr_into_performant_mode(h);
690664670ac8SStephen M. Cameron 
690764670ac8SStephen M. Cameron 	/* At this point, the controller is ready to take commands.
690864670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
690964670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
691064670ac8SStephen M. Cameron 	 */
691164670ac8SStephen M. Cameron 	if (try_soft_reset) {
691264670ac8SStephen M. Cameron 
691364670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
691464670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
691564670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
691664670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
691764670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
691864670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
691964670ac8SStephen M. Cameron 		 */
692064670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
692164670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
692264670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6923ec501a18SRobert Elliott 		hpsa_free_irqs(h);
69249ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
692564670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
692664670ac8SStephen M. Cameron 		if (rc) {
69279ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
69289ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
692964670ac8SStephen M. Cameron 			goto clean4;
693064670ac8SStephen M. Cameron 		}
693164670ac8SStephen M. Cameron 
693264670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
693364670ac8SStephen M. Cameron 		if (rc)
693464670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
693564670ac8SStephen M. Cameron 			goto clean4;
693664670ac8SStephen M. Cameron 
693764670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
693864670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
693964670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
694064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
694164670ac8SStephen M. Cameron 		msleep(10000);
694264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
694364670ac8SStephen M. Cameron 
694464670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
694564670ac8SStephen M. Cameron 		if (rc)
694664670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
694764670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
694864670ac8SStephen M. Cameron 
694964670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
695064670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
695164670ac8SStephen M. Cameron 		 * all over again.
695264670ac8SStephen M. Cameron 		 */
695364670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
695464670ac8SStephen M. Cameron 		try_soft_reset = 0;
695564670ac8SStephen M. Cameron 		if (rc)
695664670ac8SStephen M. Cameron 			/* don't go to clean4, we already unallocated */
695764670ac8SStephen M. Cameron 			return -ENODEV;
695864670ac8SStephen M. Cameron 
695964670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
696064670ac8SStephen M. Cameron 	}
6961edd16368SStephen M. Cameron 
6962da0697bdSScott Teel 		/* Enable Accelerated IO path at driver layer */
6963da0697bdSScott Teel 		h->acciopath_status = 1;
6964da0697bdSScott Teel 
6965e863d68eSScott Teel 
6966edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
6967edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
6968edd16368SStephen M. Cameron 
6969339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
6970edd16368SStephen M. Cameron 	hpsa_register_scsi(h);	/* hook ourselves into SCSI subsystem */
69718a98db73SStephen M. Cameron 
69728a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
69738a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
69748a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
69758a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
69768a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
697788bf6d62SStephen M. Cameron 	return 0;
6978edd16368SStephen M. Cameron 
6979edd16368SStephen M. Cameron clean4:
698033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
69812e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
69828947fd10SRobert Elliott clean2_and_free_irqs:
6983ec501a18SRobert Elliott 	hpsa_free_irqs(h);
6984edd16368SStephen M. Cameron clean2:
6985edd16368SStephen M. Cameron clean1:
6986080ef1ccSDon Brace 	if (h->resubmit_wq)
6987080ef1ccSDon Brace 		destroy_workqueue(h->resubmit_wq);
6988094963daSStephen M. Cameron 	if (h->lockup_detected)
6989094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
6990edd16368SStephen M. Cameron 	kfree(h);
6991ecd9aad4SStephen M. Cameron 	return rc;
6992edd16368SStephen M. Cameron }
6993edd16368SStephen M. Cameron 
6994edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
6995edd16368SStephen M. Cameron {
6996edd16368SStephen M. Cameron 	char *flush_buf;
6997edd16368SStephen M. Cameron 	struct CommandList *c;
6998702890e3SStephen M. Cameron 
6999702890e3SStephen M. Cameron 	/* Don't bother trying to flush the cache if locked up */
7000094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
7001702890e3SStephen M. Cameron 		return;
7002edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
7003edd16368SStephen M. Cameron 	if (!flush_buf)
7004edd16368SStephen M. Cameron 		return;
7005edd16368SStephen M. Cameron 
700645fcb86eSStephen Cameron 	c = cmd_alloc(h);
7007edd16368SStephen M. Cameron 	if (!c) {
700845fcb86eSStephen Cameron 		dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n");
7009edd16368SStephen M. Cameron 		goto out_of_memory;
7010edd16368SStephen M. Cameron 	}
7011a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
7012a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
7013a2dac136SStephen M. Cameron 		goto out;
7014a2dac136SStephen M. Cameron 	}
7015edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE);
7016edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
7017a2dac136SStephen M. Cameron out:
7018edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
7019edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
702045fcb86eSStephen Cameron 	cmd_free(h, c);
7021edd16368SStephen M. Cameron out_of_memory:
7022edd16368SStephen M. Cameron 	kfree(flush_buf);
7023edd16368SStephen M. Cameron }
7024edd16368SStephen M. Cameron 
7025edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
7026edd16368SStephen M. Cameron {
7027edd16368SStephen M. Cameron 	struct ctlr_info *h;
7028edd16368SStephen M. Cameron 
7029edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
7030edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
7031edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
7032edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
7033edd16368SStephen M. Cameron 	 */
7034edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
7035edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
70360097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
7037edd16368SStephen M. Cameron }
7038edd16368SStephen M. Cameron 
70396f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
704055e14e76SStephen M. Cameron {
704155e14e76SStephen M. Cameron 	int i;
704255e14e76SStephen M. Cameron 
704355e14e76SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++)
704455e14e76SStephen M. Cameron 		kfree(h->dev[i]);
704555e14e76SStephen M. Cameron }
704655e14e76SStephen M. Cameron 
70476f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
7048edd16368SStephen M. Cameron {
7049edd16368SStephen M. Cameron 	struct ctlr_info *h;
70508a98db73SStephen M. Cameron 	unsigned long flags;
7051edd16368SStephen M. Cameron 
7052edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
7053edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
7054edd16368SStephen M. Cameron 		return;
7055edd16368SStephen M. Cameron 	}
7056edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
70578a98db73SStephen M. Cameron 
70588a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
70598a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
70608a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
70618a98db73SStephen M. Cameron 	cancel_delayed_work(&h->monitor_ctlr_work);
70628a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7063edd16368SStephen M. Cameron 	hpsa_unregister_scsi(h);	/* unhook from SCSI subsystem */
7064edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
7065080ef1ccSDon Brace 	destroy_workqueue(h->resubmit_wq);
7066edd16368SStephen M. Cameron 	iounmap(h->vaddr);
7067204892e9SStephen M. Cameron 	iounmap(h->transtable);
7068204892e9SStephen M. Cameron 	iounmap(h->cfgtable);
706955e14e76SStephen M. Cameron 	hpsa_free_device_info(h);
707033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
7071edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
7072edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct CommandList),
7073edd16368SStephen M. Cameron 		h->cmd_pool, h->cmd_pool_dhandle);
7074edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
7075edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct ErrorInfo),
7076edd16368SStephen M. Cameron 		h->errinfo_pool, h->errinfo_pool_dhandle);
7077072b0518SStephen M. Cameron 	hpsa_free_reply_queues(h);
7078edd16368SStephen M. Cameron 	kfree(h->cmd_pool_bits);
7079303932fdSDon Brace 	kfree(h->blockFetchTable);
7080e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
7081aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
7082339b2b14SStephen M. Cameron 	kfree(h->hba_inquiry_data);
7083f0bd0b68SStephen M. Cameron 	pci_disable_device(pdev);
7084edd16368SStephen M. Cameron 	pci_release_regions(pdev);
7085094963daSStephen M. Cameron 	free_percpu(h->lockup_detected);
7086edd16368SStephen M. Cameron 	kfree(h);
7087edd16368SStephen M. Cameron }
7088edd16368SStephen M. Cameron 
7089edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
7090edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
7091edd16368SStephen M. Cameron {
7092edd16368SStephen M. Cameron 	return -ENOSYS;
7093edd16368SStephen M. Cameron }
7094edd16368SStephen M. Cameron 
7095edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
7096edd16368SStephen M. Cameron {
7097edd16368SStephen M. Cameron 	return -ENOSYS;
7098edd16368SStephen M. Cameron }
7099edd16368SStephen M. Cameron 
7100edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
7101f79cfec6SStephen M. Cameron 	.name = HPSA,
7102edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
71036f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
7104edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
7105edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
7106edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
7107edd16368SStephen M. Cameron 	.resume = hpsa_resume,
7108edd16368SStephen M. Cameron };
7109edd16368SStephen M. Cameron 
7110303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
7111303932fdSDon Brace  * scatter gather elements supported) and bucket[],
7112303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
7113303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
7114303932fdSDon Brace  * byte increments) which the controller uses to fetch
7115303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
7116303932fdSDon Brace  * maps a given number of scatter gather elements to one of
7117303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
7118303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
7119303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
7120303932fdSDon Brace  * bits of the command address.
7121303932fdSDon Brace  */
7122303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
71232b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
7124303932fdSDon Brace {
7125303932fdSDon Brace 	int i, j, b, size;
7126303932fdSDon Brace 
7127303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
7128303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
7129303932fdSDon Brace 		/* Compute size of a command with i SG entries */
7130e1f7de0cSMatt Gates 		size = i + min_blocks;
7131303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
7132303932fdSDon Brace 		/* Find the bucket that is just big enough */
7133e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
7134303932fdSDon Brace 			if (bucket[j] >= size) {
7135303932fdSDon Brace 				b = j;
7136303932fdSDon Brace 				break;
7137303932fdSDon Brace 			}
7138303932fdSDon Brace 		}
7139303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
7140303932fdSDon Brace 		bucket_map[i] = b;
7141303932fdSDon Brace 	}
7142303932fdSDon Brace }
7143303932fdSDon Brace 
7144e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
7145303932fdSDon Brace {
71466c311b57SStephen M. Cameron 	int i;
71476c311b57SStephen M. Cameron 	unsigned long register_value;
7148e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
7149e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
7150e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
7151b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
7152b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
7153e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
7154def342bdSStephen M. Cameron 
7155def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
7156def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
7157def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
7158def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
7159def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
7160def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
7161def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
7162def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
7163def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
7164def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
7165d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
7166def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
7167def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
7168def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
7169def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
7170def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
7171def342bdSStephen M. Cameron 	 */
7172d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
7173b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
7174b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
7175b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
7176b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
7177b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
7178b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
7179b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
7180b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
7181b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
7182b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
7183d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
7184303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
7185303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
7186303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
7187303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
7188303932fdSDon Brace 	 */
7189303932fdSDon Brace 
7190b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
7191b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
7192b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
7193b3a52e79SStephen M. Cameron 	 */
7194b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
7195b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
7196b3a52e79SStephen M. Cameron 
7197303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
7198072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
7199072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
7200303932fdSDon Brace 
7201d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
7202d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
7203e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
7204303932fdSDon Brace 	for (i = 0; i < 8; i++)
7205303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
7206303932fdSDon Brace 
7207303932fdSDon Brace 	/* size of controller ring buffer */
7208303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
7209254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
7210303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
7211303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
7212254f796bSMatt Gates 
7213254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
7214254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
7215072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
7216254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
7217254f796bSMatt Gates 	}
7218254f796bSMatt Gates 
7219b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
7220e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
7221e1f7de0cSMatt Gates 	/*
7222e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
7223e1f7de0cSMatt Gates 	 */
7224e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
7225e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
7226e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
7227e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
7228c349775eSScott Teel 	} else {
7229c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
7230c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
7231c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
7232c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
7233c349775eSScott Teel 		}
7234e1f7de0cSMatt Gates 	}
7235303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
72363f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
7237303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
7238303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
7239050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
7240050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
7241303932fdSDon Brace 		return;
7242303932fdSDon Brace 	}
7243960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
7244e1f7de0cSMatt Gates 	h->access = access;
7245e1f7de0cSMatt Gates 	h->transMethod = transMethod;
7246e1f7de0cSMatt Gates 
7247b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
7248b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
7249e1f7de0cSMatt Gates 		return;
7250e1f7de0cSMatt Gates 
7251b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
7252e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
7253e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
7254e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
7255e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
7256e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
7257e1f7de0cSMatt Gates 		}
7258283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
7259283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
7260e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
7261e1f7de0cSMatt Gates 
7262e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
7263072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
7264072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
7265072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
7266072b0518SStephen M. Cameron 				h->reply_queue_size);
7267e1f7de0cSMatt Gates 
7268e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
7269e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
7270e1f7de0cSMatt Gates 		 */
7271e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
7272e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
7273e1f7de0cSMatt Gates 
7274e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
7275e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
7276e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
7277e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
7278e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
72792b08b3e9SDon Brace 			cp->host_context_flags =
72802b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
7281e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
7282e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
728350a0decfSStephen M. Cameron 			cp->tag =
7284f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
728550a0decfSStephen M. Cameron 			cp->host_addr =
728650a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
7287e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
7288e1f7de0cSMatt Gates 		}
7289b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
7290b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
7291b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
7292b9af4937SStephen M. Cameron 		int rc;
7293b9af4937SStephen M. Cameron 
7294b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7295b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
7296b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
7297b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
7298b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
7299b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
7300b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
7301b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
7302b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
7303b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
7304b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
7305b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
7306b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
7307b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
7308b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
7309b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
7310b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
7311b9af4937SStephen M. Cameron 	}
7312b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7313b9af4937SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
7314e1f7de0cSMatt Gates }
7315e1f7de0cSMatt Gates 
7316e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h)
7317e1f7de0cSMatt Gates {
7318283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
7319283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
7320283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
7321283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
7322283b4a9bSStephen M. Cameron 
7323e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
7324e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
7325e1f7de0cSMatt Gates 	 * hardware.
7326e1f7de0cSMatt Gates 	 */
7327e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
7328e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
7329e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
7330e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
7331e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
7332e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
7333e1f7de0cSMatt Gates 
7334e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
7335283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
7336e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
7337e1f7de0cSMatt Gates 
7338e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
7339e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
7340e1f7de0cSMatt Gates 		goto clean_up;
7341e1f7de0cSMatt Gates 
7342e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
7343e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
7344e1f7de0cSMatt Gates 	return 0;
7345e1f7de0cSMatt Gates 
7346e1f7de0cSMatt Gates clean_up:
7347e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
7348e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
7349e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
7350e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
7351e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
7352e1f7de0cSMatt Gates 	return 1;
73536c311b57SStephen M. Cameron }
73546c311b57SStephen M. Cameron 
7355aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h)
7356aca9012aSStephen M. Cameron {
7357aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
7358aca9012aSStephen M. Cameron 
7359aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
7360aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
7361aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
7362aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
7363aca9012aSStephen M. Cameron 
7364aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
7365aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
7366aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
7367aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
7368aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
7369aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
7370aca9012aSStephen M. Cameron 
7371aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
7372aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
7373aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
7374aca9012aSStephen M. Cameron 
7375aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
7376aca9012aSStephen M. Cameron 		(h->ioaccel2_blockFetchTable == NULL))
7377aca9012aSStephen M. Cameron 		goto clean_up;
7378aca9012aSStephen M. Cameron 
7379aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
7380aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
7381aca9012aSStephen M. Cameron 	return 0;
7382aca9012aSStephen M. Cameron 
7383aca9012aSStephen M. Cameron clean_up:
7384aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
7385aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
7386aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
7387aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
7388aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
7389aca9012aSStephen M. Cameron 	return 1;
7390aca9012aSStephen M. Cameron }
7391aca9012aSStephen M. Cameron 
73926f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
73936c311b57SStephen M. Cameron {
73946c311b57SStephen M. Cameron 	u32 trans_support;
7395e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
7396e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
7397254f796bSMatt Gates 	int i;
73986c311b57SStephen M. Cameron 
739902ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
740002ec19c8SStephen M. Cameron 		return;
740102ec19c8SStephen M. Cameron 
740267c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
740367c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
740467c99a72Sscameron@beardog.cce.hp.com 		return;
740567c99a72Sscameron@beardog.cce.hp.com 
7406e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
7407e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
7408e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
7409e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
7410e1f7de0cSMatt Gates 		if (hpsa_alloc_ioaccel_cmd_and_bft(h))
7411e1f7de0cSMatt Gates 			goto clean_up;
7412aca9012aSStephen M. Cameron 	} else {
7413aca9012aSStephen M. Cameron 		if (trans_support & CFGTBL_Trans_io_accel2) {
7414aca9012aSStephen M. Cameron 				transMethod |= CFGTBL_Trans_io_accel2 |
7415aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
7416aca9012aSStephen M. Cameron 		if (ioaccel2_alloc_cmds_and_bft(h))
7417aca9012aSStephen M. Cameron 			goto clean_up;
7418aca9012aSStephen M. Cameron 		}
7419e1f7de0cSMatt Gates 	}
7420e1f7de0cSMatt Gates 
7421eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
7422cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
74236c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
7424072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
74256c311b57SStephen M. Cameron 
7426254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
7427072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
7428072b0518SStephen M. Cameron 						h->reply_queue_size,
7429072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
7430072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7431072b0518SStephen M. Cameron 			goto clean_up;
7432254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
7433254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
7434254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
7435254f796bSMatt Gates 	}
7436254f796bSMatt Gates 
74376c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
7438d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
74396c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
7440072b0518SStephen M. Cameron 	if (!h->blockFetchTable)
74416c311b57SStephen M. Cameron 		goto clean_up;
74426c311b57SStephen M. Cameron 
7443e1f7de0cSMatt Gates 	hpsa_enter_performant_mode(h, trans_support);
7444303932fdSDon Brace 	return;
7445303932fdSDon Brace 
7446303932fdSDon Brace clean_up:
7447072b0518SStephen M. Cameron 	hpsa_free_reply_queues(h);
7448303932fdSDon Brace 	kfree(h->blockFetchTable);
7449303932fdSDon Brace }
7450303932fdSDon Brace 
745123100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
745276438d08SStephen M. Cameron {
745323100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
745423100dd9SStephen M. Cameron }
745523100dd9SStephen M. Cameron 
745623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
745723100dd9SStephen M. Cameron {
745823100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
7459f2405db8SDon Brace 	int i, accel_cmds_out;
7460281a7fd0SWebb Scales 	int refcount;
746176438d08SStephen M. Cameron 
7462f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
746323100dd9SStephen M. Cameron 		accel_cmds_out = 0;
7464f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
7465f2405db8SDon Brace 			c = h->cmd_pool + i;
7466281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
7467281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
746823100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
7469281a7fd0SWebb Scales 			cmd_free(h, c);
7470f2405db8SDon Brace 		}
747123100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
747276438d08SStephen M. Cameron 			break;
747376438d08SStephen M. Cameron 		msleep(100);
747476438d08SStephen M. Cameron 	} while (1);
747576438d08SStephen M. Cameron }
747676438d08SStephen M. Cameron 
7477edd16368SStephen M. Cameron /*
7478edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
7479edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
7480edd16368SStephen M. Cameron  */
7481edd16368SStephen M. Cameron static int __init hpsa_init(void)
7482edd16368SStephen M. Cameron {
748331468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
7484edd16368SStephen M. Cameron }
7485edd16368SStephen M. Cameron 
7486edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
7487edd16368SStephen M. Cameron {
7488edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
7489edd16368SStephen M. Cameron }
7490edd16368SStephen M. Cameron 
7491e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
7492e1f7de0cSMatt Gates {
7493e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
7494dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
7495dd0e19f3SScott Teel 
7496dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
7497dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
7498dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
7499dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
7500dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
7501dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
7502dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
7503dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
7504dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
7505dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
7506dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
7507dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
7508dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
7509dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
7510dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
7511dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
7512dd0e19f3SScott Teel 
7513dd0e19f3SScott Teel #undef VERIFY_OFFSET
7514dd0e19f3SScott Teel 
7515dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
7516b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
7517b66cc250SMike Miller 
7518b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
7519b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
7520b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
7521b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
7522b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
7523b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
7524b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
7525b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
7526b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
7527b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
7528b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
7529b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
7530b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
7531b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
7532b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
7533b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
7534b66cc250SMike Miller 
7535b66cc250SMike Miller #undef VERIFY_OFFSET
7536b66cc250SMike Miller 
7537b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
7538e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
7539e1f7de0cSMatt Gates 
7540e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
7541e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
7542e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
7543e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
7544e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
7545e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
7546e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
7547e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
7548e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
7549e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
7550e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
7551e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
7552e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
7553e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
7554e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
7555e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
7556e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
7557e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
7558e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
7559e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
7560e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
7561e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
756250a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
7563e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
7564e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
7565e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
7566e1f7de0cSMatt Gates #undef VERIFY_OFFSET
7567e1f7de0cSMatt Gates }
7568e1f7de0cSMatt Gates 
7569edd16368SStephen M. Cameron module_init(hpsa_init);
7570edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
7571