xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 853633e85996cb661e7aed5b3ae8823b12f265cf)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron 
19edd16368SStephen M. Cameron #include <linux/module.h>
20edd16368SStephen M. Cameron #include <linux/interrupt.h>
21edd16368SStephen M. Cameron #include <linux/types.h>
22edd16368SStephen M. Cameron #include <linux/pci.h>
23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
24edd16368SStephen M. Cameron #include <linux/kernel.h>
25edd16368SStephen M. Cameron #include <linux/slab.h>
26edd16368SStephen M. Cameron #include <linux/delay.h>
27edd16368SStephen M. Cameron #include <linux/fs.h>
28edd16368SStephen M. Cameron #include <linux/timer.h>
29edd16368SStephen M. Cameron #include <linux/init.h>
30edd16368SStephen M. Cameron #include <linux/spinlock.h>
31edd16368SStephen M. Cameron #include <linux/compat.h>
32edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
33edd16368SStephen M. Cameron #include <linux/uaccess.h>
34edd16368SStephen M. Cameron #include <linux/io.h>
35edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
36edd16368SStephen M. Cameron #include <linux/completion.h>
37edd16368SStephen M. Cameron #include <linux/moduleparam.h>
38edd16368SStephen M. Cameron #include <scsi/scsi.h>
39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
439437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4473153fe5SWebb Scales #include <scsi/scsi_dbg.h>
45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
46edd16368SStephen M. Cameron #include <linux/string.h>
47edd16368SStephen M. Cameron #include <linux/bitmap.h>
4860063497SArun Sharma #include <linux/atomic.h>
49a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5042a91641SDon Brace #include <linux/percpu-defs.h>
51094963daSStephen M. Cameron #include <linux/percpu.h>
522b08b3e9SDon Brace #include <asm/unaligned.h>
53283b4a9bSStephen M. Cameron #include <asm/div64.h>
54edd16368SStephen M. Cameron #include "hpsa_cmd.h"
55edd16368SStephen M. Cameron #include "hpsa.h"
56edd16368SStephen M. Cameron 
57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
60f79cfec6SStephen M. Cameron #define HPSA "hpsa"
61edd16368SStephen M. Cameron 
62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
68edd16368SStephen M. Cameron 
69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
75edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
78edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
79edd16368SStephen M. Cameron 
80edd16368SStephen M. Cameron static int hpsa_allow_any;
81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
83edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8402ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8702ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
88edd16368SStephen M. Cameron 
89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
96163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
97163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
98f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1223b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
131fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
132cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
133cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
134cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
135cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1408e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
142edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
143edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
144edd16368SStephen M. Cameron 	{0,}
145edd16368SStephen M. Cameron };
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
148edd16368SStephen M. Cameron 
149edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
150edd16368SStephen M. Cameron  *  product = Marketing Name for the board
151edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
152edd16368SStephen M. Cameron  */
153edd16368SStephen M. Cameron static struct board_type products[] = {
154edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
157edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
158edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
159163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
160163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1617d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
162fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
163fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
164fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
165fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
166fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
167fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
168fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1741fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1751fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
180c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
18127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1913b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1923b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
194fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
195cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
196cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
197cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
198cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
199cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2008e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2018e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2028e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2038e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2048e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
205edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
206edd16368SStephen M. Cameron };
207edd16368SStephen M. Cameron 
208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
212edd16368SStephen M. Cameron static int number_of_controllers;
213edd16368SStephen M. Cameron 
21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
217edd16368SStephen M. Cameron 
218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
22042a91641SDon Brace 	void __user *arg);
221edd16368SStephen M. Cameron #endif
222edd16368SStephen M. Cameron 
223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22773153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
229b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
230edd16368SStephen M. Cameron 	int cmd_type);
2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
233b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
234edd16368SStephen M. Cameron 
235f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
236a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
237a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
238a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2397c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
240edd16368SStephen M. Cameron 
241edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
24275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
243edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
24441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
245edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
246edd16368SStephen M. Cameron 
2478aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
248edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
249edd16368SStephen M. Cameron 	struct CommandList *c);
250edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
251edd16368SStephen M. Cameron 	struct CommandList *c);
252303932fdSDon Brace /* performant mode helper functions */
253303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2542b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
255105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
256105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
257254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2586f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2596f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2601df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2616f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2621df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2636f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2646f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2656f039790SGreg Kroah-Hartman 				     int wait_for_ready);
26675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
267c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
268fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
269fe5389c8SStephen M. Cameron #define BOARD_READY 1
27023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
27176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
272c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
273c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
27403383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
275080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
27625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
27725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
2788270b862SJoe Handzik static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device);
279edd16368SStephen M. Cameron 
280edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
281edd16368SStephen M. Cameron {
282edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
283edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
284edd16368SStephen M. Cameron }
285edd16368SStephen M. Cameron 
286a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
287a23513e8SStephen M. Cameron {
288a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
289a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
290a23513e8SStephen M. Cameron }
291a23513e8SStephen M. Cameron 
292a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
293a58e7e53SWebb Scales {
294a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
295a58e7e53SWebb Scales }
296a58e7e53SWebb Scales 
297d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
298d604f533SWebb Scales {
299d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
300d604f533SWebb Scales }
301d604f533SWebb Scales 
3029437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3039437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3049437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3059437ac43SStephen Cameron {
3069437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3079437ac43SStephen Cameron 	bool rc;
3089437ac43SStephen Cameron 
3099437ac43SStephen Cameron 	*sense_key = -1;
3109437ac43SStephen Cameron 	*asc = -1;
3119437ac43SStephen Cameron 	*ascq = -1;
3129437ac43SStephen Cameron 
3139437ac43SStephen Cameron 	if (sense_data_len < 1)
3149437ac43SStephen Cameron 		return;
3159437ac43SStephen Cameron 
3169437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3179437ac43SStephen Cameron 	if (rc) {
3189437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3199437ac43SStephen Cameron 		*asc = sshdr.asc;
3209437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3219437ac43SStephen Cameron 	}
3229437ac43SStephen Cameron }
3239437ac43SStephen Cameron 
324edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
325edd16368SStephen M. Cameron 	struct CommandList *c)
326edd16368SStephen M. Cameron {
3279437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3289437ac43SStephen Cameron 	int sense_len;
3299437ac43SStephen Cameron 
3309437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3319437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3329437ac43SStephen Cameron 	else
3339437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3349437ac43SStephen Cameron 
3359437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3369437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
33781c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
338edd16368SStephen M. Cameron 		return 0;
339edd16368SStephen M. Cameron 
3409437ac43SStephen Cameron 	switch (asc) {
341edd16368SStephen M. Cameron 	case STATE_CHANGED:
3429437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3432946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3442946e82bSRobert Elliott 			h->devname);
345edd16368SStephen M. Cameron 		break;
346edd16368SStephen M. Cameron 	case LUN_FAILED:
3477f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3482946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
349edd16368SStephen M. Cameron 		break;
350edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3517f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3522946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
353edd16368SStephen M. Cameron 	/*
3544f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3554f4eb9f1SScott Teel 	 * target (array) devices.
356edd16368SStephen M. Cameron 	 */
357edd16368SStephen M. Cameron 		break;
358edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3592946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3602946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3612946e82bSRobert Elliott 			h->devname);
362edd16368SStephen M. Cameron 		break;
363edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3642946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3652946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3662946e82bSRobert Elliott 			h->devname);
367edd16368SStephen M. Cameron 		break;
368edd16368SStephen M. Cameron 	default:
3692946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3702946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3712946e82bSRobert Elliott 			h->devname);
372edd16368SStephen M. Cameron 		break;
373edd16368SStephen M. Cameron 	}
374edd16368SStephen M. Cameron 	return 1;
375edd16368SStephen M. Cameron }
376edd16368SStephen M. Cameron 
377852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
378852af20aSMatt Bondurant {
379852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
380852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
381852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
382852af20aSMatt Bondurant 		return 0;
383852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
384852af20aSMatt Bondurant 	return 1;
385852af20aSMatt Bondurant }
386852af20aSMatt Bondurant 
387e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
388e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
389e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
390e985c58fSStephen Cameron {
391e985c58fSStephen Cameron 	int ld;
392e985c58fSStephen Cameron 	struct ctlr_info *h;
393e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
394e985c58fSStephen Cameron 
395e985c58fSStephen Cameron 	h = shost_to_hba(shost);
396e985c58fSStephen Cameron 	ld = lockup_detected(h);
397e985c58fSStephen Cameron 
398e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
399e985c58fSStephen Cameron }
400e985c58fSStephen Cameron 
401da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
402da0697bdSScott Teel 					 struct device_attribute *attr,
403da0697bdSScott Teel 					 const char *buf, size_t count)
404da0697bdSScott Teel {
405da0697bdSScott Teel 	int status, len;
406da0697bdSScott Teel 	struct ctlr_info *h;
407da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
408da0697bdSScott Teel 	char tmpbuf[10];
409da0697bdSScott Teel 
410da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
411da0697bdSScott Teel 		return -EACCES;
412da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
413da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
414da0697bdSScott Teel 	tmpbuf[len] = '\0';
415da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
416da0697bdSScott Teel 		return -EINVAL;
417da0697bdSScott Teel 	h = shost_to_hba(shost);
418da0697bdSScott Teel 	h->acciopath_status = !!status;
419da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
420da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
421da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
422da0697bdSScott Teel 	return count;
423da0697bdSScott Teel }
424da0697bdSScott Teel 
4252ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4262ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4272ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4282ba8bfc8SStephen M. Cameron {
4292ba8bfc8SStephen M. Cameron 	int debug_level, len;
4302ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4312ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4322ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4332ba8bfc8SStephen M. Cameron 
4342ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4352ba8bfc8SStephen M. Cameron 		return -EACCES;
4362ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4372ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4382ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4392ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4402ba8bfc8SStephen M. Cameron 		return -EINVAL;
4412ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4422ba8bfc8SStephen M. Cameron 		debug_level = 0;
4432ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4442ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4452ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4462ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4472ba8bfc8SStephen M. Cameron 	return count;
4482ba8bfc8SStephen M. Cameron }
4492ba8bfc8SStephen M. Cameron 
450edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
451edd16368SStephen M. Cameron 				 struct device_attribute *attr,
452edd16368SStephen M. Cameron 				 const char *buf, size_t count)
453edd16368SStephen M. Cameron {
454edd16368SStephen M. Cameron 	struct ctlr_info *h;
455edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
456a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
45731468401SMike Miller 	hpsa_scan_start(h->scsi_host);
458edd16368SStephen M. Cameron 	return count;
459edd16368SStephen M. Cameron }
460edd16368SStephen M. Cameron 
461d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
462d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
463d28ce020SStephen M. Cameron {
464d28ce020SStephen M. Cameron 	struct ctlr_info *h;
465d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
466d28ce020SStephen M. Cameron 	unsigned char *fwrev;
467d28ce020SStephen M. Cameron 
468d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
469d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
470d28ce020SStephen M. Cameron 		return 0;
471d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
472d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
473d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
474d28ce020SStephen M. Cameron }
475d28ce020SStephen M. Cameron 
47694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
47794a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
47894a13649SStephen M. Cameron {
47994a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
48094a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
48194a13649SStephen M. Cameron 
4820cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4830cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
48494a13649SStephen M. Cameron }
48594a13649SStephen M. Cameron 
486745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
487745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
488745a7a25SStephen M. Cameron {
489745a7a25SStephen M. Cameron 	struct ctlr_info *h;
490745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
491745a7a25SStephen M. Cameron 
492745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
493745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
494960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
495745a7a25SStephen M. Cameron 			"performant" : "simple");
496745a7a25SStephen M. Cameron }
497745a7a25SStephen M. Cameron 
498da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
499da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
500da0697bdSScott Teel {
501da0697bdSScott Teel 	struct ctlr_info *h;
502da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
503da0697bdSScott Teel 
504da0697bdSScott Teel 	h = shost_to_hba(shost);
505da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
506da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
507da0697bdSScott Teel }
508da0697bdSScott Teel 
50946380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
510941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
511941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
512941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
513941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
514941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
515941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
516941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
517941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
518941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
519941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
520941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
521941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
522941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5237af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
524941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
525941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5265a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5275a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5285a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5295a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5305a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5315a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
532941b1cdaSStephen M. Cameron };
533941b1cdaSStephen M. Cameron 
53446380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
53546380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5367af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5375a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5385a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5395a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5405a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5415a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5425a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
54346380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
54446380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
54546380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
54646380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
54746380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
54846380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
54946380786SStephen M. Cameron 	 */
55046380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
55146380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
55246380786SStephen M. Cameron };
55346380786SStephen M. Cameron 
5549b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5559b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5569b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5579b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5589b5c48c2SStephen Cameron };
5599b5c48c2SStephen Cameron 
5609b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
561941b1cdaSStephen M. Cameron {
562941b1cdaSStephen M. Cameron 	int i;
563941b1cdaSStephen M. Cameron 
5649b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5659b5c48c2SStephen Cameron 		if (a[i] == board_id)
566941b1cdaSStephen M. Cameron 			return 1;
5679b5c48c2SStephen Cameron 	return 0;
5689b5c48c2SStephen Cameron }
5699b5c48c2SStephen Cameron 
5709b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5719b5c48c2SStephen Cameron {
5729b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5739b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
574941b1cdaSStephen M. Cameron }
575941b1cdaSStephen M. Cameron 
57646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
57746380786SStephen M. Cameron {
5789b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5799b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
58046380786SStephen M. Cameron }
58146380786SStephen M. Cameron 
58246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
58346380786SStephen M. Cameron {
58446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
58546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
58646380786SStephen M. Cameron }
58746380786SStephen M. Cameron 
5889b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5899b5c48c2SStephen Cameron {
5909b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5919b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5929b5c48c2SStephen Cameron }
5939b5c48c2SStephen Cameron 
594941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
595941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
596941b1cdaSStephen M. Cameron {
597941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
598941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
599941b1cdaSStephen M. Cameron 
600941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
60146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
602941b1cdaSStephen M. Cameron }
603941b1cdaSStephen M. Cameron 
604edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
605edd16368SStephen M. Cameron {
606edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
607edd16368SStephen M. Cameron }
608edd16368SStephen M. Cameron 
609f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
610f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
611edd16368SStephen M. Cameron };
6126b80b18fSScott Teel #define HPSA_RAID_0	0
6136b80b18fSScott Teel #define HPSA_RAID_4	1
6146b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6156b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6166b80b18fSScott Teel #define HPSA_RAID_51	4
6176b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6186b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
619edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
620edd16368SStephen M. Cameron 
621edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
622edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
623edd16368SStephen M. Cameron {
624edd16368SStephen M. Cameron 	ssize_t l = 0;
62582a72c0aSStephen M. Cameron 	unsigned char rlevel;
626edd16368SStephen M. Cameron 	struct ctlr_info *h;
627edd16368SStephen M. Cameron 	struct scsi_device *sdev;
628edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
629edd16368SStephen M. Cameron 	unsigned long flags;
630edd16368SStephen M. Cameron 
631edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
632edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
633edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
634edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
635edd16368SStephen M. Cameron 	if (!hdev) {
636edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
637edd16368SStephen M. Cameron 		return -ENODEV;
638edd16368SStephen M. Cameron 	}
639edd16368SStephen M. Cameron 
640edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
641edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
642edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
643edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
644edd16368SStephen M. Cameron 		return l;
645edd16368SStephen M. Cameron 	}
646edd16368SStephen M. Cameron 
647edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
648edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
64982a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
650edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
651edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
652edd16368SStephen M. Cameron 	return l;
653edd16368SStephen M. Cameron }
654edd16368SStephen M. Cameron 
655edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
656edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
657edd16368SStephen M. Cameron {
658edd16368SStephen M. Cameron 	struct ctlr_info *h;
659edd16368SStephen M. Cameron 	struct scsi_device *sdev;
660edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
661edd16368SStephen M. Cameron 	unsigned long flags;
662edd16368SStephen M. Cameron 	unsigned char lunid[8];
663edd16368SStephen M. Cameron 
664edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
665edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
666edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
667edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
668edd16368SStephen M. Cameron 	if (!hdev) {
669edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
670edd16368SStephen M. Cameron 		return -ENODEV;
671edd16368SStephen M. Cameron 	}
672edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
673edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
674edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
675edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
676edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
677edd16368SStephen M. Cameron }
678edd16368SStephen M. Cameron 
679edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
680edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
681edd16368SStephen M. Cameron {
682edd16368SStephen M. Cameron 	struct ctlr_info *h;
683edd16368SStephen M. Cameron 	struct scsi_device *sdev;
684edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
685edd16368SStephen M. Cameron 	unsigned long flags;
686edd16368SStephen M. Cameron 	unsigned char sn[16];
687edd16368SStephen M. Cameron 
688edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
689edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
690edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
691edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
692edd16368SStephen M. Cameron 	if (!hdev) {
693edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
694edd16368SStephen M. Cameron 		return -ENODEV;
695edd16368SStephen M. Cameron 	}
696edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
697edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
698edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
699edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
700edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
701edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
702edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
703edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
704edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
705edd16368SStephen M. Cameron }
706edd16368SStephen M. Cameron 
707c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
708c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
709c1988684SScott Teel {
710c1988684SScott Teel 	struct ctlr_info *h;
711c1988684SScott Teel 	struct scsi_device *sdev;
712c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
713c1988684SScott Teel 	unsigned long flags;
714c1988684SScott Teel 	int offload_enabled;
715c1988684SScott Teel 
716c1988684SScott Teel 	sdev = to_scsi_device(dev);
717c1988684SScott Teel 	h = sdev_to_hba(sdev);
718c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
719c1988684SScott Teel 	hdev = sdev->hostdata;
720c1988684SScott Teel 	if (!hdev) {
721c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
722c1988684SScott Teel 		return -ENODEV;
723c1988684SScott Teel 	}
724c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
725c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
726c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
727c1988684SScott Teel }
728c1988684SScott Teel 
7298270b862SJoe Handzik #define MAX_PATHS 8
7308270b862SJoe Handzik #define PATH_STRING_LEN 50
7318270b862SJoe Handzik 
7328270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7338270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7348270b862SJoe Handzik {
7358270b862SJoe Handzik 	struct ctlr_info *h;
7368270b862SJoe Handzik 	struct scsi_device *sdev;
7378270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7388270b862SJoe Handzik 	unsigned long flags;
7398270b862SJoe Handzik 	int i;
7408270b862SJoe Handzik 	int output_len = 0;
7418270b862SJoe Handzik 	u8 box;
7428270b862SJoe Handzik 	u8 bay;
7438270b862SJoe Handzik 	u8 path_map_index = 0;
7448270b862SJoe Handzik 	char *active;
7458270b862SJoe Handzik 	unsigned char phys_connector[2];
7468270b862SJoe Handzik 	unsigned char path[MAX_PATHS][PATH_STRING_LEN];
7478270b862SJoe Handzik 
7488270b862SJoe Handzik 	memset(path, 0, MAX_PATHS * PATH_STRING_LEN);
7498270b862SJoe Handzik 	sdev = to_scsi_device(dev);
7508270b862SJoe Handzik 	h = sdev_to_hba(sdev);
7518270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
7528270b862SJoe Handzik 	hdev = sdev->hostdata;
7538270b862SJoe Handzik 	if (!hdev) {
7548270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
7558270b862SJoe Handzik 		return -ENODEV;
7568270b862SJoe Handzik 	}
7578270b862SJoe Handzik 
7588270b862SJoe Handzik 	bay = hdev->bay;
7598270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
7608270b862SJoe Handzik 		path_map_index = 1<<i;
7618270b862SJoe Handzik 		if (i == hdev->active_path_index)
7628270b862SJoe Handzik 			active = "Active";
7638270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
7648270b862SJoe Handzik 			active = "Inactive";
7658270b862SJoe Handzik 		else
7668270b862SJoe Handzik 			continue;
7678270b862SJoe Handzik 
7688270b862SJoe Handzik 		output_len = snprintf(path[i],
7698270b862SJoe Handzik 				PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ",
7708270b862SJoe Handzik 				h->scsi_host->host_no,
7718270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
7728270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
7738270b862SJoe Handzik 
7748270b862SJoe Handzik 		if (is_ext_target(h, hdev) ||
7758270b862SJoe Handzik 			(hdev->devtype == TYPE_RAID) ||
7768270b862SJoe Handzik 			is_logical_dev_addr_mode(hdev->scsi3addr)) {
7778270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7788270b862SJoe Handzik 						PATH_STRING_LEN, "%s\n",
7798270b862SJoe Handzik 						active);
7808270b862SJoe Handzik 			continue;
7818270b862SJoe Handzik 		}
7828270b862SJoe Handzik 
7838270b862SJoe Handzik 		box = hdev->box[i];
7848270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
7858270b862SJoe Handzik 			sizeof(phys_connector));
7868270b862SJoe Handzik 		if (phys_connector[0] < '0')
7878270b862SJoe Handzik 			phys_connector[0] = '0';
7888270b862SJoe Handzik 		if (phys_connector[1] < '0')
7898270b862SJoe Handzik 			phys_connector[1] = '0';
7908270b862SJoe Handzik 		if (hdev->phys_connector[i] > 0)
7918270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7928270b862SJoe Handzik 				PATH_STRING_LEN,
7938270b862SJoe Handzik 				"PORT: %.2s ",
7948270b862SJoe Handzik 				phys_connector);
795b9092b79SKevin Barnett 		if (hdev->devtype == TYPE_DISK &&
796b9092b79SKevin Barnett 			hdev->expose_state != HPSA_DO_NOT_EXPOSE) {
7978270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
7988270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
7998270b862SJoe Handzik 					PATH_STRING_LEN,
8008270b862SJoe Handzik 					"BAY: %hhu %s\n",
8018270b862SJoe Handzik 					bay, active);
8028270b862SJoe Handzik 			} else {
8038270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8048270b862SJoe Handzik 					PATH_STRING_LEN,
8058270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8068270b862SJoe Handzik 					box, bay, active);
8078270b862SJoe Handzik 			}
8088270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8098270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8108270b862SJoe Handzik 				PATH_STRING_LEN, "BOX: %hhu %s\n",
8118270b862SJoe Handzik 				box, active);
8128270b862SJoe Handzik 		} else
8138270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8148270b862SJoe Handzik 				PATH_STRING_LEN, "%s\n", active);
8158270b862SJoe Handzik 	}
8168270b862SJoe Handzik 
8178270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8188270b862SJoe Handzik 	return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s",
8198270b862SJoe Handzik 		path[0], path[1], path[2], path[3],
8208270b862SJoe Handzik 		path[4], path[5], path[6], path[7]);
8218270b862SJoe Handzik }
8228270b862SJoe Handzik 
8233f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8243f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8253f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8263f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
827c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
828c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8298270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
830da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
831da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
832da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8332ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8342ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8353f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8363f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8373f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8383f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8393f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
8403f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
841941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
842941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
843e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
844e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
8453f5eac3aSStephen M. Cameron 
8463f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
8473f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
8483f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
8493f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
850c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
8518270b862SJoe Handzik 	&dev_attr_path_info,
852e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
8533f5eac3aSStephen M. Cameron 	NULL,
8543f5eac3aSStephen M. Cameron };
8553f5eac3aSStephen M. Cameron 
8563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
8573f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
8583f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
8593f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
8603f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
861941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
862da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
8632ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
8643f5eac3aSStephen M. Cameron 	NULL,
8653f5eac3aSStephen M. Cameron };
8663f5eac3aSStephen M. Cameron 
86741ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
86841ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
86941ce4c35SStephen Cameron 
8703f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
8713f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
872f79cfec6SStephen M. Cameron 	.name			= HPSA,
873f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
8743f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
8753f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
8763f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
8777c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
8783f5eac3aSStephen M. Cameron 	.this_id		= -1,
8793f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
88075167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
8813f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
8823f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
8833f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
88441ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
8853f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
8863f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
8873f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
8883f5eac3aSStephen M. Cameron #endif
8893f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
8903f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
891c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
89254b2b50cSMartin K. Petersen 	.no_write_same = 1,
8933f5eac3aSStephen M. Cameron };
8943f5eac3aSStephen M. Cameron 
895254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
8963f5eac3aSStephen M. Cameron {
8973f5eac3aSStephen M. Cameron 	u32 a;
898072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
8993f5eac3aSStephen M. Cameron 
900e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
901e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
902e1f7de0cSMatt Gates 
9033f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
904254f796bSMatt Gates 		return h->access.command_completed(h, q);
9053f5eac3aSStephen M. Cameron 
906254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
907254f796bSMatt Gates 		a = rq->head[rq->current_entry];
908254f796bSMatt Gates 		rq->current_entry++;
9090cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9103f5eac3aSStephen M. Cameron 	} else {
9113f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9123f5eac3aSStephen M. Cameron 	}
9133f5eac3aSStephen M. Cameron 	/* Check for wraparound */
914254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
915254f796bSMatt Gates 		rq->current_entry = 0;
916254f796bSMatt Gates 		rq->wraparound ^= 1;
9173f5eac3aSStephen M. Cameron 	}
9183f5eac3aSStephen M. Cameron 	return a;
9193f5eac3aSStephen M. Cameron }
9203f5eac3aSStephen M. Cameron 
921c349775eSScott Teel /*
922c349775eSScott Teel  * There are some special bits in the bus address of the
923c349775eSScott Teel  * command that we have to set for the controller to know
924c349775eSScott Teel  * how to process the command:
925c349775eSScott Teel  *
926c349775eSScott Teel  * Normal performant mode:
927c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
928c349775eSScott Teel  * bits 1-3 = block fetch table entry
929c349775eSScott Teel  * bits 4-6 = command type (== 0)
930c349775eSScott Teel  *
931c349775eSScott Teel  * ioaccel1 mode:
932c349775eSScott Teel  * bit 0 = "performant mode" bit.
933c349775eSScott Teel  * bits 1-3 = block fetch table entry
934c349775eSScott Teel  * bits 4-6 = command type (== 110)
935c349775eSScott Teel  * (command type is needed because ioaccel1 mode
936c349775eSScott Teel  * commands are submitted through the same register as normal
937c349775eSScott Teel  * mode commands, so this is how the controller knows whether
938c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
939c349775eSScott Teel  *
940c349775eSScott Teel  * ioaccel2 mode:
941c349775eSScott Teel  * bit 0 = "performant mode" bit.
942c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
943c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
944c349775eSScott Teel  * a separate special register for submitting commands.
945c349775eSScott Teel  */
946c349775eSScott Teel 
94725163bd5SWebb Scales /*
94825163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
9493f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
9503f5eac3aSStephen M. Cameron  * register number
9513f5eac3aSStephen M. Cameron  */
95225163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
95325163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
95425163bd5SWebb Scales 					int reply_queue)
9553f5eac3aSStephen M. Cameron {
956254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
9573f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
95825163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
95925163bd5SWebb Scales 			return;
96025163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
961254f796bSMatt Gates 			c->Header.ReplyQueue =
962804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
96325163bd5SWebb Scales 		else
96425163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
965254f796bSMatt Gates 	}
9663f5eac3aSStephen M. Cameron }
9673f5eac3aSStephen M. Cameron 
968c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
96925163bd5SWebb Scales 						struct CommandList *c,
97025163bd5SWebb Scales 						int reply_queue)
971c349775eSScott Teel {
972c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
973c349775eSScott Teel 
97425163bd5SWebb Scales 	/*
97525163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
976c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
977c349775eSScott Teel 	 */
97825163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
979c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
98025163bd5SWebb Scales 	else
98125163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
98225163bd5SWebb Scales 	/*
98325163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
984c349775eSScott Teel 	 *  - performant mode bit (bit 0)
985c349775eSScott Teel 	 *  - pull count (bits 1-3)
986c349775eSScott Teel 	 *  - command type (bits 4-6)
987c349775eSScott Teel 	 */
988c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
989c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
990c349775eSScott Teel }
991c349775eSScott Teel 
9928be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
9938be986ccSStephen Cameron 						struct CommandList *c,
9948be986ccSStephen Cameron 						int reply_queue)
9958be986ccSStephen Cameron {
9968be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
9978be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
9988be986ccSStephen Cameron 
9998be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10008be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10018be986ccSStephen Cameron 	 */
10028be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10038be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10048be986ccSStephen Cameron 	else
10058be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10068be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10078be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10088be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10098be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10108be986ccSStephen Cameron 	 */
10118be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10128be986ccSStephen Cameron }
10138be986ccSStephen Cameron 
1014c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
101525163bd5SWebb Scales 						struct CommandList *c,
101625163bd5SWebb Scales 						int reply_queue)
1017c349775eSScott Teel {
1018c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1019c349775eSScott Teel 
102025163bd5SWebb Scales 	/*
102125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1022c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1023c349775eSScott Teel 	 */
102425163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1025c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
102625163bd5SWebb Scales 	else
102725163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
102825163bd5SWebb Scales 	/*
102925163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1030c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1031c349775eSScott Teel 	 *  - pull count (bits 0-3)
1032c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1033c349775eSScott Teel 	 */
1034c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1035c349775eSScott Teel }
1036c349775eSScott Teel 
1037e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1038e85c5974SStephen M. Cameron {
1039e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1040e85c5974SStephen M. Cameron }
1041e85c5974SStephen M. Cameron 
1042e85c5974SStephen M. Cameron /*
1043e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1044e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1045e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1046e85c5974SStephen M. Cameron  */
1047e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1048e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1049e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1050e85c5974SStephen M. Cameron 		struct CommandList *c)
1051e85c5974SStephen M. Cameron {
1052e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1053e85c5974SStephen M. Cameron 		return;
1054e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1055e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1056e85c5974SStephen M. Cameron }
1057e85c5974SStephen M. Cameron 
1058e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1059e85c5974SStephen M. Cameron 		struct CommandList *c)
1060e85c5974SStephen M. Cameron {
1061e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1062e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1063e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1064e85c5974SStephen M. Cameron }
1065e85c5974SStephen M. Cameron 
106625163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
106725163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
10683f5eac3aSStephen M. Cameron {
1069c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1070c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1071c349775eSScott Teel 	switch (c->cmd_type) {
1072c349775eSScott Teel 	case CMD_IOACCEL1:
107325163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1074c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1075c349775eSScott Teel 		break;
1076c349775eSScott Teel 	case CMD_IOACCEL2:
107725163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1078c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1079c349775eSScott Teel 		break;
10808be986ccSStephen Cameron 	case IOACCEL2_TMF:
10818be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
10828be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
10838be986ccSStephen Cameron 		break;
1084c349775eSScott Teel 	default:
108525163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1086f2405db8SDon Brace 		h->access.submit_command(h, c);
10873f5eac3aSStephen M. Cameron 	}
1088c05e8866SStephen Cameron }
10893f5eac3aSStephen M. Cameron 
1090a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
109125163bd5SWebb Scales {
1092d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1093a58e7e53SWebb Scales 		return finish_cmd(c);
1094a58e7e53SWebb Scales 
109525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
109625163bd5SWebb Scales }
109725163bd5SWebb Scales 
10983f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
10993f5eac3aSStephen M. Cameron {
11003f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11013f5eac3aSStephen M. Cameron }
11023f5eac3aSStephen M. Cameron 
11033f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11043f5eac3aSStephen M. Cameron {
11053f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11063f5eac3aSStephen M. Cameron 		return 0;
11073f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11083f5eac3aSStephen M. Cameron 		return 1;
11093f5eac3aSStephen M. Cameron 	return 0;
11103f5eac3aSStephen M. Cameron }
11113f5eac3aSStephen M. Cameron 
1112edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1113edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1114edd16368SStephen M. Cameron {
1115edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1116edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1117edd16368SStephen M. Cameron 	 */
1118edd16368SStephen M. Cameron 	int i, found = 0;
1119cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1120edd16368SStephen M. Cameron 
1121263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1122edd16368SStephen M. Cameron 
1123edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1124edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1125263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1126edd16368SStephen M. Cameron 	}
1127edd16368SStephen M. Cameron 
1128263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1129263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1130edd16368SStephen M. Cameron 		/* *bus = 1; */
1131edd16368SStephen M. Cameron 		*target = i;
1132edd16368SStephen M. Cameron 		*lun = 0;
1133edd16368SStephen M. Cameron 		found = 1;
1134edd16368SStephen M. Cameron 	}
1135edd16368SStephen M. Cameron 	return !found;
1136edd16368SStephen M. Cameron }
1137edd16368SStephen M. Cameron 
11381d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
11390d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
11400d96ef5fSWebb Scales {
11419975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
11429975ec9dSDon Brace 		return;
11439975ec9dSDon Brace 
11440d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
11450d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n",
11460d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
11470d96ef5fSWebb Scales 			description,
11480d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
11490d96ef5fSWebb Scales 			dev->vendor,
11500d96ef5fSWebb Scales 			dev->model,
11510d96ef5fSWebb Scales 			dev->raid_level > RAID_UNKNOWN ?
11520d96ef5fSWebb Scales 				"RAID-?" : raid_label[dev->raid_level],
11530d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
11540d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
11550d96ef5fSWebb Scales 			dev->expose_state);
11560d96ef5fSWebb Scales }
11570d96ef5fSWebb Scales 
1158edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
11598aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1160edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1161edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1162edd16368SStephen M. Cameron {
1163edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1164edd16368SStephen M. Cameron 	int n = h->ndevices;
1165edd16368SStephen M. Cameron 	int i;
1166edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1167edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1168edd16368SStephen M. Cameron 
1169cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1170edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1171edd16368SStephen M. Cameron 			"inaccessible.\n");
1172edd16368SStephen M. Cameron 		return -1;
1173edd16368SStephen M. Cameron 	}
1174edd16368SStephen M. Cameron 
1175edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1176edd16368SStephen M. Cameron 	if (device->lun != -1)
1177edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1178edd16368SStephen M. Cameron 		goto lun_assigned;
1179edd16368SStephen M. Cameron 
1180edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1181edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
11822b08b3e9SDon Brace 	 * unit no, zero otherwise.
1183edd16368SStephen M. Cameron 	 */
1184edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1185edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1186edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1187edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1188edd16368SStephen M. Cameron 			return -1;
1189edd16368SStephen M. Cameron 		goto lun_assigned;
1190edd16368SStephen M. Cameron 	}
1191edd16368SStephen M. Cameron 
1192edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1193edd16368SStephen M. Cameron 	 * Search through our list and find the device which
11949a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1195edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1196edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1197edd16368SStephen M. Cameron 	 */
1198edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1199edd16368SStephen M. Cameron 	addr1[4] = 0;
12009a4178b7Sshane.seymour 	addr1[5] = 0;
1201edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1202edd16368SStephen M. Cameron 		sd = h->dev[i];
1203edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1204edd16368SStephen M. Cameron 		addr2[4] = 0;
12059a4178b7Sshane.seymour 		addr2[5] = 0;
12069a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1207edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1208edd16368SStephen M. Cameron 			device->bus = sd->bus;
1209edd16368SStephen M. Cameron 			device->target = sd->target;
1210edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1211edd16368SStephen M. Cameron 			break;
1212edd16368SStephen M. Cameron 		}
1213edd16368SStephen M. Cameron 	}
1214edd16368SStephen M. Cameron 	if (device->lun == -1) {
1215edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1216edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1217edd16368SStephen M. Cameron 			"configuration.\n");
1218edd16368SStephen M. Cameron 			return -1;
1219edd16368SStephen M. Cameron 	}
1220edd16368SStephen M. Cameron 
1221edd16368SStephen M. Cameron lun_assigned:
1222edd16368SStephen M. Cameron 
1223edd16368SStephen M. Cameron 	h->dev[n] = device;
1224edd16368SStephen M. Cameron 	h->ndevices++;
1225edd16368SStephen M. Cameron 	added[*nadded] = device;
1226edd16368SStephen M. Cameron 	(*nadded)++;
12270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
12280d96ef5fSWebb Scales 		device->expose_state & HPSA_SCSI_ADD ? "added" : "masked");
1229a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1230a473d86cSRobert Elliott 	device->offload_enabled = 0;
1231edd16368SStephen M. Cameron 	return 0;
1232edd16368SStephen M. Cameron }
1233edd16368SStephen M. Cameron 
1234bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
12358aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1236bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1237bd9244f7SScott Teel {
1238a473d86cSRobert Elliott 	int offload_enabled;
1239bd9244f7SScott Teel 	/* assumes h->devlock is held */
1240bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1241bd9244f7SScott Teel 
1242bd9244f7SScott Teel 	/* Raid level changed. */
1243bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1244250fb125SStephen M. Cameron 
124503383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
124603383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
124703383736SDon Brace 		/*
124803383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
124903383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
125003383736SDon Brace 		 * offload_config were set, raid map data had better be
125103383736SDon Brace 		 * the same as it was before.  if raid map data is changed
125203383736SDon Brace 		 * then it had better be the case that
125303383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
125403383736SDon Brace 		 */
12559fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
125603383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
125703383736SDon Brace 	}
1258a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1259a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1260a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1261a3144e0bSJoe Handzik 	}
1262a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
126303383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
126403383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
126503383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1266250fb125SStephen M. Cameron 
126741ce4c35SStephen Cameron 	/*
126841ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
126941ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
127041ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
127141ce4c35SStephen Cameron 	 */
127241ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
127341ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
127441ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
127541ce4c35SStephen Cameron 
1276a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1277a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
12780d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1279a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1280bd9244f7SScott Teel }
1281bd9244f7SScott Teel 
12822a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
12838aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
12842a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
12852a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
12862a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
12872a8ccf31SStephen M. Cameron {
12882a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1289cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
12902a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
12912a8ccf31SStephen M. Cameron 	(*nremoved)++;
129201350d05SStephen M. Cameron 
129301350d05SStephen M. Cameron 	/*
129401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
129501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
129601350d05SStephen M. Cameron 	 */
129701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
129801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
129901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
130001350d05SStephen M. Cameron 	}
130101350d05SStephen M. Cameron 
13022a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
13032a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
13042a8ccf31SStephen M. Cameron 	(*nadded)++;
13050d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1306a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1307a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
13082a8ccf31SStephen M. Cameron }
13092a8ccf31SStephen M. Cameron 
1310edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
13118aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1312edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1313edd16368SStephen M. Cameron {
1314edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1315edd16368SStephen M. Cameron 	int i;
1316edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1317edd16368SStephen M. Cameron 
1318cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1319edd16368SStephen M. Cameron 
1320edd16368SStephen M. Cameron 	sd = h->dev[entry];
1321edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1322edd16368SStephen M. Cameron 	(*nremoved)++;
1323edd16368SStephen M. Cameron 
1324edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1325edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1326edd16368SStephen M. Cameron 	h->ndevices--;
13270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1328edd16368SStephen M. Cameron }
1329edd16368SStephen M. Cameron 
1330edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1331edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1332edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1333edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1334edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1335edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1336edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1337edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1338edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1339edd16368SStephen M. Cameron 
1340edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1341edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1342edd16368SStephen M. Cameron {
1343edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1344edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1345edd16368SStephen M. Cameron 	 */
1346edd16368SStephen M. Cameron 	unsigned long flags;
1347edd16368SStephen M. Cameron 	int i, j;
1348edd16368SStephen M. Cameron 
1349edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1350edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1351edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1352edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1353edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1354edd16368SStephen M. Cameron 			h->ndevices--;
1355edd16368SStephen M. Cameron 			break;
1356edd16368SStephen M. Cameron 		}
1357edd16368SStephen M. Cameron 	}
1358edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1359edd16368SStephen M. Cameron 	kfree(added);
1360edd16368SStephen M. Cameron }
1361edd16368SStephen M. Cameron 
1362edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1363edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1364edd16368SStephen M. Cameron {
1365edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1366edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1367edd16368SStephen M. Cameron 	 * to differ first
1368edd16368SStephen M. Cameron 	 */
1369edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1370edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1371edd16368SStephen M. Cameron 		return 0;
1372edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1373edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1374edd16368SStephen M. Cameron 		return 0;
1375edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1376edd16368SStephen M. Cameron 		return 0;
1377edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1378edd16368SStephen M. Cameron 		return 0;
1379edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1380edd16368SStephen M. Cameron 		return 0;
1381edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1382edd16368SStephen M. Cameron 		return 0;
1383edd16368SStephen M. Cameron 	return 1;
1384edd16368SStephen M. Cameron }
1385edd16368SStephen M. Cameron 
1386bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1387bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1388bd9244f7SScott Teel {
1389bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1390bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1391bd9244f7SScott Teel 	 * needs to be told anything about the change.
1392bd9244f7SScott Teel 	 */
1393bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1394bd9244f7SScott Teel 		return 1;
1395250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1396250fb125SStephen M. Cameron 		return 1;
1397250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1398250fb125SStephen M. Cameron 		return 1;
139993849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
140003383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
140103383736SDon Brace 			return 1;
1402bd9244f7SScott Teel 	return 0;
1403bd9244f7SScott Teel }
1404bd9244f7SScott Teel 
1405edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1406edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1407edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1408bd9244f7SScott Teel  * location in *index.
1409bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1410bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1411bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1412edd16368SStephen M. Cameron  */
1413edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1414edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1415edd16368SStephen M. Cameron 	int *index)
1416edd16368SStephen M. Cameron {
1417edd16368SStephen M. Cameron 	int i;
1418edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1419edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1420edd16368SStephen M. Cameron #define DEVICE_SAME 2
1421bd9244f7SScott Teel #define DEVICE_UPDATED 3
14221d33d85dSDon Brace 	if (needle == NULL)
14231d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
14241d33d85dSDon Brace 
1425edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
142623231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
142723231048SStephen M. Cameron 			continue;
1428edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1429edd16368SStephen M. Cameron 			*index = i;
1430bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1431bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1432bd9244f7SScott Teel 					return DEVICE_UPDATED;
1433edd16368SStephen M. Cameron 				return DEVICE_SAME;
1434bd9244f7SScott Teel 			} else {
14359846590eSStephen M. Cameron 				/* Keep offline devices offline */
14369846590eSStephen M. Cameron 				if (needle->volume_offline)
14379846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1438edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1439edd16368SStephen M. Cameron 			}
1440edd16368SStephen M. Cameron 		}
1441bd9244f7SScott Teel 	}
1442edd16368SStephen M. Cameron 	*index = -1;
1443edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1444edd16368SStephen M. Cameron }
1445edd16368SStephen M. Cameron 
14469846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
14479846590eSStephen M. Cameron 					unsigned char scsi3addr[])
14489846590eSStephen M. Cameron {
14499846590eSStephen M. Cameron 	struct offline_device_entry *device;
14509846590eSStephen M. Cameron 	unsigned long flags;
14519846590eSStephen M. Cameron 
14529846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
14539846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14549846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
14559846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
14569846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
14579846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
14589846590eSStephen M. Cameron 			return;
14599846590eSStephen M. Cameron 		}
14609846590eSStephen M. Cameron 	}
14619846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14629846590eSStephen M. Cameron 
14639846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
14649846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
14659846590eSStephen M. Cameron 	if (!device) {
14669846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
14679846590eSStephen M. Cameron 		return;
14689846590eSStephen M. Cameron 	}
14699846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
14709846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14719846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
14729846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14739846590eSStephen M. Cameron }
14749846590eSStephen M. Cameron 
14759846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
14769846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
14779846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
14789846590eSStephen M. Cameron {
14799846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
14809846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14819846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
14829846590eSStephen M. Cameron 			h->scsi_host->host_no,
14839846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14849846590eSStephen M. Cameron 	switch (sd->volume_offline) {
14859846590eSStephen M. Cameron 	case HPSA_LV_OK:
14869846590eSStephen M. Cameron 		break;
14879846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
14889846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14899846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
14909846590eSStephen M. Cameron 			h->scsi_host->host_no,
14919846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14929846590eSStephen M. Cameron 		break;
14935ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
14945ca01204SScott Benesh 		dev_info(&h->pdev->dev,
14955ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
14965ca01204SScott Benesh 			h->scsi_host->host_no,
14975ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
14985ca01204SScott Benesh 		break;
14999846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
15009846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15015ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
15029846590eSStephen M. Cameron 			h->scsi_host->host_no,
15039846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15049846590eSStephen M. Cameron 		break;
15059846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
15069846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15079846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
15089846590eSStephen M. Cameron 			h->scsi_host->host_no,
15099846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15109846590eSStephen M. Cameron 		break;
15119846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
15129846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15139846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
15149846590eSStephen M. Cameron 			h->scsi_host->host_no,
15159846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15169846590eSStephen M. Cameron 		break;
15179846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
15189846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15199846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
15209846590eSStephen M. Cameron 			h->scsi_host->host_no,
15219846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15229846590eSStephen M. Cameron 		break;
15239846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
15249846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15259846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
15269846590eSStephen M. Cameron 			h->scsi_host->host_no,
15279846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15289846590eSStephen M. Cameron 		break;
15299846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
15309846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15319846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
15329846590eSStephen M. Cameron 			h->scsi_host->host_no,
15339846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15349846590eSStephen M. Cameron 		break;
15359846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
15369846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15379846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
15389846590eSStephen M. Cameron 			h->scsi_host->host_no,
15399846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15409846590eSStephen M. Cameron 		break;
15419846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
15429846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15439846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
15449846590eSStephen M. Cameron 			h->scsi_host->host_no,
15459846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15469846590eSStephen M. Cameron 		break;
15479846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
15489846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15499846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
15509846590eSStephen M. Cameron 			h->scsi_host->host_no,
15519846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15529846590eSStephen M. Cameron 		break;
15539846590eSStephen M. Cameron 	}
15549846590eSStephen M. Cameron }
15559846590eSStephen M. Cameron 
155603383736SDon Brace /*
155703383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
155803383736SDon Brace  * raid offload configured.
155903383736SDon Brace  */
156003383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
156103383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
156203383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
156303383736SDon Brace {
156403383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
156503383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
156603383736SDon Brace 	int i, j;
156703383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
156803383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
156903383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
157003383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
157103383736SDon Brace 				total_disks_per_row;
157203383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
157303383736SDon Brace 				total_disks_per_row;
157403383736SDon Brace 	int qdepth;
157503383736SDon Brace 
157603383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
157703383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
157803383736SDon Brace 
1579d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1580d604f533SWebb Scales 
158103383736SDon Brace 	qdepth = 0;
158203383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
158303383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
158403383736SDon Brace 		if (!logical_drive->offload_config)
158503383736SDon Brace 			continue;
158603383736SDon Brace 		for (j = 0; j < ndevices; j++) {
15871d33d85dSDon Brace 			if (dev[j] == NULL)
15881d33d85dSDon Brace 				continue;
158903383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
159003383736SDon Brace 				continue;
159103383736SDon Brace 			if (is_logical_dev_addr_mode(dev[j]->scsi3addr))
159203383736SDon Brace 				continue;
159303383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
159403383736SDon Brace 				continue;
159503383736SDon Brace 
159603383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
159703383736SDon Brace 			if (i < nphys_disk)
159803383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
159903383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
160003383736SDon Brace 			break;
160103383736SDon Brace 		}
160203383736SDon Brace 
160303383736SDon Brace 		/*
160403383736SDon Brace 		 * This can happen if a physical drive is removed and
160503383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
160603383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
160703383736SDon Brace 		 * present.  And in that case offload_enabled should already
160803383736SDon Brace 		 * be 0, but we'll turn it off here just in case
160903383736SDon Brace 		 */
161003383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
161103383736SDon Brace 			logical_drive->offload_enabled = 0;
161241ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
161341ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
161403383736SDon Brace 		}
161503383736SDon Brace 	}
161603383736SDon Brace 	if (nraid_map_entries)
161703383736SDon Brace 		/*
161803383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
161903383736SDon Brace 		 * way too high for partial stripe writes
162003383736SDon Brace 		 */
162103383736SDon Brace 		logical_drive->queue_depth = qdepth;
162203383736SDon Brace 	else
162303383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
162403383736SDon Brace }
162503383736SDon Brace 
162603383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
162703383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
162803383736SDon Brace {
162903383736SDon Brace 	int i;
163003383736SDon Brace 
163103383736SDon Brace 	for (i = 0; i < ndevices; i++) {
16321d33d85dSDon Brace 		if (dev[i] == NULL)
16331d33d85dSDon Brace 			continue;
163403383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
163503383736SDon Brace 			continue;
163603383736SDon Brace 		if (!is_logical_dev_addr_mode(dev[i]->scsi3addr))
163703383736SDon Brace 			continue;
163841ce4c35SStephen Cameron 
163941ce4c35SStephen Cameron 		/*
164041ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
164141ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
164241ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
164341ce4c35SStephen Cameron 		 * update it.
164441ce4c35SStephen Cameron 		 */
164541ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
164641ce4c35SStephen Cameron 			continue;
164741ce4c35SStephen Cameron 
164803383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
164903383736SDon Brace 	}
165003383736SDon Brace }
165103383736SDon Brace 
16528aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1653edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1654edd16368SStephen M. Cameron {
1655edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1656edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1657edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1658edd16368SStephen M. Cameron 	 */
1659edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1660edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1661edd16368SStephen M. Cameron 	unsigned long flags;
1662edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1663edd16368SStephen M. Cameron 	int nadded, nremoved;
1664edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1665edd16368SStephen M. Cameron 
1666cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1667cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1668edd16368SStephen M. Cameron 
1669edd16368SStephen M. Cameron 	if (!added || !removed) {
1670edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1671edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1672edd16368SStephen M. Cameron 		goto free_and_out;
1673edd16368SStephen M. Cameron 	}
1674edd16368SStephen M. Cameron 
1675edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1676edd16368SStephen M. Cameron 
1677edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1678edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1679edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1680edd16368SStephen M. Cameron 	 * info and add the new device info.
1681bd9244f7SScott Teel 	 * If minor device attributes change, just update
1682bd9244f7SScott Teel 	 * the existing device structure.
1683edd16368SStephen M. Cameron 	 */
1684edd16368SStephen M. Cameron 	i = 0;
1685edd16368SStephen M. Cameron 	nremoved = 0;
1686edd16368SStephen M. Cameron 	nadded = 0;
1687edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1688edd16368SStephen M. Cameron 		csd = h->dev[i];
1689edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1690edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1691edd16368SStephen M. Cameron 			changes++;
16928aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1693edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1694edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1695edd16368SStephen M. Cameron 			changes++;
16968aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
16972a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1698c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1699c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1700c7f172dcSStephen M. Cameron 			 */
1701c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1702bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
17038aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1704edd16368SStephen M. Cameron 		}
1705edd16368SStephen M. Cameron 		i++;
1706edd16368SStephen M. Cameron 	}
1707edd16368SStephen M. Cameron 
1708edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1709edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1710edd16368SStephen M. Cameron 	 */
1711edd16368SStephen M. Cameron 
1712edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1713edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1714edd16368SStephen M. Cameron 			continue;
17159846590eSStephen M. Cameron 
17169846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
17179846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
17189846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
17199846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
17209846590eSStephen M. Cameron 		 */
17219846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
17229846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
17230d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
17249846590eSStephen M. Cameron 			continue;
17259846590eSStephen M. Cameron 		}
17269846590eSStephen M. Cameron 
1727edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1728edd16368SStephen M. Cameron 					h->ndevices, &entry);
1729edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1730edd16368SStephen M. Cameron 			changes++;
17318aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1732edd16368SStephen M. Cameron 				break;
1733edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1734edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1735edd16368SStephen M. Cameron 			/* should never happen... */
1736edd16368SStephen M. Cameron 			changes++;
1737edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1738edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1739edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1740edd16368SStephen M. Cameron 		}
1741edd16368SStephen M. Cameron 	}
174241ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
174341ce4c35SStephen Cameron 
174441ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
174541ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
174641ce4c35SStephen Cameron 	 */
17471d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
17481d33d85dSDon Brace 		if (h->dev[i] == NULL)
17491d33d85dSDon Brace 			continue;
175041ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
17511d33d85dSDon Brace 	}
175241ce4c35SStephen Cameron 
1753edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1754edd16368SStephen M. Cameron 
17559846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
17569846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
17579846590eSStephen M. Cameron 	 * so don't touch h->dev[]
17589846590eSStephen M. Cameron 	 */
17599846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
17609846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
17619846590eSStephen M. Cameron 			continue;
17629846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
17639846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
17649846590eSStephen M. Cameron 	}
17659846590eSStephen M. Cameron 
1766edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1767edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1768edd16368SStephen M. Cameron 	 * first time through.
1769edd16368SStephen M. Cameron 	 */
17708aa60681SDon Brace 	if (!changes)
1771edd16368SStephen M. Cameron 		goto free_and_out;
1772edd16368SStephen M. Cameron 
1773edd16368SStephen M. Cameron 	sh = h->scsi_host;
1774edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1775edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
17761d33d85dSDon Brace 		if (removed[i] == NULL)
17771d33d85dSDon Brace 			continue;
177841ce4c35SStephen Cameron 		if (removed[i]->expose_state & HPSA_SCSI_ADD) {
1779edd16368SStephen M. Cameron 			struct scsi_device *sdev =
1780edd16368SStephen M. Cameron 				scsi_device_lookup(sh, removed[i]->bus,
1781edd16368SStephen M. Cameron 					removed[i]->target, removed[i]->lun);
1782edd16368SStephen M. Cameron 			if (sdev != NULL) {
1783edd16368SStephen M. Cameron 				scsi_remove_device(sdev);
1784edd16368SStephen M. Cameron 				scsi_device_put(sdev);
1785edd16368SStephen M. Cameron 			} else {
178641ce4c35SStephen Cameron 				/*
178741ce4c35SStephen Cameron 				 * We don't expect to get here.
1788edd16368SStephen M. Cameron 				 * future cmds to this device will get selection
1789edd16368SStephen M. Cameron 				 * timeout as if the device was gone.
1790edd16368SStephen M. Cameron 				 */
17910d96ef5fSWebb Scales 				hpsa_show_dev_msg(KERN_WARNING, h, removed[i],
17920d96ef5fSWebb Scales 					"didn't find device for removal.");
1793edd16368SStephen M. Cameron 			}
179441ce4c35SStephen Cameron 		}
1795edd16368SStephen M. Cameron 		kfree(removed[i]);
1796edd16368SStephen M. Cameron 		removed[i] = NULL;
1797edd16368SStephen M. Cameron 	}
1798edd16368SStephen M. Cameron 
1799edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1800edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
18011d33d85dSDon Brace 		if (added[i] == NULL)
18021d33d85dSDon Brace 			continue;
180341ce4c35SStephen Cameron 		if (!(added[i]->expose_state & HPSA_SCSI_ADD))
180441ce4c35SStephen Cameron 			continue;
1805edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1806edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1807edd16368SStephen M. Cameron 			continue;
18081d33d85dSDon Brace 		dev_warn(&h->pdev->dev, "addition failed, device not added.");
1809edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1810edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1811edd16368SStephen M. Cameron 		 */
1812edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1813*853633e8SDon Brace 		h->drv_req_rescan = 1;
1814edd16368SStephen M. Cameron 	}
1815edd16368SStephen M. Cameron 
1816edd16368SStephen M. Cameron free_and_out:
1817edd16368SStephen M. Cameron 	kfree(added);
1818edd16368SStephen M. Cameron 	kfree(removed);
1819edd16368SStephen M. Cameron }
1820edd16368SStephen M. Cameron 
1821edd16368SStephen M. Cameron /*
18229e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1823edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1824edd16368SStephen M. Cameron  */
1825edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1826edd16368SStephen M. Cameron 	int bus, int target, int lun)
1827edd16368SStephen M. Cameron {
1828edd16368SStephen M. Cameron 	int i;
1829edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1830edd16368SStephen M. Cameron 
1831edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1832edd16368SStephen M. Cameron 		sd = h->dev[i];
1833edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1834edd16368SStephen M. Cameron 			return sd;
1835edd16368SStephen M. Cameron 	}
1836edd16368SStephen M. Cameron 	return NULL;
1837edd16368SStephen M. Cameron }
1838edd16368SStephen M. Cameron 
1839edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1840edd16368SStephen M. Cameron {
1841edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1842edd16368SStephen M. Cameron 	unsigned long flags;
1843edd16368SStephen M. Cameron 	struct ctlr_info *h;
1844edd16368SStephen M. Cameron 
1845edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1846edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1847edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1848edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
184941ce4c35SStephen Cameron 	if (likely(sd)) {
185003383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
185141ce4c35SStephen Cameron 		sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL;
185241ce4c35SStephen Cameron 	} else
185341ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1854edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1855edd16368SStephen M. Cameron 	return 0;
1856edd16368SStephen M. Cameron }
1857edd16368SStephen M. Cameron 
185841ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
185941ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
186041ce4c35SStephen Cameron {
186141ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
186241ce4c35SStephen Cameron 	int queue_depth;
186341ce4c35SStephen Cameron 
186441ce4c35SStephen Cameron 	sd = sdev->hostdata;
186541ce4c35SStephen Cameron 	sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH);
186641ce4c35SStephen Cameron 
186741ce4c35SStephen Cameron 	if (sd)
186841ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
186941ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
187041ce4c35SStephen Cameron 	else
187141ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
187241ce4c35SStephen Cameron 
187341ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
187441ce4c35SStephen Cameron 
187541ce4c35SStephen Cameron 	return 0;
187641ce4c35SStephen Cameron }
187741ce4c35SStephen Cameron 
1878edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1879edd16368SStephen M. Cameron {
1880bcc44255SStephen M. Cameron 	/* nothing to do. */
1881edd16368SStephen M. Cameron }
1882edd16368SStephen M. Cameron 
1883d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1884d9a729f3SWebb Scales {
1885d9a729f3SWebb Scales 	int i;
1886d9a729f3SWebb Scales 
1887d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1888d9a729f3SWebb Scales 		return;
1889d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1890d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1891d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1892d9a729f3SWebb Scales 	}
1893d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1894d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1895d9a729f3SWebb Scales }
1896d9a729f3SWebb Scales 
1897d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1898d9a729f3SWebb Scales {
1899d9a729f3SWebb Scales 	int i;
1900d9a729f3SWebb Scales 
1901d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1902d9a729f3SWebb Scales 		return 0;
1903d9a729f3SWebb Scales 
1904d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1905d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1906d9a729f3SWebb Scales 					GFP_KERNEL);
1907d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1908d9a729f3SWebb Scales 		return -ENOMEM;
1909d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1910d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1911d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1912d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1913d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1914d9a729f3SWebb Scales 			goto clean;
1915d9a729f3SWebb Scales 	}
1916d9a729f3SWebb Scales 	return 0;
1917d9a729f3SWebb Scales 
1918d9a729f3SWebb Scales clean:
1919d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1920d9a729f3SWebb Scales 	return -ENOMEM;
1921d9a729f3SWebb Scales }
1922d9a729f3SWebb Scales 
192333a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
192433a2ffceSStephen M. Cameron {
192533a2ffceSStephen M. Cameron 	int i;
192633a2ffceSStephen M. Cameron 
192733a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
192833a2ffceSStephen M. Cameron 		return;
192933a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
193033a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
193133a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
193233a2ffceSStephen M. Cameron 	}
193333a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
193433a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
193533a2ffceSStephen M. Cameron }
193633a2ffceSStephen M. Cameron 
1937105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
193833a2ffceSStephen M. Cameron {
193933a2ffceSStephen M. Cameron 	int i;
194033a2ffceSStephen M. Cameron 
194133a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
194233a2ffceSStephen M. Cameron 		return 0;
194333a2ffceSStephen M. Cameron 
194433a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
194533a2ffceSStephen M. Cameron 				GFP_KERNEL);
19463d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
19473d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
194833a2ffceSStephen M. Cameron 		return -ENOMEM;
19493d4e6af8SRobert Elliott 	}
195033a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
195133a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
195233a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
19533d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
19543d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
195533a2ffceSStephen M. Cameron 			goto clean;
195633a2ffceSStephen M. Cameron 		}
19573d4e6af8SRobert Elliott 	}
195833a2ffceSStephen M. Cameron 	return 0;
195933a2ffceSStephen M. Cameron 
196033a2ffceSStephen M. Cameron clean:
196133a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
196233a2ffceSStephen M. Cameron 	return -ENOMEM;
196333a2ffceSStephen M. Cameron }
196433a2ffceSStephen M. Cameron 
1965d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
1966d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
1967d9a729f3SWebb Scales {
1968d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
1969d9a729f3SWebb Scales 	u64 temp64;
1970d9a729f3SWebb Scales 	u32 chain_size;
1971d9a729f3SWebb Scales 
1972d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
1973d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1974d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
1975d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
1976d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1977d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
1978d9a729f3SWebb Scales 		cp->sg->address = 0;
1979d9a729f3SWebb Scales 		return -1;
1980d9a729f3SWebb Scales 	}
1981d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
1982d9a729f3SWebb Scales 	return 0;
1983d9a729f3SWebb Scales }
1984d9a729f3SWebb Scales 
1985d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
1986d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
1987d9a729f3SWebb Scales {
1988d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
1989d9a729f3SWebb Scales 	u64 temp64;
1990d9a729f3SWebb Scales 	u32 chain_size;
1991d9a729f3SWebb Scales 
1992d9a729f3SWebb Scales 	chain_sg = cp->sg;
1993d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
1994d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1995d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
1996d9a729f3SWebb Scales }
1997d9a729f3SWebb Scales 
1998e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
199933a2ffceSStephen M. Cameron 	struct CommandList *c)
200033a2ffceSStephen M. Cameron {
200133a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
200233a2ffceSStephen M. Cameron 	u64 temp64;
200350a0decfSStephen M. Cameron 	u32 chain_len;
200433a2ffceSStephen M. Cameron 
200533a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
200633a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
200750a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
200850a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
20092b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
201050a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
201150a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
201233a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2013e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2014e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
201550a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2016e2bea6dfSStephen M. Cameron 		return -1;
2017e2bea6dfSStephen M. Cameron 	}
201850a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2019e2bea6dfSStephen M. Cameron 	return 0;
202033a2ffceSStephen M. Cameron }
202133a2ffceSStephen M. Cameron 
202233a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
202333a2ffceSStephen M. Cameron 	struct CommandList *c)
202433a2ffceSStephen M. Cameron {
202533a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
202633a2ffceSStephen M. Cameron 
202750a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
202833a2ffceSStephen M. Cameron 		return;
202933a2ffceSStephen M. Cameron 
203033a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
203150a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
203250a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
203333a2ffceSStephen M. Cameron }
203433a2ffceSStephen M. Cameron 
2035a09c1441SScott Teel 
2036a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2037a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2038a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2039a09c1441SScott Teel  */
2040a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2041c349775eSScott Teel 					struct CommandList *c,
2042c349775eSScott Teel 					struct scsi_cmnd *cmd,
2043c349775eSScott Teel 					struct io_accel2_cmd *c2)
2044c349775eSScott Teel {
2045c349775eSScott Teel 	int data_len;
2046a09c1441SScott Teel 	int retry = 0;
2047c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2048c349775eSScott Teel 
2049c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2050c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2051c349775eSScott Teel 		switch (c2->error_data.status) {
2052c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2053c349775eSScott Teel 			break;
2054c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2055ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2056c349775eSScott Teel 			if (c2->error_data.data_present !=
2057ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2058ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2059ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2060c349775eSScott Teel 				break;
2061ee6b1889SStephen M. Cameron 			}
2062c349775eSScott Teel 			/* copy the sense data */
2063c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2064c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2065c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2066c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2067c349775eSScott Teel 				data_len =
2068c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2069c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2070c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2071a09c1441SScott Teel 			retry = 1;
2072c349775eSScott Teel 			break;
2073c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2074a09c1441SScott Teel 			retry = 1;
2075c349775eSScott Teel 			break;
2076c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2077a09c1441SScott Teel 			retry = 1;
2078c349775eSScott Teel 			break;
2079c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
20804a8da22bSStephen Cameron 			retry = 1;
2081c349775eSScott Teel 			break;
2082c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2083a09c1441SScott Teel 			retry = 1;
2084c349775eSScott Teel 			break;
2085c349775eSScott Teel 		default:
2086a09c1441SScott Teel 			retry = 1;
2087c349775eSScott Teel 			break;
2088c349775eSScott Teel 		}
2089c349775eSScott Teel 		break;
2090c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2091c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2092c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2093c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2094c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2095c40820d5SJoe Handzik 			retry = 1;
2096c40820d5SJoe Handzik 			break;
2097c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2098c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2099c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2100c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2101c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2102c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2103c40820d5SJoe Handzik 			break;
2104c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2105c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2106c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2107c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
2108c40820d5SJoe Handzik 			retry = 1;
2109c40820d5SJoe Handzik 			break;
2110c40820d5SJoe Handzik 		default:
2111c40820d5SJoe Handzik 			retry = 1;
2112c40820d5SJoe Handzik 		}
2113c349775eSScott Teel 		break;
2114c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2115c349775eSScott Teel 		break;
2116c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2117c349775eSScott Teel 		break;
2118c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2119a09c1441SScott Teel 		retry = 1;
2120c349775eSScott Teel 		break;
2121c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2122c349775eSScott Teel 		break;
2123c349775eSScott Teel 	default:
2124a09c1441SScott Teel 		retry = 1;
2125c349775eSScott Teel 		break;
2126c349775eSScott Teel 	}
2127a09c1441SScott Teel 
2128a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2129c349775eSScott Teel }
2130c349775eSScott Teel 
2131a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2132a58e7e53SWebb Scales 		struct CommandList *c)
2133a58e7e53SWebb Scales {
2134d604f533SWebb Scales 	bool do_wake = false;
2135d604f533SWebb Scales 
2136a58e7e53SWebb Scales 	/*
2137a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2138a58e7e53SWebb Scales 	 *
2139a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2140a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2141a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2142a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2143a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2144a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2145a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2146a58e7e53SWebb Scales 	 *
2147d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2148d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2149a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2150a58e7e53SWebb Scales 	 */
2151a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2152d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2153a58e7e53SWebb Scales 	if (c->abort_pending) {
2154d604f533SWebb Scales 		do_wake = true;
2155a58e7e53SWebb Scales 		c->abort_pending = false;
2156a58e7e53SWebb Scales 	}
2157d604f533SWebb Scales 	if (c->reset_pending) {
2158d604f533SWebb Scales 		unsigned long flags;
2159d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2160d604f533SWebb Scales 
2161d604f533SWebb Scales 		/*
2162d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2163d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2164d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2165d604f533SWebb Scales 		 */
2166d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2167d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2168d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2169d604f533SWebb Scales 			do_wake = true;
2170d604f533SWebb Scales 		c->reset_pending = NULL;
2171d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2172d604f533SWebb Scales 	}
2173d604f533SWebb Scales 
2174d604f533SWebb Scales 	if (do_wake)
2175d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2176a58e7e53SWebb Scales }
2177a58e7e53SWebb Scales 
217873153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
217973153fe5SWebb Scales 				      struct CommandList *c)
218073153fe5SWebb Scales {
218173153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
218273153fe5SWebb Scales 	cmd_tagged_free(h, c);
218373153fe5SWebb Scales }
218473153fe5SWebb Scales 
21858a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
21868a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
21878a0ff92cSWebb Scales {
218873153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
21898a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
21908a0ff92cSWebb Scales }
21918a0ff92cSWebb Scales 
21928a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
21938a0ff92cSWebb Scales {
21948a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
21958a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
21968a0ff92cSWebb Scales }
21978a0ff92cSWebb Scales 
2198a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2199a58e7e53SWebb Scales {
2200a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2201a58e7e53SWebb Scales }
2202a58e7e53SWebb Scales 
2203a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2204a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2205a58e7e53SWebb Scales {
2206a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2207a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2208a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
220973153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2210a58e7e53SWebb Scales }
2211a58e7e53SWebb Scales 
2212c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2213c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2214c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2215c349775eSScott Teel {
2216c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2217c349775eSScott Teel 
2218c349775eSScott Teel 	/* check for good status */
2219c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
22208a0ff92cSWebb Scales 			c2->error_data.status == 0))
22218a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2222c349775eSScott Teel 
22238a0ff92cSWebb Scales 	/*
22248a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2225c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2226c349775eSScott Teel 	 * wrong.
2227c349775eSScott Teel 	 */
2228c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
2229c349775eSScott Teel 		c2->error_data.serv_response ==
2230c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2231080ef1ccSDon Brace 		if (c2->error_data.status ==
2232080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2233c349775eSScott Teel 			dev->offload_enabled = 0;
22348a0ff92cSWebb Scales 
22358a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2236080ef1ccSDon Brace 	}
2237080ef1ccSDon Brace 
2238080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
22398a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2240080ef1ccSDon Brace 
22418a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2242c349775eSScott Teel }
2243c349775eSScott Teel 
22449437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
22459437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
22469437ac43SStephen Cameron 					struct CommandList *cp)
22479437ac43SStephen Cameron {
22489437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
22499437ac43SStephen Cameron 
22509437ac43SStephen Cameron 	switch (tmf_status) {
22519437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
22529437ac43SStephen Cameron 		/*
22539437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
22549437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
22559437ac43SStephen Cameron 		 */
22569437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
22579437ac43SStephen Cameron 		return 0;
22589437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
22599437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
22609437ac43SStephen Cameron 	case CISS_TMF_FAILED:
22619437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
22629437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
22639437ac43SStephen Cameron 		break;
22649437ac43SStephen Cameron 	default:
22659437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
22669437ac43SStephen Cameron 				tmf_status);
22679437ac43SStephen Cameron 		break;
22689437ac43SStephen Cameron 	}
22699437ac43SStephen Cameron 	return -tmf_status;
22709437ac43SStephen Cameron }
22719437ac43SStephen Cameron 
22721fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2273edd16368SStephen M. Cameron {
2274edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2275edd16368SStephen M. Cameron 	struct ctlr_info *h;
2276edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2277283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2278d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2279edd16368SStephen M. Cameron 
22809437ac43SStephen Cameron 	u8 sense_key;
22819437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
22829437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2283db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2284edd16368SStephen M. Cameron 
2285edd16368SStephen M. Cameron 	ei = cp->err_info;
22867fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2287edd16368SStephen M. Cameron 	h = cp->h;
2288283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2289d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2290edd16368SStephen M. Cameron 
2291edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2292e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
22932b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
229433a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2295edd16368SStephen M. Cameron 
2296d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2297d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2298d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2299d9a729f3SWebb Scales 
2300edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2301edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2302c349775eSScott Teel 
230303383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
230403383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
230503383736SDon Brace 
230625163bd5SWebb Scales 	/*
230725163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
230825163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
230925163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
231025163bd5SWebb Scales 	 */
231125163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
231225163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
231325163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
23148a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
231525163bd5SWebb Scales 	}
231625163bd5SWebb Scales 
2317d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2318d604f533SWebb Scales 		if (cp->reset_pending)
2319d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2320d604f533SWebb Scales 		if (cp->abort_pending)
2321d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2322d604f533SWebb Scales 	}
2323d604f533SWebb Scales 
2324c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2325c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2326c349775eSScott Teel 
23276aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
23288a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
23298a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
23306aa4c361SRobert Elliott 
2331e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2332e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2333e1f7de0cSMatt Gates 	 */
2334e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2335e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
23362b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
23372b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
23382b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
23392b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
234050a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2341e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2342e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2343283b4a9bSStephen M. Cameron 
2344283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2345283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2346283b4a9bSStephen M. Cameron 		 * wrong.
2347283b4a9bSStephen M. Cameron 		 */
2348283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
2349283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2350283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
23518a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2352283b4a9bSStephen M. Cameron 		}
2353e1f7de0cSMatt Gates 	}
2354e1f7de0cSMatt Gates 
2355edd16368SStephen M. Cameron 	/* an error has occurred */
2356edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2357edd16368SStephen M. Cameron 
2358edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
23599437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
23609437ac43SStephen Cameron 		/* copy the sense data */
23619437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
23629437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
23639437ac43SStephen Cameron 		else
23649437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
23659437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
23669437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
23679437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
23689437ac43SStephen Cameron 		if (ei->ScsiStatus)
23699437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
23709437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2371edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
23721d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
23732e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
23741d3b3609SMatt Gates 				break;
23751d3b3609SMatt Gates 			}
2376edd16368SStephen M. Cameron 			break;
2377edd16368SStephen M. Cameron 		}
2378edd16368SStephen M. Cameron 		/* Problem was not a check condition
2379edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2380edd16368SStephen M. Cameron 		 */
2381edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2382edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2383edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2384edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2385edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2386edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2387edd16368SStephen M. Cameron 				cmd->result);
2388edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2389edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2390edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2391edd16368SStephen M. Cameron 
2392edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2393edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2394edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2395edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2396edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2397edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2398edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2399edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2400edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2401edd16368SStephen M. Cameron 			 * and it's severe enough.
2402edd16368SStephen M. Cameron 			 */
2403edd16368SStephen M. Cameron 
2404edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2405edd16368SStephen M. Cameron 		}
2406edd16368SStephen M. Cameron 		break;
2407edd16368SStephen M. Cameron 
2408edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2409edd16368SStephen M. Cameron 		break;
2410edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2411f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2412f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2413edd16368SStephen M. Cameron 		break;
2414edd16368SStephen M. Cameron 	case CMD_INVALID: {
2415edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2416edd16368SStephen M. Cameron 		print_cmd(cp); */
2417edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2418edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2419edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2420edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2421edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2422edd16368SStephen M. Cameron 		 * missing target. */
2423edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2424edd16368SStephen M. Cameron 	}
2425edd16368SStephen M. Cameron 		break;
2426edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2427256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2428f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2429f42e81e1SStephen Cameron 				cp->Request.CDB);
2430edd16368SStephen M. Cameron 		break;
2431edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2432edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2433f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2434f42e81e1SStephen Cameron 			cp->Request.CDB);
2435edd16368SStephen M. Cameron 		break;
2436edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2437edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2438f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2439f42e81e1SStephen Cameron 			cp->Request.CDB);
2440edd16368SStephen M. Cameron 		break;
2441edd16368SStephen M. Cameron 	case CMD_ABORTED:
2442a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2443a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2444edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2445edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2446f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2447f42e81e1SStephen Cameron 			cp->Request.CDB);
2448edd16368SStephen M. Cameron 		break;
2449edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2450f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2451f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2452f42e81e1SStephen Cameron 			cp->Request.CDB);
2453edd16368SStephen M. Cameron 		break;
2454edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2455edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2456f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2457f42e81e1SStephen Cameron 			cp->Request.CDB);
2458edd16368SStephen M. Cameron 		break;
24591d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
24601d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
24611d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
24621d5e2ed0SStephen M. Cameron 		break;
24639437ac43SStephen Cameron 	case CMD_TMF_STATUS:
24649437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
24659437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
24669437ac43SStephen Cameron 		break;
2467283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2468283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2469283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2470283b4a9bSStephen M. Cameron 		 */
2471283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2472283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2473283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2474283b4a9bSStephen M. Cameron 		break;
2475edd16368SStephen M. Cameron 	default:
2476edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2477edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2478edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2479edd16368SStephen M. Cameron 	}
24808a0ff92cSWebb Scales 
24818a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2482edd16368SStephen M. Cameron }
2483edd16368SStephen M. Cameron 
2484edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2485edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2486edd16368SStephen M. Cameron {
2487edd16368SStephen M. Cameron 	int i;
2488edd16368SStephen M. Cameron 
248950a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
249050a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
249150a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2492edd16368SStephen M. Cameron 				data_direction);
2493edd16368SStephen M. Cameron }
2494edd16368SStephen M. Cameron 
2495a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2496edd16368SStephen M. Cameron 		struct CommandList *cp,
2497edd16368SStephen M. Cameron 		unsigned char *buf,
2498edd16368SStephen M. Cameron 		size_t buflen,
2499edd16368SStephen M. Cameron 		int data_direction)
2500edd16368SStephen M. Cameron {
250101a02ffcSStephen M. Cameron 	u64 addr64;
2502edd16368SStephen M. Cameron 
2503edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2504edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
250550a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2506a2dac136SStephen M. Cameron 		return 0;
2507edd16368SStephen M. Cameron 	}
2508edd16368SStephen M. Cameron 
250950a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2510eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2511a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2512eceaae18SShuah Khan 		cp->Header.SGList = 0;
251350a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2514a2dac136SStephen M. Cameron 		return -1;
2515eceaae18SShuah Khan 	}
251650a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
251750a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
251850a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
251950a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
252050a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2521a2dac136SStephen M. Cameron 	return 0;
2522edd16368SStephen M. Cameron }
2523edd16368SStephen M. Cameron 
252425163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
252525163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
252625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
252725163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2528edd16368SStephen M. Cameron {
2529edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2530edd16368SStephen M. Cameron 
2531edd16368SStephen M. Cameron 	c->waiting = &wait;
253225163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
253325163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
253425163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
253525163bd5SWebb Scales 		wait_for_completion_io(&wait);
253625163bd5SWebb Scales 		return IO_OK;
253725163bd5SWebb Scales 	}
253825163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
253925163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
254025163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
254125163bd5SWebb Scales 		return -ETIMEDOUT;
254225163bd5SWebb Scales 	}
254325163bd5SWebb Scales 	return IO_OK;
254425163bd5SWebb Scales }
254525163bd5SWebb Scales 
254625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
254725163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
254825163bd5SWebb Scales {
254925163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
255025163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
255125163bd5SWebb Scales 		return IO_OK;
255225163bd5SWebb Scales 	}
255325163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2554edd16368SStephen M. Cameron }
2555edd16368SStephen M. Cameron 
2556094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2557094963daSStephen M. Cameron {
2558094963daSStephen M. Cameron 	int cpu;
2559094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2560094963daSStephen M. Cameron 
2561094963daSStephen M. Cameron 	cpu = get_cpu();
2562094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2563094963daSStephen M. Cameron 	rc = *lockup_detected;
2564094963daSStephen M. Cameron 	put_cpu();
2565094963daSStephen M. Cameron 	return rc;
2566094963daSStephen M. Cameron }
2567094963daSStephen M. Cameron 
25689c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
256925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
257025163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2571edd16368SStephen M. Cameron {
25729c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
257325163bd5SWebb Scales 	int rc;
2574edd16368SStephen M. Cameron 
2575edd16368SStephen M. Cameron 	do {
25767630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
257725163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
257825163bd5SWebb Scales 						  timeout_msecs);
257925163bd5SWebb Scales 		if (rc)
258025163bd5SWebb Scales 			break;
2581edd16368SStephen M. Cameron 		retry_count++;
25829c2fc160SStephen M. Cameron 		if (retry_count > 3) {
25839c2fc160SStephen M. Cameron 			msleep(backoff_time);
25849c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
25859c2fc160SStephen M. Cameron 				backoff_time *= 2;
25869c2fc160SStephen M. Cameron 		}
2587852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
25889c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
25899c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2590edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
259125163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
259225163bd5SWebb Scales 		rc = -EIO;
259325163bd5SWebb Scales 	return rc;
2594edd16368SStephen M. Cameron }
2595edd16368SStephen M. Cameron 
2596d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2597d1e8beacSStephen M. Cameron 				struct CommandList *c)
2598edd16368SStephen M. Cameron {
2599d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2600d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2601edd16368SStephen M. Cameron 
2602d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2603d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2604d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2605d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2606d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2607d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2608d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2609d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2610d1e8beacSStephen M. Cameron }
2611d1e8beacSStephen M. Cameron 
2612d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2613d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2614d1e8beacSStephen M. Cameron {
2615d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2616d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
26179437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
26189437ac43SStephen Cameron 	int sense_len;
2619d1e8beacSStephen M. Cameron 
2620edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2621edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26229437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
26239437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
26249437ac43SStephen Cameron 		else
26259437ac43SStephen Cameron 			sense_len = ei->SenseLen;
26269437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
26279437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2628d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2629d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
26309437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
26319437ac43SStephen Cameron 				sense_key, asc, ascq);
2632d1e8beacSStephen M. Cameron 		else
26339437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2634edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2635edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2636edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2637edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2638edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2639edd16368SStephen M. Cameron 		break;
2640edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2641edd16368SStephen M. Cameron 		break;
2642edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2643d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2644edd16368SStephen M. Cameron 		break;
2645edd16368SStephen M. Cameron 	case CMD_INVALID: {
2646edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2647edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2648edd16368SStephen M. Cameron 		 */
2649d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2650d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2651edd16368SStephen M. Cameron 		}
2652edd16368SStephen M. Cameron 		break;
2653edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2654d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2655edd16368SStephen M. Cameron 		break;
2656edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2657d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2658edd16368SStephen M. Cameron 		break;
2659edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2660d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2661edd16368SStephen M. Cameron 		break;
2662edd16368SStephen M. Cameron 	case CMD_ABORTED:
2663d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2664edd16368SStephen M. Cameron 		break;
2665edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2666d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2667edd16368SStephen M. Cameron 		break;
2668edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2669d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2670edd16368SStephen M. Cameron 		break;
2671edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2672d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2673edd16368SStephen M. Cameron 		break;
26741d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2675d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
26761d5e2ed0SStephen M. Cameron 		break;
267725163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
267825163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
267925163bd5SWebb Scales 		break;
2680edd16368SStephen M. Cameron 	default:
2681d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2682d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2683edd16368SStephen M. Cameron 				ei->CommandStatus);
2684edd16368SStephen M. Cameron 	}
2685edd16368SStephen M. Cameron }
2686edd16368SStephen M. Cameron 
2687edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2688b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2689edd16368SStephen M. Cameron 			unsigned char bufsize)
2690edd16368SStephen M. Cameron {
2691edd16368SStephen M. Cameron 	int rc = IO_OK;
2692edd16368SStephen M. Cameron 	struct CommandList *c;
2693edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2694edd16368SStephen M. Cameron 
269545fcb86eSStephen Cameron 	c = cmd_alloc(h);
2696edd16368SStephen M. Cameron 
2697a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2698a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2699a2dac136SStephen M. Cameron 		rc = -1;
2700a2dac136SStephen M. Cameron 		goto out;
2701a2dac136SStephen M. Cameron 	}
270225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
270325163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
270425163bd5SWebb Scales 	if (rc)
270525163bd5SWebb Scales 		goto out;
2706edd16368SStephen M. Cameron 	ei = c->err_info;
2707edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2708d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2709edd16368SStephen M. Cameron 		rc = -1;
2710edd16368SStephen M. Cameron 	}
2711a2dac136SStephen M. Cameron out:
271245fcb86eSStephen Cameron 	cmd_free(h, c);
2713edd16368SStephen M. Cameron 	return rc;
2714edd16368SStephen M. Cameron }
2715edd16368SStephen M. Cameron 
2716bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
271725163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2718edd16368SStephen M. Cameron {
2719edd16368SStephen M. Cameron 	int rc = IO_OK;
2720edd16368SStephen M. Cameron 	struct CommandList *c;
2721edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2722edd16368SStephen M. Cameron 
272345fcb86eSStephen Cameron 	c = cmd_alloc(h);
2724edd16368SStephen M. Cameron 
2725edd16368SStephen M. Cameron 
2726a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2727bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2728bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2729bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
273025163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
273125163bd5SWebb Scales 	if (rc) {
273225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
273325163bd5SWebb Scales 		goto out;
273425163bd5SWebb Scales 	}
2735edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2736edd16368SStephen M. Cameron 
2737edd16368SStephen M. Cameron 	ei = c->err_info;
2738edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2739d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2740edd16368SStephen M. Cameron 		rc = -1;
2741edd16368SStephen M. Cameron 	}
274225163bd5SWebb Scales out:
274345fcb86eSStephen Cameron 	cmd_free(h, c);
2744edd16368SStephen M. Cameron 	return rc;
2745edd16368SStephen M. Cameron }
2746edd16368SStephen M. Cameron 
2747d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2748d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2749d604f533SWebb Scales 			       unsigned char *scsi3addr)
2750d604f533SWebb Scales {
2751d604f533SWebb Scales 	int i;
2752d604f533SWebb Scales 	bool match = false;
2753d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2754d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2755d604f533SWebb Scales 
2756d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2757d604f533SWebb Scales 		return false;
2758d604f533SWebb Scales 
2759d604f533SWebb Scales 	switch (c->cmd_type) {
2760d604f533SWebb Scales 	case CMD_SCSI:
2761d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2762d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2763d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2764d604f533SWebb Scales 		break;
2765d604f533SWebb Scales 
2766d604f533SWebb Scales 	case CMD_IOACCEL1:
2767d604f533SWebb Scales 	case CMD_IOACCEL2:
2768d604f533SWebb Scales 		if (c->phys_disk == dev) {
2769d604f533SWebb Scales 			/* HBA mode match */
2770d604f533SWebb Scales 			match = true;
2771d604f533SWebb Scales 		} else {
2772d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2773d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2774d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2775d604f533SWebb Scales 			 * instead. */
2776d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2777d604f533SWebb Scales 				/* FIXME: an alternate test might be
2778d604f533SWebb Scales 				 *
2779d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2780d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2781d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2782d604f533SWebb Scales 			}
2783d604f533SWebb Scales 		}
2784d604f533SWebb Scales 		break;
2785d604f533SWebb Scales 
2786d604f533SWebb Scales 	case IOACCEL2_TMF:
2787d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2788d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2789d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2790d604f533SWebb Scales 		}
2791d604f533SWebb Scales 		break;
2792d604f533SWebb Scales 
2793d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2794d604f533SWebb Scales 		match = false;
2795d604f533SWebb Scales 		break;
2796d604f533SWebb Scales 
2797d604f533SWebb Scales 	default:
2798d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2799d604f533SWebb Scales 			c->cmd_type);
2800d604f533SWebb Scales 		BUG();
2801d604f533SWebb Scales 	}
2802d604f533SWebb Scales 
2803d604f533SWebb Scales 	return match;
2804d604f533SWebb Scales }
2805d604f533SWebb Scales 
2806d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2807d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2808d604f533SWebb Scales {
2809d604f533SWebb Scales 	int i;
2810d604f533SWebb Scales 	int rc = 0;
2811d604f533SWebb Scales 
2812d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2813d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2814d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2815d604f533SWebb Scales 		return -EINTR;
2816d604f533SWebb Scales 	}
2817d604f533SWebb Scales 
2818d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2819d604f533SWebb Scales 
2820d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2821d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2822d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2823d604f533SWebb Scales 
2824d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2825d604f533SWebb Scales 			unsigned long flags;
2826d604f533SWebb Scales 
2827d604f533SWebb Scales 			/*
2828d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2829d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2830d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2831d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2832d604f533SWebb Scales 			 */
2833d604f533SWebb Scales 			c->reset_pending = dev;
2834d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2835d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2836d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2837d604f533SWebb Scales 			else
2838d604f533SWebb Scales 				c->reset_pending = NULL;
2839d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2840d604f533SWebb Scales 		}
2841d604f533SWebb Scales 
2842d604f533SWebb Scales 		cmd_free(h, c);
2843d604f533SWebb Scales 	}
2844d604f533SWebb Scales 
2845d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2846d604f533SWebb Scales 	if (!rc)
2847d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2848d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2849d604f533SWebb Scales 			lockup_detected(h));
2850d604f533SWebb Scales 
2851d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2852d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2853d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2854d604f533SWebb Scales 		rc = -ENODEV;
2855d604f533SWebb Scales 	}
2856d604f533SWebb Scales 
2857d604f533SWebb Scales 	if (unlikely(rc))
2858d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2859d604f533SWebb Scales 
2860d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2861d604f533SWebb Scales 	return rc;
2862d604f533SWebb Scales }
2863d604f533SWebb Scales 
2864edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2865edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2866edd16368SStephen M. Cameron {
2867edd16368SStephen M. Cameron 	int rc;
2868edd16368SStephen M. Cameron 	unsigned char *buf;
2869edd16368SStephen M. Cameron 
2870edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2871edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2872edd16368SStephen M. Cameron 	if (!buf)
2873edd16368SStephen M. Cameron 		return;
2874b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2875edd16368SStephen M. Cameron 	if (rc == 0)
2876edd16368SStephen M. Cameron 		*raid_level = buf[8];
2877edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2878edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2879edd16368SStephen M. Cameron 	kfree(buf);
2880edd16368SStephen M. Cameron 	return;
2881edd16368SStephen M. Cameron }
2882edd16368SStephen M. Cameron 
2883283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2884283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2885283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2886283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2887283b4a9bSStephen M. Cameron {
2888283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2889283b4a9bSStephen M. Cameron 	int map, row, col;
2890283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2891283b4a9bSStephen M. Cameron 
2892283b4a9bSStephen M. Cameron 	if (rc != 0)
2893283b4a9bSStephen M. Cameron 		return;
2894283b4a9bSStephen M. Cameron 
28952ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
28962ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
28972ba8bfc8SStephen M. Cameron 		return;
28982ba8bfc8SStephen M. Cameron 
2899283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2900283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2901283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2902283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2903283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2904283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2905283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2906283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2907283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2908283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2909283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2910283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2911283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2912283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2913283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2914283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2915283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2916283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2917283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2918283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2919283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2920283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2921283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2922283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
29232b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2924dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
29252b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
29262b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
29272b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2928dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2929dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2930283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2931283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2932283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2933283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2934283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2935283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2936283b4a9bSStephen M. Cameron 			disks_per_row =
2937283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2938283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2939283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2940283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2941283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2942283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2943283b4a9bSStephen M. Cameron 			disks_per_row =
2944283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2945283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2946283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2947283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2948283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2949283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2950283b4a9bSStephen M. Cameron 		}
2951283b4a9bSStephen M. Cameron 	}
2952283b4a9bSStephen M. Cameron }
2953283b4a9bSStephen M. Cameron #else
2954283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2955283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2956283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2957283b4a9bSStephen M. Cameron {
2958283b4a9bSStephen M. Cameron }
2959283b4a9bSStephen M. Cameron #endif
2960283b4a9bSStephen M. Cameron 
2961283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2962283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2963283b4a9bSStephen M. Cameron {
2964283b4a9bSStephen M. Cameron 	int rc = 0;
2965283b4a9bSStephen M. Cameron 	struct CommandList *c;
2966283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2967283b4a9bSStephen M. Cameron 
296845fcb86eSStephen Cameron 	c = cmd_alloc(h);
2969bf43caf3SRobert Elliott 
2970283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2971283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2972283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
29732dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
29742dd02d74SRobert Elliott 		cmd_free(h, c);
29752dd02d74SRobert Elliott 		return -1;
2976283b4a9bSStephen M. Cameron 	}
297725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
297825163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
297925163bd5SWebb Scales 	if (rc)
298025163bd5SWebb Scales 		goto out;
2981283b4a9bSStephen M. Cameron 	ei = c->err_info;
2982283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2983d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
298425163bd5SWebb Scales 		rc = -1;
298525163bd5SWebb Scales 		goto out;
2986283b4a9bSStephen M. Cameron 	}
298745fcb86eSStephen Cameron 	cmd_free(h, c);
2988283b4a9bSStephen M. Cameron 
2989283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2990283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2991283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2992283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2993283b4a9bSStephen M. Cameron 		rc = -1;
2994283b4a9bSStephen M. Cameron 	}
2995283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2996283b4a9bSStephen M. Cameron 	return rc;
299725163bd5SWebb Scales out:
299825163bd5SWebb Scales 	cmd_free(h, c);
299925163bd5SWebb Scales 	return rc;
3000283b4a9bSStephen M. Cameron }
3001283b4a9bSStephen M. Cameron 
300203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
300303383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
300403383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
300503383736SDon Brace {
300603383736SDon Brace 	int rc = IO_OK;
300703383736SDon Brace 	struct CommandList *c;
300803383736SDon Brace 	struct ErrorInfo *ei;
300903383736SDon Brace 
301003383736SDon Brace 	c = cmd_alloc(h);
301103383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
301203383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
301303383736SDon Brace 	if (rc)
301403383736SDon Brace 		goto out;
301503383736SDon Brace 
301603383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
301703383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
301803383736SDon Brace 
301925163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
302025163bd5SWebb Scales 						NO_TIMEOUT);
302103383736SDon Brace 	ei = c->err_info;
302203383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
302303383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
302403383736SDon Brace 		rc = -1;
302503383736SDon Brace 	}
302603383736SDon Brace out:
302703383736SDon Brace 	cmd_free(h, c);
302803383736SDon Brace 	return rc;
302903383736SDon Brace }
303003383736SDon Brace 
30311b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
30321b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
30331b70150aSStephen M. Cameron {
30341b70150aSStephen M. Cameron 	int rc;
30351b70150aSStephen M. Cameron 	int i;
30361b70150aSStephen M. Cameron 	int pages;
30371b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
30381b70150aSStephen M. Cameron 
30391b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
30401b70150aSStephen M. Cameron 	if (!buf)
30411b70150aSStephen M. Cameron 		return 0;
30421b70150aSStephen M. Cameron 
30431b70150aSStephen M. Cameron 	/* Get the size of the page list first */
30441b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30451b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30461b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
30471b70150aSStephen M. Cameron 	if (rc != 0)
30481b70150aSStephen M. Cameron 		goto exit_unsupported;
30491b70150aSStephen M. Cameron 	pages = buf[3];
30501b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
30511b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
30521b70150aSStephen M. Cameron 	else
30531b70150aSStephen M. Cameron 		bufsize = 255;
30541b70150aSStephen M. Cameron 
30551b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
30561b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30571b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30581b70150aSStephen M. Cameron 				buf, bufsize);
30591b70150aSStephen M. Cameron 	if (rc != 0)
30601b70150aSStephen M. Cameron 		goto exit_unsupported;
30611b70150aSStephen M. Cameron 
30621b70150aSStephen M. Cameron 	pages = buf[3];
30631b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
30641b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
30651b70150aSStephen M. Cameron 			goto exit_supported;
30661b70150aSStephen M. Cameron exit_unsupported:
30671b70150aSStephen M. Cameron 	kfree(buf);
30681b70150aSStephen M. Cameron 	return 0;
30691b70150aSStephen M. Cameron exit_supported:
30701b70150aSStephen M. Cameron 	kfree(buf);
30711b70150aSStephen M. Cameron 	return 1;
30721b70150aSStephen M. Cameron }
30731b70150aSStephen M. Cameron 
3074283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3075283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3076283b4a9bSStephen M. Cameron {
3077283b4a9bSStephen M. Cameron 	int rc;
3078283b4a9bSStephen M. Cameron 	unsigned char *buf;
3079283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3080283b4a9bSStephen M. Cameron 
3081283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3082283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
308341ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3084283b4a9bSStephen M. Cameron 
3085283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3086283b4a9bSStephen M. Cameron 	if (!buf)
3087283b4a9bSStephen M. Cameron 		return;
30881b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
30891b70150aSStephen M. Cameron 		goto out;
3090283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3091b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3092283b4a9bSStephen M. Cameron 	if (rc != 0)
3093283b4a9bSStephen M. Cameron 		goto out;
3094283b4a9bSStephen M. Cameron 
3095283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3096283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3097283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3098283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3099283b4a9bSStephen M. Cameron 	this_device->offload_config =
3100283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3101283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3102283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3103283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3104283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3105283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3106283b4a9bSStephen M. Cameron 	}
310741ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3108283b4a9bSStephen M. Cameron out:
3109283b4a9bSStephen M. Cameron 	kfree(buf);
3110283b4a9bSStephen M. Cameron 	return;
3111283b4a9bSStephen M. Cameron }
3112283b4a9bSStephen M. Cameron 
3113edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3114edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
3115edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
3116edd16368SStephen M. Cameron {
3117edd16368SStephen M. Cameron 	int rc;
3118edd16368SStephen M. Cameron 	unsigned char *buf;
3119edd16368SStephen M. Cameron 
3120edd16368SStephen M. Cameron 	if (buflen > 16)
3121edd16368SStephen M. Cameron 		buflen = 16;
3122edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3123edd16368SStephen M. Cameron 	if (!buf)
3124a84d794dSStephen M. Cameron 		return -ENOMEM;
3125b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3126edd16368SStephen M. Cameron 	if (rc == 0)
3127edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
3128edd16368SStephen M. Cameron 	kfree(buf);
3129edd16368SStephen M. Cameron 	return rc != 0;
3130edd16368SStephen M. Cameron }
3131edd16368SStephen M. Cameron 
3132edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
313303383736SDon Brace 		void *buf, int bufsize,
3134edd16368SStephen M. Cameron 		int extended_response)
3135edd16368SStephen M. Cameron {
3136edd16368SStephen M. Cameron 	int rc = IO_OK;
3137edd16368SStephen M. Cameron 	struct CommandList *c;
3138edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3139edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3140edd16368SStephen M. Cameron 
314145fcb86eSStephen Cameron 	c = cmd_alloc(h);
3142bf43caf3SRobert Elliott 
3143e89c0ae7SStephen M. Cameron 	/* address the controller */
3144e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3145a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3146a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3147a2dac136SStephen M. Cameron 		rc = -1;
3148a2dac136SStephen M. Cameron 		goto out;
3149a2dac136SStephen M. Cameron 	}
3150edd16368SStephen M. Cameron 	if (extended_response)
3151edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
315225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
315325163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
315425163bd5SWebb Scales 	if (rc)
315525163bd5SWebb Scales 		goto out;
3156edd16368SStephen M. Cameron 	ei = c->err_info;
3157edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3158edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3159d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3160edd16368SStephen M. Cameron 		rc = -1;
3161283b4a9bSStephen M. Cameron 	} else {
316203383736SDon Brace 		struct ReportLUNdata *rld = buf;
316303383736SDon Brace 
316403383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3165283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3166283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3167283b4a9bSStephen M. Cameron 				extended_response,
316803383736SDon Brace 				rld->extended_response_flag);
3169283b4a9bSStephen M. Cameron 			rc = -1;
3170283b4a9bSStephen M. Cameron 		}
3171edd16368SStephen M. Cameron 	}
3172a2dac136SStephen M. Cameron out:
317345fcb86eSStephen Cameron 	cmd_free(h, c);
3174edd16368SStephen M. Cameron 	return rc;
3175edd16368SStephen M. Cameron }
3176edd16368SStephen M. Cameron 
3177edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
317803383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3179edd16368SStephen M. Cameron {
318003383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
318103383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3182edd16368SStephen M. Cameron }
3183edd16368SStephen M. Cameron 
3184edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3185edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3186edd16368SStephen M. Cameron {
3187edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3188edd16368SStephen M. Cameron }
3189edd16368SStephen M. Cameron 
3190edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3191edd16368SStephen M. Cameron 	int bus, int target, int lun)
3192edd16368SStephen M. Cameron {
3193edd16368SStephen M. Cameron 	device->bus = bus;
3194edd16368SStephen M. Cameron 	device->target = target;
3195edd16368SStephen M. Cameron 	device->lun = lun;
3196edd16368SStephen M. Cameron }
3197edd16368SStephen M. Cameron 
31989846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
31999846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
32009846590eSStephen M. Cameron 					unsigned char scsi3addr[])
32019846590eSStephen M. Cameron {
32029846590eSStephen M. Cameron 	int rc;
32039846590eSStephen M. Cameron 	int status;
32049846590eSStephen M. Cameron 	int size;
32059846590eSStephen M. Cameron 	unsigned char *buf;
32069846590eSStephen M. Cameron 
32079846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
32089846590eSStephen M. Cameron 	if (!buf)
32099846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
32109846590eSStephen M. Cameron 
32119846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
321224a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
32139846590eSStephen M. Cameron 		goto exit_failed;
32149846590eSStephen M. Cameron 
32159846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
32169846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32179846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
321824a4b078SStephen M. Cameron 	if (rc != 0)
32199846590eSStephen M. Cameron 		goto exit_failed;
32209846590eSStephen M. Cameron 	size = buf[3];
32219846590eSStephen M. Cameron 
32229846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
32239846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32249846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
322524a4b078SStephen M. Cameron 	if (rc != 0)
32269846590eSStephen M. Cameron 		goto exit_failed;
32279846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
32289846590eSStephen M. Cameron 
32299846590eSStephen M. Cameron 	kfree(buf);
32309846590eSStephen M. Cameron 	return status;
32319846590eSStephen M. Cameron exit_failed:
32329846590eSStephen M. Cameron 	kfree(buf);
32339846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
32349846590eSStephen M. Cameron }
32359846590eSStephen M. Cameron 
32369846590eSStephen M. Cameron /* Determine offline status of a volume.
32379846590eSStephen M. Cameron  * Return either:
32389846590eSStephen M. Cameron  *  0 (not offline)
323967955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
32409846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
32419846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
32429846590eSStephen M. Cameron  */
324367955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
32449846590eSStephen M. Cameron 					unsigned char scsi3addr[])
32459846590eSStephen M. Cameron {
32469846590eSStephen M. Cameron 	struct CommandList *c;
32479437ac43SStephen Cameron 	unsigned char *sense;
32489437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
32499437ac43SStephen Cameron 	int sense_len;
325025163bd5SWebb Scales 	int rc, ldstat = 0;
32519846590eSStephen M. Cameron 	u16 cmd_status;
32529846590eSStephen M. Cameron 	u8 scsi_status;
32539846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
32549846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
32559846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
32569846590eSStephen M. Cameron 
32579846590eSStephen M. Cameron 	c = cmd_alloc(h);
3258bf43caf3SRobert Elliott 
32599846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
326025163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
326125163bd5SWebb Scales 	if (rc) {
326225163bd5SWebb Scales 		cmd_free(h, c);
326325163bd5SWebb Scales 		return 0;
326425163bd5SWebb Scales 	}
32659846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
32669437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
32679437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
32689437ac43SStephen Cameron 	else
32699437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
32709437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
32719846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
32729846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
32739846590eSStephen M. Cameron 	cmd_free(h, c);
32749846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
32759846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
32769846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
32779846590eSStephen M. Cameron 		sense_key != NOT_READY ||
32789846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
32799846590eSStephen M. Cameron 		return 0;
32809846590eSStephen M. Cameron 	}
32819846590eSStephen M. Cameron 
32829846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
32839846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
32849846590eSStephen M. Cameron 
32859846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
32869846590eSStephen M. Cameron 	switch (ldstat) {
32879846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
32885ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
32899846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
32909846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
32919846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
32929846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
32939846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
32949846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
32959846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
32969846590eSStephen M. Cameron 		return ldstat;
32979846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
32989846590eSStephen M. Cameron 		/* If VPD status page isn't available,
32999846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
33009846590eSStephen M. Cameron 		 */
33019846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
33029846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
33039846590eSStephen M. Cameron 			return ldstat;
33049846590eSStephen M. Cameron 		break;
33059846590eSStephen M. Cameron 	default:
33069846590eSStephen M. Cameron 		break;
33079846590eSStephen M. Cameron 	}
33089846590eSStephen M. Cameron 	return 0;
33099846590eSStephen M. Cameron }
33109846590eSStephen M. Cameron 
33119b5c48c2SStephen Cameron /*
33129b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
33139b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
33149b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
33159b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
33169b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
33179b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
33189b5c48c2SStephen Cameron  */
33199b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
33209b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
33219b5c48c2SStephen Cameron {
33229b5c48c2SStephen Cameron 	struct CommandList *c;
33239b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
33249b5c48c2SStephen Cameron 	int rc = 0;
33259b5c48c2SStephen Cameron 
33269b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
33279b5c48c2SStephen Cameron 
33289b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
33299b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
33309b5c48c2SStephen Cameron 		return 1;
33319b5c48c2SStephen Cameron 
33329b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3333bf43caf3SRobert Elliott 
33349b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
33359b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
33369b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
33379b5c48c2SStephen Cameron 	ei = c->err_info;
33389b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
33399b5c48c2SStephen Cameron 	case CMD_INVALID:
33409b5c48c2SStephen Cameron 		rc = 0;
33419b5c48c2SStephen Cameron 		break;
33429b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
33439b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
33449b5c48c2SStephen Cameron 		rc = 1;
33459b5c48c2SStephen Cameron 		break;
33469437ac43SStephen Cameron 	case CMD_TMF_STATUS:
33479437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
33489437ac43SStephen Cameron 		break;
33499b5c48c2SStephen Cameron 	default:
33509b5c48c2SStephen Cameron 		rc = 0;
33519b5c48c2SStephen Cameron 		break;
33529b5c48c2SStephen Cameron 	}
33539b5c48c2SStephen Cameron 	cmd_free(h, c);
33549b5c48c2SStephen Cameron 	return rc;
33559b5c48c2SStephen Cameron }
33569b5c48c2SStephen Cameron 
3357edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
33580b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
33590b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3360edd16368SStephen M. Cameron {
33610b0e1d6cSStephen M. Cameron 
33620b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
33630b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
33640b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
33650b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
33660b0e1d6cSStephen M. Cameron 
3367ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
33680b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3369edd16368SStephen M. Cameron 
3370ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3371edd16368SStephen M. Cameron 	if (!inq_buff)
3372edd16368SStephen M. Cameron 		goto bail_out;
3373edd16368SStephen M. Cameron 
3374edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3375edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3376edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3377edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3378edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3379edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3380edd16368SStephen M. Cameron 		goto bail_out;
3381edd16368SStephen M. Cameron 	}
3382edd16368SStephen M. Cameron 
3383edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3384edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3385edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3386edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3387edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3388edd16368SStephen M. Cameron 		sizeof(this_device->model));
3389edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3390edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3391edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
3392edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3393edd16368SStephen M. Cameron 
3394edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3395283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
339667955ba3SStephen M. Cameron 		int volume_offline;
339767955ba3SStephen M. Cameron 
3398edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3399283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3400283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
340167955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
340267955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
340367955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
340467955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3405283b4a9bSStephen M. Cameron 	} else {
3406edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3407283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3408283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
340941ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3410a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
34119846590eSStephen M. Cameron 		this_device->volume_offline = 0;
341203383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3413283b4a9bSStephen M. Cameron 	}
3414edd16368SStephen M. Cameron 
34150b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
34160b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
34170b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
34180b0e1d6cSStephen M. Cameron 		 */
34190b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
34200b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
34210b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
34220b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
34230b0e1d6cSStephen M. Cameron 	}
3424edd16368SStephen M. Cameron 	kfree(inq_buff);
3425edd16368SStephen M. Cameron 	return 0;
3426edd16368SStephen M. Cameron 
3427edd16368SStephen M. Cameron bail_out:
3428edd16368SStephen M. Cameron 	kfree(inq_buff);
3429edd16368SStephen M. Cameron 	return 1;
3430edd16368SStephen M. Cameron }
3431edd16368SStephen M. Cameron 
34329b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
34339b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
34349b5c48c2SStephen Cameron {
34359b5c48c2SStephen Cameron 	unsigned long flags;
34369b5c48c2SStephen Cameron 	int rc, entry;
34379b5c48c2SStephen Cameron 	/*
34389b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
34399b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
34409b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
34419b5c48c2SStephen Cameron 	 */
34429b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
34439b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
34449b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
34459b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
34469b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
34479b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34489b5c48c2SStephen Cameron 	} else {
34499b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34509b5c48c2SStephen Cameron 		dev->supports_aborts =
34519b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
34529b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
34539b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
34549b5c48c2SStephen Cameron 	}
34559b5c48c2SStephen Cameron }
34569b5c48c2SStephen Cameron 
34574f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
3458edd16368SStephen M. Cameron 	"MSA2012",
3459edd16368SStephen M. Cameron 	"MSA2024",
3460edd16368SStephen M. Cameron 	"MSA2312",
3461edd16368SStephen M. Cameron 	"MSA2324",
3462fda38518SStephen M. Cameron 	"P2000 G3 SAS",
3463e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
3464edd16368SStephen M. Cameron 	NULL,
3465edd16368SStephen M. Cameron };
3466edd16368SStephen M. Cameron 
34674f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
3468edd16368SStephen M. Cameron {
3469edd16368SStephen M. Cameron 	int i;
3470edd16368SStephen M. Cameron 
34714f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
34724f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
34734f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
3474edd16368SStephen M. Cameron 			return 1;
3475edd16368SStephen M. Cameron 	return 0;
3476edd16368SStephen M. Cameron }
3477edd16368SStephen M. Cameron 
3478edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
34794f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
3480edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
3481edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3482edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3483edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3484edd16368SStephen M. Cameron  */
3485edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
34861f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3487edd16368SStephen M. Cameron {
34881f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
3489edd16368SStephen M. Cameron 
34901f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
34911f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
34921f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
34931f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
34941f310bdeSStephen M. Cameron 		else
34951f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
34961f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
34971f310bdeSStephen M. Cameron 		return;
34981f310bdeSStephen M. Cameron 	}
34991f310bdeSStephen M. Cameron 	/* It's a logical device */
35004f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
35014f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
3502339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
35031f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
3504339b2b14SStephen M. Cameron 		 */
35051f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
35061f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
35071f310bdeSStephen M. Cameron 		return;
3508339b2b14SStephen M. Cameron 	}
35091f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
3510edd16368SStephen M. Cameron }
3511edd16368SStephen M. Cameron 
3512edd16368SStephen M. Cameron /*
3513edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
35144f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
3515edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
3516edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
3517edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
3518edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
3519edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
3520edd16368SStephen M. Cameron  * lun 0 assigned.
3521edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
3522edd16368SStephen M. Cameron  */
35234f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
3524edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
352501a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
35264f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
3527edd16368SStephen M. Cameron {
3528edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3529edd16368SStephen M. Cameron 
35301f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
3531edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
3532edd16368SStephen M. Cameron 
3533edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
3534edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
3535edd16368SStephen M. Cameron 
35364f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
35374f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
3538edd16368SStephen M. Cameron 
35391f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
3540edd16368SStephen M. Cameron 		return 0;
3541edd16368SStephen M. Cameron 
3542c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
35431f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
3544edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
3545edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
3546edd16368SStephen M. Cameron 
3547339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
3548339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
3549339b2b14SStephen M. Cameron 
35504f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
3551aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
3552aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
3553edd16368SStephen M. Cameron 			"configuration.");
3554edd16368SStephen M. Cameron 		return 0;
3555edd16368SStephen M. Cameron 	}
3556edd16368SStephen M. Cameron 
35570b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
3558edd16368SStephen M. Cameron 		return 0;
35594f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
35601f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
35611f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
35629b5c48c2SStephen Cameron 	hpsa_update_device_supports_aborts(h, this_device, scsi3addr);
35631f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
3564edd16368SStephen M. Cameron 	return 1;
3565edd16368SStephen M. Cameron }
3566edd16368SStephen M. Cameron 
3567edd16368SStephen M. Cameron /*
356854b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
356954b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
357054b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
357154b6e9e9SScott Teel  *	3. Return:
357254b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
357354b6e9e9SScott Teel  *		0 if no matching physical disk was found.
357454b6e9e9SScott Teel  */
357554b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
357654b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
357754b6e9e9SScott Teel {
357841ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
357941ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
358041ce4c35SStephen Cameron 	unsigned long flags;
358154b6e9e9SScott Teel 	int i;
358254b6e9e9SScott Teel 
358341ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
358441ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
358541ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
358641ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
358741ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
358841ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
358954b6e9e9SScott Teel 			return 1;
359054b6e9e9SScott Teel 		}
359141ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
359241ce4c35SStephen Cameron 	return 0;
359341ce4c35SStephen Cameron }
359441ce4c35SStephen Cameron 
359554b6e9e9SScott Teel /*
3596edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3597edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3598edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3599edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3600edd16368SStephen M. Cameron  */
3601edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
360203383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
360301a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3604edd16368SStephen M. Cameron {
360503383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3606edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3607edd16368SStephen M. Cameron 		return -1;
3608edd16368SStephen M. Cameron 	}
360903383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3610edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
361103383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
361203383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3613edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3614edd16368SStephen M. Cameron 	}
361503383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3616edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3617edd16368SStephen M. Cameron 		return -1;
3618edd16368SStephen M. Cameron 	}
36196df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3620edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3621edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3622edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3623edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3624edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3625edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3626edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3627edd16368SStephen M. Cameron 	}
3628edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3629edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3630edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3631edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3632edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3633edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3634edd16368SStephen M. Cameron 	}
3635edd16368SStephen M. Cameron 	return 0;
3636edd16368SStephen M. Cameron }
3637edd16368SStephen M. Cameron 
363842a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
363942a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3640a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3641339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3642339b2b14SStephen M. Cameron {
3643339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3644339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3645339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3646339b2b14SStephen M. Cameron 	 */
3647339b2b14SStephen M. Cameron 
3648339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3649339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3650339b2b14SStephen M. Cameron 
3651339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3652339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3653339b2b14SStephen M. Cameron 
3654339b2b14SStephen M. Cameron 	if (i < logicals_start)
3655d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3656d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3657339b2b14SStephen M. Cameron 
3658339b2b14SStephen M. Cameron 	if (i < last_device)
3659339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3660339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3661339b2b14SStephen M. Cameron 	BUG();
3662339b2b14SStephen M. Cameron 	return NULL;
3663339b2b14SStephen M. Cameron }
3664339b2b14SStephen M. Cameron 
366503383736SDon Brace /* get physical drive ioaccel handle and queue depth */
366603383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
366703383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
366803383736SDon Brace 		u8 *lunaddrbytes,
366903383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
367003383736SDon Brace {
367103383736SDon Brace 	int rc;
367203383736SDon Brace 	struct ext_report_lun_entry *rle =
367303383736SDon Brace 		(struct ext_report_lun_entry *) lunaddrbytes;
367403383736SDon Brace 
367503383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3676a3144e0bSJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle)
3677a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
367803383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
367903383736SDon Brace 	rc = hpsa_bmic_id_physical_device(h, lunaddrbytes,
368003383736SDon Brace 			GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys,
368103383736SDon Brace 			sizeof(*id_phys));
368203383736SDon Brace 	if (!rc)
368303383736SDon Brace 		/* Reserve space for FW operations */
368403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
368503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
368603383736SDon Brace 		dev->queue_depth =
368703383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
368803383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
368903383736SDon Brace 	else
369003383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
369103383736SDon Brace }
369203383736SDon Brace 
36938270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
36948270b862SJoe Handzik 	u8 *lunaddrbytes,
36958270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
36968270b862SJoe Handzik {
36978270b862SJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes)
36988270b862SJoe Handzik 		&& this_device->ioaccel_handle)
36998270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
37008270b862SJoe Handzik 
37018270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
37028270b862SJoe Handzik 		&id_phys->active_path_number,
37038270b862SJoe Handzik 		sizeof(this_device->active_path_index));
37048270b862SJoe Handzik 	memcpy(&this_device->path_map,
37058270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
37068270b862SJoe Handzik 		sizeof(this_device->path_map));
37078270b862SJoe Handzik 	memcpy(&this_device->box,
37088270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
37098270b862SJoe Handzik 		sizeof(this_device->box));
37108270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
37118270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
37128270b862SJoe Handzik 		sizeof(this_device->phys_connector));
37138270b862SJoe Handzik 	memcpy(&this_device->bay,
37148270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
37158270b862SJoe Handzik 		sizeof(this_device->bay));
37168270b862SJoe Handzik }
37178270b862SJoe Handzik 
37188aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
3719edd16368SStephen M. Cameron {
3720edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3721edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3722edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3723edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3724edd16368SStephen M. Cameron 	 *
3725edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3726edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3727edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3728edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3729edd16368SStephen M. Cameron 	 */
3730a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3731edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
373203383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
373301a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
373401a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
373501a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3736edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3737edd16368SStephen M. Cameron 	int ncurrent = 0;
37384f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3739339b2b14SStephen M. Cameron 	int raid_ctlr_position;
3740aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3741edd16368SStephen M. Cameron 
3742cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
374392084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
374492084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3745edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
374603383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3747edd16368SStephen M. Cameron 
374803383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
374903383736SDon Brace 		!tmpdevice || !id_phys) {
3750edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3751edd16368SStephen M. Cameron 		goto out;
3752edd16368SStephen M. Cameron 	}
3753edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3754edd16368SStephen M. Cameron 
3755*853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
3756*853633e8SDon Brace 
375703383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
3758*853633e8SDon Brace 			logdev_list, &nlogicals)) {
3759*853633e8SDon Brace 		h->drv_req_rescan = 1;
3760edd16368SStephen M. Cameron 		goto out;
3761*853633e8SDon Brace 	}
3762edd16368SStephen M. Cameron 
3763aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3764aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3765aca4a520SScott Teel 	 * controller.
3766edd16368SStephen M. Cameron 	 */
3767aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3768edd16368SStephen M. Cameron 
3769edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3770edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3771b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3772b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3773b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3774b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3775b7ec021fSScott Teel 			break;
3776b7ec021fSScott Teel 		}
3777b7ec021fSScott Teel 
3778edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3779edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3780edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3781edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3782*853633e8SDon Brace 			h->drv_req_rescan = 1;
3783edd16368SStephen M. Cameron 			goto out;
3784edd16368SStephen M. Cameron 		}
3785edd16368SStephen M. Cameron 		ndev_allocated++;
3786edd16368SStephen M. Cameron 	}
3787edd16368SStephen M. Cameron 
37888645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3789339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3790339b2b14SStephen M. Cameron 	else
3791339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3792339b2b14SStephen M. Cameron 
3793edd16368SStephen M. Cameron 	/* adjust our table of devices */
37944f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3795edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
37960b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3797edd16368SStephen M. Cameron 
3798edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3799339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3800339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
380141ce4c35SStephen Cameron 
380241ce4c35SStephen Cameron 		/* skip masked non-disk devices */
380341ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes))
380441ce4c35SStephen Cameron 			if (i < nphysicals + (raid_ctlr_position == 0) &&
380541ce4c35SStephen Cameron 				NON_DISK_PHYS_DEV(lunaddrbytes))
3806edd16368SStephen M. Cameron 				continue;
3807edd16368SStephen M. Cameron 
3808edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
38090b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
3810*853633e8SDon Brace 							&is_OBDR)) {
3811*853633e8SDon Brace 			h->drv_req_rescan = 1;
3812edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
3813*853633e8SDon Brace 		}
38141f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
38159b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3816edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3817edd16368SStephen M. Cameron 
3818edd16368SStephen M. Cameron 		/*
38194f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3820edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3821edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3822edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3823edd16368SStephen M. Cameron 		 * there is no lun 0.
3824edd16368SStephen M. Cameron 		 */
38254f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
38261f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
38274f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3828edd16368SStephen M. Cameron 			ncurrent++;
3829edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3830edd16368SStephen M. Cameron 		}
3831edd16368SStephen M. Cameron 
3832edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3833edd16368SStephen M. Cameron 
383441ce4c35SStephen Cameron 		/* do not expose masked devices */
383541ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes) &&
383641ce4c35SStephen Cameron 			i < nphysicals + (raid_ctlr_position == 0)) {
383741ce4c35SStephen Cameron 			this_device->expose_state = HPSA_DO_NOT_EXPOSE;
383841ce4c35SStephen Cameron 		} else {
383941ce4c35SStephen Cameron 			this_device->expose_state =
384041ce4c35SStephen Cameron 					HPSA_SG_ATTACH | HPSA_ULD_ATTACH;
384141ce4c35SStephen Cameron 		}
384241ce4c35SStephen Cameron 
3843edd16368SStephen M. Cameron 		switch (this_device->devtype) {
38440b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3845edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3846edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3847edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3848edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3849edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3850edd16368SStephen M. Cameron 			 * the inquiry data.
3851edd16368SStephen M. Cameron 			 */
38520b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3853edd16368SStephen M. Cameron 				ncurrent++;
3854edd16368SStephen M. Cameron 			break;
3855edd16368SStephen M. Cameron 		case TYPE_DISK:
3856b9092b79SKevin Barnett 			if (i < nphysicals + (raid_ctlr_position == 0)) {
3857b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
3858b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
3859ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
386003383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
386103383736SDon Brace 					lunaddrbytes, id_phys);
3862b9092b79SKevin Barnett 				hpsa_get_path_info(this_device, lunaddrbytes,
3863b9092b79SKevin Barnett 							id_phys);
3864b9092b79SKevin Barnett 			}
3865edd16368SStephen M. Cameron 			ncurrent++;
3866edd16368SStephen M. Cameron 			break;
3867edd16368SStephen M. Cameron 		case TYPE_TAPE:
3868edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
386941ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
387041ce4c35SStephen Cameron 			ncurrent++;
387141ce4c35SStephen Cameron 			break;
3872edd16368SStephen M. Cameron 		case TYPE_RAID:
3873edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3874edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3875edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3876edd16368SStephen M. Cameron 			 * don't present it.
3877edd16368SStephen M. Cameron 			 */
3878edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3879edd16368SStephen M. Cameron 				break;
3880edd16368SStephen M. Cameron 			ncurrent++;
3881edd16368SStephen M. Cameron 			break;
3882edd16368SStephen M. Cameron 		default:
3883edd16368SStephen M. Cameron 			break;
3884edd16368SStephen M. Cameron 		}
3885cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3886edd16368SStephen M. Cameron 			break;
3887edd16368SStephen M. Cameron 	}
38888aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
3889edd16368SStephen M. Cameron out:
3890edd16368SStephen M. Cameron 	kfree(tmpdevice);
3891edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3892edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3893edd16368SStephen M. Cameron 	kfree(currentsd);
3894edd16368SStephen M. Cameron 	kfree(physdev_list);
3895edd16368SStephen M. Cameron 	kfree(logdev_list);
389603383736SDon Brace 	kfree(id_phys);
3897edd16368SStephen M. Cameron }
3898edd16368SStephen M. Cameron 
3899ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3900ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3901ec5cbf04SWebb Scales {
3902ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3903ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3904ec5cbf04SWebb Scales 
3905ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3906ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3907ec5cbf04SWebb Scales 	desc->Ext = 0;
3908ec5cbf04SWebb Scales }
3909ec5cbf04SWebb Scales 
3910c7ee65b3SWebb Scales /*
3911c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3912edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3913edd16368SStephen M. Cameron  * hpsa command, cp.
3914edd16368SStephen M. Cameron  */
391533a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3916edd16368SStephen M. Cameron 		struct CommandList *cp,
3917edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3918edd16368SStephen M. Cameron {
3919edd16368SStephen M. Cameron 	struct scatterlist *sg;
3920b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
392133a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3922edd16368SStephen M. Cameron 
392333a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3924edd16368SStephen M. Cameron 
3925edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3926edd16368SStephen M. Cameron 	if (use_sg < 0)
3927edd16368SStephen M. Cameron 		return use_sg;
3928edd16368SStephen M. Cameron 
3929edd16368SStephen M. Cameron 	if (!use_sg)
3930edd16368SStephen M. Cameron 		goto sglist_finished;
3931edd16368SStephen M. Cameron 
3932b3a7ba7cSWebb Scales 	/*
3933b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
3934b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
3935b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
3936b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
3937b3a7ba7cSWebb Scales 	 * the entries in the one list.
3938b3a7ba7cSWebb Scales 	 */
393933a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
3940b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
3941b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
3942b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
3943b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
3944ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
394533a2ffceSStephen M. Cameron 		curr_sg++;
394633a2ffceSStephen M. Cameron 	}
3947ec5cbf04SWebb Scales 
3948b3a7ba7cSWebb Scales 	if (chained) {
3949b3a7ba7cSWebb Scales 		/*
3950b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
3951b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
3952b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
3953b3a7ba7cSWebb Scales 		 * where the previous loop left off.
3954b3a7ba7cSWebb Scales 		 */
3955b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
3956b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
3957b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
3958b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
3959b3a7ba7cSWebb Scales 			curr_sg++;
3960b3a7ba7cSWebb Scales 		}
3961b3a7ba7cSWebb Scales 	}
3962b3a7ba7cSWebb Scales 
3963ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
3964b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
396533a2ffceSStephen M. Cameron 
396633a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
396733a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
396833a2ffceSStephen M. Cameron 
396933a2ffceSStephen M. Cameron 	if (chained) {
397033a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
397150a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
3972e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3973e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3974e2bea6dfSStephen M. Cameron 			return -1;
3975e2bea6dfSStephen M. Cameron 		}
397633a2ffceSStephen M. Cameron 		return 0;
3977edd16368SStephen M. Cameron 	}
3978edd16368SStephen M. Cameron 
3979edd16368SStephen M. Cameron sglist_finished:
3980edd16368SStephen M. Cameron 
398101a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
3982c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
3983edd16368SStephen M. Cameron 	return 0;
3984edd16368SStephen M. Cameron }
3985edd16368SStephen M. Cameron 
3986283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3987283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3988283b4a9bSStephen M. Cameron {
3989283b4a9bSStephen M. Cameron 	int is_write = 0;
3990283b4a9bSStephen M. Cameron 	u32 block;
3991283b4a9bSStephen M. Cameron 	u32 block_cnt;
3992283b4a9bSStephen M. Cameron 
3993283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3994283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3995283b4a9bSStephen M. Cameron 	case WRITE_6:
3996283b4a9bSStephen M. Cameron 	case WRITE_12:
3997283b4a9bSStephen M. Cameron 		is_write = 1;
3998283b4a9bSStephen M. Cameron 	case READ_6:
3999283b4a9bSStephen M. Cameron 	case READ_12:
4000283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4001283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
4002283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4003283b4a9bSStephen M. Cameron 		} else {
4004283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4005283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
4006283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
4007283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
4008283b4a9bSStephen M. Cameron 				cdb[5];
4009283b4a9bSStephen M. Cameron 			block_cnt =
4010283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
4011283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
4012283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
4013283b4a9bSStephen M. Cameron 				cdb[9];
4014283b4a9bSStephen M. Cameron 		}
4015283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4016283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4017283b4a9bSStephen M. Cameron 
4018283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4019283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4020283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4021283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4022283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4023283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4024283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4025283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4026283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4027283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4028283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4029283b4a9bSStephen M. Cameron 		break;
4030283b4a9bSStephen M. Cameron 	}
4031283b4a9bSStephen M. Cameron 	return 0;
4032283b4a9bSStephen M. Cameron }
4033283b4a9bSStephen M. Cameron 
4034c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4035283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
403603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4037e1f7de0cSMatt Gates {
4038e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4039e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4040e1f7de0cSMatt Gates 	unsigned int len;
4041e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4042e1f7de0cSMatt Gates 	struct scatterlist *sg;
4043e1f7de0cSMatt Gates 	u64 addr64;
4044e1f7de0cSMatt Gates 	int use_sg, i;
4045e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4046e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4047e1f7de0cSMatt Gates 
4048283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
404903383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
405003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4051283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
405203383736SDon Brace 	}
4053283b4a9bSStephen M. Cameron 
4054e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4055e1f7de0cSMatt Gates 
405603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
405703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4058283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
405903383736SDon Brace 	}
4060283b4a9bSStephen M. Cameron 
4061e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4062e1f7de0cSMatt Gates 
4063e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4064e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4065e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4066e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4067e1f7de0cSMatt Gates 
4068e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
406903383736SDon Brace 	if (use_sg < 0) {
407003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4071e1f7de0cSMatt Gates 		return use_sg;
407203383736SDon Brace 	}
4073e1f7de0cSMatt Gates 
4074e1f7de0cSMatt Gates 	if (use_sg) {
4075e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4076e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4077e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4078e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4079e1f7de0cSMatt Gates 			total_len += len;
408050a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
408150a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
408250a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4083e1f7de0cSMatt Gates 			curr_sg++;
4084e1f7de0cSMatt Gates 		}
408550a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4086e1f7de0cSMatt Gates 
4087e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4088e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4089e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4090e1f7de0cSMatt Gates 			break;
4091e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4092e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4093e1f7de0cSMatt Gates 			break;
4094e1f7de0cSMatt Gates 		case DMA_NONE:
4095e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4096e1f7de0cSMatt Gates 			break;
4097e1f7de0cSMatt Gates 		default:
4098e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4099e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4100e1f7de0cSMatt Gates 			BUG();
4101e1f7de0cSMatt Gates 			break;
4102e1f7de0cSMatt Gates 		}
4103e1f7de0cSMatt Gates 	} else {
4104e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4105e1f7de0cSMatt Gates 	}
4106e1f7de0cSMatt Gates 
4107c349775eSScott Teel 	c->Header.SGList = use_sg;
4108e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
41092b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
41102b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
41112b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
41122b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
41132b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4114283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4115283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4116c349775eSScott Teel 	/* Tag was already set at init time. */
4117e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4118e1f7de0cSMatt Gates 	return 0;
4119e1f7de0cSMatt Gates }
4120edd16368SStephen M. Cameron 
4121283b4a9bSStephen M. Cameron /*
4122283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4123283b4a9bSStephen M. Cameron  * I/O accelerator path.
4124283b4a9bSStephen M. Cameron  */
4125283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4126283b4a9bSStephen M. Cameron 	struct CommandList *c)
4127283b4a9bSStephen M. Cameron {
4128283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4129283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4130283b4a9bSStephen M. Cameron 
413103383736SDon Brace 	c->phys_disk = dev;
413203383736SDon Brace 
4133283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
413403383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4135283b4a9bSStephen M. Cameron }
4136283b4a9bSStephen M. Cameron 
4137dd0e19f3SScott Teel /*
4138dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4139dd0e19f3SScott Teel  */
4140dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4141dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4142dd0e19f3SScott Teel {
4143dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4144dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4145dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4146dd0e19f3SScott Teel 	u64 first_block;
4147dd0e19f3SScott Teel 
4148dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
41492b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4150dd0e19f3SScott Teel 		return;
4151dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4152dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4153dd0e19f3SScott Teel 
4154dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4155dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4156dd0e19f3SScott Teel 
4157dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4158dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4159dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4160dd0e19f3SScott Teel 	 */
4161dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4162dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4163dd0e19f3SScott Teel 	case WRITE_6:
4164dd0e19f3SScott Teel 	case READ_6:
41652b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4166dd0e19f3SScott Teel 		break;
4167dd0e19f3SScott Teel 	case WRITE_10:
4168dd0e19f3SScott Teel 	case READ_10:
4169dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4170dd0e19f3SScott Teel 	case WRITE_12:
4171dd0e19f3SScott Teel 	case READ_12:
41722b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4173dd0e19f3SScott Teel 		break;
4174dd0e19f3SScott Teel 	case WRITE_16:
4175dd0e19f3SScott Teel 	case READ_16:
41762b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4177dd0e19f3SScott Teel 		break;
4178dd0e19f3SScott Teel 	default:
4179dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
41802b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
41812b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4182dd0e19f3SScott Teel 		BUG();
4183dd0e19f3SScott Teel 		break;
4184dd0e19f3SScott Teel 	}
41852b08b3e9SDon Brace 
41862b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
41872b08b3e9SDon Brace 		first_block = first_block *
41882b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
41892b08b3e9SDon Brace 
41902b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
41912b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4192dd0e19f3SScott Teel }
4193dd0e19f3SScott Teel 
4194c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4195c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
419603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4197c349775eSScott Teel {
4198c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4199c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4200c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4201c349775eSScott Teel 	int use_sg, i;
4202c349775eSScott Teel 	struct scatterlist *sg;
4203c349775eSScott Teel 	u64 addr64;
4204c349775eSScott Teel 	u32 len;
4205c349775eSScott Teel 	u32 total_len = 0;
4206c349775eSScott Teel 
4207d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4208c349775eSScott Teel 
420903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
421003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4211c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
421203383736SDon Brace 	}
421303383736SDon Brace 
4214c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4215c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4216c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4217c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4218c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4219c349775eSScott Teel 
4220c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4221c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4222c349775eSScott Teel 
4223c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
422403383736SDon Brace 	if (use_sg < 0) {
422503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4226c349775eSScott Teel 		return use_sg;
422703383736SDon Brace 	}
4228c349775eSScott Teel 
4229c349775eSScott Teel 	if (use_sg) {
4230c349775eSScott Teel 		curr_sg = cp->sg;
4231d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4232d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4233d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4234d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4235d9a729f3SWebb Scales 			curr_sg->length = 0;
4236d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4237d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4238d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4239d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4240d9a729f3SWebb Scales 
4241d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4242d9a729f3SWebb Scales 		}
4243c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4244c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4245c349775eSScott Teel 			len  = sg_dma_len(sg);
4246c349775eSScott Teel 			total_len += len;
4247c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4248c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4249c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4250c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4251c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4252c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4253c349775eSScott Teel 			curr_sg++;
4254c349775eSScott Teel 		}
4255c349775eSScott Teel 
4256c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4257c349775eSScott Teel 		case DMA_TO_DEVICE:
4258dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4259dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4260c349775eSScott Teel 			break;
4261c349775eSScott Teel 		case DMA_FROM_DEVICE:
4262dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4263dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4264c349775eSScott Teel 			break;
4265c349775eSScott Teel 		case DMA_NONE:
4266dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4267dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4268c349775eSScott Teel 			break;
4269c349775eSScott Teel 		default:
4270c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4271c349775eSScott Teel 				cmd->sc_data_direction);
4272c349775eSScott Teel 			BUG();
4273c349775eSScott Teel 			break;
4274c349775eSScott Teel 		}
4275c349775eSScott Teel 	} else {
4276dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4277dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4278c349775eSScott Teel 	}
4279dd0e19f3SScott Teel 
4280dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4281dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4282dd0e19f3SScott Teel 
42832b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4284f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4285c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4286c349775eSScott Teel 
4287c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4288c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4289c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
429050a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4291c349775eSScott Teel 
4292d9a729f3SWebb Scales 	/* fill in sg elements */
4293d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4294d9a729f3SWebb Scales 		cp->sg_count = 1;
4295d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4296d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4297d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4298d9a729f3SWebb Scales 			return -1;
4299d9a729f3SWebb Scales 		}
4300d9a729f3SWebb Scales 	} else
4301d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4302d9a729f3SWebb Scales 
4303c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4304c349775eSScott Teel 	return 0;
4305c349775eSScott Teel }
4306c349775eSScott Teel 
4307c349775eSScott Teel /*
4308c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4309c349775eSScott Teel  */
4310c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4311c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
431203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4313c349775eSScott Teel {
431403383736SDon Brace 	/* Try to honor the device's queue depth */
431503383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
431603383736SDon Brace 					phys_disk->queue_depth) {
431703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
431803383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
431903383736SDon Brace 	}
4320c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4321c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
432203383736SDon Brace 						cdb, cdb_len, scsi3addr,
432303383736SDon Brace 						phys_disk);
4324c349775eSScott Teel 	else
4325c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
432603383736SDon Brace 						cdb, cdb_len, scsi3addr,
432703383736SDon Brace 						phys_disk);
4328c349775eSScott Teel }
4329c349775eSScott Teel 
43306b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
43316b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
43326b80b18fSScott Teel {
43336b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
43346b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
43352b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
43366b80b18fSScott Teel 		return;
43376b80b18fSScott Teel 	}
43386b80b18fSScott Teel 	do {
43396b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
43402b08b3e9SDon Brace 		*current_group = *map_index /
43412b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
43426b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
43436b80b18fSScott Teel 			continue;
43442b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
43456b80b18fSScott Teel 			/* select map index from next group */
43462b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
43476b80b18fSScott Teel 			(*current_group)++;
43486b80b18fSScott Teel 		} else {
43496b80b18fSScott Teel 			/* select map index from first group */
43502b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
43516b80b18fSScott Teel 			*current_group = 0;
43526b80b18fSScott Teel 		}
43536b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
43546b80b18fSScott Teel }
43556b80b18fSScott Teel 
4356283b4a9bSStephen M. Cameron /*
4357283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4358283b4a9bSStephen M. Cameron  */
4359283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4360283b4a9bSStephen M. Cameron 	struct CommandList *c)
4361283b4a9bSStephen M. Cameron {
4362283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4363283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4364283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4365283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4366283b4a9bSStephen M. Cameron 	int is_write = 0;
4367283b4a9bSStephen M. Cameron 	u32 map_index;
4368283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4369283b4a9bSStephen M. Cameron 	u32 block_cnt;
4370283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4371283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4372283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4373283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
43746b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
43756b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
43766b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
43776b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
43786b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
43796b80b18fSScott Teel 	u32 total_disks_per_row;
43806b80b18fSScott Teel 	u32 stripesize;
43816b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4382283b4a9bSStephen M. Cameron 	u32 map_row;
4383283b4a9bSStephen M. Cameron 	u32 disk_handle;
4384283b4a9bSStephen M. Cameron 	u64 disk_block;
4385283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4386283b4a9bSStephen M. Cameron 	u8 cdb[16];
4387283b4a9bSStephen M. Cameron 	u8 cdb_len;
43882b08b3e9SDon Brace 	u16 strip_size;
4389283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4390283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4391283b4a9bSStephen M. Cameron #endif
43926b80b18fSScott Teel 	int offload_to_mirror;
4393283b4a9bSStephen M. Cameron 
4394283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4395283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4396283b4a9bSStephen M. Cameron 	case WRITE_6:
4397283b4a9bSStephen M. Cameron 		is_write = 1;
4398283b4a9bSStephen M. Cameron 	case READ_6:
4399283b4a9bSStephen M. Cameron 		first_block =
4400283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
4401283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
4402283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
44033fa89a04SStephen M. Cameron 		if (block_cnt == 0)
44043fa89a04SStephen M. Cameron 			block_cnt = 256;
4405283b4a9bSStephen M. Cameron 		break;
4406283b4a9bSStephen M. Cameron 	case WRITE_10:
4407283b4a9bSStephen M. Cameron 		is_write = 1;
4408283b4a9bSStephen M. Cameron 	case READ_10:
4409283b4a9bSStephen M. Cameron 		first_block =
4410283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4411283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4412283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4413283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4414283b4a9bSStephen M. Cameron 		block_cnt =
4415283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4416283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4417283b4a9bSStephen M. Cameron 		break;
4418283b4a9bSStephen M. Cameron 	case WRITE_12:
4419283b4a9bSStephen M. Cameron 		is_write = 1;
4420283b4a9bSStephen M. Cameron 	case READ_12:
4421283b4a9bSStephen M. Cameron 		first_block =
4422283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4423283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4424283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4425283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4426283b4a9bSStephen M. Cameron 		block_cnt =
4427283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4428283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4429283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4430283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4431283b4a9bSStephen M. Cameron 		break;
4432283b4a9bSStephen M. Cameron 	case WRITE_16:
4433283b4a9bSStephen M. Cameron 		is_write = 1;
4434283b4a9bSStephen M. Cameron 	case READ_16:
4435283b4a9bSStephen M. Cameron 		first_block =
4436283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4437283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4438283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4439283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4440283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4441283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4442283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4443283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4444283b4a9bSStephen M. Cameron 		block_cnt =
4445283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4446283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4447283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4448283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4449283b4a9bSStephen M. Cameron 		break;
4450283b4a9bSStephen M. Cameron 	default:
4451283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4452283b4a9bSStephen M. Cameron 	}
4453283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4454283b4a9bSStephen M. Cameron 
4455283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4456283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4457283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4458283b4a9bSStephen M. Cameron 
4459283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
44602b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
44612b08b3e9SDon Brace 		last_block < first_block)
4462283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4463283b4a9bSStephen M. Cameron 
4464283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
44652b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
44662b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
44672b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4468283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4469283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4470283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4471283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4472283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4473283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4474283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4475283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4476283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4477283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
44782b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4479283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4480283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
44812b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4482283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4483283b4a9bSStephen M. Cameron #else
4484283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4485283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4486283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4487283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
44882b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
44892b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4490283b4a9bSStephen M. Cameron #endif
4491283b4a9bSStephen M. Cameron 
4492283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4493283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4494283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4495283b4a9bSStephen M. Cameron 
4496283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
44972b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
44982b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4499283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
45002b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
45016b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
45026b80b18fSScott Teel 
45036b80b18fSScott Teel 	switch (dev->raid_level) {
45046b80b18fSScott Teel 	case HPSA_RAID_0:
45056b80b18fSScott Teel 		break; /* nothing special to do */
45066b80b18fSScott Teel 	case HPSA_RAID_1:
45076b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
45086b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
45096b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4510283b4a9bSStephen M. Cameron 		 */
45112b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4512283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
45132b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4514283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
45156b80b18fSScott Teel 		break;
45166b80b18fSScott Teel 	case HPSA_RAID_ADM:
45176b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
45186b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
45196b80b18fSScott Teel 		 */
45202b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
45216b80b18fSScott Teel 
45226b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
45236b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
45246b80b18fSScott Teel 				&map_index, &current_group);
45256b80b18fSScott Teel 		/* set mirror group to use next time */
45266b80b18fSScott Teel 		offload_to_mirror =
45272b08b3e9SDon Brace 			(offload_to_mirror >=
45282b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
45296b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
45306b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
45316b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
45326b80b18fSScott Teel 		 * function since multiple threads might simultaneously
45336b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
45346b80b18fSScott Teel 		 */
45356b80b18fSScott Teel 		break;
45366b80b18fSScott Teel 	case HPSA_RAID_5:
45376b80b18fSScott Teel 	case HPSA_RAID_6:
45382b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
45396b80b18fSScott Teel 			break;
45406b80b18fSScott Teel 
45416b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
45426b80b18fSScott Teel 		r5or6_blocks_per_row =
45432b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
45442b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
45456b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
45462b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
45472b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
45486b80b18fSScott Teel #if BITS_PER_LONG == 32
45496b80b18fSScott Teel 		tmpdiv = first_block;
45506b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
45516b80b18fSScott Teel 		tmpdiv = first_group;
45526b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45536b80b18fSScott Teel 		first_group = tmpdiv;
45546b80b18fSScott Teel 		tmpdiv = last_block;
45556b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
45566b80b18fSScott Teel 		tmpdiv = last_group;
45576b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45586b80b18fSScott Teel 		last_group = tmpdiv;
45596b80b18fSScott Teel #else
45606b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
45616b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
45626b80b18fSScott Teel #endif
4563000ff7c2SStephen M. Cameron 		if (first_group != last_group)
45646b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45656b80b18fSScott Teel 
45666b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
45676b80b18fSScott Teel #if BITS_PER_LONG == 32
45686b80b18fSScott Teel 		tmpdiv = first_block;
45696b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45706b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
45716b80b18fSScott Teel 		tmpdiv = last_block;
45726b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45736b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
45746b80b18fSScott Teel #else
45756b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
45766b80b18fSScott Teel 						first_block / stripesize;
45776b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
45786b80b18fSScott Teel #endif
45796b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
45806b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45816b80b18fSScott Teel 
45826b80b18fSScott Teel 
45836b80b18fSScott Teel 		/* Verify request is in a single column */
45846b80b18fSScott Teel #if BITS_PER_LONG == 32
45856b80b18fSScott Teel 		tmpdiv = first_block;
45866b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
45876b80b18fSScott Teel 		tmpdiv = first_row_offset;
45886b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
45896b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
45906b80b18fSScott Teel 		tmpdiv = last_block;
45916b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
45926b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45936b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
45946b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
45956b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45966b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
45976b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45986b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45996b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
46006b80b18fSScott Teel #else
46016b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
46026b80b18fSScott Teel 			(u32)((first_block % stripesize) %
46036b80b18fSScott Teel 						r5or6_blocks_per_row);
46046b80b18fSScott Teel 
46056b80b18fSScott Teel 		r5or6_last_row_offset =
46066b80b18fSScott Teel 			(u32)((last_block % stripesize) %
46076b80b18fSScott Teel 						r5or6_blocks_per_row);
46086b80b18fSScott Teel 
46096b80b18fSScott Teel 		first_column = r5or6_first_column =
46102b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
46116b80b18fSScott Teel 		r5or6_last_column =
46122b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
46136b80b18fSScott Teel #endif
46146b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
46156b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46166b80b18fSScott Teel 
46176b80b18fSScott Teel 		/* Request is eligible */
46186b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
46192b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
46206b80b18fSScott Teel 
46216b80b18fSScott Teel 		map_index = (first_group *
46222b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
46236b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
46246b80b18fSScott Teel 		break;
46256b80b18fSScott Teel 	default:
46266b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4627283b4a9bSStephen M. Cameron 	}
46286b80b18fSScott Teel 
462907543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
463007543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
463107543e0cSStephen Cameron 
463203383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
463303383736SDon Brace 
4634283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
46352b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
46362b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
46372b08b3e9SDon Brace 			(first_row_offset - first_column *
46382b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4639283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4640283b4a9bSStephen M. Cameron 
4641283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4642283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4643283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4644283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4645283b4a9bSStephen M. Cameron 	}
4646283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4647283b4a9bSStephen M. Cameron 
4648283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4649283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4650283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4651283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4652283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4653283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4654283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4655283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4656283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4657283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4658283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4659283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4660283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4661283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4662283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4663283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4664283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4665283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4666283b4a9bSStephen M. Cameron 		cdb_len = 16;
4667283b4a9bSStephen M. Cameron 	} else {
4668283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4669283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4670283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4671283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4672283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4673283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4674283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4675283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4676283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4677283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4678283b4a9bSStephen M. Cameron 		cdb_len = 10;
4679283b4a9bSStephen M. Cameron 	}
4680283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
468103383736SDon Brace 						dev->scsi3addr,
468203383736SDon Brace 						dev->phys_disk[map_index]);
4683283b4a9bSStephen M. Cameron }
4684283b4a9bSStephen M. Cameron 
468525163bd5SWebb Scales /*
468625163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
468725163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
468825163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
468925163bd5SWebb Scales  */
4690574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4691574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4692574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4693edd16368SStephen M. Cameron {
4694edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4695edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4696edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4697edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4698edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4699f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4700edd16368SStephen M. Cameron 
4701edd16368SStephen M. Cameron 	/* Fill in the request block... */
4702edd16368SStephen M. Cameron 
4703edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4704edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4705edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4706edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4707edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4708edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4709a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4710a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4711edd16368SStephen M. Cameron 		break;
4712edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4713a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4714a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4715edd16368SStephen M. Cameron 		break;
4716edd16368SStephen M. Cameron 	case DMA_NONE:
4717a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4718a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4719edd16368SStephen M. Cameron 		break;
4720edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4721edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4722edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4723edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4724edd16368SStephen M. Cameron 		 */
4725edd16368SStephen M. Cameron 
4726a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4727a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4728edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4729edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4730edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4731edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4732edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4733edd16368SStephen M. Cameron 		 * our purposes here.
4734edd16368SStephen M. Cameron 		 */
4735edd16368SStephen M. Cameron 
4736edd16368SStephen M. Cameron 		break;
4737edd16368SStephen M. Cameron 
4738edd16368SStephen M. Cameron 	default:
4739edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4740edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4741edd16368SStephen M. Cameron 		BUG();
4742edd16368SStephen M. Cameron 		break;
4743edd16368SStephen M. Cameron 	}
4744edd16368SStephen M. Cameron 
474533a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
474673153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4747edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4748edd16368SStephen M. Cameron 	}
4749edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4750edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4751edd16368SStephen M. Cameron 	return 0;
4752edd16368SStephen M. Cameron }
4753edd16368SStephen M. Cameron 
4754360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4755360c73bdSStephen Cameron 				struct CommandList *c)
4756360c73bdSStephen Cameron {
4757360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4758360c73bdSStephen Cameron 
4759360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4760360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4761360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4762360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4763360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4764360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4765360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4766360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4767360c73bdSStephen Cameron 	c->cmdindex = index;
4768360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4769360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4770360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4771360c73bdSStephen Cameron 	c->h = h;
4772a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4773360c73bdSStephen Cameron }
4774360c73bdSStephen Cameron 
4775360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4776360c73bdSStephen Cameron {
4777360c73bdSStephen Cameron 	int i;
4778360c73bdSStephen Cameron 
4779360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4780360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4781360c73bdSStephen Cameron 
4782360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4783360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4784360c73bdSStephen Cameron 	}
4785360c73bdSStephen Cameron }
4786360c73bdSStephen Cameron 
4787360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4788360c73bdSStephen Cameron 				struct CommandList *c)
4789360c73bdSStephen Cameron {
4790360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4791360c73bdSStephen Cameron 
479273153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
479373153fe5SWebb Scales 
4794360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4795360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4796360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4797360c73bdSStephen Cameron }
4798360c73bdSStephen Cameron 
4799592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4800592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4801592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4802592a0ad5SWebb Scales {
4803592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4804592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4805592a0ad5SWebb Scales 
4806592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4807592a0ad5SWebb Scales 
4808592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4809592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4810592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4811592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4812592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4813592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4814592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4815a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4816592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4817592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4818592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4819592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4820592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4821592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4822592a0ad5SWebb Scales 	}
4823592a0ad5SWebb Scales 	return rc;
4824592a0ad5SWebb Scales }
4825592a0ad5SWebb Scales 
4826080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4827080ef1ccSDon Brace {
4828080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4829080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
48308a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4831080ef1ccSDon Brace 
4832080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4833080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4834080ef1ccSDon Brace 	if (!dev) {
4835080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
48368a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4837080ef1ccSDon Brace 	}
4838d604f533SWebb Scales 	if (c->reset_pending)
4839d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4840a58e7e53SWebb Scales 	if (c->abort_pending)
4841a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4842592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4843592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4844592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4845592a0ad5SWebb Scales 		int rc;
4846592a0ad5SWebb Scales 
4847592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4848592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4849592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4850592a0ad5SWebb Scales 			if (rc == 0)
4851592a0ad5SWebb Scales 				return;
4852592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4853592a0ad5SWebb Scales 				/*
4854592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4855592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4856592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4857592a0ad5SWebb Scales 				 */
4858592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
48598a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4860592a0ad5SWebb Scales 			}
4861592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4862592a0ad5SWebb Scales 		}
4863592a0ad5SWebb Scales 	}
4864360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4865080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4866080ef1ccSDon Brace 		/*
4867080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4868080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4869080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4870592a0ad5SWebb Scales 		 *
4871592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4872592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4873080ef1ccSDon Brace 		 */
4874080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4875080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4876080ef1ccSDon Brace 	}
4877080ef1ccSDon Brace }
4878080ef1ccSDon Brace 
4879574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4880574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4881574f05d3SStephen Cameron {
4882574f05d3SStephen Cameron 	struct ctlr_info *h;
4883574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4884574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4885574f05d3SStephen Cameron 	struct CommandList *c;
4886574f05d3SStephen Cameron 	int rc = 0;
4887574f05d3SStephen Cameron 
4888574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4889574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
489073153fe5SWebb Scales 
489173153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
489273153fe5SWebb Scales 
4893574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4894574f05d3SStephen Cameron 	if (!dev) {
4895574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4896574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4897574f05d3SStephen Cameron 		return 0;
4898574f05d3SStephen Cameron 	}
489973153fe5SWebb Scales 
4900574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4901574f05d3SStephen Cameron 
4902574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
490325163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
4904574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4905574f05d3SStephen Cameron 		return 0;
4906574f05d3SStephen Cameron 	}
490773153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
4908574f05d3SStephen Cameron 
4909407863cbSStephen Cameron 	/*
4910407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4911574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4912574f05d3SStephen Cameron 	 */
4913574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4914574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4915574f05d3SStephen Cameron 		h->acciopath_status)) {
4916592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
4917574f05d3SStephen Cameron 		if (rc == 0)
4918592a0ad5SWebb Scales 			return 0;
4919592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
492073153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
4921574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
4922574f05d3SStephen Cameron 		}
4923574f05d3SStephen Cameron 	}
4924574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
4925574f05d3SStephen Cameron }
4926574f05d3SStephen Cameron 
49278ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
49285f389360SStephen M. Cameron {
49295f389360SStephen M. Cameron 	unsigned long flags;
49305f389360SStephen M. Cameron 
49315f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
49325f389360SStephen M. Cameron 	h->scan_finished = 1;
49335f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
49345f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
49355f389360SStephen M. Cameron }
49365f389360SStephen M. Cameron 
4937a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4938a08a8471SStephen M. Cameron {
4939a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4940a08a8471SStephen M. Cameron 	unsigned long flags;
4941a08a8471SStephen M. Cameron 
49428ebc9248SWebb Scales 	/*
49438ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
49448ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
49458ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
49468ebc9248SWebb Scales 	 * piling up on a locked up controller.
49478ebc9248SWebb Scales 	 */
49488ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49498ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49505f389360SStephen M. Cameron 
4951a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4952a08a8471SStephen M. Cameron 	while (1) {
4953a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4954a08a8471SStephen M. Cameron 		if (h->scan_finished)
4955a08a8471SStephen M. Cameron 			break;
4956a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4957a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4958a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4959a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4960a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4961a08a8471SStephen M. Cameron 		 * happen if we're in here.
4962a08a8471SStephen M. Cameron 		 */
4963a08a8471SStephen M. Cameron 	}
4964a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4965a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4966a08a8471SStephen M. Cameron 
49678ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49688ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49695f389360SStephen M. Cameron 
49708aa60681SDon Brace 	hpsa_update_scsi_devices(h);
4971a08a8471SStephen M. Cameron 
49728ebc9248SWebb Scales 	hpsa_scan_complete(h);
4973a08a8471SStephen M. Cameron }
4974a08a8471SStephen M. Cameron 
49757c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
49767c0a0229SDon Brace {
497703383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
497803383736SDon Brace 
497903383736SDon Brace 	if (!logical_drive)
498003383736SDon Brace 		return -ENODEV;
49817c0a0229SDon Brace 
49827c0a0229SDon Brace 	if (qdepth < 1)
49837c0a0229SDon Brace 		qdepth = 1;
498403383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
498503383736SDon Brace 		qdepth = logical_drive->queue_depth;
498603383736SDon Brace 
498703383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
49887c0a0229SDon Brace }
49897c0a0229SDon Brace 
4990a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4991a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4992a08a8471SStephen M. Cameron {
4993a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4994a08a8471SStephen M. Cameron 	unsigned long flags;
4995a08a8471SStephen M. Cameron 	int finished;
4996a08a8471SStephen M. Cameron 
4997a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4998a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4999a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5000a08a8471SStephen M. Cameron 	return finished;
5001a08a8471SStephen M. Cameron }
5002a08a8471SStephen M. Cameron 
50032946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5004edd16368SStephen M. Cameron {
5005b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5006b705690dSStephen M. Cameron 	int error;
5007edd16368SStephen M. Cameron 
5008b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
50092946e82bSRobert Elliott 	if (sh == NULL) {
50102946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
50112946e82bSRobert Elliott 		return -ENOMEM;
50122946e82bSRobert Elliott 	}
5013b705690dSStephen M. Cameron 
5014b705690dSStephen M. Cameron 	sh->io_port = 0;
5015b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5016b705690dSStephen M. Cameron 	sh->this_id = -1;
5017b705690dSStephen M. Cameron 	sh->max_channel = 3;
5018b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5019b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5020b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
502141ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5022d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5023b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5024b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5025b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
5026b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
502773153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
502873153fe5SWebb Scales 	if (error) {
502973153fe5SWebb Scales 		dev_err(&h->pdev->dev,
503073153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
503173153fe5SWebb Scales 			__func__, h->ctlr);
5032b705690dSStephen M. Cameron 			scsi_host_put(sh);
5033b705690dSStephen M. Cameron 			return error;
50342946e82bSRobert Elliott 	}
50352946e82bSRobert Elliott 	h->scsi_host = sh;
50362946e82bSRobert Elliott 	return 0;
50372946e82bSRobert Elliott }
50382946e82bSRobert Elliott 
50392946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
50402946e82bSRobert Elliott {
50412946e82bSRobert Elliott 	int rv;
50422946e82bSRobert Elliott 
50432946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
50442946e82bSRobert Elliott 	if (rv) {
50452946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
50462946e82bSRobert Elliott 		return rv;
50472946e82bSRobert Elliott 	}
50482946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
50492946e82bSRobert Elliott 	return 0;
5050edd16368SStephen M. Cameron }
5051edd16368SStephen M. Cameron 
5052b69324ffSWebb Scales /*
505373153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
505473153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
505573153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
505673153fe5SWebb Scales  * low-numbered entries for our own uses.)
505773153fe5SWebb Scales  */
505873153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
505973153fe5SWebb Scales {
506073153fe5SWebb Scales 	int idx = scmd->request->tag;
506173153fe5SWebb Scales 
506273153fe5SWebb Scales 	if (idx < 0)
506373153fe5SWebb Scales 		return idx;
506473153fe5SWebb Scales 
506573153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
506673153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
506773153fe5SWebb Scales }
506873153fe5SWebb Scales 
506973153fe5SWebb Scales /*
5070b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5071b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5072b69324ffSWebb Scales  */
5073b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5074b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5075b69324ffSWebb Scales 				int reply_queue)
5076edd16368SStephen M. Cameron {
50778919358eSTomas Henzl 	int rc;
5078edd16368SStephen M. Cameron 
5079a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5080a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5081a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5082b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
508325163bd5SWebb Scales 	if (rc)
5084b69324ffSWebb Scales 		return rc;
5085edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5086edd16368SStephen M. Cameron 
5087b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5088edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5089b69324ffSWebb Scales 		return 0;
5090edd16368SStephen M. Cameron 
5091b69324ffSWebb Scales 	/*
5092b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5093b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5094b69324ffSWebb Scales 	 * looking for (but, success is good too).
5095b69324ffSWebb Scales 	 */
5096edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5097edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5098edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5099edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5100b69324ffSWebb Scales 		return 0;
5101b69324ffSWebb Scales 
5102b69324ffSWebb Scales 	return 1;
5103b69324ffSWebb Scales }
5104b69324ffSWebb Scales 
5105b69324ffSWebb Scales /*
5106b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5107b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5108b69324ffSWebb Scales  */
5109b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5110b69324ffSWebb Scales 				struct CommandList *c,
5111b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5112b69324ffSWebb Scales {
5113b69324ffSWebb Scales 	int rc;
5114b69324ffSWebb Scales 	int count = 0;
5115b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5116b69324ffSWebb Scales 
5117b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5118b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5119b69324ffSWebb Scales 
5120b69324ffSWebb Scales 		/*
5121b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5122b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5123b69324ffSWebb Scales 		 */
5124b69324ffSWebb Scales 		msleep(1000 * waittime);
5125b69324ffSWebb Scales 
5126b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5127b69324ffSWebb Scales 		if (!rc)
5128edd16368SStephen M. Cameron 			break;
5129b69324ffSWebb Scales 
5130b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5131b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5132b69324ffSWebb Scales 			waittime *= 2;
5133b69324ffSWebb Scales 
5134b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5135b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5136b69324ffSWebb Scales 			 waittime);
5137b69324ffSWebb Scales 	}
5138b69324ffSWebb Scales 
5139b69324ffSWebb Scales 	return rc;
5140b69324ffSWebb Scales }
5141b69324ffSWebb Scales 
5142b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5143b69324ffSWebb Scales 					   unsigned char lunaddr[],
5144b69324ffSWebb Scales 					   int reply_queue)
5145b69324ffSWebb Scales {
5146b69324ffSWebb Scales 	int first_queue;
5147b69324ffSWebb Scales 	int last_queue;
5148b69324ffSWebb Scales 	int rq;
5149b69324ffSWebb Scales 	int rc = 0;
5150b69324ffSWebb Scales 	struct CommandList *c;
5151b69324ffSWebb Scales 
5152b69324ffSWebb Scales 	c = cmd_alloc(h);
5153b69324ffSWebb Scales 
5154b69324ffSWebb Scales 	/*
5155b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5156b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5157b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5158b69324ffSWebb Scales 	 */
5159b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5160b69324ffSWebb Scales 		first_queue = 0;
5161b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5162b69324ffSWebb Scales 	} else {
5163b69324ffSWebb Scales 		first_queue = reply_queue;
5164b69324ffSWebb Scales 		last_queue = reply_queue;
5165b69324ffSWebb Scales 	}
5166b69324ffSWebb Scales 
5167b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5168b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5169b69324ffSWebb Scales 		if (rc)
5170b69324ffSWebb Scales 			break;
5171edd16368SStephen M. Cameron 	}
5172edd16368SStephen M. Cameron 
5173edd16368SStephen M. Cameron 	if (rc)
5174edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5175edd16368SStephen M. Cameron 	else
5176edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5177edd16368SStephen M. Cameron 
517845fcb86eSStephen Cameron 	cmd_free(h, c);
5179edd16368SStephen M. Cameron 	return rc;
5180edd16368SStephen M. Cameron }
5181edd16368SStephen M. Cameron 
5182edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5183edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5184edd16368SStephen M. Cameron  */
5185edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5186edd16368SStephen M. Cameron {
5187edd16368SStephen M. Cameron 	int rc;
5188edd16368SStephen M. Cameron 	struct ctlr_info *h;
5189edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
51902dc127bbSDan Carpenter 	char msg[48];
5191edd16368SStephen M. Cameron 
5192edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5193edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5194edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5195edd16368SStephen M. Cameron 		return FAILED;
5196e345893bSDon Brace 
5197e345893bSDon Brace 	if (lockup_detected(h))
5198e345893bSDon Brace 		return FAILED;
5199e345893bSDon Brace 
5200edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5201edd16368SStephen M. Cameron 	if (!dev) {
5202d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5203edd16368SStephen M. Cameron 		return FAILED;
5204edd16368SStephen M. Cameron 	}
520525163bd5SWebb Scales 
520625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
520725163bd5SWebb Scales 	if (lockup_detected(h)) {
52082dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
52092dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
521073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
521173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
521225163bd5SWebb Scales 		return FAILED;
521325163bd5SWebb Scales 	}
521425163bd5SWebb Scales 
521525163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
521625163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
52172dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
52182dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
521973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
522073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
522125163bd5SWebb Scales 		return FAILED;
522225163bd5SWebb Scales 	}
522325163bd5SWebb Scales 
5224d604f533SWebb Scales 	/* Do not attempt on controller */
5225d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5226d604f533SWebb Scales 		return SUCCESS;
5227d604f533SWebb Scales 
522825163bd5SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting");
522925163bd5SWebb Scales 
5230edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
5231d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN,
523225163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
52332dc127bbSDan Carpenter 	snprintf(msg, sizeof(msg), "reset %s",
52342dc127bbSDan Carpenter 		 rc == 0 ? "completed successfully" : "failed");
5235d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5236d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5237edd16368SStephen M. Cameron }
5238edd16368SStephen M. Cameron 
52396cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
52406cba3f19SStephen M. Cameron {
52416cba3f19SStephen M. Cameron 	u8 original_tag[8];
52426cba3f19SStephen M. Cameron 
52436cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
52446cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
52456cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
52466cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
52476cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
52486cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
52496cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
52506cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
52516cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
52526cba3f19SStephen M. Cameron }
52536cba3f19SStephen M. Cameron 
525417eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
52552b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
525617eb87d2SScott Teel {
52572b08b3e9SDon Brace 	u64 tag;
525817eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
525917eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
526017eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
52612b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
52622b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
52632b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
526454b6e9e9SScott Teel 		return;
526554b6e9e9SScott Teel 	}
526654b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
526754b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
526854b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5269dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5270dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5271dd0e19f3SScott Teel 		*taglower = cm2->Tag;
527254b6e9e9SScott Teel 		return;
527354b6e9e9SScott Teel 	}
52742b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
52752b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
52762b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
527717eb87d2SScott Teel }
527854b6e9e9SScott Teel 
527975167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
52809b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
528175167d2cSStephen M. Cameron {
528275167d2cSStephen M. Cameron 	int rc = IO_OK;
528375167d2cSStephen M. Cameron 	struct CommandList *c;
528475167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
52852b08b3e9SDon Brace 	__le32 tagupper, taglower;
528675167d2cSStephen M. Cameron 
528745fcb86eSStephen Cameron 	c = cmd_alloc(h);
528875167d2cSStephen M. Cameron 
5289a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
52909b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5291a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
52929b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
52936cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
529425163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
529517eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
529625163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
529717eb87d2SScott Teel 		__func__, tagupper, taglower);
529875167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
529975167d2cSStephen M. Cameron 
530075167d2cSStephen M. Cameron 	ei = c->err_info;
530175167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
530275167d2cSStephen M. Cameron 	case CMD_SUCCESS:
530375167d2cSStephen M. Cameron 		break;
53049437ac43SStephen Cameron 	case CMD_TMF_STATUS:
53059437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
53069437ac43SStephen Cameron 		break;
530775167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
530875167d2cSStephen M. Cameron 		rc = -1;
530975167d2cSStephen M. Cameron 		break;
531075167d2cSStephen M. Cameron 	default:
531175167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
531217eb87d2SScott Teel 			__func__, tagupper, taglower);
5313d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
531475167d2cSStephen M. Cameron 		rc = -1;
531575167d2cSStephen M. Cameron 		break;
531675167d2cSStephen M. Cameron 	}
531745fcb86eSStephen Cameron 	cmd_free(h, c);
5318dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5319dd0e19f3SScott Teel 		__func__, tagupper, taglower);
532075167d2cSStephen M. Cameron 	return rc;
532175167d2cSStephen M. Cameron }
532275167d2cSStephen M. Cameron 
53238be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
53248be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
53258be986ccSStephen Cameron {
53268be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
53278be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
53288be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
53298be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5330a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
53318be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
53328be986ccSStephen Cameron 
53338be986ccSStephen Cameron 	/*
53348be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
53358be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
53368be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
53378be986ccSStephen Cameron 	 */
53388be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
53398be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
53408be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
53418be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
53428be986ccSStephen Cameron 				sizeof(ac->error_len));
53438be986ccSStephen Cameron 
53448be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5345a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5346a58e7e53SWebb Scales 
53478be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
53488be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
53498be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
53508be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
53518be986ccSStephen Cameron 
53528be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
53538be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
53548be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
53558be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
53568be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
53578be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
53588be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
53598be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
53608be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
53618be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
53628be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
53638be986ccSStephen Cameron }
53648be986ccSStephen Cameron 
536554b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
536654b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
536754b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
536854b6e9e9SScott Teel  * Return 0 on success (IO_OK)
536954b6e9e9SScott Teel  *	 -1 on failure
537054b6e9e9SScott Teel  */
537154b6e9e9SScott Teel 
537254b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
537325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
537454b6e9e9SScott Teel {
537554b6e9e9SScott Teel 	int rc = IO_OK;
537654b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
537754b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
537854b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
537954b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
538054b6e9e9SScott Teel 
538154b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
53827fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
538354b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
538454b6e9e9SScott Teel 	if (dev == NULL) {
538554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
538654b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
538754b6e9e9SScott Teel 			return -1; /* not abortable */
538854b6e9e9SScott Teel 	}
538954b6e9e9SScott Teel 
53902ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53912ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53920d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53932ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
53940d96ef5fSWebb Scales 			"Reset as abort",
53952ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
53962ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
53972ba8bfc8SStephen M. Cameron 
539854b6e9e9SScott Teel 	if (!dev->offload_enabled) {
539954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
540054b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
540154b6e9e9SScott Teel 		return -1; /* not abortable */
540254b6e9e9SScott Teel 	}
540354b6e9e9SScott Teel 
540454b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
540554b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
540654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
540754b6e9e9SScott Teel 		return -1; /* not abortable */
540854b6e9e9SScott Teel 	}
540954b6e9e9SScott Teel 
541054b6e9e9SScott Teel 	/* send the reset */
54112ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
54122ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
54132ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
54142ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
54152ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5416d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
541754b6e9e9SScott Teel 	if (rc != 0) {
541854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
541954b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
542054b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
542154b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
542254b6e9e9SScott Teel 		return rc; /* failed to reset */
542354b6e9e9SScott Teel 	}
542454b6e9e9SScott Teel 
542554b6e9e9SScott Teel 	/* wait for device to recover */
5426b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
542754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
542854b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
542954b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
543054b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
543154b6e9e9SScott Teel 		return -1;  /* failed to recover */
543254b6e9e9SScott Teel 	}
543354b6e9e9SScott Teel 
543454b6e9e9SScott Teel 	/* device recovered */
543554b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
543654b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
543754b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
543854b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
543954b6e9e9SScott Teel 
544054b6e9e9SScott Teel 	return rc; /* success */
544154b6e9e9SScott Teel }
544254b6e9e9SScott Teel 
54438be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
54448be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
54458be986ccSStephen Cameron {
54468be986ccSStephen Cameron 	int rc = IO_OK;
54478be986ccSStephen Cameron 	struct CommandList *c;
54488be986ccSStephen Cameron 	__le32 taglower, tagupper;
54498be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
54508be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
54518be986ccSStephen Cameron 
54528be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
54538be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
54548be986ccSStephen Cameron 		return -1;
54558be986ccSStephen Cameron 
54568be986ccSStephen Cameron 	c = cmd_alloc(h);
54578be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
54588be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
54598be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
54608be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
54618be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54628be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
54638be986ccSStephen Cameron 		__func__, tagupper, taglower);
54648be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
54658be986ccSStephen Cameron 
54668be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54678be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
54688be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
54698be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
54708be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
54718be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
54728be986ccSStephen Cameron 		rc = 0;
54738be986ccSStephen Cameron 		break;
54748be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
54758be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
54768be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
54778be986ccSStephen Cameron 		rc = -1;
54788be986ccSStephen Cameron 		break;
54798be986ccSStephen Cameron 	default:
54808be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
54818be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
54828be986ccSStephen Cameron 			__func__, tagupper, taglower,
54838be986ccSStephen Cameron 			c2->error_data.serv_response);
54848be986ccSStephen Cameron 		rc = -1;
54858be986ccSStephen Cameron 	}
54868be986ccSStephen Cameron 	cmd_free(h, c);
54878be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
54888be986ccSStephen Cameron 		tagupper, taglower);
54898be986ccSStephen Cameron 	return rc;
54908be986ccSStephen Cameron }
54918be986ccSStephen Cameron 
54926cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
549325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
54946cba3f19SStephen M. Cameron {
54958be986ccSStephen Cameron 	/*
54968be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
549754b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
54988be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
54998be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
550054b6e9e9SScott Teel 	 */
55018be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
55028be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
55038be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
55048be986ccSStephen Cameron 						reply_queue);
55058be986ccSStephen Cameron 		else
550625163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
550725163bd5SWebb Scales 							abort, reply_queue);
55088be986ccSStephen Cameron 	}
55099b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
551025163bd5SWebb Scales }
551125163bd5SWebb Scales 
551225163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
551325163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
551425163bd5SWebb Scales 					struct CommandList *c)
551525163bd5SWebb Scales {
551625163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
551725163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
551825163bd5SWebb Scales 	return c->Header.ReplyQueue;
55196cba3f19SStephen M. Cameron }
55206cba3f19SStephen M. Cameron 
55219b5c48c2SStephen Cameron /*
55229b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
55239b5c48c2SStephen Cameron  * over-subscription of commands
55249b5c48c2SStephen Cameron  */
55259b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
55269b5c48c2SStephen Cameron {
55279b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
55289b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
55299b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
55309b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
55319b5c48c2SStephen Cameron }
55329b5c48c2SStephen Cameron 
553375167d2cSStephen M. Cameron /* Send an abort for the specified command.
553475167d2cSStephen M. Cameron  *	If the device and controller support it,
553575167d2cSStephen M. Cameron  *		send a task abort request.
553675167d2cSStephen M. Cameron  */
553775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
553875167d2cSStephen M. Cameron {
553975167d2cSStephen M. Cameron 
5540a58e7e53SWebb Scales 	int rc;
554175167d2cSStephen M. Cameron 	struct ctlr_info *h;
554275167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
554375167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
554475167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
554575167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
554675167d2cSStephen M. Cameron 	int ml = 0;
55472b08b3e9SDon Brace 	__le32 tagupper, taglower;
554825163bd5SWebb Scales 	int refcount, reply_queue;
554925163bd5SWebb Scales 
555025163bd5SWebb Scales 	if (sc == NULL)
555125163bd5SWebb Scales 		return FAILED;
555275167d2cSStephen M. Cameron 
55539b5c48c2SStephen Cameron 	if (sc->device == NULL)
55549b5c48c2SStephen Cameron 		return FAILED;
55559b5c48c2SStephen Cameron 
555675167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
555775167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
55589b5c48c2SStephen Cameron 	if (h == NULL)
555975167d2cSStephen M. Cameron 		return FAILED;
556075167d2cSStephen M. Cameron 
556125163bd5SWebb Scales 	/* Find the device of the command to be aborted */
556225163bd5SWebb Scales 	dev = sc->device->hostdata;
556325163bd5SWebb Scales 	if (!dev) {
556425163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
556525163bd5SWebb Scales 				msg);
5566e345893bSDon Brace 		return FAILED;
556725163bd5SWebb Scales 	}
556825163bd5SWebb Scales 
556925163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
557025163bd5SWebb Scales 	if (lockup_detected(h)) {
557125163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
557225163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
557325163bd5SWebb Scales 		return FAILED;
557425163bd5SWebb Scales 	}
557525163bd5SWebb Scales 
557625163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
557725163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
557825163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
557925163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
558025163bd5SWebb Scales 		return FAILED;
558125163bd5SWebb Scales 	}
5582e345893bSDon Brace 
558375167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
558475167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
558575167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
558675167d2cSStephen M. Cameron 		return FAILED;
558775167d2cSStephen M. Cameron 
558875167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
55894b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
559075167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
55910d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
55924b761557SRobert Elliott 		"Aborting command", sc);
559375167d2cSStephen M. Cameron 
559475167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
559575167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
559675167d2cSStephen M. Cameron 	if (abort == NULL) {
5597281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5598281a7fd0SWebb Scales 		return SUCCESS;
5599281a7fd0SWebb Scales 	}
5600281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5601281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5602281a7fd0SWebb Scales 		cmd_free(h, abort);
5603281a7fd0SWebb Scales 		return SUCCESS;
560475167d2cSStephen M. Cameron 	}
56059b5c48c2SStephen Cameron 
56069b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
56079b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
56089b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
56099b5c48c2SStephen Cameron 		cmd_free(h, abort);
56109b5c48c2SStephen Cameron 		return FAILED;
56119b5c48c2SStephen Cameron 	}
56129b5c48c2SStephen Cameron 
5613a58e7e53SWebb Scales 	/*
5614a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5615a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5616a58e7e53SWebb Scales 	 */
5617a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5618a58e7e53SWebb Scales 		cmd_free(h, abort);
5619a58e7e53SWebb Scales 		return SUCCESS;
5620a58e7e53SWebb Scales 	}
5621a58e7e53SWebb Scales 
5622a58e7e53SWebb Scales 	abort->abort_pending = true;
562317eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
562425163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
562517eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
56267fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
562775167d2cSStephen M. Cameron 	if (as != NULL)
56284b761557SRobert Elliott 		ml += sprintf(msg+ml,
56294b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
56304b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
56314b761557SRobert Elliott 			as->serial_number);
56324b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
56330d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
56344b761557SRobert Elliott 
563575167d2cSStephen M. Cameron 	/*
563675167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
563775167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
563875167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
563975167d2cSStephen M. Cameron 	 */
56409b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
56419b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
56424b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
56434b761557SRobert Elliott 			msg);
56449b5c48c2SStephen Cameron 		cmd_free(h, abort);
56459b5c48c2SStephen Cameron 		return FAILED;
56469b5c48c2SStephen Cameron 	}
564725163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
56489b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
56499b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
565075167d2cSStephen M. Cameron 	if (rc != 0) {
56514b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
56520d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
56530d96ef5fSWebb Scales 				"FAILED to abort command");
5654281a7fd0SWebb Scales 		cmd_free(h, abort);
565575167d2cSStephen M. Cameron 		return FAILED;
565675167d2cSStephen M. Cameron 	}
56574b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5658d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5659a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5660281a7fd0SWebb Scales 	cmd_free(h, abort);
5661a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
566275167d2cSStephen M. Cameron }
566375167d2cSStephen M. Cameron 
5664edd16368SStephen M. Cameron /*
566573153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
566673153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
566773153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
566873153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
566973153fe5SWebb Scales  */
567073153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
567173153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
567273153fe5SWebb Scales {
567373153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
567473153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
567573153fe5SWebb Scales 
567673153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
567773153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
567873153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
567973153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
568073153fe5SWebb Scales 		 * bounds, it's probably not our bug.
568173153fe5SWebb Scales 		 */
568273153fe5SWebb Scales 		BUG();
568373153fe5SWebb Scales 	}
568473153fe5SWebb Scales 
568573153fe5SWebb Scales 	atomic_inc(&c->refcount);
568673153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
568773153fe5SWebb Scales 		/*
568873153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
568973153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
569073153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
569173153fe5SWebb Scales 		 * then someone is going to be very disappointed.
569273153fe5SWebb Scales 		 */
569373153fe5SWebb Scales 		dev_err(&h->pdev->dev,
569473153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
569573153fe5SWebb Scales 			idx);
569673153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
569773153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
569873153fe5SWebb Scales 		scsi_print_command(scmd);
569973153fe5SWebb Scales 	}
570073153fe5SWebb Scales 
570173153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
570273153fe5SWebb Scales 	return c;
570373153fe5SWebb Scales }
570473153fe5SWebb Scales 
570573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
570673153fe5SWebb Scales {
570773153fe5SWebb Scales 	/*
570873153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
570973153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
571073153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
571173153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
571273153fe5SWebb Scales 	 */
571373153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
571473153fe5SWebb Scales }
571573153fe5SWebb Scales 
571673153fe5SWebb Scales /*
5717edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5718edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5719edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5720edd16368SStephen M. Cameron  * cmd_free() is the complement.
5721bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5722bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5723edd16368SStephen M. Cameron  */
5724281a7fd0SWebb Scales 
5725edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5726edd16368SStephen M. Cameron {
5727edd16368SStephen M. Cameron 	struct CommandList *c;
5728360c73bdSStephen Cameron 	int refcount, i;
572973153fe5SWebb Scales 	int offset = 0;
5730edd16368SStephen M. Cameron 
573133811026SRobert Elliott 	/*
573233811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
57334c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
57344c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
57354c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
57364c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
57374c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
57384c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
57394c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
57404c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
574173153fe5SWebb Scales 	 *
574273153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
574373153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
574473153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
574573153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
574673153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
574773153fe5SWebb Scales 	 * layer will use the higher indexes.
57484c413128SStephen M. Cameron 	 */
57494c413128SStephen M. Cameron 
5750281a7fd0SWebb Scales 	for (;;) {
575173153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
575273153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
575373153fe5SWebb Scales 					offset);
575473153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5755281a7fd0SWebb Scales 			offset = 0;
5756281a7fd0SWebb Scales 			continue;
5757281a7fd0SWebb Scales 		}
5758edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5759281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5760281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5761281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
576273153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5763281a7fd0SWebb Scales 			continue;
5764281a7fd0SWebb Scales 		}
5765281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5766281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5767281a7fd0SWebb Scales 		break; /* it's ours now. */
5768281a7fd0SWebb Scales 	}
5769360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5770edd16368SStephen M. Cameron 	return c;
5771edd16368SStephen M. Cameron }
5772edd16368SStephen M. Cameron 
577373153fe5SWebb Scales /*
577473153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
577573153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
577673153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
577773153fe5SWebb Scales  * the clear-bit is harmless.
577873153fe5SWebb Scales  */
5779edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5780edd16368SStephen M. Cameron {
5781281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5782edd16368SStephen M. Cameron 		int i;
5783edd16368SStephen M. Cameron 
5784edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5785edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5786edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5787edd16368SStephen M. Cameron 	}
5788281a7fd0SWebb Scales }
5789edd16368SStephen M. Cameron 
5790edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5791edd16368SStephen M. Cameron 
579242a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
579342a91641SDon Brace 	void __user *arg)
5794edd16368SStephen M. Cameron {
5795edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5796edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5797edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5798edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5799edd16368SStephen M. Cameron 	int err;
5800edd16368SStephen M. Cameron 	u32 cp;
5801edd16368SStephen M. Cameron 
5802938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5803edd16368SStephen M. Cameron 	err = 0;
5804edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5805edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5806edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5807edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5808edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5809edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5810edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5811edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5812edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5813edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5814edd16368SStephen M. Cameron 
5815edd16368SStephen M. Cameron 	if (err)
5816edd16368SStephen M. Cameron 		return -EFAULT;
5817edd16368SStephen M. Cameron 
581842a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5819edd16368SStephen M. Cameron 	if (err)
5820edd16368SStephen M. Cameron 		return err;
5821edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5822edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5823edd16368SStephen M. Cameron 	if (err)
5824edd16368SStephen M. Cameron 		return -EFAULT;
5825edd16368SStephen M. Cameron 	return err;
5826edd16368SStephen M. Cameron }
5827edd16368SStephen M. Cameron 
5828edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
582942a91641SDon Brace 	int cmd, void __user *arg)
5830edd16368SStephen M. Cameron {
5831edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5832edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5833edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5834edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5835edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5836edd16368SStephen M. Cameron 	int err;
5837edd16368SStephen M. Cameron 	u32 cp;
5838edd16368SStephen M. Cameron 
5839938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5840edd16368SStephen M. Cameron 	err = 0;
5841edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5842edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5843edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5844edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5845edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5846edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5847edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5848edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5849edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5850edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5851edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5852edd16368SStephen M. Cameron 
5853edd16368SStephen M. Cameron 	if (err)
5854edd16368SStephen M. Cameron 		return -EFAULT;
5855edd16368SStephen M. Cameron 
585642a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5857edd16368SStephen M. Cameron 	if (err)
5858edd16368SStephen M. Cameron 		return err;
5859edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5860edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5861edd16368SStephen M. Cameron 	if (err)
5862edd16368SStephen M. Cameron 		return -EFAULT;
5863edd16368SStephen M. Cameron 	return err;
5864edd16368SStephen M. Cameron }
586571fe75a7SStephen M. Cameron 
586642a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
586771fe75a7SStephen M. Cameron {
586871fe75a7SStephen M. Cameron 	switch (cmd) {
586971fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
587071fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
587171fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
587271fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
587371fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
587471fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
587571fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
587671fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
587771fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
587871fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
587971fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
588071fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
588171fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
588271fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
588371fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
588471fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
588571fe75a7SStephen M. Cameron 
588671fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
588771fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
588871fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
588971fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
589071fe75a7SStephen M. Cameron 
589171fe75a7SStephen M. Cameron 	default:
589271fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
589371fe75a7SStephen M. Cameron 	}
589471fe75a7SStephen M. Cameron }
5895edd16368SStephen M. Cameron #endif
5896edd16368SStephen M. Cameron 
5897edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
5898edd16368SStephen M. Cameron {
5899edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
5900edd16368SStephen M. Cameron 
5901edd16368SStephen M. Cameron 	if (!argp)
5902edd16368SStephen M. Cameron 		return -EINVAL;
5903edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
5904edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
5905edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
5906edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
5907edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
5908edd16368SStephen M. Cameron 		return -EFAULT;
5909edd16368SStephen M. Cameron 	return 0;
5910edd16368SStephen M. Cameron }
5911edd16368SStephen M. Cameron 
5912edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
5913edd16368SStephen M. Cameron {
5914edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
5915edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
5916edd16368SStephen M. Cameron 	int rc;
5917edd16368SStephen M. Cameron 
5918edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
5919edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
5920edd16368SStephen M. Cameron 	if (rc != 3) {
5921edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
5922edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
5923edd16368SStephen M. Cameron 		vmaj = 0;
5924edd16368SStephen M. Cameron 		vmin = 0;
5925edd16368SStephen M. Cameron 		vsubmin = 0;
5926edd16368SStephen M. Cameron 	}
5927edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
5928edd16368SStephen M. Cameron 	if (!argp)
5929edd16368SStephen M. Cameron 		return -EINVAL;
5930edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
5931edd16368SStephen M. Cameron 		return -EFAULT;
5932edd16368SStephen M. Cameron 	return 0;
5933edd16368SStephen M. Cameron }
5934edd16368SStephen M. Cameron 
5935edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5936edd16368SStephen M. Cameron {
5937edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
5938edd16368SStephen M. Cameron 	struct CommandList *c;
5939edd16368SStephen M. Cameron 	char *buff = NULL;
594050a0decfSStephen M. Cameron 	u64 temp64;
5941c1f63c8fSStephen M. Cameron 	int rc = 0;
5942edd16368SStephen M. Cameron 
5943edd16368SStephen M. Cameron 	if (!argp)
5944edd16368SStephen M. Cameron 		return -EINVAL;
5945edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5946edd16368SStephen M. Cameron 		return -EPERM;
5947edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
5948edd16368SStephen M. Cameron 		return -EFAULT;
5949edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
5950edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
5951edd16368SStephen M. Cameron 		return -EINVAL;
5952edd16368SStephen M. Cameron 	}
5953edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
5954edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
5955edd16368SStephen M. Cameron 		if (buff == NULL)
59562dd02d74SRobert Elliott 			return -ENOMEM;
59579233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
5958edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
5959b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
5960b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
5961c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
5962c1f63c8fSStephen M. Cameron 				goto out_kfree;
5963edd16368SStephen M. Cameron 			}
5964b03a7771SStephen M. Cameron 		} else {
5965edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
5966b03a7771SStephen M. Cameron 		}
5967b03a7771SStephen M. Cameron 	}
596845fcb86eSStephen Cameron 	c = cmd_alloc(h);
5969bf43caf3SRobert Elliott 
5970edd16368SStephen M. Cameron 	/* Fill in the command type */
5971edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5972a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5973edd16368SStephen M. Cameron 	/* Fill in Command Header */
5974edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
5975edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
5976edd16368SStephen M. Cameron 		c->Header.SGList = 1;
597750a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
5978edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
5979edd16368SStephen M. Cameron 		c->Header.SGList = 0;
598050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
5981edd16368SStephen M. Cameron 	}
5982edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
5983edd16368SStephen M. Cameron 
5984edd16368SStephen M. Cameron 	/* Fill in Request block */
5985edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
5986edd16368SStephen M. Cameron 		sizeof(c->Request));
5987edd16368SStephen M. Cameron 
5988edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
5989edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
599050a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
5991edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
599250a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
599350a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
599450a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
5995bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
5996bcc48ffaSStephen M. Cameron 			goto out;
5997bcc48ffaSStephen M. Cameron 		}
599850a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
599950a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
600050a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6001edd16368SStephen M. Cameron 	}
600225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6003c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6004edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6005edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
600625163bd5SWebb Scales 	if (rc) {
600725163bd5SWebb Scales 		rc = -EIO;
600825163bd5SWebb Scales 		goto out;
600925163bd5SWebb Scales 	}
6010edd16368SStephen M. Cameron 
6011edd16368SStephen M. Cameron 	/* Copy the error information out */
6012edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6013edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6014edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6015c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6016c1f63c8fSStephen M. Cameron 		goto out;
6017edd16368SStephen M. Cameron 	}
60189233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6019b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6020edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6021edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6022c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6023c1f63c8fSStephen M. Cameron 			goto out;
6024edd16368SStephen M. Cameron 		}
6025edd16368SStephen M. Cameron 	}
6026c1f63c8fSStephen M. Cameron out:
602745fcb86eSStephen Cameron 	cmd_free(h, c);
6028c1f63c8fSStephen M. Cameron out_kfree:
6029c1f63c8fSStephen M. Cameron 	kfree(buff);
6030c1f63c8fSStephen M. Cameron 	return rc;
6031edd16368SStephen M. Cameron }
6032edd16368SStephen M. Cameron 
6033edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6034edd16368SStephen M. Cameron {
6035edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6036edd16368SStephen M. Cameron 	struct CommandList *c;
6037edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6038edd16368SStephen M. Cameron 	int *buff_size = NULL;
603950a0decfSStephen M. Cameron 	u64 temp64;
6040edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6041edd16368SStephen M. Cameron 	int status = 0;
604201a02ffcSStephen M. Cameron 	u32 left;
604301a02ffcSStephen M. Cameron 	u32 sz;
6044edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6045edd16368SStephen M. Cameron 
6046edd16368SStephen M. Cameron 	if (!argp)
6047edd16368SStephen M. Cameron 		return -EINVAL;
6048edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6049edd16368SStephen M. Cameron 		return -EPERM;
6050edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
6051edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
6052edd16368SStephen M. Cameron 	if (!ioc) {
6053edd16368SStephen M. Cameron 		status = -ENOMEM;
6054edd16368SStephen M. Cameron 		goto cleanup1;
6055edd16368SStephen M. Cameron 	}
6056edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6057edd16368SStephen M. Cameron 		status = -EFAULT;
6058edd16368SStephen M. Cameron 		goto cleanup1;
6059edd16368SStephen M. Cameron 	}
6060edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6061edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6062edd16368SStephen M. Cameron 		status = -EINVAL;
6063edd16368SStephen M. Cameron 		goto cleanup1;
6064edd16368SStephen M. Cameron 	}
6065edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6066edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6067edd16368SStephen M. Cameron 		status = -EINVAL;
6068edd16368SStephen M. Cameron 		goto cleanup1;
6069edd16368SStephen M. Cameron 	}
6070d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6071edd16368SStephen M. Cameron 		status = -EINVAL;
6072edd16368SStephen M. Cameron 		goto cleanup1;
6073edd16368SStephen M. Cameron 	}
6074d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6075edd16368SStephen M. Cameron 	if (!buff) {
6076edd16368SStephen M. Cameron 		status = -ENOMEM;
6077edd16368SStephen M. Cameron 		goto cleanup1;
6078edd16368SStephen M. Cameron 	}
6079d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6080edd16368SStephen M. Cameron 	if (!buff_size) {
6081edd16368SStephen M. Cameron 		status = -ENOMEM;
6082edd16368SStephen M. Cameron 		goto cleanup1;
6083edd16368SStephen M. Cameron 	}
6084edd16368SStephen M. Cameron 	left = ioc->buf_size;
6085edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6086edd16368SStephen M. Cameron 	while (left) {
6087edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6088edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6089edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6090edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6091edd16368SStephen M. Cameron 			status = -ENOMEM;
6092edd16368SStephen M. Cameron 			goto cleanup1;
6093edd16368SStephen M. Cameron 		}
60949233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6095edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
60960758f4f7SStephen M. Cameron 				status = -EFAULT;
6097edd16368SStephen M. Cameron 				goto cleanup1;
6098edd16368SStephen M. Cameron 			}
6099edd16368SStephen M. Cameron 		} else
6100edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6101edd16368SStephen M. Cameron 		left -= sz;
6102edd16368SStephen M. Cameron 		data_ptr += sz;
6103edd16368SStephen M. Cameron 		sg_used++;
6104edd16368SStephen M. Cameron 	}
610545fcb86eSStephen Cameron 	c = cmd_alloc(h);
6106bf43caf3SRobert Elliott 
6107edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6108a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6109edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
611050a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
611150a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6112edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6113edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6114edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6115edd16368SStephen M. Cameron 		int i;
6116edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
611750a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6118edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
611950a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
612050a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
612150a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
612250a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6123bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6124bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6125bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6126e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6127bcc48ffaSStephen M. Cameron 			}
612850a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
612950a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
613050a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6131edd16368SStephen M. Cameron 		}
613250a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6133edd16368SStephen M. Cameron 	}
613425163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6135b03a7771SStephen M. Cameron 	if (sg_used)
6136edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6137edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
613825163bd5SWebb Scales 	if (status) {
613925163bd5SWebb Scales 		status = -EIO;
614025163bd5SWebb Scales 		goto cleanup0;
614125163bd5SWebb Scales 	}
614225163bd5SWebb Scales 
6143edd16368SStephen M. Cameron 	/* Copy the error information out */
6144edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6145edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6146edd16368SStephen M. Cameron 		status = -EFAULT;
6147e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6148edd16368SStephen M. Cameron 	}
61499233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
61502b08b3e9SDon Brace 		int i;
61512b08b3e9SDon Brace 
6152edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6153edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6154edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6155edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6156edd16368SStephen M. Cameron 				status = -EFAULT;
6157e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6158edd16368SStephen M. Cameron 			}
6159edd16368SStephen M. Cameron 			ptr += buff_size[i];
6160edd16368SStephen M. Cameron 		}
6161edd16368SStephen M. Cameron 	}
6162edd16368SStephen M. Cameron 	status = 0;
6163e2d4a1f6SStephen M. Cameron cleanup0:
616445fcb86eSStephen Cameron 	cmd_free(h, c);
6165edd16368SStephen M. Cameron cleanup1:
6166edd16368SStephen M. Cameron 	if (buff) {
61672b08b3e9SDon Brace 		int i;
61682b08b3e9SDon Brace 
6169edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6170edd16368SStephen M. Cameron 			kfree(buff[i]);
6171edd16368SStephen M. Cameron 		kfree(buff);
6172edd16368SStephen M. Cameron 	}
6173edd16368SStephen M. Cameron 	kfree(buff_size);
6174edd16368SStephen M. Cameron 	kfree(ioc);
6175edd16368SStephen M. Cameron 	return status;
6176edd16368SStephen M. Cameron }
6177edd16368SStephen M. Cameron 
6178edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6179edd16368SStephen M. Cameron 	struct CommandList *c)
6180edd16368SStephen M. Cameron {
6181edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6182edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6183edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6184edd16368SStephen M. Cameron }
61850390f0c0SStephen M. Cameron 
6186edd16368SStephen M. Cameron /*
6187edd16368SStephen M. Cameron  * ioctl
6188edd16368SStephen M. Cameron  */
618942a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6190edd16368SStephen M. Cameron {
6191edd16368SStephen M. Cameron 	struct ctlr_info *h;
6192edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
61930390f0c0SStephen M. Cameron 	int rc;
6194edd16368SStephen M. Cameron 
6195edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6196edd16368SStephen M. Cameron 
6197edd16368SStephen M. Cameron 	switch (cmd) {
6198edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6199edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6200edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6201a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6202edd16368SStephen M. Cameron 		return 0;
6203edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6204edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6205edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6206edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6207edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
620834f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
62090390f0c0SStephen M. Cameron 			return -EAGAIN;
62100390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
621134f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
62120390f0c0SStephen M. Cameron 		return rc;
6213edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
621434f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
62150390f0c0SStephen M. Cameron 			return -EAGAIN;
62160390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
621734f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
62180390f0c0SStephen M. Cameron 		return rc;
6219edd16368SStephen M. Cameron 	default:
6220edd16368SStephen M. Cameron 		return -ENOTTY;
6221edd16368SStephen M. Cameron 	}
6222edd16368SStephen M. Cameron }
6223edd16368SStephen M. Cameron 
6224bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
62256f039790SGreg Kroah-Hartman 				u8 reset_type)
622664670ac8SStephen M. Cameron {
622764670ac8SStephen M. Cameron 	struct CommandList *c;
622864670ac8SStephen M. Cameron 
622964670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6230bf43caf3SRobert Elliott 
6231a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6232a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
623364670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
623464670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
623564670ac8SStephen M. Cameron 	c->waiting = NULL;
623664670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
623764670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
623864670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
623964670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
624064670ac8SStephen M. Cameron 	 */
6241bf43caf3SRobert Elliott 	return;
624264670ac8SStephen M. Cameron }
624364670ac8SStephen M. Cameron 
6244a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6245b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6246edd16368SStephen M. Cameron 	int cmd_type)
6247edd16368SStephen M. Cameron {
6248edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
62499b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6250edd16368SStephen M. Cameron 
6251edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6252a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6253edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6254edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6255edd16368SStephen M. Cameron 		c->Header.SGList = 1;
625650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6257edd16368SStephen M. Cameron 	} else {
6258edd16368SStephen M. Cameron 		c->Header.SGList = 0;
625950a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6260edd16368SStephen M. Cameron 	}
6261edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6262edd16368SStephen M. Cameron 
6263edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6264edd16368SStephen M. Cameron 		switch (cmd) {
6265edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6266edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6267b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6268edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6269b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6270edd16368SStephen M. Cameron 			}
6271edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6272a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6273a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6274edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6275edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6276edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6277edd16368SStephen M. Cameron 			break;
6278edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6279edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6280edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6281edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6282edd16368SStephen M. Cameron 			 */
6283edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6284a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6285a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6286edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6287edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6288edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6289edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6290edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6291edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6292edd16368SStephen M. Cameron 			break;
6293edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6294edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6295a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6296a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6297a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6298edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6299edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6300edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6301bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6302bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6303edd16368SStephen M. Cameron 			break;
6304edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6305edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6306a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6307a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6308edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6309edd16368SStephen M. Cameron 			break;
6310283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6311283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6312a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6313a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6314283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6315283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6316283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6317283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6318283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6319283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6320283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6321283b4a9bSStephen M. Cameron 			break;
6322316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6323316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6324a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6325a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6326316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6327316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6328316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6329316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6330316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6331316b221aSStephen M. Cameron 			break;
633203383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
633303383736SDon Brace 			c->Request.CDBLen = 10;
633403383736SDon Brace 			c->Request.type_attr_dir =
633503383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
633603383736SDon Brace 			c->Request.Timeout = 0;
633703383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
633803383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
633903383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
634003383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
634103383736SDon Brace 			break;
6342edd16368SStephen M. Cameron 		default:
6343edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6344edd16368SStephen M. Cameron 			BUG();
6345a2dac136SStephen M. Cameron 			return -1;
6346edd16368SStephen M. Cameron 		}
6347edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6348edd16368SStephen M. Cameron 		switch (cmd) {
6349edd16368SStephen M. Cameron 
6350edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6351edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6352a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6353a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6354edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
635564670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
635664670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
635721e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6358edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6359edd16368SStephen M. Cameron 			/* LunID device */
6360edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6361edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6362edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6363edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6364edd16368SStephen M. Cameron 			break;
636575167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
63669b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
63672b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
63689b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
63699b5c48c2SStephen Cameron 				tag, c->Header.tag);
637075167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6371a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6372a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6373a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
637475167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
637575167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
637675167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
637775167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
637875167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
637975167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
63809b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
638175167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
638275167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
638375167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
638475167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
638575167d2cSStephen M. Cameron 		break;
6386edd16368SStephen M. Cameron 		default:
6387edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6388edd16368SStephen M. Cameron 				cmd);
6389edd16368SStephen M. Cameron 			BUG();
6390edd16368SStephen M. Cameron 		}
6391edd16368SStephen M. Cameron 	} else {
6392edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6393edd16368SStephen M. Cameron 		BUG();
6394edd16368SStephen M. Cameron 	}
6395edd16368SStephen M. Cameron 
6396a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6397edd16368SStephen M. Cameron 	case XFER_READ:
6398edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6399edd16368SStephen M. Cameron 		break;
6400edd16368SStephen M. Cameron 	case XFER_WRITE:
6401edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6402edd16368SStephen M. Cameron 		break;
6403edd16368SStephen M. Cameron 	case XFER_NONE:
6404edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6405edd16368SStephen M. Cameron 		break;
6406edd16368SStephen M. Cameron 	default:
6407edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6408edd16368SStephen M. Cameron 	}
6409a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6410a2dac136SStephen M. Cameron 		return -1;
6411a2dac136SStephen M. Cameron 	return 0;
6412edd16368SStephen M. Cameron }
6413edd16368SStephen M. Cameron 
6414edd16368SStephen M. Cameron /*
6415edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6416edd16368SStephen M. Cameron  */
6417edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6418edd16368SStephen M. Cameron {
6419edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6420edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6421088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6422088ba34cSStephen M. Cameron 		page_offs + size);
6423edd16368SStephen M. Cameron 
6424edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6425edd16368SStephen M. Cameron }
6426edd16368SStephen M. Cameron 
6427254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6428edd16368SStephen M. Cameron {
6429254f796bSMatt Gates 	return h->access.command_completed(h, q);
6430edd16368SStephen M. Cameron }
6431edd16368SStephen M. Cameron 
6432900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6433edd16368SStephen M. Cameron {
6434edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6435edd16368SStephen M. Cameron }
6436edd16368SStephen M. Cameron 
6437edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6438edd16368SStephen M. Cameron {
643910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
644010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6441edd16368SStephen M. Cameron }
6442edd16368SStephen M. Cameron 
644301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
644401a02ffcSStephen M. Cameron 	u32 raw_tag)
6445edd16368SStephen M. Cameron {
6446edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6447edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6448edd16368SStephen M. Cameron 		return 1;
6449edd16368SStephen M. Cameron 	}
6450edd16368SStephen M. Cameron 	return 0;
6451edd16368SStephen M. Cameron }
6452edd16368SStephen M. Cameron 
64535a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6454edd16368SStephen M. Cameron {
6455e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6456c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6457c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
64581fb011fbSStephen M. Cameron 		complete_scsi_command(c);
64598be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6460edd16368SStephen M. Cameron 		complete(c->waiting);
6461a104c99fSStephen M. Cameron }
6462a104c99fSStephen M. Cameron 
6463303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
64641d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6465303932fdSDon Brace 	u32 raw_tag)
6466303932fdSDon Brace {
6467303932fdSDon Brace 	u32 tag_index;
6468303932fdSDon Brace 	struct CommandList *c;
6469303932fdSDon Brace 
6470f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
64711d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6472303932fdSDon Brace 		c = h->cmd_pool + tag_index;
64735a3d16f5SStephen M. Cameron 		finish_cmd(c);
64741d94f94dSStephen M. Cameron 	}
6475303932fdSDon Brace }
6476303932fdSDon Brace 
647764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
647864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
647964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
648064670ac8SStephen M. Cameron  * functions.
648164670ac8SStephen M. Cameron  */
648264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
648364670ac8SStephen M. Cameron {
648464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
648564670ac8SStephen M. Cameron 		return 0;
648664670ac8SStephen M. Cameron 
648764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
648864670ac8SStephen M. Cameron 		return 0;
648964670ac8SStephen M. Cameron 
649064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
649164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
649264670ac8SStephen M. Cameron 
649364670ac8SStephen M. Cameron 	return 1;
649464670ac8SStephen M. Cameron }
649564670ac8SStephen M. Cameron 
6496254f796bSMatt Gates /*
6497254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6498254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6499254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6500254f796bSMatt Gates  */
6501254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
650264670ac8SStephen M. Cameron {
6503254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6504254f796bSMatt Gates }
6505254f796bSMatt Gates 
6506254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6507254f796bSMatt Gates {
6508254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6509254f796bSMatt Gates 	u8 q = *(u8 *) queue;
651064670ac8SStephen M. Cameron 	u32 raw_tag;
651164670ac8SStephen M. Cameron 
651264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
651364670ac8SStephen M. Cameron 		return IRQ_NONE;
651464670ac8SStephen M. Cameron 
651564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
651664670ac8SStephen M. Cameron 		return IRQ_NONE;
6517a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
651864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6519254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
652064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6521254f796bSMatt Gates 			raw_tag = next_command(h, q);
652264670ac8SStephen M. Cameron 	}
652364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
652464670ac8SStephen M. Cameron }
652564670ac8SStephen M. Cameron 
6526254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
652764670ac8SStephen M. Cameron {
6528254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
652964670ac8SStephen M. Cameron 	u32 raw_tag;
6530254f796bSMatt Gates 	u8 q = *(u8 *) queue;
653164670ac8SStephen M. Cameron 
653264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
653364670ac8SStephen M. Cameron 		return IRQ_NONE;
653464670ac8SStephen M. Cameron 
6535a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6536254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
653764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6538254f796bSMatt Gates 		raw_tag = next_command(h, q);
653964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
654064670ac8SStephen M. Cameron }
654164670ac8SStephen M. Cameron 
6542254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6543edd16368SStephen M. Cameron {
6544254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6545303932fdSDon Brace 	u32 raw_tag;
6546254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6547edd16368SStephen M. Cameron 
6548edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6549edd16368SStephen M. Cameron 		return IRQ_NONE;
6550a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
655110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6552254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
655310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
65541d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6555254f796bSMatt Gates 			raw_tag = next_command(h, q);
655610f66018SStephen M. Cameron 		}
655710f66018SStephen M. Cameron 	}
655810f66018SStephen M. Cameron 	return IRQ_HANDLED;
655910f66018SStephen M. Cameron }
656010f66018SStephen M. Cameron 
6561254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
656210f66018SStephen M. Cameron {
6563254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
656410f66018SStephen M. Cameron 	u32 raw_tag;
6565254f796bSMatt Gates 	u8 q = *(u8 *) queue;
656610f66018SStephen M. Cameron 
6567a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6568254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6569303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
65701d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6571254f796bSMatt Gates 		raw_tag = next_command(h, q);
6572edd16368SStephen M. Cameron 	}
6573edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6574edd16368SStephen M. Cameron }
6575edd16368SStephen M. Cameron 
6576a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6577a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6578a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6579a9a3a273SStephen M. Cameron  */
65806f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6581edd16368SStephen M. Cameron 			unsigned char type)
6582edd16368SStephen M. Cameron {
6583edd16368SStephen M. Cameron 	struct Command {
6584edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6585edd16368SStephen M. Cameron 		struct RequestBlock Request;
6586edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6587edd16368SStephen M. Cameron 	};
6588edd16368SStephen M. Cameron 	struct Command *cmd;
6589edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6590edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6591edd16368SStephen M. Cameron 	dma_addr_t paddr64;
65922b08b3e9SDon Brace 	__le32 paddr32;
65932b08b3e9SDon Brace 	u32 tag;
6594edd16368SStephen M. Cameron 	void __iomem *vaddr;
6595edd16368SStephen M. Cameron 	int i, err;
6596edd16368SStephen M. Cameron 
6597edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6598edd16368SStephen M. Cameron 	if (vaddr == NULL)
6599edd16368SStephen M. Cameron 		return -ENOMEM;
6600edd16368SStephen M. Cameron 
6601edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6602edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6603edd16368SStephen M. Cameron 	 * memory.
6604edd16368SStephen M. Cameron 	 */
6605edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6606edd16368SStephen M. Cameron 	if (err) {
6607edd16368SStephen M. Cameron 		iounmap(vaddr);
66081eaec8f3SRobert Elliott 		return err;
6609edd16368SStephen M. Cameron 	}
6610edd16368SStephen M. Cameron 
6611edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6612edd16368SStephen M. Cameron 	if (cmd == NULL) {
6613edd16368SStephen M. Cameron 		iounmap(vaddr);
6614edd16368SStephen M. Cameron 		return -ENOMEM;
6615edd16368SStephen M. Cameron 	}
6616edd16368SStephen M. Cameron 
6617edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6618edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6619edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6620edd16368SStephen M. Cameron 	 */
66212b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6622edd16368SStephen M. Cameron 
6623edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6624edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
662550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
66262b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6627edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6628edd16368SStephen M. Cameron 
6629edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6630a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6631a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6632edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6633edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6634edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6635edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
663650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
66372b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
663850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6639edd16368SStephen M. Cameron 
66402b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6641edd16368SStephen M. Cameron 
6642edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6643edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
66442b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6645edd16368SStephen M. Cameron 			break;
6646edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6647edd16368SStephen M. Cameron 	}
6648edd16368SStephen M. Cameron 
6649edd16368SStephen M. Cameron 	iounmap(vaddr);
6650edd16368SStephen M. Cameron 
6651edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6652edd16368SStephen M. Cameron 	 *  still complete the command.
6653edd16368SStephen M. Cameron 	 */
6654edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6655edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6656edd16368SStephen M. Cameron 			opcode, type);
6657edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6658edd16368SStephen M. Cameron 	}
6659edd16368SStephen M. Cameron 
6660edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6661edd16368SStephen M. Cameron 
6662edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6663edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6664edd16368SStephen M. Cameron 			opcode, type);
6665edd16368SStephen M. Cameron 		return -EIO;
6666edd16368SStephen M. Cameron 	}
6667edd16368SStephen M. Cameron 
6668edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6669edd16368SStephen M. Cameron 		opcode, type);
6670edd16368SStephen M. Cameron 	return 0;
6671edd16368SStephen M. Cameron }
6672edd16368SStephen M. Cameron 
6673edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6674edd16368SStephen M. Cameron 
66751df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
667642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6677edd16368SStephen M. Cameron {
6678edd16368SStephen M. Cameron 
66791df8552aSStephen M. Cameron 	if (use_doorbell) {
66801df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
66811df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
66821df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6683edd16368SStephen M. Cameron 		 */
66841df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6685cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
668685009239SStephen M. Cameron 
668700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
668885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
668985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
669085009239SStephen M. Cameron 		 * over in some weird corner cases.
669185009239SStephen M. Cameron 		 */
669200701a96SJustin Lindley 		msleep(10000);
66931df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6694edd16368SStephen M. Cameron 
6695edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6696edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6697edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6698edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
66991df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
67001df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
67011df8552aSStephen M. Cameron 		 * controller." */
6702edd16368SStephen M. Cameron 
67032662cab8SDon Brace 		int rc = 0;
67042662cab8SDon Brace 
67051df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
67062662cab8SDon Brace 
6707edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
67082662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
67092662cab8SDon Brace 		if (rc)
67102662cab8SDon Brace 			return rc;
6711edd16368SStephen M. Cameron 
6712edd16368SStephen M. Cameron 		msleep(500);
6713edd16368SStephen M. Cameron 
6714edd16368SStephen M. Cameron 		/* enter the D0 power management state */
67152662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
67162662cab8SDon Brace 		if (rc)
67172662cab8SDon Brace 			return rc;
6718c4853efeSMike Miller 
6719c4853efeSMike Miller 		/*
6720c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6721c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6722c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6723c4853efeSMike Miller 		 */
6724c4853efeSMike Miller 		msleep(500);
67251df8552aSStephen M. Cameron 	}
67261df8552aSStephen M. Cameron 	return 0;
67271df8552aSStephen M. Cameron }
67281df8552aSStephen M. Cameron 
67296f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6730580ada3cSStephen M. Cameron {
6731580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6732f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6733580ada3cSStephen M. Cameron }
6734580ada3cSStephen M. Cameron 
67356f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6736580ada3cSStephen M. Cameron {
6737580ada3cSStephen M. Cameron 	char *driver_version;
6738580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6739580ada3cSStephen M. Cameron 
6740580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6741580ada3cSStephen M. Cameron 	if (!driver_version)
6742580ada3cSStephen M. Cameron 		return -ENOMEM;
6743580ada3cSStephen M. Cameron 
6744580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6745580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6746580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6747580ada3cSStephen M. Cameron 	kfree(driver_version);
6748580ada3cSStephen M. Cameron 	return 0;
6749580ada3cSStephen M. Cameron }
6750580ada3cSStephen M. Cameron 
67516f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
67526f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6753580ada3cSStephen M. Cameron {
6754580ada3cSStephen M. Cameron 	int i;
6755580ada3cSStephen M. Cameron 
6756580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6757580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6758580ada3cSStephen M. Cameron }
6759580ada3cSStephen M. Cameron 
67606f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6761580ada3cSStephen M. Cameron {
6762580ada3cSStephen M. Cameron 
6763580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6764580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6765580ada3cSStephen M. Cameron 
6766580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6767580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6768580ada3cSStephen M. Cameron 		return -ENOMEM;
6769580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6770580ada3cSStephen M. Cameron 
6771580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6772580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6773580ada3cSStephen M. Cameron 	 */
6774580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6775580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6776580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6777580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6778580ada3cSStephen M. Cameron 	return rc;
6779580ada3cSStephen M. Cameron }
67801df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
67811df8552aSStephen M. Cameron  * states or the using the doorbell register.
67821df8552aSStephen M. Cameron  */
67836b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
67841df8552aSStephen M. Cameron {
67851df8552aSStephen M. Cameron 	u64 cfg_offset;
67861df8552aSStephen M. Cameron 	u32 cfg_base_addr;
67871df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
67881df8552aSStephen M. Cameron 	void __iomem *vaddr;
67891df8552aSStephen M. Cameron 	unsigned long paddr;
6790580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6791270d05deSStephen M. Cameron 	int rc;
67921df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6793cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6794270d05deSStephen M. Cameron 	u16 command_register;
67951df8552aSStephen M. Cameron 
67961df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
67971df8552aSStephen M. Cameron 	 * the same thing as
67981df8552aSStephen M. Cameron 	 *
67991df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
68001df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
68011df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
68021df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
68031df8552aSStephen M. Cameron 	 *
68041df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
68051df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
68061df8552aSStephen M. Cameron 	 * using the doorbell register.
68071df8552aSStephen M. Cameron 	 */
680818867659SStephen M. Cameron 
680960f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
681060f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
681125c1e56aSStephen M. Cameron 		return -ENODEV;
681225c1e56aSStephen M. Cameron 	}
681346380786SStephen M. Cameron 
681446380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
681546380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
681646380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
681718867659SStephen M. Cameron 
6818270d05deSStephen M. Cameron 	/* Save the PCI command register */
6819270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6820270d05deSStephen M. Cameron 	pci_save_state(pdev);
68211df8552aSStephen M. Cameron 
68221df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
68231df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
68241df8552aSStephen M. Cameron 	if (rc)
68251df8552aSStephen M. Cameron 		return rc;
68261df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
68271df8552aSStephen M. Cameron 	if (!vaddr)
68281df8552aSStephen M. Cameron 		return -ENOMEM;
68291df8552aSStephen M. Cameron 
68301df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
68311df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
68321df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
68331df8552aSStephen M. Cameron 	if (rc)
68341df8552aSStephen M. Cameron 		goto unmap_vaddr;
68351df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
68361df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
68371df8552aSStephen M. Cameron 	if (!cfgtable) {
68381df8552aSStephen M. Cameron 		rc = -ENOMEM;
68391df8552aSStephen M. Cameron 		goto unmap_vaddr;
68401df8552aSStephen M. Cameron 	}
6841580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
6842580ada3cSStephen M. Cameron 	if (rc)
684303741d95STomas Henzl 		goto unmap_cfgtable;
68441df8552aSStephen M. Cameron 
6845cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
6846cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
6847cf0b08d0SStephen M. Cameron 	 */
68481df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
6849cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
6850cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
6851cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
6852cf0b08d0SStephen M. Cameron 	} else {
68531df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6854cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6855050f7147SStephen Cameron 			dev_warn(&pdev->dev,
6856050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
685764670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6858cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6859cf0b08d0SStephen M. Cameron 		}
6860cf0b08d0SStephen M. Cameron 	}
68611df8552aSStephen M. Cameron 
68621df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
68631df8552aSStephen M. Cameron 	if (rc)
68641df8552aSStephen M. Cameron 		goto unmap_cfgtable;
6865edd16368SStephen M. Cameron 
6866270d05deSStephen M. Cameron 	pci_restore_state(pdev);
6867270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
6868edd16368SStephen M. Cameron 
68691df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
68701df8552aSStephen M. Cameron 	   need a little pause here */
68711df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
68721df8552aSStephen M. Cameron 
6873fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
6874fe5389c8SStephen M. Cameron 	if (rc) {
6875fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
6876050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
6877fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
6878fe5389c8SStephen M. Cameron 	}
6879fe5389c8SStephen M. Cameron 
6880580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
6881580ada3cSStephen M. Cameron 	if (rc < 0)
6882580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
6883580ada3cSStephen M. Cameron 	if (rc) {
688464670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
688564670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
688664670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
6887580ada3cSStephen M. Cameron 	} else {
688864670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
68891df8552aSStephen M. Cameron 	}
68901df8552aSStephen M. Cameron 
68911df8552aSStephen M. Cameron unmap_cfgtable:
68921df8552aSStephen M. Cameron 	iounmap(cfgtable);
68931df8552aSStephen M. Cameron 
68941df8552aSStephen M. Cameron unmap_vaddr:
68951df8552aSStephen M. Cameron 	iounmap(vaddr);
68961df8552aSStephen M. Cameron 	return rc;
6897edd16368SStephen M. Cameron }
6898edd16368SStephen M. Cameron 
6899edd16368SStephen M. Cameron /*
6900edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
6901edd16368SStephen M. Cameron  *   the io functions.
6902edd16368SStephen M. Cameron  *   This is for debug only.
6903edd16368SStephen M. Cameron  */
690442a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
6905edd16368SStephen M. Cameron {
690658f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
6907edd16368SStephen M. Cameron 	int i;
6908edd16368SStephen M. Cameron 	char temp_name[17];
6909edd16368SStephen M. Cameron 
6910edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
6911edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
6912edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
6913edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
6914edd16368SStephen M. Cameron 	temp_name[4] = '\0';
6915edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
6916edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
6917edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
6918edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
6919edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
6920edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
6921edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
6922edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
6923edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
6924edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
6925edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
6926edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
692769d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
6928edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
6929edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
6930edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
6931edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
6932edd16368SStephen M. Cameron 	temp_name[16] = '\0';
6933edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
6934edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
6935edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
6936edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
693758f8665cSStephen M. Cameron }
6938edd16368SStephen M. Cameron 
6939edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
6940edd16368SStephen M. Cameron {
6941edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
6942edd16368SStephen M. Cameron 
6943edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
6944edd16368SStephen M. Cameron 		return 0;
6945edd16368SStephen M. Cameron 	offset = 0;
6946edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
6947edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
6948edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
6949edd16368SStephen M. Cameron 			offset += 4;
6950edd16368SStephen M. Cameron 		else {
6951edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
6952edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
6953edd16368SStephen M. Cameron 			switch (mem_type) {
6954edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
6955edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
6956edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
6957edd16368SStephen M. Cameron 				break;
6958edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
6959edd16368SStephen M. Cameron 				offset += 8;
6960edd16368SStephen M. Cameron 				break;
6961edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
6962edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
6963edd16368SStephen M. Cameron 				       "base address is invalid\n");
6964edd16368SStephen M. Cameron 				return -1;
6965edd16368SStephen M. Cameron 				break;
6966edd16368SStephen M. Cameron 			}
6967edd16368SStephen M. Cameron 		}
6968edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
6969edd16368SStephen M. Cameron 			return i + 1;
6970edd16368SStephen M. Cameron 	}
6971edd16368SStephen M. Cameron 	return -1;
6972edd16368SStephen M. Cameron }
6973edd16368SStephen M. Cameron 
6974cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
6975cc64c817SRobert Elliott {
6976cc64c817SRobert Elliott 	if (h->msix_vector) {
6977cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
6978cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
6979105a3dbcSRobert Elliott 		h->msix_vector = 0;
6980cc64c817SRobert Elliott 	} else if (h->msi_vector) {
6981cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
6982cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
6983105a3dbcSRobert Elliott 		h->msi_vector = 0;
6984cc64c817SRobert Elliott 	}
6985cc64c817SRobert Elliott }
6986cc64c817SRobert Elliott 
6987edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
6988050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
6989edd16368SStephen M. Cameron  */
69906f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
6991edd16368SStephen M. Cameron {
6992edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
6993254f796bSMatt Gates 	int err, i;
6994254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
6995254f796bSMatt Gates 
6996254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
6997254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
6998254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
6999254f796bSMatt Gates 	}
7000edd16368SStephen M. Cameron 
7001edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
70026b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
70036b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
7004edd16368SStephen M. Cameron 		goto default_int_mode;
700555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
7006050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
7007eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
7008f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
7009f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
701018fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
701118fce3c4SAlexander Gordeev 					    1, h->msix_vector);
701218fce3c4SAlexander Gordeev 		if (err < 0) {
701318fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
701418fce3c4SAlexander Gordeev 			h->msix_vector = 0;
701518fce3c4SAlexander Gordeev 			goto single_msi_mode;
701618fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
701755c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
7018edd16368SStephen M. Cameron 			       "available\n", err);
7019eee0f03aSHannes Reinecke 		}
702018fce3c4SAlexander Gordeev 		h->msix_vector = err;
7021eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
7022eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
7023eee0f03aSHannes Reinecke 		return;
7024edd16368SStephen M. Cameron 	}
702518fce3c4SAlexander Gordeev single_msi_mode:
702655c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
7027050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
702855c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
7029edd16368SStephen M. Cameron 			h->msi_vector = 1;
7030edd16368SStephen M. Cameron 		else
703155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
7032edd16368SStephen M. Cameron 	}
7033edd16368SStephen M. Cameron default_int_mode:
7034edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
7035edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
7036a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
7037edd16368SStephen M. Cameron }
7038edd16368SStephen M. Cameron 
70396f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7040e5c880d1SStephen M. Cameron {
7041e5c880d1SStephen M. Cameron 	int i;
7042e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7043e5c880d1SStephen M. Cameron 
7044e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7045e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7046e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7047e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7048e5c880d1SStephen M. Cameron 
7049e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7050e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7051e5c880d1SStephen M. Cameron 			return i;
7052e5c880d1SStephen M. Cameron 
70536798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
70546798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
70556798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7056e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7057e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7058e5c880d1SStephen M. Cameron 			return -ENODEV;
7059e5c880d1SStephen M. Cameron 	}
7060e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7061e5c880d1SStephen M. Cameron }
7062e5c880d1SStephen M. Cameron 
70636f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
70643a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
70653a7774ceSStephen M. Cameron {
70663a7774ceSStephen M. Cameron 	int i;
70673a7774ceSStephen M. Cameron 
70683a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
706912d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
70703a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
707112d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
707212d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
70733a7774ceSStephen M. Cameron 				*memory_bar);
70743a7774ceSStephen M. Cameron 			return 0;
70753a7774ceSStephen M. Cameron 		}
707612d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
70773a7774ceSStephen M. Cameron 	return -ENODEV;
70783a7774ceSStephen M. Cameron }
70793a7774ceSStephen M. Cameron 
70806f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
70816f039790SGreg Kroah-Hartman 				     int wait_for_ready)
70822c4c8c8bSStephen M. Cameron {
7083fe5389c8SStephen M. Cameron 	int i, iterations;
70842c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7085fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7086fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7087fe5389c8SStephen M. Cameron 	else
7088fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
70892c4c8c8bSStephen M. Cameron 
7090fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7091fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7092fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
70932c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
70942c4c8c8bSStephen M. Cameron 				return 0;
7095fe5389c8SStephen M. Cameron 		} else {
7096fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7097fe5389c8SStephen M. Cameron 				return 0;
7098fe5389c8SStephen M. Cameron 		}
70992c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
71002c4c8c8bSStephen M. Cameron 	}
7101fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
71022c4c8c8bSStephen M. Cameron 	return -ENODEV;
71032c4c8c8bSStephen M. Cameron }
71042c4c8c8bSStephen M. Cameron 
71056f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
71066f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7107a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7108a51fd47fSStephen M. Cameron {
7109a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7110a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7111a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7112a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7113a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7114a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7115a51fd47fSStephen M. Cameron 		return -ENODEV;
7116a51fd47fSStephen M. Cameron 	}
7117a51fd47fSStephen M. Cameron 	return 0;
7118a51fd47fSStephen M. Cameron }
7119a51fd47fSStephen M. Cameron 
7120195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7121195f2c65SRobert Elliott {
7122105a3dbcSRobert Elliott 	if (h->transtable) {
7123195f2c65SRobert Elliott 		iounmap(h->transtable);
7124105a3dbcSRobert Elliott 		h->transtable = NULL;
7125105a3dbcSRobert Elliott 	}
7126105a3dbcSRobert Elliott 	if (h->cfgtable) {
7127195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7128105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7129105a3dbcSRobert Elliott 	}
7130195f2c65SRobert Elliott }
7131195f2c65SRobert Elliott 
7132195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7133195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7134195f2c65SRobert Elliott + * */
71356f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7136edd16368SStephen M. Cameron {
713701a02ffcSStephen M. Cameron 	u64 cfg_offset;
713801a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
713901a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7140303932fdSDon Brace 	u32 trans_offset;
7141a51fd47fSStephen M. Cameron 	int rc;
714277c4495cSStephen M. Cameron 
7143a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7144a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7145a51fd47fSStephen M. Cameron 	if (rc)
7146a51fd47fSStephen M. Cameron 		return rc;
714777c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7148a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7149cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7150cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
715177c4495cSStephen M. Cameron 		return -ENOMEM;
7152cd3c81c4SRobert Elliott 	}
7153580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7154580ada3cSStephen M. Cameron 	if (rc)
7155580ada3cSStephen M. Cameron 		return rc;
715677c4495cSStephen M. Cameron 	/* Find performant mode table. */
7157a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
715877c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
715977c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
716077c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7161195f2c65SRobert Elliott 	if (!h->transtable) {
7162195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7163195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
716477c4495cSStephen M. Cameron 		return -ENOMEM;
7165195f2c65SRobert Elliott 	}
716677c4495cSStephen M. Cameron 	return 0;
716777c4495cSStephen M. Cameron }
716877c4495cSStephen M. Cameron 
71696f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7170cba3d38bSStephen M. Cameron {
717141ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
717241ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
717341ce4c35SStephen Cameron 
717441ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
717572ceeaecSStephen M. Cameron 
717672ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
717772ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
717872ceeaecSStephen M. Cameron 		h->max_commands = 32;
717972ceeaecSStephen M. Cameron 
718041ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
718141ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
718241ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
718341ce4c35SStephen Cameron 			h->max_commands,
718441ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
718541ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7186cba3d38bSStephen M. Cameron 	}
7187cba3d38bSStephen M. Cameron }
7188cba3d38bSStephen M. Cameron 
7189c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7190c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7191c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7192c7ee65b3SWebb Scales  */
7193c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7194c7ee65b3SWebb Scales {
7195c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7196c7ee65b3SWebb Scales }
7197c7ee65b3SWebb Scales 
7198b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7199b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7200b93d7536SStephen M. Cameron  * SG chain block size, etc.
7201b93d7536SStephen M. Cameron  */
72026f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7203b93d7536SStephen M. Cameron {
7204cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
720545fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7206b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7207283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7208c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7209c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7210b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
72111a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7212b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7213b93d7536SStephen M. Cameron 	} else {
7214c7ee65b3SWebb Scales 		/*
7215c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7216c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7217c7ee65b3SWebb Scales 		 * would lock up the controller)
7218c7ee65b3SWebb Scales 		 */
7219c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
72201a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7221c7ee65b3SWebb Scales 		h->chainsize = 0;
7222b93d7536SStephen M. Cameron 	}
722375167d2cSStephen M. Cameron 
722475167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
722575167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
72260e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
72270e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
72280e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
72290e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
72308be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
72318be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7232b93d7536SStephen M. Cameron }
7233b93d7536SStephen M. Cameron 
723476c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
723576c46e49SStephen M. Cameron {
72360fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7237050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
723876c46e49SStephen M. Cameron 		return false;
723976c46e49SStephen M. Cameron 	}
724076c46e49SStephen M. Cameron 	return true;
724176c46e49SStephen M. Cameron }
724276c46e49SStephen M. Cameron 
724397a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7244f7c39101SStephen M. Cameron {
724597a5e98cSStephen M. Cameron 	u32 driver_support;
7246f7c39101SStephen M. Cameron 
724797a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
72480b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
72490b9e7b74SArnd Bergmann #ifdef CONFIG_X86
725097a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7251f7c39101SStephen M. Cameron #endif
725228e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
725328e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7254f7c39101SStephen M. Cameron }
7255f7c39101SStephen M. Cameron 
72563d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
72573d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
72583d0eab67SStephen M. Cameron  */
72593d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
72603d0eab67SStephen M. Cameron {
72613d0eab67SStephen M. Cameron 	u32 dma_prefetch;
72623d0eab67SStephen M. Cameron 
72633d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
72643d0eab67SStephen M. Cameron 		return;
72653d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
72663d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
72673d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
72683d0eab67SStephen M. Cameron }
72693d0eab67SStephen M. Cameron 
7270c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
727176438d08SStephen M. Cameron {
727276438d08SStephen M. Cameron 	int i;
727376438d08SStephen M. Cameron 	u32 doorbell_value;
727476438d08SStephen M. Cameron 	unsigned long flags;
727576438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7276007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
727776438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
727876438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
727976438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
728076438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7281c706a795SRobert Elliott 			goto done;
728276438d08SStephen M. Cameron 		/* delay and try again */
7283007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
728476438d08SStephen M. Cameron 	}
7285c706a795SRobert Elliott 	return -ENODEV;
7286c706a795SRobert Elliott done:
7287c706a795SRobert Elliott 	return 0;
728876438d08SStephen M. Cameron }
728976438d08SStephen M. Cameron 
7290c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7291eb6b2ae9SStephen M. Cameron {
7292eb6b2ae9SStephen M. Cameron 	int i;
72936eaf46fdSStephen M. Cameron 	u32 doorbell_value;
72946eaf46fdSStephen M. Cameron 	unsigned long flags;
7295eb6b2ae9SStephen M. Cameron 
7296eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7297eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7298eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7299eb6b2ae9SStephen M. Cameron 	 */
7300007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
730125163bd5SWebb Scales 		if (h->remove_in_progress)
730225163bd5SWebb Scales 			goto done;
73036eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
73046eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
73056eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7306382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7307c706a795SRobert Elliott 			goto done;
7308eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7309007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7310eb6b2ae9SStephen M. Cameron 	}
7311c706a795SRobert Elliott 	return -ENODEV;
7312c706a795SRobert Elliott done:
7313c706a795SRobert Elliott 	return 0;
73143f4336f3SStephen M. Cameron }
73153f4336f3SStephen M. Cameron 
7316c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
73176f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
73183f4336f3SStephen M. Cameron {
73193f4336f3SStephen M. Cameron 	u32 trans_support;
73203f4336f3SStephen M. Cameron 
73213f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
73223f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
73233f4336f3SStephen M. Cameron 		return -ENOTSUPP;
73243f4336f3SStephen M. Cameron 
73253f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7326283b4a9bSStephen M. Cameron 
73273f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
73283f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7329b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
73303f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7331c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7332c706a795SRobert Elliott 		goto error;
7333eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7334283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7335283b4a9bSStephen M. Cameron 		goto error;
7336960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7337eb6b2ae9SStephen M. Cameron 	return 0;
7338283b4a9bSStephen M. Cameron error:
7339050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7340283b4a9bSStephen M. Cameron 	return -ENODEV;
7341eb6b2ae9SStephen M. Cameron }
7342eb6b2ae9SStephen M. Cameron 
7343195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7344195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7345195f2c65SRobert Elliott {
7346195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7347195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7348105a3dbcSRobert Elliott 	h->vaddr = NULL;
7349195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7350943a7021SRobert Elliott 	/*
7351943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7352943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7353943a7021SRobert Elliott 	 */
7354195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7355943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7356195f2c65SRobert Elliott }
7357195f2c65SRobert Elliott 
7358195f2c65SRobert Elliott /* several items must be freed later */
73596f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
736077c4495cSStephen M. Cameron {
7361eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7362edd16368SStephen M. Cameron 
7363e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7364e5c880d1SStephen M. Cameron 	if (prod_index < 0)
736560f923b9SRobert Elliott 		return prod_index;
7366e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7367e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7368e5c880d1SStephen M. Cameron 
73699b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
73709b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
73719b5c48c2SStephen Cameron 
7372e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7373e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7374e5a44df8SMatthew Garrett 
737555c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7376edd16368SStephen M. Cameron 	if (err) {
7377195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7378943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7379edd16368SStephen M. Cameron 		return err;
7380edd16368SStephen M. Cameron 	}
7381edd16368SStephen M. Cameron 
7382f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7383edd16368SStephen M. Cameron 	if (err) {
738455c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7385195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7386943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7387943a7021SRobert Elliott 		return err;
7388edd16368SStephen M. Cameron 	}
73894fa604e1SRobert Elliott 
73904fa604e1SRobert Elliott 	pci_set_master(h->pdev);
73914fa604e1SRobert Elliott 
73926b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
739312d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
73943a7774ceSStephen M. Cameron 	if (err)
7395195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7396edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7397204892e9SStephen M. Cameron 	if (!h->vaddr) {
7398195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7399204892e9SStephen M. Cameron 		err = -ENOMEM;
7400195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7401204892e9SStephen M. Cameron 	}
7402fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
74032c4c8c8bSStephen M. Cameron 	if (err)
7404195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
740577c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
740677c4495cSStephen M. Cameron 	if (err)
7407195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7408b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7409edd16368SStephen M. Cameron 
741076c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7411edd16368SStephen M. Cameron 		err = -ENODEV;
7412195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7413edd16368SStephen M. Cameron 	}
741497a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
74153d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7416eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7417eb6b2ae9SStephen M. Cameron 	if (err)
7418195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7419edd16368SStephen M. Cameron 	return 0;
7420edd16368SStephen M. Cameron 
7421195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7422195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7423195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7424204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7425105a3dbcSRobert Elliott 	h->vaddr = NULL;
7426195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7427195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7428943a7021SRobert Elliott 	/*
7429943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7430943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7431943a7021SRobert Elliott 	 */
7432195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7433943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7434edd16368SStephen M. Cameron 	return err;
7435edd16368SStephen M. Cameron }
7436edd16368SStephen M. Cameron 
74376f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7438339b2b14SStephen M. Cameron {
7439339b2b14SStephen M. Cameron 	int rc;
7440339b2b14SStephen M. Cameron 
7441339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7442339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7443339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7444339b2b14SStephen M. Cameron 		return;
7445339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7446339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7447339b2b14SStephen M. Cameron 	if (rc != 0) {
7448339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7449339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7450339b2b14SStephen M. Cameron 	}
7451339b2b14SStephen M. Cameron }
7452339b2b14SStephen M. Cameron 
74536b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7454edd16368SStephen M. Cameron {
74551df8552aSStephen M. Cameron 	int rc, i;
74563b747298STomas Henzl 	void __iomem *vaddr;
7457edd16368SStephen M. Cameron 
74584c2a8c40SStephen M. Cameron 	if (!reset_devices)
74594c2a8c40SStephen M. Cameron 		return 0;
74604c2a8c40SStephen M. Cameron 
7461132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7462132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7463132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7464132aa220STomas Henzl 	 */
7465132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7466132aa220STomas Henzl 	if (rc) {
7467132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7468132aa220STomas Henzl 		return -ENODEV;
7469132aa220STomas Henzl 	}
7470132aa220STomas Henzl 	pci_disable_device(pdev);
7471132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7472132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7473132aa220STomas Henzl 	if (rc) {
7474132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7475132aa220STomas Henzl 		return -ENODEV;
7476132aa220STomas Henzl 	}
74774fa604e1SRobert Elliott 
7478859c75abSTomas Henzl 	pci_set_master(pdev);
74794fa604e1SRobert Elliott 
74803b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
74813b747298STomas Henzl 	if (vaddr == NULL) {
74823b747298STomas Henzl 		rc = -ENOMEM;
74833b747298STomas Henzl 		goto out_disable;
74843b747298STomas Henzl 	}
74853b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
74863b747298STomas Henzl 	iounmap(vaddr);
74873b747298STomas Henzl 
74881df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
74896b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7490edd16368SStephen M. Cameron 
74911df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
74921df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
749318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
749418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
74951df8552aSStephen M. Cameron 	 */
7496adf1b3a3SRobert Elliott 	if (rc)
7497132aa220STomas Henzl 		goto out_disable;
7498edd16368SStephen M. Cameron 
7499edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
75001ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7501edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7502edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7503edd16368SStephen M. Cameron 			break;
7504edd16368SStephen M. Cameron 		else
7505edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7506edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7507edd16368SStephen M. Cameron 	}
7508132aa220STomas Henzl 
7509132aa220STomas Henzl out_disable:
7510132aa220STomas Henzl 
7511132aa220STomas Henzl 	pci_disable_device(pdev);
7512132aa220STomas Henzl 	return rc;
7513edd16368SStephen M. Cameron }
7514edd16368SStephen M. Cameron 
75151fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
75161fb7c98aSRobert Elliott {
75171fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7518105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7519105a3dbcSRobert Elliott 	if (h->cmd_pool) {
75201fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75211fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
75221fb7c98aSRobert Elliott 				h->cmd_pool,
75231fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7524105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7525105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7526105a3dbcSRobert Elliott 	}
7527105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
75281fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75291fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
75301fb7c98aSRobert Elliott 				h->errinfo_pool,
75311fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7532105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7533105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7534105a3dbcSRobert Elliott 	}
75351fb7c98aSRobert Elliott }
75361fb7c98aSRobert Elliott 
7537d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
75382e9d1b36SStephen M. Cameron {
75392e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
75402e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
75412e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
75422e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
75432e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
75442e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
75452e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
75462e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
75472e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
75482e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
75492e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
75502e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
75512e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
75522c143342SRobert Elliott 		goto clean_up;
75532e9d1b36SStephen M. Cameron 	}
7554360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
75552e9d1b36SStephen M. Cameron 	return 0;
75562c143342SRobert Elliott clean_up:
75572c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
75582c143342SRobert Elliott 	return -ENOMEM;
75592e9d1b36SStephen M. Cameron }
75602e9d1b36SStephen M. Cameron 
756141b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
756241b3cf08SStephen M. Cameron {
7563ec429952SFabian Frederick 	int i, cpu;
756441b3cf08SStephen M. Cameron 
756541b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
756641b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7567ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
756841b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
756941b3cf08SStephen M. Cameron 	}
757041b3cf08SStephen M. Cameron }
757141b3cf08SStephen M. Cameron 
7572ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7573ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7574ec501a18SRobert Elliott {
7575ec501a18SRobert Elliott 	int i;
7576ec501a18SRobert Elliott 
7577ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7578ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7579ec501a18SRobert Elliott 		i = h->intr_mode;
7580ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7581ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7582105a3dbcSRobert Elliott 		h->q[i] = 0;
7583ec501a18SRobert Elliott 		return;
7584ec501a18SRobert Elliott 	}
7585ec501a18SRobert Elliott 
7586ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7587ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7588ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7589105a3dbcSRobert Elliott 		h->q[i] = 0;
7590ec501a18SRobert Elliott 	}
7591a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7592a4e17fc1SRobert Elliott 		h->q[i] = 0;
7593ec501a18SRobert Elliott }
7594ec501a18SRobert Elliott 
75959ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
75969ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
75970ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
75980ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
75990ae01a32SStephen M. Cameron {
7600254f796bSMatt Gates 	int rc, i;
76010ae01a32SStephen M. Cameron 
7602254f796bSMatt Gates 	/*
7603254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7604254f796bSMatt Gates 	 * queue to process.
7605254f796bSMatt Gates 	 */
7606254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7607254f796bSMatt Gates 		h->q[i] = (u8) i;
7608254f796bSMatt Gates 
7609eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7610254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7611a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
76128b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7613254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
76148b47004aSRobert Elliott 					0, h->intrname[i],
7615254f796bSMatt Gates 					&h->q[i]);
7616a4e17fc1SRobert Elliott 			if (rc) {
7617a4e17fc1SRobert Elliott 				int j;
7618a4e17fc1SRobert Elliott 
7619a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7620a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7621a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7622a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7623a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7624a4e17fc1SRobert Elliott 					h->q[j] = 0;
7625a4e17fc1SRobert Elliott 				}
7626a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7627a4e17fc1SRobert Elliott 					h->q[j] = 0;
7628a4e17fc1SRobert Elliott 				return rc;
7629a4e17fc1SRobert Elliott 			}
7630a4e17fc1SRobert Elliott 		}
763141b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7632254f796bSMatt Gates 	} else {
7633254f796bSMatt Gates 		/* Use single reply pool */
7634eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
76358b47004aSRobert Elliott 			if (h->msix_vector)
76368b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76378b47004aSRobert Elliott 					"%s-msix", h->devname);
76388b47004aSRobert Elliott 			else
76398b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76408b47004aSRobert Elliott 					"%s-msi", h->devname);
7641254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76428b47004aSRobert Elliott 				msixhandler, 0,
76438b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7644254f796bSMatt Gates 				&h->q[h->intr_mode]);
7645254f796bSMatt Gates 		} else {
76468b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
76478b47004aSRobert Elliott 				"%s-intx", h->devname);
7648254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76498b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
76508b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7651254f796bSMatt Gates 				&h->q[h->intr_mode]);
7652254f796bSMatt Gates 		}
7653105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7654254f796bSMatt Gates 	}
76550ae01a32SStephen M. Cameron 	if (rc) {
7656195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
76570ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7658195f2c65SRobert Elliott 		hpsa_free_irqs(h);
76590ae01a32SStephen M. Cameron 		return -ENODEV;
76600ae01a32SStephen M. Cameron 	}
76610ae01a32SStephen M. Cameron 	return 0;
76620ae01a32SStephen M. Cameron }
76630ae01a32SStephen M. Cameron 
76646f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
766564670ac8SStephen M. Cameron {
766639c53f55SRobert Elliott 	int rc;
7667bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
766864670ac8SStephen M. Cameron 
766964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
767039c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
767139c53f55SRobert Elliott 	if (rc) {
767264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
767339c53f55SRobert Elliott 		return rc;
767464670ac8SStephen M. Cameron 	}
767564670ac8SStephen M. Cameron 
767664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
767739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
767839c53f55SRobert Elliott 	if (rc) {
767964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
768064670ac8SStephen M. Cameron 			"after soft reset.\n");
768139c53f55SRobert Elliott 		return rc;
768264670ac8SStephen M. Cameron 	}
768364670ac8SStephen M. Cameron 
768464670ac8SStephen M. Cameron 	return 0;
768564670ac8SStephen M. Cameron }
768664670ac8SStephen M. Cameron 
7687072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7688072b0518SStephen M. Cameron {
7689072b0518SStephen M. Cameron 	int i;
7690072b0518SStephen M. Cameron 
7691072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7692072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7693072b0518SStephen M. Cameron 			continue;
76941fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76951fb7c98aSRobert Elliott 					h->reply_queue_size,
76961fb7c98aSRobert Elliott 					h->reply_queue[i].head,
76971fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7698072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7699072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7700072b0518SStephen M. Cameron 	}
7701105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7702072b0518SStephen M. Cameron }
7703072b0518SStephen M. Cameron 
77040097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
77050097f0f4SStephen M. Cameron {
7706105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7707105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7708105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7709105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
77102946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
77112946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
77122946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
77139ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
77149ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
77159ecd953aSRobert Elliott 	if (h->resubmit_wq) {
77169ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
77179ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
77189ecd953aSRobert Elliott 	}
77199ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
77209ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
77219ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
77229ecd953aSRobert Elliott 	}
7723105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
772464670ac8SStephen M. Cameron }
772564670ac8SStephen M. Cameron 
7726a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7727f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7728a0c12413SStephen M. Cameron {
7729281a7fd0SWebb Scales 	int i, refcount;
7730281a7fd0SWebb Scales 	struct CommandList *c;
773125163bd5SWebb Scales 	int failcount = 0;
7732a0c12413SStephen M. Cameron 
7733080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7734f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7735f2405db8SDon Brace 		c = h->cmd_pool + i;
7736281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7737281a7fd0SWebb Scales 		if (refcount > 1) {
773825163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
77395a3d16f5SStephen M. Cameron 			finish_cmd(c);
7740433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
774125163bd5SWebb Scales 			failcount++;
7742a0c12413SStephen M. Cameron 		}
7743281a7fd0SWebb Scales 		cmd_free(h, c);
7744281a7fd0SWebb Scales 	}
774525163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
774625163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7747a0c12413SStephen M. Cameron }
7748a0c12413SStephen M. Cameron 
7749094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7750094963daSStephen M. Cameron {
7751c8ed0010SRusty Russell 	int cpu;
7752094963daSStephen M. Cameron 
7753c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7754094963daSStephen M. Cameron 		u32 *lockup_detected;
7755094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7756094963daSStephen M. Cameron 		*lockup_detected = value;
7757094963daSStephen M. Cameron 	}
7758094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7759094963daSStephen M. Cameron }
7760094963daSStephen M. Cameron 
7761a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7762a0c12413SStephen M. Cameron {
7763a0c12413SStephen M. Cameron 	unsigned long flags;
7764094963daSStephen M. Cameron 	u32 lockup_detected;
7765a0c12413SStephen M. Cameron 
7766a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7767a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7768094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7769094963daSStephen M. Cameron 	if (!lockup_detected) {
7770094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7771094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
777225163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
777325163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7774094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7775094963daSStephen M. Cameron 	}
7776094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7777a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
777825163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
777925163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7780a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7781f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7782a0c12413SStephen M. Cameron }
7783a0c12413SStephen M. Cameron 
778425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7785a0c12413SStephen M. Cameron {
7786a0c12413SStephen M. Cameron 	u64 now;
7787a0c12413SStephen M. Cameron 	u32 heartbeat;
7788a0c12413SStephen M. Cameron 	unsigned long flags;
7789a0c12413SStephen M. Cameron 
7790a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7791a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7792a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7793e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
779425163bd5SWebb Scales 		return false;
7795a0c12413SStephen M. Cameron 
7796a0c12413SStephen M. Cameron 	/*
7797a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7798a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7799a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7800a0c12413SStephen M. Cameron 	 */
7801a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7802e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
780325163bd5SWebb Scales 		return false;
7804a0c12413SStephen M. Cameron 
7805a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7806a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7807a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7808a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7809a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7810a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
781125163bd5SWebb Scales 		return true;
7812a0c12413SStephen M. Cameron 	}
7813a0c12413SStephen M. Cameron 
7814a0c12413SStephen M. Cameron 	/* We're ok. */
7815a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7816a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
781725163bd5SWebb Scales 	return false;
7818a0c12413SStephen M. Cameron }
7819a0c12413SStephen M. Cameron 
78209846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
782176438d08SStephen M. Cameron {
782276438d08SStephen M. Cameron 	int i;
782376438d08SStephen M. Cameron 	char *event_type;
782476438d08SStephen M. Cameron 
7825e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
7826e4aa3e6aSStephen Cameron 		return;
7827e4aa3e6aSStephen Cameron 
782876438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
78291f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
78301f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
783176438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
783276438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
783376438d08SStephen M. Cameron 
783476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
783576438d08SStephen M. Cameron 			event_type = "state change";
783676438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
783776438d08SStephen M. Cameron 			event_type = "configuration change";
783876438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
783976438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
784076438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
784176438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
784223100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
784376438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
784476438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
784576438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
784676438d08SStephen M. Cameron 			h->events, event_type);
784776438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
784876438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
784976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
785076438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
785176438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
785276438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
785376438d08SStephen M. Cameron 	} else {
785476438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
785576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
785676438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
785776438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
785876438d08SStephen M. Cameron #if 0
785976438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
786076438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
786176438d08SStephen M. Cameron #endif
786276438d08SStephen M. Cameron 	}
78639846590eSStephen M. Cameron 	return;
786476438d08SStephen M. Cameron }
786576438d08SStephen M. Cameron 
786676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
786776438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
7868e863d68eSScott Teel  * we should rescan the controller for devices.
7869e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
787076438d08SStephen M. Cameron  */
78719846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
787276438d08SStephen M. Cameron {
7873*853633e8SDon Brace 	if (h->drv_req_rescan) {
7874*853633e8SDon Brace 		h->drv_req_rescan = 0;
7875*853633e8SDon Brace 		return 1;
7876*853633e8SDon Brace 	}
7877*853633e8SDon Brace 
787876438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
78799846590eSStephen M. Cameron 		return 0;
788076438d08SStephen M. Cameron 
788176438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
78829846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
78839846590eSStephen M. Cameron }
788476438d08SStephen M. Cameron 
788576438d08SStephen M. Cameron /*
78869846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
788776438d08SStephen M. Cameron  */
78889846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
78899846590eSStephen M. Cameron {
78909846590eSStephen M. Cameron 	unsigned long flags;
78919846590eSStephen M. Cameron 	struct offline_device_entry *d;
78929846590eSStephen M. Cameron 	struct list_head *this, *tmp;
78939846590eSStephen M. Cameron 
78949846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
78959846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
78969846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
78979846590eSStephen M. Cameron 				offline_list);
78989846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
7899d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
7900d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
7901d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
7902d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
79039846590eSStephen M. Cameron 			return 1;
7904d1fea47cSStephen M. Cameron 		}
79059846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
790676438d08SStephen M. Cameron 	}
79079846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
79089846590eSStephen M. Cameron 	return 0;
79099846590eSStephen M. Cameron }
79109846590eSStephen M. Cameron 
79116636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
7912a0c12413SStephen M. Cameron {
7913a0c12413SStephen M. Cameron 	unsigned long flags;
79148a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
79156636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
79166636e7f4SDon Brace 
79176636e7f4SDon Brace 
79186636e7f4SDon Brace 	if (h->remove_in_progress)
79198a98db73SStephen M. Cameron 		return;
79209846590eSStephen M. Cameron 
79219846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
79229846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
79239846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
79249846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
79259846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
79269846590eSStephen M. Cameron 	}
79276636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
79286636e7f4SDon Brace 	if (!h->remove_in_progress)
79296636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
79306636e7f4SDon Brace 				h->heartbeat_sample_interval);
79316636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
79326636e7f4SDon Brace }
79336636e7f4SDon Brace 
79346636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
79356636e7f4SDon Brace {
79366636e7f4SDon Brace 	unsigned long flags;
79376636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
79386636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
79396636e7f4SDon Brace 
79406636e7f4SDon Brace 	detect_controller_lockup(h);
79416636e7f4SDon Brace 	if (lockup_detected(h))
79426636e7f4SDon Brace 		return;
79439846590eSStephen M. Cameron 
79448a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
79456636e7f4SDon Brace 	if (!h->remove_in_progress)
79468a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
79478a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
79488a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7949a0c12413SStephen M. Cameron }
7950a0c12413SStephen M. Cameron 
79516636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
79526636e7f4SDon Brace 						char *name)
79536636e7f4SDon Brace {
79546636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
79556636e7f4SDon Brace 
7956397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
79576636e7f4SDon Brace 	if (!wq)
79586636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
79596636e7f4SDon Brace 
79606636e7f4SDon Brace 	return wq;
79616636e7f4SDon Brace }
79626636e7f4SDon Brace 
79636f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
79644c2a8c40SStephen M. Cameron {
79654c2a8c40SStephen M. Cameron 	int dac, rc;
79664c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
796764670ac8SStephen M. Cameron 	int try_soft_reset = 0;
796864670ac8SStephen M. Cameron 	unsigned long flags;
79696b6c1cd7STomas Henzl 	u32 board_id;
79704c2a8c40SStephen M. Cameron 
79714c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
79724c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
79734c2a8c40SStephen M. Cameron 
79746b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
79756b6c1cd7STomas Henzl 	if (rc < 0) {
79766b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
79776b6c1cd7STomas Henzl 		return rc;
79786b6c1cd7STomas Henzl 	}
79796b6c1cd7STomas Henzl 
79806b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
798164670ac8SStephen M. Cameron 	if (rc) {
798264670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
79834c2a8c40SStephen M. Cameron 			return rc;
798464670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
798564670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
798664670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
798764670ac8SStephen M. Cameron 		 * point that it can accept a command.
798864670ac8SStephen M. Cameron 		 */
798964670ac8SStephen M. Cameron 		try_soft_reset = 1;
799064670ac8SStephen M. Cameron 		rc = 0;
799164670ac8SStephen M. Cameron 	}
799264670ac8SStephen M. Cameron 
799364670ac8SStephen M. Cameron reinit_after_soft_reset:
79944c2a8c40SStephen M. Cameron 
7995303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
7996303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
7997303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
7998303932fdSDon Brace 	 */
7999303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
8000edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
8001105a3dbcSRobert Elliott 	if (!h) {
8002105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8003ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8004105a3dbcSRobert Elliott 	}
8005edd16368SStephen M. Cameron 
800655c06c71SStephen M. Cameron 	h->pdev = pdev;
8007105a3dbcSRobert Elliott 
8008a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
80099846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
80106eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
80119846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
80126eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
801334f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
80149b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8015094963daSStephen M. Cameron 
8016094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8017094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
80182a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8019105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
80202a5ac326SStephen M. Cameron 		rc = -ENOMEM;
80212efa5929SRobert Elliott 		goto clean1;	/* aer/h */
80222a5ac326SStephen M. Cameron 	}
8023094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8024094963daSStephen M. Cameron 
802555c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8026105a3dbcSRobert Elliott 	if (rc)
80272946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8028edd16368SStephen M. Cameron 
80292946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
80302946e82bSRobert Elliott 	 * interrupt_mode h->intr */
80312946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
80322946e82bSRobert Elliott 	if (rc)
80332946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
80342946e82bSRobert Elliott 
80352946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8036edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8037edd16368SStephen M. Cameron 	number_of_controllers++;
8038edd16368SStephen M. Cameron 
8039edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8040ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8041ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8042edd16368SStephen M. Cameron 		dac = 1;
8043ecd9aad4SStephen M. Cameron 	} else {
8044ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8045ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8046edd16368SStephen M. Cameron 			dac = 0;
8047ecd9aad4SStephen M. Cameron 		} else {
8048edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
80492946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8050edd16368SStephen M. Cameron 		}
8051ecd9aad4SStephen M. Cameron 	}
8052edd16368SStephen M. Cameron 
8053edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8054edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
805510f66018SStephen M. Cameron 
8056105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8057105a3dbcSRobert Elliott 	if (rc)
80582946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8059d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
80608947fd10SRobert Elliott 	if (rc)
80612946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8062105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8063105a3dbcSRobert Elliott 	if (rc)
80642946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8065a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
80669b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8067d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8068d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8069a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
8070edd16368SStephen M. Cameron 
8071edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
80729a41338eSStephen M. Cameron 	h->ndevices = 0;
80732946e82bSRobert Elliott 
80749a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8075105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8076105a3dbcSRobert Elliott 	if (rc)
80772946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
80782946e82bSRobert Elliott 
80792946e82bSRobert Elliott 	/* hook into SCSI subsystem */
80802946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
80812946e82bSRobert Elliott 	if (rc)
80822946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
80832efa5929SRobert Elliott 
80842efa5929SRobert Elliott 	/* create the resubmit workqueue */
80852efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
80862efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
80872efa5929SRobert Elliott 		rc = -ENOMEM;
80882efa5929SRobert Elliott 		goto clean7;
80892efa5929SRobert Elliott 	}
80902efa5929SRobert Elliott 
80912efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
80922efa5929SRobert Elliott 	if (!h->resubmit_wq) {
80932efa5929SRobert Elliott 		rc = -ENOMEM;
80942efa5929SRobert Elliott 		goto clean7;	/* aer/h */
80952efa5929SRobert Elliott 	}
809664670ac8SStephen M. Cameron 
8097105a3dbcSRobert Elliott 	/*
8098105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
809964670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
810064670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
810164670ac8SStephen M. Cameron 	 */
810264670ac8SStephen M. Cameron 	if (try_soft_reset) {
810364670ac8SStephen M. Cameron 
810464670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
810564670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
810664670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
810764670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
810864670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
810964670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
811064670ac8SStephen M. Cameron 		 */
811164670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
811264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
811364670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8114ec501a18SRobert Elliott 		hpsa_free_irqs(h);
81159ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
811664670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
811764670ac8SStephen M. Cameron 		if (rc) {
81189ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
81199ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8120d498757cSRobert Elliott 			/*
8121b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8122b2ef480cSRobert Elliott 			 * again. Instead, do its work
8123b2ef480cSRobert Elliott 			 */
8124b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8125b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8126b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8127b2ef480cSRobert Elliott 			/*
8128b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8129b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8130d498757cSRobert Elliott 			 */
8131d498757cSRobert Elliott 			goto clean3;
813264670ac8SStephen M. Cameron 		}
813364670ac8SStephen M. Cameron 
813464670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
813564670ac8SStephen M. Cameron 		if (rc)
813664670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
81377ef7323fSDon Brace 			goto clean7;
813864670ac8SStephen M. Cameron 
813964670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
814064670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
814164670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
814264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
814364670ac8SStephen M. Cameron 		msleep(10000);
814464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
814564670ac8SStephen M. Cameron 
814664670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
814764670ac8SStephen M. Cameron 		if (rc)
814864670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
814964670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
815064670ac8SStephen M. Cameron 
815164670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
815264670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
815364670ac8SStephen M. Cameron 		 * all over again.
815464670ac8SStephen M. Cameron 		 */
815564670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
815664670ac8SStephen M. Cameron 		try_soft_reset = 0;
815764670ac8SStephen M. Cameron 		if (rc)
8158b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
815964670ac8SStephen M. Cameron 			return -ENODEV;
816064670ac8SStephen M. Cameron 
816164670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
816264670ac8SStephen M. Cameron 	}
8163edd16368SStephen M. Cameron 
8164da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8165da0697bdSScott Teel 	h->acciopath_status = 1;
8166da0697bdSScott Teel 
8167e863d68eSScott Teel 
8168edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8169edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8170edd16368SStephen M. Cameron 
8171339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
81728a98db73SStephen M. Cameron 
81738a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
81748a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
81758a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
81768a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
81778a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81786636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
81796636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81806636e7f4SDon Brace 				h->heartbeat_sample_interval);
818188bf6d62SStephen M. Cameron 	return 0;
8182edd16368SStephen M. Cameron 
81832946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8184105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8185105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8186105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
818733a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
81882946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
81892e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
81902946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8191ec501a18SRobert Elliott 	hpsa_free_irqs(h);
81922946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
81932946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
81942946e82bSRobert Elliott 	h->scsi_host = NULL;
81952946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8196195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
81972946e82bSRobert Elliott clean2: /* lu, aer/h */
8198105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8199094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8200105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8201105a3dbcSRobert Elliott 	}
8202105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8203105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8204105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8205105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8206105a3dbcSRobert Elliott 	}
8207105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8208105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8209105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8210105a3dbcSRobert Elliott 	}
8211edd16368SStephen M. Cameron 	kfree(h);
8212ecd9aad4SStephen M. Cameron 	return rc;
8213edd16368SStephen M. Cameron }
8214edd16368SStephen M. Cameron 
8215edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8216edd16368SStephen M. Cameron {
8217edd16368SStephen M. Cameron 	char *flush_buf;
8218edd16368SStephen M. Cameron 	struct CommandList *c;
821925163bd5SWebb Scales 	int rc;
8220702890e3SStephen M. Cameron 
8221094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8222702890e3SStephen M. Cameron 		return;
8223edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8224edd16368SStephen M. Cameron 	if (!flush_buf)
8225edd16368SStephen M. Cameron 		return;
8226edd16368SStephen M. Cameron 
822745fcb86eSStephen Cameron 	c = cmd_alloc(h);
8228bf43caf3SRobert Elliott 
8229a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8230a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8231a2dac136SStephen M. Cameron 		goto out;
8232a2dac136SStephen M. Cameron 	}
823325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
823425163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
823525163bd5SWebb Scales 	if (rc)
823625163bd5SWebb Scales 		goto out;
8237edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8238a2dac136SStephen M. Cameron out:
8239edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8240edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
824145fcb86eSStephen Cameron 	cmd_free(h, c);
8242edd16368SStephen M. Cameron 	kfree(flush_buf);
8243edd16368SStephen M. Cameron }
8244edd16368SStephen M. Cameron 
8245edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8246edd16368SStephen M. Cameron {
8247edd16368SStephen M. Cameron 	struct ctlr_info *h;
8248edd16368SStephen M. Cameron 
8249edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8250edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8251edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8252edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8253edd16368SStephen M. Cameron 	 */
8254edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8255edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8256105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8257cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8258edd16368SStephen M. Cameron }
8259edd16368SStephen M. Cameron 
82606f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
826155e14e76SStephen M. Cameron {
826255e14e76SStephen M. Cameron 	int i;
826355e14e76SStephen M. Cameron 
8264105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
826555e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8266105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8267105a3dbcSRobert Elliott 	}
826855e14e76SStephen M. Cameron }
826955e14e76SStephen M. Cameron 
82706f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8271edd16368SStephen M. Cameron {
8272edd16368SStephen M. Cameron 	struct ctlr_info *h;
82738a98db73SStephen M. Cameron 	unsigned long flags;
8274edd16368SStephen M. Cameron 
8275edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8276edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8277edd16368SStephen M. Cameron 		return;
8278edd16368SStephen M. Cameron 	}
8279edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
82808a98db73SStephen M. Cameron 
82818a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
82828a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
82838a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
82848a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
82856636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
82866636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
82876636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
82886636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8289cc64c817SRobert Elliott 
82902d041306SDon Brace 	/*
82912d041306SDon Brace 	 * Call before disabling interrupts.
82922d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
82932d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
82942d041306SDon Brace 	 * operations which cannot complete and will hang the system.
82952d041306SDon Brace 	 */
82962d041306SDon Brace 	if (h->scsi_host)
82972d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8298105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8299195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8300edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8301cc64c817SRobert Elliott 
8302105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8303105a3dbcSRobert Elliott 
83042946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
83052946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
83062946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8307105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8308105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
83091fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
8310105a3dbcSRobert Elliott 
8311105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8312195f2c65SRobert Elliott 
83132946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
83142946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
83152946e82bSRobert Elliott 
8316195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
83172946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8318195f2c65SRobert Elliott 
8319105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8320105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8321105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8322105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8323edd16368SStephen M. Cameron }
8324edd16368SStephen M. Cameron 
8325edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8326edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8327edd16368SStephen M. Cameron {
8328edd16368SStephen M. Cameron 	return -ENOSYS;
8329edd16368SStephen M. Cameron }
8330edd16368SStephen M. Cameron 
8331edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8332edd16368SStephen M. Cameron {
8333edd16368SStephen M. Cameron 	return -ENOSYS;
8334edd16368SStephen M. Cameron }
8335edd16368SStephen M. Cameron 
8336edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8337f79cfec6SStephen M. Cameron 	.name = HPSA,
8338edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
83396f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8340edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8341edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8342edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8343edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8344edd16368SStephen M. Cameron };
8345edd16368SStephen M. Cameron 
8346303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8347303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8348303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8349303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8350303932fdSDon Brace  * byte increments) which the controller uses to fetch
8351303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8352303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8353303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8354303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8355303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8356303932fdSDon Brace  * bits of the command address.
8357303932fdSDon Brace  */
8358303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
83592b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8360303932fdSDon Brace {
8361303932fdSDon Brace 	int i, j, b, size;
8362303932fdSDon Brace 
8363303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8364303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8365303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8366e1f7de0cSMatt Gates 		size = i + min_blocks;
8367303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8368303932fdSDon Brace 		/* Find the bucket that is just big enough */
8369e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8370303932fdSDon Brace 			if (bucket[j] >= size) {
8371303932fdSDon Brace 				b = j;
8372303932fdSDon Brace 				break;
8373303932fdSDon Brace 			}
8374303932fdSDon Brace 		}
8375303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8376303932fdSDon Brace 		bucket_map[i] = b;
8377303932fdSDon Brace 	}
8378303932fdSDon Brace }
8379303932fdSDon Brace 
8380105a3dbcSRobert Elliott /*
8381105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8382105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8383105a3dbcSRobert Elliott  */
8384c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8385303932fdSDon Brace {
83866c311b57SStephen M. Cameron 	int i;
83876c311b57SStephen M. Cameron 	unsigned long register_value;
8388e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8389e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8390e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8391b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8392b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8393e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8394def342bdSStephen M. Cameron 
8395def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8396def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8397def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8398def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8399def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8400def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8401def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8402def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8403def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8404def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8405d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8406def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8407def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8408def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8409def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8410def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8411def342bdSStephen M. Cameron 	 */
8412d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8413b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8414b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8415b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8416b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8417b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8418b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8419b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8420b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8421b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8422b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8423d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8424303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8425303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8426303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8427303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8428303932fdSDon Brace 	 */
8429303932fdSDon Brace 
8430b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8431b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8432b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8433b3a52e79SStephen M. Cameron 	 */
8434b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8435b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8436b3a52e79SStephen M. Cameron 
8437303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8438072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8439072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8440303932fdSDon Brace 
8441d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8442d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8443e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8444303932fdSDon Brace 	for (i = 0; i < 8; i++)
8445303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8446303932fdSDon Brace 
8447303932fdSDon Brace 	/* size of controller ring buffer */
8448303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8449254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8450303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8451303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8452254f796bSMatt Gates 
8453254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8454254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8455072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8456254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8457254f796bSMatt Gates 	}
8458254f796bSMatt Gates 
8459b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8460e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8461e1f7de0cSMatt Gates 	/*
8462e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8463e1f7de0cSMatt Gates 	 */
8464e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8465e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8466e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8467e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8468c349775eSScott Teel 	} else {
8469c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8470c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8471c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8472c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8473c349775eSScott Teel 		}
8474e1f7de0cSMatt Gates 	}
8475303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8476c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8477c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8478c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8479c706a795SRobert Elliott 		return -ENODEV;
8480c706a795SRobert Elliott 	}
8481303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8482303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8483050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8484050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8485c706a795SRobert Elliott 		return -ENODEV;
8486303932fdSDon Brace 	}
8487960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8488e1f7de0cSMatt Gates 	h->access = access;
8489e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8490e1f7de0cSMatt Gates 
8491b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8492b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8493c706a795SRobert Elliott 		return 0;
8494e1f7de0cSMatt Gates 
8495b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8496e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8497e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8498e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8499e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8500e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8501e1f7de0cSMatt Gates 		}
8502283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8503283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8504e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8505e1f7de0cSMatt Gates 
8506e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8507072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8508072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8509072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8510072b0518SStephen M. Cameron 				h->reply_queue_size);
8511e1f7de0cSMatt Gates 
8512e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8513e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8514e1f7de0cSMatt Gates 		 */
8515e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8516e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8517e1f7de0cSMatt Gates 
8518e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8519e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8520e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8521e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8522e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
85232b08b3e9SDon Brace 			cp->host_context_flags =
85242b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8525e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8526e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
852750a0decfSStephen M. Cameron 			cp->tag =
8528f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
852950a0decfSStephen M. Cameron 			cp->host_addr =
853050a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8531e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8532e1f7de0cSMatt Gates 		}
8533b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8534b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8535b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8536b9af4937SStephen M. Cameron 		int rc;
8537b9af4937SStephen M. Cameron 
8538b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8539b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8540b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8541b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8542b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8543b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8544b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8545b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8546b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8547b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8548b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8549b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8550b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8551b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8552b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8553b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8554b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8555b9af4937SStephen M. Cameron 	}
8556b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8557c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8558c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8559c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8560c706a795SRobert Elliott 		return -ENODEV;
8561c706a795SRobert Elliott 	}
8562c706a795SRobert Elliott 	return 0;
8563e1f7de0cSMatt Gates }
8564e1f7de0cSMatt Gates 
85651fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
85661fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
85671fb7c98aSRobert Elliott {
8568105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
85691fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
85701fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
85711fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
85721fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8573105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8574105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8575105a3dbcSRobert Elliott 	}
85761fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8577105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
85781fb7c98aSRobert Elliott }
85791fb7c98aSRobert Elliott 
8580d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8581d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8582e1f7de0cSMatt Gates {
8583283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8584283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8585283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8586283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8587283b4a9bSStephen M. Cameron 
8588e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8589e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8590e1f7de0cSMatt Gates 	 * hardware.
8591e1f7de0cSMatt Gates 	 */
8592e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8593e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8594e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8595e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8596e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8597e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8598e1f7de0cSMatt Gates 
8599e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8600283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8601e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8602e1f7de0cSMatt Gates 
8603e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8604e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8605e1f7de0cSMatt Gates 		goto clean_up;
8606e1f7de0cSMatt Gates 
8607e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8608e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8609e1f7de0cSMatt Gates 	return 0;
8610e1f7de0cSMatt Gates 
8611e1f7de0cSMatt Gates clean_up:
86121fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
86132dd02d74SRobert Elliott 	return -ENOMEM;
86146c311b57SStephen M. Cameron }
86156c311b57SStephen M. Cameron 
86161fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
86171fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
86181fb7c98aSRobert Elliott {
8619d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8620d9a729f3SWebb Scales 
8621105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
86221fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
86231fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
86241fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
86251fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8626105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8627105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8628105a3dbcSRobert Elliott 	}
86291fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8630105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
86311fb7c98aSRobert Elliott }
86321fb7c98aSRobert Elliott 
8633d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8634d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8635aca9012aSStephen M. Cameron {
8636d9a729f3SWebb Scales 	int rc;
8637d9a729f3SWebb Scales 
8638aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8639aca9012aSStephen M. Cameron 
8640aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8641aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8642aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8643aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8644aca9012aSStephen M. Cameron 
8645aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8646aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8647aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8648aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8649aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8650aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8651aca9012aSStephen M. Cameron 
8652aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8653aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8654aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8655aca9012aSStephen M. Cameron 
8656aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8657d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8658d9a729f3SWebb Scales 		rc = -ENOMEM;
8659d9a729f3SWebb Scales 		goto clean_up;
8660d9a729f3SWebb Scales 	}
8661d9a729f3SWebb Scales 
8662d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8663d9a729f3SWebb Scales 	if (rc)
8664aca9012aSStephen M. Cameron 		goto clean_up;
8665aca9012aSStephen M. Cameron 
8666aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8667aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8668aca9012aSStephen M. Cameron 	return 0;
8669aca9012aSStephen M. Cameron 
8670aca9012aSStephen M. Cameron clean_up:
86711fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8672d9a729f3SWebb Scales 	return rc;
8673aca9012aSStephen M. Cameron }
8674aca9012aSStephen M. Cameron 
8675105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8676105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8677105a3dbcSRobert Elliott {
8678105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8679105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8680105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8681105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8682105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8683105a3dbcSRobert Elliott }
8684105a3dbcSRobert Elliott 
8685105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8686105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8687105a3dbcSRobert Elliott  */
8688105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
86896c311b57SStephen M. Cameron {
86906c311b57SStephen M. Cameron 	u32 trans_support;
8691e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8692e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8693105a3dbcSRobert Elliott 	int i, rc;
86946c311b57SStephen M. Cameron 
869502ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8696105a3dbcSRobert Elliott 		return 0;
869702ec19c8SStephen M. Cameron 
869867c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
869967c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8700105a3dbcSRobert Elliott 		return 0;
870167c99a72Sscameron@beardog.cce.hp.com 
8702e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8703e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8704e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
8705e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
8706105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
8707105a3dbcSRobert Elliott 		if (rc)
8708105a3dbcSRobert Elliott 			return rc;
8709105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8710aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
8711aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
8712105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
8713105a3dbcSRobert Elliott 		if (rc)
8714105a3dbcSRobert Elliott 			return rc;
8715e1f7de0cSMatt Gates 	}
8716e1f7de0cSMatt Gates 
8717eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
8718cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
87196c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
8720072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
87216c311b57SStephen M. Cameron 
8722254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8723072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
8724072b0518SStephen M. Cameron 						h->reply_queue_size,
8725072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
8726105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
8727105a3dbcSRobert Elliott 			rc = -ENOMEM;
8728105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
8729105a3dbcSRobert Elliott 		}
8730254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
8731254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
8732254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
8733254f796bSMatt Gates 	}
8734254f796bSMatt Gates 
87356c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
8736d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
87376c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8738105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
8739105a3dbcSRobert Elliott 		rc = -ENOMEM;
8740105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
8741105a3dbcSRobert Elliott 	}
87426c311b57SStephen M. Cameron 
8743105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
8744105a3dbcSRobert Elliott 	if (rc)
8745105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
8746105a3dbcSRobert Elliott 	return 0;
8747303932fdSDon Brace 
8748105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
8749303932fdSDon Brace 	kfree(h->blockFetchTable);
8750105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8751105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
8752105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8753105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8754105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8755105a3dbcSRobert Elliott 	return rc;
8756303932fdSDon Brace }
8757303932fdSDon Brace 
875823100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
875976438d08SStephen M. Cameron {
876023100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
876123100dd9SStephen M. Cameron }
876223100dd9SStephen M. Cameron 
876323100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
876423100dd9SStephen M. Cameron {
876523100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
8766f2405db8SDon Brace 	int i, accel_cmds_out;
8767281a7fd0SWebb Scales 	int refcount;
876876438d08SStephen M. Cameron 
8769f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
877023100dd9SStephen M. Cameron 		accel_cmds_out = 0;
8771f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
8772f2405db8SDon Brace 			c = h->cmd_pool + i;
8773281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
8774281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
877523100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
8776281a7fd0SWebb Scales 			cmd_free(h, c);
8777f2405db8SDon Brace 		}
877823100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
877976438d08SStephen M. Cameron 			break;
878076438d08SStephen M. Cameron 		msleep(100);
878176438d08SStephen M. Cameron 	} while (1);
878276438d08SStephen M. Cameron }
878376438d08SStephen M. Cameron 
8784edd16368SStephen M. Cameron /*
8785edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
8786edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
8787edd16368SStephen M. Cameron  */
8788edd16368SStephen M. Cameron static int __init hpsa_init(void)
8789edd16368SStephen M. Cameron {
879031468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
8791edd16368SStephen M. Cameron }
8792edd16368SStephen M. Cameron 
8793edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
8794edd16368SStephen M. Cameron {
8795edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
8796edd16368SStephen M. Cameron }
8797edd16368SStephen M. Cameron 
8798e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
8799e1f7de0cSMatt Gates {
8800e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
8801dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
8802dd0e19f3SScott Teel 
8803dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
8804dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
8805dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
8806dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
8807dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
8808dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
8809dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
8810dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
8811dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
8812dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
8813dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
8814dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
8815dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
8816dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
8817dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
8818dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
8819dd0e19f3SScott Teel 
8820dd0e19f3SScott Teel #undef VERIFY_OFFSET
8821dd0e19f3SScott Teel 
8822dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
8823b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
8824b66cc250SMike Miller 
8825b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
8826b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
8827b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
8828b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
8829b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
8830b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
8831b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
8832b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
8833b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
8834b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
8835b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
8836b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
8837b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
8838b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
8839b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
8840b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
8841b66cc250SMike Miller 
8842b66cc250SMike Miller #undef VERIFY_OFFSET
8843b66cc250SMike Miller 
8844b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
8845e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
8846e1f7de0cSMatt Gates 
8847e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
8848e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
8849e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
8850e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
8851e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
8852e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
8853e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
8854e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
8855e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
8856e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
8857e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
8858e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
8859e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
8860e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
8861e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
8862e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
8863e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
8864e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
8865e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
8866e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
8867e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
8868e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
886950a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
8870e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
8871e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
8872e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
8873e1f7de0cSMatt Gates #undef VERIFY_OFFSET
8874e1f7de0cSMatt Gates }
8875e1f7de0cSMatt Gates 
8876edd16368SStephen M. Cameron module_init(hpsa_init);
8877edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
8878