xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 81c275576bcee1a80e046117c7923586216a2dd4)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
351c35139SScott Teel  *    Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
4edd16368SStephen M. Cameron  *
5edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
6edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
7edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
8edd16368SStephen M. Cameron  *
9edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
10edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
11edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
13edd16368SStephen M. Cameron  *
14edd16368SStephen M. Cameron  *    You should have received a copy of the GNU General Public License
15edd16368SStephen M. Cameron  *    along with this program; if not, write to the Free Software
16edd16368SStephen M. Cameron  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  *    Questions/Comments/Bugfixes to iss_storagedev@hp.com
19edd16368SStephen M. Cameron  *
20edd16368SStephen M. Cameron  */
21edd16368SStephen M. Cameron 
22edd16368SStephen M. Cameron #include <linux/module.h>
23edd16368SStephen M. Cameron #include <linux/interrupt.h>
24edd16368SStephen M. Cameron #include <linux/types.h>
25edd16368SStephen M. Cameron #include <linux/pci.h>
26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
27edd16368SStephen M. Cameron #include <linux/kernel.h>
28edd16368SStephen M. Cameron #include <linux/slab.h>
29edd16368SStephen M. Cameron #include <linux/delay.h>
30edd16368SStephen M. Cameron #include <linux/fs.h>
31edd16368SStephen M. Cameron #include <linux/timer.h>
32edd16368SStephen M. Cameron #include <linux/init.h>
33edd16368SStephen M. Cameron #include <linux/spinlock.h>
34edd16368SStephen M. Cameron #include <linux/compat.h>
35edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
36edd16368SStephen M. Cameron #include <linux/uaccess.h>
37edd16368SStephen M. Cameron #include <linux/io.h>
38edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
39edd16368SStephen M. Cameron #include <linux/completion.h>
40edd16368SStephen M. Cameron #include <linux/moduleparam.h>
41edd16368SStephen M. Cameron #include <scsi/scsi.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
43edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
44edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
469437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4773153fe5SWebb Scales #include <scsi/scsi_dbg.h>
48edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
49edd16368SStephen M. Cameron #include <linux/string.h>
50edd16368SStephen M. Cameron #include <linux/bitmap.h>
5160063497SArun Sharma #include <linux/atomic.h>
52a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5342a91641SDon Brace #include <linux/percpu-defs.h>
54094963daSStephen M. Cameron #include <linux/percpu.h>
552b08b3e9SDon Brace #include <asm/unaligned.h>
56283b4a9bSStephen M. Cameron #include <asm/div64.h>
57edd16368SStephen M. Cameron #include "hpsa_cmd.h"
58edd16368SStephen M. Cameron #include "hpsa.h"
59edd16368SStephen M. Cameron 
60edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
61f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
62edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
63f79cfec6SStephen M. Cameron #define HPSA "hpsa"
64edd16368SStephen M. Cameron 
65007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
66007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
67007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
68007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
69007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
70edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
73edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
74edd16368SStephen M. Cameron 
75edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
76edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
77edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
78edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
79edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
80edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
81edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
82edd16368SStephen M. Cameron 
83edd16368SStephen M. Cameron static int hpsa_allow_any;
84edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
85edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
86edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8702ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8802ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8902ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
9002ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
91edd16368SStephen M. Cameron 
92edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
93edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
98edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
99163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
100163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
101f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1089143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
113fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1253b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1313b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1323b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
134fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
1358e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1368e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
140edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
141edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
142edd16368SStephen M. Cameron 	{0,}
143edd16368SStephen M. Cameron };
144edd16368SStephen M. Cameron 
145edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
148edd16368SStephen M. Cameron  *  product = Marketing Name for the board
149edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
150edd16368SStephen M. Cameron  */
151edd16368SStephen M. Cameron static struct board_type products[] = {
152edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
153edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
154edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
157163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
158163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1597d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
160fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
161fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
162fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
163fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
164fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
165fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
166fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1671fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1681fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17427fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17527fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17627fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17727fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
178c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18027fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18197b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18227fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18327fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18427fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18527fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18697b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18727fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
18827fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1893b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1903b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19127fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
192fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
1938e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
1948e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
1958e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
1968e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
1978e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
198edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
199edd16368SStephen M. Cameron };
200edd16368SStephen M. Cameron 
201a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
202a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
203a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
204a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
205edd16368SStephen M. Cameron static int number_of_controllers;
206edd16368SStephen M. Cameron 
20710f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
20810f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
20942a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
210edd16368SStephen M. Cameron 
211edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21242a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
21342a91641SDon Brace 	void __user *arg);
214edd16368SStephen M. Cameron #endif
215edd16368SStephen M. Cameron 
216edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
217edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
21873153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
21973153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22073153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
221a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
222b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
223edd16368SStephen M. Cameron 	int cmd_type);
2242c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
225b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
226edd16368SStephen M. Cameron 
227f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
228a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
229a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
230a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2317c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
232edd16368SStephen M. Cameron 
233edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
23475167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
235edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
23641ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
237edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
238edd16368SStephen M. Cameron 
239edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
240edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
241edd16368SStephen M. Cameron 	struct CommandList *c);
242edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
243edd16368SStephen M. Cameron 	struct CommandList *c);
244303932fdSDon Brace /* performant mode helper functions */
245303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2462b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
247105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
248105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
249254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2506f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2516f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2521df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2536f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2541df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2556f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2566f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2576f039790SGreg Kroah-Hartman 				     int wait_for_ready);
25875167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
259c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
260fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
261fe5389c8SStephen M. Cameron #define BOARD_READY 1
26223100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
26376438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
264c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
265c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
26603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
267080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
26825163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
26925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
270edd16368SStephen M. Cameron 
271edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
272edd16368SStephen M. Cameron {
273edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
274edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
275edd16368SStephen M. Cameron }
276edd16368SStephen M. Cameron 
277a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
278a23513e8SStephen M. Cameron {
279a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
280a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
281a23513e8SStephen M. Cameron }
282a23513e8SStephen M. Cameron 
283a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
284a58e7e53SWebb Scales {
285a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
286a58e7e53SWebb Scales }
287a58e7e53SWebb Scales 
288d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
289d604f533SWebb Scales {
290d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
291d604f533SWebb Scales }
292d604f533SWebb Scales 
2939437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
2949437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
2959437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
2969437ac43SStephen Cameron {
2979437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
2989437ac43SStephen Cameron 	bool rc;
2999437ac43SStephen Cameron 
3009437ac43SStephen Cameron 	*sense_key = -1;
3019437ac43SStephen Cameron 	*asc = -1;
3029437ac43SStephen Cameron 	*ascq = -1;
3039437ac43SStephen Cameron 
3049437ac43SStephen Cameron 	if (sense_data_len < 1)
3059437ac43SStephen Cameron 		return;
3069437ac43SStephen Cameron 
3079437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3089437ac43SStephen Cameron 	if (rc) {
3099437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3109437ac43SStephen Cameron 		*asc = sshdr.asc;
3119437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3129437ac43SStephen Cameron 	}
3139437ac43SStephen Cameron }
3149437ac43SStephen Cameron 
315edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
316edd16368SStephen M. Cameron 	struct CommandList *c)
317edd16368SStephen M. Cameron {
3189437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3199437ac43SStephen Cameron 	int sense_len;
3209437ac43SStephen Cameron 
3219437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3229437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3239437ac43SStephen Cameron 	else
3249437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3259437ac43SStephen Cameron 
3269437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3279437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
328*81c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
329edd16368SStephen M. Cameron 		return 0;
330edd16368SStephen M. Cameron 
3319437ac43SStephen Cameron 	switch (asc) {
332edd16368SStephen M. Cameron 	case STATE_CHANGED:
3339437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3342946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3352946e82bSRobert Elliott 			h->devname);
336edd16368SStephen M. Cameron 		break;
337edd16368SStephen M. Cameron 	case LUN_FAILED:
3387f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3392946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
340edd16368SStephen M. Cameron 		break;
341edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3427f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3432946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
344edd16368SStephen M. Cameron 	/*
3454f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3464f4eb9f1SScott Teel 	 * target (array) devices.
347edd16368SStephen M. Cameron 	 */
348edd16368SStephen M. Cameron 		break;
349edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3502946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3512946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3522946e82bSRobert Elliott 			h->devname);
353edd16368SStephen M. Cameron 		break;
354edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3552946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3562946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3572946e82bSRobert Elliott 			h->devname);
358edd16368SStephen M. Cameron 		break;
359edd16368SStephen M. Cameron 	default:
3602946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3612946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3622946e82bSRobert Elliott 			h->devname);
363edd16368SStephen M. Cameron 		break;
364edd16368SStephen M. Cameron 	}
365edd16368SStephen M. Cameron 	return 1;
366edd16368SStephen M. Cameron }
367edd16368SStephen M. Cameron 
368852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
369852af20aSMatt Bondurant {
370852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
371852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
372852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
373852af20aSMatt Bondurant 		return 0;
374852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
375852af20aSMatt Bondurant 	return 1;
376852af20aSMatt Bondurant }
377852af20aSMatt Bondurant 
378e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
379e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
380e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
381e985c58fSStephen Cameron {
382e985c58fSStephen Cameron 	int ld;
383e985c58fSStephen Cameron 	struct ctlr_info *h;
384e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
385e985c58fSStephen Cameron 
386e985c58fSStephen Cameron 	h = shost_to_hba(shost);
387e985c58fSStephen Cameron 	ld = lockup_detected(h);
388e985c58fSStephen Cameron 
389e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
390e985c58fSStephen Cameron }
391e985c58fSStephen Cameron 
392da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
393da0697bdSScott Teel 					 struct device_attribute *attr,
394da0697bdSScott Teel 					 const char *buf, size_t count)
395da0697bdSScott Teel {
396da0697bdSScott Teel 	int status, len;
397da0697bdSScott Teel 	struct ctlr_info *h;
398da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
399da0697bdSScott Teel 	char tmpbuf[10];
400da0697bdSScott Teel 
401da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
402da0697bdSScott Teel 		return -EACCES;
403da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
404da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
405da0697bdSScott Teel 	tmpbuf[len] = '\0';
406da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
407da0697bdSScott Teel 		return -EINVAL;
408da0697bdSScott Teel 	h = shost_to_hba(shost);
409da0697bdSScott Teel 	h->acciopath_status = !!status;
410da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
411da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
412da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
413da0697bdSScott Teel 	return count;
414da0697bdSScott Teel }
415da0697bdSScott Teel 
4162ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4172ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4182ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4192ba8bfc8SStephen M. Cameron {
4202ba8bfc8SStephen M. Cameron 	int debug_level, len;
4212ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4222ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4232ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4242ba8bfc8SStephen M. Cameron 
4252ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4262ba8bfc8SStephen M. Cameron 		return -EACCES;
4272ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4282ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4292ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4302ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4312ba8bfc8SStephen M. Cameron 		return -EINVAL;
4322ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4332ba8bfc8SStephen M. Cameron 		debug_level = 0;
4342ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4352ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4362ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4372ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4382ba8bfc8SStephen M. Cameron 	return count;
4392ba8bfc8SStephen M. Cameron }
4402ba8bfc8SStephen M. Cameron 
441edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
442edd16368SStephen M. Cameron 				 struct device_attribute *attr,
443edd16368SStephen M. Cameron 				 const char *buf, size_t count)
444edd16368SStephen M. Cameron {
445edd16368SStephen M. Cameron 	struct ctlr_info *h;
446edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
447a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
44831468401SMike Miller 	hpsa_scan_start(h->scsi_host);
449edd16368SStephen M. Cameron 	return count;
450edd16368SStephen M. Cameron }
451edd16368SStephen M. Cameron 
452d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
453d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
454d28ce020SStephen M. Cameron {
455d28ce020SStephen M. Cameron 	struct ctlr_info *h;
456d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
457d28ce020SStephen M. Cameron 	unsigned char *fwrev;
458d28ce020SStephen M. Cameron 
459d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
460d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
461d28ce020SStephen M. Cameron 		return 0;
462d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
463d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
464d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
465d28ce020SStephen M. Cameron }
466d28ce020SStephen M. Cameron 
46794a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
46894a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
46994a13649SStephen M. Cameron {
47094a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
47194a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
47294a13649SStephen M. Cameron 
4730cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4740cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
47594a13649SStephen M. Cameron }
47694a13649SStephen M. Cameron 
477745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
478745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
479745a7a25SStephen M. Cameron {
480745a7a25SStephen M. Cameron 	struct ctlr_info *h;
481745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
482745a7a25SStephen M. Cameron 
483745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
484745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
485960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
486745a7a25SStephen M. Cameron 			"performant" : "simple");
487745a7a25SStephen M. Cameron }
488745a7a25SStephen M. Cameron 
489da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
490da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
491da0697bdSScott Teel {
492da0697bdSScott Teel 	struct ctlr_info *h;
493da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
494da0697bdSScott Teel 
495da0697bdSScott Teel 	h = shost_to_hba(shost);
496da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
497da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
498da0697bdSScott Teel }
499da0697bdSScott Teel 
50046380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
501941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
502941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
503941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
504941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
505941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
506941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
507941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
508941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
509941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
510941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
511941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
512941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
513941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5147af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
515941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
516941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5175a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5185a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5195a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5205a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5215a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5225a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
523941b1cdaSStephen M. Cameron };
524941b1cdaSStephen M. Cameron 
52546380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
52646380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5277af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5285a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5295a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5305a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5315a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5325a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5335a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
53446380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
53546380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
53646380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
53746380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
53846380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
53946380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
54046380786SStephen M. Cameron 	 */
54146380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
54246380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
54346380786SStephen M. Cameron };
54446380786SStephen M. Cameron 
5459b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5469b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5479b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5489b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5499b5c48c2SStephen Cameron };
5509b5c48c2SStephen Cameron 
5519b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
552941b1cdaSStephen M. Cameron {
553941b1cdaSStephen M. Cameron 	int i;
554941b1cdaSStephen M. Cameron 
5559b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5569b5c48c2SStephen Cameron 		if (a[i] == board_id)
557941b1cdaSStephen M. Cameron 			return 1;
5589b5c48c2SStephen Cameron 	return 0;
5599b5c48c2SStephen Cameron }
5609b5c48c2SStephen Cameron 
5619b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5629b5c48c2SStephen Cameron {
5639b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5649b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
565941b1cdaSStephen M. Cameron }
566941b1cdaSStephen M. Cameron 
56746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
56846380786SStephen M. Cameron {
5699b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5709b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
57146380786SStephen M. Cameron }
57246380786SStephen M. Cameron 
57346380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
57446380786SStephen M. Cameron {
57546380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
57646380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
57746380786SStephen M. Cameron }
57846380786SStephen M. Cameron 
5799b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5809b5c48c2SStephen Cameron {
5819b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5829b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5839b5c48c2SStephen Cameron }
5849b5c48c2SStephen Cameron 
585941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
586941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
587941b1cdaSStephen M. Cameron {
588941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
589941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
590941b1cdaSStephen M. Cameron 
591941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
59246380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
593941b1cdaSStephen M. Cameron }
594941b1cdaSStephen M. Cameron 
595edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
596edd16368SStephen M. Cameron {
597edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
598edd16368SStephen M. Cameron }
599edd16368SStephen M. Cameron 
600f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
601f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
602edd16368SStephen M. Cameron };
6036b80b18fSScott Teel #define HPSA_RAID_0	0
6046b80b18fSScott Teel #define HPSA_RAID_4	1
6056b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6066b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6076b80b18fSScott Teel #define HPSA_RAID_51	4
6086b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6096b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
610edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
611edd16368SStephen M. Cameron 
612edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
613edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
614edd16368SStephen M. Cameron {
615edd16368SStephen M. Cameron 	ssize_t l = 0;
61682a72c0aSStephen M. Cameron 	unsigned char rlevel;
617edd16368SStephen M. Cameron 	struct ctlr_info *h;
618edd16368SStephen M. Cameron 	struct scsi_device *sdev;
619edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
620edd16368SStephen M. Cameron 	unsigned long flags;
621edd16368SStephen M. Cameron 
622edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
623edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
624edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
625edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
626edd16368SStephen M. Cameron 	if (!hdev) {
627edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
628edd16368SStephen M. Cameron 		return -ENODEV;
629edd16368SStephen M. Cameron 	}
630edd16368SStephen M. Cameron 
631edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
632edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
633edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
634edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
635edd16368SStephen M. Cameron 		return l;
636edd16368SStephen M. Cameron 	}
637edd16368SStephen M. Cameron 
638edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
639edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
64082a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
641edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
642edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
643edd16368SStephen M. Cameron 	return l;
644edd16368SStephen M. Cameron }
645edd16368SStephen M. Cameron 
646edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
647edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
648edd16368SStephen M. Cameron {
649edd16368SStephen M. Cameron 	struct ctlr_info *h;
650edd16368SStephen M. Cameron 	struct scsi_device *sdev;
651edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
652edd16368SStephen M. Cameron 	unsigned long flags;
653edd16368SStephen M. Cameron 	unsigned char lunid[8];
654edd16368SStephen M. Cameron 
655edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
656edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
657edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
658edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
659edd16368SStephen M. Cameron 	if (!hdev) {
660edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
661edd16368SStephen M. Cameron 		return -ENODEV;
662edd16368SStephen M. Cameron 	}
663edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
664edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
665edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
666edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
667edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
668edd16368SStephen M. Cameron }
669edd16368SStephen M. Cameron 
670edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
671edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
672edd16368SStephen M. Cameron {
673edd16368SStephen M. Cameron 	struct ctlr_info *h;
674edd16368SStephen M. Cameron 	struct scsi_device *sdev;
675edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
676edd16368SStephen M. Cameron 	unsigned long flags;
677edd16368SStephen M. Cameron 	unsigned char sn[16];
678edd16368SStephen M. Cameron 
679edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
680edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
681edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
682edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
683edd16368SStephen M. Cameron 	if (!hdev) {
684edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
685edd16368SStephen M. Cameron 		return -ENODEV;
686edd16368SStephen M. Cameron 	}
687edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
688edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
689edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
690edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
691edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
692edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
693edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
694edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
695edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
696edd16368SStephen M. Cameron }
697edd16368SStephen M. Cameron 
698c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
699c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
700c1988684SScott Teel {
701c1988684SScott Teel 	struct ctlr_info *h;
702c1988684SScott Teel 	struct scsi_device *sdev;
703c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
704c1988684SScott Teel 	unsigned long flags;
705c1988684SScott Teel 	int offload_enabled;
706c1988684SScott Teel 
707c1988684SScott Teel 	sdev = to_scsi_device(dev);
708c1988684SScott Teel 	h = sdev_to_hba(sdev);
709c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
710c1988684SScott Teel 	hdev = sdev->hostdata;
711c1988684SScott Teel 	if (!hdev) {
712c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
713c1988684SScott Teel 		return -ENODEV;
714c1988684SScott Teel 	}
715c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
716c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
717c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
718c1988684SScott Teel }
719c1988684SScott Teel 
7203f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
7213f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
7223f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
7233f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
724c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
725c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
726da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
727da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
728da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
7292ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
7302ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
7313f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
7323f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
7333f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
7343f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
7353f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
7363f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
737941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
738941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
739e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
740e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
7413f5eac3aSStephen M. Cameron 
7423f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
7433f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
7443f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
7453f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
746c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
747e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
7483f5eac3aSStephen M. Cameron 	NULL,
7493f5eac3aSStephen M. Cameron };
7503f5eac3aSStephen M. Cameron 
7513f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
7523f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
7533f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
7543f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
7553f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
756941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
757da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
7582ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
7593f5eac3aSStephen M. Cameron 	NULL,
7603f5eac3aSStephen M. Cameron };
7613f5eac3aSStephen M. Cameron 
76241ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
76341ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
76441ce4c35SStephen Cameron 
7653f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
7663f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
767f79cfec6SStephen M. Cameron 	.name			= HPSA,
768f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
7693f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
7703f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
7713f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
7727c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
7733f5eac3aSStephen M. Cameron 	.this_id		= -1,
7743f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
77575167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
7763f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
7773f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
7783f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
77941ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
7803f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
7813f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
7823f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
7833f5eac3aSStephen M. Cameron #endif
7843f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
7853f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
786c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
78754b2b50cSMartin K. Petersen 	.no_write_same = 1,
7883f5eac3aSStephen M. Cameron };
7893f5eac3aSStephen M. Cameron 
790254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
7913f5eac3aSStephen M. Cameron {
7923f5eac3aSStephen M. Cameron 	u32 a;
793072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
7943f5eac3aSStephen M. Cameron 
795e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
796e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
797e1f7de0cSMatt Gates 
7983f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
799254f796bSMatt Gates 		return h->access.command_completed(h, q);
8003f5eac3aSStephen M. Cameron 
801254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
802254f796bSMatt Gates 		a = rq->head[rq->current_entry];
803254f796bSMatt Gates 		rq->current_entry++;
8040cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
8053f5eac3aSStephen M. Cameron 	} else {
8063f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
8073f5eac3aSStephen M. Cameron 	}
8083f5eac3aSStephen M. Cameron 	/* Check for wraparound */
809254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
810254f796bSMatt Gates 		rq->current_entry = 0;
811254f796bSMatt Gates 		rq->wraparound ^= 1;
8123f5eac3aSStephen M. Cameron 	}
8133f5eac3aSStephen M. Cameron 	return a;
8143f5eac3aSStephen M. Cameron }
8153f5eac3aSStephen M. Cameron 
816c349775eSScott Teel /*
817c349775eSScott Teel  * There are some special bits in the bus address of the
818c349775eSScott Teel  * command that we have to set for the controller to know
819c349775eSScott Teel  * how to process the command:
820c349775eSScott Teel  *
821c349775eSScott Teel  * Normal performant mode:
822c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
823c349775eSScott Teel  * bits 1-3 = block fetch table entry
824c349775eSScott Teel  * bits 4-6 = command type (== 0)
825c349775eSScott Teel  *
826c349775eSScott Teel  * ioaccel1 mode:
827c349775eSScott Teel  * bit 0 = "performant mode" bit.
828c349775eSScott Teel  * bits 1-3 = block fetch table entry
829c349775eSScott Teel  * bits 4-6 = command type (== 110)
830c349775eSScott Teel  * (command type is needed because ioaccel1 mode
831c349775eSScott Teel  * commands are submitted through the same register as normal
832c349775eSScott Teel  * mode commands, so this is how the controller knows whether
833c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
834c349775eSScott Teel  *
835c349775eSScott Teel  * ioaccel2 mode:
836c349775eSScott Teel  * bit 0 = "performant mode" bit.
837c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
838c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
839c349775eSScott Teel  * a separate special register for submitting commands.
840c349775eSScott Teel  */
841c349775eSScott Teel 
84225163bd5SWebb Scales /*
84325163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
8443f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
8453f5eac3aSStephen M. Cameron  * register number
8463f5eac3aSStephen M. Cameron  */
84725163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
84825163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
84925163bd5SWebb Scales 					int reply_queue)
8503f5eac3aSStephen M. Cameron {
851254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
8523f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
85325163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
85425163bd5SWebb Scales 			return;
85525163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
856254f796bSMatt Gates 			c->Header.ReplyQueue =
857804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
85825163bd5SWebb Scales 		else
85925163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
860254f796bSMatt Gates 	}
8613f5eac3aSStephen M. Cameron }
8623f5eac3aSStephen M. Cameron 
863c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
86425163bd5SWebb Scales 						struct CommandList *c,
86525163bd5SWebb Scales 						int reply_queue)
866c349775eSScott Teel {
867c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
868c349775eSScott Teel 
86925163bd5SWebb Scales 	/*
87025163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
871c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
872c349775eSScott Teel 	 */
87325163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
874c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
87525163bd5SWebb Scales 	else
87625163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
87725163bd5SWebb Scales 	/*
87825163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
879c349775eSScott Teel 	 *  - performant mode bit (bit 0)
880c349775eSScott Teel 	 *  - pull count (bits 1-3)
881c349775eSScott Teel 	 *  - command type (bits 4-6)
882c349775eSScott Teel 	 */
883c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
884c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
885c349775eSScott Teel }
886c349775eSScott Teel 
8878be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
8888be986ccSStephen Cameron 						struct CommandList *c,
8898be986ccSStephen Cameron 						int reply_queue)
8908be986ccSStephen Cameron {
8918be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
8928be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
8938be986ccSStephen Cameron 
8948be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
8958be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
8968be986ccSStephen Cameron 	 */
8978be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
8988be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
8998be986ccSStephen Cameron 	else
9008be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
9018be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
9028be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
9038be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
9048be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
9058be986ccSStephen Cameron 	 */
9068be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
9078be986ccSStephen Cameron }
9088be986ccSStephen Cameron 
909c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
91025163bd5SWebb Scales 						struct CommandList *c,
91125163bd5SWebb Scales 						int reply_queue)
912c349775eSScott Teel {
913c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
914c349775eSScott Teel 
91525163bd5SWebb Scales 	/*
91625163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
917c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
918c349775eSScott Teel 	 */
91925163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
920c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
92125163bd5SWebb Scales 	else
92225163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
92325163bd5SWebb Scales 	/*
92425163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
925c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
926c349775eSScott Teel 	 *  - pull count (bits 0-3)
927c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
928c349775eSScott Teel 	 */
929c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
930c349775eSScott Teel }
931c349775eSScott Teel 
932e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
933e85c5974SStephen M. Cameron {
934e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
935e85c5974SStephen M. Cameron }
936e85c5974SStephen M. Cameron 
937e85c5974SStephen M. Cameron /*
938e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
939e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
940e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
941e85c5974SStephen M. Cameron  */
942e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
943e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
944e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
945e85c5974SStephen M. Cameron 		struct CommandList *c)
946e85c5974SStephen M. Cameron {
947e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
948e85c5974SStephen M. Cameron 		return;
949e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
950e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
951e85c5974SStephen M. Cameron }
952e85c5974SStephen M. Cameron 
953e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
954e85c5974SStephen M. Cameron 		struct CommandList *c)
955e85c5974SStephen M. Cameron {
956e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
957e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
958e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
959e85c5974SStephen M. Cameron }
960e85c5974SStephen M. Cameron 
96125163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
96225163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
9633f5eac3aSStephen M. Cameron {
964c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
965c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
966c349775eSScott Teel 	switch (c->cmd_type) {
967c349775eSScott Teel 	case CMD_IOACCEL1:
96825163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
969c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
970c349775eSScott Teel 		break;
971c349775eSScott Teel 	case CMD_IOACCEL2:
97225163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
973c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
974c349775eSScott Teel 		break;
9758be986ccSStephen Cameron 	case IOACCEL2_TMF:
9768be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
9778be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
9788be986ccSStephen Cameron 		break;
979c349775eSScott Teel 	default:
98025163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
981f2405db8SDon Brace 		h->access.submit_command(h, c);
9823f5eac3aSStephen M. Cameron 	}
983c05e8866SStephen Cameron }
9843f5eac3aSStephen M. Cameron 
985a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
98625163bd5SWebb Scales {
987d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
988a58e7e53SWebb Scales 		return finish_cmd(c);
989a58e7e53SWebb Scales 
99025163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
99125163bd5SWebb Scales }
99225163bd5SWebb Scales 
9933f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
9943f5eac3aSStephen M. Cameron {
9953f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
9963f5eac3aSStephen M. Cameron }
9973f5eac3aSStephen M. Cameron 
9983f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
9993f5eac3aSStephen M. Cameron {
10003f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
10013f5eac3aSStephen M. Cameron 		return 0;
10023f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
10033f5eac3aSStephen M. Cameron 		return 1;
10043f5eac3aSStephen M. Cameron 	return 0;
10053f5eac3aSStephen M. Cameron }
10063f5eac3aSStephen M. Cameron 
1007edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1008edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1009edd16368SStephen M. Cameron {
1010edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1011edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1012edd16368SStephen M. Cameron 	 */
1013edd16368SStephen M. Cameron 	int i, found = 0;
1014cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1015edd16368SStephen M. Cameron 
1016263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1017edd16368SStephen M. Cameron 
1018edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1019edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1020263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1021edd16368SStephen M. Cameron 	}
1022edd16368SStephen M. Cameron 
1023263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1024263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1025edd16368SStephen M. Cameron 		/* *bus = 1; */
1026edd16368SStephen M. Cameron 		*target = i;
1027edd16368SStephen M. Cameron 		*lun = 0;
1028edd16368SStephen M. Cameron 		found = 1;
1029edd16368SStephen M. Cameron 	}
1030edd16368SStephen M. Cameron 	return !found;
1031edd16368SStephen M. Cameron }
1032edd16368SStephen M. Cameron 
10330d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
10340d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
10350d96ef5fSWebb Scales {
10360d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
10370d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n",
10380d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
10390d96ef5fSWebb Scales 			description,
10400d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
10410d96ef5fSWebb Scales 			dev->vendor,
10420d96ef5fSWebb Scales 			dev->model,
10430d96ef5fSWebb Scales 			dev->raid_level > RAID_UNKNOWN ?
10440d96ef5fSWebb Scales 				"RAID-?" : raid_label[dev->raid_level],
10450d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
10460d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
10470d96ef5fSWebb Scales 			dev->expose_state);
10480d96ef5fSWebb Scales }
10490d96ef5fSWebb Scales 
1050edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
1051edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
1052edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1053edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1054edd16368SStephen M. Cameron {
1055edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1056edd16368SStephen M. Cameron 	int n = h->ndevices;
1057edd16368SStephen M. Cameron 	int i;
1058edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1059edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1060edd16368SStephen M. Cameron 
1061cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1062edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1063edd16368SStephen M. Cameron 			"inaccessible.\n");
1064edd16368SStephen M. Cameron 		return -1;
1065edd16368SStephen M. Cameron 	}
1066edd16368SStephen M. Cameron 
1067edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1068edd16368SStephen M. Cameron 	if (device->lun != -1)
1069edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1070edd16368SStephen M. Cameron 		goto lun_assigned;
1071edd16368SStephen M. Cameron 
1072edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1073edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
10742b08b3e9SDon Brace 	 * unit no, zero otherwise.
1075edd16368SStephen M. Cameron 	 */
1076edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1077edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1078edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1079edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1080edd16368SStephen M. Cameron 			return -1;
1081edd16368SStephen M. Cameron 		goto lun_assigned;
1082edd16368SStephen M. Cameron 	}
1083edd16368SStephen M. Cameron 
1084edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1085edd16368SStephen M. Cameron 	 * Search through our list and find the device which
1086edd16368SStephen M. Cameron 	 * has the same 8 byte LUN address, excepting byte 4.
1087edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1088edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1089edd16368SStephen M. Cameron 	 */
1090edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1091edd16368SStephen M. Cameron 	addr1[4] = 0;
1092edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1093edd16368SStephen M. Cameron 		sd = h->dev[i];
1094edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1095edd16368SStephen M. Cameron 		addr2[4] = 0;
1096edd16368SStephen M. Cameron 		/* differ only in byte 4? */
1097edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1098edd16368SStephen M. Cameron 			device->bus = sd->bus;
1099edd16368SStephen M. Cameron 			device->target = sd->target;
1100edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1101edd16368SStephen M. Cameron 			break;
1102edd16368SStephen M. Cameron 		}
1103edd16368SStephen M. Cameron 	}
1104edd16368SStephen M. Cameron 	if (device->lun == -1) {
1105edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1106edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1107edd16368SStephen M. Cameron 			"configuration.\n");
1108edd16368SStephen M. Cameron 			return -1;
1109edd16368SStephen M. Cameron 	}
1110edd16368SStephen M. Cameron 
1111edd16368SStephen M. Cameron lun_assigned:
1112edd16368SStephen M. Cameron 
1113edd16368SStephen M. Cameron 	h->dev[n] = device;
1114edd16368SStephen M. Cameron 	h->ndevices++;
1115edd16368SStephen M. Cameron 	added[*nadded] = device;
1116edd16368SStephen M. Cameron 	(*nadded)++;
11170d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
11180d96ef5fSWebb Scales 		device->expose_state & HPSA_SCSI_ADD ? "added" : "masked");
1119a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1120a473d86cSRobert Elliott 	device->offload_enabled = 0;
1121edd16368SStephen M. Cameron 	return 0;
1122edd16368SStephen M. Cameron }
1123edd16368SStephen M. Cameron 
1124bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
1125bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
1126bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1127bd9244f7SScott Teel {
1128a473d86cSRobert Elliott 	int offload_enabled;
1129bd9244f7SScott Teel 	/* assumes h->devlock is held */
1130bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1131bd9244f7SScott Teel 
1132bd9244f7SScott Teel 	/* Raid level changed. */
1133bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1134250fb125SStephen M. Cameron 
113503383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
113603383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
113703383736SDon Brace 		/*
113803383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
113903383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
114003383736SDon Brace 		 * offload_config were set, raid map data had better be
114103383736SDon Brace 		 * the same as it was before.  if raid map data is changed
114203383736SDon Brace 		 * then it had better be the case that
114303383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
114403383736SDon Brace 		 */
11459fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
114603383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
114703383736SDon Brace 	}
1148a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1149a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1150a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1151a3144e0bSJoe Handzik 	}
1152a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
115303383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
115403383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
115503383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1156250fb125SStephen M. Cameron 
115741ce4c35SStephen Cameron 	/*
115841ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
115941ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
116041ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
116141ce4c35SStephen Cameron 	 */
116241ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
116341ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
116441ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
116541ce4c35SStephen Cameron 
1166a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1167a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
11680d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1169a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1170bd9244f7SScott Teel }
1171bd9244f7SScott Teel 
11722a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
11732a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
11742a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
11752a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
11762a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
11772a8ccf31SStephen M. Cameron {
11782a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1179cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
11802a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
11812a8ccf31SStephen M. Cameron 	(*nremoved)++;
118201350d05SStephen M. Cameron 
118301350d05SStephen M. Cameron 	/*
118401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
118501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
118601350d05SStephen M. Cameron 	 */
118701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
118801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
118901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
119001350d05SStephen M. Cameron 	}
119101350d05SStephen M. Cameron 
11922a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
11932a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
11942a8ccf31SStephen M. Cameron 	(*nadded)++;
11950d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1196a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1197a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
11982a8ccf31SStephen M. Cameron }
11992a8ccf31SStephen M. Cameron 
1200edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
1201edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
1202edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1203edd16368SStephen M. Cameron {
1204edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1205edd16368SStephen M. Cameron 	int i;
1206edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1207edd16368SStephen M. Cameron 
1208cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1209edd16368SStephen M. Cameron 
1210edd16368SStephen M. Cameron 	sd = h->dev[entry];
1211edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1212edd16368SStephen M. Cameron 	(*nremoved)++;
1213edd16368SStephen M. Cameron 
1214edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1215edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1216edd16368SStephen M. Cameron 	h->ndevices--;
12170d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1218edd16368SStephen M. Cameron }
1219edd16368SStephen M. Cameron 
1220edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1221edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1222edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1223edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1224edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1225edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1226edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1227edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1228edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1229edd16368SStephen M. Cameron 
1230edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1231edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1232edd16368SStephen M. Cameron {
1233edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1234edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1235edd16368SStephen M. Cameron 	 */
1236edd16368SStephen M. Cameron 	unsigned long flags;
1237edd16368SStephen M. Cameron 	int i, j;
1238edd16368SStephen M. Cameron 
1239edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1240edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1241edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1242edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1243edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1244edd16368SStephen M. Cameron 			h->ndevices--;
1245edd16368SStephen M. Cameron 			break;
1246edd16368SStephen M. Cameron 		}
1247edd16368SStephen M. Cameron 	}
1248edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1249edd16368SStephen M. Cameron 	kfree(added);
1250edd16368SStephen M. Cameron }
1251edd16368SStephen M. Cameron 
1252edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1253edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1254edd16368SStephen M. Cameron {
1255edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1256edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1257edd16368SStephen M. Cameron 	 * to differ first
1258edd16368SStephen M. Cameron 	 */
1259edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1260edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1261edd16368SStephen M. Cameron 		return 0;
1262edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1263edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1264edd16368SStephen M. Cameron 		return 0;
1265edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1266edd16368SStephen M. Cameron 		return 0;
1267edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1268edd16368SStephen M. Cameron 		return 0;
1269edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1270edd16368SStephen M. Cameron 		return 0;
1271edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1272edd16368SStephen M. Cameron 		return 0;
1273edd16368SStephen M. Cameron 	return 1;
1274edd16368SStephen M. Cameron }
1275edd16368SStephen M. Cameron 
1276bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1277bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1278bd9244f7SScott Teel {
1279bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1280bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1281bd9244f7SScott Teel 	 * needs to be told anything about the change.
1282bd9244f7SScott Teel 	 */
1283bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1284bd9244f7SScott Teel 		return 1;
1285250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1286250fb125SStephen M. Cameron 		return 1;
1287250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1288250fb125SStephen M. Cameron 		return 1;
128903383736SDon Brace 	if (dev1->queue_depth != dev2->queue_depth)
129003383736SDon Brace 		return 1;
1291bd9244f7SScott Teel 	return 0;
1292bd9244f7SScott Teel }
1293bd9244f7SScott Teel 
1294edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1295edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1296edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1297bd9244f7SScott Teel  * location in *index.
1298bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1299bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1300bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1301edd16368SStephen M. Cameron  */
1302edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1303edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1304edd16368SStephen M. Cameron 	int *index)
1305edd16368SStephen M. Cameron {
1306edd16368SStephen M. Cameron 	int i;
1307edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1308edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1309edd16368SStephen M. Cameron #define DEVICE_SAME 2
1310bd9244f7SScott Teel #define DEVICE_UPDATED 3
1311edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
131223231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
131323231048SStephen M. Cameron 			continue;
1314edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1315edd16368SStephen M. Cameron 			*index = i;
1316bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1317bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1318bd9244f7SScott Teel 					return DEVICE_UPDATED;
1319edd16368SStephen M. Cameron 				return DEVICE_SAME;
1320bd9244f7SScott Teel 			} else {
13219846590eSStephen M. Cameron 				/* Keep offline devices offline */
13229846590eSStephen M. Cameron 				if (needle->volume_offline)
13239846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1324edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1325edd16368SStephen M. Cameron 			}
1326edd16368SStephen M. Cameron 		}
1327bd9244f7SScott Teel 	}
1328edd16368SStephen M. Cameron 	*index = -1;
1329edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1330edd16368SStephen M. Cameron }
1331edd16368SStephen M. Cameron 
13329846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
13339846590eSStephen M. Cameron 					unsigned char scsi3addr[])
13349846590eSStephen M. Cameron {
13359846590eSStephen M. Cameron 	struct offline_device_entry *device;
13369846590eSStephen M. Cameron 	unsigned long flags;
13379846590eSStephen M. Cameron 
13389846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
13399846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
13409846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
13419846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
13429846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
13439846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
13449846590eSStephen M. Cameron 			return;
13459846590eSStephen M. Cameron 		}
13469846590eSStephen M. Cameron 	}
13479846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
13489846590eSStephen M. Cameron 
13499846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
13509846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
13519846590eSStephen M. Cameron 	if (!device) {
13529846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
13539846590eSStephen M. Cameron 		return;
13549846590eSStephen M. Cameron 	}
13559846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
13569846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
13579846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
13589846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
13599846590eSStephen M. Cameron }
13609846590eSStephen M. Cameron 
13619846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
13629846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
13639846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
13649846590eSStephen M. Cameron {
13659846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
13669846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13679846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
13689846590eSStephen M. Cameron 			h->scsi_host->host_no,
13699846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
13709846590eSStephen M. Cameron 	switch (sd->volume_offline) {
13719846590eSStephen M. Cameron 	case HPSA_LV_OK:
13729846590eSStephen M. Cameron 		break;
13739846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
13749846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13759846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
13769846590eSStephen M. Cameron 			h->scsi_host->host_no,
13779846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
13789846590eSStephen M. Cameron 		break;
13799846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
13809846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13819846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n",
13829846590eSStephen M. Cameron 			h->scsi_host->host_no,
13839846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
13849846590eSStephen M. Cameron 		break;
13859846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
13869846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13879846590eSStephen M. Cameron 				"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
13889846590eSStephen M. Cameron 				h->scsi_host->host_no,
13899846590eSStephen M. Cameron 				sd->bus, sd->target, sd->lun);
13909846590eSStephen M. Cameron 		break;
13919846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
13929846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13939846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
13949846590eSStephen M. Cameron 			h->scsi_host->host_no,
13959846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
13969846590eSStephen M. Cameron 		break;
13979846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
13989846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
13999846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
14009846590eSStephen M. Cameron 			h->scsi_host->host_no,
14019846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14029846590eSStephen M. Cameron 		break;
14039846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
14049846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14059846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
14069846590eSStephen M. Cameron 			h->scsi_host->host_no,
14079846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14089846590eSStephen M. Cameron 		break;
14099846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
14109846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14119846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
14129846590eSStephen M. Cameron 			h->scsi_host->host_no,
14139846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14149846590eSStephen M. Cameron 		break;
14159846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
14169846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14179846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
14189846590eSStephen M. Cameron 			h->scsi_host->host_no,
14199846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14209846590eSStephen M. Cameron 		break;
14219846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
14229846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14239846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
14249846590eSStephen M. Cameron 			h->scsi_host->host_no,
14259846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14269846590eSStephen M. Cameron 		break;
14279846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
14289846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14299846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
14309846590eSStephen M. Cameron 			h->scsi_host->host_no,
14319846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14329846590eSStephen M. Cameron 		break;
14339846590eSStephen M. Cameron 	}
14349846590eSStephen M. Cameron }
14359846590eSStephen M. Cameron 
143603383736SDon Brace /*
143703383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
143803383736SDon Brace  * raid offload configured.
143903383736SDon Brace  */
144003383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
144103383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
144203383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
144303383736SDon Brace {
144403383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
144503383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
144603383736SDon Brace 	int i, j;
144703383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
144803383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
144903383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
145003383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
145103383736SDon Brace 				total_disks_per_row;
145203383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
145303383736SDon Brace 				total_disks_per_row;
145403383736SDon Brace 	int qdepth;
145503383736SDon Brace 
145603383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
145703383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
145803383736SDon Brace 
1459d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1460d604f533SWebb Scales 
146103383736SDon Brace 	qdepth = 0;
146203383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
146303383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
146403383736SDon Brace 		if (!logical_drive->offload_config)
146503383736SDon Brace 			continue;
146603383736SDon Brace 		for (j = 0; j < ndevices; j++) {
146703383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
146803383736SDon Brace 				continue;
146903383736SDon Brace 			if (is_logical_dev_addr_mode(dev[j]->scsi3addr))
147003383736SDon Brace 				continue;
147103383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
147203383736SDon Brace 				continue;
147303383736SDon Brace 
147403383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
147503383736SDon Brace 			if (i < nphys_disk)
147603383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
147703383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
147803383736SDon Brace 			break;
147903383736SDon Brace 		}
148003383736SDon Brace 
148103383736SDon Brace 		/*
148203383736SDon Brace 		 * This can happen if a physical drive is removed and
148303383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
148403383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
148503383736SDon Brace 		 * present.  And in that case offload_enabled should already
148603383736SDon Brace 		 * be 0, but we'll turn it off here just in case
148703383736SDon Brace 		 */
148803383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
148903383736SDon Brace 			logical_drive->offload_enabled = 0;
149041ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
149141ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
149203383736SDon Brace 		}
149303383736SDon Brace 	}
149403383736SDon Brace 	if (nraid_map_entries)
149503383736SDon Brace 		/*
149603383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
149703383736SDon Brace 		 * way too high for partial stripe writes
149803383736SDon Brace 		 */
149903383736SDon Brace 		logical_drive->queue_depth = qdepth;
150003383736SDon Brace 	else
150103383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
150203383736SDon Brace }
150303383736SDon Brace 
150403383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
150503383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
150603383736SDon Brace {
150703383736SDon Brace 	int i;
150803383736SDon Brace 
150903383736SDon Brace 	for (i = 0; i < ndevices; i++) {
151003383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
151103383736SDon Brace 			continue;
151203383736SDon Brace 		if (!is_logical_dev_addr_mode(dev[i]->scsi3addr))
151303383736SDon Brace 			continue;
151441ce4c35SStephen Cameron 
151541ce4c35SStephen Cameron 		/*
151641ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
151741ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
151841ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
151941ce4c35SStephen Cameron 		 * update it.
152041ce4c35SStephen Cameron 		 */
152141ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
152241ce4c35SStephen Cameron 			continue;
152341ce4c35SStephen Cameron 
152403383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
152503383736SDon Brace 	}
152603383736SDon Brace }
152703383736SDon Brace 
15284967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1529edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1530edd16368SStephen M. Cameron {
1531edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1532edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1533edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1534edd16368SStephen M. Cameron 	 */
1535edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1536edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1537edd16368SStephen M. Cameron 	unsigned long flags;
1538edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1539edd16368SStephen M. Cameron 	int nadded, nremoved;
1540edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1541edd16368SStephen M. Cameron 
1542cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1543cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1544edd16368SStephen M. Cameron 
1545edd16368SStephen M. Cameron 	if (!added || !removed) {
1546edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1547edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1548edd16368SStephen M. Cameron 		goto free_and_out;
1549edd16368SStephen M. Cameron 	}
1550edd16368SStephen M. Cameron 
1551edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1552edd16368SStephen M. Cameron 
1553edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1554edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1555edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1556edd16368SStephen M. Cameron 	 * info and add the new device info.
1557bd9244f7SScott Teel 	 * If minor device attributes change, just update
1558bd9244f7SScott Teel 	 * the existing device structure.
1559edd16368SStephen M. Cameron 	 */
1560edd16368SStephen M. Cameron 	i = 0;
1561edd16368SStephen M. Cameron 	nremoved = 0;
1562edd16368SStephen M. Cameron 	nadded = 0;
1563edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1564edd16368SStephen M. Cameron 		csd = h->dev[i];
1565edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1566edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1567edd16368SStephen M. Cameron 			changes++;
1568edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1569edd16368SStephen M. Cameron 				removed, &nremoved);
1570edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1571edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1572edd16368SStephen M. Cameron 			changes++;
15732a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
15742a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1575c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1576c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1577c7f172dcSStephen M. Cameron 			 */
1578c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1579bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1580bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1581edd16368SStephen M. Cameron 		}
1582edd16368SStephen M. Cameron 		i++;
1583edd16368SStephen M. Cameron 	}
1584edd16368SStephen M. Cameron 
1585edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1586edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1587edd16368SStephen M. Cameron 	 */
1588edd16368SStephen M. Cameron 
1589edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1590edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1591edd16368SStephen M. Cameron 			continue;
15929846590eSStephen M. Cameron 
15939846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
15949846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
15959846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
15969846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
15979846590eSStephen M. Cameron 		 */
15989846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
15999846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
16000d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
16019846590eSStephen M. Cameron 			continue;
16029846590eSStephen M. Cameron 		}
16039846590eSStephen M. Cameron 
1604edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1605edd16368SStephen M. Cameron 					h->ndevices, &entry);
1606edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1607edd16368SStephen M. Cameron 			changes++;
1608edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1609edd16368SStephen M. Cameron 				added, &nadded) != 0)
1610edd16368SStephen M. Cameron 				break;
1611edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1612edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1613edd16368SStephen M. Cameron 			/* should never happen... */
1614edd16368SStephen M. Cameron 			changes++;
1615edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1616edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1617edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1618edd16368SStephen M. Cameron 		}
1619edd16368SStephen M. Cameron 	}
162041ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
162141ce4c35SStephen Cameron 
162241ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
162341ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
162441ce4c35SStephen Cameron 	 */
162541ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
162641ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
162741ce4c35SStephen Cameron 
1628edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1629edd16368SStephen M. Cameron 
16309846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
16319846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
16329846590eSStephen M. Cameron 	 * so don't touch h->dev[]
16339846590eSStephen M. Cameron 	 */
16349846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
16359846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
16369846590eSStephen M. Cameron 			continue;
16379846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
16389846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
16399846590eSStephen M. Cameron 	}
16409846590eSStephen M. Cameron 
1641edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1642edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1643edd16368SStephen M. Cameron 	 * first time through.
1644edd16368SStephen M. Cameron 	 */
1645edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1646edd16368SStephen M. Cameron 		goto free_and_out;
1647edd16368SStephen M. Cameron 
1648edd16368SStephen M. Cameron 	sh = h->scsi_host;
1649edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1650edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
165141ce4c35SStephen Cameron 		if (removed[i]->expose_state & HPSA_SCSI_ADD) {
1652edd16368SStephen M. Cameron 			struct scsi_device *sdev =
1653edd16368SStephen M. Cameron 				scsi_device_lookup(sh, removed[i]->bus,
1654edd16368SStephen M. Cameron 					removed[i]->target, removed[i]->lun);
1655edd16368SStephen M. Cameron 			if (sdev != NULL) {
1656edd16368SStephen M. Cameron 				scsi_remove_device(sdev);
1657edd16368SStephen M. Cameron 				scsi_device_put(sdev);
1658edd16368SStephen M. Cameron 			} else {
165941ce4c35SStephen Cameron 				/*
166041ce4c35SStephen Cameron 				 * We don't expect to get here.
1661edd16368SStephen M. Cameron 				 * future cmds to this device will get selection
1662edd16368SStephen M. Cameron 				 * timeout as if the device was gone.
1663edd16368SStephen M. Cameron 				 */
16640d96ef5fSWebb Scales 				hpsa_show_dev_msg(KERN_WARNING, h, removed[i],
16650d96ef5fSWebb Scales 					"didn't find device for removal.");
1666edd16368SStephen M. Cameron 			}
166741ce4c35SStephen Cameron 		}
1668edd16368SStephen M. Cameron 		kfree(removed[i]);
1669edd16368SStephen M. Cameron 		removed[i] = NULL;
1670edd16368SStephen M. Cameron 	}
1671edd16368SStephen M. Cameron 
1672edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1673edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
167441ce4c35SStephen Cameron 		if (!(added[i]->expose_state & HPSA_SCSI_ADD))
167541ce4c35SStephen Cameron 			continue;
1676edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1677edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1678edd16368SStephen M. Cameron 			continue;
16790d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, added[i],
16800d96ef5fSWebb Scales 					"addition failed, device not added.");
1681edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1682edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1683edd16368SStephen M. Cameron 		 */
1684edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1685105a3dbcSRobert Elliott 		added[i] = NULL;
1686edd16368SStephen M. Cameron 	}
1687edd16368SStephen M. Cameron 
1688edd16368SStephen M. Cameron free_and_out:
1689edd16368SStephen M. Cameron 	kfree(added);
1690edd16368SStephen M. Cameron 	kfree(removed);
1691edd16368SStephen M. Cameron }
1692edd16368SStephen M. Cameron 
1693edd16368SStephen M. Cameron /*
16949e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1695edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1696edd16368SStephen M. Cameron  */
1697edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1698edd16368SStephen M. Cameron 	int bus, int target, int lun)
1699edd16368SStephen M. Cameron {
1700edd16368SStephen M. Cameron 	int i;
1701edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1702edd16368SStephen M. Cameron 
1703edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1704edd16368SStephen M. Cameron 		sd = h->dev[i];
1705edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1706edd16368SStephen M. Cameron 			return sd;
1707edd16368SStephen M. Cameron 	}
1708edd16368SStephen M. Cameron 	return NULL;
1709edd16368SStephen M. Cameron }
1710edd16368SStephen M. Cameron 
1711edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1712edd16368SStephen M. Cameron {
1713edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1714edd16368SStephen M. Cameron 	unsigned long flags;
1715edd16368SStephen M. Cameron 	struct ctlr_info *h;
1716edd16368SStephen M. Cameron 
1717edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1718edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1719edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1720edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
172141ce4c35SStephen Cameron 	if (likely(sd)) {
172203383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
172341ce4c35SStephen Cameron 		sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL;
172441ce4c35SStephen Cameron 	} else
172541ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1726edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1727edd16368SStephen M. Cameron 	return 0;
1728edd16368SStephen M. Cameron }
1729edd16368SStephen M. Cameron 
173041ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
173141ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
173241ce4c35SStephen Cameron {
173341ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
173441ce4c35SStephen Cameron 	int queue_depth;
173541ce4c35SStephen Cameron 
173641ce4c35SStephen Cameron 	sd = sdev->hostdata;
173741ce4c35SStephen Cameron 	sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH);
173841ce4c35SStephen Cameron 
173941ce4c35SStephen Cameron 	if (sd)
174041ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
174141ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
174241ce4c35SStephen Cameron 	else
174341ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
174441ce4c35SStephen Cameron 
174541ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
174641ce4c35SStephen Cameron 
174741ce4c35SStephen Cameron 	return 0;
174841ce4c35SStephen Cameron }
174941ce4c35SStephen Cameron 
1750edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1751edd16368SStephen M. Cameron {
1752bcc44255SStephen M. Cameron 	/* nothing to do. */
1753edd16368SStephen M. Cameron }
1754edd16368SStephen M. Cameron 
1755d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1756d9a729f3SWebb Scales {
1757d9a729f3SWebb Scales 	int i;
1758d9a729f3SWebb Scales 
1759d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1760d9a729f3SWebb Scales 		return;
1761d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1762d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1763d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1764d9a729f3SWebb Scales 	}
1765d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1766d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1767d9a729f3SWebb Scales }
1768d9a729f3SWebb Scales 
1769d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1770d9a729f3SWebb Scales {
1771d9a729f3SWebb Scales 	int i;
1772d9a729f3SWebb Scales 
1773d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1774d9a729f3SWebb Scales 		return 0;
1775d9a729f3SWebb Scales 
1776d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1777d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1778d9a729f3SWebb Scales 					GFP_KERNEL);
1779d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1780d9a729f3SWebb Scales 		return -ENOMEM;
1781d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1782d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1783d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1784d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1785d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1786d9a729f3SWebb Scales 			goto clean;
1787d9a729f3SWebb Scales 	}
1788d9a729f3SWebb Scales 	return 0;
1789d9a729f3SWebb Scales 
1790d9a729f3SWebb Scales clean:
1791d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1792d9a729f3SWebb Scales 	return -ENOMEM;
1793d9a729f3SWebb Scales }
1794d9a729f3SWebb Scales 
179533a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
179633a2ffceSStephen M. Cameron {
179733a2ffceSStephen M. Cameron 	int i;
179833a2ffceSStephen M. Cameron 
179933a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
180033a2ffceSStephen M. Cameron 		return;
180133a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
180233a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
180333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
180433a2ffceSStephen M. Cameron 	}
180533a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
180633a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
180733a2ffceSStephen M. Cameron }
180833a2ffceSStephen M. Cameron 
1809105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
181033a2ffceSStephen M. Cameron {
181133a2ffceSStephen M. Cameron 	int i;
181233a2ffceSStephen M. Cameron 
181333a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
181433a2ffceSStephen M. Cameron 		return 0;
181533a2ffceSStephen M. Cameron 
181633a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
181733a2ffceSStephen M. Cameron 				GFP_KERNEL);
18183d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
18193d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
182033a2ffceSStephen M. Cameron 		return -ENOMEM;
18213d4e6af8SRobert Elliott 	}
182233a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
182333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
182433a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
18253d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
18263d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
182733a2ffceSStephen M. Cameron 			goto clean;
182833a2ffceSStephen M. Cameron 		}
18293d4e6af8SRobert Elliott 	}
183033a2ffceSStephen M. Cameron 	return 0;
183133a2ffceSStephen M. Cameron 
183233a2ffceSStephen M. Cameron clean:
183333a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
183433a2ffceSStephen M. Cameron 	return -ENOMEM;
183533a2ffceSStephen M. Cameron }
183633a2ffceSStephen M. Cameron 
1837d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
1838d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
1839d9a729f3SWebb Scales {
1840d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
1841d9a729f3SWebb Scales 	u64 temp64;
1842d9a729f3SWebb Scales 	u32 chain_size;
1843d9a729f3SWebb Scales 
1844d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
1845d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1846d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
1847d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
1848d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1849d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
1850d9a729f3SWebb Scales 		cp->sg->address = 0;
1851d9a729f3SWebb Scales 		return -1;
1852d9a729f3SWebb Scales 	}
1853d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
1854d9a729f3SWebb Scales 	return 0;
1855d9a729f3SWebb Scales }
1856d9a729f3SWebb Scales 
1857d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
1858d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
1859d9a729f3SWebb Scales {
1860d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
1861d9a729f3SWebb Scales 	u64 temp64;
1862d9a729f3SWebb Scales 	u32 chain_size;
1863d9a729f3SWebb Scales 
1864d9a729f3SWebb Scales 	chain_sg = cp->sg;
1865d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
1866d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1867d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
1868d9a729f3SWebb Scales }
1869d9a729f3SWebb Scales 
1870e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
187133a2ffceSStephen M. Cameron 	struct CommandList *c)
187233a2ffceSStephen M. Cameron {
187333a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
187433a2ffceSStephen M. Cameron 	u64 temp64;
187550a0decfSStephen M. Cameron 	u32 chain_len;
187633a2ffceSStephen M. Cameron 
187733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
187833a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
187950a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
188050a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
18812b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
188250a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
188350a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
188433a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1885e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1886e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
188750a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
1888e2bea6dfSStephen M. Cameron 		return -1;
1889e2bea6dfSStephen M. Cameron 	}
189050a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
1891e2bea6dfSStephen M. Cameron 	return 0;
189233a2ffceSStephen M. Cameron }
189333a2ffceSStephen M. Cameron 
189433a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
189533a2ffceSStephen M. Cameron 	struct CommandList *c)
189633a2ffceSStephen M. Cameron {
189733a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
189833a2ffceSStephen M. Cameron 
189950a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
190033a2ffceSStephen M. Cameron 		return;
190133a2ffceSStephen M. Cameron 
190233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
190350a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
190450a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
190533a2ffceSStephen M. Cameron }
190633a2ffceSStephen M. Cameron 
1907a09c1441SScott Teel 
1908a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
1909a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
1910a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
1911a09c1441SScott Teel  */
1912a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
1913c349775eSScott Teel 					struct CommandList *c,
1914c349775eSScott Teel 					struct scsi_cmnd *cmd,
1915c349775eSScott Teel 					struct io_accel2_cmd *c2)
1916c349775eSScott Teel {
1917c349775eSScott Teel 	int data_len;
1918a09c1441SScott Teel 	int retry = 0;
1919c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
1920c349775eSScott Teel 
1921c349775eSScott Teel 	switch (c2->error_data.serv_response) {
1922c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
1923c349775eSScott Teel 		switch (c2->error_data.status) {
1924c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
1925c349775eSScott Teel 			break;
1926c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
1927ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
1928c349775eSScott Teel 			if (c2->error_data.data_present !=
1929ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
1930ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
1931ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
1932c349775eSScott Teel 				break;
1933ee6b1889SStephen M. Cameron 			}
1934c349775eSScott Teel 			/* copy the sense data */
1935c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
1936c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
1937c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
1938c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
1939c349775eSScott Teel 				data_len =
1940c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
1941c349775eSScott Teel 			memcpy(cmd->sense_buffer,
1942c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
1943a09c1441SScott Teel 			retry = 1;
1944c349775eSScott Teel 			break;
1945c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
1946a09c1441SScott Teel 			retry = 1;
1947c349775eSScott Teel 			break;
1948c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
1949a09c1441SScott Teel 			retry = 1;
1950c349775eSScott Teel 			break;
1951c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
19524a8da22bSStephen Cameron 			retry = 1;
1953c349775eSScott Teel 			break;
1954c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
1955a09c1441SScott Teel 			retry = 1;
1956c349775eSScott Teel 			break;
1957c349775eSScott Teel 		default:
1958a09c1441SScott Teel 			retry = 1;
1959c349775eSScott Teel 			break;
1960c349775eSScott Teel 		}
1961c349775eSScott Teel 		break;
1962c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
1963c40820d5SJoe Handzik 		switch (c2->error_data.status) {
1964c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
1965c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
1966c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
1967c40820d5SJoe Handzik 			retry = 1;
1968c40820d5SJoe Handzik 			break;
1969c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
1970c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
1971c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
1972c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
1973c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
1974c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
1975c40820d5SJoe Handzik 			break;
1976c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
1977c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
1978c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
1979c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
1980c40820d5SJoe Handzik 			retry = 1;
1981c40820d5SJoe Handzik 			break;
1982c40820d5SJoe Handzik 		default:
1983c40820d5SJoe Handzik 			retry = 1;
1984c40820d5SJoe Handzik 		}
1985c349775eSScott Teel 		break;
1986c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
1987c349775eSScott Teel 		break;
1988c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
1989c349775eSScott Teel 		break;
1990c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
1991a09c1441SScott Teel 		retry = 1;
1992c349775eSScott Teel 		break;
1993c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
1994c349775eSScott Teel 		break;
1995c349775eSScott Teel 	default:
1996a09c1441SScott Teel 		retry = 1;
1997c349775eSScott Teel 		break;
1998c349775eSScott Teel 	}
1999a09c1441SScott Teel 
2000a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2001c349775eSScott Teel }
2002c349775eSScott Teel 
2003a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2004a58e7e53SWebb Scales 		struct CommandList *c)
2005a58e7e53SWebb Scales {
2006d604f533SWebb Scales 	bool do_wake = false;
2007d604f533SWebb Scales 
2008a58e7e53SWebb Scales 	/*
2009a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2010a58e7e53SWebb Scales 	 *
2011a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2012a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2013a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2014a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2015a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2016a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2017a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2018a58e7e53SWebb Scales 	 *
2019d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2020d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2021a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2022a58e7e53SWebb Scales 	 */
2023a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2024d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2025a58e7e53SWebb Scales 	if (c->abort_pending) {
2026d604f533SWebb Scales 		do_wake = true;
2027a58e7e53SWebb Scales 		c->abort_pending = false;
2028a58e7e53SWebb Scales 	}
2029d604f533SWebb Scales 	if (c->reset_pending) {
2030d604f533SWebb Scales 		unsigned long flags;
2031d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2032d604f533SWebb Scales 
2033d604f533SWebb Scales 		/*
2034d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2035d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2036d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2037d604f533SWebb Scales 		 */
2038d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2039d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2040d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2041d604f533SWebb Scales 			do_wake = true;
2042d604f533SWebb Scales 		c->reset_pending = NULL;
2043d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2044d604f533SWebb Scales 	}
2045d604f533SWebb Scales 
2046d604f533SWebb Scales 	if (do_wake)
2047d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2048a58e7e53SWebb Scales }
2049a58e7e53SWebb Scales 
205073153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
205173153fe5SWebb Scales 				      struct CommandList *c)
205273153fe5SWebb Scales {
205373153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
205473153fe5SWebb Scales 	cmd_tagged_free(h, c);
205573153fe5SWebb Scales }
205673153fe5SWebb Scales 
20578a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
20588a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
20598a0ff92cSWebb Scales {
206073153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
20618a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
20628a0ff92cSWebb Scales }
20638a0ff92cSWebb Scales 
20648a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
20658a0ff92cSWebb Scales {
20668a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
20678a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
20688a0ff92cSWebb Scales }
20698a0ff92cSWebb Scales 
2070a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2071a58e7e53SWebb Scales {
2072a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2073a58e7e53SWebb Scales }
2074a58e7e53SWebb Scales 
2075a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2076a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2077a58e7e53SWebb Scales {
2078a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2079a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2080a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
208173153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2082a58e7e53SWebb Scales }
2083a58e7e53SWebb Scales 
2084c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2085c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2086c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2087c349775eSScott Teel {
2088c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2089c349775eSScott Teel 
2090c349775eSScott Teel 	/* check for good status */
2091c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
20928a0ff92cSWebb Scales 			c2->error_data.status == 0))
20938a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2094c349775eSScott Teel 
20958a0ff92cSWebb Scales 	/*
20968a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2097c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2098c349775eSScott Teel 	 * wrong.
2099c349775eSScott Teel 	 */
2100c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
2101c349775eSScott Teel 		c2->error_data.serv_response ==
2102c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2103080ef1ccSDon Brace 		if (c2->error_data.status ==
2104080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2105c349775eSScott Teel 			dev->offload_enabled = 0;
21068a0ff92cSWebb Scales 
21078a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2108080ef1ccSDon Brace 	}
2109080ef1ccSDon Brace 
2110080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
21118a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2112080ef1ccSDon Brace 
21138a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2114c349775eSScott Teel }
2115c349775eSScott Teel 
21169437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
21179437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
21189437ac43SStephen Cameron 					struct CommandList *cp)
21199437ac43SStephen Cameron {
21209437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
21219437ac43SStephen Cameron 
21229437ac43SStephen Cameron 	switch (tmf_status) {
21239437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
21249437ac43SStephen Cameron 		/*
21259437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
21269437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
21279437ac43SStephen Cameron 		 */
21289437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
21299437ac43SStephen Cameron 		return 0;
21309437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
21319437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
21329437ac43SStephen Cameron 	case CISS_TMF_FAILED:
21339437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
21349437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
21359437ac43SStephen Cameron 		break;
21369437ac43SStephen Cameron 	default:
21379437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
21389437ac43SStephen Cameron 				tmf_status);
21399437ac43SStephen Cameron 		break;
21409437ac43SStephen Cameron 	}
21419437ac43SStephen Cameron 	return -tmf_status;
21429437ac43SStephen Cameron }
21439437ac43SStephen Cameron 
21441fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2145edd16368SStephen M. Cameron {
2146edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2147edd16368SStephen M. Cameron 	struct ctlr_info *h;
2148edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2149283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2150d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2151edd16368SStephen M. Cameron 
21529437ac43SStephen Cameron 	u8 sense_key;
21539437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
21549437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2155db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2156edd16368SStephen M. Cameron 
2157edd16368SStephen M. Cameron 	ei = cp->err_info;
21587fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2159edd16368SStephen M. Cameron 	h = cp->h;
2160283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2161d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2162edd16368SStephen M. Cameron 
2163edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2164e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
21652b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
216633a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2167edd16368SStephen M. Cameron 
2168d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2169d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2170d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2171d9a729f3SWebb Scales 
2172edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2173edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2174c349775eSScott Teel 
217503383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
217603383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
217703383736SDon Brace 
217825163bd5SWebb Scales 	/*
217925163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
218025163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
218125163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
218225163bd5SWebb Scales 	 */
218325163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
218425163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
218525163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
21868a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
218725163bd5SWebb Scales 	}
218825163bd5SWebb Scales 
2189d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2190d604f533SWebb Scales 		if (cp->reset_pending)
2191d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2192d604f533SWebb Scales 		if (cp->abort_pending)
2193d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2194d604f533SWebb Scales 	}
2195d604f533SWebb Scales 
2196c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2197c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2198c349775eSScott Teel 
21996aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
22008a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
22018a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
22026aa4c361SRobert Elliott 
2203e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2204e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2205e1f7de0cSMatt Gates 	 */
2206e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2207e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
22082b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
22092b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
22102b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
22112b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
221250a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2213e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2214e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2215283b4a9bSStephen M. Cameron 
2216283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2217283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2218283b4a9bSStephen M. Cameron 		 * wrong.
2219283b4a9bSStephen M. Cameron 		 */
2220283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
2221283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2222283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
22238a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2224283b4a9bSStephen M. Cameron 		}
2225e1f7de0cSMatt Gates 	}
2226e1f7de0cSMatt Gates 
2227edd16368SStephen M. Cameron 	/* an error has occurred */
2228edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2229edd16368SStephen M. Cameron 
2230edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
22319437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
22329437ac43SStephen Cameron 		/* copy the sense data */
22339437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
22349437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
22359437ac43SStephen Cameron 		else
22369437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
22379437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
22389437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
22399437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
22409437ac43SStephen Cameron 		if (ei->ScsiStatus)
22419437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
22429437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2243edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
22441d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
22452e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
22461d3b3609SMatt Gates 				break;
22471d3b3609SMatt Gates 			}
2248edd16368SStephen M. Cameron 			break;
2249edd16368SStephen M. Cameron 		}
2250edd16368SStephen M. Cameron 		/* Problem was not a check condition
2251edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2252edd16368SStephen M. Cameron 		 */
2253edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2254edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2255edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2256edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2257edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2258edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2259edd16368SStephen M. Cameron 				cmd->result);
2260edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2261edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2262edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2263edd16368SStephen M. Cameron 
2264edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2265edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2266edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2267edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2268edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2269edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2270edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2271edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2272edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2273edd16368SStephen M. Cameron 			 * and it's severe enough.
2274edd16368SStephen M. Cameron 			 */
2275edd16368SStephen M. Cameron 
2276edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2277edd16368SStephen M. Cameron 		}
2278edd16368SStephen M. Cameron 		break;
2279edd16368SStephen M. Cameron 
2280edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2281edd16368SStephen M. Cameron 		break;
2282edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2283f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2284f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2285edd16368SStephen M. Cameron 		break;
2286edd16368SStephen M. Cameron 	case CMD_INVALID: {
2287edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2288edd16368SStephen M. Cameron 		print_cmd(cp); */
2289edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2290edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2291edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2292edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2293edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2294edd16368SStephen M. Cameron 		 * missing target. */
2295edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2296edd16368SStephen M. Cameron 	}
2297edd16368SStephen M. Cameron 		break;
2298edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2299256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2300f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2301f42e81e1SStephen Cameron 				cp->Request.CDB);
2302edd16368SStephen M. Cameron 		break;
2303edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2304edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2305f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2306f42e81e1SStephen Cameron 			cp->Request.CDB);
2307edd16368SStephen M. Cameron 		break;
2308edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2309edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2310f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2311f42e81e1SStephen Cameron 			cp->Request.CDB);
2312edd16368SStephen M. Cameron 		break;
2313edd16368SStephen M. Cameron 	case CMD_ABORTED:
2314a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2315a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2316edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2317edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2318f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2319f42e81e1SStephen Cameron 			cp->Request.CDB);
2320edd16368SStephen M. Cameron 		break;
2321edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2322f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2323f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2324f42e81e1SStephen Cameron 			cp->Request.CDB);
2325edd16368SStephen M. Cameron 		break;
2326edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2327edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2328f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2329f42e81e1SStephen Cameron 			cp->Request.CDB);
2330edd16368SStephen M. Cameron 		break;
23311d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
23321d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
23331d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
23341d5e2ed0SStephen M. Cameron 		break;
23359437ac43SStephen Cameron 	case CMD_TMF_STATUS:
23369437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
23379437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
23389437ac43SStephen Cameron 		break;
2339283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2340283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2341283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2342283b4a9bSStephen M. Cameron 		 */
2343283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2344283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2345283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2346283b4a9bSStephen M. Cameron 		break;
2347edd16368SStephen M. Cameron 	default:
2348edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2349edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2350edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2351edd16368SStephen M. Cameron 	}
23528a0ff92cSWebb Scales 
23538a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2354edd16368SStephen M. Cameron }
2355edd16368SStephen M. Cameron 
2356edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2357edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2358edd16368SStephen M. Cameron {
2359edd16368SStephen M. Cameron 	int i;
2360edd16368SStephen M. Cameron 
236150a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
236250a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
236350a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2364edd16368SStephen M. Cameron 				data_direction);
2365edd16368SStephen M. Cameron }
2366edd16368SStephen M. Cameron 
2367a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2368edd16368SStephen M. Cameron 		struct CommandList *cp,
2369edd16368SStephen M. Cameron 		unsigned char *buf,
2370edd16368SStephen M. Cameron 		size_t buflen,
2371edd16368SStephen M. Cameron 		int data_direction)
2372edd16368SStephen M. Cameron {
237301a02ffcSStephen M. Cameron 	u64 addr64;
2374edd16368SStephen M. Cameron 
2375edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2376edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
237750a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2378a2dac136SStephen M. Cameron 		return 0;
2379edd16368SStephen M. Cameron 	}
2380edd16368SStephen M. Cameron 
238150a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2382eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2383a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2384eceaae18SShuah Khan 		cp->Header.SGList = 0;
238550a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2386a2dac136SStephen M. Cameron 		return -1;
2387eceaae18SShuah Khan 	}
238850a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
238950a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
239050a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
239150a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
239250a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2393a2dac136SStephen M. Cameron 	return 0;
2394edd16368SStephen M. Cameron }
2395edd16368SStephen M. Cameron 
239625163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
239725163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
239825163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
239925163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2400edd16368SStephen M. Cameron {
2401edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2402edd16368SStephen M. Cameron 
2403edd16368SStephen M. Cameron 	c->waiting = &wait;
240425163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
240525163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
240625163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
240725163bd5SWebb Scales 		wait_for_completion_io(&wait);
240825163bd5SWebb Scales 		return IO_OK;
240925163bd5SWebb Scales 	}
241025163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
241125163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
241225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
241325163bd5SWebb Scales 		return -ETIMEDOUT;
241425163bd5SWebb Scales 	}
241525163bd5SWebb Scales 	return IO_OK;
241625163bd5SWebb Scales }
241725163bd5SWebb Scales 
241825163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
241925163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
242025163bd5SWebb Scales {
242125163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
242225163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
242325163bd5SWebb Scales 		return IO_OK;
242425163bd5SWebb Scales 	}
242525163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2426edd16368SStephen M. Cameron }
2427edd16368SStephen M. Cameron 
2428094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2429094963daSStephen M. Cameron {
2430094963daSStephen M. Cameron 	int cpu;
2431094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2432094963daSStephen M. Cameron 
2433094963daSStephen M. Cameron 	cpu = get_cpu();
2434094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2435094963daSStephen M. Cameron 	rc = *lockup_detected;
2436094963daSStephen M. Cameron 	put_cpu();
2437094963daSStephen M. Cameron 	return rc;
2438094963daSStephen M. Cameron }
2439094963daSStephen M. Cameron 
24409c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
244125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
244225163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2443edd16368SStephen M. Cameron {
24449c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
244525163bd5SWebb Scales 	int rc;
2446edd16368SStephen M. Cameron 
2447edd16368SStephen M. Cameron 	do {
24487630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
244925163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
245025163bd5SWebb Scales 						  timeout_msecs);
245125163bd5SWebb Scales 		if (rc)
245225163bd5SWebb Scales 			break;
2453edd16368SStephen M. Cameron 		retry_count++;
24549c2fc160SStephen M. Cameron 		if (retry_count > 3) {
24559c2fc160SStephen M. Cameron 			msleep(backoff_time);
24569c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
24579c2fc160SStephen M. Cameron 				backoff_time *= 2;
24589c2fc160SStephen M. Cameron 		}
2459852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
24609c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
24619c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2462edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
246325163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
246425163bd5SWebb Scales 		rc = -EIO;
246525163bd5SWebb Scales 	return rc;
2466edd16368SStephen M. Cameron }
2467edd16368SStephen M. Cameron 
2468d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2469d1e8beacSStephen M. Cameron 				struct CommandList *c)
2470edd16368SStephen M. Cameron {
2471d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2472d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2473edd16368SStephen M. Cameron 
2474d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2475d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2476d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2477d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2478d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2479d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2480d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2481d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2482d1e8beacSStephen M. Cameron }
2483d1e8beacSStephen M. Cameron 
2484d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2485d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2486d1e8beacSStephen M. Cameron {
2487d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2488d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
24899437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
24909437ac43SStephen Cameron 	int sense_len;
2491d1e8beacSStephen M. Cameron 
2492edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2493edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
24949437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
24959437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
24969437ac43SStephen Cameron 		else
24979437ac43SStephen Cameron 			sense_len = ei->SenseLen;
24989437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
24999437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2500d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2501d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
25029437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
25039437ac43SStephen Cameron 				sense_key, asc, ascq);
2504d1e8beacSStephen M. Cameron 		else
25059437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2506edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2507edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2508edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2509edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2510edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2511edd16368SStephen M. Cameron 		break;
2512edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2513edd16368SStephen M. Cameron 		break;
2514edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2515d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2516edd16368SStephen M. Cameron 		break;
2517edd16368SStephen M. Cameron 	case CMD_INVALID: {
2518edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2519edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2520edd16368SStephen M. Cameron 		 */
2521d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2522d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2523edd16368SStephen M. Cameron 		}
2524edd16368SStephen M. Cameron 		break;
2525edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2526d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2527edd16368SStephen M. Cameron 		break;
2528edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2529d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2530edd16368SStephen M. Cameron 		break;
2531edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2532d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2533edd16368SStephen M. Cameron 		break;
2534edd16368SStephen M. Cameron 	case CMD_ABORTED:
2535d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2536edd16368SStephen M. Cameron 		break;
2537edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2538d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2539edd16368SStephen M. Cameron 		break;
2540edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2541d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2542edd16368SStephen M. Cameron 		break;
2543edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2544d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2545edd16368SStephen M. Cameron 		break;
25461d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2547d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
25481d5e2ed0SStephen M. Cameron 		break;
254925163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
255025163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
255125163bd5SWebb Scales 		break;
2552edd16368SStephen M. Cameron 	default:
2553d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2554d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2555edd16368SStephen M. Cameron 				ei->CommandStatus);
2556edd16368SStephen M. Cameron 	}
2557edd16368SStephen M. Cameron }
2558edd16368SStephen M. Cameron 
2559edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2560b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2561edd16368SStephen M. Cameron 			unsigned char bufsize)
2562edd16368SStephen M. Cameron {
2563edd16368SStephen M. Cameron 	int rc = IO_OK;
2564edd16368SStephen M. Cameron 	struct CommandList *c;
2565edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2566edd16368SStephen M. Cameron 
256745fcb86eSStephen Cameron 	c = cmd_alloc(h);
2568edd16368SStephen M. Cameron 
2569a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2570a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2571a2dac136SStephen M. Cameron 		rc = -1;
2572a2dac136SStephen M. Cameron 		goto out;
2573a2dac136SStephen M. Cameron 	}
257425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
257525163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
257625163bd5SWebb Scales 	if (rc)
257725163bd5SWebb Scales 		goto out;
2578edd16368SStephen M. Cameron 	ei = c->err_info;
2579edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2580d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2581edd16368SStephen M. Cameron 		rc = -1;
2582edd16368SStephen M. Cameron 	}
2583a2dac136SStephen M. Cameron out:
258445fcb86eSStephen Cameron 	cmd_free(h, c);
2585edd16368SStephen M. Cameron 	return rc;
2586edd16368SStephen M. Cameron }
2587edd16368SStephen M. Cameron 
2588316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h,
2589316b221aSStephen M. Cameron 		unsigned char *scsi3addr, unsigned char page,
2590316b221aSStephen M. Cameron 		struct bmic_controller_parameters *buf, size_t bufsize)
2591316b221aSStephen M. Cameron {
2592316b221aSStephen M. Cameron 	int rc = IO_OK;
2593316b221aSStephen M. Cameron 	struct CommandList *c;
2594316b221aSStephen M. Cameron 	struct ErrorInfo *ei;
2595316b221aSStephen M. Cameron 
259645fcb86eSStephen Cameron 	c = cmd_alloc(h);
2597316b221aSStephen M. Cameron 	if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize,
2598316b221aSStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2599316b221aSStephen M. Cameron 		rc = -1;
2600316b221aSStephen M. Cameron 		goto out;
2601316b221aSStephen M. Cameron 	}
260225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
260325163bd5SWebb Scales 			PCI_DMA_FROMDEVICE, NO_TIMEOUT);
260425163bd5SWebb Scales 	if (rc)
260525163bd5SWebb Scales 		goto out;
2606316b221aSStephen M. Cameron 	ei = c->err_info;
2607316b221aSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2608316b221aSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2609316b221aSStephen M. Cameron 		rc = -1;
2610316b221aSStephen M. Cameron 	}
2611316b221aSStephen M. Cameron out:
261245fcb86eSStephen Cameron 	cmd_free(h, c);
2613316b221aSStephen M. Cameron 	return rc;
2614316b221aSStephen M. Cameron }
2615316b221aSStephen M. Cameron 
2616bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
261725163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2618edd16368SStephen M. Cameron {
2619edd16368SStephen M. Cameron 	int rc = IO_OK;
2620edd16368SStephen M. Cameron 	struct CommandList *c;
2621edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2622edd16368SStephen M. Cameron 
262345fcb86eSStephen Cameron 	c = cmd_alloc(h);
2624edd16368SStephen M. Cameron 
2625edd16368SStephen M. Cameron 
2626a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2627bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2628bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2629bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
263025163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
263125163bd5SWebb Scales 	if (rc) {
263225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
263325163bd5SWebb Scales 		goto out;
263425163bd5SWebb Scales 	}
2635edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2636edd16368SStephen M. Cameron 
2637edd16368SStephen M. Cameron 	ei = c->err_info;
2638edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2639d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2640edd16368SStephen M. Cameron 		rc = -1;
2641edd16368SStephen M. Cameron 	}
264225163bd5SWebb Scales out:
264345fcb86eSStephen Cameron 	cmd_free(h, c);
2644edd16368SStephen M. Cameron 	return rc;
2645edd16368SStephen M. Cameron }
2646edd16368SStephen M. Cameron 
2647d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2648d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2649d604f533SWebb Scales 			       unsigned char *scsi3addr)
2650d604f533SWebb Scales {
2651d604f533SWebb Scales 	int i;
2652d604f533SWebb Scales 	bool match = false;
2653d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2654d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2655d604f533SWebb Scales 
2656d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2657d604f533SWebb Scales 		return false;
2658d604f533SWebb Scales 
2659d604f533SWebb Scales 	switch (c->cmd_type) {
2660d604f533SWebb Scales 	case CMD_SCSI:
2661d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2662d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2663d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2664d604f533SWebb Scales 		break;
2665d604f533SWebb Scales 
2666d604f533SWebb Scales 	case CMD_IOACCEL1:
2667d604f533SWebb Scales 	case CMD_IOACCEL2:
2668d604f533SWebb Scales 		if (c->phys_disk == dev) {
2669d604f533SWebb Scales 			/* HBA mode match */
2670d604f533SWebb Scales 			match = true;
2671d604f533SWebb Scales 		} else {
2672d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2673d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2674d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2675d604f533SWebb Scales 			 * instead. */
2676d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2677d604f533SWebb Scales 				/* FIXME: an alternate test might be
2678d604f533SWebb Scales 				 *
2679d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2680d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2681d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2682d604f533SWebb Scales 			}
2683d604f533SWebb Scales 		}
2684d604f533SWebb Scales 		break;
2685d604f533SWebb Scales 
2686d604f533SWebb Scales 	case IOACCEL2_TMF:
2687d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2688d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2689d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2690d604f533SWebb Scales 		}
2691d604f533SWebb Scales 		break;
2692d604f533SWebb Scales 
2693d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2694d604f533SWebb Scales 		match = false;
2695d604f533SWebb Scales 		break;
2696d604f533SWebb Scales 
2697d604f533SWebb Scales 	default:
2698d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2699d604f533SWebb Scales 			c->cmd_type);
2700d604f533SWebb Scales 		BUG();
2701d604f533SWebb Scales 	}
2702d604f533SWebb Scales 
2703d604f533SWebb Scales 	return match;
2704d604f533SWebb Scales }
2705d604f533SWebb Scales 
2706d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2707d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2708d604f533SWebb Scales {
2709d604f533SWebb Scales 	int i;
2710d604f533SWebb Scales 	int rc = 0;
2711d604f533SWebb Scales 
2712d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2713d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2714d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2715d604f533SWebb Scales 		return -EINTR;
2716d604f533SWebb Scales 	}
2717d604f533SWebb Scales 
2718d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2719d604f533SWebb Scales 
2720d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2721d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2722d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2723d604f533SWebb Scales 
2724d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2725d604f533SWebb Scales 			unsigned long flags;
2726d604f533SWebb Scales 
2727d604f533SWebb Scales 			/*
2728d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2729d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2730d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2731d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2732d604f533SWebb Scales 			 */
2733d604f533SWebb Scales 			c->reset_pending = dev;
2734d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2735d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2736d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2737d604f533SWebb Scales 			else
2738d604f533SWebb Scales 				c->reset_pending = NULL;
2739d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2740d604f533SWebb Scales 		}
2741d604f533SWebb Scales 
2742d604f533SWebb Scales 		cmd_free(h, c);
2743d604f533SWebb Scales 	}
2744d604f533SWebb Scales 
2745d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2746d604f533SWebb Scales 	if (!rc)
2747d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2748d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2749d604f533SWebb Scales 			lockup_detected(h));
2750d604f533SWebb Scales 
2751d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2752d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2753d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2754d604f533SWebb Scales 		rc = -ENODEV;
2755d604f533SWebb Scales 	}
2756d604f533SWebb Scales 
2757d604f533SWebb Scales 	if (unlikely(rc))
2758d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2759d604f533SWebb Scales 
2760d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2761d604f533SWebb Scales 	return rc;
2762d604f533SWebb Scales }
2763d604f533SWebb Scales 
2764edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2765edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2766edd16368SStephen M. Cameron {
2767edd16368SStephen M. Cameron 	int rc;
2768edd16368SStephen M. Cameron 	unsigned char *buf;
2769edd16368SStephen M. Cameron 
2770edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2771edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2772edd16368SStephen M. Cameron 	if (!buf)
2773edd16368SStephen M. Cameron 		return;
2774b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2775edd16368SStephen M. Cameron 	if (rc == 0)
2776edd16368SStephen M. Cameron 		*raid_level = buf[8];
2777edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2778edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2779edd16368SStephen M. Cameron 	kfree(buf);
2780edd16368SStephen M. Cameron 	return;
2781edd16368SStephen M. Cameron }
2782edd16368SStephen M. Cameron 
2783283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2784283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2785283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2786283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2787283b4a9bSStephen M. Cameron {
2788283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2789283b4a9bSStephen M. Cameron 	int map, row, col;
2790283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2791283b4a9bSStephen M. Cameron 
2792283b4a9bSStephen M. Cameron 	if (rc != 0)
2793283b4a9bSStephen M. Cameron 		return;
2794283b4a9bSStephen M. Cameron 
27952ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
27962ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
27972ba8bfc8SStephen M. Cameron 		return;
27982ba8bfc8SStephen M. Cameron 
2799283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2800283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2801283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2802283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2803283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2804283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2805283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2806283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2807283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2808283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2809283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2810283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2811283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2812283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2813283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2814283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2815283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2816283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2817283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2818283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2819283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2820283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2821283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2822283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
28232b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2824dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
28252b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
28262b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
28272b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2828dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2829dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2830283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2831283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2832283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2833283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2834283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2835283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2836283b4a9bSStephen M. Cameron 			disks_per_row =
2837283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2838283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2839283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2840283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2841283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2842283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2843283b4a9bSStephen M. Cameron 			disks_per_row =
2844283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2845283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2846283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2847283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2848283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2849283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2850283b4a9bSStephen M. Cameron 		}
2851283b4a9bSStephen M. Cameron 	}
2852283b4a9bSStephen M. Cameron }
2853283b4a9bSStephen M. Cameron #else
2854283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2855283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2856283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2857283b4a9bSStephen M. Cameron {
2858283b4a9bSStephen M. Cameron }
2859283b4a9bSStephen M. Cameron #endif
2860283b4a9bSStephen M. Cameron 
2861283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2862283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2863283b4a9bSStephen M. Cameron {
2864283b4a9bSStephen M. Cameron 	int rc = 0;
2865283b4a9bSStephen M. Cameron 	struct CommandList *c;
2866283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2867283b4a9bSStephen M. Cameron 
286845fcb86eSStephen Cameron 	c = cmd_alloc(h);
2869bf43caf3SRobert Elliott 
2870283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2871283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2872283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
28732dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
28742dd02d74SRobert Elliott 		cmd_free(h, c);
28752dd02d74SRobert Elliott 		return -1;
2876283b4a9bSStephen M. Cameron 	}
287725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
287825163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
287925163bd5SWebb Scales 	if (rc)
288025163bd5SWebb Scales 		goto out;
2881283b4a9bSStephen M. Cameron 	ei = c->err_info;
2882283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2883d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
288425163bd5SWebb Scales 		rc = -1;
288525163bd5SWebb Scales 		goto out;
2886283b4a9bSStephen M. Cameron 	}
288745fcb86eSStephen Cameron 	cmd_free(h, c);
2888283b4a9bSStephen M. Cameron 
2889283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2890283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2891283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2892283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2893283b4a9bSStephen M. Cameron 		rc = -1;
2894283b4a9bSStephen M. Cameron 	}
2895283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2896283b4a9bSStephen M. Cameron 	return rc;
289725163bd5SWebb Scales out:
289825163bd5SWebb Scales 	cmd_free(h, c);
289925163bd5SWebb Scales 	return rc;
2900283b4a9bSStephen M. Cameron }
2901283b4a9bSStephen M. Cameron 
290203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
290303383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
290403383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
290503383736SDon Brace {
290603383736SDon Brace 	int rc = IO_OK;
290703383736SDon Brace 	struct CommandList *c;
290803383736SDon Brace 	struct ErrorInfo *ei;
290903383736SDon Brace 
291003383736SDon Brace 	c = cmd_alloc(h);
291103383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
291203383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
291303383736SDon Brace 	if (rc)
291403383736SDon Brace 		goto out;
291503383736SDon Brace 
291603383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
291703383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
291803383736SDon Brace 
291925163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
292025163bd5SWebb Scales 						NO_TIMEOUT);
292103383736SDon Brace 	ei = c->err_info;
292203383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
292303383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
292403383736SDon Brace 		rc = -1;
292503383736SDon Brace 	}
292603383736SDon Brace out:
292703383736SDon Brace 	cmd_free(h, c);
292803383736SDon Brace 	return rc;
292903383736SDon Brace }
293003383736SDon Brace 
29311b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
29321b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
29331b70150aSStephen M. Cameron {
29341b70150aSStephen M. Cameron 	int rc;
29351b70150aSStephen M. Cameron 	int i;
29361b70150aSStephen M. Cameron 	int pages;
29371b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
29381b70150aSStephen M. Cameron 
29391b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
29401b70150aSStephen M. Cameron 	if (!buf)
29411b70150aSStephen M. Cameron 		return 0;
29421b70150aSStephen M. Cameron 
29431b70150aSStephen M. Cameron 	/* Get the size of the page list first */
29441b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
29451b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
29461b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
29471b70150aSStephen M. Cameron 	if (rc != 0)
29481b70150aSStephen M. Cameron 		goto exit_unsupported;
29491b70150aSStephen M. Cameron 	pages = buf[3];
29501b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
29511b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
29521b70150aSStephen M. Cameron 	else
29531b70150aSStephen M. Cameron 		bufsize = 255;
29541b70150aSStephen M. Cameron 
29551b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
29561b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
29571b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
29581b70150aSStephen M. Cameron 				buf, bufsize);
29591b70150aSStephen M. Cameron 	if (rc != 0)
29601b70150aSStephen M. Cameron 		goto exit_unsupported;
29611b70150aSStephen M. Cameron 
29621b70150aSStephen M. Cameron 	pages = buf[3];
29631b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
29641b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
29651b70150aSStephen M. Cameron 			goto exit_supported;
29661b70150aSStephen M. Cameron exit_unsupported:
29671b70150aSStephen M. Cameron 	kfree(buf);
29681b70150aSStephen M. Cameron 	return 0;
29691b70150aSStephen M. Cameron exit_supported:
29701b70150aSStephen M. Cameron 	kfree(buf);
29711b70150aSStephen M. Cameron 	return 1;
29721b70150aSStephen M. Cameron }
29731b70150aSStephen M. Cameron 
2974283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
2975283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2976283b4a9bSStephen M. Cameron {
2977283b4a9bSStephen M. Cameron 	int rc;
2978283b4a9bSStephen M. Cameron 	unsigned char *buf;
2979283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
2980283b4a9bSStephen M. Cameron 
2981283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
2982283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
298341ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
2984283b4a9bSStephen M. Cameron 
2985283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2986283b4a9bSStephen M. Cameron 	if (!buf)
2987283b4a9bSStephen M. Cameron 		return;
29881b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
29891b70150aSStephen M. Cameron 		goto out;
2990283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2991b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
2992283b4a9bSStephen M. Cameron 	if (rc != 0)
2993283b4a9bSStephen M. Cameron 		goto out;
2994283b4a9bSStephen M. Cameron 
2995283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
2996283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
2997283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
2998283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
2999283b4a9bSStephen M. Cameron 	this_device->offload_config =
3000283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3001283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3002283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3003283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3004283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3005283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3006283b4a9bSStephen M. Cameron 	}
300741ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3008283b4a9bSStephen M. Cameron out:
3009283b4a9bSStephen M. Cameron 	kfree(buf);
3010283b4a9bSStephen M. Cameron 	return;
3011283b4a9bSStephen M. Cameron }
3012283b4a9bSStephen M. Cameron 
3013edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3014edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
3015edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
3016edd16368SStephen M. Cameron {
3017edd16368SStephen M. Cameron 	int rc;
3018edd16368SStephen M. Cameron 	unsigned char *buf;
3019edd16368SStephen M. Cameron 
3020edd16368SStephen M. Cameron 	if (buflen > 16)
3021edd16368SStephen M. Cameron 		buflen = 16;
3022edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3023edd16368SStephen M. Cameron 	if (!buf)
3024a84d794dSStephen M. Cameron 		return -ENOMEM;
3025b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3026edd16368SStephen M. Cameron 	if (rc == 0)
3027edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
3028edd16368SStephen M. Cameron 	kfree(buf);
3029edd16368SStephen M. Cameron 	return rc != 0;
3030edd16368SStephen M. Cameron }
3031edd16368SStephen M. Cameron 
3032edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
303303383736SDon Brace 		void *buf, int bufsize,
3034edd16368SStephen M. Cameron 		int extended_response)
3035edd16368SStephen M. Cameron {
3036edd16368SStephen M. Cameron 	int rc = IO_OK;
3037edd16368SStephen M. Cameron 	struct CommandList *c;
3038edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3039edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3040edd16368SStephen M. Cameron 
304145fcb86eSStephen Cameron 	c = cmd_alloc(h);
3042bf43caf3SRobert Elliott 
3043e89c0ae7SStephen M. Cameron 	/* address the controller */
3044e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3045a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3046a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3047a2dac136SStephen M. Cameron 		rc = -1;
3048a2dac136SStephen M. Cameron 		goto out;
3049a2dac136SStephen M. Cameron 	}
3050edd16368SStephen M. Cameron 	if (extended_response)
3051edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
305225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
305325163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
305425163bd5SWebb Scales 	if (rc)
305525163bd5SWebb Scales 		goto out;
3056edd16368SStephen M. Cameron 	ei = c->err_info;
3057edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3058edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3059d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3060edd16368SStephen M. Cameron 		rc = -1;
3061283b4a9bSStephen M. Cameron 	} else {
306203383736SDon Brace 		struct ReportLUNdata *rld = buf;
306303383736SDon Brace 
306403383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3065283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3066283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3067283b4a9bSStephen M. Cameron 				extended_response,
306803383736SDon Brace 				rld->extended_response_flag);
3069283b4a9bSStephen M. Cameron 			rc = -1;
3070283b4a9bSStephen M. Cameron 		}
3071edd16368SStephen M. Cameron 	}
3072a2dac136SStephen M. Cameron out:
307345fcb86eSStephen Cameron 	cmd_free(h, c);
3074edd16368SStephen M. Cameron 	return rc;
3075edd16368SStephen M. Cameron }
3076edd16368SStephen M. Cameron 
3077edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
307803383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3079edd16368SStephen M. Cameron {
308003383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
308103383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3082edd16368SStephen M. Cameron }
3083edd16368SStephen M. Cameron 
3084edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3085edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3086edd16368SStephen M. Cameron {
3087edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3088edd16368SStephen M. Cameron }
3089edd16368SStephen M. Cameron 
3090edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3091edd16368SStephen M. Cameron 	int bus, int target, int lun)
3092edd16368SStephen M. Cameron {
3093edd16368SStephen M. Cameron 	device->bus = bus;
3094edd16368SStephen M. Cameron 	device->target = target;
3095edd16368SStephen M. Cameron 	device->lun = lun;
3096edd16368SStephen M. Cameron }
3097edd16368SStephen M. Cameron 
30989846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
30999846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
31009846590eSStephen M. Cameron 					unsigned char scsi3addr[])
31019846590eSStephen M. Cameron {
31029846590eSStephen M. Cameron 	int rc;
31039846590eSStephen M. Cameron 	int status;
31049846590eSStephen M. Cameron 	int size;
31059846590eSStephen M. Cameron 	unsigned char *buf;
31069846590eSStephen M. Cameron 
31079846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
31089846590eSStephen M. Cameron 	if (!buf)
31099846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
31109846590eSStephen M. Cameron 
31119846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
311224a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
31139846590eSStephen M. Cameron 		goto exit_failed;
31149846590eSStephen M. Cameron 
31159846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
31169846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
31179846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
311824a4b078SStephen M. Cameron 	if (rc != 0)
31199846590eSStephen M. Cameron 		goto exit_failed;
31209846590eSStephen M. Cameron 	size = buf[3];
31219846590eSStephen M. Cameron 
31229846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
31239846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
31249846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
312524a4b078SStephen M. Cameron 	if (rc != 0)
31269846590eSStephen M. Cameron 		goto exit_failed;
31279846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
31289846590eSStephen M. Cameron 
31299846590eSStephen M. Cameron 	kfree(buf);
31309846590eSStephen M. Cameron 	return status;
31319846590eSStephen M. Cameron exit_failed:
31329846590eSStephen M. Cameron 	kfree(buf);
31339846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
31349846590eSStephen M. Cameron }
31359846590eSStephen M. Cameron 
31369846590eSStephen M. Cameron /* Determine offline status of a volume.
31379846590eSStephen M. Cameron  * Return either:
31389846590eSStephen M. Cameron  *  0 (not offline)
313967955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
31409846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
31419846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
31429846590eSStephen M. Cameron  */
314367955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
31449846590eSStephen M. Cameron 					unsigned char scsi3addr[])
31459846590eSStephen M. Cameron {
31469846590eSStephen M. Cameron 	struct CommandList *c;
31479437ac43SStephen Cameron 	unsigned char *sense;
31489437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
31499437ac43SStephen Cameron 	int sense_len;
315025163bd5SWebb Scales 	int rc, ldstat = 0;
31519846590eSStephen M. Cameron 	u16 cmd_status;
31529846590eSStephen M. Cameron 	u8 scsi_status;
31539846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
31549846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
31559846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
31569846590eSStephen M. Cameron 
31579846590eSStephen M. Cameron 	c = cmd_alloc(h);
3158bf43caf3SRobert Elliott 
31599846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
316025163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
316125163bd5SWebb Scales 	if (rc) {
316225163bd5SWebb Scales 		cmd_free(h, c);
316325163bd5SWebb Scales 		return 0;
316425163bd5SWebb Scales 	}
31659846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
31669437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
31679437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
31689437ac43SStephen Cameron 	else
31699437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
31709437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
31719846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
31729846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
31739846590eSStephen M. Cameron 	cmd_free(h, c);
31749846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
31759846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
31769846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
31779846590eSStephen M. Cameron 		sense_key != NOT_READY ||
31789846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
31799846590eSStephen M. Cameron 		return 0;
31809846590eSStephen M. Cameron 	}
31819846590eSStephen M. Cameron 
31829846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
31839846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
31849846590eSStephen M. Cameron 
31859846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
31869846590eSStephen M. Cameron 	switch (ldstat) {
31879846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
31889846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
31899846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
31909846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
31919846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
31929846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
31939846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
31949846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
31959846590eSStephen M. Cameron 		return ldstat;
31969846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
31979846590eSStephen M. Cameron 		/* If VPD status page isn't available,
31989846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
31999846590eSStephen M. Cameron 		 */
32009846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
32019846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
32029846590eSStephen M. Cameron 			return ldstat;
32039846590eSStephen M. Cameron 		break;
32049846590eSStephen M. Cameron 	default:
32059846590eSStephen M. Cameron 		break;
32069846590eSStephen M. Cameron 	}
32079846590eSStephen M. Cameron 	return 0;
32089846590eSStephen M. Cameron }
32099846590eSStephen M. Cameron 
32109b5c48c2SStephen Cameron /*
32119b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
32129b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
32139b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
32149b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
32159b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
32169b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
32179b5c48c2SStephen Cameron  */
32189b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
32199b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
32209b5c48c2SStephen Cameron {
32219b5c48c2SStephen Cameron 	struct CommandList *c;
32229b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
32239b5c48c2SStephen Cameron 	int rc = 0;
32249b5c48c2SStephen Cameron 
32259b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
32269b5c48c2SStephen Cameron 
32279b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
32289b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
32299b5c48c2SStephen Cameron 		return 1;
32309b5c48c2SStephen Cameron 
32319b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3232bf43caf3SRobert Elliott 
32339b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
32349b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
32359b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
32369b5c48c2SStephen Cameron 	ei = c->err_info;
32379b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
32389b5c48c2SStephen Cameron 	case CMD_INVALID:
32399b5c48c2SStephen Cameron 		rc = 0;
32409b5c48c2SStephen Cameron 		break;
32419b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
32429b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
32439b5c48c2SStephen Cameron 		rc = 1;
32449b5c48c2SStephen Cameron 		break;
32459437ac43SStephen Cameron 	case CMD_TMF_STATUS:
32469437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
32479437ac43SStephen Cameron 		break;
32489b5c48c2SStephen Cameron 	default:
32499b5c48c2SStephen Cameron 		rc = 0;
32509b5c48c2SStephen Cameron 		break;
32519b5c48c2SStephen Cameron 	}
32529b5c48c2SStephen Cameron 	cmd_free(h, c);
32539b5c48c2SStephen Cameron 	return rc;
32549b5c48c2SStephen Cameron }
32559b5c48c2SStephen Cameron 
3256edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
32570b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
32580b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3259edd16368SStephen M. Cameron {
32600b0e1d6cSStephen M. Cameron 
32610b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
32620b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
32630b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
32640b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
32650b0e1d6cSStephen M. Cameron 
3266ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
32670b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3268edd16368SStephen M. Cameron 
3269ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3270edd16368SStephen M. Cameron 	if (!inq_buff)
3271edd16368SStephen M. Cameron 		goto bail_out;
3272edd16368SStephen M. Cameron 
3273edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3274edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3275edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3276edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3277edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3278edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3279edd16368SStephen M. Cameron 		goto bail_out;
3280edd16368SStephen M. Cameron 	}
3281edd16368SStephen M. Cameron 
3282edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3283edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3284edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3285edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3286edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3287edd16368SStephen M. Cameron 		sizeof(this_device->model));
3288edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3289edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3290edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
3291edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3292edd16368SStephen M. Cameron 
3293edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3294283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
329567955ba3SStephen M. Cameron 		int volume_offline;
329667955ba3SStephen M. Cameron 
3297edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3298283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3299283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
330067955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
330167955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
330267955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
330367955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3304283b4a9bSStephen M. Cameron 	} else {
3305edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3306283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3307283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
330841ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3309a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
33109846590eSStephen M. Cameron 		this_device->volume_offline = 0;
331103383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3312283b4a9bSStephen M. Cameron 	}
3313edd16368SStephen M. Cameron 
33140b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
33150b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
33160b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
33170b0e1d6cSStephen M. Cameron 		 */
33180b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
33190b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
33200b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
33210b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
33220b0e1d6cSStephen M. Cameron 	}
3323edd16368SStephen M. Cameron 	kfree(inq_buff);
3324edd16368SStephen M. Cameron 	return 0;
3325edd16368SStephen M. Cameron 
3326edd16368SStephen M. Cameron bail_out:
3327edd16368SStephen M. Cameron 	kfree(inq_buff);
3328edd16368SStephen M. Cameron 	return 1;
3329edd16368SStephen M. Cameron }
3330edd16368SStephen M. Cameron 
33319b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
33329b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
33339b5c48c2SStephen Cameron {
33349b5c48c2SStephen Cameron 	unsigned long flags;
33359b5c48c2SStephen Cameron 	int rc, entry;
33369b5c48c2SStephen Cameron 	/*
33379b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
33389b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
33399b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
33409b5c48c2SStephen Cameron 	 */
33419b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
33429b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
33439b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
33449b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
33459b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
33469b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
33479b5c48c2SStephen Cameron 	} else {
33489b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
33499b5c48c2SStephen Cameron 		dev->supports_aborts =
33509b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
33519b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
33529b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
33539b5c48c2SStephen Cameron 	}
33549b5c48c2SStephen Cameron }
33559b5c48c2SStephen Cameron 
33564f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
3357edd16368SStephen M. Cameron 	"MSA2012",
3358edd16368SStephen M. Cameron 	"MSA2024",
3359edd16368SStephen M. Cameron 	"MSA2312",
3360edd16368SStephen M. Cameron 	"MSA2324",
3361fda38518SStephen M. Cameron 	"P2000 G3 SAS",
3362e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
3363edd16368SStephen M. Cameron 	NULL,
3364edd16368SStephen M. Cameron };
3365edd16368SStephen M. Cameron 
33664f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
3367edd16368SStephen M. Cameron {
3368edd16368SStephen M. Cameron 	int i;
3369edd16368SStephen M. Cameron 
33704f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
33714f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
33724f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
3373edd16368SStephen M. Cameron 			return 1;
3374edd16368SStephen M. Cameron 	return 0;
3375edd16368SStephen M. Cameron }
3376edd16368SStephen M. Cameron 
3377edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
33784f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
3379edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
3380edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3381edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3382edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3383edd16368SStephen M. Cameron  */
3384edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
33851f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3386edd16368SStephen M. Cameron {
33871f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
3388edd16368SStephen M. Cameron 
33891f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
33901f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
33911f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
33921f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
33931f310bdeSStephen M. Cameron 		else
33941f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
33951f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
33961f310bdeSStephen M. Cameron 		return;
33971f310bdeSStephen M. Cameron 	}
33981f310bdeSStephen M. Cameron 	/* It's a logical device */
33994f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
34004f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
3401339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
34021f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
3403339b2b14SStephen M. Cameron 		 */
34041f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
34051f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
34061f310bdeSStephen M. Cameron 		return;
3407339b2b14SStephen M. Cameron 	}
34081f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
3409edd16368SStephen M. Cameron }
3410edd16368SStephen M. Cameron 
3411edd16368SStephen M. Cameron /*
3412edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
34134f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
3414edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
3415edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
3416edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
3417edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
3418edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
3419edd16368SStephen M. Cameron  * lun 0 assigned.
3420edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
3421edd16368SStephen M. Cameron  */
34224f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
3423edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
342401a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
34254f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
3426edd16368SStephen M. Cameron {
3427edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3428edd16368SStephen M. Cameron 
34291f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
3430edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
3431edd16368SStephen M. Cameron 
3432edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
3433edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
3434edd16368SStephen M. Cameron 
34354f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
34364f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
3437edd16368SStephen M. Cameron 
34381f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
3439edd16368SStephen M. Cameron 		return 0;
3440edd16368SStephen M. Cameron 
3441c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
34421f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
3443edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
3444edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
3445edd16368SStephen M. Cameron 
3446339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
3447339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
3448339b2b14SStephen M. Cameron 
34494f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
3450aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
3451aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
3452edd16368SStephen M. Cameron 			"configuration.");
3453edd16368SStephen M. Cameron 		return 0;
3454edd16368SStephen M. Cameron 	}
3455edd16368SStephen M. Cameron 
34560b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
3457edd16368SStephen M. Cameron 		return 0;
34584f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
34591f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
34601f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
34619b5c48c2SStephen Cameron 	hpsa_update_device_supports_aborts(h, this_device, scsi3addr);
34621f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
3463edd16368SStephen M. Cameron 	return 1;
3464edd16368SStephen M. Cameron }
3465edd16368SStephen M. Cameron 
3466edd16368SStephen M. Cameron /*
346754b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
346854b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
346954b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
347054b6e9e9SScott Teel  *	3. Return:
347154b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
347254b6e9e9SScott Teel  *		0 if no matching physical disk was found.
347354b6e9e9SScott Teel  */
347454b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
347554b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
347654b6e9e9SScott Teel {
347741ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
347841ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
347941ce4c35SStephen Cameron 	unsigned long flags;
348054b6e9e9SScott Teel 	int i;
348154b6e9e9SScott Teel 
348241ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
348341ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
348441ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
348541ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
348641ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
348741ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
348854b6e9e9SScott Teel 			return 1;
348954b6e9e9SScott Teel 		}
349041ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
349141ce4c35SStephen Cameron 	return 0;
349241ce4c35SStephen Cameron }
349341ce4c35SStephen Cameron 
349454b6e9e9SScott Teel /*
3495edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3496edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3497edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3498edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3499edd16368SStephen M. Cameron  */
3500edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
350103383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
350201a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3503edd16368SStephen M. Cameron {
350403383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3505edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3506edd16368SStephen M. Cameron 		return -1;
3507edd16368SStephen M. Cameron 	}
350803383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3509edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
351003383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
351103383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3512edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3513edd16368SStephen M. Cameron 	}
351403383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3515edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3516edd16368SStephen M. Cameron 		return -1;
3517edd16368SStephen M. Cameron 	}
35186df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3519edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3520edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3521edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3522edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3523edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3524edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3525edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3526edd16368SStephen M. Cameron 	}
3527edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3528edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3529edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3530edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3531edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3532edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3533edd16368SStephen M. Cameron 	}
3534edd16368SStephen M. Cameron 	return 0;
3535edd16368SStephen M. Cameron }
3536edd16368SStephen M. Cameron 
353742a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
353842a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3539a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3540339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3541339b2b14SStephen M. Cameron {
3542339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3543339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3544339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3545339b2b14SStephen M. Cameron 	 */
3546339b2b14SStephen M. Cameron 
3547339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3548339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3549339b2b14SStephen M. Cameron 
3550339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3551339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3552339b2b14SStephen M. Cameron 
3553339b2b14SStephen M. Cameron 	if (i < logicals_start)
3554d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3555d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3556339b2b14SStephen M. Cameron 
3557339b2b14SStephen M. Cameron 	if (i < last_device)
3558339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3559339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3560339b2b14SStephen M. Cameron 	BUG();
3561339b2b14SStephen M. Cameron 	return NULL;
3562339b2b14SStephen M. Cameron }
3563339b2b14SStephen M. Cameron 
3564316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h)
3565316b221aSStephen M. Cameron {
3566316b221aSStephen M. Cameron 	int rc;
35676e8e8088SJoe Handzik 	int hba_mode_enabled;
3568316b221aSStephen M. Cameron 	struct bmic_controller_parameters *ctlr_params;
3569316b221aSStephen M. Cameron 	ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters),
3570316b221aSStephen M. Cameron 		GFP_KERNEL);
3571316b221aSStephen M. Cameron 
3572316b221aSStephen M. Cameron 	if (!ctlr_params)
357396444fbbSJoe Handzik 		return -ENOMEM;
3574316b221aSStephen M. Cameron 	rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params,
3575316b221aSStephen M. Cameron 		sizeof(struct bmic_controller_parameters));
357696444fbbSJoe Handzik 	if (rc) {
3577316b221aSStephen M. Cameron 		kfree(ctlr_params);
357896444fbbSJoe Handzik 		return rc;
3579316b221aSStephen M. Cameron 	}
35806e8e8088SJoe Handzik 
35816e8e8088SJoe Handzik 	hba_mode_enabled =
35826e8e8088SJoe Handzik 		((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0);
35836e8e8088SJoe Handzik 	kfree(ctlr_params);
35846e8e8088SJoe Handzik 	return hba_mode_enabled;
3585316b221aSStephen M. Cameron }
3586316b221aSStephen M. Cameron 
358703383736SDon Brace /* get physical drive ioaccel handle and queue depth */
358803383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
358903383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
359003383736SDon Brace 		u8 *lunaddrbytes,
359103383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
359203383736SDon Brace {
359303383736SDon Brace 	int rc;
359403383736SDon Brace 	struct ext_report_lun_entry *rle =
359503383736SDon Brace 		(struct ext_report_lun_entry *) lunaddrbytes;
359603383736SDon Brace 
359703383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3598a3144e0bSJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle)
3599a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
360003383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
360103383736SDon Brace 	rc = hpsa_bmic_id_physical_device(h, lunaddrbytes,
360203383736SDon Brace 			GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys,
360303383736SDon Brace 			sizeof(*id_phys));
360403383736SDon Brace 	if (!rc)
360503383736SDon Brace 		/* Reserve space for FW operations */
360603383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
360703383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
360803383736SDon Brace 		dev->queue_depth =
360903383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
361003383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
361103383736SDon Brace 	else
361203383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
361303383736SDon Brace 	atomic_set(&dev->ioaccel_cmds_out, 0);
3614d604f533SWebb Scales 	atomic_set(&dev->reset_cmds_out, 0);
361503383736SDon Brace }
361603383736SDon Brace 
3617edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
3618edd16368SStephen M. Cameron {
3619edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3620edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3621edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3622edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3623edd16368SStephen M. Cameron 	 *
3624edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3625edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3626edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3627edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3628edd16368SStephen M. Cameron 	 */
3629a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3630edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
363103383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
363201a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
363301a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
363401a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3635edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3636edd16368SStephen M. Cameron 	int ncurrent = 0;
36374f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3638339b2b14SStephen M. Cameron 	int raid_ctlr_position;
36392bbf5c7fSJoe Handzik 	int rescan_hba_mode;
3640aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3641edd16368SStephen M. Cameron 
3642cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
364392084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
364492084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3645edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
364603383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3647edd16368SStephen M. Cameron 
364803383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
364903383736SDon Brace 		!tmpdevice || !id_phys) {
3650edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3651edd16368SStephen M. Cameron 		goto out;
3652edd16368SStephen M. Cameron 	}
3653edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3654edd16368SStephen M. Cameron 
3655316b221aSStephen M. Cameron 	rescan_hba_mode = hpsa_hba_mode_enabled(h);
365696444fbbSJoe Handzik 	if (rescan_hba_mode < 0)
365796444fbbSJoe Handzik 		goto out;
3658316b221aSStephen M. Cameron 
3659316b221aSStephen M. Cameron 	if (!h->hba_mode_enabled && rescan_hba_mode)
3660316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode enabled\n");
3661316b221aSStephen M. Cameron 	else if (h->hba_mode_enabled && !rescan_hba_mode)
3662316b221aSStephen M. Cameron 		dev_warn(&h->pdev->dev, "HBA mode disabled\n");
3663316b221aSStephen M. Cameron 
3664316b221aSStephen M. Cameron 	h->hba_mode_enabled = rescan_hba_mode;
3665316b221aSStephen M. Cameron 
366603383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
366703383736SDon Brace 			logdev_list, &nlogicals))
3668edd16368SStephen M. Cameron 		goto out;
3669edd16368SStephen M. Cameron 
3670aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3671aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3672aca4a520SScott Teel 	 * controller.
3673edd16368SStephen M. Cameron 	 */
3674aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3675edd16368SStephen M. Cameron 
3676edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3677edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3678b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3679b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3680b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3681b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3682b7ec021fSScott Teel 			break;
3683b7ec021fSScott Teel 		}
3684b7ec021fSScott Teel 
3685edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3686edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3687edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3688edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3689edd16368SStephen M. Cameron 			goto out;
3690edd16368SStephen M. Cameron 		}
3691edd16368SStephen M. Cameron 		ndev_allocated++;
3692edd16368SStephen M. Cameron 	}
3693edd16368SStephen M. Cameron 
36948645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3695339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3696339b2b14SStephen M. Cameron 	else
3697339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3698339b2b14SStephen M. Cameron 
3699edd16368SStephen M. Cameron 	/* adjust our table of devices */
37004f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3701edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
37020b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3703edd16368SStephen M. Cameron 
3704edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3705339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3706339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
370741ce4c35SStephen Cameron 
370841ce4c35SStephen Cameron 		/* skip masked non-disk devices */
370941ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes))
371041ce4c35SStephen Cameron 			if (i < nphysicals + (raid_ctlr_position == 0) &&
371141ce4c35SStephen Cameron 				NON_DISK_PHYS_DEV(lunaddrbytes))
3712edd16368SStephen M. Cameron 				continue;
3713edd16368SStephen M. Cameron 
3714edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
37150b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
37160b0e1d6cSStephen M. Cameron 							&is_OBDR))
3717edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
37181f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
37199b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3720edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3721edd16368SStephen M. Cameron 
3722edd16368SStephen M. Cameron 		/*
37234f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3724edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3725edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3726edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3727edd16368SStephen M. Cameron 		 * there is no lun 0.
3728edd16368SStephen M. Cameron 		 */
37294f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
37301f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
37314f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3732edd16368SStephen M. Cameron 			ncurrent++;
3733edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3734edd16368SStephen M. Cameron 		}
3735edd16368SStephen M. Cameron 
3736edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3737edd16368SStephen M. Cameron 
373841ce4c35SStephen Cameron 		/* do not expose masked devices */
373941ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes) &&
374041ce4c35SStephen Cameron 			i < nphysicals + (raid_ctlr_position == 0)) {
374141ce4c35SStephen Cameron 			if (h->hba_mode_enabled)
374241ce4c35SStephen Cameron 				dev_warn(&h->pdev->dev,
374341ce4c35SStephen Cameron 					"Masked physical device detected\n");
374441ce4c35SStephen Cameron 			this_device->expose_state = HPSA_DO_NOT_EXPOSE;
374541ce4c35SStephen Cameron 		} else {
374641ce4c35SStephen Cameron 			this_device->expose_state =
374741ce4c35SStephen Cameron 					HPSA_SG_ATTACH | HPSA_ULD_ATTACH;
374841ce4c35SStephen Cameron 		}
374941ce4c35SStephen Cameron 
3750edd16368SStephen M. Cameron 		switch (this_device->devtype) {
37510b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3752edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3753edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3754edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3755edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3756edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3757edd16368SStephen M. Cameron 			 * the inquiry data.
3758edd16368SStephen M. Cameron 			 */
37590b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3760edd16368SStephen M. Cameron 				ncurrent++;
3761edd16368SStephen M. Cameron 			break;
3762edd16368SStephen M. Cameron 		case TYPE_DISK:
3763283b4a9bSStephen M. Cameron 			if (i >= nphysicals) {
3764283b4a9bSStephen M. Cameron 				ncurrent++;
3765edd16368SStephen M. Cameron 				break;
3766283b4a9bSStephen M. Cameron 			}
3767ecf418d1SJoe Handzik 
3768ecf418d1SJoe Handzik 			if (h->hba_mode_enabled)
3769ecf418d1SJoe Handzik 				/* never use raid mapper in HBA mode */
3770ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
3771ecf418d1SJoe Handzik 			else if (!(h->transMethod & CFGTBL_Trans_io_accel1 ||
3772ecf418d1SJoe Handzik 				h->transMethod & CFGTBL_Trans_io_accel2))
3773316b221aSStephen M. Cameron 				break;
3774ecf418d1SJoe Handzik 
377503383736SDon Brace 			hpsa_get_ioaccel_drive_info(h, this_device,
377603383736SDon Brace 						lunaddrbytes, id_phys);
377703383736SDon Brace 			atomic_set(&this_device->ioaccel_cmds_out, 0);
3778edd16368SStephen M. Cameron 			ncurrent++;
3779edd16368SStephen M. Cameron 			break;
3780edd16368SStephen M. Cameron 		case TYPE_TAPE:
3781edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
3782edd16368SStephen M. Cameron 			ncurrent++;
3783edd16368SStephen M. Cameron 			break;
378441ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
378541ce4c35SStephen Cameron 			if (h->hba_mode_enabled)
378641ce4c35SStephen Cameron 				ncurrent++;
378741ce4c35SStephen Cameron 			break;
3788edd16368SStephen M. Cameron 		case TYPE_RAID:
3789edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3790edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3791edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3792edd16368SStephen M. Cameron 			 * don't present it.
3793edd16368SStephen M. Cameron 			 */
3794edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3795edd16368SStephen M. Cameron 				break;
3796edd16368SStephen M. Cameron 			ncurrent++;
3797edd16368SStephen M. Cameron 			break;
3798edd16368SStephen M. Cameron 		default:
3799edd16368SStephen M. Cameron 			break;
3800edd16368SStephen M. Cameron 		}
3801cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3802edd16368SStephen M. Cameron 			break;
3803edd16368SStephen M. Cameron 	}
3804edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
3805edd16368SStephen M. Cameron out:
3806edd16368SStephen M. Cameron 	kfree(tmpdevice);
3807edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3808edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3809edd16368SStephen M. Cameron 	kfree(currentsd);
3810edd16368SStephen M. Cameron 	kfree(physdev_list);
3811edd16368SStephen M. Cameron 	kfree(logdev_list);
381203383736SDon Brace 	kfree(id_phys);
3813edd16368SStephen M. Cameron }
3814edd16368SStephen M. Cameron 
3815ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3816ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3817ec5cbf04SWebb Scales {
3818ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3819ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3820ec5cbf04SWebb Scales 
3821ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3822ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3823ec5cbf04SWebb Scales 	desc->Ext = 0;
3824ec5cbf04SWebb Scales }
3825ec5cbf04SWebb Scales 
3826c7ee65b3SWebb Scales /*
3827c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3828edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3829edd16368SStephen M. Cameron  * hpsa command, cp.
3830edd16368SStephen M. Cameron  */
383133a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3832edd16368SStephen M. Cameron 		struct CommandList *cp,
3833edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3834edd16368SStephen M. Cameron {
3835edd16368SStephen M. Cameron 	struct scatterlist *sg;
3836b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
383733a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3838edd16368SStephen M. Cameron 
383933a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3840edd16368SStephen M. Cameron 
3841edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3842edd16368SStephen M. Cameron 	if (use_sg < 0)
3843edd16368SStephen M. Cameron 		return use_sg;
3844edd16368SStephen M. Cameron 
3845edd16368SStephen M. Cameron 	if (!use_sg)
3846edd16368SStephen M. Cameron 		goto sglist_finished;
3847edd16368SStephen M. Cameron 
3848b3a7ba7cSWebb Scales 	/*
3849b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
3850b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
3851b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
3852b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
3853b3a7ba7cSWebb Scales 	 * the entries in the one list.
3854b3a7ba7cSWebb Scales 	 */
385533a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
3856b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
3857b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
3858b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
3859b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
3860ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
386133a2ffceSStephen M. Cameron 		curr_sg++;
386233a2ffceSStephen M. Cameron 	}
3863ec5cbf04SWebb Scales 
3864b3a7ba7cSWebb Scales 	if (chained) {
3865b3a7ba7cSWebb Scales 		/*
3866b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
3867b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
3868b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
3869b3a7ba7cSWebb Scales 		 * where the previous loop left off.
3870b3a7ba7cSWebb Scales 		 */
3871b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
3872b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
3873b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
3874b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
3875b3a7ba7cSWebb Scales 			curr_sg++;
3876b3a7ba7cSWebb Scales 		}
3877b3a7ba7cSWebb Scales 	}
3878b3a7ba7cSWebb Scales 
3879ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
3880b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
388133a2ffceSStephen M. Cameron 
388233a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
388333a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
388433a2ffceSStephen M. Cameron 
388533a2ffceSStephen M. Cameron 	if (chained) {
388633a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
388750a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
3888e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3889e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3890e2bea6dfSStephen M. Cameron 			return -1;
3891e2bea6dfSStephen M. Cameron 		}
389233a2ffceSStephen M. Cameron 		return 0;
3893edd16368SStephen M. Cameron 	}
3894edd16368SStephen M. Cameron 
3895edd16368SStephen M. Cameron sglist_finished:
3896edd16368SStephen M. Cameron 
389701a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
3898c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
3899edd16368SStephen M. Cameron 	return 0;
3900edd16368SStephen M. Cameron }
3901edd16368SStephen M. Cameron 
3902283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3903283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3904283b4a9bSStephen M. Cameron {
3905283b4a9bSStephen M. Cameron 	int is_write = 0;
3906283b4a9bSStephen M. Cameron 	u32 block;
3907283b4a9bSStephen M. Cameron 	u32 block_cnt;
3908283b4a9bSStephen M. Cameron 
3909283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3910283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3911283b4a9bSStephen M. Cameron 	case WRITE_6:
3912283b4a9bSStephen M. Cameron 	case WRITE_12:
3913283b4a9bSStephen M. Cameron 		is_write = 1;
3914283b4a9bSStephen M. Cameron 	case READ_6:
3915283b4a9bSStephen M. Cameron 	case READ_12:
3916283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
3917283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
3918283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
3919283b4a9bSStephen M. Cameron 		} else {
3920283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
3921283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
3922283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
3923283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
3924283b4a9bSStephen M. Cameron 				cdb[5];
3925283b4a9bSStephen M. Cameron 			block_cnt =
3926283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
3927283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
3928283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
3929283b4a9bSStephen M. Cameron 				cdb[9];
3930283b4a9bSStephen M. Cameron 		}
3931283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
3932283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
3933283b4a9bSStephen M. Cameron 
3934283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3935283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3936283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
3937283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
3938283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
3939283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
3940283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3941283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
3942283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
3943283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3944283b4a9bSStephen M. Cameron 		*cdb_len = 10;
3945283b4a9bSStephen M. Cameron 		break;
3946283b4a9bSStephen M. Cameron 	}
3947283b4a9bSStephen M. Cameron 	return 0;
3948283b4a9bSStephen M. Cameron }
3949283b4a9bSStephen M. Cameron 
3950c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
3951283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
395203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
3953e1f7de0cSMatt Gates {
3954e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
3955e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
3956e1f7de0cSMatt Gates 	unsigned int len;
3957e1f7de0cSMatt Gates 	unsigned int total_len = 0;
3958e1f7de0cSMatt Gates 	struct scatterlist *sg;
3959e1f7de0cSMatt Gates 	u64 addr64;
3960e1f7de0cSMatt Gates 	int use_sg, i;
3961e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
3962e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
3963e1f7de0cSMatt Gates 
3964283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
396503383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
396603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3967283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
396803383736SDon Brace 	}
3969283b4a9bSStephen M. Cameron 
3970e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
3971e1f7de0cSMatt Gates 
397203383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
397303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3974283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
397503383736SDon Brace 	}
3976283b4a9bSStephen M. Cameron 
3977e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
3978e1f7de0cSMatt Gates 
3979e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
3980e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
3981e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
3982e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
3983e1f7de0cSMatt Gates 
3984e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
398503383736SDon Brace 	if (use_sg < 0) {
398603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
3987e1f7de0cSMatt Gates 		return use_sg;
398803383736SDon Brace 	}
3989e1f7de0cSMatt Gates 
3990e1f7de0cSMatt Gates 	if (use_sg) {
3991e1f7de0cSMatt Gates 		curr_sg = cp->SG;
3992e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
3993e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
3994e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
3995e1f7de0cSMatt Gates 			total_len += len;
399650a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
399750a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
399850a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
3999e1f7de0cSMatt Gates 			curr_sg++;
4000e1f7de0cSMatt Gates 		}
400150a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4002e1f7de0cSMatt Gates 
4003e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4004e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4005e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4006e1f7de0cSMatt Gates 			break;
4007e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4008e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4009e1f7de0cSMatt Gates 			break;
4010e1f7de0cSMatt Gates 		case DMA_NONE:
4011e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4012e1f7de0cSMatt Gates 			break;
4013e1f7de0cSMatt Gates 		default:
4014e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4015e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4016e1f7de0cSMatt Gates 			BUG();
4017e1f7de0cSMatt Gates 			break;
4018e1f7de0cSMatt Gates 		}
4019e1f7de0cSMatt Gates 	} else {
4020e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4021e1f7de0cSMatt Gates 	}
4022e1f7de0cSMatt Gates 
4023c349775eSScott Teel 	c->Header.SGList = use_sg;
4024e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
40252b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
40262b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
40272b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
40282b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
40292b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4030283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4031283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4032c349775eSScott Teel 	/* Tag was already set at init time. */
4033e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4034e1f7de0cSMatt Gates 	return 0;
4035e1f7de0cSMatt Gates }
4036edd16368SStephen M. Cameron 
4037283b4a9bSStephen M. Cameron /*
4038283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4039283b4a9bSStephen M. Cameron  * I/O accelerator path.
4040283b4a9bSStephen M. Cameron  */
4041283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4042283b4a9bSStephen M. Cameron 	struct CommandList *c)
4043283b4a9bSStephen M. Cameron {
4044283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4045283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4046283b4a9bSStephen M. Cameron 
404703383736SDon Brace 	c->phys_disk = dev;
404803383736SDon Brace 
4049283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
405003383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4051283b4a9bSStephen M. Cameron }
4052283b4a9bSStephen M. Cameron 
4053dd0e19f3SScott Teel /*
4054dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4055dd0e19f3SScott Teel  */
4056dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4057dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4058dd0e19f3SScott Teel {
4059dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4060dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4061dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4062dd0e19f3SScott Teel 	u64 first_block;
4063dd0e19f3SScott Teel 
4064dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
40652b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4066dd0e19f3SScott Teel 		return;
4067dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4068dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4069dd0e19f3SScott Teel 
4070dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4071dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4072dd0e19f3SScott Teel 
4073dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4074dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4075dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4076dd0e19f3SScott Teel 	 */
4077dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4078dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4079dd0e19f3SScott Teel 	case WRITE_6:
4080dd0e19f3SScott Teel 	case READ_6:
40812b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4082dd0e19f3SScott Teel 		break;
4083dd0e19f3SScott Teel 	case WRITE_10:
4084dd0e19f3SScott Teel 	case READ_10:
4085dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4086dd0e19f3SScott Teel 	case WRITE_12:
4087dd0e19f3SScott Teel 	case READ_12:
40882b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4089dd0e19f3SScott Teel 		break;
4090dd0e19f3SScott Teel 	case WRITE_16:
4091dd0e19f3SScott Teel 	case READ_16:
40922b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4093dd0e19f3SScott Teel 		break;
4094dd0e19f3SScott Teel 	default:
4095dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
40962b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
40972b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4098dd0e19f3SScott Teel 		BUG();
4099dd0e19f3SScott Teel 		break;
4100dd0e19f3SScott Teel 	}
41012b08b3e9SDon Brace 
41022b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
41032b08b3e9SDon Brace 		first_block = first_block *
41042b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
41052b08b3e9SDon Brace 
41062b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
41072b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4108dd0e19f3SScott Teel }
4109dd0e19f3SScott Teel 
4110c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4111c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
411203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4113c349775eSScott Teel {
4114c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4115c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4116c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4117c349775eSScott Teel 	int use_sg, i;
4118c349775eSScott Teel 	struct scatterlist *sg;
4119c349775eSScott Teel 	u64 addr64;
4120c349775eSScott Teel 	u32 len;
4121c349775eSScott Teel 	u32 total_len = 0;
4122c349775eSScott Teel 
4123d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4124c349775eSScott Teel 
412503383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
412603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4127c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
412803383736SDon Brace 	}
412903383736SDon Brace 
4130c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4131c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4132c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4133c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4134c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4135c349775eSScott Teel 
4136c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4137c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4138c349775eSScott Teel 
4139c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
414003383736SDon Brace 	if (use_sg < 0) {
414103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4142c349775eSScott Teel 		return use_sg;
414303383736SDon Brace 	}
4144c349775eSScott Teel 
4145c349775eSScott Teel 	if (use_sg) {
4146c349775eSScott Teel 		curr_sg = cp->sg;
4147d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4148d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4149d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4150d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4151d9a729f3SWebb Scales 			curr_sg->length = 0;
4152d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4153d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4154d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4155d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4156d9a729f3SWebb Scales 
4157d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4158d9a729f3SWebb Scales 		}
4159c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4160c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4161c349775eSScott Teel 			len  = sg_dma_len(sg);
4162c349775eSScott Teel 			total_len += len;
4163c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4164c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4165c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4166c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4167c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4168c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4169c349775eSScott Teel 			curr_sg++;
4170c349775eSScott Teel 		}
4171c349775eSScott Teel 
4172c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4173c349775eSScott Teel 		case DMA_TO_DEVICE:
4174dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4175dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4176c349775eSScott Teel 			break;
4177c349775eSScott Teel 		case DMA_FROM_DEVICE:
4178dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4179dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4180c349775eSScott Teel 			break;
4181c349775eSScott Teel 		case DMA_NONE:
4182dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4183dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4184c349775eSScott Teel 			break;
4185c349775eSScott Teel 		default:
4186c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4187c349775eSScott Teel 				cmd->sc_data_direction);
4188c349775eSScott Teel 			BUG();
4189c349775eSScott Teel 			break;
4190c349775eSScott Teel 		}
4191c349775eSScott Teel 	} else {
4192dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4193dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4194c349775eSScott Teel 	}
4195dd0e19f3SScott Teel 
4196dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4197dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4198dd0e19f3SScott Teel 
41992b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4200f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4201c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4202c349775eSScott Teel 
4203c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4204c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4205c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
420650a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4207c349775eSScott Teel 
4208d9a729f3SWebb Scales 	/* fill in sg elements */
4209d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4210d9a729f3SWebb Scales 		cp->sg_count = 1;
4211d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4212d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4213d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4214d9a729f3SWebb Scales 			return -1;
4215d9a729f3SWebb Scales 		}
4216d9a729f3SWebb Scales 	} else
4217d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4218d9a729f3SWebb Scales 
4219c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4220c349775eSScott Teel 	return 0;
4221c349775eSScott Teel }
4222c349775eSScott Teel 
4223c349775eSScott Teel /*
4224c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4225c349775eSScott Teel  */
4226c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4227c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
422803383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4229c349775eSScott Teel {
423003383736SDon Brace 	/* Try to honor the device's queue depth */
423103383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
423203383736SDon Brace 					phys_disk->queue_depth) {
423303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
423403383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
423503383736SDon Brace 	}
4236c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4237c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
423803383736SDon Brace 						cdb, cdb_len, scsi3addr,
423903383736SDon Brace 						phys_disk);
4240c349775eSScott Teel 	else
4241c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
424203383736SDon Brace 						cdb, cdb_len, scsi3addr,
424303383736SDon Brace 						phys_disk);
4244c349775eSScott Teel }
4245c349775eSScott Teel 
42466b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
42476b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
42486b80b18fSScott Teel {
42496b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
42506b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
42512b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
42526b80b18fSScott Teel 		return;
42536b80b18fSScott Teel 	}
42546b80b18fSScott Teel 	do {
42556b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
42562b08b3e9SDon Brace 		*current_group = *map_index /
42572b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
42586b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
42596b80b18fSScott Teel 			continue;
42602b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
42616b80b18fSScott Teel 			/* select map index from next group */
42622b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
42636b80b18fSScott Teel 			(*current_group)++;
42646b80b18fSScott Teel 		} else {
42656b80b18fSScott Teel 			/* select map index from first group */
42662b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
42676b80b18fSScott Teel 			*current_group = 0;
42686b80b18fSScott Teel 		}
42696b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
42706b80b18fSScott Teel }
42716b80b18fSScott Teel 
4272283b4a9bSStephen M. Cameron /*
4273283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4274283b4a9bSStephen M. Cameron  */
4275283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4276283b4a9bSStephen M. Cameron 	struct CommandList *c)
4277283b4a9bSStephen M. Cameron {
4278283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4279283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4280283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4281283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4282283b4a9bSStephen M. Cameron 	int is_write = 0;
4283283b4a9bSStephen M. Cameron 	u32 map_index;
4284283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4285283b4a9bSStephen M. Cameron 	u32 block_cnt;
4286283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4287283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4288283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4289283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
42906b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
42916b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
42926b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
42936b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
42946b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
42956b80b18fSScott Teel 	u32 total_disks_per_row;
42966b80b18fSScott Teel 	u32 stripesize;
42976b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4298283b4a9bSStephen M. Cameron 	u32 map_row;
4299283b4a9bSStephen M. Cameron 	u32 disk_handle;
4300283b4a9bSStephen M. Cameron 	u64 disk_block;
4301283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4302283b4a9bSStephen M. Cameron 	u8 cdb[16];
4303283b4a9bSStephen M. Cameron 	u8 cdb_len;
43042b08b3e9SDon Brace 	u16 strip_size;
4305283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4306283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4307283b4a9bSStephen M. Cameron #endif
43086b80b18fSScott Teel 	int offload_to_mirror;
4309283b4a9bSStephen M. Cameron 
4310283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4311283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4312283b4a9bSStephen M. Cameron 	case WRITE_6:
4313283b4a9bSStephen M. Cameron 		is_write = 1;
4314283b4a9bSStephen M. Cameron 	case READ_6:
4315283b4a9bSStephen M. Cameron 		first_block =
4316283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
4317283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
4318283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
43193fa89a04SStephen M. Cameron 		if (block_cnt == 0)
43203fa89a04SStephen M. Cameron 			block_cnt = 256;
4321283b4a9bSStephen M. Cameron 		break;
4322283b4a9bSStephen M. Cameron 	case WRITE_10:
4323283b4a9bSStephen M. Cameron 		is_write = 1;
4324283b4a9bSStephen M. Cameron 	case READ_10:
4325283b4a9bSStephen M. Cameron 		first_block =
4326283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4327283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4328283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4329283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4330283b4a9bSStephen M. Cameron 		block_cnt =
4331283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4332283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4333283b4a9bSStephen M. Cameron 		break;
4334283b4a9bSStephen M. Cameron 	case WRITE_12:
4335283b4a9bSStephen M. Cameron 		is_write = 1;
4336283b4a9bSStephen M. Cameron 	case READ_12:
4337283b4a9bSStephen M. Cameron 		first_block =
4338283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4339283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4340283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4341283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4342283b4a9bSStephen M. Cameron 		block_cnt =
4343283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4344283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4345283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4346283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4347283b4a9bSStephen M. Cameron 		break;
4348283b4a9bSStephen M. Cameron 	case WRITE_16:
4349283b4a9bSStephen M. Cameron 		is_write = 1;
4350283b4a9bSStephen M. Cameron 	case READ_16:
4351283b4a9bSStephen M. Cameron 		first_block =
4352283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4353283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4354283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4355283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4356283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4357283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4358283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4359283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4360283b4a9bSStephen M. Cameron 		block_cnt =
4361283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4362283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4363283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4364283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4365283b4a9bSStephen M. Cameron 		break;
4366283b4a9bSStephen M. Cameron 	default:
4367283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4368283b4a9bSStephen M. Cameron 	}
4369283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4370283b4a9bSStephen M. Cameron 
4371283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4372283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4373283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4374283b4a9bSStephen M. Cameron 
4375283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
43762b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
43772b08b3e9SDon Brace 		last_block < first_block)
4378283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4379283b4a9bSStephen M. Cameron 
4380283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
43812b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
43822b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
43832b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4384283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4385283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4386283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4387283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4388283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4389283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4390283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4391283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4392283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4393283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
43942b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4395283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4396283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
43972b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4398283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4399283b4a9bSStephen M. Cameron #else
4400283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4401283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4402283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4403283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
44042b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
44052b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4406283b4a9bSStephen M. Cameron #endif
4407283b4a9bSStephen M. Cameron 
4408283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4409283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4410283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4411283b4a9bSStephen M. Cameron 
4412283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
44132b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
44142b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4415283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
44162b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
44176b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
44186b80b18fSScott Teel 
44196b80b18fSScott Teel 	switch (dev->raid_level) {
44206b80b18fSScott Teel 	case HPSA_RAID_0:
44216b80b18fSScott Teel 		break; /* nothing special to do */
44226b80b18fSScott Teel 	case HPSA_RAID_1:
44236b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
44246b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
44256b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4426283b4a9bSStephen M. Cameron 		 */
44272b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4428283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
44292b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4430283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
44316b80b18fSScott Teel 		break;
44326b80b18fSScott Teel 	case HPSA_RAID_ADM:
44336b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
44346b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
44356b80b18fSScott Teel 		 */
44362b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
44376b80b18fSScott Teel 
44386b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
44396b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
44406b80b18fSScott Teel 				&map_index, &current_group);
44416b80b18fSScott Teel 		/* set mirror group to use next time */
44426b80b18fSScott Teel 		offload_to_mirror =
44432b08b3e9SDon Brace 			(offload_to_mirror >=
44442b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
44456b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
44466b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
44476b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
44486b80b18fSScott Teel 		 * function since multiple threads might simultaneously
44496b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
44506b80b18fSScott Teel 		 */
44516b80b18fSScott Teel 		break;
44526b80b18fSScott Teel 	case HPSA_RAID_5:
44536b80b18fSScott Teel 	case HPSA_RAID_6:
44542b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
44556b80b18fSScott Teel 			break;
44566b80b18fSScott Teel 
44576b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
44586b80b18fSScott Teel 		r5or6_blocks_per_row =
44592b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
44602b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
44616b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
44622b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
44632b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
44646b80b18fSScott Teel #if BITS_PER_LONG == 32
44656b80b18fSScott Teel 		tmpdiv = first_block;
44666b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
44676b80b18fSScott Teel 		tmpdiv = first_group;
44686b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
44696b80b18fSScott Teel 		first_group = tmpdiv;
44706b80b18fSScott Teel 		tmpdiv = last_block;
44716b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
44726b80b18fSScott Teel 		tmpdiv = last_group;
44736b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
44746b80b18fSScott Teel 		last_group = tmpdiv;
44756b80b18fSScott Teel #else
44766b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
44776b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
44786b80b18fSScott Teel #endif
4479000ff7c2SStephen M. Cameron 		if (first_group != last_group)
44806b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
44816b80b18fSScott Teel 
44826b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
44836b80b18fSScott Teel #if BITS_PER_LONG == 32
44846b80b18fSScott Teel 		tmpdiv = first_block;
44856b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
44866b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
44876b80b18fSScott Teel 		tmpdiv = last_block;
44886b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
44896b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
44906b80b18fSScott Teel #else
44916b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
44926b80b18fSScott Teel 						first_block / stripesize;
44936b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
44946b80b18fSScott Teel #endif
44956b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
44966b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
44976b80b18fSScott Teel 
44986b80b18fSScott Teel 
44996b80b18fSScott Teel 		/* Verify request is in a single column */
45006b80b18fSScott Teel #if BITS_PER_LONG == 32
45016b80b18fSScott Teel 		tmpdiv = first_block;
45026b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
45036b80b18fSScott Teel 		tmpdiv = first_row_offset;
45046b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
45056b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
45066b80b18fSScott Teel 		tmpdiv = last_block;
45076b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
45086b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45096b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
45106b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
45116b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45126b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
45136b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45146b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45156b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
45166b80b18fSScott Teel #else
45176b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
45186b80b18fSScott Teel 			(u32)((first_block % stripesize) %
45196b80b18fSScott Teel 						r5or6_blocks_per_row);
45206b80b18fSScott Teel 
45216b80b18fSScott Teel 		r5or6_last_row_offset =
45226b80b18fSScott Teel 			(u32)((last_block % stripesize) %
45236b80b18fSScott Teel 						r5or6_blocks_per_row);
45246b80b18fSScott Teel 
45256b80b18fSScott Teel 		first_column = r5or6_first_column =
45262b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
45276b80b18fSScott Teel 		r5or6_last_column =
45282b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
45296b80b18fSScott Teel #endif
45306b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
45316b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45326b80b18fSScott Teel 
45336b80b18fSScott Teel 		/* Request is eligible */
45346b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
45352b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
45366b80b18fSScott Teel 
45376b80b18fSScott Teel 		map_index = (first_group *
45382b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
45396b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
45406b80b18fSScott Teel 		break;
45416b80b18fSScott Teel 	default:
45426b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4543283b4a9bSStephen M. Cameron 	}
45446b80b18fSScott Teel 
454507543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
454607543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
454707543e0cSStephen Cameron 
454803383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
454903383736SDon Brace 
4550283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
45512b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
45522b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
45532b08b3e9SDon Brace 			(first_row_offset - first_column *
45542b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4555283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4556283b4a9bSStephen M. Cameron 
4557283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4558283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4559283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4560283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4561283b4a9bSStephen M. Cameron 	}
4562283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4563283b4a9bSStephen M. Cameron 
4564283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4565283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4566283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4567283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4568283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4569283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4570283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4571283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4572283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4573283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4574283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4575283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4576283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4577283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4578283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4579283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4580283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4581283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4582283b4a9bSStephen M. Cameron 		cdb_len = 16;
4583283b4a9bSStephen M. Cameron 	} else {
4584283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4585283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4586283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4587283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4588283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4589283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4590283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4591283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4592283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4593283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4594283b4a9bSStephen M. Cameron 		cdb_len = 10;
4595283b4a9bSStephen M. Cameron 	}
4596283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
459703383736SDon Brace 						dev->scsi3addr,
459803383736SDon Brace 						dev->phys_disk[map_index]);
4599283b4a9bSStephen M. Cameron }
4600283b4a9bSStephen M. Cameron 
460125163bd5SWebb Scales /*
460225163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
460325163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
460425163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
460525163bd5SWebb Scales  */
4606574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4607574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4608574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4609edd16368SStephen M. Cameron {
4610edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4611edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4612edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4613edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4614edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4615f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4616edd16368SStephen M. Cameron 
4617edd16368SStephen M. Cameron 	/* Fill in the request block... */
4618edd16368SStephen M. Cameron 
4619edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4620edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4621edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4622edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4623edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4624edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4625a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4626a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4627edd16368SStephen M. Cameron 		break;
4628edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4629a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4630a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4631edd16368SStephen M. Cameron 		break;
4632edd16368SStephen M. Cameron 	case DMA_NONE:
4633a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4634a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4635edd16368SStephen M. Cameron 		break;
4636edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4637edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4638edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4639edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4640edd16368SStephen M. Cameron 		 */
4641edd16368SStephen M. Cameron 
4642a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4643a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4644edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4645edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4646edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4647edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4648edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4649edd16368SStephen M. Cameron 		 * our purposes here.
4650edd16368SStephen M. Cameron 		 */
4651edd16368SStephen M. Cameron 
4652edd16368SStephen M. Cameron 		break;
4653edd16368SStephen M. Cameron 
4654edd16368SStephen M. Cameron 	default:
4655edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4656edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4657edd16368SStephen M. Cameron 		BUG();
4658edd16368SStephen M. Cameron 		break;
4659edd16368SStephen M. Cameron 	}
4660edd16368SStephen M. Cameron 
466133a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
466273153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4663edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4664edd16368SStephen M. Cameron 	}
4665edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4666edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4667edd16368SStephen M. Cameron 	return 0;
4668edd16368SStephen M. Cameron }
4669edd16368SStephen M. Cameron 
4670360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4671360c73bdSStephen Cameron 				struct CommandList *c)
4672360c73bdSStephen Cameron {
4673360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4674360c73bdSStephen Cameron 
4675360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4676360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4677360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4678360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4679360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4680360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4681360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4682360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4683360c73bdSStephen Cameron 	c->cmdindex = index;
4684360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4685360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4686360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4687360c73bdSStephen Cameron 	c->h = h;
4688a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4689360c73bdSStephen Cameron }
4690360c73bdSStephen Cameron 
4691360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4692360c73bdSStephen Cameron {
4693360c73bdSStephen Cameron 	int i;
4694360c73bdSStephen Cameron 
4695360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4696360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4697360c73bdSStephen Cameron 
4698360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4699360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4700360c73bdSStephen Cameron 	}
4701360c73bdSStephen Cameron }
4702360c73bdSStephen Cameron 
4703360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4704360c73bdSStephen Cameron 				struct CommandList *c)
4705360c73bdSStephen Cameron {
4706360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4707360c73bdSStephen Cameron 
470873153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
470973153fe5SWebb Scales 
4710360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4711360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4712360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4713360c73bdSStephen Cameron }
4714360c73bdSStephen Cameron 
4715592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4716592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4717592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4718592a0ad5SWebb Scales {
4719592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4720592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4721592a0ad5SWebb Scales 
4722592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4723592a0ad5SWebb Scales 
4724592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4725592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4726592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4727592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4728592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4729592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4730592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4731a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4732592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4733592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4734592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4735592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4736592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4737592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4738592a0ad5SWebb Scales 	}
4739592a0ad5SWebb Scales 	return rc;
4740592a0ad5SWebb Scales }
4741592a0ad5SWebb Scales 
4742080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4743080ef1ccSDon Brace {
4744080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4745080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
47468a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4747080ef1ccSDon Brace 
4748080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4749080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4750080ef1ccSDon Brace 	if (!dev) {
4751080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
47528a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4753080ef1ccSDon Brace 	}
4754d604f533SWebb Scales 	if (c->reset_pending)
4755d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4756a58e7e53SWebb Scales 	if (c->abort_pending)
4757a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4758592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4759592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4760592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4761592a0ad5SWebb Scales 		int rc;
4762592a0ad5SWebb Scales 
4763592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4764592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4765592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4766592a0ad5SWebb Scales 			if (rc == 0)
4767592a0ad5SWebb Scales 				return;
4768592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4769592a0ad5SWebb Scales 				/*
4770592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4771592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4772592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4773592a0ad5SWebb Scales 				 */
4774592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
47758a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4776592a0ad5SWebb Scales 			}
4777592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4778592a0ad5SWebb Scales 		}
4779592a0ad5SWebb Scales 	}
4780360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4781080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4782080ef1ccSDon Brace 		/*
4783080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4784080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4785080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4786592a0ad5SWebb Scales 		 *
4787592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4788592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4789080ef1ccSDon Brace 		 */
4790080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4791080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4792080ef1ccSDon Brace 	}
4793080ef1ccSDon Brace }
4794080ef1ccSDon Brace 
4795574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4796574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4797574f05d3SStephen Cameron {
4798574f05d3SStephen Cameron 	struct ctlr_info *h;
4799574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4800574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4801574f05d3SStephen Cameron 	struct CommandList *c;
4802574f05d3SStephen Cameron 	int rc = 0;
4803574f05d3SStephen Cameron 
4804574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4805574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
480673153fe5SWebb Scales 
480773153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
480873153fe5SWebb Scales 
4809574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4810574f05d3SStephen Cameron 	if (!dev) {
4811574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4812574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4813574f05d3SStephen Cameron 		return 0;
4814574f05d3SStephen Cameron 	}
481573153fe5SWebb Scales 
4816574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4817574f05d3SStephen Cameron 
4818574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
481925163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
4820574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4821574f05d3SStephen Cameron 		return 0;
4822574f05d3SStephen Cameron 	}
482373153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
4824574f05d3SStephen Cameron 
4825407863cbSStephen Cameron 	/*
4826407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4827574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4828574f05d3SStephen Cameron 	 */
4829574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4830574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4831574f05d3SStephen Cameron 		h->acciopath_status)) {
4832592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
4833574f05d3SStephen Cameron 		if (rc == 0)
4834592a0ad5SWebb Scales 			return 0;
4835592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
483673153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
4837574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
4838574f05d3SStephen Cameron 		}
4839574f05d3SStephen Cameron 	}
4840574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
4841574f05d3SStephen Cameron }
4842574f05d3SStephen Cameron 
48438ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
48445f389360SStephen M. Cameron {
48455f389360SStephen M. Cameron 	unsigned long flags;
48465f389360SStephen M. Cameron 
48475f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
48485f389360SStephen M. Cameron 	h->scan_finished = 1;
48495f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
48505f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
48515f389360SStephen M. Cameron }
48525f389360SStephen M. Cameron 
4853a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4854a08a8471SStephen M. Cameron {
4855a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4856a08a8471SStephen M. Cameron 	unsigned long flags;
4857a08a8471SStephen M. Cameron 
48588ebc9248SWebb Scales 	/*
48598ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
48608ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
48618ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
48628ebc9248SWebb Scales 	 * piling up on a locked up controller.
48638ebc9248SWebb Scales 	 */
48648ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
48658ebc9248SWebb Scales 		return hpsa_scan_complete(h);
48665f389360SStephen M. Cameron 
4867a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4868a08a8471SStephen M. Cameron 	while (1) {
4869a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4870a08a8471SStephen M. Cameron 		if (h->scan_finished)
4871a08a8471SStephen M. Cameron 			break;
4872a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4873a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4874a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4875a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4876a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4877a08a8471SStephen M. Cameron 		 * happen if we're in here.
4878a08a8471SStephen M. Cameron 		 */
4879a08a8471SStephen M. Cameron 	}
4880a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4881a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4882a08a8471SStephen M. Cameron 
48838ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
48848ebc9248SWebb Scales 		return hpsa_scan_complete(h);
48855f389360SStephen M. Cameron 
4886a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
4887a08a8471SStephen M. Cameron 
48888ebc9248SWebb Scales 	hpsa_scan_complete(h);
4889a08a8471SStephen M. Cameron }
4890a08a8471SStephen M. Cameron 
48917c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
48927c0a0229SDon Brace {
489303383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
489403383736SDon Brace 
489503383736SDon Brace 	if (!logical_drive)
489603383736SDon Brace 		return -ENODEV;
48977c0a0229SDon Brace 
48987c0a0229SDon Brace 	if (qdepth < 1)
48997c0a0229SDon Brace 		qdepth = 1;
490003383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
490103383736SDon Brace 		qdepth = logical_drive->queue_depth;
490203383736SDon Brace 
490303383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
49047c0a0229SDon Brace }
49057c0a0229SDon Brace 
4906a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4907a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4908a08a8471SStephen M. Cameron {
4909a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4910a08a8471SStephen M. Cameron 	unsigned long flags;
4911a08a8471SStephen M. Cameron 	int finished;
4912a08a8471SStephen M. Cameron 
4913a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4914a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4915a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4916a08a8471SStephen M. Cameron 	return finished;
4917a08a8471SStephen M. Cameron }
4918a08a8471SStephen M. Cameron 
49192946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
4920edd16368SStephen M. Cameron {
4921b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
4922b705690dSStephen M. Cameron 	int error;
4923edd16368SStephen M. Cameron 
4924b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
49252946e82bSRobert Elliott 	if (sh == NULL) {
49262946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
49272946e82bSRobert Elliott 		return -ENOMEM;
49282946e82bSRobert Elliott 	}
4929b705690dSStephen M. Cameron 
4930b705690dSStephen M. Cameron 	sh->io_port = 0;
4931b705690dSStephen M. Cameron 	sh->n_io_port = 0;
4932b705690dSStephen M. Cameron 	sh->this_id = -1;
4933b705690dSStephen M. Cameron 	sh->max_channel = 3;
4934b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
4935b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
4936b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
493741ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
4938d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
4939b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
4940b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
4941b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
4942b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
494373153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
494473153fe5SWebb Scales 	if (error) {
494573153fe5SWebb Scales 		dev_err(&h->pdev->dev,
494673153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
494773153fe5SWebb Scales 			__func__, h->ctlr);
4948b705690dSStephen M. Cameron 			scsi_host_put(sh);
4949b705690dSStephen M. Cameron 			return error;
49502946e82bSRobert Elliott 	}
49512946e82bSRobert Elliott 	h->scsi_host = sh;
49522946e82bSRobert Elliott 	return 0;
49532946e82bSRobert Elliott }
49542946e82bSRobert Elliott 
49552946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
49562946e82bSRobert Elliott {
49572946e82bSRobert Elliott 	int rv;
49582946e82bSRobert Elliott 
49592946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
49602946e82bSRobert Elliott 	if (rv) {
49612946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
49622946e82bSRobert Elliott 		return rv;
49632946e82bSRobert Elliott 	}
49642946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
49652946e82bSRobert Elliott 	return 0;
4966edd16368SStephen M. Cameron }
4967edd16368SStephen M. Cameron 
4968b69324ffSWebb Scales /*
496973153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
497073153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
497173153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
497273153fe5SWebb Scales  * low-numbered entries for our own uses.)
497373153fe5SWebb Scales  */
497473153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
497573153fe5SWebb Scales {
497673153fe5SWebb Scales 	int idx = scmd->request->tag;
497773153fe5SWebb Scales 
497873153fe5SWebb Scales 	if (idx < 0)
497973153fe5SWebb Scales 		return idx;
498073153fe5SWebb Scales 
498173153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
498273153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
498373153fe5SWebb Scales }
498473153fe5SWebb Scales 
498573153fe5SWebb Scales /*
4986b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
4987b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
4988b69324ffSWebb Scales  */
4989b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
4990b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
4991b69324ffSWebb Scales 				int reply_queue)
4992edd16368SStephen M. Cameron {
49938919358eSTomas Henzl 	int rc;
4994edd16368SStephen M. Cameron 
4995a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
4996a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
4997a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
4998b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
499925163bd5SWebb Scales 	if (rc)
5000b69324ffSWebb Scales 		return rc;
5001edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5002edd16368SStephen M. Cameron 
5003b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5004edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5005b69324ffSWebb Scales 		return 0;
5006edd16368SStephen M. Cameron 
5007b69324ffSWebb Scales 	/*
5008b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5009b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5010b69324ffSWebb Scales 	 * looking for (but, success is good too).
5011b69324ffSWebb Scales 	 */
5012edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5013edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5014edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5015edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5016b69324ffSWebb Scales 		return 0;
5017b69324ffSWebb Scales 
5018b69324ffSWebb Scales 	return 1;
5019b69324ffSWebb Scales }
5020b69324ffSWebb Scales 
5021b69324ffSWebb Scales /*
5022b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5023b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5024b69324ffSWebb Scales  */
5025b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5026b69324ffSWebb Scales 				struct CommandList *c,
5027b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5028b69324ffSWebb Scales {
5029b69324ffSWebb Scales 	int rc;
5030b69324ffSWebb Scales 	int count = 0;
5031b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5032b69324ffSWebb Scales 
5033b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5034b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5035b69324ffSWebb Scales 
5036b69324ffSWebb Scales 		/*
5037b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5038b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5039b69324ffSWebb Scales 		 */
5040b69324ffSWebb Scales 		msleep(1000 * waittime);
5041b69324ffSWebb Scales 
5042b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5043b69324ffSWebb Scales 		if (!rc)
5044edd16368SStephen M. Cameron 			break;
5045b69324ffSWebb Scales 
5046b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5047b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5048b69324ffSWebb Scales 			waittime *= 2;
5049b69324ffSWebb Scales 
5050b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5051b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5052b69324ffSWebb Scales 			 waittime);
5053b69324ffSWebb Scales 	}
5054b69324ffSWebb Scales 
5055b69324ffSWebb Scales 	return rc;
5056b69324ffSWebb Scales }
5057b69324ffSWebb Scales 
5058b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5059b69324ffSWebb Scales 					   unsigned char lunaddr[],
5060b69324ffSWebb Scales 					   int reply_queue)
5061b69324ffSWebb Scales {
5062b69324ffSWebb Scales 	int first_queue;
5063b69324ffSWebb Scales 	int last_queue;
5064b69324ffSWebb Scales 	int rq;
5065b69324ffSWebb Scales 	int rc = 0;
5066b69324ffSWebb Scales 	struct CommandList *c;
5067b69324ffSWebb Scales 
5068b69324ffSWebb Scales 	c = cmd_alloc(h);
5069b69324ffSWebb Scales 
5070b69324ffSWebb Scales 	/*
5071b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5072b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5073b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5074b69324ffSWebb Scales 	 */
5075b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5076b69324ffSWebb Scales 		first_queue = 0;
5077b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5078b69324ffSWebb Scales 	} else {
5079b69324ffSWebb Scales 		first_queue = reply_queue;
5080b69324ffSWebb Scales 		last_queue = reply_queue;
5081b69324ffSWebb Scales 	}
5082b69324ffSWebb Scales 
5083b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5084b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5085b69324ffSWebb Scales 		if (rc)
5086b69324ffSWebb Scales 			break;
5087edd16368SStephen M. Cameron 	}
5088edd16368SStephen M. Cameron 
5089edd16368SStephen M. Cameron 	if (rc)
5090edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5091edd16368SStephen M. Cameron 	else
5092edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5093edd16368SStephen M. Cameron 
509445fcb86eSStephen Cameron 	cmd_free(h, c);
5095edd16368SStephen M. Cameron 	return rc;
5096edd16368SStephen M. Cameron }
5097edd16368SStephen M. Cameron 
5098edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5099edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5100edd16368SStephen M. Cameron  */
5101edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5102edd16368SStephen M. Cameron {
5103edd16368SStephen M. Cameron 	int rc;
5104edd16368SStephen M. Cameron 	struct ctlr_info *h;
5105edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
51062dc127bbSDan Carpenter 	char msg[48];
5107edd16368SStephen M. Cameron 
5108edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5109edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5110edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5111edd16368SStephen M. Cameron 		return FAILED;
5112e345893bSDon Brace 
5113e345893bSDon Brace 	if (lockup_detected(h))
5114e345893bSDon Brace 		return FAILED;
5115e345893bSDon Brace 
5116edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5117edd16368SStephen M. Cameron 	if (!dev) {
5118d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5119edd16368SStephen M. Cameron 		return FAILED;
5120edd16368SStephen M. Cameron 	}
512125163bd5SWebb Scales 
512225163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
512325163bd5SWebb Scales 	if (lockup_detected(h)) {
51242dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51252dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
512673153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
512773153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
512825163bd5SWebb Scales 		return FAILED;
512925163bd5SWebb Scales 	}
513025163bd5SWebb Scales 
513125163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
513225163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
51332dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51342dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
513573153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
513673153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
513725163bd5SWebb Scales 		return FAILED;
513825163bd5SWebb Scales 	}
513925163bd5SWebb Scales 
5140d604f533SWebb Scales 	/* Do not attempt on controller */
5141d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5142d604f533SWebb Scales 		return SUCCESS;
5143d604f533SWebb Scales 
514425163bd5SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting");
514525163bd5SWebb Scales 
5146edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
5147d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN,
514825163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
51492dc127bbSDan Carpenter 	snprintf(msg, sizeof(msg), "reset %s",
51502dc127bbSDan Carpenter 		 rc == 0 ? "completed successfully" : "failed");
5151d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5152d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5153edd16368SStephen M. Cameron }
5154edd16368SStephen M. Cameron 
51556cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
51566cba3f19SStephen M. Cameron {
51576cba3f19SStephen M. Cameron 	u8 original_tag[8];
51586cba3f19SStephen M. Cameron 
51596cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
51606cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
51616cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
51626cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
51636cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
51646cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
51656cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
51666cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
51676cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
51686cba3f19SStephen M. Cameron }
51696cba3f19SStephen M. Cameron 
517017eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
51712b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
517217eb87d2SScott Teel {
51732b08b3e9SDon Brace 	u64 tag;
517417eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
517517eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
517617eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
51772b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
51782b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
51792b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
518054b6e9e9SScott Teel 		return;
518154b6e9e9SScott Teel 	}
518254b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
518354b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
518454b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5185dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5186dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5187dd0e19f3SScott Teel 		*taglower = cm2->Tag;
518854b6e9e9SScott Teel 		return;
518954b6e9e9SScott Teel 	}
51902b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
51912b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
51922b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
519317eb87d2SScott Teel }
519454b6e9e9SScott Teel 
519575167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
51969b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
519775167d2cSStephen M. Cameron {
519875167d2cSStephen M. Cameron 	int rc = IO_OK;
519975167d2cSStephen M. Cameron 	struct CommandList *c;
520075167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
52012b08b3e9SDon Brace 	__le32 tagupper, taglower;
520275167d2cSStephen M. Cameron 
520345fcb86eSStephen Cameron 	c = cmd_alloc(h);
520475167d2cSStephen M. Cameron 
5205a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
52069b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5207a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
52089b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
52096cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
521025163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
521117eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
521225163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
521317eb87d2SScott Teel 		__func__, tagupper, taglower);
521475167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
521575167d2cSStephen M. Cameron 
521675167d2cSStephen M. Cameron 	ei = c->err_info;
521775167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
521875167d2cSStephen M. Cameron 	case CMD_SUCCESS:
521975167d2cSStephen M. Cameron 		break;
52209437ac43SStephen Cameron 	case CMD_TMF_STATUS:
52219437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
52229437ac43SStephen Cameron 		break;
522375167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
522475167d2cSStephen M. Cameron 		rc = -1;
522575167d2cSStephen M. Cameron 		break;
522675167d2cSStephen M. Cameron 	default:
522775167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
522817eb87d2SScott Teel 			__func__, tagupper, taglower);
5229d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
523075167d2cSStephen M. Cameron 		rc = -1;
523175167d2cSStephen M. Cameron 		break;
523275167d2cSStephen M. Cameron 	}
523345fcb86eSStephen Cameron 	cmd_free(h, c);
5234dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5235dd0e19f3SScott Teel 		__func__, tagupper, taglower);
523675167d2cSStephen M. Cameron 	return rc;
523775167d2cSStephen M. Cameron }
523875167d2cSStephen M. Cameron 
52398be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
52408be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
52418be986ccSStephen Cameron {
52428be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
52438be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
52448be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
52458be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5246a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
52478be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
52488be986ccSStephen Cameron 
52498be986ccSStephen Cameron 	/*
52508be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
52518be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
52528be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
52538be986ccSStephen Cameron 	 */
52548be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
52558be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
52568be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
52578be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
52588be986ccSStephen Cameron 				sizeof(ac->error_len));
52598be986ccSStephen Cameron 
52608be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5261a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5262a58e7e53SWebb Scales 
52638be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
52648be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
52658be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
52668be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
52678be986ccSStephen Cameron 
52688be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
52698be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
52708be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
52718be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
52728be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
52738be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
52748be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
52758be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
52768be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
52778be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
52788be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
52798be986ccSStephen Cameron }
52808be986ccSStephen Cameron 
528154b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
528254b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
528354b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
528454b6e9e9SScott Teel  * Return 0 on success (IO_OK)
528554b6e9e9SScott Teel  *	 -1 on failure
528654b6e9e9SScott Teel  */
528754b6e9e9SScott Teel 
528854b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
528925163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
529054b6e9e9SScott Teel {
529154b6e9e9SScott Teel 	int rc = IO_OK;
529254b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
529354b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
529454b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
529554b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
529654b6e9e9SScott Teel 
529754b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
52987fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
529954b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
530054b6e9e9SScott Teel 	if (dev == NULL) {
530154b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
530254b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
530354b6e9e9SScott Teel 			return -1; /* not abortable */
530454b6e9e9SScott Teel 	}
530554b6e9e9SScott Teel 
53062ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53072ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53080d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53092ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
53100d96ef5fSWebb Scales 			"Reset as abort",
53112ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
53122ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
53132ba8bfc8SStephen M. Cameron 
531454b6e9e9SScott Teel 	if (!dev->offload_enabled) {
531554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
531654b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
531754b6e9e9SScott Teel 		return -1; /* not abortable */
531854b6e9e9SScott Teel 	}
531954b6e9e9SScott Teel 
532054b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
532154b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
532254b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
532354b6e9e9SScott Teel 		return -1; /* not abortable */
532454b6e9e9SScott Teel 	}
532554b6e9e9SScott Teel 
532654b6e9e9SScott Teel 	/* send the reset */
53272ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53282ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53292ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53302ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
53312ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5332d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
533354b6e9e9SScott Teel 	if (rc != 0) {
533454b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
533554b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
533654b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
533754b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
533854b6e9e9SScott Teel 		return rc; /* failed to reset */
533954b6e9e9SScott Teel 	}
534054b6e9e9SScott Teel 
534154b6e9e9SScott Teel 	/* wait for device to recover */
5342b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
534354b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
534454b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
534554b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
534654b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
534754b6e9e9SScott Teel 		return -1;  /* failed to recover */
534854b6e9e9SScott Teel 	}
534954b6e9e9SScott Teel 
535054b6e9e9SScott Teel 	/* device recovered */
535154b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
535254b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
535354b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
535454b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
535554b6e9e9SScott Teel 
535654b6e9e9SScott Teel 	return rc; /* success */
535754b6e9e9SScott Teel }
535854b6e9e9SScott Teel 
53598be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
53608be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
53618be986ccSStephen Cameron {
53628be986ccSStephen Cameron 	int rc = IO_OK;
53638be986ccSStephen Cameron 	struct CommandList *c;
53648be986ccSStephen Cameron 	__le32 taglower, tagupper;
53658be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
53668be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
53678be986ccSStephen Cameron 
53688be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
53698be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
53708be986ccSStephen Cameron 		return -1;
53718be986ccSStephen Cameron 
53728be986ccSStephen Cameron 	c = cmd_alloc(h);
53738be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
53748be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
53758be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
53768be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
53778be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
53788be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
53798be986ccSStephen Cameron 		__func__, tagupper, taglower);
53808be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
53818be986ccSStephen Cameron 
53828be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
53838be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
53848be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
53858be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
53868be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
53878be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
53888be986ccSStephen Cameron 		rc = 0;
53898be986ccSStephen Cameron 		break;
53908be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
53918be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
53928be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
53938be986ccSStephen Cameron 		rc = -1;
53948be986ccSStephen Cameron 		break;
53958be986ccSStephen Cameron 	default:
53968be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
53978be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
53988be986ccSStephen Cameron 			__func__, tagupper, taglower,
53998be986ccSStephen Cameron 			c2->error_data.serv_response);
54008be986ccSStephen Cameron 		rc = -1;
54018be986ccSStephen Cameron 	}
54028be986ccSStephen Cameron 	cmd_free(h, c);
54038be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
54048be986ccSStephen Cameron 		tagupper, taglower);
54058be986ccSStephen Cameron 	return rc;
54068be986ccSStephen Cameron }
54078be986ccSStephen Cameron 
54086cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
540925163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
54106cba3f19SStephen M. Cameron {
54118be986ccSStephen Cameron 	/*
54128be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
541354b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
54148be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
54158be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
541654b6e9e9SScott Teel 	 */
54178be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
54188be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
54198be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
54208be986ccSStephen Cameron 						reply_queue);
54218be986ccSStephen Cameron 		else
542225163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
542325163bd5SWebb Scales 							abort, reply_queue);
54248be986ccSStephen Cameron 	}
54259b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
542625163bd5SWebb Scales }
542725163bd5SWebb Scales 
542825163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
542925163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
543025163bd5SWebb Scales 					struct CommandList *c)
543125163bd5SWebb Scales {
543225163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
543325163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
543425163bd5SWebb Scales 	return c->Header.ReplyQueue;
54356cba3f19SStephen M. Cameron }
54366cba3f19SStephen M. Cameron 
54379b5c48c2SStephen Cameron /*
54389b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
54399b5c48c2SStephen Cameron  * over-subscription of commands
54409b5c48c2SStephen Cameron  */
54419b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
54429b5c48c2SStephen Cameron {
54439b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
54449b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
54459b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
54469b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
54479b5c48c2SStephen Cameron }
54489b5c48c2SStephen Cameron 
544975167d2cSStephen M. Cameron /* Send an abort for the specified command.
545075167d2cSStephen M. Cameron  *	If the device and controller support it,
545175167d2cSStephen M. Cameron  *		send a task abort request.
545275167d2cSStephen M. Cameron  */
545375167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
545475167d2cSStephen M. Cameron {
545575167d2cSStephen M. Cameron 
5456a58e7e53SWebb Scales 	int rc;
545775167d2cSStephen M. Cameron 	struct ctlr_info *h;
545875167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
545975167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
546075167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
546175167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
546275167d2cSStephen M. Cameron 	int ml = 0;
54632b08b3e9SDon Brace 	__le32 tagupper, taglower;
546425163bd5SWebb Scales 	int refcount, reply_queue;
546525163bd5SWebb Scales 
546625163bd5SWebb Scales 	if (sc == NULL)
546725163bd5SWebb Scales 		return FAILED;
546875167d2cSStephen M. Cameron 
54699b5c48c2SStephen Cameron 	if (sc->device == NULL)
54709b5c48c2SStephen Cameron 		return FAILED;
54719b5c48c2SStephen Cameron 
547275167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
547375167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
54749b5c48c2SStephen Cameron 	if (h == NULL)
547575167d2cSStephen M. Cameron 		return FAILED;
547675167d2cSStephen M. Cameron 
547725163bd5SWebb Scales 	/* Find the device of the command to be aborted */
547825163bd5SWebb Scales 	dev = sc->device->hostdata;
547925163bd5SWebb Scales 	if (!dev) {
548025163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
548125163bd5SWebb Scales 				msg);
5482e345893bSDon Brace 		return FAILED;
548325163bd5SWebb Scales 	}
548425163bd5SWebb Scales 
548525163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
548625163bd5SWebb Scales 	if (lockup_detected(h)) {
548725163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
548825163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
548925163bd5SWebb Scales 		return FAILED;
549025163bd5SWebb Scales 	}
549125163bd5SWebb Scales 
549225163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
549325163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
549425163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
549525163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
549625163bd5SWebb Scales 		return FAILED;
549725163bd5SWebb Scales 	}
5498e345893bSDon Brace 
549975167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
550075167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
550175167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
550275167d2cSStephen M. Cameron 		return FAILED;
550375167d2cSStephen M. Cameron 
550475167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
55054b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
550675167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
55070d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
55084b761557SRobert Elliott 		"Aborting command", sc);
550975167d2cSStephen M. Cameron 
551075167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
551175167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
551275167d2cSStephen M. Cameron 	if (abort == NULL) {
5513281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5514281a7fd0SWebb Scales 		return SUCCESS;
5515281a7fd0SWebb Scales 	}
5516281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5517281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5518281a7fd0SWebb Scales 		cmd_free(h, abort);
5519281a7fd0SWebb Scales 		return SUCCESS;
552075167d2cSStephen M. Cameron 	}
55219b5c48c2SStephen Cameron 
55229b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
55239b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
55249b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
55259b5c48c2SStephen Cameron 		cmd_free(h, abort);
55269b5c48c2SStephen Cameron 		return FAILED;
55279b5c48c2SStephen Cameron 	}
55289b5c48c2SStephen Cameron 
5529a58e7e53SWebb Scales 	/*
5530a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5531a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5532a58e7e53SWebb Scales 	 */
5533a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5534a58e7e53SWebb Scales 		cmd_free(h, abort);
5535a58e7e53SWebb Scales 		return SUCCESS;
5536a58e7e53SWebb Scales 	}
5537a58e7e53SWebb Scales 
5538a58e7e53SWebb Scales 	abort->abort_pending = true;
553917eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
554025163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
554117eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
55427fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
554375167d2cSStephen M. Cameron 	if (as != NULL)
55444b761557SRobert Elliott 		ml += sprintf(msg+ml,
55454b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
55464b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
55474b761557SRobert Elliott 			as->serial_number);
55484b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
55490d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
55504b761557SRobert Elliott 
555175167d2cSStephen M. Cameron 	/*
555275167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
555375167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
555475167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
555575167d2cSStephen M. Cameron 	 */
55569b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
55579b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
55584b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
55594b761557SRobert Elliott 			msg);
55609b5c48c2SStephen Cameron 		cmd_free(h, abort);
55619b5c48c2SStephen Cameron 		return FAILED;
55629b5c48c2SStephen Cameron 	}
556325163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
55649b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
55659b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
556675167d2cSStephen M. Cameron 	if (rc != 0) {
55674b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
55680d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
55690d96ef5fSWebb Scales 				"FAILED to abort command");
5570281a7fd0SWebb Scales 		cmd_free(h, abort);
557175167d2cSStephen M. Cameron 		return FAILED;
557275167d2cSStephen M. Cameron 	}
55734b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5574d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5575a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5576281a7fd0SWebb Scales 	cmd_free(h, abort);
5577a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
557875167d2cSStephen M. Cameron }
557975167d2cSStephen M. Cameron 
5580edd16368SStephen M. Cameron /*
558173153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
558273153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
558373153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
558473153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
558573153fe5SWebb Scales  */
558673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
558773153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
558873153fe5SWebb Scales {
558973153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
559073153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
559173153fe5SWebb Scales 
559273153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
559373153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
559473153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
559573153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
559673153fe5SWebb Scales 		 * bounds, it's probably not our bug.
559773153fe5SWebb Scales 		 */
559873153fe5SWebb Scales 		BUG();
559973153fe5SWebb Scales 	}
560073153fe5SWebb Scales 
560173153fe5SWebb Scales 	atomic_inc(&c->refcount);
560273153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
560373153fe5SWebb Scales 		/*
560473153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
560573153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
560673153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
560773153fe5SWebb Scales 		 * then someone is going to be very disappointed.
560873153fe5SWebb Scales 		 */
560973153fe5SWebb Scales 		dev_err(&h->pdev->dev,
561073153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
561173153fe5SWebb Scales 			idx);
561273153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
561373153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
561473153fe5SWebb Scales 		scsi_print_command(scmd);
561573153fe5SWebb Scales 	}
561673153fe5SWebb Scales 
561773153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
561873153fe5SWebb Scales 	return c;
561973153fe5SWebb Scales }
562073153fe5SWebb Scales 
562173153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
562273153fe5SWebb Scales {
562373153fe5SWebb Scales 	/*
562473153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
562573153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
562673153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
562773153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
562873153fe5SWebb Scales 	 */
562973153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
563073153fe5SWebb Scales }
563173153fe5SWebb Scales 
563273153fe5SWebb Scales /*
5633edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5634edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5635edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5636edd16368SStephen M. Cameron  * cmd_free() is the complement.
5637bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5638bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5639edd16368SStephen M. Cameron  */
5640281a7fd0SWebb Scales 
5641edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5642edd16368SStephen M. Cameron {
5643edd16368SStephen M. Cameron 	struct CommandList *c;
5644360c73bdSStephen Cameron 	int refcount, i;
564573153fe5SWebb Scales 	int offset = 0;
5646edd16368SStephen M. Cameron 
564733811026SRobert Elliott 	/*
564833811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
56494c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
56504c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
56514c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
56524c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
56534c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
56544c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
56554c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
56564c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
565773153fe5SWebb Scales 	 *
565873153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
565973153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
566073153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
566173153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
566273153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
566373153fe5SWebb Scales 	 * layer will use the higher indexes.
56644c413128SStephen M. Cameron 	 */
56654c413128SStephen M. Cameron 
5666281a7fd0SWebb Scales 	for (;;) {
566773153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
566873153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
566973153fe5SWebb Scales 					offset);
567073153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5671281a7fd0SWebb Scales 			offset = 0;
5672281a7fd0SWebb Scales 			continue;
5673281a7fd0SWebb Scales 		}
5674edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5675281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5676281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5677281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
567873153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5679281a7fd0SWebb Scales 			continue;
5680281a7fd0SWebb Scales 		}
5681281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5682281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5683281a7fd0SWebb Scales 		break; /* it's ours now. */
5684281a7fd0SWebb Scales 	}
5685360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5686edd16368SStephen M. Cameron 	return c;
5687edd16368SStephen M. Cameron }
5688edd16368SStephen M. Cameron 
568973153fe5SWebb Scales /*
569073153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
569173153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
569273153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
569373153fe5SWebb Scales  * the clear-bit is harmless.
569473153fe5SWebb Scales  */
5695edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5696edd16368SStephen M. Cameron {
5697281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5698edd16368SStephen M. Cameron 		int i;
5699edd16368SStephen M. Cameron 
5700edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5701edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5702edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5703edd16368SStephen M. Cameron 	}
5704281a7fd0SWebb Scales }
5705edd16368SStephen M. Cameron 
5706edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5707edd16368SStephen M. Cameron 
570842a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
570942a91641SDon Brace 	void __user *arg)
5710edd16368SStephen M. Cameron {
5711edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5712edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5713edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5714edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5715edd16368SStephen M. Cameron 	int err;
5716edd16368SStephen M. Cameron 	u32 cp;
5717edd16368SStephen M. Cameron 
5718938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5719edd16368SStephen M. Cameron 	err = 0;
5720edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5721edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5722edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5723edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5724edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5725edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5726edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5727edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5728edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5729edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5730edd16368SStephen M. Cameron 
5731edd16368SStephen M. Cameron 	if (err)
5732edd16368SStephen M. Cameron 		return -EFAULT;
5733edd16368SStephen M. Cameron 
573442a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5735edd16368SStephen M. Cameron 	if (err)
5736edd16368SStephen M. Cameron 		return err;
5737edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5738edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5739edd16368SStephen M. Cameron 	if (err)
5740edd16368SStephen M. Cameron 		return -EFAULT;
5741edd16368SStephen M. Cameron 	return err;
5742edd16368SStephen M. Cameron }
5743edd16368SStephen M. Cameron 
5744edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
574542a91641SDon Brace 	int cmd, void __user *arg)
5746edd16368SStephen M. Cameron {
5747edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5748edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5749edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5750edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5751edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5752edd16368SStephen M. Cameron 	int err;
5753edd16368SStephen M. Cameron 	u32 cp;
5754edd16368SStephen M. Cameron 
5755938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5756edd16368SStephen M. Cameron 	err = 0;
5757edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5758edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5759edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5760edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5761edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5762edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5763edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5764edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5765edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5766edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5767edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5768edd16368SStephen M. Cameron 
5769edd16368SStephen M. Cameron 	if (err)
5770edd16368SStephen M. Cameron 		return -EFAULT;
5771edd16368SStephen M. Cameron 
577242a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5773edd16368SStephen M. Cameron 	if (err)
5774edd16368SStephen M. Cameron 		return err;
5775edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5776edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5777edd16368SStephen M. Cameron 	if (err)
5778edd16368SStephen M. Cameron 		return -EFAULT;
5779edd16368SStephen M. Cameron 	return err;
5780edd16368SStephen M. Cameron }
578171fe75a7SStephen M. Cameron 
578242a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
578371fe75a7SStephen M. Cameron {
578471fe75a7SStephen M. Cameron 	switch (cmd) {
578571fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
578671fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
578771fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
578871fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
578971fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
579071fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
579171fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
579271fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
579371fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
579471fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
579571fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
579671fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
579771fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
579871fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
579971fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
580071fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
580171fe75a7SStephen M. Cameron 
580271fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
580371fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
580471fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
580571fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
580671fe75a7SStephen M. Cameron 
580771fe75a7SStephen M. Cameron 	default:
580871fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
580971fe75a7SStephen M. Cameron 	}
581071fe75a7SStephen M. Cameron }
5811edd16368SStephen M. Cameron #endif
5812edd16368SStephen M. Cameron 
5813edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
5814edd16368SStephen M. Cameron {
5815edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
5816edd16368SStephen M. Cameron 
5817edd16368SStephen M. Cameron 	if (!argp)
5818edd16368SStephen M. Cameron 		return -EINVAL;
5819edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
5820edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
5821edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
5822edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
5823edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
5824edd16368SStephen M. Cameron 		return -EFAULT;
5825edd16368SStephen M. Cameron 	return 0;
5826edd16368SStephen M. Cameron }
5827edd16368SStephen M. Cameron 
5828edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
5829edd16368SStephen M. Cameron {
5830edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
5831edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
5832edd16368SStephen M. Cameron 	int rc;
5833edd16368SStephen M. Cameron 
5834edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
5835edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
5836edd16368SStephen M. Cameron 	if (rc != 3) {
5837edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
5838edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
5839edd16368SStephen M. Cameron 		vmaj = 0;
5840edd16368SStephen M. Cameron 		vmin = 0;
5841edd16368SStephen M. Cameron 		vsubmin = 0;
5842edd16368SStephen M. Cameron 	}
5843edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
5844edd16368SStephen M. Cameron 	if (!argp)
5845edd16368SStephen M. Cameron 		return -EINVAL;
5846edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
5847edd16368SStephen M. Cameron 		return -EFAULT;
5848edd16368SStephen M. Cameron 	return 0;
5849edd16368SStephen M. Cameron }
5850edd16368SStephen M. Cameron 
5851edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5852edd16368SStephen M. Cameron {
5853edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
5854edd16368SStephen M. Cameron 	struct CommandList *c;
5855edd16368SStephen M. Cameron 	char *buff = NULL;
585650a0decfSStephen M. Cameron 	u64 temp64;
5857c1f63c8fSStephen M. Cameron 	int rc = 0;
5858edd16368SStephen M. Cameron 
5859edd16368SStephen M. Cameron 	if (!argp)
5860edd16368SStephen M. Cameron 		return -EINVAL;
5861edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5862edd16368SStephen M. Cameron 		return -EPERM;
5863edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
5864edd16368SStephen M. Cameron 		return -EFAULT;
5865edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
5866edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
5867edd16368SStephen M. Cameron 		return -EINVAL;
5868edd16368SStephen M. Cameron 	}
5869edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
5870edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
5871edd16368SStephen M. Cameron 		if (buff == NULL)
58722dd02d74SRobert Elliott 			return -ENOMEM;
58739233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
5874edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
5875b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
5876b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
5877c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
5878c1f63c8fSStephen M. Cameron 				goto out_kfree;
5879edd16368SStephen M. Cameron 			}
5880b03a7771SStephen M. Cameron 		} else {
5881edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
5882b03a7771SStephen M. Cameron 		}
5883b03a7771SStephen M. Cameron 	}
588445fcb86eSStephen Cameron 	c = cmd_alloc(h);
5885bf43caf3SRobert Elliott 
5886edd16368SStephen M. Cameron 	/* Fill in the command type */
5887edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5888a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5889edd16368SStephen M. Cameron 	/* Fill in Command Header */
5890edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
5891edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
5892edd16368SStephen M. Cameron 		c->Header.SGList = 1;
589350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
5894edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
5895edd16368SStephen M. Cameron 		c->Header.SGList = 0;
589650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
5897edd16368SStephen M. Cameron 	}
5898edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
5899edd16368SStephen M. Cameron 
5900edd16368SStephen M. Cameron 	/* Fill in Request block */
5901edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
5902edd16368SStephen M. Cameron 		sizeof(c->Request));
5903edd16368SStephen M. Cameron 
5904edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
5905edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
590650a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
5907edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
590850a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
590950a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
591050a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
5911bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
5912bcc48ffaSStephen M. Cameron 			goto out;
5913bcc48ffaSStephen M. Cameron 		}
591450a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
591550a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
591650a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
5917edd16368SStephen M. Cameron 	}
591825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
5919c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
5920edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
5921edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
592225163bd5SWebb Scales 	if (rc) {
592325163bd5SWebb Scales 		rc = -EIO;
592425163bd5SWebb Scales 		goto out;
592525163bd5SWebb Scales 	}
5926edd16368SStephen M. Cameron 
5927edd16368SStephen M. Cameron 	/* Copy the error information out */
5928edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
5929edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
5930edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
5931c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
5932c1f63c8fSStephen M. Cameron 		goto out;
5933edd16368SStephen M. Cameron 	}
59349233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
5935b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
5936edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
5937edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
5938c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
5939c1f63c8fSStephen M. Cameron 			goto out;
5940edd16368SStephen M. Cameron 		}
5941edd16368SStephen M. Cameron 	}
5942c1f63c8fSStephen M. Cameron out:
594345fcb86eSStephen Cameron 	cmd_free(h, c);
5944c1f63c8fSStephen M. Cameron out_kfree:
5945c1f63c8fSStephen M. Cameron 	kfree(buff);
5946c1f63c8fSStephen M. Cameron 	return rc;
5947edd16368SStephen M. Cameron }
5948edd16368SStephen M. Cameron 
5949edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5950edd16368SStephen M. Cameron {
5951edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
5952edd16368SStephen M. Cameron 	struct CommandList *c;
5953edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
5954edd16368SStephen M. Cameron 	int *buff_size = NULL;
595550a0decfSStephen M. Cameron 	u64 temp64;
5956edd16368SStephen M. Cameron 	BYTE sg_used = 0;
5957edd16368SStephen M. Cameron 	int status = 0;
595801a02ffcSStephen M. Cameron 	u32 left;
595901a02ffcSStephen M. Cameron 	u32 sz;
5960edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
5961edd16368SStephen M. Cameron 
5962edd16368SStephen M. Cameron 	if (!argp)
5963edd16368SStephen M. Cameron 		return -EINVAL;
5964edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5965edd16368SStephen M. Cameron 		return -EPERM;
5966edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
5967edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
5968edd16368SStephen M. Cameron 	if (!ioc) {
5969edd16368SStephen M. Cameron 		status = -ENOMEM;
5970edd16368SStephen M. Cameron 		goto cleanup1;
5971edd16368SStephen M. Cameron 	}
5972edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
5973edd16368SStephen M. Cameron 		status = -EFAULT;
5974edd16368SStephen M. Cameron 		goto cleanup1;
5975edd16368SStephen M. Cameron 	}
5976edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
5977edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
5978edd16368SStephen M. Cameron 		status = -EINVAL;
5979edd16368SStephen M. Cameron 		goto cleanup1;
5980edd16368SStephen M. Cameron 	}
5981edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
5982edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
5983edd16368SStephen M. Cameron 		status = -EINVAL;
5984edd16368SStephen M. Cameron 		goto cleanup1;
5985edd16368SStephen M. Cameron 	}
5986d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
5987edd16368SStephen M. Cameron 		status = -EINVAL;
5988edd16368SStephen M. Cameron 		goto cleanup1;
5989edd16368SStephen M. Cameron 	}
5990d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
5991edd16368SStephen M. Cameron 	if (!buff) {
5992edd16368SStephen M. Cameron 		status = -ENOMEM;
5993edd16368SStephen M. Cameron 		goto cleanup1;
5994edd16368SStephen M. Cameron 	}
5995d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
5996edd16368SStephen M. Cameron 	if (!buff_size) {
5997edd16368SStephen M. Cameron 		status = -ENOMEM;
5998edd16368SStephen M. Cameron 		goto cleanup1;
5999edd16368SStephen M. Cameron 	}
6000edd16368SStephen M. Cameron 	left = ioc->buf_size;
6001edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6002edd16368SStephen M. Cameron 	while (left) {
6003edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6004edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6005edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6006edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6007edd16368SStephen M. Cameron 			status = -ENOMEM;
6008edd16368SStephen M. Cameron 			goto cleanup1;
6009edd16368SStephen M. Cameron 		}
60109233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6011edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
60120758f4f7SStephen M. Cameron 				status = -EFAULT;
6013edd16368SStephen M. Cameron 				goto cleanup1;
6014edd16368SStephen M. Cameron 			}
6015edd16368SStephen M. Cameron 		} else
6016edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6017edd16368SStephen M. Cameron 		left -= sz;
6018edd16368SStephen M. Cameron 		data_ptr += sz;
6019edd16368SStephen M. Cameron 		sg_used++;
6020edd16368SStephen M. Cameron 	}
602145fcb86eSStephen Cameron 	c = cmd_alloc(h);
6022bf43caf3SRobert Elliott 
6023edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6024a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6025edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
602650a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
602750a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6028edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6029edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6030edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6031edd16368SStephen M. Cameron 		int i;
6032edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
603350a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6034edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
603550a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
603650a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
603750a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
603850a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6039bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6040bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6041bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6042e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6043bcc48ffaSStephen M. Cameron 			}
604450a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
604550a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
604650a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6047edd16368SStephen M. Cameron 		}
604850a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6049edd16368SStephen M. Cameron 	}
605025163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6051b03a7771SStephen M. Cameron 	if (sg_used)
6052edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6053edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
605425163bd5SWebb Scales 	if (status) {
605525163bd5SWebb Scales 		status = -EIO;
605625163bd5SWebb Scales 		goto cleanup0;
605725163bd5SWebb Scales 	}
605825163bd5SWebb Scales 
6059edd16368SStephen M. Cameron 	/* Copy the error information out */
6060edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6061edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6062edd16368SStephen M. Cameron 		status = -EFAULT;
6063e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6064edd16368SStephen M. Cameron 	}
60659233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
60662b08b3e9SDon Brace 		int i;
60672b08b3e9SDon Brace 
6068edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6069edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6070edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6071edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6072edd16368SStephen M. Cameron 				status = -EFAULT;
6073e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6074edd16368SStephen M. Cameron 			}
6075edd16368SStephen M. Cameron 			ptr += buff_size[i];
6076edd16368SStephen M. Cameron 		}
6077edd16368SStephen M. Cameron 	}
6078edd16368SStephen M. Cameron 	status = 0;
6079e2d4a1f6SStephen M. Cameron cleanup0:
608045fcb86eSStephen Cameron 	cmd_free(h, c);
6081edd16368SStephen M. Cameron cleanup1:
6082edd16368SStephen M. Cameron 	if (buff) {
60832b08b3e9SDon Brace 		int i;
60842b08b3e9SDon Brace 
6085edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6086edd16368SStephen M. Cameron 			kfree(buff[i]);
6087edd16368SStephen M. Cameron 		kfree(buff);
6088edd16368SStephen M. Cameron 	}
6089edd16368SStephen M. Cameron 	kfree(buff_size);
6090edd16368SStephen M. Cameron 	kfree(ioc);
6091edd16368SStephen M. Cameron 	return status;
6092edd16368SStephen M. Cameron }
6093edd16368SStephen M. Cameron 
6094edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6095edd16368SStephen M. Cameron 	struct CommandList *c)
6096edd16368SStephen M. Cameron {
6097edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6098edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6099edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6100edd16368SStephen M. Cameron }
61010390f0c0SStephen M. Cameron 
6102edd16368SStephen M. Cameron /*
6103edd16368SStephen M. Cameron  * ioctl
6104edd16368SStephen M. Cameron  */
610542a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6106edd16368SStephen M. Cameron {
6107edd16368SStephen M. Cameron 	struct ctlr_info *h;
6108edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
61090390f0c0SStephen M. Cameron 	int rc;
6110edd16368SStephen M. Cameron 
6111edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6112edd16368SStephen M. Cameron 
6113edd16368SStephen M. Cameron 	switch (cmd) {
6114edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6115edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6116edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6117a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6118edd16368SStephen M. Cameron 		return 0;
6119edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6120edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6121edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6122edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6123edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
612434f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61250390f0c0SStephen M. Cameron 			return -EAGAIN;
61260390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
612734f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61280390f0c0SStephen M. Cameron 		return rc;
6129edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
613034f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61310390f0c0SStephen M. Cameron 			return -EAGAIN;
61320390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
613334f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61340390f0c0SStephen M. Cameron 		return rc;
6135edd16368SStephen M. Cameron 	default:
6136edd16368SStephen M. Cameron 		return -ENOTTY;
6137edd16368SStephen M. Cameron 	}
6138edd16368SStephen M. Cameron }
6139edd16368SStephen M. Cameron 
6140bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
61416f039790SGreg Kroah-Hartman 				u8 reset_type)
614264670ac8SStephen M. Cameron {
614364670ac8SStephen M. Cameron 	struct CommandList *c;
614464670ac8SStephen M. Cameron 
614564670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6146bf43caf3SRobert Elliott 
6147a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6148a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
614964670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
615064670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
615164670ac8SStephen M. Cameron 	c->waiting = NULL;
615264670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
615364670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
615464670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
615564670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
615664670ac8SStephen M. Cameron 	 */
6157bf43caf3SRobert Elliott 	return;
615864670ac8SStephen M. Cameron }
615964670ac8SStephen M. Cameron 
6160a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6161b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6162edd16368SStephen M. Cameron 	int cmd_type)
6163edd16368SStephen M. Cameron {
6164edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
61659b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6166edd16368SStephen M. Cameron 
6167edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6168a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6169edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6170edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6171edd16368SStephen M. Cameron 		c->Header.SGList = 1;
617250a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6173edd16368SStephen M. Cameron 	} else {
6174edd16368SStephen M. Cameron 		c->Header.SGList = 0;
617550a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6176edd16368SStephen M. Cameron 	}
6177edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6178edd16368SStephen M. Cameron 
6179edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6180edd16368SStephen M. Cameron 		switch (cmd) {
6181edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6182edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6183b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6184edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6185b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6186edd16368SStephen M. Cameron 			}
6187edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6188a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6189a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6190edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6191edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6192edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6193edd16368SStephen M. Cameron 			break;
6194edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6195edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6196edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6197edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6198edd16368SStephen M. Cameron 			 */
6199edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6200a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6201a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6202edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6203edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6204edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6205edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6206edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6207edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6208edd16368SStephen M. Cameron 			break;
6209edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6210edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6211a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6212a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6213a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6214edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6215edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6216edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6217bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6218bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6219edd16368SStephen M. Cameron 			break;
6220edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6221edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6222a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6223a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6224edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6225edd16368SStephen M. Cameron 			break;
6226283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6227283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6228a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6229a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6230283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6231283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6232283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6233283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6234283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6235283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6236283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6237283b4a9bSStephen M. Cameron 			break;
6238316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6239316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6240a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6241a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6242316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6243316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6244316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6245316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6246316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6247316b221aSStephen M. Cameron 			break;
624803383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
624903383736SDon Brace 			c->Request.CDBLen = 10;
625003383736SDon Brace 			c->Request.type_attr_dir =
625103383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
625203383736SDon Brace 			c->Request.Timeout = 0;
625303383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
625403383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
625503383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
625603383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
625703383736SDon Brace 			break;
6258edd16368SStephen M. Cameron 		default:
6259edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6260edd16368SStephen M. Cameron 			BUG();
6261a2dac136SStephen M. Cameron 			return -1;
6262edd16368SStephen M. Cameron 		}
6263edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6264edd16368SStephen M. Cameron 		switch (cmd) {
6265edd16368SStephen M. Cameron 
6266edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6267edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6268a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6269a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6270edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
627164670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
627264670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
627321e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6274edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6275edd16368SStephen M. Cameron 			/* LunID device */
6276edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6277edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6278edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6279edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6280edd16368SStephen M. Cameron 			break;
628175167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
62829b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
62832b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
62849b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
62859b5c48c2SStephen Cameron 				tag, c->Header.tag);
628675167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6287a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6288a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6289a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
629075167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
629175167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
629275167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
629375167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
629475167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
629575167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
62969b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
629775167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
629875167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
629975167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
630075167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
630175167d2cSStephen M. Cameron 		break;
6302edd16368SStephen M. Cameron 		default:
6303edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6304edd16368SStephen M. Cameron 				cmd);
6305edd16368SStephen M. Cameron 			BUG();
6306edd16368SStephen M. Cameron 		}
6307edd16368SStephen M. Cameron 	} else {
6308edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6309edd16368SStephen M. Cameron 		BUG();
6310edd16368SStephen M. Cameron 	}
6311edd16368SStephen M. Cameron 
6312a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6313edd16368SStephen M. Cameron 	case XFER_READ:
6314edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6315edd16368SStephen M. Cameron 		break;
6316edd16368SStephen M. Cameron 	case XFER_WRITE:
6317edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6318edd16368SStephen M. Cameron 		break;
6319edd16368SStephen M. Cameron 	case XFER_NONE:
6320edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6321edd16368SStephen M. Cameron 		break;
6322edd16368SStephen M. Cameron 	default:
6323edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6324edd16368SStephen M. Cameron 	}
6325a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6326a2dac136SStephen M. Cameron 		return -1;
6327a2dac136SStephen M. Cameron 	return 0;
6328edd16368SStephen M. Cameron }
6329edd16368SStephen M. Cameron 
6330edd16368SStephen M. Cameron /*
6331edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6332edd16368SStephen M. Cameron  */
6333edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6334edd16368SStephen M. Cameron {
6335edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6336edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6337088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6338088ba34cSStephen M. Cameron 		page_offs + size);
6339edd16368SStephen M. Cameron 
6340edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6341edd16368SStephen M. Cameron }
6342edd16368SStephen M. Cameron 
6343254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6344edd16368SStephen M. Cameron {
6345254f796bSMatt Gates 	return h->access.command_completed(h, q);
6346edd16368SStephen M. Cameron }
6347edd16368SStephen M. Cameron 
6348900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6349edd16368SStephen M. Cameron {
6350edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6351edd16368SStephen M. Cameron }
6352edd16368SStephen M. Cameron 
6353edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6354edd16368SStephen M. Cameron {
635510f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
635610f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6357edd16368SStephen M. Cameron }
6358edd16368SStephen M. Cameron 
635901a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
636001a02ffcSStephen M. Cameron 	u32 raw_tag)
6361edd16368SStephen M. Cameron {
6362edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6363edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6364edd16368SStephen M. Cameron 		return 1;
6365edd16368SStephen M. Cameron 	}
6366edd16368SStephen M. Cameron 	return 0;
6367edd16368SStephen M. Cameron }
6368edd16368SStephen M. Cameron 
63695a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6370edd16368SStephen M. Cameron {
6371e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6372c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6373c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
63741fb011fbSStephen M. Cameron 		complete_scsi_command(c);
63758be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6376edd16368SStephen M. Cameron 		complete(c->waiting);
6377a104c99fSStephen M. Cameron }
6378a104c99fSStephen M. Cameron 
6379a9a3a273SStephen M. Cameron 
6380a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
6381a104c99fSStephen M. Cameron {
6382a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
6383a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
6384960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
6385a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
6386a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
6387a104c99fSStephen M. Cameron }
6388a104c99fSStephen M. Cameron 
6389303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
63901d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6391303932fdSDon Brace 	u32 raw_tag)
6392303932fdSDon Brace {
6393303932fdSDon Brace 	u32 tag_index;
6394303932fdSDon Brace 	struct CommandList *c;
6395303932fdSDon Brace 
6396f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
63971d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6398303932fdSDon Brace 		c = h->cmd_pool + tag_index;
63995a3d16f5SStephen M. Cameron 		finish_cmd(c);
64001d94f94dSStephen M. Cameron 	}
6401303932fdSDon Brace }
6402303932fdSDon Brace 
640364670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
640464670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
640564670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
640664670ac8SStephen M. Cameron  * functions.
640764670ac8SStephen M. Cameron  */
640864670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
640964670ac8SStephen M. Cameron {
641064670ac8SStephen M. Cameron 	if (likely(!reset_devices))
641164670ac8SStephen M. Cameron 		return 0;
641264670ac8SStephen M. Cameron 
641364670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
641464670ac8SStephen M. Cameron 		return 0;
641564670ac8SStephen M. Cameron 
641664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
641764670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
641864670ac8SStephen M. Cameron 
641964670ac8SStephen M. Cameron 	return 1;
642064670ac8SStephen M. Cameron }
642164670ac8SStephen M. Cameron 
6422254f796bSMatt Gates /*
6423254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6424254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6425254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6426254f796bSMatt Gates  */
6427254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
642864670ac8SStephen M. Cameron {
6429254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6430254f796bSMatt Gates }
6431254f796bSMatt Gates 
6432254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6433254f796bSMatt Gates {
6434254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6435254f796bSMatt Gates 	u8 q = *(u8 *) queue;
643664670ac8SStephen M. Cameron 	u32 raw_tag;
643764670ac8SStephen M. Cameron 
643864670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
643964670ac8SStephen M. Cameron 		return IRQ_NONE;
644064670ac8SStephen M. Cameron 
644164670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
644264670ac8SStephen M. Cameron 		return IRQ_NONE;
6443a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
644464670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6445254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
644664670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6447254f796bSMatt Gates 			raw_tag = next_command(h, q);
644864670ac8SStephen M. Cameron 	}
644964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
645064670ac8SStephen M. Cameron }
645164670ac8SStephen M. Cameron 
6452254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
645364670ac8SStephen M. Cameron {
6454254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
645564670ac8SStephen M. Cameron 	u32 raw_tag;
6456254f796bSMatt Gates 	u8 q = *(u8 *) queue;
645764670ac8SStephen M. Cameron 
645864670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
645964670ac8SStephen M. Cameron 		return IRQ_NONE;
646064670ac8SStephen M. Cameron 
6461a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6462254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
646364670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6464254f796bSMatt Gates 		raw_tag = next_command(h, q);
646564670ac8SStephen M. Cameron 	return IRQ_HANDLED;
646664670ac8SStephen M. Cameron }
646764670ac8SStephen M. Cameron 
6468254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6469edd16368SStephen M. Cameron {
6470254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6471303932fdSDon Brace 	u32 raw_tag;
6472254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6473edd16368SStephen M. Cameron 
6474edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6475edd16368SStephen M. Cameron 		return IRQ_NONE;
6476a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
647710f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6478254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
647910f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
64801d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6481254f796bSMatt Gates 			raw_tag = next_command(h, q);
648210f66018SStephen M. Cameron 		}
648310f66018SStephen M. Cameron 	}
648410f66018SStephen M. Cameron 	return IRQ_HANDLED;
648510f66018SStephen M. Cameron }
648610f66018SStephen M. Cameron 
6487254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
648810f66018SStephen M. Cameron {
6489254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
649010f66018SStephen M. Cameron 	u32 raw_tag;
6491254f796bSMatt Gates 	u8 q = *(u8 *) queue;
649210f66018SStephen M. Cameron 
6493a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6494254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6495303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
64961d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6497254f796bSMatt Gates 		raw_tag = next_command(h, q);
6498edd16368SStephen M. Cameron 	}
6499edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6500edd16368SStephen M. Cameron }
6501edd16368SStephen M. Cameron 
6502a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6503a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6504a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6505a9a3a273SStephen M. Cameron  */
65066f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6507edd16368SStephen M. Cameron 			unsigned char type)
6508edd16368SStephen M. Cameron {
6509edd16368SStephen M. Cameron 	struct Command {
6510edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6511edd16368SStephen M. Cameron 		struct RequestBlock Request;
6512edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6513edd16368SStephen M. Cameron 	};
6514edd16368SStephen M. Cameron 	struct Command *cmd;
6515edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6516edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6517edd16368SStephen M. Cameron 	dma_addr_t paddr64;
65182b08b3e9SDon Brace 	__le32 paddr32;
65192b08b3e9SDon Brace 	u32 tag;
6520edd16368SStephen M. Cameron 	void __iomem *vaddr;
6521edd16368SStephen M. Cameron 	int i, err;
6522edd16368SStephen M. Cameron 
6523edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6524edd16368SStephen M. Cameron 	if (vaddr == NULL)
6525edd16368SStephen M. Cameron 		return -ENOMEM;
6526edd16368SStephen M. Cameron 
6527edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6528edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6529edd16368SStephen M. Cameron 	 * memory.
6530edd16368SStephen M. Cameron 	 */
6531edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6532edd16368SStephen M. Cameron 	if (err) {
6533edd16368SStephen M. Cameron 		iounmap(vaddr);
65341eaec8f3SRobert Elliott 		return err;
6535edd16368SStephen M. Cameron 	}
6536edd16368SStephen M. Cameron 
6537edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6538edd16368SStephen M. Cameron 	if (cmd == NULL) {
6539edd16368SStephen M. Cameron 		iounmap(vaddr);
6540edd16368SStephen M. Cameron 		return -ENOMEM;
6541edd16368SStephen M. Cameron 	}
6542edd16368SStephen M. Cameron 
6543edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6544edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6545edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6546edd16368SStephen M. Cameron 	 */
65472b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6548edd16368SStephen M. Cameron 
6549edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6550edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
655150a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
65522b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6553edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6554edd16368SStephen M. Cameron 
6555edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6556a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6557a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6558edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6559edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6560edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6561edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
656250a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
65632b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
656450a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6565edd16368SStephen M. Cameron 
65662b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6567edd16368SStephen M. Cameron 
6568edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6569edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
65702b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6571edd16368SStephen M. Cameron 			break;
6572edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6573edd16368SStephen M. Cameron 	}
6574edd16368SStephen M. Cameron 
6575edd16368SStephen M. Cameron 	iounmap(vaddr);
6576edd16368SStephen M. Cameron 
6577edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6578edd16368SStephen M. Cameron 	 *  still complete the command.
6579edd16368SStephen M. Cameron 	 */
6580edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6581edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6582edd16368SStephen M. Cameron 			opcode, type);
6583edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6584edd16368SStephen M. Cameron 	}
6585edd16368SStephen M. Cameron 
6586edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6587edd16368SStephen M. Cameron 
6588edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6589edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6590edd16368SStephen M. Cameron 			opcode, type);
6591edd16368SStephen M. Cameron 		return -EIO;
6592edd16368SStephen M. Cameron 	}
6593edd16368SStephen M. Cameron 
6594edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6595edd16368SStephen M. Cameron 		opcode, type);
6596edd16368SStephen M. Cameron 	return 0;
6597edd16368SStephen M. Cameron }
6598edd16368SStephen M. Cameron 
6599edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6600edd16368SStephen M. Cameron 
66011df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
660242a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6603edd16368SStephen M. Cameron {
6604edd16368SStephen M. Cameron 
66051df8552aSStephen M. Cameron 	if (use_doorbell) {
66061df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
66071df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
66081df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6609edd16368SStephen M. Cameron 		 */
66101df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6611cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
661285009239SStephen M. Cameron 
661300701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
661485009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
661585009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
661685009239SStephen M. Cameron 		 * over in some weird corner cases.
661785009239SStephen M. Cameron 		 */
661800701a96SJustin Lindley 		msleep(10000);
66191df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6620edd16368SStephen M. Cameron 
6621edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6622edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6623edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6624edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
66251df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
66261df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
66271df8552aSStephen M. Cameron 		 * controller." */
6628edd16368SStephen M. Cameron 
66292662cab8SDon Brace 		int rc = 0;
66302662cab8SDon Brace 
66311df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
66322662cab8SDon Brace 
6633edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
66342662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
66352662cab8SDon Brace 		if (rc)
66362662cab8SDon Brace 			return rc;
6637edd16368SStephen M. Cameron 
6638edd16368SStephen M. Cameron 		msleep(500);
6639edd16368SStephen M. Cameron 
6640edd16368SStephen M. Cameron 		/* enter the D0 power management state */
66412662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
66422662cab8SDon Brace 		if (rc)
66432662cab8SDon Brace 			return rc;
6644c4853efeSMike Miller 
6645c4853efeSMike Miller 		/*
6646c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6647c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6648c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6649c4853efeSMike Miller 		 */
6650c4853efeSMike Miller 		msleep(500);
66511df8552aSStephen M. Cameron 	}
66521df8552aSStephen M. Cameron 	return 0;
66531df8552aSStephen M. Cameron }
66541df8552aSStephen M. Cameron 
66556f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6656580ada3cSStephen M. Cameron {
6657580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6658f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6659580ada3cSStephen M. Cameron }
6660580ada3cSStephen M. Cameron 
66616f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6662580ada3cSStephen M. Cameron {
6663580ada3cSStephen M. Cameron 	char *driver_version;
6664580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6665580ada3cSStephen M. Cameron 
6666580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6667580ada3cSStephen M. Cameron 	if (!driver_version)
6668580ada3cSStephen M. Cameron 		return -ENOMEM;
6669580ada3cSStephen M. Cameron 
6670580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6671580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6672580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6673580ada3cSStephen M. Cameron 	kfree(driver_version);
6674580ada3cSStephen M. Cameron 	return 0;
6675580ada3cSStephen M. Cameron }
6676580ada3cSStephen M. Cameron 
66776f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
66786f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6679580ada3cSStephen M. Cameron {
6680580ada3cSStephen M. Cameron 	int i;
6681580ada3cSStephen M. Cameron 
6682580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6683580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6684580ada3cSStephen M. Cameron }
6685580ada3cSStephen M. Cameron 
66866f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6687580ada3cSStephen M. Cameron {
6688580ada3cSStephen M. Cameron 
6689580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6690580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6691580ada3cSStephen M. Cameron 
6692580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6693580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6694580ada3cSStephen M. Cameron 		return -ENOMEM;
6695580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6696580ada3cSStephen M. Cameron 
6697580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6698580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6699580ada3cSStephen M. Cameron 	 */
6700580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6701580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6702580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6703580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6704580ada3cSStephen M. Cameron 	return rc;
6705580ada3cSStephen M. Cameron }
67061df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
67071df8552aSStephen M. Cameron  * states or the using the doorbell register.
67081df8552aSStephen M. Cameron  */
67096b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
67101df8552aSStephen M. Cameron {
67111df8552aSStephen M. Cameron 	u64 cfg_offset;
67121df8552aSStephen M. Cameron 	u32 cfg_base_addr;
67131df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
67141df8552aSStephen M. Cameron 	void __iomem *vaddr;
67151df8552aSStephen M. Cameron 	unsigned long paddr;
6716580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6717270d05deSStephen M. Cameron 	int rc;
67181df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6719cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6720270d05deSStephen M. Cameron 	u16 command_register;
67211df8552aSStephen M. Cameron 
67221df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
67231df8552aSStephen M. Cameron 	 * the same thing as
67241df8552aSStephen M. Cameron 	 *
67251df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
67261df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
67271df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
67281df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
67291df8552aSStephen M. Cameron 	 *
67301df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
67311df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
67321df8552aSStephen M. Cameron 	 * using the doorbell register.
67331df8552aSStephen M. Cameron 	 */
673418867659SStephen M. Cameron 
673560f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
673660f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
673725c1e56aSStephen M. Cameron 		return -ENODEV;
673825c1e56aSStephen M. Cameron 	}
673946380786SStephen M. Cameron 
674046380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
674146380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
674246380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
674318867659SStephen M. Cameron 
6744270d05deSStephen M. Cameron 	/* Save the PCI command register */
6745270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6746270d05deSStephen M. Cameron 	pci_save_state(pdev);
67471df8552aSStephen M. Cameron 
67481df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
67491df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
67501df8552aSStephen M. Cameron 	if (rc)
67511df8552aSStephen M. Cameron 		return rc;
67521df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
67531df8552aSStephen M. Cameron 	if (!vaddr)
67541df8552aSStephen M. Cameron 		return -ENOMEM;
67551df8552aSStephen M. Cameron 
67561df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
67571df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
67581df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
67591df8552aSStephen M. Cameron 	if (rc)
67601df8552aSStephen M. Cameron 		goto unmap_vaddr;
67611df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
67621df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
67631df8552aSStephen M. Cameron 	if (!cfgtable) {
67641df8552aSStephen M. Cameron 		rc = -ENOMEM;
67651df8552aSStephen M. Cameron 		goto unmap_vaddr;
67661df8552aSStephen M. Cameron 	}
6767580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
6768580ada3cSStephen M. Cameron 	if (rc)
676903741d95STomas Henzl 		goto unmap_cfgtable;
67701df8552aSStephen M. Cameron 
6771cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
6772cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
6773cf0b08d0SStephen M. Cameron 	 */
67741df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
6775cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
6776cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
6777cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
6778cf0b08d0SStephen M. Cameron 	} else {
67791df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6780cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6781050f7147SStephen Cameron 			dev_warn(&pdev->dev,
6782050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
678364670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6784cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6785cf0b08d0SStephen M. Cameron 		}
6786cf0b08d0SStephen M. Cameron 	}
67871df8552aSStephen M. Cameron 
67881df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
67891df8552aSStephen M. Cameron 	if (rc)
67901df8552aSStephen M. Cameron 		goto unmap_cfgtable;
6791edd16368SStephen M. Cameron 
6792270d05deSStephen M. Cameron 	pci_restore_state(pdev);
6793270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
6794edd16368SStephen M. Cameron 
67951df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
67961df8552aSStephen M. Cameron 	   need a little pause here */
67971df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
67981df8552aSStephen M. Cameron 
6799fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
6800fe5389c8SStephen M. Cameron 	if (rc) {
6801fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
6802050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
6803fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
6804fe5389c8SStephen M. Cameron 	}
6805fe5389c8SStephen M. Cameron 
6806580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
6807580ada3cSStephen M. Cameron 	if (rc < 0)
6808580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
6809580ada3cSStephen M. Cameron 	if (rc) {
681064670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
681164670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
681264670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
6813580ada3cSStephen M. Cameron 	} else {
681464670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
68151df8552aSStephen M. Cameron 	}
68161df8552aSStephen M. Cameron 
68171df8552aSStephen M. Cameron unmap_cfgtable:
68181df8552aSStephen M. Cameron 	iounmap(cfgtable);
68191df8552aSStephen M. Cameron 
68201df8552aSStephen M. Cameron unmap_vaddr:
68211df8552aSStephen M. Cameron 	iounmap(vaddr);
68221df8552aSStephen M. Cameron 	return rc;
6823edd16368SStephen M. Cameron }
6824edd16368SStephen M. Cameron 
6825edd16368SStephen M. Cameron /*
6826edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
6827edd16368SStephen M. Cameron  *   the io functions.
6828edd16368SStephen M. Cameron  *   This is for debug only.
6829edd16368SStephen M. Cameron  */
683042a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
6831edd16368SStephen M. Cameron {
683258f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
6833edd16368SStephen M. Cameron 	int i;
6834edd16368SStephen M. Cameron 	char temp_name[17];
6835edd16368SStephen M. Cameron 
6836edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
6837edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
6838edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
6839edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
6840edd16368SStephen M. Cameron 	temp_name[4] = '\0';
6841edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
6842edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
6843edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
6844edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
6845edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
6846edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
6847edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
6848edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
6849edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
6850edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
6851edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
6852edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
685369d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
6854edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
6855edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
6856edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
6857edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
6858edd16368SStephen M. Cameron 	temp_name[16] = '\0';
6859edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
6860edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
6861edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
6862edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
686358f8665cSStephen M. Cameron }
6864edd16368SStephen M. Cameron 
6865edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
6866edd16368SStephen M. Cameron {
6867edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
6868edd16368SStephen M. Cameron 
6869edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
6870edd16368SStephen M. Cameron 		return 0;
6871edd16368SStephen M. Cameron 	offset = 0;
6872edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
6873edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
6874edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
6875edd16368SStephen M. Cameron 			offset += 4;
6876edd16368SStephen M. Cameron 		else {
6877edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
6878edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
6879edd16368SStephen M. Cameron 			switch (mem_type) {
6880edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
6881edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
6882edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
6883edd16368SStephen M. Cameron 				break;
6884edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
6885edd16368SStephen M. Cameron 				offset += 8;
6886edd16368SStephen M. Cameron 				break;
6887edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
6888edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
6889edd16368SStephen M. Cameron 				       "base address is invalid\n");
6890edd16368SStephen M. Cameron 				return -1;
6891edd16368SStephen M. Cameron 				break;
6892edd16368SStephen M. Cameron 			}
6893edd16368SStephen M. Cameron 		}
6894edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
6895edd16368SStephen M. Cameron 			return i + 1;
6896edd16368SStephen M. Cameron 	}
6897edd16368SStephen M. Cameron 	return -1;
6898edd16368SStephen M. Cameron }
6899edd16368SStephen M. Cameron 
6900cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
6901cc64c817SRobert Elliott {
6902cc64c817SRobert Elliott 	if (h->msix_vector) {
6903cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
6904cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
6905105a3dbcSRobert Elliott 		h->msix_vector = 0;
6906cc64c817SRobert Elliott 	} else if (h->msi_vector) {
6907cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
6908cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
6909105a3dbcSRobert Elliott 		h->msi_vector = 0;
6910cc64c817SRobert Elliott 	}
6911cc64c817SRobert Elliott }
6912cc64c817SRobert Elliott 
6913edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
6914050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
6915edd16368SStephen M. Cameron  */
69166f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
6917edd16368SStephen M. Cameron {
6918edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
6919254f796bSMatt Gates 	int err, i;
6920254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
6921254f796bSMatt Gates 
6922254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
6923254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
6924254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
6925254f796bSMatt Gates 	}
6926edd16368SStephen M. Cameron 
6927edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
69286b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
69296b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
6930edd16368SStephen M. Cameron 		goto default_int_mode;
693155c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
6932050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
6933eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
6934f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
6935f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
693618fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
693718fce3c4SAlexander Gordeev 					    1, h->msix_vector);
693818fce3c4SAlexander Gordeev 		if (err < 0) {
693918fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
694018fce3c4SAlexander Gordeev 			h->msix_vector = 0;
694118fce3c4SAlexander Gordeev 			goto single_msi_mode;
694218fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
694355c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
6944edd16368SStephen M. Cameron 			       "available\n", err);
6945eee0f03aSHannes Reinecke 		}
694618fce3c4SAlexander Gordeev 		h->msix_vector = err;
6947eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
6948eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
6949eee0f03aSHannes Reinecke 		return;
6950edd16368SStephen M. Cameron 	}
695118fce3c4SAlexander Gordeev single_msi_mode:
695255c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
6953050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
695455c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
6955edd16368SStephen M. Cameron 			h->msi_vector = 1;
6956edd16368SStephen M. Cameron 		else
695755c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
6958edd16368SStephen M. Cameron 	}
6959edd16368SStephen M. Cameron default_int_mode:
6960edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
6961edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
6962a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
6963edd16368SStephen M. Cameron }
6964edd16368SStephen M. Cameron 
69656f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
6966e5c880d1SStephen M. Cameron {
6967e5c880d1SStephen M. Cameron 	int i;
6968e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
6969e5c880d1SStephen M. Cameron 
6970e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
6971e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
6972e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
6973e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
6974e5c880d1SStephen M. Cameron 
6975e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
6976e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
6977e5c880d1SStephen M. Cameron 			return i;
6978e5c880d1SStephen M. Cameron 
69796798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
69806798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
69816798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
6982e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
6983e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
6984e5c880d1SStephen M. Cameron 			return -ENODEV;
6985e5c880d1SStephen M. Cameron 	}
6986e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
6987e5c880d1SStephen M. Cameron }
6988e5c880d1SStephen M. Cameron 
69896f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
69903a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
69913a7774ceSStephen M. Cameron {
69923a7774ceSStephen M. Cameron 	int i;
69933a7774ceSStephen M. Cameron 
69943a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
699512d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
69963a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
699712d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
699812d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
69993a7774ceSStephen M. Cameron 				*memory_bar);
70003a7774ceSStephen M. Cameron 			return 0;
70013a7774ceSStephen M. Cameron 		}
700212d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
70033a7774ceSStephen M. Cameron 	return -ENODEV;
70043a7774ceSStephen M. Cameron }
70053a7774ceSStephen M. Cameron 
70066f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
70076f039790SGreg Kroah-Hartman 				     int wait_for_ready)
70082c4c8c8bSStephen M. Cameron {
7009fe5389c8SStephen M. Cameron 	int i, iterations;
70102c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7011fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7012fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7013fe5389c8SStephen M. Cameron 	else
7014fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
70152c4c8c8bSStephen M. Cameron 
7016fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7017fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7018fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
70192c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
70202c4c8c8bSStephen M. Cameron 				return 0;
7021fe5389c8SStephen M. Cameron 		} else {
7022fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7023fe5389c8SStephen M. Cameron 				return 0;
7024fe5389c8SStephen M. Cameron 		}
70252c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
70262c4c8c8bSStephen M. Cameron 	}
7027fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
70282c4c8c8bSStephen M. Cameron 	return -ENODEV;
70292c4c8c8bSStephen M. Cameron }
70302c4c8c8bSStephen M. Cameron 
70316f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
70326f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7033a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7034a51fd47fSStephen M. Cameron {
7035a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7036a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7037a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7038a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7039a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7040a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7041a51fd47fSStephen M. Cameron 		return -ENODEV;
7042a51fd47fSStephen M. Cameron 	}
7043a51fd47fSStephen M. Cameron 	return 0;
7044a51fd47fSStephen M. Cameron }
7045a51fd47fSStephen M. Cameron 
7046195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7047195f2c65SRobert Elliott {
7048105a3dbcSRobert Elliott 	if (h->transtable) {
7049195f2c65SRobert Elliott 		iounmap(h->transtable);
7050105a3dbcSRobert Elliott 		h->transtable = NULL;
7051105a3dbcSRobert Elliott 	}
7052105a3dbcSRobert Elliott 	if (h->cfgtable) {
7053195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7054105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7055105a3dbcSRobert Elliott 	}
7056195f2c65SRobert Elliott }
7057195f2c65SRobert Elliott 
7058195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7059195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7060195f2c65SRobert Elliott + * */
70616f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7062edd16368SStephen M. Cameron {
706301a02ffcSStephen M. Cameron 	u64 cfg_offset;
706401a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
706501a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7066303932fdSDon Brace 	u32 trans_offset;
7067a51fd47fSStephen M. Cameron 	int rc;
706877c4495cSStephen M. Cameron 
7069a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7070a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7071a51fd47fSStephen M. Cameron 	if (rc)
7072a51fd47fSStephen M. Cameron 		return rc;
707377c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7074a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7075cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7076cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
707777c4495cSStephen M. Cameron 		return -ENOMEM;
7078cd3c81c4SRobert Elliott 	}
7079580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7080580ada3cSStephen M. Cameron 	if (rc)
7081580ada3cSStephen M. Cameron 		return rc;
708277c4495cSStephen M. Cameron 	/* Find performant mode table. */
7083a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
708477c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
708577c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
708677c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7087195f2c65SRobert Elliott 	if (!h->transtable) {
7088195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7089195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
709077c4495cSStephen M. Cameron 		return -ENOMEM;
7091195f2c65SRobert Elliott 	}
709277c4495cSStephen M. Cameron 	return 0;
709377c4495cSStephen M. Cameron }
709477c4495cSStephen M. Cameron 
70956f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7096cba3d38bSStephen M. Cameron {
709741ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
709841ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
709941ce4c35SStephen Cameron 
710041ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
710172ceeaecSStephen M. Cameron 
710272ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
710372ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
710472ceeaecSStephen M. Cameron 		h->max_commands = 32;
710572ceeaecSStephen M. Cameron 
710641ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
710741ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
710841ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
710941ce4c35SStephen Cameron 			h->max_commands,
711041ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
711141ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7112cba3d38bSStephen M. Cameron 	}
7113cba3d38bSStephen M. Cameron }
7114cba3d38bSStephen M. Cameron 
7115c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7116c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7117c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7118c7ee65b3SWebb Scales  */
7119c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7120c7ee65b3SWebb Scales {
7121c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7122c7ee65b3SWebb Scales }
7123c7ee65b3SWebb Scales 
7124b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7125b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7126b93d7536SStephen M. Cameron  * SG chain block size, etc.
7127b93d7536SStephen M. Cameron  */
71286f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7129b93d7536SStephen M. Cameron {
7130cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
713145fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7132b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7133283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7134c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7135c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7136b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
71371a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7138b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7139b93d7536SStephen M. Cameron 	} else {
7140c7ee65b3SWebb Scales 		/*
7141c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7142c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7143c7ee65b3SWebb Scales 		 * would lock up the controller)
7144c7ee65b3SWebb Scales 		 */
7145c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
71461a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7147c7ee65b3SWebb Scales 		h->chainsize = 0;
7148b93d7536SStephen M. Cameron 	}
714975167d2cSStephen M. Cameron 
715075167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
715175167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
71520e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
71530e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
71540e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
71550e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
71568be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
71578be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7158b93d7536SStephen M. Cameron }
7159b93d7536SStephen M. Cameron 
716076c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
716176c46e49SStephen M. Cameron {
71620fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7163050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
716476c46e49SStephen M. Cameron 		return false;
716576c46e49SStephen M. Cameron 	}
716676c46e49SStephen M. Cameron 	return true;
716776c46e49SStephen M. Cameron }
716876c46e49SStephen M. Cameron 
716997a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7170f7c39101SStephen M. Cameron {
717197a5e98cSStephen M. Cameron 	u32 driver_support;
7172f7c39101SStephen M. Cameron 
717397a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
71740b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
71750b9e7b74SArnd Bergmann #ifdef CONFIG_X86
717697a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7177f7c39101SStephen M. Cameron #endif
717828e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
717928e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7180f7c39101SStephen M. Cameron }
7181f7c39101SStephen M. Cameron 
71823d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
71833d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
71843d0eab67SStephen M. Cameron  */
71853d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
71863d0eab67SStephen M. Cameron {
71873d0eab67SStephen M. Cameron 	u32 dma_prefetch;
71883d0eab67SStephen M. Cameron 
71893d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
71903d0eab67SStephen M. Cameron 		return;
71913d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
71923d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
71933d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
71943d0eab67SStephen M. Cameron }
71953d0eab67SStephen M. Cameron 
7196c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
719776438d08SStephen M. Cameron {
719876438d08SStephen M. Cameron 	int i;
719976438d08SStephen M. Cameron 	u32 doorbell_value;
720076438d08SStephen M. Cameron 	unsigned long flags;
720176438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7202007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
720376438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
720476438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
720576438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
720676438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7207c706a795SRobert Elliott 			goto done;
720876438d08SStephen M. Cameron 		/* delay and try again */
7209007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
721076438d08SStephen M. Cameron 	}
7211c706a795SRobert Elliott 	return -ENODEV;
7212c706a795SRobert Elliott done:
7213c706a795SRobert Elliott 	return 0;
721476438d08SStephen M. Cameron }
721576438d08SStephen M. Cameron 
7216c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7217eb6b2ae9SStephen M. Cameron {
7218eb6b2ae9SStephen M. Cameron 	int i;
72196eaf46fdSStephen M. Cameron 	u32 doorbell_value;
72206eaf46fdSStephen M. Cameron 	unsigned long flags;
7221eb6b2ae9SStephen M. Cameron 
7222eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7223eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7224eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7225eb6b2ae9SStephen M. Cameron 	 */
7226007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
722725163bd5SWebb Scales 		if (h->remove_in_progress)
722825163bd5SWebb Scales 			goto done;
72296eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
72306eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
72316eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7232382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7233c706a795SRobert Elliott 			goto done;
7234eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7235007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7236eb6b2ae9SStephen M. Cameron 	}
7237c706a795SRobert Elliott 	return -ENODEV;
7238c706a795SRobert Elliott done:
7239c706a795SRobert Elliott 	return 0;
72403f4336f3SStephen M. Cameron }
72413f4336f3SStephen M. Cameron 
7242c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
72436f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
72443f4336f3SStephen M. Cameron {
72453f4336f3SStephen M. Cameron 	u32 trans_support;
72463f4336f3SStephen M. Cameron 
72473f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
72483f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
72493f4336f3SStephen M. Cameron 		return -ENOTSUPP;
72503f4336f3SStephen M. Cameron 
72513f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7252283b4a9bSStephen M. Cameron 
72533f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
72543f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7255b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
72563f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7257c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7258c706a795SRobert Elliott 		goto error;
7259eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7260283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7261283b4a9bSStephen M. Cameron 		goto error;
7262960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7263eb6b2ae9SStephen M. Cameron 	return 0;
7264283b4a9bSStephen M. Cameron error:
7265050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7266283b4a9bSStephen M. Cameron 	return -ENODEV;
7267eb6b2ae9SStephen M. Cameron }
7268eb6b2ae9SStephen M. Cameron 
7269195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7270195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7271195f2c65SRobert Elliott {
7272195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7273195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7274105a3dbcSRobert Elliott 	h->vaddr = NULL;
7275195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7276943a7021SRobert Elliott 	/*
7277943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7278943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7279943a7021SRobert Elliott 	 */
7280195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7281943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7282195f2c65SRobert Elliott }
7283195f2c65SRobert Elliott 
7284195f2c65SRobert Elliott /* several items must be freed later */
72856f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
728677c4495cSStephen M. Cameron {
7287eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7288edd16368SStephen M. Cameron 
7289e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7290e5c880d1SStephen M. Cameron 	if (prod_index < 0)
729160f923b9SRobert Elliott 		return prod_index;
7292e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7293e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7294e5c880d1SStephen M. Cameron 
72959b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
72969b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
72979b5c48c2SStephen Cameron 
7298e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7299e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7300e5a44df8SMatthew Garrett 
730155c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7302edd16368SStephen M. Cameron 	if (err) {
7303195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7304943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7305edd16368SStephen M. Cameron 		return err;
7306edd16368SStephen M. Cameron 	}
7307edd16368SStephen M. Cameron 
7308f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7309edd16368SStephen M. Cameron 	if (err) {
731055c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7311195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7312943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7313943a7021SRobert Elliott 		return err;
7314edd16368SStephen M. Cameron 	}
73154fa604e1SRobert Elliott 
73164fa604e1SRobert Elliott 	pci_set_master(h->pdev);
73174fa604e1SRobert Elliott 
73186b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
731912d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
73203a7774ceSStephen M. Cameron 	if (err)
7321195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7322edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7323204892e9SStephen M. Cameron 	if (!h->vaddr) {
7324195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7325204892e9SStephen M. Cameron 		err = -ENOMEM;
7326195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7327204892e9SStephen M. Cameron 	}
7328fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
73292c4c8c8bSStephen M. Cameron 	if (err)
7330195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
733177c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
733277c4495cSStephen M. Cameron 	if (err)
7333195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7334b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7335edd16368SStephen M. Cameron 
733676c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7337edd16368SStephen M. Cameron 		err = -ENODEV;
7338195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7339edd16368SStephen M. Cameron 	}
734097a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
73413d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7342eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7343eb6b2ae9SStephen M. Cameron 	if (err)
7344195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7345edd16368SStephen M. Cameron 	return 0;
7346edd16368SStephen M. Cameron 
7347195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7348195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7349195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7350204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7351105a3dbcSRobert Elliott 	h->vaddr = NULL;
7352195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7353195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7354943a7021SRobert Elliott 	/*
7355943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7356943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7357943a7021SRobert Elliott 	 */
7358195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7359943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7360edd16368SStephen M. Cameron 	return err;
7361edd16368SStephen M. Cameron }
7362edd16368SStephen M. Cameron 
73636f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7364339b2b14SStephen M. Cameron {
7365339b2b14SStephen M. Cameron 	int rc;
7366339b2b14SStephen M. Cameron 
7367339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7368339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7369339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7370339b2b14SStephen M. Cameron 		return;
7371339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7372339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7373339b2b14SStephen M. Cameron 	if (rc != 0) {
7374339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7375339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7376339b2b14SStephen M. Cameron 	}
7377339b2b14SStephen M. Cameron }
7378339b2b14SStephen M. Cameron 
73796b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7380edd16368SStephen M. Cameron {
73811df8552aSStephen M. Cameron 	int rc, i;
73823b747298STomas Henzl 	void __iomem *vaddr;
7383edd16368SStephen M. Cameron 
73844c2a8c40SStephen M. Cameron 	if (!reset_devices)
73854c2a8c40SStephen M. Cameron 		return 0;
73864c2a8c40SStephen M. Cameron 
7387132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7388132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7389132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7390132aa220STomas Henzl 	 */
7391132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7392132aa220STomas Henzl 	if (rc) {
7393132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7394132aa220STomas Henzl 		return -ENODEV;
7395132aa220STomas Henzl 	}
7396132aa220STomas Henzl 	pci_disable_device(pdev);
7397132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7398132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7399132aa220STomas Henzl 	if (rc) {
7400132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7401132aa220STomas Henzl 		return -ENODEV;
7402132aa220STomas Henzl 	}
74034fa604e1SRobert Elliott 
7404859c75abSTomas Henzl 	pci_set_master(pdev);
74054fa604e1SRobert Elliott 
74063b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
74073b747298STomas Henzl 	if (vaddr == NULL) {
74083b747298STomas Henzl 		rc = -ENOMEM;
74093b747298STomas Henzl 		goto out_disable;
74103b747298STomas Henzl 	}
74113b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
74123b747298STomas Henzl 	iounmap(vaddr);
74133b747298STomas Henzl 
74141df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
74156b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7416edd16368SStephen M. Cameron 
74171df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
74181df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
741918867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
742018867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
74211df8552aSStephen M. Cameron 	 */
7422adf1b3a3SRobert Elliott 	if (rc)
7423132aa220STomas Henzl 		goto out_disable;
7424edd16368SStephen M. Cameron 
7425edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
74261ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7427edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7428edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7429edd16368SStephen M. Cameron 			break;
7430edd16368SStephen M. Cameron 		else
7431edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7432edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7433edd16368SStephen M. Cameron 	}
7434132aa220STomas Henzl 
7435132aa220STomas Henzl out_disable:
7436132aa220STomas Henzl 
7437132aa220STomas Henzl 	pci_disable_device(pdev);
7438132aa220STomas Henzl 	return rc;
7439edd16368SStephen M. Cameron }
7440edd16368SStephen M. Cameron 
74411fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
74421fb7c98aSRobert Elliott {
74431fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7444105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7445105a3dbcSRobert Elliott 	if (h->cmd_pool) {
74461fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
74471fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
74481fb7c98aSRobert Elliott 				h->cmd_pool,
74491fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7450105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7451105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7452105a3dbcSRobert Elliott 	}
7453105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
74541fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
74551fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
74561fb7c98aSRobert Elliott 				h->errinfo_pool,
74571fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7458105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7459105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7460105a3dbcSRobert Elliott 	}
74611fb7c98aSRobert Elliott }
74621fb7c98aSRobert Elliott 
7463d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
74642e9d1b36SStephen M. Cameron {
74652e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
74662e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
74672e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
74682e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
74692e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
74702e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
74712e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
74722e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
74732e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
74742e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
74752e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
74762e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
74772e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
74782c143342SRobert Elliott 		goto clean_up;
74792e9d1b36SStephen M. Cameron 	}
7480360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
74812e9d1b36SStephen M. Cameron 	return 0;
74822c143342SRobert Elliott clean_up:
74832c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
74842c143342SRobert Elliott 	return -ENOMEM;
74852e9d1b36SStephen M. Cameron }
74862e9d1b36SStephen M. Cameron 
748741b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
748841b3cf08SStephen M. Cameron {
7489ec429952SFabian Frederick 	int i, cpu;
749041b3cf08SStephen M. Cameron 
749141b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
749241b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7493ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
749441b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
749541b3cf08SStephen M. Cameron 	}
749641b3cf08SStephen M. Cameron }
749741b3cf08SStephen M. Cameron 
7498ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7499ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7500ec501a18SRobert Elliott {
7501ec501a18SRobert Elliott 	int i;
7502ec501a18SRobert Elliott 
7503ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7504ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7505ec501a18SRobert Elliott 		i = h->intr_mode;
7506ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7507ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7508105a3dbcSRobert Elliott 		h->q[i] = 0;
7509ec501a18SRobert Elliott 		return;
7510ec501a18SRobert Elliott 	}
7511ec501a18SRobert Elliott 
7512ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7513ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7514ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7515105a3dbcSRobert Elliott 		h->q[i] = 0;
7516ec501a18SRobert Elliott 	}
7517a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7518a4e17fc1SRobert Elliott 		h->q[i] = 0;
7519ec501a18SRobert Elliott }
7520ec501a18SRobert Elliott 
75219ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
75229ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
75230ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
75240ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
75250ae01a32SStephen M. Cameron {
7526254f796bSMatt Gates 	int rc, i;
75270ae01a32SStephen M. Cameron 
7528254f796bSMatt Gates 	/*
7529254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7530254f796bSMatt Gates 	 * queue to process.
7531254f796bSMatt Gates 	 */
7532254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7533254f796bSMatt Gates 		h->q[i] = (u8) i;
7534254f796bSMatt Gates 
7535eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7536254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7537a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
75388b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7539254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
75408b47004aSRobert Elliott 					0, h->intrname[i],
7541254f796bSMatt Gates 					&h->q[i]);
7542a4e17fc1SRobert Elliott 			if (rc) {
7543a4e17fc1SRobert Elliott 				int j;
7544a4e17fc1SRobert Elliott 
7545a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7546a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7547a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7548a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7549a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7550a4e17fc1SRobert Elliott 					h->q[j] = 0;
7551a4e17fc1SRobert Elliott 				}
7552a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7553a4e17fc1SRobert Elliott 					h->q[j] = 0;
7554a4e17fc1SRobert Elliott 				return rc;
7555a4e17fc1SRobert Elliott 			}
7556a4e17fc1SRobert Elliott 		}
755741b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7558254f796bSMatt Gates 	} else {
7559254f796bSMatt Gates 		/* Use single reply pool */
7560eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
75618b47004aSRobert Elliott 			if (h->msix_vector)
75628b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
75638b47004aSRobert Elliott 					"%s-msix", h->devname);
75648b47004aSRobert Elliott 			else
75658b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
75668b47004aSRobert Elliott 					"%s-msi", h->devname);
7567254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
75688b47004aSRobert Elliott 				msixhandler, 0,
75698b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7570254f796bSMatt Gates 				&h->q[h->intr_mode]);
7571254f796bSMatt Gates 		} else {
75728b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
75738b47004aSRobert Elliott 				"%s-intx", h->devname);
7574254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
75758b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
75768b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7577254f796bSMatt Gates 				&h->q[h->intr_mode]);
7578254f796bSMatt Gates 		}
7579105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7580254f796bSMatt Gates 	}
75810ae01a32SStephen M. Cameron 	if (rc) {
7582195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
75830ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7584195f2c65SRobert Elliott 		hpsa_free_irqs(h);
75850ae01a32SStephen M. Cameron 		return -ENODEV;
75860ae01a32SStephen M. Cameron 	}
75870ae01a32SStephen M. Cameron 	return 0;
75880ae01a32SStephen M. Cameron }
75890ae01a32SStephen M. Cameron 
75906f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
759164670ac8SStephen M. Cameron {
759239c53f55SRobert Elliott 	int rc;
7593bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
759464670ac8SStephen M. Cameron 
759564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
759639c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
759739c53f55SRobert Elliott 	if (rc) {
759864670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
759939c53f55SRobert Elliott 		return rc;
760064670ac8SStephen M. Cameron 	}
760164670ac8SStephen M. Cameron 
760264670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
760339c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
760439c53f55SRobert Elliott 	if (rc) {
760564670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
760664670ac8SStephen M. Cameron 			"after soft reset.\n");
760739c53f55SRobert Elliott 		return rc;
760864670ac8SStephen M. Cameron 	}
760964670ac8SStephen M. Cameron 
761064670ac8SStephen M. Cameron 	return 0;
761164670ac8SStephen M. Cameron }
761264670ac8SStephen M. Cameron 
7613072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7614072b0518SStephen M. Cameron {
7615072b0518SStephen M. Cameron 	int i;
7616072b0518SStephen M. Cameron 
7617072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7618072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7619072b0518SStephen M. Cameron 			continue;
76201fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76211fb7c98aSRobert Elliott 					h->reply_queue_size,
76221fb7c98aSRobert Elliott 					h->reply_queue[i].head,
76231fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7624072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7625072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7626072b0518SStephen M. Cameron 	}
7627105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7628072b0518SStephen M. Cameron }
7629072b0518SStephen M. Cameron 
76300097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
76310097f0f4SStephen M. Cameron {
7632105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7633105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7634105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7635105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
76362946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
76372946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
76382946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
76399ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
76409ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
76419ecd953aSRobert Elliott 	if (h->resubmit_wq) {
76429ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
76439ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
76449ecd953aSRobert Elliott 	}
76459ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
76469ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
76479ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
76489ecd953aSRobert Elliott 	}
7649105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
765064670ac8SStephen M. Cameron }
765164670ac8SStephen M. Cameron 
7652a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7653f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7654a0c12413SStephen M. Cameron {
7655281a7fd0SWebb Scales 	int i, refcount;
7656281a7fd0SWebb Scales 	struct CommandList *c;
765725163bd5SWebb Scales 	int failcount = 0;
7658a0c12413SStephen M. Cameron 
7659080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7660f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7661f2405db8SDon Brace 		c = h->cmd_pool + i;
7662281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7663281a7fd0SWebb Scales 		if (refcount > 1) {
766425163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
76655a3d16f5SStephen M. Cameron 			finish_cmd(c);
7666433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
766725163bd5SWebb Scales 			failcount++;
7668a0c12413SStephen M. Cameron 		}
7669281a7fd0SWebb Scales 		cmd_free(h, c);
7670281a7fd0SWebb Scales 	}
767125163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
767225163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7673a0c12413SStephen M. Cameron }
7674a0c12413SStephen M. Cameron 
7675094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7676094963daSStephen M. Cameron {
7677c8ed0010SRusty Russell 	int cpu;
7678094963daSStephen M. Cameron 
7679c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7680094963daSStephen M. Cameron 		u32 *lockup_detected;
7681094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7682094963daSStephen M. Cameron 		*lockup_detected = value;
7683094963daSStephen M. Cameron 	}
7684094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7685094963daSStephen M. Cameron }
7686094963daSStephen M. Cameron 
7687a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7688a0c12413SStephen M. Cameron {
7689a0c12413SStephen M. Cameron 	unsigned long flags;
7690094963daSStephen M. Cameron 	u32 lockup_detected;
7691a0c12413SStephen M. Cameron 
7692a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7693a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7694094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7695094963daSStephen M. Cameron 	if (!lockup_detected) {
7696094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7697094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
769825163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
769925163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7700094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7701094963daSStephen M. Cameron 	}
7702094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7703a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
770425163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
770525163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7706a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7707f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7708a0c12413SStephen M. Cameron }
7709a0c12413SStephen M. Cameron 
771025163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7711a0c12413SStephen M. Cameron {
7712a0c12413SStephen M. Cameron 	u64 now;
7713a0c12413SStephen M. Cameron 	u32 heartbeat;
7714a0c12413SStephen M. Cameron 	unsigned long flags;
7715a0c12413SStephen M. Cameron 
7716a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7717a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7718a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7719e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
772025163bd5SWebb Scales 		return false;
7721a0c12413SStephen M. Cameron 
7722a0c12413SStephen M. Cameron 	/*
7723a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7724a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7725a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7726a0c12413SStephen M. Cameron 	 */
7727a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7728e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
772925163bd5SWebb Scales 		return false;
7730a0c12413SStephen M. Cameron 
7731a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7732a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7733a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7734a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7735a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7736a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
773725163bd5SWebb Scales 		return true;
7738a0c12413SStephen M. Cameron 	}
7739a0c12413SStephen M. Cameron 
7740a0c12413SStephen M. Cameron 	/* We're ok. */
7741a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7742a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
774325163bd5SWebb Scales 	return false;
7744a0c12413SStephen M. Cameron }
7745a0c12413SStephen M. Cameron 
77469846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
774776438d08SStephen M. Cameron {
774876438d08SStephen M. Cameron 	int i;
774976438d08SStephen M. Cameron 	char *event_type;
775076438d08SStephen M. Cameron 
7751e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
7752e4aa3e6aSStephen Cameron 		return;
7753e4aa3e6aSStephen Cameron 
775476438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
77551f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
77561f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
775776438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
775876438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
775976438d08SStephen M. Cameron 
776076438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
776176438d08SStephen M. Cameron 			event_type = "state change";
776276438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
776376438d08SStephen M. Cameron 			event_type = "configuration change";
776476438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
776576438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
776676438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
776776438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
776823100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
776976438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
777076438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
777176438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
777276438d08SStephen M. Cameron 			h->events, event_type);
777376438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
777476438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
777576438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
777676438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
777776438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
777876438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
777976438d08SStephen M. Cameron 	} else {
778076438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
778176438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
778276438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
778376438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
778476438d08SStephen M. Cameron #if 0
778576438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
778676438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
778776438d08SStephen M. Cameron #endif
778876438d08SStephen M. Cameron 	}
77899846590eSStephen M. Cameron 	return;
779076438d08SStephen M. Cameron }
779176438d08SStephen M. Cameron 
779276438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
779376438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
7794e863d68eSScott Teel  * we should rescan the controller for devices.
7795e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
779676438d08SStephen M. Cameron  */
77979846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
779876438d08SStephen M. Cameron {
779976438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
78009846590eSStephen M. Cameron 		return 0;
780176438d08SStephen M. Cameron 
780276438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
78039846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
78049846590eSStephen M. Cameron }
780576438d08SStephen M. Cameron 
780676438d08SStephen M. Cameron /*
78079846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
780876438d08SStephen M. Cameron  */
78099846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
78109846590eSStephen M. Cameron {
78119846590eSStephen M. Cameron 	unsigned long flags;
78129846590eSStephen M. Cameron 	struct offline_device_entry *d;
78139846590eSStephen M. Cameron 	struct list_head *this, *tmp;
78149846590eSStephen M. Cameron 
78159846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
78169846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
78179846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
78189846590eSStephen M. Cameron 				offline_list);
78199846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
7820d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
7821d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
7822d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
7823d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
78249846590eSStephen M. Cameron 			return 1;
7825d1fea47cSStephen M. Cameron 		}
78269846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
782776438d08SStephen M. Cameron 	}
78289846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
78299846590eSStephen M. Cameron 	return 0;
78309846590eSStephen M. Cameron }
78319846590eSStephen M. Cameron 
78326636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
7833a0c12413SStephen M. Cameron {
7834a0c12413SStephen M. Cameron 	unsigned long flags;
78358a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
78366636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
78376636e7f4SDon Brace 
78386636e7f4SDon Brace 
78396636e7f4SDon Brace 	if (h->remove_in_progress)
78408a98db73SStephen M. Cameron 		return;
78419846590eSStephen M. Cameron 
78429846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
78439846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
78449846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
78459846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
78469846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
78479846590eSStephen M. Cameron 	}
78486636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
78496636e7f4SDon Brace 	if (!h->remove_in_progress)
78506636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
78516636e7f4SDon Brace 				h->heartbeat_sample_interval);
78526636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
78536636e7f4SDon Brace }
78546636e7f4SDon Brace 
78556636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
78566636e7f4SDon Brace {
78576636e7f4SDon Brace 	unsigned long flags;
78586636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
78596636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
78606636e7f4SDon Brace 
78616636e7f4SDon Brace 	detect_controller_lockup(h);
78626636e7f4SDon Brace 	if (lockup_detected(h))
78636636e7f4SDon Brace 		return;
78649846590eSStephen M. Cameron 
78658a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
78666636e7f4SDon Brace 	if (!h->remove_in_progress)
78678a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
78688a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
78698a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7870a0c12413SStephen M. Cameron }
7871a0c12413SStephen M. Cameron 
78726636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
78736636e7f4SDon Brace 						char *name)
78746636e7f4SDon Brace {
78756636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
78766636e7f4SDon Brace 
7877397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
78786636e7f4SDon Brace 	if (!wq)
78796636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
78806636e7f4SDon Brace 
78816636e7f4SDon Brace 	return wq;
78826636e7f4SDon Brace }
78836636e7f4SDon Brace 
78846f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
78854c2a8c40SStephen M. Cameron {
78864c2a8c40SStephen M. Cameron 	int dac, rc;
78874c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
788864670ac8SStephen M. Cameron 	int try_soft_reset = 0;
788964670ac8SStephen M. Cameron 	unsigned long flags;
78906b6c1cd7STomas Henzl 	u32 board_id;
78914c2a8c40SStephen M. Cameron 
78924c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
78934c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
78944c2a8c40SStephen M. Cameron 
78956b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
78966b6c1cd7STomas Henzl 	if (rc < 0) {
78976b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
78986b6c1cd7STomas Henzl 		return rc;
78996b6c1cd7STomas Henzl 	}
79006b6c1cd7STomas Henzl 
79016b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
790264670ac8SStephen M. Cameron 	if (rc) {
790364670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
79044c2a8c40SStephen M. Cameron 			return rc;
790564670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
790664670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
790764670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
790864670ac8SStephen M. Cameron 		 * point that it can accept a command.
790964670ac8SStephen M. Cameron 		 */
791064670ac8SStephen M. Cameron 		try_soft_reset = 1;
791164670ac8SStephen M. Cameron 		rc = 0;
791264670ac8SStephen M. Cameron 	}
791364670ac8SStephen M. Cameron 
791464670ac8SStephen M. Cameron reinit_after_soft_reset:
79154c2a8c40SStephen M. Cameron 
7916303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
7917303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
7918303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
7919303932fdSDon Brace 	 */
7920303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
7921edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
7922105a3dbcSRobert Elliott 	if (!h) {
7923105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
7924ecd9aad4SStephen M. Cameron 		return -ENOMEM;
7925105a3dbcSRobert Elliott 	}
7926edd16368SStephen M. Cameron 
792755c06c71SStephen M. Cameron 	h->pdev = pdev;
7928105a3dbcSRobert Elliott 
7929a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
79309846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
79316eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
79329846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
79336eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
793434f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
79359b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
7936094963daSStephen M. Cameron 
7937094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
7938094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
79392a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
7940105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
79412a5ac326SStephen M. Cameron 		rc = -ENOMEM;
79422efa5929SRobert Elliott 		goto clean1;	/* aer/h */
79432a5ac326SStephen M. Cameron 	}
7944094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
7945094963daSStephen M. Cameron 
794655c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
7947105a3dbcSRobert Elliott 	if (rc)
79482946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
7949edd16368SStephen M. Cameron 
79502946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
79512946e82bSRobert Elliott 	 * interrupt_mode h->intr */
79522946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
79532946e82bSRobert Elliott 	if (rc)
79542946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
79552946e82bSRobert Elliott 
79562946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
7957edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
7958edd16368SStephen M. Cameron 	number_of_controllers++;
7959edd16368SStephen M. Cameron 
7960edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
7961ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
7962ecd9aad4SStephen M. Cameron 	if (rc == 0) {
7963edd16368SStephen M. Cameron 		dac = 1;
7964ecd9aad4SStephen M. Cameron 	} else {
7965ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7966ecd9aad4SStephen M. Cameron 		if (rc == 0) {
7967edd16368SStephen M. Cameron 			dac = 0;
7968ecd9aad4SStephen M. Cameron 		} else {
7969edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
79702946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
7971edd16368SStephen M. Cameron 		}
7972ecd9aad4SStephen M. Cameron 	}
7973edd16368SStephen M. Cameron 
7974edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
7975edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
797610f66018SStephen M. Cameron 
7977105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
7978105a3dbcSRobert Elliott 	if (rc)
79792946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
7980d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
79818947fd10SRobert Elliott 	if (rc)
79822946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
7983105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
7984105a3dbcSRobert Elliott 	if (rc)
79852946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
7986a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
79879b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
7988d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
7989d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
7990a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
7991edd16368SStephen M. Cameron 
7992edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
79939a41338eSStephen M. Cameron 	h->ndevices = 0;
7994316b221aSStephen M. Cameron 	h->hba_mode_enabled = 0;
79952946e82bSRobert Elliott 
79969a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
7997105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
7998105a3dbcSRobert Elliott 	if (rc)
79992946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
80002946e82bSRobert Elliott 
80012946e82bSRobert Elliott 	/* hook into SCSI subsystem */
80022946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
80032946e82bSRobert Elliott 	if (rc)
80042946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
80052efa5929SRobert Elliott 
80062efa5929SRobert Elliott 	/* create the resubmit workqueue */
80072efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
80082efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
80092efa5929SRobert Elliott 		rc = -ENOMEM;
80102efa5929SRobert Elliott 		goto clean7;
80112efa5929SRobert Elliott 	}
80122efa5929SRobert Elliott 
80132efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
80142efa5929SRobert Elliott 	if (!h->resubmit_wq) {
80152efa5929SRobert Elliott 		rc = -ENOMEM;
80162efa5929SRobert Elliott 		goto clean7;	/* aer/h */
80172efa5929SRobert Elliott 	}
801864670ac8SStephen M. Cameron 
8019105a3dbcSRobert Elliott 	/*
8020105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
802164670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
802264670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
802364670ac8SStephen M. Cameron 	 */
802464670ac8SStephen M. Cameron 	if (try_soft_reset) {
802564670ac8SStephen M. Cameron 
802664670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
802764670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
802864670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
802964670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
803064670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
803164670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
803264670ac8SStephen M. Cameron 		 */
803364670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
803464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
803564670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8036ec501a18SRobert Elliott 		hpsa_free_irqs(h);
80379ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
803864670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
803964670ac8SStephen M. Cameron 		if (rc) {
80409ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
80419ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8042d498757cSRobert Elliott 			/*
8043b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8044b2ef480cSRobert Elliott 			 * again. Instead, do its work
8045b2ef480cSRobert Elliott 			 */
8046b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8047b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8048b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8049b2ef480cSRobert Elliott 			/*
8050b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8051b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8052d498757cSRobert Elliott 			 */
8053d498757cSRobert Elliott 			goto clean3;
805464670ac8SStephen M. Cameron 		}
805564670ac8SStephen M. Cameron 
805664670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
805764670ac8SStephen M. Cameron 		if (rc)
805864670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
80592946e82bSRobert Elliott 			goto clean9;
806064670ac8SStephen M. Cameron 
806164670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
806264670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
806364670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
806464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
806564670ac8SStephen M. Cameron 		msleep(10000);
806664670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
806764670ac8SStephen M. Cameron 
806864670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
806964670ac8SStephen M. Cameron 		if (rc)
807064670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
807164670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
807264670ac8SStephen M. Cameron 
807364670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
807464670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
807564670ac8SStephen M. Cameron 		 * all over again.
807664670ac8SStephen M. Cameron 		 */
807764670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
807864670ac8SStephen M. Cameron 		try_soft_reset = 0;
807964670ac8SStephen M. Cameron 		if (rc)
8080b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
808164670ac8SStephen M. Cameron 			return -ENODEV;
808264670ac8SStephen M. Cameron 
808364670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
808464670ac8SStephen M. Cameron 	}
8085edd16368SStephen M. Cameron 
8086da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8087da0697bdSScott Teel 	h->acciopath_status = 1;
8088da0697bdSScott Teel 
8089e863d68eSScott Teel 
8090edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8091edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8092edd16368SStephen M. Cameron 
8093339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
80948a98db73SStephen M. Cameron 
80958a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
80968a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
80978a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
80988a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
80998a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81006636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
81016636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81026636e7f4SDon Brace 				h->heartbeat_sample_interval);
810388bf6d62SStephen M. Cameron 	return 0;
8104edd16368SStephen M. Cameron 
81052946e82bSRobert Elliott clean9: /* wq, sh, perf, sg, cmd, irq, shost, pci, lu, aer/h */
8106105a3dbcSRobert Elliott 	kfree(h->hba_inquiry_data);
81072946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8108105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8109105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8110105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
811133a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
81122946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
81132e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
81142946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8115ec501a18SRobert Elliott 	hpsa_free_irqs(h);
81162946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
81172946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
81182946e82bSRobert Elliott 	h->scsi_host = NULL;
81192946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8120195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
81212946e82bSRobert Elliott clean2: /* lu, aer/h */
8122105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8123094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8124105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8125105a3dbcSRobert Elliott 	}
8126105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8127105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8128105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8129105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8130105a3dbcSRobert Elliott 	}
8131105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8132105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8133105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8134105a3dbcSRobert Elliott 	}
8135edd16368SStephen M. Cameron 	kfree(h);
8136ecd9aad4SStephen M. Cameron 	return rc;
8137edd16368SStephen M. Cameron }
8138edd16368SStephen M. Cameron 
8139edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8140edd16368SStephen M. Cameron {
8141edd16368SStephen M. Cameron 	char *flush_buf;
8142edd16368SStephen M. Cameron 	struct CommandList *c;
814325163bd5SWebb Scales 	int rc;
8144702890e3SStephen M. Cameron 
8145094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8146702890e3SStephen M. Cameron 		return;
8147edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8148edd16368SStephen M. Cameron 	if (!flush_buf)
8149edd16368SStephen M. Cameron 		return;
8150edd16368SStephen M. Cameron 
815145fcb86eSStephen Cameron 	c = cmd_alloc(h);
8152bf43caf3SRobert Elliott 
8153a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8154a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8155a2dac136SStephen M. Cameron 		goto out;
8156a2dac136SStephen M. Cameron 	}
815725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
815825163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
815925163bd5SWebb Scales 	if (rc)
816025163bd5SWebb Scales 		goto out;
8161edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8162a2dac136SStephen M. Cameron out:
8163edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8164edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
816545fcb86eSStephen Cameron 	cmd_free(h, c);
8166edd16368SStephen M. Cameron 	kfree(flush_buf);
8167edd16368SStephen M. Cameron }
8168edd16368SStephen M. Cameron 
8169edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8170edd16368SStephen M. Cameron {
8171edd16368SStephen M. Cameron 	struct ctlr_info *h;
8172edd16368SStephen M. Cameron 
8173edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8174edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8175edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8176edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8177edd16368SStephen M. Cameron 	 */
8178edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8179edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8180105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8181cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8182edd16368SStephen M. Cameron }
8183edd16368SStephen M. Cameron 
81846f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
818555e14e76SStephen M. Cameron {
818655e14e76SStephen M. Cameron 	int i;
818755e14e76SStephen M. Cameron 
8188105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
818955e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8190105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8191105a3dbcSRobert Elliott 	}
819255e14e76SStephen M. Cameron }
819355e14e76SStephen M. Cameron 
81946f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8195edd16368SStephen M. Cameron {
8196edd16368SStephen M. Cameron 	struct ctlr_info *h;
81978a98db73SStephen M. Cameron 	unsigned long flags;
8198edd16368SStephen M. Cameron 
8199edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8200edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8201edd16368SStephen M. Cameron 		return;
8202edd16368SStephen M. Cameron 	}
8203edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
82048a98db73SStephen M. Cameron 
82058a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
82068a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
82078a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
82088a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
82096636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
82106636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
82116636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
82126636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8213cc64c817SRobert Elliott 
8214105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8215195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8216edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8217cc64c817SRobert Elliott 
8218105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8219105a3dbcSRobert Elliott 
82202946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
82212946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
82222946e82bSRobert Elliott 	if (h->scsi_host)
82232946e82bSRobert Elliott 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
82242946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8225105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8226105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
82271fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
8228105a3dbcSRobert Elliott 
8229105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8230195f2c65SRobert Elliott 
82312946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
82322946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
82332946e82bSRobert Elliott 
8234195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
82352946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8236195f2c65SRobert Elliott 
8237105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8238105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8239105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8240105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8241edd16368SStephen M. Cameron }
8242edd16368SStephen M. Cameron 
8243edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8244edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8245edd16368SStephen M. Cameron {
8246edd16368SStephen M. Cameron 	return -ENOSYS;
8247edd16368SStephen M. Cameron }
8248edd16368SStephen M. Cameron 
8249edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8250edd16368SStephen M. Cameron {
8251edd16368SStephen M. Cameron 	return -ENOSYS;
8252edd16368SStephen M. Cameron }
8253edd16368SStephen M. Cameron 
8254edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8255f79cfec6SStephen M. Cameron 	.name = HPSA,
8256edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
82576f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8258edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8259edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8260edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8261edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8262edd16368SStephen M. Cameron };
8263edd16368SStephen M. Cameron 
8264303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8265303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8266303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8267303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8268303932fdSDon Brace  * byte increments) which the controller uses to fetch
8269303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8270303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8271303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8272303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8273303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8274303932fdSDon Brace  * bits of the command address.
8275303932fdSDon Brace  */
8276303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
82772b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8278303932fdSDon Brace {
8279303932fdSDon Brace 	int i, j, b, size;
8280303932fdSDon Brace 
8281303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8282303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8283303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8284e1f7de0cSMatt Gates 		size = i + min_blocks;
8285303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8286303932fdSDon Brace 		/* Find the bucket that is just big enough */
8287e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8288303932fdSDon Brace 			if (bucket[j] >= size) {
8289303932fdSDon Brace 				b = j;
8290303932fdSDon Brace 				break;
8291303932fdSDon Brace 			}
8292303932fdSDon Brace 		}
8293303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8294303932fdSDon Brace 		bucket_map[i] = b;
8295303932fdSDon Brace 	}
8296303932fdSDon Brace }
8297303932fdSDon Brace 
8298105a3dbcSRobert Elliott /*
8299105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8300105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8301105a3dbcSRobert Elliott  */
8302c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8303303932fdSDon Brace {
83046c311b57SStephen M. Cameron 	int i;
83056c311b57SStephen M. Cameron 	unsigned long register_value;
8306e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8307e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8308e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8309b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8310b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8311e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8312def342bdSStephen M. Cameron 
8313def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8314def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8315def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8316def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8317def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8318def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8319def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8320def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8321def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8322def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8323d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8324def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8325def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8326def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8327def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8328def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8329def342bdSStephen M. Cameron 	 */
8330d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8331b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8332b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8333b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8334b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8335b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8336b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8337b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8338b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8339b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8340b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8341d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8342303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8343303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8344303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8345303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8346303932fdSDon Brace 	 */
8347303932fdSDon Brace 
8348b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8349b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8350b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8351b3a52e79SStephen M. Cameron 	 */
8352b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8353b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8354b3a52e79SStephen M. Cameron 
8355303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8356072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8357072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8358303932fdSDon Brace 
8359d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8360d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8361e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8362303932fdSDon Brace 	for (i = 0; i < 8; i++)
8363303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8364303932fdSDon Brace 
8365303932fdSDon Brace 	/* size of controller ring buffer */
8366303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8367254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8368303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8369303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8370254f796bSMatt Gates 
8371254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8372254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8373072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8374254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8375254f796bSMatt Gates 	}
8376254f796bSMatt Gates 
8377b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8378e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8379e1f7de0cSMatt Gates 	/*
8380e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8381e1f7de0cSMatt Gates 	 */
8382e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8383e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8384e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8385e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8386c349775eSScott Teel 	} else {
8387c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8388c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8389c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8390c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8391c349775eSScott Teel 		}
8392e1f7de0cSMatt Gates 	}
8393303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8394c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8395c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8396c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8397c706a795SRobert Elliott 		return -ENODEV;
8398c706a795SRobert Elliott 	}
8399303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8400303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8401050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8402050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8403c706a795SRobert Elliott 		return -ENODEV;
8404303932fdSDon Brace 	}
8405960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8406e1f7de0cSMatt Gates 	h->access = access;
8407e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8408e1f7de0cSMatt Gates 
8409b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8410b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8411c706a795SRobert Elliott 		return 0;
8412e1f7de0cSMatt Gates 
8413b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8414e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8415e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8416e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8417e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8418e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8419e1f7de0cSMatt Gates 		}
8420283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8421283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8422e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8423e1f7de0cSMatt Gates 
8424e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8425072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8426072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8427072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8428072b0518SStephen M. Cameron 				h->reply_queue_size);
8429e1f7de0cSMatt Gates 
8430e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8431e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8432e1f7de0cSMatt Gates 		 */
8433e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8434e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8435e1f7de0cSMatt Gates 
8436e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8437e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8438e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8439e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8440e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
84412b08b3e9SDon Brace 			cp->host_context_flags =
84422b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8443e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8444e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
844550a0decfSStephen M. Cameron 			cp->tag =
8446f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
844750a0decfSStephen M. Cameron 			cp->host_addr =
844850a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8449e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8450e1f7de0cSMatt Gates 		}
8451b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8452b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8453b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8454b9af4937SStephen M. Cameron 		int rc;
8455b9af4937SStephen M. Cameron 
8456b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8457b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8458b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8459b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8460b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8461b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8462b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8463b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8464b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8465b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8466b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8467b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8468b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8469b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8470b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8471b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8472b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8473b9af4937SStephen M. Cameron 	}
8474b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8475c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8476c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8477c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8478c706a795SRobert Elliott 		return -ENODEV;
8479c706a795SRobert Elliott 	}
8480c706a795SRobert Elliott 	return 0;
8481e1f7de0cSMatt Gates }
8482e1f7de0cSMatt Gates 
84831fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
84841fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
84851fb7c98aSRobert Elliott {
8486105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
84871fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
84881fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
84891fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
84901fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8491105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8492105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8493105a3dbcSRobert Elliott 	}
84941fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8495105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
84961fb7c98aSRobert Elliott }
84971fb7c98aSRobert Elliott 
8498d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8499d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8500e1f7de0cSMatt Gates {
8501283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8502283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8503283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8504283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8505283b4a9bSStephen M. Cameron 
8506e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8507e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8508e1f7de0cSMatt Gates 	 * hardware.
8509e1f7de0cSMatt Gates 	 */
8510e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8511e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8512e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8513e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8514e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8515e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8516e1f7de0cSMatt Gates 
8517e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8518283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8519e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8520e1f7de0cSMatt Gates 
8521e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8522e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8523e1f7de0cSMatt Gates 		goto clean_up;
8524e1f7de0cSMatt Gates 
8525e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8526e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8527e1f7de0cSMatt Gates 	return 0;
8528e1f7de0cSMatt Gates 
8529e1f7de0cSMatt Gates clean_up:
85301fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
85312dd02d74SRobert Elliott 	return -ENOMEM;
85326c311b57SStephen M. Cameron }
85336c311b57SStephen M. Cameron 
85341fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
85351fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
85361fb7c98aSRobert Elliott {
8537d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8538d9a729f3SWebb Scales 
8539105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
85401fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
85411fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
85421fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
85431fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8544105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8545105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8546105a3dbcSRobert Elliott 	}
85471fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8548105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
85491fb7c98aSRobert Elliott }
85501fb7c98aSRobert Elliott 
8551d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8552d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8553aca9012aSStephen M. Cameron {
8554d9a729f3SWebb Scales 	int rc;
8555d9a729f3SWebb Scales 
8556aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8557aca9012aSStephen M. Cameron 
8558aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8559aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8560aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8561aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8562aca9012aSStephen M. Cameron 
8563aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8564aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8565aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8566aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8567aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8568aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8569aca9012aSStephen M. Cameron 
8570aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8571aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8572aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8573aca9012aSStephen M. Cameron 
8574aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8575d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8576d9a729f3SWebb Scales 		rc = -ENOMEM;
8577d9a729f3SWebb Scales 		goto clean_up;
8578d9a729f3SWebb Scales 	}
8579d9a729f3SWebb Scales 
8580d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8581d9a729f3SWebb Scales 	if (rc)
8582aca9012aSStephen M. Cameron 		goto clean_up;
8583aca9012aSStephen M. Cameron 
8584aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8585aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8586aca9012aSStephen M. Cameron 	return 0;
8587aca9012aSStephen M. Cameron 
8588aca9012aSStephen M. Cameron clean_up:
85891fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8590d9a729f3SWebb Scales 	return rc;
8591aca9012aSStephen M. Cameron }
8592aca9012aSStephen M. Cameron 
8593105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8594105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8595105a3dbcSRobert Elliott {
8596105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8597105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8598105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8599105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8600105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8601105a3dbcSRobert Elliott }
8602105a3dbcSRobert Elliott 
8603105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8604105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8605105a3dbcSRobert Elliott  */
8606105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
86076c311b57SStephen M. Cameron {
86086c311b57SStephen M. Cameron 	u32 trans_support;
8609e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8610e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8611105a3dbcSRobert Elliott 	int i, rc;
86126c311b57SStephen M. Cameron 
861302ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8614105a3dbcSRobert Elliott 		return 0;
861502ec19c8SStephen M. Cameron 
861667c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
861767c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8618105a3dbcSRobert Elliott 		return 0;
861967c99a72Sscameron@beardog.cce.hp.com 
8620e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8621e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8622e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
8623e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
8624105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
8625105a3dbcSRobert Elliott 		if (rc)
8626105a3dbcSRobert Elliott 			return rc;
8627105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8628aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
8629aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
8630105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
8631105a3dbcSRobert Elliott 		if (rc)
8632105a3dbcSRobert Elliott 			return rc;
8633e1f7de0cSMatt Gates 	}
8634e1f7de0cSMatt Gates 
8635eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
8636cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
86376c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
8638072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
86396c311b57SStephen M. Cameron 
8640254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8641072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
8642072b0518SStephen M. Cameron 						h->reply_queue_size,
8643072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
8644105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
8645105a3dbcSRobert Elliott 			rc = -ENOMEM;
8646105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
8647105a3dbcSRobert Elliott 		}
8648254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
8649254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
8650254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
8651254f796bSMatt Gates 	}
8652254f796bSMatt Gates 
86536c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
8654d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
86556c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8656105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
8657105a3dbcSRobert Elliott 		rc = -ENOMEM;
8658105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
8659105a3dbcSRobert Elliott 	}
86606c311b57SStephen M. Cameron 
8661105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
8662105a3dbcSRobert Elliott 	if (rc)
8663105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
8664105a3dbcSRobert Elliott 	return 0;
8665303932fdSDon Brace 
8666105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
8667303932fdSDon Brace 	kfree(h->blockFetchTable);
8668105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8669105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
8670105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8671105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8672105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8673105a3dbcSRobert Elliott 	return rc;
8674303932fdSDon Brace }
8675303932fdSDon Brace 
867623100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
867776438d08SStephen M. Cameron {
867823100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
867923100dd9SStephen M. Cameron }
868023100dd9SStephen M. Cameron 
868123100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
868223100dd9SStephen M. Cameron {
868323100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
8684f2405db8SDon Brace 	int i, accel_cmds_out;
8685281a7fd0SWebb Scales 	int refcount;
868676438d08SStephen M. Cameron 
8687f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
868823100dd9SStephen M. Cameron 		accel_cmds_out = 0;
8689f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
8690f2405db8SDon Brace 			c = h->cmd_pool + i;
8691281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
8692281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
869323100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
8694281a7fd0SWebb Scales 			cmd_free(h, c);
8695f2405db8SDon Brace 		}
869623100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
869776438d08SStephen M. Cameron 			break;
869876438d08SStephen M. Cameron 		msleep(100);
869976438d08SStephen M. Cameron 	} while (1);
870076438d08SStephen M. Cameron }
870176438d08SStephen M. Cameron 
8702edd16368SStephen M. Cameron /*
8703edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
8704edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
8705edd16368SStephen M. Cameron  */
8706edd16368SStephen M. Cameron static int __init hpsa_init(void)
8707edd16368SStephen M. Cameron {
870831468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
8709edd16368SStephen M. Cameron }
8710edd16368SStephen M. Cameron 
8711edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
8712edd16368SStephen M. Cameron {
8713edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
8714edd16368SStephen M. Cameron }
8715edd16368SStephen M. Cameron 
8716e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
8717e1f7de0cSMatt Gates {
8718e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
8719dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
8720dd0e19f3SScott Teel 
8721dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
8722dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
8723dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
8724dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
8725dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
8726dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
8727dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
8728dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
8729dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
8730dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
8731dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
8732dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
8733dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
8734dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
8735dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
8736dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
8737dd0e19f3SScott Teel 
8738dd0e19f3SScott Teel #undef VERIFY_OFFSET
8739dd0e19f3SScott Teel 
8740dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
8741b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
8742b66cc250SMike Miller 
8743b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
8744b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
8745b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
8746b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
8747b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
8748b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
8749b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
8750b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
8751b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
8752b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
8753b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
8754b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
8755b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
8756b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
8757b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
8758b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
8759b66cc250SMike Miller 
8760b66cc250SMike Miller #undef VERIFY_OFFSET
8761b66cc250SMike Miller 
8762b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
8763e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
8764e1f7de0cSMatt Gates 
8765e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
8766e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
8767e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
8768e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
8769e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
8770e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
8771e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
8772e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
8773e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
8774e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
8775e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
8776e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
8777e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
8778e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
8779e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
8780e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
8781e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
8782e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
8783e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
8784e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
8785e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
8786e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
878750a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
8788e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
8789e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
8790e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
8791e1f7de0cSMatt Gates #undef VERIFY_OFFSET
8792e1f7de0cSMatt Gates }
8793e1f7de0cSMatt Gates 
8794edd16368SStephen M. Cameron module_init(hpsa_init);
8795edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
8796