xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 7c59a0d46125d8c47c840e874d2cc9dd082afdf7)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron 
19edd16368SStephen M. Cameron #include <linux/module.h>
20edd16368SStephen M. Cameron #include <linux/interrupt.h>
21edd16368SStephen M. Cameron #include <linux/types.h>
22edd16368SStephen M. Cameron #include <linux/pci.h>
23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
24edd16368SStephen M. Cameron #include <linux/kernel.h>
25edd16368SStephen M. Cameron #include <linux/slab.h>
26edd16368SStephen M. Cameron #include <linux/delay.h>
27edd16368SStephen M. Cameron #include <linux/fs.h>
28edd16368SStephen M. Cameron #include <linux/timer.h>
29edd16368SStephen M. Cameron #include <linux/init.h>
30edd16368SStephen M. Cameron #include <linux/spinlock.h>
31edd16368SStephen M. Cameron #include <linux/compat.h>
32edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
33edd16368SStephen M. Cameron #include <linux/uaccess.h>
34edd16368SStephen M. Cameron #include <linux/io.h>
35edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
36edd16368SStephen M. Cameron #include <linux/completion.h>
37edd16368SStephen M. Cameron #include <linux/moduleparam.h>
38edd16368SStephen M. Cameron #include <scsi/scsi.h>
39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
439437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4473153fe5SWebb Scales #include <scsi/scsi_dbg.h>
45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
46edd16368SStephen M. Cameron #include <linux/string.h>
47edd16368SStephen M. Cameron #include <linux/bitmap.h>
4860063497SArun Sharma #include <linux/atomic.h>
49a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5042a91641SDon Brace #include <linux/percpu-defs.h>
51094963daSStephen M. Cameron #include <linux/percpu.h>
522b08b3e9SDon Brace #include <asm/unaligned.h>
53283b4a9bSStephen M. Cameron #include <asm/div64.h>
54edd16368SStephen M. Cameron #include "hpsa_cmd.h"
55edd16368SStephen M. Cameron #include "hpsa.h"
56edd16368SStephen M. Cameron 
57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
60f79cfec6SStephen M. Cameron #define HPSA "hpsa"
61edd16368SStephen M. Cameron 
62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
68edd16368SStephen M. Cameron 
69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
75edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
78edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
79edd16368SStephen M. Cameron 
80edd16368SStephen M. Cameron static int hpsa_allow_any;
81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
83edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8402ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8702ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
88edd16368SStephen M. Cameron 
89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
96163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
97163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
98f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1223b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
131fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
132cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
133cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
134cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
135cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1408e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
142edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
143edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
144edd16368SStephen M. Cameron 	{0,}
145edd16368SStephen M. Cameron };
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
148edd16368SStephen M. Cameron 
149edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
150edd16368SStephen M. Cameron  *  product = Marketing Name for the board
151edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
152edd16368SStephen M. Cameron  */
153edd16368SStephen M. Cameron static struct board_type products[] = {
154edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
157edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
158edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
159163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
160163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1617d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
162fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
163fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
164fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
165fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
166fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
167fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
168fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1741fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1751fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
180c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
18127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1913b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1923b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
194fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
195cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
196cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
197cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
198cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
199cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2008e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2018e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2028e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2038e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2048e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
205edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
206edd16368SStephen M. Cameron };
207edd16368SStephen M. Cameron 
208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
212edd16368SStephen M. Cameron static int number_of_controllers;
213edd16368SStephen M. Cameron 
21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
217edd16368SStephen M. Cameron 
218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
22042a91641SDon Brace 	void __user *arg);
221edd16368SStephen M. Cameron #endif
222edd16368SStephen M. Cameron 
223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22773153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
229b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
230edd16368SStephen M. Cameron 	int cmd_type);
2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
233b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
234edd16368SStephen M. Cameron 
235f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
236a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
237a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
238a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2397c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
240edd16368SStephen M. Cameron 
241edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
24275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
243edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
24441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
245edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
246edd16368SStephen M. Cameron 
2478aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
248edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
249edd16368SStephen M. Cameron 	struct CommandList *c);
250edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
251edd16368SStephen M. Cameron 	struct CommandList *c);
252303932fdSDon Brace /* performant mode helper functions */
253303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2542b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
255105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
256105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
257254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2586f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2596f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2601df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2616f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2621df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2636f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2646f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2656f039790SGreg Kroah-Hartman 				     int wait_for_ready);
26675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
267c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
268fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
269fe5389c8SStephen M. Cameron #define BOARD_READY 1
27023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
27176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
272c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
273c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
27403383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
275080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
27625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
27725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
278c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
27934592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
280edd16368SStephen M. Cameron 
281edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
282edd16368SStephen M. Cameron {
283edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
284edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
285edd16368SStephen M. Cameron }
286edd16368SStephen M. Cameron 
287a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
288a23513e8SStephen M. Cameron {
289a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
290a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
291a23513e8SStephen M. Cameron }
292a23513e8SStephen M. Cameron 
293a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
294a58e7e53SWebb Scales {
295a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
296a58e7e53SWebb Scales }
297a58e7e53SWebb Scales 
298d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
299d604f533SWebb Scales {
300d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
301d604f533SWebb Scales }
302d604f533SWebb Scales 
3039437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3049437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3059437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3069437ac43SStephen Cameron {
3079437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3089437ac43SStephen Cameron 	bool rc;
3099437ac43SStephen Cameron 
3109437ac43SStephen Cameron 	*sense_key = -1;
3119437ac43SStephen Cameron 	*asc = -1;
3129437ac43SStephen Cameron 	*ascq = -1;
3139437ac43SStephen Cameron 
3149437ac43SStephen Cameron 	if (sense_data_len < 1)
3159437ac43SStephen Cameron 		return;
3169437ac43SStephen Cameron 
3179437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3189437ac43SStephen Cameron 	if (rc) {
3199437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3209437ac43SStephen Cameron 		*asc = sshdr.asc;
3219437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3229437ac43SStephen Cameron 	}
3239437ac43SStephen Cameron }
3249437ac43SStephen Cameron 
325edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
326edd16368SStephen M. Cameron 	struct CommandList *c)
327edd16368SStephen M. Cameron {
3289437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3299437ac43SStephen Cameron 	int sense_len;
3309437ac43SStephen Cameron 
3319437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3329437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3339437ac43SStephen Cameron 	else
3349437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3359437ac43SStephen Cameron 
3369437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3379437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
33881c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
339edd16368SStephen M. Cameron 		return 0;
340edd16368SStephen M. Cameron 
3419437ac43SStephen Cameron 	switch (asc) {
342edd16368SStephen M. Cameron 	case STATE_CHANGED:
3439437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3442946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3452946e82bSRobert Elliott 			h->devname);
346edd16368SStephen M. Cameron 		break;
347edd16368SStephen M. Cameron 	case LUN_FAILED:
3487f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3492946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
350edd16368SStephen M. Cameron 		break;
351edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3527f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3532946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
354edd16368SStephen M. Cameron 	/*
3554f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3564f4eb9f1SScott Teel 	 * target (array) devices.
357edd16368SStephen M. Cameron 	 */
358edd16368SStephen M. Cameron 		break;
359edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3602946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3612946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3622946e82bSRobert Elliott 			h->devname);
363edd16368SStephen M. Cameron 		break;
364edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3652946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3662946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3672946e82bSRobert Elliott 			h->devname);
368edd16368SStephen M. Cameron 		break;
369edd16368SStephen M. Cameron 	default:
3702946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3712946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3722946e82bSRobert Elliott 			h->devname);
373edd16368SStephen M. Cameron 		break;
374edd16368SStephen M. Cameron 	}
375edd16368SStephen M. Cameron 	return 1;
376edd16368SStephen M. Cameron }
377edd16368SStephen M. Cameron 
378852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
379852af20aSMatt Bondurant {
380852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
381852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
382852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
383852af20aSMatt Bondurant 		return 0;
384852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
385852af20aSMatt Bondurant 	return 1;
386852af20aSMatt Bondurant }
387852af20aSMatt Bondurant 
388e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
389e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
390e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
391e985c58fSStephen Cameron {
392e985c58fSStephen Cameron 	int ld;
393e985c58fSStephen Cameron 	struct ctlr_info *h;
394e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
395e985c58fSStephen Cameron 
396e985c58fSStephen Cameron 	h = shost_to_hba(shost);
397e985c58fSStephen Cameron 	ld = lockup_detected(h);
398e985c58fSStephen Cameron 
399e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
400e985c58fSStephen Cameron }
401e985c58fSStephen Cameron 
402da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
403da0697bdSScott Teel 					 struct device_attribute *attr,
404da0697bdSScott Teel 					 const char *buf, size_t count)
405da0697bdSScott Teel {
406da0697bdSScott Teel 	int status, len;
407da0697bdSScott Teel 	struct ctlr_info *h;
408da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
409da0697bdSScott Teel 	char tmpbuf[10];
410da0697bdSScott Teel 
411da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
412da0697bdSScott Teel 		return -EACCES;
413da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
414da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
415da0697bdSScott Teel 	tmpbuf[len] = '\0';
416da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
417da0697bdSScott Teel 		return -EINVAL;
418da0697bdSScott Teel 	h = shost_to_hba(shost);
419da0697bdSScott Teel 	h->acciopath_status = !!status;
420da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
421da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
422da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
423da0697bdSScott Teel 	return count;
424da0697bdSScott Teel }
425da0697bdSScott Teel 
4262ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4272ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4282ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4292ba8bfc8SStephen M. Cameron {
4302ba8bfc8SStephen M. Cameron 	int debug_level, len;
4312ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4322ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4332ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4342ba8bfc8SStephen M. Cameron 
4352ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4362ba8bfc8SStephen M. Cameron 		return -EACCES;
4372ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4382ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4392ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4402ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4412ba8bfc8SStephen M. Cameron 		return -EINVAL;
4422ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4432ba8bfc8SStephen M. Cameron 		debug_level = 0;
4442ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4452ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4462ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4472ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4482ba8bfc8SStephen M. Cameron 	return count;
4492ba8bfc8SStephen M. Cameron }
4502ba8bfc8SStephen M. Cameron 
451edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
452edd16368SStephen M. Cameron 				 struct device_attribute *attr,
453edd16368SStephen M. Cameron 				 const char *buf, size_t count)
454edd16368SStephen M. Cameron {
455edd16368SStephen M. Cameron 	struct ctlr_info *h;
456edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
457a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
45831468401SMike Miller 	hpsa_scan_start(h->scsi_host);
459edd16368SStephen M. Cameron 	return count;
460edd16368SStephen M. Cameron }
461edd16368SStephen M. Cameron 
462d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
463d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
464d28ce020SStephen M. Cameron {
465d28ce020SStephen M. Cameron 	struct ctlr_info *h;
466d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
467d28ce020SStephen M. Cameron 	unsigned char *fwrev;
468d28ce020SStephen M. Cameron 
469d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
470d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
471d28ce020SStephen M. Cameron 		return 0;
472d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
473d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
474d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
475d28ce020SStephen M. Cameron }
476d28ce020SStephen M. Cameron 
47794a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
47894a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
47994a13649SStephen M. Cameron {
48094a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
48194a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
48294a13649SStephen M. Cameron 
4830cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4840cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
48594a13649SStephen M. Cameron }
48694a13649SStephen M. Cameron 
487745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
488745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
489745a7a25SStephen M. Cameron {
490745a7a25SStephen M. Cameron 	struct ctlr_info *h;
491745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
492745a7a25SStephen M. Cameron 
493745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
494745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
495960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
496745a7a25SStephen M. Cameron 			"performant" : "simple");
497745a7a25SStephen M. Cameron }
498745a7a25SStephen M. Cameron 
499da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
500da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
501da0697bdSScott Teel {
502da0697bdSScott Teel 	struct ctlr_info *h;
503da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
504da0697bdSScott Teel 
505da0697bdSScott Teel 	h = shost_to_hba(shost);
506da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
507da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
508da0697bdSScott Teel }
509da0697bdSScott Teel 
51046380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
511941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
512941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
513941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
514941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
515941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
516941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
517941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
518941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
519941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
520941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
521941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
522941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
523941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5247af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
525941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
526941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5275a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5285a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5295a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5305a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5315a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5325a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
533941b1cdaSStephen M. Cameron };
534941b1cdaSStephen M. Cameron 
53546380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
53646380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5377af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5385a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5395a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5405a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5415a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5425a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5435a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
54446380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
54546380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
54646380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
54746380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
54846380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
54946380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
55046380786SStephen M. Cameron 	 */
55146380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
55246380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
55346380786SStephen M. Cameron };
55446380786SStephen M. Cameron 
5559b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5569b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5579b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5589b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5599b5c48c2SStephen Cameron };
5609b5c48c2SStephen Cameron 
5619b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
562941b1cdaSStephen M. Cameron {
563941b1cdaSStephen M. Cameron 	int i;
564941b1cdaSStephen M. Cameron 
5659b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5669b5c48c2SStephen Cameron 		if (a[i] == board_id)
567941b1cdaSStephen M. Cameron 			return 1;
5689b5c48c2SStephen Cameron 	return 0;
5699b5c48c2SStephen Cameron }
5709b5c48c2SStephen Cameron 
5719b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5729b5c48c2SStephen Cameron {
5739b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5749b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
575941b1cdaSStephen M. Cameron }
576941b1cdaSStephen M. Cameron 
57746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
57846380786SStephen M. Cameron {
5799b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5809b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
58146380786SStephen M. Cameron }
58246380786SStephen M. Cameron 
58346380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
58446380786SStephen M. Cameron {
58546380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
58646380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
58746380786SStephen M. Cameron }
58846380786SStephen M. Cameron 
5899b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5909b5c48c2SStephen Cameron {
5919b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5929b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5939b5c48c2SStephen Cameron }
5949b5c48c2SStephen Cameron 
595941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
596941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
597941b1cdaSStephen M. Cameron {
598941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
599941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
600941b1cdaSStephen M. Cameron 
601941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
60246380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
603941b1cdaSStephen M. Cameron }
604941b1cdaSStephen M. Cameron 
605edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
606edd16368SStephen M. Cameron {
607edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
608edd16368SStephen M. Cameron }
609edd16368SStephen M. Cameron 
610f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
611*7c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
612edd16368SStephen M. Cameron };
6136b80b18fSScott Teel #define HPSA_RAID_0	0
6146b80b18fSScott Teel #define HPSA_RAID_4	1
6156b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6166b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6176b80b18fSScott Teel #define HPSA_RAID_51	4
6186b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6196b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
620*7c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
621*7c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
622edd16368SStephen M. Cameron 
623f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
624f3f01730SKevin Barnett {
625f3f01730SKevin Barnett 	return !device->physical_device;
626f3f01730SKevin Barnett }
627f3f01730SKevin Barnett 
628edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
629edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
630edd16368SStephen M. Cameron {
631edd16368SStephen M. Cameron 	ssize_t l = 0;
63282a72c0aSStephen M. Cameron 	unsigned char rlevel;
633edd16368SStephen M. Cameron 	struct ctlr_info *h;
634edd16368SStephen M. Cameron 	struct scsi_device *sdev;
635edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
636edd16368SStephen M. Cameron 	unsigned long flags;
637edd16368SStephen M. Cameron 
638edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
639edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
640edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
641edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
642edd16368SStephen M. Cameron 	if (!hdev) {
643edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
644edd16368SStephen M. Cameron 		return -ENODEV;
645edd16368SStephen M. Cameron 	}
646edd16368SStephen M. Cameron 
647edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
648f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
649edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
650edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
651edd16368SStephen M. Cameron 		return l;
652edd16368SStephen M. Cameron 	}
653edd16368SStephen M. Cameron 
654edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
655edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
65682a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
657edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
658edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
659edd16368SStephen M. Cameron 	return l;
660edd16368SStephen M. Cameron }
661edd16368SStephen M. Cameron 
662edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
663edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
664edd16368SStephen M. Cameron {
665edd16368SStephen M. Cameron 	struct ctlr_info *h;
666edd16368SStephen M. Cameron 	struct scsi_device *sdev;
667edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
668edd16368SStephen M. Cameron 	unsigned long flags;
669edd16368SStephen M. Cameron 	unsigned char lunid[8];
670edd16368SStephen M. Cameron 
671edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
672edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
673edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
674edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
675edd16368SStephen M. Cameron 	if (!hdev) {
676edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
677edd16368SStephen M. Cameron 		return -ENODEV;
678edd16368SStephen M. Cameron 	}
679edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
680edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
681edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
682edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
683edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
684edd16368SStephen M. Cameron }
685edd16368SStephen M. Cameron 
686edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
687edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
688edd16368SStephen M. Cameron {
689edd16368SStephen M. Cameron 	struct ctlr_info *h;
690edd16368SStephen M. Cameron 	struct scsi_device *sdev;
691edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
692edd16368SStephen M. Cameron 	unsigned long flags;
693edd16368SStephen M. Cameron 	unsigned char sn[16];
694edd16368SStephen M. Cameron 
695edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
696edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
697edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
698edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
699edd16368SStephen M. Cameron 	if (!hdev) {
700edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
701edd16368SStephen M. Cameron 		return -ENODEV;
702edd16368SStephen M. Cameron 	}
703edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
704edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
705edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
706edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
707edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
708edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
709edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
710edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
711edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
712edd16368SStephen M. Cameron }
713edd16368SStephen M. Cameron 
714c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
715c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
716c1988684SScott Teel {
717c1988684SScott Teel 	struct ctlr_info *h;
718c1988684SScott Teel 	struct scsi_device *sdev;
719c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
720c1988684SScott Teel 	unsigned long flags;
721c1988684SScott Teel 	int offload_enabled;
722c1988684SScott Teel 
723c1988684SScott Teel 	sdev = to_scsi_device(dev);
724c1988684SScott Teel 	h = sdev_to_hba(sdev);
725c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
726c1988684SScott Teel 	hdev = sdev->hostdata;
727c1988684SScott Teel 	if (!hdev) {
728c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
729c1988684SScott Teel 		return -ENODEV;
730c1988684SScott Teel 	}
731c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
732c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
733c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
734c1988684SScott Teel }
735c1988684SScott Teel 
7368270b862SJoe Handzik #define MAX_PATHS 8
7378270b862SJoe Handzik #define PATH_STRING_LEN 50
7388270b862SJoe Handzik 
7398270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7408270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7418270b862SJoe Handzik {
7428270b862SJoe Handzik 	struct ctlr_info *h;
7438270b862SJoe Handzik 	struct scsi_device *sdev;
7448270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7458270b862SJoe Handzik 	unsigned long flags;
7468270b862SJoe Handzik 	int i;
7478270b862SJoe Handzik 	int output_len = 0;
7488270b862SJoe Handzik 	u8 box;
7498270b862SJoe Handzik 	u8 bay;
7508270b862SJoe Handzik 	u8 path_map_index = 0;
7518270b862SJoe Handzik 	char *active;
7528270b862SJoe Handzik 	unsigned char phys_connector[2];
7538270b862SJoe Handzik 	unsigned char path[MAX_PATHS][PATH_STRING_LEN];
7548270b862SJoe Handzik 
7558270b862SJoe Handzik 	memset(path, 0, MAX_PATHS * PATH_STRING_LEN);
7568270b862SJoe Handzik 	sdev = to_scsi_device(dev);
7578270b862SJoe Handzik 	h = sdev_to_hba(sdev);
7588270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
7598270b862SJoe Handzik 	hdev = sdev->hostdata;
7608270b862SJoe Handzik 	if (!hdev) {
7618270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
7628270b862SJoe Handzik 		return -ENODEV;
7638270b862SJoe Handzik 	}
7648270b862SJoe Handzik 
7658270b862SJoe Handzik 	bay = hdev->bay;
7668270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
7678270b862SJoe Handzik 		path_map_index = 1<<i;
7688270b862SJoe Handzik 		if (i == hdev->active_path_index)
7698270b862SJoe Handzik 			active = "Active";
7708270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
7718270b862SJoe Handzik 			active = "Inactive";
7728270b862SJoe Handzik 		else
7738270b862SJoe Handzik 			continue;
7748270b862SJoe Handzik 
7758270b862SJoe Handzik 		output_len = snprintf(path[i],
7768270b862SJoe Handzik 				PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ",
7778270b862SJoe Handzik 				h->scsi_host->host_no,
7788270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
7798270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
7808270b862SJoe Handzik 
78166749d0dSScott Teel 		if (hdev->external ||
782f3f01730SKevin Barnett 			hdev->devtype == TYPE_RAID ||
783f3f01730SKevin Barnett 			is_logical_device(hdev)) {
7848270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7858270b862SJoe Handzik 						PATH_STRING_LEN, "%s\n",
7868270b862SJoe Handzik 						active);
7878270b862SJoe Handzik 			continue;
7888270b862SJoe Handzik 		}
7898270b862SJoe Handzik 
7908270b862SJoe Handzik 		box = hdev->box[i];
7918270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
7928270b862SJoe Handzik 			sizeof(phys_connector));
7938270b862SJoe Handzik 		if (phys_connector[0] < '0')
7948270b862SJoe Handzik 			phys_connector[0] = '0';
7958270b862SJoe Handzik 		if (phys_connector[1] < '0')
7968270b862SJoe Handzik 			phys_connector[1] = '0';
7978270b862SJoe Handzik 		if (hdev->phys_connector[i] > 0)
7988270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7998270b862SJoe Handzik 				PATH_STRING_LEN,
8008270b862SJoe Handzik 				"PORT: %.2s ",
8018270b862SJoe Handzik 				phys_connector);
8022a168208SKevin Barnett 		if (hdev->devtype == TYPE_DISK && hdev->expose_device) {
8038270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8048270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8058270b862SJoe Handzik 					PATH_STRING_LEN,
8068270b862SJoe Handzik 					"BAY: %hhu %s\n",
8078270b862SJoe Handzik 					bay, active);
8088270b862SJoe Handzik 			} else {
8098270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8108270b862SJoe Handzik 					PATH_STRING_LEN,
8118270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8128270b862SJoe Handzik 					box, bay, active);
8138270b862SJoe Handzik 			}
8148270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8158270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8168270b862SJoe Handzik 				PATH_STRING_LEN, "BOX: %hhu %s\n",
8178270b862SJoe Handzik 				box, active);
8188270b862SJoe Handzik 		} else
8198270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8208270b862SJoe Handzik 				PATH_STRING_LEN, "%s\n", active);
8218270b862SJoe Handzik 	}
8228270b862SJoe Handzik 
8238270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8248270b862SJoe Handzik 	return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s",
8258270b862SJoe Handzik 		path[0], path[1], path[2], path[3],
8268270b862SJoe Handzik 		path[4], path[5], path[6], path[7]);
8278270b862SJoe Handzik }
8288270b862SJoe Handzik 
8293f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8303f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8313f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8323f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
833c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
834c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8358270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
836da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
837da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
838da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8392ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8402ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8413f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8423f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8433f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8443f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8453f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
8463f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
847941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
848941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
849e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
850e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
8513f5eac3aSStephen M. Cameron 
8523f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
8533f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
8543f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
8553f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
856c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
8578270b862SJoe Handzik 	&dev_attr_path_info,
858e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
8593f5eac3aSStephen M. Cameron 	NULL,
8603f5eac3aSStephen M. Cameron };
8613f5eac3aSStephen M. Cameron 
8623f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
8633f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
8643f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
8653f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
8663f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
867941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
868da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
8692ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
8703f5eac3aSStephen M. Cameron 	NULL,
8713f5eac3aSStephen M. Cameron };
8723f5eac3aSStephen M. Cameron 
87341ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
87441ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
87541ce4c35SStephen Cameron 
8763f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
8773f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
878f79cfec6SStephen M. Cameron 	.name			= HPSA,
879f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
8803f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
8813f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
8823f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
8837c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
8843f5eac3aSStephen M. Cameron 	.this_id		= -1,
8853f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
88675167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
8873f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
8883f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
8893f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
89041ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
8913f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
8923f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
8933f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
8943f5eac3aSStephen M. Cameron #endif
8953f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
8963f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
897c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
89854b2b50cSMartin K. Petersen 	.no_write_same = 1,
8993f5eac3aSStephen M. Cameron };
9003f5eac3aSStephen M. Cameron 
901254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9023f5eac3aSStephen M. Cameron {
9033f5eac3aSStephen M. Cameron 	u32 a;
904072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9053f5eac3aSStephen M. Cameron 
906e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
907e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
908e1f7de0cSMatt Gates 
9093f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
910254f796bSMatt Gates 		return h->access.command_completed(h, q);
9113f5eac3aSStephen M. Cameron 
912254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
913254f796bSMatt Gates 		a = rq->head[rq->current_entry];
914254f796bSMatt Gates 		rq->current_entry++;
9150cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9163f5eac3aSStephen M. Cameron 	} else {
9173f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9183f5eac3aSStephen M. Cameron 	}
9193f5eac3aSStephen M. Cameron 	/* Check for wraparound */
920254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
921254f796bSMatt Gates 		rq->current_entry = 0;
922254f796bSMatt Gates 		rq->wraparound ^= 1;
9233f5eac3aSStephen M. Cameron 	}
9243f5eac3aSStephen M. Cameron 	return a;
9253f5eac3aSStephen M. Cameron }
9263f5eac3aSStephen M. Cameron 
927c349775eSScott Teel /*
928c349775eSScott Teel  * There are some special bits in the bus address of the
929c349775eSScott Teel  * command that we have to set for the controller to know
930c349775eSScott Teel  * how to process the command:
931c349775eSScott Teel  *
932c349775eSScott Teel  * Normal performant mode:
933c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
934c349775eSScott Teel  * bits 1-3 = block fetch table entry
935c349775eSScott Teel  * bits 4-6 = command type (== 0)
936c349775eSScott Teel  *
937c349775eSScott Teel  * ioaccel1 mode:
938c349775eSScott Teel  * bit 0 = "performant mode" bit.
939c349775eSScott Teel  * bits 1-3 = block fetch table entry
940c349775eSScott Teel  * bits 4-6 = command type (== 110)
941c349775eSScott Teel  * (command type is needed because ioaccel1 mode
942c349775eSScott Teel  * commands are submitted through the same register as normal
943c349775eSScott Teel  * mode commands, so this is how the controller knows whether
944c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
945c349775eSScott Teel  *
946c349775eSScott Teel  * ioaccel2 mode:
947c349775eSScott Teel  * bit 0 = "performant mode" bit.
948c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
949c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
950c349775eSScott Teel  * a separate special register for submitting commands.
951c349775eSScott Teel  */
952c349775eSScott Teel 
95325163bd5SWebb Scales /*
95425163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
9553f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
9563f5eac3aSStephen M. Cameron  * register number
9573f5eac3aSStephen M. Cameron  */
95825163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
95925163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
96025163bd5SWebb Scales 					int reply_queue)
9613f5eac3aSStephen M. Cameron {
962254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
9633f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
96425163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
96525163bd5SWebb Scales 			return;
96625163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
967254f796bSMatt Gates 			c->Header.ReplyQueue =
968804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
96925163bd5SWebb Scales 		else
97025163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
971254f796bSMatt Gates 	}
9723f5eac3aSStephen M. Cameron }
9733f5eac3aSStephen M. Cameron 
974c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
97525163bd5SWebb Scales 						struct CommandList *c,
97625163bd5SWebb Scales 						int reply_queue)
977c349775eSScott Teel {
978c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
979c349775eSScott Teel 
98025163bd5SWebb Scales 	/*
98125163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
982c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
983c349775eSScott Teel 	 */
98425163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
985c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
98625163bd5SWebb Scales 	else
98725163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
98825163bd5SWebb Scales 	/*
98925163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
990c349775eSScott Teel 	 *  - performant mode bit (bit 0)
991c349775eSScott Teel 	 *  - pull count (bits 1-3)
992c349775eSScott Teel 	 *  - command type (bits 4-6)
993c349775eSScott Teel 	 */
994c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
995c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
996c349775eSScott Teel }
997c349775eSScott Teel 
9988be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
9998be986ccSStephen Cameron 						struct CommandList *c,
10008be986ccSStephen Cameron 						int reply_queue)
10018be986ccSStephen Cameron {
10028be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10038be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10048be986ccSStephen Cameron 
10058be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10068be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10078be986ccSStephen Cameron 	 */
10088be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10098be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10108be986ccSStephen Cameron 	else
10118be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10128be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10138be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10148be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10158be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10168be986ccSStephen Cameron 	 */
10178be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10188be986ccSStephen Cameron }
10198be986ccSStephen Cameron 
1020c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
102125163bd5SWebb Scales 						struct CommandList *c,
102225163bd5SWebb Scales 						int reply_queue)
1023c349775eSScott Teel {
1024c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1025c349775eSScott Teel 
102625163bd5SWebb Scales 	/*
102725163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1028c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1029c349775eSScott Teel 	 */
103025163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1031c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
103225163bd5SWebb Scales 	else
103325163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
103425163bd5SWebb Scales 	/*
103525163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1036c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1037c349775eSScott Teel 	 *  - pull count (bits 0-3)
1038c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1039c349775eSScott Teel 	 */
1040c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1041c349775eSScott Teel }
1042c349775eSScott Teel 
1043e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1044e85c5974SStephen M. Cameron {
1045e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1046e85c5974SStephen M. Cameron }
1047e85c5974SStephen M. Cameron 
1048e85c5974SStephen M. Cameron /*
1049e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1050e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1051e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1052e85c5974SStephen M. Cameron  */
1053e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1054e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1055e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1056e85c5974SStephen M. Cameron 		struct CommandList *c)
1057e85c5974SStephen M. Cameron {
1058e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1059e85c5974SStephen M. Cameron 		return;
1060e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1061e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1062e85c5974SStephen M. Cameron }
1063e85c5974SStephen M. Cameron 
1064e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1065e85c5974SStephen M. Cameron 		struct CommandList *c)
1066e85c5974SStephen M. Cameron {
1067e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1068e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1069e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1070e85c5974SStephen M. Cameron }
1071e85c5974SStephen M. Cameron 
107225163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
107325163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
10743f5eac3aSStephen M. Cameron {
1075c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1076c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1077c349775eSScott Teel 	switch (c->cmd_type) {
1078c349775eSScott Teel 	case CMD_IOACCEL1:
107925163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1080c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1081c349775eSScott Teel 		break;
1082c349775eSScott Teel 	case CMD_IOACCEL2:
108325163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1084c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1085c349775eSScott Teel 		break;
10868be986ccSStephen Cameron 	case IOACCEL2_TMF:
10878be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
10888be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
10898be986ccSStephen Cameron 		break;
1090c349775eSScott Teel 	default:
109125163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1092f2405db8SDon Brace 		h->access.submit_command(h, c);
10933f5eac3aSStephen M. Cameron 	}
1094c05e8866SStephen Cameron }
10953f5eac3aSStephen M. Cameron 
1096a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
109725163bd5SWebb Scales {
1098d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1099a58e7e53SWebb Scales 		return finish_cmd(c);
1100a58e7e53SWebb Scales 
110125163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
110225163bd5SWebb Scales }
110325163bd5SWebb Scales 
11043f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11053f5eac3aSStephen M. Cameron {
11063f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11073f5eac3aSStephen M. Cameron }
11083f5eac3aSStephen M. Cameron 
11093f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11103f5eac3aSStephen M. Cameron {
11113f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11123f5eac3aSStephen M. Cameron 		return 0;
11133f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11143f5eac3aSStephen M. Cameron 		return 1;
11153f5eac3aSStephen M. Cameron 	return 0;
11163f5eac3aSStephen M. Cameron }
11173f5eac3aSStephen M. Cameron 
1118edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1119edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1120edd16368SStephen M. Cameron {
1121edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1122edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1123edd16368SStephen M. Cameron 	 */
1124edd16368SStephen M. Cameron 	int i, found = 0;
1125cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1126edd16368SStephen M. Cameron 
1127263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1128edd16368SStephen M. Cameron 
1129edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1130edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1131263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1132edd16368SStephen M. Cameron 	}
1133edd16368SStephen M. Cameron 
1134263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1135263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1136edd16368SStephen M. Cameron 		/* *bus = 1; */
1137edd16368SStephen M. Cameron 		*target = i;
1138edd16368SStephen M. Cameron 		*lun = 0;
1139edd16368SStephen M. Cameron 		found = 1;
1140edd16368SStephen M. Cameron 	}
1141edd16368SStephen M. Cameron 	return !found;
1142edd16368SStephen M. Cameron }
1143edd16368SStephen M. Cameron 
11441d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
11450d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
11460d96ef5fSWebb Scales {
1147*7c59a0d4SDon Brace #define LABEL_SIZE 25
1148*7c59a0d4SDon Brace 	char label[LABEL_SIZE];
1149*7c59a0d4SDon Brace 
11509975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
11519975ec9dSDon Brace 		return;
11529975ec9dSDon Brace 
1153*7c59a0d4SDon Brace 	switch (dev->devtype) {
1154*7c59a0d4SDon Brace 	case TYPE_RAID:
1155*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
1156*7c59a0d4SDon Brace 		break;
1157*7c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
1158*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
1159*7c59a0d4SDon Brace 		break;
1160*7c59a0d4SDon Brace 	case TYPE_DISK:
1161*7c59a0d4SDon Brace 		if (dev->external)
1162*7c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
1163*7c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
1164*7c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
1165*7c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
1166*7c59a0d4SDon Brace 		else
1167*7c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
1168*7c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
1169*7c59a0d4SDon Brace 				raid_label[dev->raid_level]);
1170*7c59a0d4SDon Brace 		break;
1171*7c59a0d4SDon Brace 	case TYPE_ROM:
1172*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
1173*7c59a0d4SDon Brace 		break;
1174*7c59a0d4SDon Brace 	case TYPE_TAPE:
1175*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
1176*7c59a0d4SDon Brace 		break;
1177*7c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
1178*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
1179*7c59a0d4SDon Brace 		break;
1180*7c59a0d4SDon Brace 	default:
1181*7c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
1182*7c59a0d4SDon Brace 		break;
1183*7c59a0d4SDon Brace 	}
1184*7c59a0d4SDon Brace 
11850d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
1186*7c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
11870d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
11880d96ef5fSWebb Scales 			description,
11890d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
11900d96ef5fSWebb Scales 			dev->vendor,
11910d96ef5fSWebb Scales 			dev->model,
1192*7c59a0d4SDon Brace 			label,
11930d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
11940d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
11952a168208SKevin Barnett 			dev->expose_device);
11960d96ef5fSWebb Scales }
11970d96ef5fSWebb Scales 
1198edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
11998aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1200edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1201edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1202edd16368SStephen M. Cameron {
1203edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1204edd16368SStephen M. Cameron 	int n = h->ndevices;
1205edd16368SStephen M. Cameron 	int i;
1206edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1207edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1208edd16368SStephen M. Cameron 
1209cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1210edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1211edd16368SStephen M. Cameron 			"inaccessible.\n");
1212edd16368SStephen M. Cameron 		return -1;
1213edd16368SStephen M. Cameron 	}
1214edd16368SStephen M. Cameron 
1215edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1216edd16368SStephen M. Cameron 	if (device->lun != -1)
1217edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1218edd16368SStephen M. Cameron 		goto lun_assigned;
1219edd16368SStephen M. Cameron 
1220edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1221edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12222b08b3e9SDon Brace 	 * unit no, zero otherwise.
1223edd16368SStephen M. Cameron 	 */
1224edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1225edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1226edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1227edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1228edd16368SStephen M. Cameron 			return -1;
1229edd16368SStephen M. Cameron 		goto lun_assigned;
1230edd16368SStephen M. Cameron 	}
1231edd16368SStephen M. Cameron 
1232edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1233edd16368SStephen M. Cameron 	 * Search through our list and find the device which
12349a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1235edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1236edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1237edd16368SStephen M. Cameron 	 */
1238edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1239edd16368SStephen M. Cameron 	addr1[4] = 0;
12409a4178b7Sshane.seymour 	addr1[5] = 0;
1241edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1242edd16368SStephen M. Cameron 		sd = h->dev[i];
1243edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1244edd16368SStephen M. Cameron 		addr2[4] = 0;
12459a4178b7Sshane.seymour 		addr2[5] = 0;
12469a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1247edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1248edd16368SStephen M. Cameron 			device->bus = sd->bus;
1249edd16368SStephen M. Cameron 			device->target = sd->target;
1250edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1251edd16368SStephen M. Cameron 			break;
1252edd16368SStephen M. Cameron 		}
1253edd16368SStephen M. Cameron 	}
1254edd16368SStephen M. Cameron 	if (device->lun == -1) {
1255edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1256edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1257edd16368SStephen M. Cameron 			"configuration.\n");
1258edd16368SStephen M. Cameron 			return -1;
1259edd16368SStephen M. Cameron 	}
1260edd16368SStephen M. Cameron 
1261edd16368SStephen M. Cameron lun_assigned:
1262edd16368SStephen M. Cameron 
1263edd16368SStephen M. Cameron 	h->dev[n] = device;
1264edd16368SStephen M. Cameron 	h->ndevices++;
1265edd16368SStephen M. Cameron 	added[*nadded] = device;
1266edd16368SStephen M. Cameron 	(*nadded)++;
12670d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
12682a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1269a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1270a473d86cSRobert Elliott 	device->offload_enabled = 0;
1271edd16368SStephen M. Cameron 	return 0;
1272edd16368SStephen M. Cameron }
1273edd16368SStephen M. Cameron 
1274bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
12758aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1276bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1277bd9244f7SScott Teel {
1278a473d86cSRobert Elliott 	int offload_enabled;
1279bd9244f7SScott Teel 	/* assumes h->devlock is held */
1280bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1281bd9244f7SScott Teel 
1282bd9244f7SScott Teel 	/* Raid level changed. */
1283bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1284250fb125SStephen M. Cameron 
128503383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
128603383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
128703383736SDon Brace 		/*
128803383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
128903383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
129003383736SDon Brace 		 * offload_config were set, raid map data had better be
129103383736SDon Brace 		 * the same as it was before.  if raid map data is changed
129203383736SDon Brace 		 * then it had better be the case that
129303383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
129403383736SDon Brace 		 */
12959fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
129603383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
129703383736SDon Brace 	}
1298a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1299a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1300a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1301a3144e0bSJoe Handzik 	}
1302a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
130303383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
130403383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
130503383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1306250fb125SStephen M. Cameron 
130741ce4c35SStephen Cameron 	/*
130841ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
130941ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
131041ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
131141ce4c35SStephen Cameron 	 */
131241ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
131341ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
131441ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
131541ce4c35SStephen Cameron 
1316a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1317a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
13180d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1319a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1320bd9244f7SScott Teel }
1321bd9244f7SScott Teel 
13222a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
13238aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
13242a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
13252a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
13262a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
13272a8ccf31SStephen M. Cameron {
13282a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1329cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
13302a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
13312a8ccf31SStephen M. Cameron 	(*nremoved)++;
133201350d05SStephen M. Cameron 
133301350d05SStephen M. Cameron 	/*
133401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
133501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
133601350d05SStephen M. Cameron 	 */
133701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
133801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
133901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
134001350d05SStephen M. Cameron 	}
134101350d05SStephen M. Cameron 
13422a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
13432a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
13442a8ccf31SStephen M. Cameron 	(*nadded)++;
13450d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1346a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1347a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
13482a8ccf31SStephen M. Cameron }
13492a8ccf31SStephen M. Cameron 
1350edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
13518aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1352edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1353edd16368SStephen M. Cameron {
1354edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1355edd16368SStephen M. Cameron 	int i;
1356edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1357edd16368SStephen M. Cameron 
1358cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1359edd16368SStephen M. Cameron 
1360edd16368SStephen M. Cameron 	sd = h->dev[entry];
1361edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1362edd16368SStephen M. Cameron 	(*nremoved)++;
1363edd16368SStephen M. Cameron 
1364edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1365edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1366edd16368SStephen M. Cameron 	h->ndevices--;
13670d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1368edd16368SStephen M. Cameron }
1369edd16368SStephen M. Cameron 
1370edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1371edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1372edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1373edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1374edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1375edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1376edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1377edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1378edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1379edd16368SStephen M. Cameron 
1380edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1381edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1382edd16368SStephen M. Cameron {
1383edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1384edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1385edd16368SStephen M. Cameron 	 */
1386edd16368SStephen M. Cameron 	unsigned long flags;
1387edd16368SStephen M. Cameron 	int i, j;
1388edd16368SStephen M. Cameron 
1389edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1390edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1391edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1392edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1393edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1394edd16368SStephen M. Cameron 			h->ndevices--;
1395edd16368SStephen M. Cameron 			break;
1396edd16368SStephen M. Cameron 		}
1397edd16368SStephen M. Cameron 	}
1398edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1399edd16368SStephen M. Cameron 	kfree(added);
1400edd16368SStephen M. Cameron }
1401edd16368SStephen M. Cameron 
1402edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1403edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1404edd16368SStephen M. Cameron {
1405edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1406edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1407edd16368SStephen M. Cameron 	 * to differ first
1408edd16368SStephen M. Cameron 	 */
1409edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1410edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1411edd16368SStephen M. Cameron 		return 0;
1412edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1413edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1414edd16368SStephen M. Cameron 		return 0;
1415edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1416edd16368SStephen M. Cameron 		return 0;
1417edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1418edd16368SStephen M. Cameron 		return 0;
1419edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1420edd16368SStephen M. Cameron 		return 0;
1421edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1422edd16368SStephen M. Cameron 		return 0;
1423edd16368SStephen M. Cameron 	return 1;
1424edd16368SStephen M. Cameron }
1425edd16368SStephen M. Cameron 
1426bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1427bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1428bd9244f7SScott Teel {
1429bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1430bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1431bd9244f7SScott Teel 	 * needs to be told anything about the change.
1432bd9244f7SScott Teel 	 */
1433bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1434bd9244f7SScott Teel 		return 1;
1435250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1436250fb125SStephen M. Cameron 		return 1;
1437250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1438250fb125SStephen M. Cameron 		return 1;
143993849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
144003383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
144103383736SDon Brace 			return 1;
1442bd9244f7SScott Teel 	return 0;
1443bd9244f7SScott Teel }
1444bd9244f7SScott Teel 
1445edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1446edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1447edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1448bd9244f7SScott Teel  * location in *index.
1449bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1450bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1451bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1452edd16368SStephen M. Cameron  */
1453edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1454edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1455edd16368SStephen M. Cameron 	int *index)
1456edd16368SStephen M. Cameron {
1457edd16368SStephen M. Cameron 	int i;
1458edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1459edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1460edd16368SStephen M. Cameron #define DEVICE_SAME 2
1461bd9244f7SScott Teel #define DEVICE_UPDATED 3
14621d33d85dSDon Brace 	if (needle == NULL)
14631d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
14641d33d85dSDon Brace 
1465edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
146623231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
146723231048SStephen M. Cameron 			continue;
1468edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1469edd16368SStephen M. Cameron 			*index = i;
1470bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1471bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1472bd9244f7SScott Teel 					return DEVICE_UPDATED;
1473edd16368SStephen M. Cameron 				return DEVICE_SAME;
1474bd9244f7SScott Teel 			} else {
14759846590eSStephen M. Cameron 				/* Keep offline devices offline */
14769846590eSStephen M. Cameron 				if (needle->volume_offline)
14779846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1478edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1479edd16368SStephen M. Cameron 			}
1480edd16368SStephen M. Cameron 		}
1481bd9244f7SScott Teel 	}
1482edd16368SStephen M. Cameron 	*index = -1;
1483edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1484edd16368SStephen M. Cameron }
1485edd16368SStephen M. Cameron 
14869846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
14879846590eSStephen M. Cameron 					unsigned char scsi3addr[])
14889846590eSStephen M. Cameron {
14899846590eSStephen M. Cameron 	struct offline_device_entry *device;
14909846590eSStephen M. Cameron 	unsigned long flags;
14919846590eSStephen M. Cameron 
14929846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
14939846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14949846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
14959846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
14969846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
14979846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
14989846590eSStephen M. Cameron 			return;
14999846590eSStephen M. Cameron 		}
15009846590eSStephen M. Cameron 	}
15019846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15029846590eSStephen M. Cameron 
15039846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15049846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15059846590eSStephen M. Cameron 	if (!device) {
15069846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
15079846590eSStephen M. Cameron 		return;
15089846590eSStephen M. Cameron 	}
15099846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
15109846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15119846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
15129846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15139846590eSStephen M. Cameron }
15149846590eSStephen M. Cameron 
15159846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
15169846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
15179846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
15189846590eSStephen M. Cameron {
15199846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
15209846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15219846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
15229846590eSStephen M. Cameron 			h->scsi_host->host_no,
15239846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15249846590eSStephen M. Cameron 	switch (sd->volume_offline) {
15259846590eSStephen M. Cameron 	case HPSA_LV_OK:
15269846590eSStephen M. Cameron 		break;
15279846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
15289846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15299846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
15309846590eSStephen M. Cameron 			h->scsi_host->host_no,
15319846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15329846590eSStephen M. Cameron 		break;
15335ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
15345ca01204SScott Benesh 		dev_info(&h->pdev->dev,
15355ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
15365ca01204SScott Benesh 			h->scsi_host->host_no,
15375ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
15385ca01204SScott Benesh 		break;
15399846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
15409846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15415ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
15429846590eSStephen M. Cameron 			h->scsi_host->host_no,
15439846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15449846590eSStephen M. Cameron 		break;
15459846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
15469846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15479846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
15489846590eSStephen M. Cameron 			h->scsi_host->host_no,
15499846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15509846590eSStephen M. Cameron 		break;
15519846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
15529846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15539846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
15549846590eSStephen M. Cameron 			h->scsi_host->host_no,
15559846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15569846590eSStephen M. Cameron 		break;
15579846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
15589846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15599846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
15609846590eSStephen M. Cameron 			h->scsi_host->host_no,
15619846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15629846590eSStephen M. Cameron 		break;
15639846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
15649846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15659846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
15669846590eSStephen M. Cameron 			h->scsi_host->host_no,
15679846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15689846590eSStephen M. Cameron 		break;
15699846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
15709846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15719846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
15729846590eSStephen M. Cameron 			h->scsi_host->host_no,
15739846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15749846590eSStephen M. Cameron 		break;
15759846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
15769846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15779846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
15789846590eSStephen M. Cameron 			h->scsi_host->host_no,
15799846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15809846590eSStephen M. Cameron 		break;
15819846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
15829846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15839846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
15849846590eSStephen M. Cameron 			h->scsi_host->host_no,
15859846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15869846590eSStephen M. Cameron 		break;
15879846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
15889846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15899846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
15909846590eSStephen M. Cameron 			h->scsi_host->host_no,
15919846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15929846590eSStephen M. Cameron 		break;
15939846590eSStephen M. Cameron 	}
15949846590eSStephen M. Cameron }
15959846590eSStephen M. Cameron 
159603383736SDon Brace /*
159703383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
159803383736SDon Brace  * raid offload configured.
159903383736SDon Brace  */
160003383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
160103383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
160203383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
160303383736SDon Brace {
160403383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
160503383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
160603383736SDon Brace 	int i, j;
160703383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
160803383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
160903383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
161003383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
161103383736SDon Brace 				total_disks_per_row;
161203383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
161303383736SDon Brace 				total_disks_per_row;
161403383736SDon Brace 	int qdepth;
161503383736SDon Brace 
161603383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
161703383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
161803383736SDon Brace 
1619d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1620d604f533SWebb Scales 
162103383736SDon Brace 	qdepth = 0;
162203383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
162303383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
162403383736SDon Brace 		if (!logical_drive->offload_config)
162503383736SDon Brace 			continue;
162603383736SDon Brace 		for (j = 0; j < ndevices; j++) {
16271d33d85dSDon Brace 			if (dev[j] == NULL)
16281d33d85dSDon Brace 				continue;
162903383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
163003383736SDon Brace 				continue;
1631f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
163203383736SDon Brace 				continue;
163303383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
163403383736SDon Brace 				continue;
163503383736SDon Brace 
163603383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
163703383736SDon Brace 			if (i < nphys_disk)
163803383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
163903383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
164003383736SDon Brace 			break;
164103383736SDon Brace 		}
164203383736SDon Brace 
164303383736SDon Brace 		/*
164403383736SDon Brace 		 * This can happen if a physical drive is removed and
164503383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
164603383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
164703383736SDon Brace 		 * present.  And in that case offload_enabled should already
164803383736SDon Brace 		 * be 0, but we'll turn it off here just in case
164903383736SDon Brace 		 */
165003383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
165103383736SDon Brace 			logical_drive->offload_enabled = 0;
165241ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
165341ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
165403383736SDon Brace 		}
165503383736SDon Brace 	}
165603383736SDon Brace 	if (nraid_map_entries)
165703383736SDon Brace 		/*
165803383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
165903383736SDon Brace 		 * way too high for partial stripe writes
166003383736SDon Brace 		 */
166103383736SDon Brace 		logical_drive->queue_depth = qdepth;
166203383736SDon Brace 	else
166303383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
166403383736SDon Brace }
166503383736SDon Brace 
166603383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
166703383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
166803383736SDon Brace {
166903383736SDon Brace 	int i;
167003383736SDon Brace 
167103383736SDon Brace 	for (i = 0; i < ndevices; i++) {
16721d33d85dSDon Brace 		if (dev[i] == NULL)
16731d33d85dSDon Brace 			continue;
167403383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
167503383736SDon Brace 			continue;
1676f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
167703383736SDon Brace 			continue;
167841ce4c35SStephen Cameron 
167941ce4c35SStephen Cameron 		/*
168041ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
168141ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
168241ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
168341ce4c35SStephen Cameron 		 * update it.
168441ce4c35SStephen Cameron 		 */
168541ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
168641ce4c35SStephen Cameron 			continue;
168741ce4c35SStephen Cameron 
168803383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
168903383736SDon Brace 	}
169003383736SDon Brace }
169103383736SDon Brace 
1692096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1693096ccff4SKevin Barnett {
1694096ccff4SKevin Barnett 	int rc = 0;
1695096ccff4SKevin Barnett 
1696096ccff4SKevin Barnett 	if (!h->scsi_host)
1697096ccff4SKevin Barnett 		return 1;
1698096ccff4SKevin Barnett 
1699096ccff4SKevin Barnett 	rc = scsi_add_device(h->scsi_host, device->bus,
1700096ccff4SKevin Barnett 					device->target, device->lun);
1701096ccff4SKevin Barnett 	return rc;
1702096ccff4SKevin Barnett }
1703096ccff4SKevin Barnett 
1704096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1705096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1706096ccff4SKevin Barnett {
1707096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1708096ccff4SKevin Barnett 
1709096ccff4SKevin Barnett 	if (!h->scsi_host)
1710096ccff4SKevin Barnett 		return;
1711096ccff4SKevin Barnett 
1712096ccff4SKevin Barnett 	sdev = scsi_device_lookup(h->scsi_host, device->bus,
1713096ccff4SKevin Barnett 						device->target, device->lun);
1714096ccff4SKevin Barnett 
1715096ccff4SKevin Barnett 	if (sdev) {
1716096ccff4SKevin Barnett 		scsi_remove_device(sdev);
1717096ccff4SKevin Barnett 		scsi_device_put(sdev);
1718096ccff4SKevin Barnett 	} else {
1719096ccff4SKevin Barnett 		/*
1720096ccff4SKevin Barnett 		 * We don't expect to get here.  Future commands
1721096ccff4SKevin Barnett 		 * to this device will get a selection timeout as
1722096ccff4SKevin Barnett 		 * if the device were gone.
1723096ccff4SKevin Barnett 		 */
1724096ccff4SKevin Barnett 		hpsa_show_dev_msg(KERN_WARNING, h, device,
1725096ccff4SKevin Barnett 					"didn't find device for removal.");
1726096ccff4SKevin Barnett 	}
1727096ccff4SKevin Barnett }
1728096ccff4SKevin Barnett 
17298aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1730edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1731edd16368SStephen M. Cameron {
1732edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1733edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1734edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1735edd16368SStephen M. Cameron 	 */
1736edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1737edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1738edd16368SStephen M. Cameron 	unsigned long flags;
1739edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1740edd16368SStephen M. Cameron 	int nadded, nremoved;
1741edd16368SStephen M. Cameron 
1742da03ded0SDon Brace 	/*
1743da03ded0SDon Brace 	 * A reset can cause a device status to change
1744da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1745da03ded0SDon Brace 	 */
1746da03ded0SDon Brace 	if (h->reset_in_progress) {
1747da03ded0SDon Brace 		h->drv_req_rescan = 1;
1748da03ded0SDon Brace 		return;
1749da03ded0SDon Brace 	}
1750da03ded0SDon Brace 
1751cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1752cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1753edd16368SStephen M. Cameron 
1754edd16368SStephen M. Cameron 	if (!added || !removed) {
1755edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1756edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1757edd16368SStephen M. Cameron 		goto free_and_out;
1758edd16368SStephen M. Cameron 	}
1759edd16368SStephen M. Cameron 
1760edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1761edd16368SStephen M. Cameron 
1762edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1763edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1764edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1765edd16368SStephen M. Cameron 	 * info and add the new device info.
1766bd9244f7SScott Teel 	 * If minor device attributes change, just update
1767bd9244f7SScott Teel 	 * the existing device structure.
1768edd16368SStephen M. Cameron 	 */
1769edd16368SStephen M. Cameron 	i = 0;
1770edd16368SStephen M. Cameron 	nremoved = 0;
1771edd16368SStephen M. Cameron 	nadded = 0;
1772edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1773edd16368SStephen M. Cameron 		csd = h->dev[i];
1774edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1775edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1776edd16368SStephen M. Cameron 			changes++;
17778aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1778edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1779edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1780edd16368SStephen M. Cameron 			changes++;
17818aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
17822a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1783c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1784c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1785c7f172dcSStephen M. Cameron 			 */
1786c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1787bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
17888aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1789edd16368SStephen M. Cameron 		}
1790edd16368SStephen M. Cameron 		i++;
1791edd16368SStephen M. Cameron 	}
1792edd16368SStephen M. Cameron 
1793edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1794edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1795edd16368SStephen M. Cameron 	 */
1796edd16368SStephen M. Cameron 
1797edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1798edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1799edd16368SStephen M. Cameron 			continue;
18009846590eSStephen M. Cameron 
18019846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
18029846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
18039846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
18049846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
18059846590eSStephen M. Cameron 		 */
18069846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
18079846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
18080d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
18099846590eSStephen M. Cameron 			continue;
18109846590eSStephen M. Cameron 		}
18119846590eSStephen M. Cameron 
1812edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1813edd16368SStephen M. Cameron 					h->ndevices, &entry);
1814edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1815edd16368SStephen M. Cameron 			changes++;
18168aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1817edd16368SStephen M. Cameron 				break;
1818edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1819edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1820edd16368SStephen M. Cameron 			/* should never happen... */
1821edd16368SStephen M. Cameron 			changes++;
1822edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1823edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1824edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1825edd16368SStephen M. Cameron 		}
1826edd16368SStephen M. Cameron 	}
182741ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
182841ce4c35SStephen Cameron 
182941ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
183041ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
183141ce4c35SStephen Cameron 	 */
18321d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
18331d33d85dSDon Brace 		if (h->dev[i] == NULL)
18341d33d85dSDon Brace 			continue;
183541ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
18361d33d85dSDon Brace 	}
183741ce4c35SStephen Cameron 
1838edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1839edd16368SStephen M. Cameron 
18409846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
18419846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
18429846590eSStephen M. Cameron 	 * so don't touch h->dev[]
18439846590eSStephen M. Cameron 	 */
18449846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
18459846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
18469846590eSStephen M. Cameron 			continue;
18479846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
18489846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
18499846590eSStephen M. Cameron 	}
18509846590eSStephen M. Cameron 
1851edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1852edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1853edd16368SStephen M. Cameron 	 * first time through.
1854edd16368SStephen M. Cameron 	 */
18558aa60681SDon Brace 	if (!changes)
1856edd16368SStephen M. Cameron 		goto free_and_out;
1857edd16368SStephen M. Cameron 
1858edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1859edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
18601d33d85dSDon Brace 		if (removed[i] == NULL)
18611d33d85dSDon Brace 			continue;
1862096ccff4SKevin Barnett 		if (removed[i]->expose_device)
1863096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
1864edd16368SStephen M. Cameron 		kfree(removed[i]);
1865edd16368SStephen M. Cameron 		removed[i] = NULL;
1866edd16368SStephen M. Cameron 	}
1867edd16368SStephen M. Cameron 
1868edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1869edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1870096ccff4SKevin Barnett 		int rc = 0;
1871096ccff4SKevin Barnett 
18721d33d85dSDon Brace 		if (added[i] == NULL)
18731d33d85dSDon Brace 			continue;
18742a168208SKevin Barnett 		if (!(added[i]->expose_device))
187541ce4c35SStephen Cameron 			continue;
1876096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
1877096ccff4SKevin Barnett 		if (!rc)
1878edd16368SStephen M. Cameron 			continue;
1879096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
1880096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
1881edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1882edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1883edd16368SStephen M. Cameron 		 */
1884edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1885853633e8SDon Brace 		h->drv_req_rescan = 1;
1886edd16368SStephen M. Cameron 	}
1887edd16368SStephen M. Cameron 
1888edd16368SStephen M. Cameron free_and_out:
1889edd16368SStephen M. Cameron 	kfree(added);
1890edd16368SStephen M. Cameron 	kfree(removed);
1891edd16368SStephen M. Cameron }
1892edd16368SStephen M. Cameron 
1893edd16368SStephen M. Cameron /*
18949e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1895edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1896edd16368SStephen M. Cameron  */
1897edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1898edd16368SStephen M. Cameron 	int bus, int target, int lun)
1899edd16368SStephen M. Cameron {
1900edd16368SStephen M. Cameron 	int i;
1901edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1902edd16368SStephen M. Cameron 
1903edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1904edd16368SStephen M. Cameron 		sd = h->dev[i];
1905edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1906edd16368SStephen M. Cameron 			return sd;
1907edd16368SStephen M. Cameron 	}
1908edd16368SStephen M. Cameron 	return NULL;
1909edd16368SStephen M. Cameron }
1910edd16368SStephen M. Cameron 
1911edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1912edd16368SStephen M. Cameron {
1913edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1914edd16368SStephen M. Cameron 	unsigned long flags;
1915edd16368SStephen M. Cameron 	struct ctlr_info *h;
1916edd16368SStephen M. Cameron 
1917edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1918edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1919edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1920edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
192141ce4c35SStephen Cameron 	if (likely(sd)) {
192203383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
19232a168208SKevin Barnett 		sdev->hostdata = sd->expose_device ? sd : NULL;
192441ce4c35SStephen Cameron 	} else
192541ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1926edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1927edd16368SStephen M. Cameron 	return 0;
1928edd16368SStephen M. Cameron }
1929edd16368SStephen M. Cameron 
193041ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
193141ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
193241ce4c35SStephen Cameron {
193341ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
193441ce4c35SStephen Cameron 	int queue_depth;
193541ce4c35SStephen Cameron 
193641ce4c35SStephen Cameron 	sd = sdev->hostdata;
19372a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
193841ce4c35SStephen Cameron 
193941ce4c35SStephen Cameron 	if (sd)
194041ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
194141ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
194241ce4c35SStephen Cameron 	else
194341ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
194441ce4c35SStephen Cameron 
194541ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
194641ce4c35SStephen Cameron 
194741ce4c35SStephen Cameron 	return 0;
194841ce4c35SStephen Cameron }
194941ce4c35SStephen Cameron 
1950edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1951edd16368SStephen M. Cameron {
1952bcc44255SStephen M. Cameron 	/* nothing to do. */
1953edd16368SStephen M. Cameron }
1954edd16368SStephen M. Cameron 
1955d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1956d9a729f3SWebb Scales {
1957d9a729f3SWebb Scales 	int i;
1958d9a729f3SWebb Scales 
1959d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1960d9a729f3SWebb Scales 		return;
1961d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1962d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1963d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1964d9a729f3SWebb Scales 	}
1965d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1966d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1967d9a729f3SWebb Scales }
1968d9a729f3SWebb Scales 
1969d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1970d9a729f3SWebb Scales {
1971d9a729f3SWebb Scales 	int i;
1972d9a729f3SWebb Scales 
1973d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1974d9a729f3SWebb Scales 		return 0;
1975d9a729f3SWebb Scales 
1976d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1977d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1978d9a729f3SWebb Scales 					GFP_KERNEL);
1979d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1980d9a729f3SWebb Scales 		return -ENOMEM;
1981d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1982d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1983d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1984d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1985d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1986d9a729f3SWebb Scales 			goto clean;
1987d9a729f3SWebb Scales 	}
1988d9a729f3SWebb Scales 	return 0;
1989d9a729f3SWebb Scales 
1990d9a729f3SWebb Scales clean:
1991d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1992d9a729f3SWebb Scales 	return -ENOMEM;
1993d9a729f3SWebb Scales }
1994d9a729f3SWebb Scales 
199533a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
199633a2ffceSStephen M. Cameron {
199733a2ffceSStephen M. Cameron 	int i;
199833a2ffceSStephen M. Cameron 
199933a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
200033a2ffceSStephen M. Cameron 		return;
200133a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
200233a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
200333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
200433a2ffceSStephen M. Cameron 	}
200533a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
200633a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
200733a2ffceSStephen M. Cameron }
200833a2ffceSStephen M. Cameron 
2009105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
201033a2ffceSStephen M. Cameron {
201133a2ffceSStephen M. Cameron 	int i;
201233a2ffceSStephen M. Cameron 
201333a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
201433a2ffceSStephen M. Cameron 		return 0;
201533a2ffceSStephen M. Cameron 
201633a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
201733a2ffceSStephen M. Cameron 				GFP_KERNEL);
20183d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
20193d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
202033a2ffceSStephen M. Cameron 		return -ENOMEM;
20213d4e6af8SRobert Elliott 	}
202233a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
202333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
202433a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
20253d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
20263d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
202733a2ffceSStephen M. Cameron 			goto clean;
202833a2ffceSStephen M. Cameron 		}
20293d4e6af8SRobert Elliott 	}
203033a2ffceSStephen M. Cameron 	return 0;
203133a2ffceSStephen M. Cameron 
203233a2ffceSStephen M. Cameron clean:
203333a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
203433a2ffceSStephen M. Cameron 	return -ENOMEM;
203533a2ffceSStephen M. Cameron }
203633a2ffceSStephen M. Cameron 
2037d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2038d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2039d9a729f3SWebb Scales {
2040d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2041d9a729f3SWebb Scales 	u64 temp64;
2042d9a729f3SWebb Scales 	u32 chain_size;
2043d9a729f3SWebb Scales 
2044d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2045a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2046d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
2047d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
2048d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2049d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2050d9a729f3SWebb Scales 		cp->sg->address = 0;
2051d9a729f3SWebb Scales 		return -1;
2052d9a729f3SWebb Scales 	}
2053d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2054d9a729f3SWebb Scales 	return 0;
2055d9a729f3SWebb Scales }
2056d9a729f3SWebb Scales 
2057d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2058d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2059d9a729f3SWebb Scales {
2060d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2061d9a729f3SWebb Scales 	u64 temp64;
2062d9a729f3SWebb Scales 	u32 chain_size;
2063d9a729f3SWebb Scales 
2064d9a729f3SWebb Scales 	chain_sg = cp->sg;
2065d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2066a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2067d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
2068d9a729f3SWebb Scales }
2069d9a729f3SWebb Scales 
2070e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
207133a2ffceSStephen M. Cameron 	struct CommandList *c)
207233a2ffceSStephen M. Cameron {
207333a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
207433a2ffceSStephen M. Cameron 	u64 temp64;
207550a0decfSStephen M. Cameron 	u32 chain_len;
207633a2ffceSStephen M. Cameron 
207733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
207833a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
207950a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
208050a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
20812b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
208250a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
208350a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
208433a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2085e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2086e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
208750a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2088e2bea6dfSStephen M. Cameron 		return -1;
2089e2bea6dfSStephen M. Cameron 	}
209050a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2091e2bea6dfSStephen M. Cameron 	return 0;
209233a2ffceSStephen M. Cameron }
209333a2ffceSStephen M. Cameron 
209433a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
209533a2ffceSStephen M. Cameron 	struct CommandList *c)
209633a2ffceSStephen M. Cameron {
209733a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
209833a2ffceSStephen M. Cameron 
209950a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
210033a2ffceSStephen M. Cameron 		return;
210133a2ffceSStephen M. Cameron 
210233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
210350a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
210450a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
210533a2ffceSStephen M. Cameron }
210633a2ffceSStephen M. Cameron 
2107a09c1441SScott Teel 
2108a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2109a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2110a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2111a09c1441SScott Teel  */
2112a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2113c349775eSScott Teel 					struct CommandList *c,
2114c349775eSScott Teel 					struct scsi_cmnd *cmd,
2115c349775eSScott Teel 					struct io_accel2_cmd *c2)
2116c349775eSScott Teel {
2117c349775eSScott Teel 	int data_len;
2118a09c1441SScott Teel 	int retry = 0;
2119c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2120c349775eSScott Teel 
2121c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2122c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2123c349775eSScott Teel 		switch (c2->error_data.status) {
2124c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2125c349775eSScott Teel 			break;
2126c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2127ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2128c349775eSScott Teel 			if (c2->error_data.data_present !=
2129ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2130ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2131ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2132c349775eSScott Teel 				break;
2133ee6b1889SStephen M. Cameron 			}
2134c349775eSScott Teel 			/* copy the sense data */
2135c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2136c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2137c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2138c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2139c349775eSScott Teel 				data_len =
2140c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2141c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2142c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2143a09c1441SScott Teel 			retry = 1;
2144c349775eSScott Teel 			break;
2145c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2146a09c1441SScott Teel 			retry = 1;
2147c349775eSScott Teel 			break;
2148c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2149a09c1441SScott Teel 			retry = 1;
2150c349775eSScott Teel 			break;
2151c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
21524a8da22bSStephen Cameron 			retry = 1;
2153c349775eSScott Teel 			break;
2154c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2155a09c1441SScott Teel 			retry = 1;
2156c349775eSScott Teel 			break;
2157c349775eSScott Teel 		default:
2158a09c1441SScott Teel 			retry = 1;
2159c349775eSScott Teel 			break;
2160c349775eSScott Teel 		}
2161c349775eSScott Teel 		break;
2162c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2163c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2164c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2165c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2166c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2167c40820d5SJoe Handzik 			retry = 1;
2168c40820d5SJoe Handzik 			break;
2169c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2170c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2171c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2172c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2173c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2174c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2175c40820d5SJoe Handzik 			break;
2176c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2177c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2178c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2179c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
2180c40820d5SJoe Handzik 			retry = 1;
2181c40820d5SJoe Handzik 			break;
2182c40820d5SJoe Handzik 		default:
2183c40820d5SJoe Handzik 			retry = 1;
2184c40820d5SJoe Handzik 		}
2185c349775eSScott Teel 		break;
2186c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2187c349775eSScott Teel 		break;
2188c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2189c349775eSScott Teel 		break;
2190c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2191a09c1441SScott Teel 		retry = 1;
2192c349775eSScott Teel 		break;
2193c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2194c349775eSScott Teel 		break;
2195c349775eSScott Teel 	default:
2196a09c1441SScott Teel 		retry = 1;
2197c349775eSScott Teel 		break;
2198c349775eSScott Teel 	}
2199a09c1441SScott Teel 
2200a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2201c349775eSScott Teel }
2202c349775eSScott Teel 
2203a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2204a58e7e53SWebb Scales 		struct CommandList *c)
2205a58e7e53SWebb Scales {
2206d604f533SWebb Scales 	bool do_wake = false;
2207d604f533SWebb Scales 
2208a58e7e53SWebb Scales 	/*
2209a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2210a58e7e53SWebb Scales 	 *
2211a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2212a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2213a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2214a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2215a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2216a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2217a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2218a58e7e53SWebb Scales 	 *
2219d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2220d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2221a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2222a58e7e53SWebb Scales 	 */
2223a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2224d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2225a58e7e53SWebb Scales 	if (c->abort_pending) {
2226d604f533SWebb Scales 		do_wake = true;
2227a58e7e53SWebb Scales 		c->abort_pending = false;
2228a58e7e53SWebb Scales 	}
2229d604f533SWebb Scales 	if (c->reset_pending) {
2230d604f533SWebb Scales 		unsigned long flags;
2231d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2232d604f533SWebb Scales 
2233d604f533SWebb Scales 		/*
2234d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2235d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2236d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2237d604f533SWebb Scales 		 */
2238d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2239d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2240d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2241d604f533SWebb Scales 			do_wake = true;
2242d604f533SWebb Scales 		c->reset_pending = NULL;
2243d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2244d604f533SWebb Scales 	}
2245d604f533SWebb Scales 
2246d604f533SWebb Scales 	if (do_wake)
2247d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2248a58e7e53SWebb Scales }
2249a58e7e53SWebb Scales 
225073153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
225173153fe5SWebb Scales 				      struct CommandList *c)
225273153fe5SWebb Scales {
225373153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
225473153fe5SWebb Scales 	cmd_tagged_free(h, c);
225573153fe5SWebb Scales }
225673153fe5SWebb Scales 
22578a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
22588a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
22598a0ff92cSWebb Scales {
226073153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
22618a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
22628a0ff92cSWebb Scales }
22638a0ff92cSWebb Scales 
22648a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
22658a0ff92cSWebb Scales {
22668a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
22678a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
22688a0ff92cSWebb Scales }
22698a0ff92cSWebb Scales 
2270a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2271a58e7e53SWebb Scales {
2272a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2273a58e7e53SWebb Scales }
2274a58e7e53SWebb Scales 
2275a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2276a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2277a58e7e53SWebb Scales {
2278a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2279a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2280a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
228173153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2282a58e7e53SWebb Scales }
2283a58e7e53SWebb Scales 
2284c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2285c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2286c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2287c349775eSScott Teel {
2288c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2289c349775eSScott Teel 
2290c349775eSScott Teel 	/* check for good status */
2291c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
22928a0ff92cSWebb Scales 			c2->error_data.status == 0))
22938a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2294c349775eSScott Teel 
22958a0ff92cSWebb Scales 	/*
22968a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2297c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2298c349775eSScott Teel 	 * wrong.
2299c349775eSScott Teel 	 */
2300f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2301c349775eSScott Teel 		c2->error_data.serv_response ==
2302c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2303080ef1ccSDon Brace 		if (c2->error_data.status ==
2304080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2305c349775eSScott Teel 			dev->offload_enabled = 0;
23068a0ff92cSWebb Scales 
23078a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2308080ef1ccSDon Brace 	}
2309080ef1ccSDon Brace 
2310080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
23118a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2312080ef1ccSDon Brace 
23138a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2314c349775eSScott Teel }
2315c349775eSScott Teel 
23169437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
23179437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
23189437ac43SStephen Cameron 					struct CommandList *cp)
23199437ac43SStephen Cameron {
23209437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
23219437ac43SStephen Cameron 
23229437ac43SStephen Cameron 	switch (tmf_status) {
23239437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
23249437ac43SStephen Cameron 		/*
23259437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
23269437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
23279437ac43SStephen Cameron 		 */
23289437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
23299437ac43SStephen Cameron 		return 0;
23309437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
23319437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
23329437ac43SStephen Cameron 	case CISS_TMF_FAILED:
23339437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
23349437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
23359437ac43SStephen Cameron 		break;
23369437ac43SStephen Cameron 	default:
23379437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
23389437ac43SStephen Cameron 				tmf_status);
23399437ac43SStephen Cameron 		break;
23409437ac43SStephen Cameron 	}
23419437ac43SStephen Cameron 	return -tmf_status;
23429437ac43SStephen Cameron }
23439437ac43SStephen Cameron 
23441fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2345edd16368SStephen M. Cameron {
2346edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2347edd16368SStephen M. Cameron 	struct ctlr_info *h;
2348edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2349283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2350d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2351edd16368SStephen M. Cameron 
23529437ac43SStephen Cameron 	u8 sense_key;
23539437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
23549437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2355db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2356edd16368SStephen M. Cameron 
2357edd16368SStephen M. Cameron 	ei = cp->err_info;
23587fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2359edd16368SStephen M. Cameron 	h = cp->h;
2360283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2361d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2362edd16368SStephen M. Cameron 
2363edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2364e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
23652b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
236633a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2367edd16368SStephen M. Cameron 
2368d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2369d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2370d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2371d9a729f3SWebb Scales 
2372edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2373edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2374c349775eSScott Teel 
237503383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
237603383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
237703383736SDon Brace 
237825163bd5SWebb Scales 	/*
237925163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
238025163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
238125163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
238225163bd5SWebb Scales 	 */
238325163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
238425163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
238525163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
23868a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
238725163bd5SWebb Scales 	}
238825163bd5SWebb Scales 
2389d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2390d604f533SWebb Scales 		if (cp->reset_pending)
2391d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2392d604f533SWebb Scales 		if (cp->abort_pending)
2393d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2394d604f533SWebb Scales 	}
2395d604f533SWebb Scales 
2396c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2397c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2398c349775eSScott Teel 
23996aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
24008a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
24018a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
24026aa4c361SRobert Elliott 
2403e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2404e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2405e1f7de0cSMatt Gates 	 */
2406e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2407e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
24082b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
24092b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
24102b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
24112b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
241250a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2413e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2414e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2415283b4a9bSStephen M. Cameron 
2416283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2417283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2418283b4a9bSStephen M. Cameron 		 * wrong.
2419283b4a9bSStephen M. Cameron 		 */
2420f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2421283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2422283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
24238a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2424283b4a9bSStephen M. Cameron 		}
2425e1f7de0cSMatt Gates 	}
2426e1f7de0cSMatt Gates 
2427edd16368SStephen M. Cameron 	/* an error has occurred */
2428edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2429edd16368SStephen M. Cameron 
2430edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
24319437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
24329437ac43SStephen Cameron 		/* copy the sense data */
24339437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
24349437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
24359437ac43SStephen Cameron 		else
24369437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
24379437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
24389437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
24399437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
24409437ac43SStephen Cameron 		if (ei->ScsiStatus)
24419437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
24429437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2443edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
24441d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
24452e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
24461d3b3609SMatt Gates 				break;
24471d3b3609SMatt Gates 			}
2448edd16368SStephen M. Cameron 			break;
2449edd16368SStephen M. Cameron 		}
2450edd16368SStephen M. Cameron 		/* Problem was not a check condition
2451edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2452edd16368SStephen M. Cameron 		 */
2453edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2454edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2455edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2456edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2457edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2458edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2459edd16368SStephen M. Cameron 				cmd->result);
2460edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2461edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2462edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2463edd16368SStephen M. Cameron 
2464edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2465edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2466edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2467edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2468edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2469edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2470edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2471edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2472edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2473edd16368SStephen M. Cameron 			 * and it's severe enough.
2474edd16368SStephen M. Cameron 			 */
2475edd16368SStephen M. Cameron 
2476edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2477edd16368SStephen M. Cameron 		}
2478edd16368SStephen M. Cameron 		break;
2479edd16368SStephen M. Cameron 
2480edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2481edd16368SStephen M. Cameron 		break;
2482edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2483f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2484f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2485edd16368SStephen M. Cameron 		break;
2486edd16368SStephen M. Cameron 	case CMD_INVALID: {
2487edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2488edd16368SStephen M. Cameron 		print_cmd(cp); */
2489edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2490edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2491edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2492edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2493edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2494edd16368SStephen M. Cameron 		 * missing target. */
2495edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2496edd16368SStephen M. Cameron 	}
2497edd16368SStephen M. Cameron 		break;
2498edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2499256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2500f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2501f42e81e1SStephen Cameron 				cp->Request.CDB);
2502edd16368SStephen M. Cameron 		break;
2503edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2504edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2505f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2506f42e81e1SStephen Cameron 			cp->Request.CDB);
2507edd16368SStephen M. Cameron 		break;
2508edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2509edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2510f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2511f42e81e1SStephen Cameron 			cp->Request.CDB);
2512edd16368SStephen M. Cameron 		break;
2513edd16368SStephen M. Cameron 	case CMD_ABORTED:
2514a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2515a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2516edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2517edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2518f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2519f42e81e1SStephen Cameron 			cp->Request.CDB);
2520edd16368SStephen M. Cameron 		break;
2521edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2522f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2523f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2524f42e81e1SStephen Cameron 			cp->Request.CDB);
2525edd16368SStephen M. Cameron 		break;
2526edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2527edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2528f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2529f42e81e1SStephen Cameron 			cp->Request.CDB);
2530edd16368SStephen M. Cameron 		break;
25311d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
25321d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
25331d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
25341d5e2ed0SStephen M. Cameron 		break;
25359437ac43SStephen Cameron 	case CMD_TMF_STATUS:
25369437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
25379437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
25389437ac43SStephen Cameron 		break;
2539283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2540283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2541283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2542283b4a9bSStephen M. Cameron 		 */
2543283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2544283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2545283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2546283b4a9bSStephen M. Cameron 		break;
2547edd16368SStephen M. Cameron 	default:
2548edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2549edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2550edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2551edd16368SStephen M. Cameron 	}
25528a0ff92cSWebb Scales 
25538a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2554edd16368SStephen M. Cameron }
2555edd16368SStephen M. Cameron 
2556edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2557edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2558edd16368SStephen M. Cameron {
2559edd16368SStephen M. Cameron 	int i;
2560edd16368SStephen M. Cameron 
256150a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
256250a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
256350a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2564edd16368SStephen M. Cameron 				data_direction);
2565edd16368SStephen M. Cameron }
2566edd16368SStephen M. Cameron 
2567a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2568edd16368SStephen M. Cameron 		struct CommandList *cp,
2569edd16368SStephen M. Cameron 		unsigned char *buf,
2570edd16368SStephen M. Cameron 		size_t buflen,
2571edd16368SStephen M. Cameron 		int data_direction)
2572edd16368SStephen M. Cameron {
257301a02ffcSStephen M. Cameron 	u64 addr64;
2574edd16368SStephen M. Cameron 
2575edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2576edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
257750a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2578a2dac136SStephen M. Cameron 		return 0;
2579edd16368SStephen M. Cameron 	}
2580edd16368SStephen M. Cameron 
258150a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2582eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2583a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2584eceaae18SShuah Khan 		cp->Header.SGList = 0;
258550a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2586a2dac136SStephen M. Cameron 		return -1;
2587eceaae18SShuah Khan 	}
258850a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
258950a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
259050a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
259150a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
259250a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2593a2dac136SStephen M. Cameron 	return 0;
2594edd16368SStephen M. Cameron }
2595edd16368SStephen M. Cameron 
259625163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
259725163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
259825163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
259925163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2600edd16368SStephen M. Cameron {
2601edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2602edd16368SStephen M. Cameron 
2603edd16368SStephen M. Cameron 	c->waiting = &wait;
260425163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
260525163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
260625163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
260725163bd5SWebb Scales 		wait_for_completion_io(&wait);
260825163bd5SWebb Scales 		return IO_OK;
260925163bd5SWebb Scales 	}
261025163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
261125163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
261225163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
261325163bd5SWebb Scales 		return -ETIMEDOUT;
261425163bd5SWebb Scales 	}
261525163bd5SWebb Scales 	return IO_OK;
261625163bd5SWebb Scales }
261725163bd5SWebb Scales 
261825163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
261925163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
262025163bd5SWebb Scales {
262125163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
262225163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
262325163bd5SWebb Scales 		return IO_OK;
262425163bd5SWebb Scales 	}
262525163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2626edd16368SStephen M. Cameron }
2627edd16368SStephen M. Cameron 
2628094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2629094963daSStephen M. Cameron {
2630094963daSStephen M. Cameron 	int cpu;
2631094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2632094963daSStephen M. Cameron 
2633094963daSStephen M. Cameron 	cpu = get_cpu();
2634094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2635094963daSStephen M. Cameron 	rc = *lockup_detected;
2636094963daSStephen M. Cameron 	put_cpu();
2637094963daSStephen M. Cameron 	return rc;
2638094963daSStephen M. Cameron }
2639094963daSStephen M. Cameron 
26409c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
264125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
264225163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2643edd16368SStephen M. Cameron {
26449c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
264525163bd5SWebb Scales 	int rc;
2646edd16368SStephen M. Cameron 
2647edd16368SStephen M. Cameron 	do {
26487630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
264925163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
265025163bd5SWebb Scales 						  timeout_msecs);
265125163bd5SWebb Scales 		if (rc)
265225163bd5SWebb Scales 			break;
2653edd16368SStephen M. Cameron 		retry_count++;
26549c2fc160SStephen M. Cameron 		if (retry_count > 3) {
26559c2fc160SStephen M. Cameron 			msleep(backoff_time);
26569c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
26579c2fc160SStephen M. Cameron 				backoff_time *= 2;
26589c2fc160SStephen M. Cameron 		}
2659852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
26609c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
26619c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2662edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
266325163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
266425163bd5SWebb Scales 		rc = -EIO;
266525163bd5SWebb Scales 	return rc;
2666edd16368SStephen M. Cameron }
2667edd16368SStephen M. Cameron 
2668d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2669d1e8beacSStephen M. Cameron 				struct CommandList *c)
2670edd16368SStephen M. Cameron {
2671d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2672d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2673edd16368SStephen M. Cameron 
2674d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2675d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2676d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2677d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2678d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2679d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2680d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2681d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2682d1e8beacSStephen M. Cameron }
2683d1e8beacSStephen M. Cameron 
2684d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2685d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2686d1e8beacSStephen M. Cameron {
2687d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2688d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
26899437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
26909437ac43SStephen Cameron 	int sense_len;
2691d1e8beacSStephen M. Cameron 
2692edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2693edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26949437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
26959437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
26969437ac43SStephen Cameron 		else
26979437ac43SStephen Cameron 			sense_len = ei->SenseLen;
26989437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
26999437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2700d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2701d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
27029437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
27039437ac43SStephen Cameron 				sense_key, asc, ascq);
2704d1e8beacSStephen M. Cameron 		else
27059437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2706edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2707edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2708edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2709edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2710edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2711edd16368SStephen M. Cameron 		break;
2712edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2713edd16368SStephen M. Cameron 		break;
2714edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2715d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2716edd16368SStephen M. Cameron 		break;
2717edd16368SStephen M. Cameron 	case CMD_INVALID: {
2718edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2719edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2720edd16368SStephen M. Cameron 		 */
2721d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2722d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2723edd16368SStephen M. Cameron 		}
2724edd16368SStephen M. Cameron 		break;
2725edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2726d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2727edd16368SStephen M. Cameron 		break;
2728edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2729d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2730edd16368SStephen M. Cameron 		break;
2731edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2732d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2733edd16368SStephen M. Cameron 		break;
2734edd16368SStephen M. Cameron 	case CMD_ABORTED:
2735d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2736edd16368SStephen M. Cameron 		break;
2737edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2738d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2739edd16368SStephen M. Cameron 		break;
2740edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2741d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2742edd16368SStephen M. Cameron 		break;
2743edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2744d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2745edd16368SStephen M. Cameron 		break;
27461d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2747d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
27481d5e2ed0SStephen M. Cameron 		break;
274925163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
275025163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
275125163bd5SWebb Scales 		break;
2752edd16368SStephen M. Cameron 	default:
2753d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2754d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2755edd16368SStephen M. Cameron 				ei->CommandStatus);
2756edd16368SStephen M. Cameron 	}
2757edd16368SStephen M. Cameron }
2758edd16368SStephen M. Cameron 
2759edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2760b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2761edd16368SStephen M. Cameron 			unsigned char bufsize)
2762edd16368SStephen M. Cameron {
2763edd16368SStephen M. Cameron 	int rc = IO_OK;
2764edd16368SStephen M. Cameron 	struct CommandList *c;
2765edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2766edd16368SStephen M. Cameron 
276745fcb86eSStephen Cameron 	c = cmd_alloc(h);
2768edd16368SStephen M. Cameron 
2769a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2770a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2771a2dac136SStephen M. Cameron 		rc = -1;
2772a2dac136SStephen M. Cameron 		goto out;
2773a2dac136SStephen M. Cameron 	}
277425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
277525163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
277625163bd5SWebb Scales 	if (rc)
277725163bd5SWebb Scales 		goto out;
2778edd16368SStephen M. Cameron 	ei = c->err_info;
2779edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2780d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2781edd16368SStephen M. Cameron 		rc = -1;
2782edd16368SStephen M. Cameron 	}
2783a2dac136SStephen M. Cameron out:
278445fcb86eSStephen Cameron 	cmd_free(h, c);
2785edd16368SStephen M. Cameron 	return rc;
2786edd16368SStephen M. Cameron }
2787edd16368SStephen M. Cameron 
2788bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
278925163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2790edd16368SStephen M. Cameron {
2791edd16368SStephen M. Cameron 	int rc = IO_OK;
2792edd16368SStephen M. Cameron 	struct CommandList *c;
2793edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2794edd16368SStephen M. Cameron 
279545fcb86eSStephen Cameron 	c = cmd_alloc(h);
2796edd16368SStephen M. Cameron 
2797edd16368SStephen M. Cameron 
2798a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
27990b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
2800bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
280125163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
280225163bd5SWebb Scales 	if (rc) {
280325163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
280425163bd5SWebb Scales 		goto out;
280525163bd5SWebb Scales 	}
2806edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2807edd16368SStephen M. Cameron 
2808edd16368SStephen M. Cameron 	ei = c->err_info;
2809edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2810d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2811edd16368SStephen M. Cameron 		rc = -1;
2812edd16368SStephen M. Cameron 	}
281325163bd5SWebb Scales out:
281445fcb86eSStephen Cameron 	cmd_free(h, c);
2815edd16368SStephen M. Cameron 	return rc;
2816edd16368SStephen M. Cameron }
2817edd16368SStephen M. Cameron 
2818d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2819d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2820d604f533SWebb Scales 			       unsigned char *scsi3addr)
2821d604f533SWebb Scales {
2822d604f533SWebb Scales 	int i;
2823d604f533SWebb Scales 	bool match = false;
2824d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2825d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2826d604f533SWebb Scales 
2827d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2828d604f533SWebb Scales 		return false;
2829d604f533SWebb Scales 
2830d604f533SWebb Scales 	switch (c->cmd_type) {
2831d604f533SWebb Scales 	case CMD_SCSI:
2832d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2833d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2834d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2835d604f533SWebb Scales 		break;
2836d604f533SWebb Scales 
2837d604f533SWebb Scales 	case CMD_IOACCEL1:
2838d604f533SWebb Scales 	case CMD_IOACCEL2:
2839d604f533SWebb Scales 		if (c->phys_disk == dev) {
2840d604f533SWebb Scales 			/* HBA mode match */
2841d604f533SWebb Scales 			match = true;
2842d604f533SWebb Scales 		} else {
2843d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2844d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2845d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2846d604f533SWebb Scales 			 * instead. */
2847d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2848d604f533SWebb Scales 				/* FIXME: an alternate test might be
2849d604f533SWebb Scales 				 *
2850d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2851d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2852d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2853d604f533SWebb Scales 			}
2854d604f533SWebb Scales 		}
2855d604f533SWebb Scales 		break;
2856d604f533SWebb Scales 
2857d604f533SWebb Scales 	case IOACCEL2_TMF:
2858d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2859d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2860d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2861d604f533SWebb Scales 		}
2862d604f533SWebb Scales 		break;
2863d604f533SWebb Scales 
2864d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2865d604f533SWebb Scales 		match = false;
2866d604f533SWebb Scales 		break;
2867d604f533SWebb Scales 
2868d604f533SWebb Scales 	default:
2869d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2870d604f533SWebb Scales 			c->cmd_type);
2871d604f533SWebb Scales 		BUG();
2872d604f533SWebb Scales 	}
2873d604f533SWebb Scales 
2874d604f533SWebb Scales 	return match;
2875d604f533SWebb Scales }
2876d604f533SWebb Scales 
2877d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2878d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2879d604f533SWebb Scales {
2880d604f533SWebb Scales 	int i;
2881d604f533SWebb Scales 	int rc = 0;
2882d604f533SWebb Scales 
2883d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2884d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2885d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2886d604f533SWebb Scales 		return -EINTR;
2887d604f533SWebb Scales 	}
2888d604f533SWebb Scales 
2889d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2890d604f533SWebb Scales 
2891d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2892d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2893d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2894d604f533SWebb Scales 
2895d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2896d604f533SWebb Scales 			unsigned long flags;
2897d604f533SWebb Scales 
2898d604f533SWebb Scales 			/*
2899d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2900d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2901d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2902d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2903d604f533SWebb Scales 			 */
2904d604f533SWebb Scales 			c->reset_pending = dev;
2905d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2906d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2907d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2908d604f533SWebb Scales 			else
2909d604f533SWebb Scales 				c->reset_pending = NULL;
2910d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2911d604f533SWebb Scales 		}
2912d604f533SWebb Scales 
2913d604f533SWebb Scales 		cmd_free(h, c);
2914d604f533SWebb Scales 	}
2915d604f533SWebb Scales 
2916d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2917d604f533SWebb Scales 	if (!rc)
2918d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2919d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2920d604f533SWebb Scales 			lockup_detected(h));
2921d604f533SWebb Scales 
2922d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2923d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2924d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2925d604f533SWebb Scales 		rc = -ENODEV;
2926d604f533SWebb Scales 	}
2927d604f533SWebb Scales 
2928d604f533SWebb Scales 	if (unlikely(rc))
2929d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2930d604f533SWebb Scales 
2931d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2932d604f533SWebb Scales 	return rc;
2933d604f533SWebb Scales }
2934d604f533SWebb Scales 
2935edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2936edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2937edd16368SStephen M. Cameron {
2938edd16368SStephen M. Cameron 	int rc;
2939edd16368SStephen M. Cameron 	unsigned char *buf;
2940edd16368SStephen M. Cameron 
2941edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2942edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2943edd16368SStephen M. Cameron 	if (!buf)
2944edd16368SStephen M. Cameron 		return;
2945b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2946edd16368SStephen M. Cameron 	if (rc == 0)
2947edd16368SStephen M. Cameron 		*raid_level = buf[8];
2948edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2949edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2950edd16368SStephen M. Cameron 	kfree(buf);
2951edd16368SStephen M. Cameron 	return;
2952edd16368SStephen M. Cameron }
2953edd16368SStephen M. Cameron 
2954283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2955283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2956283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2957283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2958283b4a9bSStephen M. Cameron {
2959283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2960283b4a9bSStephen M. Cameron 	int map, row, col;
2961283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2962283b4a9bSStephen M. Cameron 
2963283b4a9bSStephen M. Cameron 	if (rc != 0)
2964283b4a9bSStephen M. Cameron 		return;
2965283b4a9bSStephen M. Cameron 
29662ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
29672ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
29682ba8bfc8SStephen M. Cameron 		return;
29692ba8bfc8SStephen M. Cameron 
2970283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2971283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2972283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2973283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2974283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2975283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2976283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2977283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2978283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2979283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2980283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2981283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2982283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2983283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2984283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2985283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2986283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2987283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2988283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2989283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2990283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2991283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2992283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2993283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
29942b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2995dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
29962b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
29972b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
29982b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2999dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3000dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3001283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3002283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3003283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3004283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3005283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3006283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3007283b4a9bSStephen M. Cameron 			disks_per_row =
3008283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3009283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3010283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3011283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3012283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3013283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3014283b4a9bSStephen M. Cameron 			disks_per_row =
3015283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3016283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3017283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3018283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3019283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3020283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3021283b4a9bSStephen M. Cameron 		}
3022283b4a9bSStephen M. Cameron 	}
3023283b4a9bSStephen M. Cameron }
3024283b4a9bSStephen M. Cameron #else
3025283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3026283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3027283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3028283b4a9bSStephen M. Cameron {
3029283b4a9bSStephen M. Cameron }
3030283b4a9bSStephen M. Cameron #endif
3031283b4a9bSStephen M. Cameron 
3032283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3033283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3034283b4a9bSStephen M. Cameron {
3035283b4a9bSStephen M. Cameron 	int rc = 0;
3036283b4a9bSStephen M. Cameron 	struct CommandList *c;
3037283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3038283b4a9bSStephen M. Cameron 
303945fcb86eSStephen Cameron 	c = cmd_alloc(h);
3040bf43caf3SRobert Elliott 
3041283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3042283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3043283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
30442dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
30452dd02d74SRobert Elliott 		cmd_free(h, c);
30462dd02d74SRobert Elliott 		return -1;
3047283b4a9bSStephen M. Cameron 	}
304825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
304925163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
305025163bd5SWebb Scales 	if (rc)
305125163bd5SWebb Scales 		goto out;
3052283b4a9bSStephen M. Cameron 	ei = c->err_info;
3053283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3054d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
305525163bd5SWebb Scales 		rc = -1;
305625163bd5SWebb Scales 		goto out;
3057283b4a9bSStephen M. Cameron 	}
305845fcb86eSStephen Cameron 	cmd_free(h, c);
3059283b4a9bSStephen M. Cameron 
3060283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3061283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3062283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3063283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3064283b4a9bSStephen M. Cameron 		rc = -1;
3065283b4a9bSStephen M. Cameron 	}
3066283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3067283b4a9bSStephen M. Cameron 	return rc;
306825163bd5SWebb Scales out:
306925163bd5SWebb Scales 	cmd_free(h, c);
307025163bd5SWebb Scales 	return rc;
3071283b4a9bSStephen M. Cameron }
3072283b4a9bSStephen M. Cameron 
307366749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
307466749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
307566749d0dSScott Teel {
307666749d0dSScott Teel 	int rc = IO_OK;
307766749d0dSScott Teel 	struct CommandList *c;
307866749d0dSScott Teel 	struct ErrorInfo *ei;
307966749d0dSScott Teel 
308066749d0dSScott Teel 	c = cmd_alloc(h);
308166749d0dSScott Teel 
308266749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
308366749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
308466749d0dSScott Teel 	if (rc)
308566749d0dSScott Teel 		goto out;
308666749d0dSScott Teel 
308766749d0dSScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
308866749d0dSScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
308966749d0dSScott Teel 	if (rc)
309066749d0dSScott Teel 		goto out;
309166749d0dSScott Teel 	ei = c->err_info;
309266749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
309366749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
309466749d0dSScott Teel 		rc = -1;
309566749d0dSScott Teel 	}
309666749d0dSScott Teel out:
309766749d0dSScott Teel 	cmd_free(h, c);
309866749d0dSScott Teel 	return rc;
309966749d0dSScott Teel }
310066749d0dSScott Teel 
310166749d0dSScott Teel 
310203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
310303383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
310403383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
310503383736SDon Brace {
310603383736SDon Brace 	int rc = IO_OK;
310703383736SDon Brace 	struct CommandList *c;
310803383736SDon Brace 	struct ErrorInfo *ei;
310903383736SDon Brace 
311003383736SDon Brace 	c = cmd_alloc(h);
311103383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
311203383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
311303383736SDon Brace 	if (rc)
311403383736SDon Brace 		goto out;
311503383736SDon Brace 
311603383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
311703383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
311803383736SDon Brace 
311925163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
312025163bd5SWebb Scales 						NO_TIMEOUT);
312103383736SDon Brace 	ei = c->err_info;
312203383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
312303383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
312403383736SDon Brace 		rc = -1;
312503383736SDon Brace 	}
312603383736SDon Brace out:
312703383736SDon Brace 	cmd_free(h, c);
312803383736SDon Brace 	return rc;
312903383736SDon Brace }
313003383736SDon Brace 
31311b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
31321b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
31331b70150aSStephen M. Cameron {
31341b70150aSStephen M. Cameron 	int rc;
31351b70150aSStephen M. Cameron 	int i;
31361b70150aSStephen M. Cameron 	int pages;
31371b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
31381b70150aSStephen M. Cameron 
31391b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
31401b70150aSStephen M. Cameron 	if (!buf)
31411b70150aSStephen M. Cameron 		return 0;
31421b70150aSStephen M. Cameron 
31431b70150aSStephen M. Cameron 	/* Get the size of the page list first */
31441b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
31451b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
31461b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
31471b70150aSStephen M. Cameron 	if (rc != 0)
31481b70150aSStephen M. Cameron 		goto exit_unsupported;
31491b70150aSStephen M. Cameron 	pages = buf[3];
31501b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
31511b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
31521b70150aSStephen M. Cameron 	else
31531b70150aSStephen M. Cameron 		bufsize = 255;
31541b70150aSStephen M. Cameron 
31551b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
31561b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
31571b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
31581b70150aSStephen M. Cameron 				buf, bufsize);
31591b70150aSStephen M. Cameron 	if (rc != 0)
31601b70150aSStephen M. Cameron 		goto exit_unsupported;
31611b70150aSStephen M. Cameron 
31621b70150aSStephen M. Cameron 	pages = buf[3];
31631b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
31641b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
31651b70150aSStephen M. Cameron 			goto exit_supported;
31661b70150aSStephen M. Cameron exit_unsupported:
31671b70150aSStephen M. Cameron 	kfree(buf);
31681b70150aSStephen M. Cameron 	return 0;
31691b70150aSStephen M. Cameron exit_supported:
31701b70150aSStephen M. Cameron 	kfree(buf);
31711b70150aSStephen M. Cameron 	return 1;
31721b70150aSStephen M. Cameron }
31731b70150aSStephen M. Cameron 
3174283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3175283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3176283b4a9bSStephen M. Cameron {
3177283b4a9bSStephen M. Cameron 	int rc;
3178283b4a9bSStephen M. Cameron 	unsigned char *buf;
3179283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3180283b4a9bSStephen M. Cameron 
3181283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3182283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
318341ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3184283b4a9bSStephen M. Cameron 
3185283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3186283b4a9bSStephen M. Cameron 	if (!buf)
3187283b4a9bSStephen M. Cameron 		return;
31881b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
31891b70150aSStephen M. Cameron 		goto out;
3190283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3191b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3192283b4a9bSStephen M. Cameron 	if (rc != 0)
3193283b4a9bSStephen M. Cameron 		goto out;
3194283b4a9bSStephen M. Cameron 
3195283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3196283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3197283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3198283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3199283b4a9bSStephen M. Cameron 	this_device->offload_config =
3200283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3201283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3202283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3203283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3204283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3205283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3206283b4a9bSStephen M. Cameron 	}
320741ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3208283b4a9bSStephen M. Cameron out:
3209283b4a9bSStephen M. Cameron 	kfree(buf);
3210283b4a9bSStephen M. Cameron 	return;
3211283b4a9bSStephen M. Cameron }
3212283b4a9bSStephen M. Cameron 
3213edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3214edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
321575d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3216edd16368SStephen M. Cameron {
3217edd16368SStephen M. Cameron 	int rc;
3218edd16368SStephen M. Cameron 	unsigned char *buf;
3219edd16368SStephen M. Cameron 
3220edd16368SStephen M. Cameron 	if (buflen > 16)
3221edd16368SStephen M. Cameron 		buflen = 16;
3222edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3223edd16368SStephen M. Cameron 	if (!buf)
3224a84d794dSStephen M. Cameron 		return -ENOMEM;
3225b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3226edd16368SStephen M. Cameron 	if (rc == 0)
322775d23d89SDon Brace 		memcpy(device_id, &buf[index], buflen);
322875d23d89SDon Brace 
3229edd16368SStephen M. Cameron 	kfree(buf);
323075d23d89SDon Brace 
3231edd16368SStephen M. Cameron 	return rc != 0;
3232edd16368SStephen M. Cameron }
3233edd16368SStephen M. Cameron 
3234edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
323503383736SDon Brace 		void *buf, int bufsize,
3236edd16368SStephen M. Cameron 		int extended_response)
3237edd16368SStephen M. Cameron {
3238edd16368SStephen M. Cameron 	int rc = IO_OK;
3239edd16368SStephen M. Cameron 	struct CommandList *c;
3240edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3241edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3242edd16368SStephen M. Cameron 
324345fcb86eSStephen Cameron 	c = cmd_alloc(h);
3244bf43caf3SRobert Elliott 
3245e89c0ae7SStephen M. Cameron 	/* address the controller */
3246e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3247a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3248a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3249a2dac136SStephen M. Cameron 		rc = -1;
3250a2dac136SStephen M. Cameron 		goto out;
3251a2dac136SStephen M. Cameron 	}
3252edd16368SStephen M. Cameron 	if (extended_response)
3253edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
325425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
325525163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
325625163bd5SWebb Scales 	if (rc)
325725163bd5SWebb Scales 		goto out;
3258edd16368SStephen M. Cameron 	ei = c->err_info;
3259edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3260edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3261d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3262edd16368SStephen M. Cameron 		rc = -1;
3263283b4a9bSStephen M. Cameron 	} else {
326403383736SDon Brace 		struct ReportLUNdata *rld = buf;
326503383736SDon Brace 
326603383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3267283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3268283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3269283b4a9bSStephen M. Cameron 				extended_response,
327003383736SDon Brace 				rld->extended_response_flag);
3271283b4a9bSStephen M. Cameron 			rc = -1;
3272283b4a9bSStephen M. Cameron 		}
3273edd16368SStephen M. Cameron 	}
3274a2dac136SStephen M. Cameron out:
327545fcb86eSStephen Cameron 	cmd_free(h, c);
3276edd16368SStephen M. Cameron 	return rc;
3277edd16368SStephen M. Cameron }
3278edd16368SStephen M. Cameron 
3279edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
328003383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3281edd16368SStephen M. Cameron {
328203383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
328303383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3284edd16368SStephen M. Cameron }
3285edd16368SStephen M. Cameron 
3286edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3287edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3288edd16368SStephen M. Cameron {
3289edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3290edd16368SStephen M. Cameron }
3291edd16368SStephen M. Cameron 
3292edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3293edd16368SStephen M. Cameron 	int bus, int target, int lun)
3294edd16368SStephen M. Cameron {
3295edd16368SStephen M. Cameron 	device->bus = bus;
3296edd16368SStephen M. Cameron 	device->target = target;
3297edd16368SStephen M. Cameron 	device->lun = lun;
3298edd16368SStephen M. Cameron }
3299edd16368SStephen M. Cameron 
33009846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
33019846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
33029846590eSStephen M. Cameron 					unsigned char scsi3addr[])
33039846590eSStephen M. Cameron {
33049846590eSStephen M. Cameron 	int rc;
33059846590eSStephen M. Cameron 	int status;
33069846590eSStephen M. Cameron 	int size;
33079846590eSStephen M. Cameron 	unsigned char *buf;
33089846590eSStephen M. Cameron 
33099846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
33109846590eSStephen M. Cameron 	if (!buf)
33119846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
33129846590eSStephen M. Cameron 
33139846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
331424a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
33159846590eSStephen M. Cameron 		goto exit_failed;
33169846590eSStephen M. Cameron 
33179846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
33189846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
33199846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
332024a4b078SStephen M. Cameron 	if (rc != 0)
33219846590eSStephen M. Cameron 		goto exit_failed;
33229846590eSStephen M. Cameron 	size = buf[3];
33239846590eSStephen M. Cameron 
33249846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
33259846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
33269846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
332724a4b078SStephen M. Cameron 	if (rc != 0)
33289846590eSStephen M. Cameron 		goto exit_failed;
33299846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
33309846590eSStephen M. Cameron 
33319846590eSStephen M. Cameron 	kfree(buf);
33329846590eSStephen M. Cameron 	return status;
33339846590eSStephen M. Cameron exit_failed:
33349846590eSStephen M. Cameron 	kfree(buf);
33359846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
33369846590eSStephen M. Cameron }
33379846590eSStephen M. Cameron 
33389846590eSStephen M. Cameron /* Determine offline status of a volume.
33399846590eSStephen M. Cameron  * Return either:
33409846590eSStephen M. Cameron  *  0 (not offline)
334167955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
33429846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
33439846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
33449846590eSStephen M. Cameron  */
334567955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
33469846590eSStephen M. Cameron 					unsigned char scsi3addr[])
33479846590eSStephen M. Cameron {
33489846590eSStephen M. Cameron 	struct CommandList *c;
33499437ac43SStephen Cameron 	unsigned char *sense;
33509437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
33519437ac43SStephen Cameron 	int sense_len;
335225163bd5SWebb Scales 	int rc, ldstat = 0;
33539846590eSStephen M. Cameron 	u16 cmd_status;
33549846590eSStephen M. Cameron 	u8 scsi_status;
33559846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
33569846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
33579846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
33589846590eSStephen M. Cameron 
33599846590eSStephen M. Cameron 	c = cmd_alloc(h);
3360bf43caf3SRobert Elliott 
33619846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
336225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
336325163bd5SWebb Scales 	if (rc) {
336425163bd5SWebb Scales 		cmd_free(h, c);
336525163bd5SWebb Scales 		return 0;
336625163bd5SWebb Scales 	}
33679846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
33689437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
33699437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
33709437ac43SStephen Cameron 	else
33719437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
33729437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
33739846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
33749846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
33759846590eSStephen M. Cameron 	cmd_free(h, c);
33769846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
33779846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
33789846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
33799846590eSStephen M. Cameron 		sense_key != NOT_READY ||
33809846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
33819846590eSStephen M. Cameron 		return 0;
33829846590eSStephen M. Cameron 	}
33839846590eSStephen M. Cameron 
33849846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
33859846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
33869846590eSStephen M. Cameron 
33879846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
33889846590eSStephen M. Cameron 	switch (ldstat) {
33899846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
33905ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
33919846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
33929846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
33939846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
33949846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
33959846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
33969846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
33979846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
33989846590eSStephen M. Cameron 		return ldstat;
33999846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
34009846590eSStephen M. Cameron 		/* If VPD status page isn't available,
34019846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
34029846590eSStephen M. Cameron 		 */
34039846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
34049846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
34059846590eSStephen M. Cameron 			return ldstat;
34069846590eSStephen M. Cameron 		break;
34079846590eSStephen M. Cameron 	default:
34089846590eSStephen M. Cameron 		break;
34099846590eSStephen M. Cameron 	}
34109846590eSStephen M. Cameron 	return 0;
34119846590eSStephen M. Cameron }
34129846590eSStephen M. Cameron 
34139b5c48c2SStephen Cameron /*
34149b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
34159b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
34169b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
34179b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
34189b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
34199b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
34209b5c48c2SStephen Cameron  */
34219b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
34229b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
34239b5c48c2SStephen Cameron {
34249b5c48c2SStephen Cameron 	struct CommandList *c;
34259b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
34269b5c48c2SStephen Cameron 	int rc = 0;
34279b5c48c2SStephen Cameron 
34289b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
34299b5c48c2SStephen Cameron 
34309b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
34319b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
34329b5c48c2SStephen Cameron 		return 1;
34339b5c48c2SStephen Cameron 
34349b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3435bf43caf3SRobert Elliott 
34369b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
34379b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
34389b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
34399b5c48c2SStephen Cameron 	ei = c->err_info;
34409b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
34419b5c48c2SStephen Cameron 	case CMD_INVALID:
34429b5c48c2SStephen Cameron 		rc = 0;
34439b5c48c2SStephen Cameron 		break;
34449b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
34459b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
34469b5c48c2SStephen Cameron 		rc = 1;
34479b5c48c2SStephen Cameron 		break;
34489437ac43SStephen Cameron 	case CMD_TMF_STATUS:
34499437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
34509437ac43SStephen Cameron 		break;
34519b5c48c2SStephen Cameron 	default:
34529b5c48c2SStephen Cameron 		rc = 0;
34539b5c48c2SStephen Cameron 		break;
34549b5c48c2SStephen Cameron 	}
34559b5c48c2SStephen Cameron 	cmd_free(h, c);
34569b5c48c2SStephen Cameron 	return rc;
34579b5c48c2SStephen Cameron }
34589b5c48c2SStephen Cameron 
345975d23d89SDon Brace static void sanitize_inquiry_string(unsigned char *s, int len)
346075d23d89SDon Brace {
346175d23d89SDon Brace 	bool terminated = false;
346275d23d89SDon Brace 
346375d23d89SDon Brace 	for (; len > 0; (--len, ++s)) {
346475d23d89SDon Brace 		if (*s == 0)
346575d23d89SDon Brace 			terminated = true;
346675d23d89SDon Brace 		if (terminated || *s < 0x20 || *s > 0x7e)
346775d23d89SDon Brace 			*s = ' ';
346875d23d89SDon Brace 	}
346975d23d89SDon Brace }
347075d23d89SDon Brace 
3471edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
34720b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
34730b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3474edd16368SStephen M. Cameron {
34750b0e1d6cSStephen M. Cameron 
34760b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
34770b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
34780b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
34790b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
34800b0e1d6cSStephen M. Cameron 
3481ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
34820b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3483683fc444SDon Brace 	int rc = 0;
3484edd16368SStephen M. Cameron 
3485ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3486683fc444SDon Brace 	if (!inq_buff) {
3487683fc444SDon Brace 		rc = -ENOMEM;
3488edd16368SStephen M. Cameron 		goto bail_out;
3489683fc444SDon Brace 	}
3490edd16368SStephen M. Cameron 
3491edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3492edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3493edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3494edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3495edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3496edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3497683fc444SDon Brace 		rc = -EIO;
3498edd16368SStephen M. Cameron 		goto bail_out;
3499edd16368SStephen M. Cameron 	}
3500edd16368SStephen M. Cameron 
350175d23d89SDon Brace 	sanitize_inquiry_string(&inq_buff[8], 8);
350275d23d89SDon Brace 	sanitize_inquiry_string(&inq_buff[16], 16);
350375d23d89SDon Brace 
3504edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3505edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3506edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3507edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3508edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3509edd16368SStephen M. Cameron 		sizeof(this_device->model));
3510edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3511edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
351275d23d89SDon Brace 	hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
3513edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3514edd16368SStephen M. Cameron 
3515edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3516283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
351767955ba3SStephen M. Cameron 		int volume_offline;
351867955ba3SStephen M. Cameron 
3519edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3520283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3521283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
352267955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
352367955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
352467955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
352567955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3526283b4a9bSStephen M. Cameron 	} else {
3527edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3528283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3529283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
353041ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3531a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
35329846590eSStephen M. Cameron 		this_device->volume_offline = 0;
353303383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3534283b4a9bSStephen M. Cameron 	}
3535edd16368SStephen M. Cameron 
35360b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
35370b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
35380b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
35390b0e1d6cSStephen M. Cameron 		 */
35400b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
35410b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
35420b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
35430b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
35440b0e1d6cSStephen M. Cameron 	}
3545edd16368SStephen M. Cameron 	kfree(inq_buff);
3546edd16368SStephen M. Cameron 	return 0;
3547edd16368SStephen M. Cameron 
3548edd16368SStephen M. Cameron bail_out:
3549edd16368SStephen M. Cameron 	kfree(inq_buff);
3550683fc444SDon Brace 	return rc;
3551edd16368SStephen M. Cameron }
3552edd16368SStephen M. Cameron 
35539b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
35549b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
35559b5c48c2SStephen Cameron {
35569b5c48c2SStephen Cameron 	unsigned long flags;
35579b5c48c2SStephen Cameron 	int rc, entry;
35589b5c48c2SStephen Cameron 	/*
35599b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
35609b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
35619b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
35629b5c48c2SStephen Cameron 	 */
35639b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
35649b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
35659b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
35669b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
35679b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
35689b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
35699b5c48c2SStephen Cameron 	} else {
35709b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
35719b5c48c2SStephen Cameron 		dev->supports_aborts =
35729b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
35739b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
35749b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
35759b5c48c2SStephen Cameron 	}
35769b5c48c2SStephen Cameron }
35779b5c48c2SStephen Cameron 
3578c795505aSKevin Barnett /*
3579c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
3580edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3581edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3582edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3583edd16368SStephen M. Cameron */
3584edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
35851f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3586edd16368SStephen M. Cameron {
3587c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
3588edd16368SStephen M. Cameron 
35891f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
35901f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
35911f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
3592c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3593c795505aSKevin Barnett 					HPSA_HBA_BUS, 0, lunid & 0x3fff);
35941f310bdeSStephen M. Cameron 		else
35951f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
3596c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3597c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
35981f310bdeSStephen M. Cameron 		return;
35991f310bdeSStephen M. Cameron 	}
36001f310bdeSStephen M. Cameron 	/* It's a logical device */
360166749d0dSScott Teel 	if (device->external) {
36021f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
3603c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
3604c795505aSKevin Barnett 			lunid & 0x00ff);
36051f310bdeSStephen M. Cameron 		return;
3606339b2b14SStephen M. Cameron 	}
3607c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
3608c795505aSKevin Barnett 				0, lunid & 0x3fff);
3609edd16368SStephen M. Cameron }
3610edd16368SStephen M. Cameron 
3611edd16368SStephen M. Cameron 
3612edd16368SStephen M. Cameron /*
361354b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
361454b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
361554b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
361654b6e9e9SScott Teel  *	3. Return:
361754b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
361854b6e9e9SScott Teel  *		0 if no matching physical disk was found.
361954b6e9e9SScott Teel  */
362054b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
362154b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
362254b6e9e9SScott Teel {
362341ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
362441ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
362541ce4c35SStephen Cameron 	unsigned long flags;
362654b6e9e9SScott Teel 	int i;
362754b6e9e9SScott Teel 
362841ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
362941ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
363041ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
363141ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
363241ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
363341ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
363454b6e9e9SScott Teel 			return 1;
363554b6e9e9SScott Teel 		}
363641ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
363741ce4c35SStephen Cameron 	return 0;
363841ce4c35SStephen Cameron }
363941ce4c35SStephen Cameron 
364066749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
364166749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
364266749d0dSScott Teel {
364366749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
364466749d0dSScott Teel 	* then any externals.
364566749d0dSScott Teel 	*/
364666749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
364766749d0dSScott Teel 
364866749d0dSScott Teel 	if (i == raid_ctlr_position)
364966749d0dSScott Teel 		return 0;
365066749d0dSScott Teel 
365166749d0dSScott Teel 	if (i < logicals_start)
365266749d0dSScott Teel 		return 0;
365366749d0dSScott Teel 
365466749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
365566749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
365666749d0dSScott Teel 		return 0;
365766749d0dSScott Teel 
365866749d0dSScott Teel 	return 1; /* it's an external lun */
365966749d0dSScott Teel }
366066749d0dSScott Teel 
366154b6e9e9SScott Teel /*
3662edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3663edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3664edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3665edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3666edd16368SStephen M. Cameron  */
3667edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
366803383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
366901a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3670edd16368SStephen M. Cameron {
367103383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3672edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3673edd16368SStephen M. Cameron 		return -1;
3674edd16368SStephen M. Cameron 	}
367503383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3676edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
367703383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
367803383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3679edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3680edd16368SStephen M. Cameron 	}
368103383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3682edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3683edd16368SStephen M. Cameron 		return -1;
3684edd16368SStephen M. Cameron 	}
36856df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3686edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3687edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3688edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3689edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3690edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3691edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3692edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3693edd16368SStephen M. Cameron 	}
3694edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3695edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3696edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3697edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3698edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3699edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3700edd16368SStephen M. Cameron 	}
3701edd16368SStephen M. Cameron 	return 0;
3702edd16368SStephen M. Cameron }
3703edd16368SStephen M. Cameron 
370442a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
370542a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3706a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3707339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3708339b2b14SStephen M. Cameron {
3709339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3710339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3711339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3712339b2b14SStephen M. Cameron 	 */
3713339b2b14SStephen M. Cameron 
3714339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3715339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3716339b2b14SStephen M. Cameron 
3717339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3718339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3719339b2b14SStephen M. Cameron 
3720339b2b14SStephen M. Cameron 	if (i < logicals_start)
3721d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3722d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3723339b2b14SStephen M. Cameron 
3724339b2b14SStephen M. Cameron 	if (i < last_device)
3725339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3726339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3727339b2b14SStephen M. Cameron 	BUG();
3728339b2b14SStephen M. Cameron 	return NULL;
3729339b2b14SStephen M. Cameron }
3730339b2b14SStephen M. Cameron 
373103383736SDon Brace /* get physical drive ioaccel handle and queue depth */
373203383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
373303383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
3734f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
373503383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
373603383736SDon Brace {
373703383736SDon Brace 	int rc;
3738f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
373903383736SDon Brace 
374003383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3741f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
3742a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
374303383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
3744f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
3745f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
374603383736SDon Brace 			sizeof(*id_phys));
374703383736SDon Brace 	if (!rc)
374803383736SDon Brace 		/* Reserve space for FW operations */
374903383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
375003383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
375103383736SDon Brace 		dev->queue_depth =
375203383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
375303383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
375403383736SDon Brace 	else
375503383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
375603383736SDon Brace }
375703383736SDon Brace 
37588270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
3759f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
37608270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
37618270b862SJoe Handzik {
3762f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3763f2039b03SDon Brace 
3764f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
37658270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
37668270b862SJoe Handzik 
37678270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
37688270b862SJoe Handzik 		&id_phys->active_path_number,
37698270b862SJoe Handzik 		sizeof(this_device->active_path_index));
37708270b862SJoe Handzik 	memcpy(&this_device->path_map,
37718270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
37728270b862SJoe Handzik 		sizeof(this_device->path_map));
37738270b862SJoe Handzik 	memcpy(&this_device->box,
37748270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
37758270b862SJoe Handzik 		sizeof(this_device->box));
37768270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
37778270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
37788270b862SJoe Handzik 		sizeof(this_device->phys_connector));
37798270b862SJoe Handzik 	memcpy(&this_device->bay,
37808270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
37818270b862SJoe Handzik 		sizeof(this_device->bay));
37828270b862SJoe Handzik }
37838270b862SJoe Handzik 
378466749d0dSScott Teel /* get number of local logical disks. */
378566749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
378666749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
378766749d0dSScott Teel 	u32 *nlocals)
378866749d0dSScott Teel {
378966749d0dSScott Teel 	int rc;
379066749d0dSScott Teel 
379166749d0dSScott Teel 	if (!id_ctlr) {
379266749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
379366749d0dSScott Teel 			__func__);
379466749d0dSScott Teel 		return -ENOMEM;
379566749d0dSScott Teel 	}
379666749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
379766749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
379866749d0dSScott Teel 	if (!rc)
379966749d0dSScott Teel 		if (id_ctlr->configured_logical_drive_count < 256)
380066749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
380166749d0dSScott Teel 		else
380266749d0dSScott Teel 			*nlocals = le16_to_cpu(
380366749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
380466749d0dSScott Teel 	else
380566749d0dSScott Teel 		*nlocals = -1;
380666749d0dSScott Teel 	return rc;
380766749d0dSScott Teel }
380866749d0dSScott Teel 
380966749d0dSScott Teel 
38108aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
3811edd16368SStephen M. Cameron {
3812edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3813edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3814edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3815edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3816edd16368SStephen M. Cameron 	 *
3817edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3818edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3819edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3820edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3821edd16368SStephen M. Cameron 	 */
3822a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3823edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
382403383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
382566749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
382601a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
382701a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
382866749d0dSScott Teel 	u32 nlocal_logicals = 0;
382901a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3830edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3831edd16368SStephen M. Cameron 	int ncurrent = 0;
38324f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3833339b2b14SStephen M. Cameron 	int raid_ctlr_position;
383404fa2f44SKevin Barnett 	bool physical_device;
3835aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3836edd16368SStephen M. Cameron 
3837cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
383892084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
383992084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3840edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
384103383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
384266749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
3843edd16368SStephen M. Cameron 
384403383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
384566749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
3846edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3847edd16368SStephen M. Cameron 		goto out;
3848edd16368SStephen M. Cameron 	}
3849edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3850edd16368SStephen M. Cameron 
3851853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
3852853633e8SDon Brace 
385303383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
3854853633e8SDon Brace 			logdev_list, &nlogicals)) {
3855853633e8SDon Brace 		h->drv_req_rescan = 1;
3856edd16368SStephen M. Cameron 		goto out;
3857853633e8SDon Brace 	}
3858edd16368SStephen M. Cameron 
385966749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
386066749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
386166749d0dSScott Teel 		dev_warn(&h->pdev->dev,
386266749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
386366749d0dSScott Teel 			__func__);
386466749d0dSScott Teel 	}
386566749d0dSScott Teel 
3866aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3867aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3868aca4a520SScott Teel 	 * controller.
3869edd16368SStephen M. Cameron 	 */
3870aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3871edd16368SStephen M. Cameron 
3872edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3873edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3874b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3875b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3876b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3877b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3878b7ec021fSScott Teel 			break;
3879b7ec021fSScott Teel 		}
3880b7ec021fSScott Teel 
3881edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3882edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3883edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3884edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3885853633e8SDon Brace 			h->drv_req_rescan = 1;
3886edd16368SStephen M. Cameron 			goto out;
3887edd16368SStephen M. Cameron 		}
3888edd16368SStephen M. Cameron 		ndev_allocated++;
3889edd16368SStephen M. Cameron 	}
3890edd16368SStephen M. Cameron 
38918645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3892339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3893339b2b14SStephen M. Cameron 	else
3894339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3895339b2b14SStephen M. Cameron 
3896edd16368SStephen M. Cameron 	/* adjust our table of devices */
38974f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3898edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
38990b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3900683fc444SDon Brace 		int rc = 0;
3901f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
3902edd16368SStephen M. Cameron 
390304fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
390404fa2f44SKevin Barnett 
3905edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3906339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3907339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
390841ce4c35SStephen Cameron 
390941ce4c35SStephen Cameron 		/* skip masked non-disk devices */
391004fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && physical_device &&
391104fa2f44SKevin Barnett 			(physdev_list->LUN[phys_dev_index].device_flags & 0x01))
3912edd16368SStephen M. Cameron 			continue;
3913edd16368SStephen M. Cameron 
3914edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
3915683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
3916683fc444SDon Brace 							&is_OBDR);
3917683fc444SDon Brace 		if (rc == -ENOMEM) {
3918683fc444SDon Brace 			dev_warn(&h->pdev->dev,
3919683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
3920853633e8SDon Brace 			h->drv_req_rescan = 1;
3921683fc444SDon Brace 			goto out;
3922853633e8SDon Brace 		}
3923683fc444SDon Brace 		if (rc) {
3924683fc444SDon Brace 			dev_warn(&h->pdev->dev,
3925683fc444SDon Brace 				"Inquiry failed, skipping device.\n");
3926683fc444SDon Brace 			continue;
3927683fc444SDon Brace 		}
3928683fc444SDon Brace 
392966749d0dSScott Teel 		/* Determine if this is a lun from an external target array */
393066749d0dSScott Teel 		tmpdevice->external =
393166749d0dSScott Teel 			figure_external_status(h, raid_ctlr_position, i,
393266749d0dSScott Teel 						nphysicals, nlocal_logicals);
393366749d0dSScott Teel 
39341f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
39359b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3936edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3937edd16368SStephen M. Cameron 
393834592254SScott Teel 		/* Turn on discovery_polling if there are ext target devices.
393934592254SScott Teel 		 * Event-based change notification is unreliable for those.
394034592254SScott Teel 		 */
394134592254SScott Teel 		if (!h->discovery_polling) {
394234592254SScott Teel 			if (tmpdevice->external) {
394334592254SScott Teel 				h->discovery_polling = 1;
394434592254SScott Teel 				dev_info(&h->pdev->dev,
394534592254SScott Teel 					"External target, activate discovery polling.\n");
394634592254SScott Teel 			}
394734592254SScott Teel 		}
394834592254SScott Teel 
394934592254SScott Teel 
3950edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
395104fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
3952edd16368SStephen M. Cameron 
395304fa2f44SKevin Barnett 		/*
395404fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
395504fa2f44SKevin Barnett 		 * are masked.
395604fa2f44SKevin Barnett 		 */
395704fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
39582a168208SKevin Barnett 			this_device->expose_device = 0;
39592a168208SKevin Barnett 		else
39602a168208SKevin Barnett 			this_device->expose_device = 1;
396141ce4c35SStephen Cameron 
3962edd16368SStephen M. Cameron 		switch (this_device->devtype) {
39630b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3964edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3965edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3966edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3967edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3968edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3969edd16368SStephen M. Cameron 			 * the inquiry data.
3970edd16368SStephen M. Cameron 			 */
39710b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3972edd16368SStephen M. Cameron 				ncurrent++;
3973edd16368SStephen M. Cameron 			break;
3974edd16368SStephen M. Cameron 		case TYPE_DISK:
397504fa2f44SKevin Barnett 			if (this_device->physical_device) {
3976b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
3977b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
3978ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
397903383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
3980f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
3981f2039b03SDon Brace 				hpsa_get_path_info(this_device,
3982f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
3983b9092b79SKevin Barnett 			}
3984edd16368SStephen M. Cameron 			ncurrent++;
3985edd16368SStephen M. Cameron 			break;
3986edd16368SStephen M. Cameron 		case TYPE_TAPE:
3987edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
398841ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
398941ce4c35SStephen Cameron 			ncurrent++;
399041ce4c35SStephen Cameron 			break;
3991edd16368SStephen M. Cameron 		case TYPE_RAID:
3992edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3993edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3994edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3995edd16368SStephen M. Cameron 			 * don't present it.
3996edd16368SStephen M. Cameron 			 */
3997edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3998edd16368SStephen M. Cameron 				break;
3999edd16368SStephen M. Cameron 			ncurrent++;
4000edd16368SStephen M. Cameron 			break;
4001edd16368SStephen M. Cameron 		default:
4002edd16368SStephen M. Cameron 			break;
4003edd16368SStephen M. Cameron 		}
4004cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4005edd16368SStephen M. Cameron 			break;
4006edd16368SStephen M. Cameron 	}
40078aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4008edd16368SStephen M. Cameron out:
4009edd16368SStephen M. Cameron 	kfree(tmpdevice);
4010edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4011edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4012edd16368SStephen M. Cameron 	kfree(currentsd);
4013edd16368SStephen M. Cameron 	kfree(physdev_list);
4014edd16368SStephen M. Cameron 	kfree(logdev_list);
401566749d0dSScott Teel 	kfree(id_ctlr);
401603383736SDon Brace 	kfree(id_phys);
4017edd16368SStephen M. Cameron }
4018edd16368SStephen M. Cameron 
4019ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4020ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4021ec5cbf04SWebb Scales {
4022ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4023ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4024ec5cbf04SWebb Scales 
4025ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4026ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4027ec5cbf04SWebb Scales 	desc->Ext = 0;
4028ec5cbf04SWebb Scales }
4029ec5cbf04SWebb Scales 
4030c7ee65b3SWebb Scales /*
4031c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4032edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4033edd16368SStephen M. Cameron  * hpsa command, cp.
4034edd16368SStephen M. Cameron  */
403533a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4036edd16368SStephen M. Cameron 		struct CommandList *cp,
4037edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4038edd16368SStephen M. Cameron {
4039edd16368SStephen M. Cameron 	struct scatterlist *sg;
4040b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
404133a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4042edd16368SStephen M. Cameron 
404333a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4044edd16368SStephen M. Cameron 
4045edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4046edd16368SStephen M. Cameron 	if (use_sg < 0)
4047edd16368SStephen M. Cameron 		return use_sg;
4048edd16368SStephen M. Cameron 
4049edd16368SStephen M. Cameron 	if (!use_sg)
4050edd16368SStephen M. Cameron 		goto sglist_finished;
4051edd16368SStephen M. Cameron 
4052b3a7ba7cSWebb Scales 	/*
4053b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4054b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4055b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4056b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4057b3a7ba7cSWebb Scales 	 * the entries in the one list.
4058b3a7ba7cSWebb Scales 	 */
405933a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4060b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4061b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4062b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4063b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4064ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
406533a2ffceSStephen M. Cameron 		curr_sg++;
406633a2ffceSStephen M. Cameron 	}
4067ec5cbf04SWebb Scales 
4068b3a7ba7cSWebb Scales 	if (chained) {
4069b3a7ba7cSWebb Scales 		/*
4070b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4071b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4072b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4073b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4074b3a7ba7cSWebb Scales 		 */
4075b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4076b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4077b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4078b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4079b3a7ba7cSWebb Scales 			curr_sg++;
4080b3a7ba7cSWebb Scales 		}
4081b3a7ba7cSWebb Scales 	}
4082b3a7ba7cSWebb Scales 
4083ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4084b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
408533a2ffceSStephen M. Cameron 
408633a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
408733a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
408833a2ffceSStephen M. Cameron 
408933a2ffceSStephen M. Cameron 	if (chained) {
409033a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
409150a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4092e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4093e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4094e2bea6dfSStephen M. Cameron 			return -1;
4095e2bea6dfSStephen M. Cameron 		}
409633a2ffceSStephen M. Cameron 		return 0;
4097edd16368SStephen M. Cameron 	}
4098edd16368SStephen M. Cameron 
4099edd16368SStephen M. Cameron sglist_finished:
4100edd16368SStephen M. Cameron 
410101a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4102c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4103edd16368SStephen M. Cameron 	return 0;
4104edd16368SStephen M. Cameron }
4105edd16368SStephen M. Cameron 
4106283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
4107283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4108283b4a9bSStephen M. Cameron {
4109283b4a9bSStephen M. Cameron 	int is_write = 0;
4110283b4a9bSStephen M. Cameron 	u32 block;
4111283b4a9bSStephen M. Cameron 	u32 block_cnt;
4112283b4a9bSStephen M. Cameron 
4113283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4114283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4115283b4a9bSStephen M. Cameron 	case WRITE_6:
4116283b4a9bSStephen M. Cameron 	case WRITE_12:
4117283b4a9bSStephen M. Cameron 		is_write = 1;
4118283b4a9bSStephen M. Cameron 	case READ_6:
4119283b4a9bSStephen M. Cameron 	case READ_12:
4120283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4121c8a6c9a6SDon Brace 			block = get_unaligned_be16(&cdb[2]);
4122283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4123c8a6c9a6SDon Brace 			if (block_cnt == 0)
4124c8a6c9a6SDon Brace 				block_cnt = 256;
4125283b4a9bSStephen M. Cameron 		} else {
4126283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4127c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4128c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4129283b4a9bSStephen M. Cameron 		}
4130283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4131283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4132283b4a9bSStephen M. Cameron 
4133283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4134283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4135283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4136283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4137283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4138283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4139283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4140283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4141283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4142283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4143283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4144283b4a9bSStephen M. Cameron 		break;
4145283b4a9bSStephen M. Cameron 	}
4146283b4a9bSStephen M. Cameron 	return 0;
4147283b4a9bSStephen M. Cameron }
4148283b4a9bSStephen M. Cameron 
4149c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4150283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
415103383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4152e1f7de0cSMatt Gates {
4153e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4154e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4155e1f7de0cSMatt Gates 	unsigned int len;
4156e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4157e1f7de0cSMatt Gates 	struct scatterlist *sg;
4158e1f7de0cSMatt Gates 	u64 addr64;
4159e1f7de0cSMatt Gates 	int use_sg, i;
4160e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4161e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4162e1f7de0cSMatt Gates 
4163283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
416403383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
416503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4166283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
416703383736SDon Brace 	}
4168283b4a9bSStephen M. Cameron 
4169e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4170e1f7de0cSMatt Gates 
417103383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
417203383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4173283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
417403383736SDon Brace 	}
4175283b4a9bSStephen M. Cameron 
4176e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4177e1f7de0cSMatt Gates 
4178e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4179e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4180e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4181e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4182e1f7de0cSMatt Gates 
4183e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
418403383736SDon Brace 	if (use_sg < 0) {
418503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4186e1f7de0cSMatt Gates 		return use_sg;
418703383736SDon Brace 	}
4188e1f7de0cSMatt Gates 
4189e1f7de0cSMatt Gates 	if (use_sg) {
4190e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4191e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4192e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4193e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4194e1f7de0cSMatt Gates 			total_len += len;
419550a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
419650a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
419750a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4198e1f7de0cSMatt Gates 			curr_sg++;
4199e1f7de0cSMatt Gates 		}
420050a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4201e1f7de0cSMatt Gates 
4202e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4203e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4204e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4205e1f7de0cSMatt Gates 			break;
4206e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4207e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4208e1f7de0cSMatt Gates 			break;
4209e1f7de0cSMatt Gates 		case DMA_NONE:
4210e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4211e1f7de0cSMatt Gates 			break;
4212e1f7de0cSMatt Gates 		default:
4213e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4214e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4215e1f7de0cSMatt Gates 			BUG();
4216e1f7de0cSMatt Gates 			break;
4217e1f7de0cSMatt Gates 		}
4218e1f7de0cSMatt Gates 	} else {
4219e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4220e1f7de0cSMatt Gates 	}
4221e1f7de0cSMatt Gates 
4222c349775eSScott Teel 	c->Header.SGList = use_sg;
4223e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
42242b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
42252b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
42262b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
42272b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
42282b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4229283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4230283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4231c349775eSScott Teel 	/* Tag was already set at init time. */
4232e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4233e1f7de0cSMatt Gates 	return 0;
4234e1f7de0cSMatt Gates }
4235edd16368SStephen M. Cameron 
4236283b4a9bSStephen M. Cameron /*
4237283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4238283b4a9bSStephen M. Cameron  * I/O accelerator path.
4239283b4a9bSStephen M. Cameron  */
4240283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4241283b4a9bSStephen M. Cameron 	struct CommandList *c)
4242283b4a9bSStephen M. Cameron {
4243283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4244283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4245283b4a9bSStephen M. Cameron 
424603383736SDon Brace 	c->phys_disk = dev;
424703383736SDon Brace 
4248283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
424903383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4250283b4a9bSStephen M. Cameron }
4251283b4a9bSStephen M. Cameron 
4252dd0e19f3SScott Teel /*
4253dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4254dd0e19f3SScott Teel  */
4255dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4256dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4257dd0e19f3SScott Teel {
4258dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4259dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4260dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4261dd0e19f3SScott Teel 	u64 first_block;
4262dd0e19f3SScott Teel 
4263dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
42642b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4265dd0e19f3SScott Teel 		return;
4266dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4267dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4268dd0e19f3SScott Teel 
4269dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4270dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4271dd0e19f3SScott Teel 
4272dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4273dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4274dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4275dd0e19f3SScott Teel 	 */
4276dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4277dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4278dd0e19f3SScott Teel 	case WRITE_6:
4279dd0e19f3SScott Teel 	case READ_6:
42802b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4281dd0e19f3SScott Teel 		break;
4282dd0e19f3SScott Teel 	case WRITE_10:
4283dd0e19f3SScott Teel 	case READ_10:
4284dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4285dd0e19f3SScott Teel 	case WRITE_12:
4286dd0e19f3SScott Teel 	case READ_12:
42872b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4288dd0e19f3SScott Teel 		break;
4289dd0e19f3SScott Teel 	case WRITE_16:
4290dd0e19f3SScott Teel 	case READ_16:
42912b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4292dd0e19f3SScott Teel 		break;
4293dd0e19f3SScott Teel 	default:
4294dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
42952b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
42962b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4297dd0e19f3SScott Teel 		BUG();
4298dd0e19f3SScott Teel 		break;
4299dd0e19f3SScott Teel 	}
43002b08b3e9SDon Brace 
43012b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
43022b08b3e9SDon Brace 		first_block = first_block *
43032b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
43042b08b3e9SDon Brace 
43052b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
43062b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4307dd0e19f3SScott Teel }
4308dd0e19f3SScott Teel 
4309c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4310c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
431103383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4312c349775eSScott Teel {
4313c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4314c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4315c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4316c349775eSScott Teel 	int use_sg, i;
4317c349775eSScott Teel 	struct scatterlist *sg;
4318c349775eSScott Teel 	u64 addr64;
4319c349775eSScott Teel 	u32 len;
4320c349775eSScott Teel 	u32 total_len = 0;
4321c349775eSScott Teel 
4322d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4323c349775eSScott Teel 
432403383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
432503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4326c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
432703383736SDon Brace 	}
432803383736SDon Brace 
4329c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4330c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4331c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4332c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4333c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4334c349775eSScott Teel 
4335c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4336c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4337c349775eSScott Teel 
4338c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
433903383736SDon Brace 	if (use_sg < 0) {
434003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4341c349775eSScott Teel 		return use_sg;
434203383736SDon Brace 	}
4343c349775eSScott Teel 
4344c349775eSScott Teel 	if (use_sg) {
4345c349775eSScott Teel 		curr_sg = cp->sg;
4346d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4347d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4348d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4349d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4350d9a729f3SWebb Scales 			curr_sg->length = 0;
4351d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4352d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4353d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4354d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4355d9a729f3SWebb Scales 
4356d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4357d9a729f3SWebb Scales 		}
4358c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4359c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4360c349775eSScott Teel 			len  = sg_dma_len(sg);
4361c349775eSScott Teel 			total_len += len;
4362c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4363c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4364c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4365c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4366c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4367c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4368c349775eSScott Teel 			curr_sg++;
4369c349775eSScott Teel 		}
4370c349775eSScott Teel 
4371c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4372c349775eSScott Teel 		case DMA_TO_DEVICE:
4373dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4374dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4375c349775eSScott Teel 			break;
4376c349775eSScott Teel 		case DMA_FROM_DEVICE:
4377dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4378dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4379c349775eSScott Teel 			break;
4380c349775eSScott Teel 		case DMA_NONE:
4381dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4382dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4383c349775eSScott Teel 			break;
4384c349775eSScott Teel 		default:
4385c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4386c349775eSScott Teel 				cmd->sc_data_direction);
4387c349775eSScott Teel 			BUG();
4388c349775eSScott Teel 			break;
4389c349775eSScott Teel 		}
4390c349775eSScott Teel 	} else {
4391dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4392dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4393c349775eSScott Teel 	}
4394dd0e19f3SScott Teel 
4395dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4396dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4397dd0e19f3SScott Teel 
43982b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4399f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4400c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4401c349775eSScott Teel 
4402c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4403c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4404c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
440550a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4406c349775eSScott Teel 
4407d9a729f3SWebb Scales 	/* fill in sg elements */
4408d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4409d9a729f3SWebb Scales 		cp->sg_count = 1;
4410a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
4411d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4412d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4413d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4414d9a729f3SWebb Scales 			return -1;
4415d9a729f3SWebb Scales 		}
4416d9a729f3SWebb Scales 	} else
4417d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4418d9a729f3SWebb Scales 
4419c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4420c349775eSScott Teel 	return 0;
4421c349775eSScott Teel }
4422c349775eSScott Teel 
4423c349775eSScott Teel /*
4424c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4425c349775eSScott Teel  */
4426c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4427c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
442803383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4429c349775eSScott Teel {
443003383736SDon Brace 	/* Try to honor the device's queue depth */
443103383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
443203383736SDon Brace 					phys_disk->queue_depth) {
443303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
443403383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
443503383736SDon Brace 	}
4436c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4437c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
443803383736SDon Brace 						cdb, cdb_len, scsi3addr,
443903383736SDon Brace 						phys_disk);
4440c349775eSScott Teel 	else
4441c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
444203383736SDon Brace 						cdb, cdb_len, scsi3addr,
444303383736SDon Brace 						phys_disk);
4444c349775eSScott Teel }
4445c349775eSScott Teel 
44466b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
44476b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
44486b80b18fSScott Teel {
44496b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
44506b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
44512b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
44526b80b18fSScott Teel 		return;
44536b80b18fSScott Teel 	}
44546b80b18fSScott Teel 	do {
44556b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
44562b08b3e9SDon Brace 		*current_group = *map_index /
44572b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
44586b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
44596b80b18fSScott Teel 			continue;
44602b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
44616b80b18fSScott Teel 			/* select map index from next group */
44622b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
44636b80b18fSScott Teel 			(*current_group)++;
44646b80b18fSScott Teel 		} else {
44656b80b18fSScott Teel 			/* select map index from first group */
44662b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
44676b80b18fSScott Teel 			*current_group = 0;
44686b80b18fSScott Teel 		}
44696b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
44706b80b18fSScott Teel }
44716b80b18fSScott Teel 
4472283b4a9bSStephen M. Cameron /*
4473283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4474283b4a9bSStephen M. Cameron  */
4475283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4476283b4a9bSStephen M. Cameron 	struct CommandList *c)
4477283b4a9bSStephen M. Cameron {
4478283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4479283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4480283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4481283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4482283b4a9bSStephen M. Cameron 	int is_write = 0;
4483283b4a9bSStephen M. Cameron 	u32 map_index;
4484283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4485283b4a9bSStephen M. Cameron 	u32 block_cnt;
4486283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4487283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4488283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4489283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
44906b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
44916b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
44926b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
44936b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
44946b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
44956b80b18fSScott Teel 	u32 total_disks_per_row;
44966b80b18fSScott Teel 	u32 stripesize;
44976b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4498283b4a9bSStephen M. Cameron 	u32 map_row;
4499283b4a9bSStephen M. Cameron 	u32 disk_handle;
4500283b4a9bSStephen M. Cameron 	u64 disk_block;
4501283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4502283b4a9bSStephen M. Cameron 	u8 cdb[16];
4503283b4a9bSStephen M. Cameron 	u8 cdb_len;
45042b08b3e9SDon Brace 	u16 strip_size;
4505283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4506283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4507283b4a9bSStephen M. Cameron #endif
45086b80b18fSScott Teel 	int offload_to_mirror;
4509283b4a9bSStephen M. Cameron 
4510283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4511283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4512283b4a9bSStephen M. Cameron 	case WRITE_6:
4513283b4a9bSStephen M. Cameron 		is_write = 1;
4514283b4a9bSStephen M. Cameron 	case READ_6:
4515c8a6c9a6SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4516283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
45173fa89a04SStephen M. Cameron 		if (block_cnt == 0)
45183fa89a04SStephen M. Cameron 			block_cnt = 256;
4519283b4a9bSStephen M. Cameron 		break;
4520283b4a9bSStephen M. Cameron 	case WRITE_10:
4521283b4a9bSStephen M. Cameron 		is_write = 1;
4522283b4a9bSStephen M. Cameron 	case READ_10:
4523283b4a9bSStephen M. Cameron 		first_block =
4524283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4525283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4526283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4527283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4528283b4a9bSStephen M. Cameron 		block_cnt =
4529283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4530283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4531283b4a9bSStephen M. Cameron 		break;
4532283b4a9bSStephen M. Cameron 	case WRITE_12:
4533283b4a9bSStephen M. Cameron 		is_write = 1;
4534283b4a9bSStephen M. Cameron 	case READ_12:
4535283b4a9bSStephen M. Cameron 		first_block =
4536283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4537283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4538283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4539283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4540283b4a9bSStephen M. Cameron 		block_cnt =
4541283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4542283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4543283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4544283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4545283b4a9bSStephen M. Cameron 		break;
4546283b4a9bSStephen M. Cameron 	case WRITE_16:
4547283b4a9bSStephen M. Cameron 		is_write = 1;
4548283b4a9bSStephen M. Cameron 	case READ_16:
4549283b4a9bSStephen M. Cameron 		first_block =
4550283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4551283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4552283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4553283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4554283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4555283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4556283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4557283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4558283b4a9bSStephen M. Cameron 		block_cnt =
4559283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4560283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4561283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4562283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4563283b4a9bSStephen M. Cameron 		break;
4564283b4a9bSStephen M. Cameron 	default:
4565283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4566283b4a9bSStephen M. Cameron 	}
4567283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4568283b4a9bSStephen M. Cameron 
4569283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4570283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4571283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4572283b4a9bSStephen M. Cameron 
4573283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
45742b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
45752b08b3e9SDon Brace 		last_block < first_block)
4576283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4577283b4a9bSStephen M. Cameron 
4578283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
45792b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
45802b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
45812b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4582283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4583283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4584283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4585283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4586283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4587283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4588283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4589283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4590283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4591283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
45922b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4593283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4594283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
45952b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4596283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4597283b4a9bSStephen M. Cameron #else
4598283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4599283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4600283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4601283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
46022b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
46032b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4604283b4a9bSStephen M. Cameron #endif
4605283b4a9bSStephen M. Cameron 
4606283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4607283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4608283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4609283b4a9bSStephen M. Cameron 
4610283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
46112b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
46122b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4613283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
46142b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
46156b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
46166b80b18fSScott Teel 
46176b80b18fSScott Teel 	switch (dev->raid_level) {
46186b80b18fSScott Teel 	case HPSA_RAID_0:
46196b80b18fSScott Teel 		break; /* nothing special to do */
46206b80b18fSScott Teel 	case HPSA_RAID_1:
46216b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
46226b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
46236b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4624283b4a9bSStephen M. Cameron 		 */
46252b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4626283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
46272b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4628283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
46296b80b18fSScott Teel 		break;
46306b80b18fSScott Teel 	case HPSA_RAID_ADM:
46316b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
46326b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
46336b80b18fSScott Teel 		 */
46342b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
46356b80b18fSScott Teel 
46366b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
46376b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
46386b80b18fSScott Teel 				&map_index, &current_group);
46396b80b18fSScott Teel 		/* set mirror group to use next time */
46406b80b18fSScott Teel 		offload_to_mirror =
46412b08b3e9SDon Brace 			(offload_to_mirror >=
46422b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
46436b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
46446b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
46456b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
46466b80b18fSScott Teel 		 * function since multiple threads might simultaneously
46476b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
46486b80b18fSScott Teel 		 */
46496b80b18fSScott Teel 		break;
46506b80b18fSScott Teel 	case HPSA_RAID_5:
46516b80b18fSScott Teel 	case HPSA_RAID_6:
46522b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
46536b80b18fSScott Teel 			break;
46546b80b18fSScott Teel 
46556b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
46566b80b18fSScott Teel 		r5or6_blocks_per_row =
46572b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
46582b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
46596b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
46602b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
46612b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
46626b80b18fSScott Teel #if BITS_PER_LONG == 32
46636b80b18fSScott Teel 		tmpdiv = first_block;
46646b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
46656b80b18fSScott Teel 		tmpdiv = first_group;
46666b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
46676b80b18fSScott Teel 		first_group = tmpdiv;
46686b80b18fSScott Teel 		tmpdiv = last_block;
46696b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
46706b80b18fSScott Teel 		tmpdiv = last_group;
46716b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
46726b80b18fSScott Teel 		last_group = tmpdiv;
46736b80b18fSScott Teel #else
46746b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
46756b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
46766b80b18fSScott Teel #endif
4677000ff7c2SStephen M. Cameron 		if (first_group != last_group)
46786b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46796b80b18fSScott Teel 
46806b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
46816b80b18fSScott Teel #if BITS_PER_LONG == 32
46826b80b18fSScott Teel 		tmpdiv = first_block;
46836b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
46846b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
46856b80b18fSScott Teel 		tmpdiv = last_block;
46866b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
46876b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
46886b80b18fSScott Teel #else
46896b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
46906b80b18fSScott Teel 						first_block / stripesize;
46916b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
46926b80b18fSScott Teel #endif
46936b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
46946b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46956b80b18fSScott Teel 
46966b80b18fSScott Teel 
46976b80b18fSScott Teel 		/* Verify request is in a single column */
46986b80b18fSScott Teel #if BITS_PER_LONG == 32
46996b80b18fSScott Teel 		tmpdiv = first_block;
47006b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
47016b80b18fSScott Teel 		tmpdiv = first_row_offset;
47026b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
47036b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
47046b80b18fSScott Teel 		tmpdiv = last_block;
47056b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
47066b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
47076b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
47086b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
47096b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
47106b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
47116b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
47126b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
47136b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
47146b80b18fSScott Teel #else
47156b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
47166b80b18fSScott Teel 			(u32)((first_block % stripesize) %
47176b80b18fSScott Teel 						r5or6_blocks_per_row);
47186b80b18fSScott Teel 
47196b80b18fSScott Teel 		r5or6_last_row_offset =
47206b80b18fSScott Teel 			(u32)((last_block % stripesize) %
47216b80b18fSScott Teel 						r5or6_blocks_per_row);
47226b80b18fSScott Teel 
47236b80b18fSScott Teel 		first_column = r5or6_first_column =
47242b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
47256b80b18fSScott Teel 		r5or6_last_column =
47262b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
47276b80b18fSScott Teel #endif
47286b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
47296b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
47306b80b18fSScott Teel 
47316b80b18fSScott Teel 		/* Request is eligible */
47326b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
47332b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
47346b80b18fSScott Teel 
47356b80b18fSScott Teel 		map_index = (first_group *
47362b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
47376b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
47386b80b18fSScott Teel 		break;
47396b80b18fSScott Teel 	default:
47406b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4741283b4a9bSStephen M. Cameron 	}
47426b80b18fSScott Teel 
474307543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
474407543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
474507543e0cSStephen Cameron 
474603383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
474703383736SDon Brace 
4748283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
47492b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
47502b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
47512b08b3e9SDon Brace 			(first_row_offset - first_column *
47522b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4753283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4754283b4a9bSStephen M. Cameron 
4755283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4756283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4757283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4758283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4759283b4a9bSStephen M. Cameron 	}
4760283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4761283b4a9bSStephen M. Cameron 
4762283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4763283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4764283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4765283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4766283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4767283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4768283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4769283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4770283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4771283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4772283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4773283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4774283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4775283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4776283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4777283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4778283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4779283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4780283b4a9bSStephen M. Cameron 		cdb_len = 16;
4781283b4a9bSStephen M. Cameron 	} else {
4782283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4783283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4784283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4785283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4786283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4787283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4788283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4789283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4790283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4791283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4792283b4a9bSStephen M. Cameron 		cdb_len = 10;
4793283b4a9bSStephen M. Cameron 	}
4794283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
479503383736SDon Brace 						dev->scsi3addr,
479603383736SDon Brace 						dev->phys_disk[map_index]);
4797283b4a9bSStephen M. Cameron }
4798283b4a9bSStephen M. Cameron 
479925163bd5SWebb Scales /*
480025163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
480125163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
480225163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
480325163bd5SWebb Scales  */
4804574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4805574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4806574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4807edd16368SStephen M. Cameron {
4808edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4809edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4810edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4811edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4812edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4813f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4814edd16368SStephen M. Cameron 
4815edd16368SStephen M. Cameron 	/* Fill in the request block... */
4816edd16368SStephen M. Cameron 
4817edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4818edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4819edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4820edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4821edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4822edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4823a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4824a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4825edd16368SStephen M. Cameron 		break;
4826edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4827a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4828a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4829edd16368SStephen M. Cameron 		break;
4830edd16368SStephen M. Cameron 	case DMA_NONE:
4831a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4832a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4833edd16368SStephen M. Cameron 		break;
4834edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4835edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4836edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4837edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4838edd16368SStephen M. Cameron 		 */
4839edd16368SStephen M. Cameron 
4840a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4841a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4842edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4843edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4844edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4845edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4846edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4847edd16368SStephen M. Cameron 		 * our purposes here.
4848edd16368SStephen M. Cameron 		 */
4849edd16368SStephen M. Cameron 
4850edd16368SStephen M. Cameron 		break;
4851edd16368SStephen M. Cameron 
4852edd16368SStephen M. Cameron 	default:
4853edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4854edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4855edd16368SStephen M. Cameron 		BUG();
4856edd16368SStephen M. Cameron 		break;
4857edd16368SStephen M. Cameron 	}
4858edd16368SStephen M. Cameron 
485933a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
486073153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4861edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4862edd16368SStephen M. Cameron 	}
4863edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4864edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4865edd16368SStephen M. Cameron 	return 0;
4866edd16368SStephen M. Cameron }
4867edd16368SStephen M. Cameron 
4868360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4869360c73bdSStephen Cameron 				struct CommandList *c)
4870360c73bdSStephen Cameron {
4871360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4872360c73bdSStephen Cameron 
4873360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4874360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4875360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4876360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4877360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4878360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4879360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4880360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4881360c73bdSStephen Cameron 	c->cmdindex = index;
4882360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4883360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4884360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4885360c73bdSStephen Cameron 	c->h = h;
4886a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4887360c73bdSStephen Cameron }
4888360c73bdSStephen Cameron 
4889360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4890360c73bdSStephen Cameron {
4891360c73bdSStephen Cameron 	int i;
4892360c73bdSStephen Cameron 
4893360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4894360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4895360c73bdSStephen Cameron 
4896360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4897360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4898360c73bdSStephen Cameron 	}
4899360c73bdSStephen Cameron }
4900360c73bdSStephen Cameron 
4901360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4902360c73bdSStephen Cameron 				struct CommandList *c)
4903360c73bdSStephen Cameron {
4904360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4905360c73bdSStephen Cameron 
490673153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
490773153fe5SWebb Scales 
4908360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4909360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4910360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4911360c73bdSStephen Cameron }
4912360c73bdSStephen Cameron 
4913592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4914592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4915592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4916592a0ad5SWebb Scales {
4917592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4918592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4919592a0ad5SWebb Scales 
4920592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4921592a0ad5SWebb Scales 
4922592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4923592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4924592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4925592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4926592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4927592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4928592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4929a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4930592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4931592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4932592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4933592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4934592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4935592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4936592a0ad5SWebb Scales 	}
4937592a0ad5SWebb Scales 	return rc;
4938592a0ad5SWebb Scales }
4939592a0ad5SWebb Scales 
4940080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4941080ef1ccSDon Brace {
4942080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4943080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
49448a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4945080ef1ccSDon Brace 
4946080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4947080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4948080ef1ccSDon Brace 	if (!dev) {
4949080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
49508a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4951080ef1ccSDon Brace 	}
4952d604f533SWebb Scales 	if (c->reset_pending)
4953d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4954a58e7e53SWebb Scales 	if (c->abort_pending)
4955a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4956592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4957592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4958592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4959592a0ad5SWebb Scales 		int rc;
4960592a0ad5SWebb Scales 
4961592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4962592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4963592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4964592a0ad5SWebb Scales 			if (rc == 0)
4965592a0ad5SWebb Scales 				return;
4966592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4967592a0ad5SWebb Scales 				/*
4968592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4969592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4970592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4971592a0ad5SWebb Scales 				 */
4972592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
49738a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4974592a0ad5SWebb Scales 			}
4975592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4976592a0ad5SWebb Scales 		}
4977592a0ad5SWebb Scales 	}
4978360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4979080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4980080ef1ccSDon Brace 		/*
4981080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4982080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4983080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4984592a0ad5SWebb Scales 		 *
4985592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4986592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4987080ef1ccSDon Brace 		 */
4988080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4989080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4990080ef1ccSDon Brace 	}
4991080ef1ccSDon Brace }
4992080ef1ccSDon Brace 
4993574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4994574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4995574f05d3SStephen Cameron {
4996574f05d3SStephen Cameron 	struct ctlr_info *h;
4997574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4998574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4999574f05d3SStephen Cameron 	struct CommandList *c;
5000574f05d3SStephen Cameron 	int rc = 0;
5001574f05d3SStephen Cameron 
5002574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5003574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
500473153fe5SWebb Scales 
500573153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
500673153fe5SWebb Scales 
5007574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5008574f05d3SStephen Cameron 	if (!dev) {
5009574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5010574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5011574f05d3SStephen Cameron 		return 0;
5012574f05d3SStephen Cameron 	}
501373153fe5SWebb Scales 
5014574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5015574f05d3SStephen Cameron 
5016574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
501725163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5018574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5019574f05d3SStephen Cameron 		return 0;
5020574f05d3SStephen Cameron 	}
502173153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
5022574f05d3SStephen Cameron 
5023407863cbSStephen Cameron 	/*
5024407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5025574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5026574f05d3SStephen Cameron 	 */
5027574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
5028574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
5029574f05d3SStephen Cameron 		h->acciopath_status)) {
5030592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5031574f05d3SStephen Cameron 		if (rc == 0)
5032592a0ad5SWebb Scales 			return 0;
5033592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
503473153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5035574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5036574f05d3SStephen Cameron 		}
5037574f05d3SStephen Cameron 	}
5038574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5039574f05d3SStephen Cameron }
5040574f05d3SStephen Cameron 
50418ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
50425f389360SStephen M. Cameron {
50435f389360SStephen M. Cameron 	unsigned long flags;
50445f389360SStephen M. Cameron 
50455f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
50465f389360SStephen M. Cameron 	h->scan_finished = 1;
50475f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
50485f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
50495f389360SStephen M. Cameron }
50505f389360SStephen M. Cameron 
5051a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5052a08a8471SStephen M. Cameron {
5053a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5054a08a8471SStephen M. Cameron 	unsigned long flags;
5055a08a8471SStephen M. Cameron 
50568ebc9248SWebb Scales 	/*
50578ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
50588ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
50598ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
50608ebc9248SWebb Scales 	 * piling up on a locked up controller.
50618ebc9248SWebb Scales 	 */
50628ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
50638ebc9248SWebb Scales 		return hpsa_scan_complete(h);
50645f389360SStephen M. Cameron 
5065a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5066a08a8471SStephen M. Cameron 	while (1) {
5067a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5068a08a8471SStephen M. Cameron 		if (h->scan_finished)
5069a08a8471SStephen M. Cameron 			break;
5070a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5071a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5072a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5073a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5074a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5075a08a8471SStephen M. Cameron 		 * happen if we're in here.
5076a08a8471SStephen M. Cameron 		 */
5077a08a8471SStephen M. Cameron 	}
5078a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
5079a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5080a08a8471SStephen M. Cameron 
50818ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
50828ebc9248SWebb Scales 		return hpsa_scan_complete(h);
50835f389360SStephen M. Cameron 
50848aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5085a08a8471SStephen M. Cameron 
50868ebc9248SWebb Scales 	hpsa_scan_complete(h);
5087a08a8471SStephen M. Cameron }
5088a08a8471SStephen M. Cameron 
50897c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
50907c0a0229SDon Brace {
509103383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
509203383736SDon Brace 
509303383736SDon Brace 	if (!logical_drive)
509403383736SDon Brace 		return -ENODEV;
50957c0a0229SDon Brace 
50967c0a0229SDon Brace 	if (qdepth < 1)
50977c0a0229SDon Brace 		qdepth = 1;
509803383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
509903383736SDon Brace 		qdepth = logical_drive->queue_depth;
510003383736SDon Brace 
510103383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
51027c0a0229SDon Brace }
51037c0a0229SDon Brace 
5104a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5105a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5106a08a8471SStephen M. Cameron {
5107a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5108a08a8471SStephen M. Cameron 	unsigned long flags;
5109a08a8471SStephen M. Cameron 	int finished;
5110a08a8471SStephen M. Cameron 
5111a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5112a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5113a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5114a08a8471SStephen M. Cameron 	return finished;
5115a08a8471SStephen M. Cameron }
5116a08a8471SStephen M. Cameron 
51172946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5118edd16368SStephen M. Cameron {
5119b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5120b705690dSStephen M. Cameron 	int error;
5121edd16368SStephen M. Cameron 
5122b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
51232946e82bSRobert Elliott 	if (sh == NULL) {
51242946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
51252946e82bSRobert Elliott 		return -ENOMEM;
51262946e82bSRobert Elliott 	}
5127b705690dSStephen M. Cameron 
5128b705690dSStephen M. Cameron 	sh->io_port = 0;
5129b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5130b705690dSStephen M. Cameron 	sh->this_id = -1;
5131b705690dSStephen M. Cameron 	sh->max_channel = 3;
5132b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5133b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5134b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
513541ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5136d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5137b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5138b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5139b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
5140b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
514173153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
514273153fe5SWebb Scales 	if (error) {
514373153fe5SWebb Scales 		dev_err(&h->pdev->dev,
514473153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
514573153fe5SWebb Scales 			__func__, h->ctlr);
5146b705690dSStephen M. Cameron 			scsi_host_put(sh);
5147b705690dSStephen M. Cameron 			return error;
51482946e82bSRobert Elliott 	}
51492946e82bSRobert Elliott 	h->scsi_host = sh;
51502946e82bSRobert Elliott 	return 0;
51512946e82bSRobert Elliott }
51522946e82bSRobert Elliott 
51532946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
51542946e82bSRobert Elliott {
51552946e82bSRobert Elliott 	int rv;
51562946e82bSRobert Elliott 
51572946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
51582946e82bSRobert Elliott 	if (rv) {
51592946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
51602946e82bSRobert Elliott 		return rv;
51612946e82bSRobert Elliott 	}
51622946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
51632946e82bSRobert Elliott 	return 0;
5164edd16368SStephen M. Cameron }
5165edd16368SStephen M. Cameron 
5166b69324ffSWebb Scales /*
516773153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
516873153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
516973153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
517073153fe5SWebb Scales  * low-numbered entries for our own uses.)
517173153fe5SWebb Scales  */
517273153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
517373153fe5SWebb Scales {
517473153fe5SWebb Scales 	int idx = scmd->request->tag;
517573153fe5SWebb Scales 
517673153fe5SWebb Scales 	if (idx < 0)
517773153fe5SWebb Scales 		return idx;
517873153fe5SWebb Scales 
517973153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
518073153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
518173153fe5SWebb Scales }
518273153fe5SWebb Scales 
518373153fe5SWebb Scales /*
5184b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5185b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5186b69324ffSWebb Scales  */
5187b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5188b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5189b69324ffSWebb Scales 				int reply_queue)
5190edd16368SStephen M. Cameron {
51918919358eSTomas Henzl 	int rc;
5192edd16368SStephen M. Cameron 
5193a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5194a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5195a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5196b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
519725163bd5SWebb Scales 	if (rc)
5198b69324ffSWebb Scales 		return rc;
5199edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5200edd16368SStephen M. Cameron 
5201b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5202edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5203b69324ffSWebb Scales 		return 0;
5204edd16368SStephen M. Cameron 
5205b69324ffSWebb Scales 	/*
5206b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5207b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5208b69324ffSWebb Scales 	 * looking for (but, success is good too).
5209b69324ffSWebb Scales 	 */
5210edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5211edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5212edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5213edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5214b69324ffSWebb Scales 		return 0;
5215b69324ffSWebb Scales 
5216b69324ffSWebb Scales 	return 1;
5217b69324ffSWebb Scales }
5218b69324ffSWebb Scales 
5219b69324ffSWebb Scales /*
5220b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5221b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5222b69324ffSWebb Scales  */
5223b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5224b69324ffSWebb Scales 				struct CommandList *c,
5225b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5226b69324ffSWebb Scales {
5227b69324ffSWebb Scales 	int rc;
5228b69324ffSWebb Scales 	int count = 0;
5229b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5230b69324ffSWebb Scales 
5231b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5232b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5233b69324ffSWebb Scales 
5234b69324ffSWebb Scales 		/*
5235b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5236b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5237b69324ffSWebb Scales 		 */
5238b69324ffSWebb Scales 		msleep(1000 * waittime);
5239b69324ffSWebb Scales 
5240b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5241b69324ffSWebb Scales 		if (!rc)
5242edd16368SStephen M. Cameron 			break;
5243b69324ffSWebb Scales 
5244b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5245b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5246b69324ffSWebb Scales 			waittime *= 2;
5247b69324ffSWebb Scales 
5248b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5249b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5250b69324ffSWebb Scales 			 waittime);
5251b69324ffSWebb Scales 	}
5252b69324ffSWebb Scales 
5253b69324ffSWebb Scales 	return rc;
5254b69324ffSWebb Scales }
5255b69324ffSWebb Scales 
5256b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5257b69324ffSWebb Scales 					   unsigned char lunaddr[],
5258b69324ffSWebb Scales 					   int reply_queue)
5259b69324ffSWebb Scales {
5260b69324ffSWebb Scales 	int first_queue;
5261b69324ffSWebb Scales 	int last_queue;
5262b69324ffSWebb Scales 	int rq;
5263b69324ffSWebb Scales 	int rc = 0;
5264b69324ffSWebb Scales 	struct CommandList *c;
5265b69324ffSWebb Scales 
5266b69324ffSWebb Scales 	c = cmd_alloc(h);
5267b69324ffSWebb Scales 
5268b69324ffSWebb Scales 	/*
5269b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5270b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5271b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5272b69324ffSWebb Scales 	 */
5273b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5274b69324ffSWebb Scales 		first_queue = 0;
5275b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5276b69324ffSWebb Scales 	} else {
5277b69324ffSWebb Scales 		first_queue = reply_queue;
5278b69324ffSWebb Scales 		last_queue = reply_queue;
5279b69324ffSWebb Scales 	}
5280b69324ffSWebb Scales 
5281b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5282b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5283b69324ffSWebb Scales 		if (rc)
5284b69324ffSWebb Scales 			break;
5285edd16368SStephen M. Cameron 	}
5286edd16368SStephen M. Cameron 
5287edd16368SStephen M. Cameron 	if (rc)
5288edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5289edd16368SStephen M. Cameron 	else
5290edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5291edd16368SStephen M. Cameron 
529245fcb86eSStephen Cameron 	cmd_free(h, c);
5293edd16368SStephen M. Cameron 	return rc;
5294edd16368SStephen M. Cameron }
5295edd16368SStephen M. Cameron 
5296edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5297edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5298edd16368SStephen M. Cameron  */
5299edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5300edd16368SStephen M. Cameron {
5301edd16368SStephen M. Cameron 	int rc;
5302edd16368SStephen M. Cameron 	struct ctlr_info *h;
5303edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
53040b9b7b6eSScott Teel 	u8 reset_type;
53052dc127bbSDan Carpenter 	char msg[48];
5306edd16368SStephen M. Cameron 
5307edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5308edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5309edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5310edd16368SStephen M. Cameron 		return FAILED;
5311e345893bSDon Brace 
5312e345893bSDon Brace 	if (lockup_detected(h))
5313e345893bSDon Brace 		return FAILED;
5314e345893bSDon Brace 
5315edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5316edd16368SStephen M. Cameron 	if (!dev) {
5317d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5318edd16368SStephen M. Cameron 		return FAILED;
5319edd16368SStephen M. Cameron 	}
532025163bd5SWebb Scales 
532125163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
532225163bd5SWebb Scales 	if (lockup_detected(h)) {
53232dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
53242dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
532573153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
532673153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
532725163bd5SWebb Scales 		return FAILED;
532825163bd5SWebb Scales 	}
532925163bd5SWebb Scales 
533025163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
533125163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
53322dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
53332dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
533473153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
533573153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
533625163bd5SWebb Scales 		return FAILED;
533725163bd5SWebb Scales 	}
533825163bd5SWebb Scales 
5339d604f533SWebb Scales 	/* Do not attempt on controller */
5340d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5341d604f533SWebb Scales 		return SUCCESS;
5342d604f533SWebb Scales 
53430b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
53440b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
53450b9b7b6eSScott Teel 	else
53460b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
53470b9b7b6eSScott Teel 
53480b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
53490b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
53500b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
535125163bd5SWebb Scales 
5352da03ded0SDon Brace 	h->reset_in_progress = 1;
5353da03ded0SDon Brace 
5354edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
53550b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
535625163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
53570b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
53580b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
53592dc127bbSDan Carpenter 		rc == 0 ? "completed successfully" : "failed");
5360d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5361da03ded0SDon Brace 	h->reset_in_progress = 0;
5362d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5363edd16368SStephen M. Cameron }
5364edd16368SStephen M. Cameron 
53656cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
53666cba3f19SStephen M. Cameron {
53676cba3f19SStephen M. Cameron 	u8 original_tag[8];
53686cba3f19SStephen M. Cameron 
53696cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
53706cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
53716cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
53726cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
53736cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
53746cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
53756cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
53766cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
53776cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
53786cba3f19SStephen M. Cameron }
53796cba3f19SStephen M. Cameron 
538017eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
53812b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
538217eb87d2SScott Teel {
53832b08b3e9SDon Brace 	u64 tag;
538417eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
538517eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
538617eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
53872b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
53882b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
53892b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
539054b6e9e9SScott Teel 		return;
539154b6e9e9SScott Teel 	}
539254b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
539354b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
539454b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5395dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5396dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5397dd0e19f3SScott Teel 		*taglower = cm2->Tag;
539854b6e9e9SScott Teel 		return;
539954b6e9e9SScott Teel 	}
54002b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
54012b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
54022b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
540317eb87d2SScott Teel }
540454b6e9e9SScott Teel 
540575167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
54069b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
540775167d2cSStephen M. Cameron {
540875167d2cSStephen M. Cameron 	int rc = IO_OK;
540975167d2cSStephen M. Cameron 	struct CommandList *c;
541075167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
54112b08b3e9SDon Brace 	__le32 tagupper, taglower;
541275167d2cSStephen M. Cameron 
541345fcb86eSStephen Cameron 	c = cmd_alloc(h);
541475167d2cSStephen M. Cameron 
5415a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
54169b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5417a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
54189b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
54196cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
542025163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
542117eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
542225163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
542317eb87d2SScott Teel 		__func__, tagupper, taglower);
542475167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
542575167d2cSStephen M. Cameron 
542675167d2cSStephen M. Cameron 	ei = c->err_info;
542775167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
542875167d2cSStephen M. Cameron 	case CMD_SUCCESS:
542975167d2cSStephen M. Cameron 		break;
54309437ac43SStephen Cameron 	case CMD_TMF_STATUS:
54319437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
54329437ac43SStephen Cameron 		break;
543375167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
543475167d2cSStephen M. Cameron 		rc = -1;
543575167d2cSStephen M. Cameron 		break;
543675167d2cSStephen M. Cameron 	default:
543775167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
543817eb87d2SScott Teel 			__func__, tagupper, taglower);
5439d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
544075167d2cSStephen M. Cameron 		rc = -1;
544175167d2cSStephen M. Cameron 		break;
544275167d2cSStephen M. Cameron 	}
544345fcb86eSStephen Cameron 	cmd_free(h, c);
5444dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5445dd0e19f3SScott Teel 		__func__, tagupper, taglower);
544675167d2cSStephen M. Cameron 	return rc;
544775167d2cSStephen M. Cameron }
544875167d2cSStephen M. Cameron 
54498be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
54508be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
54518be986ccSStephen Cameron {
54528be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
54538be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
54548be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
54558be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5456a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
54578be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
54588be986ccSStephen Cameron 
54598be986ccSStephen Cameron 	/*
54608be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
54618be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
54628be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
54638be986ccSStephen Cameron 	 */
54648be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
54658be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
54668be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
54678be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
54688be986ccSStephen Cameron 				sizeof(ac->error_len));
54698be986ccSStephen Cameron 
54708be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5471a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5472a58e7e53SWebb Scales 
54738be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
54748be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
54758be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
54768be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
54778be986ccSStephen Cameron 
54788be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
54798be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
54808be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
54818be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
54828be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
54838be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
54848be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
54858be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
54868be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
54878be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
54888be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
54898be986ccSStephen Cameron }
54908be986ccSStephen Cameron 
549154b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
549254b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
549354b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
549454b6e9e9SScott Teel  * Return 0 on success (IO_OK)
549554b6e9e9SScott Teel  *	 -1 on failure
549654b6e9e9SScott Teel  */
549754b6e9e9SScott Teel 
549854b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
549925163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
550054b6e9e9SScott Teel {
550154b6e9e9SScott Teel 	int rc = IO_OK;
550254b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
550354b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
550454b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
550554b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
550654b6e9e9SScott Teel 
550754b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
55087fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
550954b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
551054b6e9e9SScott Teel 	if (dev == NULL) {
551154b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
551254b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
551354b6e9e9SScott Teel 			return -1; /* not abortable */
551454b6e9e9SScott Teel 	}
551554b6e9e9SScott Teel 
55162ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
55172ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
55180d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
55192ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
55200d96ef5fSWebb Scales 			"Reset as abort",
55212ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
55222ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
55232ba8bfc8SStephen M. Cameron 
552454b6e9e9SScott Teel 	if (!dev->offload_enabled) {
552554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
552654b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
552754b6e9e9SScott Teel 		return -1; /* not abortable */
552854b6e9e9SScott Teel 	}
552954b6e9e9SScott Teel 
553054b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
553154b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
553254b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
553354b6e9e9SScott Teel 		return -1; /* not abortable */
553454b6e9e9SScott Teel 	}
553554b6e9e9SScott Teel 
553654b6e9e9SScott Teel 	/* send the reset */
55372ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
55382ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
55392ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
55402ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
55412ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5542d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
554354b6e9e9SScott Teel 	if (rc != 0) {
554454b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
554554b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
554654b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
554754b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
554854b6e9e9SScott Teel 		return rc; /* failed to reset */
554954b6e9e9SScott Teel 	}
555054b6e9e9SScott Teel 
555154b6e9e9SScott Teel 	/* wait for device to recover */
5552b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
555354b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
555454b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
555554b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
555654b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
555754b6e9e9SScott Teel 		return -1;  /* failed to recover */
555854b6e9e9SScott Teel 	}
555954b6e9e9SScott Teel 
556054b6e9e9SScott Teel 	/* device recovered */
556154b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
556254b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
556354b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
556454b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
556554b6e9e9SScott Teel 
556654b6e9e9SScott Teel 	return rc; /* success */
556754b6e9e9SScott Teel }
556854b6e9e9SScott Teel 
55698be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
55708be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
55718be986ccSStephen Cameron {
55728be986ccSStephen Cameron 	int rc = IO_OK;
55738be986ccSStephen Cameron 	struct CommandList *c;
55748be986ccSStephen Cameron 	__le32 taglower, tagupper;
55758be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
55768be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
55778be986ccSStephen Cameron 
55788be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
55798be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
55808be986ccSStephen Cameron 		return -1;
55818be986ccSStephen Cameron 
55828be986ccSStephen Cameron 	c = cmd_alloc(h);
55838be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
55848be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
55858be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
55868be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
55878be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
55888be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
55898be986ccSStephen Cameron 		__func__, tagupper, taglower);
55908be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
55918be986ccSStephen Cameron 
55928be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
55938be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
55948be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
55958be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
55968be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
55978be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
55988be986ccSStephen Cameron 		rc = 0;
55998be986ccSStephen Cameron 		break;
56008be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
56018be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
56028be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
56038be986ccSStephen Cameron 		rc = -1;
56048be986ccSStephen Cameron 		break;
56058be986ccSStephen Cameron 	default:
56068be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
56078be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
56088be986ccSStephen Cameron 			__func__, tagupper, taglower,
56098be986ccSStephen Cameron 			c2->error_data.serv_response);
56108be986ccSStephen Cameron 		rc = -1;
56118be986ccSStephen Cameron 	}
56128be986ccSStephen Cameron 	cmd_free(h, c);
56138be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
56148be986ccSStephen Cameron 		tagupper, taglower);
56158be986ccSStephen Cameron 	return rc;
56168be986ccSStephen Cameron }
56178be986ccSStephen Cameron 
56186cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
561925163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
56206cba3f19SStephen M. Cameron {
56218be986ccSStephen Cameron 	/*
56228be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
562354b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
56248be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
56258be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
562654b6e9e9SScott Teel 	 */
56278be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
56288be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
56298be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
56308be986ccSStephen Cameron 						reply_queue);
56318be986ccSStephen Cameron 		else
563225163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
563325163bd5SWebb Scales 							abort, reply_queue);
56348be986ccSStephen Cameron 	}
56359b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
563625163bd5SWebb Scales }
563725163bd5SWebb Scales 
563825163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
563925163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
564025163bd5SWebb Scales 					struct CommandList *c)
564125163bd5SWebb Scales {
564225163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
564325163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
564425163bd5SWebb Scales 	return c->Header.ReplyQueue;
56456cba3f19SStephen M. Cameron }
56466cba3f19SStephen M. Cameron 
56479b5c48c2SStephen Cameron /*
56489b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
56499b5c48c2SStephen Cameron  * over-subscription of commands
56509b5c48c2SStephen Cameron  */
56519b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
56529b5c48c2SStephen Cameron {
56539b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
56549b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
56559b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
56569b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
56579b5c48c2SStephen Cameron }
56589b5c48c2SStephen Cameron 
565975167d2cSStephen M. Cameron /* Send an abort for the specified command.
566075167d2cSStephen M. Cameron  *	If the device and controller support it,
566175167d2cSStephen M. Cameron  *		send a task abort request.
566275167d2cSStephen M. Cameron  */
566375167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
566475167d2cSStephen M. Cameron {
566575167d2cSStephen M. Cameron 
5666a58e7e53SWebb Scales 	int rc;
566775167d2cSStephen M. Cameron 	struct ctlr_info *h;
566875167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
566975167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
567075167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
567175167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
567275167d2cSStephen M. Cameron 	int ml = 0;
56732b08b3e9SDon Brace 	__le32 tagupper, taglower;
567425163bd5SWebb Scales 	int refcount, reply_queue;
567525163bd5SWebb Scales 
567625163bd5SWebb Scales 	if (sc == NULL)
567725163bd5SWebb Scales 		return FAILED;
567875167d2cSStephen M. Cameron 
56799b5c48c2SStephen Cameron 	if (sc->device == NULL)
56809b5c48c2SStephen Cameron 		return FAILED;
56819b5c48c2SStephen Cameron 
568275167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
568375167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
56849b5c48c2SStephen Cameron 	if (h == NULL)
568575167d2cSStephen M. Cameron 		return FAILED;
568675167d2cSStephen M. Cameron 
568725163bd5SWebb Scales 	/* Find the device of the command to be aborted */
568825163bd5SWebb Scales 	dev = sc->device->hostdata;
568925163bd5SWebb Scales 	if (!dev) {
569025163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
569125163bd5SWebb Scales 				msg);
5692e345893bSDon Brace 		return FAILED;
569325163bd5SWebb Scales 	}
569425163bd5SWebb Scales 
569525163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
569625163bd5SWebb Scales 	if (lockup_detected(h)) {
569725163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
569825163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
569925163bd5SWebb Scales 		return FAILED;
570025163bd5SWebb Scales 	}
570125163bd5SWebb Scales 
570225163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
570325163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
570425163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
570525163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
570625163bd5SWebb Scales 		return FAILED;
570725163bd5SWebb Scales 	}
5708e345893bSDon Brace 
570975167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
571075167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
571175167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
571275167d2cSStephen M. Cameron 		return FAILED;
571375167d2cSStephen M. Cameron 
571475167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
57154b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
571675167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
57170d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
57184b761557SRobert Elliott 		"Aborting command", sc);
571975167d2cSStephen M. Cameron 
572075167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
572175167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
572275167d2cSStephen M. Cameron 	if (abort == NULL) {
5723281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5724281a7fd0SWebb Scales 		return SUCCESS;
5725281a7fd0SWebb Scales 	}
5726281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5727281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5728281a7fd0SWebb Scales 		cmd_free(h, abort);
5729281a7fd0SWebb Scales 		return SUCCESS;
573075167d2cSStephen M. Cameron 	}
57319b5c48c2SStephen Cameron 
57329b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
57339b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
57349b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
57359b5c48c2SStephen Cameron 		cmd_free(h, abort);
57369b5c48c2SStephen Cameron 		return FAILED;
57379b5c48c2SStephen Cameron 	}
57389b5c48c2SStephen Cameron 
5739a58e7e53SWebb Scales 	/*
5740a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5741a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5742a58e7e53SWebb Scales 	 */
5743a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5744a58e7e53SWebb Scales 		cmd_free(h, abort);
5745a58e7e53SWebb Scales 		return SUCCESS;
5746a58e7e53SWebb Scales 	}
5747a58e7e53SWebb Scales 
5748a58e7e53SWebb Scales 	abort->abort_pending = true;
574917eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
575025163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
575117eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
57527fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
575375167d2cSStephen M. Cameron 	if (as != NULL)
57544b761557SRobert Elliott 		ml += sprintf(msg+ml,
57554b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
57564b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
57574b761557SRobert Elliott 			as->serial_number);
57584b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
57590d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
57604b761557SRobert Elliott 
576175167d2cSStephen M. Cameron 	/*
576275167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
576375167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
576475167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
576575167d2cSStephen M. Cameron 	 */
57669b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
57679b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
57684b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
57694b761557SRobert Elliott 			msg);
57709b5c48c2SStephen Cameron 		cmd_free(h, abort);
57719b5c48c2SStephen Cameron 		return FAILED;
57729b5c48c2SStephen Cameron 	}
577325163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
57749b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
57759b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
577675167d2cSStephen M. Cameron 	if (rc != 0) {
57774b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
57780d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
57790d96ef5fSWebb Scales 				"FAILED to abort command");
5780281a7fd0SWebb Scales 		cmd_free(h, abort);
578175167d2cSStephen M. Cameron 		return FAILED;
578275167d2cSStephen M. Cameron 	}
57834b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5784d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5785a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5786281a7fd0SWebb Scales 	cmd_free(h, abort);
5787a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
578875167d2cSStephen M. Cameron }
578975167d2cSStephen M. Cameron 
5790edd16368SStephen M. Cameron /*
579173153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
579273153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
579373153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
579473153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
579573153fe5SWebb Scales  */
579673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
579773153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
579873153fe5SWebb Scales {
579973153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
580073153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
580173153fe5SWebb Scales 
580273153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
580373153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
580473153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
580573153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
580673153fe5SWebb Scales 		 * bounds, it's probably not our bug.
580773153fe5SWebb Scales 		 */
580873153fe5SWebb Scales 		BUG();
580973153fe5SWebb Scales 	}
581073153fe5SWebb Scales 
581173153fe5SWebb Scales 	atomic_inc(&c->refcount);
581273153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
581373153fe5SWebb Scales 		/*
581473153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
581573153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
581673153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
581773153fe5SWebb Scales 		 * then someone is going to be very disappointed.
581873153fe5SWebb Scales 		 */
581973153fe5SWebb Scales 		dev_err(&h->pdev->dev,
582073153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
582173153fe5SWebb Scales 			idx);
582273153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
582373153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
582473153fe5SWebb Scales 		scsi_print_command(scmd);
582573153fe5SWebb Scales 	}
582673153fe5SWebb Scales 
582773153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
582873153fe5SWebb Scales 	return c;
582973153fe5SWebb Scales }
583073153fe5SWebb Scales 
583173153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
583273153fe5SWebb Scales {
583373153fe5SWebb Scales 	/*
583473153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
583573153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
583673153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
583773153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
583873153fe5SWebb Scales 	 */
583973153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
584073153fe5SWebb Scales }
584173153fe5SWebb Scales 
584273153fe5SWebb Scales /*
5843edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5844edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5845edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5846edd16368SStephen M. Cameron  * cmd_free() is the complement.
5847bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5848bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5849edd16368SStephen M. Cameron  */
5850281a7fd0SWebb Scales 
5851edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5852edd16368SStephen M. Cameron {
5853edd16368SStephen M. Cameron 	struct CommandList *c;
5854360c73bdSStephen Cameron 	int refcount, i;
585573153fe5SWebb Scales 	int offset = 0;
5856edd16368SStephen M. Cameron 
585733811026SRobert Elliott 	/*
585833811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
58594c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
58604c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
58614c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
58624c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
58634c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
58644c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
58654c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
58664c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
586773153fe5SWebb Scales 	 *
586873153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
586973153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
587073153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
587173153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
587273153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
587373153fe5SWebb Scales 	 * layer will use the higher indexes.
58744c413128SStephen M. Cameron 	 */
58754c413128SStephen M. Cameron 
5876281a7fd0SWebb Scales 	for (;;) {
587773153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
587873153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
587973153fe5SWebb Scales 					offset);
588073153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5881281a7fd0SWebb Scales 			offset = 0;
5882281a7fd0SWebb Scales 			continue;
5883281a7fd0SWebb Scales 		}
5884edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5885281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5886281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5887281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
588873153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5889281a7fd0SWebb Scales 			continue;
5890281a7fd0SWebb Scales 		}
5891281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5892281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5893281a7fd0SWebb Scales 		break; /* it's ours now. */
5894281a7fd0SWebb Scales 	}
5895360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5896edd16368SStephen M. Cameron 	return c;
5897edd16368SStephen M. Cameron }
5898edd16368SStephen M. Cameron 
589973153fe5SWebb Scales /*
590073153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
590173153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
590273153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
590373153fe5SWebb Scales  * the clear-bit is harmless.
590473153fe5SWebb Scales  */
5905edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5906edd16368SStephen M. Cameron {
5907281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5908edd16368SStephen M. Cameron 		int i;
5909edd16368SStephen M. Cameron 
5910edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5911edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5912edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5913edd16368SStephen M. Cameron 	}
5914281a7fd0SWebb Scales }
5915edd16368SStephen M. Cameron 
5916edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5917edd16368SStephen M. Cameron 
591842a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
591942a91641SDon Brace 	void __user *arg)
5920edd16368SStephen M. Cameron {
5921edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5922edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5923edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5924edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5925edd16368SStephen M. Cameron 	int err;
5926edd16368SStephen M. Cameron 	u32 cp;
5927edd16368SStephen M. Cameron 
5928938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5929edd16368SStephen M. Cameron 	err = 0;
5930edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5931edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5932edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5933edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5934edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5935edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5936edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5937edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5938edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5939edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5940edd16368SStephen M. Cameron 
5941edd16368SStephen M. Cameron 	if (err)
5942edd16368SStephen M. Cameron 		return -EFAULT;
5943edd16368SStephen M. Cameron 
594442a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5945edd16368SStephen M. Cameron 	if (err)
5946edd16368SStephen M. Cameron 		return err;
5947edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5948edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5949edd16368SStephen M. Cameron 	if (err)
5950edd16368SStephen M. Cameron 		return -EFAULT;
5951edd16368SStephen M. Cameron 	return err;
5952edd16368SStephen M. Cameron }
5953edd16368SStephen M. Cameron 
5954edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
595542a91641SDon Brace 	int cmd, void __user *arg)
5956edd16368SStephen M. Cameron {
5957edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5958edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5959edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5960edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5961edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5962edd16368SStephen M. Cameron 	int err;
5963edd16368SStephen M. Cameron 	u32 cp;
5964edd16368SStephen M. Cameron 
5965938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5966edd16368SStephen M. Cameron 	err = 0;
5967edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5968edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5969edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5970edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5971edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5972edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5973edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5974edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5975edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5976edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5977edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5978edd16368SStephen M. Cameron 
5979edd16368SStephen M. Cameron 	if (err)
5980edd16368SStephen M. Cameron 		return -EFAULT;
5981edd16368SStephen M. Cameron 
598242a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5983edd16368SStephen M. Cameron 	if (err)
5984edd16368SStephen M. Cameron 		return err;
5985edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5986edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5987edd16368SStephen M. Cameron 	if (err)
5988edd16368SStephen M. Cameron 		return -EFAULT;
5989edd16368SStephen M. Cameron 	return err;
5990edd16368SStephen M. Cameron }
599171fe75a7SStephen M. Cameron 
599242a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
599371fe75a7SStephen M. Cameron {
599471fe75a7SStephen M. Cameron 	switch (cmd) {
599571fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
599671fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
599771fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
599871fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
599971fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
600071fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
600171fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
600271fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
600371fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
600471fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
600571fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
600671fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
600771fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
600871fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
600971fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
601071fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
601171fe75a7SStephen M. Cameron 
601271fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
601371fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
601471fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
601571fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
601671fe75a7SStephen M. Cameron 
601771fe75a7SStephen M. Cameron 	default:
601871fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
601971fe75a7SStephen M. Cameron 	}
602071fe75a7SStephen M. Cameron }
6021edd16368SStephen M. Cameron #endif
6022edd16368SStephen M. Cameron 
6023edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6024edd16368SStephen M. Cameron {
6025edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6026edd16368SStephen M. Cameron 
6027edd16368SStephen M. Cameron 	if (!argp)
6028edd16368SStephen M. Cameron 		return -EINVAL;
6029edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6030edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6031edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6032edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6033edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6034edd16368SStephen M. Cameron 		return -EFAULT;
6035edd16368SStephen M. Cameron 	return 0;
6036edd16368SStephen M. Cameron }
6037edd16368SStephen M. Cameron 
6038edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6039edd16368SStephen M. Cameron {
6040edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6041edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6042edd16368SStephen M. Cameron 	int rc;
6043edd16368SStephen M. Cameron 
6044edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6045edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6046edd16368SStephen M. Cameron 	if (rc != 3) {
6047edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6048edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6049edd16368SStephen M. Cameron 		vmaj = 0;
6050edd16368SStephen M. Cameron 		vmin = 0;
6051edd16368SStephen M. Cameron 		vsubmin = 0;
6052edd16368SStephen M. Cameron 	}
6053edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6054edd16368SStephen M. Cameron 	if (!argp)
6055edd16368SStephen M. Cameron 		return -EINVAL;
6056edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6057edd16368SStephen M. Cameron 		return -EFAULT;
6058edd16368SStephen M. Cameron 	return 0;
6059edd16368SStephen M. Cameron }
6060edd16368SStephen M. Cameron 
6061edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6062edd16368SStephen M. Cameron {
6063edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6064edd16368SStephen M. Cameron 	struct CommandList *c;
6065edd16368SStephen M. Cameron 	char *buff = NULL;
606650a0decfSStephen M. Cameron 	u64 temp64;
6067c1f63c8fSStephen M. Cameron 	int rc = 0;
6068edd16368SStephen M. Cameron 
6069edd16368SStephen M. Cameron 	if (!argp)
6070edd16368SStephen M. Cameron 		return -EINVAL;
6071edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6072edd16368SStephen M. Cameron 		return -EPERM;
6073edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6074edd16368SStephen M. Cameron 		return -EFAULT;
6075edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6076edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6077edd16368SStephen M. Cameron 		return -EINVAL;
6078edd16368SStephen M. Cameron 	}
6079edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6080edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6081edd16368SStephen M. Cameron 		if (buff == NULL)
60822dd02d74SRobert Elliott 			return -ENOMEM;
60839233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6084edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6085b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6086b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6087c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6088c1f63c8fSStephen M. Cameron 				goto out_kfree;
6089edd16368SStephen M. Cameron 			}
6090b03a7771SStephen M. Cameron 		} else {
6091edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6092b03a7771SStephen M. Cameron 		}
6093b03a7771SStephen M. Cameron 	}
609445fcb86eSStephen Cameron 	c = cmd_alloc(h);
6095bf43caf3SRobert Elliott 
6096edd16368SStephen M. Cameron 	/* Fill in the command type */
6097edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6098a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6099edd16368SStephen M. Cameron 	/* Fill in Command Header */
6100edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6101edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6102edd16368SStephen M. Cameron 		c->Header.SGList = 1;
610350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6104edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6105edd16368SStephen M. Cameron 		c->Header.SGList = 0;
610650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6107edd16368SStephen M. Cameron 	}
6108edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6109edd16368SStephen M. Cameron 
6110edd16368SStephen M. Cameron 	/* Fill in Request block */
6111edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6112edd16368SStephen M. Cameron 		sizeof(c->Request));
6113edd16368SStephen M. Cameron 
6114edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6115edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
611650a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
6117edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
611850a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
611950a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
612050a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6121bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6122bcc48ffaSStephen M. Cameron 			goto out;
6123bcc48ffaSStephen M. Cameron 		}
612450a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
612550a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
612650a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6127edd16368SStephen M. Cameron 	}
612825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6129c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6130edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6131edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
613225163bd5SWebb Scales 	if (rc) {
613325163bd5SWebb Scales 		rc = -EIO;
613425163bd5SWebb Scales 		goto out;
613525163bd5SWebb Scales 	}
6136edd16368SStephen M. Cameron 
6137edd16368SStephen M. Cameron 	/* Copy the error information out */
6138edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6139edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6140edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6141c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6142c1f63c8fSStephen M. Cameron 		goto out;
6143edd16368SStephen M. Cameron 	}
61449233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6145b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6146edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6147edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6148c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6149c1f63c8fSStephen M. Cameron 			goto out;
6150edd16368SStephen M. Cameron 		}
6151edd16368SStephen M. Cameron 	}
6152c1f63c8fSStephen M. Cameron out:
615345fcb86eSStephen Cameron 	cmd_free(h, c);
6154c1f63c8fSStephen M. Cameron out_kfree:
6155c1f63c8fSStephen M. Cameron 	kfree(buff);
6156c1f63c8fSStephen M. Cameron 	return rc;
6157edd16368SStephen M. Cameron }
6158edd16368SStephen M. Cameron 
6159edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6160edd16368SStephen M. Cameron {
6161edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6162edd16368SStephen M. Cameron 	struct CommandList *c;
6163edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6164edd16368SStephen M. Cameron 	int *buff_size = NULL;
616550a0decfSStephen M. Cameron 	u64 temp64;
6166edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6167edd16368SStephen M. Cameron 	int status = 0;
616801a02ffcSStephen M. Cameron 	u32 left;
616901a02ffcSStephen M. Cameron 	u32 sz;
6170edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6171edd16368SStephen M. Cameron 
6172edd16368SStephen M. Cameron 	if (!argp)
6173edd16368SStephen M. Cameron 		return -EINVAL;
6174edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6175edd16368SStephen M. Cameron 		return -EPERM;
6176edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
6177edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
6178edd16368SStephen M. Cameron 	if (!ioc) {
6179edd16368SStephen M. Cameron 		status = -ENOMEM;
6180edd16368SStephen M. Cameron 		goto cleanup1;
6181edd16368SStephen M. Cameron 	}
6182edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6183edd16368SStephen M. Cameron 		status = -EFAULT;
6184edd16368SStephen M. Cameron 		goto cleanup1;
6185edd16368SStephen M. Cameron 	}
6186edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6187edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6188edd16368SStephen M. Cameron 		status = -EINVAL;
6189edd16368SStephen M. Cameron 		goto cleanup1;
6190edd16368SStephen M. Cameron 	}
6191edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6192edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6193edd16368SStephen M. Cameron 		status = -EINVAL;
6194edd16368SStephen M. Cameron 		goto cleanup1;
6195edd16368SStephen M. Cameron 	}
6196d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6197edd16368SStephen M. Cameron 		status = -EINVAL;
6198edd16368SStephen M. Cameron 		goto cleanup1;
6199edd16368SStephen M. Cameron 	}
6200d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6201edd16368SStephen M. Cameron 	if (!buff) {
6202edd16368SStephen M. Cameron 		status = -ENOMEM;
6203edd16368SStephen M. Cameron 		goto cleanup1;
6204edd16368SStephen M. Cameron 	}
6205d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6206edd16368SStephen M. Cameron 	if (!buff_size) {
6207edd16368SStephen M. Cameron 		status = -ENOMEM;
6208edd16368SStephen M. Cameron 		goto cleanup1;
6209edd16368SStephen M. Cameron 	}
6210edd16368SStephen M. Cameron 	left = ioc->buf_size;
6211edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6212edd16368SStephen M. Cameron 	while (left) {
6213edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6214edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6215edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6216edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6217edd16368SStephen M. Cameron 			status = -ENOMEM;
6218edd16368SStephen M. Cameron 			goto cleanup1;
6219edd16368SStephen M. Cameron 		}
62209233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6221edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
62220758f4f7SStephen M. Cameron 				status = -EFAULT;
6223edd16368SStephen M. Cameron 				goto cleanup1;
6224edd16368SStephen M. Cameron 			}
6225edd16368SStephen M. Cameron 		} else
6226edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6227edd16368SStephen M. Cameron 		left -= sz;
6228edd16368SStephen M. Cameron 		data_ptr += sz;
6229edd16368SStephen M. Cameron 		sg_used++;
6230edd16368SStephen M. Cameron 	}
623145fcb86eSStephen Cameron 	c = cmd_alloc(h);
6232bf43caf3SRobert Elliott 
6233edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6234a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6235edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
623650a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
623750a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6238edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6239edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6240edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6241edd16368SStephen M. Cameron 		int i;
6242edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
624350a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6244edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
624550a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
624650a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
624750a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
624850a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6249bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6250bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6251bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6252e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6253bcc48ffaSStephen M. Cameron 			}
625450a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
625550a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
625650a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6257edd16368SStephen M. Cameron 		}
625850a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6259edd16368SStephen M. Cameron 	}
626025163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6261b03a7771SStephen M. Cameron 	if (sg_used)
6262edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6263edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
626425163bd5SWebb Scales 	if (status) {
626525163bd5SWebb Scales 		status = -EIO;
626625163bd5SWebb Scales 		goto cleanup0;
626725163bd5SWebb Scales 	}
626825163bd5SWebb Scales 
6269edd16368SStephen M. Cameron 	/* Copy the error information out */
6270edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6271edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6272edd16368SStephen M. Cameron 		status = -EFAULT;
6273e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6274edd16368SStephen M. Cameron 	}
62759233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
62762b08b3e9SDon Brace 		int i;
62772b08b3e9SDon Brace 
6278edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6279edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6280edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6281edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6282edd16368SStephen M. Cameron 				status = -EFAULT;
6283e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6284edd16368SStephen M. Cameron 			}
6285edd16368SStephen M. Cameron 			ptr += buff_size[i];
6286edd16368SStephen M. Cameron 		}
6287edd16368SStephen M. Cameron 	}
6288edd16368SStephen M. Cameron 	status = 0;
6289e2d4a1f6SStephen M. Cameron cleanup0:
629045fcb86eSStephen Cameron 	cmd_free(h, c);
6291edd16368SStephen M. Cameron cleanup1:
6292edd16368SStephen M. Cameron 	if (buff) {
62932b08b3e9SDon Brace 		int i;
62942b08b3e9SDon Brace 
6295edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6296edd16368SStephen M. Cameron 			kfree(buff[i]);
6297edd16368SStephen M. Cameron 		kfree(buff);
6298edd16368SStephen M. Cameron 	}
6299edd16368SStephen M. Cameron 	kfree(buff_size);
6300edd16368SStephen M. Cameron 	kfree(ioc);
6301edd16368SStephen M. Cameron 	return status;
6302edd16368SStephen M. Cameron }
6303edd16368SStephen M. Cameron 
6304edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6305edd16368SStephen M. Cameron 	struct CommandList *c)
6306edd16368SStephen M. Cameron {
6307edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6308edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6309edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6310edd16368SStephen M. Cameron }
63110390f0c0SStephen M. Cameron 
6312edd16368SStephen M. Cameron /*
6313edd16368SStephen M. Cameron  * ioctl
6314edd16368SStephen M. Cameron  */
631542a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6316edd16368SStephen M. Cameron {
6317edd16368SStephen M. Cameron 	struct ctlr_info *h;
6318edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
63190390f0c0SStephen M. Cameron 	int rc;
6320edd16368SStephen M. Cameron 
6321edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6322edd16368SStephen M. Cameron 
6323edd16368SStephen M. Cameron 	switch (cmd) {
6324edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6325edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6326edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6327a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6328edd16368SStephen M. Cameron 		return 0;
6329edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6330edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6331edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6332edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6333edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
633434f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
63350390f0c0SStephen M. Cameron 			return -EAGAIN;
63360390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
633734f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
63380390f0c0SStephen M. Cameron 		return rc;
6339edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
634034f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
63410390f0c0SStephen M. Cameron 			return -EAGAIN;
63420390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
634334f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
63440390f0c0SStephen M. Cameron 		return rc;
6345edd16368SStephen M. Cameron 	default:
6346edd16368SStephen M. Cameron 		return -ENOTTY;
6347edd16368SStephen M. Cameron 	}
6348edd16368SStephen M. Cameron }
6349edd16368SStephen M. Cameron 
6350bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
63516f039790SGreg Kroah-Hartman 				u8 reset_type)
635264670ac8SStephen M. Cameron {
635364670ac8SStephen M. Cameron 	struct CommandList *c;
635464670ac8SStephen M. Cameron 
635564670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6356bf43caf3SRobert Elliott 
6357a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6358a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
635964670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
636064670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
636164670ac8SStephen M. Cameron 	c->waiting = NULL;
636264670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
636364670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
636464670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
636564670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
636664670ac8SStephen M. Cameron 	 */
6367bf43caf3SRobert Elliott 	return;
636864670ac8SStephen M. Cameron }
636964670ac8SStephen M. Cameron 
6370a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6371b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6372edd16368SStephen M. Cameron 	int cmd_type)
6373edd16368SStephen M. Cameron {
6374edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
63759b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6376edd16368SStephen M. Cameron 
6377edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6378a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6379edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6380edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6381edd16368SStephen M. Cameron 		c->Header.SGList = 1;
638250a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6383edd16368SStephen M. Cameron 	} else {
6384edd16368SStephen M. Cameron 		c->Header.SGList = 0;
638550a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6386edd16368SStephen M. Cameron 	}
6387edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6388edd16368SStephen M. Cameron 
6389edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6390edd16368SStephen M. Cameron 		switch (cmd) {
6391edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6392edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6393b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6394edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6395b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6396edd16368SStephen M. Cameron 			}
6397edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6398a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6399a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6400edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6401edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6402edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6403edd16368SStephen M. Cameron 			break;
6404edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6405edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6406edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6407edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6408edd16368SStephen M. Cameron 			 */
6409edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6410a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6411a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6412edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6413edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6414edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6415edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6416edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6417edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6418edd16368SStephen M. Cameron 			break;
6419c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6420c2adae44SScott Teel 			c->Request.CDBLen = 16;
6421c2adae44SScott Teel 			c->Request.type_attr_dir =
6422c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6423c2adae44SScott Teel 			c->Request.Timeout = 0;
6424c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6425c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6426c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6427c2adae44SScott Teel 			break;
6428c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6429c2adae44SScott Teel 			c->Request.CDBLen = 16;
6430c2adae44SScott Teel 			c->Request.type_attr_dir =
6431c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
6432c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
6433c2adae44SScott Teel 			c->Request.Timeout = 0;
6434c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
6435c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
6436c2adae44SScott Teel 			break;
6437edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6438edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6439a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6440a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6441a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6442edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6443edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6444edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6445bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6446bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6447edd16368SStephen M. Cameron 			break;
6448edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6449edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6450a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6451a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6452edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6453edd16368SStephen M. Cameron 			break;
6454283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6455283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6456a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6457a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6458283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6459283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6460283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6461283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6462283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6463283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6464283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6465283b4a9bSStephen M. Cameron 			break;
6466316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6467316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6468a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6469a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6470316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6471316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6472316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6473316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6474316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6475316b221aSStephen M. Cameron 			break;
647603383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
647703383736SDon Brace 			c->Request.CDBLen = 10;
647803383736SDon Brace 			c->Request.type_attr_dir =
647903383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
648003383736SDon Brace 			c->Request.Timeout = 0;
648103383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
648203383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
648303383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
648403383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
648503383736SDon Brace 			break;
648666749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
648766749d0dSScott Teel 			c->Request.CDBLen = 10;
648866749d0dSScott Teel 			c->Request.type_attr_dir =
648966749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
649066749d0dSScott Teel 			c->Request.Timeout = 0;
649166749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
649266749d0dSScott Teel 			c->Request.CDB[1] = 0;
649366749d0dSScott Teel 			c->Request.CDB[2] = 0;
649466749d0dSScott Teel 			c->Request.CDB[3] = 0;
649566749d0dSScott Teel 			c->Request.CDB[4] = 0;
649666749d0dSScott Teel 			c->Request.CDB[5] = 0;
649766749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
649866749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
649966749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
650066749d0dSScott Teel 			c->Request.CDB[9] = 0;
650166749d0dSScott Teel 			break;
650266749d0dSScott Teel 
6503edd16368SStephen M. Cameron 		default:
6504edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6505edd16368SStephen M. Cameron 			BUG();
6506a2dac136SStephen M. Cameron 			return -1;
6507edd16368SStephen M. Cameron 		}
6508edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6509edd16368SStephen M. Cameron 		switch (cmd) {
6510edd16368SStephen M. Cameron 
65110b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
65120b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
65130b9b7b6eSScott Teel 			c->Request.type_attr_dir =
65140b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
65150b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
65160b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
65170b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
65180b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
65190b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
65200b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
65210b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
65220b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
65230b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
65240b9b7b6eSScott Teel 			break;
6525edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6526edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6527a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6528a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6529edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
653064670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
653164670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
653221e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6533edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6534edd16368SStephen M. Cameron 			/* LunID device */
6535edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6536edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6537edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6538edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6539edd16368SStephen M. Cameron 			break;
654075167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
65419b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
65422b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
65439b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
65449b5c48c2SStephen Cameron 				tag, c->Header.tag);
654575167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6546a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6547a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6548a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
654975167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
655075167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
655175167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
655275167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
655375167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
655475167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
65559b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
655675167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
655775167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
655875167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
655975167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
656075167d2cSStephen M. Cameron 		break;
6561edd16368SStephen M. Cameron 		default:
6562edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6563edd16368SStephen M. Cameron 				cmd);
6564edd16368SStephen M. Cameron 			BUG();
6565edd16368SStephen M. Cameron 		}
6566edd16368SStephen M. Cameron 	} else {
6567edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6568edd16368SStephen M. Cameron 		BUG();
6569edd16368SStephen M. Cameron 	}
6570edd16368SStephen M. Cameron 
6571a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6572edd16368SStephen M. Cameron 	case XFER_READ:
6573edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6574edd16368SStephen M. Cameron 		break;
6575edd16368SStephen M. Cameron 	case XFER_WRITE:
6576edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6577edd16368SStephen M. Cameron 		break;
6578edd16368SStephen M. Cameron 	case XFER_NONE:
6579edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6580edd16368SStephen M. Cameron 		break;
6581edd16368SStephen M. Cameron 	default:
6582edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6583edd16368SStephen M. Cameron 	}
6584a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6585a2dac136SStephen M. Cameron 		return -1;
6586a2dac136SStephen M. Cameron 	return 0;
6587edd16368SStephen M. Cameron }
6588edd16368SStephen M. Cameron 
6589edd16368SStephen M. Cameron /*
6590edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6591edd16368SStephen M. Cameron  */
6592edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6593edd16368SStephen M. Cameron {
6594edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6595edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6596088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6597088ba34cSStephen M. Cameron 		page_offs + size);
6598edd16368SStephen M. Cameron 
6599edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6600edd16368SStephen M. Cameron }
6601edd16368SStephen M. Cameron 
6602254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6603edd16368SStephen M. Cameron {
6604254f796bSMatt Gates 	return h->access.command_completed(h, q);
6605edd16368SStephen M. Cameron }
6606edd16368SStephen M. Cameron 
6607900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6608edd16368SStephen M. Cameron {
6609edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6610edd16368SStephen M. Cameron }
6611edd16368SStephen M. Cameron 
6612edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6613edd16368SStephen M. Cameron {
661410f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
661510f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6616edd16368SStephen M. Cameron }
6617edd16368SStephen M. Cameron 
661801a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
661901a02ffcSStephen M. Cameron 	u32 raw_tag)
6620edd16368SStephen M. Cameron {
6621edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6622edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6623edd16368SStephen M. Cameron 		return 1;
6624edd16368SStephen M. Cameron 	}
6625edd16368SStephen M. Cameron 	return 0;
6626edd16368SStephen M. Cameron }
6627edd16368SStephen M. Cameron 
66285a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6629edd16368SStephen M. Cameron {
6630e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6631c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6632c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
66331fb011fbSStephen M. Cameron 		complete_scsi_command(c);
66348be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6635edd16368SStephen M. Cameron 		complete(c->waiting);
6636a104c99fSStephen M. Cameron }
6637a104c99fSStephen M. Cameron 
6638303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
66391d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6640303932fdSDon Brace 	u32 raw_tag)
6641303932fdSDon Brace {
6642303932fdSDon Brace 	u32 tag_index;
6643303932fdSDon Brace 	struct CommandList *c;
6644303932fdSDon Brace 
6645f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
66461d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6647303932fdSDon Brace 		c = h->cmd_pool + tag_index;
66485a3d16f5SStephen M. Cameron 		finish_cmd(c);
66491d94f94dSStephen M. Cameron 	}
6650303932fdSDon Brace }
6651303932fdSDon Brace 
665264670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
665364670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
665464670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
665564670ac8SStephen M. Cameron  * functions.
665664670ac8SStephen M. Cameron  */
665764670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
665864670ac8SStephen M. Cameron {
665964670ac8SStephen M. Cameron 	if (likely(!reset_devices))
666064670ac8SStephen M. Cameron 		return 0;
666164670ac8SStephen M. Cameron 
666264670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
666364670ac8SStephen M. Cameron 		return 0;
666464670ac8SStephen M. Cameron 
666564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
666664670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
666764670ac8SStephen M. Cameron 
666864670ac8SStephen M. Cameron 	return 1;
666964670ac8SStephen M. Cameron }
667064670ac8SStephen M. Cameron 
6671254f796bSMatt Gates /*
6672254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6673254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6674254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6675254f796bSMatt Gates  */
6676254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
667764670ac8SStephen M. Cameron {
6678254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6679254f796bSMatt Gates }
6680254f796bSMatt Gates 
6681254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6682254f796bSMatt Gates {
6683254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6684254f796bSMatt Gates 	u8 q = *(u8 *) queue;
668564670ac8SStephen M. Cameron 	u32 raw_tag;
668664670ac8SStephen M. Cameron 
668764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
668864670ac8SStephen M. Cameron 		return IRQ_NONE;
668964670ac8SStephen M. Cameron 
669064670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
669164670ac8SStephen M. Cameron 		return IRQ_NONE;
6692a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
669364670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6694254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
669564670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6696254f796bSMatt Gates 			raw_tag = next_command(h, q);
669764670ac8SStephen M. Cameron 	}
669864670ac8SStephen M. Cameron 	return IRQ_HANDLED;
669964670ac8SStephen M. Cameron }
670064670ac8SStephen M. Cameron 
6701254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
670264670ac8SStephen M. Cameron {
6703254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
670464670ac8SStephen M. Cameron 	u32 raw_tag;
6705254f796bSMatt Gates 	u8 q = *(u8 *) queue;
670664670ac8SStephen M. Cameron 
670764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
670864670ac8SStephen M. Cameron 		return IRQ_NONE;
670964670ac8SStephen M. Cameron 
6710a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6711254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
671264670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6713254f796bSMatt Gates 		raw_tag = next_command(h, q);
671464670ac8SStephen M. Cameron 	return IRQ_HANDLED;
671564670ac8SStephen M. Cameron }
671664670ac8SStephen M. Cameron 
6717254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6718edd16368SStephen M. Cameron {
6719254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6720303932fdSDon Brace 	u32 raw_tag;
6721254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6722edd16368SStephen M. Cameron 
6723edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6724edd16368SStephen M. Cameron 		return IRQ_NONE;
6725a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
672610f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6727254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
672810f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
67291d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6730254f796bSMatt Gates 			raw_tag = next_command(h, q);
673110f66018SStephen M. Cameron 		}
673210f66018SStephen M. Cameron 	}
673310f66018SStephen M. Cameron 	return IRQ_HANDLED;
673410f66018SStephen M. Cameron }
673510f66018SStephen M. Cameron 
6736254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
673710f66018SStephen M. Cameron {
6738254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
673910f66018SStephen M. Cameron 	u32 raw_tag;
6740254f796bSMatt Gates 	u8 q = *(u8 *) queue;
674110f66018SStephen M. Cameron 
6742a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6743254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6744303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
67451d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6746254f796bSMatt Gates 		raw_tag = next_command(h, q);
6747edd16368SStephen M. Cameron 	}
6748edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6749edd16368SStephen M. Cameron }
6750edd16368SStephen M. Cameron 
6751a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6752a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6753a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6754a9a3a273SStephen M. Cameron  */
67556f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6756edd16368SStephen M. Cameron 			unsigned char type)
6757edd16368SStephen M. Cameron {
6758edd16368SStephen M. Cameron 	struct Command {
6759edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6760edd16368SStephen M. Cameron 		struct RequestBlock Request;
6761edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6762edd16368SStephen M. Cameron 	};
6763edd16368SStephen M. Cameron 	struct Command *cmd;
6764edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6765edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6766edd16368SStephen M. Cameron 	dma_addr_t paddr64;
67672b08b3e9SDon Brace 	__le32 paddr32;
67682b08b3e9SDon Brace 	u32 tag;
6769edd16368SStephen M. Cameron 	void __iomem *vaddr;
6770edd16368SStephen M. Cameron 	int i, err;
6771edd16368SStephen M. Cameron 
6772edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6773edd16368SStephen M. Cameron 	if (vaddr == NULL)
6774edd16368SStephen M. Cameron 		return -ENOMEM;
6775edd16368SStephen M. Cameron 
6776edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6777edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6778edd16368SStephen M. Cameron 	 * memory.
6779edd16368SStephen M. Cameron 	 */
6780edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6781edd16368SStephen M. Cameron 	if (err) {
6782edd16368SStephen M. Cameron 		iounmap(vaddr);
67831eaec8f3SRobert Elliott 		return err;
6784edd16368SStephen M. Cameron 	}
6785edd16368SStephen M. Cameron 
6786edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6787edd16368SStephen M. Cameron 	if (cmd == NULL) {
6788edd16368SStephen M. Cameron 		iounmap(vaddr);
6789edd16368SStephen M. Cameron 		return -ENOMEM;
6790edd16368SStephen M. Cameron 	}
6791edd16368SStephen M. Cameron 
6792edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6793edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6794edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6795edd16368SStephen M. Cameron 	 */
67962b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6797edd16368SStephen M. Cameron 
6798edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6799edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
680050a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
68012b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6802edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6803edd16368SStephen M. Cameron 
6804edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6805a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6806a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6807edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6808edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6809edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6810edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
681150a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
68122b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
681350a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6814edd16368SStephen M. Cameron 
68152b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6816edd16368SStephen M. Cameron 
6817edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6818edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
68192b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6820edd16368SStephen M. Cameron 			break;
6821edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6822edd16368SStephen M. Cameron 	}
6823edd16368SStephen M. Cameron 
6824edd16368SStephen M. Cameron 	iounmap(vaddr);
6825edd16368SStephen M. Cameron 
6826edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6827edd16368SStephen M. Cameron 	 *  still complete the command.
6828edd16368SStephen M. Cameron 	 */
6829edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6830edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6831edd16368SStephen M. Cameron 			opcode, type);
6832edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6833edd16368SStephen M. Cameron 	}
6834edd16368SStephen M. Cameron 
6835edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6836edd16368SStephen M. Cameron 
6837edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6838edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6839edd16368SStephen M. Cameron 			opcode, type);
6840edd16368SStephen M. Cameron 		return -EIO;
6841edd16368SStephen M. Cameron 	}
6842edd16368SStephen M. Cameron 
6843edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6844edd16368SStephen M. Cameron 		opcode, type);
6845edd16368SStephen M. Cameron 	return 0;
6846edd16368SStephen M. Cameron }
6847edd16368SStephen M. Cameron 
6848edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6849edd16368SStephen M. Cameron 
68501df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
685142a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6852edd16368SStephen M. Cameron {
6853edd16368SStephen M. Cameron 
68541df8552aSStephen M. Cameron 	if (use_doorbell) {
68551df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
68561df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
68571df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6858edd16368SStephen M. Cameron 		 */
68591df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6860cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
686185009239SStephen M. Cameron 
686200701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
686385009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
686485009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
686585009239SStephen M. Cameron 		 * over in some weird corner cases.
686685009239SStephen M. Cameron 		 */
686700701a96SJustin Lindley 		msleep(10000);
68681df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6869edd16368SStephen M. Cameron 
6870edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6871edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6872edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6873edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
68741df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
68751df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
68761df8552aSStephen M. Cameron 		 * controller." */
6877edd16368SStephen M. Cameron 
68782662cab8SDon Brace 		int rc = 0;
68792662cab8SDon Brace 
68801df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
68812662cab8SDon Brace 
6882edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
68832662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
68842662cab8SDon Brace 		if (rc)
68852662cab8SDon Brace 			return rc;
6886edd16368SStephen M. Cameron 
6887edd16368SStephen M. Cameron 		msleep(500);
6888edd16368SStephen M. Cameron 
6889edd16368SStephen M. Cameron 		/* enter the D0 power management state */
68902662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
68912662cab8SDon Brace 		if (rc)
68922662cab8SDon Brace 			return rc;
6893c4853efeSMike Miller 
6894c4853efeSMike Miller 		/*
6895c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6896c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6897c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6898c4853efeSMike Miller 		 */
6899c4853efeSMike Miller 		msleep(500);
69001df8552aSStephen M. Cameron 	}
69011df8552aSStephen M. Cameron 	return 0;
69021df8552aSStephen M. Cameron }
69031df8552aSStephen M. Cameron 
69046f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6905580ada3cSStephen M. Cameron {
6906580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6907f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6908580ada3cSStephen M. Cameron }
6909580ada3cSStephen M. Cameron 
69106f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6911580ada3cSStephen M. Cameron {
6912580ada3cSStephen M. Cameron 	char *driver_version;
6913580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6914580ada3cSStephen M. Cameron 
6915580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6916580ada3cSStephen M. Cameron 	if (!driver_version)
6917580ada3cSStephen M. Cameron 		return -ENOMEM;
6918580ada3cSStephen M. Cameron 
6919580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6920580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6921580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6922580ada3cSStephen M. Cameron 	kfree(driver_version);
6923580ada3cSStephen M. Cameron 	return 0;
6924580ada3cSStephen M. Cameron }
6925580ada3cSStephen M. Cameron 
69266f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
69276f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6928580ada3cSStephen M. Cameron {
6929580ada3cSStephen M. Cameron 	int i;
6930580ada3cSStephen M. Cameron 
6931580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6932580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6933580ada3cSStephen M. Cameron }
6934580ada3cSStephen M. Cameron 
69356f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6936580ada3cSStephen M. Cameron {
6937580ada3cSStephen M. Cameron 
6938580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6939580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6940580ada3cSStephen M. Cameron 
6941580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6942580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6943580ada3cSStephen M. Cameron 		return -ENOMEM;
6944580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6945580ada3cSStephen M. Cameron 
6946580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6947580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6948580ada3cSStephen M. Cameron 	 */
6949580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6950580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6951580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6952580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6953580ada3cSStephen M. Cameron 	return rc;
6954580ada3cSStephen M. Cameron }
69551df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
69561df8552aSStephen M. Cameron  * states or the using the doorbell register.
69571df8552aSStephen M. Cameron  */
69586b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
69591df8552aSStephen M. Cameron {
69601df8552aSStephen M. Cameron 	u64 cfg_offset;
69611df8552aSStephen M. Cameron 	u32 cfg_base_addr;
69621df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
69631df8552aSStephen M. Cameron 	void __iomem *vaddr;
69641df8552aSStephen M. Cameron 	unsigned long paddr;
6965580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6966270d05deSStephen M. Cameron 	int rc;
69671df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6968cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6969270d05deSStephen M. Cameron 	u16 command_register;
69701df8552aSStephen M. Cameron 
69711df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
69721df8552aSStephen M. Cameron 	 * the same thing as
69731df8552aSStephen M. Cameron 	 *
69741df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
69751df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
69761df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
69771df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
69781df8552aSStephen M. Cameron 	 *
69791df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
69801df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
69811df8552aSStephen M. Cameron 	 * using the doorbell register.
69821df8552aSStephen M. Cameron 	 */
698318867659SStephen M. Cameron 
698460f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
698560f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
698625c1e56aSStephen M. Cameron 		return -ENODEV;
698725c1e56aSStephen M. Cameron 	}
698846380786SStephen M. Cameron 
698946380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
699046380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
699146380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
699218867659SStephen M. Cameron 
6993270d05deSStephen M. Cameron 	/* Save the PCI command register */
6994270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6995270d05deSStephen M. Cameron 	pci_save_state(pdev);
69961df8552aSStephen M. Cameron 
69971df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
69981df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
69991df8552aSStephen M. Cameron 	if (rc)
70001df8552aSStephen M. Cameron 		return rc;
70011df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
70021df8552aSStephen M. Cameron 	if (!vaddr)
70031df8552aSStephen M. Cameron 		return -ENOMEM;
70041df8552aSStephen M. Cameron 
70051df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
70061df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
70071df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
70081df8552aSStephen M. Cameron 	if (rc)
70091df8552aSStephen M. Cameron 		goto unmap_vaddr;
70101df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
70111df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
70121df8552aSStephen M. Cameron 	if (!cfgtable) {
70131df8552aSStephen M. Cameron 		rc = -ENOMEM;
70141df8552aSStephen M. Cameron 		goto unmap_vaddr;
70151df8552aSStephen M. Cameron 	}
7016580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7017580ada3cSStephen M. Cameron 	if (rc)
701803741d95STomas Henzl 		goto unmap_cfgtable;
70191df8552aSStephen M. Cameron 
7020cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7021cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7022cf0b08d0SStephen M. Cameron 	 */
70231df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7024cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7025cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7026cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7027cf0b08d0SStephen M. Cameron 	} else {
70281df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7029cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7030050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7031050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
703264670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7033cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7034cf0b08d0SStephen M. Cameron 		}
7035cf0b08d0SStephen M. Cameron 	}
70361df8552aSStephen M. Cameron 
70371df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
70381df8552aSStephen M. Cameron 	if (rc)
70391df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7040edd16368SStephen M. Cameron 
7041270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7042270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7043edd16368SStephen M. Cameron 
70441df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
70451df8552aSStephen M. Cameron 	   need a little pause here */
70461df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
70471df8552aSStephen M. Cameron 
7048fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7049fe5389c8SStephen M. Cameron 	if (rc) {
7050fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7051050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7052fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7053fe5389c8SStephen M. Cameron 	}
7054fe5389c8SStephen M. Cameron 
7055580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7056580ada3cSStephen M. Cameron 	if (rc < 0)
7057580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7058580ada3cSStephen M. Cameron 	if (rc) {
705964670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
706064670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
706164670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7062580ada3cSStephen M. Cameron 	} else {
706364670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
70641df8552aSStephen M. Cameron 	}
70651df8552aSStephen M. Cameron 
70661df8552aSStephen M. Cameron unmap_cfgtable:
70671df8552aSStephen M. Cameron 	iounmap(cfgtable);
70681df8552aSStephen M. Cameron 
70691df8552aSStephen M. Cameron unmap_vaddr:
70701df8552aSStephen M. Cameron 	iounmap(vaddr);
70711df8552aSStephen M. Cameron 	return rc;
7072edd16368SStephen M. Cameron }
7073edd16368SStephen M. Cameron 
7074edd16368SStephen M. Cameron /*
7075edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7076edd16368SStephen M. Cameron  *   the io functions.
7077edd16368SStephen M. Cameron  *   This is for debug only.
7078edd16368SStephen M. Cameron  */
707942a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7080edd16368SStephen M. Cameron {
708158f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7082edd16368SStephen M. Cameron 	int i;
7083edd16368SStephen M. Cameron 	char temp_name[17];
7084edd16368SStephen M. Cameron 
7085edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7086edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7087edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7088edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7089edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7090edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7091edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7092edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7093edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7094edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7095edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7096edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7097edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7098edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7099edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7100edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7101edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
710269d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7103edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7104edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7105edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7106edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7107edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7108edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7109edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7110edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7111edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
711258f8665cSStephen M. Cameron }
7113edd16368SStephen M. Cameron 
7114edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7115edd16368SStephen M. Cameron {
7116edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7117edd16368SStephen M. Cameron 
7118edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7119edd16368SStephen M. Cameron 		return 0;
7120edd16368SStephen M. Cameron 	offset = 0;
7121edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7122edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7123edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7124edd16368SStephen M. Cameron 			offset += 4;
7125edd16368SStephen M. Cameron 		else {
7126edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7127edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7128edd16368SStephen M. Cameron 			switch (mem_type) {
7129edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7130edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7131edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7132edd16368SStephen M. Cameron 				break;
7133edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7134edd16368SStephen M. Cameron 				offset += 8;
7135edd16368SStephen M. Cameron 				break;
7136edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7137edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7138edd16368SStephen M. Cameron 				       "base address is invalid\n");
7139edd16368SStephen M. Cameron 				return -1;
7140edd16368SStephen M. Cameron 				break;
7141edd16368SStephen M. Cameron 			}
7142edd16368SStephen M. Cameron 		}
7143edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7144edd16368SStephen M. Cameron 			return i + 1;
7145edd16368SStephen M. Cameron 	}
7146edd16368SStephen M. Cameron 	return -1;
7147edd16368SStephen M. Cameron }
7148edd16368SStephen M. Cameron 
7149cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7150cc64c817SRobert Elliott {
7151cc64c817SRobert Elliott 	if (h->msix_vector) {
7152cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
7153cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
7154105a3dbcSRobert Elliott 		h->msix_vector = 0;
7155cc64c817SRobert Elliott 	} else if (h->msi_vector) {
7156cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
7157cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
7158105a3dbcSRobert Elliott 		h->msi_vector = 0;
7159cc64c817SRobert Elliott 	}
7160cc64c817SRobert Elliott }
7161cc64c817SRobert Elliott 
7162edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7163050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7164edd16368SStephen M. Cameron  */
71656f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
7166edd16368SStephen M. Cameron {
7167edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
7168254f796bSMatt Gates 	int err, i;
7169254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
7170254f796bSMatt Gates 
7171254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
7172254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
7173254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
7174254f796bSMatt Gates 	}
7175edd16368SStephen M. Cameron 
7176edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
71776b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
71786b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
7179edd16368SStephen M. Cameron 		goto default_int_mode;
718055c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
7181050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
7182eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
7183f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
7184f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
718518fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
718618fce3c4SAlexander Gordeev 					    1, h->msix_vector);
718718fce3c4SAlexander Gordeev 		if (err < 0) {
718818fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
718918fce3c4SAlexander Gordeev 			h->msix_vector = 0;
719018fce3c4SAlexander Gordeev 			goto single_msi_mode;
719118fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
719255c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
7193edd16368SStephen M. Cameron 			       "available\n", err);
7194eee0f03aSHannes Reinecke 		}
719518fce3c4SAlexander Gordeev 		h->msix_vector = err;
7196eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
7197eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
7198eee0f03aSHannes Reinecke 		return;
7199edd16368SStephen M. Cameron 	}
720018fce3c4SAlexander Gordeev single_msi_mode:
720155c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
7202050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
720355c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
7204edd16368SStephen M. Cameron 			h->msi_vector = 1;
7205edd16368SStephen M. Cameron 		else
720655c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
7207edd16368SStephen M. Cameron 	}
7208edd16368SStephen M. Cameron default_int_mode:
7209edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
7210edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
7211a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
7212edd16368SStephen M. Cameron }
7213edd16368SStephen M. Cameron 
72146f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7215e5c880d1SStephen M. Cameron {
7216e5c880d1SStephen M. Cameron 	int i;
7217e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7218e5c880d1SStephen M. Cameron 
7219e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7220e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7221e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7222e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7223e5c880d1SStephen M. Cameron 
7224e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7225e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7226e5c880d1SStephen M. Cameron 			return i;
7227e5c880d1SStephen M. Cameron 
72286798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
72296798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
72306798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7231e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7232e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7233e5c880d1SStephen M. Cameron 			return -ENODEV;
7234e5c880d1SStephen M. Cameron 	}
7235e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7236e5c880d1SStephen M. Cameron }
7237e5c880d1SStephen M. Cameron 
72386f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
72393a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
72403a7774ceSStephen M. Cameron {
72413a7774ceSStephen M. Cameron 	int i;
72423a7774ceSStephen M. Cameron 
72433a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
724412d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
72453a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
724612d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
724712d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
72483a7774ceSStephen M. Cameron 				*memory_bar);
72493a7774ceSStephen M. Cameron 			return 0;
72503a7774ceSStephen M. Cameron 		}
725112d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
72523a7774ceSStephen M. Cameron 	return -ENODEV;
72533a7774ceSStephen M. Cameron }
72543a7774ceSStephen M. Cameron 
72556f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
72566f039790SGreg Kroah-Hartman 				     int wait_for_ready)
72572c4c8c8bSStephen M. Cameron {
7258fe5389c8SStephen M. Cameron 	int i, iterations;
72592c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7260fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7261fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7262fe5389c8SStephen M. Cameron 	else
7263fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
72642c4c8c8bSStephen M. Cameron 
7265fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7266fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7267fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
72682c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
72692c4c8c8bSStephen M. Cameron 				return 0;
7270fe5389c8SStephen M. Cameron 		} else {
7271fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7272fe5389c8SStephen M. Cameron 				return 0;
7273fe5389c8SStephen M. Cameron 		}
72742c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
72752c4c8c8bSStephen M. Cameron 	}
7276fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
72772c4c8c8bSStephen M. Cameron 	return -ENODEV;
72782c4c8c8bSStephen M. Cameron }
72792c4c8c8bSStephen M. Cameron 
72806f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
72816f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7282a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7283a51fd47fSStephen M. Cameron {
7284a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7285a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7286a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7287a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7288a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7289a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7290a51fd47fSStephen M. Cameron 		return -ENODEV;
7291a51fd47fSStephen M. Cameron 	}
7292a51fd47fSStephen M. Cameron 	return 0;
7293a51fd47fSStephen M. Cameron }
7294a51fd47fSStephen M. Cameron 
7295195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7296195f2c65SRobert Elliott {
7297105a3dbcSRobert Elliott 	if (h->transtable) {
7298195f2c65SRobert Elliott 		iounmap(h->transtable);
7299105a3dbcSRobert Elliott 		h->transtable = NULL;
7300105a3dbcSRobert Elliott 	}
7301105a3dbcSRobert Elliott 	if (h->cfgtable) {
7302195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7303105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7304105a3dbcSRobert Elliott 	}
7305195f2c65SRobert Elliott }
7306195f2c65SRobert Elliott 
7307195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7308195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7309195f2c65SRobert Elliott + * */
73106f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7311edd16368SStephen M. Cameron {
731201a02ffcSStephen M. Cameron 	u64 cfg_offset;
731301a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
731401a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7315303932fdSDon Brace 	u32 trans_offset;
7316a51fd47fSStephen M. Cameron 	int rc;
731777c4495cSStephen M. Cameron 
7318a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7319a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7320a51fd47fSStephen M. Cameron 	if (rc)
7321a51fd47fSStephen M. Cameron 		return rc;
732277c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7323a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7324cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7325cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
732677c4495cSStephen M. Cameron 		return -ENOMEM;
7327cd3c81c4SRobert Elliott 	}
7328580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7329580ada3cSStephen M. Cameron 	if (rc)
7330580ada3cSStephen M. Cameron 		return rc;
733177c4495cSStephen M. Cameron 	/* Find performant mode table. */
7332a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
733377c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
733477c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
733577c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7336195f2c65SRobert Elliott 	if (!h->transtable) {
7337195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7338195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
733977c4495cSStephen M. Cameron 		return -ENOMEM;
7340195f2c65SRobert Elliott 	}
734177c4495cSStephen M. Cameron 	return 0;
734277c4495cSStephen M. Cameron }
734377c4495cSStephen M. Cameron 
73446f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7345cba3d38bSStephen M. Cameron {
734641ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
734741ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
734841ce4c35SStephen Cameron 
734941ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
735072ceeaecSStephen M. Cameron 
735172ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
735272ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
735372ceeaecSStephen M. Cameron 		h->max_commands = 32;
735472ceeaecSStephen M. Cameron 
735541ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
735641ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
735741ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
735841ce4c35SStephen Cameron 			h->max_commands,
735941ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
736041ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7361cba3d38bSStephen M. Cameron 	}
7362cba3d38bSStephen M. Cameron }
7363cba3d38bSStephen M. Cameron 
7364c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7365c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7366c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7367c7ee65b3SWebb Scales  */
7368c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7369c7ee65b3SWebb Scales {
7370c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7371c7ee65b3SWebb Scales }
7372c7ee65b3SWebb Scales 
7373b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7374b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7375b93d7536SStephen M. Cameron  * SG chain block size, etc.
7376b93d7536SStephen M. Cameron  */
73776f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7378b93d7536SStephen M. Cameron {
7379cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
738045fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7381b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7382283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7383c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7384c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7385b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
73861a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7387b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7388b93d7536SStephen M. Cameron 	} else {
7389c7ee65b3SWebb Scales 		/*
7390c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7391c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7392c7ee65b3SWebb Scales 		 * would lock up the controller)
7393c7ee65b3SWebb Scales 		 */
7394c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
73951a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7396c7ee65b3SWebb Scales 		h->chainsize = 0;
7397b93d7536SStephen M. Cameron 	}
739875167d2cSStephen M. Cameron 
739975167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
740075167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
74010e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
74020e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
74030e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
74040e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
74058be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
74068be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7407b93d7536SStephen M. Cameron }
7408b93d7536SStephen M. Cameron 
740976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
741076c46e49SStephen M. Cameron {
74110fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7412050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
741376c46e49SStephen M. Cameron 		return false;
741476c46e49SStephen M. Cameron 	}
741576c46e49SStephen M. Cameron 	return true;
741676c46e49SStephen M. Cameron }
741776c46e49SStephen M. Cameron 
741897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7419f7c39101SStephen M. Cameron {
742097a5e98cSStephen M. Cameron 	u32 driver_support;
7421f7c39101SStephen M. Cameron 
742297a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
74230b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
74240b9e7b74SArnd Bergmann #ifdef CONFIG_X86
742597a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7426f7c39101SStephen M. Cameron #endif
742728e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
742828e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7429f7c39101SStephen M. Cameron }
7430f7c39101SStephen M. Cameron 
74313d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
74323d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
74333d0eab67SStephen M. Cameron  */
74343d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
74353d0eab67SStephen M. Cameron {
74363d0eab67SStephen M. Cameron 	u32 dma_prefetch;
74373d0eab67SStephen M. Cameron 
74383d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
74393d0eab67SStephen M. Cameron 		return;
74403d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
74413d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
74423d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
74433d0eab67SStephen M. Cameron }
74443d0eab67SStephen M. Cameron 
7445c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
744676438d08SStephen M. Cameron {
744776438d08SStephen M. Cameron 	int i;
744876438d08SStephen M. Cameron 	u32 doorbell_value;
744976438d08SStephen M. Cameron 	unsigned long flags;
745076438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7451007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
745276438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
745376438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
745476438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
745576438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7456c706a795SRobert Elliott 			goto done;
745776438d08SStephen M. Cameron 		/* delay and try again */
7458007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
745976438d08SStephen M. Cameron 	}
7460c706a795SRobert Elliott 	return -ENODEV;
7461c706a795SRobert Elliott done:
7462c706a795SRobert Elliott 	return 0;
746376438d08SStephen M. Cameron }
746476438d08SStephen M. Cameron 
7465c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7466eb6b2ae9SStephen M. Cameron {
7467eb6b2ae9SStephen M. Cameron 	int i;
74686eaf46fdSStephen M. Cameron 	u32 doorbell_value;
74696eaf46fdSStephen M. Cameron 	unsigned long flags;
7470eb6b2ae9SStephen M. Cameron 
7471eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7472eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7473eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7474eb6b2ae9SStephen M. Cameron 	 */
7475007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
747625163bd5SWebb Scales 		if (h->remove_in_progress)
747725163bd5SWebb Scales 			goto done;
74786eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
74796eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
74806eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7481382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7482c706a795SRobert Elliott 			goto done;
7483eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7484007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7485eb6b2ae9SStephen M. Cameron 	}
7486c706a795SRobert Elliott 	return -ENODEV;
7487c706a795SRobert Elliott done:
7488c706a795SRobert Elliott 	return 0;
74893f4336f3SStephen M. Cameron }
74903f4336f3SStephen M. Cameron 
7491c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
74926f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
74933f4336f3SStephen M. Cameron {
74943f4336f3SStephen M. Cameron 	u32 trans_support;
74953f4336f3SStephen M. Cameron 
74963f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
74973f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
74983f4336f3SStephen M. Cameron 		return -ENOTSUPP;
74993f4336f3SStephen M. Cameron 
75003f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7501283b4a9bSStephen M. Cameron 
75023f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
75033f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7504b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
75053f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7506c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7507c706a795SRobert Elliott 		goto error;
7508eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7509283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7510283b4a9bSStephen M. Cameron 		goto error;
7511960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7512eb6b2ae9SStephen M. Cameron 	return 0;
7513283b4a9bSStephen M. Cameron error:
7514050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7515283b4a9bSStephen M. Cameron 	return -ENODEV;
7516eb6b2ae9SStephen M. Cameron }
7517eb6b2ae9SStephen M. Cameron 
7518195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7519195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7520195f2c65SRobert Elliott {
7521195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7522195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7523105a3dbcSRobert Elliott 	h->vaddr = NULL;
7524195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7525943a7021SRobert Elliott 	/*
7526943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7527943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7528943a7021SRobert Elliott 	 */
7529195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7530943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7531195f2c65SRobert Elliott }
7532195f2c65SRobert Elliott 
7533195f2c65SRobert Elliott /* several items must be freed later */
75346f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
753577c4495cSStephen M. Cameron {
7536eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7537edd16368SStephen M. Cameron 
7538e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7539e5c880d1SStephen M. Cameron 	if (prod_index < 0)
754060f923b9SRobert Elliott 		return prod_index;
7541e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7542e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7543e5c880d1SStephen M. Cameron 
75449b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
75459b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
75469b5c48c2SStephen Cameron 
7547e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7548e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7549e5a44df8SMatthew Garrett 
755055c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7551edd16368SStephen M. Cameron 	if (err) {
7552195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7553943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7554edd16368SStephen M. Cameron 		return err;
7555edd16368SStephen M. Cameron 	}
7556edd16368SStephen M. Cameron 
7557f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7558edd16368SStephen M. Cameron 	if (err) {
755955c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7560195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7561943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7562943a7021SRobert Elliott 		return err;
7563edd16368SStephen M. Cameron 	}
75644fa604e1SRobert Elliott 
75654fa604e1SRobert Elliott 	pci_set_master(h->pdev);
75664fa604e1SRobert Elliott 
75676b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
756812d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
75693a7774ceSStephen M. Cameron 	if (err)
7570195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7571edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7572204892e9SStephen M. Cameron 	if (!h->vaddr) {
7573195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7574204892e9SStephen M. Cameron 		err = -ENOMEM;
7575195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7576204892e9SStephen M. Cameron 	}
7577fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
75782c4c8c8bSStephen M. Cameron 	if (err)
7579195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
758077c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
758177c4495cSStephen M. Cameron 	if (err)
7582195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7583b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7584edd16368SStephen M. Cameron 
758576c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7586edd16368SStephen M. Cameron 		err = -ENODEV;
7587195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7588edd16368SStephen M. Cameron 	}
758997a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
75903d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7591eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7592eb6b2ae9SStephen M. Cameron 	if (err)
7593195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7594edd16368SStephen M. Cameron 	return 0;
7595edd16368SStephen M. Cameron 
7596195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7597195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7598195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7599204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7600105a3dbcSRobert Elliott 	h->vaddr = NULL;
7601195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7602195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7603943a7021SRobert Elliott 	/*
7604943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7605943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7606943a7021SRobert Elliott 	 */
7607195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7608943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7609edd16368SStephen M. Cameron 	return err;
7610edd16368SStephen M. Cameron }
7611edd16368SStephen M. Cameron 
76126f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7613339b2b14SStephen M. Cameron {
7614339b2b14SStephen M. Cameron 	int rc;
7615339b2b14SStephen M. Cameron 
7616339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7617339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7618339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7619339b2b14SStephen M. Cameron 		return;
7620339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7621339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7622339b2b14SStephen M. Cameron 	if (rc != 0) {
7623339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7624339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7625339b2b14SStephen M. Cameron 	}
7626339b2b14SStephen M. Cameron }
7627339b2b14SStephen M. Cameron 
76286b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7629edd16368SStephen M. Cameron {
76301df8552aSStephen M. Cameron 	int rc, i;
76313b747298STomas Henzl 	void __iomem *vaddr;
7632edd16368SStephen M. Cameron 
76334c2a8c40SStephen M. Cameron 	if (!reset_devices)
76344c2a8c40SStephen M. Cameron 		return 0;
76354c2a8c40SStephen M. Cameron 
7636132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7637132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7638132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7639132aa220STomas Henzl 	 */
7640132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7641132aa220STomas Henzl 	if (rc) {
7642132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7643132aa220STomas Henzl 		return -ENODEV;
7644132aa220STomas Henzl 	}
7645132aa220STomas Henzl 	pci_disable_device(pdev);
7646132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7647132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7648132aa220STomas Henzl 	if (rc) {
7649132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7650132aa220STomas Henzl 		return -ENODEV;
7651132aa220STomas Henzl 	}
76524fa604e1SRobert Elliott 
7653859c75abSTomas Henzl 	pci_set_master(pdev);
76544fa604e1SRobert Elliott 
76553b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
76563b747298STomas Henzl 	if (vaddr == NULL) {
76573b747298STomas Henzl 		rc = -ENOMEM;
76583b747298STomas Henzl 		goto out_disable;
76593b747298STomas Henzl 	}
76603b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
76613b747298STomas Henzl 	iounmap(vaddr);
76623b747298STomas Henzl 
76631df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
76646b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7665edd16368SStephen M. Cameron 
76661df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
76671df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
766818867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
766918867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
76701df8552aSStephen M. Cameron 	 */
7671adf1b3a3SRobert Elliott 	if (rc)
7672132aa220STomas Henzl 		goto out_disable;
7673edd16368SStephen M. Cameron 
7674edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
76751ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7676edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7677edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7678edd16368SStephen M. Cameron 			break;
7679edd16368SStephen M. Cameron 		else
7680edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7681edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7682edd16368SStephen M. Cameron 	}
7683132aa220STomas Henzl 
7684132aa220STomas Henzl out_disable:
7685132aa220STomas Henzl 
7686132aa220STomas Henzl 	pci_disable_device(pdev);
7687132aa220STomas Henzl 	return rc;
7688edd16368SStephen M. Cameron }
7689edd16368SStephen M. Cameron 
76901fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
76911fb7c98aSRobert Elliott {
76921fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7693105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7694105a3dbcSRobert Elliott 	if (h->cmd_pool) {
76951fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76961fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
76971fb7c98aSRobert Elliott 				h->cmd_pool,
76981fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7699105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7700105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7701105a3dbcSRobert Elliott 	}
7702105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
77031fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
77041fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
77051fb7c98aSRobert Elliott 				h->errinfo_pool,
77061fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7707105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7708105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7709105a3dbcSRobert Elliott 	}
77101fb7c98aSRobert Elliott }
77111fb7c98aSRobert Elliott 
7712d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
77132e9d1b36SStephen M. Cameron {
77142e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
77152e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
77162e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
77172e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
77182e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
77192e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
77202e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
77212e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
77222e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
77232e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
77242e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
77252e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
77262e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
77272c143342SRobert Elliott 		goto clean_up;
77282e9d1b36SStephen M. Cameron 	}
7729360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
77302e9d1b36SStephen M. Cameron 	return 0;
77312c143342SRobert Elliott clean_up:
77322c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
77332c143342SRobert Elliott 	return -ENOMEM;
77342e9d1b36SStephen M. Cameron }
77352e9d1b36SStephen M. Cameron 
773641b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
773741b3cf08SStephen M. Cameron {
7738ec429952SFabian Frederick 	int i, cpu;
773941b3cf08SStephen M. Cameron 
774041b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
774141b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7742ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
774341b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
774441b3cf08SStephen M. Cameron 	}
774541b3cf08SStephen M. Cameron }
774641b3cf08SStephen M. Cameron 
7747ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7748ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7749ec501a18SRobert Elliott {
7750ec501a18SRobert Elliott 	int i;
7751ec501a18SRobert Elliott 
7752ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7753ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7754ec501a18SRobert Elliott 		i = h->intr_mode;
7755ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7756ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7757105a3dbcSRobert Elliott 		h->q[i] = 0;
7758ec501a18SRobert Elliott 		return;
7759ec501a18SRobert Elliott 	}
7760ec501a18SRobert Elliott 
7761ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7762ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7763ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7764105a3dbcSRobert Elliott 		h->q[i] = 0;
7765ec501a18SRobert Elliott 	}
7766a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7767a4e17fc1SRobert Elliott 		h->q[i] = 0;
7768ec501a18SRobert Elliott }
7769ec501a18SRobert Elliott 
77709ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
77719ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
77720ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
77730ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
77740ae01a32SStephen M. Cameron {
7775254f796bSMatt Gates 	int rc, i;
77760ae01a32SStephen M. Cameron 
7777254f796bSMatt Gates 	/*
7778254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7779254f796bSMatt Gates 	 * queue to process.
7780254f796bSMatt Gates 	 */
7781254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7782254f796bSMatt Gates 		h->q[i] = (u8) i;
7783254f796bSMatt Gates 
7784eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7785254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7786a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
77878b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7788254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
77898b47004aSRobert Elliott 					0, h->intrname[i],
7790254f796bSMatt Gates 					&h->q[i]);
7791a4e17fc1SRobert Elliott 			if (rc) {
7792a4e17fc1SRobert Elliott 				int j;
7793a4e17fc1SRobert Elliott 
7794a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7795a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7796a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7797a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7798a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7799a4e17fc1SRobert Elliott 					h->q[j] = 0;
7800a4e17fc1SRobert Elliott 				}
7801a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7802a4e17fc1SRobert Elliott 					h->q[j] = 0;
7803a4e17fc1SRobert Elliott 				return rc;
7804a4e17fc1SRobert Elliott 			}
7805a4e17fc1SRobert Elliott 		}
780641b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7807254f796bSMatt Gates 	} else {
7808254f796bSMatt Gates 		/* Use single reply pool */
7809eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
78108b47004aSRobert Elliott 			if (h->msix_vector)
78118b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
78128b47004aSRobert Elliott 					"%s-msix", h->devname);
78138b47004aSRobert Elliott 			else
78148b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
78158b47004aSRobert Elliott 					"%s-msi", h->devname);
7816254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
78178b47004aSRobert Elliott 				msixhandler, 0,
78188b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7819254f796bSMatt Gates 				&h->q[h->intr_mode]);
7820254f796bSMatt Gates 		} else {
78218b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
78228b47004aSRobert Elliott 				"%s-intx", h->devname);
7823254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
78248b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
78258b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7826254f796bSMatt Gates 				&h->q[h->intr_mode]);
7827254f796bSMatt Gates 		}
7828105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7829254f796bSMatt Gates 	}
78300ae01a32SStephen M. Cameron 	if (rc) {
7831195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
78320ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7833195f2c65SRobert Elliott 		hpsa_free_irqs(h);
78340ae01a32SStephen M. Cameron 		return -ENODEV;
78350ae01a32SStephen M. Cameron 	}
78360ae01a32SStephen M. Cameron 	return 0;
78370ae01a32SStephen M. Cameron }
78380ae01a32SStephen M. Cameron 
78396f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
784064670ac8SStephen M. Cameron {
784139c53f55SRobert Elliott 	int rc;
7842bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
784364670ac8SStephen M. Cameron 
784464670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
784539c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
784639c53f55SRobert Elliott 	if (rc) {
784764670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
784839c53f55SRobert Elliott 		return rc;
784964670ac8SStephen M. Cameron 	}
785064670ac8SStephen M. Cameron 
785164670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
785239c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
785339c53f55SRobert Elliott 	if (rc) {
785464670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
785564670ac8SStephen M. Cameron 			"after soft reset.\n");
785639c53f55SRobert Elliott 		return rc;
785764670ac8SStephen M. Cameron 	}
785864670ac8SStephen M. Cameron 
785964670ac8SStephen M. Cameron 	return 0;
786064670ac8SStephen M. Cameron }
786164670ac8SStephen M. Cameron 
7862072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7863072b0518SStephen M. Cameron {
7864072b0518SStephen M. Cameron 	int i;
7865072b0518SStephen M. Cameron 
7866072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7867072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7868072b0518SStephen M. Cameron 			continue;
78691fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
78701fb7c98aSRobert Elliott 					h->reply_queue_size,
78711fb7c98aSRobert Elliott 					h->reply_queue[i].head,
78721fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7873072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7874072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7875072b0518SStephen M. Cameron 	}
7876105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7877072b0518SStephen M. Cameron }
7878072b0518SStephen M. Cameron 
78790097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
78800097f0f4SStephen M. Cameron {
7881105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7882105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7883105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7884105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
78852946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
78862946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
78872946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
78889ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
78899ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
78909ecd953aSRobert Elliott 	if (h->resubmit_wq) {
78919ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
78929ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
78939ecd953aSRobert Elliott 	}
78949ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
78959ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
78969ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
78979ecd953aSRobert Elliott 	}
7898105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
789964670ac8SStephen M. Cameron }
790064670ac8SStephen M. Cameron 
7901a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7902f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7903a0c12413SStephen M. Cameron {
7904281a7fd0SWebb Scales 	int i, refcount;
7905281a7fd0SWebb Scales 	struct CommandList *c;
790625163bd5SWebb Scales 	int failcount = 0;
7907a0c12413SStephen M. Cameron 
7908080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7909f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7910f2405db8SDon Brace 		c = h->cmd_pool + i;
7911281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7912281a7fd0SWebb Scales 		if (refcount > 1) {
791325163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
79145a3d16f5SStephen M. Cameron 			finish_cmd(c);
7915433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
791625163bd5SWebb Scales 			failcount++;
7917a0c12413SStephen M. Cameron 		}
7918281a7fd0SWebb Scales 		cmd_free(h, c);
7919281a7fd0SWebb Scales 	}
792025163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
792125163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7922a0c12413SStephen M. Cameron }
7923a0c12413SStephen M. Cameron 
7924094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7925094963daSStephen M. Cameron {
7926c8ed0010SRusty Russell 	int cpu;
7927094963daSStephen M. Cameron 
7928c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7929094963daSStephen M. Cameron 		u32 *lockup_detected;
7930094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7931094963daSStephen M. Cameron 		*lockup_detected = value;
7932094963daSStephen M. Cameron 	}
7933094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7934094963daSStephen M. Cameron }
7935094963daSStephen M. Cameron 
7936a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7937a0c12413SStephen M. Cameron {
7938a0c12413SStephen M. Cameron 	unsigned long flags;
7939094963daSStephen M. Cameron 	u32 lockup_detected;
7940a0c12413SStephen M. Cameron 
7941a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7942a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7943094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7944094963daSStephen M. Cameron 	if (!lockup_detected) {
7945094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7946094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
794725163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
794825163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7949094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7950094963daSStephen M. Cameron 	}
7951094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7952a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
795325163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
795425163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7955a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7956f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7957a0c12413SStephen M. Cameron }
7958a0c12413SStephen M. Cameron 
795925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7960a0c12413SStephen M. Cameron {
7961a0c12413SStephen M. Cameron 	u64 now;
7962a0c12413SStephen M. Cameron 	u32 heartbeat;
7963a0c12413SStephen M. Cameron 	unsigned long flags;
7964a0c12413SStephen M. Cameron 
7965a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7966a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7967a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7968e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
796925163bd5SWebb Scales 		return false;
7970a0c12413SStephen M. Cameron 
7971a0c12413SStephen M. Cameron 	/*
7972a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7973a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7974a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7975a0c12413SStephen M. Cameron 	 */
7976a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7977e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
797825163bd5SWebb Scales 		return false;
7979a0c12413SStephen M. Cameron 
7980a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7981a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7982a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7983a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7984a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7985a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
798625163bd5SWebb Scales 		return true;
7987a0c12413SStephen M. Cameron 	}
7988a0c12413SStephen M. Cameron 
7989a0c12413SStephen M. Cameron 	/* We're ok. */
7990a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7991a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
799225163bd5SWebb Scales 	return false;
7993a0c12413SStephen M. Cameron }
7994a0c12413SStephen M. Cameron 
79959846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
799676438d08SStephen M. Cameron {
799776438d08SStephen M. Cameron 	int i;
799876438d08SStephen M. Cameron 	char *event_type;
799976438d08SStephen M. Cameron 
8000e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8001e4aa3e6aSStephen Cameron 		return;
8002e4aa3e6aSStephen Cameron 
800376438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
80041f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
80051f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
800676438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
800776438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
800876438d08SStephen M. Cameron 
800976438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
801076438d08SStephen M. Cameron 			event_type = "state change";
801176438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
801276438d08SStephen M. Cameron 			event_type = "configuration change";
801376438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
801476438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
801576438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
801676438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
801723100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
801876438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
801976438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
802076438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
802176438d08SStephen M. Cameron 			h->events, event_type);
802276438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
802376438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
802476438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
802576438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
802676438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
802776438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
802876438d08SStephen M. Cameron 	} else {
802976438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
803076438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
803176438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
803276438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
803376438d08SStephen M. Cameron #if 0
803476438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
803576438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
803676438d08SStephen M. Cameron #endif
803776438d08SStephen M. Cameron 	}
80389846590eSStephen M. Cameron 	return;
803976438d08SStephen M. Cameron }
804076438d08SStephen M. Cameron 
804176438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
804276438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8043e863d68eSScott Teel  * we should rescan the controller for devices.
8044e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
804576438d08SStephen M. Cameron  */
80469846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
804776438d08SStephen M. Cameron {
8048853633e8SDon Brace 	if (h->drv_req_rescan) {
8049853633e8SDon Brace 		h->drv_req_rescan = 0;
8050853633e8SDon Brace 		return 1;
8051853633e8SDon Brace 	}
8052853633e8SDon Brace 
805376438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
80549846590eSStephen M. Cameron 		return 0;
805576438d08SStephen M. Cameron 
805676438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
80579846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
80589846590eSStephen M. Cameron }
805976438d08SStephen M. Cameron 
806076438d08SStephen M. Cameron /*
80619846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
806276438d08SStephen M. Cameron  */
80639846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
80649846590eSStephen M. Cameron {
80659846590eSStephen M. Cameron 	unsigned long flags;
80669846590eSStephen M. Cameron 	struct offline_device_entry *d;
80679846590eSStephen M. Cameron 	struct list_head *this, *tmp;
80689846590eSStephen M. Cameron 
80699846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
80709846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
80719846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
80729846590eSStephen M. Cameron 				offline_list);
80739846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8074d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8075d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8076d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8077d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
80789846590eSStephen M. Cameron 			return 1;
8079d1fea47cSStephen M. Cameron 		}
80809846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
808176438d08SStephen M. Cameron 	}
80829846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
80839846590eSStephen M. Cameron 	return 0;
80849846590eSStephen M. Cameron }
80859846590eSStephen M. Cameron 
808634592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
808734592254SScott Teel {
808834592254SScott Teel 	int rc = 1; /* assume there are changes */
808934592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
809034592254SScott Teel 
809134592254SScott Teel 	/* if we can't find out if lun data has changed,
809234592254SScott Teel 	 * assume that it has.
809334592254SScott Teel 	 */
809434592254SScott Teel 
809534592254SScott Teel 	if (!h->lastlogicals)
809634592254SScott Teel 		goto out;
809734592254SScott Teel 
809834592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
809934592254SScott Teel 	if (!logdev) {
810034592254SScott Teel 		dev_warn(&h->pdev->dev,
810134592254SScott Teel 			"Out of memory, can't track lun changes.\n");
810234592254SScott Teel 		goto out;
810334592254SScott Teel 	}
810434592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
810534592254SScott Teel 		dev_warn(&h->pdev->dev,
810634592254SScott Teel 			"report luns failed, can't track lun changes.\n");
810734592254SScott Teel 		goto out;
810834592254SScott Teel 	}
810934592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
811034592254SScott Teel 		dev_info(&h->pdev->dev,
811134592254SScott Teel 			"Lun changes detected.\n");
811234592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
811334592254SScott Teel 		goto out;
811434592254SScott Teel 	} else
811534592254SScott Teel 		rc = 0; /* no changes detected. */
811634592254SScott Teel out:
811734592254SScott Teel 	kfree(logdev);
811834592254SScott Teel 	return rc;
811934592254SScott Teel }
812034592254SScott Teel 
81216636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
8122a0c12413SStephen M. Cameron {
8123a0c12413SStephen M. Cameron 	unsigned long flags;
81248a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
81256636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
81266636e7f4SDon Brace 
81276636e7f4SDon Brace 
81286636e7f4SDon Brace 	if (h->remove_in_progress)
81298a98db73SStephen M. Cameron 		return;
81309846590eSStephen M. Cameron 
81319846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
81329846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
81339846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
81349846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
81359846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
813634592254SScott Teel 	} else if (h->discovery_polling) {
8137c2adae44SScott Teel 		hpsa_disable_rld_caching(h);
813834592254SScott Teel 		if (hpsa_luns_changed(h)) {
813934592254SScott Teel 			struct Scsi_Host *sh = NULL;
814034592254SScott Teel 
814134592254SScott Teel 			dev_info(&h->pdev->dev,
814234592254SScott Teel 				"driver discovery polling rescan.\n");
814334592254SScott Teel 			sh = scsi_host_get(h->scsi_host);
814434592254SScott Teel 			if (sh != NULL) {
814534592254SScott Teel 				hpsa_scan_start(sh);
814634592254SScott Teel 				scsi_host_put(sh);
814734592254SScott Teel 			}
814834592254SScott Teel 		}
81499846590eSStephen M. Cameron 	}
81506636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
81516636e7f4SDon Brace 	if (!h->remove_in_progress)
81526636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81536636e7f4SDon Brace 				h->heartbeat_sample_interval);
81546636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
81556636e7f4SDon Brace }
81566636e7f4SDon Brace 
81576636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
81586636e7f4SDon Brace {
81596636e7f4SDon Brace 	unsigned long flags;
81606636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
81616636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
81626636e7f4SDon Brace 
81636636e7f4SDon Brace 	detect_controller_lockup(h);
81646636e7f4SDon Brace 	if (lockup_detected(h))
81656636e7f4SDon Brace 		return;
81669846590eSStephen M. Cameron 
81678a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
81686636e7f4SDon Brace 	if (!h->remove_in_progress)
81698a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
81708a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81718a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8172a0c12413SStephen M. Cameron }
8173a0c12413SStephen M. Cameron 
81746636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
81756636e7f4SDon Brace 						char *name)
81766636e7f4SDon Brace {
81776636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
81786636e7f4SDon Brace 
8179397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
81806636e7f4SDon Brace 	if (!wq)
81816636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
81826636e7f4SDon Brace 
81836636e7f4SDon Brace 	return wq;
81846636e7f4SDon Brace }
81856636e7f4SDon Brace 
81866f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
81874c2a8c40SStephen M. Cameron {
81884c2a8c40SStephen M. Cameron 	int dac, rc;
81894c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
819064670ac8SStephen M. Cameron 	int try_soft_reset = 0;
819164670ac8SStephen M. Cameron 	unsigned long flags;
81926b6c1cd7STomas Henzl 	u32 board_id;
81934c2a8c40SStephen M. Cameron 
81944c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
81954c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
81964c2a8c40SStephen M. Cameron 
81976b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
81986b6c1cd7STomas Henzl 	if (rc < 0) {
81996b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
82006b6c1cd7STomas Henzl 		return rc;
82016b6c1cd7STomas Henzl 	}
82026b6c1cd7STomas Henzl 
82036b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
820464670ac8SStephen M. Cameron 	if (rc) {
820564670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
82064c2a8c40SStephen M. Cameron 			return rc;
820764670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
820864670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
820964670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
821064670ac8SStephen M. Cameron 		 * point that it can accept a command.
821164670ac8SStephen M. Cameron 		 */
821264670ac8SStephen M. Cameron 		try_soft_reset = 1;
821364670ac8SStephen M. Cameron 		rc = 0;
821464670ac8SStephen M. Cameron 	}
821564670ac8SStephen M. Cameron 
821664670ac8SStephen M. Cameron reinit_after_soft_reset:
82174c2a8c40SStephen M. Cameron 
8218303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8219303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8220303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8221303932fdSDon Brace 	 */
8222303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
8223edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
8224105a3dbcSRobert Elliott 	if (!h) {
8225105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8226ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8227105a3dbcSRobert Elliott 	}
8228edd16368SStephen M. Cameron 
822955c06c71SStephen M. Cameron 	h->pdev = pdev;
8230105a3dbcSRobert Elliott 
8231a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
82329846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
82336eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
82349846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
82356eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
823634f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
82379b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8238094963daSStephen M. Cameron 
8239094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8240094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
82412a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8242105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
82432a5ac326SStephen M. Cameron 		rc = -ENOMEM;
82442efa5929SRobert Elliott 		goto clean1;	/* aer/h */
82452a5ac326SStephen M. Cameron 	}
8246094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8247094963daSStephen M. Cameron 
824855c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8249105a3dbcSRobert Elliott 	if (rc)
82502946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8251edd16368SStephen M. Cameron 
82522946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
82532946e82bSRobert Elliott 	 * interrupt_mode h->intr */
82542946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
82552946e82bSRobert Elliott 	if (rc)
82562946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
82572946e82bSRobert Elliott 
82582946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8259edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8260edd16368SStephen M. Cameron 	number_of_controllers++;
8261edd16368SStephen M. Cameron 
8262edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8263ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8264ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8265edd16368SStephen M. Cameron 		dac = 1;
8266ecd9aad4SStephen M. Cameron 	} else {
8267ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8268ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8269edd16368SStephen M. Cameron 			dac = 0;
8270ecd9aad4SStephen M. Cameron 		} else {
8271edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
82722946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8273edd16368SStephen M. Cameron 		}
8274ecd9aad4SStephen M. Cameron 	}
8275edd16368SStephen M. Cameron 
8276edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8277edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
827810f66018SStephen M. Cameron 
8279105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8280105a3dbcSRobert Elliott 	if (rc)
82812946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8282d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
82838947fd10SRobert Elliott 	if (rc)
82842946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8285105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8286105a3dbcSRobert Elliott 	if (rc)
82872946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8288a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
82899b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8290d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8291d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8292a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
8293edd16368SStephen M. Cameron 
8294edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
82959a41338eSStephen M. Cameron 	h->ndevices = 0;
82962946e82bSRobert Elliott 
82979a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8298105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8299105a3dbcSRobert Elliott 	if (rc)
83002946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
83012946e82bSRobert Elliott 
83022946e82bSRobert Elliott 	/* hook into SCSI subsystem */
83032946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
83042946e82bSRobert Elliott 	if (rc)
83052946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
83062efa5929SRobert Elliott 
83072efa5929SRobert Elliott 	/* create the resubmit workqueue */
83082efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
83092efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
83102efa5929SRobert Elliott 		rc = -ENOMEM;
83112efa5929SRobert Elliott 		goto clean7;
83122efa5929SRobert Elliott 	}
83132efa5929SRobert Elliott 
83142efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
83152efa5929SRobert Elliott 	if (!h->resubmit_wq) {
83162efa5929SRobert Elliott 		rc = -ENOMEM;
83172efa5929SRobert Elliott 		goto clean7;	/* aer/h */
83182efa5929SRobert Elliott 	}
831964670ac8SStephen M. Cameron 
8320105a3dbcSRobert Elliott 	/*
8321105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
832264670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
832364670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
832464670ac8SStephen M. Cameron 	 */
832564670ac8SStephen M. Cameron 	if (try_soft_reset) {
832664670ac8SStephen M. Cameron 
832764670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
832864670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
832964670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
833064670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
833164670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
833264670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
833364670ac8SStephen M. Cameron 		 */
833464670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
833564670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
833664670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8337ec501a18SRobert Elliott 		hpsa_free_irqs(h);
83389ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
833964670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
834064670ac8SStephen M. Cameron 		if (rc) {
83419ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
83429ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8343d498757cSRobert Elliott 			/*
8344b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8345b2ef480cSRobert Elliott 			 * again. Instead, do its work
8346b2ef480cSRobert Elliott 			 */
8347b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8348b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8349b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8350b2ef480cSRobert Elliott 			/*
8351b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8352b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8353d498757cSRobert Elliott 			 */
8354d498757cSRobert Elliott 			goto clean3;
835564670ac8SStephen M. Cameron 		}
835664670ac8SStephen M. Cameron 
835764670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
835864670ac8SStephen M. Cameron 		if (rc)
835964670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
83607ef7323fSDon Brace 			goto clean7;
836164670ac8SStephen M. Cameron 
836264670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
836364670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
836464670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
836564670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
836664670ac8SStephen M. Cameron 		msleep(10000);
836764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
836864670ac8SStephen M. Cameron 
836964670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
837064670ac8SStephen M. Cameron 		if (rc)
837164670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
837264670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
837364670ac8SStephen M. Cameron 
837464670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
837564670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
837664670ac8SStephen M. Cameron 		 * all over again.
837764670ac8SStephen M. Cameron 		 */
837864670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
837964670ac8SStephen M. Cameron 		try_soft_reset = 0;
838064670ac8SStephen M. Cameron 		if (rc)
8381b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
838264670ac8SStephen M. Cameron 			return -ENODEV;
838364670ac8SStephen M. Cameron 
838464670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
838564670ac8SStephen M. Cameron 	}
8386edd16368SStephen M. Cameron 
8387da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8388da0697bdSScott Teel 	h->acciopath_status = 1;
838934592254SScott Teel 	/* Disable discovery polling.*/
839034592254SScott Teel 	h->discovery_polling = 0;
8391da0697bdSScott Teel 
8392e863d68eSScott Teel 
8393edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8394edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8395edd16368SStephen M. Cameron 
8396339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
83978a98db73SStephen M. Cameron 
839834592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
839934592254SScott Teel 	if (!h->lastlogicals)
840034592254SScott Teel 		dev_info(&h->pdev->dev,
840134592254SScott Teel 			"Can't track change to report lun data\n");
840234592254SScott Teel 
84038a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
84048a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
84058a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
84068a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
84078a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
84086636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
84096636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
84106636e7f4SDon Brace 				h->heartbeat_sample_interval);
841188bf6d62SStephen M. Cameron 	return 0;
8412edd16368SStephen M. Cameron 
84132946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8414105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8415105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8416105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
841733a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
84182946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
84192e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
84202946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8421ec501a18SRobert Elliott 	hpsa_free_irqs(h);
84222946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
84232946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
84242946e82bSRobert Elliott 	h->scsi_host = NULL;
84252946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8426195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
84272946e82bSRobert Elliott clean2: /* lu, aer/h */
8428105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8429094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8430105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8431105a3dbcSRobert Elliott 	}
8432105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8433105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8434105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8435105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8436105a3dbcSRobert Elliott 	}
8437105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8438105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8439105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8440105a3dbcSRobert Elliott 	}
8441edd16368SStephen M. Cameron 	kfree(h);
8442ecd9aad4SStephen M. Cameron 	return rc;
8443edd16368SStephen M. Cameron }
8444edd16368SStephen M. Cameron 
8445edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8446edd16368SStephen M. Cameron {
8447edd16368SStephen M. Cameron 	char *flush_buf;
8448edd16368SStephen M. Cameron 	struct CommandList *c;
844925163bd5SWebb Scales 	int rc;
8450702890e3SStephen M. Cameron 
8451094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8452702890e3SStephen M. Cameron 		return;
8453edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8454edd16368SStephen M. Cameron 	if (!flush_buf)
8455edd16368SStephen M. Cameron 		return;
8456edd16368SStephen M. Cameron 
845745fcb86eSStephen Cameron 	c = cmd_alloc(h);
8458bf43caf3SRobert Elliott 
8459a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8460a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8461a2dac136SStephen M. Cameron 		goto out;
8462a2dac136SStephen M. Cameron 	}
846325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
846425163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
846525163bd5SWebb Scales 	if (rc)
846625163bd5SWebb Scales 		goto out;
8467edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8468a2dac136SStephen M. Cameron out:
8469edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8470edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
847145fcb86eSStephen Cameron 	cmd_free(h, c);
8472edd16368SStephen M. Cameron 	kfree(flush_buf);
8473edd16368SStephen M. Cameron }
8474edd16368SStephen M. Cameron 
8475c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
8476c2adae44SScott Teel  * send down a report luns request
8477c2adae44SScott Teel  */
8478c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
8479c2adae44SScott Teel {
8480c2adae44SScott Teel 	u32 *options;
8481c2adae44SScott Teel 	struct CommandList *c;
8482c2adae44SScott Teel 	int rc;
8483c2adae44SScott Teel 
8484c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
8485c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
8486c2adae44SScott Teel 		return;
8487c2adae44SScott Teel 
8488c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
8489c2adae44SScott Teel 	if (!options) {
8490c2adae44SScott Teel 		dev_err(&h->pdev->dev,
8491c2adae44SScott Teel 			"Error: failed to disable rld caching, during alloc.\n");
8492c2adae44SScott Teel 		return;
8493c2adae44SScott Teel 	}
8494c2adae44SScott Teel 
8495c2adae44SScott Teel 	c = cmd_alloc(h);
8496c2adae44SScott Teel 
8497c2adae44SScott Teel 	/* first, get the current diag options settings */
8498c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8499c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8500c2adae44SScott Teel 		goto errout;
8501c2adae44SScott Teel 
8502c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8503c2adae44SScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8504c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
8505c2adae44SScott Teel 		goto errout;
8506c2adae44SScott Teel 
8507c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
8508c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
8509c2adae44SScott Teel 
8510c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
8511c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8512c2adae44SScott Teel 		goto errout;
8513c2adae44SScott Teel 
8514c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8515c2adae44SScott Teel 		PCI_DMA_TODEVICE, NO_TIMEOUT);
8516c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8517c2adae44SScott Teel 		goto errout;
8518c2adae44SScott Teel 
8519c2adae44SScott Teel 	/* Now verify that it got set: */
8520c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8521c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8522c2adae44SScott Teel 		goto errout;
8523c2adae44SScott Teel 
8524c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8525c2adae44SScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8526c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8527c2adae44SScott Teel 		goto errout;
8528c2adae44SScott Teel 
8529c2adae44SScott Teel 	if (*options && HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
8530c2adae44SScott Teel 		goto out;
8531c2adae44SScott Teel 
8532c2adae44SScott Teel errout:
8533c2adae44SScott Teel 	dev_err(&h->pdev->dev,
8534c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
8535c2adae44SScott Teel out:
8536c2adae44SScott Teel 	cmd_free(h, c);
8537c2adae44SScott Teel 	kfree(options);
8538c2adae44SScott Teel }
8539c2adae44SScott Teel 
8540edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8541edd16368SStephen M. Cameron {
8542edd16368SStephen M. Cameron 	struct ctlr_info *h;
8543edd16368SStephen M. Cameron 
8544edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8545edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8546edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8547edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8548edd16368SStephen M. Cameron 	 */
8549edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8550edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8551105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8552cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8553edd16368SStephen M. Cameron }
8554edd16368SStephen M. Cameron 
85556f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
855655e14e76SStephen M. Cameron {
855755e14e76SStephen M. Cameron 	int i;
855855e14e76SStephen M. Cameron 
8559105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
856055e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8561105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8562105a3dbcSRobert Elliott 	}
856355e14e76SStephen M. Cameron }
856455e14e76SStephen M. Cameron 
85656f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8566edd16368SStephen M. Cameron {
8567edd16368SStephen M. Cameron 	struct ctlr_info *h;
85688a98db73SStephen M. Cameron 	unsigned long flags;
8569edd16368SStephen M. Cameron 
8570edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8571edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8572edd16368SStephen M. Cameron 		return;
8573edd16368SStephen M. Cameron 	}
8574edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
85758a98db73SStephen M. Cameron 
85768a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
85778a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
85788a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
85798a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
85806636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
85816636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
85826636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
85836636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8584cc64c817SRobert Elliott 
85852d041306SDon Brace 	/*
85862d041306SDon Brace 	 * Call before disabling interrupts.
85872d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
85882d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
85892d041306SDon Brace 	 * operations which cannot complete and will hang the system.
85902d041306SDon Brace 	 */
85912d041306SDon Brace 	if (h->scsi_host)
85922d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8593105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8594195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8595edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8596cc64c817SRobert Elliott 
8597105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8598105a3dbcSRobert Elliott 
85992946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
86002946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
86012946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8602105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8603105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
86041fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
860534592254SScott Teel 	kfree(h->lastlogicals);
8606105a3dbcSRobert Elliott 
8607105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8608195f2c65SRobert Elliott 
86092946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
86102946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
86112946e82bSRobert Elliott 
8612195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
86132946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8614195f2c65SRobert Elliott 
8615105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8616105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8617105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8618105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8619edd16368SStephen M. Cameron }
8620edd16368SStephen M. Cameron 
8621edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8622edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8623edd16368SStephen M. Cameron {
8624edd16368SStephen M. Cameron 	return -ENOSYS;
8625edd16368SStephen M. Cameron }
8626edd16368SStephen M. Cameron 
8627edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8628edd16368SStephen M. Cameron {
8629edd16368SStephen M. Cameron 	return -ENOSYS;
8630edd16368SStephen M. Cameron }
8631edd16368SStephen M. Cameron 
8632edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8633f79cfec6SStephen M. Cameron 	.name = HPSA,
8634edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
86356f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8636edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8637edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8638edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8639edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8640edd16368SStephen M. Cameron };
8641edd16368SStephen M. Cameron 
8642303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8643303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8644303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8645303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8646303932fdSDon Brace  * byte increments) which the controller uses to fetch
8647303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8648303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8649303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8650303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8651303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8652303932fdSDon Brace  * bits of the command address.
8653303932fdSDon Brace  */
8654303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
86552b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8656303932fdSDon Brace {
8657303932fdSDon Brace 	int i, j, b, size;
8658303932fdSDon Brace 
8659303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8660303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8661303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8662e1f7de0cSMatt Gates 		size = i + min_blocks;
8663303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8664303932fdSDon Brace 		/* Find the bucket that is just big enough */
8665e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8666303932fdSDon Brace 			if (bucket[j] >= size) {
8667303932fdSDon Brace 				b = j;
8668303932fdSDon Brace 				break;
8669303932fdSDon Brace 			}
8670303932fdSDon Brace 		}
8671303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8672303932fdSDon Brace 		bucket_map[i] = b;
8673303932fdSDon Brace 	}
8674303932fdSDon Brace }
8675303932fdSDon Brace 
8676105a3dbcSRobert Elliott /*
8677105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8678105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8679105a3dbcSRobert Elliott  */
8680c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8681303932fdSDon Brace {
86826c311b57SStephen M. Cameron 	int i;
86836c311b57SStephen M. Cameron 	unsigned long register_value;
8684e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8685e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8686e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8687b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8688b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8689e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8690def342bdSStephen M. Cameron 
8691def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8692def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8693def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8694def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8695def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8696def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8697def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8698def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8699def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8700def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8701d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8702def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8703def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8704def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8705def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8706def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8707def342bdSStephen M. Cameron 	 */
8708d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8709b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8710b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8711b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8712b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8713b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8714b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8715b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8716b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8717b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8718b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8719d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8720303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8721303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8722303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8723303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8724303932fdSDon Brace 	 */
8725303932fdSDon Brace 
8726b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8727b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8728b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8729b3a52e79SStephen M. Cameron 	 */
8730b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8731b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8732b3a52e79SStephen M. Cameron 
8733303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8734072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8735072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8736303932fdSDon Brace 
8737d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8738d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8739e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8740303932fdSDon Brace 	for (i = 0; i < 8; i++)
8741303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8742303932fdSDon Brace 
8743303932fdSDon Brace 	/* size of controller ring buffer */
8744303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8745254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8746303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8747303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8748254f796bSMatt Gates 
8749254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8750254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8751072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8752254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8753254f796bSMatt Gates 	}
8754254f796bSMatt Gates 
8755b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8756e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8757e1f7de0cSMatt Gates 	/*
8758e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8759e1f7de0cSMatt Gates 	 */
8760e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8761e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8762e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8763e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8764c349775eSScott Teel 	} else {
8765c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8766c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8767c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8768c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8769c349775eSScott Teel 		}
8770e1f7de0cSMatt Gates 	}
8771303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8772c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8773c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8774c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8775c706a795SRobert Elliott 		return -ENODEV;
8776c706a795SRobert Elliott 	}
8777303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8778303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8779050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8780050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8781c706a795SRobert Elliott 		return -ENODEV;
8782303932fdSDon Brace 	}
8783960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8784e1f7de0cSMatt Gates 	h->access = access;
8785e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8786e1f7de0cSMatt Gates 
8787b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8788b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8789c706a795SRobert Elliott 		return 0;
8790e1f7de0cSMatt Gates 
8791b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8792e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8793e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8794e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8795e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8796e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8797e1f7de0cSMatt Gates 		}
8798283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8799283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8800e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8801e1f7de0cSMatt Gates 
8802e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8803072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8804072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8805072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8806072b0518SStephen M. Cameron 				h->reply_queue_size);
8807e1f7de0cSMatt Gates 
8808e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8809e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8810e1f7de0cSMatt Gates 		 */
8811e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8812e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8813e1f7de0cSMatt Gates 
8814e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8815e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8816e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8817e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8818e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
88192b08b3e9SDon Brace 			cp->host_context_flags =
88202b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8821e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8822e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
882350a0decfSStephen M. Cameron 			cp->tag =
8824f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
882550a0decfSStephen M. Cameron 			cp->host_addr =
882650a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8827e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8828e1f7de0cSMatt Gates 		}
8829b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8830b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8831b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8832b9af4937SStephen M. Cameron 		int rc;
8833b9af4937SStephen M. Cameron 
8834b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8835b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8836b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8837b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8838b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8839b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8840b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8841b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8842b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8843b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8844b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8845b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8846b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8847b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8848b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8849b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8850b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8851b9af4937SStephen M. Cameron 	}
8852b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8853c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8854c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8855c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8856c706a795SRobert Elliott 		return -ENODEV;
8857c706a795SRobert Elliott 	}
8858c706a795SRobert Elliott 	return 0;
8859e1f7de0cSMatt Gates }
8860e1f7de0cSMatt Gates 
88611fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
88621fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
88631fb7c98aSRobert Elliott {
8864105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
88651fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
88661fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
88671fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
88681fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8869105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8870105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8871105a3dbcSRobert Elliott 	}
88721fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8873105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
88741fb7c98aSRobert Elliott }
88751fb7c98aSRobert Elliott 
8876d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8877d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8878e1f7de0cSMatt Gates {
8879283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8880283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8881283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8882283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8883283b4a9bSStephen M. Cameron 
8884e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8885e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8886e1f7de0cSMatt Gates 	 * hardware.
8887e1f7de0cSMatt Gates 	 */
8888e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8889e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8890e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8891e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8892e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8893e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8894e1f7de0cSMatt Gates 
8895e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8896283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8897e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8898e1f7de0cSMatt Gates 
8899e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8900e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8901e1f7de0cSMatt Gates 		goto clean_up;
8902e1f7de0cSMatt Gates 
8903e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8904e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8905e1f7de0cSMatt Gates 	return 0;
8906e1f7de0cSMatt Gates 
8907e1f7de0cSMatt Gates clean_up:
89081fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
89092dd02d74SRobert Elliott 	return -ENOMEM;
89106c311b57SStephen M. Cameron }
89116c311b57SStephen M. Cameron 
89121fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
89131fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
89141fb7c98aSRobert Elliott {
8915d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8916d9a729f3SWebb Scales 
8917105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
89181fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
89191fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
89201fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
89211fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8922105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8923105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8924105a3dbcSRobert Elliott 	}
89251fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8926105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
89271fb7c98aSRobert Elliott }
89281fb7c98aSRobert Elliott 
8929d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8930d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8931aca9012aSStephen M. Cameron {
8932d9a729f3SWebb Scales 	int rc;
8933d9a729f3SWebb Scales 
8934aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8935aca9012aSStephen M. Cameron 
8936aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8937aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8938aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8939aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8940aca9012aSStephen M. Cameron 
8941aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8942aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8943aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8944aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8945aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8946aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8947aca9012aSStephen M. Cameron 
8948aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8949aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8950aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8951aca9012aSStephen M. Cameron 
8952aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8953d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8954d9a729f3SWebb Scales 		rc = -ENOMEM;
8955d9a729f3SWebb Scales 		goto clean_up;
8956d9a729f3SWebb Scales 	}
8957d9a729f3SWebb Scales 
8958d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8959d9a729f3SWebb Scales 	if (rc)
8960aca9012aSStephen M. Cameron 		goto clean_up;
8961aca9012aSStephen M. Cameron 
8962aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8963aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8964aca9012aSStephen M. Cameron 	return 0;
8965aca9012aSStephen M. Cameron 
8966aca9012aSStephen M. Cameron clean_up:
89671fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8968d9a729f3SWebb Scales 	return rc;
8969aca9012aSStephen M. Cameron }
8970aca9012aSStephen M. Cameron 
8971105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8972105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8973105a3dbcSRobert Elliott {
8974105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8975105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8976105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8977105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8978105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8979105a3dbcSRobert Elliott }
8980105a3dbcSRobert Elliott 
8981105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8982105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8983105a3dbcSRobert Elliott  */
8984105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
89856c311b57SStephen M. Cameron {
89866c311b57SStephen M. Cameron 	u32 trans_support;
8987e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8988e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8989105a3dbcSRobert Elliott 	int i, rc;
89906c311b57SStephen M. Cameron 
899102ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8992105a3dbcSRobert Elliott 		return 0;
899302ec19c8SStephen M. Cameron 
899467c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
899567c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8996105a3dbcSRobert Elliott 		return 0;
899767c99a72Sscameron@beardog.cce.hp.com 
8998e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8999e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9000e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9001e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9002105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9003105a3dbcSRobert Elliott 		if (rc)
9004105a3dbcSRobert Elliott 			return rc;
9005105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9006aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9007aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9008105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9009105a3dbcSRobert Elliott 		if (rc)
9010105a3dbcSRobert Elliott 			return rc;
9011e1f7de0cSMatt Gates 	}
9012e1f7de0cSMatt Gates 
9013eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
9014cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
90156c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9016072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
90176c311b57SStephen M. Cameron 
9018254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9019072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
9020072b0518SStephen M. Cameron 						h->reply_queue_size,
9021072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
9022105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9023105a3dbcSRobert Elliott 			rc = -ENOMEM;
9024105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9025105a3dbcSRobert Elliott 		}
9026254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9027254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9028254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9029254f796bSMatt Gates 	}
9030254f796bSMatt Gates 
90316c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9032d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
90336c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9034105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9035105a3dbcSRobert Elliott 		rc = -ENOMEM;
9036105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9037105a3dbcSRobert Elliott 	}
90386c311b57SStephen M. Cameron 
9039105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9040105a3dbcSRobert Elliott 	if (rc)
9041105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9042105a3dbcSRobert Elliott 	return 0;
9043303932fdSDon Brace 
9044105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9045303932fdSDon Brace 	kfree(h->blockFetchTable);
9046105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9047105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9048105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9049105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9050105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9051105a3dbcSRobert Elliott 	return rc;
9052303932fdSDon Brace }
9053303932fdSDon Brace 
905423100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
905576438d08SStephen M. Cameron {
905623100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
905723100dd9SStephen M. Cameron }
905823100dd9SStephen M. Cameron 
905923100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
906023100dd9SStephen M. Cameron {
906123100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9062f2405db8SDon Brace 	int i, accel_cmds_out;
9063281a7fd0SWebb Scales 	int refcount;
906476438d08SStephen M. Cameron 
9065f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
906623100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9067f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9068f2405db8SDon Brace 			c = h->cmd_pool + i;
9069281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9070281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
907123100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9072281a7fd0SWebb Scales 			cmd_free(h, c);
9073f2405db8SDon Brace 		}
907423100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
907576438d08SStephen M. Cameron 			break;
907676438d08SStephen M. Cameron 		msleep(100);
907776438d08SStephen M. Cameron 	} while (1);
907876438d08SStephen M. Cameron }
907976438d08SStephen M. Cameron 
9080edd16368SStephen M. Cameron /*
9081edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9082edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9083edd16368SStephen M. Cameron  */
9084edd16368SStephen M. Cameron static int __init hpsa_init(void)
9085edd16368SStephen M. Cameron {
908631468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
9087edd16368SStephen M. Cameron }
9088edd16368SStephen M. Cameron 
9089edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9090edd16368SStephen M. Cameron {
9091edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9092edd16368SStephen M. Cameron }
9093edd16368SStephen M. Cameron 
9094e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
9095e1f7de0cSMatt Gates {
9096e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
9097dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
9098dd0e19f3SScott Teel 
9099dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
9100dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
9101dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
9102dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
9103dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
9104dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
9105dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
9106dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
9107dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
9108dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
9109dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
9110dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
9111dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
9112dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
9113dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
9114dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
9115dd0e19f3SScott Teel 
9116dd0e19f3SScott Teel #undef VERIFY_OFFSET
9117dd0e19f3SScott Teel 
9118dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
9119b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
9120b66cc250SMike Miller 
9121b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
9122b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
9123b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
9124b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
9125b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
9126b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
9127b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
9128b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
9129b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
9130b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
9131b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
9132b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
9133b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
9134b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
9135b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
9136b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
9137b66cc250SMike Miller 
9138b66cc250SMike Miller #undef VERIFY_OFFSET
9139b66cc250SMike Miller 
9140b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
9141e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
9142e1f7de0cSMatt Gates 
9143e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
9144e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
9145e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
9146e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
9147e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
9148e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
9149e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
9150e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
9151e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
9152e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
9153e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
9154e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
9155e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
9156e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
9157e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
9158e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
9159e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
9160e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
9161e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
9162e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
9163e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
9164e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
916550a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
9166e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
9167e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
9168e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
9169e1f7de0cSMatt Gates #undef VERIFY_OFFSET
9170e1f7de0cSMatt Gates }
9171e1f7de0cSMatt Gates 
9172edd16368SStephen M. Cameron module_init(hpsa_init);
9173edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
9174