1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 31358f6dcSDon Brace * Copyright 2014-2015 PMC-Sierra, Inc. 41358f6dcSDon Brace * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P. 5edd16368SStephen M. Cameron * 6edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 7edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 8edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 9edd16368SStephen M. Cameron * 10edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 11edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 12edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 13edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 14edd16368SStephen M. Cameron * 151358f6dcSDon Brace * Questions/Comments/Bugfixes to storagedev@pmcs.com 16edd16368SStephen M. Cameron * 17edd16368SStephen M. Cameron */ 18edd16368SStephen M. Cameron 19edd16368SStephen M. Cameron #include <linux/module.h> 20edd16368SStephen M. Cameron #include <linux/interrupt.h> 21edd16368SStephen M. Cameron #include <linux/types.h> 22edd16368SStephen M. Cameron #include <linux/pci.h> 23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 24edd16368SStephen M. Cameron #include <linux/kernel.h> 25edd16368SStephen M. Cameron #include <linux/slab.h> 26edd16368SStephen M. Cameron #include <linux/delay.h> 27edd16368SStephen M. Cameron #include <linux/fs.h> 28edd16368SStephen M. Cameron #include <linux/timer.h> 29edd16368SStephen M. Cameron #include <linux/init.h> 30edd16368SStephen M. Cameron #include <linux/spinlock.h> 31edd16368SStephen M. Cameron #include <linux/compat.h> 32edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 33edd16368SStephen M. Cameron #include <linux/uaccess.h> 34edd16368SStephen M. Cameron #include <linux/io.h> 35edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 36edd16368SStephen M. Cameron #include <linux/completion.h> 37edd16368SStephen M. Cameron #include <linux/moduleparam.h> 38edd16368SStephen M. Cameron #include <scsi/scsi.h> 39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 40edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 41edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 439437ac43SStephen Cameron #include <scsi/scsi_eh.h> 4473153fe5SWebb Scales #include <scsi/scsi_dbg.h> 45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 46edd16368SStephen M. Cameron #include <linux/string.h> 47edd16368SStephen M. Cameron #include <linux/bitmap.h> 4860063497SArun Sharma #include <linux/atomic.h> 49a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5042a91641SDon Brace #include <linux/percpu-defs.h> 51094963daSStephen M. Cameron #include <linux/percpu.h> 522b08b3e9SDon Brace #include <asm/unaligned.h> 53283b4a9bSStephen M. Cameron #include <asm/div64.h> 54edd16368SStephen M. Cameron #include "hpsa_cmd.h" 55edd16368SStephen M. Cameron #include "hpsa.h" 56edd16368SStephen M. Cameron 57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0" 59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 60f79cfec6SStephen M. Cameron #define HPSA "hpsa" 61edd16368SStephen M. Cameron 62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 68edd16368SStephen M. Cameron 69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 71edd16368SStephen M. Cameron 72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 75edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 78edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 79edd16368SStephen M. Cameron 80edd16368SStephen M. Cameron static int hpsa_allow_any; 81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 83edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8402ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8702ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 88edd16368SStephen M. Cameron 89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 92edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 96163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 97163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 98f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1223b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1293b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 131fdfa4b6dSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580}, 132cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581}, 133cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582}, 134cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583}, 135cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584}, 136cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585}, 1378e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1388e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1398e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1408e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1418e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 142edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 143edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 144edd16368SStephen M. Cameron {0,} 145edd16368SStephen M. Cameron }; 146edd16368SStephen M. Cameron 147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 148edd16368SStephen M. Cameron 149edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 150edd16368SStephen M. Cameron * product = Marketing Name for the board 151edd16368SStephen M. Cameron * access = Address of the struct of function pointers 152edd16368SStephen M. Cameron */ 153edd16368SStephen M. Cameron static struct board_type products[] = { 154edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 155edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 156edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 157edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 158edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 159163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 160163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1617d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 162fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 163fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 164fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 165fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 166fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 167fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 168fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1691fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1701fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1711fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1721fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1731fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1741fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1751fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 17627fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 17727fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 17827fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 17927fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 180c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 18127fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 18227fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 18397b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 18427fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 18527fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 18627fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 18727fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 18897b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 18927fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 19027fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 1913b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1923b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 19327fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 194fdfa4b6dSDon Brace {0x05809005, "SmartHBA-SA", &SA5_access}, 195cbb47dcbSDon Brace {0x05819005, "SmartHBA-SA 8i", &SA5_access}, 196cbb47dcbSDon Brace {0x05829005, "SmartHBA-SA 8i8e", &SA5_access}, 197cbb47dcbSDon Brace {0x05839005, "SmartHBA-SA 8e", &SA5_access}, 198cbb47dcbSDon Brace {0x05849005, "SmartHBA-SA 16i", &SA5_access}, 199cbb47dcbSDon Brace {0x05859005, "SmartHBA-SA 4i4e", &SA5_access}, 2008e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 2018e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 2028e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 2038e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 2048e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 205edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 206edd16368SStephen M. Cameron }; 207edd16368SStephen M. Cameron 208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 212edd16368SStephen M. Cameron static int number_of_controllers; 213edd16368SStephen M. Cameron 21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 217edd16368SStephen M. Cameron 218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 22042a91641SDon Brace void __user *arg); 221edd16368SStephen M. Cameron #endif 222edd16368SStephen M. Cameron 223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 22773153fe5SWebb Scales struct scsi_cmnd *scmd); 228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 229b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 230edd16368SStephen M. Cameron int cmd_type); 2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 233b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03 234edd16368SStephen M. Cameron 235f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 236a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 237a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 238a08a8471SStephen M. Cameron unsigned long elapsed_time); 2397c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 240edd16368SStephen M. Cameron 241edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 24275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 243edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 24441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 245edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 246edd16368SStephen M. Cameron 2478aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h); 248edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 249edd16368SStephen M. Cameron struct CommandList *c); 250edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 251edd16368SStephen M. Cameron struct CommandList *c); 252303932fdSDon Brace /* performant mode helper functions */ 253303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2542b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 255105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 256105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 257254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2586f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2596f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2601df8552aSStephen M. Cameron u64 *cfg_offset); 2616f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2621df8552aSStephen M. Cameron unsigned long *memory_bar); 2636f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2646f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2656f039790SGreg Kroah-Hartman int wait_for_ready); 26675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 267c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 268fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 269fe5389c8SStephen M. Cameron #define BOARD_READY 1 27023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 27176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 272c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 273c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 27403383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 275080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 27625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 27725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 2788270b862SJoe Handzik static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device); 279edd16368SStephen M. Cameron 280edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 281edd16368SStephen M. Cameron { 282edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 283edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 284edd16368SStephen M. Cameron } 285edd16368SStephen M. Cameron 286a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 287a23513e8SStephen M. Cameron { 288a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 289a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 290a23513e8SStephen M. Cameron } 291a23513e8SStephen M. Cameron 292a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 293a58e7e53SWebb Scales { 294a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 295a58e7e53SWebb Scales } 296a58e7e53SWebb Scales 297d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c) 298d604f533SWebb Scales { 299d604f533SWebb Scales return c->abort_pending || c->reset_pending; 300d604f533SWebb Scales } 301d604f533SWebb Scales 3029437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 3039437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 3049437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 3059437ac43SStephen Cameron { 3069437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 3079437ac43SStephen Cameron bool rc; 3089437ac43SStephen Cameron 3099437ac43SStephen Cameron *sense_key = -1; 3109437ac43SStephen Cameron *asc = -1; 3119437ac43SStephen Cameron *ascq = -1; 3129437ac43SStephen Cameron 3139437ac43SStephen Cameron if (sense_data_len < 1) 3149437ac43SStephen Cameron return; 3159437ac43SStephen Cameron 3169437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3179437ac43SStephen Cameron if (rc) { 3189437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3199437ac43SStephen Cameron *asc = sshdr.asc; 3209437ac43SStephen Cameron *ascq = sshdr.ascq; 3219437ac43SStephen Cameron } 3229437ac43SStephen Cameron } 3239437ac43SStephen Cameron 324edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 325edd16368SStephen M. Cameron struct CommandList *c) 326edd16368SStephen M. Cameron { 3279437ac43SStephen Cameron u8 sense_key, asc, ascq; 3289437ac43SStephen Cameron int sense_len; 3299437ac43SStephen Cameron 3309437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3319437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3329437ac43SStephen Cameron else 3339437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3349437ac43SStephen Cameron 3359437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3369437ac43SStephen Cameron &sense_key, &asc, &ascq); 33781c27557SDon Brace if (sense_key != UNIT_ATTENTION || asc == 0xff) 338edd16368SStephen M. Cameron return 0; 339edd16368SStephen M. Cameron 3409437ac43SStephen Cameron switch (asc) { 341edd16368SStephen M. Cameron case STATE_CHANGED: 3429437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3432946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3442946e82bSRobert Elliott h->devname); 345edd16368SStephen M. Cameron break; 346edd16368SStephen M. Cameron case LUN_FAILED: 3477f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3482946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 349edd16368SStephen M. Cameron break; 350edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 3517f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3522946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 353edd16368SStephen M. Cameron /* 3544f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 3554f4eb9f1SScott Teel * target (array) devices. 356edd16368SStephen M. Cameron */ 357edd16368SStephen M. Cameron break; 358edd16368SStephen M. Cameron case POWER_OR_RESET: 3592946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3602946e82bSRobert Elliott "%s: a power on or device reset detected\n", 3612946e82bSRobert Elliott h->devname); 362edd16368SStephen M. Cameron break; 363edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 3642946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3652946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 3662946e82bSRobert Elliott h->devname); 367edd16368SStephen M. Cameron break; 368edd16368SStephen M. Cameron default: 3692946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3702946e82bSRobert Elliott "%s: unknown unit attention detected\n", 3712946e82bSRobert Elliott h->devname); 372edd16368SStephen M. Cameron break; 373edd16368SStephen M. Cameron } 374edd16368SStephen M. Cameron return 1; 375edd16368SStephen M. Cameron } 376edd16368SStephen M. Cameron 377852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 378852af20aSMatt Bondurant { 379852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 380852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 381852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 382852af20aSMatt Bondurant return 0; 383852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 384852af20aSMatt Bondurant return 1; 385852af20aSMatt Bondurant } 386852af20aSMatt Bondurant 387e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 388e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 389e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 390e985c58fSStephen Cameron { 391e985c58fSStephen Cameron int ld; 392e985c58fSStephen Cameron struct ctlr_info *h; 393e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 394e985c58fSStephen Cameron 395e985c58fSStephen Cameron h = shost_to_hba(shost); 396e985c58fSStephen Cameron ld = lockup_detected(h); 397e985c58fSStephen Cameron 398e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 399e985c58fSStephen Cameron } 400e985c58fSStephen Cameron 401da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 402da0697bdSScott Teel struct device_attribute *attr, 403da0697bdSScott Teel const char *buf, size_t count) 404da0697bdSScott Teel { 405da0697bdSScott Teel int status, len; 406da0697bdSScott Teel struct ctlr_info *h; 407da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 408da0697bdSScott Teel char tmpbuf[10]; 409da0697bdSScott Teel 410da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 411da0697bdSScott Teel return -EACCES; 412da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 413da0697bdSScott Teel strncpy(tmpbuf, buf, len); 414da0697bdSScott Teel tmpbuf[len] = '\0'; 415da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 416da0697bdSScott Teel return -EINVAL; 417da0697bdSScott Teel h = shost_to_hba(shost); 418da0697bdSScott Teel h->acciopath_status = !!status; 419da0697bdSScott Teel dev_warn(&h->pdev->dev, 420da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 421da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 422da0697bdSScott Teel return count; 423da0697bdSScott Teel } 424da0697bdSScott Teel 4252ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4262ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4272ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4282ba8bfc8SStephen M. Cameron { 4292ba8bfc8SStephen M. Cameron int debug_level, len; 4302ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4312ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4322ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4332ba8bfc8SStephen M. Cameron 4342ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4352ba8bfc8SStephen M. Cameron return -EACCES; 4362ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4372ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4382ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4392ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4402ba8bfc8SStephen M. Cameron return -EINVAL; 4412ba8bfc8SStephen M. Cameron if (debug_level < 0) 4422ba8bfc8SStephen M. Cameron debug_level = 0; 4432ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4442ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4452ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4462ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4472ba8bfc8SStephen M. Cameron return count; 4482ba8bfc8SStephen M. Cameron } 4492ba8bfc8SStephen M. Cameron 450edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 451edd16368SStephen M. Cameron struct device_attribute *attr, 452edd16368SStephen M. Cameron const char *buf, size_t count) 453edd16368SStephen M. Cameron { 454edd16368SStephen M. Cameron struct ctlr_info *h; 455edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 456a23513e8SStephen M. Cameron h = shost_to_hba(shost); 45731468401SMike Miller hpsa_scan_start(h->scsi_host); 458edd16368SStephen M. Cameron return count; 459edd16368SStephen M. Cameron } 460edd16368SStephen M. Cameron 461d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 462d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 463d28ce020SStephen M. Cameron { 464d28ce020SStephen M. Cameron struct ctlr_info *h; 465d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 466d28ce020SStephen M. Cameron unsigned char *fwrev; 467d28ce020SStephen M. Cameron 468d28ce020SStephen M. Cameron h = shost_to_hba(shost); 469d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 470d28ce020SStephen M. Cameron return 0; 471d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 472d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 473d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 474d28ce020SStephen M. Cameron } 475d28ce020SStephen M. Cameron 47694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 47794a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 47894a13649SStephen M. Cameron { 47994a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 48094a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 48194a13649SStephen M. Cameron 4820cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 4830cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 48494a13649SStephen M. Cameron } 48594a13649SStephen M. Cameron 486745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 487745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 488745a7a25SStephen M. Cameron { 489745a7a25SStephen M. Cameron struct ctlr_info *h; 490745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 491745a7a25SStephen M. Cameron 492745a7a25SStephen M. Cameron h = shost_to_hba(shost); 493745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 494960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 495745a7a25SStephen M. Cameron "performant" : "simple"); 496745a7a25SStephen M. Cameron } 497745a7a25SStephen M. Cameron 498da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 499da0697bdSScott Teel struct device_attribute *attr, char *buf) 500da0697bdSScott Teel { 501da0697bdSScott Teel struct ctlr_info *h; 502da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 503da0697bdSScott Teel 504da0697bdSScott Teel h = shost_to_hba(shost); 505da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 506da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 507da0697bdSScott Teel } 508da0697bdSScott Teel 50946380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 510941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 511941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 512941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 513941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 514941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 515941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 516941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 517941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 518941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 519941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 520941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 521941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 522941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5237af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 524941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 525941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5265a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5275a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5285a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5295a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5305a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5315a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 532941b1cdaSStephen M. Cameron }; 533941b1cdaSStephen M. Cameron 53446380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 53546380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5367af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5375a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5385a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5395a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5405a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5415a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5425a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 54346380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 54446380786SStephen M. Cameron * which share a battery backed cache module. One controls the 54546380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 54646380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 54746380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 54846380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 54946380786SStephen M. Cameron */ 55046380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 55146380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 55246380786SStephen M. Cameron }; 55346380786SStephen M. Cameron 5549b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = { 5559b5c48c2SStephen Cameron 0x323D103C, /* Smart Array P700m */ 5569b5c48c2SStephen Cameron 0x324a103C, /* Smart Array P712m */ 5579b5c48c2SStephen Cameron 0x324b103C, /* SmartArray P711m */ 5589b5c48c2SStephen Cameron }; 5599b5c48c2SStephen Cameron 5609b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 561941b1cdaSStephen M. Cameron { 562941b1cdaSStephen M. Cameron int i; 563941b1cdaSStephen M. Cameron 5649b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 5659b5c48c2SStephen Cameron if (a[i] == board_id) 566941b1cdaSStephen M. Cameron return 1; 5679b5c48c2SStephen Cameron return 0; 5689b5c48c2SStephen Cameron } 5699b5c48c2SStephen Cameron 5709b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 5719b5c48c2SStephen Cameron { 5729b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 5739b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 574941b1cdaSStephen M. Cameron } 575941b1cdaSStephen M. Cameron 57646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 57746380786SStephen M. Cameron { 5789b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 5799b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 58046380786SStephen M. Cameron } 58146380786SStephen M. Cameron 58246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 58346380786SStephen M. Cameron { 58446380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 58546380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 58646380786SStephen M. Cameron } 58746380786SStephen M. Cameron 5889b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id) 5899b5c48c2SStephen Cameron { 5909b5c48c2SStephen Cameron return board_id_in_array(needs_abort_tags_swizzled, 5919b5c48c2SStephen Cameron ARRAY_SIZE(needs_abort_tags_swizzled), board_id); 5929b5c48c2SStephen Cameron } 5939b5c48c2SStephen Cameron 594941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 595941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 596941b1cdaSStephen M. Cameron { 597941b1cdaSStephen M. Cameron struct ctlr_info *h; 598941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 599941b1cdaSStephen M. Cameron 600941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 60146380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 602941b1cdaSStephen M. Cameron } 603941b1cdaSStephen M. Cameron 604edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 605edd16368SStephen M. Cameron { 606edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 607edd16368SStephen M. Cameron } 608edd16368SStephen M. Cameron 609f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 610f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 611edd16368SStephen M. Cameron }; 6126b80b18fSScott Teel #define HPSA_RAID_0 0 6136b80b18fSScott Teel #define HPSA_RAID_4 1 6146b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6156b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6166b80b18fSScott Teel #define HPSA_RAID_51 4 6176b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6186b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 619edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 620edd16368SStephen M. Cameron 621f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device) 622f3f01730SKevin Barnett { 623f3f01730SKevin Barnett return !device->physical_device; 624f3f01730SKevin Barnett } 625f3f01730SKevin Barnett 626edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 627edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 628edd16368SStephen M. Cameron { 629edd16368SStephen M. Cameron ssize_t l = 0; 63082a72c0aSStephen M. Cameron unsigned char rlevel; 631edd16368SStephen M. Cameron struct ctlr_info *h; 632edd16368SStephen M. Cameron struct scsi_device *sdev; 633edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 634edd16368SStephen M. Cameron unsigned long flags; 635edd16368SStephen M. Cameron 636edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 637edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 638edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 639edd16368SStephen M. Cameron hdev = sdev->hostdata; 640edd16368SStephen M. Cameron if (!hdev) { 641edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 642edd16368SStephen M. Cameron return -ENODEV; 643edd16368SStephen M. Cameron } 644edd16368SStephen M. Cameron 645edd16368SStephen M. Cameron /* Is this even a logical drive? */ 646f3f01730SKevin Barnett if (!is_logical_device(hdev)) { 647edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 648edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 649edd16368SStephen M. Cameron return l; 650edd16368SStephen M. Cameron } 651edd16368SStephen M. Cameron 652edd16368SStephen M. Cameron rlevel = hdev->raid_level; 653edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 65482a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 655edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 656edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 657edd16368SStephen M. Cameron return l; 658edd16368SStephen M. Cameron } 659edd16368SStephen M. Cameron 660edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 661edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 662edd16368SStephen M. Cameron { 663edd16368SStephen M. Cameron struct ctlr_info *h; 664edd16368SStephen M. Cameron struct scsi_device *sdev; 665edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 666edd16368SStephen M. Cameron unsigned long flags; 667edd16368SStephen M. Cameron unsigned char lunid[8]; 668edd16368SStephen M. Cameron 669edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 670edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 671edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 672edd16368SStephen M. Cameron hdev = sdev->hostdata; 673edd16368SStephen M. Cameron if (!hdev) { 674edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 675edd16368SStephen M. Cameron return -ENODEV; 676edd16368SStephen M. Cameron } 677edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 678edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 679edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 680edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 681edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 682edd16368SStephen M. Cameron } 683edd16368SStephen M. Cameron 684edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 685edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 686edd16368SStephen M. Cameron { 687edd16368SStephen M. Cameron struct ctlr_info *h; 688edd16368SStephen M. Cameron struct scsi_device *sdev; 689edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 690edd16368SStephen M. Cameron unsigned long flags; 691edd16368SStephen M. Cameron unsigned char sn[16]; 692edd16368SStephen M. Cameron 693edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 694edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 695edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 696edd16368SStephen M. Cameron hdev = sdev->hostdata; 697edd16368SStephen M. Cameron if (!hdev) { 698edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 699edd16368SStephen M. Cameron return -ENODEV; 700edd16368SStephen M. Cameron } 701edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 702edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 703edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 704edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 705edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 706edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 707edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 708edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 709edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 710edd16368SStephen M. Cameron } 711edd16368SStephen M. Cameron 712c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 713c1988684SScott Teel struct device_attribute *attr, char *buf) 714c1988684SScott Teel { 715c1988684SScott Teel struct ctlr_info *h; 716c1988684SScott Teel struct scsi_device *sdev; 717c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 718c1988684SScott Teel unsigned long flags; 719c1988684SScott Teel int offload_enabled; 720c1988684SScott Teel 721c1988684SScott Teel sdev = to_scsi_device(dev); 722c1988684SScott Teel h = sdev_to_hba(sdev); 723c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 724c1988684SScott Teel hdev = sdev->hostdata; 725c1988684SScott Teel if (!hdev) { 726c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 727c1988684SScott Teel return -ENODEV; 728c1988684SScott Teel } 729c1988684SScott Teel offload_enabled = hdev->offload_enabled; 730c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 731c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 732c1988684SScott Teel } 733c1988684SScott Teel 7348270b862SJoe Handzik #define MAX_PATHS 8 7358270b862SJoe Handzik #define PATH_STRING_LEN 50 7368270b862SJoe Handzik 7378270b862SJoe Handzik static ssize_t path_info_show(struct device *dev, 7388270b862SJoe Handzik struct device_attribute *attr, char *buf) 7398270b862SJoe Handzik { 7408270b862SJoe Handzik struct ctlr_info *h; 7418270b862SJoe Handzik struct scsi_device *sdev; 7428270b862SJoe Handzik struct hpsa_scsi_dev_t *hdev; 7438270b862SJoe Handzik unsigned long flags; 7448270b862SJoe Handzik int i; 7458270b862SJoe Handzik int output_len = 0; 7468270b862SJoe Handzik u8 box; 7478270b862SJoe Handzik u8 bay; 7488270b862SJoe Handzik u8 path_map_index = 0; 7498270b862SJoe Handzik char *active; 7508270b862SJoe Handzik unsigned char phys_connector[2]; 7518270b862SJoe Handzik unsigned char path[MAX_PATHS][PATH_STRING_LEN]; 7528270b862SJoe Handzik 7538270b862SJoe Handzik memset(path, 0, MAX_PATHS * PATH_STRING_LEN); 7548270b862SJoe Handzik sdev = to_scsi_device(dev); 7558270b862SJoe Handzik h = sdev_to_hba(sdev); 7568270b862SJoe Handzik spin_lock_irqsave(&h->devlock, flags); 7578270b862SJoe Handzik hdev = sdev->hostdata; 7588270b862SJoe Handzik if (!hdev) { 7598270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 7608270b862SJoe Handzik return -ENODEV; 7618270b862SJoe Handzik } 7628270b862SJoe Handzik 7638270b862SJoe Handzik bay = hdev->bay; 7648270b862SJoe Handzik for (i = 0; i < MAX_PATHS; i++) { 7658270b862SJoe Handzik path_map_index = 1<<i; 7668270b862SJoe Handzik if (i == hdev->active_path_index) 7678270b862SJoe Handzik active = "Active"; 7688270b862SJoe Handzik else if (hdev->path_map & path_map_index) 7698270b862SJoe Handzik active = "Inactive"; 7708270b862SJoe Handzik else 7718270b862SJoe Handzik continue; 7728270b862SJoe Handzik 7738270b862SJoe Handzik output_len = snprintf(path[i], 7748270b862SJoe Handzik PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ", 7758270b862SJoe Handzik h->scsi_host->host_no, 7768270b862SJoe Handzik hdev->bus, hdev->target, hdev->lun, 7778270b862SJoe Handzik scsi_device_type(hdev->devtype)); 7788270b862SJoe Handzik 7798270b862SJoe Handzik if (is_ext_target(h, hdev) || 780f3f01730SKevin Barnett hdev->devtype == TYPE_RAID || 781f3f01730SKevin Barnett is_logical_device(hdev)) { 7828270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7838270b862SJoe Handzik PATH_STRING_LEN, "%s\n", 7848270b862SJoe Handzik active); 7858270b862SJoe Handzik continue; 7868270b862SJoe Handzik } 7878270b862SJoe Handzik 7888270b862SJoe Handzik box = hdev->box[i]; 7898270b862SJoe Handzik memcpy(&phys_connector, &hdev->phys_connector[i], 7908270b862SJoe Handzik sizeof(phys_connector)); 7918270b862SJoe Handzik if (phys_connector[0] < '0') 7928270b862SJoe Handzik phys_connector[0] = '0'; 7938270b862SJoe Handzik if (phys_connector[1] < '0') 7948270b862SJoe Handzik phys_connector[1] = '0'; 7958270b862SJoe Handzik if (hdev->phys_connector[i] > 0) 7968270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 7978270b862SJoe Handzik PATH_STRING_LEN, 7988270b862SJoe Handzik "PORT: %.2s ", 7998270b862SJoe Handzik phys_connector); 8002a168208SKevin Barnett if (hdev->devtype == TYPE_DISK && hdev->expose_device) { 8018270b862SJoe Handzik if (box == 0 || box == 0xFF) { 8028270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 8038270b862SJoe Handzik PATH_STRING_LEN, 8048270b862SJoe Handzik "BAY: %hhu %s\n", 8058270b862SJoe Handzik bay, active); 8068270b862SJoe Handzik } else { 8078270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 8088270b862SJoe Handzik PATH_STRING_LEN, 8098270b862SJoe Handzik "BOX: %hhu BAY: %hhu %s\n", 8108270b862SJoe Handzik box, bay, active); 8118270b862SJoe Handzik } 8128270b862SJoe Handzik } else if (box != 0 && box != 0xFF) { 8138270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 8148270b862SJoe Handzik PATH_STRING_LEN, "BOX: %hhu %s\n", 8158270b862SJoe Handzik box, active); 8168270b862SJoe Handzik } else 8178270b862SJoe Handzik output_len += snprintf(path[i] + output_len, 8188270b862SJoe Handzik PATH_STRING_LEN, "%s\n", active); 8198270b862SJoe Handzik } 8208270b862SJoe Handzik 8218270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8228270b862SJoe Handzik return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s", 8238270b862SJoe Handzik path[0], path[1], path[2], path[3], 8248270b862SJoe Handzik path[4], path[5], path[6], path[7]); 8258270b862SJoe Handzik } 8268270b862SJoe Handzik 8273f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 8283f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 8293f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 8303f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 831c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 832c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 8338270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL); 834da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 835da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 836da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 8372ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 8382ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 8393f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 8403f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 8413f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 8423f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 8433f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 8443f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 845941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 846941b1cdaSStephen M. Cameron host_show_resettable, NULL); 847e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 848e985c58fSStephen Cameron host_show_lockup_detected, NULL); 8493f5eac3aSStephen M. Cameron 8503f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 8513f5eac3aSStephen M. Cameron &dev_attr_raid_level, 8523f5eac3aSStephen M. Cameron &dev_attr_lunid, 8533f5eac3aSStephen M. Cameron &dev_attr_unique_id, 854c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 8558270b862SJoe Handzik &dev_attr_path_info, 856e985c58fSStephen Cameron &dev_attr_lockup_detected, 8573f5eac3aSStephen M. Cameron NULL, 8583f5eac3aSStephen M. Cameron }; 8593f5eac3aSStephen M. Cameron 8603f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 8613f5eac3aSStephen M. Cameron &dev_attr_rescan, 8623f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 8633f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 8643f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 865941b1cdaSStephen M. Cameron &dev_attr_resettable, 866da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 8672ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 8683f5eac3aSStephen M. Cameron NULL, 8693f5eac3aSStephen M. Cameron }; 8703f5eac3aSStephen M. Cameron 87141ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_ABORTS + \ 87241ce4c35SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS) 87341ce4c35SStephen Cameron 8743f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 8753f5eac3aSStephen M. Cameron .module = THIS_MODULE, 876f79cfec6SStephen M. Cameron .name = HPSA, 877f79cfec6SStephen M. Cameron .proc_name = HPSA, 8783f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 8793f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 8803f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 8817c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 8823f5eac3aSStephen M. Cameron .this_id = -1, 8833f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 88475167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 8853f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 8863f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 8873f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 88841ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 8893f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 8903f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 8913f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 8923f5eac3aSStephen M. Cameron #endif 8933f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 8943f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 895c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 89654b2b50cSMartin K. Petersen .no_write_same = 1, 8973f5eac3aSStephen M. Cameron }; 8983f5eac3aSStephen M. Cameron 899254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 9003f5eac3aSStephen M. Cameron { 9013f5eac3aSStephen M. Cameron u32 a; 902072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 9033f5eac3aSStephen M. Cameron 904e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 905e1f7de0cSMatt Gates return h->access.command_completed(h, q); 906e1f7de0cSMatt Gates 9073f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 908254f796bSMatt Gates return h->access.command_completed(h, q); 9093f5eac3aSStephen M. Cameron 910254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 911254f796bSMatt Gates a = rq->head[rq->current_entry]; 912254f796bSMatt Gates rq->current_entry++; 9130cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 9143f5eac3aSStephen M. Cameron } else { 9153f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 9163f5eac3aSStephen M. Cameron } 9173f5eac3aSStephen M. Cameron /* Check for wraparound */ 918254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 919254f796bSMatt Gates rq->current_entry = 0; 920254f796bSMatt Gates rq->wraparound ^= 1; 9213f5eac3aSStephen M. Cameron } 9223f5eac3aSStephen M. Cameron return a; 9233f5eac3aSStephen M. Cameron } 9243f5eac3aSStephen M. Cameron 925c349775eSScott Teel /* 926c349775eSScott Teel * There are some special bits in the bus address of the 927c349775eSScott Teel * command that we have to set for the controller to know 928c349775eSScott Teel * how to process the command: 929c349775eSScott Teel * 930c349775eSScott Teel * Normal performant mode: 931c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 932c349775eSScott Teel * bits 1-3 = block fetch table entry 933c349775eSScott Teel * bits 4-6 = command type (== 0) 934c349775eSScott Teel * 935c349775eSScott Teel * ioaccel1 mode: 936c349775eSScott Teel * bit 0 = "performant mode" bit. 937c349775eSScott Teel * bits 1-3 = block fetch table entry 938c349775eSScott Teel * bits 4-6 = command type (== 110) 939c349775eSScott Teel * (command type is needed because ioaccel1 mode 940c349775eSScott Teel * commands are submitted through the same register as normal 941c349775eSScott Teel * mode commands, so this is how the controller knows whether 942c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 943c349775eSScott Teel * 944c349775eSScott Teel * ioaccel2 mode: 945c349775eSScott Teel * bit 0 = "performant mode" bit. 946c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 947c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 948c349775eSScott Teel * a separate special register for submitting commands. 949c349775eSScott Teel */ 950c349775eSScott Teel 95125163bd5SWebb Scales /* 95225163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 9533f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 9543f5eac3aSStephen M. Cameron * register number 9553f5eac3aSStephen M. Cameron */ 95625163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 95725163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 95825163bd5SWebb Scales int reply_queue) 9593f5eac3aSStephen M. Cameron { 960254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 9613f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 96225163bd5SWebb Scales if (unlikely(!h->msix_vector)) 96325163bd5SWebb Scales return; 96425163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 965254f796bSMatt Gates c->Header.ReplyQueue = 966804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 96725163bd5SWebb Scales else 96825163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 969254f796bSMatt Gates } 9703f5eac3aSStephen M. Cameron } 9713f5eac3aSStephen M. Cameron 972c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 97325163bd5SWebb Scales struct CommandList *c, 97425163bd5SWebb Scales int reply_queue) 975c349775eSScott Teel { 976c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 977c349775eSScott Teel 97825163bd5SWebb Scales /* 97925163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 980c349775eSScott Teel * processor. This seems to give the best I/O throughput. 981c349775eSScott Teel */ 98225163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 983c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 98425163bd5SWebb Scales else 98525163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 98625163bd5SWebb Scales /* 98725163bd5SWebb Scales * Set the bits in the address sent down to include: 988c349775eSScott Teel * - performant mode bit (bit 0) 989c349775eSScott Teel * - pull count (bits 1-3) 990c349775eSScott Teel * - command type (bits 4-6) 991c349775eSScott Teel */ 992c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 993c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 994c349775eSScott Teel } 995c349775eSScott Teel 9968be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 9978be986ccSStephen Cameron struct CommandList *c, 9988be986ccSStephen Cameron int reply_queue) 9998be986ccSStephen Cameron { 10008be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 10018be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 10028be986ccSStephen Cameron 10038be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 10048be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 10058be986ccSStephen Cameron */ 10068be986ccSStephen Cameron if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 10078be986ccSStephen Cameron cp->reply_queue = smp_processor_id() % h->nreply_queues; 10088be986ccSStephen Cameron else 10098be986ccSStephen Cameron cp->reply_queue = reply_queue % h->nreply_queues; 10108be986ccSStephen Cameron /* Set the bits in the address sent down to include: 10118be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 10128be986ccSStephen Cameron * - pull count (bits 0-3) 10138be986ccSStephen Cameron * - command type isn't needed for ioaccel2 10148be986ccSStephen Cameron */ 10158be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 10168be986ccSStephen Cameron } 10178be986ccSStephen Cameron 1018c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 101925163bd5SWebb Scales struct CommandList *c, 102025163bd5SWebb Scales int reply_queue) 1021c349775eSScott Teel { 1022c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 1023c349775eSScott Teel 102425163bd5SWebb Scales /* 102525163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1026c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1027c349775eSScott Teel */ 102825163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1029c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 103025163bd5SWebb Scales else 103125163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 103225163bd5SWebb Scales /* 103325163bd5SWebb Scales * Set the bits in the address sent down to include: 1034c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 1035c349775eSScott Teel * - pull count (bits 0-3) 1036c349775eSScott Teel * - command type isn't needed for ioaccel2 1037c349775eSScott Teel */ 1038c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 1039c349775eSScott Teel } 1040c349775eSScott Teel 1041e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 1042e85c5974SStephen M. Cameron { 1043e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 1044e85c5974SStephen M. Cameron } 1045e85c5974SStephen M. Cameron 1046e85c5974SStephen M. Cameron /* 1047e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 1048e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 1049e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 1050e85c5974SStephen M. Cameron */ 1051e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 1052e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 1053e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 1054e85c5974SStephen M. Cameron struct CommandList *c) 1055e85c5974SStephen M. Cameron { 1056e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 1057e85c5974SStephen M. Cameron return; 1058e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 1059e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 1060e85c5974SStephen M. Cameron } 1061e85c5974SStephen M. Cameron 1062e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 1063e85c5974SStephen M. Cameron struct CommandList *c) 1064e85c5974SStephen M. Cameron { 1065e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 1066e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 1067e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 1068e85c5974SStephen M. Cameron } 1069e85c5974SStephen M. Cameron 107025163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 107125163bd5SWebb Scales struct CommandList *c, int reply_queue) 10723f5eac3aSStephen M. Cameron { 1073c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 1074c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 1075c349775eSScott Teel switch (c->cmd_type) { 1076c349775eSScott Teel case CMD_IOACCEL1: 107725163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 1078c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 1079c349775eSScott Teel break; 1080c349775eSScott Teel case CMD_IOACCEL2: 108125163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 1082c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 1083c349775eSScott Teel break; 10848be986ccSStephen Cameron case IOACCEL2_TMF: 10858be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 10868be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 10878be986ccSStephen Cameron break; 1088c349775eSScott Teel default: 108925163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 1090f2405db8SDon Brace h->access.submit_command(h, c); 10913f5eac3aSStephen M. Cameron } 1092c05e8866SStephen Cameron } 10933f5eac3aSStephen M. Cameron 1094a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 109525163bd5SWebb Scales { 1096d604f533SWebb Scales if (unlikely(hpsa_is_pending_event(c))) 1097a58e7e53SWebb Scales return finish_cmd(c); 1098a58e7e53SWebb Scales 109925163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 110025163bd5SWebb Scales } 110125163bd5SWebb Scales 11023f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 11033f5eac3aSStephen M. Cameron { 11043f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 11053f5eac3aSStephen M. Cameron } 11063f5eac3aSStephen M. Cameron 11073f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 11083f5eac3aSStephen M. Cameron { 11093f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 11103f5eac3aSStephen M. Cameron return 0; 11113f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 11123f5eac3aSStephen M. Cameron return 1; 11133f5eac3aSStephen M. Cameron return 0; 11143f5eac3aSStephen M. Cameron } 11153f5eac3aSStephen M. Cameron 1116edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1117edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1118edd16368SStephen M. Cameron { 1119edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1120edd16368SStephen M. Cameron * assumes h->devlock is held 1121edd16368SStephen M. Cameron */ 1122edd16368SStephen M. Cameron int i, found = 0; 1123cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1124edd16368SStephen M. Cameron 1125263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1126edd16368SStephen M. Cameron 1127edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1128edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1129263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1130edd16368SStephen M. Cameron } 1131edd16368SStephen M. Cameron 1132263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1133263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1134edd16368SStephen M. Cameron /* *bus = 1; */ 1135edd16368SStephen M. Cameron *target = i; 1136edd16368SStephen M. Cameron *lun = 0; 1137edd16368SStephen M. Cameron found = 1; 1138edd16368SStephen M. Cameron } 1139edd16368SStephen M. Cameron return !found; 1140edd16368SStephen M. Cameron } 1141edd16368SStephen M. Cameron 11421d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 11430d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 11440d96ef5fSWebb Scales { 11459975ec9dSDon Brace if (h == NULL || h->pdev == NULL || h->scsi_host == NULL) 11469975ec9dSDon Brace return; 11479975ec9dSDon Brace 11480d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 11490d96ef5fSWebb Scales "scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n", 11500d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 11510d96ef5fSWebb Scales description, 11520d96ef5fSWebb Scales scsi_device_type(dev->devtype), 11530d96ef5fSWebb Scales dev->vendor, 11540d96ef5fSWebb Scales dev->model, 11550d96ef5fSWebb Scales dev->raid_level > RAID_UNKNOWN ? 11560d96ef5fSWebb Scales "RAID-?" : raid_label[dev->raid_level], 11570d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 11580d96ef5fSWebb Scales dev->offload_enabled ? '+' : '-', 11592a168208SKevin Barnett dev->expose_device); 11600d96ef5fSWebb Scales } 11610d96ef5fSWebb Scales 1162edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 11638aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h, 1164edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1165edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1166edd16368SStephen M. Cameron { 1167edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1168edd16368SStephen M. Cameron int n = h->ndevices; 1169edd16368SStephen M. Cameron int i; 1170edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1171edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1172edd16368SStephen M. Cameron 1173cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1174edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1175edd16368SStephen M. Cameron "inaccessible.\n"); 1176edd16368SStephen M. Cameron return -1; 1177edd16368SStephen M. Cameron } 1178edd16368SStephen M. Cameron 1179edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1180edd16368SStephen M. Cameron if (device->lun != -1) 1181edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1182edd16368SStephen M. Cameron goto lun_assigned; 1183edd16368SStephen M. Cameron 1184edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1185edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 11862b08b3e9SDon Brace * unit no, zero otherwise. 1187edd16368SStephen M. Cameron */ 1188edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1189edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1190edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1191edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1192edd16368SStephen M. Cameron return -1; 1193edd16368SStephen M. Cameron goto lun_assigned; 1194edd16368SStephen M. Cameron } 1195edd16368SStephen M. Cameron 1196edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1197edd16368SStephen M. Cameron * Search through our list and find the device which 11989a4178b7Sshane.seymour * has the same 8 byte LUN address, excepting byte 4 and 5. 1199edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1200edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1201edd16368SStephen M. Cameron */ 1202edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1203edd16368SStephen M. Cameron addr1[4] = 0; 12049a4178b7Sshane.seymour addr1[5] = 0; 1205edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1206edd16368SStephen M. Cameron sd = h->dev[i]; 1207edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1208edd16368SStephen M. Cameron addr2[4] = 0; 12099a4178b7Sshane.seymour addr2[5] = 0; 12109a4178b7Sshane.seymour /* differ only in byte 4 and 5? */ 1211edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1212edd16368SStephen M. Cameron device->bus = sd->bus; 1213edd16368SStephen M. Cameron device->target = sd->target; 1214edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1215edd16368SStephen M. Cameron break; 1216edd16368SStephen M. Cameron } 1217edd16368SStephen M. Cameron } 1218edd16368SStephen M. Cameron if (device->lun == -1) { 1219edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1220edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1221edd16368SStephen M. Cameron "configuration.\n"); 1222edd16368SStephen M. Cameron return -1; 1223edd16368SStephen M. Cameron } 1224edd16368SStephen M. Cameron 1225edd16368SStephen M. Cameron lun_assigned: 1226edd16368SStephen M. Cameron 1227edd16368SStephen M. Cameron h->dev[n] = device; 1228edd16368SStephen M. Cameron h->ndevices++; 1229edd16368SStephen M. Cameron added[*nadded] = device; 1230edd16368SStephen M. Cameron (*nadded)++; 12310d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 12322a168208SKevin Barnett device->expose_device ? "added" : "masked"); 1233a473d86cSRobert Elliott device->offload_to_be_enabled = device->offload_enabled; 1234a473d86cSRobert Elliott device->offload_enabled = 0; 1235edd16368SStephen M. Cameron return 0; 1236edd16368SStephen M. Cameron } 1237edd16368SStephen M. Cameron 1238bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 12398aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h, 1240bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1241bd9244f7SScott Teel { 1242a473d86cSRobert Elliott int offload_enabled; 1243bd9244f7SScott Teel /* assumes h->devlock is held */ 1244bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1245bd9244f7SScott Teel 1246bd9244f7SScott Teel /* Raid level changed. */ 1247bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1248250fb125SStephen M. Cameron 124903383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 125003383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 125103383736SDon Brace /* 125203383736SDon Brace * if drive is newly offload_enabled, we want to copy the 125303383736SDon Brace * raid map data first. If previously offload_enabled and 125403383736SDon Brace * offload_config were set, raid map data had better be 125503383736SDon Brace * the same as it was before. if raid map data is changed 125603383736SDon Brace * then it had better be the case that 125703383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 125803383736SDon Brace */ 12599fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 126003383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 126103383736SDon Brace } 1262a3144e0bSJoe Handzik if (new_entry->hba_ioaccel_enabled) { 1263a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1264a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1265a3144e0bSJoe Handzik } 1266a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 126703383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 126803383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 126903383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1270250fb125SStephen M. Cameron 127141ce4c35SStephen Cameron /* 127241ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 127341ce4c35SStephen Cameron * it on until we can update h->dev[entry]->phys_disk[], but we 127441ce4c35SStephen Cameron * can't do that until all the devices are updated. 127541ce4c35SStephen Cameron */ 127641ce4c35SStephen Cameron h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled; 127741ce4c35SStephen Cameron if (!new_entry->offload_enabled) 127841ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 127941ce4c35SStephen Cameron 1280a473d86cSRobert Elliott offload_enabled = h->dev[entry]->offload_enabled; 1281a473d86cSRobert Elliott h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled; 12820d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1283a473d86cSRobert Elliott h->dev[entry]->offload_enabled = offload_enabled; 1284bd9244f7SScott Teel } 1285bd9244f7SScott Teel 12862a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 12878aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h, 12882a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 12892a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 12902a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 12912a8ccf31SStephen M. Cameron { 12922a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1293cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 12942a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 12952a8ccf31SStephen M. Cameron (*nremoved)++; 129601350d05SStephen M. Cameron 129701350d05SStephen M. Cameron /* 129801350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 129901350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 130001350d05SStephen M. Cameron */ 130101350d05SStephen M. Cameron if (new_entry->target == -1) { 130201350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 130301350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 130401350d05SStephen M. Cameron } 130501350d05SStephen M. Cameron 13062a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 13072a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 13082a8ccf31SStephen M. Cameron (*nadded)++; 13090d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 1310a473d86cSRobert Elliott new_entry->offload_to_be_enabled = new_entry->offload_enabled; 1311a473d86cSRobert Elliott new_entry->offload_enabled = 0; 13122a8ccf31SStephen M. Cameron } 13132a8ccf31SStephen M. Cameron 1314edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 13158aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry, 1316edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1317edd16368SStephen M. Cameron { 1318edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1319edd16368SStephen M. Cameron int i; 1320edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1321edd16368SStephen M. Cameron 1322cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1323edd16368SStephen M. Cameron 1324edd16368SStephen M. Cameron sd = h->dev[entry]; 1325edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1326edd16368SStephen M. Cameron (*nremoved)++; 1327edd16368SStephen M. Cameron 1328edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1329edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1330edd16368SStephen M. Cameron h->ndevices--; 13310d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1332edd16368SStephen M. Cameron } 1333edd16368SStephen M. Cameron 1334edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1335edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1336edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1337edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1338edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1339edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1340edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1341edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1342edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1343edd16368SStephen M. Cameron 1344edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1345edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1346edd16368SStephen M. Cameron { 1347edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1348edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1349edd16368SStephen M. Cameron */ 1350edd16368SStephen M. Cameron unsigned long flags; 1351edd16368SStephen M. Cameron int i, j; 1352edd16368SStephen M. Cameron 1353edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1354edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1355edd16368SStephen M. Cameron if (h->dev[i] == added) { 1356edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1357edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1358edd16368SStephen M. Cameron h->ndevices--; 1359edd16368SStephen M. Cameron break; 1360edd16368SStephen M. Cameron } 1361edd16368SStephen M. Cameron } 1362edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1363edd16368SStephen M. Cameron kfree(added); 1364edd16368SStephen M. Cameron } 1365edd16368SStephen M. Cameron 1366edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1367edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1368edd16368SStephen M. Cameron { 1369edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1370edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1371edd16368SStephen M. Cameron * to differ first 1372edd16368SStephen M. Cameron */ 1373edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1374edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1375edd16368SStephen M. Cameron return 0; 1376edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1377edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1378edd16368SStephen M. Cameron return 0; 1379edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1380edd16368SStephen M. Cameron return 0; 1381edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1382edd16368SStephen M. Cameron return 0; 1383edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1384edd16368SStephen M. Cameron return 0; 1385edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1386edd16368SStephen M. Cameron return 0; 1387edd16368SStephen M. Cameron return 1; 1388edd16368SStephen M. Cameron } 1389edd16368SStephen M. Cameron 1390bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1391bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1392bd9244f7SScott Teel { 1393bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1394bd9244f7SScott Teel * that the device is a different device, nor that the OS 1395bd9244f7SScott Teel * needs to be told anything about the change. 1396bd9244f7SScott Teel */ 1397bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1398bd9244f7SScott Teel return 1; 1399250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1400250fb125SStephen M. Cameron return 1; 1401250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1402250fb125SStephen M. Cameron return 1; 140393849508SDon Brace if (!is_logical_dev_addr_mode(dev1->scsi3addr)) 140403383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 140503383736SDon Brace return 1; 1406bd9244f7SScott Teel return 0; 1407bd9244f7SScott Teel } 1408bd9244f7SScott Teel 1409edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1410edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1411edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1412bd9244f7SScott Teel * location in *index. 1413bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1414bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1415bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1416edd16368SStephen M. Cameron */ 1417edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1418edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1419edd16368SStephen M. Cameron int *index) 1420edd16368SStephen M. Cameron { 1421edd16368SStephen M. Cameron int i; 1422edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1423edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1424edd16368SStephen M. Cameron #define DEVICE_SAME 2 1425bd9244f7SScott Teel #define DEVICE_UPDATED 3 14261d33d85dSDon Brace if (needle == NULL) 14271d33d85dSDon Brace return DEVICE_NOT_FOUND; 14281d33d85dSDon Brace 1429edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 143023231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 143123231048SStephen M. Cameron continue; 1432edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1433edd16368SStephen M. Cameron *index = i; 1434bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1435bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1436bd9244f7SScott Teel return DEVICE_UPDATED; 1437edd16368SStephen M. Cameron return DEVICE_SAME; 1438bd9244f7SScott Teel } else { 14399846590eSStephen M. Cameron /* Keep offline devices offline */ 14409846590eSStephen M. Cameron if (needle->volume_offline) 14419846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1442edd16368SStephen M. Cameron return DEVICE_CHANGED; 1443edd16368SStephen M. Cameron } 1444edd16368SStephen M. Cameron } 1445bd9244f7SScott Teel } 1446edd16368SStephen M. Cameron *index = -1; 1447edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1448edd16368SStephen M. Cameron } 1449edd16368SStephen M. Cameron 14509846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 14519846590eSStephen M. Cameron unsigned char scsi3addr[]) 14529846590eSStephen M. Cameron { 14539846590eSStephen M. Cameron struct offline_device_entry *device; 14549846590eSStephen M. Cameron unsigned long flags; 14559846590eSStephen M. Cameron 14569846590eSStephen M. Cameron /* Check to see if device is already on the list */ 14579846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 14589846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 14599846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 14609846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 14619846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14629846590eSStephen M. Cameron return; 14639846590eSStephen M. Cameron } 14649846590eSStephen M. Cameron } 14659846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14669846590eSStephen M. Cameron 14679846590eSStephen M. Cameron /* Device is not on the list, add it. */ 14689846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 14699846590eSStephen M. Cameron if (!device) { 14709846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 14719846590eSStephen M. Cameron return; 14729846590eSStephen M. Cameron } 14739846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 14749846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 14759846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 14769846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 14779846590eSStephen M. Cameron } 14789846590eSStephen M. Cameron 14799846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 14809846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 14819846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 14829846590eSStephen M. Cameron { 14839846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 14849846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14859846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 14869846590eSStephen M. Cameron h->scsi_host->host_no, 14879846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14889846590eSStephen M. Cameron switch (sd->volume_offline) { 14899846590eSStephen M. Cameron case HPSA_LV_OK: 14909846590eSStephen M. Cameron break; 14919846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 14929846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14939846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 14949846590eSStephen M. Cameron h->scsi_host->host_no, 14959846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14969846590eSStephen M. Cameron break; 14975ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 14985ca01204SScott Benesh dev_info(&h->pdev->dev, 14995ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n", 15005ca01204SScott Benesh h->scsi_host->host_no, 15015ca01204SScott Benesh sd->bus, sd->target, sd->lun); 15025ca01204SScott Benesh break; 15039846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 15049846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15055ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n", 15069846590eSStephen M. Cameron h->scsi_host->host_no, 15079846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15089846590eSStephen M. Cameron break; 15099846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 15109846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15119846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 15129846590eSStephen M. Cameron h->scsi_host->host_no, 15139846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15149846590eSStephen M. Cameron break; 15159846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 15169846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15179846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 15189846590eSStephen M. Cameron h->scsi_host->host_no, 15199846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15209846590eSStephen M. Cameron break; 15219846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 15229846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15239846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 15249846590eSStephen M. Cameron h->scsi_host->host_no, 15259846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15269846590eSStephen M. Cameron break; 15279846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 15289846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15299846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 15309846590eSStephen M. Cameron h->scsi_host->host_no, 15319846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15329846590eSStephen M. Cameron break; 15339846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 15349846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15359846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 15369846590eSStephen M. Cameron h->scsi_host->host_no, 15379846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15389846590eSStephen M. Cameron break; 15399846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 15409846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15419846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 15429846590eSStephen M. Cameron h->scsi_host->host_no, 15439846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15449846590eSStephen M. Cameron break; 15459846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 15469846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15479846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 15489846590eSStephen M. Cameron h->scsi_host->host_no, 15499846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15509846590eSStephen M. Cameron break; 15519846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 15529846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15539846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 15549846590eSStephen M. Cameron h->scsi_host->host_no, 15559846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 15569846590eSStephen M. Cameron break; 15579846590eSStephen M. Cameron } 15589846590eSStephen M. Cameron } 15599846590eSStephen M. Cameron 156003383736SDon Brace /* 156103383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 156203383736SDon Brace * raid offload configured. 156303383736SDon Brace */ 156403383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 156503383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 156603383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 156703383736SDon Brace { 156803383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 156903383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 157003383736SDon Brace int i, j; 157103383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 157203383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 157303383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 157403383736SDon Brace le16_to_cpu(map->layout_map_count) * 157503383736SDon Brace total_disks_per_row; 157603383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 157703383736SDon Brace total_disks_per_row; 157803383736SDon Brace int qdepth; 157903383736SDon Brace 158003383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 158103383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 158203383736SDon Brace 1583d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1584d604f533SWebb Scales 158503383736SDon Brace qdepth = 0; 158603383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 158703383736SDon Brace logical_drive->phys_disk[i] = NULL; 158803383736SDon Brace if (!logical_drive->offload_config) 158903383736SDon Brace continue; 159003383736SDon Brace for (j = 0; j < ndevices; j++) { 15911d33d85dSDon Brace if (dev[j] == NULL) 15921d33d85dSDon Brace continue; 159303383736SDon Brace if (dev[j]->devtype != TYPE_DISK) 159403383736SDon Brace continue; 1595f3f01730SKevin Barnett if (is_logical_device(dev[j])) 159603383736SDon Brace continue; 159703383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 159803383736SDon Brace continue; 159903383736SDon Brace 160003383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 160103383736SDon Brace if (i < nphys_disk) 160203383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 160303383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 160403383736SDon Brace break; 160503383736SDon Brace } 160603383736SDon Brace 160703383736SDon Brace /* 160803383736SDon Brace * This can happen if a physical drive is removed and 160903383736SDon Brace * the logical drive is degraded. In that case, the RAID 161003383736SDon Brace * map data will refer to a physical disk which isn't actually 161103383736SDon Brace * present. And in that case offload_enabled should already 161203383736SDon Brace * be 0, but we'll turn it off here just in case 161303383736SDon Brace */ 161403383736SDon Brace if (!logical_drive->phys_disk[i]) { 161503383736SDon Brace logical_drive->offload_enabled = 0; 161641ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 161741ce4c35SStephen Cameron logical_drive->queue_depth = 8; 161803383736SDon Brace } 161903383736SDon Brace } 162003383736SDon Brace if (nraid_map_entries) 162103383736SDon Brace /* 162203383736SDon Brace * This is correct for reads, too high for full stripe writes, 162303383736SDon Brace * way too high for partial stripe writes 162403383736SDon Brace */ 162503383736SDon Brace logical_drive->queue_depth = qdepth; 162603383736SDon Brace else 162703383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 162803383736SDon Brace } 162903383736SDon Brace 163003383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 163103383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 163203383736SDon Brace { 163303383736SDon Brace int i; 163403383736SDon Brace 163503383736SDon Brace for (i = 0; i < ndevices; i++) { 16361d33d85dSDon Brace if (dev[i] == NULL) 16371d33d85dSDon Brace continue; 163803383736SDon Brace if (dev[i]->devtype != TYPE_DISK) 163903383736SDon Brace continue; 1640f3f01730SKevin Barnett if (!is_logical_device(dev[i])) 164103383736SDon Brace continue; 164241ce4c35SStephen Cameron 164341ce4c35SStephen Cameron /* 164441ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 164541ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 164641ce4c35SStephen Cameron * and since it isn't changing, we do not need to 164741ce4c35SStephen Cameron * update it. 164841ce4c35SStephen Cameron */ 164941ce4c35SStephen Cameron if (dev[i]->offload_enabled) 165041ce4c35SStephen Cameron continue; 165141ce4c35SStephen Cameron 165203383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 165303383736SDon Brace } 165403383736SDon Brace } 165503383736SDon Brace 16568aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h, 1657edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1658edd16368SStephen M. Cameron { 1659edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1660edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1661edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1662edd16368SStephen M. Cameron */ 1663edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1664edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1665edd16368SStephen M. Cameron unsigned long flags; 1666edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1667edd16368SStephen M. Cameron int nadded, nremoved; 1668edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1669edd16368SStephen M. Cameron 1670da03ded0SDon Brace /* 1671da03ded0SDon Brace * A reset can cause a device status to change 1672da03ded0SDon Brace * re-schedule the scan to see what happened. 1673da03ded0SDon Brace */ 1674da03ded0SDon Brace if (h->reset_in_progress) { 1675da03ded0SDon Brace h->drv_req_rescan = 1; 1676da03ded0SDon Brace return; 1677da03ded0SDon Brace } 1678da03ded0SDon Brace 1679cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1680cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1681edd16368SStephen M. Cameron 1682edd16368SStephen M. Cameron if (!added || !removed) { 1683edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1684edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1685edd16368SStephen M. Cameron goto free_and_out; 1686edd16368SStephen M. Cameron } 1687edd16368SStephen M. Cameron 1688edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1689edd16368SStephen M. Cameron 1690edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1691edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1692edd16368SStephen M. Cameron * devices which have changed, remove the old device 1693edd16368SStephen M. Cameron * info and add the new device info. 1694bd9244f7SScott Teel * If minor device attributes change, just update 1695bd9244f7SScott Teel * the existing device structure. 1696edd16368SStephen M. Cameron */ 1697edd16368SStephen M. Cameron i = 0; 1698edd16368SStephen M. Cameron nremoved = 0; 1699edd16368SStephen M. Cameron nadded = 0; 1700edd16368SStephen M. Cameron while (i < h->ndevices) { 1701edd16368SStephen M. Cameron csd = h->dev[i]; 1702edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1703edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1704edd16368SStephen M. Cameron changes++; 17058aa60681SDon Brace hpsa_scsi_remove_entry(h, i, removed, &nremoved); 1706edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1707edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1708edd16368SStephen M. Cameron changes++; 17098aa60681SDon Brace hpsa_scsi_replace_entry(h, i, sd[entry], 17102a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1711c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1712c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1713c7f172dcSStephen M. Cameron */ 1714c7f172dcSStephen M. Cameron sd[entry] = NULL; 1715bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 17168aa60681SDon Brace hpsa_scsi_update_entry(h, i, sd[entry]); 1717edd16368SStephen M. Cameron } 1718edd16368SStephen M. Cameron i++; 1719edd16368SStephen M. Cameron } 1720edd16368SStephen M. Cameron 1721edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1722edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1723edd16368SStephen M. Cameron */ 1724edd16368SStephen M. Cameron 1725edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1726edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1727edd16368SStephen M. Cameron continue; 17289846590eSStephen M. Cameron 17299846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 17309846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 17319846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 17329846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 17339846590eSStephen M. Cameron */ 17349846590eSStephen M. Cameron if (sd[i]->volume_offline) { 17359846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 17360d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 17379846590eSStephen M. Cameron continue; 17389846590eSStephen M. Cameron } 17399846590eSStephen M. Cameron 1740edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1741edd16368SStephen M. Cameron h->ndevices, &entry); 1742edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1743edd16368SStephen M. Cameron changes++; 17448aa60681SDon Brace if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0) 1745edd16368SStephen M. Cameron break; 1746edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1747edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1748edd16368SStephen M. Cameron /* should never happen... */ 1749edd16368SStephen M. Cameron changes++; 1750edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1751edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1752edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1753edd16368SStephen M. Cameron } 1754edd16368SStephen M. Cameron } 175541ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 175641ce4c35SStephen Cameron 175741ce4c35SStephen Cameron /* Now that h->dev[]->phys_disk[] is coherent, we can enable 175841ce4c35SStephen Cameron * any logical drives that need it enabled. 175941ce4c35SStephen Cameron */ 17601d33d85dSDon Brace for (i = 0; i < h->ndevices; i++) { 17611d33d85dSDon Brace if (h->dev[i] == NULL) 17621d33d85dSDon Brace continue; 176341ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 17641d33d85dSDon Brace } 176541ce4c35SStephen Cameron 1766edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1767edd16368SStephen M. Cameron 17689846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 17699846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 17709846590eSStephen M. Cameron * so don't touch h->dev[] 17719846590eSStephen M. Cameron */ 17729846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 17739846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 17749846590eSStephen M. Cameron continue; 17759846590eSStephen M. Cameron if (sd[i]->volume_offline) 17769846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 17779846590eSStephen M. Cameron } 17789846590eSStephen M. Cameron 1779edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1780edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1781edd16368SStephen M. Cameron * first time through. 1782edd16368SStephen M. Cameron */ 17838aa60681SDon Brace if (!changes) 1784edd16368SStephen M. Cameron goto free_and_out; 1785edd16368SStephen M. Cameron 1786edd16368SStephen M. Cameron sh = h->scsi_host; 1787da03ded0SDon Brace if (sh == NULL) { 1788da03ded0SDon Brace dev_warn(&h->pdev->dev, "%s: scsi_host is null\n", __func__); 1789da03ded0SDon Brace goto free_and_out; 1790da03ded0SDon Brace } 1791edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1792edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 17931d33d85dSDon Brace if (removed[i] == NULL) 17941d33d85dSDon Brace continue; 17952a168208SKevin Barnett if (removed[i]->expose_device) { 1796edd16368SStephen M. Cameron struct scsi_device *sdev = 1797edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1798edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1799edd16368SStephen M. Cameron if (sdev != NULL) { 1800edd16368SStephen M. Cameron scsi_remove_device(sdev); 1801edd16368SStephen M. Cameron scsi_device_put(sdev); 1802edd16368SStephen M. Cameron } else { 180341ce4c35SStephen Cameron /* 180441ce4c35SStephen Cameron * We don't expect to get here. 1805edd16368SStephen M. Cameron * future cmds to this device will get selection 1806edd16368SStephen M. Cameron * timeout as if the device was gone. 1807edd16368SStephen M. Cameron */ 18080d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, removed[i], 18090d96ef5fSWebb Scales "didn't find device for removal."); 1810edd16368SStephen M. Cameron } 181141ce4c35SStephen Cameron } 1812edd16368SStephen M. Cameron kfree(removed[i]); 1813edd16368SStephen M. Cameron removed[i] = NULL; 1814edd16368SStephen M. Cameron } 1815edd16368SStephen M. Cameron 1816edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1817edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 18181d33d85dSDon Brace if (added[i] == NULL) 18191d33d85dSDon Brace continue; 18202a168208SKevin Barnett if (!(added[i]->expose_device)) 182141ce4c35SStephen Cameron continue; 1822edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1823edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1824edd16368SStephen M. Cameron continue; 18251d33d85dSDon Brace dev_warn(&h->pdev->dev, "addition failed, device not added."); 1826edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1827edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1828edd16368SStephen M. Cameron */ 1829edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1830853633e8SDon Brace h->drv_req_rescan = 1; 1831edd16368SStephen M. Cameron } 1832edd16368SStephen M. Cameron 1833edd16368SStephen M. Cameron free_and_out: 1834edd16368SStephen M. Cameron kfree(added); 1835edd16368SStephen M. Cameron kfree(removed); 1836edd16368SStephen M. Cameron } 1837edd16368SStephen M. Cameron 1838edd16368SStephen M. Cameron /* 18399e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1840edd16368SStephen M. Cameron * Assume's h->devlock is held. 1841edd16368SStephen M. Cameron */ 1842edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1843edd16368SStephen M. Cameron int bus, int target, int lun) 1844edd16368SStephen M. Cameron { 1845edd16368SStephen M. Cameron int i; 1846edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1847edd16368SStephen M. Cameron 1848edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1849edd16368SStephen M. Cameron sd = h->dev[i]; 1850edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1851edd16368SStephen M. Cameron return sd; 1852edd16368SStephen M. Cameron } 1853edd16368SStephen M. Cameron return NULL; 1854edd16368SStephen M. Cameron } 1855edd16368SStephen M. Cameron 1856edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1857edd16368SStephen M. Cameron { 1858edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1859edd16368SStephen M. Cameron unsigned long flags; 1860edd16368SStephen M. Cameron struct ctlr_info *h; 1861edd16368SStephen M. Cameron 1862edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1863edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1864edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1865edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 186641ce4c35SStephen Cameron if (likely(sd)) { 186703383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 18682a168208SKevin Barnett sdev->hostdata = sd->expose_device ? sd : NULL; 186941ce4c35SStephen Cameron } else 187041ce4c35SStephen Cameron sdev->hostdata = NULL; 1871edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1872edd16368SStephen M. Cameron return 0; 1873edd16368SStephen M. Cameron } 1874edd16368SStephen M. Cameron 187541ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 187641ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 187741ce4c35SStephen Cameron { 187841ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 187941ce4c35SStephen Cameron int queue_depth; 188041ce4c35SStephen Cameron 188141ce4c35SStephen Cameron sd = sdev->hostdata; 18822a168208SKevin Barnett sdev->no_uld_attach = !sd || !sd->expose_device; 188341ce4c35SStephen Cameron 188441ce4c35SStephen Cameron if (sd) 188541ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 188641ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 188741ce4c35SStephen Cameron else 188841ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 188941ce4c35SStephen Cameron 189041ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 189141ce4c35SStephen Cameron 189241ce4c35SStephen Cameron return 0; 189341ce4c35SStephen Cameron } 189441ce4c35SStephen Cameron 1895edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1896edd16368SStephen M. Cameron { 1897bcc44255SStephen M. Cameron /* nothing to do. */ 1898edd16368SStephen M. Cameron } 1899edd16368SStephen M. Cameron 1900d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1901d9a729f3SWebb Scales { 1902d9a729f3SWebb Scales int i; 1903d9a729f3SWebb Scales 1904d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1905d9a729f3SWebb Scales return; 1906d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1907d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 1908d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 1909d9a729f3SWebb Scales } 1910d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 1911d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 1912d9a729f3SWebb Scales } 1913d9a729f3SWebb Scales 1914d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1915d9a729f3SWebb Scales { 1916d9a729f3SWebb Scales int i; 1917d9a729f3SWebb Scales 1918d9a729f3SWebb Scales if (h->chainsize <= 0) 1919d9a729f3SWebb Scales return 0; 1920d9a729f3SWebb Scales 1921d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 1922d9a729f3SWebb Scales kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds, 1923d9a729f3SWebb Scales GFP_KERNEL); 1924d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1925d9a729f3SWebb Scales return -ENOMEM; 1926d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1927d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 1928d9a729f3SWebb Scales kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) * 1929d9a729f3SWebb Scales h->maxsgentries, GFP_KERNEL); 1930d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 1931d9a729f3SWebb Scales goto clean; 1932d9a729f3SWebb Scales } 1933d9a729f3SWebb Scales return 0; 1934d9a729f3SWebb Scales 1935d9a729f3SWebb Scales clean: 1936d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 1937d9a729f3SWebb Scales return -ENOMEM; 1938d9a729f3SWebb Scales } 1939d9a729f3SWebb Scales 194033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 194133a2ffceSStephen M. Cameron { 194233a2ffceSStephen M. Cameron int i; 194333a2ffceSStephen M. Cameron 194433a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 194533a2ffceSStephen M. Cameron return; 194633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 194733a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 194833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 194933a2ffceSStephen M. Cameron } 195033a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 195133a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 195233a2ffceSStephen M. Cameron } 195333a2ffceSStephen M. Cameron 1954105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 195533a2ffceSStephen M. Cameron { 195633a2ffceSStephen M. Cameron int i; 195733a2ffceSStephen M. Cameron 195833a2ffceSStephen M. Cameron if (h->chainsize <= 0) 195933a2ffceSStephen M. Cameron return 0; 196033a2ffceSStephen M. Cameron 196133a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 196233a2ffceSStephen M. Cameron GFP_KERNEL); 19633d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 19643d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 196533a2ffceSStephen M. Cameron return -ENOMEM; 19663d4e6af8SRobert Elliott } 196733a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 196833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 196933a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 19703d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 19713d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 197233a2ffceSStephen M. Cameron goto clean; 197333a2ffceSStephen M. Cameron } 19743d4e6af8SRobert Elliott } 197533a2ffceSStephen M. Cameron return 0; 197633a2ffceSStephen M. Cameron 197733a2ffceSStephen M. Cameron clean: 197833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 197933a2ffceSStephen M. Cameron return -ENOMEM; 198033a2ffceSStephen M. Cameron } 198133a2ffceSStephen M. Cameron 1982d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 1983d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 1984d9a729f3SWebb Scales { 1985d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 1986d9a729f3SWebb Scales u64 temp64; 1987d9a729f3SWebb Scales u32 chain_size; 1988d9a729f3SWebb Scales 1989d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 1990a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 1991d9a729f3SWebb Scales temp64 = pci_map_single(h->pdev, chain_block, chain_size, 1992d9a729f3SWebb Scales PCI_DMA_TODEVICE); 1993d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 1994d9a729f3SWebb Scales /* prevent subsequent unmapping */ 1995d9a729f3SWebb Scales cp->sg->address = 0; 1996d9a729f3SWebb Scales return -1; 1997d9a729f3SWebb Scales } 1998d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 1999d9a729f3SWebb Scales return 0; 2000d9a729f3SWebb Scales } 2001d9a729f3SWebb Scales 2002d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 2003d9a729f3SWebb Scales struct io_accel2_cmd *cp) 2004d9a729f3SWebb Scales { 2005d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 2006d9a729f3SWebb Scales u64 temp64; 2007d9a729f3SWebb Scales u32 chain_size; 2008d9a729f3SWebb Scales 2009d9a729f3SWebb Scales chain_sg = cp->sg; 2010d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 2011a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 2012d9a729f3SWebb Scales pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE); 2013d9a729f3SWebb Scales } 2014d9a729f3SWebb Scales 2015e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 201633a2ffceSStephen M. Cameron struct CommandList *c) 201733a2ffceSStephen M. Cameron { 201833a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 201933a2ffceSStephen M. Cameron u64 temp64; 202050a0decfSStephen M. Cameron u32 chain_len; 202133a2ffceSStephen M. Cameron 202233a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 202333a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 202450a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 202550a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 20262b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 202750a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 202850a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 202933a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 2030e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 2031e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 203250a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 2033e2bea6dfSStephen M. Cameron return -1; 2034e2bea6dfSStephen M. Cameron } 203550a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 2036e2bea6dfSStephen M. Cameron return 0; 203733a2ffceSStephen M. Cameron } 203833a2ffceSStephen M. Cameron 203933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 204033a2ffceSStephen M. Cameron struct CommandList *c) 204133a2ffceSStephen M. Cameron { 204233a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 204333a2ffceSStephen M. Cameron 204450a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 204533a2ffceSStephen M. Cameron return; 204633a2ffceSStephen M. Cameron 204733a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 204850a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 204950a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 205033a2ffceSStephen M. Cameron } 205133a2ffceSStephen M. Cameron 2052a09c1441SScott Teel 2053a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 2054a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 2055a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 2056a09c1441SScott Teel */ 2057a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 2058c349775eSScott Teel struct CommandList *c, 2059c349775eSScott Teel struct scsi_cmnd *cmd, 2060c349775eSScott Teel struct io_accel2_cmd *c2) 2061c349775eSScott Teel { 2062c349775eSScott Teel int data_len; 2063a09c1441SScott Teel int retry = 0; 2064c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 2065c349775eSScott Teel 2066c349775eSScott Teel switch (c2->error_data.serv_response) { 2067c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 2068c349775eSScott Teel switch (c2->error_data.status) { 2069c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 2070c349775eSScott Teel break; 2071c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 2072ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 2073c349775eSScott Teel if (c2->error_data.data_present != 2074ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 2075ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 2076ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 2077c349775eSScott Teel break; 2078ee6b1889SStephen M. Cameron } 2079c349775eSScott Teel /* copy the sense data */ 2080c349775eSScott Teel data_len = c2->error_data.sense_data_len; 2081c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 2082c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 2083c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 2084c349775eSScott Teel data_len = 2085c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 2086c349775eSScott Teel memcpy(cmd->sense_buffer, 2087c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 2088a09c1441SScott Teel retry = 1; 2089c349775eSScott Teel break; 2090c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 2091a09c1441SScott Teel retry = 1; 2092c349775eSScott Teel break; 2093c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 2094a09c1441SScott Teel retry = 1; 2095c349775eSScott Teel break; 2096c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 20974a8da22bSStephen Cameron retry = 1; 2098c349775eSScott Teel break; 2099c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 2100a09c1441SScott Teel retry = 1; 2101c349775eSScott Teel break; 2102c349775eSScott Teel default: 2103a09c1441SScott Teel retry = 1; 2104c349775eSScott Teel break; 2105c349775eSScott Teel } 2106c349775eSScott Teel break; 2107c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 2108c40820d5SJoe Handzik switch (c2->error_data.status) { 2109c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 2110c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 2111c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 2112c40820d5SJoe Handzik retry = 1; 2113c40820d5SJoe Handzik break; 2114c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 2115c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 2116c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2117c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 2118c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 2119c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 2120c40820d5SJoe Handzik break; 2121c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 2122c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 2123c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 2124c40820d5SJoe Handzik /* We will get an event from ctlr to trigger rescan */ 2125c40820d5SJoe Handzik retry = 1; 2126c40820d5SJoe Handzik break; 2127c40820d5SJoe Handzik default: 2128c40820d5SJoe Handzik retry = 1; 2129c40820d5SJoe Handzik } 2130c349775eSScott Teel break; 2131c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 2132c349775eSScott Teel break; 2133c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 2134c349775eSScott Teel break; 2135c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 2136a09c1441SScott Teel retry = 1; 2137c349775eSScott Teel break; 2138c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 2139c349775eSScott Teel break; 2140c349775eSScott Teel default: 2141a09c1441SScott Teel retry = 1; 2142c349775eSScott Teel break; 2143c349775eSScott Teel } 2144a09c1441SScott Teel 2145a09c1441SScott Teel return retry; /* retry on raid path? */ 2146c349775eSScott Teel } 2147c349775eSScott Teel 2148a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2149a58e7e53SWebb Scales struct CommandList *c) 2150a58e7e53SWebb Scales { 2151d604f533SWebb Scales bool do_wake = false; 2152d604f533SWebb Scales 2153a58e7e53SWebb Scales /* 2154a58e7e53SWebb Scales * Prevent the following race in the abort handler: 2155a58e7e53SWebb Scales * 2156a58e7e53SWebb Scales * 1. LLD is requested to abort a SCSI command 2157a58e7e53SWebb Scales * 2. The SCSI command completes 2158a58e7e53SWebb Scales * 3. The struct CommandList associated with step 2 is made available 2159a58e7e53SWebb Scales * 4. New I/O request to LLD to another LUN re-uses struct CommandList 2160a58e7e53SWebb Scales * 5. Abort handler follows scsi_cmnd->host_scribble and 2161a58e7e53SWebb Scales * finds struct CommandList and tries to aborts it 2162a58e7e53SWebb Scales * Now we have aborted the wrong command. 2163a58e7e53SWebb Scales * 2164d604f533SWebb Scales * Reset c->scsi_cmd here so that the abort or reset handler will know 2165d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2166a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2167a58e7e53SWebb Scales */ 2168a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2169d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2170a58e7e53SWebb Scales if (c->abort_pending) { 2171d604f533SWebb Scales do_wake = true; 2172a58e7e53SWebb Scales c->abort_pending = false; 2173a58e7e53SWebb Scales } 2174d604f533SWebb Scales if (c->reset_pending) { 2175d604f533SWebb Scales unsigned long flags; 2176d604f533SWebb Scales struct hpsa_scsi_dev_t *dev; 2177d604f533SWebb Scales 2178d604f533SWebb Scales /* 2179d604f533SWebb Scales * There appears to be a reset pending; lock the lock and 2180d604f533SWebb Scales * reconfirm. If so, then decrement the count of outstanding 2181d604f533SWebb Scales * commands and wake the reset command if this is the last one. 2182d604f533SWebb Scales */ 2183d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); 2184d604f533SWebb Scales dev = c->reset_pending; /* Re-fetch under the lock. */ 2185d604f533SWebb Scales if (dev && atomic_dec_and_test(&dev->reset_cmds_out)) 2186d604f533SWebb Scales do_wake = true; 2187d604f533SWebb Scales c->reset_pending = NULL; 2188d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2189d604f533SWebb Scales } 2190d604f533SWebb Scales 2191d604f533SWebb Scales if (do_wake) 2192d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2193a58e7e53SWebb Scales } 2194a58e7e53SWebb Scales 219573153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 219673153fe5SWebb Scales struct CommandList *c) 219773153fe5SWebb Scales { 219873153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 219973153fe5SWebb Scales cmd_tagged_free(h, c); 220073153fe5SWebb Scales } 220173153fe5SWebb Scales 22028a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 22038a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 22048a0ff92cSWebb Scales { 220573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 22068a0ff92cSWebb Scales cmd->scsi_done(cmd); 22078a0ff92cSWebb Scales } 22088a0ff92cSWebb Scales 22098a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 22108a0ff92cSWebb Scales { 22118a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 22128a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 22138a0ff92cSWebb Scales } 22148a0ff92cSWebb Scales 2215a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd) 2216a58e7e53SWebb Scales { 2217a58e7e53SWebb Scales cmd->result = DID_ABORT << 16; 2218a58e7e53SWebb Scales } 2219a58e7e53SWebb Scales 2220a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c, 2221a58e7e53SWebb Scales struct scsi_cmnd *cmd) 2222a58e7e53SWebb Scales { 2223a58e7e53SWebb Scales hpsa_set_scsi_cmd_aborted(cmd); 2224a58e7e53SWebb Scales dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n", 2225a58e7e53SWebb Scales c->Request.CDB, c->err_info->ScsiStatus); 222673153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2227a58e7e53SWebb Scales } 2228a58e7e53SWebb Scales 2229c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2230c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2231c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2232c349775eSScott Teel { 2233c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2234c349775eSScott Teel 2235c349775eSScott Teel /* check for good status */ 2236c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 22378a0ff92cSWebb Scales c2->error_data.status == 0)) 22388a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2239c349775eSScott Teel 22408a0ff92cSWebb Scales /* 22418a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2242c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 2243c349775eSScott Teel * wrong. 2244c349775eSScott Teel */ 2245f3f01730SKevin Barnett if (is_logical_device(dev) && 2246c349775eSScott Teel c2->error_data.serv_response == 2247c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2248080ef1ccSDon Brace if (c2->error_data.status == 2249080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 2250c349775eSScott Teel dev->offload_enabled = 0; 22518a0ff92cSWebb Scales 22528a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2253080ef1ccSDon Brace } 2254080ef1ccSDon Brace 2255080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 22568a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2257080ef1ccSDon Brace 22588a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2259c349775eSScott Teel } 2260c349775eSScott Teel 22619437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 22629437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 22639437ac43SStephen Cameron struct CommandList *cp) 22649437ac43SStephen Cameron { 22659437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 22669437ac43SStephen Cameron 22679437ac43SStephen Cameron switch (tmf_status) { 22689437ac43SStephen Cameron case CISS_TMF_COMPLETE: 22699437ac43SStephen Cameron /* 22709437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 22719437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 22729437ac43SStephen Cameron */ 22739437ac43SStephen Cameron case CISS_TMF_SUCCESS: 22749437ac43SStephen Cameron return 0; 22759437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 22769437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 22779437ac43SStephen Cameron case CISS_TMF_FAILED: 22789437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 22799437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 22809437ac43SStephen Cameron break; 22819437ac43SStephen Cameron default: 22829437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 22839437ac43SStephen Cameron tmf_status); 22849437ac43SStephen Cameron break; 22859437ac43SStephen Cameron } 22869437ac43SStephen Cameron return -tmf_status; 22879437ac43SStephen Cameron } 22889437ac43SStephen Cameron 22891fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2290edd16368SStephen M. Cameron { 2291edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2292edd16368SStephen M. Cameron struct ctlr_info *h; 2293edd16368SStephen M. Cameron struct ErrorInfo *ei; 2294283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2295d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2296edd16368SStephen M. Cameron 22979437ac43SStephen Cameron u8 sense_key; 22989437ac43SStephen Cameron u8 asc; /* additional sense code */ 22999437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2300db111e18SStephen M. Cameron unsigned long sense_data_size; 2301edd16368SStephen M. Cameron 2302edd16368SStephen M. Cameron ei = cp->err_info; 23037fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2304edd16368SStephen M. Cameron h = cp->h; 2305283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 2306d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2307edd16368SStephen M. Cameron 2308edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2309e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 23102b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 231133a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2312edd16368SStephen M. Cameron 2313d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2314d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2315d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2316d9a729f3SWebb Scales 2317edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2318edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2319c349775eSScott Teel 232003383736SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) 232103383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 232203383736SDon Brace 232325163bd5SWebb Scales /* 232425163bd5SWebb Scales * We check for lockup status here as it may be set for 232525163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 232625163bd5SWebb Scales * fail_all_oustanding_cmds() 232725163bd5SWebb Scales */ 232825163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 232925163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 233025163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 23318a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 233225163bd5SWebb Scales } 233325163bd5SWebb Scales 2334d604f533SWebb Scales if ((unlikely(hpsa_is_pending_event(cp)))) { 2335d604f533SWebb Scales if (cp->reset_pending) 2336d604f533SWebb Scales return hpsa_cmd_resolve_and_free(h, cp); 2337d604f533SWebb Scales if (cp->abort_pending) 2338d604f533SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2339d604f533SWebb Scales } 2340d604f533SWebb Scales 2341c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2342c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2343c349775eSScott Teel 23446aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 23458a0ff92cSWebb Scales if (ei->CommandStatus == 0) 23468a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 23476aa4c361SRobert Elliott 2348e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2349e1f7de0cSMatt Gates * CISS header used below for error handling. 2350e1f7de0cSMatt Gates */ 2351e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2352e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 23532b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 23542b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 23552b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 23562b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 235750a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2358e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2359e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2360283b4a9bSStephen M. Cameron 2361283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2362283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2363283b4a9bSStephen M. Cameron * wrong. 2364283b4a9bSStephen M. Cameron */ 2365f3f01730SKevin Barnett if (is_logical_device(dev)) { 2366283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2367283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 23688a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2369283b4a9bSStephen M. Cameron } 2370e1f7de0cSMatt Gates } 2371e1f7de0cSMatt Gates 2372edd16368SStephen M. Cameron /* an error has occurred */ 2373edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2374edd16368SStephen M. Cameron 2375edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 23769437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 23779437ac43SStephen Cameron /* copy the sense data */ 23789437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 23799437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 23809437ac43SStephen Cameron else 23819437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 23829437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 23839437ac43SStephen Cameron sense_data_size = ei->SenseLen; 23849437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 23859437ac43SStephen Cameron if (ei->ScsiStatus) 23869437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 23879437ac43SStephen Cameron &sense_key, &asc, &ascq); 2388edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 23891d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 23902e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 23911d3b3609SMatt Gates break; 23921d3b3609SMatt Gates } 2393edd16368SStephen M. Cameron break; 2394edd16368SStephen M. Cameron } 2395edd16368SStephen M. Cameron /* Problem was not a check condition 2396edd16368SStephen M. Cameron * Pass it up to the upper layers... 2397edd16368SStephen M. Cameron */ 2398edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2399edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2400edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2401edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2402edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2403edd16368SStephen M. Cameron sense_key, asc, ascq, 2404edd16368SStephen M. Cameron cmd->result); 2405edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2406edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2407edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2408edd16368SStephen M. Cameron 2409edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2410edd16368SStephen M. Cameron * but there is a bug in some released firmware 2411edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2412edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2413edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2414edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2415edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2416edd16368SStephen M. Cameron * look like selection timeout since that is 2417edd16368SStephen M. Cameron * the most common reason for this to occur, 2418edd16368SStephen M. Cameron * and it's severe enough. 2419edd16368SStephen M. Cameron */ 2420edd16368SStephen M. Cameron 2421edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2422edd16368SStephen M. Cameron } 2423edd16368SStephen M. Cameron break; 2424edd16368SStephen M. Cameron 2425edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2426edd16368SStephen M. Cameron break; 2427edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2428f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2429f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2430edd16368SStephen M. Cameron break; 2431edd16368SStephen M. Cameron case CMD_INVALID: { 2432edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2433edd16368SStephen M. Cameron print_cmd(cp); */ 2434edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2435edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2436edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2437edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2438edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2439edd16368SStephen M. Cameron * missing target. */ 2440edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2441edd16368SStephen M. Cameron } 2442edd16368SStephen M. Cameron break; 2443edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2444256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2445f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2446f42e81e1SStephen Cameron cp->Request.CDB); 2447edd16368SStephen M. Cameron break; 2448edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2449edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2450f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2451f42e81e1SStephen Cameron cp->Request.CDB); 2452edd16368SStephen M. Cameron break; 2453edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2454edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2455f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2456f42e81e1SStephen Cameron cp->Request.CDB); 2457edd16368SStephen M. Cameron break; 2458edd16368SStephen M. Cameron case CMD_ABORTED: 2459a58e7e53SWebb Scales /* Return now to avoid calling scsi_done(). */ 2460a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2461edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2462edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2463f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2464f42e81e1SStephen Cameron cp->Request.CDB); 2465edd16368SStephen M. Cameron break; 2466edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2467f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2468f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2469f42e81e1SStephen Cameron cp->Request.CDB); 2470edd16368SStephen M. Cameron break; 2471edd16368SStephen M. Cameron case CMD_TIMEOUT: 2472edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2473f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2474f42e81e1SStephen Cameron cp->Request.CDB); 2475edd16368SStephen M. Cameron break; 24761d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 24771d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 24781d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 24791d5e2ed0SStephen M. Cameron break; 24809437ac43SStephen Cameron case CMD_TMF_STATUS: 24819437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 24829437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 24839437ac43SStephen Cameron break; 2484283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2485283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2486283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2487283b4a9bSStephen M. Cameron */ 2488283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2489283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2490283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2491283b4a9bSStephen M. Cameron break; 2492edd16368SStephen M. Cameron default: 2493edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2494edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2495edd16368SStephen M. Cameron cp, ei->CommandStatus); 2496edd16368SStephen M. Cameron } 24978a0ff92cSWebb Scales 24988a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2499edd16368SStephen M. Cameron } 2500edd16368SStephen M. Cameron 2501edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2502edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2503edd16368SStephen M. Cameron { 2504edd16368SStephen M. Cameron int i; 2505edd16368SStephen M. Cameron 250650a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 250750a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 250850a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2509edd16368SStephen M. Cameron data_direction); 2510edd16368SStephen M. Cameron } 2511edd16368SStephen M. Cameron 2512a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2513edd16368SStephen M. Cameron struct CommandList *cp, 2514edd16368SStephen M. Cameron unsigned char *buf, 2515edd16368SStephen M. Cameron size_t buflen, 2516edd16368SStephen M. Cameron int data_direction) 2517edd16368SStephen M. Cameron { 251801a02ffcSStephen M. Cameron u64 addr64; 2519edd16368SStephen M. Cameron 2520edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2521edd16368SStephen M. Cameron cp->Header.SGList = 0; 252250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2523a2dac136SStephen M. Cameron return 0; 2524edd16368SStephen M. Cameron } 2525edd16368SStephen M. Cameron 252650a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2527eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2528a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2529eceaae18SShuah Khan cp->Header.SGList = 0; 253050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2531a2dac136SStephen M. Cameron return -1; 2532eceaae18SShuah Khan } 253350a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 253450a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 253550a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 253650a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 253750a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2538a2dac136SStephen M. Cameron return 0; 2539edd16368SStephen M. Cameron } 2540edd16368SStephen M. Cameron 254125163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 254225163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 254325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 254425163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2545edd16368SStephen M. Cameron { 2546edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2547edd16368SStephen M. Cameron 2548edd16368SStephen M. Cameron c->waiting = &wait; 254925163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 255025163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 255125163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 255225163bd5SWebb Scales wait_for_completion_io(&wait); 255325163bd5SWebb Scales return IO_OK; 255425163bd5SWebb Scales } 255525163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 255625163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 255725163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 255825163bd5SWebb Scales return -ETIMEDOUT; 255925163bd5SWebb Scales } 256025163bd5SWebb Scales return IO_OK; 256125163bd5SWebb Scales } 256225163bd5SWebb Scales 256325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 256425163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 256525163bd5SWebb Scales { 256625163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 256725163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 256825163bd5SWebb Scales return IO_OK; 256925163bd5SWebb Scales } 257025163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2571edd16368SStephen M. Cameron } 2572edd16368SStephen M. Cameron 2573094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2574094963daSStephen M. Cameron { 2575094963daSStephen M. Cameron int cpu; 2576094963daSStephen M. Cameron u32 rc, *lockup_detected; 2577094963daSStephen M. Cameron 2578094963daSStephen M. Cameron cpu = get_cpu(); 2579094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2580094963daSStephen M. Cameron rc = *lockup_detected; 2581094963daSStephen M. Cameron put_cpu(); 2582094963daSStephen M. Cameron return rc; 2583094963daSStephen M. Cameron } 2584094963daSStephen M. Cameron 25859c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 258625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 258725163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2588edd16368SStephen M. Cameron { 25899c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 259025163bd5SWebb Scales int rc; 2591edd16368SStephen M. Cameron 2592edd16368SStephen M. Cameron do { 25937630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 259425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 259525163bd5SWebb Scales timeout_msecs); 259625163bd5SWebb Scales if (rc) 259725163bd5SWebb Scales break; 2598edd16368SStephen M. Cameron retry_count++; 25999c2fc160SStephen M. Cameron if (retry_count > 3) { 26009c2fc160SStephen M. Cameron msleep(backoff_time); 26019c2fc160SStephen M. Cameron if (backoff_time < 1000) 26029c2fc160SStephen M. Cameron backoff_time *= 2; 26039c2fc160SStephen M. Cameron } 2604852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 26059c2fc160SStephen M. Cameron check_for_busy(h, c)) && 26069c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2607edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 260825163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 260925163bd5SWebb Scales rc = -EIO; 261025163bd5SWebb Scales return rc; 2611edd16368SStephen M. Cameron } 2612edd16368SStephen M. Cameron 2613d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2614d1e8beacSStephen M. Cameron struct CommandList *c) 2615edd16368SStephen M. Cameron { 2616d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2617d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2618edd16368SStephen M. Cameron 2619d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2620d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2621d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2622d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2623d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2624d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2625d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2626d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2627d1e8beacSStephen M. Cameron } 2628d1e8beacSStephen M. Cameron 2629d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2630d1e8beacSStephen M. Cameron struct CommandList *cp) 2631d1e8beacSStephen M. Cameron { 2632d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2633d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 26349437ac43SStephen Cameron u8 sense_key, asc, ascq; 26359437ac43SStephen Cameron int sense_len; 2636d1e8beacSStephen M. Cameron 2637edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2638edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 26399437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 26409437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 26419437ac43SStephen Cameron else 26429437ac43SStephen Cameron sense_len = ei->SenseLen; 26439437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 26449437ac43SStephen Cameron &sense_key, &asc, &ascq); 2645d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2646d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 26479437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 26489437ac43SStephen Cameron sense_key, asc, ascq); 2649d1e8beacSStephen M. Cameron else 26509437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2651edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2652edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2653edd16368SStephen M. Cameron "(probably indicates selection timeout " 2654edd16368SStephen M. Cameron "reported incorrectly due to a known " 2655edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2656edd16368SStephen M. Cameron break; 2657edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2658edd16368SStephen M. Cameron break; 2659edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2660d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2661edd16368SStephen M. Cameron break; 2662edd16368SStephen M. Cameron case CMD_INVALID: { 2663edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2664edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2665edd16368SStephen M. Cameron */ 2666d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2667d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2668edd16368SStephen M. Cameron } 2669edd16368SStephen M. Cameron break; 2670edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2671d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2672edd16368SStephen M. Cameron break; 2673edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2674d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2675edd16368SStephen M. Cameron break; 2676edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2677d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2678edd16368SStephen M. Cameron break; 2679edd16368SStephen M. Cameron case CMD_ABORTED: 2680d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2681edd16368SStephen M. Cameron break; 2682edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2683d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2684edd16368SStephen M. Cameron break; 2685edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2686d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2687edd16368SStephen M. Cameron break; 2688edd16368SStephen M. Cameron case CMD_TIMEOUT: 2689d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2690edd16368SStephen M. Cameron break; 26911d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2692d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 26931d5e2ed0SStephen M. Cameron break; 269425163bd5SWebb Scales case CMD_CTLR_LOCKUP: 269525163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 269625163bd5SWebb Scales break; 2697edd16368SStephen M. Cameron default: 2698d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2699d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2700edd16368SStephen M. Cameron ei->CommandStatus); 2701edd16368SStephen M. Cameron } 2702edd16368SStephen M. Cameron } 2703edd16368SStephen M. Cameron 2704edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2705b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2706edd16368SStephen M. Cameron unsigned char bufsize) 2707edd16368SStephen M. Cameron { 2708edd16368SStephen M. Cameron int rc = IO_OK; 2709edd16368SStephen M. Cameron struct CommandList *c; 2710edd16368SStephen M. Cameron struct ErrorInfo *ei; 2711edd16368SStephen M. Cameron 271245fcb86eSStephen Cameron c = cmd_alloc(h); 2713edd16368SStephen M. Cameron 2714a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2715a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2716a2dac136SStephen M. Cameron rc = -1; 2717a2dac136SStephen M. Cameron goto out; 2718a2dac136SStephen M. Cameron } 271925163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 272025163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 272125163bd5SWebb Scales if (rc) 272225163bd5SWebb Scales goto out; 2723edd16368SStephen M. Cameron ei = c->err_info; 2724edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2725d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2726edd16368SStephen M. Cameron rc = -1; 2727edd16368SStephen M. Cameron } 2728a2dac136SStephen M. Cameron out: 272945fcb86eSStephen Cameron cmd_free(h, c); 2730edd16368SStephen M. Cameron return rc; 2731edd16368SStephen M. Cameron } 2732edd16368SStephen M. Cameron 2733bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 273425163bd5SWebb Scales u8 reset_type, int reply_queue) 2735edd16368SStephen M. Cameron { 2736edd16368SStephen M. Cameron int rc = IO_OK; 2737edd16368SStephen M. Cameron struct CommandList *c; 2738edd16368SStephen M. Cameron struct ErrorInfo *ei; 2739edd16368SStephen M. Cameron 274045fcb86eSStephen Cameron c = cmd_alloc(h); 2741edd16368SStephen M. Cameron 2742edd16368SStephen M. Cameron 2743a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 27440b9b7b6eSScott Teel (void) fill_cmd(c, reset_type, h, NULL, 0, 0, 2745bf711ac6SScott Teel scsi3addr, TYPE_MSG); 274625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 274725163bd5SWebb Scales if (rc) { 274825163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 274925163bd5SWebb Scales goto out; 275025163bd5SWebb Scales } 2751edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2752edd16368SStephen M. Cameron 2753edd16368SStephen M. Cameron ei = c->err_info; 2754edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2755d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2756edd16368SStephen M. Cameron rc = -1; 2757edd16368SStephen M. Cameron } 275825163bd5SWebb Scales out: 275945fcb86eSStephen Cameron cmd_free(h, c); 2760edd16368SStephen M. Cameron return rc; 2761edd16368SStephen M. Cameron } 2762edd16368SStephen M. Cameron 2763d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 2764d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 2765d604f533SWebb Scales unsigned char *scsi3addr) 2766d604f533SWebb Scales { 2767d604f533SWebb Scales int i; 2768d604f533SWebb Scales bool match = false; 2769d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2770d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 2771d604f533SWebb Scales 2772d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 2773d604f533SWebb Scales return false; 2774d604f533SWebb Scales 2775d604f533SWebb Scales switch (c->cmd_type) { 2776d604f533SWebb Scales case CMD_SCSI: 2777d604f533SWebb Scales case CMD_IOCTL_PEND: 2778d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 2779d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 2780d604f533SWebb Scales break; 2781d604f533SWebb Scales 2782d604f533SWebb Scales case CMD_IOACCEL1: 2783d604f533SWebb Scales case CMD_IOACCEL2: 2784d604f533SWebb Scales if (c->phys_disk == dev) { 2785d604f533SWebb Scales /* HBA mode match */ 2786d604f533SWebb Scales match = true; 2787d604f533SWebb Scales } else { 2788d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 2789d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 2790d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 2791d604f533SWebb Scales * instead. */ 2792d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2793d604f533SWebb Scales /* FIXME: an alternate test might be 2794d604f533SWebb Scales * 2795d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 2796d604f533SWebb Scales * == c2->scsi_nexus; */ 2797d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 2798d604f533SWebb Scales } 2799d604f533SWebb Scales } 2800d604f533SWebb Scales break; 2801d604f533SWebb Scales 2802d604f533SWebb Scales case IOACCEL2_TMF: 2803d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2804d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 2805d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 2806d604f533SWebb Scales } 2807d604f533SWebb Scales break; 2808d604f533SWebb Scales 2809d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 2810d604f533SWebb Scales match = false; 2811d604f533SWebb Scales break; 2812d604f533SWebb Scales 2813d604f533SWebb Scales default: 2814d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 2815d604f533SWebb Scales c->cmd_type); 2816d604f533SWebb Scales BUG(); 2817d604f533SWebb Scales } 2818d604f533SWebb Scales 2819d604f533SWebb Scales return match; 2820d604f533SWebb Scales } 2821d604f533SWebb Scales 2822d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 2823d604f533SWebb Scales unsigned char *scsi3addr, u8 reset_type, int reply_queue) 2824d604f533SWebb Scales { 2825d604f533SWebb Scales int i; 2826d604f533SWebb Scales int rc = 0; 2827d604f533SWebb Scales 2828d604f533SWebb Scales /* We can really only handle one reset at a time */ 2829d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 2830d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 2831d604f533SWebb Scales return -EINTR; 2832d604f533SWebb Scales } 2833d604f533SWebb Scales 2834d604f533SWebb Scales BUG_ON(atomic_read(&dev->reset_cmds_out) != 0); 2835d604f533SWebb Scales 2836d604f533SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2837d604f533SWebb Scales struct CommandList *c = h->cmd_pool + i; 2838d604f533SWebb Scales int refcount = atomic_inc_return(&c->refcount); 2839d604f533SWebb Scales 2840d604f533SWebb Scales if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) { 2841d604f533SWebb Scales unsigned long flags; 2842d604f533SWebb Scales 2843d604f533SWebb Scales /* 2844d604f533SWebb Scales * Mark the target command as having a reset pending, 2845d604f533SWebb Scales * then lock a lock so that the command cannot complete 2846d604f533SWebb Scales * while we're considering it. If the command is not 2847d604f533SWebb Scales * idle then count it; otherwise revoke the event. 2848d604f533SWebb Scales */ 2849d604f533SWebb Scales c->reset_pending = dev; 2850d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 2851d604f533SWebb Scales if (!hpsa_is_cmd_idle(c)) 2852d604f533SWebb Scales atomic_inc(&dev->reset_cmds_out); 2853d604f533SWebb Scales else 2854d604f533SWebb Scales c->reset_pending = NULL; 2855d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2856d604f533SWebb Scales } 2857d604f533SWebb Scales 2858d604f533SWebb Scales cmd_free(h, c); 2859d604f533SWebb Scales } 2860d604f533SWebb Scales 2861d604f533SWebb Scales rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue); 2862d604f533SWebb Scales if (!rc) 2863d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 2864d604f533SWebb Scales atomic_read(&dev->reset_cmds_out) == 0 || 2865d604f533SWebb Scales lockup_detected(h)); 2866d604f533SWebb Scales 2867d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 2868d604f533SWebb Scales dev_warn(&h->pdev->dev, 2869d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 2870d604f533SWebb Scales rc = -ENODEV; 2871d604f533SWebb Scales } 2872d604f533SWebb Scales 2873d604f533SWebb Scales if (unlikely(rc)) 2874d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 2875d604f533SWebb Scales 2876d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 2877d604f533SWebb Scales return rc; 2878d604f533SWebb Scales } 2879d604f533SWebb Scales 2880edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2881edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2882edd16368SStephen M. Cameron { 2883edd16368SStephen M. Cameron int rc; 2884edd16368SStephen M. Cameron unsigned char *buf; 2885edd16368SStephen M. Cameron 2886edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2887edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2888edd16368SStephen M. Cameron if (!buf) 2889edd16368SStephen M. Cameron return; 2890b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2891edd16368SStephen M. Cameron if (rc == 0) 2892edd16368SStephen M. Cameron *raid_level = buf[8]; 2893edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2894edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2895edd16368SStephen M. Cameron kfree(buf); 2896edd16368SStephen M. Cameron return; 2897edd16368SStephen M. Cameron } 2898edd16368SStephen M. Cameron 2899283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2900283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2901283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2902283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2903283b4a9bSStephen M. Cameron { 2904283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2905283b4a9bSStephen M. Cameron int map, row, col; 2906283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2907283b4a9bSStephen M. Cameron 2908283b4a9bSStephen M. Cameron if (rc != 0) 2909283b4a9bSStephen M. Cameron return; 2910283b4a9bSStephen M. Cameron 29112ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 29122ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 29132ba8bfc8SStephen M. Cameron return; 29142ba8bfc8SStephen M. Cameron 2915283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2916283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2917283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2918283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2919283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2920283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2921283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2922283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2923283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2924283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2925283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2926283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2927283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2928283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2929283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2930283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2931283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2932283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2933283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2934283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2935283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2936283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2937283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2938283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 29392b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2940dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 29412b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 29422b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 29432b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2944dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2945dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2946283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2947283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2948283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2949283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2950283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2951283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2952283b4a9bSStephen M. Cameron disks_per_row = 2953283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2954283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2955283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2956283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2957283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2958283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2959283b4a9bSStephen M. Cameron disks_per_row = 2960283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2961283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2962283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2963283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2964283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2965283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2966283b4a9bSStephen M. Cameron } 2967283b4a9bSStephen M. Cameron } 2968283b4a9bSStephen M. Cameron } 2969283b4a9bSStephen M. Cameron #else 2970283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2971283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2972283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2973283b4a9bSStephen M. Cameron { 2974283b4a9bSStephen M. Cameron } 2975283b4a9bSStephen M. Cameron #endif 2976283b4a9bSStephen M. Cameron 2977283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2978283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2979283b4a9bSStephen M. Cameron { 2980283b4a9bSStephen M. Cameron int rc = 0; 2981283b4a9bSStephen M. Cameron struct CommandList *c; 2982283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2983283b4a9bSStephen M. Cameron 298445fcb86eSStephen Cameron c = cmd_alloc(h); 2985bf43caf3SRobert Elliott 2986283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2987283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2988283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 29892dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 29902dd02d74SRobert Elliott cmd_free(h, c); 29912dd02d74SRobert Elliott return -1; 2992283b4a9bSStephen M. Cameron } 299325163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 299425163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 299525163bd5SWebb Scales if (rc) 299625163bd5SWebb Scales goto out; 2997283b4a9bSStephen M. Cameron ei = c->err_info; 2998283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2999d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 300025163bd5SWebb Scales rc = -1; 300125163bd5SWebb Scales goto out; 3002283b4a9bSStephen M. Cameron } 300345fcb86eSStephen Cameron cmd_free(h, c); 3004283b4a9bSStephen M. Cameron 3005283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 3006283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 3007283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 3008283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 3009283b4a9bSStephen M. Cameron rc = -1; 3010283b4a9bSStephen M. Cameron } 3011283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 3012283b4a9bSStephen M. Cameron return rc; 301325163bd5SWebb Scales out: 301425163bd5SWebb Scales cmd_free(h, c); 301525163bd5SWebb Scales return rc; 3016283b4a9bSStephen M. Cameron } 3017283b4a9bSStephen M. Cameron 301803383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 301903383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 302003383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 302103383736SDon Brace { 302203383736SDon Brace int rc = IO_OK; 302303383736SDon Brace struct CommandList *c; 302403383736SDon Brace struct ErrorInfo *ei; 302503383736SDon Brace 302603383736SDon Brace c = cmd_alloc(h); 302703383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 302803383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 302903383736SDon Brace if (rc) 303003383736SDon Brace goto out; 303103383736SDon Brace 303203383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 303303383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 303403383736SDon Brace 303525163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 303625163bd5SWebb Scales NO_TIMEOUT); 303703383736SDon Brace ei = c->err_info; 303803383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 303903383736SDon Brace hpsa_scsi_interpret_error(h, c); 304003383736SDon Brace rc = -1; 304103383736SDon Brace } 304203383736SDon Brace out: 304303383736SDon Brace cmd_free(h, c); 304403383736SDon Brace return rc; 304503383736SDon Brace } 304603383736SDon Brace 30471b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 30481b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 30491b70150aSStephen M. Cameron { 30501b70150aSStephen M. Cameron int rc; 30511b70150aSStephen M. Cameron int i; 30521b70150aSStephen M. Cameron int pages; 30531b70150aSStephen M. Cameron unsigned char *buf, bufsize; 30541b70150aSStephen M. Cameron 30551b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 30561b70150aSStephen M. Cameron if (!buf) 30571b70150aSStephen M. Cameron return 0; 30581b70150aSStephen M. Cameron 30591b70150aSStephen M. Cameron /* Get the size of the page list first */ 30601b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 30611b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 30621b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 30631b70150aSStephen M. Cameron if (rc != 0) 30641b70150aSStephen M. Cameron goto exit_unsupported; 30651b70150aSStephen M. Cameron pages = buf[3]; 30661b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 30671b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 30681b70150aSStephen M. Cameron else 30691b70150aSStephen M. Cameron bufsize = 255; 30701b70150aSStephen M. Cameron 30711b70150aSStephen M. Cameron /* Get the whole VPD page list */ 30721b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 30731b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 30741b70150aSStephen M. Cameron buf, bufsize); 30751b70150aSStephen M. Cameron if (rc != 0) 30761b70150aSStephen M. Cameron goto exit_unsupported; 30771b70150aSStephen M. Cameron 30781b70150aSStephen M. Cameron pages = buf[3]; 30791b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 30801b70150aSStephen M. Cameron if (buf[3 + i] == page) 30811b70150aSStephen M. Cameron goto exit_supported; 30821b70150aSStephen M. Cameron exit_unsupported: 30831b70150aSStephen M. Cameron kfree(buf); 30841b70150aSStephen M. Cameron return 0; 30851b70150aSStephen M. Cameron exit_supported: 30861b70150aSStephen M. Cameron kfree(buf); 30871b70150aSStephen M. Cameron return 1; 30881b70150aSStephen M. Cameron } 30891b70150aSStephen M. Cameron 3090283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 3091283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3092283b4a9bSStephen M. Cameron { 3093283b4a9bSStephen M. Cameron int rc; 3094283b4a9bSStephen M. Cameron unsigned char *buf; 3095283b4a9bSStephen M. Cameron u8 ioaccel_status; 3096283b4a9bSStephen M. Cameron 3097283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3098283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 309941ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3100283b4a9bSStephen M. Cameron 3101283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3102283b4a9bSStephen M. Cameron if (!buf) 3103283b4a9bSStephen M. Cameron return; 31041b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 31051b70150aSStephen M. Cameron goto out; 3106283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 3107b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 3108283b4a9bSStephen M. Cameron if (rc != 0) 3109283b4a9bSStephen M. Cameron goto out; 3110283b4a9bSStephen M. Cameron 3111283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 3112283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 3113283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 3114283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 3115283b4a9bSStephen M. Cameron this_device->offload_config = 3116283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3117283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3118283b4a9bSStephen M. Cameron this_device->offload_enabled = 3119283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3120283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3121283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 3122283b4a9bSStephen M. Cameron } 312341ce4c35SStephen Cameron this_device->offload_to_be_enabled = this_device->offload_enabled; 3124283b4a9bSStephen M. Cameron out: 3125283b4a9bSStephen M. Cameron kfree(buf); 3126283b4a9bSStephen M. Cameron return; 3127283b4a9bSStephen M. Cameron } 3128283b4a9bSStephen M. Cameron 3129edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3130edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 3131*75d23d89SDon Brace unsigned char *device_id, int index, int buflen) 3132edd16368SStephen M. Cameron { 3133edd16368SStephen M. Cameron int rc; 3134edd16368SStephen M. Cameron unsigned char *buf; 3135edd16368SStephen M. Cameron 3136edd16368SStephen M. Cameron if (buflen > 16) 3137edd16368SStephen M. Cameron buflen = 16; 3138edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3139edd16368SStephen M. Cameron if (!buf) 3140a84d794dSStephen M. Cameron return -ENOMEM; 3141b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 3142edd16368SStephen M. Cameron if (rc == 0) 3143*75d23d89SDon Brace memcpy(device_id, &buf[index], buflen); 3144*75d23d89SDon Brace 3145edd16368SStephen M. Cameron kfree(buf); 3146*75d23d89SDon Brace 3147edd16368SStephen M. Cameron return rc != 0; 3148edd16368SStephen M. Cameron } 3149edd16368SStephen M. Cameron 3150edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 315103383736SDon Brace void *buf, int bufsize, 3152edd16368SStephen M. Cameron int extended_response) 3153edd16368SStephen M. Cameron { 3154edd16368SStephen M. Cameron int rc = IO_OK; 3155edd16368SStephen M. Cameron struct CommandList *c; 3156edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3157edd16368SStephen M. Cameron struct ErrorInfo *ei; 3158edd16368SStephen M. Cameron 315945fcb86eSStephen Cameron c = cmd_alloc(h); 3160bf43caf3SRobert Elliott 3161e89c0ae7SStephen M. Cameron /* address the controller */ 3162e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3163a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3164a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 3165a2dac136SStephen M. Cameron rc = -1; 3166a2dac136SStephen M. Cameron goto out; 3167a2dac136SStephen M. Cameron } 3168edd16368SStephen M. Cameron if (extended_response) 3169edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 317025163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 317125163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 317225163bd5SWebb Scales if (rc) 317325163bd5SWebb Scales goto out; 3174edd16368SStephen M. Cameron ei = c->err_info; 3175edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3176edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3177d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3178edd16368SStephen M. Cameron rc = -1; 3179283b4a9bSStephen M. Cameron } else { 318003383736SDon Brace struct ReportLUNdata *rld = buf; 318103383736SDon Brace 318203383736SDon Brace if (rld->extended_response_flag != extended_response) { 3183283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3184283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3185283b4a9bSStephen M. Cameron extended_response, 318603383736SDon Brace rld->extended_response_flag); 3187283b4a9bSStephen M. Cameron rc = -1; 3188283b4a9bSStephen M. Cameron } 3189edd16368SStephen M. Cameron } 3190a2dac136SStephen M. Cameron out: 319145fcb86eSStephen Cameron cmd_free(h, c); 3192edd16368SStephen M. Cameron return rc; 3193edd16368SStephen M. Cameron } 3194edd16368SStephen M. Cameron 3195edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 319603383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3197edd16368SStephen M. Cameron { 319803383736SDon Brace return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 319903383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 3200edd16368SStephen M. Cameron } 3201edd16368SStephen M. Cameron 3202edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3203edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3204edd16368SStephen M. Cameron { 3205edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3206edd16368SStephen M. Cameron } 3207edd16368SStephen M. Cameron 3208edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3209edd16368SStephen M. Cameron int bus, int target, int lun) 3210edd16368SStephen M. Cameron { 3211edd16368SStephen M. Cameron device->bus = bus; 3212edd16368SStephen M. Cameron device->target = target; 3213edd16368SStephen M. Cameron device->lun = lun; 3214edd16368SStephen M. Cameron } 3215edd16368SStephen M. Cameron 32169846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 32179846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 32189846590eSStephen M. Cameron unsigned char scsi3addr[]) 32199846590eSStephen M. Cameron { 32209846590eSStephen M. Cameron int rc; 32219846590eSStephen M. Cameron int status; 32229846590eSStephen M. Cameron int size; 32239846590eSStephen M. Cameron unsigned char *buf; 32249846590eSStephen M. Cameron 32259846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 32269846590eSStephen M. Cameron if (!buf) 32279846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 32289846590eSStephen M. Cameron 32299846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 323024a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 32319846590eSStephen M. Cameron goto exit_failed; 32329846590eSStephen M. Cameron 32339846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 32349846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 32359846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 323624a4b078SStephen M. Cameron if (rc != 0) 32379846590eSStephen M. Cameron goto exit_failed; 32389846590eSStephen M. Cameron size = buf[3]; 32399846590eSStephen M. Cameron 32409846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 32419846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 32429846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 324324a4b078SStephen M. Cameron if (rc != 0) 32449846590eSStephen M. Cameron goto exit_failed; 32459846590eSStephen M. Cameron status = buf[4]; /* status byte */ 32469846590eSStephen M. Cameron 32479846590eSStephen M. Cameron kfree(buf); 32489846590eSStephen M. Cameron return status; 32499846590eSStephen M. Cameron exit_failed: 32509846590eSStephen M. Cameron kfree(buf); 32519846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 32529846590eSStephen M. Cameron } 32539846590eSStephen M. Cameron 32549846590eSStephen M. Cameron /* Determine offline status of a volume. 32559846590eSStephen M. Cameron * Return either: 32569846590eSStephen M. Cameron * 0 (not offline) 325767955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 32589846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 32599846590eSStephen M. Cameron * describing why a volume is to be kept offline) 32609846590eSStephen M. Cameron */ 326167955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 32629846590eSStephen M. Cameron unsigned char scsi3addr[]) 32639846590eSStephen M. Cameron { 32649846590eSStephen M. Cameron struct CommandList *c; 32659437ac43SStephen Cameron unsigned char *sense; 32669437ac43SStephen Cameron u8 sense_key, asc, ascq; 32679437ac43SStephen Cameron int sense_len; 326825163bd5SWebb Scales int rc, ldstat = 0; 32699846590eSStephen M. Cameron u16 cmd_status; 32709846590eSStephen M. Cameron u8 scsi_status; 32719846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 32729846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 32739846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 32749846590eSStephen M. Cameron 32759846590eSStephen M. Cameron c = cmd_alloc(h); 3276bf43caf3SRobert Elliott 32779846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 327825163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 327925163bd5SWebb Scales if (rc) { 328025163bd5SWebb Scales cmd_free(h, c); 328125163bd5SWebb Scales return 0; 328225163bd5SWebb Scales } 32839846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 32849437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 32859437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 32869437ac43SStephen Cameron else 32879437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 32889437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 32899846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 32909846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 32919846590eSStephen M. Cameron cmd_free(h, c); 32929846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 32939846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 32949846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 32959846590eSStephen M. Cameron sense_key != NOT_READY || 32969846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 32979846590eSStephen M. Cameron return 0; 32989846590eSStephen M. Cameron } 32999846590eSStephen M. Cameron 33009846590eSStephen M. Cameron /* Determine the reason for not ready state */ 33019846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 33029846590eSStephen M. Cameron 33039846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 33049846590eSStephen M. Cameron switch (ldstat) { 33059846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 33065ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 33079846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 33089846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 33099846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 33109846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 33119846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 33129846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 33139846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 33149846590eSStephen M. Cameron return ldstat; 33159846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 33169846590eSStephen M. Cameron /* If VPD status page isn't available, 33179846590eSStephen M. Cameron * use ASC/ASCQ to determine state 33189846590eSStephen M. Cameron */ 33199846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 33209846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 33219846590eSStephen M. Cameron return ldstat; 33229846590eSStephen M. Cameron break; 33239846590eSStephen M. Cameron default: 33249846590eSStephen M. Cameron break; 33259846590eSStephen M. Cameron } 33269846590eSStephen M. Cameron return 0; 33279846590eSStephen M. Cameron } 33289846590eSStephen M. Cameron 33299b5c48c2SStephen Cameron /* 33309b5c48c2SStephen Cameron * Find out if a logical device supports aborts by simply trying one. 33319b5c48c2SStephen Cameron * Smart Array may claim not to support aborts on logical drives, but 33329b5c48c2SStephen Cameron * if a MSA2000 * is connected, the drives on that will be presented 33339b5c48c2SStephen Cameron * by the Smart Array as logical drives, and aborts may be sent to 33349b5c48c2SStephen Cameron * those devices successfully. So the simplest way to find out is 33359b5c48c2SStephen Cameron * to simply try an abort and see how the device responds. 33369b5c48c2SStephen Cameron */ 33379b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h, 33389b5c48c2SStephen Cameron unsigned char *scsi3addr) 33399b5c48c2SStephen Cameron { 33409b5c48c2SStephen Cameron struct CommandList *c; 33419b5c48c2SStephen Cameron struct ErrorInfo *ei; 33429b5c48c2SStephen Cameron int rc = 0; 33439b5c48c2SStephen Cameron 33449b5c48c2SStephen Cameron u64 tag = (u64) -1; /* bogus tag */ 33459b5c48c2SStephen Cameron 33469b5c48c2SStephen Cameron /* Assume that physical devices support aborts */ 33479b5c48c2SStephen Cameron if (!is_logical_dev_addr_mode(scsi3addr)) 33489b5c48c2SStephen Cameron return 1; 33499b5c48c2SStephen Cameron 33509b5c48c2SStephen Cameron c = cmd_alloc(h); 3351bf43caf3SRobert Elliott 33529b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG); 33539b5c48c2SStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 33549b5c48c2SStephen Cameron /* no unmap needed here because no data xfer. */ 33559b5c48c2SStephen Cameron ei = c->err_info; 33569b5c48c2SStephen Cameron switch (ei->CommandStatus) { 33579b5c48c2SStephen Cameron case CMD_INVALID: 33589b5c48c2SStephen Cameron rc = 0; 33599b5c48c2SStephen Cameron break; 33609b5c48c2SStephen Cameron case CMD_UNABORTABLE: 33619b5c48c2SStephen Cameron case CMD_ABORT_FAILED: 33629b5c48c2SStephen Cameron rc = 1; 33639b5c48c2SStephen Cameron break; 33649437ac43SStephen Cameron case CMD_TMF_STATUS: 33659437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 33669437ac43SStephen Cameron break; 33679b5c48c2SStephen Cameron default: 33689b5c48c2SStephen Cameron rc = 0; 33699b5c48c2SStephen Cameron break; 33709b5c48c2SStephen Cameron } 33719b5c48c2SStephen Cameron cmd_free(h, c); 33729b5c48c2SStephen Cameron return rc; 33739b5c48c2SStephen Cameron } 33749b5c48c2SStephen Cameron 3375*75d23d89SDon Brace static void sanitize_inquiry_string(unsigned char *s, int len) 3376*75d23d89SDon Brace { 3377*75d23d89SDon Brace bool terminated = false; 3378*75d23d89SDon Brace 3379*75d23d89SDon Brace for (; len > 0; (--len, ++s)) { 3380*75d23d89SDon Brace if (*s == 0) 3381*75d23d89SDon Brace terminated = true; 3382*75d23d89SDon Brace if (terminated || *s < 0x20 || *s > 0x7e) 3383*75d23d89SDon Brace *s = ' '; 3384*75d23d89SDon Brace } 3385*75d23d89SDon Brace } 3386*75d23d89SDon Brace 3387edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 33880b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 33890b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3390edd16368SStephen M. Cameron { 33910b0e1d6cSStephen M. Cameron 33920b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 33930b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 33940b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 33950b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 33960b0e1d6cSStephen M. Cameron 3397ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 33980b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3399683fc444SDon Brace int rc = 0; 3400edd16368SStephen M. Cameron 3401ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3402683fc444SDon Brace if (!inq_buff) { 3403683fc444SDon Brace rc = -ENOMEM; 3404edd16368SStephen M. Cameron goto bail_out; 3405683fc444SDon Brace } 3406edd16368SStephen M. Cameron 3407edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3408edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3409edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3410edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 3411edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 3412edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 3413683fc444SDon Brace rc = -EIO; 3414edd16368SStephen M. Cameron goto bail_out; 3415edd16368SStephen M. Cameron } 3416edd16368SStephen M. Cameron 3417*75d23d89SDon Brace sanitize_inquiry_string(&inq_buff[8], 8); 3418*75d23d89SDon Brace sanitize_inquiry_string(&inq_buff[16], 16); 3419*75d23d89SDon Brace 3420edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3421edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3422edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3423edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3424edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3425edd16368SStephen M. Cameron sizeof(this_device->model)); 3426edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3427edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3428*75d23d89SDon Brace hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8, 3429edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3430edd16368SStephen M. Cameron 3431edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 3432283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 343367955ba3SStephen M. Cameron int volume_offline; 343467955ba3SStephen M. Cameron 3435edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3436283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3437283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 343867955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 343967955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 344067955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 344167955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 3442283b4a9bSStephen M. Cameron } else { 3443edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3444283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3445283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 344641ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3447a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 34489846590eSStephen M. Cameron this_device->volume_offline = 0; 344903383736SDon Brace this_device->queue_depth = h->nr_cmds; 3450283b4a9bSStephen M. Cameron } 3451edd16368SStephen M. Cameron 34520b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 34530b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 34540b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 34550b0e1d6cSStephen M. Cameron */ 34560b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 34570b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 34580b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 34590b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 34600b0e1d6cSStephen M. Cameron } 3461edd16368SStephen M. Cameron kfree(inq_buff); 3462edd16368SStephen M. Cameron return 0; 3463edd16368SStephen M. Cameron 3464edd16368SStephen M. Cameron bail_out: 3465edd16368SStephen M. Cameron kfree(inq_buff); 3466683fc444SDon Brace return rc; 3467edd16368SStephen M. Cameron } 3468edd16368SStephen M. Cameron 34699b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h, 34709b5c48c2SStephen Cameron struct hpsa_scsi_dev_t *dev, u8 *scsi3addr) 34719b5c48c2SStephen Cameron { 34729b5c48c2SStephen Cameron unsigned long flags; 34739b5c48c2SStephen Cameron int rc, entry; 34749b5c48c2SStephen Cameron /* 34759b5c48c2SStephen Cameron * See if this device supports aborts. If we already know 34769b5c48c2SStephen Cameron * the device, we already know if it supports aborts, otherwise 34779b5c48c2SStephen Cameron * we have to find out if it supports aborts by trying one. 34789b5c48c2SStephen Cameron */ 34799b5c48c2SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 34809b5c48c2SStephen Cameron rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry); 34819b5c48c2SStephen Cameron if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) && 34829b5c48c2SStephen Cameron entry >= 0 && entry < h->ndevices) { 34839b5c48c2SStephen Cameron dev->supports_aborts = h->dev[entry]->supports_aborts; 34849b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 34859b5c48c2SStephen Cameron } else { 34869b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 34879b5c48c2SStephen Cameron dev->supports_aborts = 34889b5c48c2SStephen Cameron hpsa_device_supports_aborts(h, scsi3addr); 34899b5c48c2SStephen Cameron if (dev->supports_aborts < 0) 34909b5c48c2SStephen Cameron dev->supports_aborts = 0; 34919b5c48c2SStephen Cameron } 34929b5c48c2SStephen Cameron } 34939b5c48c2SStephen Cameron 34944f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 3495edd16368SStephen M. Cameron "MSA2012", 3496edd16368SStephen M. Cameron "MSA2024", 3497edd16368SStephen M. Cameron "MSA2312", 3498edd16368SStephen M. Cameron "MSA2324", 3499fda38518SStephen M. Cameron "P2000 G3 SAS", 3500e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 3501edd16368SStephen M. Cameron NULL, 3502edd16368SStephen M. Cameron }; 3503edd16368SStephen M. Cameron 35044f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 3505edd16368SStephen M. Cameron { 3506edd16368SStephen M. Cameron int i; 3507edd16368SStephen M. Cameron 35084f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 35094f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 35104f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 3511edd16368SStephen M. Cameron return 1; 3512edd16368SStephen M. Cameron return 0; 3513edd16368SStephen M. Cameron } 3514edd16368SStephen M. Cameron 3515edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 35164f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 3517edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 3518edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 3519edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 3520edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 3521edd16368SStephen M. Cameron */ 3522edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 35231f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 3524edd16368SStephen M. Cameron { 35251f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 3526edd16368SStephen M. Cameron 35271f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 35281f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 35291f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 35301f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 35311f310bdeSStephen M. Cameron else 35321f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 35331f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 35341f310bdeSStephen M. Cameron return; 35351f310bdeSStephen M. Cameron } 35361f310bdeSStephen M. Cameron /* It's a logical device */ 35374f4eb9f1SScott Teel if (is_ext_target(h, device)) { 35384f4eb9f1SScott Teel /* external target way, put logicals on bus 1 3539339b2b14SStephen M. Cameron * and match target/lun numbers box 35401f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 3541339b2b14SStephen M. Cameron */ 35421f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 35431f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 35441f310bdeSStephen M. Cameron return; 3545339b2b14SStephen M. Cameron } 35461f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 3547edd16368SStephen M. Cameron } 3548edd16368SStephen M. Cameron 3549edd16368SStephen M. Cameron /* 3550edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 35514f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 3552edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 3553edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 3554edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 3555edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 3556edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 3557edd16368SStephen M. Cameron * lun 0 assigned. 3558edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 3559edd16368SStephen M. Cameron */ 35604f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 3561edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 356201a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 35634f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 3564edd16368SStephen M. Cameron { 3565edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3566edd16368SStephen M. Cameron 35671f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 3568edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 3569edd16368SStephen M. Cameron 3570edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 3571edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 3572edd16368SStephen M. Cameron 35734f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 35744f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 3575edd16368SStephen M. Cameron 35761f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 3577edd16368SStephen M. Cameron return 0; 3578edd16368SStephen M. Cameron 3579c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 35801f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 3581edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 3582edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 3583edd16368SStephen M. Cameron 3584339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 3585339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 3586339b2b14SStephen M. Cameron 35874f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 3588aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 3589aca4a520SScott Teel "target devices exceeded. Check your hardware " 3590edd16368SStephen M. Cameron "configuration."); 3591edd16368SStephen M. Cameron return 0; 3592edd16368SStephen M. Cameron } 3593edd16368SStephen M. Cameron 35940b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 3595edd16368SStephen M. Cameron return 0; 35964f4eb9f1SScott Teel (*n_ext_target_devs)++; 35971f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 35981f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 35999b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, this_device, scsi3addr); 36001f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 3601edd16368SStephen M. Cameron return 1; 3602edd16368SStephen M. Cameron } 3603edd16368SStephen M. Cameron 3604edd16368SStephen M. Cameron /* 360554b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 360654b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 360754b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 360854b6e9e9SScott Teel * 3. Return: 360954b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 361054b6e9e9SScott Teel * 0 if no matching physical disk was found. 361154b6e9e9SScott Teel */ 361254b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 361354b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 361454b6e9e9SScott Teel { 361541ce4c35SStephen Cameron struct io_accel2_cmd *c2 = 361641ce4c35SStephen Cameron &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 361741ce4c35SStephen Cameron unsigned long flags; 361854b6e9e9SScott Teel int i; 361954b6e9e9SScott Teel 362041ce4c35SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 362141ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 362241ce4c35SStephen Cameron if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) { 362341ce4c35SStephen Cameron memcpy(scsi3addr, h->dev[i]->scsi3addr, 362441ce4c35SStephen Cameron sizeof(h->dev[i]->scsi3addr)); 362541ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 362654b6e9e9SScott Teel return 1; 362754b6e9e9SScott Teel } 362841ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 362941ce4c35SStephen Cameron return 0; 363041ce4c35SStephen Cameron } 363141ce4c35SStephen Cameron 363254b6e9e9SScott Teel /* 3633edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 3634edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 3635edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 3636edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 3637edd16368SStephen M. Cameron */ 3638edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 363903383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 364001a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 3641edd16368SStephen M. Cameron { 364203383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3643edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3644edd16368SStephen M. Cameron return -1; 3645edd16368SStephen M. Cameron } 364603383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 3647edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 364803383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 364903383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 3650edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 3651edd16368SStephen M. Cameron } 365203383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 3653edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 3654edd16368SStephen M. Cameron return -1; 3655edd16368SStephen M. Cameron } 36566df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 3657edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 3658edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 3659edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3660edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 3661edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 3662edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 3663edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 3664edd16368SStephen M. Cameron } 3665edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 3666edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3667edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 3668edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 3669edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 3670edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 3671edd16368SStephen M. Cameron } 3672edd16368SStephen M. Cameron return 0; 3673edd16368SStephen M. Cameron } 3674edd16368SStephen M. Cameron 367542a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 367642a91641SDon Brace int i, int nphysicals, int nlogicals, 3677a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 3678339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 3679339b2b14SStephen M. Cameron { 3680339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 3681339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 3682339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 3683339b2b14SStephen M. Cameron */ 3684339b2b14SStephen M. Cameron 3685339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 3686339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 3687339b2b14SStephen M. Cameron 3688339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 3689339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 3690339b2b14SStephen M. Cameron 3691339b2b14SStephen M. Cameron if (i < logicals_start) 3692d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 3693d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 3694339b2b14SStephen M. Cameron 3695339b2b14SStephen M. Cameron if (i < last_device) 3696339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 3697339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 3698339b2b14SStephen M. Cameron BUG(); 3699339b2b14SStephen M. Cameron return NULL; 3700339b2b14SStephen M. Cameron } 3701339b2b14SStephen M. Cameron 370203383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 370303383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 370403383736SDon Brace struct hpsa_scsi_dev_t *dev, 3705f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 370603383736SDon Brace struct bmic_identify_physical_device *id_phys) 370703383736SDon Brace { 370803383736SDon Brace int rc; 3709f2039b03SDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 371003383736SDon Brace 371103383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 3712f2039b03SDon Brace if ((rle->device_flags & 0x08) && dev->ioaccel_handle) 3713a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 371403383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 3715f2039b03SDon Brace rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0], 3716f2039b03SDon Brace GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys, 371703383736SDon Brace sizeof(*id_phys)); 371803383736SDon Brace if (!rc) 371903383736SDon Brace /* Reserve space for FW operations */ 372003383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 372103383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 372203383736SDon Brace dev->queue_depth = 372303383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 372403383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 372503383736SDon Brace else 372603383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 372703383736SDon Brace } 372803383736SDon Brace 37298270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device, 3730f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 37318270b862SJoe Handzik struct bmic_identify_physical_device *id_phys) 37328270b862SJoe Handzik { 3733f2039b03SDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 3734f2039b03SDon Brace 3735f2039b03SDon Brace if ((rle->device_flags & 0x08) && this_device->ioaccel_handle) 37368270b862SJoe Handzik this_device->hba_ioaccel_enabled = 1; 37378270b862SJoe Handzik 37388270b862SJoe Handzik memcpy(&this_device->active_path_index, 37398270b862SJoe Handzik &id_phys->active_path_number, 37408270b862SJoe Handzik sizeof(this_device->active_path_index)); 37418270b862SJoe Handzik memcpy(&this_device->path_map, 37428270b862SJoe Handzik &id_phys->redundant_path_present_map, 37438270b862SJoe Handzik sizeof(this_device->path_map)); 37448270b862SJoe Handzik memcpy(&this_device->box, 37458270b862SJoe Handzik &id_phys->alternate_paths_phys_box_on_port, 37468270b862SJoe Handzik sizeof(this_device->box)); 37478270b862SJoe Handzik memcpy(&this_device->phys_connector, 37488270b862SJoe Handzik &id_phys->alternate_paths_phys_connector, 37498270b862SJoe Handzik sizeof(this_device->phys_connector)); 37508270b862SJoe Handzik memcpy(&this_device->bay, 37518270b862SJoe Handzik &id_phys->phys_bay_in_box, 37528270b862SJoe Handzik sizeof(this_device->bay)); 37538270b862SJoe Handzik } 37548270b862SJoe Handzik 37558aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h) 3756edd16368SStephen M. Cameron { 3757edd16368SStephen M. Cameron /* the idea here is we could get notified 3758edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3759edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3760edd16368SStephen M. Cameron * our list of devices accordingly. 3761edd16368SStephen M. Cameron * 3762edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3763edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3764edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3765edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3766edd16368SStephen M. Cameron */ 3767a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3768edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 376903383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 377001a02ffcSStephen M. Cameron u32 nphysicals = 0; 377101a02ffcSStephen M. Cameron u32 nlogicals = 0; 377201a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3773edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3774edd16368SStephen M. Cameron int ncurrent = 0; 37754f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3776339b2b14SStephen M. Cameron int raid_ctlr_position; 377704fa2f44SKevin Barnett bool physical_device; 3778aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3779edd16368SStephen M. Cameron 3780cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 378192084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 378292084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 3783edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 378403383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3785edd16368SStephen M. Cameron 378603383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 378703383736SDon Brace !tmpdevice || !id_phys) { 3788edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3789edd16368SStephen M. Cameron goto out; 3790edd16368SStephen M. Cameron } 3791edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3792edd16368SStephen M. Cameron 3793853633e8SDon Brace h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */ 3794853633e8SDon Brace 379503383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 3796853633e8SDon Brace logdev_list, &nlogicals)) { 3797853633e8SDon Brace h->drv_req_rescan = 1; 3798edd16368SStephen M. Cameron goto out; 3799853633e8SDon Brace } 3800edd16368SStephen M. Cameron 3801aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3802aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3803aca4a520SScott Teel * controller. 3804edd16368SStephen M. Cameron */ 3805aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3806edd16368SStephen M. Cameron 3807edd16368SStephen M. Cameron /* Allocate the per device structures */ 3808edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3809b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3810b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3811b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3812b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3813b7ec021fSScott Teel break; 3814b7ec021fSScott Teel } 3815b7ec021fSScott Teel 3816edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3817edd16368SStephen M. Cameron if (!currentsd[i]) { 3818edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3819edd16368SStephen M. Cameron __FILE__, __LINE__); 3820853633e8SDon Brace h->drv_req_rescan = 1; 3821edd16368SStephen M. Cameron goto out; 3822edd16368SStephen M. Cameron } 3823edd16368SStephen M. Cameron ndev_allocated++; 3824edd16368SStephen M. Cameron } 3825edd16368SStephen M. Cameron 38268645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 3827339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3828339b2b14SStephen M. Cameron else 3829339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3830339b2b14SStephen M. Cameron 3831edd16368SStephen M. Cameron /* adjust our table of devices */ 38324f4eb9f1SScott Teel n_ext_target_devs = 0; 3833edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 38340b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3835683fc444SDon Brace int rc = 0; 3836f2039b03SDon Brace int phys_dev_index = i - (raid_ctlr_position == 0); 3837edd16368SStephen M. Cameron 383804fa2f44SKevin Barnett physical_device = i < nphysicals + (raid_ctlr_position == 0); 383904fa2f44SKevin Barnett 3840edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3841339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3842339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 384341ce4c35SStephen Cameron 384441ce4c35SStephen Cameron /* skip masked non-disk devices */ 384504fa2f44SKevin Barnett if (MASKED_DEVICE(lunaddrbytes) && physical_device && 384604fa2f44SKevin Barnett (physdev_list->LUN[phys_dev_index].device_flags & 0x01)) 3847edd16368SStephen M. Cameron continue; 3848edd16368SStephen M. Cameron 3849edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 3850683fc444SDon Brace rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 3851683fc444SDon Brace &is_OBDR); 3852683fc444SDon Brace if (rc == -ENOMEM) { 3853683fc444SDon Brace dev_warn(&h->pdev->dev, 3854683fc444SDon Brace "Out of memory, rescan deferred.\n"); 3855853633e8SDon Brace h->drv_req_rescan = 1; 3856683fc444SDon Brace goto out; 3857853633e8SDon Brace } 3858683fc444SDon Brace if (rc) { 3859683fc444SDon Brace dev_warn(&h->pdev->dev, 3860683fc444SDon Brace "Inquiry failed, skipping device.\n"); 3861683fc444SDon Brace continue; 3862683fc444SDon Brace } 3863683fc444SDon Brace 38641f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 38659b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes); 3866edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3867edd16368SStephen M. Cameron 3868edd16368SStephen M. Cameron /* 38694f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3870edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3871edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3872edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3873edd16368SStephen M. Cameron * there is no lun 0. 3874edd16368SStephen M. Cameron */ 38754f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 38761f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 38774f4eb9f1SScott Teel &n_ext_target_devs)) { 3878edd16368SStephen M. Cameron ncurrent++; 3879edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3880edd16368SStephen M. Cameron } 3881edd16368SStephen M. Cameron 3882edd16368SStephen M. Cameron *this_device = *tmpdevice; 388304fa2f44SKevin Barnett this_device->physical_device = physical_device; 3884edd16368SStephen M. Cameron 388504fa2f44SKevin Barnett /* 388604fa2f44SKevin Barnett * Expose all devices except for physical devices that 388704fa2f44SKevin Barnett * are masked. 388804fa2f44SKevin Barnett */ 388904fa2f44SKevin Barnett if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device) 38902a168208SKevin Barnett this_device->expose_device = 0; 38912a168208SKevin Barnett else 38922a168208SKevin Barnett this_device->expose_device = 1; 389341ce4c35SStephen Cameron 3894edd16368SStephen M. Cameron switch (this_device->devtype) { 38950b0e1d6cSStephen M. Cameron case TYPE_ROM: 3896edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3897edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3898edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3899edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3900edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3901edd16368SStephen M. Cameron * the inquiry data. 3902edd16368SStephen M. Cameron */ 39030b0e1d6cSStephen M. Cameron if (is_OBDR) 3904edd16368SStephen M. Cameron ncurrent++; 3905edd16368SStephen M. Cameron break; 3906edd16368SStephen M. Cameron case TYPE_DISK: 390704fa2f44SKevin Barnett if (this_device->physical_device) { 3908b9092b79SKevin Barnett /* The disk is in HBA mode. */ 3909b9092b79SKevin Barnett /* Never use RAID mapper in HBA mode. */ 3910ecf418d1SJoe Handzik this_device->offload_enabled = 0; 391103383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 3912f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 3913f2039b03SDon Brace hpsa_get_path_info(this_device, 3914f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 3915b9092b79SKevin Barnett } 3916edd16368SStephen M. Cameron ncurrent++; 3917edd16368SStephen M. Cameron break; 3918edd16368SStephen M. Cameron case TYPE_TAPE: 3919edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 392041ce4c35SStephen Cameron case TYPE_ENCLOSURE: 392141ce4c35SStephen Cameron ncurrent++; 392241ce4c35SStephen Cameron break; 3923edd16368SStephen M. Cameron case TYPE_RAID: 3924edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3925edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3926edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3927edd16368SStephen M. Cameron * don't present it. 3928edd16368SStephen M. Cameron */ 3929edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3930edd16368SStephen M. Cameron break; 3931edd16368SStephen M. Cameron ncurrent++; 3932edd16368SStephen M. Cameron break; 3933edd16368SStephen M. Cameron default: 3934edd16368SStephen M. Cameron break; 3935edd16368SStephen M. Cameron } 3936cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3937edd16368SStephen M. Cameron break; 3938edd16368SStephen M. Cameron } 39398aa60681SDon Brace adjust_hpsa_scsi_table(h, currentsd, ncurrent); 3940edd16368SStephen M. Cameron out: 3941edd16368SStephen M. Cameron kfree(tmpdevice); 3942edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3943edd16368SStephen M. Cameron kfree(currentsd[i]); 3944edd16368SStephen M. Cameron kfree(currentsd); 3945edd16368SStephen M. Cameron kfree(physdev_list); 3946edd16368SStephen M. Cameron kfree(logdev_list); 394703383736SDon Brace kfree(id_phys); 3948edd16368SStephen M. Cameron } 3949edd16368SStephen M. Cameron 3950ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 3951ec5cbf04SWebb Scales struct scatterlist *sg) 3952ec5cbf04SWebb Scales { 3953ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 3954ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 3955ec5cbf04SWebb Scales 3956ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 3957ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 3958ec5cbf04SWebb Scales desc->Ext = 0; 3959ec5cbf04SWebb Scales } 3960ec5cbf04SWebb Scales 3961c7ee65b3SWebb Scales /* 3962c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3963edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3964edd16368SStephen M. Cameron * hpsa command, cp. 3965edd16368SStephen M. Cameron */ 396633a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3967edd16368SStephen M. Cameron struct CommandList *cp, 3968edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3969edd16368SStephen M. Cameron { 3970edd16368SStephen M. Cameron struct scatterlist *sg; 3971b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 397233a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3973edd16368SStephen M. Cameron 397433a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3975edd16368SStephen M. Cameron 3976edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3977edd16368SStephen M. Cameron if (use_sg < 0) 3978edd16368SStephen M. Cameron return use_sg; 3979edd16368SStephen M. Cameron 3980edd16368SStephen M. Cameron if (!use_sg) 3981edd16368SStephen M. Cameron goto sglist_finished; 3982edd16368SStephen M. Cameron 3983b3a7ba7cSWebb Scales /* 3984b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 3985b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 3986b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 3987b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 3988b3a7ba7cSWebb Scales * the entries in the one list. 3989b3a7ba7cSWebb Scales */ 399033a2ffceSStephen M. Cameron curr_sg = cp->SG; 3991b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 3992b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 3993b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 3994b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 3995ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 399633a2ffceSStephen M. Cameron curr_sg++; 399733a2ffceSStephen M. Cameron } 3998ec5cbf04SWebb Scales 3999b3a7ba7cSWebb Scales if (chained) { 4000b3a7ba7cSWebb Scales /* 4001b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 4002b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 4003b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 4004b3a7ba7cSWebb Scales * where the previous loop left off. 4005b3a7ba7cSWebb Scales */ 4006b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 4007b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 4008b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 4009b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 4010b3a7ba7cSWebb Scales curr_sg++; 4011b3a7ba7cSWebb Scales } 4012b3a7ba7cSWebb Scales } 4013b3a7ba7cSWebb Scales 4014ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 4015b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 401633a2ffceSStephen M. Cameron 401733a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 401833a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 401933a2ffceSStephen M. Cameron 402033a2ffceSStephen M. Cameron if (chained) { 402133a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 402250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 4023e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 4024e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 4025e2bea6dfSStephen M. Cameron return -1; 4026e2bea6dfSStephen M. Cameron } 402733a2ffceSStephen M. Cameron return 0; 4028edd16368SStephen M. Cameron } 4029edd16368SStephen M. Cameron 4030edd16368SStephen M. Cameron sglist_finished: 4031edd16368SStephen M. Cameron 403201a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 4033c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 4034edd16368SStephen M. Cameron return 0; 4035edd16368SStephen M. Cameron } 4036edd16368SStephen M. Cameron 4037283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 4038283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 4039283b4a9bSStephen M. Cameron { 4040283b4a9bSStephen M. Cameron int is_write = 0; 4041283b4a9bSStephen M. Cameron u32 block; 4042283b4a9bSStephen M. Cameron u32 block_cnt; 4043283b4a9bSStephen M. Cameron 4044283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 4045283b4a9bSStephen M. Cameron switch (cdb[0]) { 4046283b4a9bSStephen M. Cameron case WRITE_6: 4047283b4a9bSStephen M. Cameron case WRITE_12: 4048283b4a9bSStephen M. Cameron is_write = 1; 4049283b4a9bSStephen M. Cameron case READ_6: 4050283b4a9bSStephen M. Cameron case READ_12: 4051283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 4052c8a6c9a6SDon Brace block = get_unaligned_be16(&cdb[2]); 4053283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 4054c8a6c9a6SDon Brace if (block_cnt == 0) 4055c8a6c9a6SDon Brace block_cnt = 256; 4056283b4a9bSStephen M. Cameron } else { 4057283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 4058c8a6c9a6SDon Brace block = get_unaligned_be32(&cdb[2]); 4059c8a6c9a6SDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4060283b4a9bSStephen M. Cameron } 4061283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 4062283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4063283b4a9bSStephen M. Cameron 4064283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4065283b4a9bSStephen M. Cameron cdb[1] = 0; 4066283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 4067283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 4068283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 4069283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 4070283b4a9bSStephen M. Cameron cdb[6] = 0; 4071283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 4072283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 4073283b4a9bSStephen M. Cameron cdb[9] = 0; 4074283b4a9bSStephen M. Cameron *cdb_len = 10; 4075283b4a9bSStephen M. Cameron break; 4076283b4a9bSStephen M. Cameron } 4077283b4a9bSStephen M. Cameron return 0; 4078283b4a9bSStephen M. Cameron } 4079283b4a9bSStephen M. Cameron 4080c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 4081283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 408203383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4083e1f7de0cSMatt Gates { 4084e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 4085e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 4086e1f7de0cSMatt Gates unsigned int len; 4087e1f7de0cSMatt Gates unsigned int total_len = 0; 4088e1f7de0cSMatt Gates struct scatterlist *sg; 4089e1f7de0cSMatt Gates u64 addr64; 4090e1f7de0cSMatt Gates int use_sg, i; 4091e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 4092e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 4093e1f7de0cSMatt Gates 4094283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 409503383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 409603383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4097283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 409803383736SDon Brace } 4099283b4a9bSStephen M. Cameron 4100e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 4101e1f7de0cSMatt Gates 410203383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 410303383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4104283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 410503383736SDon Brace } 4106283b4a9bSStephen M. Cameron 4107e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 4108e1f7de0cSMatt Gates 4109e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 4110e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 4111e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 4112e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 4113e1f7de0cSMatt Gates 4114e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 411503383736SDon Brace if (use_sg < 0) { 411603383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4117e1f7de0cSMatt Gates return use_sg; 411803383736SDon Brace } 4119e1f7de0cSMatt Gates 4120e1f7de0cSMatt Gates if (use_sg) { 4121e1f7de0cSMatt Gates curr_sg = cp->SG; 4122e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 4123e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 4124e1f7de0cSMatt Gates len = sg_dma_len(sg); 4125e1f7de0cSMatt Gates total_len += len; 412650a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 412750a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 412850a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 4129e1f7de0cSMatt Gates curr_sg++; 4130e1f7de0cSMatt Gates } 413150a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4132e1f7de0cSMatt Gates 4133e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4134e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4135e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4136e1f7de0cSMatt Gates break; 4137e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4138e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4139e1f7de0cSMatt Gates break; 4140e1f7de0cSMatt Gates case DMA_NONE: 4141e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4142e1f7de0cSMatt Gates break; 4143e1f7de0cSMatt Gates default: 4144e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4145e1f7de0cSMatt Gates cmd->sc_data_direction); 4146e1f7de0cSMatt Gates BUG(); 4147e1f7de0cSMatt Gates break; 4148e1f7de0cSMatt Gates } 4149e1f7de0cSMatt Gates } else { 4150e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4151e1f7de0cSMatt Gates } 4152e1f7de0cSMatt Gates 4153c349775eSScott Teel c->Header.SGList = use_sg; 4154e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 41552b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 41562b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 41572b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 41582b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 41592b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4160283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4161283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4162c349775eSScott Teel /* Tag was already set at init time. */ 4163e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4164e1f7de0cSMatt Gates return 0; 4165e1f7de0cSMatt Gates } 4166edd16368SStephen M. Cameron 4167283b4a9bSStephen M. Cameron /* 4168283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4169283b4a9bSStephen M. Cameron * I/O accelerator path. 4170283b4a9bSStephen M. Cameron */ 4171283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4172283b4a9bSStephen M. Cameron struct CommandList *c) 4173283b4a9bSStephen M. Cameron { 4174283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4175283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4176283b4a9bSStephen M. Cameron 417703383736SDon Brace c->phys_disk = dev; 417803383736SDon Brace 4179283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 418003383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4181283b4a9bSStephen M. Cameron } 4182283b4a9bSStephen M. Cameron 4183dd0e19f3SScott Teel /* 4184dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4185dd0e19f3SScott Teel */ 4186dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4187dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4188dd0e19f3SScott Teel { 4189dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4190dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4191dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4192dd0e19f3SScott Teel u64 first_block; 4193dd0e19f3SScott Teel 4194dd0e19f3SScott Teel /* Are we doing encryption on this device */ 41952b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4196dd0e19f3SScott Teel return; 4197dd0e19f3SScott Teel /* Set the data encryption key index. */ 4198dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4199dd0e19f3SScott Teel 4200dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4201dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4202dd0e19f3SScott Teel 4203dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4204dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4205dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4206dd0e19f3SScott Teel */ 4207dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4208dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4209dd0e19f3SScott Teel case WRITE_6: 4210dd0e19f3SScott Teel case READ_6: 42112b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 4212dd0e19f3SScott Teel break; 4213dd0e19f3SScott Teel case WRITE_10: 4214dd0e19f3SScott Teel case READ_10: 4215dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4216dd0e19f3SScott Teel case WRITE_12: 4217dd0e19f3SScott Teel case READ_12: 42182b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4219dd0e19f3SScott Teel break; 4220dd0e19f3SScott Teel case WRITE_16: 4221dd0e19f3SScott Teel case READ_16: 42222b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4223dd0e19f3SScott Teel break; 4224dd0e19f3SScott Teel default: 4225dd0e19f3SScott Teel dev_err(&h->pdev->dev, 42262b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 42272b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4228dd0e19f3SScott Teel BUG(); 4229dd0e19f3SScott Teel break; 4230dd0e19f3SScott Teel } 42312b08b3e9SDon Brace 42322b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 42332b08b3e9SDon Brace first_block = first_block * 42342b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 42352b08b3e9SDon Brace 42362b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 42372b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4238dd0e19f3SScott Teel } 4239dd0e19f3SScott Teel 4240c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4241c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 424203383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4243c349775eSScott Teel { 4244c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4245c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4246c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4247c349775eSScott Teel int use_sg, i; 4248c349775eSScott Teel struct scatterlist *sg; 4249c349775eSScott Teel u64 addr64; 4250c349775eSScott Teel u32 len; 4251c349775eSScott Teel u32 total_len = 0; 4252c349775eSScott Teel 4253d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4254c349775eSScott Teel 425503383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 425603383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4257c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 425803383736SDon Brace } 425903383736SDon Brace 4260c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4261c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4262c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4263c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4264c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4265c349775eSScott Teel 4266c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4267c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4268c349775eSScott Teel 4269c349775eSScott Teel use_sg = scsi_dma_map(cmd); 427003383736SDon Brace if (use_sg < 0) { 427103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4272c349775eSScott Teel return use_sg; 427303383736SDon Brace } 4274c349775eSScott Teel 4275c349775eSScott Teel if (use_sg) { 4276c349775eSScott Teel curr_sg = cp->sg; 4277d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4278d9a729f3SWebb Scales addr64 = le64_to_cpu( 4279d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4280d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4281d9a729f3SWebb Scales curr_sg->length = 0; 4282d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4283d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4284d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4285d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4286d9a729f3SWebb Scales 4287d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4288d9a729f3SWebb Scales } 4289c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4290c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4291c349775eSScott Teel len = sg_dma_len(sg); 4292c349775eSScott Teel total_len += len; 4293c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4294c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4295c349775eSScott Teel curr_sg->reserved[0] = 0; 4296c349775eSScott Teel curr_sg->reserved[1] = 0; 4297c349775eSScott Teel curr_sg->reserved[2] = 0; 4298c349775eSScott Teel curr_sg->chain_indicator = 0; 4299c349775eSScott Teel curr_sg++; 4300c349775eSScott Teel } 4301c349775eSScott Teel 4302c349775eSScott Teel switch (cmd->sc_data_direction) { 4303c349775eSScott Teel case DMA_TO_DEVICE: 4304dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4305dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4306c349775eSScott Teel break; 4307c349775eSScott Teel case DMA_FROM_DEVICE: 4308dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4309dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4310c349775eSScott Teel break; 4311c349775eSScott Teel case DMA_NONE: 4312dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4313dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4314c349775eSScott Teel break; 4315c349775eSScott Teel default: 4316c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4317c349775eSScott Teel cmd->sc_data_direction); 4318c349775eSScott Teel BUG(); 4319c349775eSScott Teel break; 4320c349775eSScott Teel } 4321c349775eSScott Teel } else { 4322dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4323dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4324c349775eSScott Teel } 4325dd0e19f3SScott Teel 4326dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4327dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4328dd0e19f3SScott Teel 43292b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4330f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4331c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4332c349775eSScott Teel 4333c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4334c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4335c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 433650a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4337c349775eSScott Teel 4338d9a729f3SWebb Scales /* fill in sg elements */ 4339d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4340d9a729f3SWebb Scales cp->sg_count = 1; 4341a736e9b6SDon Brace cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0])); 4342d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4343d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4344d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4345d9a729f3SWebb Scales return -1; 4346d9a729f3SWebb Scales } 4347d9a729f3SWebb Scales } else 4348d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4349d9a729f3SWebb Scales 4350c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 4351c349775eSScott Teel return 0; 4352c349775eSScott Teel } 4353c349775eSScott Teel 4354c349775eSScott Teel /* 4355c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 4356c349775eSScott Teel */ 4357c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 4358c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 435903383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4360c349775eSScott Teel { 436103383736SDon Brace /* Try to honor the device's queue depth */ 436203383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 436303383736SDon Brace phys_disk->queue_depth) { 436403383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 436503383736SDon Brace return IO_ACCEL_INELIGIBLE; 436603383736SDon Brace } 4367c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 4368c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 436903383736SDon Brace cdb, cdb_len, scsi3addr, 437003383736SDon Brace phys_disk); 4371c349775eSScott Teel else 4372c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 437303383736SDon Brace cdb, cdb_len, scsi3addr, 437403383736SDon Brace phys_disk); 4375c349775eSScott Teel } 4376c349775eSScott Teel 43776b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 43786b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 43796b80b18fSScott Teel { 43806b80b18fSScott Teel if (offload_to_mirror == 0) { 43816b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 43822b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 43836b80b18fSScott Teel return; 43846b80b18fSScott Teel } 43856b80b18fSScott Teel do { 43866b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 43872b08b3e9SDon Brace *current_group = *map_index / 43882b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 43896b80b18fSScott Teel if (offload_to_mirror == *current_group) 43906b80b18fSScott Teel continue; 43912b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 43926b80b18fSScott Teel /* select map index from next group */ 43932b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 43946b80b18fSScott Teel (*current_group)++; 43956b80b18fSScott Teel } else { 43966b80b18fSScott Teel /* select map index from first group */ 43972b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 43986b80b18fSScott Teel *current_group = 0; 43996b80b18fSScott Teel } 44006b80b18fSScott Teel } while (offload_to_mirror != *current_group); 44016b80b18fSScott Teel } 44026b80b18fSScott Teel 4403283b4a9bSStephen M. Cameron /* 4404283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 4405283b4a9bSStephen M. Cameron */ 4406283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 4407283b4a9bSStephen M. Cameron struct CommandList *c) 4408283b4a9bSStephen M. Cameron { 4409283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4410283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4411283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 4412283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 4413283b4a9bSStephen M. Cameron int is_write = 0; 4414283b4a9bSStephen M. Cameron u32 map_index; 4415283b4a9bSStephen M. Cameron u64 first_block, last_block; 4416283b4a9bSStephen M. Cameron u32 block_cnt; 4417283b4a9bSStephen M. Cameron u32 blocks_per_row; 4418283b4a9bSStephen M. Cameron u64 first_row, last_row; 4419283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 4420283b4a9bSStephen M. Cameron u32 first_column, last_column; 44216b80b18fSScott Teel u64 r0_first_row, r0_last_row; 44226b80b18fSScott Teel u32 r5or6_blocks_per_row; 44236b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 44246b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 44256b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 44266b80b18fSScott Teel u32 total_disks_per_row; 44276b80b18fSScott Teel u32 stripesize; 44286b80b18fSScott Teel u32 first_group, last_group, current_group; 4429283b4a9bSStephen M. Cameron u32 map_row; 4430283b4a9bSStephen M. Cameron u32 disk_handle; 4431283b4a9bSStephen M. Cameron u64 disk_block; 4432283b4a9bSStephen M. Cameron u32 disk_block_cnt; 4433283b4a9bSStephen M. Cameron u8 cdb[16]; 4434283b4a9bSStephen M. Cameron u8 cdb_len; 44352b08b3e9SDon Brace u16 strip_size; 4436283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4437283b4a9bSStephen M. Cameron u64 tmpdiv; 4438283b4a9bSStephen M. Cameron #endif 44396b80b18fSScott Teel int offload_to_mirror; 4440283b4a9bSStephen M. Cameron 4441283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 4442283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 4443283b4a9bSStephen M. Cameron case WRITE_6: 4444283b4a9bSStephen M. Cameron is_write = 1; 4445283b4a9bSStephen M. Cameron case READ_6: 4446c8a6c9a6SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 4447283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 44483fa89a04SStephen M. Cameron if (block_cnt == 0) 44493fa89a04SStephen M. Cameron block_cnt = 256; 4450283b4a9bSStephen M. Cameron break; 4451283b4a9bSStephen M. Cameron case WRITE_10: 4452283b4a9bSStephen M. Cameron is_write = 1; 4453283b4a9bSStephen M. Cameron case READ_10: 4454283b4a9bSStephen M. Cameron first_block = 4455283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4456283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4457283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4458283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4459283b4a9bSStephen M. Cameron block_cnt = 4460283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 4461283b4a9bSStephen M. Cameron cmd->cmnd[8]; 4462283b4a9bSStephen M. Cameron break; 4463283b4a9bSStephen M. Cameron case WRITE_12: 4464283b4a9bSStephen M. Cameron is_write = 1; 4465283b4a9bSStephen M. Cameron case READ_12: 4466283b4a9bSStephen M. Cameron first_block = 4467283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4468283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4469283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4470283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4471283b4a9bSStephen M. Cameron block_cnt = 4472283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 4473283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 4474283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 4475283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4476283b4a9bSStephen M. Cameron break; 4477283b4a9bSStephen M. Cameron case WRITE_16: 4478283b4a9bSStephen M. Cameron is_write = 1; 4479283b4a9bSStephen M. Cameron case READ_16: 4480283b4a9bSStephen M. Cameron first_block = 4481283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 4482283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 4483283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 4484283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 4485283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 4486283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 4487283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 4488283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4489283b4a9bSStephen M. Cameron block_cnt = 4490283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 4491283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 4492283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 4493283b4a9bSStephen M. Cameron cmd->cmnd[13]; 4494283b4a9bSStephen M. Cameron break; 4495283b4a9bSStephen M. Cameron default: 4496283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 4497283b4a9bSStephen M. Cameron } 4498283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 4499283b4a9bSStephen M. Cameron 4500283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 4501283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 4502283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4503283b4a9bSStephen M. Cameron 4504283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 45052b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 45062b08b3e9SDon Brace last_block < first_block) 4507283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4508283b4a9bSStephen M. Cameron 4509283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 45102b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 45112b08b3e9SDon Brace le16_to_cpu(map->strip_size); 45122b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 4513283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4514283b4a9bSStephen M. Cameron tmpdiv = first_block; 4515283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4516283b4a9bSStephen M. Cameron first_row = tmpdiv; 4517283b4a9bSStephen M. Cameron tmpdiv = last_block; 4518283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4519283b4a9bSStephen M. Cameron last_row = tmpdiv; 4520283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4521283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 4522283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 45232b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4524283b4a9bSStephen M. Cameron first_column = tmpdiv; 4525283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 45262b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4527283b4a9bSStephen M. Cameron last_column = tmpdiv; 4528283b4a9bSStephen M. Cameron #else 4529283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 4530283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 4531283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4532283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 45332b08b3e9SDon Brace first_column = first_row_offset / strip_size; 45342b08b3e9SDon Brace last_column = last_row_offset / strip_size; 4535283b4a9bSStephen M. Cameron #endif 4536283b4a9bSStephen M. Cameron 4537283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 4538283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 4539283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4540283b4a9bSStephen M. Cameron 4541283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 45422b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 45432b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 4544283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 45452b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 45466b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 45476b80b18fSScott Teel 45486b80b18fSScott Teel switch (dev->raid_level) { 45496b80b18fSScott Teel case HPSA_RAID_0: 45506b80b18fSScott Teel break; /* nothing special to do */ 45516b80b18fSScott Teel case HPSA_RAID_1: 45526b80b18fSScott Teel /* Handles load balance across RAID 1 members. 45536b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 45546b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 4555283b4a9bSStephen M. Cameron */ 45562b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 4557283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 45582b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 4559283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 45606b80b18fSScott Teel break; 45616b80b18fSScott Teel case HPSA_RAID_ADM: 45626b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 45636b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 45646b80b18fSScott Teel */ 45652b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 45666b80b18fSScott Teel 45676b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 45686b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 45696b80b18fSScott Teel &map_index, ¤t_group); 45706b80b18fSScott Teel /* set mirror group to use next time */ 45716b80b18fSScott Teel offload_to_mirror = 45722b08b3e9SDon Brace (offload_to_mirror >= 45732b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 45746b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 45756b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 45766b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 45776b80b18fSScott Teel * function since multiple threads might simultaneously 45786b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 45796b80b18fSScott Teel */ 45806b80b18fSScott Teel break; 45816b80b18fSScott Teel case HPSA_RAID_5: 45826b80b18fSScott Teel case HPSA_RAID_6: 45832b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 45846b80b18fSScott Teel break; 45856b80b18fSScott Teel 45866b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 45876b80b18fSScott Teel r5or6_blocks_per_row = 45882b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 45892b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 45906b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 45912b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 45922b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 45936b80b18fSScott Teel #if BITS_PER_LONG == 32 45946b80b18fSScott Teel tmpdiv = first_block; 45956b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 45966b80b18fSScott Teel tmpdiv = first_group; 45976b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 45986b80b18fSScott Teel first_group = tmpdiv; 45996b80b18fSScott Teel tmpdiv = last_block; 46006b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 46016b80b18fSScott Teel tmpdiv = last_group; 46026b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 46036b80b18fSScott Teel last_group = tmpdiv; 46046b80b18fSScott Teel #else 46056b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 46066b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 46076b80b18fSScott Teel #endif 4608000ff7c2SStephen M. Cameron if (first_group != last_group) 46096b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46106b80b18fSScott Teel 46116b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 46126b80b18fSScott Teel #if BITS_PER_LONG == 32 46136b80b18fSScott Teel tmpdiv = first_block; 46146b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 46156b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 46166b80b18fSScott Teel tmpdiv = last_block; 46176b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 46186b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 46196b80b18fSScott Teel #else 46206b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 46216b80b18fSScott Teel first_block / stripesize; 46226b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 46236b80b18fSScott Teel #endif 46246b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 46256b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46266b80b18fSScott Teel 46276b80b18fSScott Teel 46286b80b18fSScott Teel /* Verify request is in a single column */ 46296b80b18fSScott Teel #if BITS_PER_LONG == 32 46306b80b18fSScott Teel tmpdiv = first_block; 46316b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 46326b80b18fSScott Teel tmpdiv = first_row_offset; 46336b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 46346b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 46356b80b18fSScott Teel tmpdiv = last_block; 46366b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 46376b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 46386b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 46396b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 46406b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 46416b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 46426b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 46436b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 46446b80b18fSScott Teel r5or6_last_column = tmpdiv; 46456b80b18fSScott Teel #else 46466b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 46476b80b18fSScott Teel (u32)((first_block % stripesize) % 46486b80b18fSScott Teel r5or6_blocks_per_row); 46496b80b18fSScott Teel 46506b80b18fSScott Teel r5or6_last_row_offset = 46516b80b18fSScott Teel (u32)((last_block % stripesize) % 46526b80b18fSScott Teel r5or6_blocks_per_row); 46536b80b18fSScott Teel 46546b80b18fSScott Teel first_column = r5or6_first_column = 46552b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 46566b80b18fSScott Teel r5or6_last_column = 46572b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 46586b80b18fSScott Teel #endif 46596b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 46606b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 46616b80b18fSScott Teel 46626b80b18fSScott Teel /* Request is eligible */ 46636b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 46642b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 46656b80b18fSScott Teel 46666b80b18fSScott Teel map_index = (first_group * 46672b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 46686b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 46696b80b18fSScott Teel break; 46706b80b18fSScott Teel default: 46716b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 4672283b4a9bSStephen M. Cameron } 46736b80b18fSScott Teel 467407543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 467507543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 467607543e0cSStephen Cameron 467703383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 467803383736SDon Brace 4679283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 46802b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 46812b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 46822b08b3e9SDon Brace (first_row_offset - first_column * 46832b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 4684283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 4685283b4a9bSStephen M. Cameron 4686283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 4687283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 4688283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 4689283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 4690283b4a9bSStephen M. Cameron } 4691283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 4692283b4a9bSStephen M. Cameron 4693283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 4694283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 4695283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 4696283b4a9bSStephen M. Cameron cdb[1] = 0; 4697283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 4698283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 4699283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 4700283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 4701283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 4702283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 4703283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 4704283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 4705283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 4706283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 4707283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 4708283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 4709283b4a9bSStephen M. Cameron cdb[14] = 0; 4710283b4a9bSStephen M. Cameron cdb[15] = 0; 4711283b4a9bSStephen M. Cameron cdb_len = 16; 4712283b4a9bSStephen M. Cameron } else { 4713283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4714283b4a9bSStephen M. Cameron cdb[1] = 0; 4715283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 4716283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 4717283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 4718283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 4719283b4a9bSStephen M. Cameron cdb[6] = 0; 4720283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 4721283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 4722283b4a9bSStephen M. Cameron cdb[9] = 0; 4723283b4a9bSStephen M. Cameron cdb_len = 10; 4724283b4a9bSStephen M. Cameron } 4725283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 472603383736SDon Brace dev->scsi3addr, 472703383736SDon Brace dev->phys_disk[map_index]); 4728283b4a9bSStephen M. Cameron } 4729283b4a9bSStephen M. Cameron 473025163bd5SWebb Scales /* 473125163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 473225163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 473325163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 473425163bd5SWebb Scales */ 4735574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 4736574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 4737574f05d3SStephen Cameron unsigned char scsi3addr[]) 4738edd16368SStephen M. Cameron { 4739edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 4740edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 4741edd16368SStephen M. Cameron c->scsi_cmd = cmd; 4742edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4743edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 4744f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 4745edd16368SStephen M. Cameron 4746edd16368SStephen M. Cameron /* Fill in the request block... */ 4747edd16368SStephen M. Cameron 4748edd16368SStephen M. Cameron c->Request.Timeout = 0; 4749edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 4750edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 4751edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4752edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4753edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4754a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4755a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 4756edd16368SStephen M. Cameron break; 4757edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4758a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4759a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 4760edd16368SStephen M. Cameron break; 4761edd16368SStephen M. Cameron case DMA_NONE: 4762a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4763a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 4764edd16368SStephen M. Cameron break; 4765edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4766edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4767edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4768edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4769edd16368SStephen M. Cameron */ 4770edd16368SStephen M. Cameron 4771a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4772a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 4773edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4774edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4775edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4776edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4777edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4778edd16368SStephen M. Cameron * our purposes here. 4779edd16368SStephen M. Cameron */ 4780edd16368SStephen M. Cameron 4781edd16368SStephen M. Cameron break; 4782edd16368SStephen M. Cameron 4783edd16368SStephen M. Cameron default: 4784edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4785edd16368SStephen M. Cameron cmd->sc_data_direction); 4786edd16368SStephen M. Cameron BUG(); 4787edd16368SStephen M. Cameron break; 4788edd16368SStephen M. Cameron } 4789edd16368SStephen M. Cameron 479033a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 479173153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4792edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4793edd16368SStephen M. Cameron } 4794edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4795edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4796edd16368SStephen M. Cameron return 0; 4797edd16368SStephen M. Cameron } 4798edd16368SStephen M. Cameron 4799360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 4800360c73bdSStephen Cameron struct CommandList *c) 4801360c73bdSStephen Cameron { 4802360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4803360c73bdSStephen Cameron 4804360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 4805360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 4806360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 4807360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4808360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 4809360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4810360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 4811360c73bdSStephen Cameron + index * sizeof(*c->err_info); 4812360c73bdSStephen Cameron c->cmdindex = index; 4813360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4814360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 4815360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 4816360c73bdSStephen Cameron c->h = h; 4817a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 4818360c73bdSStephen Cameron } 4819360c73bdSStephen Cameron 4820360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 4821360c73bdSStephen Cameron { 4822360c73bdSStephen Cameron int i; 4823360c73bdSStephen Cameron 4824360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 4825360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 4826360c73bdSStephen Cameron 4827360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 4828360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 4829360c73bdSStephen Cameron } 4830360c73bdSStephen Cameron } 4831360c73bdSStephen Cameron 4832360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 4833360c73bdSStephen Cameron struct CommandList *c) 4834360c73bdSStephen Cameron { 4835360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4836360c73bdSStephen Cameron 483773153fe5SWebb Scales BUG_ON(c->cmdindex != index); 483873153fe5SWebb Scales 4839360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 4840360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4841360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4842360c73bdSStephen Cameron } 4843360c73bdSStephen Cameron 4844592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 4845592a0ad5SWebb Scales struct CommandList *c, struct scsi_cmnd *cmd, 4846592a0ad5SWebb Scales unsigned char *scsi3addr) 4847592a0ad5SWebb Scales { 4848592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4849592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 4850592a0ad5SWebb Scales 4851592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 4852592a0ad5SWebb Scales 4853592a0ad5SWebb Scales if (dev->offload_enabled) { 4854592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4855592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4856592a0ad5SWebb Scales c->scsi_cmd = cmd; 4857592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 4858592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4859592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4860a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 4861592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4862592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4863592a0ad5SWebb Scales c->scsi_cmd = cmd; 4864592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 4865592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4866592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4867592a0ad5SWebb Scales } 4868592a0ad5SWebb Scales return rc; 4869592a0ad5SWebb Scales } 4870592a0ad5SWebb Scales 4871080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 4872080ef1ccSDon Brace { 4873080ef1ccSDon Brace struct scsi_cmnd *cmd; 4874080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 48758a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 4876080ef1ccSDon Brace 4877080ef1ccSDon Brace cmd = c->scsi_cmd; 4878080ef1ccSDon Brace dev = cmd->device->hostdata; 4879080ef1ccSDon Brace if (!dev) { 4880080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 48818a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 4882080ef1ccSDon Brace } 4883d604f533SWebb Scales if (c->reset_pending) 4884d604f533SWebb Scales return hpsa_cmd_resolve_and_free(c->h, c); 4885a58e7e53SWebb Scales if (c->abort_pending) 4886a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(c->h, c, cmd); 4887592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 4888592a0ad5SWebb Scales struct ctlr_info *h = c->h; 4889592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 4890592a0ad5SWebb Scales int rc; 4891592a0ad5SWebb Scales 4892592a0ad5SWebb Scales if (c2->error_data.serv_response == 4893592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 4894592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr); 4895592a0ad5SWebb Scales if (rc == 0) 4896592a0ad5SWebb Scales return; 4897592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 4898592a0ad5SWebb Scales /* 4899592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 4900592a0ad5SWebb Scales * Try again via scsi mid layer, which will 4901592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 4902592a0ad5SWebb Scales */ 4903592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 49048a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 4905592a0ad5SWebb Scales } 4906592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 4907592a0ad5SWebb Scales } 4908592a0ad5SWebb Scales } 4909360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 4910080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 4911080ef1ccSDon Brace /* 4912080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 4913080ef1ccSDon Brace * again via scsi mid layer, which will then get 4914080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 4915592a0ad5SWebb Scales * 4916592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 4917592a0ad5SWebb Scales * if it encountered a dma mapping failure. 4918080ef1ccSDon Brace */ 4919080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 4920080ef1ccSDon Brace cmd->scsi_done(cmd); 4921080ef1ccSDon Brace } 4922080ef1ccSDon Brace } 4923080ef1ccSDon Brace 4924574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 4925574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 4926574f05d3SStephen Cameron { 4927574f05d3SStephen Cameron struct ctlr_info *h; 4928574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 4929574f05d3SStephen Cameron unsigned char scsi3addr[8]; 4930574f05d3SStephen Cameron struct CommandList *c; 4931574f05d3SStephen Cameron int rc = 0; 4932574f05d3SStephen Cameron 4933574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 4934574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 493573153fe5SWebb Scales 493673153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 493773153fe5SWebb Scales 4938574f05d3SStephen Cameron dev = cmd->device->hostdata; 4939574f05d3SStephen Cameron if (!dev) { 4940574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 4941574f05d3SStephen Cameron cmd->scsi_done(cmd); 4942574f05d3SStephen Cameron return 0; 4943574f05d3SStephen Cameron } 494473153fe5SWebb Scales 4945574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 4946574f05d3SStephen Cameron 4947574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 494825163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 4949574f05d3SStephen Cameron cmd->scsi_done(cmd); 4950574f05d3SStephen Cameron return 0; 4951574f05d3SStephen Cameron } 495273153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 4953574f05d3SStephen Cameron 4954407863cbSStephen Cameron /* 4955407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 4956574f05d3SStephen Cameron * Retries always go down the normal I/O path. 4957574f05d3SStephen Cameron */ 4958574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 4959574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 4960574f05d3SStephen Cameron h->acciopath_status)) { 4961592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr); 4962574f05d3SStephen Cameron if (rc == 0) 4963592a0ad5SWebb Scales return 0; 4964592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 496573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4966574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4967574f05d3SStephen Cameron } 4968574f05d3SStephen Cameron } 4969574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 4970574f05d3SStephen Cameron } 4971574f05d3SStephen Cameron 49728ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 49735f389360SStephen M. Cameron { 49745f389360SStephen M. Cameron unsigned long flags; 49755f389360SStephen M. Cameron 49765f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 49775f389360SStephen M. Cameron h->scan_finished = 1; 49785f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 49795f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 49805f389360SStephen M. Cameron } 49815f389360SStephen M. Cameron 4982a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4983a08a8471SStephen M. Cameron { 4984a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4985a08a8471SStephen M. Cameron unsigned long flags; 4986a08a8471SStephen M. Cameron 49878ebc9248SWebb Scales /* 49888ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 49898ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 49908ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 49918ebc9248SWebb Scales * piling up on a locked up controller. 49928ebc9248SWebb Scales */ 49938ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 49948ebc9248SWebb Scales return hpsa_scan_complete(h); 49955f389360SStephen M. Cameron 4996a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4997a08a8471SStephen M. Cameron while (1) { 4998a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4999a08a8471SStephen M. Cameron if (h->scan_finished) 5000a08a8471SStephen M. Cameron break; 5001a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5002a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 5003a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 5004a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 5005a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 5006a08a8471SStephen M. Cameron * happen if we're in here. 5007a08a8471SStephen M. Cameron */ 5008a08a8471SStephen M. Cameron } 5009a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 5010a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5011a08a8471SStephen M. Cameron 50128ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 50138ebc9248SWebb Scales return hpsa_scan_complete(h); 50145f389360SStephen M. Cameron 50158aa60681SDon Brace hpsa_update_scsi_devices(h); 5016a08a8471SStephen M. Cameron 50178ebc9248SWebb Scales hpsa_scan_complete(h); 5018a08a8471SStephen M. Cameron } 5019a08a8471SStephen M. Cameron 50207c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 50217c0a0229SDon Brace { 502203383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 502303383736SDon Brace 502403383736SDon Brace if (!logical_drive) 502503383736SDon Brace return -ENODEV; 50267c0a0229SDon Brace 50277c0a0229SDon Brace if (qdepth < 1) 50287c0a0229SDon Brace qdepth = 1; 502903383736SDon Brace else if (qdepth > logical_drive->queue_depth) 503003383736SDon Brace qdepth = logical_drive->queue_depth; 503103383736SDon Brace 503203383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 50337c0a0229SDon Brace } 50347c0a0229SDon Brace 5035a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 5036a08a8471SStephen M. Cameron unsigned long elapsed_time) 5037a08a8471SStephen M. Cameron { 5038a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5039a08a8471SStephen M. Cameron unsigned long flags; 5040a08a8471SStephen M. Cameron int finished; 5041a08a8471SStephen M. Cameron 5042a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5043a08a8471SStephen M. Cameron finished = h->scan_finished; 5044a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5045a08a8471SStephen M. Cameron return finished; 5046a08a8471SStephen M. Cameron } 5047a08a8471SStephen M. Cameron 50482946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 5049edd16368SStephen M. Cameron { 5050b705690dSStephen M. Cameron struct Scsi_Host *sh; 5051b705690dSStephen M. Cameron int error; 5052edd16368SStephen M. Cameron 5053b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 50542946e82bSRobert Elliott if (sh == NULL) { 50552946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 50562946e82bSRobert Elliott return -ENOMEM; 50572946e82bSRobert Elliott } 5058b705690dSStephen M. Cameron 5059b705690dSStephen M. Cameron sh->io_port = 0; 5060b705690dSStephen M. Cameron sh->n_io_port = 0; 5061b705690dSStephen M. Cameron sh->this_id = -1; 5062b705690dSStephen M. Cameron sh->max_channel = 3; 5063b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 5064b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 5065b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 506641ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 5067d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 5068b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 5069b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 5070b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 5071b705690dSStephen M. Cameron sh->unique_id = sh->irq; 507273153fe5SWebb Scales error = scsi_init_shared_tag_map(sh, sh->can_queue); 507373153fe5SWebb Scales if (error) { 507473153fe5SWebb Scales dev_err(&h->pdev->dev, 507573153fe5SWebb Scales "%s: scsi_init_shared_tag_map failed for controller %d\n", 507673153fe5SWebb Scales __func__, h->ctlr); 5077b705690dSStephen M. Cameron scsi_host_put(sh); 5078b705690dSStephen M. Cameron return error; 50792946e82bSRobert Elliott } 50802946e82bSRobert Elliott h->scsi_host = sh; 50812946e82bSRobert Elliott return 0; 50822946e82bSRobert Elliott } 50832946e82bSRobert Elliott 50842946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 50852946e82bSRobert Elliott { 50862946e82bSRobert Elliott int rv; 50872946e82bSRobert Elliott 50882946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 50892946e82bSRobert Elliott if (rv) { 50902946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 50912946e82bSRobert Elliott return rv; 50922946e82bSRobert Elliott } 50932946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 50942946e82bSRobert Elliott return 0; 5095edd16368SStephen M. Cameron } 5096edd16368SStephen M. Cameron 5097b69324ffSWebb Scales /* 509873153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 509973153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 510073153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 510173153fe5SWebb Scales * low-numbered entries for our own uses.) 510273153fe5SWebb Scales */ 510373153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 510473153fe5SWebb Scales { 510573153fe5SWebb Scales int idx = scmd->request->tag; 510673153fe5SWebb Scales 510773153fe5SWebb Scales if (idx < 0) 510873153fe5SWebb Scales return idx; 510973153fe5SWebb Scales 511073153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 511173153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 511273153fe5SWebb Scales } 511373153fe5SWebb Scales 511473153fe5SWebb Scales /* 5115b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 5116b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 5117b69324ffSWebb Scales */ 5118b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 5119b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 5120b69324ffSWebb Scales int reply_queue) 5121edd16368SStephen M. Cameron { 51228919358eSTomas Henzl int rc; 5123edd16368SStephen M. Cameron 5124a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 5125a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 5126a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 5127b69324ffSWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 512825163bd5SWebb Scales if (rc) 5129b69324ffSWebb Scales return rc; 5130edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5131edd16368SStephen M. Cameron 5132b69324ffSWebb Scales /* Check if the unit is already ready. */ 5133edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5134b69324ffSWebb Scales return 0; 5135edd16368SStephen M. Cameron 5136b69324ffSWebb Scales /* 5137b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5138b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5139b69324ffSWebb Scales * looking for (but, success is good too). 5140b69324ffSWebb Scales */ 5141edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5142edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5143edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5144edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5145b69324ffSWebb Scales return 0; 5146b69324ffSWebb Scales 5147b69324ffSWebb Scales return 1; 5148b69324ffSWebb Scales } 5149b69324ffSWebb Scales 5150b69324ffSWebb Scales /* 5151b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5152b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5153b69324ffSWebb Scales */ 5154b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5155b69324ffSWebb Scales struct CommandList *c, 5156b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5157b69324ffSWebb Scales { 5158b69324ffSWebb Scales int rc; 5159b69324ffSWebb Scales int count = 0; 5160b69324ffSWebb Scales int waittime = 1; /* seconds */ 5161b69324ffSWebb Scales 5162b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5163b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5164b69324ffSWebb Scales 5165b69324ffSWebb Scales /* 5166b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5167b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5168b69324ffSWebb Scales */ 5169b69324ffSWebb Scales msleep(1000 * waittime); 5170b69324ffSWebb Scales 5171b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5172b69324ffSWebb Scales if (!rc) 5173edd16368SStephen M. Cameron break; 5174b69324ffSWebb Scales 5175b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5176b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5177b69324ffSWebb Scales waittime *= 2; 5178b69324ffSWebb Scales 5179b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5180b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5181b69324ffSWebb Scales waittime); 5182b69324ffSWebb Scales } 5183b69324ffSWebb Scales 5184b69324ffSWebb Scales return rc; 5185b69324ffSWebb Scales } 5186b69324ffSWebb Scales 5187b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5188b69324ffSWebb Scales unsigned char lunaddr[], 5189b69324ffSWebb Scales int reply_queue) 5190b69324ffSWebb Scales { 5191b69324ffSWebb Scales int first_queue; 5192b69324ffSWebb Scales int last_queue; 5193b69324ffSWebb Scales int rq; 5194b69324ffSWebb Scales int rc = 0; 5195b69324ffSWebb Scales struct CommandList *c; 5196b69324ffSWebb Scales 5197b69324ffSWebb Scales c = cmd_alloc(h); 5198b69324ffSWebb Scales 5199b69324ffSWebb Scales /* 5200b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5201b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5202b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5203b69324ffSWebb Scales */ 5204b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5205b69324ffSWebb Scales first_queue = 0; 5206b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5207b69324ffSWebb Scales } else { 5208b69324ffSWebb Scales first_queue = reply_queue; 5209b69324ffSWebb Scales last_queue = reply_queue; 5210b69324ffSWebb Scales } 5211b69324ffSWebb Scales 5212b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5213b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5214b69324ffSWebb Scales if (rc) 5215b69324ffSWebb Scales break; 5216edd16368SStephen M. Cameron } 5217edd16368SStephen M. Cameron 5218edd16368SStephen M. Cameron if (rc) 5219edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5220edd16368SStephen M. Cameron else 5221edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5222edd16368SStephen M. Cameron 522345fcb86eSStephen Cameron cmd_free(h, c); 5224edd16368SStephen M. Cameron return rc; 5225edd16368SStephen M. Cameron } 5226edd16368SStephen M. Cameron 5227edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5228edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5229edd16368SStephen M. Cameron */ 5230edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5231edd16368SStephen M. Cameron { 5232edd16368SStephen M. Cameron int rc; 5233edd16368SStephen M. Cameron struct ctlr_info *h; 5234edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 52350b9b7b6eSScott Teel u8 reset_type; 52362dc127bbSDan Carpenter char msg[48]; 5237edd16368SStephen M. Cameron 5238edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5239edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5240edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5241edd16368SStephen M. Cameron return FAILED; 5242e345893bSDon Brace 5243e345893bSDon Brace if (lockup_detected(h)) 5244e345893bSDon Brace return FAILED; 5245e345893bSDon Brace 5246edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5247edd16368SStephen M. Cameron if (!dev) { 5248d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5249edd16368SStephen M. Cameron return FAILED; 5250edd16368SStephen M. Cameron } 525125163bd5SWebb Scales 525225163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 525325163bd5SWebb Scales if (lockup_detected(h)) { 52542dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 52552dc127bbSDan Carpenter "cmd %d RESET FAILED, lockup detected", 525673153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 525773153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 525825163bd5SWebb Scales return FAILED; 525925163bd5SWebb Scales } 526025163bd5SWebb Scales 526125163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 526225163bd5SWebb Scales if (detect_controller_lockup(h)) { 52632dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 52642dc127bbSDan Carpenter "cmd %d RESET FAILED, new lockup detected", 526573153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 526673153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 526725163bd5SWebb Scales return FAILED; 526825163bd5SWebb Scales } 526925163bd5SWebb Scales 5270d604f533SWebb Scales /* Do not attempt on controller */ 5271d604f533SWebb Scales if (is_hba_lunid(dev->scsi3addr)) 5272d604f533SWebb Scales return SUCCESS; 5273d604f533SWebb Scales 52740b9b7b6eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr)) 52750b9b7b6eSScott Teel reset_type = HPSA_DEVICE_RESET_MSG; 52760b9b7b6eSScott Teel else 52770b9b7b6eSScott Teel reset_type = HPSA_PHYS_TARGET_RESET; 52780b9b7b6eSScott Teel 52790b9b7b6eSScott Teel sprintf(msg, "resetting %s", 52800b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical "); 52810b9b7b6eSScott Teel hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 528225163bd5SWebb Scales 5283da03ded0SDon Brace h->reset_in_progress = 1; 5284da03ded0SDon Brace 5285edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 52860b9b7b6eSScott Teel rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type, 528725163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 52880b9b7b6eSScott Teel sprintf(msg, "reset %s %s", 52890b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ", 52902dc127bbSDan Carpenter rc == 0 ? "completed successfully" : "failed"); 5291d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5292da03ded0SDon Brace h->reset_in_progress = 0; 5293d604f533SWebb Scales return rc == 0 ? SUCCESS : FAILED; 5294edd16368SStephen M. Cameron } 5295edd16368SStephen M. Cameron 52966cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 52976cba3f19SStephen M. Cameron { 52986cba3f19SStephen M. Cameron u8 original_tag[8]; 52996cba3f19SStephen M. Cameron 53006cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 53016cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 53026cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 53036cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 53046cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 53056cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 53066cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 53076cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 53086cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 53096cba3f19SStephen M. Cameron } 53106cba3f19SStephen M. Cameron 531117eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 53122b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 531317eb87d2SScott Teel { 53142b08b3e9SDon Brace u64 tag; 531517eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 531617eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 531717eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 53182b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 53192b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 53202b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 532154b6e9e9SScott Teel return; 532254b6e9e9SScott Teel } 532354b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 532454b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 532554b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 5326dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 5327dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 5328dd0e19f3SScott Teel *taglower = cm2->Tag; 532954b6e9e9SScott Teel return; 533054b6e9e9SScott Teel } 53312b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 53322b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 53332b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 533417eb87d2SScott Teel } 533554b6e9e9SScott Teel 533675167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 53379b5c48c2SStephen Cameron struct CommandList *abort, int reply_queue) 533875167d2cSStephen M. Cameron { 533975167d2cSStephen M. Cameron int rc = IO_OK; 534075167d2cSStephen M. Cameron struct CommandList *c; 534175167d2cSStephen M. Cameron struct ErrorInfo *ei; 53422b08b3e9SDon Brace __le32 tagupper, taglower; 534375167d2cSStephen M. Cameron 534445fcb86eSStephen Cameron c = cmd_alloc(h); 534575167d2cSStephen M. Cameron 5346a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 53479b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag, 5348a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 53499b5c48c2SStephen Cameron if (h->needs_abort_tags_swizzled) 53506cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 535125163bd5SWebb Scales (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 535217eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 535325163bd5SWebb Scales dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n", 535417eb87d2SScott Teel __func__, tagupper, taglower); 535575167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 535675167d2cSStephen M. Cameron 535775167d2cSStephen M. Cameron ei = c->err_info; 535875167d2cSStephen M. Cameron switch (ei->CommandStatus) { 535975167d2cSStephen M. Cameron case CMD_SUCCESS: 536075167d2cSStephen M. Cameron break; 53619437ac43SStephen Cameron case CMD_TMF_STATUS: 53629437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 53639437ac43SStephen Cameron break; 536475167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 536575167d2cSStephen M. Cameron rc = -1; 536675167d2cSStephen M. Cameron break; 536775167d2cSStephen M. Cameron default: 536875167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 536917eb87d2SScott Teel __func__, tagupper, taglower); 5370d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 537175167d2cSStephen M. Cameron rc = -1; 537275167d2cSStephen M. Cameron break; 537375167d2cSStephen M. Cameron } 537445fcb86eSStephen Cameron cmd_free(h, c); 5375dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 5376dd0e19f3SScott Teel __func__, tagupper, taglower); 537775167d2cSStephen M. Cameron return rc; 537875167d2cSStephen M. Cameron } 537975167d2cSStephen M. Cameron 53808be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h, 53818be986ccSStephen Cameron struct CommandList *command_to_abort, int reply_queue) 53828be986ccSStephen Cameron { 53838be986ccSStephen Cameron struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 53848be986ccSStephen Cameron struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 53858be986ccSStephen Cameron struct io_accel2_cmd *c2a = 53868be986ccSStephen Cameron &h->ioaccel2_cmd_pool[command_to_abort->cmdindex]; 5387a58e7e53SWebb Scales struct scsi_cmnd *scmd = command_to_abort->scsi_cmd; 53888be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev = scmd->device->hostdata; 53898be986ccSStephen Cameron 53908be986ccSStephen Cameron /* 53918be986ccSStephen Cameron * We're overlaying struct hpsa_tmf_struct on top of something which 53928be986ccSStephen Cameron * was allocated as a struct io_accel2_cmd, so we better be sure it 53938be986ccSStephen Cameron * actually fits, and doesn't overrun the error info space. 53948be986ccSStephen Cameron */ 53958be986ccSStephen Cameron BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) > 53968be986ccSStephen Cameron sizeof(struct io_accel2_cmd)); 53978be986ccSStephen Cameron BUG_ON(offsetof(struct io_accel2_cmd, error_data) < 53988be986ccSStephen Cameron offsetof(struct hpsa_tmf_struct, error_len) + 53998be986ccSStephen Cameron sizeof(ac->error_len)); 54008be986ccSStephen Cameron 54018be986ccSStephen Cameron c->cmd_type = IOACCEL2_TMF; 5402a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 5403a58e7e53SWebb Scales 54048be986ccSStephen Cameron /* Adjust the DMA address to point to the accelerated command buffer */ 54058be986ccSStephen Cameron c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 54068be986ccSStephen Cameron (c->cmdindex * sizeof(struct io_accel2_cmd)); 54078be986ccSStephen Cameron BUG_ON(c->busaddr & 0x0000007F); 54088be986ccSStephen Cameron 54098be986ccSStephen Cameron memset(ac, 0, sizeof(*c2)); /* yes this is correct */ 54108be986ccSStephen Cameron ac->iu_type = IOACCEL2_IU_TMF_TYPE; 54118be986ccSStephen Cameron ac->reply_queue = reply_queue; 54128be986ccSStephen Cameron ac->tmf = IOACCEL2_TMF_ABORT; 54138be986ccSStephen Cameron ac->it_nexus = cpu_to_le32(dev->ioaccel_handle); 54148be986ccSStephen Cameron memset(ac->lun_id, 0, sizeof(ac->lun_id)); 54158be986ccSStephen Cameron ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT); 54168be986ccSStephen Cameron ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag)); 54178be986ccSStephen Cameron ac->error_ptr = cpu_to_le64(c->busaddr + 54188be986ccSStephen Cameron offsetof(struct io_accel2_cmd, error_data)); 54198be986ccSStephen Cameron ac->error_len = cpu_to_le32(sizeof(c2->error_data)); 54208be986ccSStephen Cameron } 54218be986ccSStephen Cameron 542254b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 542354b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 542454b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 542554b6e9e9SScott Teel * Return 0 on success (IO_OK) 542654b6e9e9SScott Teel * -1 on failure 542754b6e9e9SScott Teel */ 542854b6e9e9SScott Teel 542954b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 543025163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 543154b6e9e9SScott Teel { 543254b6e9e9SScott Teel int rc = IO_OK; 543354b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 543454b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 543554b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 543654b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 543754b6e9e9SScott Teel 543854b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 54397fa3030cSStephen Cameron scmd = abort->scsi_cmd; 544054b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 544154b6e9e9SScott Teel if (dev == NULL) { 544254b6e9e9SScott Teel dev_warn(&h->pdev->dev, 544354b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 544454b6e9e9SScott Teel return -1; /* not abortable */ 544554b6e9e9SScott Teel } 544654b6e9e9SScott Teel 54472ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 54482ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 54490d96ef5fSWebb Scales "scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 54502ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 54510d96ef5fSWebb Scales "Reset as abort", 54522ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 54532ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 54542ba8bfc8SStephen M. Cameron 545554b6e9e9SScott Teel if (!dev->offload_enabled) { 545654b6e9e9SScott Teel dev_warn(&h->pdev->dev, 545754b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 545854b6e9e9SScott Teel return -1; /* not abortable */ 545954b6e9e9SScott Teel } 546054b6e9e9SScott Teel 546154b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 546254b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 546354b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 546454b6e9e9SScott Teel return -1; /* not abortable */ 546554b6e9e9SScott Teel } 546654b6e9e9SScott Teel 546754b6e9e9SScott Teel /* send the reset */ 54682ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 54692ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 54702ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 54712ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 54722ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 5473d604f533SWebb Scales rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue); 547454b6e9e9SScott Teel if (rc != 0) { 547554b6e9e9SScott Teel dev_warn(&h->pdev->dev, 547654b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 547754b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 547854b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 547954b6e9e9SScott Teel return rc; /* failed to reset */ 548054b6e9e9SScott Teel } 548154b6e9e9SScott Teel 548254b6e9e9SScott Teel /* wait for device to recover */ 5483b69324ffSWebb Scales if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) { 548454b6e9e9SScott Teel dev_warn(&h->pdev->dev, 548554b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 548654b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 548754b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 548854b6e9e9SScott Teel return -1; /* failed to recover */ 548954b6e9e9SScott Teel } 549054b6e9e9SScott Teel 549154b6e9e9SScott Teel /* device recovered */ 549254b6e9e9SScott Teel dev_info(&h->pdev->dev, 549354b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 549454b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 549554b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 549654b6e9e9SScott Teel 549754b6e9e9SScott Teel return rc; /* success */ 549854b6e9e9SScott Teel } 549954b6e9e9SScott Teel 55008be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h, 55018be986ccSStephen Cameron struct CommandList *abort, int reply_queue) 55028be986ccSStephen Cameron { 55038be986ccSStephen Cameron int rc = IO_OK; 55048be986ccSStephen Cameron struct CommandList *c; 55058be986ccSStephen Cameron __le32 taglower, tagupper; 55068be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev; 55078be986ccSStephen Cameron struct io_accel2_cmd *c2; 55088be986ccSStephen Cameron 55098be986ccSStephen Cameron dev = abort->scsi_cmd->device->hostdata; 55108be986ccSStephen Cameron if (!dev->offload_enabled && !dev->hba_ioaccel_enabled) 55118be986ccSStephen Cameron return -1; 55128be986ccSStephen Cameron 55138be986ccSStephen Cameron c = cmd_alloc(h); 55148be986ccSStephen Cameron setup_ioaccel2_abort_cmd(c, h, abort, reply_queue); 55158be986ccSStephen Cameron c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 55168be986ccSStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 55178be986ccSStephen Cameron hpsa_get_tag(h, abort, &taglower, &tagupper); 55188be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 55198be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n", 55208be986ccSStephen Cameron __func__, tagupper, taglower); 55218be986ccSStephen Cameron /* no unmap needed here because no data xfer. */ 55228be986ccSStephen Cameron 55238be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 55248be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n", 55258be986ccSStephen Cameron __func__, tagupper, taglower, c2->error_data.serv_response); 55268be986ccSStephen Cameron switch (c2->error_data.serv_response) { 55278be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 55288be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 55298be986ccSStephen Cameron rc = 0; 55308be986ccSStephen Cameron break; 55318be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 55328be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_FAILURE: 55338be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 55348be986ccSStephen Cameron rc = -1; 55358be986ccSStephen Cameron break; 55368be986ccSStephen Cameron default: 55378be986ccSStephen Cameron dev_warn(&h->pdev->dev, 55388be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n", 55398be986ccSStephen Cameron __func__, tagupper, taglower, 55408be986ccSStephen Cameron c2->error_data.serv_response); 55418be986ccSStephen Cameron rc = -1; 55428be986ccSStephen Cameron } 55438be986ccSStephen Cameron cmd_free(h, c); 55448be986ccSStephen Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__, 55458be986ccSStephen Cameron tagupper, taglower); 55468be986ccSStephen Cameron return rc; 55478be986ccSStephen Cameron } 55488be986ccSStephen Cameron 55496cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 555025163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 55516cba3f19SStephen M. Cameron { 55528be986ccSStephen Cameron /* 55538be986ccSStephen Cameron * ioccelerator mode 2 commands should be aborted via the 555454b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 55558be986ccSStephen Cameron * but not all underlying firmware can handle abort TMF. 55568be986ccSStephen Cameron * Change abort to physical device reset when abort TMF is unsupported. 555754b6e9e9SScott Teel */ 55588be986ccSStephen Cameron if (abort->cmd_type == CMD_IOACCEL2) { 55598be986ccSStephen Cameron if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags) 55608be986ccSStephen Cameron return hpsa_send_abort_ioaccel2(h, abort, 55618be986ccSStephen Cameron reply_queue); 55628be986ccSStephen Cameron else 556325163bd5SWebb Scales return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, 556425163bd5SWebb Scales abort, reply_queue); 55658be986ccSStephen Cameron } 55669b5c48c2SStephen Cameron return hpsa_send_abort(h, scsi3addr, abort, reply_queue); 556725163bd5SWebb Scales } 556825163bd5SWebb Scales 556925163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */ 557025163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h, 557125163bd5SWebb Scales struct CommandList *c) 557225163bd5SWebb Scales { 557325163bd5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) 557425163bd5SWebb Scales return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue; 557525163bd5SWebb Scales return c->Header.ReplyQueue; 55766cba3f19SStephen M. Cameron } 55776cba3f19SStephen M. Cameron 55789b5c48c2SStephen Cameron /* 55799b5c48c2SStephen Cameron * Limit concurrency of abort commands to prevent 55809b5c48c2SStephen Cameron * over-subscription of commands 55819b5c48c2SStephen Cameron */ 55829b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h) 55839b5c48c2SStephen Cameron { 55849b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000 55859b5c48c2SStephen Cameron return !wait_event_timeout(h->abort_cmd_wait_queue, 55869b5c48c2SStephen Cameron atomic_dec_if_positive(&h->abort_cmds_available) >= 0, 55879b5c48c2SStephen Cameron msecs_to_jiffies(ABORT_CMD_WAIT_MSECS)); 55889b5c48c2SStephen Cameron } 55899b5c48c2SStephen Cameron 559075167d2cSStephen M. Cameron /* Send an abort for the specified command. 559175167d2cSStephen M. Cameron * If the device and controller support it, 559275167d2cSStephen M. Cameron * send a task abort request. 559375167d2cSStephen M. Cameron */ 559475167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 559575167d2cSStephen M. Cameron { 559675167d2cSStephen M. Cameron 5597a58e7e53SWebb Scales int rc; 559875167d2cSStephen M. Cameron struct ctlr_info *h; 559975167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 560075167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 560175167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 560275167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 560375167d2cSStephen M. Cameron int ml = 0; 56042b08b3e9SDon Brace __le32 tagupper, taglower; 560525163bd5SWebb Scales int refcount, reply_queue; 560625163bd5SWebb Scales 560725163bd5SWebb Scales if (sc == NULL) 560825163bd5SWebb Scales return FAILED; 560975167d2cSStephen M. Cameron 56109b5c48c2SStephen Cameron if (sc->device == NULL) 56119b5c48c2SStephen Cameron return FAILED; 56129b5c48c2SStephen Cameron 561375167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 561475167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 56159b5c48c2SStephen Cameron if (h == NULL) 561675167d2cSStephen M. Cameron return FAILED; 561775167d2cSStephen M. Cameron 561825163bd5SWebb Scales /* Find the device of the command to be aborted */ 561925163bd5SWebb Scales dev = sc->device->hostdata; 562025163bd5SWebb Scales if (!dev) { 562125163bd5SWebb Scales dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 562225163bd5SWebb Scales msg); 5623e345893bSDon Brace return FAILED; 562425163bd5SWebb Scales } 562525163bd5SWebb Scales 562625163bd5SWebb Scales /* If controller locked up, we can guarantee command won't complete */ 562725163bd5SWebb Scales if (lockup_detected(h)) { 562825163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 562925163bd5SWebb Scales "ABORT FAILED, lockup detected"); 563025163bd5SWebb Scales return FAILED; 563125163bd5SWebb Scales } 563225163bd5SWebb Scales 563325163bd5SWebb Scales /* This is a good time to check if controller lockup has occurred */ 563425163bd5SWebb Scales if (detect_controller_lockup(h)) { 563525163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 563625163bd5SWebb Scales "ABORT FAILED, new lockup detected"); 563725163bd5SWebb Scales return FAILED; 563825163bd5SWebb Scales } 5639e345893bSDon Brace 564075167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 564175167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 564275167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 564375167d2cSStephen M. Cameron return FAILED; 564475167d2cSStephen M. Cameron 564575167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 56464b761557SRobert Elliott ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p", 564775167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 56480d96ef5fSWebb Scales sc->device->id, sc->device->lun, 56494b761557SRobert Elliott "Aborting command", sc); 565075167d2cSStephen M. Cameron 565175167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 565275167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 565375167d2cSStephen M. Cameron if (abort == NULL) { 5654281a7fd0SWebb Scales /* This can happen if the command already completed. */ 5655281a7fd0SWebb Scales return SUCCESS; 5656281a7fd0SWebb Scales } 5657281a7fd0SWebb Scales refcount = atomic_inc_return(&abort->refcount); 5658281a7fd0SWebb Scales if (refcount == 1) { /* Command is done already. */ 5659281a7fd0SWebb Scales cmd_free(h, abort); 5660281a7fd0SWebb Scales return SUCCESS; 566175167d2cSStephen M. Cameron } 56629b5c48c2SStephen Cameron 56639b5c48c2SStephen Cameron /* Don't bother trying the abort if we know it won't work. */ 56649b5c48c2SStephen Cameron if (abort->cmd_type != CMD_IOACCEL2 && 56659b5c48c2SStephen Cameron abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) { 56669b5c48c2SStephen Cameron cmd_free(h, abort); 56679b5c48c2SStephen Cameron return FAILED; 56689b5c48c2SStephen Cameron } 56699b5c48c2SStephen Cameron 5670a58e7e53SWebb Scales /* 5671a58e7e53SWebb Scales * Check that we're aborting the right command. 5672a58e7e53SWebb Scales * It's possible the CommandList already completed and got re-used. 5673a58e7e53SWebb Scales */ 5674a58e7e53SWebb Scales if (abort->scsi_cmd != sc) { 5675a58e7e53SWebb Scales cmd_free(h, abort); 5676a58e7e53SWebb Scales return SUCCESS; 5677a58e7e53SWebb Scales } 5678a58e7e53SWebb Scales 5679a58e7e53SWebb Scales abort->abort_pending = true; 568017eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 568125163bd5SWebb Scales reply_queue = hpsa_extract_reply_queue(h, abort); 568217eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 56837fa3030cSStephen Cameron as = abort->scsi_cmd; 568475167d2cSStephen M. Cameron if (as != NULL) 56854b761557SRobert Elliott ml += sprintf(msg+ml, 56864b761557SRobert Elliott "CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ", 56874b761557SRobert Elliott as->cmd_len, as->cmnd[0], as->cmnd[1], 56884b761557SRobert Elliott as->serial_number); 56894b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg); 56900d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command"); 56914b761557SRobert Elliott 569275167d2cSStephen M. Cameron /* 569375167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 569475167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 569575167d2cSStephen M. Cameron * distinguish which. Send the abort down. 569675167d2cSStephen M. Cameron */ 56979b5c48c2SStephen Cameron if (wait_for_available_abort_cmd(h)) { 56989b5c48c2SStephen Cameron dev_warn(&h->pdev->dev, 56994b761557SRobert Elliott "%s FAILED, timeout waiting for an abort command to become available.\n", 57004b761557SRobert Elliott msg); 57019b5c48c2SStephen Cameron cmd_free(h, abort); 57029b5c48c2SStephen Cameron return FAILED; 57039b5c48c2SStephen Cameron } 570425163bd5SWebb Scales rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue); 57059b5c48c2SStephen Cameron atomic_inc(&h->abort_cmds_available); 57069b5c48c2SStephen Cameron wake_up_all(&h->abort_cmd_wait_queue); 570775167d2cSStephen M. Cameron if (rc != 0) { 57084b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg); 57090d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 57100d96ef5fSWebb Scales "FAILED to abort command"); 5711281a7fd0SWebb Scales cmd_free(h, abort); 571275167d2cSStephen M. Cameron return FAILED; 571375167d2cSStephen M. Cameron } 57144b761557SRobert Elliott dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg); 5715d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 5716a58e7e53SWebb Scales abort->scsi_cmd != sc || lockup_detected(h)); 5717281a7fd0SWebb Scales cmd_free(h, abort); 5718a58e7e53SWebb Scales return !lockup_detected(h) ? SUCCESS : FAILED; 571975167d2cSStephen M. Cameron } 572075167d2cSStephen M. Cameron 5721edd16368SStephen M. Cameron /* 572273153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 572373153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 572473153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 572573153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 572673153fe5SWebb Scales */ 572773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 572873153fe5SWebb Scales struct scsi_cmnd *scmd) 572973153fe5SWebb Scales { 573073153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 573173153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 573273153fe5SWebb Scales 573373153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 573473153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 573573153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 573673153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 573773153fe5SWebb Scales * bounds, it's probably not our bug. 573873153fe5SWebb Scales */ 573973153fe5SWebb Scales BUG(); 574073153fe5SWebb Scales } 574173153fe5SWebb Scales 574273153fe5SWebb Scales atomic_inc(&c->refcount); 574373153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 574473153fe5SWebb Scales /* 574573153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 574673153fe5SWebb Scales * value. Thus, there should never be a collision here between 574773153fe5SWebb Scales * two requests...because if the selected command isn't idle 574873153fe5SWebb Scales * then someone is going to be very disappointed. 574973153fe5SWebb Scales */ 575073153fe5SWebb Scales dev_err(&h->pdev->dev, 575173153fe5SWebb Scales "tag collision (tag=%d) in cmd_tagged_alloc().\n", 575273153fe5SWebb Scales idx); 575373153fe5SWebb Scales if (c->scsi_cmd != NULL) 575473153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 575573153fe5SWebb Scales scsi_print_command(scmd); 575673153fe5SWebb Scales } 575773153fe5SWebb Scales 575873153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 575973153fe5SWebb Scales return c; 576073153fe5SWebb Scales } 576173153fe5SWebb Scales 576273153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 576373153fe5SWebb Scales { 576473153fe5SWebb Scales /* 576573153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 576673153fe5SWebb Scales * else to free it, because it is accessed by index. (There's no point 576773153fe5SWebb Scales * in checking the result of the decrement, since we cannot guarantee 576873153fe5SWebb Scales * that there isn't a concurrent abort which is also accessing it.) 576973153fe5SWebb Scales */ 577073153fe5SWebb Scales (void)atomic_dec(&c->refcount); 577173153fe5SWebb Scales } 577273153fe5SWebb Scales 577373153fe5SWebb Scales /* 5774edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 5775edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 5776edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 5777edd16368SStephen M. Cameron * cmd_free() is the complement. 5778bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 5779bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 5780edd16368SStephen M. Cameron */ 5781281a7fd0SWebb Scales 5782edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 5783edd16368SStephen M. Cameron { 5784edd16368SStephen M. Cameron struct CommandList *c; 5785360c73bdSStephen Cameron int refcount, i; 578673153fe5SWebb Scales int offset = 0; 5787edd16368SStephen M. Cameron 578833811026SRobert Elliott /* 578933811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 57904c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 57914c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 57924c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 57934c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 57944c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 57954c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 57964c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 57974c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 579873153fe5SWebb Scales * 579973153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 580073153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 580173153fe5SWebb Scales * all works, since we have at least one command structure available; 580273153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 580373153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 580473153fe5SWebb Scales * layer will use the higher indexes. 58054c413128SStephen M. Cameron */ 58064c413128SStephen M. Cameron 5807281a7fd0SWebb Scales for (;;) { 580873153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 580973153fe5SWebb Scales HPSA_NRESERVED_CMDS, 581073153fe5SWebb Scales offset); 581173153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 5812281a7fd0SWebb Scales offset = 0; 5813281a7fd0SWebb Scales continue; 5814281a7fd0SWebb Scales } 5815edd16368SStephen M. Cameron c = h->cmd_pool + i; 5816281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 5817281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 5818281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 581973153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 5820281a7fd0SWebb Scales continue; 5821281a7fd0SWebb Scales } 5822281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 5823281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 5824281a7fd0SWebb Scales break; /* it's ours now. */ 5825281a7fd0SWebb Scales } 5826360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 5827edd16368SStephen M. Cameron return c; 5828edd16368SStephen M. Cameron } 5829edd16368SStephen M. Cameron 583073153fe5SWebb Scales /* 583173153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 583273153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 583373153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 583473153fe5SWebb Scales * the clear-bit is harmless. 583573153fe5SWebb Scales */ 5836edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 5837edd16368SStephen M. Cameron { 5838281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 5839edd16368SStephen M. Cameron int i; 5840edd16368SStephen M. Cameron 5841edd16368SStephen M. Cameron i = c - h->cmd_pool; 5842edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 5843edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 5844edd16368SStephen M. Cameron } 5845281a7fd0SWebb Scales } 5846edd16368SStephen M. Cameron 5847edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 5848edd16368SStephen M. Cameron 584942a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 585042a91641SDon Brace void __user *arg) 5851edd16368SStephen M. Cameron { 5852edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 5853edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 5854edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 5855edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 5856edd16368SStephen M. Cameron int err; 5857edd16368SStephen M. Cameron u32 cp; 5858edd16368SStephen M. Cameron 5859938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5860edd16368SStephen M. Cameron err = 0; 5861edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5862edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5863edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5864edd16368SStephen M. Cameron sizeof(arg64.Request)); 5865edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5866edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5867edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5868edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5869edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5870edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5871edd16368SStephen M. Cameron 5872edd16368SStephen M. Cameron if (err) 5873edd16368SStephen M. Cameron return -EFAULT; 5874edd16368SStephen M. Cameron 587542a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 5876edd16368SStephen M. Cameron if (err) 5877edd16368SStephen M. Cameron return err; 5878edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5879edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5880edd16368SStephen M. Cameron if (err) 5881edd16368SStephen M. Cameron return -EFAULT; 5882edd16368SStephen M. Cameron return err; 5883edd16368SStephen M. Cameron } 5884edd16368SStephen M. Cameron 5885edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 588642a91641SDon Brace int cmd, void __user *arg) 5887edd16368SStephen M. Cameron { 5888edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 5889edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 5890edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 5891edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 5892edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 5893edd16368SStephen M. Cameron int err; 5894edd16368SStephen M. Cameron u32 cp; 5895edd16368SStephen M. Cameron 5896938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5897edd16368SStephen M. Cameron err = 0; 5898edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5899edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5900edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5901edd16368SStephen M. Cameron sizeof(arg64.Request)); 5902edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5903edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5904edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5905edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 5906edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5907edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5908edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5909edd16368SStephen M. Cameron 5910edd16368SStephen M. Cameron if (err) 5911edd16368SStephen M. Cameron return -EFAULT; 5912edd16368SStephen M. Cameron 591342a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 5914edd16368SStephen M. Cameron if (err) 5915edd16368SStephen M. Cameron return err; 5916edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5917edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5918edd16368SStephen M. Cameron if (err) 5919edd16368SStephen M. Cameron return -EFAULT; 5920edd16368SStephen M. Cameron return err; 5921edd16368SStephen M. Cameron } 592271fe75a7SStephen M. Cameron 592342a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 592471fe75a7SStephen M. Cameron { 592571fe75a7SStephen M. Cameron switch (cmd) { 592671fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 592771fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 592871fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 592971fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 593071fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 593171fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 593271fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 593371fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 593471fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 593571fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 593671fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 593771fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 593871fe75a7SStephen M. Cameron case CCISS_REGNEWD: 593971fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 594071fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 594171fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 594271fe75a7SStephen M. Cameron 594371fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 594471fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 594571fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 594671fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 594771fe75a7SStephen M. Cameron 594871fe75a7SStephen M. Cameron default: 594971fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 595071fe75a7SStephen M. Cameron } 595171fe75a7SStephen M. Cameron } 5952edd16368SStephen M. Cameron #endif 5953edd16368SStephen M. Cameron 5954edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 5955edd16368SStephen M. Cameron { 5956edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 5957edd16368SStephen M. Cameron 5958edd16368SStephen M. Cameron if (!argp) 5959edd16368SStephen M. Cameron return -EINVAL; 5960edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 5961edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 5962edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 5963edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 5964edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 5965edd16368SStephen M. Cameron return -EFAULT; 5966edd16368SStephen M. Cameron return 0; 5967edd16368SStephen M. Cameron } 5968edd16368SStephen M. Cameron 5969edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 5970edd16368SStephen M. Cameron { 5971edd16368SStephen M. Cameron DriverVer_type DriverVer; 5972edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 5973edd16368SStephen M. Cameron int rc; 5974edd16368SStephen M. Cameron 5975edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 5976edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 5977edd16368SStephen M. Cameron if (rc != 3) { 5978edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 5979edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 5980edd16368SStephen M. Cameron vmaj = 0; 5981edd16368SStephen M. Cameron vmin = 0; 5982edd16368SStephen M. Cameron vsubmin = 0; 5983edd16368SStephen M. Cameron } 5984edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 5985edd16368SStephen M. Cameron if (!argp) 5986edd16368SStephen M. Cameron return -EINVAL; 5987edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 5988edd16368SStephen M. Cameron return -EFAULT; 5989edd16368SStephen M. Cameron return 0; 5990edd16368SStephen M. Cameron } 5991edd16368SStephen M. Cameron 5992edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5993edd16368SStephen M. Cameron { 5994edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 5995edd16368SStephen M. Cameron struct CommandList *c; 5996edd16368SStephen M. Cameron char *buff = NULL; 599750a0decfSStephen M. Cameron u64 temp64; 5998c1f63c8fSStephen M. Cameron int rc = 0; 5999edd16368SStephen M. Cameron 6000edd16368SStephen M. Cameron if (!argp) 6001edd16368SStephen M. Cameron return -EINVAL; 6002edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6003edd16368SStephen M. Cameron return -EPERM; 6004edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 6005edd16368SStephen M. Cameron return -EFAULT; 6006edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 6007edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 6008edd16368SStephen M. Cameron return -EINVAL; 6009edd16368SStephen M. Cameron } 6010edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 6011edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 6012edd16368SStephen M. Cameron if (buff == NULL) 60132dd02d74SRobert Elliott return -ENOMEM; 60149233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 6015edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 6016b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 6017b03a7771SStephen M. Cameron iocommand.buf_size)) { 6018c1f63c8fSStephen M. Cameron rc = -EFAULT; 6019c1f63c8fSStephen M. Cameron goto out_kfree; 6020edd16368SStephen M. Cameron } 6021b03a7771SStephen M. Cameron } else { 6022edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 6023b03a7771SStephen M. Cameron } 6024b03a7771SStephen M. Cameron } 602545fcb86eSStephen Cameron c = cmd_alloc(h); 6026bf43caf3SRobert Elliott 6027edd16368SStephen M. Cameron /* Fill in the command type */ 6028edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6029a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6030edd16368SStephen M. Cameron /* Fill in Command Header */ 6031edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 6032edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 6033edd16368SStephen M. Cameron c->Header.SGList = 1; 603450a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6035edd16368SStephen M. Cameron } else { /* no buffers to fill */ 6036edd16368SStephen M. Cameron c->Header.SGList = 0; 603750a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6038edd16368SStephen M. Cameron } 6039edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 6040edd16368SStephen M. Cameron 6041edd16368SStephen M. Cameron /* Fill in Request block */ 6042edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 6043edd16368SStephen M. Cameron sizeof(c->Request)); 6044edd16368SStephen M. Cameron 6045edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 6046edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 604750a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 6048edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 604950a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 605050a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 605150a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 6052bcc48ffaSStephen M. Cameron rc = -ENOMEM; 6053bcc48ffaSStephen M. Cameron goto out; 6054bcc48ffaSStephen M. Cameron } 605550a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 605650a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 605750a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 6058edd16368SStephen M. Cameron } 605925163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 6060c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 6061edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 6062edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 606325163bd5SWebb Scales if (rc) { 606425163bd5SWebb Scales rc = -EIO; 606525163bd5SWebb Scales goto out; 606625163bd5SWebb Scales } 6067edd16368SStephen M. Cameron 6068edd16368SStephen M. Cameron /* Copy the error information out */ 6069edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 6070edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 6071edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 6072c1f63c8fSStephen M. Cameron rc = -EFAULT; 6073c1f63c8fSStephen M. Cameron goto out; 6074edd16368SStephen M. Cameron } 60759233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 6076b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 6077edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6078edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 6079c1f63c8fSStephen M. Cameron rc = -EFAULT; 6080c1f63c8fSStephen M. Cameron goto out; 6081edd16368SStephen M. Cameron } 6082edd16368SStephen M. Cameron } 6083c1f63c8fSStephen M. Cameron out: 608445fcb86eSStephen Cameron cmd_free(h, c); 6085c1f63c8fSStephen M. Cameron out_kfree: 6086c1f63c8fSStephen M. Cameron kfree(buff); 6087c1f63c8fSStephen M. Cameron return rc; 6088edd16368SStephen M. Cameron } 6089edd16368SStephen M. Cameron 6090edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6091edd16368SStephen M. Cameron { 6092edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 6093edd16368SStephen M. Cameron struct CommandList *c; 6094edd16368SStephen M. Cameron unsigned char **buff = NULL; 6095edd16368SStephen M. Cameron int *buff_size = NULL; 609650a0decfSStephen M. Cameron u64 temp64; 6097edd16368SStephen M. Cameron BYTE sg_used = 0; 6098edd16368SStephen M. Cameron int status = 0; 609901a02ffcSStephen M. Cameron u32 left; 610001a02ffcSStephen M. Cameron u32 sz; 6101edd16368SStephen M. Cameron BYTE __user *data_ptr; 6102edd16368SStephen M. Cameron 6103edd16368SStephen M. Cameron if (!argp) 6104edd16368SStephen M. Cameron return -EINVAL; 6105edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6106edd16368SStephen M. Cameron return -EPERM; 6107edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 6108edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 6109edd16368SStephen M. Cameron if (!ioc) { 6110edd16368SStephen M. Cameron status = -ENOMEM; 6111edd16368SStephen M. Cameron goto cleanup1; 6112edd16368SStephen M. Cameron } 6113edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 6114edd16368SStephen M. Cameron status = -EFAULT; 6115edd16368SStephen M. Cameron goto cleanup1; 6116edd16368SStephen M. Cameron } 6117edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 6118edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 6119edd16368SStephen M. Cameron status = -EINVAL; 6120edd16368SStephen M. Cameron goto cleanup1; 6121edd16368SStephen M. Cameron } 6122edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 6123edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 6124edd16368SStephen M. Cameron status = -EINVAL; 6125edd16368SStephen M. Cameron goto cleanup1; 6126edd16368SStephen M. Cameron } 6127d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 6128edd16368SStephen M. Cameron status = -EINVAL; 6129edd16368SStephen M. Cameron goto cleanup1; 6130edd16368SStephen M. Cameron } 6131d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 6132edd16368SStephen M. Cameron if (!buff) { 6133edd16368SStephen M. Cameron status = -ENOMEM; 6134edd16368SStephen M. Cameron goto cleanup1; 6135edd16368SStephen M. Cameron } 6136d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 6137edd16368SStephen M. Cameron if (!buff_size) { 6138edd16368SStephen M. Cameron status = -ENOMEM; 6139edd16368SStephen M. Cameron goto cleanup1; 6140edd16368SStephen M. Cameron } 6141edd16368SStephen M. Cameron left = ioc->buf_size; 6142edd16368SStephen M. Cameron data_ptr = ioc->buf; 6143edd16368SStephen M. Cameron while (left) { 6144edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6145edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6146edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6147edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6148edd16368SStephen M. Cameron status = -ENOMEM; 6149edd16368SStephen M. Cameron goto cleanup1; 6150edd16368SStephen M. Cameron } 61519233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6152edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 61530758f4f7SStephen M. Cameron status = -EFAULT; 6154edd16368SStephen M. Cameron goto cleanup1; 6155edd16368SStephen M. Cameron } 6156edd16368SStephen M. Cameron } else 6157edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6158edd16368SStephen M. Cameron left -= sz; 6159edd16368SStephen M. Cameron data_ptr += sz; 6160edd16368SStephen M. Cameron sg_used++; 6161edd16368SStephen M. Cameron } 616245fcb86eSStephen Cameron c = cmd_alloc(h); 6163bf43caf3SRobert Elliott 6164edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6165a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6166edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 616750a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 616850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6169edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6170edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6171edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6172edd16368SStephen M. Cameron int i; 6173edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 617450a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 6175edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 617650a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 617750a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 617850a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 617950a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6180bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 6181bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 6182bcc48ffaSStephen M. Cameron status = -ENOMEM; 6183e2d4a1f6SStephen M. Cameron goto cleanup0; 6184bcc48ffaSStephen M. Cameron } 618550a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 618650a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 618750a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6188edd16368SStephen M. Cameron } 618950a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6190edd16368SStephen M. Cameron } 619125163bd5SWebb Scales status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 6192b03a7771SStephen M. Cameron if (sg_used) 6193edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 6194edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 619525163bd5SWebb Scales if (status) { 619625163bd5SWebb Scales status = -EIO; 619725163bd5SWebb Scales goto cleanup0; 619825163bd5SWebb Scales } 619925163bd5SWebb Scales 6200edd16368SStephen M. Cameron /* Copy the error information out */ 6201edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6202edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6203edd16368SStephen M. Cameron status = -EFAULT; 6204e2d4a1f6SStephen M. Cameron goto cleanup0; 6205edd16368SStephen M. Cameron } 62069233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 62072b08b3e9SDon Brace int i; 62082b08b3e9SDon Brace 6209edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6210edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6211edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6212edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6213edd16368SStephen M. Cameron status = -EFAULT; 6214e2d4a1f6SStephen M. Cameron goto cleanup0; 6215edd16368SStephen M. Cameron } 6216edd16368SStephen M. Cameron ptr += buff_size[i]; 6217edd16368SStephen M. Cameron } 6218edd16368SStephen M. Cameron } 6219edd16368SStephen M. Cameron status = 0; 6220e2d4a1f6SStephen M. Cameron cleanup0: 622145fcb86eSStephen Cameron cmd_free(h, c); 6222edd16368SStephen M. Cameron cleanup1: 6223edd16368SStephen M. Cameron if (buff) { 62242b08b3e9SDon Brace int i; 62252b08b3e9SDon Brace 6226edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6227edd16368SStephen M. Cameron kfree(buff[i]); 6228edd16368SStephen M. Cameron kfree(buff); 6229edd16368SStephen M. Cameron } 6230edd16368SStephen M. Cameron kfree(buff_size); 6231edd16368SStephen M. Cameron kfree(ioc); 6232edd16368SStephen M. Cameron return status; 6233edd16368SStephen M. Cameron } 6234edd16368SStephen M. Cameron 6235edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6236edd16368SStephen M. Cameron struct CommandList *c) 6237edd16368SStephen M. Cameron { 6238edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6239edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6240edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6241edd16368SStephen M. Cameron } 62420390f0c0SStephen M. Cameron 6243edd16368SStephen M. Cameron /* 6244edd16368SStephen M. Cameron * ioctl 6245edd16368SStephen M. Cameron */ 624642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 6247edd16368SStephen M. Cameron { 6248edd16368SStephen M. Cameron struct ctlr_info *h; 6249edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 62500390f0c0SStephen M. Cameron int rc; 6251edd16368SStephen M. Cameron 6252edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6253edd16368SStephen M. Cameron 6254edd16368SStephen M. Cameron switch (cmd) { 6255edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6256edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6257edd16368SStephen M. Cameron case CCISS_REGNEWD: 6258a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6259edd16368SStephen M. Cameron return 0; 6260edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6261edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6262edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6263edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6264edd16368SStephen M. Cameron case CCISS_PASSTHRU: 626534f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 62660390f0c0SStephen M. Cameron return -EAGAIN; 62670390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 626834f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 62690390f0c0SStephen M. Cameron return rc; 6270edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 627134f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 62720390f0c0SStephen M. Cameron return -EAGAIN; 62730390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 627434f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 62750390f0c0SStephen M. Cameron return rc; 6276edd16368SStephen M. Cameron default: 6277edd16368SStephen M. Cameron return -ENOTTY; 6278edd16368SStephen M. Cameron } 6279edd16368SStephen M. Cameron } 6280edd16368SStephen M. Cameron 6281bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 62826f039790SGreg Kroah-Hartman u8 reset_type) 628364670ac8SStephen M. Cameron { 628464670ac8SStephen M. Cameron struct CommandList *c; 628564670ac8SStephen M. Cameron 628664670ac8SStephen M. Cameron c = cmd_alloc(h); 6287bf43caf3SRobert Elliott 6288a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6289a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 629064670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 629164670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 629264670ac8SStephen M. Cameron c->waiting = NULL; 629364670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 629464670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 629564670ac8SStephen M. Cameron * the command either. This is the last command we will send before 629664670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 629764670ac8SStephen M. Cameron */ 6298bf43caf3SRobert Elliott return; 629964670ac8SStephen M. Cameron } 630064670ac8SStephen M. Cameron 6301a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6302b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6303edd16368SStephen M. Cameron int cmd_type) 6304edd16368SStephen M. Cameron { 6305edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 63069b5c48c2SStephen Cameron u64 tag; /* for commands to be aborted */ 6307edd16368SStephen M. Cameron 6308edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6309a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6310edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6311edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6312edd16368SStephen M. Cameron c->Header.SGList = 1; 631350a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6314edd16368SStephen M. Cameron } else { 6315edd16368SStephen M. Cameron c->Header.SGList = 0; 631650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6317edd16368SStephen M. Cameron } 6318edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6319edd16368SStephen M. Cameron 6320edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6321edd16368SStephen M. Cameron switch (cmd) { 6322edd16368SStephen M. Cameron case HPSA_INQUIRY: 6323edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6324b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6325edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6326b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6327edd16368SStephen M. Cameron } 6328edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6329a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6330a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6331edd16368SStephen M. Cameron c->Request.Timeout = 0; 6332edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6333edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6334edd16368SStephen M. Cameron break; 6335edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6336edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6337edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6338edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6339edd16368SStephen M. Cameron */ 6340edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6341a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6342a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6343edd16368SStephen M. Cameron c->Request.Timeout = 0; 6344edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6345edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6346edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6347edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6348edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6349edd16368SStephen M. Cameron break; 6350edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6351edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6352a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6353a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6354a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6355edd16368SStephen M. Cameron c->Request.Timeout = 0; 6356edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6357edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6358bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6359bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6360edd16368SStephen M. Cameron break; 6361edd16368SStephen M. Cameron case TEST_UNIT_READY: 6362edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6363a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6364a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6365edd16368SStephen M. Cameron c->Request.Timeout = 0; 6366edd16368SStephen M. Cameron break; 6367283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6368283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6369a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6370a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6371283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6372283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6373283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6374283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6375283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6376283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6377283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6378283b4a9bSStephen M. Cameron break; 6379316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6380316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6381a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6382a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6383316b221aSStephen M. Cameron c->Request.Timeout = 0; 6384316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6385316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6386316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6387316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6388316b221aSStephen M. Cameron break; 638903383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 639003383736SDon Brace c->Request.CDBLen = 10; 639103383736SDon Brace c->Request.type_attr_dir = 639203383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 639303383736SDon Brace c->Request.Timeout = 0; 639403383736SDon Brace c->Request.CDB[0] = BMIC_READ; 639503383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 639603383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 639703383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 639803383736SDon Brace break; 6399edd16368SStephen M. Cameron default: 6400edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6401edd16368SStephen M. Cameron BUG(); 6402a2dac136SStephen M. Cameron return -1; 6403edd16368SStephen M. Cameron } 6404edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6405edd16368SStephen M. Cameron switch (cmd) { 6406edd16368SStephen M. Cameron 64070b9b7b6eSScott Teel case HPSA_PHYS_TARGET_RESET: 64080b9b7b6eSScott Teel c->Request.CDBLen = 16; 64090b9b7b6eSScott Teel c->Request.type_attr_dir = 64100b9b7b6eSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 64110b9b7b6eSScott Teel c->Request.Timeout = 0; /* Don't time out */ 64120b9b7b6eSScott Teel memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 64130b9b7b6eSScott Teel c->Request.CDB[0] = HPSA_RESET; 64140b9b7b6eSScott Teel c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE; 64150b9b7b6eSScott Teel /* Physical target reset needs no control bytes 4-7*/ 64160b9b7b6eSScott Teel c->Request.CDB[4] = 0x00; 64170b9b7b6eSScott Teel c->Request.CDB[5] = 0x00; 64180b9b7b6eSScott Teel c->Request.CDB[6] = 0x00; 64190b9b7b6eSScott Teel c->Request.CDB[7] = 0x00; 64200b9b7b6eSScott Teel break; 6421edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6422edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6423a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6424a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6425edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 642664670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 642764670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 642821e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6429edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6430edd16368SStephen M. Cameron /* LunID device */ 6431edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6432edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6433edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6434edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6435edd16368SStephen M. Cameron break; 643675167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 64379b5c48c2SStephen Cameron memcpy(&tag, buff, sizeof(tag)); 64382b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 64399b5c48c2SStephen Cameron "Abort Tag:0x%016llx using rqst Tag:0x%016llx", 64409b5c48c2SStephen Cameron tag, c->Header.tag); 644175167d2cSStephen M. Cameron c->Request.CDBLen = 16; 6442a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6443a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6444a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 644575167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 644675167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 644775167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 644875167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 644975167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 645075167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 64519b5c48c2SStephen Cameron memcpy(&c->Request.CDB[4], &tag, sizeof(tag)); 645275167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 645375167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 645475167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 645575167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 645675167d2cSStephen M. Cameron break; 6457edd16368SStephen M. Cameron default: 6458edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6459edd16368SStephen M. Cameron cmd); 6460edd16368SStephen M. Cameron BUG(); 6461edd16368SStephen M. Cameron } 6462edd16368SStephen M. Cameron } else { 6463edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6464edd16368SStephen M. Cameron BUG(); 6465edd16368SStephen M. Cameron } 6466edd16368SStephen M. Cameron 6467a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6468edd16368SStephen M. Cameron case XFER_READ: 6469edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 6470edd16368SStephen M. Cameron break; 6471edd16368SStephen M. Cameron case XFER_WRITE: 6472edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 6473edd16368SStephen M. Cameron break; 6474edd16368SStephen M. Cameron case XFER_NONE: 6475edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 6476edd16368SStephen M. Cameron break; 6477edd16368SStephen M. Cameron default: 6478edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 6479edd16368SStephen M. Cameron } 6480a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 6481a2dac136SStephen M. Cameron return -1; 6482a2dac136SStephen M. Cameron return 0; 6483edd16368SStephen M. Cameron } 6484edd16368SStephen M. Cameron 6485edd16368SStephen M. Cameron /* 6486edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6487edd16368SStephen M. Cameron */ 6488edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6489edd16368SStephen M. Cameron { 6490edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6491edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6492088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6493088ba34cSStephen M. Cameron page_offs + size); 6494edd16368SStephen M. Cameron 6495edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6496edd16368SStephen M. Cameron } 6497edd16368SStephen M. Cameron 6498254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6499edd16368SStephen M. Cameron { 6500254f796bSMatt Gates return h->access.command_completed(h, q); 6501edd16368SStephen M. Cameron } 6502edd16368SStephen M. Cameron 6503900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6504edd16368SStephen M. Cameron { 6505edd16368SStephen M. Cameron return h->access.intr_pending(h); 6506edd16368SStephen M. Cameron } 6507edd16368SStephen M. Cameron 6508edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6509edd16368SStephen M. Cameron { 651010f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 651110f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6512edd16368SStephen M. Cameron } 6513edd16368SStephen M. Cameron 651401a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 651501a02ffcSStephen M. Cameron u32 raw_tag) 6516edd16368SStephen M. Cameron { 6517edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6518edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6519edd16368SStephen M. Cameron return 1; 6520edd16368SStephen M. Cameron } 6521edd16368SStephen M. Cameron return 0; 6522edd16368SStephen M. Cameron } 6523edd16368SStephen M. Cameron 65245a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6525edd16368SStephen M. Cameron { 6526e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6527c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6528c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 65291fb011fbSStephen M. Cameron complete_scsi_command(c); 65308be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6531edd16368SStephen M. Cameron complete(c->waiting); 6532a104c99fSStephen M. Cameron } 6533a104c99fSStephen M. Cameron 6534303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 65351d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6536303932fdSDon Brace u32 raw_tag) 6537303932fdSDon Brace { 6538303932fdSDon Brace u32 tag_index; 6539303932fdSDon Brace struct CommandList *c; 6540303932fdSDon Brace 6541f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 65421d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6543303932fdSDon Brace c = h->cmd_pool + tag_index; 65445a3d16f5SStephen M. Cameron finish_cmd(c); 65451d94f94dSStephen M. Cameron } 6546303932fdSDon Brace } 6547303932fdSDon Brace 654864670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 654964670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 655064670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 655164670ac8SStephen M. Cameron * functions. 655264670ac8SStephen M. Cameron */ 655364670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 655464670ac8SStephen M. Cameron { 655564670ac8SStephen M. Cameron if (likely(!reset_devices)) 655664670ac8SStephen M. Cameron return 0; 655764670ac8SStephen M. Cameron 655864670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 655964670ac8SStephen M. Cameron return 0; 656064670ac8SStephen M. Cameron 656164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 656264670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 656364670ac8SStephen M. Cameron 656464670ac8SStephen M. Cameron return 1; 656564670ac8SStephen M. Cameron } 656664670ac8SStephen M. Cameron 6567254f796bSMatt Gates /* 6568254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6569254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6570254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6571254f796bSMatt Gates */ 6572254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 657364670ac8SStephen M. Cameron { 6574254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6575254f796bSMatt Gates } 6576254f796bSMatt Gates 6577254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6578254f796bSMatt Gates { 6579254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6580254f796bSMatt Gates u8 q = *(u8 *) queue; 658164670ac8SStephen M. Cameron u32 raw_tag; 658264670ac8SStephen M. Cameron 658364670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 658464670ac8SStephen M. Cameron return IRQ_NONE; 658564670ac8SStephen M. Cameron 658664670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 658764670ac8SStephen M. Cameron return IRQ_NONE; 6588a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 658964670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6590254f796bSMatt Gates raw_tag = get_next_completion(h, q); 659164670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6592254f796bSMatt Gates raw_tag = next_command(h, q); 659364670ac8SStephen M. Cameron } 659464670ac8SStephen M. Cameron return IRQ_HANDLED; 659564670ac8SStephen M. Cameron } 659664670ac8SStephen M. Cameron 6597254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 659864670ac8SStephen M. Cameron { 6599254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 660064670ac8SStephen M. Cameron u32 raw_tag; 6601254f796bSMatt Gates u8 q = *(u8 *) queue; 660264670ac8SStephen M. Cameron 660364670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 660464670ac8SStephen M. Cameron return IRQ_NONE; 660564670ac8SStephen M. Cameron 6606a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6607254f796bSMatt Gates raw_tag = get_next_completion(h, q); 660864670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6609254f796bSMatt Gates raw_tag = next_command(h, q); 661064670ac8SStephen M. Cameron return IRQ_HANDLED; 661164670ac8SStephen M. Cameron } 661264670ac8SStephen M. Cameron 6613254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6614edd16368SStephen M. Cameron { 6615254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6616303932fdSDon Brace u32 raw_tag; 6617254f796bSMatt Gates u8 q = *(u8 *) queue; 6618edd16368SStephen M. Cameron 6619edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6620edd16368SStephen M. Cameron return IRQ_NONE; 6621a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 662210f66018SStephen M. Cameron while (interrupt_pending(h)) { 6623254f796bSMatt Gates raw_tag = get_next_completion(h, q); 662410f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 66251d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6626254f796bSMatt Gates raw_tag = next_command(h, q); 662710f66018SStephen M. Cameron } 662810f66018SStephen M. Cameron } 662910f66018SStephen M. Cameron return IRQ_HANDLED; 663010f66018SStephen M. Cameron } 663110f66018SStephen M. Cameron 6632254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 663310f66018SStephen M. Cameron { 6634254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 663510f66018SStephen M. Cameron u32 raw_tag; 6636254f796bSMatt Gates u8 q = *(u8 *) queue; 663710f66018SStephen M. Cameron 6638a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6639254f796bSMatt Gates raw_tag = get_next_completion(h, q); 6640303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 66411d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6642254f796bSMatt Gates raw_tag = next_command(h, q); 6643edd16368SStephen M. Cameron } 6644edd16368SStephen M. Cameron return IRQ_HANDLED; 6645edd16368SStephen M. Cameron } 6646edd16368SStephen M. Cameron 6647a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 6648a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 6649a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 6650a9a3a273SStephen M. Cameron */ 66516f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 6652edd16368SStephen M. Cameron unsigned char type) 6653edd16368SStephen M. Cameron { 6654edd16368SStephen M. Cameron struct Command { 6655edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 6656edd16368SStephen M. Cameron struct RequestBlock Request; 6657edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 6658edd16368SStephen M. Cameron }; 6659edd16368SStephen M. Cameron struct Command *cmd; 6660edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 6661edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 6662edd16368SStephen M. Cameron dma_addr_t paddr64; 66632b08b3e9SDon Brace __le32 paddr32; 66642b08b3e9SDon Brace u32 tag; 6665edd16368SStephen M. Cameron void __iomem *vaddr; 6666edd16368SStephen M. Cameron int i, err; 6667edd16368SStephen M. Cameron 6668edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 6669edd16368SStephen M. Cameron if (vaddr == NULL) 6670edd16368SStephen M. Cameron return -ENOMEM; 6671edd16368SStephen M. Cameron 6672edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 6673edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 6674edd16368SStephen M. Cameron * memory. 6675edd16368SStephen M. Cameron */ 6676edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 6677edd16368SStephen M. Cameron if (err) { 6678edd16368SStephen M. Cameron iounmap(vaddr); 66791eaec8f3SRobert Elliott return err; 6680edd16368SStephen M. Cameron } 6681edd16368SStephen M. Cameron 6682edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 6683edd16368SStephen M. Cameron if (cmd == NULL) { 6684edd16368SStephen M. Cameron iounmap(vaddr); 6685edd16368SStephen M. Cameron return -ENOMEM; 6686edd16368SStephen M. Cameron } 6687edd16368SStephen M. Cameron 6688edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 6689edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 6690edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 6691edd16368SStephen M. Cameron */ 66922b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 6693edd16368SStephen M. Cameron 6694edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 6695edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 669650a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 66972b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 6698edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 6699edd16368SStephen M. Cameron 6700edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 6701a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 6702a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 6703edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 6704edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 6705edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 6706edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 670750a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 67082b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 670950a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 6710edd16368SStephen M. Cameron 67112b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 6712edd16368SStephen M. Cameron 6713edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 6714edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 67152b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 6716edd16368SStephen M. Cameron break; 6717edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 6718edd16368SStephen M. Cameron } 6719edd16368SStephen M. Cameron 6720edd16368SStephen M. Cameron iounmap(vaddr); 6721edd16368SStephen M. Cameron 6722edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 6723edd16368SStephen M. Cameron * still complete the command. 6724edd16368SStephen M. Cameron */ 6725edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 6726edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 6727edd16368SStephen M. Cameron opcode, type); 6728edd16368SStephen M. Cameron return -ETIMEDOUT; 6729edd16368SStephen M. Cameron } 6730edd16368SStephen M. Cameron 6731edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 6732edd16368SStephen M. Cameron 6733edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 6734edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 6735edd16368SStephen M. Cameron opcode, type); 6736edd16368SStephen M. Cameron return -EIO; 6737edd16368SStephen M. Cameron } 6738edd16368SStephen M. Cameron 6739edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 6740edd16368SStephen M. Cameron opcode, type); 6741edd16368SStephen M. Cameron return 0; 6742edd16368SStephen M. Cameron } 6743edd16368SStephen M. Cameron 6744edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 6745edd16368SStephen M. Cameron 67461df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 674742a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 6748edd16368SStephen M. Cameron { 6749edd16368SStephen M. Cameron 67501df8552aSStephen M. Cameron if (use_doorbell) { 67511df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 67521df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 67531df8552aSStephen M. Cameron * other way using the doorbell register. 6754edd16368SStephen M. Cameron */ 67551df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 6756cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 675785009239SStephen M. Cameron 675800701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 675985009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 676085009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 676185009239SStephen M. Cameron * over in some weird corner cases. 676285009239SStephen M. Cameron */ 676300701a96SJustin Lindley msleep(10000); 67641df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 6765edd16368SStephen M. Cameron 6766edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 6767edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 6768edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 6769edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 67701df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 67711df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 67721df8552aSStephen M. Cameron * controller." */ 6773edd16368SStephen M. Cameron 67742662cab8SDon Brace int rc = 0; 67752662cab8SDon Brace 67761df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 67772662cab8SDon Brace 6778edd16368SStephen M. Cameron /* enter the D3hot power management state */ 67792662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 67802662cab8SDon Brace if (rc) 67812662cab8SDon Brace return rc; 6782edd16368SStephen M. Cameron 6783edd16368SStephen M. Cameron msleep(500); 6784edd16368SStephen M. Cameron 6785edd16368SStephen M. Cameron /* enter the D0 power management state */ 67862662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 67872662cab8SDon Brace if (rc) 67882662cab8SDon Brace return rc; 6789c4853efeSMike Miller 6790c4853efeSMike Miller /* 6791c4853efeSMike Miller * The P600 requires a small delay when changing states. 6792c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 6793c4853efeSMike Miller * This for kdump only and is particular to the P600. 6794c4853efeSMike Miller */ 6795c4853efeSMike Miller msleep(500); 67961df8552aSStephen M. Cameron } 67971df8552aSStephen M. Cameron return 0; 67981df8552aSStephen M. Cameron } 67991df8552aSStephen M. Cameron 68006f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 6801580ada3cSStephen M. Cameron { 6802580ada3cSStephen M. Cameron memset(driver_version, 0, len); 6803f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 6804580ada3cSStephen M. Cameron } 6805580ada3cSStephen M. Cameron 68066f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 6807580ada3cSStephen M. Cameron { 6808580ada3cSStephen M. Cameron char *driver_version; 6809580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 6810580ada3cSStephen M. Cameron 6811580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 6812580ada3cSStephen M. Cameron if (!driver_version) 6813580ada3cSStephen M. Cameron return -ENOMEM; 6814580ada3cSStephen M. Cameron 6815580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 6816580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 6817580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 6818580ada3cSStephen M. Cameron kfree(driver_version); 6819580ada3cSStephen M. Cameron return 0; 6820580ada3cSStephen M. Cameron } 6821580ada3cSStephen M. Cameron 68226f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 68236f039790SGreg Kroah-Hartman unsigned char *driver_ver) 6824580ada3cSStephen M. Cameron { 6825580ada3cSStephen M. Cameron int i; 6826580ada3cSStephen M. Cameron 6827580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 6828580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 6829580ada3cSStephen M. Cameron } 6830580ada3cSStephen M. Cameron 68316f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 6832580ada3cSStephen M. Cameron { 6833580ada3cSStephen M. Cameron 6834580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 6835580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 6836580ada3cSStephen M. Cameron 6837580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 6838580ada3cSStephen M. Cameron if (!old_driver_ver) 6839580ada3cSStephen M. Cameron return -ENOMEM; 6840580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 6841580ada3cSStephen M. Cameron 6842580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 6843580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 6844580ada3cSStephen M. Cameron */ 6845580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 6846580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 6847580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 6848580ada3cSStephen M. Cameron kfree(old_driver_ver); 6849580ada3cSStephen M. Cameron return rc; 6850580ada3cSStephen M. Cameron } 68511df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 68521df8552aSStephen M. Cameron * states or the using the doorbell register. 68531df8552aSStephen M. Cameron */ 68546b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 68551df8552aSStephen M. Cameron { 68561df8552aSStephen M. Cameron u64 cfg_offset; 68571df8552aSStephen M. Cameron u32 cfg_base_addr; 68581df8552aSStephen M. Cameron u64 cfg_base_addr_index; 68591df8552aSStephen M. Cameron void __iomem *vaddr; 68601df8552aSStephen M. Cameron unsigned long paddr; 6861580ada3cSStephen M. Cameron u32 misc_fw_support; 6862270d05deSStephen M. Cameron int rc; 68631df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 6864cf0b08d0SStephen M. Cameron u32 use_doorbell; 6865270d05deSStephen M. Cameron u16 command_register; 68661df8552aSStephen M. Cameron 68671df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 68681df8552aSStephen M. Cameron * the same thing as 68691df8552aSStephen M. Cameron * 68701df8552aSStephen M. Cameron * pci_save_state(pci_dev); 68711df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 68721df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 68731df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 68741df8552aSStephen M. Cameron * 68751df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 68761df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 68771df8552aSStephen M. Cameron * using the doorbell register. 68781df8552aSStephen M. Cameron */ 687918867659SStephen M. Cameron 688060f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 688160f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 688225c1e56aSStephen M. Cameron return -ENODEV; 688325c1e56aSStephen M. Cameron } 688446380786SStephen M. Cameron 688546380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 688646380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 688746380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 688818867659SStephen M. Cameron 6889270d05deSStephen M. Cameron /* Save the PCI command register */ 6890270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 6891270d05deSStephen M. Cameron pci_save_state(pdev); 68921df8552aSStephen M. Cameron 68931df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 68941df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 68951df8552aSStephen M. Cameron if (rc) 68961df8552aSStephen M. Cameron return rc; 68971df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 68981df8552aSStephen M. Cameron if (!vaddr) 68991df8552aSStephen M. Cameron return -ENOMEM; 69001df8552aSStephen M. Cameron 69011df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 69021df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 69031df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 69041df8552aSStephen M. Cameron if (rc) 69051df8552aSStephen M. Cameron goto unmap_vaddr; 69061df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 69071df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 69081df8552aSStephen M. Cameron if (!cfgtable) { 69091df8552aSStephen M. Cameron rc = -ENOMEM; 69101df8552aSStephen M. Cameron goto unmap_vaddr; 69111df8552aSStephen M. Cameron } 6912580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 6913580ada3cSStephen M. Cameron if (rc) 691403741d95STomas Henzl goto unmap_cfgtable; 69151df8552aSStephen M. Cameron 6916cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 6917cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 6918cf0b08d0SStephen M. Cameron */ 69191df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 6920cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 6921cf0b08d0SStephen M. Cameron if (use_doorbell) { 6922cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 6923cf0b08d0SStephen M. Cameron } else { 69241df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 6925cf0b08d0SStephen M. Cameron if (use_doorbell) { 6926050f7147SStephen Cameron dev_warn(&pdev->dev, 6927050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 692864670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 6929cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 6930cf0b08d0SStephen M. Cameron } 6931cf0b08d0SStephen M. Cameron } 69321df8552aSStephen M. Cameron 69331df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 69341df8552aSStephen M. Cameron if (rc) 69351df8552aSStephen M. Cameron goto unmap_cfgtable; 6936edd16368SStephen M. Cameron 6937270d05deSStephen M. Cameron pci_restore_state(pdev); 6938270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 6939edd16368SStephen M. Cameron 69401df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 69411df8552aSStephen M. Cameron need a little pause here */ 69421df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 69431df8552aSStephen M. Cameron 6944fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 6945fe5389c8SStephen M. Cameron if (rc) { 6946fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 6947050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 6948fe5389c8SStephen M. Cameron goto unmap_cfgtable; 6949fe5389c8SStephen M. Cameron } 6950fe5389c8SStephen M. Cameron 6951580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 6952580ada3cSStephen M. Cameron if (rc < 0) 6953580ada3cSStephen M. Cameron goto unmap_cfgtable; 6954580ada3cSStephen M. Cameron if (rc) { 695564670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 695664670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 695764670ac8SStephen M. Cameron rc = -ENOTSUPP; 6958580ada3cSStephen M. Cameron } else { 695964670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 69601df8552aSStephen M. Cameron } 69611df8552aSStephen M. Cameron 69621df8552aSStephen M. Cameron unmap_cfgtable: 69631df8552aSStephen M. Cameron iounmap(cfgtable); 69641df8552aSStephen M. Cameron 69651df8552aSStephen M. Cameron unmap_vaddr: 69661df8552aSStephen M. Cameron iounmap(vaddr); 69671df8552aSStephen M. Cameron return rc; 6968edd16368SStephen M. Cameron } 6969edd16368SStephen M. Cameron 6970edd16368SStephen M. Cameron /* 6971edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 6972edd16368SStephen M. Cameron * the io functions. 6973edd16368SStephen M. Cameron * This is for debug only. 6974edd16368SStephen M. Cameron */ 697542a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 6976edd16368SStephen M. Cameron { 697758f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 6978edd16368SStephen M. Cameron int i; 6979edd16368SStephen M. Cameron char temp_name[17]; 6980edd16368SStephen M. Cameron 6981edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 6982edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 6983edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 6984edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 6985edd16368SStephen M. Cameron temp_name[4] = '\0'; 6986edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 6987edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 6988edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 6989edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 6990edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 6991edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 6992edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 6993edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 6994edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 6995edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 6996edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 6997edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 699869d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 6999edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 7000edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 7001edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 7002edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 7003edd16368SStephen M. Cameron temp_name[16] = '\0'; 7004edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 7005edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 7006edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 7007edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 700858f8665cSStephen M. Cameron } 7009edd16368SStephen M. Cameron 7010edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 7011edd16368SStephen M. Cameron { 7012edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 7013edd16368SStephen M. Cameron 7014edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 7015edd16368SStephen M. Cameron return 0; 7016edd16368SStephen M. Cameron offset = 0; 7017edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 7018edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 7019edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 7020edd16368SStephen M. Cameron offset += 4; 7021edd16368SStephen M. Cameron else { 7022edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 7023edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 7024edd16368SStephen M. Cameron switch (mem_type) { 7025edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 7026edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 7027edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 7028edd16368SStephen M. Cameron break; 7029edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 7030edd16368SStephen M. Cameron offset += 8; 7031edd16368SStephen M. Cameron break; 7032edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 7033edd16368SStephen M. Cameron dev_warn(&pdev->dev, 7034edd16368SStephen M. Cameron "base address is invalid\n"); 7035edd16368SStephen M. Cameron return -1; 7036edd16368SStephen M. Cameron break; 7037edd16368SStephen M. Cameron } 7038edd16368SStephen M. Cameron } 7039edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 7040edd16368SStephen M. Cameron return i + 1; 7041edd16368SStephen M. Cameron } 7042edd16368SStephen M. Cameron return -1; 7043edd16368SStephen M. Cameron } 7044edd16368SStephen M. Cameron 7045cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 7046cc64c817SRobert Elliott { 7047cc64c817SRobert Elliott if (h->msix_vector) { 7048cc64c817SRobert Elliott if (h->pdev->msix_enabled) 7049cc64c817SRobert Elliott pci_disable_msix(h->pdev); 7050105a3dbcSRobert Elliott h->msix_vector = 0; 7051cc64c817SRobert Elliott } else if (h->msi_vector) { 7052cc64c817SRobert Elliott if (h->pdev->msi_enabled) 7053cc64c817SRobert Elliott pci_disable_msi(h->pdev); 7054105a3dbcSRobert Elliott h->msi_vector = 0; 7055cc64c817SRobert Elliott } 7056cc64c817SRobert Elliott } 7057cc64c817SRobert Elliott 7058edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 7059050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 7060edd16368SStephen M. Cameron */ 70616f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 7062edd16368SStephen M. Cameron { 7063edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 7064254f796bSMatt Gates int err, i; 7065254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 7066254f796bSMatt Gates 7067254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 7068254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 7069254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 7070254f796bSMatt Gates } 7071edd16368SStephen M. Cameron 7072edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 70736b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 70746b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 7075edd16368SStephen M. Cameron goto default_int_mode; 707655c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 7077050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 7078eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 7079f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 7080f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 708118fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 708218fce3c4SAlexander Gordeev 1, h->msix_vector); 708318fce3c4SAlexander Gordeev if (err < 0) { 708418fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 708518fce3c4SAlexander Gordeev h->msix_vector = 0; 708618fce3c4SAlexander Gordeev goto single_msi_mode; 708718fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 708855c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 7089edd16368SStephen M. Cameron "available\n", err); 7090eee0f03aSHannes Reinecke } 709118fce3c4SAlexander Gordeev h->msix_vector = err; 7092eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 7093eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 7094eee0f03aSHannes Reinecke return; 7095edd16368SStephen M. Cameron } 709618fce3c4SAlexander Gordeev single_msi_mode: 709755c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 7098050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 709955c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 7100edd16368SStephen M. Cameron h->msi_vector = 1; 7101edd16368SStephen M. Cameron else 710255c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 7103edd16368SStephen M. Cameron } 7104edd16368SStephen M. Cameron default_int_mode: 7105edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 7106edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 7107a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 7108edd16368SStephen M. Cameron } 7109edd16368SStephen M. Cameron 71106f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 7111e5c880d1SStephen M. Cameron { 7112e5c880d1SStephen M. Cameron int i; 7113e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 7114e5c880d1SStephen M. Cameron 7115e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 7116e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 7117e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 7118e5c880d1SStephen M. Cameron subsystem_vendor_id; 7119e5c880d1SStephen M. Cameron 7120e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 7121e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 7122e5c880d1SStephen M. Cameron return i; 7123e5c880d1SStephen M. Cameron 71246798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 71256798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 71266798cc0aSStephen M. Cameron !hpsa_allow_any) { 7127e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 7128e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 7129e5c880d1SStephen M. Cameron return -ENODEV; 7130e5c880d1SStephen M. Cameron } 7131e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 7132e5c880d1SStephen M. Cameron } 7133e5c880d1SStephen M. Cameron 71346f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 71353a7774ceSStephen M. Cameron unsigned long *memory_bar) 71363a7774ceSStephen M. Cameron { 71373a7774ceSStephen M. Cameron int i; 71383a7774ceSStephen M. Cameron 71393a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 714012d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 71413a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 714212d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 714312d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 71443a7774ceSStephen M. Cameron *memory_bar); 71453a7774ceSStephen M. Cameron return 0; 71463a7774ceSStephen M. Cameron } 714712d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 71483a7774ceSStephen M. Cameron return -ENODEV; 71493a7774ceSStephen M. Cameron } 71503a7774ceSStephen M. Cameron 71516f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 71526f039790SGreg Kroah-Hartman int wait_for_ready) 71532c4c8c8bSStephen M. Cameron { 7154fe5389c8SStephen M. Cameron int i, iterations; 71552c4c8c8bSStephen M. Cameron u32 scratchpad; 7156fe5389c8SStephen M. Cameron if (wait_for_ready) 7157fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7158fe5389c8SStephen M. Cameron else 7159fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 71602c4c8c8bSStephen M. Cameron 7161fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7162fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7163fe5389c8SStephen M. Cameron if (wait_for_ready) { 71642c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 71652c4c8c8bSStephen M. Cameron return 0; 7166fe5389c8SStephen M. Cameron } else { 7167fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7168fe5389c8SStephen M. Cameron return 0; 7169fe5389c8SStephen M. Cameron } 71702c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 71712c4c8c8bSStephen M. Cameron } 7172fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 71732c4c8c8bSStephen M. Cameron return -ENODEV; 71742c4c8c8bSStephen M. Cameron } 71752c4c8c8bSStephen M. Cameron 71766f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 71776f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7178a51fd47fSStephen M. Cameron u64 *cfg_offset) 7179a51fd47fSStephen M. Cameron { 7180a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7181a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7182a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7183a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7184a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7185a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7186a51fd47fSStephen M. Cameron return -ENODEV; 7187a51fd47fSStephen M. Cameron } 7188a51fd47fSStephen M. Cameron return 0; 7189a51fd47fSStephen M. Cameron } 7190a51fd47fSStephen M. Cameron 7191195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7192195f2c65SRobert Elliott { 7193105a3dbcSRobert Elliott if (h->transtable) { 7194195f2c65SRobert Elliott iounmap(h->transtable); 7195105a3dbcSRobert Elliott h->transtable = NULL; 7196105a3dbcSRobert Elliott } 7197105a3dbcSRobert Elliott if (h->cfgtable) { 7198195f2c65SRobert Elliott iounmap(h->cfgtable); 7199105a3dbcSRobert Elliott h->cfgtable = NULL; 7200105a3dbcSRobert Elliott } 7201195f2c65SRobert Elliott } 7202195f2c65SRobert Elliott 7203195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7204195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7205195f2c65SRobert Elliott + * */ 72066f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7207edd16368SStephen M. Cameron { 720801a02ffcSStephen M. Cameron u64 cfg_offset; 720901a02ffcSStephen M. Cameron u32 cfg_base_addr; 721001a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7211303932fdSDon Brace u32 trans_offset; 7212a51fd47fSStephen M. Cameron int rc; 721377c4495cSStephen M. Cameron 7214a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7215a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7216a51fd47fSStephen M. Cameron if (rc) 7217a51fd47fSStephen M. Cameron return rc; 721877c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7219a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7220cd3c81c4SRobert Elliott if (!h->cfgtable) { 7221cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 722277c4495cSStephen M. Cameron return -ENOMEM; 7223cd3c81c4SRobert Elliott } 7224580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7225580ada3cSStephen M. Cameron if (rc) 7226580ada3cSStephen M. Cameron return rc; 722777c4495cSStephen M. Cameron /* Find performant mode table. */ 7228a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 722977c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 723077c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 723177c4495cSStephen M. Cameron sizeof(*h->transtable)); 7232195f2c65SRobert Elliott if (!h->transtable) { 7233195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7234195f2c65SRobert Elliott hpsa_free_cfgtables(h); 723577c4495cSStephen M. Cameron return -ENOMEM; 7236195f2c65SRobert Elliott } 723777c4495cSStephen M. Cameron return 0; 723877c4495cSStephen M. Cameron } 723977c4495cSStephen M. Cameron 72406f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7241cba3d38bSStephen M. Cameron { 724241ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 724341ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 724441ce4c35SStephen Cameron 724541ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 724672ceeaecSStephen M. Cameron 724772ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 724872ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 724972ceeaecSStephen M. Cameron h->max_commands = 32; 725072ceeaecSStephen M. Cameron 725141ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 725241ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 725341ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 725441ce4c35SStephen Cameron h->max_commands, 725541ce4c35SStephen Cameron MIN_MAX_COMMANDS); 725641ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7257cba3d38bSStephen M. Cameron } 7258cba3d38bSStephen M. Cameron } 7259cba3d38bSStephen M. Cameron 7260c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7261c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7262c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7263c7ee65b3SWebb Scales */ 7264c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7265c7ee65b3SWebb Scales { 7266c7ee65b3SWebb Scales return h->maxsgentries > 512; 7267c7ee65b3SWebb Scales } 7268c7ee65b3SWebb Scales 7269b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7270b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7271b93d7536SStephen M. Cameron * SG chain block size, etc. 7272b93d7536SStephen M. Cameron */ 72736f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7274b93d7536SStephen M. Cameron { 7275cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 727645fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7277b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7278283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7279c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7280c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7281b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 72821a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7283b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7284b93d7536SStephen M. Cameron } else { 7285c7ee65b3SWebb Scales /* 7286c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7287c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7288c7ee65b3SWebb Scales * would lock up the controller) 7289c7ee65b3SWebb Scales */ 7290c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 72911a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7292c7ee65b3SWebb Scales h->chainsize = 0; 7293b93d7536SStephen M. Cameron } 729475167d2cSStephen M. Cameron 729575167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 729675167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 72970e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 72980e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 72990e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 73000e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 73018be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 73028be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7303b93d7536SStephen M. Cameron } 7304b93d7536SStephen M. Cameron 730576c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 730676c46e49SStephen M. Cameron { 73070fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7308050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 730976c46e49SStephen M. Cameron return false; 731076c46e49SStephen M. Cameron } 731176c46e49SStephen M. Cameron return true; 731276c46e49SStephen M. Cameron } 731376c46e49SStephen M. Cameron 731497a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7315f7c39101SStephen M. Cameron { 731697a5e98cSStephen M. Cameron u32 driver_support; 7317f7c39101SStephen M. Cameron 731897a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 73190b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 73200b9e7b74SArnd Bergmann #ifdef CONFIG_X86 732197a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7322f7c39101SStephen M. Cameron #endif 732328e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 732428e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7325f7c39101SStephen M. Cameron } 7326f7c39101SStephen M. Cameron 73273d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 73283d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 73293d0eab67SStephen M. Cameron */ 73303d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 73313d0eab67SStephen M. Cameron { 73323d0eab67SStephen M. Cameron u32 dma_prefetch; 73333d0eab67SStephen M. Cameron 73343d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 73353d0eab67SStephen M. Cameron return; 73363d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 73373d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 73383d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 73393d0eab67SStephen M. Cameron } 73403d0eab67SStephen M. Cameron 7341c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 734276438d08SStephen M. Cameron { 734376438d08SStephen M. Cameron int i; 734476438d08SStephen M. Cameron u32 doorbell_value; 734576438d08SStephen M. Cameron unsigned long flags; 734676438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7347007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 734876438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 734976438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 735076438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 735176438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7352c706a795SRobert Elliott goto done; 735376438d08SStephen M. Cameron /* delay and try again */ 7354007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 735576438d08SStephen M. Cameron } 7356c706a795SRobert Elliott return -ENODEV; 7357c706a795SRobert Elliott done: 7358c706a795SRobert Elliott return 0; 735976438d08SStephen M. Cameron } 736076438d08SStephen M. Cameron 7361c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7362eb6b2ae9SStephen M. Cameron { 7363eb6b2ae9SStephen M. Cameron int i; 73646eaf46fdSStephen M. Cameron u32 doorbell_value; 73656eaf46fdSStephen M. Cameron unsigned long flags; 7366eb6b2ae9SStephen M. Cameron 7367eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7368eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7369eb6b2ae9SStephen M. Cameron * as we enter this code.) 7370eb6b2ae9SStephen M. Cameron */ 7371007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 737225163bd5SWebb Scales if (h->remove_in_progress) 737325163bd5SWebb Scales goto done; 73746eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 73756eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 73766eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7377382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7378c706a795SRobert Elliott goto done; 7379eb6b2ae9SStephen M. Cameron /* delay and try again */ 7380007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7381eb6b2ae9SStephen M. Cameron } 7382c706a795SRobert Elliott return -ENODEV; 7383c706a795SRobert Elliott done: 7384c706a795SRobert Elliott return 0; 73853f4336f3SStephen M. Cameron } 73863f4336f3SStephen M. Cameron 7387c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 73886f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 73893f4336f3SStephen M. Cameron { 73903f4336f3SStephen M. Cameron u32 trans_support; 73913f4336f3SStephen M. Cameron 73923f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 73933f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 73943f4336f3SStephen M. Cameron return -ENOTSUPP; 73953f4336f3SStephen M. Cameron 73963f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7397283b4a9bSStephen M. Cameron 73983f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 73993f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7400b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 74013f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7402c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7403c706a795SRobert Elliott goto error; 7404eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7405283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7406283b4a9bSStephen M. Cameron goto error; 7407960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7408eb6b2ae9SStephen M. Cameron return 0; 7409283b4a9bSStephen M. Cameron error: 7410050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7411283b4a9bSStephen M. Cameron return -ENODEV; 7412eb6b2ae9SStephen M. Cameron } 7413eb6b2ae9SStephen M. Cameron 7414195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7415195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7416195f2c65SRobert Elliott { 7417195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7418195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7419105a3dbcSRobert Elliott h->vaddr = NULL; 7420195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7421943a7021SRobert Elliott /* 7422943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7423943a7021SRobert Elliott * Documentation/PCI/pci.txt 7424943a7021SRobert Elliott */ 7425195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7426943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7427195f2c65SRobert Elliott } 7428195f2c65SRobert Elliott 7429195f2c65SRobert Elliott /* several items must be freed later */ 74306f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 743177c4495cSStephen M. Cameron { 7432eb6b2ae9SStephen M. Cameron int prod_index, err; 7433edd16368SStephen M. Cameron 7434e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 7435e5c880d1SStephen M. Cameron if (prod_index < 0) 743660f923b9SRobert Elliott return prod_index; 7437e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7438e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7439e5c880d1SStephen M. Cameron 74409b5c48c2SStephen Cameron h->needs_abort_tags_swizzled = 74419b5c48c2SStephen Cameron ctlr_needs_abort_tags_swizzled(h->board_id); 74429b5c48c2SStephen Cameron 7443e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7444e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7445e5a44df8SMatthew Garrett 744655c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7447edd16368SStephen M. Cameron if (err) { 7448195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7449943a7021SRobert Elliott pci_disable_device(h->pdev); 7450edd16368SStephen M. Cameron return err; 7451edd16368SStephen M. Cameron } 7452edd16368SStephen M. Cameron 7453f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7454edd16368SStephen M. Cameron if (err) { 745555c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7456195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7457943a7021SRobert Elliott pci_disable_device(h->pdev); 7458943a7021SRobert Elliott return err; 7459edd16368SStephen M. Cameron } 74604fa604e1SRobert Elliott 74614fa604e1SRobert Elliott pci_set_master(h->pdev); 74624fa604e1SRobert Elliott 74636b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 746412d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 74653a7774ceSStephen M. Cameron if (err) 7466195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7467edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7468204892e9SStephen M. Cameron if (!h->vaddr) { 7469195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7470204892e9SStephen M. Cameron err = -ENOMEM; 7471195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7472204892e9SStephen M. Cameron } 7473fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 74742c4c8c8bSStephen M. Cameron if (err) 7475195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 747677c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 747777c4495cSStephen M. Cameron if (err) 7478195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7479b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7480edd16368SStephen M. Cameron 748176c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7482edd16368SStephen M. Cameron err = -ENODEV; 7483195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7484edd16368SStephen M. Cameron } 748597a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 74863d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7487eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7488eb6b2ae9SStephen M. Cameron if (err) 7489195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7490edd16368SStephen M. Cameron return 0; 7491edd16368SStephen M. Cameron 7492195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7493195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7494195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7495204892e9SStephen M. Cameron iounmap(h->vaddr); 7496105a3dbcSRobert Elliott h->vaddr = NULL; 7497195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7498195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7499943a7021SRobert Elliott /* 7500943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7501943a7021SRobert Elliott * Documentation/PCI/pci.txt 7502943a7021SRobert Elliott */ 7503195f2c65SRobert Elliott pci_disable_device(h->pdev); 7504943a7021SRobert Elliott pci_release_regions(h->pdev); 7505edd16368SStephen M. Cameron return err; 7506edd16368SStephen M. Cameron } 7507edd16368SStephen M. Cameron 75086f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7509339b2b14SStephen M. Cameron { 7510339b2b14SStephen M. Cameron int rc; 7511339b2b14SStephen M. Cameron 7512339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7513339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7514339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7515339b2b14SStephen M. Cameron return; 7516339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7517339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7518339b2b14SStephen M. Cameron if (rc != 0) { 7519339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7520339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7521339b2b14SStephen M. Cameron } 7522339b2b14SStephen M. Cameron } 7523339b2b14SStephen M. Cameron 75246b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7525edd16368SStephen M. Cameron { 75261df8552aSStephen M. Cameron int rc, i; 75273b747298STomas Henzl void __iomem *vaddr; 7528edd16368SStephen M. Cameron 75294c2a8c40SStephen M. Cameron if (!reset_devices) 75304c2a8c40SStephen M. Cameron return 0; 75314c2a8c40SStephen M. Cameron 7532132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7533132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7534132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7535132aa220STomas Henzl */ 7536132aa220STomas Henzl rc = pci_enable_device(pdev); 7537132aa220STomas Henzl if (rc) { 7538132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7539132aa220STomas Henzl return -ENODEV; 7540132aa220STomas Henzl } 7541132aa220STomas Henzl pci_disable_device(pdev); 7542132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7543132aa220STomas Henzl rc = pci_enable_device(pdev); 7544132aa220STomas Henzl if (rc) { 7545132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7546132aa220STomas Henzl return -ENODEV; 7547132aa220STomas Henzl } 75484fa604e1SRobert Elliott 7549859c75abSTomas Henzl pci_set_master(pdev); 75504fa604e1SRobert Elliott 75513b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 75523b747298STomas Henzl if (vaddr == NULL) { 75533b747298STomas Henzl rc = -ENOMEM; 75543b747298STomas Henzl goto out_disable; 75553b747298STomas Henzl } 75563b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 75573b747298STomas Henzl iounmap(vaddr); 75583b747298STomas Henzl 75591df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 75606b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7561edd16368SStephen M. Cameron 75621df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 75631df8552aSStephen M. Cameron * but it's already (and still) up and running in 756418867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 756518867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 75661df8552aSStephen M. Cameron */ 7567adf1b3a3SRobert Elliott if (rc) 7568132aa220STomas Henzl goto out_disable; 7569edd16368SStephen M. Cameron 7570edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 75711ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7572edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7573edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7574edd16368SStephen M. Cameron break; 7575edd16368SStephen M. Cameron else 7576edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7577edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7578edd16368SStephen M. Cameron } 7579132aa220STomas Henzl 7580132aa220STomas Henzl out_disable: 7581132aa220STomas Henzl 7582132aa220STomas Henzl pci_disable_device(pdev); 7583132aa220STomas Henzl return rc; 7584edd16368SStephen M. Cameron } 7585edd16368SStephen M. Cameron 75861fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 75871fb7c98aSRobert Elliott { 75881fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7589105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7590105a3dbcSRobert Elliott if (h->cmd_pool) { 75911fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 75921fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 75931fb7c98aSRobert Elliott h->cmd_pool, 75941fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7595105a3dbcSRobert Elliott h->cmd_pool = NULL; 7596105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7597105a3dbcSRobert Elliott } 7598105a3dbcSRobert Elliott if (h->errinfo_pool) { 75991fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 76001fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 76011fb7c98aSRobert Elliott h->errinfo_pool, 76021fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7603105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7604105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7605105a3dbcSRobert Elliott } 76061fb7c98aSRobert Elliott } 76071fb7c98aSRobert Elliott 7608d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 76092e9d1b36SStephen M. Cameron { 76102e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 76112e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 76122e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 76132e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 76142e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 76152e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 76162e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 76172e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 76182e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 76192e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 76202e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 76212e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 76222e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 76232c143342SRobert Elliott goto clean_up; 76242e9d1b36SStephen M. Cameron } 7625360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 76262e9d1b36SStephen M. Cameron return 0; 76272c143342SRobert Elliott clean_up: 76282c143342SRobert Elliott hpsa_free_cmd_pool(h); 76292c143342SRobert Elliott return -ENOMEM; 76302e9d1b36SStephen M. Cameron } 76312e9d1b36SStephen M. Cameron 763241b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 763341b3cf08SStephen M. Cameron { 7634ec429952SFabian Frederick int i, cpu; 763541b3cf08SStephen M. Cameron 763641b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 763741b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 7638ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 763941b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 764041b3cf08SStephen M. Cameron } 764141b3cf08SStephen M. Cameron } 764241b3cf08SStephen M. Cameron 7643ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 7644ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 7645ec501a18SRobert Elliott { 7646ec501a18SRobert Elliott int i; 7647ec501a18SRobert Elliott 7648ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 7649ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 7650ec501a18SRobert Elliott i = h->intr_mode; 7651ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7652ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7653105a3dbcSRobert Elliott h->q[i] = 0; 7654ec501a18SRobert Elliott return; 7655ec501a18SRobert Elliott } 7656ec501a18SRobert Elliott 7657ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 7658ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7659ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7660105a3dbcSRobert Elliott h->q[i] = 0; 7661ec501a18SRobert Elliott } 7662a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 7663a4e17fc1SRobert Elliott h->q[i] = 0; 7664ec501a18SRobert Elliott } 7665ec501a18SRobert Elliott 76669ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 76679ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 76680ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 76690ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 76700ae01a32SStephen M. Cameron { 7671254f796bSMatt Gates int rc, i; 76720ae01a32SStephen M. Cameron 7673254f796bSMatt Gates /* 7674254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 7675254f796bSMatt Gates * queue to process. 7676254f796bSMatt Gates */ 7677254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 7678254f796bSMatt Gates h->q[i] = (u8) i; 7679254f796bSMatt Gates 7680eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 7681254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 7682a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 76838b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 7684254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 76858b47004aSRobert Elliott 0, h->intrname[i], 7686254f796bSMatt Gates &h->q[i]); 7687a4e17fc1SRobert Elliott if (rc) { 7688a4e17fc1SRobert Elliott int j; 7689a4e17fc1SRobert Elliott 7690a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 7691a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 7692a4e17fc1SRobert Elliott h->intr[i], h->devname); 7693a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 7694a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 7695a4e17fc1SRobert Elliott h->q[j] = 0; 7696a4e17fc1SRobert Elliott } 7697a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 7698a4e17fc1SRobert Elliott h->q[j] = 0; 7699a4e17fc1SRobert Elliott return rc; 7700a4e17fc1SRobert Elliott } 7701a4e17fc1SRobert Elliott } 770241b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 7703254f796bSMatt Gates } else { 7704254f796bSMatt Gates /* Use single reply pool */ 7705eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 77068b47004aSRobert Elliott if (h->msix_vector) 77078b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 77088b47004aSRobert Elliott "%s-msix", h->devname); 77098b47004aSRobert Elliott else 77108b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 77118b47004aSRobert Elliott "%s-msi", h->devname); 7712254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 77138b47004aSRobert Elliott msixhandler, 0, 77148b47004aSRobert Elliott h->intrname[h->intr_mode], 7715254f796bSMatt Gates &h->q[h->intr_mode]); 7716254f796bSMatt Gates } else { 77178b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 77188b47004aSRobert Elliott "%s-intx", h->devname); 7719254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 77208b47004aSRobert Elliott intxhandler, IRQF_SHARED, 77218b47004aSRobert Elliott h->intrname[h->intr_mode], 7722254f796bSMatt Gates &h->q[h->intr_mode]); 7723254f796bSMatt Gates } 7724105a3dbcSRobert Elliott irq_set_affinity_hint(h->intr[h->intr_mode], NULL); 7725254f796bSMatt Gates } 77260ae01a32SStephen M. Cameron if (rc) { 7727195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 77280ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 7729195f2c65SRobert Elliott hpsa_free_irqs(h); 77300ae01a32SStephen M. Cameron return -ENODEV; 77310ae01a32SStephen M. Cameron } 77320ae01a32SStephen M. Cameron return 0; 77330ae01a32SStephen M. Cameron } 77340ae01a32SStephen M. Cameron 77356f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 773664670ac8SStephen M. Cameron { 773739c53f55SRobert Elliott int rc; 7738bf43caf3SRobert Elliott hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER); 773964670ac8SStephen M. Cameron 774064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 774139c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 774239c53f55SRobert Elliott if (rc) { 774364670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 774439c53f55SRobert Elliott return rc; 774564670ac8SStephen M. Cameron } 774664670ac8SStephen M. Cameron 774764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 774839c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 774939c53f55SRobert Elliott if (rc) { 775064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 775164670ac8SStephen M. Cameron "after soft reset.\n"); 775239c53f55SRobert Elliott return rc; 775364670ac8SStephen M. Cameron } 775464670ac8SStephen M. Cameron 775564670ac8SStephen M. Cameron return 0; 775664670ac8SStephen M. Cameron } 775764670ac8SStephen M. Cameron 7758072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 7759072b0518SStephen M. Cameron { 7760072b0518SStephen M. Cameron int i; 7761072b0518SStephen M. Cameron 7762072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 7763072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7764072b0518SStephen M. Cameron continue; 77651fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 77661fb7c98aSRobert Elliott h->reply_queue_size, 77671fb7c98aSRobert Elliott h->reply_queue[i].head, 77681fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 7769072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 7770072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 7771072b0518SStephen M. Cameron } 7772105a3dbcSRobert Elliott h->reply_queue_size = 0; 7773072b0518SStephen M. Cameron } 7774072b0518SStephen M. Cameron 77750097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 77760097f0f4SStephen M. Cameron { 7777105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 7778105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 7779105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 7780105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 77812946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 77822946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 77832946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 77849ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 77859ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 77869ecd953aSRobert Elliott if (h->resubmit_wq) { 77879ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 77889ecd953aSRobert Elliott h->resubmit_wq = NULL; 77899ecd953aSRobert Elliott } 77909ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 77919ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 77929ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 77939ecd953aSRobert Elliott } 7794105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 779564670ac8SStephen M. Cameron } 779664670ac8SStephen M. Cameron 7797a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 7798f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 7799a0c12413SStephen M. Cameron { 7800281a7fd0SWebb Scales int i, refcount; 7801281a7fd0SWebb Scales struct CommandList *c; 780225163bd5SWebb Scales int failcount = 0; 7803a0c12413SStephen M. Cameron 7804080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 7805f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7806f2405db8SDon Brace c = h->cmd_pool + i; 7807281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7808281a7fd0SWebb Scales if (refcount > 1) { 780925163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 78105a3d16f5SStephen M. Cameron finish_cmd(c); 7811433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 781225163bd5SWebb Scales failcount++; 7813a0c12413SStephen M. Cameron } 7814281a7fd0SWebb Scales cmd_free(h, c); 7815281a7fd0SWebb Scales } 781625163bd5SWebb Scales dev_warn(&h->pdev->dev, 781725163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 7818a0c12413SStephen M. Cameron } 7819a0c12413SStephen M. Cameron 7820094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 7821094963daSStephen M. Cameron { 7822c8ed0010SRusty Russell int cpu; 7823094963daSStephen M. Cameron 7824c8ed0010SRusty Russell for_each_online_cpu(cpu) { 7825094963daSStephen M. Cameron u32 *lockup_detected; 7826094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 7827094963daSStephen M. Cameron *lockup_detected = value; 7828094963daSStephen M. Cameron } 7829094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 7830094963daSStephen M. Cameron } 7831094963daSStephen M. Cameron 7832a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 7833a0c12413SStephen M. Cameron { 7834a0c12413SStephen M. Cameron unsigned long flags; 7835094963daSStephen M. Cameron u32 lockup_detected; 7836a0c12413SStephen M. Cameron 7837a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 7838a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7839094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 7840094963daSStephen M. Cameron if (!lockup_detected) { 7841094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 7842094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 784325163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 784425163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 7845094963daSStephen M. Cameron lockup_detected = 0xffffffff; 7846094963daSStephen M. Cameron } 7847094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 7848a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 784925163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 785025163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 7851a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 7852f2405db8SDon Brace fail_all_outstanding_cmds(h); 7853a0c12413SStephen M. Cameron } 7854a0c12413SStephen M. Cameron 785525163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 7856a0c12413SStephen M. Cameron { 7857a0c12413SStephen M. Cameron u64 now; 7858a0c12413SStephen M. Cameron u32 heartbeat; 7859a0c12413SStephen M. Cameron unsigned long flags; 7860a0c12413SStephen M. Cameron 7861a0c12413SStephen M. Cameron now = get_jiffies_64(); 7862a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 7863a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 7864e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 786525163bd5SWebb Scales return false; 7866a0c12413SStephen M. Cameron 7867a0c12413SStephen M. Cameron /* 7868a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 7869a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 7870a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 7871a0c12413SStephen M. Cameron */ 7872a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 7873e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 787425163bd5SWebb Scales return false; 7875a0c12413SStephen M. Cameron 7876a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 7877a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7878a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 7879a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7880a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 7881a0c12413SStephen M. Cameron controller_lockup_detected(h); 788225163bd5SWebb Scales return true; 7883a0c12413SStephen M. Cameron } 7884a0c12413SStephen M. Cameron 7885a0c12413SStephen M. Cameron /* We're ok. */ 7886a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 7887a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 788825163bd5SWebb Scales return false; 7889a0c12413SStephen M. Cameron } 7890a0c12413SStephen M. Cameron 78919846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 789276438d08SStephen M. Cameron { 789376438d08SStephen M. Cameron int i; 789476438d08SStephen M. Cameron char *event_type; 789576438d08SStephen M. Cameron 7896e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 7897e4aa3e6aSStephen Cameron return; 7898e4aa3e6aSStephen Cameron 789976438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 79001f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 79011f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 790276438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 790376438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 790476438d08SStephen M. Cameron 790576438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 790676438d08SStephen M. Cameron event_type = "state change"; 790776438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 790876438d08SStephen M. Cameron event_type = "configuration change"; 790976438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 791076438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 791176438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 791276438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 791323100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 791476438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 791576438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 791676438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 791776438d08SStephen M. Cameron h->events, event_type); 791876438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 791976438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 792076438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 792176438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 792276438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 792376438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 792476438d08SStephen M. Cameron } else { 792576438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 792676438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 792776438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 792876438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 792976438d08SStephen M. Cameron #if 0 793076438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 793176438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 793276438d08SStephen M. Cameron #endif 793376438d08SStephen M. Cameron } 79349846590eSStephen M. Cameron return; 793576438d08SStephen M. Cameron } 793676438d08SStephen M. Cameron 793776438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 793876438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 7939e863d68eSScott Teel * we should rescan the controller for devices. 7940e863d68eSScott Teel * Also check flag for driver-initiated rescan. 794176438d08SStephen M. Cameron */ 79429846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 794376438d08SStephen M. Cameron { 7944853633e8SDon Brace if (h->drv_req_rescan) { 7945853633e8SDon Brace h->drv_req_rescan = 0; 7946853633e8SDon Brace return 1; 7947853633e8SDon Brace } 7948853633e8SDon Brace 794976438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 79509846590eSStephen M. Cameron return 0; 795176438d08SStephen M. Cameron 795276438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 79539846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 79549846590eSStephen M. Cameron } 795576438d08SStephen M. Cameron 795676438d08SStephen M. Cameron /* 79579846590eSStephen M. Cameron * Check if any of the offline devices have become ready 795876438d08SStephen M. Cameron */ 79599846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 79609846590eSStephen M. Cameron { 79619846590eSStephen M. Cameron unsigned long flags; 79629846590eSStephen M. Cameron struct offline_device_entry *d; 79639846590eSStephen M. Cameron struct list_head *this, *tmp; 79649846590eSStephen M. Cameron 79659846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 79669846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 79679846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 79689846590eSStephen M. Cameron offline_list); 79699846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 7970d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 7971d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 7972d1fea47cSStephen M. Cameron list_del(&d->offline_list); 7973d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 79749846590eSStephen M. Cameron return 1; 7975d1fea47cSStephen M. Cameron } 79769846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 797776438d08SStephen M. Cameron } 79789846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 79799846590eSStephen M. Cameron return 0; 79809846590eSStephen M. Cameron } 79819846590eSStephen M. Cameron 79826636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work) 7983a0c12413SStephen M. Cameron { 7984a0c12413SStephen M. Cameron unsigned long flags; 79858a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 79866636e7f4SDon Brace struct ctlr_info, rescan_ctlr_work); 79876636e7f4SDon Brace 79886636e7f4SDon Brace 79896636e7f4SDon Brace if (h->remove_in_progress) 79908a98db73SStephen M. Cameron return; 79919846590eSStephen M. Cameron 79929846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 79939846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 79949846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 79959846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 79969846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 79979846590eSStephen M. Cameron } 79986636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 79996636e7f4SDon Brace if (!h->remove_in_progress) 80006636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 80016636e7f4SDon Brace h->heartbeat_sample_interval); 80026636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 80036636e7f4SDon Brace } 80046636e7f4SDon Brace 80056636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 80066636e7f4SDon Brace { 80076636e7f4SDon Brace unsigned long flags; 80086636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 80096636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 80106636e7f4SDon Brace 80116636e7f4SDon Brace detect_controller_lockup(h); 80126636e7f4SDon Brace if (lockup_detected(h)) 80136636e7f4SDon Brace return; 80149846590eSStephen M. Cameron 80158a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 80166636e7f4SDon Brace if (!h->remove_in_progress) 80178a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 80188a98db73SStephen M. Cameron h->heartbeat_sample_interval); 80198a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8020a0c12413SStephen M. Cameron } 8021a0c12413SStephen M. Cameron 80226636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 80236636e7f4SDon Brace char *name) 80246636e7f4SDon Brace { 80256636e7f4SDon Brace struct workqueue_struct *wq = NULL; 80266636e7f4SDon Brace 8027397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 80286636e7f4SDon Brace if (!wq) 80296636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 80306636e7f4SDon Brace 80316636e7f4SDon Brace return wq; 80326636e7f4SDon Brace } 80336636e7f4SDon Brace 80346f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 80354c2a8c40SStephen M. Cameron { 80364c2a8c40SStephen M. Cameron int dac, rc; 80374c2a8c40SStephen M. Cameron struct ctlr_info *h; 803864670ac8SStephen M. Cameron int try_soft_reset = 0; 803964670ac8SStephen M. Cameron unsigned long flags; 80406b6c1cd7STomas Henzl u32 board_id; 80414c2a8c40SStephen M. Cameron 80424c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 80434c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 80444c2a8c40SStephen M. Cameron 80456b6c1cd7STomas Henzl rc = hpsa_lookup_board_id(pdev, &board_id); 80466b6c1cd7STomas Henzl if (rc < 0) { 80476b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 80486b6c1cd7STomas Henzl return rc; 80496b6c1cd7STomas Henzl } 80506b6c1cd7STomas Henzl 80516b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 805264670ac8SStephen M. Cameron if (rc) { 805364670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 80544c2a8c40SStephen M. Cameron return rc; 805564670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 805664670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 805764670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 805864670ac8SStephen M. Cameron * point that it can accept a command. 805964670ac8SStephen M. Cameron */ 806064670ac8SStephen M. Cameron try_soft_reset = 1; 806164670ac8SStephen M. Cameron rc = 0; 806264670ac8SStephen M. Cameron } 806364670ac8SStephen M. Cameron 806464670ac8SStephen M. Cameron reinit_after_soft_reset: 80654c2a8c40SStephen M. Cameron 8066303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 8067303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 8068303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 8069303932fdSDon Brace */ 8070303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 8071edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 8072105a3dbcSRobert Elliott if (!h) { 8073105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 8074ecd9aad4SStephen M. Cameron return -ENOMEM; 8075105a3dbcSRobert Elliott } 8076edd16368SStephen M. Cameron 807755c06c71SStephen M. Cameron h->pdev = pdev; 8078105a3dbcSRobert Elliott 8079a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 80809846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 80816eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 80829846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 80836eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 808434f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 80859b5c48c2SStephen Cameron atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS); 8086094963daSStephen M. Cameron 8087094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 8088094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 80892a5ac326SStephen M. Cameron if (!h->lockup_detected) { 8090105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 80912a5ac326SStephen M. Cameron rc = -ENOMEM; 80922efa5929SRobert Elliott goto clean1; /* aer/h */ 80932a5ac326SStephen M. Cameron } 8094094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 8095094963daSStephen M. Cameron 809655c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 8097105a3dbcSRobert Elliott if (rc) 80982946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 8099edd16368SStephen M. Cameron 81002946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 81012946e82bSRobert Elliott * interrupt_mode h->intr */ 81022946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 81032946e82bSRobert Elliott if (rc) 81042946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 81052946e82bSRobert Elliott 81062946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 8107edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 8108edd16368SStephen M. Cameron number_of_controllers++; 8109edd16368SStephen M. Cameron 8110edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 8111ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 8112ecd9aad4SStephen M. Cameron if (rc == 0) { 8113edd16368SStephen M. Cameron dac = 1; 8114ecd9aad4SStephen M. Cameron } else { 8115ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 8116ecd9aad4SStephen M. Cameron if (rc == 0) { 8117edd16368SStephen M. Cameron dac = 0; 8118ecd9aad4SStephen M. Cameron } else { 8119edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 81202946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8121edd16368SStephen M. Cameron } 8122ecd9aad4SStephen M. Cameron } 8123edd16368SStephen M. Cameron 8124edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 8125edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 812610f66018SStephen M. Cameron 8127105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 8128105a3dbcSRobert Elliott if (rc) 81292946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8130d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 81318947fd10SRobert Elliott if (rc) 81322946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 8133105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 8134105a3dbcSRobert Elliott if (rc) 81352946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 8136a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 81379b5c48c2SStephen Cameron init_waitqueue_head(&h->abort_cmd_wait_queue); 8138d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 8139d604f533SWebb Scales mutex_init(&h->reset_mutex); 8140a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 8141edd16368SStephen M. Cameron 8142edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 81439a41338eSStephen M. Cameron h->ndevices = 0; 81442946e82bSRobert Elliott 81459a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 8146105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 8147105a3dbcSRobert Elliott if (rc) 81482946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 81492946e82bSRobert Elliott 81502946e82bSRobert Elliott /* hook into SCSI subsystem */ 81512946e82bSRobert Elliott rc = hpsa_scsi_add_host(h); 81522946e82bSRobert Elliott if (rc) 81532946e82bSRobert Elliott goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 81542efa5929SRobert Elliott 81552efa5929SRobert Elliott /* create the resubmit workqueue */ 81562efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 81572efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 81582efa5929SRobert Elliott rc = -ENOMEM; 81592efa5929SRobert Elliott goto clean7; 81602efa5929SRobert Elliott } 81612efa5929SRobert Elliott 81622efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 81632efa5929SRobert Elliott if (!h->resubmit_wq) { 81642efa5929SRobert Elliott rc = -ENOMEM; 81652efa5929SRobert Elliott goto clean7; /* aer/h */ 81662efa5929SRobert Elliott } 816764670ac8SStephen M. Cameron 8168105a3dbcSRobert Elliott /* 8169105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 817064670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 817164670ac8SStephen M. Cameron * the soft reset and see if that works. 817264670ac8SStephen M. Cameron */ 817364670ac8SStephen M. Cameron if (try_soft_reset) { 817464670ac8SStephen M. Cameron 817564670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 817664670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 817764670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 817864670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 817964670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 818064670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 818164670ac8SStephen M. Cameron */ 818264670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 818364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 818464670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8185ec501a18SRobert Elliott hpsa_free_irqs(h); 81869ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 818764670ac8SStephen M. Cameron hpsa_intx_discard_completions); 818864670ac8SStephen M. Cameron if (rc) { 81899ee61794SRobert Elliott dev_warn(&h->pdev->dev, 81909ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8191d498757cSRobert Elliott /* 8192b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8193b2ef480cSRobert Elliott * again. Instead, do its work 8194b2ef480cSRobert Elliott */ 8195b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8196b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8197b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8198b2ef480cSRobert Elliott /* 8199b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8200b2ef480cSRobert Elliott * was just called before request_irqs failed 8201d498757cSRobert Elliott */ 8202d498757cSRobert Elliott goto clean3; 820364670ac8SStephen M. Cameron } 820464670ac8SStephen M. Cameron 820564670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 820664670ac8SStephen M. Cameron if (rc) 820764670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 82087ef7323fSDon Brace goto clean7; 820964670ac8SStephen M. Cameron 821064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 821164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 821264670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 821364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 821464670ac8SStephen M. Cameron msleep(10000); 821564670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 821664670ac8SStephen M. Cameron 821764670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 821864670ac8SStephen M. Cameron if (rc) 821964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 822064670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 822164670ac8SStephen M. Cameron 822264670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 822364670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 822464670ac8SStephen M. Cameron * all over again. 822564670ac8SStephen M. Cameron */ 822664670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 822764670ac8SStephen M. Cameron try_soft_reset = 0; 822864670ac8SStephen M. Cameron if (rc) 8229b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 823064670ac8SStephen M. Cameron return -ENODEV; 823164670ac8SStephen M. Cameron 823264670ac8SStephen M. Cameron goto reinit_after_soft_reset; 823364670ac8SStephen M. Cameron } 8234edd16368SStephen M. Cameron 8235da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8236da0697bdSScott Teel h->acciopath_status = 1; 8237da0697bdSScott Teel 8238e863d68eSScott Teel 8239edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8240edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8241edd16368SStephen M. Cameron 8242339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 82438a98db73SStephen M. Cameron 82448a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 82458a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 82468a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 82478a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 82488a98db73SStephen M. Cameron h->heartbeat_sample_interval); 82496636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 82506636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 82516636e7f4SDon Brace h->heartbeat_sample_interval); 825288bf6d62SStephen M. Cameron return 0; 8253edd16368SStephen M. Cameron 82542946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8255105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8256105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8257105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 825833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 82592946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 82602e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 82612946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8262ec501a18SRobert Elliott hpsa_free_irqs(h); 82632946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 82642946e82bSRobert Elliott scsi_host_put(h->scsi_host); 82652946e82bSRobert Elliott h->scsi_host = NULL; 82662946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8267195f2c65SRobert Elliott hpsa_free_pci_init(h); 82682946e82bSRobert Elliott clean2: /* lu, aer/h */ 8269105a3dbcSRobert Elliott if (h->lockup_detected) { 8270094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8271105a3dbcSRobert Elliott h->lockup_detected = NULL; 8272105a3dbcSRobert Elliott } 8273105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8274105a3dbcSRobert Elliott if (h->resubmit_wq) { 8275105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8276105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8277105a3dbcSRobert Elliott } 8278105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8279105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8280105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8281105a3dbcSRobert Elliott } 8282edd16368SStephen M. Cameron kfree(h); 8283ecd9aad4SStephen M. Cameron return rc; 8284edd16368SStephen M. Cameron } 8285edd16368SStephen M. Cameron 8286edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8287edd16368SStephen M. Cameron { 8288edd16368SStephen M. Cameron char *flush_buf; 8289edd16368SStephen M. Cameron struct CommandList *c; 829025163bd5SWebb Scales int rc; 8291702890e3SStephen M. Cameron 8292094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8293702890e3SStephen M. Cameron return; 8294edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8295edd16368SStephen M. Cameron if (!flush_buf) 8296edd16368SStephen M. Cameron return; 8297edd16368SStephen M. Cameron 829845fcb86eSStephen Cameron c = cmd_alloc(h); 8299bf43caf3SRobert Elliott 8300a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8301a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8302a2dac136SStephen M. Cameron goto out; 8303a2dac136SStephen M. Cameron } 830425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 830525163bd5SWebb Scales PCI_DMA_TODEVICE, NO_TIMEOUT); 830625163bd5SWebb Scales if (rc) 830725163bd5SWebb Scales goto out; 8308edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8309a2dac136SStephen M. Cameron out: 8310edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8311edd16368SStephen M. Cameron "error flushing cache on controller\n"); 831245fcb86eSStephen Cameron cmd_free(h, c); 8313edd16368SStephen M. Cameron kfree(flush_buf); 8314edd16368SStephen M. Cameron } 8315edd16368SStephen M. Cameron 8316edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 8317edd16368SStephen M. Cameron { 8318edd16368SStephen M. Cameron struct ctlr_info *h; 8319edd16368SStephen M. Cameron 8320edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8321edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8322edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8323edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8324edd16368SStephen M. Cameron */ 8325edd16368SStephen M. Cameron hpsa_flush_cache(h); 8326edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8327105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8328cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8329edd16368SStephen M. Cameron } 8330edd16368SStephen M. Cameron 83316f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 833255e14e76SStephen M. Cameron { 833355e14e76SStephen M. Cameron int i; 833455e14e76SStephen M. Cameron 8335105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 833655e14e76SStephen M. Cameron kfree(h->dev[i]); 8337105a3dbcSRobert Elliott h->dev[i] = NULL; 8338105a3dbcSRobert Elliott } 833955e14e76SStephen M. Cameron } 834055e14e76SStephen M. Cameron 83416f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8342edd16368SStephen M. Cameron { 8343edd16368SStephen M. Cameron struct ctlr_info *h; 83448a98db73SStephen M. Cameron unsigned long flags; 8345edd16368SStephen M. Cameron 8346edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8347edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8348edd16368SStephen M. Cameron return; 8349edd16368SStephen M. Cameron } 8350edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 83518a98db73SStephen M. Cameron 83528a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 83538a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 83548a98db73SStephen M. Cameron h->remove_in_progress = 1; 83558a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 83566636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 83576636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 83586636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 83596636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 8360cc64c817SRobert Elliott 83612d041306SDon Brace /* 83622d041306SDon Brace * Call before disabling interrupts. 83632d041306SDon Brace * scsi_remove_host can trigger I/O operations especially 83642d041306SDon Brace * when multipath is enabled. There can be SYNCHRONIZE CACHE 83652d041306SDon Brace * operations which cannot complete and will hang the system. 83662d041306SDon Brace */ 83672d041306SDon Brace if (h->scsi_host) 83682d041306SDon Brace scsi_remove_host(h->scsi_host); /* init_one 8 */ 8369105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 8370195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 8371edd16368SStephen M. Cameron hpsa_shutdown(pdev); 8372cc64c817SRobert Elliott 8373105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 8374105a3dbcSRobert Elliott 83752946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 83762946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 83772946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 8378105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8379105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 83801fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 8381105a3dbcSRobert Elliott 8382105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 8383195f2c65SRobert Elliott 83842946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 83852946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 83862946e82bSRobert Elliott 8387195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 83882946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 8389195f2c65SRobert Elliott 8390105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 8391105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 8392105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 8393105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 8394edd16368SStephen M. Cameron } 8395edd16368SStephen M. Cameron 8396edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 8397edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 8398edd16368SStephen M. Cameron { 8399edd16368SStephen M. Cameron return -ENOSYS; 8400edd16368SStephen M. Cameron } 8401edd16368SStephen M. Cameron 8402edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 8403edd16368SStephen M. Cameron { 8404edd16368SStephen M. Cameron return -ENOSYS; 8405edd16368SStephen M. Cameron } 8406edd16368SStephen M. Cameron 8407edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 8408f79cfec6SStephen M. Cameron .name = HPSA, 8409edd16368SStephen M. Cameron .probe = hpsa_init_one, 84106f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 8411edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 8412edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 8413edd16368SStephen M. Cameron .suspend = hpsa_suspend, 8414edd16368SStephen M. Cameron .resume = hpsa_resume, 8415edd16368SStephen M. Cameron }; 8416edd16368SStephen M. Cameron 8417303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 8418303932fdSDon Brace * scatter gather elements supported) and bucket[], 8419303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 8420303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 8421303932fdSDon Brace * byte increments) which the controller uses to fetch 8422303932fdSDon Brace * commands. This function fills in bucket_map[], which 8423303932fdSDon Brace * maps a given number of scatter gather elements to one of 8424303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 8425303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 8426303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 8427303932fdSDon Brace * bits of the command address. 8428303932fdSDon Brace */ 8429303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 84302b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 8431303932fdSDon Brace { 8432303932fdSDon Brace int i, j, b, size; 8433303932fdSDon Brace 8434303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 8435303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 8436303932fdSDon Brace /* Compute size of a command with i SG entries */ 8437e1f7de0cSMatt Gates size = i + min_blocks; 8438303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 8439303932fdSDon Brace /* Find the bucket that is just big enough */ 8440e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 8441303932fdSDon Brace if (bucket[j] >= size) { 8442303932fdSDon Brace b = j; 8443303932fdSDon Brace break; 8444303932fdSDon Brace } 8445303932fdSDon Brace } 8446303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 8447303932fdSDon Brace bucket_map[i] = b; 8448303932fdSDon Brace } 8449303932fdSDon Brace } 8450303932fdSDon Brace 8451105a3dbcSRobert Elliott /* 8452105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 8453105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8454105a3dbcSRobert Elliott */ 8455c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 8456303932fdSDon Brace { 84576c311b57SStephen M. Cameron int i; 84586c311b57SStephen M. Cameron unsigned long register_value; 8459e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8460e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 8461e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 8462b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 8463b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 8464e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 8465def342bdSStephen M. Cameron 8466def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 8467def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 8468def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 8469def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 8470def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 8471def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 8472def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 8473def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 8474def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 8475def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 8476d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 8477def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 8478def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 8479def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 8480def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 8481def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 8482def342bdSStephen M. Cameron */ 8483d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 8484b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 8485b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 8486b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 8487b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 8488b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 8489b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 8490b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 8491b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 8492b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 8493b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 8494d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 8495303932fdSDon Brace /* 5 = 1 s/g entry or 4k 8496303932fdSDon Brace * 6 = 2 s/g entry or 8k 8497303932fdSDon Brace * 8 = 4 s/g entry or 16k 8498303932fdSDon Brace * 10 = 6 s/g entry or 24k 8499303932fdSDon Brace */ 8500303932fdSDon Brace 8501b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 8502b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 8503b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 8504b3a52e79SStephen M. Cameron */ 8505b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 8506b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 8507b3a52e79SStephen M. Cameron 8508303932fdSDon Brace /* Controller spec: zero out this buffer. */ 8509072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8510072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 8511303932fdSDon Brace 8512d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 8513d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 8514e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 8515303932fdSDon Brace for (i = 0; i < 8; i++) 8516303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 8517303932fdSDon Brace 8518303932fdSDon Brace /* size of controller ring buffer */ 8519303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 8520254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 8521303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 8522303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 8523254f796bSMatt Gates 8524254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8525254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 8526072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 8527254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 8528254f796bSMatt Gates } 8529254f796bSMatt Gates 8530b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 8531e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 8532e1f7de0cSMatt Gates /* 8533e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 8534e1f7de0cSMatt Gates */ 8535e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8536e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 8537e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8538e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8539c349775eSScott Teel } else { 8540c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 8541c349775eSScott Teel access = SA5_ioaccel_mode2_access; 8542c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8543c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8544c349775eSScott Teel } 8545e1f7de0cSMatt Gates } 8546303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8547c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8548c706a795SRobert Elliott dev_err(&h->pdev->dev, 8549c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 8550c706a795SRobert Elliott return -ENODEV; 8551c706a795SRobert Elliott } 8552303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 8553303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 8554050f7147SStephen Cameron dev_err(&h->pdev->dev, 8555050f7147SStephen Cameron "performant mode problem - transport not active\n"); 8556c706a795SRobert Elliott return -ENODEV; 8557303932fdSDon Brace } 8558960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 8559e1f7de0cSMatt Gates h->access = access; 8560e1f7de0cSMatt Gates h->transMethod = transMethod; 8561e1f7de0cSMatt Gates 8562b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 8563b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 8564c706a795SRobert Elliott return 0; 8565e1f7de0cSMatt Gates 8566b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 8567e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 8568e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8569e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 8570e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 8571e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 8572e1f7de0cSMatt Gates } 8573283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 8574283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 8575e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 8576e1f7de0cSMatt Gates 8577e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 8578072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8579072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 8580072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 8581072b0518SStephen M. Cameron h->reply_queue_size); 8582e1f7de0cSMatt Gates 8583e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 8584e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 8585e1f7de0cSMatt Gates */ 8586e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 8587e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 8588e1f7de0cSMatt Gates 8589e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 8590e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 8591e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 8592e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 8593e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 85942b08b3e9SDon Brace cp->host_context_flags = 85952b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 8596e1f7de0cSMatt Gates cp->timeout_sec = 0; 8597e1f7de0cSMatt Gates cp->ReplyQueue = 0; 859850a0decfSStephen M. Cameron cp->tag = 8599f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 860050a0decfSStephen M. Cameron cp->host_addr = 860150a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 8602e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 8603e1f7de0cSMatt Gates } 8604b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 8605b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 8606b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 8607b9af4937SStephen M. Cameron int rc; 8608b9af4937SStephen M. Cameron 8609b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 8610b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 8611b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 8612b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 8613b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 8614b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 8615b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 8616b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 8617b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 8618b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 8619b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 8620b9af4937SStephen M. Cameron cfg_base_addr_index) + 8621b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 8622b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 8623b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 8624b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 8625b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 8626b9af4937SStephen M. Cameron } 8627b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8628c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8629c706a795SRobert Elliott dev_err(&h->pdev->dev, 8630c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 8631c706a795SRobert Elliott return -ENODEV; 8632c706a795SRobert Elliott } 8633c706a795SRobert Elliott return 0; 8634e1f7de0cSMatt Gates } 8635e1f7de0cSMatt Gates 86361fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 86371fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 86381fb7c98aSRobert Elliott { 8639105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 86401fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 86411fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 86421fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 86431fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 8644105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 8645105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 8646105a3dbcSRobert Elliott } 86471fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 8648105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 86491fb7c98aSRobert Elliott } 86501fb7c98aSRobert Elliott 8651d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 8652d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 8653e1f7de0cSMatt Gates { 8654283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 8655283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8656283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 8657283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 8658283b4a9bSStephen M. Cameron 8659e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 8660e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 8661e1f7de0cSMatt Gates * hardware. 8662e1f7de0cSMatt Gates */ 8663e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 8664e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 8665e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 8666e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 8667e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 8668e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 8669e1f7de0cSMatt Gates 8670e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 8671283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8672e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 8673e1f7de0cSMatt Gates 8674e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 8675e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 8676e1f7de0cSMatt Gates goto clean_up; 8677e1f7de0cSMatt Gates 8678e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 8679e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 8680e1f7de0cSMatt Gates return 0; 8681e1f7de0cSMatt Gates 8682e1f7de0cSMatt Gates clean_up: 86831fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 86842dd02d74SRobert Elliott return -ENOMEM; 86856c311b57SStephen M. Cameron } 86866c311b57SStephen M. Cameron 86871fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 86881fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 86891fb7c98aSRobert Elliott { 8690d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 8691d9a729f3SWebb Scales 8692105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 86931fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 86941fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 86951fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 86961fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 8697105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 8698105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 8699105a3dbcSRobert Elliott } 87001fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 8701105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 87021fb7c98aSRobert Elliott } 87031fb7c98aSRobert Elliott 8704d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 8705d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 8706aca9012aSStephen M. Cameron { 8707d9a729f3SWebb Scales int rc; 8708d9a729f3SWebb Scales 8709aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 8710aca9012aSStephen M. Cameron 8711aca9012aSStephen M. Cameron h->ioaccel_maxsg = 8712aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8713aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 8714aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 8715aca9012aSStephen M. Cameron 8716aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 8717aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 8718aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 8719aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 8720aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 8721aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 8722aca9012aSStephen M. Cameron 8723aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 8724aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8725aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8726aca9012aSStephen M. Cameron 8727aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 8728d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 8729d9a729f3SWebb Scales rc = -ENOMEM; 8730d9a729f3SWebb Scales goto clean_up; 8731d9a729f3SWebb Scales } 8732d9a729f3SWebb Scales 8733d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 8734d9a729f3SWebb Scales if (rc) 8735aca9012aSStephen M. Cameron goto clean_up; 8736aca9012aSStephen M. Cameron 8737aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 8738aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 8739aca9012aSStephen M. Cameron return 0; 8740aca9012aSStephen M. Cameron 8741aca9012aSStephen M. Cameron clean_up: 87421fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8743d9a729f3SWebb Scales return rc; 8744aca9012aSStephen M. Cameron } 8745aca9012aSStephen M. Cameron 8746105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 8747105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 8748105a3dbcSRobert Elliott { 8749105a3dbcSRobert Elliott kfree(h->blockFetchTable); 8750105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8751105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8752105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8753105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8754105a3dbcSRobert Elliott } 8755105a3dbcSRobert Elliott 8756105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 8757105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8758105a3dbcSRobert Elliott */ 8759105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 87606c311b57SStephen M. Cameron { 87616c311b57SStephen M. Cameron u32 trans_support; 8762e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8763e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 8764105a3dbcSRobert Elliott int i, rc; 87656c311b57SStephen M. Cameron 876602ec19c8SStephen M. Cameron if (hpsa_simple_mode) 8767105a3dbcSRobert Elliott return 0; 876802ec19c8SStephen M. Cameron 876967c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 877067c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 8771105a3dbcSRobert Elliott return 0; 877267c99a72Sscameron@beardog.cce.hp.com 8773e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 8774e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8775e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 8776e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 8777105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 8778105a3dbcSRobert Elliott if (rc) 8779105a3dbcSRobert Elliott return rc; 8780105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 8781aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 8782aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 8783105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 8784105a3dbcSRobert Elliott if (rc) 8785105a3dbcSRobert Elliott return rc; 8786e1f7de0cSMatt Gates } 8787e1f7de0cSMatt Gates 8788eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 8789cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 87906c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 8791072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 87926c311b57SStephen M. Cameron 8793254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8794072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 8795072b0518SStephen M. Cameron h->reply_queue_size, 8796072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 8797105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 8798105a3dbcSRobert Elliott rc = -ENOMEM; 8799105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8800105a3dbcSRobert Elliott } 8801254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 8802254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 8803254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 8804254f796bSMatt Gates } 8805254f796bSMatt Gates 88066c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 8807d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 88086c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8809105a3dbcSRobert Elliott if (!h->blockFetchTable) { 8810105a3dbcSRobert Elliott rc = -ENOMEM; 8811105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8812105a3dbcSRobert Elliott } 88136c311b57SStephen M. Cameron 8814105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 8815105a3dbcSRobert Elliott if (rc) 8816105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 8817105a3dbcSRobert Elliott return 0; 8818303932fdSDon Brace 8819105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 8820303932fdSDon Brace kfree(h->blockFetchTable); 8821105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8822105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 8823105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8824105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8825105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8826105a3dbcSRobert Elliott return rc; 8827303932fdSDon Brace } 8828303932fdSDon Brace 882923100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 883076438d08SStephen M. Cameron { 883123100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 883223100dd9SStephen M. Cameron } 883323100dd9SStephen M. Cameron 883423100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 883523100dd9SStephen M. Cameron { 883623100dd9SStephen M. Cameron struct CommandList *c = NULL; 8837f2405db8SDon Brace int i, accel_cmds_out; 8838281a7fd0SWebb Scales int refcount; 883976438d08SStephen M. Cameron 8840f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 884123100dd9SStephen M. Cameron accel_cmds_out = 0; 8842f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 8843f2405db8SDon Brace c = h->cmd_pool + i; 8844281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 8845281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 884623100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 8847281a7fd0SWebb Scales cmd_free(h, c); 8848f2405db8SDon Brace } 884923100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 885076438d08SStephen M. Cameron break; 885176438d08SStephen M. Cameron msleep(100); 885276438d08SStephen M. Cameron } while (1); 885376438d08SStephen M. Cameron } 885476438d08SStephen M. Cameron 8855edd16368SStephen M. Cameron /* 8856edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 8857edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 8858edd16368SStephen M. Cameron */ 8859edd16368SStephen M. Cameron static int __init hpsa_init(void) 8860edd16368SStephen M. Cameron { 886131468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 8862edd16368SStephen M. Cameron } 8863edd16368SStephen M. Cameron 8864edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 8865edd16368SStephen M. Cameron { 8866edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 8867edd16368SStephen M. Cameron } 8868edd16368SStephen M. Cameron 8869e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 8870e1f7de0cSMatt Gates { 8871e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 8872dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 8873dd0e19f3SScott Teel 8874dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 8875dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 8876dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 8877dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 8878dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 8879dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 8880dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 8881dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 8882dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 8883dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 8884dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 8885dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 8886dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 8887dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 8888dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 8889dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 8890dd0e19f3SScott Teel 8891dd0e19f3SScott Teel #undef VERIFY_OFFSET 8892dd0e19f3SScott Teel 8893dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 8894b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 8895b66cc250SMike Miller 8896b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 8897b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 8898b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 8899b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 8900b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 8901b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 8902b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 8903b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 8904b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 8905b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 8906b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 8907b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 8908b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 8909b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 8910b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 8911b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 8912b66cc250SMike Miller 8913b66cc250SMike Miller #undef VERIFY_OFFSET 8914b66cc250SMike Miller 8915b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 8916e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 8917e1f7de0cSMatt Gates 8918e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 8919e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 8920e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 8921e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 8922e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 8923e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 8924e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 8925e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 8926e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 8927e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 8928e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 8929e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 8930e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 8931e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 8932e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 8933e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 8934e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 8935e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 8936e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 8937e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 8938e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 8939e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 894050a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 8941e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 8942e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 8943e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 8944e1f7de0cSMatt Gates #undef VERIFY_OFFSET 8945e1f7de0cSMatt Gates } 8946e1f7de0cSMatt Gates 8947edd16368SStephen M. Cameron module_init(hpsa_init); 8948edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 8949