xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 6da2ec56059c3c7a7e5f729e6349e74ace1e5c57)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
394c7bc31SDon Brace  *    Copyright 2016 Microsemi Corporation
41358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
51358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
6edd16368SStephen M. Cameron  *
7edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
8edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
9edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
10edd16368SStephen M. Cameron  *
11edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
12edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
13edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
14edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
15edd16368SStephen M. Cameron  *
1694c7bc31SDon Brace  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  */
19edd16368SStephen M. Cameron 
20edd16368SStephen M. Cameron #include <linux/module.h>
21edd16368SStephen M. Cameron #include <linux/interrupt.h>
22edd16368SStephen M. Cameron #include <linux/types.h>
23edd16368SStephen M. Cameron #include <linux/pci.h>
24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
25edd16368SStephen M. Cameron #include <linux/kernel.h>
26edd16368SStephen M. Cameron #include <linux/slab.h>
27edd16368SStephen M. Cameron #include <linux/delay.h>
28edd16368SStephen M. Cameron #include <linux/fs.h>
29edd16368SStephen M. Cameron #include <linux/timer.h>
30edd16368SStephen M. Cameron #include <linux/init.h>
31edd16368SStephen M. Cameron #include <linux/spinlock.h>
32edd16368SStephen M. Cameron #include <linux/compat.h>
33edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
34edd16368SStephen M. Cameron #include <linux/uaccess.h>
35edd16368SStephen M. Cameron #include <linux/io.h>
36edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
37edd16368SStephen M. Cameron #include <linux/completion.h>
38edd16368SStephen M. Cameron #include <linux/moduleparam.h>
39edd16368SStephen M. Cameron #include <scsi/scsi.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
449437ac43SStephen Cameron #include <scsi/scsi_eh.h>
45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h>
4673153fe5SWebb Scales #include <scsi/scsi_dbg.h>
47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
48edd16368SStephen M. Cameron #include <linux/string.h>
49edd16368SStephen M. Cameron #include <linux/bitmap.h>
5060063497SArun Sharma #include <linux/atomic.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5242a91641SDon Brace #include <linux/percpu-defs.h>
53094963daSStephen M. Cameron #include <linux/percpu.h>
542b08b3e9SDon Brace #include <asm/unaligned.h>
55283b4a9bSStephen M. Cameron #include <asm/div64.h>
56edd16368SStephen M. Cameron #include "hpsa_cmd.h"
57edd16368SStephen M. Cameron #include "hpsa.h"
58edd16368SStephen M. Cameron 
59ec2c3aa9SDon Brace /*
60ec2c3aa9SDon Brace  * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.'
61ec2c3aa9SDon Brace  * with an optional trailing '-' followed by a byte value (0-255).
62ec2c3aa9SDon Brace  */
63c9edcb2eSDon Brace #define HPSA_DRIVER_VERSION "3.4.20-125"
64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
65f79cfec6SStephen M. Cameron #define HPSA "hpsa"
66edd16368SStephen M. Cameron 
67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
73edd16368SStephen M. Cameron 
74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
76edd16368SStephen M. Cameron 
77edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
78edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
79edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
80edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
81edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
82edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
83edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
84253d2464SHannes Reinecke MODULE_ALIAS("cciss");
85edd16368SStephen M. Cameron 
8602ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8702ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8802ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8902ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
90edd16368SStephen M. Cameron 
91edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
92edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
98163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
99163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
100f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
1087f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1920},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
1137f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1925},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
115fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1313b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1323b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1343b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
135fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
137cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
138cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
139cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
140cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1428e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1438e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1448e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1458e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
146edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
147edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
148135ae6edSHannes Reinecke 	{PCI_VENDOR_ID_COMPAQ,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
149135ae6edSHannes Reinecke 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
150edd16368SStephen M. Cameron 	{0,}
151edd16368SStephen M. Cameron };
152edd16368SStephen M. Cameron 
153edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
154edd16368SStephen M. Cameron 
155edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
156edd16368SStephen M. Cameron  *  product = Marketing Name for the board
157edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
158edd16368SStephen M. Cameron  */
159edd16368SStephen M. Cameron static struct board_type products[] = {
160135ae6edSHannes Reinecke 	{0x40700E11, "Smart Array 5300", &SA5A_access},
161135ae6edSHannes Reinecke 	{0x40800E11, "Smart Array 5i", &SA5B_access},
162135ae6edSHannes Reinecke 	{0x40820E11, "Smart Array 532", &SA5B_access},
163135ae6edSHannes Reinecke 	{0x40830E11, "Smart Array 5312", &SA5B_access},
164135ae6edSHannes Reinecke 	{0x409A0E11, "Smart Array 641", &SA5A_access},
165135ae6edSHannes Reinecke 	{0x409B0E11, "Smart Array 642", &SA5A_access},
166135ae6edSHannes Reinecke 	{0x409C0E11, "Smart Array 6400", &SA5A_access},
167135ae6edSHannes Reinecke 	{0x409D0E11, "Smart Array 6400 EM", &SA5A_access},
168135ae6edSHannes Reinecke 	{0x40910E11, "Smart Array 6i", &SA5A_access},
169135ae6edSHannes Reinecke 	{0x3225103C, "Smart Array P600", &SA5A_access},
170135ae6edSHannes Reinecke 	{0x3223103C, "Smart Array P800", &SA5A_access},
171135ae6edSHannes Reinecke 	{0x3234103C, "Smart Array P400", &SA5A_access},
172135ae6edSHannes Reinecke 	{0x3235103C, "Smart Array P400i", &SA5A_access},
173135ae6edSHannes Reinecke 	{0x3211103C, "Smart Array E200i", &SA5A_access},
174135ae6edSHannes Reinecke 	{0x3212103C, "Smart Array E200", &SA5A_access},
175135ae6edSHannes Reinecke 	{0x3213103C, "Smart Array E200i", &SA5A_access},
176135ae6edSHannes Reinecke 	{0x3214103C, "Smart Array E200i", &SA5A_access},
177135ae6edSHannes Reinecke 	{0x3215103C, "Smart Array E200i", &SA5A_access},
178135ae6edSHannes Reinecke 	{0x3237103C, "Smart Array E500", &SA5A_access},
179135ae6edSHannes Reinecke 	{0x323D103C, "Smart Array P700m", &SA5A_access},
180edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
181edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
182edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
183edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
184edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
185163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
186163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1877d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
188fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
189fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
190fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
191fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
192fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
193fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
194fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1957f1974a7SDon Brace 	{0x1920103C, "Smart Array P430i", &SA5_access},
1961fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1971fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1981fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1991fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
2007f1974a7SDon Brace 	{0x1925103C, "Smart Array P831", &SA5_access},
2011fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
2021fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
2031fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
20427fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
20527fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
20627fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
20727fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
208c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
20927fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
21027fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
21197b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
21227fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
21327fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
21427fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
21527fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
21697b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
21727fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
21827fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
2193b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
2203b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
22127fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
222fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
223cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
224cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
225cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
226cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
227cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2288e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2298e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2308e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2318e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2328e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
233edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
234edd16368SStephen M. Cameron };
235edd16368SStephen M. Cameron 
236d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template;
237d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h);
238d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h);
239d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
240d04e62b9SKevin Barnett 			struct hpsa_scsi_dev_t *device);
241d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device);
242d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
243d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
244d04e62b9SKevin Barnett 		struct sas_rphy *rphy);
245d04e62b9SKevin Barnett 
246a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
247a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
248a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
250edd16368SStephen M. Cameron static int number_of_controllers;
251edd16368SStephen M. Cameron 
25210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
25310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
25442a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
255edd16368SStephen M. Cameron 
256edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
25742a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
25842a91641SDon Brace 	void __user *arg);
259edd16368SStephen M. Cameron #endif
260edd16368SStephen M. Cameron 
261edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
262edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
26373153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
26473153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
26573153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
266a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
267b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
268edd16368SStephen M. Cameron 	int cmd_type);
2692c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
270b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
271b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
272edd16368SStephen M. Cameron 
273f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
274a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
275a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
276a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2777c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
278edd16368SStephen M. Cameron 
279edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
280edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
28141ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
282edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
283edd16368SStephen M. Cameron 
2848aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
285edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
286edd16368SStephen M. Cameron 	struct CommandList *c);
287edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
288edd16368SStephen M. Cameron 	struct CommandList *c);
289303932fdSDon Brace /* performant mode helper functions */
290303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2912b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
292105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
293105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
294254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2956f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2966f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2971df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2986f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2991df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
300135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
301135ae6edSHannes Reinecke 				bool *legacy_board);
302bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h,
303bfd7546cSDon Brace 					   unsigned char lunaddr[],
304bfd7546cSDon Brace 					   int reply_queue);
3056f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
3066f039790SGreg Kroah-Hartman 				     int wait_for_ready);
30775167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
308c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
309fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
310fe5389c8SStephen M. Cameron #define BOARD_READY 1
31123100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
31276438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
313c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
314c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
31503383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
316080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
31725163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
31825163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
319c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
320d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
321d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *buf, int bufsize);
3228383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
3238383278dSScott Teel 	unsigned char scsi3addr[], u8 page);
32434592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
325ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
326ba74fdc4SDon Brace 			       struct hpsa_scsi_dev_t *dev,
327ba74fdc4SDon Brace 			       unsigned char *scsi3addr);
328edd16368SStephen M. Cameron 
329edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
330edd16368SStephen M. Cameron {
331edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
332edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
333edd16368SStephen M. Cameron }
334edd16368SStephen M. Cameron 
335a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
336a23513e8SStephen M. Cameron {
337a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
338a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
339a23513e8SStephen M. Cameron }
340a23513e8SStephen M. Cameron 
341a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
342a58e7e53SWebb Scales {
343a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
344a58e7e53SWebb Scales }
345a58e7e53SWebb Scales 
346d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
347d604f533SWebb Scales {
34808ec46f6SDon Brace 	return c->reset_pending;
349d604f533SWebb Scales }
350d604f533SWebb Scales 
3519437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3529437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3539437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3549437ac43SStephen Cameron {
3559437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3569437ac43SStephen Cameron 	bool rc;
3579437ac43SStephen Cameron 
3589437ac43SStephen Cameron 	*sense_key = -1;
3599437ac43SStephen Cameron 	*asc = -1;
3609437ac43SStephen Cameron 	*ascq = -1;
3619437ac43SStephen Cameron 
3629437ac43SStephen Cameron 	if (sense_data_len < 1)
3639437ac43SStephen Cameron 		return;
3649437ac43SStephen Cameron 
3659437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3669437ac43SStephen Cameron 	if (rc) {
3679437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3689437ac43SStephen Cameron 		*asc = sshdr.asc;
3699437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3709437ac43SStephen Cameron 	}
3719437ac43SStephen Cameron }
3729437ac43SStephen Cameron 
373edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
374edd16368SStephen M. Cameron 	struct CommandList *c)
375edd16368SStephen M. Cameron {
3769437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3779437ac43SStephen Cameron 	int sense_len;
3789437ac43SStephen Cameron 
3799437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3809437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3819437ac43SStephen Cameron 	else
3829437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3839437ac43SStephen Cameron 
3849437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3859437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
38681c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
387edd16368SStephen M. Cameron 		return 0;
388edd16368SStephen M. Cameron 
3899437ac43SStephen Cameron 	switch (asc) {
390edd16368SStephen M. Cameron 	case STATE_CHANGED:
3919437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3922946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3932946e82bSRobert Elliott 			h->devname);
394edd16368SStephen M. Cameron 		break;
395edd16368SStephen M. Cameron 	case LUN_FAILED:
3967f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3972946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
398edd16368SStephen M. Cameron 		break;
399edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
4007f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
4012946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
402edd16368SStephen M. Cameron 	/*
4034f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
4044f4eb9f1SScott Teel 	 * target (array) devices.
405edd16368SStephen M. Cameron 	 */
406edd16368SStephen M. Cameron 		break;
407edd16368SStephen M. Cameron 	case POWER_OR_RESET:
4082946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4092946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
4102946e82bSRobert Elliott 			h->devname);
411edd16368SStephen M. Cameron 		break;
412edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
4132946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4142946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
4152946e82bSRobert Elliott 			h->devname);
416edd16368SStephen M. Cameron 		break;
417edd16368SStephen M. Cameron 	default:
4182946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4192946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
4202946e82bSRobert Elliott 			h->devname);
421edd16368SStephen M. Cameron 		break;
422edd16368SStephen M. Cameron 	}
423edd16368SStephen M. Cameron 	return 1;
424edd16368SStephen M. Cameron }
425edd16368SStephen M. Cameron 
426852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
427852af20aSMatt Bondurant {
428852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
429852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
430852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
431852af20aSMatt Bondurant 		return 0;
432852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
433852af20aSMatt Bondurant 	return 1;
434852af20aSMatt Bondurant }
435852af20aSMatt Bondurant 
436e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
437e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
438e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
439e985c58fSStephen Cameron {
440e985c58fSStephen Cameron 	int ld;
441e985c58fSStephen Cameron 	struct ctlr_info *h;
442e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
443e985c58fSStephen Cameron 
444e985c58fSStephen Cameron 	h = shost_to_hba(shost);
445e985c58fSStephen Cameron 	ld = lockup_detected(h);
446e985c58fSStephen Cameron 
447e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
448e985c58fSStephen Cameron }
449e985c58fSStephen Cameron 
450da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
451da0697bdSScott Teel 					 struct device_attribute *attr,
452da0697bdSScott Teel 					 const char *buf, size_t count)
453da0697bdSScott Teel {
454da0697bdSScott Teel 	int status, len;
455da0697bdSScott Teel 	struct ctlr_info *h;
456da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
457da0697bdSScott Teel 	char tmpbuf[10];
458da0697bdSScott Teel 
459da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
460da0697bdSScott Teel 		return -EACCES;
461da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
462da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
463da0697bdSScott Teel 	tmpbuf[len] = '\0';
464da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
465da0697bdSScott Teel 		return -EINVAL;
466da0697bdSScott Teel 	h = shost_to_hba(shost);
467da0697bdSScott Teel 	h->acciopath_status = !!status;
468da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
469da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
470da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
471da0697bdSScott Teel 	return count;
472da0697bdSScott Teel }
473da0697bdSScott Teel 
4742ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4752ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4762ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4772ba8bfc8SStephen M. Cameron {
4782ba8bfc8SStephen M. Cameron 	int debug_level, len;
4792ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4802ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4812ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4822ba8bfc8SStephen M. Cameron 
4832ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4842ba8bfc8SStephen M. Cameron 		return -EACCES;
4852ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4862ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4872ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4882ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4892ba8bfc8SStephen M. Cameron 		return -EINVAL;
4902ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4912ba8bfc8SStephen M. Cameron 		debug_level = 0;
4922ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4932ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4942ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4952ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4962ba8bfc8SStephen M. Cameron 	return count;
4972ba8bfc8SStephen M. Cameron }
4982ba8bfc8SStephen M. Cameron 
499edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
500edd16368SStephen M. Cameron 				 struct device_attribute *attr,
501edd16368SStephen M. Cameron 				 const char *buf, size_t count)
502edd16368SStephen M. Cameron {
503edd16368SStephen M. Cameron 	struct ctlr_info *h;
504edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
505a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
50631468401SMike Miller 	hpsa_scan_start(h->scsi_host);
507edd16368SStephen M. Cameron 	return count;
508edd16368SStephen M. Cameron }
509edd16368SStephen M. Cameron 
510d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
511d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
512d28ce020SStephen M. Cameron {
513d28ce020SStephen M. Cameron 	struct ctlr_info *h;
514d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
515d28ce020SStephen M. Cameron 	unsigned char *fwrev;
516d28ce020SStephen M. Cameron 
517d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
518d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
519d28ce020SStephen M. Cameron 		return 0;
520d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
521d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
522d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
523d28ce020SStephen M. Cameron }
524d28ce020SStephen M. Cameron 
52594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
52694a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
52794a13649SStephen M. Cameron {
52894a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
52994a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
53094a13649SStephen M. Cameron 
5310cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
5320cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
53394a13649SStephen M. Cameron }
53494a13649SStephen M. Cameron 
535745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
536745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
537745a7a25SStephen M. Cameron {
538745a7a25SStephen M. Cameron 	struct ctlr_info *h;
539745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
540745a7a25SStephen M. Cameron 
541745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
542745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
543960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
544745a7a25SStephen M. Cameron 			"performant" : "simple");
545745a7a25SStephen M. Cameron }
546745a7a25SStephen M. Cameron 
547da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
548da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
549da0697bdSScott Teel {
550da0697bdSScott Teel 	struct ctlr_info *h;
551da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
552da0697bdSScott Teel 
553da0697bdSScott Teel 	h = shost_to_hba(shost);
554da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
555da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
556da0697bdSScott Teel }
557da0697bdSScott Teel 
55846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
559941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
560941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
561941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
562941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
563941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
564941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
565941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
566941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
567941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
568941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
569941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
570941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
571941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5727af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
573941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
574941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5755a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5765a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5775a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5785a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5795a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5805a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
581941b1cdaSStephen M. Cameron };
582941b1cdaSStephen M. Cameron 
58346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
58446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5857af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5865a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5875a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5885a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5895a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5905a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5915a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
59246380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
59346380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
59446380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
59546380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
59646380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
59746380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
59846380786SStephen M. Cameron 	 */
59946380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
60046380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
60146380786SStephen M. Cameron };
60246380786SStephen M. Cameron 
6039b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
604941b1cdaSStephen M. Cameron {
605941b1cdaSStephen M. Cameron 	int i;
606941b1cdaSStephen M. Cameron 
6079b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
6089b5c48c2SStephen Cameron 		if (a[i] == board_id)
609941b1cdaSStephen M. Cameron 			return 1;
6109b5c48c2SStephen Cameron 	return 0;
6119b5c48c2SStephen Cameron }
6129b5c48c2SStephen Cameron 
6139b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
6149b5c48c2SStephen Cameron {
6159b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
6169b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
617941b1cdaSStephen M. Cameron }
618941b1cdaSStephen M. Cameron 
61946380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
62046380786SStephen M. Cameron {
6219b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
6229b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
62346380786SStephen M. Cameron }
62446380786SStephen M. Cameron 
62546380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
62646380786SStephen M. Cameron {
62746380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
62846380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
62946380786SStephen M. Cameron }
63046380786SStephen M. Cameron 
631941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
632941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
633941b1cdaSStephen M. Cameron {
634941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
635941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
636941b1cdaSStephen M. Cameron 
637941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
63846380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
639941b1cdaSStephen M. Cameron }
640941b1cdaSStephen M. Cameron 
641edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
642edd16368SStephen M. Cameron {
643edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
644edd16368SStephen M. Cameron }
645edd16368SStephen M. Cameron 
646f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
6477c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
648edd16368SStephen M. Cameron };
6496b80b18fSScott Teel #define HPSA_RAID_0	0
6506b80b18fSScott Teel #define HPSA_RAID_4	1
6516b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6526b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6536b80b18fSScott Teel #define HPSA_RAID_51	4
6546b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6556b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
6567c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
6577c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
658edd16368SStephen M. Cameron 
659f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
660f3f01730SKevin Barnett {
661f3f01730SKevin Barnett 	return !device->physical_device;
662f3f01730SKevin Barnett }
663edd16368SStephen M. Cameron 
664edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
665edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
666edd16368SStephen M. Cameron {
667edd16368SStephen M. Cameron 	ssize_t l = 0;
66882a72c0aSStephen M. Cameron 	unsigned char rlevel;
669edd16368SStephen M. Cameron 	struct ctlr_info *h;
670edd16368SStephen M. Cameron 	struct scsi_device *sdev;
671edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
672edd16368SStephen M. Cameron 	unsigned long flags;
673edd16368SStephen M. Cameron 
674edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
675edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
676edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
677edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
678edd16368SStephen M. Cameron 	if (!hdev) {
679edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
680edd16368SStephen M. Cameron 		return -ENODEV;
681edd16368SStephen M. Cameron 	}
682edd16368SStephen M. Cameron 
683edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
684f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
685edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
686edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
687edd16368SStephen M. Cameron 		return l;
688edd16368SStephen M. Cameron 	}
689edd16368SStephen M. Cameron 
690edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
691edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
69282a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
693edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
694edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
695edd16368SStephen M. Cameron 	return l;
696edd16368SStephen M. Cameron }
697edd16368SStephen M. Cameron 
698edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
699edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
700edd16368SStephen M. Cameron {
701edd16368SStephen M. Cameron 	struct ctlr_info *h;
702edd16368SStephen M. Cameron 	struct scsi_device *sdev;
703edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
704edd16368SStephen M. Cameron 	unsigned long flags;
705edd16368SStephen M. Cameron 	unsigned char lunid[8];
706edd16368SStephen M. Cameron 
707edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
708edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
709edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
710edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
711edd16368SStephen M. Cameron 	if (!hdev) {
712edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
713edd16368SStephen M. Cameron 		return -ENODEV;
714edd16368SStephen M. Cameron 	}
715edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
716edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
717609a70dfSRasmus Villemoes 	return snprintf(buf, 20, "0x%8phN\n", lunid);
718edd16368SStephen M. Cameron }
719edd16368SStephen M. Cameron 
720edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
721edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
722edd16368SStephen M. Cameron {
723edd16368SStephen M. Cameron 	struct ctlr_info *h;
724edd16368SStephen M. Cameron 	struct scsi_device *sdev;
725edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
726edd16368SStephen M. Cameron 	unsigned long flags;
727edd16368SStephen M. Cameron 	unsigned char sn[16];
728edd16368SStephen M. Cameron 
729edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
730edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
731edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
732edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
733edd16368SStephen M. Cameron 	if (!hdev) {
734edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
735edd16368SStephen M. Cameron 		return -ENODEV;
736edd16368SStephen M. Cameron 	}
737edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
738edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
739edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
740edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
741edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
742edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
743edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
744edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
745edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
746edd16368SStephen M. Cameron }
747edd16368SStephen M. Cameron 
748ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev,
749ded1be4aSJoseph T Handzik 	      struct device_attribute *attr, char *buf)
750ded1be4aSJoseph T Handzik {
751ded1be4aSJoseph T Handzik 	struct ctlr_info *h;
752ded1be4aSJoseph T Handzik 	struct scsi_device *sdev;
753ded1be4aSJoseph T Handzik 	struct hpsa_scsi_dev_t *hdev;
754ded1be4aSJoseph T Handzik 	unsigned long flags;
755ded1be4aSJoseph T Handzik 	u64 sas_address;
756ded1be4aSJoseph T Handzik 
757ded1be4aSJoseph T Handzik 	sdev = to_scsi_device(dev);
758ded1be4aSJoseph T Handzik 	h = sdev_to_hba(sdev);
759ded1be4aSJoseph T Handzik 	spin_lock_irqsave(&h->lock, flags);
760ded1be4aSJoseph T Handzik 	hdev = sdev->hostdata;
761ded1be4aSJoseph T Handzik 	if (!hdev || is_logical_device(hdev) || !hdev->expose_device) {
762ded1be4aSJoseph T Handzik 		spin_unlock_irqrestore(&h->lock, flags);
763ded1be4aSJoseph T Handzik 		return -ENODEV;
764ded1be4aSJoseph T Handzik 	}
765ded1be4aSJoseph T Handzik 	sas_address = hdev->sas_address;
766ded1be4aSJoseph T Handzik 	spin_unlock_irqrestore(&h->lock, flags);
767ded1be4aSJoseph T Handzik 
768ded1be4aSJoseph T Handzik 	return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address);
769ded1be4aSJoseph T Handzik }
770ded1be4aSJoseph T Handzik 
771c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
772c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
773c1988684SScott Teel {
774c1988684SScott Teel 	struct ctlr_info *h;
775c1988684SScott Teel 	struct scsi_device *sdev;
776c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
777c1988684SScott Teel 	unsigned long flags;
778c1988684SScott Teel 	int offload_enabled;
779c1988684SScott Teel 
780c1988684SScott Teel 	sdev = to_scsi_device(dev);
781c1988684SScott Teel 	h = sdev_to_hba(sdev);
782c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
783c1988684SScott Teel 	hdev = sdev->hostdata;
784c1988684SScott Teel 	if (!hdev) {
785c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
786c1988684SScott Teel 		return -ENODEV;
787c1988684SScott Teel 	}
788c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
789c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
790b2582a65SDon Brace 
791b2582a65SDon Brace 	if (hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC)
792c1988684SScott Teel 		return snprintf(buf, 20, "%d\n", offload_enabled);
793b2582a65SDon Brace 	else
794b2582a65SDon Brace 		return snprintf(buf, 40, "%s\n",
795b2582a65SDon Brace 				"Not applicable for a controller");
796c1988684SScott Teel }
797c1988684SScott Teel 
7988270b862SJoe Handzik #define MAX_PATHS 8
7998270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
8008270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
8018270b862SJoe Handzik {
8028270b862SJoe Handzik 	struct ctlr_info *h;
8038270b862SJoe Handzik 	struct scsi_device *sdev;
8048270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
8058270b862SJoe Handzik 	unsigned long flags;
8068270b862SJoe Handzik 	int i;
8078270b862SJoe Handzik 	int output_len = 0;
8088270b862SJoe Handzik 	u8 box;
8098270b862SJoe Handzik 	u8 bay;
8108270b862SJoe Handzik 	u8 path_map_index = 0;
8118270b862SJoe Handzik 	char *active;
8128270b862SJoe Handzik 	unsigned char phys_connector[2];
8138270b862SJoe Handzik 
8148270b862SJoe Handzik 	sdev = to_scsi_device(dev);
8158270b862SJoe Handzik 	h = sdev_to_hba(sdev);
8168270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
8178270b862SJoe Handzik 	hdev = sdev->hostdata;
8188270b862SJoe Handzik 	if (!hdev) {
8198270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
8208270b862SJoe Handzik 		return -ENODEV;
8218270b862SJoe Handzik 	}
8228270b862SJoe Handzik 
8238270b862SJoe Handzik 	bay = hdev->bay;
8248270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
8258270b862SJoe Handzik 		path_map_index = 1<<i;
8268270b862SJoe Handzik 		if (i == hdev->active_path_index)
8278270b862SJoe Handzik 			active = "Active";
8288270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
8298270b862SJoe Handzik 			active = "Inactive";
8308270b862SJoe Handzik 		else
8318270b862SJoe Handzik 			continue;
8328270b862SJoe Handzik 
8331faf072cSRasmus Villemoes 		output_len += scnprintf(buf + output_len,
8341faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8351faf072cSRasmus Villemoes 				"[%d:%d:%d:%d] %20.20s ",
8368270b862SJoe Handzik 				h->scsi_host->host_no,
8378270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
8388270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
8398270b862SJoe Handzik 
840cca8f13bSDon Brace 		if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) {
8412708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8421faf072cSRasmus Villemoes 						PAGE_SIZE - output_len,
8431faf072cSRasmus Villemoes 						"%s\n", active);
8448270b862SJoe Handzik 			continue;
8458270b862SJoe Handzik 		}
8468270b862SJoe Handzik 
8478270b862SJoe Handzik 		box = hdev->box[i];
8488270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
8498270b862SJoe Handzik 			sizeof(phys_connector));
8508270b862SJoe Handzik 		if (phys_connector[0] < '0')
8518270b862SJoe Handzik 			phys_connector[0] = '0';
8528270b862SJoe Handzik 		if (phys_connector[1] < '0')
8538270b862SJoe Handzik 			phys_connector[1] = '0';
8542708f295SDon Brace 		output_len += scnprintf(buf + output_len,
8551faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8568270b862SJoe Handzik 				"PORT: %.2s ",
8578270b862SJoe Handzik 				phys_connector);
858af15ed36SDon Brace 		if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) &&
859af15ed36SDon Brace 			hdev->expose_device) {
8608270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8612708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8621faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8638270b862SJoe Handzik 					"BAY: %hhu %s\n",
8648270b862SJoe Handzik 					bay, active);
8658270b862SJoe Handzik 			} else {
8662708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8671faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8688270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8698270b862SJoe Handzik 					box, bay, active);
8708270b862SJoe Handzik 			}
8718270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8722708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8731faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "BOX: %hhu %s\n",
8748270b862SJoe Handzik 				box, active);
8758270b862SJoe Handzik 		} else
8762708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8771faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "%s\n", active);
8788270b862SJoe Handzik 	}
8798270b862SJoe Handzik 
8808270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8811faf072cSRasmus Villemoes 	return output_len;
8828270b862SJoe Handzik }
8838270b862SJoe Handzik 
88416961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev,
88516961204SHannes Reinecke 	struct device_attribute *attr, char *buf)
88616961204SHannes Reinecke {
88716961204SHannes Reinecke 	struct ctlr_info *h;
88816961204SHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
88916961204SHannes Reinecke 
89016961204SHannes Reinecke 	h = shost_to_hba(shost);
89116961204SHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->ctlr);
89216961204SHannes Reinecke }
89316961204SHannes Reinecke 
894135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev,
895135ae6edSHannes Reinecke 	struct device_attribute *attr, char *buf)
896135ae6edSHannes Reinecke {
897135ae6edSHannes Reinecke 	struct ctlr_info *h;
898135ae6edSHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
899135ae6edSHannes Reinecke 
900135ae6edSHannes Reinecke 	h = shost_to_hba(shost);
901135ae6edSHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0);
902135ae6edSHannes Reinecke }
903135ae6edSHannes Reinecke 
904c828a892SJoe Perches static DEVICE_ATTR_RO(raid_level);
905c828a892SJoe Perches static DEVICE_ATTR_RO(lunid);
906c828a892SJoe Perches static DEVICE_ATTR_RO(unique_id);
9073f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
908c828a892SJoe Perches static DEVICE_ATTR_RO(sas_address);
909c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
910c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
911c828a892SJoe Perches static DEVICE_ATTR_RO(path_info);
912da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
913da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
914da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
9152ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
9162ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
9173f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
9183f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
9193f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
9203f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
9213f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
9223f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
923941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
924941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
925e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
926e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
92716961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO,
92816961204SHannes Reinecke 	host_show_ctlr_num, NULL);
929135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO,
930135ae6edSHannes Reinecke 	host_show_legacy_board, NULL);
9313f5eac3aSStephen M. Cameron 
9323f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
9333f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
9343f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
9353f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
936c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
9378270b862SJoe Handzik 	&dev_attr_path_info,
938ded1be4aSJoseph T Handzik 	&dev_attr_sas_address,
9393f5eac3aSStephen M. Cameron 	NULL,
9403f5eac3aSStephen M. Cameron };
9413f5eac3aSStephen M. Cameron 
9423f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
9433f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
9443f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
9453f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
9463f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
947941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
948da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
9492ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
950fb53c439STomas Henzl 	&dev_attr_lockup_detected,
95116961204SHannes Reinecke 	&dev_attr_ctlr_num,
952135ae6edSHannes Reinecke 	&dev_attr_legacy_board,
9533f5eac3aSStephen M. Cameron 	NULL,
9543f5eac3aSStephen M. Cameron };
9553f5eac3aSStephen M. Cameron 
95608ec46f6SDon Brace #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_DRIVER +\
95708ec46f6SDon Brace 				 HPSA_MAX_CONCURRENT_PASSTHRUS)
95841ce4c35SStephen Cameron 
9593f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
9603f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
961f79cfec6SStephen M. Cameron 	.name			= HPSA,
962f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
9633f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
9643f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
9653f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
9667c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
9673f5eac3aSStephen M. Cameron 	.this_id		= -1,
9683f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
9693f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
9703f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
9713f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
97241ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
9733f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
9743f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
9753f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
9763f5eac3aSStephen M. Cameron #endif
9773f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
9783f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
979e2c7b433SYadan Fan 	.max_sectors = 1024,
98054b2b50cSMartin K. Petersen 	.no_write_same = 1,
9813f5eac3aSStephen M. Cameron };
9823f5eac3aSStephen M. Cameron 
983254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9843f5eac3aSStephen M. Cameron {
9853f5eac3aSStephen M. Cameron 	u32 a;
986072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9873f5eac3aSStephen M. Cameron 
988e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
989e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
990e1f7de0cSMatt Gates 
9913f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
992254f796bSMatt Gates 		return h->access.command_completed(h, q);
9933f5eac3aSStephen M. Cameron 
994254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
995254f796bSMatt Gates 		a = rq->head[rq->current_entry];
996254f796bSMatt Gates 		rq->current_entry++;
9970cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9983f5eac3aSStephen M. Cameron 	} else {
9993f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
10003f5eac3aSStephen M. Cameron 	}
10013f5eac3aSStephen M. Cameron 	/* Check for wraparound */
1002254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
1003254f796bSMatt Gates 		rq->current_entry = 0;
1004254f796bSMatt Gates 		rq->wraparound ^= 1;
10053f5eac3aSStephen M. Cameron 	}
10063f5eac3aSStephen M. Cameron 	return a;
10073f5eac3aSStephen M. Cameron }
10083f5eac3aSStephen M. Cameron 
1009c349775eSScott Teel /*
1010c349775eSScott Teel  * There are some special bits in the bus address of the
1011c349775eSScott Teel  * command that we have to set for the controller to know
1012c349775eSScott Teel  * how to process the command:
1013c349775eSScott Teel  *
1014c349775eSScott Teel  * Normal performant mode:
1015c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
1016c349775eSScott Teel  * bits 1-3 = block fetch table entry
1017c349775eSScott Teel  * bits 4-6 = command type (== 0)
1018c349775eSScott Teel  *
1019c349775eSScott Teel  * ioaccel1 mode:
1020c349775eSScott Teel  * bit 0 = "performant mode" bit.
1021c349775eSScott Teel  * bits 1-3 = block fetch table entry
1022c349775eSScott Teel  * bits 4-6 = command type (== 110)
1023c349775eSScott Teel  * (command type is needed because ioaccel1 mode
1024c349775eSScott Teel  * commands are submitted through the same register as normal
1025c349775eSScott Teel  * mode commands, so this is how the controller knows whether
1026c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
1027c349775eSScott Teel  *
1028c349775eSScott Teel  * ioaccel2 mode:
1029c349775eSScott Teel  * bit 0 = "performant mode" bit.
1030c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
1031c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
1032c349775eSScott Teel  * a separate special register for submitting commands.
1033c349775eSScott Teel  */
1034c349775eSScott Teel 
103525163bd5SWebb Scales /*
103625163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
10373f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
10383f5eac3aSStephen M. Cameron  * register number
10393f5eac3aSStephen M. Cameron  */
104025163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
104125163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
104225163bd5SWebb Scales 					int reply_queue)
10433f5eac3aSStephen M. Cameron {
1044254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
10453f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
1046bc2bb154SChristoph Hellwig 		if (unlikely(!h->msix_vectors))
104725163bd5SWebb Scales 			return;
10488b834bffSMing Lei 		c->Header.ReplyQueue = reply_queue;
1049254f796bSMatt Gates 	}
10503f5eac3aSStephen M. Cameron }
10513f5eac3aSStephen M. Cameron 
1052c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
105325163bd5SWebb Scales 						struct CommandList *c,
105425163bd5SWebb Scales 						int reply_queue)
1055c349775eSScott Teel {
1056c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
1057c349775eSScott Teel 
105825163bd5SWebb Scales 	/*
105925163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1060c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1061c349775eSScott Teel 	 */
10628b834bffSMing Lei 	cp->ReplyQueue = reply_queue;
106325163bd5SWebb Scales 	/*
106425163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1065c349775eSScott Teel 	 *  - performant mode bit (bit 0)
1066c349775eSScott Teel 	 *  - pull count (bits 1-3)
1067c349775eSScott Teel 	 *  - command type (bits 4-6)
1068c349775eSScott Teel 	 */
1069c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
1070c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
1071c349775eSScott Teel }
1072c349775eSScott Teel 
10738be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
10748be986ccSStephen Cameron 						struct CommandList *c,
10758be986ccSStephen Cameron 						int reply_queue)
10768be986ccSStephen Cameron {
10778be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10788be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10798be986ccSStephen Cameron 
10808be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10818be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10828be986ccSStephen Cameron 	 */
10838b834bffSMing Lei 	cp->reply_queue = reply_queue;
10848be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10858be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10868be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10878be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10888be986ccSStephen Cameron 	 */
10898be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10908be986ccSStephen Cameron }
10918be986ccSStephen Cameron 
1092c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
109325163bd5SWebb Scales 						struct CommandList *c,
109425163bd5SWebb Scales 						int reply_queue)
1095c349775eSScott Teel {
1096c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1097c349775eSScott Teel 
109825163bd5SWebb Scales 	/*
109925163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1100c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1101c349775eSScott Teel 	 */
11028b834bffSMing Lei 	cp->reply_queue = reply_queue;
110325163bd5SWebb Scales 	/*
110425163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1105c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1106c349775eSScott Teel 	 *  - pull count (bits 0-3)
1107c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1108c349775eSScott Teel 	 */
1109c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1110c349775eSScott Teel }
1111c349775eSScott Teel 
1112e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1113e85c5974SStephen M. Cameron {
1114e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1115e85c5974SStephen M. Cameron }
1116e85c5974SStephen M. Cameron 
1117e85c5974SStephen M. Cameron /*
1118e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1119e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1120e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1121e85c5974SStephen M. Cameron  */
1122e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1123e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
11243d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ)
1125e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1126e85c5974SStephen M. Cameron 		struct CommandList *c)
1127e85c5974SStephen M. Cameron {
1128e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1129e85c5974SStephen M. Cameron 		return;
1130e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1131e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1132e85c5974SStephen M. Cameron }
1133e85c5974SStephen M. Cameron 
1134e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1135e85c5974SStephen M. Cameron 		struct CommandList *c)
1136e85c5974SStephen M. Cameron {
1137e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1138e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1139e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1140e85c5974SStephen M. Cameron }
1141e85c5974SStephen M. Cameron 
114225163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
114325163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
11443f5eac3aSStephen M. Cameron {
1145c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1146c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
11478b834bffSMing Lei 
11488b834bffSMing Lei 	reply_queue = h->reply_map[raw_smp_processor_id()];
1149c349775eSScott Teel 	switch (c->cmd_type) {
1150c349775eSScott Teel 	case CMD_IOACCEL1:
115125163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1152c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1153c349775eSScott Teel 		break;
1154c349775eSScott Teel 	case CMD_IOACCEL2:
115525163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1156c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1157c349775eSScott Teel 		break;
11588be986ccSStephen Cameron 	case IOACCEL2_TMF:
11598be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
11608be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
11618be986ccSStephen Cameron 		break;
1162c349775eSScott Teel 	default:
116325163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1164f2405db8SDon Brace 		h->access.submit_command(h, c);
11653f5eac3aSStephen M. Cameron 	}
1166c05e8866SStephen Cameron }
11673f5eac3aSStephen M. Cameron 
1168a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
116925163bd5SWebb Scales {
1170d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1171a58e7e53SWebb Scales 		return finish_cmd(c);
1172a58e7e53SWebb Scales 
117325163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
117425163bd5SWebb Scales }
117525163bd5SWebb Scales 
11763f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11773f5eac3aSStephen M. Cameron {
11783f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11793f5eac3aSStephen M. Cameron }
11803f5eac3aSStephen M. Cameron 
11813f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11823f5eac3aSStephen M. Cameron {
11833f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11843f5eac3aSStephen M. Cameron 		return 0;
11853f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11863f5eac3aSStephen M. Cameron 		return 1;
11873f5eac3aSStephen M. Cameron 	return 0;
11883f5eac3aSStephen M. Cameron }
11893f5eac3aSStephen M. Cameron 
1190edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1191edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1192edd16368SStephen M. Cameron {
1193edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1194edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1195edd16368SStephen M. Cameron 	 */
1196edd16368SStephen M. Cameron 	int i, found = 0;
1197cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1198edd16368SStephen M. Cameron 
1199263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1200edd16368SStephen M. Cameron 
1201edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1202edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1203263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1204edd16368SStephen M. Cameron 	}
1205edd16368SStephen M. Cameron 
1206263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1207263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1208edd16368SStephen M. Cameron 		/* *bus = 1; */
1209edd16368SStephen M. Cameron 		*target = i;
1210edd16368SStephen M. Cameron 		*lun = 0;
1211edd16368SStephen M. Cameron 		found = 1;
1212edd16368SStephen M. Cameron 	}
1213edd16368SStephen M. Cameron 	return !found;
1214edd16368SStephen M. Cameron }
1215edd16368SStephen M. Cameron 
12161d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
12170d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
12180d96ef5fSWebb Scales {
12197c59a0d4SDon Brace #define LABEL_SIZE 25
12207c59a0d4SDon Brace 	char label[LABEL_SIZE];
12217c59a0d4SDon Brace 
12229975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
12239975ec9dSDon Brace 		return;
12249975ec9dSDon Brace 
12257c59a0d4SDon Brace 	switch (dev->devtype) {
12267c59a0d4SDon Brace 	case TYPE_RAID:
12277c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
12287c59a0d4SDon Brace 		break;
12297c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
12307c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
12317c59a0d4SDon Brace 		break;
12327c59a0d4SDon Brace 	case TYPE_DISK:
1233af15ed36SDon Brace 	case TYPE_ZBC:
12347c59a0d4SDon Brace 		if (dev->external)
12357c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
12367c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
12377c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
12387c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
12397c59a0d4SDon Brace 		else
12407c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
12417c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
12427c59a0d4SDon Brace 				raid_label[dev->raid_level]);
12437c59a0d4SDon Brace 		break;
12447c59a0d4SDon Brace 	case TYPE_ROM:
12457c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
12467c59a0d4SDon Brace 		break;
12477c59a0d4SDon Brace 	case TYPE_TAPE:
12487c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
12497c59a0d4SDon Brace 		break;
12507c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
12517c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
12527c59a0d4SDon Brace 		break;
12537c59a0d4SDon Brace 	default:
12547c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
12557c59a0d4SDon Brace 		break;
12567c59a0d4SDon Brace 	}
12577c59a0d4SDon Brace 
12580d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
12597c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
12600d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
12610d96ef5fSWebb Scales 			description,
12620d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
12630d96ef5fSWebb Scales 			dev->vendor,
12640d96ef5fSWebb Scales 			dev->model,
12657c59a0d4SDon Brace 			label,
12660d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
1267b2582a65SDon Brace 			dev->offload_to_be_enabled ? '+' : '-',
12682a168208SKevin Barnett 			dev->expose_device);
12690d96ef5fSWebb Scales }
12700d96ef5fSWebb Scales 
1271edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
12728aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1273edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1274edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1275edd16368SStephen M. Cameron {
1276edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1277edd16368SStephen M. Cameron 	int n = h->ndevices;
1278edd16368SStephen M. Cameron 	int i;
1279edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1280edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1281edd16368SStephen M. Cameron 
1282cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1283edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1284edd16368SStephen M. Cameron 			"inaccessible.\n");
1285edd16368SStephen M. Cameron 		return -1;
1286edd16368SStephen M. Cameron 	}
1287edd16368SStephen M. Cameron 
1288edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1289edd16368SStephen M. Cameron 	if (device->lun != -1)
1290edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1291edd16368SStephen M. Cameron 		goto lun_assigned;
1292edd16368SStephen M. Cameron 
1293edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1294edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12952b08b3e9SDon Brace 	 * unit no, zero otherwise.
1296edd16368SStephen M. Cameron 	 */
1297edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1298edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1299edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1300edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1301edd16368SStephen M. Cameron 			return -1;
1302edd16368SStephen M. Cameron 		goto lun_assigned;
1303edd16368SStephen M. Cameron 	}
1304edd16368SStephen M. Cameron 
1305edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1306edd16368SStephen M. Cameron 	 * Search through our list and find the device which
13079a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1308edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1309edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1310edd16368SStephen M. Cameron 	 */
1311edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1312edd16368SStephen M. Cameron 	addr1[4] = 0;
13139a4178b7Sshane.seymour 	addr1[5] = 0;
1314edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1315edd16368SStephen M. Cameron 		sd = h->dev[i];
1316edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1317edd16368SStephen M. Cameron 		addr2[4] = 0;
13189a4178b7Sshane.seymour 		addr2[5] = 0;
13199a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1320edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1321edd16368SStephen M. Cameron 			device->bus = sd->bus;
1322edd16368SStephen M. Cameron 			device->target = sd->target;
1323edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1324edd16368SStephen M. Cameron 			break;
1325edd16368SStephen M. Cameron 		}
1326edd16368SStephen M. Cameron 	}
1327edd16368SStephen M. Cameron 	if (device->lun == -1) {
1328edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1329edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1330edd16368SStephen M. Cameron 			"configuration.\n");
1331edd16368SStephen M. Cameron 			return -1;
1332edd16368SStephen M. Cameron 	}
1333edd16368SStephen M. Cameron 
1334edd16368SStephen M. Cameron lun_assigned:
1335edd16368SStephen M. Cameron 
1336edd16368SStephen M. Cameron 	h->dev[n] = device;
1337edd16368SStephen M. Cameron 	h->ndevices++;
1338edd16368SStephen M. Cameron 	added[*nadded] = device;
1339edd16368SStephen M. Cameron 	(*nadded)++;
13400d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
13412a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1342edd16368SStephen M. Cameron 	return 0;
1343edd16368SStephen M. Cameron }
1344edd16368SStephen M. Cameron 
1345b2582a65SDon Brace /*
1346b2582a65SDon Brace  * Called during a scan operation.
1347b2582a65SDon Brace  *
1348b2582a65SDon Brace  * Update an entry in h->dev[] array.
1349b2582a65SDon Brace  */
13508aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1351bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1352bd9244f7SScott Teel {
1353bd9244f7SScott Teel 	/* assumes h->devlock is held */
1354bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1355bd9244f7SScott Teel 
1356bd9244f7SScott Teel 	/* Raid level changed. */
1357bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1358250fb125SStephen M. Cameron 
1359b2582a65SDon Brace 	/*
1360b2582a65SDon Brace 	 * ioacccel_handle may have changed for a dual domain disk
1361b2582a65SDon Brace 	 */
1362b2582a65SDon Brace 	h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1363b2582a65SDon Brace 
136403383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
1365b2582a65SDon Brace 	if (new_entry->offload_config && new_entry->offload_to_be_enabled) {
136603383736SDon Brace 		/*
136703383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
136803383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
136903383736SDon Brace 		 * offload_config were set, raid map data had better be
1370b2582a65SDon Brace 		 * the same as it was before. If raid map data has changed
137103383736SDon Brace 		 * then it had better be the case that
137203383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
137303383736SDon Brace 		 */
13749fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
137503383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
137603383736SDon Brace 	}
1377b2582a65SDon Brace 	if (new_entry->offload_to_be_enabled) {
1378a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1379a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1380a3144e0bSJoe Handzik 	}
1381a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
138203383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
138303383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
138403383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1385250fb125SStephen M. Cameron 
138641ce4c35SStephen Cameron 	/*
138741ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
1388b2582a65SDon Brace 	 * ioaccel on until we can update h->dev[entry]->phys_disk[], but we
138941ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
139041ce4c35SStephen Cameron 	 */
1391b2582a65SDon Brace 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_to_be_enabled;
1392b2582a65SDon Brace 
1393b2582a65SDon Brace 	/*
1394b2582a65SDon Brace 	 * turn ioaccel off immediately if told to do so.
1395b2582a65SDon Brace 	 */
1396b2582a65SDon Brace 	if (!new_entry->offload_to_be_enabled)
139741ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
139841ce4c35SStephen Cameron 
13990d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1400bd9244f7SScott Teel }
1401bd9244f7SScott Teel 
14022a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
14038aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
14042a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
14052a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
14062a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
14072a8ccf31SStephen M. Cameron {
14082a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1409cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
14102a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
14112a8ccf31SStephen M. Cameron 	(*nremoved)++;
141201350d05SStephen M. Cameron 
141301350d05SStephen M. Cameron 	/*
141401350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
141501350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
141601350d05SStephen M. Cameron 	 */
141701350d05SStephen M. Cameron 	if (new_entry->target == -1) {
141801350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
141901350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
142001350d05SStephen M. Cameron 	}
142101350d05SStephen M. Cameron 
14222a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
14232a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
14242a8ccf31SStephen M. Cameron 	(*nadded)++;
1425b2582a65SDon Brace 
14260d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
14272a8ccf31SStephen M. Cameron }
14282a8ccf31SStephen M. Cameron 
1429edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
14308aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1431edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1432edd16368SStephen M. Cameron {
1433edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1434edd16368SStephen M. Cameron 	int i;
1435edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1436edd16368SStephen M. Cameron 
1437cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1438edd16368SStephen M. Cameron 
1439edd16368SStephen M. Cameron 	sd = h->dev[entry];
1440edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1441edd16368SStephen M. Cameron 	(*nremoved)++;
1442edd16368SStephen M. Cameron 
1443edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1444edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1445edd16368SStephen M. Cameron 	h->ndevices--;
14460d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1447edd16368SStephen M. Cameron }
1448edd16368SStephen M. Cameron 
1449edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1450edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1451edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1452edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1453edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1454edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1455edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1456edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1457edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1458edd16368SStephen M. Cameron 
1459edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1460edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1461edd16368SStephen M. Cameron {
1462edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1463edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1464edd16368SStephen M. Cameron 	 */
1465edd16368SStephen M. Cameron 	unsigned long flags;
1466edd16368SStephen M. Cameron 	int i, j;
1467edd16368SStephen M. Cameron 
1468edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1469edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1470edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1471edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1472edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1473edd16368SStephen M. Cameron 			h->ndevices--;
1474edd16368SStephen M. Cameron 			break;
1475edd16368SStephen M. Cameron 		}
1476edd16368SStephen M. Cameron 	}
1477edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1478edd16368SStephen M. Cameron 	kfree(added);
1479edd16368SStephen M. Cameron }
1480edd16368SStephen M. Cameron 
1481edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1482edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1483edd16368SStephen M. Cameron {
1484edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1485edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1486edd16368SStephen M. Cameron 	 * to differ first
1487edd16368SStephen M. Cameron 	 */
1488edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1489edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1490edd16368SStephen M. Cameron 		return 0;
1491edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1492edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1493edd16368SStephen M. Cameron 		return 0;
1494edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1495edd16368SStephen M. Cameron 		return 0;
1496edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1497edd16368SStephen M. Cameron 		return 0;
1498edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1499edd16368SStephen M. Cameron 		return 0;
1500edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1501edd16368SStephen M. Cameron 		return 0;
1502edd16368SStephen M. Cameron 	return 1;
1503edd16368SStephen M. Cameron }
1504edd16368SStephen M. Cameron 
1505bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1506bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1507bd9244f7SScott Teel {
1508bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1509bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1510bd9244f7SScott Teel 	 * needs to be told anything about the change.
1511bd9244f7SScott Teel 	 */
1512bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1513bd9244f7SScott Teel 		return 1;
1514250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1515250fb125SStephen M. Cameron 		return 1;
1516b2582a65SDon Brace 	if (dev1->offload_to_be_enabled != dev2->offload_to_be_enabled)
1517250fb125SStephen M. Cameron 		return 1;
151893849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
151903383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
152003383736SDon Brace 			return 1;
1521b2582a65SDon Brace 	/*
1522b2582a65SDon Brace 	 * This can happen for dual domain devices. An active
1523b2582a65SDon Brace 	 * path change causes the ioaccel handle to change
1524b2582a65SDon Brace 	 *
1525b2582a65SDon Brace 	 * for example note the handle differences between p0 and p1
1526b2582a65SDon Brace 	 * Device                    WWN               ,WWN hash,Handle
1527b2582a65SDon Brace 	 * D016 p0|0x3 [02]P2E:01:01,0x5000C5005FC4DACA,0x9B5616,0x01030003
1528b2582a65SDon Brace 	 *	p1                   0x5000C5005FC4DAC9,0x6798C0,0x00040004
1529b2582a65SDon Brace 	 */
1530b2582a65SDon Brace 	if (dev1->ioaccel_handle != dev2->ioaccel_handle)
1531b2582a65SDon Brace 		return 1;
1532bd9244f7SScott Teel 	return 0;
1533bd9244f7SScott Teel }
1534bd9244f7SScott Teel 
1535edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1536edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1537edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1538bd9244f7SScott Teel  * location in *index.
1539bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1540bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1541bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1542edd16368SStephen M. Cameron  */
1543edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1544edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1545edd16368SStephen M. Cameron 	int *index)
1546edd16368SStephen M. Cameron {
1547edd16368SStephen M. Cameron 	int i;
1548edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1549edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1550edd16368SStephen M. Cameron #define DEVICE_SAME 2
1551bd9244f7SScott Teel #define DEVICE_UPDATED 3
15521d33d85dSDon Brace 	if (needle == NULL)
15531d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
15541d33d85dSDon Brace 
1555edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
155623231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
155723231048SStephen M. Cameron 			continue;
1558edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1559edd16368SStephen M. Cameron 			*index = i;
1560bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1561bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1562bd9244f7SScott Teel 					return DEVICE_UPDATED;
1563edd16368SStephen M. Cameron 				return DEVICE_SAME;
1564bd9244f7SScott Teel 			} else {
15659846590eSStephen M. Cameron 				/* Keep offline devices offline */
15669846590eSStephen M. Cameron 				if (needle->volume_offline)
15679846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1568edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1569edd16368SStephen M. Cameron 			}
1570edd16368SStephen M. Cameron 		}
1571bd9244f7SScott Teel 	}
1572edd16368SStephen M. Cameron 	*index = -1;
1573edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1574edd16368SStephen M. Cameron }
1575edd16368SStephen M. Cameron 
15769846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
15779846590eSStephen M. Cameron 					unsigned char scsi3addr[])
15789846590eSStephen M. Cameron {
15799846590eSStephen M. Cameron 	struct offline_device_entry *device;
15809846590eSStephen M. Cameron 	unsigned long flags;
15819846590eSStephen M. Cameron 
15829846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
15839846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15849846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
15859846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
15869846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
15879846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
15889846590eSStephen M. Cameron 			return;
15899846590eSStephen M. Cameron 		}
15909846590eSStephen M. Cameron 	}
15919846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15929846590eSStephen M. Cameron 
15939846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15949846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15957e8a9486SAmit Kushwaha 	if (!device)
15969846590eSStephen M. Cameron 		return;
15977e8a9486SAmit Kushwaha 
15989846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
15999846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
16009846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
16019846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
16029846590eSStephen M. Cameron }
16039846590eSStephen M. Cameron 
16049846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
16059846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
16069846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
16079846590eSStephen M. Cameron {
16089846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
16099846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16109846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
16119846590eSStephen M. Cameron 			h->scsi_host->host_no,
16129846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16139846590eSStephen M. Cameron 	switch (sd->volume_offline) {
16149846590eSStephen M. Cameron 	case HPSA_LV_OK:
16159846590eSStephen M. Cameron 		break;
16169846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
16179846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16189846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
16199846590eSStephen M. Cameron 			h->scsi_host->host_no,
16209846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16219846590eSStephen M. Cameron 		break;
16225ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
16235ca01204SScott Benesh 		dev_info(&h->pdev->dev,
16245ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
16255ca01204SScott Benesh 			h->scsi_host->host_no,
16265ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
16275ca01204SScott Benesh 		break;
16289846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
16299846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16305ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
16319846590eSStephen M. Cameron 			h->scsi_host->host_no,
16329846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16339846590eSStephen M. Cameron 		break;
16349846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
16359846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16369846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
16379846590eSStephen M. Cameron 			h->scsi_host->host_no,
16389846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16399846590eSStephen M. Cameron 		break;
16409846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
16419846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16429846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
16439846590eSStephen M. Cameron 			h->scsi_host->host_no,
16449846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16459846590eSStephen M. Cameron 		break;
16469846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
16479846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16489846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
16499846590eSStephen M. Cameron 			h->scsi_host->host_no,
16509846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16519846590eSStephen M. Cameron 		break;
16529846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
16539846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16549846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
16559846590eSStephen M. Cameron 			h->scsi_host->host_no,
16569846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16579846590eSStephen M. Cameron 		break;
16589846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
16599846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16609846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
16619846590eSStephen M. Cameron 			h->scsi_host->host_no,
16629846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16639846590eSStephen M. Cameron 		break;
16649846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
16659846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16669846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
16679846590eSStephen M. Cameron 			h->scsi_host->host_no,
16689846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16699846590eSStephen M. Cameron 		break;
16709846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
16719846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16729846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
16739846590eSStephen M. Cameron 			h->scsi_host->host_no,
16749846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16759846590eSStephen M. Cameron 		break;
16769846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
16779846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16789846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
16799846590eSStephen M. Cameron 			h->scsi_host->host_no,
16809846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16819846590eSStephen M. Cameron 		break;
16829846590eSStephen M. Cameron 	}
16839846590eSStephen M. Cameron }
16849846590eSStephen M. Cameron 
168503383736SDon Brace /*
168603383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
168703383736SDon Brace  * raid offload configured.
168803383736SDon Brace  */
168903383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
169003383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
169103383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
169203383736SDon Brace {
169303383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
169403383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
169503383736SDon Brace 	int i, j;
169603383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
169703383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
169803383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
169903383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
170003383736SDon Brace 				total_disks_per_row;
170103383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
170203383736SDon Brace 				total_disks_per_row;
170303383736SDon Brace 	int qdepth;
170403383736SDon Brace 
170503383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
170603383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
170703383736SDon Brace 
1708d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1709d604f533SWebb Scales 
171003383736SDon Brace 	qdepth = 0;
171103383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
171203383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
171303383736SDon Brace 		if (!logical_drive->offload_config)
171403383736SDon Brace 			continue;
171503383736SDon Brace 		for (j = 0; j < ndevices; j++) {
17161d33d85dSDon Brace 			if (dev[j] == NULL)
17171d33d85dSDon Brace 				continue;
1718ff615f06SPetros Koutoupis 			if (dev[j]->devtype != TYPE_DISK &&
1719ff615f06SPetros Koutoupis 			    dev[j]->devtype != TYPE_ZBC)
1720af15ed36SDon Brace 				continue;
1721f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
172203383736SDon Brace 				continue;
172303383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
172403383736SDon Brace 				continue;
172503383736SDon Brace 
172603383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
172703383736SDon Brace 			if (i < nphys_disk)
172803383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
172903383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
173003383736SDon Brace 			break;
173103383736SDon Brace 		}
173203383736SDon Brace 
173303383736SDon Brace 		/*
173403383736SDon Brace 		 * This can happen if a physical drive is removed and
173503383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
173603383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
173703383736SDon Brace 		 * present.  And in that case offload_enabled should already
173803383736SDon Brace 		 * be 0, but we'll turn it off here just in case
173903383736SDon Brace 		 */
174003383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
1741b2582a65SDon Brace 			dev_warn(&h->pdev->dev,
1742b2582a65SDon Brace 				"%s: [%d:%d:%d:%d] A phys disk component of LV is missing, turning off offload_enabled for LV.\n",
1743b2582a65SDon Brace 				__func__,
1744b2582a65SDon Brace 				h->scsi_host->host_no, logical_drive->bus,
1745b2582a65SDon Brace 				logical_drive->target, logical_drive->lun);
174603383736SDon Brace 			logical_drive->offload_enabled = 0;
174741ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
174841ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
174903383736SDon Brace 		}
175003383736SDon Brace 	}
175103383736SDon Brace 	if (nraid_map_entries)
175203383736SDon Brace 		/*
175303383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
175403383736SDon Brace 		 * way too high for partial stripe writes
175503383736SDon Brace 		 */
175603383736SDon Brace 		logical_drive->queue_depth = qdepth;
17572c5fc363SDon Brace 	else {
17582c5fc363SDon Brace 		if (logical_drive->external)
17592c5fc363SDon Brace 			logical_drive->queue_depth = EXTERNAL_QD;
176003383736SDon Brace 		else
176103383736SDon Brace 			logical_drive->queue_depth = h->nr_cmds;
176203383736SDon Brace 	}
17632c5fc363SDon Brace }
176403383736SDon Brace 
176503383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
176603383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
176703383736SDon Brace {
176803383736SDon Brace 	int i;
176903383736SDon Brace 
177003383736SDon Brace 	for (i = 0; i < ndevices; i++) {
17711d33d85dSDon Brace 		if (dev[i] == NULL)
17721d33d85dSDon Brace 			continue;
1773ff615f06SPetros Koutoupis 		if (dev[i]->devtype != TYPE_DISK &&
1774ff615f06SPetros Koutoupis 		    dev[i]->devtype != TYPE_ZBC)
1775af15ed36SDon Brace 			continue;
1776f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
177703383736SDon Brace 			continue;
177841ce4c35SStephen Cameron 
177941ce4c35SStephen Cameron 		/*
178041ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
178141ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
1782b2582a65SDon Brace 		 * because we would be changing ioaccel phsy_disk[] pointers
1783b2582a65SDon Brace 		 * on a ioaccel volume processing I/O requests.
1784b2582a65SDon Brace 		 *
1785b2582a65SDon Brace 		 * If an ioaccel volume status changed, initially because it was
1786b2582a65SDon Brace 		 * re-configured and thus underwent a transformation, or
1787b2582a65SDon Brace 		 * a drive failed, we would have received a state change
1788b2582a65SDon Brace 		 * request and ioaccel should have been turned off. When the
1789b2582a65SDon Brace 		 * transformation completes, we get another state change
1790b2582a65SDon Brace 		 * request to turn ioaccel back on. In this case, we need
1791b2582a65SDon Brace 		 * to update the ioaccel information.
1792b2582a65SDon Brace 		 *
1793b2582a65SDon Brace 		 * Thus: If it is not currently enabled, but will be after
1794b2582a65SDon Brace 		 * the scan completes, make sure the ioaccel pointers
1795b2582a65SDon Brace 		 * are up to date.
179641ce4c35SStephen Cameron 		 */
179741ce4c35SStephen Cameron 
1798b2582a65SDon Brace 		if (!dev[i]->offload_enabled && dev[i]->offload_to_be_enabled)
179903383736SDon Brace 			hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
180003383736SDon Brace 	}
180103383736SDon Brace }
180203383736SDon Brace 
1803096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1804096ccff4SKevin Barnett {
1805096ccff4SKevin Barnett 	int rc = 0;
1806096ccff4SKevin Barnett 
1807096ccff4SKevin Barnett 	if (!h->scsi_host)
1808096ccff4SKevin Barnett 		return 1;
1809096ccff4SKevin Barnett 
1810d04e62b9SKevin Barnett 	if (is_logical_device(device)) /* RAID */
1811096ccff4SKevin Barnett 		rc = scsi_add_device(h->scsi_host, device->bus,
1812096ccff4SKevin Barnett 					device->target, device->lun);
1813d04e62b9SKevin Barnett 	else /* HBA */
1814d04e62b9SKevin Barnett 		rc = hpsa_add_sas_device(h->sas_host, device);
1815d04e62b9SKevin Barnett 
1816096ccff4SKevin Barnett 	return rc;
1817096ccff4SKevin Barnett }
1818096ccff4SKevin Barnett 
1819ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h,
1820ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *dev)
1821ba74fdc4SDon Brace {
1822ba74fdc4SDon Brace 	int i;
1823ba74fdc4SDon Brace 	int count = 0;
1824ba74fdc4SDon Brace 
1825ba74fdc4SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
1826ba74fdc4SDon Brace 		struct CommandList *c = h->cmd_pool + i;
1827ba74fdc4SDon Brace 		int refcount = atomic_inc_return(&c->refcount);
1828ba74fdc4SDon Brace 
1829ba74fdc4SDon Brace 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev,
1830ba74fdc4SDon Brace 				dev->scsi3addr)) {
1831ba74fdc4SDon Brace 			unsigned long flags;
1832ba74fdc4SDon Brace 
1833ba74fdc4SDon Brace 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
1834ba74fdc4SDon Brace 			if (!hpsa_is_cmd_idle(c))
1835ba74fdc4SDon Brace 				++count;
1836ba74fdc4SDon Brace 			spin_unlock_irqrestore(&h->lock, flags);
1837ba74fdc4SDon Brace 		}
1838ba74fdc4SDon Brace 
1839ba74fdc4SDon Brace 		cmd_free(h, c);
1840ba74fdc4SDon Brace 	}
1841ba74fdc4SDon Brace 
1842ba74fdc4SDon Brace 	return count;
1843ba74fdc4SDon Brace }
1844ba74fdc4SDon Brace 
1845ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h,
1846ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *device)
1847ba74fdc4SDon Brace {
1848ba74fdc4SDon Brace 	int cmds = 0;
1849ba74fdc4SDon Brace 	int waits = 0;
1850ba74fdc4SDon Brace 
1851ba74fdc4SDon Brace 	while (1) {
1852ba74fdc4SDon Brace 		cmds = hpsa_find_outstanding_commands_for_dev(h, device);
1853ba74fdc4SDon Brace 		if (cmds == 0)
1854ba74fdc4SDon Brace 			break;
1855ba74fdc4SDon Brace 		if (++waits > 20)
1856ba74fdc4SDon Brace 			break;
18579211a07fSDon Brace 		msleep(1000);
18589211a07fSDon Brace 	}
18599211a07fSDon Brace 
18609211a07fSDon Brace 	if (waits > 20)
1861ba74fdc4SDon Brace 		dev_warn(&h->pdev->dev,
1862ba74fdc4SDon Brace 			"%s: removing device with %d outstanding commands!\n",
1863ba74fdc4SDon Brace 			__func__, cmds);
1864ba74fdc4SDon Brace }
1865ba74fdc4SDon Brace 
1866096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1867096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1868096ccff4SKevin Barnett {
1869096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1870096ccff4SKevin Barnett 
1871096ccff4SKevin Barnett 	if (!h->scsi_host)
1872096ccff4SKevin Barnett 		return;
1873096ccff4SKevin Barnett 
18740ff365f5SDon Brace 	/*
18750ff365f5SDon Brace 	 * Allow for commands to drain
18760ff365f5SDon Brace 	 */
18770ff365f5SDon Brace 	device->removed = 1;
18780ff365f5SDon Brace 	hpsa_wait_for_outstanding_commands_for_dev(h, device);
18790ff365f5SDon Brace 
1880d04e62b9SKevin Barnett 	if (is_logical_device(device)) { /* RAID */
1881096ccff4SKevin Barnett 		sdev = scsi_device_lookup(h->scsi_host, device->bus,
1882096ccff4SKevin Barnett 						device->target, device->lun);
1883096ccff4SKevin Barnett 		if (sdev) {
1884096ccff4SKevin Barnett 			scsi_remove_device(sdev);
1885096ccff4SKevin Barnett 			scsi_device_put(sdev);
1886096ccff4SKevin Barnett 		} else {
1887096ccff4SKevin Barnett 			/*
1888096ccff4SKevin Barnett 			 * We don't expect to get here.  Future commands
1889096ccff4SKevin Barnett 			 * to this device will get a selection timeout as
1890096ccff4SKevin Barnett 			 * if the device were gone.
1891096ccff4SKevin Barnett 			 */
1892096ccff4SKevin Barnett 			hpsa_show_dev_msg(KERN_WARNING, h, device,
1893096ccff4SKevin Barnett 					"didn't find device for removal.");
1894096ccff4SKevin Barnett 		}
1895ba74fdc4SDon Brace 	} else { /* HBA */
1896ba74fdc4SDon Brace 
1897d04e62b9SKevin Barnett 		hpsa_remove_sas_device(device);
1898096ccff4SKevin Barnett 	}
1899ba74fdc4SDon Brace }
1900096ccff4SKevin Barnett 
19018aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1902edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1903edd16368SStephen M. Cameron {
1904edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1905edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1906edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1907edd16368SStephen M. Cameron 	 */
1908edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1909edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1910edd16368SStephen M. Cameron 	unsigned long flags;
1911edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1912edd16368SStephen M. Cameron 	int nadded, nremoved;
1913edd16368SStephen M. Cameron 
1914da03ded0SDon Brace 	/*
1915da03ded0SDon Brace 	 * A reset can cause a device status to change
1916da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1917da03ded0SDon Brace 	 */
1918c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
1919da03ded0SDon Brace 	if (h->reset_in_progress) {
1920da03ded0SDon Brace 		h->drv_req_rescan = 1;
1921c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
1922da03ded0SDon Brace 		return;
1923da03ded0SDon Brace 	}
1924c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
1925edd16368SStephen M. Cameron 
1926cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1927cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1928edd16368SStephen M. Cameron 
1929edd16368SStephen M. Cameron 	if (!added || !removed) {
1930edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1931edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1932edd16368SStephen M. Cameron 		goto free_and_out;
1933edd16368SStephen M. Cameron 	}
1934edd16368SStephen M. Cameron 
1935edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1936edd16368SStephen M. Cameron 
1937edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1938edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1939edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1940edd16368SStephen M. Cameron 	 * info and add the new device info.
1941bd9244f7SScott Teel 	 * If minor device attributes change, just update
1942bd9244f7SScott Teel 	 * the existing device structure.
1943edd16368SStephen M. Cameron 	 */
1944edd16368SStephen M. Cameron 	i = 0;
1945edd16368SStephen M. Cameron 	nremoved = 0;
1946edd16368SStephen M. Cameron 	nadded = 0;
1947edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1948edd16368SStephen M. Cameron 		csd = h->dev[i];
1949edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1950edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1951edd16368SStephen M. Cameron 			changes++;
19528aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1953edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1954edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1955edd16368SStephen M. Cameron 			changes++;
19568aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
19572a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1958c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1959c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1960c7f172dcSStephen M. Cameron 			 */
1961c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1962bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
19638aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1964edd16368SStephen M. Cameron 		}
1965edd16368SStephen M. Cameron 		i++;
1966edd16368SStephen M. Cameron 	}
1967edd16368SStephen M. Cameron 
1968edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1969edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1970edd16368SStephen M. Cameron 	 */
1971edd16368SStephen M. Cameron 
1972edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1973edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1974edd16368SStephen M. Cameron 			continue;
19759846590eSStephen M. Cameron 
19769846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
19779846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
19789846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
19799846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
19809846590eSStephen M. Cameron 		 */
19819846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
19829846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
19830d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
19849846590eSStephen M. Cameron 			continue;
19859846590eSStephen M. Cameron 		}
19869846590eSStephen M. Cameron 
1987edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1988edd16368SStephen M. Cameron 					h->ndevices, &entry);
1989edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1990edd16368SStephen M. Cameron 			changes++;
19918aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1992edd16368SStephen M. Cameron 				break;
1993edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1994edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1995edd16368SStephen M. Cameron 			/* should never happen... */
1996edd16368SStephen M. Cameron 			changes++;
1997edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1998edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1999edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
2000edd16368SStephen M. Cameron 		}
2001edd16368SStephen M. Cameron 	}
200241ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
200341ce4c35SStephen Cameron 
2004b2582a65SDon Brace 	/*
2005b2582a65SDon Brace 	 * Now that h->dev[]->phys_disk[] is coherent, we can enable
200641ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
2007b2582a65SDon Brace 	 *
2008b2582a65SDon Brace 	 * The raid map should be current by now.
2009b2582a65SDon Brace 	 *
2010b2582a65SDon Brace 	 * We are updating the device list used for I/O requests.
201141ce4c35SStephen Cameron 	 */
20121d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
20131d33d85dSDon Brace 		if (h->dev[i] == NULL)
20141d33d85dSDon Brace 			continue;
201541ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
20161d33d85dSDon Brace 	}
201741ce4c35SStephen Cameron 
2018edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2019edd16368SStephen M. Cameron 
20209846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
20219846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
20229846590eSStephen M. Cameron 	 * so don't touch h->dev[]
20239846590eSStephen M. Cameron 	 */
20249846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
20259846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
20269846590eSStephen M. Cameron 			continue;
20279846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
20289846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
20299846590eSStephen M. Cameron 	}
20309846590eSStephen M. Cameron 
2031edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
2032edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
2033edd16368SStephen M. Cameron 	 * first time through.
2034edd16368SStephen M. Cameron 	 */
20358aa60681SDon Brace 	if (!changes)
2036edd16368SStephen M. Cameron 		goto free_and_out;
2037edd16368SStephen M. Cameron 
2038edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
2039edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
20401d33d85dSDon Brace 		if (removed[i] == NULL)
20411d33d85dSDon Brace 			continue;
2042096ccff4SKevin Barnett 		if (removed[i]->expose_device)
2043096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
2044edd16368SStephen M. Cameron 		kfree(removed[i]);
2045edd16368SStephen M. Cameron 		removed[i] = NULL;
2046edd16368SStephen M. Cameron 	}
2047edd16368SStephen M. Cameron 
2048edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
2049edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
2050096ccff4SKevin Barnett 		int rc = 0;
2051096ccff4SKevin Barnett 
20521d33d85dSDon Brace 		if (added[i] == NULL)
205341ce4c35SStephen Cameron 			continue;
20542a168208SKevin Barnett 		if (!(added[i]->expose_device))
2055edd16368SStephen M. Cameron 			continue;
2056096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
2057096ccff4SKevin Barnett 		if (!rc)
2058edd16368SStephen M. Cameron 			continue;
2059096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
2060096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
2061edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
2062edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
2063edd16368SStephen M. Cameron 		 */
2064edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
2065853633e8SDon Brace 		h->drv_req_rescan = 1;
2066edd16368SStephen M. Cameron 	}
2067edd16368SStephen M. Cameron 
2068edd16368SStephen M. Cameron free_and_out:
2069edd16368SStephen M. Cameron 	kfree(added);
2070edd16368SStephen M. Cameron 	kfree(removed);
2071edd16368SStephen M. Cameron }
2072edd16368SStephen M. Cameron 
2073edd16368SStephen M. Cameron /*
20749e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
2075edd16368SStephen M. Cameron  * Assume's h->devlock is held.
2076edd16368SStephen M. Cameron  */
2077edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
2078edd16368SStephen M. Cameron 	int bus, int target, int lun)
2079edd16368SStephen M. Cameron {
2080edd16368SStephen M. Cameron 	int i;
2081edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
2082edd16368SStephen M. Cameron 
2083edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
2084edd16368SStephen M. Cameron 		sd = h->dev[i];
2085edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
2086edd16368SStephen M. Cameron 			return sd;
2087edd16368SStephen M. Cameron 	}
2088edd16368SStephen M. Cameron 	return NULL;
2089edd16368SStephen M. Cameron }
2090edd16368SStephen M. Cameron 
2091edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
2092edd16368SStephen M. Cameron {
20937630b3a5SHannes Reinecke 	struct hpsa_scsi_dev_t *sd = NULL;
2094edd16368SStephen M. Cameron 	unsigned long flags;
2095edd16368SStephen M. Cameron 	struct ctlr_info *h;
2096edd16368SStephen M. Cameron 
2097edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
2098edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
2099d04e62b9SKevin Barnett 	if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) {
2100d04e62b9SKevin Barnett 		struct scsi_target *starget;
2101d04e62b9SKevin Barnett 		struct sas_rphy *rphy;
2102d04e62b9SKevin Barnett 
2103d04e62b9SKevin Barnett 		starget = scsi_target(sdev);
2104d04e62b9SKevin Barnett 		rphy = target_to_rphy(starget);
2105d04e62b9SKevin Barnett 		sd = hpsa_find_device_by_sas_rphy(h, rphy);
2106d04e62b9SKevin Barnett 		if (sd) {
2107d04e62b9SKevin Barnett 			sd->target = sdev_id(sdev);
2108d04e62b9SKevin Barnett 			sd->lun = sdev->lun;
2109d04e62b9SKevin Barnett 		}
21107630b3a5SHannes Reinecke 	}
21117630b3a5SHannes Reinecke 	if (!sd)
2112edd16368SStephen M. Cameron 		sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
2113edd16368SStephen M. Cameron 					sdev_id(sdev), sdev->lun);
2114d04e62b9SKevin Barnett 
2115d04e62b9SKevin Barnett 	if (sd && sd->expose_device) {
211603383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
2117d04e62b9SKevin Barnett 		sdev->hostdata = sd;
211841ce4c35SStephen Cameron 	} else
211941ce4c35SStephen Cameron 		sdev->hostdata = NULL;
2120edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2121edd16368SStephen M. Cameron 	return 0;
2122edd16368SStephen M. Cameron }
2123edd16368SStephen M. Cameron 
212441ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
212541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
212641ce4c35SStephen Cameron {
212741ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
212841ce4c35SStephen Cameron 	int queue_depth;
212941ce4c35SStephen Cameron 
213041ce4c35SStephen Cameron 	sd = sdev->hostdata;
21312a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
213241ce4c35SStephen Cameron 
21335086435eSDon Brace 	if (sd) {
21345086435eSDon Brace 		if (sd->external)
21355086435eSDon Brace 			queue_depth = EXTERNAL_QD;
21365086435eSDon Brace 		else
213741ce4c35SStephen Cameron 			queue_depth = sd->queue_depth != 0 ?
213841ce4c35SStephen Cameron 					sd->queue_depth : sdev->host->can_queue;
21395086435eSDon Brace 	} else
214041ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
214141ce4c35SStephen Cameron 
214241ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
214341ce4c35SStephen Cameron 
214441ce4c35SStephen Cameron 	return 0;
214541ce4c35SStephen Cameron }
214641ce4c35SStephen Cameron 
2147edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
2148edd16368SStephen M. Cameron {
2149bcc44255SStephen M. Cameron 	/* nothing to do. */
2150edd16368SStephen M. Cameron }
2151edd16368SStephen M. Cameron 
2152d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2153d9a729f3SWebb Scales {
2154d9a729f3SWebb Scales 	int i;
2155d9a729f3SWebb Scales 
2156d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2157d9a729f3SWebb Scales 		return;
2158d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2159d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
2160d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
2161d9a729f3SWebb Scales 	}
2162d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
2163d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
2164d9a729f3SWebb Scales }
2165d9a729f3SWebb Scales 
2166d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2167d9a729f3SWebb Scales {
2168d9a729f3SWebb Scales 	int i;
2169d9a729f3SWebb Scales 
2170d9a729f3SWebb Scales 	if (h->chainsize <= 0)
2171d9a729f3SWebb Scales 		return 0;
2172d9a729f3SWebb Scales 
2173d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
2174d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
2175d9a729f3SWebb Scales 					GFP_KERNEL);
2176d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2177d9a729f3SWebb Scales 		return -ENOMEM;
2178d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2179d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
2180*6da2ec56SKees Cook 			kmalloc_array(h->maxsgentries,
2181*6da2ec56SKees Cook 				      sizeof(*h->ioaccel2_cmd_sg_list[i]),
2182*6da2ec56SKees Cook 				      GFP_KERNEL);
2183d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
2184d9a729f3SWebb Scales 			goto clean;
2185d9a729f3SWebb Scales 	}
2186d9a729f3SWebb Scales 	return 0;
2187d9a729f3SWebb Scales 
2188d9a729f3SWebb Scales clean:
2189d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
2190d9a729f3SWebb Scales 	return -ENOMEM;
2191d9a729f3SWebb Scales }
2192d9a729f3SWebb Scales 
219333a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
219433a2ffceSStephen M. Cameron {
219533a2ffceSStephen M. Cameron 	int i;
219633a2ffceSStephen M. Cameron 
219733a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
219833a2ffceSStephen M. Cameron 		return;
219933a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
220033a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
220133a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
220233a2ffceSStephen M. Cameron 	}
220333a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
220433a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
220533a2ffceSStephen M. Cameron }
220633a2ffceSStephen M. Cameron 
2207105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
220833a2ffceSStephen M. Cameron {
220933a2ffceSStephen M. Cameron 	int i;
221033a2ffceSStephen M. Cameron 
221133a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
221233a2ffceSStephen M. Cameron 		return 0;
221333a2ffceSStephen M. Cameron 
221433a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
221533a2ffceSStephen M. Cameron 				GFP_KERNEL);
22167e8a9486SAmit Kushwaha 	if (!h->cmd_sg_list)
221733a2ffceSStephen M. Cameron 		return -ENOMEM;
22187e8a9486SAmit Kushwaha 
221933a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
2220*6da2ec56SKees Cook 		h->cmd_sg_list[i] = kmalloc_array(h->chainsize,
2221*6da2ec56SKees Cook 						  sizeof(*h->cmd_sg_list[i]),
2222*6da2ec56SKees Cook 						  GFP_KERNEL);
22237e8a9486SAmit Kushwaha 		if (!h->cmd_sg_list[i])
222433a2ffceSStephen M. Cameron 			goto clean;
22257e8a9486SAmit Kushwaha 
22263d4e6af8SRobert Elliott 	}
222733a2ffceSStephen M. Cameron 	return 0;
222833a2ffceSStephen M. Cameron 
222933a2ffceSStephen M. Cameron clean:
223033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
223133a2ffceSStephen M. Cameron 	return -ENOMEM;
223233a2ffceSStephen M. Cameron }
223333a2ffceSStephen M. Cameron 
2234d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2235d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2236d9a729f3SWebb Scales {
2237d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2238d9a729f3SWebb Scales 	u64 temp64;
2239d9a729f3SWebb Scales 	u32 chain_size;
2240d9a729f3SWebb Scales 
2241d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2242a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2243d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
2244d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
2245d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2246d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2247d9a729f3SWebb Scales 		cp->sg->address = 0;
2248d9a729f3SWebb Scales 		return -1;
2249d9a729f3SWebb Scales 	}
2250d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2251d9a729f3SWebb Scales 	return 0;
2252d9a729f3SWebb Scales }
2253d9a729f3SWebb Scales 
2254d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2255d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2256d9a729f3SWebb Scales {
2257d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2258d9a729f3SWebb Scales 	u64 temp64;
2259d9a729f3SWebb Scales 	u32 chain_size;
2260d9a729f3SWebb Scales 
2261d9a729f3SWebb Scales 	chain_sg = cp->sg;
2262d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2263a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2264d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
2265d9a729f3SWebb Scales }
2266d9a729f3SWebb Scales 
2267e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
226833a2ffceSStephen M. Cameron 	struct CommandList *c)
226933a2ffceSStephen M. Cameron {
227033a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
227133a2ffceSStephen M. Cameron 	u64 temp64;
227250a0decfSStephen M. Cameron 	u32 chain_len;
227333a2ffceSStephen M. Cameron 
227433a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
227533a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
227650a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
227750a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
22782b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
227950a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
228050a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
228133a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2282e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2283e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
228450a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2285e2bea6dfSStephen M. Cameron 		return -1;
2286e2bea6dfSStephen M. Cameron 	}
228750a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2288e2bea6dfSStephen M. Cameron 	return 0;
228933a2ffceSStephen M. Cameron }
229033a2ffceSStephen M. Cameron 
229133a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
229233a2ffceSStephen M. Cameron 	struct CommandList *c)
229333a2ffceSStephen M. Cameron {
229433a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
229533a2ffceSStephen M. Cameron 
229650a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
229733a2ffceSStephen M. Cameron 		return;
229833a2ffceSStephen M. Cameron 
229933a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
230050a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
230150a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
230233a2ffceSStephen M. Cameron }
230333a2ffceSStephen M. Cameron 
2304a09c1441SScott Teel 
2305a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2306a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2307a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2308a09c1441SScott Teel  */
2309a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2310c349775eSScott Teel 					struct CommandList *c,
2311c349775eSScott Teel 					struct scsi_cmnd *cmd,
2312ba74fdc4SDon Brace 					struct io_accel2_cmd *c2,
2313ba74fdc4SDon Brace 					struct hpsa_scsi_dev_t *dev)
2314c349775eSScott Teel {
2315c349775eSScott Teel 	int data_len;
2316a09c1441SScott Teel 	int retry = 0;
2317c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2318c349775eSScott Teel 
2319c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2320c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2321c349775eSScott Teel 		switch (c2->error_data.status) {
2322c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2323c349775eSScott Teel 			break;
2324c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2325ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2326c349775eSScott Teel 			if (c2->error_data.data_present !=
2327ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2328ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2329ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2330c349775eSScott Teel 				break;
2331ee6b1889SStephen M. Cameron 			}
2332c349775eSScott Teel 			/* copy the sense data */
2333c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2334c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2335c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2336c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2337c349775eSScott Teel 				data_len =
2338c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2339c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2340c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2341a09c1441SScott Teel 			retry = 1;
2342c349775eSScott Teel 			break;
2343c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2344a09c1441SScott Teel 			retry = 1;
2345c349775eSScott Teel 			break;
2346c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2347a09c1441SScott Teel 			retry = 1;
2348c349775eSScott Teel 			break;
2349c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
23504a8da22bSStephen Cameron 			retry = 1;
2351c349775eSScott Teel 			break;
2352c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2353a09c1441SScott Teel 			retry = 1;
2354c349775eSScott Teel 			break;
2355c349775eSScott Teel 		default:
2356a09c1441SScott Teel 			retry = 1;
2357c349775eSScott Teel 			break;
2358c349775eSScott Teel 		}
2359c349775eSScott Teel 		break;
2360c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2361c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2362c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2363c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2364c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2365c40820d5SJoe Handzik 			retry = 1;
2366c40820d5SJoe Handzik 			break;
2367c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2368c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2369c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2370c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2371c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2372c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2373c40820d5SJoe Handzik 			break;
2374c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2375c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2376c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2377ba74fdc4SDon Brace 			/*
2378ba74fdc4SDon Brace 			 * Did an HBA disk disappear? We will eventually
2379ba74fdc4SDon Brace 			 * get a state change event from the controller but
2380ba74fdc4SDon Brace 			 * in the meantime, we need to tell the OS that the
2381ba74fdc4SDon Brace 			 * HBA disk is no longer there and stop I/O
2382ba74fdc4SDon Brace 			 * from going down. This allows the potential re-insert
2383ba74fdc4SDon Brace 			 * of the disk to get the same device node.
2384ba74fdc4SDon Brace 			 */
2385ba74fdc4SDon Brace 			if (dev->physical_device && dev->expose_device) {
2386ba74fdc4SDon Brace 				cmd->result = DID_NO_CONNECT << 16;
2387ba74fdc4SDon Brace 				dev->removed = 1;
2388ba74fdc4SDon Brace 				h->drv_req_rescan = 1;
2389ba74fdc4SDon Brace 				dev_warn(&h->pdev->dev,
2390ba74fdc4SDon Brace 					"%s: device is gone!\n", __func__);
2391ba74fdc4SDon Brace 			} else
2392ba74fdc4SDon Brace 				/*
2393ba74fdc4SDon Brace 				 * Retry by sending down the RAID path.
2394ba74fdc4SDon Brace 				 * We will get an event from ctlr to
2395ba74fdc4SDon Brace 				 * trigger rescan regardless.
2396ba74fdc4SDon Brace 				 */
2397c40820d5SJoe Handzik 				retry = 1;
2398c40820d5SJoe Handzik 			break;
2399c40820d5SJoe Handzik 		default:
2400c40820d5SJoe Handzik 			retry = 1;
2401c40820d5SJoe Handzik 		}
2402c349775eSScott Teel 		break;
2403c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2404c349775eSScott Teel 		break;
2405c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2406c349775eSScott Teel 		break;
2407c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2408a09c1441SScott Teel 		retry = 1;
2409c349775eSScott Teel 		break;
2410c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2411c349775eSScott Teel 		break;
2412c349775eSScott Teel 	default:
2413a09c1441SScott Teel 		retry = 1;
2414c349775eSScott Teel 		break;
2415c349775eSScott Teel 	}
2416a09c1441SScott Teel 
2417a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2418c349775eSScott Teel }
2419c349775eSScott Teel 
2420a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2421a58e7e53SWebb Scales 		struct CommandList *c)
2422a58e7e53SWebb Scales {
2423d604f533SWebb Scales 	bool do_wake = false;
2424d604f533SWebb Scales 
2425a58e7e53SWebb Scales 	/*
242608ec46f6SDon Brace 	 * Reset c->scsi_cmd here so that the reset handler will know
2427d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2428a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2429a58e7e53SWebb Scales 	 */
2430a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2431d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2432d604f533SWebb Scales 	if (c->reset_pending) {
2433d604f533SWebb Scales 		unsigned long flags;
2434d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2435d604f533SWebb Scales 
2436d604f533SWebb Scales 		/*
2437d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2438d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2439d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2440d604f533SWebb Scales 		 */
2441d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2442d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2443d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2444d604f533SWebb Scales 			do_wake = true;
2445d604f533SWebb Scales 		c->reset_pending = NULL;
2446d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2447d604f533SWebb Scales 	}
2448d604f533SWebb Scales 
2449d604f533SWebb Scales 	if (do_wake)
2450d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2451a58e7e53SWebb Scales }
2452a58e7e53SWebb Scales 
245373153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
245473153fe5SWebb Scales 				      struct CommandList *c)
245573153fe5SWebb Scales {
245673153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
245773153fe5SWebb Scales 	cmd_tagged_free(h, c);
245873153fe5SWebb Scales }
245973153fe5SWebb Scales 
24608a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
24618a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
24628a0ff92cSWebb Scales {
246373153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2464d49c2077SDon Brace 	if (cmd && cmd->scsi_done)
24658a0ff92cSWebb Scales 		cmd->scsi_done(cmd);
24668a0ff92cSWebb Scales }
24678a0ff92cSWebb Scales 
24688a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
24698a0ff92cSWebb Scales {
24708a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
24718a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
24728a0ff92cSWebb Scales }
24738a0ff92cSWebb Scales 
2474c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2475c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2476c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2477c349775eSScott Teel {
2478c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2479c349775eSScott Teel 
2480c349775eSScott Teel 	/* check for good status */
2481c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
24828a0ff92cSWebb Scales 			c2->error_data.status == 0))
24838a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2484c349775eSScott Teel 
24858a0ff92cSWebb Scales 	/*
24868a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2487b2582a65SDon Brace 	 * the normal I/O path so the controller can handle whatever is
2488c349775eSScott Teel 	 * wrong.
2489c349775eSScott Teel 	 */
2490f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2491c349775eSScott Teel 		c2->error_data.serv_response ==
2492c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2493080ef1ccSDon Brace 		if (c2->error_data.status ==
2494064d1b1dSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED) {
2495c349775eSScott Teel 			dev->offload_enabled = 0;
2496064d1b1dSDon Brace 			dev->offload_to_be_enabled = 0;
2497064d1b1dSDon Brace 		}
24988a0ff92cSWebb Scales 
24998a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2500080ef1ccSDon Brace 	}
2501080ef1ccSDon Brace 
2502ba74fdc4SDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev))
25038a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2504080ef1ccSDon Brace 
25058a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2506c349775eSScott Teel }
2507c349775eSScott Teel 
25089437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
25099437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
25109437ac43SStephen Cameron 					struct CommandList *cp)
25119437ac43SStephen Cameron {
25129437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
25139437ac43SStephen Cameron 
25149437ac43SStephen Cameron 	switch (tmf_status) {
25159437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
25169437ac43SStephen Cameron 		/*
25179437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
25189437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
25199437ac43SStephen Cameron 		 */
25209437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
25219437ac43SStephen Cameron 		return 0;
25229437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
25239437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
25249437ac43SStephen Cameron 	case CISS_TMF_FAILED:
25259437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
25269437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
25279437ac43SStephen Cameron 		break;
25289437ac43SStephen Cameron 	default:
25299437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
25309437ac43SStephen Cameron 				tmf_status);
25319437ac43SStephen Cameron 		break;
25329437ac43SStephen Cameron 	}
25339437ac43SStephen Cameron 	return -tmf_status;
25349437ac43SStephen Cameron }
25359437ac43SStephen Cameron 
25361fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2537edd16368SStephen M. Cameron {
2538edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2539edd16368SStephen M. Cameron 	struct ctlr_info *h;
2540edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2541283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2542d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2543edd16368SStephen M. Cameron 
25449437ac43SStephen Cameron 	u8 sense_key;
25459437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
25469437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2547db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2548edd16368SStephen M. Cameron 
2549edd16368SStephen M. Cameron 	ei = cp->err_info;
25507fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2551edd16368SStephen M. Cameron 	h = cp->h;
2552d49c2077SDon Brace 
2553d49c2077SDon Brace 	if (!cmd->device) {
2554d49c2077SDon Brace 		cmd->result = DID_NO_CONNECT << 16;
2555d49c2077SDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
2556d49c2077SDon Brace 	}
2557d49c2077SDon Brace 
2558283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
255945e596cdSDon Brace 	if (!dev) {
256045e596cdSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
256145e596cdSDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
256245e596cdSDon Brace 	}
2563d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2564edd16368SStephen M. Cameron 
2565edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2566e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
25672b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
256833a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2569edd16368SStephen M. Cameron 
2570d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2571d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2572d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2573d9a729f3SWebb Scales 
2574edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2575edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2576c349775eSScott Teel 
2577d49c2077SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) {
2578d49c2077SDon Brace 		if (dev->physical_device && dev->expose_device &&
2579d49c2077SDon Brace 			dev->removed) {
2580d49c2077SDon Brace 			cmd->result = DID_NO_CONNECT << 16;
2581d49c2077SDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2582d49c2077SDon Brace 		}
2583d49c2077SDon Brace 		if (likely(cp->phys_disk != NULL))
258403383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
2585d49c2077SDon Brace 	}
258603383736SDon Brace 
258725163bd5SWebb Scales 	/*
258825163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
258925163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
259025163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
259125163bd5SWebb Scales 	 */
259225163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
259325163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
259425163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
25958a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
259625163bd5SWebb Scales 	}
259725163bd5SWebb Scales 
259808ec46f6SDon Brace 	if ((unlikely(hpsa_is_pending_event(cp))))
2599d604f533SWebb Scales 		if (cp->reset_pending)
2600bfd7546cSDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2601d604f533SWebb Scales 
2602c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2603c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2604c349775eSScott Teel 
26056aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
26068a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
26078a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
26086aa4c361SRobert Elliott 
2609e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2610e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2611e1f7de0cSMatt Gates 	 */
2612e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2613e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
26142b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
26152b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
26162b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
26172b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
261850a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2619e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2620e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2621283b4a9bSStephen M. Cameron 
2622283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2623283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2624283b4a9bSStephen M. Cameron 		 * wrong.
2625283b4a9bSStephen M. Cameron 		 */
2626f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2627283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2628283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
26298a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2630283b4a9bSStephen M. Cameron 		}
2631e1f7de0cSMatt Gates 	}
2632e1f7de0cSMatt Gates 
2633edd16368SStephen M. Cameron 	/* an error has occurred */
2634edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2635edd16368SStephen M. Cameron 
2636edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26379437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
26389437ac43SStephen Cameron 		/* copy the sense data */
26399437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
26409437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
26419437ac43SStephen Cameron 		else
26429437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
26439437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
26449437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
26459437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
26469437ac43SStephen Cameron 		if (ei->ScsiStatus)
26479437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
26489437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2649edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
26501d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
26512e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
26521d3b3609SMatt Gates 				break;
26531d3b3609SMatt Gates 			}
2654edd16368SStephen M. Cameron 			break;
2655edd16368SStephen M. Cameron 		}
2656edd16368SStephen M. Cameron 		/* Problem was not a check condition
2657edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2658edd16368SStephen M. Cameron 		 */
2659edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2660edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2661edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2662edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2663edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2664edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2665edd16368SStephen M. Cameron 				cmd->result);
2666edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2667edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2668edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2669edd16368SStephen M. Cameron 
2670edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2671edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2672edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2673edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2674edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2675edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2676edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2677edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2678edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2679edd16368SStephen M. Cameron 			 * and it's severe enough.
2680edd16368SStephen M. Cameron 			 */
2681edd16368SStephen M. Cameron 
2682edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2683edd16368SStephen M. Cameron 		}
2684edd16368SStephen M. Cameron 		break;
2685edd16368SStephen M. Cameron 
2686edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2687edd16368SStephen M. Cameron 		break;
2688edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2689f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2690f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2691edd16368SStephen M. Cameron 		break;
2692edd16368SStephen M. Cameron 	case CMD_INVALID: {
2693edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2694edd16368SStephen M. Cameron 		print_cmd(cp); */
2695edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2696edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2697edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2698edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2699edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2700edd16368SStephen M. Cameron 		 * missing target. */
2701edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2702edd16368SStephen M. Cameron 	}
2703edd16368SStephen M. Cameron 		break;
2704edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2705256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2706f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2707f42e81e1SStephen Cameron 				cp->Request.CDB);
2708edd16368SStephen M. Cameron 		break;
2709edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2710edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2711f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2712f42e81e1SStephen Cameron 			cp->Request.CDB);
2713edd16368SStephen M. Cameron 		break;
2714edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2715edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2716f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2717f42e81e1SStephen Cameron 			cp->Request.CDB);
2718edd16368SStephen M. Cameron 		break;
2719edd16368SStephen M. Cameron 	case CMD_ABORTED:
272008ec46f6SDon Brace 		cmd->result = DID_ABORT << 16;
272108ec46f6SDon Brace 		break;
2722edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2723edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2724f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2725f42e81e1SStephen Cameron 			cp->Request.CDB);
2726edd16368SStephen M. Cameron 		break;
2727edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2728f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2729f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2730f42e81e1SStephen Cameron 			cp->Request.CDB);
2731edd16368SStephen M. Cameron 		break;
2732edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2733edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2734f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2735f42e81e1SStephen Cameron 			cp->Request.CDB);
2736edd16368SStephen M. Cameron 		break;
27371d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
27381d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
27391d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
27401d5e2ed0SStephen M. Cameron 		break;
27419437ac43SStephen Cameron 	case CMD_TMF_STATUS:
27429437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
27439437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
27449437ac43SStephen Cameron 		break;
2745283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2746283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2747283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2748283b4a9bSStephen M. Cameron 		 */
2749283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2750283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2751283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2752283b4a9bSStephen M. Cameron 		break;
2753edd16368SStephen M. Cameron 	default:
2754edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2755edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2756edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2757edd16368SStephen M. Cameron 	}
27588a0ff92cSWebb Scales 
27598a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2760edd16368SStephen M. Cameron }
2761edd16368SStephen M. Cameron 
2762edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2763edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2764edd16368SStephen M. Cameron {
2765edd16368SStephen M. Cameron 	int i;
2766edd16368SStephen M. Cameron 
276750a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
276850a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
276950a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2770edd16368SStephen M. Cameron 				data_direction);
2771edd16368SStephen M. Cameron }
2772edd16368SStephen M. Cameron 
2773a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2774edd16368SStephen M. Cameron 		struct CommandList *cp,
2775edd16368SStephen M. Cameron 		unsigned char *buf,
2776edd16368SStephen M. Cameron 		size_t buflen,
2777edd16368SStephen M. Cameron 		int data_direction)
2778edd16368SStephen M. Cameron {
277901a02ffcSStephen M. Cameron 	u64 addr64;
2780edd16368SStephen M. Cameron 
2781edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2782edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
278350a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2784a2dac136SStephen M. Cameron 		return 0;
2785edd16368SStephen M. Cameron 	}
2786edd16368SStephen M. Cameron 
278750a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2788eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2789a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2790eceaae18SShuah Khan 		cp->Header.SGList = 0;
279150a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2792a2dac136SStephen M. Cameron 		return -1;
2793eceaae18SShuah Khan 	}
279450a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
279550a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
279650a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
279750a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
279850a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2799a2dac136SStephen M. Cameron 	return 0;
2800edd16368SStephen M. Cameron }
2801edd16368SStephen M. Cameron 
280225163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
280325163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
280425163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
280525163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2806edd16368SStephen M. Cameron {
2807edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2808edd16368SStephen M. Cameron 
2809edd16368SStephen M. Cameron 	c->waiting = &wait;
281025163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
281125163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
281225163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
281325163bd5SWebb Scales 		wait_for_completion_io(&wait);
281425163bd5SWebb Scales 		return IO_OK;
281525163bd5SWebb Scales 	}
281625163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
281725163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
281825163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
281925163bd5SWebb Scales 		return -ETIMEDOUT;
282025163bd5SWebb Scales 	}
282125163bd5SWebb Scales 	return IO_OK;
282225163bd5SWebb Scales }
282325163bd5SWebb Scales 
282425163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
282525163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
282625163bd5SWebb Scales {
282725163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
282825163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
282925163bd5SWebb Scales 		return IO_OK;
283025163bd5SWebb Scales 	}
283125163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2832edd16368SStephen M. Cameron }
2833edd16368SStephen M. Cameron 
2834094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2835094963daSStephen M. Cameron {
2836094963daSStephen M. Cameron 	int cpu;
2837094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2838094963daSStephen M. Cameron 
2839094963daSStephen M. Cameron 	cpu = get_cpu();
2840094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2841094963daSStephen M. Cameron 	rc = *lockup_detected;
2842094963daSStephen M. Cameron 	put_cpu();
2843094963daSStephen M. Cameron 	return rc;
2844094963daSStephen M. Cameron }
2845094963daSStephen M. Cameron 
28469c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
284725163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
284825163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2849edd16368SStephen M. Cameron {
28509c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
285125163bd5SWebb Scales 	int rc;
2852edd16368SStephen M. Cameron 
2853edd16368SStephen M. Cameron 	do {
28547630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
285525163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
285625163bd5SWebb Scales 						  timeout_msecs);
285725163bd5SWebb Scales 		if (rc)
285825163bd5SWebb Scales 			break;
2859edd16368SStephen M. Cameron 		retry_count++;
28609c2fc160SStephen M. Cameron 		if (retry_count > 3) {
28619c2fc160SStephen M. Cameron 			msleep(backoff_time);
28629c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
28639c2fc160SStephen M. Cameron 				backoff_time *= 2;
28649c2fc160SStephen M. Cameron 		}
2865852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
28669c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
28679c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2868edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
286925163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
287025163bd5SWebb Scales 		rc = -EIO;
287125163bd5SWebb Scales 	return rc;
2872edd16368SStephen M. Cameron }
2873edd16368SStephen M. Cameron 
2874d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2875d1e8beacSStephen M. Cameron 				struct CommandList *c)
2876edd16368SStephen M. Cameron {
2877d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2878d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2879edd16368SStephen M. Cameron 
2880609a70dfSRasmus Villemoes 	dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n",
2881609a70dfSRasmus Villemoes 		 txt, lun, cdb);
2882d1e8beacSStephen M. Cameron }
2883d1e8beacSStephen M. Cameron 
2884d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2885d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2886d1e8beacSStephen M. Cameron {
2887d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2888d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
28899437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
28909437ac43SStephen Cameron 	int sense_len;
2891d1e8beacSStephen M. Cameron 
2892edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2893edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
28949437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
28959437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
28969437ac43SStephen Cameron 		else
28979437ac43SStephen Cameron 			sense_len = ei->SenseLen;
28989437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
28999437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2900d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2901d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
29029437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
29039437ac43SStephen Cameron 				sense_key, asc, ascq);
2904d1e8beacSStephen M. Cameron 		else
29059437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2906edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2907edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2908edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2909edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2910edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2911edd16368SStephen M. Cameron 		break;
2912edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2913edd16368SStephen M. Cameron 		break;
2914edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2915d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2916edd16368SStephen M. Cameron 		break;
2917edd16368SStephen M. Cameron 	case CMD_INVALID: {
2918edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2919edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2920edd16368SStephen M. Cameron 		 */
2921d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2922d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2923edd16368SStephen M. Cameron 		}
2924edd16368SStephen M. Cameron 		break;
2925edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2926d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2927edd16368SStephen M. Cameron 		break;
2928edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2929d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2930edd16368SStephen M. Cameron 		break;
2931edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2932d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2933edd16368SStephen M. Cameron 		break;
2934edd16368SStephen M. Cameron 	case CMD_ABORTED:
2935d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2936edd16368SStephen M. Cameron 		break;
2937edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2938d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2939edd16368SStephen M. Cameron 		break;
2940edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2941d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2942edd16368SStephen M. Cameron 		break;
2943edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2944d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2945edd16368SStephen M. Cameron 		break;
29461d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2947d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
29481d5e2ed0SStephen M. Cameron 		break;
294925163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
295025163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
295125163bd5SWebb Scales 		break;
2952edd16368SStephen M. Cameron 	default:
2953d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2954d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2955edd16368SStephen M. Cameron 				ei->CommandStatus);
2956edd16368SStephen M. Cameron 	}
2957edd16368SStephen M. Cameron }
2958edd16368SStephen M. Cameron 
29590a7c3bb8SDon Brace static int hpsa_do_receive_diagnostic(struct ctlr_info *h, u8 *scsi3addr,
29600a7c3bb8SDon Brace 					u8 page, u8 *buf, size_t bufsize)
29610a7c3bb8SDon Brace {
29620a7c3bb8SDon Brace 	int rc = IO_OK;
29630a7c3bb8SDon Brace 	struct CommandList *c;
29640a7c3bb8SDon Brace 	struct ErrorInfo *ei;
29650a7c3bb8SDon Brace 
29660a7c3bb8SDon Brace 	c = cmd_alloc(h);
29670a7c3bb8SDon Brace 	if (fill_cmd(c, RECEIVE_DIAGNOSTIC, h, buf, bufsize,
29680a7c3bb8SDon Brace 			page, scsi3addr, TYPE_CMD)) {
29690a7c3bb8SDon Brace 		rc = -1;
29700a7c3bb8SDon Brace 		goto out;
29710a7c3bb8SDon Brace 	}
29720a7c3bb8SDon Brace 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
29730a7c3bb8SDon Brace 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
29740a7c3bb8SDon Brace 	if (rc)
29750a7c3bb8SDon Brace 		goto out;
29760a7c3bb8SDon Brace 	ei = c->err_info;
29770a7c3bb8SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
29780a7c3bb8SDon Brace 		hpsa_scsi_interpret_error(h, c);
29790a7c3bb8SDon Brace 		rc = -1;
29800a7c3bb8SDon Brace 	}
29810a7c3bb8SDon Brace out:
29820a7c3bb8SDon Brace 	cmd_free(h, c);
29830a7c3bb8SDon Brace 	return rc;
29840a7c3bb8SDon Brace }
29850a7c3bb8SDon Brace 
29860a7c3bb8SDon Brace static u64 hpsa_get_enclosure_logical_identifier(struct ctlr_info *h,
29870a7c3bb8SDon Brace 						u8 *scsi3addr)
29880a7c3bb8SDon Brace {
29890a7c3bb8SDon Brace 	u8 *buf;
29900a7c3bb8SDon Brace 	u64 sa = 0;
29910a7c3bb8SDon Brace 	int rc = 0;
29920a7c3bb8SDon Brace 
29930a7c3bb8SDon Brace 	buf = kzalloc(1024, GFP_KERNEL);
29940a7c3bb8SDon Brace 	if (!buf)
29950a7c3bb8SDon Brace 		return 0;
29960a7c3bb8SDon Brace 
29970a7c3bb8SDon Brace 	rc = hpsa_do_receive_diagnostic(h, scsi3addr, RECEIVE_DIAGNOSTIC,
29980a7c3bb8SDon Brace 					buf, 1024);
29990a7c3bb8SDon Brace 
30000a7c3bb8SDon Brace 	if (rc)
30010a7c3bb8SDon Brace 		goto out;
30020a7c3bb8SDon Brace 
30030a7c3bb8SDon Brace 	sa = get_unaligned_be64(buf+12);
30040a7c3bb8SDon Brace 
30050a7c3bb8SDon Brace out:
30060a7c3bb8SDon Brace 	kfree(buf);
30070a7c3bb8SDon Brace 	return sa;
30080a7c3bb8SDon Brace }
30090a7c3bb8SDon Brace 
3010edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
3011b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
3012edd16368SStephen M. Cameron 			unsigned char bufsize)
3013edd16368SStephen M. Cameron {
3014edd16368SStephen M. Cameron 	int rc = IO_OK;
3015edd16368SStephen M. Cameron 	struct CommandList *c;
3016edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3017edd16368SStephen M. Cameron 
301845fcb86eSStephen Cameron 	c = cmd_alloc(h);
3019edd16368SStephen M. Cameron 
3020a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
3021a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
3022a2dac136SStephen M. Cameron 		rc = -1;
3023a2dac136SStephen M. Cameron 		goto out;
3024a2dac136SStephen M. Cameron 	}
302525163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
30263026ff9bSDon Brace 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
302725163bd5SWebb Scales 	if (rc)
302825163bd5SWebb Scales 		goto out;
3029edd16368SStephen M. Cameron 	ei = c->err_info;
3030edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3031d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3032edd16368SStephen M. Cameron 		rc = -1;
3033edd16368SStephen M. Cameron 	}
3034a2dac136SStephen M. Cameron out:
303545fcb86eSStephen Cameron 	cmd_free(h, c);
3036edd16368SStephen M. Cameron 	return rc;
3037edd16368SStephen M. Cameron }
3038edd16368SStephen M. Cameron 
3039bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
304025163bd5SWebb Scales 	u8 reset_type, int reply_queue)
3041edd16368SStephen M. Cameron {
3042edd16368SStephen M. Cameron 	int rc = IO_OK;
3043edd16368SStephen M. Cameron 	struct CommandList *c;
3044edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3045edd16368SStephen M. Cameron 
304645fcb86eSStephen Cameron 	c = cmd_alloc(h);
3047edd16368SStephen M. Cameron 
3048edd16368SStephen M. Cameron 
3049a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
30500b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
3051bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
30522ef28849SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
305325163bd5SWebb Scales 	if (rc) {
305425163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
305525163bd5SWebb Scales 		goto out;
305625163bd5SWebb Scales 	}
3057edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
3058edd16368SStephen M. Cameron 
3059edd16368SStephen M. Cameron 	ei = c->err_info;
3060edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
3061d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3062edd16368SStephen M. Cameron 		rc = -1;
3063edd16368SStephen M. Cameron 	}
306425163bd5SWebb Scales out:
306545fcb86eSStephen Cameron 	cmd_free(h, c);
3066edd16368SStephen M. Cameron 	return rc;
3067edd16368SStephen M. Cameron }
3068edd16368SStephen M. Cameron 
3069d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
3070d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
3071d604f533SWebb Scales 			       unsigned char *scsi3addr)
3072d604f533SWebb Scales {
3073d604f533SWebb Scales 	int i;
3074d604f533SWebb Scales 	bool match = false;
3075d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
3076d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
3077d604f533SWebb Scales 
3078d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
3079d604f533SWebb Scales 		return false;
3080d604f533SWebb Scales 
3081d604f533SWebb Scales 	switch (c->cmd_type) {
3082d604f533SWebb Scales 	case CMD_SCSI:
3083d604f533SWebb Scales 	case CMD_IOCTL_PEND:
3084d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
3085d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
3086d604f533SWebb Scales 		break;
3087d604f533SWebb Scales 
3088d604f533SWebb Scales 	case CMD_IOACCEL1:
3089d604f533SWebb Scales 	case CMD_IOACCEL2:
3090d604f533SWebb Scales 		if (c->phys_disk == dev) {
3091d604f533SWebb Scales 			/* HBA mode match */
3092d604f533SWebb Scales 			match = true;
3093d604f533SWebb Scales 		} else {
3094d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
3095d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
3096d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
3097d604f533SWebb Scales 			 * instead. */
3098d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
3099d604f533SWebb Scales 				/* FIXME: an alternate test might be
3100d604f533SWebb Scales 				 *
3101d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
3102d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
3103d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
3104d604f533SWebb Scales 			}
3105d604f533SWebb Scales 		}
3106d604f533SWebb Scales 		break;
3107d604f533SWebb Scales 
3108d604f533SWebb Scales 	case IOACCEL2_TMF:
3109d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
3110d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
3111d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
3112d604f533SWebb Scales 		}
3113d604f533SWebb Scales 		break;
3114d604f533SWebb Scales 
3115d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
3116d604f533SWebb Scales 		match = false;
3117d604f533SWebb Scales 		break;
3118d604f533SWebb Scales 
3119d604f533SWebb Scales 	default:
3120d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
3121d604f533SWebb Scales 			c->cmd_type);
3122d604f533SWebb Scales 		BUG();
3123d604f533SWebb Scales 	}
3124d604f533SWebb Scales 
3125d604f533SWebb Scales 	return match;
3126d604f533SWebb Scales }
3127d604f533SWebb Scales 
3128d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
3129d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
3130d604f533SWebb Scales {
3131d604f533SWebb Scales 	int i;
3132d604f533SWebb Scales 	int rc = 0;
3133d604f533SWebb Scales 
3134d604f533SWebb Scales 	/* We can really only handle one reset at a time */
3135d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
3136d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
3137d604f533SWebb Scales 		return -EINTR;
3138d604f533SWebb Scales 	}
3139d604f533SWebb Scales 
3140d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
3141d604f533SWebb Scales 
3142d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
3143d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
3144d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
3145d604f533SWebb Scales 
3146d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
3147d604f533SWebb Scales 			unsigned long flags;
3148d604f533SWebb Scales 
3149d604f533SWebb Scales 			/*
3150d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
3151d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
3152d604f533SWebb Scales 			 * while we're considering it.  If the command is not
3153d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
3154d604f533SWebb Scales 			 */
3155d604f533SWebb Scales 			c->reset_pending = dev;
3156d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
3157d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
3158d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
3159d604f533SWebb Scales 			else
3160d604f533SWebb Scales 				c->reset_pending = NULL;
3161d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
3162d604f533SWebb Scales 		}
3163d604f533SWebb Scales 
3164d604f533SWebb Scales 		cmd_free(h, c);
3165d604f533SWebb Scales 	}
3166d604f533SWebb Scales 
3167d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
3168d604f533SWebb Scales 	if (!rc)
3169d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
3170d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
3171d604f533SWebb Scales 			lockup_detected(h));
3172d604f533SWebb Scales 
3173d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
3174d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
3175d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
3176d604f533SWebb Scales 		rc = -ENODEV;
3177d604f533SWebb Scales 	}
3178d604f533SWebb Scales 
3179d604f533SWebb Scales 	if (unlikely(rc))
3180d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
3181bfd7546cSDon Brace 	else
31828516a2dbSDon Brace 		rc = wait_for_device_to_become_ready(h, scsi3addr, 0);
3183d604f533SWebb Scales 
3184d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
3185d604f533SWebb Scales 	return rc;
3186d604f533SWebb Scales }
3187d604f533SWebb Scales 
3188edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
3189edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
3190edd16368SStephen M. Cameron {
3191edd16368SStephen M. Cameron 	int rc;
3192edd16368SStephen M. Cameron 	unsigned char *buf;
3193edd16368SStephen M. Cameron 
3194edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
3195edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3196edd16368SStephen M. Cameron 	if (!buf)
3197edd16368SStephen M. Cameron 		return;
31988383278dSScott Teel 
31998383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr,
32008383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY))
32018383278dSScott Teel 		goto exit;
32028383278dSScott Teel 
32038383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
32048383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64);
32058383278dSScott Teel 
3206edd16368SStephen M. Cameron 	if (rc == 0)
3207edd16368SStephen M. Cameron 		*raid_level = buf[8];
3208edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
3209edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
32108383278dSScott Teel exit:
3211edd16368SStephen M. Cameron 	kfree(buf);
3212edd16368SStephen M. Cameron 	return;
3213edd16368SStephen M. Cameron }
3214edd16368SStephen M. Cameron 
3215283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
3216283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
3217283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
3218283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
3219283b4a9bSStephen M. Cameron {
3220283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
3221283b4a9bSStephen M. Cameron 	int map, row, col;
3222283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
3223283b4a9bSStephen M. Cameron 
3224283b4a9bSStephen M. Cameron 	if (rc != 0)
3225283b4a9bSStephen M. Cameron 		return;
3226283b4a9bSStephen M. Cameron 
32272ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
32282ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
32292ba8bfc8SStephen M. Cameron 		return;
32302ba8bfc8SStephen M. Cameron 
3231283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
3232283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
3233283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
3234283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
3235283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
3236283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
3237283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
3238283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
3239283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
3240283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
3241283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
3242283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
3243283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
3244283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
3245283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
3246283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
3247283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
3248283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
3249283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
3250283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
3251283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
3252283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
3253283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
3254283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
32552b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
3256dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
3257ba82d91bSColin Ian King 	dev_info(&h->pdev->dev, "encryption = %s\n",
32582b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
32592b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
3260dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3261dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3262283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3263283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3264283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3265283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3266283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3267283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3268283b4a9bSStephen M. Cameron 			disks_per_row =
3269283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3270283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3271283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3272283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3273283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3274283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3275283b4a9bSStephen M. Cameron 			disks_per_row =
3276283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3277283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3278283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3279283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3280283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3281283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3282283b4a9bSStephen M. Cameron 		}
3283283b4a9bSStephen M. Cameron 	}
3284283b4a9bSStephen M. Cameron }
3285283b4a9bSStephen M. Cameron #else
3286283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3287283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3288283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3289283b4a9bSStephen M. Cameron {
3290283b4a9bSStephen M. Cameron }
3291283b4a9bSStephen M. Cameron #endif
3292283b4a9bSStephen M. Cameron 
3293283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3294283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3295283b4a9bSStephen M. Cameron {
3296283b4a9bSStephen M. Cameron 	int rc = 0;
3297283b4a9bSStephen M. Cameron 	struct CommandList *c;
3298283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3299283b4a9bSStephen M. Cameron 
330045fcb86eSStephen Cameron 	c = cmd_alloc(h);
3301bf43caf3SRobert Elliott 
3302283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3303283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3304283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
33052dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
33062dd02d74SRobert Elliott 		cmd_free(h, c);
33072dd02d74SRobert Elliott 		return -1;
3308283b4a9bSStephen M. Cameron 	}
330925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
33103026ff9bSDon Brace 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
331125163bd5SWebb Scales 	if (rc)
331225163bd5SWebb Scales 		goto out;
3313283b4a9bSStephen M. Cameron 	ei = c->err_info;
3314283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3315d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
331625163bd5SWebb Scales 		rc = -1;
331725163bd5SWebb Scales 		goto out;
3318283b4a9bSStephen M. Cameron 	}
331945fcb86eSStephen Cameron 	cmd_free(h, c);
3320283b4a9bSStephen M. Cameron 
3321283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3322283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3323283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3324283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3325283b4a9bSStephen M. Cameron 		rc = -1;
3326283b4a9bSStephen M. Cameron 	}
3327283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3328283b4a9bSStephen M. Cameron 	return rc;
332925163bd5SWebb Scales out:
333025163bd5SWebb Scales 	cmd_free(h, c);
333125163bd5SWebb Scales 	return rc;
3332283b4a9bSStephen M. Cameron }
3333283b4a9bSStephen M. Cameron 
3334d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h,
3335d04e62b9SKevin Barnett 		unsigned char scsi3addr[], u16 bmic_device_index,
3336d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *buf, size_t bufsize)
3337d04e62b9SKevin Barnett {
3338d04e62b9SKevin Barnett 	int rc = IO_OK;
3339d04e62b9SKevin Barnett 	struct CommandList *c;
3340d04e62b9SKevin Barnett 	struct ErrorInfo *ei;
3341d04e62b9SKevin Barnett 
3342d04e62b9SKevin Barnett 	c = cmd_alloc(h);
3343d04e62b9SKevin Barnett 
3344d04e62b9SKevin Barnett 	rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize,
3345d04e62b9SKevin Barnett 		0, RAID_CTLR_LUNID, TYPE_CMD);
3346d04e62b9SKevin Barnett 	if (rc)
3347d04e62b9SKevin Barnett 		goto out;
3348d04e62b9SKevin Barnett 
3349d04e62b9SKevin Barnett 	c->Request.CDB[2] = bmic_device_index & 0xff;
3350d04e62b9SKevin Barnett 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
3351d04e62b9SKevin Barnett 
3352d04e62b9SKevin Barnett 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
33533026ff9bSDon Brace 				PCI_DMA_FROMDEVICE, NO_TIMEOUT);
3354d04e62b9SKevin Barnett 	if (rc)
3355d04e62b9SKevin Barnett 		goto out;
3356d04e62b9SKevin Barnett 	ei = c->err_info;
3357d04e62b9SKevin Barnett 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3358d04e62b9SKevin Barnett 		hpsa_scsi_interpret_error(h, c);
3359d04e62b9SKevin Barnett 		rc = -1;
3360d04e62b9SKevin Barnett 	}
3361d04e62b9SKevin Barnett out:
3362d04e62b9SKevin Barnett 	cmd_free(h, c);
3363d04e62b9SKevin Barnett 	return rc;
3364d04e62b9SKevin Barnett }
3365d04e62b9SKevin Barnett 
336666749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
336766749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
336866749d0dSScott Teel {
336966749d0dSScott Teel 	int rc = IO_OK;
337066749d0dSScott Teel 	struct CommandList *c;
337166749d0dSScott Teel 	struct ErrorInfo *ei;
337266749d0dSScott Teel 
337366749d0dSScott Teel 	c = cmd_alloc(h);
337466749d0dSScott Teel 
337566749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
337666749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
337766749d0dSScott Teel 	if (rc)
337866749d0dSScott Teel 		goto out;
337966749d0dSScott Teel 
338066749d0dSScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
33813026ff9bSDon Brace 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
338266749d0dSScott Teel 	if (rc)
338366749d0dSScott Teel 		goto out;
338466749d0dSScott Teel 	ei = c->err_info;
338566749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
338666749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
338766749d0dSScott Teel 		rc = -1;
338866749d0dSScott Teel 	}
338966749d0dSScott Teel out:
339066749d0dSScott Teel 	cmd_free(h, c);
339166749d0dSScott Teel 	return rc;
339266749d0dSScott Teel }
339366749d0dSScott Teel 
339403383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
339503383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
339603383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
339703383736SDon Brace {
339803383736SDon Brace 	int rc = IO_OK;
339903383736SDon Brace 	struct CommandList *c;
340003383736SDon Brace 	struct ErrorInfo *ei;
340103383736SDon Brace 
340203383736SDon Brace 	c = cmd_alloc(h);
340303383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
340403383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
340503383736SDon Brace 	if (rc)
340603383736SDon Brace 		goto out;
340703383736SDon Brace 
340803383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
340903383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
341003383736SDon Brace 
341125163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
34123026ff9bSDon Brace 						NO_TIMEOUT);
341303383736SDon Brace 	ei = c->err_info;
341403383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
341503383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
341603383736SDon Brace 		rc = -1;
341703383736SDon Brace 	}
341803383736SDon Brace out:
341903383736SDon Brace 	cmd_free(h, c);
3420d04e62b9SKevin Barnett 
342103383736SDon Brace 	return rc;
342203383736SDon Brace }
342303383736SDon Brace 
3424cca8f13bSDon Brace /*
3425cca8f13bSDon Brace  * get enclosure information
3426cca8f13bSDon Brace  * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number
3427cca8f13bSDon Brace  * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure
3428cca8f13bSDon Brace  * Uses id_physical_device to determine the box_index.
3429cca8f13bSDon Brace  */
3430cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h,
3431cca8f13bSDon Brace 			unsigned char *scsi3addr,
3432cca8f13bSDon Brace 			struct ReportExtendedLUNdata *rlep, int rle_index,
3433cca8f13bSDon Brace 			struct hpsa_scsi_dev_t *encl_dev)
3434cca8f13bSDon Brace {
3435cca8f13bSDon Brace 	int rc = -1;
3436cca8f13bSDon Brace 	struct CommandList *c = NULL;
3437cca8f13bSDon Brace 	struct ErrorInfo *ei = NULL;
3438cca8f13bSDon Brace 	struct bmic_sense_storage_box_params *bssbp = NULL;
3439cca8f13bSDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
3440cca8f13bSDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3441cca8f13bSDon Brace 	u16 bmic_device_index = 0;
3442cca8f13bSDon Brace 
3443cca8f13bSDon Brace 	bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]);
3444cca8f13bSDon Brace 
34450a7c3bb8SDon Brace 	encl_dev->sas_address =
34460a7c3bb8SDon Brace 		hpsa_get_enclosure_logical_identifier(h, scsi3addr);
34470a7c3bb8SDon Brace 
34485ac517b8SDon Brace 	if (encl_dev->target == -1 || encl_dev->lun == -1) {
34495ac517b8SDon Brace 		rc = IO_OK;
34505ac517b8SDon Brace 		goto out;
34515ac517b8SDon Brace 	}
34525ac517b8SDon Brace 
345317a9e54aSDon Brace 	if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) {
345417a9e54aSDon Brace 		rc = IO_OK;
3455cca8f13bSDon Brace 		goto out;
345617a9e54aSDon Brace 	}
3457cca8f13bSDon Brace 
3458cca8f13bSDon Brace 	bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL);
3459cca8f13bSDon Brace 	if (!bssbp)
3460cca8f13bSDon Brace 		goto out;
3461cca8f13bSDon Brace 
3462cca8f13bSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3463cca8f13bSDon Brace 	if (!id_phys)
3464cca8f13bSDon Brace 		goto out;
3465cca8f13bSDon Brace 
3466cca8f13bSDon Brace 	rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index,
3467cca8f13bSDon Brace 						id_phys, sizeof(*id_phys));
3468cca8f13bSDon Brace 	if (rc) {
3469cca8f13bSDon Brace 		dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n",
3470cca8f13bSDon Brace 			__func__, encl_dev->external, bmic_device_index);
3471cca8f13bSDon Brace 		goto out;
3472cca8f13bSDon Brace 	}
3473cca8f13bSDon Brace 
3474cca8f13bSDon Brace 	c = cmd_alloc(h);
3475cca8f13bSDon Brace 
3476cca8f13bSDon Brace 	rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp,
3477cca8f13bSDon Brace 			sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD);
3478cca8f13bSDon Brace 
3479cca8f13bSDon Brace 	if (rc)
3480cca8f13bSDon Brace 		goto out;
3481cca8f13bSDon Brace 
3482cca8f13bSDon Brace 	if (id_phys->phys_connector[1] == 'E')
3483cca8f13bSDon Brace 		c->Request.CDB[5] = id_phys->box_index;
3484cca8f13bSDon Brace 	else
3485cca8f13bSDon Brace 		c->Request.CDB[5] = 0;
3486cca8f13bSDon Brace 
3487cca8f13bSDon Brace 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
34883026ff9bSDon Brace 						NO_TIMEOUT);
3489cca8f13bSDon Brace 	if (rc)
3490cca8f13bSDon Brace 		goto out;
3491cca8f13bSDon Brace 
3492cca8f13bSDon Brace 	ei = c->err_info;
3493cca8f13bSDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3494cca8f13bSDon Brace 		rc = -1;
3495cca8f13bSDon Brace 		goto out;
3496cca8f13bSDon Brace 	}
3497cca8f13bSDon Brace 
3498cca8f13bSDon Brace 	encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port;
3499cca8f13bSDon Brace 	memcpy(&encl_dev->phys_connector[id_phys->active_path_number],
3500cca8f13bSDon Brace 		bssbp->phys_connector, sizeof(bssbp->phys_connector));
3501cca8f13bSDon Brace 
3502cca8f13bSDon Brace 	rc = IO_OK;
3503cca8f13bSDon Brace out:
3504cca8f13bSDon Brace 	kfree(bssbp);
3505cca8f13bSDon Brace 	kfree(id_phys);
3506cca8f13bSDon Brace 
3507cca8f13bSDon Brace 	if (c)
3508cca8f13bSDon Brace 		cmd_free(h, c);
3509cca8f13bSDon Brace 
3510cca8f13bSDon Brace 	if (rc != IO_OK)
3511cca8f13bSDon Brace 		hpsa_show_dev_msg(KERN_INFO, h, encl_dev,
3512b4e9ce1cSJulia Lawall 			"Error, could not get enclosure information");
3513cca8f13bSDon Brace }
3514cca8f13bSDon Brace 
3515d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h,
3516d04e62b9SKevin Barnett 						unsigned char *scsi3addr)
3517d04e62b9SKevin Barnett {
3518d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *physdev;
3519d04e62b9SKevin Barnett 	u32 nphysicals;
3520d04e62b9SKevin Barnett 	u64 sa = 0;
3521d04e62b9SKevin Barnett 	int i;
3522d04e62b9SKevin Barnett 
3523d04e62b9SKevin Barnett 	physdev = kzalloc(sizeof(*physdev), GFP_KERNEL);
3524d04e62b9SKevin Barnett 	if (!physdev)
3525d04e62b9SKevin Barnett 		return 0;
3526d04e62b9SKevin Barnett 
3527d04e62b9SKevin Barnett 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3528d04e62b9SKevin Barnett 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3529d04e62b9SKevin Barnett 		kfree(physdev);
3530d04e62b9SKevin Barnett 		return 0;
3531d04e62b9SKevin Barnett 	}
3532d04e62b9SKevin Barnett 	nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24;
3533d04e62b9SKevin Barnett 
3534d04e62b9SKevin Barnett 	for (i = 0; i < nphysicals; i++)
3535d04e62b9SKevin Barnett 		if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) {
3536d04e62b9SKevin Barnett 			sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]);
3537d04e62b9SKevin Barnett 			break;
3538d04e62b9SKevin Barnett 		}
3539d04e62b9SKevin Barnett 
3540d04e62b9SKevin Barnett 	kfree(physdev);
3541d04e62b9SKevin Barnett 
3542d04e62b9SKevin Barnett 	return sa;
3543d04e62b9SKevin Barnett }
3544d04e62b9SKevin Barnett 
3545d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr,
3546d04e62b9SKevin Barnett 					struct hpsa_scsi_dev_t *dev)
3547d04e62b9SKevin Barnett {
3548d04e62b9SKevin Barnett 	int rc;
3549d04e62b9SKevin Barnett 	u64 sa = 0;
3550d04e62b9SKevin Barnett 
3551d04e62b9SKevin Barnett 	if (is_hba_lunid(scsi3addr)) {
3552d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *ssi;
3553d04e62b9SKevin Barnett 
3554d04e62b9SKevin Barnett 		ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
35557e8a9486SAmit Kushwaha 		if (!ssi)
3556d04e62b9SKevin Barnett 			return;
3557d04e62b9SKevin Barnett 
3558d04e62b9SKevin Barnett 		rc = hpsa_bmic_sense_subsystem_information(h,
3559d04e62b9SKevin Barnett 					scsi3addr, 0, ssi, sizeof(*ssi));
3560d04e62b9SKevin Barnett 		if (rc == 0) {
3561d04e62b9SKevin Barnett 			sa = get_unaligned_be64(ssi->primary_world_wide_id);
3562d04e62b9SKevin Barnett 			h->sas_address = sa;
3563d04e62b9SKevin Barnett 		}
3564d04e62b9SKevin Barnett 
3565d04e62b9SKevin Barnett 		kfree(ssi);
3566d04e62b9SKevin Barnett 	} else
3567d04e62b9SKevin Barnett 		sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr);
3568d04e62b9SKevin Barnett 
3569d04e62b9SKevin Barnett 	dev->sas_address = sa;
3570d04e62b9SKevin Barnett }
3571d04e62b9SKevin Barnett 
35724e188184SBader Ali Saleh static void hpsa_ext_ctrl_present(struct ctlr_info *h,
35734e188184SBader Ali Saleh 	struct ReportExtendedLUNdata *physdev)
35744e188184SBader Ali Saleh {
35754e188184SBader Ali Saleh 	u32 nphysicals;
35764e188184SBader Ali Saleh 	int i;
35774e188184SBader Ali Saleh 
35784e188184SBader Ali Saleh 	if (h->discovery_polling)
35794e188184SBader Ali Saleh 		return;
35804e188184SBader Ali Saleh 
35814e188184SBader Ali Saleh 	nphysicals = (get_unaligned_be32(physdev->LUNListLength) / 24) + 1;
35824e188184SBader Ali Saleh 
35834e188184SBader Ali Saleh 	for (i = 0; i < nphysicals; i++) {
35844e188184SBader Ali Saleh 		if (physdev->LUN[i].device_type ==
35854e188184SBader Ali Saleh 			BMIC_DEVICE_TYPE_CONTROLLER
35864e188184SBader Ali Saleh 			&& !is_hba_lunid(physdev->LUN[i].lunid)) {
35874e188184SBader Ali Saleh 			dev_info(&h->pdev->dev,
35884e188184SBader Ali Saleh 				"External controller present, activate discovery polling and disable rld caching\n");
35894e188184SBader Ali Saleh 			hpsa_disable_rld_caching(h);
35904e188184SBader Ali Saleh 			h->discovery_polling = 1;
35914e188184SBader Ali Saleh 			break;
35924e188184SBader Ali Saleh 		}
35934e188184SBader Ali Saleh 	}
35944e188184SBader Ali Saleh }
35954e188184SBader Ali Saleh 
3596d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */
35978383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
35981b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
35991b70150aSStephen M. Cameron {
36001b70150aSStephen M. Cameron 	int rc;
36011b70150aSStephen M. Cameron 	int i;
36021b70150aSStephen M. Cameron 	int pages;
36031b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
36041b70150aSStephen M. Cameron 
36051b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
36061b70150aSStephen M. Cameron 	if (!buf)
36078383278dSScott Teel 		return false;
36081b70150aSStephen M. Cameron 
36091b70150aSStephen M. Cameron 	/* Get the size of the page list first */
36101b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36111b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36121b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
36131b70150aSStephen M. Cameron 	if (rc != 0)
36141b70150aSStephen M. Cameron 		goto exit_unsupported;
36151b70150aSStephen M. Cameron 	pages = buf[3];
36161b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
36171b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
36181b70150aSStephen M. Cameron 	else
36191b70150aSStephen M. Cameron 		bufsize = 255;
36201b70150aSStephen M. Cameron 
36211b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
36221b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
36231b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
36241b70150aSStephen M. Cameron 				buf, bufsize);
36251b70150aSStephen M. Cameron 	if (rc != 0)
36261b70150aSStephen M. Cameron 		goto exit_unsupported;
36271b70150aSStephen M. Cameron 
36281b70150aSStephen M. Cameron 	pages = buf[3];
36291b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
36301b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
36311b70150aSStephen M. Cameron 			goto exit_supported;
36321b70150aSStephen M. Cameron exit_unsupported:
36331b70150aSStephen M. Cameron 	kfree(buf);
36348383278dSScott Teel 	return false;
36351b70150aSStephen M. Cameron exit_supported:
36361b70150aSStephen M. Cameron 	kfree(buf);
36378383278dSScott Teel 	return true;
36381b70150aSStephen M. Cameron }
36391b70150aSStephen M. Cameron 
3640b2582a65SDon Brace /*
3641b2582a65SDon Brace  * Called during a scan operation.
3642b2582a65SDon Brace  * Sets ioaccel status on the new device list, not the existing device list
3643b2582a65SDon Brace  *
3644b2582a65SDon Brace  * The device list used during I/O will be updated later in
3645b2582a65SDon Brace  * adjust_hpsa_scsi_table.
3646b2582a65SDon Brace  */
3647283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3648283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3649283b4a9bSStephen M. Cameron {
3650283b4a9bSStephen M. Cameron 	int rc;
3651283b4a9bSStephen M. Cameron 	unsigned char *buf;
3652283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3653283b4a9bSStephen M. Cameron 
3654283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3655283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
365641ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3657283b4a9bSStephen M. Cameron 
3658283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3659283b4a9bSStephen M. Cameron 	if (!buf)
3660283b4a9bSStephen M. Cameron 		return;
36611b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
36621b70150aSStephen M. Cameron 		goto out;
3663283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3664b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3665283b4a9bSStephen M. Cameron 	if (rc != 0)
3666283b4a9bSStephen M. Cameron 		goto out;
3667283b4a9bSStephen M. Cameron 
3668283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3669283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3670283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3671283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3672283b4a9bSStephen M. Cameron 	this_device->offload_config =
3673283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3674283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3675b2582a65SDon Brace 		this_device->offload_to_be_enabled =
3676283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3677283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3678b2582a65SDon Brace 			this_device->offload_to_be_enabled = 0;
3679283b4a9bSStephen M. Cameron 	}
3680b2582a65SDon Brace 
3681283b4a9bSStephen M. Cameron out:
3682283b4a9bSStephen M. Cameron 	kfree(buf);
3683283b4a9bSStephen M. Cameron 	return;
3684283b4a9bSStephen M. Cameron }
3685283b4a9bSStephen M. Cameron 
3686edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3687edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
368875d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3689edd16368SStephen M. Cameron {
3690edd16368SStephen M. Cameron 	int rc;
3691edd16368SStephen M. Cameron 	unsigned char *buf;
3692edd16368SStephen M. Cameron 
36938383278dSScott Teel 	/* Does controller have VPD for device id? */
36948383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID))
36958383278dSScott Teel 		return 1; /* not supported */
36968383278dSScott Teel 
3697edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3698edd16368SStephen M. Cameron 	if (!buf)
3699a84d794dSStephen M. Cameron 		return -ENOMEM;
37008383278dSScott Teel 
37018383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
37028383278dSScott Teel 					HPSA_VPD_LV_DEVICE_ID, buf, 64);
37038383278dSScott Teel 	if (rc == 0) {
37048383278dSScott Teel 		if (buflen > 16)
37058383278dSScott Teel 			buflen = 16;
37068383278dSScott Teel 		memcpy(device_id, &buf[8], buflen);
37078383278dSScott Teel 	}
370875d23d89SDon Brace 
3709edd16368SStephen M. Cameron 	kfree(buf);
371075d23d89SDon Brace 
37118383278dSScott Teel 	return rc; /*0 - got id,  otherwise, didn't */
3712edd16368SStephen M. Cameron }
3713edd16368SStephen M. Cameron 
3714edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
371503383736SDon Brace 		void *buf, int bufsize,
3716edd16368SStephen M. Cameron 		int extended_response)
3717edd16368SStephen M. Cameron {
3718edd16368SStephen M. Cameron 	int rc = IO_OK;
3719edd16368SStephen M. Cameron 	struct CommandList *c;
3720edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3721edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3722edd16368SStephen M. Cameron 
372345fcb86eSStephen Cameron 	c = cmd_alloc(h);
3724bf43caf3SRobert Elliott 
3725e89c0ae7SStephen M. Cameron 	/* address the controller */
3726e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3727a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3728a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
372945f769b2SHannes Reinecke 		rc = -EAGAIN;
3730a2dac136SStephen M. Cameron 		goto out;
3731a2dac136SStephen M. Cameron 	}
3732edd16368SStephen M. Cameron 	if (extended_response)
3733edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
373425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
37353026ff9bSDon Brace 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
373625163bd5SWebb Scales 	if (rc)
373725163bd5SWebb Scales 		goto out;
3738edd16368SStephen M. Cameron 	ei = c->err_info;
3739edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3740edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3741d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
374245f769b2SHannes Reinecke 		rc = -EIO;
3743283b4a9bSStephen M. Cameron 	} else {
374403383736SDon Brace 		struct ReportLUNdata *rld = buf;
374503383736SDon Brace 
374603383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
374745f769b2SHannes Reinecke 			if (!h->legacy_board) {
3748283b4a9bSStephen M. Cameron 				dev_err(&h->pdev->dev,
3749283b4a9bSStephen M. Cameron 					"report luns requested format %u, got %u\n",
3750283b4a9bSStephen M. Cameron 					extended_response,
375103383736SDon Brace 					rld->extended_response_flag);
375245f769b2SHannes Reinecke 				rc = -EINVAL;
375345f769b2SHannes Reinecke 			} else
375445f769b2SHannes Reinecke 				rc = -EOPNOTSUPP;
3755283b4a9bSStephen M. Cameron 		}
3756edd16368SStephen M. Cameron 	}
3757a2dac136SStephen M. Cameron out:
375845fcb86eSStephen Cameron 	cmd_free(h, c);
3759edd16368SStephen M. Cameron 	return rc;
3760edd16368SStephen M. Cameron }
3761edd16368SStephen M. Cameron 
3762edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
376303383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3764edd16368SStephen M. Cameron {
37652a80d545SHannes Reinecke 	int rc;
37662a80d545SHannes Reinecke 	struct ReportLUNdata *lbuf;
37672a80d545SHannes Reinecke 
37682a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
376903383736SDon Brace 				      HPSA_REPORT_PHYS_EXTENDED);
377045f769b2SHannes Reinecke 	if (!rc || rc != -EOPNOTSUPP)
37712a80d545SHannes Reinecke 		return rc;
37722a80d545SHannes Reinecke 
37732a80d545SHannes Reinecke 	/* REPORT PHYS EXTENDED is not supported */
37742a80d545SHannes Reinecke 	lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL);
37752a80d545SHannes Reinecke 	if (!lbuf)
37762a80d545SHannes Reinecke 		return -ENOMEM;
37772a80d545SHannes Reinecke 
37782a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0);
37792a80d545SHannes Reinecke 	if (!rc) {
37802a80d545SHannes Reinecke 		int i;
37812a80d545SHannes Reinecke 		u32 nphys;
37822a80d545SHannes Reinecke 
37832a80d545SHannes Reinecke 		/* Copy ReportLUNdata header */
37842a80d545SHannes Reinecke 		memcpy(buf, lbuf, 8);
37852a80d545SHannes Reinecke 		nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8;
37862a80d545SHannes Reinecke 		for (i = 0; i < nphys; i++)
37872a80d545SHannes Reinecke 			memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8);
37882a80d545SHannes Reinecke 	}
37892a80d545SHannes Reinecke 	kfree(lbuf);
37902a80d545SHannes Reinecke 	return rc;
3791edd16368SStephen M. Cameron }
3792edd16368SStephen M. Cameron 
3793edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3794edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3795edd16368SStephen M. Cameron {
3796edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3797edd16368SStephen M. Cameron }
3798edd16368SStephen M. Cameron 
3799edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3800edd16368SStephen M. Cameron 	int bus, int target, int lun)
3801edd16368SStephen M. Cameron {
3802edd16368SStephen M. Cameron 	device->bus = bus;
3803edd16368SStephen M. Cameron 	device->target = target;
3804edd16368SStephen M. Cameron 	device->lun = lun;
3805edd16368SStephen M. Cameron }
3806edd16368SStephen M. Cameron 
38079846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
38089846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
38099846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38109846590eSStephen M. Cameron {
38119846590eSStephen M. Cameron 	int rc;
38129846590eSStephen M. Cameron 	int status;
38139846590eSStephen M. Cameron 	int size;
38149846590eSStephen M. Cameron 	unsigned char *buf;
38159846590eSStephen M. Cameron 
38169846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
38179846590eSStephen M. Cameron 	if (!buf)
38189846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38199846590eSStephen M. Cameron 
38209846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
382124a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
38229846590eSStephen M. Cameron 		goto exit_failed;
38239846590eSStephen M. Cameron 
38249846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
38259846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38269846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
382724a4b078SStephen M. Cameron 	if (rc != 0)
38289846590eSStephen M. Cameron 		goto exit_failed;
38299846590eSStephen M. Cameron 	size = buf[3];
38309846590eSStephen M. Cameron 
38319846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
38329846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
38339846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
383424a4b078SStephen M. Cameron 	if (rc != 0)
38359846590eSStephen M. Cameron 		goto exit_failed;
38369846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
38379846590eSStephen M. Cameron 
38389846590eSStephen M. Cameron 	kfree(buf);
38399846590eSStephen M. Cameron 	return status;
38409846590eSStephen M. Cameron exit_failed:
38419846590eSStephen M. Cameron 	kfree(buf);
38429846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
38439846590eSStephen M. Cameron }
38449846590eSStephen M. Cameron 
38459846590eSStephen M. Cameron /* Determine offline status of a volume.
38469846590eSStephen M. Cameron  * Return either:
38479846590eSStephen M. Cameron  *  0 (not offline)
384867955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
38499846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
38509846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
38519846590eSStephen M. Cameron  */
385285b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h,
38539846590eSStephen M. Cameron 					unsigned char scsi3addr[])
38549846590eSStephen M. Cameron {
38559846590eSStephen M. Cameron 	struct CommandList *c;
38569437ac43SStephen Cameron 	unsigned char *sense;
38579437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
38589437ac43SStephen Cameron 	int sense_len;
385925163bd5SWebb Scales 	int rc, ldstat = 0;
38609846590eSStephen M. Cameron 	u16 cmd_status;
38619846590eSStephen M. Cameron 	u8 scsi_status;
38629846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
38639846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
38649846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
38659846590eSStephen M. Cameron 
38669846590eSStephen M. Cameron 	c = cmd_alloc(h);
3867bf43caf3SRobert Elliott 
38689846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
3869c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
38703026ff9bSDon Brace 					NO_TIMEOUT);
387125163bd5SWebb Scales 	if (rc) {
387225163bd5SWebb Scales 		cmd_free(h, c);
387385b29008SDon Brace 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
387425163bd5SWebb Scales 	}
38759846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
38769437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
38779437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
38789437ac43SStephen Cameron 	else
38799437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
38809437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
38819846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
38829846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
38839846590eSStephen M. Cameron 	cmd_free(h, c);
38849846590eSStephen M. Cameron 
38859846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
38869846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
38879846590eSStephen M. Cameron 
38889846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
38899846590eSStephen M. Cameron 	switch (ldstat) {
389085b29008SDon Brace 	case HPSA_LV_FAILED:
38919846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
38925ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
38939846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
38949846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
38959846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
38969846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
38979846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
38989846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
38999846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
39009846590eSStephen M. Cameron 		return ldstat;
39019846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
39029846590eSStephen M. Cameron 		/* If VPD status page isn't available,
39039846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
39049846590eSStephen M. Cameron 		 */
39059846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
39069846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
39079846590eSStephen M. Cameron 			return ldstat;
39089846590eSStephen M. Cameron 		break;
39099846590eSStephen M. Cameron 	default:
39109846590eSStephen M. Cameron 		break;
39119846590eSStephen M. Cameron 	}
391285b29008SDon Brace 	return HPSA_LV_OK;
39139846590eSStephen M. Cameron }
39149846590eSStephen M. Cameron 
3915edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
39160b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
39170b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3918edd16368SStephen M. Cameron {
39190b0e1d6cSStephen M. Cameron 
39200b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
39210b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
39220b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
39230b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
39240b0e1d6cSStephen M. Cameron 
3925ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
39260b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3927683fc444SDon Brace 	int rc = 0;
3928edd16368SStephen M. Cameron 
3929ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3930683fc444SDon Brace 	if (!inq_buff) {
3931683fc444SDon Brace 		rc = -ENOMEM;
3932edd16368SStephen M. Cameron 		goto bail_out;
3933683fc444SDon Brace 	}
3934edd16368SStephen M. Cameron 
3935edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3936edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3937edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3938edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
393985b29008SDon Brace 			"%s: inquiry failed, device will be skipped.\n",
394085b29008SDon Brace 			__func__);
394185b29008SDon Brace 		rc = HPSA_INQUIRY_FAILED;
3942edd16368SStephen M. Cameron 		goto bail_out;
3943edd16368SStephen M. Cameron 	}
3944edd16368SStephen M. Cameron 
39454af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[8], 8);
39464af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[16], 16);
394775d23d89SDon Brace 
3948edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3949edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3950edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3951edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3952edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3953edd16368SStephen M. Cameron 		sizeof(this_device->model));
39547630b3a5SHannes Reinecke 	this_device->rev = inq_buff[2];
3955edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3956edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
39578383278dSScott Teel 	if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
395855e1f9f0SDan Carpenter 		sizeof(this_device->device_id)) < 0)
39598383278dSScott Teel 		dev_err(&h->pdev->dev,
39608383278dSScott Teel 			"hpsa%d: %s: can't get device id for host %d:C0:T%d:L%d\t%s\t%.16s\n",
39618383278dSScott Teel 			h->ctlr, __func__,
39628383278dSScott Teel 			h->scsi_host->host_no,
39638383278dSScott Teel 			this_device->target, this_device->lun,
39648383278dSScott Teel 			scsi_device_type(this_device->devtype),
39658383278dSScott Teel 			this_device->model);
3966edd16368SStephen M. Cameron 
3967af15ed36SDon Brace 	if ((this_device->devtype == TYPE_DISK ||
3968af15ed36SDon Brace 		this_device->devtype == TYPE_ZBC) &&
3969283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
397085b29008SDon Brace 		unsigned char volume_offline;
397167955ba3SStephen M. Cameron 
3972edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3973283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3974283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
397567955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
39764d17944aSHannes Reinecke 		if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED &&
39774d17944aSHannes Reinecke 		    h->legacy_board) {
39784d17944aSHannes Reinecke 			/*
39794d17944aSHannes Reinecke 			 * Legacy boards might not support volume status
39804d17944aSHannes Reinecke 			 */
39814d17944aSHannes Reinecke 			dev_info(&h->pdev->dev,
39824d17944aSHannes Reinecke 				 "C0:T%d:L%d Volume status not available, assuming online.\n",
39834d17944aSHannes Reinecke 				 this_device->target, this_device->lun);
39844d17944aSHannes Reinecke 			volume_offline = 0;
39854d17944aSHannes Reinecke 		}
3986eb94588dSTomas Henzl 		this_device->volume_offline = volume_offline;
398785b29008SDon Brace 		if (volume_offline == HPSA_LV_FAILED) {
398885b29008SDon Brace 			rc = HPSA_LV_FAILED;
398985b29008SDon Brace 			dev_err(&h->pdev->dev,
399085b29008SDon Brace 				"%s: LV failed, device will be skipped.\n",
399185b29008SDon Brace 				__func__);
399285b29008SDon Brace 			goto bail_out;
399385b29008SDon Brace 		}
3994283b4a9bSStephen M. Cameron 	} else {
3995edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3996283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3997283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
399841ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3999a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
40009846590eSStephen M. Cameron 		this_device->volume_offline = 0;
400103383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
4002283b4a9bSStephen M. Cameron 	}
4003edd16368SStephen M. Cameron 
40045086435eSDon Brace 	if (this_device->external)
40055086435eSDon Brace 		this_device->queue_depth = EXTERNAL_QD;
40065086435eSDon Brace 
40070b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
40080b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
40090b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
40100b0e1d6cSStephen M. Cameron 		 */
40110b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
40120b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
40130b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
40140b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
40150b0e1d6cSStephen M. Cameron 	}
4016edd16368SStephen M. Cameron 	kfree(inq_buff);
4017edd16368SStephen M. Cameron 	return 0;
4018edd16368SStephen M. Cameron 
4019edd16368SStephen M. Cameron bail_out:
4020edd16368SStephen M. Cameron 	kfree(inq_buff);
4021683fc444SDon Brace 	return rc;
4022edd16368SStephen M. Cameron }
4023edd16368SStephen M. Cameron 
4024c795505aSKevin Barnett /*
4025c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
4026edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
4027edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
4028edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
4029edd16368SStephen M. Cameron */
4030edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
40311f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
4032edd16368SStephen M. Cameron {
4033c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
4034edd16368SStephen M. Cameron 
40351f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
40361f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
40377630b3a5SHannes Reinecke 		if (is_hba_lunid(lunaddrbytes)) {
40387630b3a5SHannes Reinecke 			int bus = HPSA_HBA_BUS;
40397630b3a5SHannes Reinecke 
40407630b3a5SHannes Reinecke 			if (!device->rev)
40417630b3a5SHannes Reinecke 				bus = HPSA_LEGACY_HBA_BUS;
4042c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
40437630b3a5SHannes Reinecke 					bus, 0, lunid & 0x3fff);
40447630b3a5SHannes Reinecke 		} else
40451f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
4046c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
4047c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
40481f310bdeSStephen M. Cameron 		return;
40491f310bdeSStephen M. Cameron 	}
40501f310bdeSStephen M. Cameron 	/* It's a logical device */
405166749d0dSScott Teel 	if (device->external) {
40521f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
4053c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
4054c795505aSKevin Barnett 			lunid & 0x00ff);
40551f310bdeSStephen M. Cameron 		return;
4056339b2b14SStephen M. Cameron 	}
4057c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
4058c795505aSKevin Barnett 				0, lunid & 0x3fff);
4059edd16368SStephen M. Cameron }
4060edd16368SStephen M. Cameron 
406166749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
406266749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
406366749d0dSScott Teel {
406466749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
406566749d0dSScott Teel 	* then any externals.
406666749d0dSScott Teel 	*/
406766749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
406866749d0dSScott Teel 
406966749d0dSScott Teel 	if (i == raid_ctlr_position)
407066749d0dSScott Teel 		return 0;
407166749d0dSScott Teel 
407266749d0dSScott Teel 	if (i < logicals_start)
407366749d0dSScott Teel 		return 0;
407466749d0dSScott Teel 
407566749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
407666749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
407766749d0dSScott Teel 		return 0;
407866749d0dSScott Teel 
407966749d0dSScott Teel 	return 1; /* it's an external lun */
408066749d0dSScott Teel }
408166749d0dSScott Teel 
408254b6e9e9SScott Teel /*
4083edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
4084edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
4085edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
4086edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
4087edd16368SStephen M. Cameron  */
4088edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
408903383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
409001a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
4091edd16368SStephen M. Cameron {
409203383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
4093edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
4094edd16368SStephen M. Cameron 		return -1;
4095edd16368SStephen M. Cameron 	}
409603383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
4097edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
409803383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
409903383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
4100edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
4101edd16368SStephen M. Cameron 	}
410203383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
4103edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
4104edd16368SStephen M. Cameron 		return -1;
4105edd16368SStephen M. Cameron 	}
41066df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
4107edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
4108edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
4109edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4110edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
4111edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
4112edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
4113edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
4114edd16368SStephen M. Cameron 	}
4115edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
4116edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4117edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
4118edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
4119edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
4120edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
4121edd16368SStephen M. Cameron 	}
4122edd16368SStephen M. Cameron 	return 0;
4123edd16368SStephen M. Cameron }
4124edd16368SStephen M. Cameron 
412542a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
412642a91641SDon Brace 	int i, int nphysicals, int nlogicals,
4127a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
4128339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
4129339b2b14SStephen M. Cameron {
4130339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
4131339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
4132339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
4133339b2b14SStephen M. Cameron 	 */
4134339b2b14SStephen M. Cameron 
4135339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
4136339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
4137339b2b14SStephen M. Cameron 
4138339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
4139339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
4140339b2b14SStephen M. Cameron 
4141339b2b14SStephen M. Cameron 	if (i < logicals_start)
4142d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
4143d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
4144339b2b14SStephen M. Cameron 
4145339b2b14SStephen M. Cameron 	if (i < last_device)
4146339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
4147339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
4148339b2b14SStephen M. Cameron 	BUG();
4149339b2b14SStephen M. Cameron 	return NULL;
4150339b2b14SStephen M. Cameron }
4151339b2b14SStephen M. Cameron 
415203383736SDon Brace /* get physical drive ioaccel handle and queue depth */
415303383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
415403383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
4155f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
415603383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
415703383736SDon Brace {
415803383736SDon Brace 	int rc;
41594b6e5597SScott Teel 	struct ext_report_lun_entry *rle;
41604b6e5597SScott Teel 
41614b6e5597SScott Teel 	rle = &rlep->LUN[rle_index];
416203383736SDon Brace 
416303383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
4164f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
4165a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
416603383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
4167f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
4168f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
416903383736SDon Brace 			sizeof(*id_phys));
417003383736SDon Brace 	if (!rc)
417103383736SDon Brace 		/* Reserve space for FW operations */
417203383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
417303383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
417403383736SDon Brace 		dev->queue_depth =
417503383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
417603383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
417703383736SDon Brace 	else
417803383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
417903383736SDon Brace }
418003383736SDon Brace 
41818270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
4182f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
41838270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
41848270b862SJoe Handzik {
4185f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
4186f2039b03SDon Brace 
4187f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
41888270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
41898270b862SJoe Handzik 
41908270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
41918270b862SJoe Handzik 		&id_phys->active_path_number,
41928270b862SJoe Handzik 		sizeof(this_device->active_path_index));
41938270b862SJoe Handzik 	memcpy(&this_device->path_map,
41948270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
41958270b862SJoe Handzik 		sizeof(this_device->path_map));
41968270b862SJoe Handzik 	memcpy(&this_device->box,
41978270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
41988270b862SJoe Handzik 		sizeof(this_device->box));
41998270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
42008270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
42018270b862SJoe Handzik 		sizeof(this_device->phys_connector));
42028270b862SJoe Handzik 	memcpy(&this_device->bay,
42038270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
42048270b862SJoe Handzik 		sizeof(this_device->bay));
42058270b862SJoe Handzik }
42068270b862SJoe Handzik 
420766749d0dSScott Teel /* get number of local logical disks. */
420866749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
420966749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
421066749d0dSScott Teel 	u32 *nlocals)
421166749d0dSScott Teel {
421266749d0dSScott Teel 	int rc;
421366749d0dSScott Teel 
421466749d0dSScott Teel 	if (!id_ctlr) {
421566749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
421666749d0dSScott Teel 			__func__);
421766749d0dSScott Teel 		return -ENOMEM;
421866749d0dSScott Teel 	}
421966749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
422066749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
422166749d0dSScott Teel 	if (!rc)
4222c99dfd20SChristos Gkekas 		if (id_ctlr->configured_logical_drive_count < 255)
422366749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
422466749d0dSScott Teel 		else
422566749d0dSScott Teel 			*nlocals = le16_to_cpu(
422666749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
422766749d0dSScott Teel 	else
422866749d0dSScott Teel 		*nlocals = -1;
422966749d0dSScott Teel 	return rc;
423066749d0dSScott Teel }
423166749d0dSScott Teel 
423264ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes)
423364ce60caSDon Brace {
423464ce60caSDon Brace 	struct bmic_identify_physical_device *id_phys;
423564ce60caSDon Brace 	bool is_spare = false;
423664ce60caSDon Brace 	int rc;
423764ce60caSDon Brace 
423864ce60caSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
423964ce60caSDon Brace 	if (!id_phys)
424064ce60caSDon Brace 		return false;
424164ce60caSDon Brace 
424264ce60caSDon Brace 	rc = hpsa_bmic_id_physical_device(h,
424364ce60caSDon Brace 					lunaddrbytes,
424464ce60caSDon Brace 					GET_BMIC_DRIVE_NUMBER(lunaddrbytes),
424564ce60caSDon Brace 					id_phys, sizeof(*id_phys));
424664ce60caSDon Brace 	if (rc == 0)
424764ce60caSDon Brace 		is_spare = (id_phys->more_flags >> 6) & 0x01;
424864ce60caSDon Brace 
424964ce60caSDon Brace 	kfree(id_phys);
425064ce60caSDon Brace 	return is_spare;
425164ce60caSDon Brace }
425264ce60caSDon Brace 
425364ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK                           0x1
425464ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED  0x2
425564ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK                      0x4
425664ce60caSDon Brace 
425764ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE  6
425864ce60caSDon Brace 
425964ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes,
426064ce60caSDon Brace 				struct ext_report_lun_entry *rle)
426164ce60caSDon Brace {
426264ce60caSDon Brace 	u8 device_flags;
426364ce60caSDon Brace 	u8 device_type;
426464ce60caSDon Brace 
426564ce60caSDon Brace 	if (!MASKED_DEVICE(lunaddrbytes))
426664ce60caSDon Brace 		return false;
426764ce60caSDon Brace 
426864ce60caSDon Brace 	device_flags = rle->device_flags;
426964ce60caSDon Brace 	device_type = rle->device_type;
427064ce60caSDon Brace 
427164ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_NON_DISK) {
427264ce60caSDon Brace 		if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE)
427364ce60caSDon Brace 			return false;
427464ce60caSDon Brace 		return true;
427564ce60caSDon Brace 	}
427664ce60caSDon Brace 
427764ce60caSDon Brace 	if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED))
427864ce60caSDon Brace 		return false;
427964ce60caSDon Brace 
428064ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK)
428164ce60caSDon Brace 		return false;
428264ce60caSDon Brace 
428364ce60caSDon Brace 	/*
428464ce60caSDon Brace 	 * Spares may be spun down, we do not want to
428564ce60caSDon Brace 	 * do an Inquiry to a RAID set spare drive as
428664ce60caSDon Brace 	 * that would have them spun up, that is a
428764ce60caSDon Brace 	 * performance hit because I/O to the RAID device
428864ce60caSDon Brace 	 * stops while the spin up occurs which can take
428964ce60caSDon Brace 	 * over 50 seconds.
429064ce60caSDon Brace 	 */
429164ce60caSDon Brace 	if (hpsa_is_disk_spare(h, lunaddrbytes))
429264ce60caSDon Brace 		return true;
429364ce60caSDon Brace 
429464ce60caSDon Brace 	return false;
429564ce60caSDon Brace }
429666749d0dSScott Teel 
42978aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
4298edd16368SStephen M. Cameron {
4299edd16368SStephen M. Cameron 	/* the idea here is we could get notified
4300edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
4301edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
4302edd16368SStephen M. Cameron 	 * our list of devices accordingly.
4303edd16368SStephen M. Cameron 	 *
4304edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
4305edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
4306edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
4307edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
4308edd16368SStephen M. Cameron 	 */
4309a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
4310edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
431103383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
431266749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
431301a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
431401a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
431566749d0dSScott Teel 	u32 nlocal_logicals = 0;
431601a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
4317edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
4318edd16368SStephen M. Cameron 	int ncurrent = 0;
43194f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
4320339b2b14SStephen M. Cameron 	int raid_ctlr_position;
432104fa2f44SKevin Barnett 	bool physical_device;
4322aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
4323edd16368SStephen M. Cameron 
4324cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
432592084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
432692084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
4327edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
432803383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
432966749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
4330edd16368SStephen M. Cameron 
433103383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
433266749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
4333edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
4334edd16368SStephen M. Cameron 		goto out;
4335edd16368SStephen M. Cameron 	}
4336edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
4337edd16368SStephen M. Cameron 
4338853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
4339853633e8SDon Brace 
434003383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
4341853633e8SDon Brace 			logdev_list, &nlogicals)) {
4342853633e8SDon Brace 		h->drv_req_rescan = 1;
4343edd16368SStephen M. Cameron 		goto out;
4344853633e8SDon Brace 	}
4345edd16368SStephen M. Cameron 
434666749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
434766749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
434866749d0dSScott Teel 		dev_warn(&h->pdev->dev,
434966749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
435066749d0dSScott Teel 			__func__);
435166749d0dSScott Teel 	}
4352edd16368SStephen M. Cameron 
4353aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
4354aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
4355aca4a520SScott Teel 	 * controller.
4356edd16368SStephen M. Cameron 	 */
4357aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
4358edd16368SStephen M. Cameron 
43594e188184SBader Ali Saleh 	hpsa_ext_ctrl_present(h, physdev_list);
43604e188184SBader Ali Saleh 
4361edd16368SStephen M. Cameron 	/* Allocate the per device structures */
4362edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
4363b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
4364b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
4365b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
4366b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
4367b7ec021fSScott Teel 			break;
4368b7ec021fSScott Teel 		}
4369b7ec021fSScott Teel 
4370edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
4371edd16368SStephen M. Cameron 		if (!currentsd[i]) {
4372853633e8SDon Brace 			h->drv_req_rescan = 1;
4373edd16368SStephen M. Cameron 			goto out;
4374edd16368SStephen M. Cameron 		}
4375edd16368SStephen M. Cameron 		ndev_allocated++;
4376edd16368SStephen M. Cameron 	}
4377edd16368SStephen M. Cameron 
43788645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
4379339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
4380339b2b14SStephen M. Cameron 	else
4381339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
4382339b2b14SStephen M. Cameron 
4383edd16368SStephen M. Cameron 	/* adjust our table of devices */
43844f4eb9f1SScott Teel 	n_ext_target_devs = 0;
4385edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
43860b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
4387683fc444SDon Brace 		int rc = 0;
4388f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
438964ce60caSDon Brace 		bool skip_device = false;
4390edd16368SStephen M. Cameron 
4391421bf80cSScott Teel 		memset(tmpdevice, 0, sizeof(*tmpdevice));
4392421bf80cSScott Teel 
439304fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
4394edd16368SStephen M. Cameron 
4395edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
4396339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
4397339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
439841ce4c35SStephen Cameron 
439986cf7130SDon Brace 		/* Determine if this is a lun from an external target array */
440086cf7130SDon Brace 		tmpdevice->external =
440186cf7130SDon Brace 			figure_external_status(h, raid_ctlr_position, i,
440286cf7130SDon Brace 						nphysicals, nlocal_logicals);
440386cf7130SDon Brace 
440464ce60caSDon Brace 		/*
440564ce60caSDon Brace 		 * Skip over some devices such as a spare.
440664ce60caSDon Brace 		 */
440764ce60caSDon Brace 		if (!tmpdevice->external && physical_device) {
440864ce60caSDon Brace 			skip_device = hpsa_skip_device(h, lunaddrbytes,
440964ce60caSDon Brace 					&physdev_list->LUN[phys_dev_index]);
441064ce60caSDon Brace 			if (skip_device)
4411edd16368SStephen M. Cameron 				continue;
441264ce60caSDon Brace 		}
4413edd16368SStephen M. Cameron 
4414b2582a65SDon Brace 		/* Get device type, vendor, model, device id, raid_map */
4415683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
4416683fc444SDon Brace 							&is_OBDR);
4417683fc444SDon Brace 		if (rc == -ENOMEM) {
4418683fc444SDon Brace 			dev_warn(&h->pdev->dev,
4419683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
4420853633e8SDon Brace 			h->drv_req_rescan = 1;
4421683fc444SDon Brace 			goto out;
4422853633e8SDon Brace 		}
4423683fc444SDon Brace 		if (rc) {
442485b29008SDon Brace 			h->drv_req_rescan = 1;
4425683fc444SDon Brace 			continue;
4426683fc444SDon Brace 		}
4427683fc444SDon Brace 
44281f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
4429edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
4430edd16368SStephen M. Cameron 
4431edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
443204fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
4433edd16368SStephen M. Cameron 
443404fa2f44SKevin Barnett 		/*
443504fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
443604fa2f44SKevin Barnett 		 * are masked.
443704fa2f44SKevin Barnett 		 */
443804fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
44392a168208SKevin Barnett 			this_device->expose_device = 0;
44402a168208SKevin Barnett 		else
44412a168208SKevin Barnett 			this_device->expose_device = 1;
444241ce4c35SStephen Cameron 
4443d04e62b9SKevin Barnett 
4444d04e62b9SKevin Barnett 		/*
4445d04e62b9SKevin Barnett 		 * Get the SAS address for physical devices that are exposed.
4446d04e62b9SKevin Barnett 		 */
4447d04e62b9SKevin Barnett 		if (this_device->physical_device && this_device->expose_device)
4448d04e62b9SKevin Barnett 			hpsa_get_sas_address(h, lunaddrbytes, this_device);
4449edd16368SStephen M. Cameron 
4450edd16368SStephen M. Cameron 		switch (this_device->devtype) {
44510b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
4452edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
4453edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
4454edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
4455edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
4456edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
4457edd16368SStephen M. Cameron 			 * the inquiry data.
4458edd16368SStephen M. Cameron 			 */
44590b0e1d6cSStephen M. Cameron 			if (is_OBDR)
4460edd16368SStephen M. Cameron 				ncurrent++;
4461edd16368SStephen M. Cameron 			break;
4462edd16368SStephen M. Cameron 		case TYPE_DISK:
4463af15ed36SDon Brace 		case TYPE_ZBC:
446404fa2f44SKevin Barnett 			if (this_device->physical_device) {
4465b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
4466b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
4467ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
446803383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
4469f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4470f2039b03SDon Brace 				hpsa_get_path_info(this_device,
4471f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4472b9092b79SKevin Barnett 			}
4473edd16368SStephen M. Cameron 			ncurrent++;
4474edd16368SStephen M. Cameron 			break;
4475edd16368SStephen M. Cameron 		case TYPE_TAPE:
4476edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
4477cca8f13bSDon Brace 			ncurrent++;
4478cca8f13bSDon Brace 			break;
447941ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
448017a9e54aSDon Brace 			if (!this_device->external)
4481cca8f13bSDon Brace 				hpsa_get_enclosure_info(h, lunaddrbytes,
4482cca8f13bSDon Brace 						physdev_list, phys_dev_index,
4483cca8f13bSDon Brace 						this_device);
448441ce4c35SStephen Cameron 			ncurrent++;
448541ce4c35SStephen Cameron 			break;
4486edd16368SStephen M. Cameron 		case TYPE_RAID:
4487edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
4488edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
4489edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
4490edd16368SStephen M. Cameron 			 * don't present it.
4491edd16368SStephen M. Cameron 			 */
4492edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
4493edd16368SStephen M. Cameron 				break;
4494edd16368SStephen M. Cameron 			ncurrent++;
4495edd16368SStephen M. Cameron 			break;
4496edd16368SStephen M. Cameron 		default:
4497edd16368SStephen M. Cameron 			break;
4498edd16368SStephen M. Cameron 		}
4499cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4500edd16368SStephen M. Cameron 			break;
4501edd16368SStephen M. Cameron 	}
4502d04e62b9SKevin Barnett 
4503d04e62b9SKevin Barnett 	if (h->sas_host == NULL) {
4504d04e62b9SKevin Barnett 		int rc = 0;
4505d04e62b9SKevin Barnett 
4506d04e62b9SKevin Barnett 		rc = hpsa_add_sas_host(h);
4507d04e62b9SKevin Barnett 		if (rc) {
4508d04e62b9SKevin Barnett 			dev_warn(&h->pdev->dev,
4509d04e62b9SKevin Barnett 				"Could not add sas host %d\n", rc);
4510d04e62b9SKevin Barnett 			goto out;
4511d04e62b9SKevin Barnett 		}
4512d04e62b9SKevin Barnett 	}
4513d04e62b9SKevin Barnett 
45148aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4515edd16368SStephen M. Cameron out:
4516edd16368SStephen M. Cameron 	kfree(tmpdevice);
4517edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4518edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4519edd16368SStephen M. Cameron 	kfree(currentsd);
4520edd16368SStephen M. Cameron 	kfree(physdev_list);
4521edd16368SStephen M. Cameron 	kfree(logdev_list);
452266749d0dSScott Teel 	kfree(id_ctlr);
452303383736SDon Brace 	kfree(id_phys);
4524edd16368SStephen M. Cameron }
4525edd16368SStephen M. Cameron 
4526ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4527ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4528ec5cbf04SWebb Scales {
4529ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4530ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4531ec5cbf04SWebb Scales 
4532ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4533ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4534ec5cbf04SWebb Scales 	desc->Ext = 0;
4535ec5cbf04SWebb Scales }
4536ec5cbf04SWebb Scales 
4537c7ee65b3SWebb Scales /*
4538c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4539edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4540edd16368SStephen M. Cameron  * hpsa command, cp.
4541edd16368SStephen M. Cameron  */
454233a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4543edd16368SStephen M. Cameron 		struct CommandList *cp,
4544edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4545edd16368SStephen M. Cameron {
4546edd16368SStephen M. Cameron 	struct scatterlist *sg;
4547b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
454833a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4549edd16368SStephen M. Cameron 
455033a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4551edd16368SStephen M. Cameron 
4552edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4553edd16368SStephen M. Cameron 	if (use_sg < 0)
4554edd16368SStephen M. Cameron 		return use_sg;
4555edd16368SStephen M. Cameron 
4556edd16368SStephen M. Cameron 	if (!use_sg)
4557edd16368SStephen M. Cameron 		goto sglist_finished;
4558edd16368SStephen M. Cameron 
4559b3a7ba7cSWebb Scales 	/*
4560b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4561b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4562b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4563b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4564b3a7ba7cSWebb Scales 	 * the entries in the one list.
4565b3a7ba7cSWebb Scales 	 */
456633a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4567b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4568b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4569b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4570b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4571ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
457233a2ffceSStephen M. Cameron 		curr_sg++;
457333a2ffceSStephen M. Cameron 	}
4574ec5cbf04SWebb Scales 
4575b3a7ba7cSWebb Scales 	if (chained) {
4576b3a7ba7cSWebb Scales 		/*
4577b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4578b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4579b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4580b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4581b3a7ba7cSWebb Scales 		 */
4582b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4583b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4584b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4585b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4586b3a7ba7cSWebb Scales 			curr_sg++;
4587b3a7ba7cSWebb Scales 		}
4588b3a7ba7cSWebb Scales 	}
4589b3a7ba7cSWebb Scales 
4590ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4591b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
459233a2ffceSStephen M. Cameron 
459333a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
459433a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
459533a2ffceSStephen M. Cameron 
459633a2ffceSStephen M. Cameron 	if (chained) {
459733a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
459850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4599e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4600e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4601e2bea6dfSStephen M. Cameron 			return -1;
4602e2bea6dfSStephen M. Cameron 		}
460333a2ffceSStephen M. Cameron 		return 0;
4604edd16368SStephen M. Cameron 	}
4605edd16368SStephen M. Cameron 
4606edd16368SStephen M. Cameron sglist_finished:
4607edd16368SStephen M. Cameron 
460801a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4609c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4610edd16368SStephen M. Cameron 	return 0;
4611edd16368SStephen M. Cameron }
4612edd16368SStephen M. Cameron 
4613b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h,
4614b63c64acSDon Brace 						u8 *cdb, int cdb_len,
4615b63c64acSDon Brace 						const char *func)
4616b63c64acSDon Brace {
4617f4d0ad1fSAndy Shevchenko 	dev_warn(&h->pdev->dev,
4618f4d0ad1fSAndy Shevchenko 		 "%s: Blocking zero-length request: CDB:%*phN\n",
4619f4d0ad1fSAndy Shevchenko 		 func, cdb_len, cdb);
4620b63c64acSDon Brace }
4621b63c64acSDon Brace 
4622b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1
4623b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */
4624b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb)
4625b63c64acSDon Brace {
4626b63c64acSDon Brace 	u32 block_cnt;
4627b63c64acSDon Brace 
4628b63c64acSDon Brace 	/* Block zero-length transfer sizes on certain commands. */
4629b63c64acSDon Brace 	switch (cdb[0]) {
4630b63c64acSDon Brace 	case READ_10:
4631b63c64acSDon Brace 	case WRITE_10:
4632b63c64acSDon Brace 	case VERIFY:		/* 0x2F */
4633b63c64acSDon Brace 	case WRITE_VERIFY:	/* 0x2E */
4634b63c64acSDon Brace 		block_cnt = get_unaligned_be16(&cdb[7]);
4635b63c64acSDon Brace 		break;
4636b63c64acSDon Brace 	case READ_12:
4637b63c64acSDon Brace 	case WRITE_12:
4638b63c64acSDon Brace 	case VERIFY_12: /* 0xAF */
4639b63c64acSDon Brace 	case WRITE_VERIFY_12:	/* 0xAE */
4640b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[6]);
4641b63c64acSDon Brace 		break;
4642b63c64acSDon Brace 	case READ_16:
4643b63c64acSDon Brace 	case WRITE_16:
4644b63c64acSDon Brace 	case VERIFY_16:		/* 0x8F */
4645b63c64acSDon Brace 		block_cnt = get_unaligned_be32(&cdb[10]);
4646b63c64acSDon Brace 		break;
4647b63c64acSDon Brace 	default:
4648b63c64acSDon Brace 		return false;
4649b63c64acSDon Brace 	}
4650b63c64acSDon Brace 
4651b63c64acSDon Brace 	return block_cnt == 0;
4652b63c64acSDon Brace }
4653b63c64acSDon Brace 
4654283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4655283b4a9bSStephen M. Cameron {
4656283b4a9bSStephen M. Cameron 	int is_write = 0;
4657283b4a9bSStephen M. Cameron 	u32 block;
4658283b4a9bSStephen M. Cameron 	u32 block_cnt;
4659283b4a9bSStephen M. Cameron 
4660283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4661283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4662283b4a9bSStephen M. Cameron 	case WRITE_6:
4663283b4a9bSStephen M. Cameron 	case WRITE_12:
4664283b4a9bSStephen M. Cameron 		is_write = 1;
4665283b4a9bSStephen M. Cameron 	case READ_6:
4666283b4a9bSStephen M. Cameron 	case READ_12:
4667283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4668abbada71SMahesh Rajashekhara 			block = (((cdb[1] & 0x1F) << 16) |
4669abbada71SMahesh Rajashekhara 				(cdb[2] << 8) |
4670abbada71SMahesh Rajashekhara 				cdb[3]);
4671283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4672c8a6c9a6SDon Brace 			if (block_cnt == 0)
4673c8a6c9a6SDon Brace 				block_cnt = 256;
4674283b4a9bSStephen M. Cameron 		} else {
4675283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4676c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4677c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4678283b4a9bSStephen M. Cameron 		}
4679283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4680283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4681283b4a9bSStephen M. Cameron 
4682283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4683283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4684283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4685283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4686283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4687283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4688283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4689283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4690283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4691283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4692283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4693283b4a9bSStephen M. Cameron 		break;
4694283b4a9bSStephen M. Cameron 	}
4695283b4a9bSStephen M. Cameron 	return 0;
4696283b4a9bSStephen M. Cameron }
4697283b4a9bSStephen M. Cameron 
4698c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4699283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
470003383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4701e1f7de0cSMatt Gates {
4702e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4703e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4704e1f7de0cSMatt Gates 	unsigned int len;
4705e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4706e1f7de0cSMatt Gates 	struct scatterlist *sg;
4707e1f7de0cSMatt Gates 	u64 addr64;
4708e1f7de0cSMatt Gates 	int use_sg, i;
4709e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4710e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4711e1f7de0cSMatt Gates 
4712283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
471303383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
471403383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4715283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
471603383736SDon Brace 	}
4717283b4a9bSStephen M. Cameron 
4718e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4719e1f7de0cSMatt Gates 
4720b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4721b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4722b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4723b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4724b63c64acSDon Brace 	}
4725b63c64acSDon Brace 
472603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
472703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4728283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
472903383736SDon Brace 	}
4730283b4a9bSStephen M. Cameron 
4731e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4732e1f7de0cSMatt Gates 
4733e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4734e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4735e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4736e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4737e1f7de0cSMatt Gates 
4738e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
473903383736SDon Brace 	if (use_sg < 0) {
474003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4741e1f7de0cSMatt Gates 		return use_sg;
474203383736SDon Brace 	}
4743e1f7de0cSMatt Gates 
4744e1f7de0cSMatt Gates 	if (use_sg) {
4745e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4746e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4747e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4748e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4749e1f7de0cSMatt Gates 			total_len += len;
475050a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
475150a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
475250a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4753e1f7de0cSMatt Gates 			curr_sg++;
4754e1f7de0cSMatt Gates 		}
475550a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4756e1f7de0cSMatt Gates 
4757e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4758e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4759e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4760e1f7de0cSMatt Gates 			break;
4761e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4762e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4763e1f7de0cSMatt Gates 			break;
4764e1f7de0cSMatt Gates 		case DMA_NONE:
4765e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4766e1f7de0cSMatt Gates 			break;
4767e1f7de0cSMatt Gates 		default:
4768e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4769e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4770e1f7de0cSMatt Gates 			BUG();
4771e1f7de0cSMatt Gates 			break;
4772e1f7de0cSMatt Gates 		}
4773e1f7de0cSMatt Gates 	} else {
4774e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4775e1f7de0cSMatt Gates 	}
4776e1f7de0cSMatt Gates 
4777c349775eSScott Teel 	c->Header.SGList = use_sg;
4778e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
47792b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
47802b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
47812b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
47822b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
47832b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4784283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4785283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4786c349775eSScott Teel 	/* Tag was already set at init time. */
4787e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4788e1f7de0cSMatt Gates 	return 0;
4789e1f7de0cSMatt Gates }
4790edd16368SStephen M. Cameron 
4791283b4a9bSStephen M. Cameron /*
4792283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4793283b4a9bSStephen M. Cameron  * I/O accelerator path.
4794283b4a9bSStephen M. Cameron  */
4795283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4796283b4a9bSStephen M. Cameron 	struct CommandList *c)
4797283b4a9bSStephen M. Cameron {
4798283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4799283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4800283b4a9bSStephen M. Cameron 
480145e596cdSDon Brace 	if (!dev)
480245e596cdSDon Brace 		return -1;
480345e596cdSDon Brace 
480403383736SDon Brace 	c->phys_disk = dev;
480503383736SDon Brace 
4806283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
480703383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4808283b4a9bSStephen M. Cameron }
4809283b4a9bSStephen M. Cameron 
4810dd0e19f3SScott Teel /*
4811dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4812dd0e19f3SScott Teel  */
4813dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4814dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4815dd0e19f3SScott Teel {
4816dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4817dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4818dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4819dd0e19f3SScott Teel 	u64 first_block;
4820dd0e19f3SScott Teel 
4821dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
48222b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4823dd0e19f3SScott Teel 		return;
4824dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4825dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4826dd0e19f3SScott Teel 
4827dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4828dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4829dd0e19f3SScott Teel 
4830dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4831dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4832dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4833dd0e19f3SScott Teel 	 */
4834dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4835dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4836dd0e19f3SScott Teel 	case READ_6:
4837abbada71SMahesh Rajashekhara 	case WRITE_6:
4838abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
4839abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
4840abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
4841dd0e19f3SScott Teel 		break;
4842dd0e19f3SScott Teel 	case WRITE_10:
4843dd0e19f3SScott Teel 	case READ_10:
4844dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4845dd0e19f3SScott Teel 	case WRITE_12:
4846dd0e19f3SScott Teel 	case READ_12:
48472b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4848dd0e19f3SScott Teel 		break;
4849dd0e19f3SScott Teel 	case WRITE_16:
4850dd0e19f3SScott Teel 	case READ_16:
48512b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4852dd0e19f3SScott Teel 		break;
4853dd0e19f3SScott Teel 	default:
4854dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
48552b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
48562b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4857dd0e19f3SScott Teel 		BUG();
4858dd0e19f3SScott Teel 		break;
4859dd0e19f3SScott Teel 	}
48602b08b3e9SDon Brace 
48612b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
48622b08b3e9SDon Brace 		first_block = first_block *
48632b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
48642b08b3e9SDon Brace 
48652b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
48662b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4867dd0e19f3SScott Teel }
4868dd0e19f3SScott Teel 
4869c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4870c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
487103383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4872c349775eSScott Teel {
4873c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4874c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4875c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4876c349775eSScott Teel 	int use_sg, i;
4877c349775eSScott Teel 	struct scatterlist *sg;
4878c349775eSScott Teel 	u64 addr64;
4879c349775eSScott Teel 	u32 len;
4880c349775eSScott Teel 	u32 total_len = 0;
4881c349775eSScott Teel 
488245e596cdSDon Brace 	if (!cmd->device)
488345e596cdSDon Brace 		return -1;
488445e596cdSDon Brace 
488545e596cdSDon Brace 	if (!cmd->device->hostdata)
488645e596cdSDon Brace 		return -1;
488745e596cdSDon Brace 
4888d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4889c349775eSScott Teel 
4890b63c64acSDon Brace 	if (is_zero_length_transfer(cdb)) {
4891b63c64acSDon Brace 		warn_zero_length_transfer(h, cdb, cdb_len, __func__);
4892b63c64acSDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4893b63c64acSDon Brace 		return IO_ACCEL_INELIGIBLE;
4894b63c64acSDon Brace 	}
4895b63c64acSDon Brace 
489603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
489703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4898c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
489903383736SDon Brace 	}
490003383736SDon Brace 
4901c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4902c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4903c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4904c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4905c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4906c349775eSScott Teel 
4907c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4908c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4909c349775eSScott Teel 
4910c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
491103383736SDon Brace 	if (use_sg < 0) {
491203383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4913c349775eSScott Teel 		return use_sg;
491403383736SDon Brace 	}
4915c349775eSScott Teel 
4916c349775eSScott Teel 	if (use_sg) {
4917c349775eSScott Teel 		curr_sg = cp->sg;
4918d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4919d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4920d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4921d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4922d9a729f3SWebb Scales 			curr_sg->length = 0;
4923d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4924d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4925d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4926d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4927d9a729f3SWebb Scales 
4928d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4929d9a729f3SWebb Scales 		}
4930c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4931c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4932c349775eSScott Teel 			len  = sg_dma_len(sg);
4933c349775eSScott Teel 			total_len += len;
4934c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4935c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4936c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4937c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4938c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4939c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4940c349775eSScott Teel 			curr_sg++;
4941c349775eSScott Teel 		}
4942c349775eSScott Teel 
4943c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4944c349775eSScott Teel 		case DMA_TO_DEVICE:
4945dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4946dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4947c349775eSScott Teel 			break;
4948c349775eSScott Teel 		case DMA_FROM_DEVICE:
4949dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4950dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4951c349775eSScott Teel 			break;
4952c349775eSScott Teel 		case DMA_NONE:
4953dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4954dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4955c349775eSScott Teel 			break;
4956c349775eSScott Teel 		default:
4957c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4958c349775eSScott Teel 				cmd->sc_data_direction);
4959c349775eSScott Teel 			BUG();
4960c349775eSScott Teel 			break;
4961c349775eSScott Teel 		}
4962c349775eSScott Teel 	} else {
4963dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4964dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4965c349775eSScott Teel 	}
4966dd0e19f3SScott Teel 
4967dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4968dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4969dd0e19f3SScott Teel 
49702b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4971f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4972c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4973c349775eSScott Teel 
4974c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4975c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4976c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
497750a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4978c349775eSScott Teel 
4979d9a729f3SWebb Scales 	/* fill in sg elements */
4980d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4981d9a729f3SWebb Scales 		cp->sg_count = 1;
4982a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
4983d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4984d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4985d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4986d9a729f3SWebb Scales 			return -1;
4987d9a729f3SWebb Scales 		}
4988d9a729f3SWebb Scales 	} else
4989d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4990d9a729f3SWebb Scales 
4991c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4992c349775eSScott Teel 	return 0;
4993c349775eSScott Teel }
4994c349775eSScott Teel 
4995c349775eSScott Teel /*
4996c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4997c349775eSScott Teel  */
4998c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4999c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
500003383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
5001c349775eSScott Teel {
500245e596cdSDon Brace 	if (!c->scsi_cmd->device)
500345e596cdSDon Brace 		return -1;
500445e596cdSDon Brace 
500545e596cdSDon Brace 	if (!c->scsi_cmd->device->hostdata)
500645e596cdSDon Brace 		return -1;
500745e596cdSDon Brace 
500803383736SDon Brace 	/* Try to honor the device's queue depth */
500903383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
501003383736SDon Brace 					phys_disk->queue_depth) {
501103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
501203383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
501303383736SDon Brace 	}
5014c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
5015c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
501603383736SDon Brace 						cdb, cdb_len, scsi3addr,
501703383736SDon Brace 						phys_disk);
5018c349775eSScott Teel 	else
5019c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
502003383736SDon Brace 						cdb, cdb_len, scsi3addr,
502103383736SDon Brace 						phys_disk);
5022c349775eSScott Teel }
5023c349775eSScott Teel 
50246b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
50256b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
50266b80b18fSScott Teel {
50276b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
50286b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
50292b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
50306b80b18fSScott Teel 		return;
50316b80b18fSScott Teel 	}
50326b80b18fSScott Teel 	do {
50336b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
50342b08b3e9SDon Brace 		*current_group = *map_index /
50352b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
50366b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
50376b80b18fSScott Teel 			continue;
50382b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
50396b80b18fSScott Teel 			/* select map index from next group */
50402b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
50416b80b18fSScott Teel 			(*current_group)++;
50426b80b18fSScott Teel 		} else {
50436b80b18fSScott Teel 			/* select map index from first group */
50442b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
50456b80b18fSScott Teel 			*current_group = 0;
50466b80b18fSScott Teel 		}
50476b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
50486b80b18fSScott Teel }
50496b80b18fSScott Teel 
5050283b4a9bSStephen M. Cameron /*
5051283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
5052283b4a9bSStephen M. Cameron  */
5053283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
5054283b4a9bSStephen M. Cameron 	struct CommandList *c)
5055283b4a9bSStephen M. Cameron {
5056283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
5057283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5058283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
5059283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
5060283b4a9bSStephen M. Cameron 	int is_write = 0;
5061283b4a9bSStephen M. Cameron 	u32 map_index;
5062283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
5063283b4a9bSStephen M. Cameron 	u32 block_cnt;
5064283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
5065283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
5066283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
5067283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
50686b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
50696b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
50706b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
50716b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
50726b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
50736b80b18fSScott Teel 	u32 total_disks_per_row;
50746b80b18fSScott Teel 	u32 stripesize;
50756b80b18fSScott Teel 	u32 first_group, last_group, current_group;
5076283b4a9bSStephen M. Cameron 	u32 map_row;
5077283b4a9bSStephen M. Cameron 	u32 disk_handle;
5078283b4a9bSStephen M. Cameron 	u64 disk_block;
5079283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
5080283b4a9bSStephen M. Cameron 	u8 cdb[16];
5081283b4a9bSStephen M. Cameron 	u8 cdb_len;
50822b08b3e9SDon Brace 	u16 strip_size;
5083283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5084283b4a9bSStephen M. Cameron 	u64 tmpdiv;
5085283b4a9bSStephen M. Cameron #endif
50866b80b18fSScott Teel 	int offload_to_mirror;
5087283b4a9bSStephen M. Cameron 
508845e596cdSDon Brace 	if (!dev)
508945e596cdSDon Brace 		return -1;
509045e596cdSDon Brace 
5091283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
5092283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
5093283b4a9bSStephen M. Cameron 	case WRITE_6:
5094283b4a9bSStephen M. Cameron 		is_write = 1;
5095283b4a9bSStephen M. Cameron 	case READ_6:
5096abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
5097abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
5098abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
5099283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
51003fa89a04SStephen M. Cameron 		if (block_cnt == 0)
51013fa89a04SStephen M. Cameron 			block_cnt = 256;
5102283b4a9bSStephen M. Cameron 		break;
5103283b4a9bSStephen M. Cameron 	case WRITE_10:
5104283b4a9bSStephen M. Cameron 		is_write = 1;
5105283b4a9bSStephen M. Cameron 	case READ_10:
5106283b4a9bSStephen M. Cameron 		first_block =
5107283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5108283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5109283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5110283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5111283b4a9bSStephen M. Cameron 		block_cnt =
5112283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
5113283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
5114283b4a9bSStephen M. Cameron 		break;
5115283b4a9bSStephen M. Cameron 	case WRITE_12:
5116283b4a9bSStephen M. Cameron 		is_write = 1;
5117283b4a9bSStephen M. Cameron 	case READ_12:
5118283b4a9bSStephen M. Cameron 		first_block =
5119283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5120283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5121283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5122283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5123283b4a9bSStephen M. Cameron 		block_cnt =
5124283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
5125283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
5126283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
5127283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
5128283b4a9bSStephen M. Cameron 		break;
5129283b4a9bSStephen M. Cameron 	case WRITE_16:
5130283b4a9bSStephen M. Cameron 		is_write = 1;
5131283b4a9bSStephen M. Cameron 	case READ_16:
5132283b4a9bSStephen M. Cameron 		first_block =
5133283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
5134283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
5135283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
5136283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
5137283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
5138283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
5139283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
5140283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
5141283b4a9bSStephen M. Cameron 		block_cnt =
5142283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
5143283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
5144283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
5145283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
5146283b4a9bSStephen M. Cameron 		break;
5147283b4a9bSStephen M. Cameron 	default:
5148283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
5149283b4a9bSStephen M. Cameron 	}
5150283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
5151283b4a9bSStephen M. Cameron 
5152283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
5153283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
5154283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5155283b4a9bSStephen M. Cameron 
5156283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
51572b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
51582b08b3e9SDon Brace 		last_block < first_block)
5159283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5160283b4a9bSStephen M. Cameron 
5161283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
51622b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
51632b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
51642b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
5165283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5166283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
5167283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5168283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
5169283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
5170283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5171283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
5172283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5173283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
5174283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
51752b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5176283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
5177283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
51782b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5179283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
5180283b4a9bSStephen M. Cameron #else
5181283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
5182283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
5183283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5184283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
51852b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
51862b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
5187283b4a9bSStephen M. Cameron #endif
5188283b4a9bSStephen M. Cameron 
5189283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
5190283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
5191283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5192283b4a9bSStephen M. Cameron 
5193283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
51942b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
51952b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
5196283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
51972b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
51986b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
51996b80b18fSScott Teel 
52006b80b18fSScott Teel 	switch (dev->raid_level) {
52016b80b18fSScott Teel 	case HPSA_RAID_0:
52026b80b18fSScott Teel 		break; /* nothing special to do */
52036b80b18fSScott Teel 	case HPSA_RAID_1:
52046b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
52056b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
52066b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
5207283b4a9bSStephen M. Cameron 		 */
52082b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
5209283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
52102b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
5211283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
52126b80b18fSScott Teel 		break;
52136b80b18fSScott Teel 	case HPSA_RAID_ADM:
52146b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
52156b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
52166b80b18fSScott Teel 		 */
52172b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
52186b80b18fSScott Teel 
52196b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
52206b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
52216b80b18fSScott Teel 				&map_index, &current_group);
52226b80b18fSScott Teel 		/* set mirror group to use next time */
52236b80b18fSScott Teel 		offload_to_mirror =
52242b08b3e9SDon Brace 			(offload_to_mirror >=
52252b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
52266b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
52276b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
52286b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
52296b80b18fSScott Teel 		 * function since multiple threads might simultaneously
52306b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
52316b80b18fSScott Teel 		 */
52326b80b18fSScott Teel 		break;
52336b80b18fSScott Teel 	case HPSA_RAID_5:
52346b80b18fSScott Teel 	case HPSA_RAID_6:
52352b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
52366b80b18fSScott Teel 			break;
52376b80b18fSScott Teel 
52386b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
52396b80b18fSScott Teel 		r5or6_blocks_per_row =
52402b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
52412b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
52426b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
52432b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
52442b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
52456b80b18fSScott Teel #if BITS_PER_LONG == 32
52466b80b18fSScott Teel 		tmpdiv = first_block;
52476b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
52486b80b18fSScott Teel 		tmpdiv = first_group;
52496b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52506b80b18fSScott Teel 		first_group = tmpdiv;
52516b80b18fSScott Teel 		tmpdiv = last_block;
52526b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
52536b80b18fSScott Teel 		tmpdiv = last_group;
52546b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
52556b80b18fSScott Teel 		last_group = tmpdiv;
52566b80b18fSScott Teel #else
52576b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
52586b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
52596b80b18fSScott Teel #endif
5260000ff7c2SStephen M. Cameron 		if (first_group != last_group)
52616b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52626b80b18fSScott Teel 
52636b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
52646b80b18fSScott Teel #if BITS_PER_LONG == 32
52656b80b18fSScott Teel 		tmpdiv = first_block;
52666b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
52676b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
52686b80b18fSScott Teel 		tmpdiv = last_block;
52696b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
52706b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
52716b80b18fSScott Teel #else
52726b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
52736b80b18fSScott Teel 						first_block / stripesize;
52746b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
52756b80b18fSScott Teel #endif
52766b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
52776b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52786b80b18fSScott Teel 
52796b80b18fSScott Teel 
52806b80b18fSScott Teel 		/* Verify request is in a single column */
52816b80b18fSScott Teel #if BITS_PER_LONG == 32
52826b80b18fSScott Teel 		tmpdiv = first_block;
52836b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
52846b80b18fSScott Teel 		tmpdiv = first_row_offset;
52856b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
52866b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
52876b80b18fSScott Teel 		tmpdiv = last_block;
52886b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
52896b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52906b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
52916b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
52926b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52936b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
52946b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52956b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52966b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
52976b80b18fSScott Teel #else
52986b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
52996b80b18fSScott Teel 			(u32)((first_block % stripesize) %
53006b80b18fSScott Teel 						r5or6_blocks_per_row);
53016b80b18fSScott Teel 
53026b80b18fSScott Teel 		r5or6_last_row_offset =
53036b80b18fSScott Teel 			(u32)((last_block % stripesize) %
53046b80b18fSScott Teel 						r5or6_blocks_per_row);
53056b80b18fSScott Teel 
53066b80b18fSScott Teel 		first_column = r5or6_first_column =
53072b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
53086b80b18fSScott Teel 		r5or6_last_column =
53092b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
53106b80b18fSScott Teel #endif
53116b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
53126b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
53136b80b18fSScott Teel 
53146b80b18fSScott Teel 		/* Request is eligible */
53156b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
53162b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
53176b80b18fSScott Teel 
53186b80b18fSScott Teel 		map_index = (first_group *
53192b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
53206b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
53216b80b18fSScott Teel 		break;
53226b80b18fSScott Teel 	default:
53236b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
5324283b4a9bSStephen M. Cameron 	}
53256b80b18fSScott Teel 
532607543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
532707543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
532807543e0cSStephen Cameron 
532903383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
5330c3390df4SDon Brace 	if (!c->phys_disk)
5331c3390df4SDon Brace 		return IO_ACCEL_INELIGIBLE;
533203383736SDon Brace 
5333283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
53342b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
53352b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
53362b08b3e9SDon Brace 			(first_row_offset - first_column *
53372b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
5338283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
5339283b4a9bSStephen M. Cameron 
5340283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
5341283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
5342283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
5343283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
5344283b4a9bSStephen M. Cameron 	}
5345283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
5346283b4a9bSStephen M. Cameron 
5347283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
5348283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
5349283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
5350283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5351283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
5352283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
5353283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
5354283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
5355283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
5356283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
5357283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
5358283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
5359283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
5360283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
5361283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
5362283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
5363283b4a9bSStephen M. Cameron 		cdb[14] = 0;
5364283b4a9bSStephen M. Cameron 		cdb[15] = 0;
5365283b4a9bSStephen M. Cameron 		cdb_len = 16;
5366283b4a9bSStephen M. Cameron 	} else {
5367283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
5368283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5369283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
5370283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
5371283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
5372283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
5373283b4a9bSStephen M. Cameron 		cdb[6] = 0;
5374283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
5375283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
5376283b4a9bSStephen M. Cameron 		cdb[9] = 0;
5377283b4a9bSStephen M. Cameron 		cdb_len = 10;
5378283b4a9bSStephen M. Cameron 	}
5379283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
538003383736SDon Brace 						dev->scsi3addr,
538103383736SDon Brace 						dev->phys_disk[map_index]);
5382283b4a9bSStephen M. Cameron }
5383283b4a9bSStephen M. Cameron 
538425163bd5SWebb Scales /*
538525163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
538625163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
538725163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
538825163bd5SWebb Scales  */
5389574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
5390574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
5391574f05d3SStephen Cameron 	unsigned char scsi3addr[])
5392edd16368SStephen M. Cameron {
5393edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
5394edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
5395edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
5396edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
5397edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
5398f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
5399edd16368SStephen M. Cameron 
5400edd16368SStephen M. Cameron 	/* Fill in the request block... */
5401edd16368SStephen M. Cameron 
5402edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
5403edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
5404edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
5405edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
5406edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
5407edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
5408a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5409a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
5410edd16368SStephen M. Cameron 		break;
5411edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
5412a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5413a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
5414edd16368SStephen M. Cameron 		break;
5415edd16368SStephen M. Cameron 	case DMA_NONE:
5416a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5417a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
5418edd16368SStephen M. Cameron 		break;
5419edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
5420edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
5421edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
5422edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
5423edd16368SStephen M. Cameron 		 */
5424edd16368SStephen M. Cameron 
5425a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5426a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
5427edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
5428edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
5429edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
5430edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
5431edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
5432edd16368SStephen M. Cameron 		 * our purposes here.
5433edd16368SStephen M. Cameron 		 */
5434edd16368SStephen M. Cameron 
5435edd16368SStephen M. Cameron 		break;
5436edd16368SStephen M. Cameron 
5437edd16368SStephen M. Cameron 	default:
5438edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5439edd16368SStephen M. Cameron 			cmd->sc_data_direction);
5440edd16368SStephen M. Cameron 		BUG();
5441edd16368SStephen M. Cameron 		break;
5442edd16368SStephen M. Cameron 	}
5443edd16368SStephen M. Cameron 
544433a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
544573153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
5446edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
5447edd16368SStephen M. Cameron 	}
5448edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
5449edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
5450edd16368SStephen M. Cameron 	return 0;
5451edd16368SStephen M. Cameron }
5452edd16368SStephen M. Cameron 
5453360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
5454360c73bdSStephen Cameron 				struct CommandList *c)
5455360c73bdSStephen Cameron {
5456360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
5457360c73bdSStephen Cameron 
5458360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
5459360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
5460360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
5461360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5462360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
5463360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5464360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
5465360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
5466360c73bdSStephen Cameron 	c->cmdindex = index;
5467360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5468360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
5469360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
5470360c73bdSStephen Cameron 	c->h = h;
5471a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
5472360c73bdSStephen Cameron }
5473360c73bdSStephen Cameron 
5474360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
5475360c73bdSStephen Cameron {
5476360c73bdSStephen Cameron 	int i;
5477360c73bdSStephen Cameron 
5478360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
5479360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
5480360c73bdSStephen Cameron 
5481360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
5482360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
5483360c73bdSStephen Cameron 	}
5484360c73bdSStephen Cameron }
5485360c73bdSStephen Cameron 
5486360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
5487360c73bdSStephen Cameron 				struct CommandList *c)
5488360c73bdSStephen Cameron {
5489360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5490360c73bdSStephen Cameron 
549173153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
549273153fe5SWebb Scales 
5493360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
5494360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5495360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5496360c73bdSStephen Cameron }
5497360c73bdSStephen Cameron 
5498592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
5499592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
5500592a0ad5SWebb Scales 		unsigned char *scsi3addr)
5501592a0ad5SWebb Scales {
5502592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5503592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
5504592a0ad5SWebb Scales 
550545e596cdSDon Brace 	if (!dev)
550645e596cdSDon Brace 		return SCSI_MLQUEUE_HOST_BUSY;
550745e596cdSDon Brace 
5508592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
5509592a0ad5SWebb Scales 
5510592a0ad5SWebb Scales 	if (dev->offload_enabled) {
5511592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5512592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5513592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5514592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
5515592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5516592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5517a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
5518592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5519592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5520592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5521592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
5522592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5523592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5524592a0ad5SWebb Scales 	}
5525592a0ad5SWebb Scales 	return rc;
5526592a0ad5SWebb Scales }
5527592a0ad5SWebb Scales 
5528080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
5529080ef1ccSDon Brace {
5530080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
5531080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
55328a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
5533080ef1ccSDon Brace 
5534080ef1ccSDon Brace 	cmd = c->scsi_cmd;
5535080ef1ccSDon Brace 	dev = cmd->device->hostdata;
5536080ef1ccSDon Brace 	if (!dev) {
5537080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
55388a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5539080ef1ccSDon Brace 	}
5540d604f533SWebb Scales 	if (c->reset_pending)
5541d2315ce6SDon Brace 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5542592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
5543592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
5544592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
5545592a0ad5SWebb Scales 		int rc;
5546592a0ad5SWebb Scales 
5547592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
5548592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
5549592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
5550592a0ad5SWebb Scales 			if (rc == 0)
5551592a0ad5SWebb Scales 				return;
5552592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
5553592a0ad5SWebb Scales 				/*
5554592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
5555592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
5556592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
5557592a0ad5SWebb Scales 				 */
5558592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
55598a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
5560592a0ad5SWebb Scales 			}
5561592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
5562592a0ad5SWebb Scales 		}
5563592a0ad5SWebb Scales 	}
5564360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
5565080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
5566080ef1ccSDon Brace 		/*
5567080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
5568080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
5569080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
5570592a0ad5SWebb Scales 		 *
5571592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
5572592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
5573080ef1ccSDon Brace 		 */
5574080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
5575080ef1ccSDon Brace 		cmd->scsi_done(cmd);
5576080ef1ccSDon Brace 	}
5577080ef1ccSDon Brace }
5578080ef1ccSDon Brace 
5579574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
5580574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
5581574f05d3SStephen Cameron {
5582574f05d3SStephen Cameron 	struct ctlr_info *h;
5583574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
5584574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
5585574f05d3SStephen Cameron 	struct CommandList *c;
5586574f05d3SStephen Cameron 	int rc = 0;
5587574f05d3SStephen Cameron 
5588574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5589574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
559073153fe5SWebb Scales 
559173153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
559273153fe5SWebb Scales 
5593574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5594574f05d3SStephen Cameron 	if (!dev) {
55951ccde700SHannes Reinecke 		cmd->result = DID_NO_CONNECT << 16;
5596ba74fdc4SDon Brace 		cmd->scsi_done(cmd);
5597ba74fdc4SDon Brace 		return 0;
5598ba74fdc4SDon Brace 	}
5599ba74fdc4SDon Brace 
5600ba74fdc4SDon Brace 	if (dev->removed) {
5601574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5602574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5603574f05d3SStephen Cameron 		return 0;
5604574f05d3SStephen Cameron 	}
560573153fe5SWebb Scales 
5606574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5607574f05d3SStephen Cameron 
5608574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
560925163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5610574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5611574f05d3SStephen Cameron 		return 0;
5612574f05d3SStephen Cameron 	}
561373153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
5614574f05d3SStephen Cameron 
5615407863cbSStephen Cameron 	/*
5616407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5617574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5618574f05d3SStephen Cameron 	 */
5619574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
562057292b58SChristoph Hellwig 			!blk_rq_is_passthrough(cmd->request) &&
5621574f05d3SStephen Cameron 			h->acciopath_status)) {
5622592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5623574f05d3SStephen Cameron 		if (rc == 0)
5624592a0ad5SWebb Scales 			return 0;
5625592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
562673153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5627574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5628574f05d3SStephen Cameron 		}
5629574f05d3SStephen Cameron 	}
5630574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5631574f05d3SStephen Cameron }
5632574f05d3SStephen Cameron 
56338ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
56345f389360SStephen M. Cameron {
56355f389360SStephen M. Cameron 	unsigned long flags;
56365f389360SStephen M. Cameron 
56375f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
56385f389360SStephen M. Cameron 	h->scan_finished = 1;
563987b9e6aaSDon Brace 	wake_up(&h->scan_wait_queue);
56405f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
56415f389360SStephen M. Cameron }
56425f389360SStephen M. Cameron 
5643a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5644a08a8471SStephen M. Cameron {
5645a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5646a08a8471SStephen M. Cameron 	unsigned long flags;
5647a08a8471SStephen M. Cameron 
56488ebc9248SWebb Scales 	/*
56498ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
56508ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
56518ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
56528ebc9248SWebb Scales 	 * piling up on a locked up controller.
56538ebc9248SWebb Scales 	 */
56548ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56558ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56565f389360SStephen M. Cameron 
565787b9e6aaSDon Brace 	/*
565887b9e6aaSDon Brace 	 * If a scan is already waiting to run, no need to add another
565987b9e6aaSDon Brace 	 */
566087b9e6aaSDon Brace 	spin_lock_irqsave(&h->scan_lock, flags);
566187b9e6aaSDon Brace 	if (h->scan_waiting) {
566287b9e6aaSDon Brace 		spin_unlock_irqrestore(&h->scan_lock, flags);
566387b9e6aaSDon Brace 		return;
566487b9e6aaSDon Brace 	}
566587b9e6aaSDon Brace 
566687b9e6aaSDon Brace 	spin_unlock_irqrestore(&h->scan_lock, flags);
566787b9e6aaSDon Brace 
5668a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5669a08a8471SStephen M. Cameron 	while (1) {
5670a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5671a08a8471SStephen M. Cameron 		if (h->scan_finished)
5672a08a8471SStephen M. Cameron 			break;
567387b9e6aaSDon Brace 		h->scan_waiting = 1;
5674a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5675a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5676a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5677a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5678a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5679a08a8471SStephen M. Cameron 		 * happen if we're in here.
5680a08a8471SStephen M. Cameron 		 */
5681a08a8471SStephen M. Cameron 	}
5682a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
568387b9e6aaSDon Brace 	h->scan_waiting = 0;
5684a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5685a08a8471SStephen M. Cameron 
56868ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56878ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56885f389360SStephen M. Cameron 
5689bfd7546cSDon Brace 	/*
5690bfd7546cSDon Brace 	 * Do the scan after a reset completion
5691bfd7546cSDon Brace 	 */
5692c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5693bfd7546cSDon Brace 	if (h->reset_in_progress) {
5694bfd7546cSDon Brace 		h->drv_req_rescan = 1;
5695c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
56963b476aa2SDon Brace 		hpsa_scan_complete(h);
5697bfd7546cSDon Brace 		return;
5698bfd7546cSDon Brace 	}
5699c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5700bfd7546cSDon Brace 
57018aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5702a08a8471SStephen M. Cameron 
57038ebc9248SWebb Scales 	hpsa_scan_complete(h);
5704a08a8471SStephen M. Cameron }
5705a08a8471SStephen M. Cameron 
57067c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
57077c0a0229SDon Brace {
570803383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
570903383736SDon Brace 
571003383736SDon Brace 	if (!logical_drive)
571103383736SDon Brace 		return -ENODEV;
57127c0a0229SDon Brace 
57137c0a0229SDon Brace 	if (qdepth < 1)
57147c0a0229SDon Brace 		qdepth = 1;
571503383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
571603383736SDon Brace 		qdepth = logical_drive->queue_depth;
571703383736SDon Brace 
571803383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
57197c0a0229SDon Brace }
57207c0a0229SDon Brace 
5721a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5722a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5723a08a8471SStephen M. Cameron {
5724a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5725a08a8471SStephen M. Cameron 	unsigned long flags;
5726a08a8471SStephen M. Cameron 	int finished;
5727a08a8471SStephen M. Cameron 
5728a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5729a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5730a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5731a08a8471SStephen M. Cameron 	return finished;
5732a08a8471SStephen M. Cameron }
5733a08a8471SStephen M. Cameron 
57342946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5735edd16368SStephen M. Cameron {
5736b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5737edd16368SStephen M. Cameron 
5738b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
57392946e82bSRobert Elliott 	if (sh == NULL) {
57402946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
57412946e82bSRobert Elliott 		return -ENOMEM;
57422946e82bSRobert Elliott 	}
5743b705690dSStephen M. Cameron 
5744b705690dSStephen M. Cameron 	sh->io_port = 0;
5745b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5746b705690dSStephen M. Cameron 	sh->this_id = -1;
5747b705690dSStephen M. Cameron 	sh->max_channel = 3;
5748b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5749b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5750b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
575141ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5752d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5753b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5754d04e62b9SKevin Barnett 	sh->transportt = hpsa_sas_transport_template;
5755b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5756bc2bb154SChristoph Hellwig 	sh->irq = pci_irq_vector(h->pdev, 0);
5757b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
575864d513acSChristoph Hellwig 
57592946e82bSRobert Elliott 	h->scsi_host = sh;
57602946e82bSRobert Elliott 	return 0;
57612946e82bSRobert Elliott }
57622946e82bSRobert Elliott 
57632946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
57642946e82bSRobert Elliott {
57652946e82bSRobert Elliott 	int rv;
57662946e82bSRobert Elliott 
57672946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
57682946e82bSRobert Elliott 	if (rv) {
57692946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
57702946e82bSRobert Elliott 		return rv;
57712946e82bSRobert Elliott 	}
57722946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
57732946e82bSRobert Elliott 	return 0;
5774edd16368SStephen M. Cameron }
5775edd16368SStephen M. Cameron 
5776b69324ffSWebb Scales /*
577773153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
577873153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
577973153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
578073153fe5SWebb Scales  * low-numbered entries for our own uses.)
578173153fe5SWebb Scales  */
578273153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
578373153fe5SWebb Scales {
578473153fe5SWebb Scales 	int idx = scmd->request->tag;
578573153fe5SWebb Scales 
578673153fe5SWebb Scales 	if (idx < 0)
578773153fe5SWebb Scales 		return idx;
578873153fe5SWebb Scales 
578973153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
579073153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
579173153fe5SWebb Scales }
579273153fe5SWebb Scales 
579373153fe5SWebb Scales /*
5794b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5795b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5796b69324ffSWebb Scales  */
5797b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5798b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5799b69324ffSWebb Scales 				int reply_queue)
5800edd16368SStephen M. Cameron {
58018919358eSTomas Henzl 	int rc;
5802edd16368SStephen M. Cameron 
5803a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5804a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5805a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5806c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
580725163bd5SWebb Scales 	if (rc)
5808b69324ffSWebb Scales 		return rc;
5809edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5810edd16368SStephen M. Cameron 
5811b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5812edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5813b69324ffSWebb Scales 		return 0;
5814edd16368SStephen M. Cameron 
5815b69324ffSWebb Scales 	/*
5816b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5817b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5818b69324ffSWebb Scales 	 * looking for (but, success is good too).
5819b69324ffSWebb Scales 	 */
5820edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5821edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5822edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5823edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5824b69324ffSWebb Scales 		return 0;
5825b69324ffSWebb Scales 
5826b69324ffSWebb Scales 	return 1;
5827b69324ffSWebb Scales }
5828b69324ffSWebb Scales 
5829b69324ffSWebb Scales /*
5830b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5831b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5832b69324ffSWebb Scales  */
5833b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5834b69324ffSWebb Scales 				struct CommandList *c,
5835b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5836b69324ffSWebb Scales {
5837b69324ffSWebb Scales 	int rc;
5838b69324ffSWebb Scales 	int count = 0;
5839b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5840b69324ffSWebb Scales 
5841b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5842b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5843b69324ffSWebb Scales 
5844b69324ffSWebb Scales 		/*
5845b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5846b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5847b69324ffSWebb Scales 		 */
5848b69324ffSWebb Scales 		msleep(1000 * waittime);
5849b69324ffSWebb Scales 
5850b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5851b69324ffSWebb Scales 		if (!rc)
5852edd16368SStephen M. Cameron 			break;
5853b69324ffSWebb Scales 
5854b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5855b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5856b69324ffSWebb Scales 			waittime *= 2;
5857b69324ffSWebb Scales 
5858b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5859b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5860b69324ffSWebb Scales 			 waittime);
5861b69324ffSWebb Scales 	}
5862b69324ffSWebb Scales 
5863b69324ffSWebb Scales 	return rc;
5864b69324ffSWebb Scales }
5865b69324ffSWebb Scales 
5866b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5867b69324ffSWebb Scales 					   unsigned char lunaddr[],
5868b69324ffSWebb Scales 					   int reply_queue)
5869b69324ffSWebb Scales {
5870b69324ffSWebb Scales 	int first_queue;
5871b69324ffSWebb Scales 	int last_queue;
5872b69324ffSWebb Scales 	int rq;
5873b69324ffSWebb Scales 	int rc = 0;
5874b69324ffSWebb Scales 	struct CommandList *c;
5875b69324ffSWebb Scales 
5876b69324ffSWebb Scales 	c = cmd_alloc(h);
5877b69324ffSWebb Scales 
5878b69324ffSWebb Scales 	/*
5879b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5880b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5881b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5882b69324ffSWebb Scales 	 */
5883b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5884b69324ffSWebb Scales 		first_queue = 0;
5885b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5886b69324ffSWebb Scales 	} else {
5887b69324ffSWebb Scales 		first_queue = reply_queue;
5888b69324ffSWebb Scales 		last_queue = reply_queue;
5889b69324ffSWebb Scales 	}
5890b69324ffSWebb Scales 
5891b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5892b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5893b69324ffSWebb Scales 		if (rc)
5894b69324ffSWebb Scales 			break;
5895edd16368SStephen M. Cameron 	}
5896edd16368SStephen M. Cameron 
5897edd16368SStephen M. Cameron 	if (rc)
5898edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5899edd16368SStephen M. Cameron 	else
5900edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5901edd16368SStephen M. Cameron 
590245fcb86eSStephen Cameron 	cmd_free(h, c);
5903edd16368SStephen M. Cameron 	return rc;
5904edd16368SStephen M. Cameron }
5905edd16368SStephen M. Cameron 
5906edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5907edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5908edd16368SStephen M. Cameron  */
5909edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5910edd16368SStephen M. Cameron {
5911c59d04f3SDon Brace 	int rc = SUCCESS;
5912edd16368SStephen M. Cameron 	struct ctlr_info *h;
5913edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
59140b9b7b6eSScott Teel 	u8 reset_type;
59152dc127bbSDan Carpenter 	char msg[48];
5916c59d04f3SDon Brace 	unsigned long flags;
5917edd16368SStephen M. Cameron 
5918edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5919edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5920edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5921edd16368SStephen M. Cameron 		return FAILED;
5922e345893bSDon Brace 
5923c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5924c59d04f3SDon Brace 	h->reset_in_progress = 1;
5925c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5926c59d04f3SDon Brace 
5927c59d04f3SDon Brace 	if (lockup_detected(h)) {
5928c59d04f3SDon Brace 		rc = FAILED;
5929c59d04f3SDon Brace 		goto return_reset_status;
5930c59d04f3SDon Brace 	}
5931e345893bSDon Brace 
5932edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5933edd16368SStephen M. Cameron 	if (!dev) {
5934d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5935c59d04f3SDon Brace 		rc = FAILED;
5936c59d04f3SDon Brace 		goto return_reset_status;
5937edd16368SStephen M. Cameron 	}
593825163bd5SWebb Scales 
5939c59d04f3SDon Brace 	if (dev->devtype == TYPE_ENCLOSURE) {
5940c59d04f3SDon Brace 		rc = SUCCESS;
5941c59d04f3SDon Brace 		goto return_reset_status;
5942c59d04f3SDon Brace 	}
5943ef8a5203SDon Brace 
594425163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
594525163bd5SWebb Scales 	if (lockup_detected(h)) {
59462dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59472dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
594873153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
594973153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5950c59d04f3SDon Brace 		rc = FAILED;
5951c59d04f3SDon Brace 		goto return_reset_status;
595225163bd5SWebb Scales 	}
595325163bd5SWebb Scales 
595425163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
595525163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
59562dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
59572dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
595873153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
595973153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5960c59d04f3SDon Brace 		rc = FAILED;
5961c59d04f3SDon Brace 		goto return_reset_status;
596225163bd5SWebb Scales 	}
596325163bd5SWebb Scales 
5964d604f533SWebb Scales 	/* Do not attempt on controller */
5965c59d04f3SDon Brace 	if (is_hba_lunid(dev->scsi3addr)) {
5966c59d04f3SDon Brace 		rc = SUCCESS;
5967c59d04f3SDon Brace 		goto return_reset_status;
5968c59d04f3SDon Brace 	}
5969d604f533SWebb Scales 
59700b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
59710b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
59720b9b7b6eSScott Teel 	else
59730b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
59740b9b7b6eSScott Teel 
59750b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
59760b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
59770b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
597825163bd5SWebb Scales 
5979edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
59800b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
598125163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
5982c59d04f3SDon Brace 	if (rc == 0)
5983c59d04f3SDon Brace 		rc = SUCCESS;
5984c59d04f3SDon Brace 	else
5985c59d04f3SDon Brace 		rc = FAILED;
5986c59d04f3SDon Brace 
59870b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
59880b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
5989c59d04f3SDon Brace 		rc == SUCCESS ? "completed successfully" : "failed");
5990d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5991c59d04f3SDon Brace 
5992c59d04f3SDon Brace return_reset_status:
5993c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5994da03ded0SDon Brace 	h->reset_in_progress = 0;
5995c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5996c59d04f3SDon Brace 	return rc;
5997edd16368SStephen M. Cameron }
5998edd16368SStephen M. Cameron 
5999edd16368SStephen M. Cameron /*
600073153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
600173153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
600273153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
600373153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
600473153fe5SWebb Scales  */
600573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
600673153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
600773153fe5SWebb Scales {
600873153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
600973153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
601073153fe5SWebb Scales 
601173153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
601273153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
601373153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
601473153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
601573153fe5SWebb Scales 		 * bounds, it's probably not our bug.
601673153fe5SWebb Scales 		 */
601773153fe5SWebb Scales 		BUG();
601873153fe5SWebb Scales 	}
601973153fe5SWebb Scales 
602073153fe5SWebb Scales 	atomic_inc(&c->refcount);
602173153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
602273153fe5SWebb Scales 		/*
602373153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
602473153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
602573153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
602673153fe5SWebb Scales 		 * then someone is going to be very disappointed.
602773153fe5SWebb Scales 		 */
602873153fe5SWebb Scales 		dev_err(&h->pdev->dev,
602973153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
603073153fe5SWebb Scales 			idx);
603173153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
603273153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
603373153fe5SWebb Scales 		scsi_print_command(scmd);
603473153fe5SWebb Scales 	}
603573153fe5SWebb Scales 
603673153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
603773153fe5SWebb Scales 	return c;
603873153fe5SWebb Scales }
603973153fe5SWebb Scales 
604073153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
604173153fe5SWebb Scales {
604273153fe5SWebb Scales 	/*
604373153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
604408ec46f6SDon Brace 	 * else to free it, because it is accessed by index.
604573153fe5SWebb Scales 	 */
604673153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
604773153fe5SWebb Scales }
604873153fe5SWebb Scales 
604973153fe5SWebb Scales /*
6050edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
6051edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
6052edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
6053edd16368SStephen M. Cameron  * cmd_free() is the complement.
6054bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
6055bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
6056edd16368SStephen M. Cameron  */
6057281a7fd0SWebb Scales 
6058edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
6059edd16368SStephen M. Cameron {
6060edd16368SStephen M. Cameron 	struct CommandList *c;
6061360c73bdSStephen Cameron 	int refcount, i;
606273153fe5SWebb Scales 	int offset = 0;
6063edd16368SStephen M. Cameron 
606433811026SRobert Elliott 	/*
606533811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
60664c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
60674c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
60684c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
60694c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
60704c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
60714c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
60724c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
60734c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
607473153fe5SWebb Scales 	 *
607573153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
607673153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
607773153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
607873153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
607973153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
608073153fe5SWebb Scales 	 * layer will use the higher indexes.
60814c413128SStephen M. Cameron 	 */
60824c413128SStephen M. Cameron 
6083281a7fd0SWebb Scales 	for (;;) {
608473153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
608573153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
608673153fe5SWebb Scales 					offset);
608773153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
6088281a7fd0SWebb Scales 			offset = 0;
6089281a7fd0SWebb Scales 			continue;
6090281a7fd0SWebb Scales 		}
6091edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
6092281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6093281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
6094281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
609573153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
6096281a7fd0SWebb Scales 			continue;
6097281a7fd0SWebb Scales 		}
6098281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
6099281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
6100281a7fd0SWebb Scales 		break; /* it's ours now. */
6101281a7fd0SWebb Scales 	}
6102360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
6103edd16368SStephen M. Cameron 	return c;
6104edd16368SStephen M. Cameron }
6105edd16368SStephen M. Cameron 
610673153fe5SWebb Scales /*
610773153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
610873153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
610973153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
611073153fe5SWebb Scales  * the clear-bit is harmless.
611173153fe5SWebb Scales  */
6112edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
6113edd16368SStephen M. Cameron {
6114281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
6115edd16368SStephen M. Cameron 		int i;
6116edd16368SStephen M. Cameron 
6117edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
6118edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
6119edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
6120edd16368SStephen M. Cameron 	}
6121281a7fd0SWebb Scales }
6122edd16368SStephen M. Cameron 
6123edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
6124edd16368SStephen M. Cameron 
612542a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
612642a91641SDon Brace 	void __user *arg)
6127edd16368SStephen M. Cameron {
6128edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
6129edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
6130edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
6131edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
6132edd16368SStephen M. Cameron 	int err;
6133edd16368SStephen M. Cameron 	u32 cp;
6134edd16368SStephen M. Cameron 
6135938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6136edd16368SStephen M. Cameron 	err = 0;
6137edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6138edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6139edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6140edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6141edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6142edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6143edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6144edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6145edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6146edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6147edd16368SStephen M. Cameron 
6148edd16368SStephen M. Cameron 	if (err)
6149edd16368SStephen M. Cameron 		return -EFAULT;
6150edd16368SStephen M. Cameron 
615142a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
6152edd16368SStephen M. Cameron 	if (err)
6153edd16368SStephen M. Cameron 		return err;
6154edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6155edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6156edd16368SStephen M. Cameron 	if (err)
6157edd16368SStephen M. Cameron 		return -EFAULT;
6158edd16368SStephen M. Cameron 	return err;
6159edd16368SStephen M. Cameron }
6160edd16368SStephen M. Cameron 
6161edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
616242a91641SDon Brace 	int cmd, void __user *arg)
6163edd16368SStephen M. Cameron {
6164edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
6165edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
6166edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
6167edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
6168edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
6169edd16368SStephen M. Cameron 	int err;
6170edd16368SStephen M. Cameron 	u32 cp;
6171edd16368SStephen M. Cameron 
6172938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6173edd16368SStephen M. Cameron 	err = 0;
6174edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6175edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6176edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6177edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6178edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6179edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6180edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6181edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
6182edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6183edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6184edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6185edd16368SStephen M. Cameron 
6186edd16368SStephen M. Cameron 	if (err)
6187edd16368SStephen M. Cameron 		return -EFAULT;
6188edd16368SStephen M. Cameron 
618942a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
6190edd16368SStephen M. Cameron 	if (err)
6191edd16368SStephen M. Cameron 		return err;
6192edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6193edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6194edd16368SStephen M. Cameron 	if (err)
6195edd16368SStephen M. Cameron 		return -EFAULT;
6196edd16368SStephen M. Cameron 	return err;
6197edd16368SStephen M. Cameron }
619871fe75a7SStephen M. Cameron 
619942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
620071fe75a7SStephen M. Cameron {
620171fe75a7SStephen M. Cameron 	switch (cmd) {
620271fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
620371fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
620471fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
620571fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
620671fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
620771fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
620871fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
620971fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
621071fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
621171fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
621271fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
621371fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
621471fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
621571fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
621671fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
621771fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
621871fe75a7SStephen M. Cameron 
621971fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
622071fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
622171fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
622271fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
622371fe75a7SStephen M. Cameron 
622471fe75a7SStephen M. Cameron 	default:
622571fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
622671fe75a7SStephen M. Cameron 	}
622771fe75a7SStephen M. Cameron }
6228edd16368SStephen M. Cameron #endif
6229edd16368SStephen M. Cameron 
6230edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6231edd16368SStephen M. Cameron {
6232edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6233edd16368SStephen M. Cameron 
6234edd16368SStephen M. Cameron 	if (!argp)
6235edd16368SStephen M. Cameron 		return -EINVAL;
6236edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6237edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6238edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6239edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6240edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6241edd16368SStephen M. Cameron 		return -EFAULT;
6242edd16368SStephen M. Cameron 	return 0;
6243edd16368SStephen M. Cameron }
6244edd16368SStephen M. Cameron 
6245edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6246edd16368SStephen M. Cameron {
6247edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6248edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6249edd16368SStephen M. Cameron 	int rc;
6250edd16368SStephen M. Cameron 
6251edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6252edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6253edd16368SStephen M. Cameron 	if (rc != 3) {
6254edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6255edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6256edd16368SStephen M. Cameron 		vmaj = 0;
6257edd16368SStephen M. Cameron 		vmin = 0;
6258edd16368SStephen M. Cameron 		vsubmin = 0;
6259edd16368SStephen M. Cameron 	}
6260edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6261edd16368SStephen M. Cameron 	if (!argp)
6262edd16368SStephen M. Cameron 		return -EINVAL;
6263edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6264edd16368SStephen M. Cameron 		return -EFAULT;
6265edd16368SStephen M. Cameron 	return 0;
6266edd16368SStephen M. Cameron }
6267edd16368SStephen M. Cameron 
6268edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6269edd16368SStephen M. Cameron {
6270edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6271edd16368SStephen M. Cameron 	struct CommandList *c;
6272edd16368SStephen M. Cameron 	char *buff = NULL;
627350a0decfSStephen M. Cameron 	u64 temp64;
6274c1f63c8fSStephen M. Cameron 	int rc = 0;
6275edd16368SStephen M. Cameron 
6276edd16368SStephen M. Cameron 	if (!argp)
6277edd16368SStephen M. Cameron 		return -EINVAL;
6278edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6279edd16368SStephen M. Cameron 		return -EPERM;
6280edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6281edd16368SStephen M. Cameron 		return -EFAULT;
6282edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6283edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6284edd16368SStephen M. Cameron 		return -EINVAL;
6285edd16368SStephen M. Cameron 	}
6286edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6287edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6288edd16368SStephen M. Cameron 		if (buff == NULL)
62892dd02d74SRobert Elliott 			return -ENOMEM;
62909233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6291edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6292b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6293b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6294c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6295c1f63c8fSStephen M. Cameron 				goto out_kfree;
6296edd16368SStephen M. Cameron 			}
6297b03a7771SStephen M. Cameron 		} else {
6298edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6299b03a7771SStephen M. Cameron 		}
6300b03a7771SStephen M. Cameron 	}
630145fcb86eSStephen Cameron 	c = cmd_alloc(h);
6302bf43caf3SRobert Elliott 
6303edd16368SStephen M. Cameron 	/* Fill in the command type */
6304edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6305a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6306edd16368SStephen M. Cameron 	/* Fill in Command Header */
6307edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6308edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6309edd16368SStephen M. Cameron 		c->Header.SGList = 1;
631050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6311edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6312edd16368SStephen M. Cameron 		c->Header.SGList = 0;
631350a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6314edd16368SStephen M. Cameron 	}
6315edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6316edd16368SStephen M. Cameron 
6317edd16368SStephen M. Cameron 	/* Fill in Request block */
6318edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6319edd16368SStephen M. Cameron 		sizeof(c->Request));
6320edd16368SStephen M. Cameron 
6321edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6322edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
632350a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
6324edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
632550a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
632650a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
632750a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6328bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6329bcc48ffaSStephen M. Cameron 			goto out;
6330bcc48ffaSStephen M. Cameron 		}
633150a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
633250a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
633350a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6334edd16368SStephen M. Cameron 	}
6335c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
63363fb134cbSDon Brace 					NO_TIMEOUT);
6337c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6338edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6339edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
634025163bd5SWebb Scales 	if (rc) {
634125163bd5SWebb Scales 		rc = -EIO;
634225163bd5SWebb Scales 		goto out;
634325163bd5SWebb Scales 	}
6344edd16368SStephen M. Cameron 
6345edd16368SStephen M. Cameron 	/* Copy the error information out */
6346edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6347edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6348edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6349c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6350c1f63c8fSStephen M. Cameron 		goto out;
6351edd16368SStephen M. Cameron 	}
63529233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6353b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6354edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6355edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6356c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6357c1f63c8fSStephen M. Cameron 			goto out;
6358edd16368SStephen M. Cameron 		}
6359edd16368SStephen M. Cameron 	}
6360c1f63c8fSStephen M. Cameron out:
636145fcb86eSStephen Cameron 	cmd_free(h, c);
6362c1f63c8fSStephen M. Cameron out_kfree:
6363c1f63c8fSStephen M. Cameron 	kfree(buff);
6364c1f63c8fSStephen M. Cameron 	return rc;
6365edd16368SStephen M. Cameron }
6366edd16368SStephen M. Cameron 
6367edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6368edd16368SStephen M. Cameron {
6369edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6370edd16368SStephen M. Cameron 	struct CommandList *c;
6371edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6372edd16368SStephen M. Cameron 	int *buff_size = NULL;
637350a0decfSStephen M. Cameron 	u64 temp64;
6374edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6375edd16368SStephen M. Cameron 	int status = 0;
637601a02ffcSStephen M. Cameron 	u32 left;
637701a02ffcSStephen M. Cameron 	u32 sz;
6378edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6379edd16368SStephen M. Cameron 
6380edd16368SStephen M. Cameron 	if (!argp)
6381edd16368SStephen M. Cameron 		return -EINVAL;
6382edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6383edd16368SStephen M. Cameron 		return -EPERM;
638419be606bSJavier Martinez Canillas 	ioc = kmalloc(sizeof(*ioc), GFP_KERNEL);
6385edd16368SStephen M. Cameron 	if (!ioc) {
6386edd16368SStephen M. Cameron 		status = -ENOMEM;
6387edd16368SStephen M. Cameron 		goto cleanup1;
6388edd16368SStephen M. Cameron 	}
6389edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6390edd16368SStephen M. Cameron 		status = -EFAULT;
6391edd16368SStephen M. Cameron 		goto cleanup1;
6392edd16368SStephen M. Cameron 	}
6393edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6394edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6395edd16368SStephen M. Cameron 		status = -EINVAL;
6396edd16368SStephen M. Cameron 		goto cleanup1;
6397edd16368SStephen M. Cameron 	}
6398edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6399edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6400edd16368SStephen M. Cameron 		status = -EINVAL;
6401edd16368SStephen M. Cameron 		goto cleanup1;
6402edd16368SStephen M. Cameron 	}
6403d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6404edd16368SStephen M. Cameron 		status = -EINVAL;
6405edd16368SStephen M. Cameron 		goto cleanup1;
6406edd16368SStephen M. Cameron 	}
6407d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6408edd16368SStephen M. Cameron 	if (!buff) {
6409edd16368SStephen M. Cameron 		status = -ENOMEM;
6410edd16368SStephen M. Cameron 		goto cleanup1;
6411edd16368SStephen M. Cameron 	}
6412*6da2ec56SKees Cook 	buff_size = kmalloc_array(SG_ENTRIES_IN_CMD, sizeof(int), GFP_KERNEL);
6413edd16368SStephen M. Cameron 	if (!buff_size) {
6414edd16368SStephen M. Cameron 		status = -ENOMEM;
6415edd16368SStephen M. Cameron 		goto cleanup1;
6416edd16368SStephen M. Cameron 	}
6417edd16368SStephen M. Cameron 	left = ioc->buf_size;
6418edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6419edd16368SStephen M. Cameron 	while (left) {
6420edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6421edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6422edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6423edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6424edd16368SStephen M. Cameron 			status = -ENOMEM;
6425edd16368SStephen M. Cameron 			goto cleanup1;
6426edd16368SStephen M. Cameron 		}
64279233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6428edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
64290758f4f7SStephen M. Cameron 				status = -EFAULT;
6430edd16368SStephen M. Cameron 				goto cleanup1;
6431edd16368SStephen M. Cameron 			}
6432edd16368SStephen M. Cameron 		} else
6433edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6434edd16368SStephen M. Cameron 		left -= sz;
6435edd16368SStephen M. Cameron 		data_ptr += sz;
6436edd16368SStephen M. Cameron 		sg_used++;
6437edd16368SStephen M. Cameron 	}
643845fcb86eSStephen Cameron 	c = cmd_alloc(h);
6439bf43caf3SRobert Elliott 
6440edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6441a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6442edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
644350a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
644450a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6445edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6446edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6447edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6448edd16368SStephen M. Cameron 		int i;
6449edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
645050a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6451edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
645250a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
645350a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
645450a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
645550a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6456bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6457bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6458bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6459e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6460bcc48ffaSStephen M. Cameron 			}
646150a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
646250a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
646350a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6464edd16368SStephen M. Cameron 		}
646550a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6466edd16368SStephen M. Cameron 	}
6467c448ecfaSDon Brace 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
64683fb134cbSDon Brace 						NO_TIMEOUT);
6469b03a7771SStephen M. Cameron 	if (sg_used)
6470edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6471edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
647225163bd5SWebb Scales 	if (status) {
647325163bd5SWebb Scales 		status = -EIO;
647425163bd5SWebb Scales 		goto cleanup0;
647525163bd5SWebb Scales 	}
647625163bd5SWebb Scales 
6477edd16368SStephen M. Cameron 	/* Copy the error information out */
6478edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6479edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6480edd16368SStephen M. Cameron 		status = -EFAULT;
6481e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6482edd16368SStephen M. Cameron 	}
64839233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
64842b08b3e9SDon Brace 		int i;
64852b08b3e9SDon Brace 
6486edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6487edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6488edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6489edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6490edd16368SStephen M. Cameron 				status = -EFAULT;
6491e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6492edd16368SStephen M. Cameron 			}
6493edd16368SStephen M. Cameron 			ptr += buff_size[i];
6494edd16368SStephen M. Cameron 		}
6495edd16368SStephen M. Cameron 	}
6496edd16368SStephen M. Cameron 	status = 0;
6497e2d4a1f6SStephen M. Cameron cleanup0:
649845fcb86eSStephen Cameron 	cmd_free(h, c);
6499edd16368SStephen M. Cameron cleanup1:
6500edd16368SStephen M. Cameron 	if (buff) {
65012b08b3e9SDon Brace 		int i;
65022b08b3e9SDon Brace 
6503edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6504edd16368SStephen M. Cameron 			kfree(buff[i]);
6505edd16368SStephen M. Cameron 		kfree(buff);
6506edd16368SStephen M. Cameron 	}
6507edd16368SStephen M. Cameron 	kfree(buff_size);
6508edd16368SStephen M. Cameron 	kfree(ioc);
6509edd16368SStephen M. Cameron 	return status;
6510edd16368SStephen M. Cameron }
6511edd16368SStephen M. Cameron 
6512edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6513edd16368SStephen M. Cameron 	struct CommandList *c)
6514edd16368SStephen M. Cameron {
6515edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6516edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6517edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6518edd16368SStephen M. Cameron }
65190390f0c0SStephen M. Cameron 
6520edd16368SStephen M. Cameron /*
6521edd16368SStephen M. Cameron  * ioctl
6522edd16368SStephen M. Cameron  */
652342a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6524edd16368SStephen M. Cameron {
6525edd16368SStephen M. Cameron 	struct ctlr_info *h;
6526edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
65270390f0c0SStephen M. Cameron 	int rc;
6528edd16368SStephen M. Cameron 
6529edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6530edd16368SStephen M. Cameron 
6531edd16368SStephen M. Cameron 	switch (cmd) {
6532edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6533edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6534edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6535a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6536edd16368SStephen M. Cameron 		return 0;
6537edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6538edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6539edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6540edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6541edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
654234f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
65430390f0c0SStephen M. Cameron 			return -EAGAIN;
65440390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
654534f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
65460390f0c0SStephen M. Cameron 		return rc;
6547edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
654834f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
65490390f0c0SStephen M. Cameron 			return -EAGAIN;
65500390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
655134f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
65520390f0c0SStephen M. Cameron 		return rc;
6553edd16368SStephen M. Cameron 	default:
6554edd16368SStephen M. Cameron 		return -ENOTTY;
6555edd16368SStephen M. Cameron 	}
6556edd16368SStephen M. Cameron }
6557edd16368SStephen M. Cameron 
6558bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
65596f039790SGreg Kroah-Hartman 				u8 reset_type)
656064670ac8SStephen M. Cameron {
656164670ac8SStephen M. Cameron 	struct CommandList *c;
656264670ac8SStephen M. Cameron 
656364670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6564bf43caf3SRobert Elliott 
6565a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6566a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
656764670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
656864670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
656964670ac8SStephen M. Cameron 	c->waiting = NULL;
657064670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
657164670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
657264670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
657364670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
657464670ac8SStephen M. Cameron 	 */
6575bf43caf3SRobert Elliott 	return;
657664670ac8SStephen M. Cameron }
657764670ac8SStephen M. Cameron 
6578a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6579b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6580edd16368SStephen M. Cameron 	int cmd_type)
6581edd16368SStephen M. Cameron {
6582edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
6583edd16368SStephen M. Cameron 
6584edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6585a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6586edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6587edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6588edd16368SStephen M. Cameron 		c->Header.SGList = 1;
658950a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6590edd16368SStephen M. Cameron 	} else {
6591edd16368SStephen M. Cameron 		c->Header.SGList = 0;
659250a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6593edd16368SStephen M. Cameron 	}
6594edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6595edd16368SStephen M. Cameron 
6596edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6597edd16368SStephen M. Cameron 		switch (cmd) {
6598edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6599edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6600b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6601edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6602b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6603edd16368SStephen M. Cameron 			}
6604edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6605a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6606a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6607edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6608edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6609edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6610edd16368SStephen M. Cameron 			break;
66110a7c3bb8SDon Brace 		case RECEIVE_DIAGNOSTIC:
66120a7c3bb8SDon Brace 			c->Request.CDBLen = 6;
66130a7c3bb8SDon Brace 			c->Request.type_attr_dir =
66140a7c3bb8SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
66150a7c3bb8SDon Brace 			c->Request.Timeout = 0;
66160a7c3bb8SDon Brace 			c->Request.CDB[0] = cmd;
66170a7c3bb8SDon Brace 			c->Request.CDB[1] = 1;
66180a7c3bb8SDon Brace 			c->Request.CDB[2] = 1;
66190a7c3bb8SDon Brace 			c->Request.CDB[3] = (size >> 8) & 0xFF;
66200a7c3bb8SDon Brace 			c->Request.CDB[4] = size & 0xFF;
66210a7c3bb8SDon Brace 			break;
6622edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6623edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6624edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6625edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6626edd16368SStephen M. Cameron 			 */
6627edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6628a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6629a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6630edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6631edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6632edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6633edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6634edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6635edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6636edd16368SStephen M. Cameron 			break;
6637c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6638c2adae44SScott Teel 			c->Request.CDBLen = 16;
6639c2adae44SScott Teel 			c->Request.type_attr_dir =
6640c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6641c2adae44SScott Teel 			c->Request.Timeout = 0;
6642c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6643c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6644c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6645c2adae44SScott Teel 			break;
6646c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6647c2adae44SScott Teel 			c->Request.CDBLen = 16;
6648c2adae44SScott Teel 			c->Request.type_attr_dir =
6649c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
6650c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
6651c2adae44SScott Teel 			c->Request.Timeout = 0;
6652c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
6653c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
6654c2adae44SScott Teel 			break;
6655edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6656edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6657a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6658a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6659a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6660edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6661edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6662edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6663bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6664bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6665edd16368SStephen M. Cameron 			break;
6666edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6667edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6668a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6669a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6670edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6671edd16368SStephen M. Cameron 			break;
6672283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6673283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6674a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6675a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6676283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6677283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6678283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6679283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6680283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6681283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6682283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6683283b4a9bSStephen M. Cameron 			break;
6684316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6685316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6686a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6687a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6688316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6689316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6690316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6691316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6692316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6693316b221aSStephen M. Cameron 			break;
669403383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
669503383736SDon Brace 			c->Request.CDBLen = 10;
669603383736SDon Brace 			c->Request.type_attr_dir =
669703383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
669803383736SDon Brace 			c->Request.Timeout = 0;
669903383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
670003383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
670103383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
670203383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
670303383736SDon Brace 			break;
6704d04e62b9SKevin Barnett 		case BMIC_SENSE_SUBSYSTEM_INFORMATION:
6705d04e62b9SKevin Barnett 			c->Request.CDBLen = 10;
6706d04e62b9SKevin Barnett 			c->Request.type_attr_dir =
6707d04e62b9SKevin Barnett 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6708d04e62b9SKevin Barnett 			c->Request.Timeout = 0;
6709d04e62b9SKevin Barnett 			c->Request.CDB[0] = BMIC_READ;
6710d04e62b9SKevin Barnett 			c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION;
6711d04e62b9SKevin Barnett 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6712d04e62b9SKevin Barnett 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6713d04e62b9SKevin Barnett 			break;
6714cca8f13bSDon Brace 		case BMIC_SENSE_STORAGE_BOX_PARAMS:
6715cca8f13bSDon Brace 			c->Request.CDBLen = 10;
6716cca8f13bSDon Brace 			c->Request.type_attr_dir =
6717cca8f13bSDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6718cca8f13bSDon Brace 			c->Request.Timeout = 0;
6719cca8f13bSDon Brace 			c->Request.CDB[0] = BMIC_READ;
6720cca8f13bSDon Brace 			c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS;
6721cca8f13bSDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6722cca8f13bSDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
6723cca8f13bSDon Brace 			break;
672466749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
672566749d0dSScott Teel 			c->Request.CDBLen = 10;
672666749d0dSScott Teel 			c->Request.type_attr_dir =
672766749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
672866749d0dSScott Teel 			c->Request.Timeout = 0;
672966749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
673066749d0dSScott Teel 			c->Request.CDB[1] = 0;
673166749d0dSScott Teel 			c->Request.CDB[2] = 0;
673266749d0dSScott Teel 			c->Request.CDB[3] = 0;
673366749d0dSScott Teel 			c->Request.CDB[4] = 0;
673466749d0dSScott Teel 			c->Request.CDB[5] = 0;
673566749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
673666749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
673766749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
673866749d0dSScott Teel 			c->Request.CDB[9] = 0;
673966749d0dSScott Teel 			break;
6740edd16368SStephen M. Cameron 		default:
6741edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6742edd16368SStephen M. Cameron 			BUG();
6743edd16368SStephen M. Cameron 		}
6744edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6745edd16368SStephen M. Cameron 		switch (cmd) {
6746edd16368SStephen M. Cameron 
67470b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
67480b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
67490b9b7b6eSScott Teel 			c->Request.type_attr_dir =
67500b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
67510b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
67520b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
67530b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
67540b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
67550b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
67560b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
67570b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
67580b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
67590b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
67600b9b7b6eSScott Teel 			break;
6761edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6762edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6763a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6764a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6765edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
676664670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
676764670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
676821e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6769edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6770edd16368SStephen M. Cameron 			/* LunID device */
6771edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6772edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6773edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6774edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6775edd16368SStephen M. Cameron 			break;
6776edd16368SStephen M. Cameron 		default:
6777edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6778edd16368SStephen M. Cameron 				cmd);
6779edd16368SStephen M. Cameron 			BUG();
6780edd16368SStephen M. Cameron 		}
6781edd16368SStephen M. Cameron 	} else {
6782edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6783edd16368SStephen M. Cameron 		BUG();
6784edd16368SStephen M. Cameron 	}
6785edd16368SStephen M. Cameron 
6786a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6787edd16368SStephen M. Cameron 	case XFER_READ:
6788edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6789edd16368SStephen M. Cameron 		break;
6790edd16368SStephen M. Cameron 	case XFER_WRITE:
6791edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6792edd16368SStephen M. Cameron 		break;
6793edd16368SStephen M. Cameron 	case XFER_NONE:
6794edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6795edd16368SStephen M. Cameron 		break;
6796edd16368SStephen M. Cameron 	default:
6797edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6798edd16368SStephen M. Cameron 	}
6799a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6800a2dac136SStephen M. Cameron 		return -1;
6801a2dac136SStephen M. Cameron 	return 0;
6802edd16368SStephen M. Cameron }
6803edd16368SStephen M. Cameron 
6804edd16368SStephen M. Cameron /*
6805edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6806edd16368SStephen M. Cameron  */
6807edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6808edd16368SStephen M. Cameron {
6809edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6810edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6811088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6812088ba34cSStephen M. Cameron 		page_offs + size);
6813edd16368SStephen M. Cameron 
6814edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6815edd16368SStephen M. Cameron }
6816edd16368SStephen M. Cameron 
6817254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6818edd16368SStephen M. Cameron {
6819254f796bSMatt Gates 	return h->access.command_completed(h, q);
6820edd16368SStephen M. Cameron }
6821edd16368SStephen M. Cameron 
6822900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6823edd16368SStephen M. Cameron {
6824edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6825edd16368SStephen M. Cameron }
6826edd16368SStephen M. Cameron 
6827edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6828edd16368SStephen M. Cameron {
682910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
683010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6831edd16368SStephen M. Cameron }
6832edd16368SStephen M. Cameron 
683301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
683401a02ffcSStephen M. Cameron 	u32 raw_tag)
6835edd16368SStephen M. Cameron {
6836edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6837edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6838edd16368SStephen M. Cameron 		return 1;
6839edd16368SStephen M. Cameron 	}
6840edd16368SStephen M. Cameron 	return 0;
6841edd16368SStephen M. Cameron }
6842edd16368SStephen M. Cameron 
68435a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6844edd16368SStephen M. Cameron {
6845e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6846c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6847c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
68481fb011fbSStephen M. Cameron 		complete_scsi_command(c);
68498be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6850edd16368SStephen M. Cameron 		complete(c->waiting);
6851a104c99fSStephen M. Cameron }
6852a104c99fSStephen M. Cameron 
6853303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
68541d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6855303932fdSDon Brace 	u32 raw_tag)
6856303932fdSDon Brace {
6857303932fdSDon Brace 	u32 tag_index;
6858303932fdSDon Brace 	struct CommandList *c;
6859303932fdSDon Brace 
6860f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
68611d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6862303932fdSDon Brace 		c = h->cmd_pool + tag_index;
68635a3d16f5SStephen M. Cameron 		finish_cmd(c);
68641d94f94dSStephen M. Cameron 	}
6865303932fdSDon Brace }
6866303932fdSDon Brace 
686764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
686864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
686964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
687064670ac8SStephen M. Cameron  * functions.
687164670ac8SStephen M. Cameron  */
687264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
687364670ac8SStephen M. Cameron {
687464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
687564670ac8SStephen M. Cameron 		return 0;
687664670ac8SStephen M. Cameron 
687764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
687864670ac8SStephen M. Cameron 		return 0;
687964670ac8SStephen M. Cameron 
688064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
688164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
688264670ac8SStephen M. Cameron 
688364670ac8SStephen M. Cameron 	return 1;
688464670ac8SStephen M. Cameron }
688564670ac8SStephen M. Cameron 
6886254f796bSMatt Gates /*
6887254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6888254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6889254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6890254f796bSMatt Gates  */
6891254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
689264670ac8SStephen M. Cameron {
6893254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6894254f796bSMatt Gates }
6895254f796bSMatt Gates 
6896254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6897254f796bSMatt Gates {
6898254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6899254f796bSMatt Gates 	u8 q = *(u8 *) queue;
690064670ac8SStephen M. Cameron 	u32 raw_tag;
690164670ac8SStephen M. Cameron 
690264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
690364670ac8SStephen M. Cameron 		return IRQ_NONE;
690464670ac8SStephen M. Cameron 
690564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
690664670ac8SStephen M. Cameron 		return IRQ_NONE;
6907a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
690864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6909254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
691064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6911254f796bSMatt Gates 			raw_tag = next_command(h, q);
691264670ac8SStephen M. Cameron 	}
691364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
691464670ac8SStephen M. Cameron }
691564670ac8SStephen M. Cameron 
6916254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
691764670ac8SStephen M. Cameron {
6918254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
691964670ac8SStephen M. Cameron 	u32 raw_tag;
6920254f796bSMatt Gates 	u8 q = *(u8 *) queue;
692164670ac8SStephen M. Cameron 
692264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
692364670ac8SStephen M. Cameron 		return IRQ_NONE;
692464670ac8SStephen M. Cameron 
6925a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6926254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
692764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6928254f796bSMatt Gates 		raw_tag = next_command(h, q);
692964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
693064670ac8SStephen M. Cameron }
693164670ac8SStephen M. Cameron 
6932254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6933edd16368SStephen M. Cameron {
6934254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6935303932fdSDon Brace 	u32 raw_tag;
6936254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6937edd16368SStephen M. Cameron 
6938edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6939edd16368SStephen M. Cameron 		return IRQ_NONE;
6940a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
694110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6942254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
694310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
69441d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6945254f796bSMatt Gates 			raw_tag = next_command(h, q);
694610f66018SStephen M. Cameron 		}
694710f66018SStephen M. Cameron 	}
694810f66018SStephen M. Cameron 	return IRQ_HANDLED;
694910f66018SStephen M. Cameron }
695010f66018SStephen M. Cameron 
6951254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
695210f66018SStephen M. Cameron {
6953254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
695410f66018SStephen M. Cameron 	u32 raw_tag;
6955254f796bSMatt Gates 	u8 q = *(u8 *) queue;
695610f66018SStephen M. Cameron 
6957a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6958254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6959303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
69601d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6961254f796bSMatt Gates 		raw_tag = next_command(h, q);
6962edd16368SStephen M. Cameron 	}
6963edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6964edd16368SStephen M. Cameron }
6965edd16368SStephen M. Cameron 
6966a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6967a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6968a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6969a9a3a273SStephen M. Cameron  */
69706f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6971edd16368SStephen M. Cameron 			unsigned char type)
6972edd16368SStephen M. Cameron {
6973edd16368SStephen M. Cameron 	struct Command {
6974edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6975edd16368SStephen M. Cameron 		struct RequestBlock Request;
6976edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6977edd16368SStephen M. Cameron 	};
6978edd16368SStephen M. Cameron 	struct Command *cmd;
6979edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6980edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6981edd16368SStephen M. Cameron 	dma_addr_t paddr64;
69822b08b3e9SDon Brace 	__le32 paddr32;
69832b08b3e9SDon Brace 	u32 tag;
6984edd16368SStephen M. Cameron 	void __iomem *vaddr;
6985edd16368SStephen M. Cameron 	int i, err;
6986edd16368SStephen M. Cameron 
6987edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6988edd16368SStephen M. Cameron 	if (vaddr == NULL)
6989edd16368SStephen M. Cameron 		return -ENOMEM;
6990edd16368SStephen M. Cameron 
6991edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6992edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6993edd16368SStephen M. Cameron 	 * memory.
6994edd16368SStephen M. Cameron 	 */
6995edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6996edd16368SStephen M. Cameron 	if (err) {
6997edd16368SStephen M. Cameron 		iounmap(vaddr);
69981eaec8f3SRobert Elliott 		return err;
6999edd16368SStephen M. Cameron 	}
7000edd16368SStephen M. Cameron 
7001edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
7002edd16368SStephen M. Cameron 	if (cmd == NULL) {
7003edd16368SStephen M. Cameron 		iounmap(vaddr);
7004edd16368SStephen M. Cameron 		return -ENOMEM;
7005edd16368SStephen M. Cameron 	}
7006edd16368SStephen M. Cameron 
7007edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
7008edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
7009edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
7010edd16368SStephen M. Cameron 	 */
70112b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
7012edd16368SStephen M. Cameron 
7013edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
7014edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
701550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
70162b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
7017edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
7018edd16368SStephen M. Cameron 
7019edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
7020a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
7021a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
7022edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
7023edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
7024edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
7025edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
702650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
70272b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
702850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
7029edd16368SStephen M. Cameron 
70302b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
7031edd16368SStephen M. Cameron 
7032edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
7033edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
70342b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
7035edd16368SStephen M. Cameron 			break;
7036edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
7037edd16368SStephen M. Cameron 	}
7038edd16368SStephen M. Cameron 
7039edd16368SStephen M. Cameron 	iounmap(vaddr);
7040edd16368SStephen M. Cameron 
7041edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
7042edd16368SStephen M. Cameron 	 *  still complete the command.
7043edd16368SStephen M. Cameron 	 */
7044edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
7045edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
7046edd16368SStephen M. Cameron 			opcode, type);
7047edd16368SStephen M. Cameron 		return -ETIMEDOUT;
7048edd16368SStephen M. Cameron 	}
7049edd16368SStephen M. Cameron 
7050edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
7051edd16368SStephen M. Cameron 
7052edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
7053edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
7054edd16368SStephen M. Cameron 			opcode, type);
7055edd16368SStephen M. Cameron 		return -EIO;
7056edd16368SStephen M. Cameron 	}
7057edd16368SStephen M. Cameron 
7058edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
7059edd16368SStephen M. Cameron 		opcode, type);
7060edd16368SStephen M. Cameron 	return 0;
7061edd16368SStephen M. Cameron }
7062edd16368SStephen M. Cameron 
7063edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
7064edd16368SStephen M. Cameron 
70651df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
706642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
7067edd16368SStephen M. Cameron {
7068edd16368SStephen M. Cameron 
70691df8552aSStephen M. Cameron 	if (use_doorbell) {
70701df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
70711df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
70721df8552aSStephen M. Cameron 		 * other way using the doorbell register.
7073edd16368SStephen M. Cameron 		 */
70741df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
7075cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
707685009239SStephen M. Cameron 
707700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
707885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
707985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
708085009239SStephen M. Cameron 		 * over in some weird corner cases.
708185009239SStephen M. Cameron 		 */
708200701a96SJustin Lindley 		msleep(10000);
70831df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
7084edd16368SStephen M. Cameron 
7085edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
7086edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
7087edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
7088edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
70891df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
70901df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
70911df8552aSStephen M. Cameron 		 * controller." */
7092edd16368SStephen M. Cameron 
70932662cab8SDon Brace 		int rc = 0;
70942662cab8SDon Brace 
70951df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
70962662cab8SDon Brace 
7097edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
70982662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
70992662cab8SDon Brace 		if (rc)
71002662cab8SDon Brace 			return rc;
7101edd16368SStephen M. Cameron 
7102edd16368SStephen M. Cameron 		msleep(500);
7103edd16368SStephen M. Cameron 
7104edd16368SStephen M. Cameron 		/* enter the D0 power management state */
71052662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
71062662cab8SDon Brace 		if (rc)
71072662cab8SDon Brace 			return rc;
7108c4853efeSMike Miller 
7109c4853efeSMike Miller 		/*
7110c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
7111c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
7112c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
7113c4853efeSMike Miller 		 */
7114c4853efeSMike Miller 		msleep(500);
71151df8552aSStephen M. Cameron 	}
71161df8552aSStephen M. Cameron 	return 0;
71171df8552aSStephen M. Cameron }
71181df8552aSStephen M. Cameron 
71196f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
7120580ada3cSStephen M. Cameron {
7121580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
7122f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
7123580ada3cSStephen M. Cameron }
7124580ada3cSStephen M. Cameron 
71256f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
7126580ada3cSStephen M. Cameron {
7127580ada3cSStephen M. Cameron 	char *driver_version;
7128580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
7129580ada3cSStephen M. Cameron 
7130580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
7131580ada3cSStephen M. Cameron 	if (!driver_version)
7132580ada3cSStephen M. Cameron 		return -ENOMEM;
7133580ada3cSStephen M. Cameron 
7134580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
7135580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
7136580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
7137580ada3cSStephen M. Cameron 	kfree(driver_version);
7138580ada3cSStephen M. Cameron 	return 0;
7139580ada3cSStephen M. Cameron }
7140580ada3cSStephen M. Cameron 
71416f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
71426f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
7143580ada3cSStephen M. Cameron {
7144580ada3cSStephen M. Cameron 	int i;
7145580ada3cSStephen M. Cameron 
7146580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
7147580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
7148580ada3cSStephen M. Cameron }
7149580ada3cSStephen M. Cameron 
71506f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
7151580ada3cSStephen M. Cameron {
7152580ada3cSStephen M. Cameron 
7153580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
7154580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
7155580ada3cSStephen M. Cameron 
7156*6da2ec56SKees Cook 	old_driver_ver = kmalloc_array(2, size, GFP_KERNEL);
7157580ada3cSStephen M. Cameron 	if (!old_driver_ver)
7158580ada3cSStephen M. Cameron 		return -ENOMEM;
7159580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
7160580ada3cSStephen M. Cameron 
7161580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
7162580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
7163580ada3cSStephen M. Cameron 	 */
7164580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
7165580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
7166580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
7167580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
7168580ada3cSStephen M. Cameron 	return rc;
7169580ada3cSStephen M. Cameron }
71701df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
71711df8552aSStephen M. Cameron  * states or the using the doorbell register.
71721df8552aSStephen M. Cameron  */
71736b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
71741df8552aSStephen M. Cameron {
71751df8552aSStephen M. Cameron 	u64 cfg_offset;
71761df8552aSStephen M. Cameron 	u32 cfg_base_addr;
71771df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
71781df8552aSStephen M. Cameron 	void __iomem *vaddr;
71791df8552aSStephen M. Cameron 	unsigned long paddr;
7180580ada3cSStephen M. Cameron 	u32 misc_fw_support;
7181270d05deSStephen M. Cameron 	int rc;
71821df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
7183cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
7184270d05deSStephen M. Cameron 	u16 command_register;
71851df8552aSStephen M. Cameron 
71861df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
71871df8552aSStephen M. Cameron 	 * the same thing as
71881df8552aSStephen M. Cameron 	 *
71891df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
71901df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
71911df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
71921df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
71931df8552aSStephen M. Cameron 	 *
71941df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
71951df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
71961df8552aSStephen M. Cameron 	 * using the doorbell register.
71971df8552aSStephen M. Cameron 	 */
719818867659SStephen M. Cameron 
719960f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
720060f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
720125c1e56aSStephen M. Cameron 		return -ENODEV;
720225c1e56aSStephen M. Cameron 	}
720346380786SStephen M. Cameron 
720446380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
720546380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
720646380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
720718867659SStephen M. Cameron 
7208270d05deSStephen M. Cameron 	/* Save the PCI command register */
7209270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
7210270d05deSStephen M. Cameron 	pci_save_state(pdev);
72111df8552aSStephen M. Cameron 
72121df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
72131df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
72141df8552aSStephen M. Cameron 	if (rc)
72151df8552aSStephen M. Cameron 		return rc;
72161df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
72171df8552aSStephen M. Cameron 	if (!vaddr)
72181df8552aSStephen M. Cameron 		return -ENOMEM;
72191df8552aSStephen M. Cameron 
72201df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
72211df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
72221df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
72231df8552aSStephen M. Cameron 	if (rc)
72241df8552aSStephen M. Cameron 		goto unmap_vaddr;
72251df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
72261df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
72271df8552aSStephen M. Cameron 	if (!cfgtable) {
72281df8552aSStephen M. Cameron 		rc = -ENOMEM;
72291df8552aSStephen M. Cameron 		goto unmap_vaddr;
72301df8552aSStephen M. Cameron 	}
7231580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7232580ada3cSStephen M. Cameron 	if (rc)
723303741d95STomas Henzl 		goto unmap_cfgtable;
72341df8552aSStephen M. Cameron 
7235cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7236cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7237cf0b08d0SStephen M. Cameron 	 */
72381df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7239cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7240cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7241cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7242cf0b08d0SStephen M. Cameron 	} else {
72431df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7244cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7245050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7246050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
724764670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7248cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7249cf0b08d0SStephen M. Cameron 		}
7250cf0b08d0SStephen M. Cameron 	}
72511df8552aSStephen M. Cameron 
72521df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
72531df8552aSStephen M. Cameron 	if (rc)
72541df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7255edd16368SStephen M. Cameron 
7256270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7257270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7258edd16368SStephen M. Cameron 
72591df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
72601df8552aSStephen M. Cameron 	   need a little pause here */
72611df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
72621df8552aSStephen M. Cameron 
7263fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7264fe5389c8SStephen M. Cameron 	if (rc) {
7265fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7266050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7267fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7268fe5389c8SStephen M. Cameron 	}
7269fe5389c8SStephen M. Cameron 
7270580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7271580ada3cSStephen M. Cameron 	if (rc < 0)
7272580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7273580ada3cSStephen M. Cameron 	if (rc) {
727464670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
727564670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
727664670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7277580ada3cSStephen M. Cameron 	} else {
727864670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
72791df8552aSStephen M. Cameron 	}
72801df8552aSStephen M. Cameron 
72811df8552aSStephen M. Cameron unmap_cfgtable:
72821df8552aSStephen M. Cameron 	iounmap(cfgtable);
72831df8552aSStephen M. Cameron 
72841df8552aSStephen M. Cameron unmap_vaddr:
72851df8552aSStephen M. Cameron 	iounmap(vaddr);
72861df8552aSStephen M. Cameron 	return rc;
7287edd16368SStephen M. Cameron }
7288edd16368SStephen M. Cameron 
7289edd16368SStephen M. Cameron /*
7290edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7291edd16368SStephen M. Cameron  *   the io functions.
7292edd16368SStephen M. Cameron  *   This is for debug only.
7293edd16368SStephen M. Cameron  */
729442a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7295edd16368SStephen M. Cameron {
729658f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7297edd16368SStephen M. Cameron 	int i;
7298edd16368SStephen M. Cameron 	char temp_name[17];
7299edd16368SStephen M. Cameron 
7300edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7301edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7302edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7303edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7304edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7305edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7306edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7307edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7308edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7309edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7310edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7311edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7312edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7313edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7314edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7315edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7316edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
731769d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7318edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7319edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7320edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7321edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7322edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7323edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7324edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7325edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7326edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
732758f8665cSStephen M. Cameron }
7328edd16368SStephen M. Cameron 
7329edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7330edd16368SStephen M. Cameron {
7331edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7332edd16368SStephen M. Cameron 
7333edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7334edd16368SStephen M. Cameron 		return 0;
7335edd16368SStephen M. Cameron 	offset = 0;
7336edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7337edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7338edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7339edd16368SStephen M. Cameron 			offset += 4;
7340edd16368SStephen M. Cameron 		else {
7341edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7342edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7343edd16368SStephen M. Cameron 			switch (mem_type) {
7344edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7345edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7346edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7347edd16368SStephen M. Cameron 				break;
7348edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7349edd16368SStephen M. Cameron 				offset += 8;
7350edd16368SStephen M. Cameron 				break;
7351edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7352edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7353edd16368SStephen M. Cameron 				       "base address is invalid\n");
7354edd16368SStephen M. Cameron 				return -1;
7355edd16368SStephen M. Cameron 				break;
7356edd16368SStephen M. Cameron 			}
7357edd16368SStephen M. Cameron 		}
7358edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7359edd16368SStephen M. Cameron 			return i + 1;
7360edd16368SStephen M. Cameron 	}
7361edd16368SStephen M. Cameron 	return -1;
7362edd16368SStephen M. Cameron }
7363edd16368SStephen M. Cameron 
7364cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7365cc64c817SRobert Elliott {
7366bc2bb154SChristoph Hellwig 	pci_free_irq_vectors(h->pdev);
7367bc2bb154SChristoph Hellwig 	h->msix_vectors = 0;
7368cc64c817SRobert Elliott }
7369cc64c817SRobert Elliott 
73708b834bffSMing Lei static void hpsa_setup_reply_map(struct ctlr_info *h)
73718b834bffSMing Lei {
73728b834bffSMing Lei 	const struct cpumask *mask;
73738b834bffSMing Lei 	unsigned int queue, cpu;
73748b834bffSMing Lei 
73758b834bffSMing Lei 	for (queue = 0; queue < h->msix_vectors; queue++) {
73768b834bffSMing Lei 		mask = pci_irq_get_affinity(h->pdev, queue);
73778b834bffSMing Lei 		if (!mask)
73788b834bffSMing Lei 			goto fallback;
73798b834bffSMing Lei 
73808b834bffSMing Lei 		for_each_cpu(cpu, mask)
73818b834bffSMing Lei 			h->reply_map[cpu] = queue;
73828b834bffSMing Lei 	}
73838b834bffSMing Lei 	return;
73848b834bffSMing Lei 
73858b834bffSMing Lei fallback:
73868b834bffSMing Lei 	for_each_possible_cpu(cpu)
73878b834bffSMing Lei 		h->reply_map[cpu] = 0;
73888b834bffSMing Lei }
73898b834bffSMing Lei 
7390edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7391050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7392edd16368SStephen M. Cameron  */
7393bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h)
7394edd16368SStephen M. Cameron {
7395bc2bb154SChristoph Hellwig 	unsigned int flags = PCI_IRQ_LEGACY;
7396bc2bb154SChristoph Hellwig 	int ret;
7397edd16368SStephen M. Cameron 
7398edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
7399bc2bb154SChristoph Hellwig 	switch (h->board_id) {
7400bc2bb154SChristoph Hellwig 	case 0x40700E11:
7401bc2bb154SChristoph Hellwig 	case 0x40800E11:
7402bc2bb154SChristoph Hellwig 	case 0x40820E11:
7403bc2bb154SChristoph Hellwig 	case 0x40830E11:
7404bc2bb154SChristoph Hellwig 		break;
7405bc2bb154SChristoph Hellwig 	default:
7406bc2bb154SChristoph Hellwig 		ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES,
7407bc2bb154SChristoph Hellwig 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY);
7408bc2bb154SChristoph Hellwig 		if (ret > 0) {
7409bc2bb154SChristoph Hellwig 			h->msix_vectors = ret;
7410bc2bb154SChristoph Hellwig 			return 0;
7411eee0f03aSHannes Reinecke 		}
7412bc2bb154SChristoph Hellwig 
7413bc2bb154SChristoph Hellwig 		flags |= PCI_IRQ_MSI;
7414bc2bb154SChristoph Hellwig 		break;
7415edd16368SStephen M. Cameron 	}
7416bc2bb154SChristoph Hellwig 
7417bc2bb154SChristoph Hellwig 	ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags);
7418bc2bb154SChristoph Hellwig 	if (ret < 0)
7419bc2bb154SChristoph Hellwig 		return ret;
7420bc2bb154SChristoph Hellwig 	return 0;
7421edd16368SStephen M. Cameron }
7422edd16368SStephen M. Cameron 
7423135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id,
7424135ae6edSHannes Reinecke 				bool *legacy_board)
7425e5c880d1SStephen M. Cameron {
7426e5c880d1SStephen M. Cameron 	int i;
7427e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7428e5c880d1SStephen M. Cameron 
7429e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7430e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7431e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7432e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7433e5c880d1SStephen M. Cameron 
7434135ae6edSHannes Reinecke 	if (legacy_board)
7435135ae6edSHannes Reinecke 		*legacy_board = false;
7436e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7437135ae6edSHannes Reinecke 		if (*board_id == products[i].board_id) {
7438135ae6edSHannes Reinecke 			if (products[i].access != &SA5A_access &&
7439135ae6edSHannes Reinecke 			    products[i].access != &SA5B_access)
7440e5c880d1SStephen M. Cameron 				return i;
7441135ae6edSHannes Reinecke 			dev_warn(&pdev->dev,
7442135ae6edSHannes Reinecke 				 "legacy board ID: 0x%08x\n",
7443135ae6edSHannes Reinecke 				 *board_id);
7444135ae6edSHannes Reinecke 			if (legacy_board)
7445135ae6edSHannes Reinecke 			    *legacy_board = true;
7446135ae6edSHannes Reinecke 			return i;
7447135ae6edSHannes Reinecke 		}
7448e5c880d1SStephen M. Cameron 
7449c8cd71f1SHannes Reinecke 	dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id);
7450135ae6edSHannes Reinecke 	if (legacy_board)
7451135ae6edSHannes Reinecke 		*legacy_board = true;
7452e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7453e5c880d1SStephen M. Cameron }
7454e5c880d1SStephen M. Cameron 
74556f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
74563a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
74573a7774ceSStephen M. Cameron {
74583a7774ceSStephen M. Cameron 	int i;
74593a7774ceSStephen M. Cameron 
74603a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
746112d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
74623a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
746312d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
746412d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
74653a7774ceSStephen M. Cameron 				*memory_bar);
74663a7774ceSStephen M. Cameron 			return 0;
74673a7774ceSStephen M. Cameron 		}
746812d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
74693a7774ceSStephen M. Cameron 	return -ENODEV;
74703a7774ceSStephen M. Cameron }
74713a7774ceSStephen M. Cameron 
74726f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
74736f039790SGreg Kroah-Hartman 				     int wait_for_ready)
74742c4c8c8bSStephen M. Cameron {
7475fe5389c8SStephen M. Cameron 	int i, iterations;
74762c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7477fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7478fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7479fe5389c8SStephen M. Cameron 	else
7480fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
74812c4c8c8bSStephen M. Cameron 
7482fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7483fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7484fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
74852c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
74862c4c8c8bSStephen M. Cameron 				return 0;
7487fe5389c8SStephen M. Cameron 		} else {
7488fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7489fe5389c8SStephen M. Cameron 				return 0;
7490fe5389c8SStephen M. Cameron 		}
74912c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
74922c4c8c8bSStephen M. Cameron 	}
7493fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
74942c4c8c8bSStephen M. Cameron 	return -ENODEV;
74952c4c8c8bSStephen M. Cameron }
74962c4c8c8bSStephen M. Cameron 
74976f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
74986f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7499a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7500a51fd47fSStephen M. Cameron {
7501a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7502a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7503a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7504a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7505a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7506a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7507a51fd47fSStephen M. Cameron 		return -ENODEV;
7508a51fd47fSStephen M. Cameron 	}
7509a51fd47fSStephen M. Cameron 	return 0;
7510a51fd47fSStephen M. Cameron }
7511a51fd47fSStephen M. Cameron 
7512195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7513195f2c65SRobert Elliott {
7514105a3dbcSRobert Elliott 	if (h->transtable) {
7515195f2c65SRobert Elliott 		iounmap(h->transtable);
7516105a3dbcSRobert Elliott 		h->transtable = NULL;
7517105a3dbcSRobert Elliott 	}
7518105a3dbcSRobert Elliott 	if (h->cfgtable) {
7519195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7520105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7521105a3dbcSRobert Elliott 	}
7522195f2c65SRobert Elliott }
7523195f2c65SRobert Elliott 
7524195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7525195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7526195f2c65SRobert Elliott + * */
75276f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7528edd16368SStephen M. Cameron {
752901a02ffcSStephen M. Cameron 	u64 cfg_offset;
753001a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
753101a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7532303932fdSDon Brace 	u32 trans_offset;
7533a51fd47fSStephen M. Cameron 	int rc;
753477c4495cSStephen M. Cameron 
7535a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7536a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7537a51fd47fSStephen M. Cameron 	if (rc)
7538a51fd47fSStephen M. Cameron 		return rc;
753977c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7540a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7541cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7542cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
754377c4495cSStephen M. Cameron 		return -ENOMEM;
7544cd3c81c4SRobert Elliott 	}
7545580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7546580ada3cSStephen M. Cameron 	if (rc)
7547580ada3cSStephen M. Cameron 		return rc;
754877c4495cSStephen M. Cameron 	/* Find performant mode table. */
7549a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
755077c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
755177c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
755277c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7553195f2c65SRobert Elliott 	if (!h->transtable) {
7554195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7555195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
755677c4495cSStephen M. Cameron 		return -ENOMEM;
7557195f2c65SRobert Elliott 	}
755877c4495cSStephen M. Cameron 	return 0;
755977c4495cSStephen M. Cameron }
756077c4495cSStephen M. Cameron 
75616f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7562cba3d38bSStephen M. Cameron {
756341ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
756441ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
756541ce4c35SStephen Cameron 
756641ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
756772ceeaecSStephen M. Cameron 
756872ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
756972ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
757072ceeaecSStephen M. Cameron 		h->max_commands = 32;
757172ceeaecSStephen M. Cameron 
757241ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
757341ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
757441ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
757541ce4c35SStephen Cameron 			h->max_commands,
757641ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
757741ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7578cba3d38bSStephen M. Cameron 	}
7579cba3d38bSStephen M. Cameron }
7580cba3d38bSStephen M. Cameron 
7581c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7582c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7583c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7584c7ee65b3SWebb Scales  */
7585c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7586c7ee65b3SWebb Scales {
7587c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7588c7ee65b3SWebb Scales }
7589c7ee65b3SWebb Scales 
7590b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7591b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7592b93d7536SStephen M. Cameron  * SG chain block size, etc.
7593b93d7536SStephen M. Cameron  */
75946f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7595b93d7536SStephen M. Cameron {
7596cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
759745fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7598b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7599283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7600c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7601c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7602b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
76031a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7604b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7605b93d7536SStephen M. Cameron 	} else {
7606c7ee65b3SWebb Scales 		/*
7607c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7608c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7609c7ee65b3SWebb Scales 		 * would lock up the controller)
7610c7ee65b3SWebb Scales 		 */
7611c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
76121a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7613c7ee65b3SWebb Scales 		h->chainsize = 0;
7614b93d7536SStephen M. Cameron 	}
761575167d2cSStephen M. Cameron 
761675167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
761775167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
76180e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
76190e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
76200e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
76210e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
76228be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
76238be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7624b93d7536SStephen M. Cameron }
7625b93d7536SStephen M. Cameron 
762676c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
762776c46e49SStephen M. Cameron {
76280fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7629050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
763076c46e49SStephen M. Cameron 		return false;
763176c46e49SStephen M. Cameron 	}
763276c46e49SStephen M. Cameron 	return true;
763376c46e49SStephen M. Cameron }
763476c46e49SStephen M. Cameron 
763597a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7636f7c39101SStephen M. Cameron {
763797a5e98cSStephen M. Cameron 	u32 driver_support;
7638f7c39101SStephen M. Cameron 
763997a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
76400b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
76410b9e7b74SArnd Bergmann #ifdef CONFIG_X86
764297a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7643f7c39101SStephen M. Cameron #endif
764428e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
764528e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7646f7c39101SStephen M. Cameron }
7647f7c39101SStephen M. Cameron 
76483d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
76493d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
76503d0eab67SStephen M. Cameron  */
76513d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
76523d0eab67SStephen M. Cameron {
76533d0eab67SStephen M. Cameron 	u32 dma_prefetch;
76543d0eab67SStephen M. Cameron 
76553d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
76563d0eab67SStephen M. Cameron 		return;
76573d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
76583d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
76593d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
76603d0eab67SStephen M. Cameron }
76613d0eab67SStephen M. Cameron 
7662c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
766376438d08SStephen M. Cameron {
766476438d08SStephen M. Cameron 	int i;
766576438d08SStephen M. Cameron 	u32 doorbell_value;
766676438d08SStephen M. Cameron 	unsigned long flags;
766776438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7668007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
766976438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
767076438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
767176438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
767276438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7673c706a795SRobert Elliott 			goto done;
767476438d08SStephen M. Cameron 		/* delay and try again */
7675007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
767676438d08SStephen M. Cameron 	}
7677c706a795SRobert Elliott 	return -ENODEV;
7678c706a795SRobert Elliott done:
7679c706a795SRobert Elliott 	return 0;
768076438d08SStephen M. Cameron }
768176438d08SStephen M. Cameron 
7682c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7683eb6b2ae9SStephen M. Cameron {
7684eb6b2ae9SStephen M. Cameron 	int i;
76856eaf46fdSStephen M. Cameron 	u32 doorbell_value;
76866eaf46fdSStephen M. Cameron 	unsigned long flags;
7687eb6b2ae9SStephen M. Cameron 
7688eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7689eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7690eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7691eb6b2ae9SStephen M. Cameron 	 */
7692007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
769325163bd5SWebb Scales 		if (h->remove_in_progress)
769425163bd5SWebb Scales 			goto done;
76956eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
76966eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
76976eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7698382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7699c706a795SRobert Elliott 			goto done;
7700eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7701007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7702eb6b2ae9SStephen M. Cameron 	}
7703c706a795SRobert Elliott 	return -ENODEV;
7704c706a795SRobert Elliott done:
7705c706a795SRobert Elliott 	return 0;
77063f4336f3SStephen M. Cameron }
77073f4336f3SStephen M. Cameron 
7708c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
77096f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
77103f4336f3SStephen M. Cameron {
77113f4336f3SStephen M. Cameron 	u32 trans_support;
77123f4336f3SStephen M. Cameron 
77133f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
77143f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
77153f4336f3SStephen M. Cameron 		return -ENOTSUPP;
77163f4336f3SStephen M. Cameron 
77173f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7718283b4a9bSStephen M. Cameron 
77193f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
77203f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7721b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
77223f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7723c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7724c706a795SRobert Elliott 		goto error;
7725eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7726283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7727283b4a9bSStephen M. Cameron 		goto error;
7728960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7729eb6b2ae9SStephen M. Cameron 	return 0;
7730283b4a9bSStephen M. Cameron error:
7731050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7732283b4a9bSStephen M. Cameron 	return -ENODEV;
7733eb6b2ae9SStephen M. Cameron }
7734eb6b2ae9SStephen M. Cameron 
7735195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7736195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7737195f2c65SRobert Elliott {
7738195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7739195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7740105a3dbcSRobert Elliott 	h->vaddr = NULL;
7741195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7742943a7021SRobert Elliott 	/*
7743943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7744943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7745943a7021SRobert Elliott 	 */
7746195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7747943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7748195f2c65SRobert Elliott }
7749195f2c65SRobert Elliott 
7750195f2c65SRobert Elliott /* several items must be freed later */
77516f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
775277c4495cSStephen M. Cameron {
7753eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7754135ae6edSHannes Reinecke 	bool legacy_board;
7755edd16368SStephen M. Cameron 
7756135ae6edSHannes Reinecke 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board);
7757e5c880d1SStephen M. Cameron 	if (prod_index < 0)
775860f923b9SRobert Elliott 		return prod_index;
7759e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7760e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7761135ae6edSHannes Reinecke 	h->legacy_board = legacy_board;
7762e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7763e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7764e5a44df8SMatthew Garrett 
776555c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7766edd16368SStephen M. Cameron 	if (err) {
7767195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7768943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7769edd16368SStephen M. Cameron 		return err;
7770edd16368SStephen M. Cameron 	}
7771edd16368SStephen M. Cameron 
7772f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7773edd16368SStephen M. Cameron 	if (err) {
777455c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7775195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7776943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7777943a7021SRobert Elliott 		return err;
7778edd16368SStephen M. Cameron 	}
77794fa604e1SRobert Elliott 
77804fa604e1SRobert Elliott 	pci_set_master(h->pdev);
77814fa604e1SRobert Elliott 
7782bc2bb154SChristoph Hellwig 	err = hpsa_interrupt_mode(h);
7783bc2bb154SChristoph Hellwig 	if (err)
7784bc2bb154SChristoph Hellwig 		goto clean1;
77858b834bffSMing Lei 
77868b834bffSMing Lei 	/* setup mapping between CPU and reply queue */
77878b834bffSMing Lei 	hpsa_setup_reply_map(h);
77888b834bffSMing Lei 
778912d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
77903a7774ceSStephen M. Cameron 	if (err)
7791195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7792edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7793204892e9SStephen M. Cameron 	if (!h->vaddr) {
7794195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7795204892e9SStephen M. Cameron 		err = -ENOMEM;
7796195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7797204892e9SStephen M. Cameron 	}
7798fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
77992c4c8c8bSStephen M. Cameron 	if (err)
7800195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
780177c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
780277c4495cSStephen M. Cameron 	if (err)
7803195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7804b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7805edd16368SStephen M. Cameron 
780676c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7807edd16368SStephen M. Cameron 		err = -ENODEV;
7808195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7809edd16368SStephen M. Cameron 	}
781097a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
78113d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7812eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7813eb6b2ae9SStephen M. Cameron 	if (err)
7814195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7815edd16368SStephen M. Cameron 	return 0;
7816edd16368SStephen M. Cameron 
7817195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7818195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7819195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7820204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7821105a3dbcSRobert Elliott 	h->vaddr = NULL;
7822195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7823195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7824bc2bb154SChristoph Hellwig clean1:
7825943a7021SRobert Elliott 	/*
7826943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7827943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7828943a7021SRobert Elliott 	 */
7829195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7830943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7831edd16368SStephen M. Cameron 	return err;
7832edd16368SStephen M. Cameron }
7833edd16368SStephen M. Cameron 
78346f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7835339b2b14SStephen M. Cameron {
7836339b2b14SStephen M. Cameron 	int rc;
7837339b2b14SStephen M. Cameron 
7838339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7839339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7840339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7841339b2b14SStephen M. Cameron 		return;
7842339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7843339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7844339b2b14SStephen M. Cameron 	if (rc != 0) {
7845339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7846339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7847339b2b14SStephen M. Cameron 	}
7848339b2b14SStephen M. Cameron }
7849339b2b14SStephen M. Cameron 
78506b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7851edd16368SStephen M. Cameron {
78521df8552aSStephen M. Cameron 	int rc, i;
78533b747298STomas Henzl 	void __iomem *vaddr;
7854edd16368SStephen M. Cameron 
78554c2a8c40SStephen M. Cameron 	if (!reset_devices)
78564c2a8c40SStephen M. Cameron 		return 0;
78574c2a8c40SStephen M. Cameron 
7858132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7859132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7860132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7861132aa220STomas Henzl 	 */
7862132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7863132aa220STomas Henzl 	if (rc) {
7864132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7865132aa220STomas Henzl 		return -ENODEV;
7866132aa220STomas Henzl 	}
7867132aa220STomas Henzl 	pci_disable_device(pdev);
7868132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7869132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7870132aa220STomas Henzl 	if (rc) {
7871132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7872132aa220STomas Henzl 		return -ENODEV;
7873132aa220STomas Henzl 	}
78744fa604e1SRobert Elliott 
7875859c75abSTomas Henzl 	pci_set_master(pdev);
78764fa604e1SRobert Elliott 
78773b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
78783b747298STomas Henzl 	if (vaddr == NULL) {
78793b747298STomas Henzl 		rc = -ENOMEM;
78803b747298STomas Henzl 		goto out_disable;
78813b747298STomas Henzl 	}
78823b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
78833b747298STomas Henzl 	iounmap(vaddr);
78843b747298STomas Henzl 
78851df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
78866b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7887edd16368SStephen M. Cameron 
78881df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
78891df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
789018867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
789118867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
78921df8552aSStephen M. Cameron 	 */
7893adf1b3a3SRobert Elliott 	if (rc)
7894132aa220STomas Henzl 		goto out_disable;
7895edd16368SStephen M. Cameron 
7896edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
78971ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7898edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7899edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7900edd16368SStephen M. Cameron 			break;
7901edd16368SStephen M. Cameron 		else
7902edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7903edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7904edd16368SStephen M. Cameron 	}
7905132aa220STomas Henzl 
7906132aa220STomas Henzl out_disable:
7907132aa220STomas Henzl 
7908132aa220STomas Henzl 	pci_disable_device(pdev);
7909132aa220STomas Henzl 	return rc;
7910edd16368SStephen M. Cameron }
7911edd16368SStephen M. Cameron 
79121fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
79131fb7c98aSRobert Elliott {
79141fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7915105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7916105a3dbcSRobert Elliott 	if (h->cmd_pool) {
79171fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
79181fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
79191fb7c98aSRobert Elliott 				h->cmd_pool,
79201fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7921105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7922105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7923105a3dbcSRobert Elliott 	}
7924105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
79251fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
79261fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
79271fb7c98aSRobert Elliott 				h->errinfo_pool,
79281fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7929105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7930105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7931105a3dbcSRobert Elliott 	}
79321fb7c98aSRobert Elliott }
79331fb7c98aSRobert Elliott 
7934d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
79352e9d1b36SStephen M. Cameron {
79362e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
79372e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
79382e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
79392e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
79402e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
79412e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
79422e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
79432e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
79442e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
79452e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
79462e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
79472e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
79482e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
79492c143342SRobert Elliott 		goto clean_up;
79502e9d1b36SStephen M. Cameron 	}
7951360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
79522e9d1b36SStephen M. Cameron 	return 0;
79532c143342SRobert Elliott clean_up:
79542c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
79552c143342SRobert Elliott 	return -ENOMEM;
79562e9d1b36SStephen M. Cameron }
79572e9d1b36SStephen M. Cameron 
7958ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7959ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7960ec501a18SRobert Elliott {
7961ec501a18SRobert Elliott 	int i;
7962ec501a18SRobert Elliott 
7963bc2bb154SChristoph Hellwig 	if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) {
7964ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
79657dc62d93SColin Ian King 		free_irq(pci_irq_vector(h->pdev, 0), &h->q[h->intr_mode]);
7966bc2bb154SChristoph Hellwig 		h->q[h->intr_mode] = 0;
7967ec501a18SRobert Elliott 		return;
7968ec501a18SRobert Elliott 	}
7969ec501a18SRobert Elliott 
7970bc2bb154SChristoph Hellwig 	for (i = 0; i < h->msix_vectors; i++) {
7971bc2bb154SChristoph Hellwig 		free_irq(pci_irq_vector(h->pdev, i), &h->q[i]);
7972105a3dbcSRobert Elliott 		h->q[i] = 0;
7973ec501a18SRobert Elliott 	}
7974a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7975a4e17fc1SRobert Elliott 		h->q[i] = 0;
7976ec501a18SRobert Elliott }
7977ec501a18SRobert Elliott 
79789ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
79799ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
79800ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
79810ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
79820ae01a32SStephen M. Cameron {
7983254f796bSMatt Gates 	int rc, i;
79840ae01a32SStephen M. Cameron 
7985254f796bSMatt Gates 	/*
7986254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7987254f796bSMatt Gates 	 * queue to process.
7988254f796bSMatt Gates 	 */
7989254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7990254f796bSMatt Gates 		h->q[i] = (u8) i;
7991254f796bSMatt Gates 
7992bc2bb154SChristoph Hellwig 	if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) {
7993254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7994bc2bb154SChristoph Hellwig 		for (i = 0; i < h->msix_vectors; i++) {
79958b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7996bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler,
79978b47004aSRobert Elliott 					0, h->intrname[i],
7998254f796bSMatt Gates 					&h->q[i]);
7999a4e17fc1SRobert Elliott 			if (rc) {
8000a4e17fc1SRobert Elliott 				int j;
8001a4e17fc1SRobert Elliott 
8002a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
8003a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
8004bc2bb154SChristoph Hellwig 				       pci_irq_vector(h->pdev, i), h->devname);
8005a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
8006bc2bb154SChristoph Hellwig 					free_irq(pci_irq_vector(h->pdev, j), &h->q[j]);
8007a4e17fc1SRobert Elliott 					h->q[j] = 0;
8008a4e17fc1SRobert Elliott 				}
8009a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
8010a4e17fc1SRobert Elliott 					h->q[j] = 0;
8011a4e17fc1SRobert Elliott 				return rc;
8012a4e17fc1SRobert Elliott 			}
8013a4e17fc1SRobert Elliott 		}
8014254f796bSMatt Gates 	} else {
8015254f796bSMatt Gates 		/* Use single reply pool */
8016bc2bb154SChristoph Hellwig 		if (h->msix_vectors > 0 || h->pdev->msi_enabled) {
8017bc2bb154SChristoph Hellwig 			sprintf(h->intrname[0], "%s-msi%s", h->devname,
8018bc2bb154SChristoph Hellwig 				h->msix_vectors ? "x" : "");
8019bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
80208b47004aSRobert Elliott 				msixhandler, 0,
8021bc2bb154SChristoph Hellwig 				h->intrname[0],
8022254f796bSMatt Gates 				&h->q[h->intr_mode]);
8023254f796bSMatt Gates 		} else {
80248b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
80258b47004aSRobert Elliott 				"%s-intx", h->devname);
8026bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
80278b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
8028bc2bb154SChristoph Hellwig 				h->intrname[0],
8029254f796bSMatt Gates 				&h->q[h->intr_mode]);
8030254f796bSMatt Gates 		}
8031254f796bSMatt Gates 	}
80320ae01a32SStephen M. Cameron 	if (rc) {
8033195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
8034bc2bb154SChristoph Hellwig 		       pci_irq_vector(h->pdev, 0), h->devname);
8035195f2c65SRobert Elliott 		hpsa_free_irqs(h);
80360ae01a32SStephen M. Cameron 		return -ENODEV;
80370ae01a32SStephen M. Cameron 	}
80380ae01a32SStephen M. Cameron 	return 0;
80390ae01a32SStephen M. Cameron }
80400ae01a32SStephen M. Cameron 
80416f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
804264670ac8SStephen M. Cameron {
804339c53f55SRobert Elliott 	int rc;
8044bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
804564670ac8SStephen M. Cameron 
804664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
804739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
804839c53f55SRobert Elliott 	if (rc) {
804964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
805039c53f55SRobert Elliott 		return rc;
805164670ac8SStephen M. Cameron 	}
805264670ac8SStephen M. Cameron 
805364670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
805439c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
805539c53f55SRobert Elliott 	if (rc) {
805664670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
805764670ac8SStephen M. Cameron 			"after soft reset.\n");
805839c53f55SRobert Elliott 		return rc;
805964670ac8SStephen M. Cameron 	}
806064670ac8SStephen M. Cameron 
806164670ac8SStephen M. Cameron 	return 0;
806264670ac8SStephen M. Cameron }
806364670ac8SStephen M. Cameron 
8064072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
8065072b0518SStephen M. Cameron {
8066072b0518SStephen M. Cameron 	int i;
8067072b0518SStephen M. Cameron 
8068072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
8069072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
8070072b0518SStephen M. Cameron 			continue;
80711fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
80721fb7c98aSRobert Elliott 					h->reply_queue_size,
80731fb7c98aSRobert Elliott 					h->reply_queue[i].head,
80741fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
8075072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
8076072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
8077072b0518SStephen M. Cameron 	}
8078105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
8079072b0518SStephen M. Cameron }
8080072b0518SStephen M. Cameron 
80810097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
80820097f0f4SStephen M. Cameron {
8083105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
8084105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
8085105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
8086105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
80872946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
80882946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
80892946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
80909ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
80919ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
80929ecd953aSRobert Elliott 	if (h->resubmit_wq) {
80939ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
80949ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
80959ecd953aSRobert Elliott 	}
80969ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
80979ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
80989ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
80999ecd953aSRobert Elliott 	}
8100105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
810164670ac8SStephen M. Cameron }
810264670ac8SStephen M. Cameron 
8103a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
8104f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
8105a0c12413SStephen M. Cameron {
8106281a7fd0SWebb Scales 	int i, refcount;
8107281a7fd0SWebb Scales 	struct CommandList *c;
810825163bd5SWebb Scales 	int failcount = 0;
8109a0c12413SStephen M. Cameron 
8110080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
8111f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
8112f2405db8SDon Brace 		c = h->cmd_pool + i;
8113281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
8114281a7fd0SWebb Scales 		if (refcount > 1) {
811525163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
81165a3d16f5SStephen M. Cameron 			finish_cmd(c);
8117433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
811825163bd5SWebb Scales 			failcount++;
8119a0c12413SStephen M. Cameron 		}
8120281a7fd0SWebb Scales 		cmd_free(h, c);
8121281a7fd0SWebb Scales 	}
812225163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
812325163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
8124a0c12413SStephen M. Cameron }
8125a0c12413SStephen M. Cameron 
8126094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
8127094963daSStephen M. Cameron {
8128c8ed0010SRusty Russell 	int cpu;
8129094963daSStephen M. Cameron 
8130c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
8131094963daSStephen M. Cameron 		u32 *lockup_detected;
8132094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
8133094963daSStephen M. Cameron 		*lockup_detected = value;
8134094963daSStephen M. Cameron 	}
8135094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
8136094963daSStephen M. Cameron }
8137094963daSStephen M. Cameron 
8138a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
8139a0c12413SStephen M. Cameron {
8140a0c12413SStephen M. Cameron 	unsigned long flags;
8141094963daSStephen M. Cameron 	u32 lockup_detected;
8142a0c12413SStephen M. Cameron 
8143a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8144a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8145094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
8146094963daSStephen M. Cameron 	if (!lockup_detected) {
8147094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
8148094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
814925163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
815025163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
8151094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
8152094963daSStephen M. Cameron 	}
8153094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
8154a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
815525163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
815625163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
8157b9b08cadSDon Brace 	if (lockup_detected == 0xffff0000) {
8158b9b08cadSDon Brace 		dev_warn(&h->pdev->dev, "Telling controller to do a CHKPT\n");
8159b9b08cadSDon Brace 		writel(DOORBELL_GENERATE_CHKPT, h->vaddr + SA5_DOORBELL);
8160b9b08cadSDon Brace 	}
8161a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
8162f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
8163a0c12413SStephen M. Cameron }
8164a0c12413SStephen M. Cameron 
816525163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
8166a0c12413SStephen M. Cameron {
8167a0c12413SStephen M. Cameron 	u64 now;
8168a0c12413SStephen M. Cameron 	u32 heartbeat;
8169a0c12413SStephen M. Cameron 	unsigned long flags;
8170a0c12413SStephen M. Cameron 
8171a0c12413SStephen M. Cameron 	now = get_jiffies_64();
8172a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
8173a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
8174e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
817525163bd5SWebb Scales 		return false;
8176a0c12413SStephen M. Cameron 
8177a0c12413SStephen M. Cameron 	/*
8178a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
8179a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
8180a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
8181a0c12413SStephen M. Cameron 	 */
8182a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
8183e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
818425163bd5SWebb Scales 		return false;
8185a0c12413SStephen M. Cameron 
8186a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
8187a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8188a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
8189a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8190a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
8191a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
819225163bd5SWebb Scales 		return true;
8193a0c12413SStephen M. Cameron 	}
8194a0c12413SStephen M. Cameron 
8195a0c12413SStephen M. Cameron 	/* We're ok. */
8196a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
8197a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
819825163bd5SWebb Scales 	return false;
8199a0c12413SStephen M. Cameron }
8200a0c12413SStephen M. Cameron 
8201b2582a65SDon Brace /*
8202b2582a65SDon Brace  * Set ioaccel status for all ioaccel volumes.
8203b2582a65SDon Brace  *
8204b2582a65SDon Brace  * Called from monitor controller worker (hpsa_event_monitor_worker)
8205b2582a65SDon Brace  *
8206b2582a65SDon Brace  * A Volume (or Volumes that comprise an Array set may be undergoing a
8207b2582a65SDon Brace  * transformation, so we will be turning off ioaccel for all volumes that
8208b2582a65SDon Brace  * make up the Array.
8209b2582a65SDon Brace  */
8210b2582a65SDon Brace static void hpsa_set_ioaccel_status(struct ctlr_info *h)
8211b2582a65SDon Brace {
8212b2582a65SDon Brace 	int rc;
8213b2582a65SDon Brace 	int i;
8214b2582a65SDon Brace 	u8 ioaccel_status;
8215b2582a65SDon Brace 	unsigned char *buf;
8216b2582a65SDon Brace 	struct hpsa_scsi_dev_t *device;
8217b2582a65SDon Brace 
8218b2582a65SDon Brace 	if (!h)
8219b2582a65SDon Brace 		return;
8220b2582a65SDon Brace 
8221b2582a65SDon Brace 	buf = kmalloc(64, GFP_KERNEL);
8222b2582a65SDon Brace 	if (!buf)
8223b2582a65SDon Brace 		return;
8224b2582a65SDon Brace 
8225b2582a65SDon Brace 	/*
8226b2582a65SDon Brace 	 * Run through current device list used during I/O requests.
8227b2582a65SDon Brace 	 */
8228b2582a65SDon Brace 	for (i = 0; i < h->ndevices; i++) {
8229b2582a65SDon Brace 		device = h->dev[i];
8230b2582a65SDon Brace 
8231b2582a65SDon Brace 		if (!device)
8232b2582a65SDon Brace 			continue;
8233b2582a65SDon Brace 		if (!hpsa_vpd_page_supported(h, device->scsi3addr,
8234b2582a65SDon Brace 						HPSA_VPD_LV_IOACCEL_STATUS))
8235b2582a65SDon Brace 			continue;
8236b2582a65SDon Brace 
8237b2582a65SDon Brace 		memset(buf, 0, 64);
8238b2582a65SDon Brace 
8239b2582a65SDon Brace 		rc = hpsa_scsi_do_inquiry(h, device->scsi3addr,
8240b2582a65SDon Brace 					VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS,
8241b2582a65SDon Brace 					buf, 64);
8242b2582a65SDon Brace 		if (rc != 0)
8243b2582a65SDon Brace 			continue;
8244b2582a65SDon Brace 
8245b2582a65SDon Brace 		ioaccel_status = buf[IOACCEL_STATUS_BYTE];
8246b2582a65SDon Brace 		device->offload_config =
8247b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
8248b2582a65SDon Brace 		if (device->offload_config)
8249b2582a65SDon Brace 			device->offload_to_be_enabled =
8250b2582a65SDon Brace 				!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
8251b2582a65SDon Brace 
8252b2582a65SDon Brace 		/*
8253b2582a65SDon Brace 		 * Immediately turn off ioaccel for any volume the
8254b2582a65SDon Brace 		 * controller tells us to. Some of the reasons could be:
8255b2582a65SDon Brace 		 *    transformation - change to the LVs of an Array.
8256b2582a65SDon Brace 		 *    degraded volume - component failure
8257b2582a65SDon Brace 		 *
8258b2582a65SDon Brace 		 * If ioaccel is to be re-enabled, re-enable later during the
8259b2582a65SDon Brace 		 * scan operation so the driver can get a fresh raidmap
8260b2582a65SDon Brace 		 * before turning ioaccel back on.
8261b2582a65SDon Brace 		 *
8262b2582a65SDon Brace 		 */
8263b2582a65SDon Brace 		if (!device->offload_to_be_enabled)
8264b2582a65SDon Brace 			device->offload_enabled = 0;
8265b2582a65SDon Brace 	}
8266b2582a65SDon Brace 
8267b2582a65SDon Brace 	kfree(buf);
8268b2582a65SDon Brace }
8269b2582a65SDon Brace 
82709846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
827176438d08SStephen M. Cameron {
827276438d08SStephen M. Cameron 	char *event_type;
827376438d08SStephen M. Cameron 
8274e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8275e4aa3e6aSStephen Cameron 		return;
8276e4aa3e6aSStephen Cameron 
827776438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
82781f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
82791f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
828076438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
828176438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
828276438d08SStephen M. Cameron 
828376438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
828476438d08SStephen M. Cameron 			event_type = "state change";
828576438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
828676438d08SStephen M. Cameron 			event_type = "configuration change";
828776438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
828876438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
8289b2582a65SDon Brace 		hpsa_set_ioaccel_status(h);
829023100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
829176438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
829276438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
829376438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
829476438d08SStephen M. Cameron 			h->events, event_type);
829576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
829676438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
829776438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
829876438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
829976438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
830076438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
830176438d08SStephen M. Cameron 	} else {
830276438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
830376438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
830476438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
830576438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
830676438d08SStephen M. Cameron 	}
83079846590eSStephen M. Cameron 	return;
830876438d08SStephen M. Cameron }
830976438d08SStephen M. Cameron 
831076438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
831176438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8312e863d68eSScott Teel  * we should rescan the controller for devices.
8313e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
831476438d08SStephen M. Cameron  */
83159846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
831676438d08SStephen M. Cameron {
8317853633e8SDon Brace 	if (h->drv_req_rescan) {
8318853633e8SDon Brace 		h->drv_req_rescan = 0;
8319853633e8SDon Brace 		return 1;
8320853633e8SDon Brace 	}
8321853633e8SDon Brace 
832276438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
83239846590eSStephen M. Cameron 		return 0;
832476438d08SStephen M. Cameron 
832576438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
83269846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
83279846590eSStephen M. Cameron }
832876438d08SStephen M. Cameron 
832976438d08SStephen M. Cameron /*
83309846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
833176438d08SStephen M. Cameron  */
83329846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
83339846590eSStephen M. Cameron {
83349846590eSStephen M. Cameron 	unsigned long flags;
83359846590eSStephen M. Cameron 	struct offline_device_entry *d;
83369846590eSStephen M. Cameron 	struct list_head *this, *tmp;
83379846590eSStephen M. Cameron 
83389846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
83399846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
83409846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
83419846590eSStephen M. Cameron 				offline_list);
83429846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8343d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8344d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8345d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8346d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
83479846590eSStephen M. Cameron 			return 1;
8348d1fea47cSStephen M. Cameron 		}
83499846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
835076438d08SStephen M. Cameron 	}
83519846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
83529846590eSStephen M. Cameron 	return 0;
83539846590eSStephen M. Cameron }
83549846590eSStephen M. Cameron 
835534592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
835634592254SScott Teel {
835734592254SScott Teel 	int rc = 1; /* assume there are changes */
835834592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
835934592254SScott Teel 
836034592254SScott Teel 	/* if we can't find out if lun data has changed,
836134592254SScott Teel 	 * assume that it has.
836234592254SScott Teel 	 */
836334592254SScott Teel 
836434592254SScott Teel 	if (!h->lastlogicals)
83657e8a9486SAmit Kushwaha 		return rc;
836634592254SScott Teel 
836734592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
83687e8a9486SAmit Kushwaha 	if (!logdev)
83697e8a9486SAmit Kushwaha 		return rc;
83707e8a9486SAmit Kushwaha 
837134592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
837234592254SScott Teel 		dev_warn(&h->pdev->dev,
837334592254SScott Teel 			"report luns failed, can't track lun changes.\n");
837434592254SScott Teel 		goto out;
837534592254SScott Teel 	}
837634592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
837734592254SScott Teel 		dev_info(&h->pdev->dev,
837834592254SScott Teel 			"Lun changes detected.\n");
837934592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
838034592254SScott Teel 		goto out;
838134592254SScott Teel 	} else
838234592254SScott Teel 		rc = 0; /* no changes detected. */
838334592254SScott Teel out:
838434592254SScott Teel 	kfree(logdev);
838534592254SScott Teel 	return rc;
838634592254SScott Teel }
838734592254SScott Teel 
83883d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h)
8389a0c12413SStephen M. Cameron {
83903d38f00cSScott Teel 	struct Scsi_Host *sh = NULL;
8391a0c12413SStephen M. Cameron 	unsigned long flags;
83929846590eSStephen M. Cameron 
8393bfd7546cSDon Brace 	/*
8394bfd7546cSDon Brace 	 * Do the scan after the reset
8395bfd7546cSDon Brace 	 */
8396c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
8397bfd7546cSDon Brace 	if (h->reset_in_progress) {
8398bfd7546cSDon Brace 		h->drv_req_rescan = 1;
8399c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
8400bfd7546cSDon Brace 		return;
8401bfd7546cSDon Brace 	}
8402c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
8403bfd7546cSDon Brace 
840434592254SScott Teel 	sh = scsi_host_get(h->scsi_host);
840534592254SScott Teel 	if (sh != NULL) {
840634592254SScott Teel 		hpsa_scan_start(sh);
840734592254SScott Teel 		scsi_host_put(sh);
84083d38f00cSScott Teel 		h->drv_req_rescan = 0;
840934592254SScott Teel 	}
841034592254SScott Teel }
84113d38f00cSScott Teel 
84123d38f00cSScott Teel /*
84133d38f00cSScott Teel  * watch for controller events
84143d38f00cSScott Teel  */
84153d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work)
84163d38f00cSScott Teel {
84173d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
84183d38f00cSScott Teel 					struct ctlr_info, event_monitor_work);
84193d38f00cSScott Teel 	unsigned long flags;
84203d38f00cSScott Teel 
84213d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84223d38f00cSScott Teel 	if (h->remove_in_progress) {
84233d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
84243d38f00cSScott Teel 		return;
84253d38f00cSScott Teel 	}
84263d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84273d38f00cSScott Teel 
84283d38f00cSScott Teel 	if (hpsa_ctlr_needs_rescan(h)) {
84293d38f00cSScott Teel 		hpsa_ack_ctlr_events(h);
84303d38f00cSScott Teel 		hpsa_perform_rescan(h);
84313d38f00cSScott Teel 	}
84323d38f00cSScott Teel 
84333d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84343d38f00cSScott Teel 	if (!h->remove_in_progress)
84353d38f00cSScott Teel 		schedule_delayed_work(&h->event_monitor_work,
84363d38f00cSScott Teel 					HPSA_EVENT_MONITOR_INTERVAL);
84373d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84383d38f00cSScott Teel }
84393d38f00cSScott Teel 
84403d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work)
84413d38f00cSScott Teel {
84423d38f00cSScott Teel 	unsigned long flags;
84433d38f00cSScott Teel 	struct ctlr_info *h = container_of(to_delayed_work(work),
84443d38f00cSScott Teel 					struct ctlr_info, rescan_ctlr_work);
84453d38f00cSScott Teel 
84463d38f00cSScott Teel 	spin_lock_irqsave(&h->lock, flags);
84473d38f00cSScott Teel 	if (h->remove_in_progress) {
84483d38f00cSScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
84493d38f00cSScott Teel 		return;
84503d38f00cSScott Teel 	}
84513d38f00cSScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
84523d38f00cSScott Teel 
84533d38f00cSScott Teel 	if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) {
84543d38f00cSScott Teel 		hpsa_perform_rescan(h);
84553d38f00cSScott Teel 	} else if (h->discovery_polling) {
84563d38f00cSScott Teel 		if (hpsa_luns_changed(h)) {
84573d38f00cSScott Teel 			dev_info(&h->pdev->dev,
84583d38f00cSScott Teel 				"driver discovery polling rescan.\n");
84593d38f00cSScott Teel 			hpsa_perform_rescan(h);
84603d38f00cSScott Teel 		}
84619846590eSStephen M. Cameron 	}
84626636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
84636636e7f4SDon Brace 	if (!h->remove_in_progress)
84646636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
84656636e7f4SDon Brace 				h->heartbeat_sample_interval);
84666636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
84676636e7f4SDon Brace }
84686636e7f4SDon Brace 
84696636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
84706636e7f4SDon Brace {
84716636e7f4SDon Brace 	unsigned long flags;
84726636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
84736636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
84746636e7f4SDon Brace 
84756636e7f4SDon Brace 	detect_controller_lockup(h);
84766636e7f4SDon Brace 	if (lockup_detected(h))
84776636e7f4SDon Brace 		return;
84789846590eSStephen M. Cameron 
84798a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
84806636e7f4SDon Brace 	if (!h->remove_in_progress)
84818a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
84828a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
84838a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8484a0c12413SStephen M. Cameron }
8485a0c12413SStephen M. Cameron 
84866636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
84876636e7f4SDon Brace 						char *name)
84886636e7f4SDon Brace {
84896636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
84906636e7f4SDon Brace 
8491397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
84926636e7f4SDon Brace 	if (!wq)
84936636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
84946636e7f4SDon Brace 
84956636e7f4SDon Brace 	return wq;
84966636e7f4SDon Brace }
84976636e7f4SDon Brace 
84988b834bffSMing Lei static void hpda_free_ctlr_info(struct ctlr_info *h)
84998b834bffSMing Lei {
85008b834bffSMing Lei 	kfree(h->reply_map);
85018b834bffSMing Lei 	kfree(h);
85028b834bffSMing Lei }
85038b834bffSMing Lei 
85048b834bffSMing Lei static struct ctlr_info *hpda_alloc_ctlr_info(void)
85058b834bffSMing Lei {
85068b834bffSMing Lei 	struct ctlr_info *h;
85078b834bffSMing Lei 
85088b834bffSMing Lei 	h = kzalloc(sizeof(*h), GFP_KERNEL);
85098b834bffSMing Lei 	if (!h)
85108b834bffSMing Lei 		return NULL;
85118b834bffSMing Lei 
85128b834bffSMing Lei 	h->reply_map = kzalloc(sizeof(*h->reply_map) * nr_cpu_ids, GFP_KERNEL);
85138b834bffSMing Lei 	if (!h->reply_map) {
85148b834bffSMing Lei 		kfree(h);
85158b834bffSMing Lei 		return NULL;
85168b834bffSMing Lei 	}
85178b834bffSMing Lei 	return h;
85188b834bffSMing Lei }
85198b834bffSMing Lei 
85206f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
85214c2a8c40SStephen M. Cameron {
85224c2a8c40SStephen M. Cameron 	int dac, rc;
85234c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
852464670ac8SStephen M. Cameron 	int try_soft_reset = 0;
852564670ac8SStephen M. Cameron 	unsigned long flags;
85266b6c1cd7STomas Henzl 	u32 board_id;
85274c2a8c40SStephen M. Cameron 
85284c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
85294c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
85304c2a8c40SStephen M. Cameron 
8531135ae6edSHannes Reinecke 	rc = hpsa_lookup_board_id(pdev, &board_id, NULL);
85326b6c1cd7STomas Henzl 	if (rc < 0) {
85336b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
85346b6c1cd7STomas Henzl 		return rc;
85356b6c1cd7STomas Henzl 	}
85366b6c1cd7STomas Henzl 
85376b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
853864670ac8SStephen M. Cameron 	if (rc) {
853964670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
85404c2a8c40SStephen M. Cameron 			return rc;
854164670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
854264670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
854364670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
854464670ac8SStephen M. Cameron 		 * point that it can accept a command.
854564670ac8SStephen M. Cameron 		 */
854664670ac8SStephen M. Cameron 		try_soft_reset = 1;
854764670ac8SStephen M. Cameron 		rc = 0;
854864670ac8SStephen M. Cameron 	}
854964670ac8SStephen M. Cameron 
855064670ac8SStephen M. Cameron reinit_after_soft_reset:
85514c2a8c40SStephen M. Cameron 
8552303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8553303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8554303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8555303932fdSDon Brace 	 */
8556303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
85578b834bffSMing Lei 	h = hpda_alloc_ctlr_info();
8558105a3dbcSRobert Elliott 	if (!h) {
8559105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8560ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8561105a3dbcSRobert Elliott 	}
8562edd16368SStephen M. Cameron 
856355c06c71SStephen M. Cameron 	h->pdev = pdev;
8564105a3dbcSRobert Elliott 
8565a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
85669846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
85676eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
85689846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
85696eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
8570c59d04f3SDon Brace 	spin_lock_init(&h->reset_lock);
857134f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
8572094963daSStephen M. Cameron 
8573094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8574094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
85752a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8576105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
85772a5ac326SStephen M. Cameron 		rc = -ENOMEM;
85782efa5929SRobert Elliott 		goto clean1;	/* aer/h */
85792a5ac326SStephen M. Cameron 	}
8580094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8581094963daSStephen M. Cameron 
858255c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8583105a3dbcSRobert Elliott 	if (rc)
85842946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8585edd16368SStephen M. Cameron 
85862946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
85872946e82bSRobert Elliott 	 * interrupt_mode h->intr */
85882946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
85892946e82bSRobert Elliott 	if (rc)
85902946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
85912946e82bSRobert Elliott 
85922946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8593edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8594edd16368SStephen M. Cameron 	number_of_controllers++;
8595edd16368SStephen M. Cameron 
8596edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8597ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8598ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8599edd16368SStephen M. Cameron 		dac = 1;
8600ecd9aad4SStephen M. Cameron 	} else {
8601ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8602ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8603edd16368SStephen M. Cameron 			dac = 0;
8604ecd9aad4SStephen M. Cameron 		} else {
8605edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
86062946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8607edd16368SStephen M. Cameron 		}
8608ecd9aad4SStephen M. Cameron 	}
8609edd16368SStephen M. Cameron 
8610edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8611edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
861210f66018SStephen M. Cameron 
8613105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8614105a3dbcSRobert Elliott 	if (rc)
86152946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8616d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
86178947fd10SRobert Elliott 	if (rc)
86182946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8619105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8620105a3dbcSRobert Elliott 	if (rc)
86212946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8622a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
8623d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8624d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8625a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
862687b9e6aaSDon Brace 	h->scan_waiting = 0;
8627edd16368SStephen M. Cameron 
8628edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
86299a41338eSStephen M. Cameron 	h->ndevices = 0;
86302946e82bSRobert Elliott 
86319a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8632105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8633105a3dbcSRobert Elliott 	if (rc)
86342946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
86352946e82bSRobert Elliott 
86362efa5929SRobert Elliott 	/* create the resubmit workqueue */
86372efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
86382efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
86392efa5929SRobert Elliott 		rc = -ENOMEM;
86402efa5929SRobert Elliott 		goto clean7;
86412efa5929SRobert Elliott 	}
86422efa5929SRobert Elliott 
86432efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
86442efa5929SRobert Elliott 	if (!h->resubmit_wq) {
86452efa5929SRobert Elliott 		rc = -ENOMEM;
86462efa5929SRobert Elliott 		goto clean7;	/* aer/h */
86472efa5929SRobert Elliott 	}
864864670ac8SStephen M. Cameron 
8649105a3dbcSRobert Elliott 	/*
8650105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
865164670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
865264670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
865364670ac8SStephen M. Cameron 	 */
865464670ac8SStephen M. Cameron 	if (try_soft_reset) {
865564670ac8SStephen M. Cameron 
865664670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
865764670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
865864670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
865964670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
866064670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
866164670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
866264670ac8SStephen M. Cameron 		 */
866364670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
866464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
866564670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8666ec501a18SRobert Elliott 		hpsa_free_irqs(h);
86679ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
866864670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
866964670ac8SStephen M. Cameron 		if (rc) {
86709ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
86719ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8672d498757cSRobert Elliott 			/*
8673b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8674b2ef480cSRobert Elliott 			 * again. Instead, do its work
8675b2ef480cSRobert Elliott 			 */
8676b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8677b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8678b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8679b2ef480cSRobert Elliott 			/*
8680b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8681b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8682d498757cSRobert Elliott 			 */
8683d498757cSRobert Elliott 			goto clean3;
868464670ac8SStephen M. Cameron 		}
868564670ac8SStephen M. Cameron 
868664670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
868764670ac8SStephen M. Cameron 		if (rc)
868864670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
86897ef7323fSDon Brace 			goto clean7;
869064670ac8SStephen M. Cameron 
869164670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
869264670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
869364670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
869464670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
869564670ac8SStephen M. Cameron 		msleep(10000);
869664670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
869764670ac8SStephen M. Cameron 
869864670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
869964670ac8SStephen M. Cameron 		if (rc)
870064670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
870164670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
870264670ac8SStephen M. Cameron 
870364670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
870464670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
870564670ac8SStephen M. Cameron 		 * all over again.
870664670ac8SStephen M. Cameron 		 */
870764670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
870864670ac8SStephen M. Cameron 		try_soft_reset = 0;
870964670ac8SStephen M. Cameron 		if (rc)
8710b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
871164670ac8SStephen M. Cameron 			return -ENODEV;
871264670ac8SStephen M. Cameron 
871364670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
871464670ac8SStephen M. Cameron 	}
8715edd16368SStephen M. Cameron 
8716da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8717da0697bdSScott Teel 	h->acciopath_status = 1;
871834592254SScott Teel 	/* Disable discovery polling.*/
871934592254SScott Teel 	h->discovery_polling = 0;
8720da0697bdSScott Teel 
8721e863d68eSScott Teel 
8722edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8723edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8724edd16368SStephen M. Cameron 
8725339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
87268a98db73SStephen M. Cameron 
872734592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
872834592254SScott Teel 	if (!h->lastlogicals)
872934592254SScott Teel 		dev_info(&h->pdev->dev,
873034592254SScott Teel 			"Can't track change to report lun data\n");
873134592254SScott Teel 
8732cf477237SDon Brace 	/* hook into SCSI subsystem */
8733cf477237SDon Brace 	rc = hpsa_scsi_add_host(h);
8734cf477237SDon Brace 	if (rc)
8735cf477237SDon Brace 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8736cf477237SDon Brace 
87378a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
87388a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
87398a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
87408a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
87418a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
87426636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
87436636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
87446636e7f4SDon Brace 				h->heartbeat_sample_interval);
87453d38f00cSScott Teel 	INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker);
87463d38f00cSScott Teel 	schedule_delayed_work(&h->event_monitor_work,
87473d38f00cSScott Teel 				HPSA_EVENT_MONITOR_INTERVAL);
874888bf6d62SStephen M. Cameron 	return 0;
8749edd16368SStephen M. Cameron 
87502946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8751105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8752105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8753105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
875433a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
87552946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
87562e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
87572946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8758ec501a18SRobert Elliott 	hpsa_free_irqs(h);
87592946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
87602946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
87612946e82bSRobert Elliott 	h->scsi_host = NULL;
87622946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8763195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
87642946e82bSRobert Elliott clean2: /* lu, aer/h */
8765105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8766094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8767105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8768105a3dbcSRobert Elliott 	}
8769105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8770105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8771105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8772105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8773105a3dbcSRobert Elliott 	}
8774105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8775105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8776105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8777105a3dbcSRobert Elliott 	}
8778edd16368SStephen M. Cameron 	kfree(h);
8779ecd9aad4SStephen M. Cameron 	return rc;
8780edd16368SStephen M. Cameron }
8781edd16368SStephen M. Cameron 
8782edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8783edd16368SStephen M. Cameron {
8784edd16368SStephen M. Cameron 	char *flush_buf;
8785edd16368SStephen M. Cameron 	struct CommandList *c;
878625163bd5SWebb Scales 	int rc;
8787702890e3SStephen M. Cameron 
8788094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8789702890e3SStephen M. Cameron 		return;
8790edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8791edd16368SStephen M. Cameron 	if (!flush_buf)
8792edd16368SStephen M. Cameron 		return;
8793edd16368SStephen M. Cameron 
879445fcb86eSStephen Cameron 	c = cmd_alloc(h);
8795bf43caf3SRobert Elliott 
8796a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8797a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8798a2dac136SStephen M. Cameron 		goto out;
8799a2dac136SStephen M. Cameron 	}
880025163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8801c448ecfaSDon Brace 					PCI_DMA_TODEVICE, DEFAULT_TIMEOUT);
880225163bd5SWebb Scales 	if (rc)
880325163bd5SWebb Scales 		goto out;
8804edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8805a2dac136SStephen M. Cameron out:
8806edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8807edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
880845fcb86eSStephen Cameron 	cmd_free(h, c);
8809edd16368SStephen M. Cameron 	kfree(flush_buf);
8810edd16368SStephen M. Cameron }
8811edd16368SStephen M. Cameron 
8812c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
8813c2adae44SScott Teel  * send down a report luns request
8814c2adae44SScott Teel  */
8815c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
8816c2adae44SScott Teel {
8817c2adae44SScott Teel 	u32 *options;
8818c2adae44SScott Teel 	struct CommandList *c;
8819c2adae44SScott Teel 	int rc;
8820c2adae44SScott Teel 
8821c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
8822c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
8823c2adae44SScott Teel 		return;
8824c2adae44SScott Teel 
8825c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
88267e8a9486SAmit Kushwaha 	if (!options)
8827c2adae44SScott Teel 		return;
8828c2adae44SScott Teel 
8829c2adae44SScott Teel 	c = cmd_alloc(h);
8830c2adae44SScott Teel 
8831c2adae44SScott Teel 	/* first, get the current diag options settings */
8832c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8833c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8834c2adae44SScott Teel 		goto errout;
8835c2adae44SScott Teel 
8836c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
88373026ff9bSDon Brace 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8838c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
8839c2adae44SScott Teel 		goto errout;
8840c2adae44SScott Teel 
8841c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
8842c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
8843c2adae44SScott Teel 
8844c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
8845c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8846c2adae44SScott Teel 		goto errout;
8847c2adae44SScott Teel 
8848c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
88493026ff9bSDon Brace 		PCI_DMA_TODEVICE, NO_TIMEOUT);
8850c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8851c2adae44SScott Teel 		goto errout;
8852c2adae44SScott Teel 
8853c2adae44SScott Teel 	/* Now verify that it got set: */
8854c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8855c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8856c2adae44SScott Teel 		goto errout;
8857c2adae44SScott Teel 
8858c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
88593026ff9bSDon Brace 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8860c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8861c2adae44SScott Teel 		goto errout;
8862c2adae44SScott Teel 
8863d8a080c3SDan Carpenter 	if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
8864c2adae44SScott Teel 		goto out;
8865c2adae44SScott Teel 
8866c2adae44SScott Teel errout:
8867c2adae44SScott Teel 	dev_err(&h->pdev->dev,
8868c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
8869c2adae44SScott Teel out:
8870c2adae44SScott Teel 	cmd_free(h, c);
8871c2adae44SScott Teel 	kfree(options);
8872c2adae44SScott Teel }
8873c2adae44SScott Teel 
8874edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8875edd16368SStephen M. Cameron {
8876edd16368SStephen M. Cameron 	struct ctlr_info *h;
8877edd16368SStephen M. Cameron 
8878edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8879edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8880edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8881edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8882edd16368SStephen M. Cameron 	 */
8883edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8884edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8885105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8886cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8887edd16368SStephen M. Cameron }
8888edd16368SStephen M. Cameron 
88896f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
889055e14e76SStephen M. Cameron {
889155e14e76SStephen M. Cameron 	int i;
889255e14e76SStephen M. Cameron 
8893105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
889455e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8895105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8896105a3dbcSRobert Elliott 	}
889755e14e76SStephen M. Cameron }
889855e14e76SStephen M. Cameron 
88996f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8900edd16368SStephen M. Cameron {
8901edd16368SStephen M. Cameron 	struct ctlr_info *h;
89028a98db73SStephen M. Cameron 	unsigned long flags;
8903edd16368SStephen M. Cameron 
8904edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8905edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8906edd16368SStephen M. Cameron 		return;
8907edd16368SStephen M. Cameron 	}
8908edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
89098a98db73SStephen M. Cameron 
89108a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
89118a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
89128a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
89138a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
89146636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
89156636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
89163d38f00cSScott Teel 	cancel_delayed_work_sync(&h->event_monitor_work);
89176636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
89186636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8919cc64c817SRobert Elliott 
8920dfb2e6f4SMartin Wilck 	hpsa_delete_sas_host(h);
8921dfb2e6f4SMartin Wilck 
89222d041306SDon Brace 	/*
89232d041306SDon Brace 	 * Call before disabling interrupts.
89242d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
89252d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
89262d041306SDon Brace 	 * operations which cannot complete and will hang the system.
89272d041306SDon Brace 	 */
89282d041306SDon Brace 	if (h->scsi_host)
89292d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8930105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8931195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8932edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8933cc64c817SRobert Elliott 
8934105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8935105a3dbcSRobert Elliott 
89362946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
89372946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
89382946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8939105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8940105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
89411fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
894234592254SScott Teel 	kfree(h->lastlogicals);
8943105a3dbcSRobert Elliott 
8944105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8945195f2c65SRobert Elliott 
89462946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
89472946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
89482946e82bSRobert Elliott 
8949195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
89502946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8951195f2c65SRobert Elliott 
8952105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8953105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8954105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8955d04e62b9SKevin Barnett 
89568b834bffSMing Lei 	hpda_free_ctlr_info(h);				/* init_one 1 */
8957edd16368SStephen M. Cameron }
8958edd16368SStephen M. Cameron 
8959edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8960edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8961edd16368SStephen M. Cameron {
8962edd16368SStephen M. Cameron 	return -ENOSYS;
8963edd16368SStephen M. Cameron }
8964edd16368SStephen M. Cameron 
8965edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8966edd16368SStephen M. Cameron {
8967edd16368SStephen M. Cameron 	return -ENOSYS;
8968edd16368SStephen M. Cameron }
8969edd16368SStephen M. Cameron 
8970edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8971f79cfec6SStephen M. Cameron 	.name = HPSA,
8972edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
89736f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8974edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8975edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8976edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8977edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8978edd16368SStephen M. Cameron };
8979edd16368SStephen M. Cameron 
8980303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8981303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8982303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8983303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8984303932fdSDon Brace  * byte increments) which the controller uses to fetch
8985303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8986303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8987303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8988303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8989303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8990303932fdSDon Brace  * bits of the command address.
8991303932fdSDon Brace  */
8992303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
89932b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8994303932fdSDon Brace {
8995303932fdSDon Brace 	int i, j, b, size;
8996303932fdSDon Brace 
8997303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8998303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8999303932fdSDon Brace 		/* Compute size of a command with i SG entries */
9000e1f7de0cSMatt Gates 		size = i + min_blocks;
9001303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
9002303932fdSDon Brace 		/* Find the bucket that is just big enough */
9003e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
9004303932fdSDon Brace 			if (bucket[j] >= size) {
9005303932fdSDon Brace 				b = j;
9006303932fdSDon Brace 				break;
9007303932fdSDon Brace 			}
9008303932fdSDon Brace 		}
9009303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
9010303932fdSDon Brace 		bucket_map[i] = b;
9011303932fdSDon Brace 	}
9012303932fdSDon Brace }
9013303932fdSDon Brace 
9014105a3dbcSRobert Elliott /*
9015105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
9016105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9017105a3dbcSRobert Elliott  */
9018c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
9019303932fdSDon Brace {
90206c311b57SStephen M. Cameron 	int i;
90216c311b57SStephen M. Cameron 	unsigned long register_value;
9022e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9023e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
9024e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
9025b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
9026b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
9027e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
9028def342bdSStephen M. Cameron 
9029def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
9030def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
9031def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
9032def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
9033def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
9034def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
9035def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
9036def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
9037def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
9038def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
9039d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
9040def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
9041def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
9042def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
9043def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
9044def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
9045def342bdSStephen M. Cameron 	 */
9046d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
9047b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
9048b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
9049b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
9050b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
9051b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
9052b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
9053b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
9054b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
9055b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
9056b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
9057d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
9058303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
9059303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
9060303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
9061303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
9062303932fdSDon Brace 	 */
9063303932fdSDon Brace 
9064b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
9065b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
9066b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
9067b3a52e79SStephen M. Cameron 	 */
9068b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
9069b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
9070b3a52e79SStephen M. Cameron 
9071303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
9072072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
9073072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
9074303932fdSDon Brace 
9075d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
9076d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
9077e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
9078303932fdSDon Brace 	for (i = 0; i < 8; i++)
9079303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
9080303932fdSDon Brace 
9081303932fdSDon Brace 	/* size of controller ring buffer */
9082303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
9083254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
9084303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
9085303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
9086254f796bSMatt Gates 
9087254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9088254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
9089072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
9090254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
9091254f796bSMatt Gates 	}
9092254f796bSMatt Gates 
9093b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
9094e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
9095e1f7de0cSMatt Gates 	/*
9096e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
9097e1f7de0cSMatt Gates 	 */
9098e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9099e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
9100e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
9101e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
910296b6ce4eSDon Brace 	} else
910396b6ce4eSDon Brace 		if (trans_support & CFGTBL_Trans_io_accel2)
9104c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
9105303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9106c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9107c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9108c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
9109c706a795SRobert Elliott 		return -ENODEV;
9110c706a795SRobert Elliott 	}
9111303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
9112303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
9113050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
9114050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
9115c706a795SRobert Elliott 		return -ENODEV;
9116303932fdSDon Brace 	}
9117960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
9118e1f7de0cSMatt Gates 	h->access = access;
9119e1f7de0cSMatt Gates 	h->transMethod = transMethod;
9120e1f7de0cSMatt Gates 
9121b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
9122b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
9123c706a795SRobert Elliott 		return 0;
9124e1f7de0cSMatt Gates 
9125b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
9126e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
9127e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
9128e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
9129e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
9130e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
9131e1f7de0cSMatt Gates 		}
9132283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
9133283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
9134e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
9135e1f7de0cSMatt Gates 
9136e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
9137072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
9138072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
9139072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
9140072b0518SStephen M. Cameron 				h->reply_queue_size);
9141e1f7de0cSMatt Gates 
9142e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
9143e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
9144e1f7de0cSMatt Gates 		 */
9145e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
9146e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
9147e1f7de0cSMatt Gates 
9148e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
9149e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
9150e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
9151e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
9152e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
91532b08b3e9SDon Brace 			cp->host_context_flags =
91542b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
9155e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
9156e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
915750a0decfSStephen M. Cameron 			cp->tag =
9158f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
915950a0decfSStephen M. Cameron 			cp->host_addr =
916050a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
9161e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
9162e1f7de0cSMatt Gates 		}
9163b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9164b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
9165b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
9166b9af4937SStephen M. Cameron 		int rc;
9167b9af4937SStephen M. Cameron 
9168b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
9169b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
9170b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
9171b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
9172b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
9173b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
9174b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
9175b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
9176b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
9177b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
9178b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
9179b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
9180b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
9181b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
9182b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
9183b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
9184b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
9185b9af4937SStephen M. Cameron 	}
9186b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9187c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9188c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9189c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
9190c706a795SRobert Elliott 		return -ENODEV;
9191c706a795SRobert Elliott 	}
9192c706a795SRobert Elliott 	return 0;
9193e1f7de0cSMatt Gates }
9194e1f7de0cSMatt Gates 
91951fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
91961fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
91971fb7c98aSRobert Elliott {
9198105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
91991fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
92001fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
92011fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
92021fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
9203105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
9204105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
9205105a3dbcSRobert Elliott 	}
92061fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
9207105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
92081fb7c98aSRobert Elliott }
92091fb7c98aSRobert Elliott 
9210d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
9211d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
9212e1f7de0cSMatt Gates {
9213283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
9214283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9215283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
9216283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
9217283b4a9bSStephen M. Cameron 
9218e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
9219e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
9220e1f7de0cSMatt Gates 	 * hardware.
9221e1f7de0cSMatt Gates 	 */
9222e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
9223e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
9224e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
9225e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
9226e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
9227e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
9228e1f7de0cSMatt Gates 
9229e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
9230283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9231e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
9232e1f7de0cSMatt Gates 
9233e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
9234e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
9235e1f7de0cSMatt Gates 		goto clean_up;
9236e1f7de0cSMatt Gates 
9237e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
9238e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
9239e1f7de0cSMatt Gates 	return 0;
9240e1f7de0cSMatt Gates 
9241e1f7de0cSMatt Gates clean_up:
92421fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
92432dd02d74SRobert Elliott 	return -ENOMEM;
92446c311b57SStephen M. Cameron }
92456c311b57SStephen M. Cameron 
92461fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
92471fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
92481fb7c98aSRobert Elliott {
9249d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9250d9a729f3SWebb Scales 
9251105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
92521fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
92531fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
92541fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
92551fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
9256105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
9257105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
9258105a3dbcSRobert Elliott 	}
92591fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
9260105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
92611fb7c98aSRobert Elliott }
92621fb7c98aSRobert Elliott 
9263d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
9264d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
9265aca9012aSStephen M. Cameron {
9266d9a729f3SWebb Scales 	int rc;
9267d9a729f3SWebb Scales 
9268aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
9269aca9012aSStephen M. Cameron 
9270aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
9271aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9272aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
9273aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
9274aca9012aSStephen M. Cameron 
9275aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
9276aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
9277aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
9278aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
9279aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
9280aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
9281aca9012aSStephen M. Cameron 
9282aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
9283aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9284aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9285aca9012aSStephen M. Cameron 
9286aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
9287d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
9288d9a729f3SWebb Scales 		rc = -ENOMEM;
9289d9a729f3SWebb Scales 		goto clean_up;
9290d9a729f3SWebb Scales 	}
9291d9a729f3SWebb Scales 
9292d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
9293d9a729f3SWebb Scales 	if (rc)
9294aca9012aSStephen M. Cameron 		goto clean_up;
9295aca9012aSStephen M. Cameron 
9296aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
9297aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
9298aca9012aSStephen M. Cameron 	return 0;
9299aca9012aSStephen M. Cameron 
9300aca9012aSStephen M. Cameron clean_up:
93011fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9302d9a729f3SWebb Scales 	return rc;
9303aca9012aSStephen M. Cameron }
9304aca9012aSStephen M. Cameron 
9305105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
9306105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
9307105a3dbcSRobert Elliott {
9308105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
9309105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9310105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9311105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9312105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9313105a3dbcSRobert Elliott }
9314105a3dbcSRobert Elliott 
9315105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
9316105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9317105a3dbcSRobert Elliott  */
9318105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
93196c311b57SStephen M. Cameron {
93206c311b57SStephen M. Cameron 	u32 trans_support;
9321e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9322e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
9323105a3dbcSRobert Elliott 	int i, rc;
93246c311b57SStephen M. Cameron 
932502ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
9326105a3dbcSRobert Elliott 		return 0;
932702ec19c8SStephen M. Cameron 
932867c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
932967c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
9330105a3dbcSRobert Elliott 		return 0;
933167c99a72Sscameron@beardog.cce.hp.com 
9332e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
9333e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9334e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9335e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9336105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9337105a3dbcSRobert Elliott 		if (rc)
9338105a3dbcSRobert Elliott 			return rc;
9339105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9340aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9341aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9342105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9343105a3dbcSRobert Elliott 		if (rc)
9344105a3dbcSRobert Elliott 			return rc;
9345e1f7de0cSMatt Gates 	}
9346e1f7de0cSMatt Gates 
9347bc2bb154SChristoph Hellwig 	h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1;
9348cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
93496c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9350072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
93516c311b57SStephen M. Cameron 
9352254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9353072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
9354072b0518SStephen M. Cameron 						h->reply_queue_size,
9355072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
9356105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9357105a3dbcSRobert Elliott 			rc = -ENOMEM;
9358105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9359105a3dbcSRobert Elliott 		}
9360254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9361254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9362254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9363254f796bSMatt Gates 	}
9364254f796bSMatt Gates 
93656c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9366d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
93676c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9368105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9369105a3dbcSRobert Elliott 		rc = -ENOMEM;
9370105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9371105a3dbcSRobert Elliott 	}
93726c311b57SStephen M. Cameron 
9373105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9374105a3dbcSRobert Elliott 	if (rc)
9375105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9376105a3dbcSRobert Elliott 	return 0;
9377303932fdSDon Brace 
9378105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9379303932fdSDon Brace 	kfree(h->blockFetchTable);
9380105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9381105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9382105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9383105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9384105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9385105a3dbcSRobert Elliott 	return rc;
9386303932fdSDon Brace }
9387303932fdSDon Brace 
938823100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
938976438d08SStephen M. Cameron {
939023100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
939123100dd9SStephen M. Cameron }
939223100dd9SStephen M. Cameron 
939323100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
939423100dd9SStephen M. Cameron {
939523100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9396f2405db8SDon Brace 	int i, accel_cmds_out;
9397281a7fd0SWebb Scales 	int refcount;
939876438d08SStephen M. Cameron 
9399f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
940023100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9401f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9402f2405db8SDon Brace 			c = h->cmd_pool + i;
9403281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9404281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
940523100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9406281a7fd0SWebb Scales 			cmd_free(h, c);
9407f2405db8SDon Brace 		}
940823100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
940976438d08SStephen M. Cameron 			break;
941076438d08SStephen M. Cameron 		msleep(100);
941176438d08SStephen M. Cameron 	} while (1);
941276438d08SStephen M. Cameron }
941376438d08SStephen M. Cameron 
9414d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy(
9415d04e62b9SKevin Barnett 				struct hpsa_sas_port *hpsa_sas_port)
9416d04e62b9SKevin Barnett {
9417d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9418d04e62b9SKevin Barnett 	struct sas_phy *phy;
9419d04e62b9SKevin Barnett 
9420d04e62b9SKevin Barnett 	hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL);
9421d04e62b9SKevin Barnett 	if (!hpsa_sas_phy)
9422d04e62b9SKevin Barnett 		return NULL;
9423d04e62b9SKevin Barnett 
9424d04e62b9SKevin Barnett 	phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev,
9425d04e62b9SKevin Barnett 		hpsa_sas_port->next_phy_index);
9426d04e62b9SKevin Barnett 	if (!phy) {
9427d04e62b9SKevin Barnett 		kfree(hpsa_sas_phy);
9428d04e62b9SKevin Barnett 		return NULL;
9429d04e62b9SKevin Barnett 	}
9430d04e62b9SKevin Barnett 
9431d04e62b9SKevin Barnett 	hpsa_sas_port->next_phy_index++;
9432d04e62b9SKevin Barnett 	hpsa_sas_phy->phy = phy;
9433d04e62b9SKevin Barnett 	hpsa_sas_phy->parent_port = hpsa_sas_port;
9434d04e62b9SKevin Barnett 
9435d04e62b9SKevin Barnett 	return hpsa_sas_phy;
9436d04e62b9SKevin Barnett }
9437d04e62b9SKevin Barnett 
9438d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9439d04e62b9SKevin Barnett {
9440d04e62b9SKevin Barnett 	struct sas_phy *phy = hpsa_sas_phy->phy;
9441d04e62b9SKevin Barnett 
9442d04e62b9SKevin Barnett 	sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy);
9443d04e62b9SKevin Barnett 	if (hpsa_sas_phy->added_to_port)
9444d04e62b9SKevin Barnett 		list_del(&hpsa_sas_phy->phy_list_entry);
944555ca38b4SMartin Wilck 	sas_phy_delete(phy);
9446d04e62b9SKevin Barnett 	kfree(hpsa_sas_phy);
9447d04e62b9SKevin Barnett }
9448d04e62b9SKevin Barnett 
9449d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9450d04e62b9SKevin Barnett {
9451d04e62b9SKevin Barnett 	int rc;
9452d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9453d04e62b9SKevin Barnett 	struct sas_phy *phy;
9454d04e62b9SKevin Barnett 	struct sas_identify *identify;
9455d04e62b9SKevin Barnett 
9456d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_sas_phy->parent_port;
9457d04e62b9SKevin Barnett 	phy = hpsa_sas_phy->phy;
9458d04e62b9SKevin Barnett 
9459d04e62b9SKevin Barnett 	identify = &phy->identify;
9460d04e62b9SKevin Barnett 	memset(identify, 0, sizeof(*identify));
9461d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9462d04e62b9SKevin Barnett 	identify->device_type = SAS_END_DEVICE;
9463d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9464d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9465d04e62b9SKevin Barnett 	phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9466d04e62b9SKevin Barnett 	phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9467d04e62b9SKevin Barnett 	phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN;
9468d04e62b9SKevin Barnett 	phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN;
9469d04e62b9SKevin Barnett 	phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN;
9470d04e62b9SKevin Barnett 
9471d04e62b9SKevin Barnett 	rc = sas_phy_add(hpsa_sas_phy->phy);
9472d04e62b9SKevin Barnett 	if (rc)
9473d04e62b9SKevin Barnett 		return rc;
9474d04e62b9SKevin Barnett 
9475d04e62b9SKevin Barnett 	sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy);
9476d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_phy->phy_list_entry,
9477d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head);
9478d04e62b9SKevin Barnett 	hpsa_sas_phy->added_to_port = true;
9479d04e62b9SKevin Barnett 
9480d04e62b9SKevin Barnett 	return 0;
9481d04e62b9SKevin Barnett }
9482d04e62b9SKevin Barnett 
9483d04e62b9SKevin Barnett static int
9484d04e62b9SKevin Barnett 	hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port,
9485d04e62b9SKevin Barnett 				struct sas_rphy *rphy)
9486d04e62b9SKevin Barnett {
9487d04e62b9SKevin Barnett 	struct sas_identify *identify;
9488d04e62b9SKevin Barnett 
9489d04e62b9SKevin Barnett 	identify = &rphy->identify;
9490d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9491d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9492d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9493d04e62b9SKevin Barnett 
9494d04e62b9SKevin Barnett 	return sas_rphy_add(rphy);
9495d04e62b9SKevin Barnett }
9496d04e62b9SKevin Barnett 
9497d04e62b9SKevin Barnett static struct hpsa_sas_port
9498d04e62b9SKevin Barnett 	*hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node,
9499d04e62b9SKevin Barnett 				u64 sas_address)
9500d04e62b9SKevin Barnett {
9501d04e62b9SKevin Barnett 	int rc;
9502d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9503d04e62b9SKevin Barnett 	struct sas_port *port;
9504d04e62b9SKevin Barnett 
9505d04e62b9SKevin Barnett 	hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL);
9506d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9507d04e62b9SKevin Barnett 		return NULL;
9508d04e62b9SKevin Barnett 
9509d04e62b9SKevin Barnett 	INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head);
9510d04e62b9SKevin Barnett 	hpsa_sas_port->parent_node = hpsa_sas_node;
9511d04e62b9SKevin Barnett 
9512d04e62b9SKevin Barnett 	port = sas_port_alloc_num(hpsa_sas_node->parent_dev);
9513d04e62b9SKevin Barnett 	if (!port)
9514d04e62b9SKevin Barnett 		goto free_hpsa_port;
9515d04e62b9SKevin Barnett 
9516d04e62b9SKevin Barnett 	rc = sas_port_add(port);
9517d04e62b9SKevin Barnett 	if (rc)
9518d04e62b9SKevin Barnett 		goto free_sas_port;
9519d04e62b9SKevin Barnett 
9520d04e62b9SKevin Barnett 	hpsa_sas_port->port = port;
9521d04e62b9SKevin Barnett 	hpsa_sas_port->sas_address = sas_address;
9522d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_port->port_list_entry,
9523d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head);
9524d04e62b9SKevin Barnett 
9525d04e62b9SKevin Barnett 	return hpsa_sas_port;
9526d04e62b9SKevin Barnett 
9527d04e62b9SKevin Barnett free_sas_port:
9528d04e62b9SKevin Barnett 	sas_port_free(port);
9529d04e62b9SKevin Barnett free_hpsa_port:
9530d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9531d04e62b9SKevin Barnett 
9532d04e62b9SKevin Barnett 	return NULL;
9533d04e62b9SKevin Barnett }
9534d04e62b9SKevin Barnett 
9535d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port)
9536d04e62b9SKevin Barnett {
9537d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9538d04e62b9SKevin Barnett 	struct hpsa_sas_phy *next;
9539d04e62b9SKevin Barnett 
9540d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_phy, next,
9541d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head, phy_list_entry)
9542d04e62b9SKevin Barnett 		hpsa_free_sas_phy(hpsa_sas_phy);
9543d04e62b9SKevin Barnett 
9544d04e62b9SKevin Barnett 	sas_port_delete(hpsa_sas_port->port);
9545d04e62b9SKevin Barnett 	list_del(&hpsa_sas_port->port_list_entry);
9546d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9547d04e62b9SKevin Barnett }
9548d04e62b9SKevin Barnett 
9549d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev)
9550d04e62b9SKevin Barnett {
9551d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9552d04e62b9SKevin Barnett 
9553d04e62b9SKevin Barnett 	hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL);
9554d04e62b9SKevin Barnett 	if (hpsa_sas_node) {
9555d04e62b9SKevin Barnett 		hpsa_sas_node->parent_dev = parent_dev;
9556d04e62b9SKevin Barnett 		INIT_LIST_HEAD(&hpsa_sas_node->port_list_head);
9557d04e62b9SKevin Barnett 	}
9558d04e62b9SKevin Barnett 
9559d04e62b9SKevin Barnett 	return hpsa_sas_node;
9560d04e62b9SKevin Barnett }
9561d04e62b9SKevin Barnett 
9562d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node)
9563d04e62b9SKevin Barnett {
9564d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9565d04e62b9SKevin Barnett 	struct hpsa_sas_port *next;
9566d04e62b9SKevin Barnett 
9567d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9568d04e62b9SKevin Barnett 		return;
9569d04e62b9SKevin Barnett 
9570d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_port, next,
9571d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head, port_list_entry)
9572d04e62b9SKevin Barnett 		hpsa_free_sas_port(hpsa_sas_port);
9573d04e62b9SKevin Barnett 
9574d04e62b9SKevin Barnett 	kfree(hpsa_sas_node);
9575d04e62b9SKevin Barnett }
9576d04e62b9SKevin Barnett 
9577d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
9578d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
9579d04e62b9SKevin Barnett 					struct sas_rphy *rphy)
9580d04e62b9SKevin Barnett {
9581d04e62b9SKevin Barnett 	int i;
9582d04e62b9SKevin Barnett 	struct hpsa_scsi_dev_t *device;
9583d04e62b9SKevin Barnett 
9584d04e62b9SKevin Barnett 	for (i = 0; i < h->ndevices; i++) {
9585d04e62b9SKevin Barnett 		device = h->dev[i];
9586d04e62b9SKevin Barnett 		if (!device->sas_port)
9587d04e62b9SKevin Barnett 			continue;
9588d04e62b9SKevin Barnett 		if (device->sas_port->rphy == rphy)
9589d04e62b9SKevin Barnett 			return device;
9590d04e62b9SKevin Barnett 	}
9591d04e62b9SKevin Barnett 
9592d04e62b9SKevin Barnett 	return NULL;
9593d04e62b9SKevin Barnett }
9594d04e62b9SKevin Barnett 
9595d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h)
9596d04e62b9SKevin Barnett {
9597d04e62b9SKevin Barnett 	int rc;
9598d04e62b9SKevin Barnett 	struct device *parent_dev;
9599d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9600d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9601d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9602d04e62b9SKevin Barnett 
96030a7c3bb8SDon Brace 	parent_dev = &h->scsi_host->shost_dev;
9604d04e62b9SKevin Barnett 
9605d04e62b9SKevin Barnett 	hpsa_sas_node = hpsa_alloc_sas_node(parent_dev);
9606d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9607d04e62b9SKevin Barnett 		return -ENOMEM;
9608d04e62b9SKevin Barnett 
9609d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address);
9610d04e62b9SKevin Barnett 	if (!hpsa_sas_port) {
9611d04e62b9SKevin Barnett 		rc = -ENODEV;
9612d04e62b9SKevin Barnett 		goto free_sas_node;
9613d04e62b9SKevin Barnett 	}
9614d04e62b9SKevin Barnett 
9615d04e62b9SKevin Barnett 	hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port);
9616d04e62b9SKevin Barnett 	if (!hpsa_sas_phy) {
9617d04e62b9SKevin Barnett 		rc = -ENODEV;
9618d04e62b9SKevin Barnett 		goto free_sas_port;
9619d04e62b9SKevin Barnett 	}
9620d04e62b9SKevin Barnett 
9621d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_phy(hpsa_sas_phy);
9622d04e62b9SKevin Barnett 	if (rc)
9623d04e62b9SKevin Barnett 		goto free_sas_phy;
9624d04e62b9SKevin Barnett 
9625d04e62b9SKevin Barnett 	h->sas_host = hpsa_sas_node;
9626d04e62b9SKevin Barnett 
9627d04e62b9SKevin Barnett 	return 0;
9628d04e62b9SKevin Barnett 
9629d04e62b9SKevin Barnett free_sas_phy:
9630d04e62b9SKevin Barnett 	hpsa_free_sas_phy(hpsa_sas_phy);
9631d04e62b9SKevin Barnett free_sas_port:
9632d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9633d04e62b9SKevin Barnett free_sas_node:
9634d04e62b9SKevin Barnett 	hpsa_free_sas_node(hpsa_sas_node);
9635d04e62b9SKevin Barnett 
9636d04e62b9SKevin Barnett 	return rc;
9637d04e62b9SKevin Barnett }
9638d04e62b9SKevin Barnett 
9639d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h)
9640d04e62b9SKevin Barnett {
9641d04e62b9SKevin Barnett 	hpsa_free_sas_node(h->sas_host);
9642d04e62b9SKevin Barnett }
9643d04e62b9SKevin Barnett 
9644d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
9645d04e62b9SKevin Barnett 				struct hpsa_scsi_dev_t *device)
9646d04e62b9SKevin Barnett {
9647d04e62b9SKevin Barnett 	int rc;
9648d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9649d04e62b9SKevin Barnett 	struct sas_rphy *rphy;
9650d04e62b9SKevin Barnett 
9651d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address);
9652d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9653d04e62b9SKevin Barnett 		return -ENOMEM;
9654d04e62b9SKevin Barnett 
9655d04e62b9SKevin Barnett 	rphy = sas_end_device_alloc(hpsa_sas_port->port);
9656d04e62b9SKevin Barnett 	if (!rphy) {
9657d04e62b9SKevin Barnett 		rc = -ENODEV;
9658d04e62b9SKevin Barnett 		goto free_sas_port;
9659d04e62b9SKevin Barnett 	}
9660d04e62b9SKevin Barnett 
9661d04e62b9SKevin Barnett 	hpsa_sas_port->rphy = rphy;
9662d04e62b9SKevin Barnett 	device->sas_port = hpsa_sas_port;
9663d04e62b9SKevin Barnett 
9664d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy);
9665d04e62b9SKevin Barnett 	if (rc)
9666d04e62b9SKevin Barnett 		goto free_sas_port;
9667d04e62b9SKevin Barnett 
9668d04e62b9SKevin Barnett 	return 0;
9669d04e62b9SKevin Barnett 
9670d04e62b9SKevin Barnett free_sas_port:
9671d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9672d04e62b9SKevin Barnett 	device->sas_port = NULL;
9673d04e62b9SKevin Barnett 
9674d04e62b9SKevin Barnett 	return rc;
9675d04e62b9SKevin Barnett }
9676d04e62b9SKevin Barnett 
9677d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device)
9678d04e62b9SKevin Barnett {
9679d04e62b9SKevin Barnett 	if (device->sas_port) {
9680d04e62b9SKevin Barnett 		hpsa_free_sas_port(device->sas_port);
9681d04e62b9SKevin Barnett 		device->sas_port = NULL;
9682d04e62b9SKevin Barnett 	}
9683d04e62b9SKevin Barnett }
9684d04e62b9SKevin Barnett 
9685d04e62b9SKevin Barnett static int
9686d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy)
9687d04e62b9SKevin Barnett {
9688d04e62b9SKevin Barnett 	return 0;
9689d04e62b9SKevin Barnett }
9690d04e62b9SKevin Barnett 
9691d04e62b9SKevin Barnett static int
9692d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier)
9693d04e62b9SKevin Barnett {
96940a7c3bb8SDon Brace 	*identifier = rphy->identify.sas_address;
9695d04e62b9SKevin Barnett 	return 0;
9696d04e62b9SKevin Barnett }
9697d04e62b9SKevin Barnett 
9698d04e62b9SKevin Barnett static int
9699d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy)
9700d04e62b9SKevin Barnett {
9701d04e62b9SKevin Barnett 	return -ENXIO;
9702d04e62b9SKevin Barnett }
9703d04e62b9SKevin Barnett 
9704d04e62b9SKevin Barnett static int
9705d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset)
9706d04e62b9SKevin Barnett {
9707d04e62b9SKevin Barnett 	return 0;
9708d04e62b9SKevin Barnett }
9709d04e62b9SKevin Barnett 
9710d04e62b9SKevin Barnett static int
9711d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable)
9712d04e62b9SKevin Barnett {
9713d04e62b9SKevin Barnett 	return 0;
9714d04e62b9SKevin Barnett }
9715d04e62b9SKevin Barnett 
9716d04e62b9SKevin Barnett static int
9717d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy)
9718d04e62b9SKevin Barnett {
9719d04e62b9SKevin Barnett 	return 0;
9720d04e62b9SKevin Barnett }
9721d04e62b9SKevin Barnett 
9722d04e62b9SKevin Barnett static void
9723d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy)
9724d04e62b9SKevin Barnett {
9725d04e62b9SKevin Barnett }
9726d04e62b9SKevin Barnett 
9727d04e62b9SKevin Barnett static int
9728d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates)
9729d04e62b9SKevin Barnett {
9730d04e62b9SKevin Barnett 	return -EINVAL;
9731d04e62b9SKevin Barnett }
9732d04e62b9SKevin Barnett 
9733d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = {
9734d04e62b9SKevin Barnett 	.get_linkerrors = hpsa_sas_get_linkerrors,
9735d04e62b9SKevin Barnett 	.get_enclosure_identifier = hpsa_sas_get_enclosure_identifier,
9736d04e62b9SKevin Barnett 	.get_bay_identifier = hpsa_sas_get_bay_identifier,
9737d04e62b9SKevin Barnett 	.phy_reset = hpsa_sas_phy_reset,
9738d04e62b9SKevin Barnett 	.phy_enable = hpsa_sas_phy_enable,
9739d04e62b9SKevin Barnett 	.phy_setup = hpsa_sas_phy_setup,
9740d04e62b9SKevin Barnett 	.phy_release = hpsa_sas_phy_release,
9741d04e62b9SKevin Barnett 	.set_phy_speed = hpsa_sas_phy_speed,
9742d04e62b9SKevin Barnett };
9743d04e62b9SKevin Barnett 
9744edd16368SStephen M. Cameron /*
9745edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9746edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9747edd16368SStephen M. Cameron  */
9748edd16368SStephen M. Cameron static int __init hpsa_init(void)
9749edd16368SStephen M. Cameron {
9750d04e62b9SKevin Barnett 	int rc;
9751d04e62b9SKevin Barnett 
9752d04e62b9SKevin Barnett 	hpsa_sas_transport_template =
9753d04e62b9SKevin Barnett 		sas_attach_transport(&hpsa_sas_transport_functions);
9754d04e62b9SKevin Barnett 	if (!hpsa_sas_transport_template)
9755d04e62b9SKevin Barnett 		return -ENODEV;
9756d04e62b9SKevin Barnett 
9757d04e62b9SKevin Barnett 	rc = pci_register_driver(&hpsa_pci_driver);
9758d04e62b9SKevin Barnett 
9759d04e62b9SKevin Barnett 	if (rc)
9760d04e62b9SKevin Barnett 		sas_release_transport(hpsa_sas_transport_template);
9761d04e62b9SKevin Barnett 
9762d04e62b9SKevin Barnett 	return rc;
9763edd16368SStephen M. Cameron }
9764edd16368SStephen M. Cameron 
9765edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9766edd16368SStephen M. Cameron {
9767edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9768d04e62b9SKevin Barnett 	sas_release_transport(hpsa_sas_transport_template);
9769edd16368SStephen M. Cameron }
9770edd16368SStephen M. Cameron 
9771e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
9772e1f7de0cSMatt Gates {
9773e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
9774dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
9775dd0e19f3SScott Teel 
9776dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
9777dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
9778dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
9779dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
9780dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
9781dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
9782dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
9783dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
9784dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
9785dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
9786dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
9787dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
9788dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
9789dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
9790dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
9791dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
9792dd0e19f3SScott Teel 
9793dd0e19f3SScott Teel #undef VERIFY_OFFSET
9794dd0e19f3SScott Teel 
9795dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
9796b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
9797b66cc250SMike Miller 
9798b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
9799b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
9800b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
9801b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
9802b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
9803b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
9804b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
9805b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
9806b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
9807b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
9808b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
9809b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
9810b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
9811b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
9812b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
9813b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
9814b66cc250SMike Miller 
9815b66cc250SMike Miller #undef VERIFY_OFFSET
9816b66cc250SMike Miller 
9817b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
9818e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
9819e1f7de0cSMatt Gates 
9820e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
9821e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
9822e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
9823e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
9824e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
9825e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
9826e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
9827e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
9828e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
9829e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
9830e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
9831e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
9832e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
9833e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
9834e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
9835e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
9836e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
9837e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
9838e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
9839e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
9840e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
9841e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
984250a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
9843e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
9844e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
9845e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
9846e1f7de0cSMatt Gates #undef VERIFY_OFFSET
9847e1f7de0cSMatt Gates }
9848e1f7de0cSMatt Gates 
9849edd16368SStephen M. Cameron module_init(hpsa_init);
9850edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
9851