1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 47edd16368SStephen M. Cameron #include <linux/string.h> 48edd16368SStephen M. Cameron #include <linux/bitmap.h> 4960063497SArun Sharma #include <linux/atomic.h> 50a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5142a91641SDon Brace #include <linux/percpu-defs.h> 52094963daSStephen M. Cameron #include <linux/percpu.h> 532b08b3e9SDon Brace #include <asm/unaligned.h> 54283b4a9bSStephen M. Cameron #include <asm/div64.h> 55edd16368SStephen M. Cameron #include "hpsa_cmd.h" 56edd16368SStephen M. Cameron #include "hpsa.h" 57edd16368SStephen M. Cameron 58edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 599a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1" 60edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 61f79cfec6SStephen M. Cameron #define HPSA "hpsa" 62edd16368SStephen M. Cameron 63007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 64007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 65007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 66007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 67007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 68edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 69edd16368SStephen M. Cameron 70edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 71edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 72edd16368SStephen M. Cameron 73edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 74edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 75edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 76edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 77edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 78edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 79edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 80edd16368SStephen M. Cameron 81edd16368SStephen M. Cameron static int hpsa_allow_any; 82edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 83edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 84edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8502ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8602ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8702ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8802ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 89edd16368SStephen M. Cameron 90edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 91edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 92edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 96edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 97163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 98163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 99f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1069143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 112fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1233b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1293b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1313b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 1328e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1338e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1348e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1358e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1368e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 137edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 138edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 139edd16368SStephen M. Cameron {0,} 140edd16368SStephen M. Cameron }; 141edd16368SStephen M. Cameron 142edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 143edd16368SStephen M. Cameron 144edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 145edd16368SStephen M. Cameron * product = Marketing Name for the board 146edd16368SStephen M. Cameron * access = Address of the struct of function pointers 147edd16368SStephen M. Cameron */ 148edd16368SStephen M. Cameron static struct board_type products[] = { 149edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 150edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 151edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 152edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 153edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 154163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 155163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1567d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 157fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 158fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 159fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 160fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 161fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 162fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 163fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1641fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1651fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1661fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1671fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1681fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1691fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1701fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 17127fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 17227fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 17327fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 17427fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 175c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 17627fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 17727fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 17897b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 17927fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 18027fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 18127fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 18227fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 18397b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 18427fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 18527fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 1863b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1873b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 18827fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 1898e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1908e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1918e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1928e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1938e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 194edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 195edd16368SStephen M. Cameron }; 196edd16368SStephen M. Cameron 197edd16368SStephen M. Cameron static int number_of_controllers; 198edd16368SStephen M. Cameron 19910f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 20010f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 20142a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 202edd16368SStephen M. Cameron 203edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 20442a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 20542a91641SDon Brace void __user *arg); 206edd16368SStephen M. Cameron #endif 207edd16368SStephen M. Cameron 208edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 209edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 210a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 211b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 212edd16368SStephen M. Cameron int cmd_type); 2132c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 214b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 215edd16368SStephen M. Cameron 216f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 217a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 218a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 219a08a8471SStephen M. Cameron unsigned long elapsed_time); 2207c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 221edd16368SStephen M. Cameron 222edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 22375167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 224edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 22541ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 226edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 227edd16368SStephen M. Cameron 228edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 229edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 230edd16368SStephen M. Cameron struct CommandList *c); 231edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 232edd16368SStephen M. Cameron struct CommandList *c); 233303932fdSDon Brace /* performant mode helper functions */ 234303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2352b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 2366f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 237254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2386f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2396f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2401df8552aSStephen M. Cameron u64 *cfg_offset); 2416f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2421df8552aSStephen M. Cameron unsigned long *memory_bar); 2436f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2446f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2456f039790SGreg Kroah-Hartman int wait_for_ready); 24675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 247c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 248fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 249fe5389c8SStephen M. Cameron #define BOARD_READY 1 25023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 25176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 252c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 253c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 25403383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 255080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 25625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 25725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 258edd16368SStephen M. Cameron 259edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 260edd16368SStephen M. Cameron { 261edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 262edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 263edd16368SStephen M. Cameron } 264edd16368SStephen M. Cameron 265a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 266a23513e8SStephen M. Cameron { 267a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 268a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 269a23513e8SStephen M. Cameron } 270a23513e8SStephen M. Cameron 271edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 272edd16368SStephen M. Cameron struct CommandList *c) 273edd16368SStephen M. Cameron { 274edd16368SStephen M. Cameron if (c->err_info->SenseInfo[2] != UNIT_ATTENTION) 275edd16368SStephen M. Cameron return 0; 276edd16368SStephen M. Cameron 277edd16368SStephen M. Cameron switch (c->err_info->SenseInfo[12]) { 278edd16368SStephen M. Cameron case STATE_CHANGED: 279f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a state change " 280edd16368SStephen M. Cameron "detected, command retried\n", h->ctlr); 281edd16368SStephen M. Cameron break; 282edd16368SStephen M. Cameron case LUN_FAILED: 2837f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2847f73695aSStephen M. Cameron HPSA "%d: LUN failure detected\n", h->ctlr); 285edd16368SStephen M. Cameron break; 286edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 2877f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2887f73695aSStephen M. Cameron HPSA "%d: report LUN data changed\n", h->ctlr); 289edd16368SStephen M. Cameron /* 2904f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 2914f4eb9f1SScott Teel * target (array) devices. 292edd16368SStephen M. Cameron */ 293edd16368SStephen M. Cameron break; 294edd16368SStephen M. Cameron case POWER_OR_RESET: 295f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a power on " 296edd16368SStephen M. Cameron "or device reset detected\n", h->ctlr); 297edd16368SStephen M. Cameron break; 298edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 299f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unit attention " 300edd16368SStephen M. Cameron "cleared by another initiator\n", h->ctlr); 301edd16368SStephen M. Cameron break; 302edd16368SStephen M. Cameron default: 303f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unknown " 304edd16368SStephen M. Cameron "unit attention detected\n", h->ctlr); 305edd16368SStephen M. Cameron break; 306edd16368SStephen M. Cameron } 307edd16368SStephen M. Cameron return 1; 308edd16368SStephen M. Cameron } 309edd16368SStephen M. Cameron 310852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 311852af20aSMatt Bondurant { 312852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 313852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 314852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 315852af20aSMatt Bondurant return 0; 316852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 317852af20aSMatt Bondurant return 1; 318852af20aSMatt Bondurant } 319852af20aSMatt Bondurant 320da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 321da0697bdSScott Teel struct device_attribute *attr, 322da0697bdSScott Teel const char *buf, size_t count) 323da0697bdSScott Teel { 324da0697bdSScott Teel int status, len; 325da0697bdSScott Teel struct ctlr_info *h; 326da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 327da0697bdSScott Teel char tmpbuf[10]; 328da0697bdSScott Teel 329da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 330da0697bdSScott Teel return -EACCES; 331da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 332da0697bdSScott Teel strncpy(tmpbuf, buf, len); 333da0697bdSScott Teel tmpbuf[len] = '\0'; 334da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 335da0697bdSScott Teel return -EINVAL; 336da0697bdSScott Teel h = shost_to_hba(shost); 337da0697bdSScott Teel h->acciopath_status = !!status; 338da0697bdSScott Teel dev_warn(&h->pdev->dev, 339da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 340da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 341da0697bdSScott Teel return count; 342da0697bdSScott Teel } 343da0697bdSScott Teel 3442ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 3452ba8bfc8SStephen M. Cameron struct device_attribute *attr, 3462ba8bfc8SStephen M. Cameron const char *buf, size_t count) 3472ba8bfc8SStephen M. Cameron { 3482ba8bfc8SStephen M. Cameron int debug_level, len; 3492ba8bfc8SStephen M. Cameron struct ctlr_info *h; 3502ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 3512ba8bfc8SStephen M. Cameron char tmpbuf[10]; 3522ba8bfc8SStephen M. Cameron 3532ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 3542ba8bfc8SStephen M. Cameron return -EACCES; 3552ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 3562ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 3572ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 3582ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 3592ba8bfc8SStephen M. Cameron return -EINVAL; 3602ba8bfc8SStephen M. Cameron if (debug_level < 0) 3612ba8bfc8SStephen M. Cameron debug_level = 0; 3622ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 3632ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 3642ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 3652ba8bfc8SStephen M. Cameron h->raid_offload_debug); 3662ba8bfc8SStephen M. Cameron return count; 3672ba8bfc8SStephen M. Cameron } 3682ba8bfc8SStephen M. Cameron 369edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 370edd16368SStephen M. Cameron struct device_attribute *attr, 371edd16368SStephen M. Cameron const char *buf, size_t count) 372edd16368SStephen M. Cameron { 373edd16368SStephen M. Cameron struct ctlr_info *h; 374edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 375a23513e8SStephen M. Cameron h = shost_to_hba(shost); 37631468401SMike Miller hpsa_scan_start(h->scsi_host); 377edd16368SStephen M. Cameron return count; 378edd16368SStephen M. Cameron } 379edd16368SStephen M. Cameron 380d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 381d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 382d28ce020SStephen M. Cameron { 383d28ce020SStephen M. Cameron struct ctlr_info *h; 384d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 385d28ce020SStephen M. Cameron unsigned char *fwrev; 386d28ce020SStephen M. Cameron 387d28ce020SStephen M. Cameron h = shost_to_hba(shost); 388d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 389d28ce020SStephen M. Cameron return 0; 390d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 391d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 392d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 393d28ce020SStephen M. Cameron } 394d28ce020SStephen M. Cameron 39594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 39694a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 39794a13649SStephen M. Cameron { 39894a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 39994a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 40094a13649SStephen M. Cameron 4010cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 4020cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 40394a13649SStephen M. Cameron } 40494a13649SStephen M. Cameron 405745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 406745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 407745a7a25SStephen M. Cameron { 408745a7a25SStephen M. Cameron struct ctlr_info *h; 409745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 410745a7a25SStephen M. Cameron 411745a7a25SStephen M. Cameron h = shost_to_hba(shost); 412745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 413960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 414745a7a25SStephen M. Cameron "performant" : "simple"); 415745a7a25SStephen M. Cameron } 416745a7a25SStephen M. Cameron 417da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 418da0697bdSScott Teel struct device_attribute *attr, char *buf) 419da0697bdSScott Teel { 420da0697bdSScott Teel struct ctlr_info *h; 421da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 422da0697bdSScott Teel 423da0697bdSScott Teel h = shost_to_hba(shost); 424da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 425da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 426da0697bdSScott Teel } 427da0697bdSScott Teel 42846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 429941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 430941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 431941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 432941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 433941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 434941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 435941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 436941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 437941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 438941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 439941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 440941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 441941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 4427af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 443941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 444941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 4455a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4465a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4475a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4485a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4495a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4505a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 451941b1cdaSStephen M. Cameron }; 452941b1cdaSStephen M. Cameron 45346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 45446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 4557af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 4565a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4575a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4585a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4595a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4605a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4615a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 46246380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 46346380786SStephen M. Cameron * which share a battery backed cache module. One controls the 46446380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 46546380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 46646380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 46746380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 46846380786SStephen M. Cameron */ 46946380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 47046380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 47146380786SStephen M. Cameron }; 47246380786SStephen M. Cameron 4739b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = { 4749b5c48c2SStephen Cameron 0x323D103C, /* Smart Array P700m */ 4759b5c48c2SStephen Cameron 0x324a103C, /* Smart Array P712m */ 4769b5c48c2SStephen Cameron 0x324b103C, /* SmartArray P711m */ 4779b5c48c2SStephen Cameron }; 4789b5c48c2SStephen Cameron 4799b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 480941b1cdaSStephen M. Cameron { 481941b1cdaSStephen M. Cameron int i; 482941b1cdaSStephen M. Cameron 4839b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 4849b5c48c2SStephen Cameron if (a[i] == board_id) 485941b1cdaSStephen M. Cameron return 1; 4869b5c48c2SStephen Cameron return 0; 4879b5c48c2SStephen Cameron } 4889b5c48c2SStephen Cameron 4899b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 4909b5c48c2SStephen Cameron { 4919b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 4929b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 493941b1cdaSStephen M. Cameron } 494941b1cdaSStephen M. Cameron 49546380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 49646380786SStephen M. Cameron { 4979b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 4989b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 49946380786SStephen M. Cameron } 50046380786SStephen M. Cameron 50146380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 50246380786SStephen M. Cameron { 50346380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 50446380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 50546380786SStephen M. Cameron } 50646380786SStephen M. Cameron 5079b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id) 5089b5c48c2SStephen Cameron { 5099b5c48c2SStephen Cameron return board_id_in_array(needs_abort_tags_swizzled, 5109b5c48c2SStephen Cameron ARRAY_SIZE(needs_abort_tags_swizzled), board_id); 5119b5c48c2SStephen Cameron } 5129b5c48c2SStephen Cameron 513941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 514941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 515941b1cdaSStephen M. Cameron { 516941b1cdaSStephen M. Cameron struct ctlr_info *h; 517941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 518941b1cdaSStephen M. Cameron 519941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 52046380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 521941b1cdaSStephen M. Cameron } 522941b1cdaSStephen M. Cameron 523edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 524edd16368SStephen M. Cameron { 525edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 526edd16368SStephen M. Cameron } 527edd16368SStephen M. Cameron 528f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 529f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 530edd16368SStephen M. Cameron }; 5316b80b18fSScott Teel #define HPSA_RAID_0 0 5326b80b18fSScott Teel #define HPSA_RAID_4 1 5336b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 5346b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 5356b80b18fSScott Teel #define HPSA_RAID_51 4 5366b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 5376b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 538edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 539edd16368SStephen M. Cameron 540edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 541edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 542edd16368SStephen M. Cameron { 543edd16368SStephen M. Cameron ssize_t l = 0; 54482a72c0aSStephen M. Cameron unsigned char rlevel; 545edd16368SStephen M. Cameron struct ctlr_info *h; 546edd16368SStephen M. Cameron struct scsi_device *sdev; 547edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 548edd16368SStephen M. Cameron unsigned long flags; 549edd16368SStephen M. Cameron 550edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 551edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 552edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 553edd16368SStephen M. Cameron hdev = sdev->hostdata; 554edd16368SStephen M. Cameron if (!hdev) { 555edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 556edd16368SStephen M. Cameron return -ENODEV; 557edd16368SStephen M. Cameron } 558edd16368SStephen M. Cameron 559edd16368SStephen M. Cameron /* Is this even a logical drive? */ 560edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 561edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 562edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 563edd16368SStephen M. Cameron return l; 564edd16368SStephen M. Cameron } 565edd16368SStephen M. Cameron 566edd16368SStephen M. Cameron rlevel = hdev->raid_level; 567edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 56882a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 569edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 570edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 571edd16368SStephen M. Cameron return l; 572edd16368SStephen M. Cameron } 573edd16368SStephen M. Cameron 574edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 575edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 576edd16368SStephen M. Cameron { 577edd16368SStephen M. Cameron struct ctlr_info *h; 578edd16368SStephen M. Cameron struct scsi_device *sdev; 579edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 580edd16368SStephen M. Cameron unsigned long flags; 581edd16368SStephen M. Cameron unsigned char lunid[8]; 582edd16368SStephen M. Cameron 583edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 584edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 585edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 586edd16368SStephen M. Cameron hdev = sdev->hostdata; 587edd16368SStephen M. Cameron if (!hdev) { 588edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 589edd16368SStephen M. Cameron return -ENODEV; 590edd16368SStephen M. Cameron } 591edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 592edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 593edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 594edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 595edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 596edd16368SStephen M. Cameron } 597edd16368SStephen M. Cameron 598edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 599edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 600edd16368SStephen M. Cameron { 601edd16368SStephen M. Cameron struct ctlr_info *h; 602edd16368SStephen M. Cameron struct scsi_device *sdev; 603edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 604edd16368SStephen M. Cameron unsigned long flags; 605edd16368SStephen M. Cameron unsigned char sn[16]; 606edd16368SStephen M. Cameron 607edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 608edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 609edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 610edd16368SStephen M. Cameron hdev = sdev->hostdata; 611edd16368SStephen M. Cameron if (!hdev) { 612edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 613edd16368SStephen M. Cameron return -ENODEV; 614edd16368SStephen M. Cameron } 615edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 616edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 617edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 618edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 619edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 620edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 621edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 622edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 623edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 624edd16368SStephen M. Cameron } 625edd16368SStephen M. Cameron 626c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 627c1988684SScott Teel struct device_attribute *attr, char *buf) 628c1988684SScott Teel { 629c1988684SScott Teel struct ctlr_info *h; 630c1988684SScott Teel struct scsi_device *sdev; 631c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 632c1988684SScott Teel unsigned long flags; 633c1988684SScott Teel int offload_enabled; 634c1988684SScott Teel 635c1988684SScott Teel sdev = to_scsi_device(dev); 636c1988684SScott Teel h = sdev_to_hba(sdev); 637c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 638c1988684SScott Teel hdev = sdev->hostdata; 639c1988684SScott Teel if (!hdev) { 640c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 641c1988684SScott Teel return -ENODEV; 642c1988684SScott Teel } 643c1988684SScott Teel offload_enabled = hdev->offload_enabled; 644c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 645c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 646c1988684SScott Teel } 647c1988684SScott Teel 6483f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 6493f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 6503f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 6513f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 652c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 653c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 654da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 655da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 656da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 6572ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 6582ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 6593f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 6603f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 6613f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 6623f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 6633f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 6643f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 665941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 666941b1cdaSStephen M. Cameron host_show_resettable, NULL); 6673f5eac3aSStephen M. Cameron 6683f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 6693f5eac3aSStephen M. Cameron &dev_attr_raid_level, 6703f5eac3aSStephen M. Cameron &dev_attr_lunid, 6713f5eac3aSStephen M. Cameron &dev_attr_unique_id, 672c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 6733f5eac3aSStephen M. Cameron NULL, 6743f5eac3aSStephen M. Cameron }; 6753f5eac3aSStephen M. Cameron 6763f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 6773f5eac3aSStephen M. Cameron &dev_attr_rescan, 6783f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 6793f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 6803f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 681941b1cdaSStephen M. Cameron &dev_attr_resettable, 682da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 6832ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 6843f5eac3aSStephen M. Cameron NULL, 6853f5eac3aSStephen M. Cameron }; 6863f5eac3aSStephen M. Cameron 68741ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_ABORTS + \ 68841ce4c35SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS) 68941ce4c35SStephen Cameron 6903f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 6913f5eac3aSStephen M. Cameron .module = THIS_MODULE, 692f79cfec6SStephen M. Cameron .name = HPSA, 693f79cfec6SStephen M. Cameron .proc_name = HPSA, 6943f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 6953f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 6963f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 6977c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 6983f5eac3aSStephen M. Cameron .this_id = -1, 6993f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 70075167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 7013f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 7023f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 7033f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 70441ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 7053f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 7063f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 7073f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 7083f5eac3aSStephen M. Cameron #endif 7093f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 7103f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 711c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 71254b2b50cSMartin K. Petersen .no_write_same = 1, 7133f5eac3aSStephen M. Cameron }; 7143f5eac3aSStephen M. Cameron 715254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 7163f5eac3aSStephen M. Cameron { 7173f5eac3aSStephen M. Cameron u32 a; 718072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 7193f5eac3aSStephen M. Cameron 720e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 721e1f7de0cSMatt Gates return h->access.command_completed(h, q); 722e1f7de0cSMatt Gates 7233f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 724254f796bSMatt Gates return h->access.command_completed(h, q); 7253f5eac3aSStephen M. Cameron 726254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 727254f796bSMatt Gates a = rq->head[rq->current_entry]; 728254f796bSMatt Gates rq->current_entry++; 7290cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 7303f5eac3aSStephen M. Cameron } else { 7313f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 7323f5eac3aSStephen M. Cameron } 7333f5eac3aSStephen M. Cameron /* Check for wraparound */ 734254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 735254f796bSMatt Gates rq->current_entry = 0; 736254f796bSMatt Gates rq->wraparound ^= 1; 7373f5eac3aSStephen M. Cameron } 7383f5eac3aSStephen M. Cameron return a; 7393f5eac3aSStephen M. Cameron } 7403f5eac3aSStephen M. Cameron 741c349775eSScott Teel /* 742c349775eSScott Teel * There are some special bits in the bus address of the 743c349775eSScott Teel * command that we have to set for the controller to know 744c349775eSScott Teel * how to process the command: 745c349775eSScott Teel * 746c349775eSScott Teel * Normal performant mode: 747c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 748c349775eSScott Teel * bits 1-3 = block fetch table entry 749c349775eSScott Teel * bits 4-6 = command type (== 0) 750c349775eSScott Teel * 751c349775eSScott Teel * ioaccel1 mode: 752c349775eSScott Teel * bit 0 = "performant mode" bit. 753c349775eSScott Teel * bits 1-3 = block fetch table entry 754c349775eSScott Teel * bits 4-6 = command type (== 110) 755c349775eSScott Teel * (command type is needed because ioaccel1 mode 756c349775eSScott Teel * commands are submitted through the same register as normal 757c349775eSScott Teel * mode commands, so this is how the controller knows whether 758c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 759c349775eSScott Teel * 760c349775eSScott Teel * ioaccel2 mode: 761c349775eSScott Teel * bit 0 = "performant mode" bit. 762c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 763c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 764c349775eSScott Teel * a separate special register for submitting commands. 765c349775eSScott Teel */ 766c349775eSScott Teel 76725163bd5SWebb Scales /* 76825163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 7693f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 7703f5eac3aSStephen M. Cameron * register number 7713f5eac3aSStephen M. Cameron */ 77225163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 77325163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 77425163bd5SWebb Scales int reply_queue) 7753f5eac3aSStephen M. Cameron { 776254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 7773f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 77825163bd5SWebb Scales if (unlikely(!h->msix_vector)) 77925163bd5SWebb Scales return; 78025163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 781254f796bSMatt Gates c->Header.ReplyQueue = 782804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 78325163bd5SWebb Scales else 78425163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 785254f796bSMatt Gates } 7863f5eac3aSStephen M. Cameron } 7873f5eac3aSStephen M. Cameron 788c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 78925163bd5SWebb Scales struct CommandList *c, 79025163bd5SWebb Scales int reply_queue) 791c349775eSScott Teel { 792c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 793c349775eSScott Teel 79425163bd5SWebb Scales /* 79525163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 796c349775eSScott Teel * processor. This seems to give the best I/O throughput. 797c349775eSScott Teel */ 79825163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 799c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 80025163bd5SWebb Scales else 80125163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 80225163bd5SWebb Scales /* 80325163bd5SWebb Scales * Set the bits in the address sent down to include: 804c349775eSScott Teel * - performant mode bit (bit 0) 805c349775eSScott Teel * - pull count (bits 1-3) 806c349775eSScott Teel * - command type (bits 4-6) 807c349775eSScott Teel */ 808c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 809c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 810c349775eSScott Teel } 811c349775eSScott Teel 812c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 81325163bd5SWebb Scales struct CommandList *c, 81425163bd5SWebb Scales int reply_queue) 815c349775eSScott Teel { 816c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 817c349775eSScott Teel 81825163bd5SWebb Scales /* 81925163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 820c349775eSScott Teel * processor. This seems to give the best I/O throughput. 821c349775eSScott Teel */ 82225163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 823c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 82425163bd5SWebb Scales else 82525163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 82625163bd5SWebb Scales /* 82725163bd5SWebb Scales * Set the bits in the address sent down to include: 828c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 829c349775eSScott Teel * - pull count (bits 0-3) 830c349775eSScott Teel * - command type isn't needed for ioaccel2 831c349775eSScott Teel */ 832c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 833c349775eSScott Teel } 834c349775eSScott Teel 835e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 836e85c5974SStephen M. Cameron { 837e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 838e85c5974SStephen M. Cameron } 839e85c5974SStephen M. Cameron 840e85c5974SStephen M. Cameron /* 841e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 842e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 843e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 844e85c5974SStephen M. Cameron */ 845e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 846e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 847e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 848e85c5974SStephen M. Cameron struct CommandList *c) 849e85c5974SStephen M. Cameron { 850e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 851e85c5974SStephen M. Cameron return; 852e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 853e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 854e85c5974SStephen M. Cameron } 855e85c5974SStephen M. Cameron 856e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 857e85c5974SStephen M. Cameron struct CommandList *c) 858e85c5974SStephen M. Cameron { 859e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 860e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 861e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 862e85c5974SStephen M. Cameron } 863e85c5974SStephen M. Cameron 86425163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 86525163bd5SWebb Scales struct CommandList *c, int reply_queue) 8663f5eac3aSStephen M. Cameron { 867c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 868c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 869c349775eSScott Teel switch (c->cmd_type) { 870c349775eSScott Teel case CMD_IOACCEL1: 87125163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 872c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 873c349775eSScott Teel break; 874c349775eSScott Teel case CMD_IOACCEL2: 87525163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 876c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 877c349775eSScott Teel break; 878c349775eSScott Teel default: 87925163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 880f2405db8SDon Brace h->access.submit_command(h, c); 8813f5eac3aSStephen M. Cameron } 882c05e8866SStephen Cameron } 8833f5eac3aSStephen M. Cameron 88425163bd5SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, 88525163bd5SWebb Scales struct CommandList *c) 88625163bd5SWebb Scales { 88725163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 88825163bd5SWebb Scales } 88925163bd5SWebb Scales 8903f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 8913f5eac3aSStephen M. Cameron { 8923f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 8933f5eac3aSStephen M. Cameron } 8943f5eac3aSStephen M. Cameron 8953f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 8963f5eac3aSStephen M. Cameron { 8973f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 8983f5eac3aSStephen M. Cameron return 0; 8993f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 9003f5eac3aSStephen M. Cameron return 1; 9013f5eac3aSStephen M. Cameron return 0; 9023f5eac3aSStephen M. Cameron } 9033f5eac3aSStephen M. Cameron 904edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 905edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 906edd16368SStephen M. Cameron { 907edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 908edd16368SStephen M. Cameron * assumes h->devlock is held 909edd16368SStephen M. Cameron */ 910edd16368SStephen M. Cameron int i, found = 0; 911cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 912edd16368SStephen M. Cameron 913263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 914edd16368SStephen M. Cameron 915edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 916edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 917263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 918edd16368SStephen M. Cameron } 919edd16368SStephen M. Cameron 920263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 921263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 922edd16368SStephen M. Cameron /* *bus = 1; */ 923edd16368SStephen M. Cameron *target = i; 924edd16368SStephen M. Cameron *lun = 0; 925edd16368SStephen M. Cameron found = 1; 926edd16368SStephen M. Cameron } 927edd16368SStephen M. Cameron return !found; 928edd16368SStephen M. Cameron } 929edd16368SStephen M. Cameron 9300d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 9310d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 9320d96ef5fSWebb Scales { 9330d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 9340d96ef5fSWebb Scales "scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n", 9350d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 9360d96ef5fSWebb Scales description, 9370d96ef5fSWebb Scales scsi_device_type(dev->devtype), 9380d96ef5fSWebb Scales dev->vendor, 9390d96ef5fSWebb Scales dev->model, 9400d96ef5fSWebb Scales dev->raid_level > RAID_UNKNOWN ? 9410d96ef5fSWebb Scales "RAID-?" : raid_label[dev->raid_level], 9420d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 9430d96ef5fSWebb Scales dev->offload_enabled ? '+' : '-', 9440d96ef5fSWebb Scales dev->expose_state); 9450d96ef5fSWebb Scales } 9460d96ef5fSWebb Scales 947edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 948edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 949edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 950edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 951edd16368SStephen M. Cameron { 952edd16368SStephen M. Cameron /* assumes h->devlock is held */ 953edd16368SStephen M. Cameron int n = h->ndevices; 954edd16368SStephen M. Cameron int i; 955edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 956edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 957edd16368SStephen M. Cameron 958cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 959edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 960edd16368SStephen M. Cameron "inaccessible.\n"); 961edd16368SStephen M. Cameron return -1; 962edd16368SStephen M. Cameron } 963edd16368SStephen M. Cameron 964edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 965edd16368SStephen M. Cameron if (device->lun != -1) 966edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 967edd16368SStephen M. Cameron goto lun_assigned; 968edd16368SStephen M. Cameron 969edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 970edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 9712b08b3e9SDon Brace * unit no, zero otherwise. 972edd16368SStephen M. Cameron */ 973edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 974edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 975edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 976edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 977edd16368SStephen M. Cameron return -1; 978edd16368SStephen M. Cameron goto lun_assigned; 979edd16368SStephen M. Cameron } 980edd16368SStephen M. Cameron 981edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 982edd16368SStephen M. Cameron * Search through our list and find the device which 983edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 984edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 985edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 986edd16368SStephen M. Cameron */ 987edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 988edd16368SStephen M. Cameron addr1[4] = 0; 989edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 990edd16368SStephen M. Cameron sd = h->dev[i]; 991edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 992edd16368SStephen M. Cameron addr2[4] = 0; 993edd16368SStephen M. Cameron /* differ only in byte 4? */ 994edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 995edd16368SStephen M. Cameron device->bus = sd->bus; 996edd16368SStephen M. Cameron device->target = sd->target; 997edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 998edd16368SStephen M. Cameron break; 999edd16368SStephen M. Cameron } 1000edd16368SStephen M. Cameron } 1001edd16368SStephen M. Cameron if (device->lun == -1) { 1002edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1003edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1004edd16368SStephen M. Cameron "configuration.\n"); 1005edd16368SStephen M. Cameron return -1; 1006edd16368SStephen M. Cameron } 1007edd16368SStephen M. Cameron 1008edd16368SStephen M. Cameron lun_assigned: 1009edd16368SStephen M. Cameron 1010edd16368SStephen M. Cameron h->dev[n] = device; 1011edd16368SStephen M. Cameron h->ndevices++; 101241ce4c35SStephen Cameron device->offload_to_be_enabled = device->offload_enabled; 101341ce4c35SStephen Cameron device->offload_enabled = 0; 1014edd16368SStephen M. Cameron added[*nadded] = device; 1015edd16368SStephen M. Cameron (*nadded)++; 10160d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 10170d96ef5fSWebb Scales device->expose_state & HPSA_SCSI_ADD ? "added" : "masked"); 1018edd16368SStephen M. Cameron return 0; 1019edd16368SStephen M. Cameron } 1020edd16368SStephen M. Cameron 1021bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 1022bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 1023bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1024bd9244f7SScott Teel { 1025bd9244f7SScott Teel /* assumes h->devlock is held */ 1026bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1027bd9244f7SScott Teel 1028bd9244f7SScott Teel /* Raid level changed. */ 1029bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1030250fb125SStephen M. Cameron 103103383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 103203383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 103303383736SDon Brace /* 103403383736SDon Brace * if drive is newly offload_enabled, we want to copy the 103503383736SDon Brace * raid map data first. If previously offload_enabled and 103603383736SDon Brace * offload_config were set, raid map data had better be 103703383736SDon Brace * the same as it was before. if raid map data is changed 103803383736SDon Brace * then it had better be the case that 103903383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 104003383736SDon Brace */ 10419fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 104203383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 104303383736SDon Brace } 104403383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 104503383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 104603383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1047250fb125SStephen M. Cameron 104841ce4c35SStephen Cameron /* 104941ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 105041ce4c35SStephen Cameron * it on until we can update h->dev[entry]->phys_disk[], but we 105141ce4c35SStephen Cameron * can't do that until all the devices are updated. 105241ce4c35SStephen Cameron */ 105341ce4c35SStephen Cameron h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled; 105441ce4c35SStephen Cameron if (!new_entry->offload_enabled) 105541ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 105641ce4c35SStephen Cameron 10570d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1058bd9244f7SScott Teel } 1059bd9244f7SScott Teel 10602a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 10612a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 10622a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 10632a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 10642a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 10652a8ccf31SStephen M. Cameron { 10662a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1067cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 10682a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 10692a8ccf31SStephen M. Cameron (*nremoved)++; 107001350d05SStephen M. Cameron 107101350d05SStephen M. Cameron /* 107201350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 107301350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 107401350d05SStephen M. Cameron */ 107501350d05SStephen M. Cameron if (new_entry->target == -1) { 107601350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 107701350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 107801350d05SStephen M. Cameron } 107901350d05SStephen M. Cameron 108041ce4c35SStephen Cameron new_entry->offload_to_be_enabled = new_entry->offload_enabled; 108141ce4c35SStephen Cameron new_entry->offload_enabled = 0; 10822a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 10832a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 10842a8ccf31SStephen M. Cameron (*nadded)++; 10850d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 10862a8ccf31SStephen M. Cameron } 10872a8ccf31SStephen M. Cameron 1088edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1089edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1090edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1091edd16368SStephen M. Cameron { 1092edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1093edd16368SStephen M. Cameron int i; 1094edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1095edd16368SStephen M. Cameron 1096cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1097edd16368SStephen M. Cameron 1098edd16368SStephen M. Cameron sd = h->dev[entry]; 1099edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1100edd16368SStephen M. Cameron (*nremoved)++; 1101edd16368SStephen M. Cameron 1102edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1103edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1104edd16368SStephen M. Cameron h->ndevices--; 11050d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1106edd16368SStephen M. Cameron } 1107edd16368SStephen M. Cameron 1108edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1109edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1110edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1111edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1112edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1113edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1114edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1115edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1116edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1117edd16368SStephen M. Cameron 1118edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1119edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1120edd16368SStephen M. Cameron { 1121edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1122edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1123edd16368SStephen M. Cameron */ 1124edd16368SStephen M. Cameron unsigned long flags; 1125edd16368SStephen M. Cameron int i, j; 1126edd16368SStephen M. Cameron 1127edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1128edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1129edd16368SStephen M. Cameron if (h->dev[i] == added) { 1130edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1131edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1132edd16368SStephen M. Cameron h->ndevices--; 1133edd16368SStephen M. Cameron break; 1134edd16368SStephen M. Cameron } 1135edd16368SStephen M. Cameron } 1136edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1137edd16368SStephen M. Cameron kfree(added); 1138edd16368SStephen M. Cameron } 1139edd16368SStephen M. Cameron 1140edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1141edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1142edd16368SStephen M. Cameron { 1143edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1144edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1145edd16368SStephen M. Cameron * to differ first 1146edd16368SStephen M. Cameron */ 1147edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1148edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1149edd16368SStephen M. Cameron return 0; 1150edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1151edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1152edd16368SStephen M. Cameron return 0; 1153edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1154edd16368SStephen M. Cameron return 0; 1155edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1156edd16368SStephen M. Cameron return 0; 1157edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1158edd16368SStephen M. Cameron return 0; 1159edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1160edd16368SStephen M. Cameron return 0; 1161edd16368SStephen M. Cameron return 1; 1162edd16368SStephen M. Cameron } 1163edd16368SStephen M. Cameron 1164bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1165bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1166bd9244f7SScott Teel { 1167bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1168bd9244f7SScott Teel * that the device is a different device, nor that the OS 1169bd9244f7SScott Teel * needs to be told anything about the change. 1170bd9244f7SScott Teel */ 1171bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1172bd9244f7SScott Teel return 1; 1173250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1174250fb125SStephen M. Cameron return 1; 1175250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1176250fb125SStephen M. Cameron return 1; 117703383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 117803383736SDon Brace return 1; 1179bd9244f7SScott Teel return 0; 1180bd9244f7SScott Teel } 1181bd9244f7SScott Teel 1182edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1183edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1184edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1185bd9244f7SScott Teel * location in *index. 1186bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1187bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1188bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1189edd16368SStephen M. Cameron */ 1190edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1191edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1192edd16368SStephen M. Cameron int *index) 1193edd16368SStephen M. Cameron { 1194edd16368SStephen M. Cameron int i; 1195edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1196edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1197edd16368SStephen M. Cameron #define DEVICE_SAME 2 1198bd9244f7SScott Teel #define DEVICE_UPDATED 3 1199edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 120023231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 120123231048SStephen M. Cameron continue; 1202edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1203edd16368SStephen M. Cameron *index = i; 1204bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1205bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1206bd9244f7SScott Teel return DEVICE_UPDATED; 1207edd16368SStephen M. Cameron return DEVICE_SAME; 1208bd9244f7SScott Teel } else { 12099846590eSStephen M. Cameron /* Keep offline devices offline */ 12109846590eSStephen M. Cameron if (needle->volume_offline) 12119846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1212edd16368SStephen M. Cameron return DEVICE_CHANGED; 1213edd16368SStephen M. Cameron } 1214edd16368SStephen M. Cameron } 1215bd9244f7SScott Teel } 1216edd16368SStephen M. Cameron *index = -1; 1217edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1218edd16368SStephen M. Cameron } 1219edd16368SStephen M. Cameron 12209846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 12219846590eSStephen M. Cameron unsigned char scsi3addr[]) 12229846590eSStephen M. Cameron { 12239846590eSStephen M. Cameron struct offline_device_entry *device; 12249846590eSStephen M. Cameron unsigned long flags; 12259846590eSStephen M. Cameron 12269846590eSStephen M. Cameron /* Check to see if device is already on the list */ 12279846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 12289846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 12299846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 12309846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 12319846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 12329846590eSStephen M. Cameron return; 12339846590eSStephen M. Cameron } 12349846590eSStephen M. Cameron } 12359846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 12369846590eSStephen M. Cameron 12379846590eSStephen M. Cameron /* Device is not on the list, add it. */ 12389846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 12399846590eSStephen M. Cameron if (!device) { 12409846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 12419846590eSStephen M. Cameron return; 12429846590eSStephen M. Cameron } 12439846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 12449846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 12459846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 12469846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 12479846590eSStephen M. Cameron } 12489846590eSStephen M. Cameron 12499846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 12509846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 12519846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 12529846590eSStephen M. Cameron { 12539846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 12549846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12559846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 12569846590eSStephen M. Cameron h->scsi_host->host_no, 12579846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12589846590eSStephen M. Cameron switch (sd->volume_offline) { 12599846590eSStephen M. Cameron case HPSA_LV_OK: 12609846590eSStephen M. Cameron break; 12619846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 12629846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12639846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 12649846590eSStephen M. Cameron h->scsi_host->host_no, 12659846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12669846590eSStephen M. Cameron break; 12679846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 12689846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12699846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 12709846590eSStephen M. Cameron h->scsi_host->host_no, 12719846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12729846590eSStephen M. Cameron break; 12739846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 12749846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12759846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 12769846590eSStephen M. Cameron h->scsi_host->host_no, 12779846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12789846590eSStephen M. Cameron break; 12799846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 12809846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12819846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 12829846590eSStephen M. Cameron h->scsi_host->host_no, 12839846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12849846590eSStephen M. Cameron break; 12859846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 12869846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12879846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 12889846590eSStephen M. Cameron h->scsi_host->host_no, 12899846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12909846590eSStephen M. Cameron break; 12919846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 12929846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12939846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 12949846590eSStephen M. Cameron h->scsi_host->host_no, 12959846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12969846590eSStephen M. Cameron break; 12979846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 12989846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12999846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 13009846590eSStephen M. Cameron h->scsi_host->host_no, 13019846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13029846590eSStephen M. Cameron break; 13039846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 13049846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13059846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 13069846590eSStephen M. Cameron h->scsi_host->host_no, 13079846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13089846590eSStephen M. Cameron break; 13099846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 13109846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13119846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 13129846590eSStephen M. Cameron h->scsi_host->host_no, 13139846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13149846590eSStephen M. Cameron break; 13159846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 13169846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13179846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 13189846590eSStephen M. Cameron h->scsi_host->host_no, 13199846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13209846590eSStephen M. Cameron break; 13219846590eSStephen M. Cameron } 13229846590eSStephen M. Cameron } 13239846590eSStephen M. Cameron 132403383736SDon Brace /* 132503383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 132603383736SDon Brace * raid offload configured. 132703383736SDon Brace */ 132803383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 132903383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 133003383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 133103383736SDon Brace { 133203383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 133303383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 133403383736SDon Brace int i, j; 133503383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 133603383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 133703383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 133803383736SDon Brace le16_to_cpu(map->layout_map_count) * 133903383736SDon Brace total_disks_per_row; 134003383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 134103383736SDon Brace total_disks_per_row; 134203383736SDon Brace int qdepth; 134303383736SDon Brace 134403383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 134503383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 134603383736SDon Brace 134703383736SDon Brace qdepth = 0; 134803383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 134903383736SDon Brace logical_drive->phys_disk[i] = NULL; 135003383736SDon Brace if (!logical_drive->offload_config) 135103383736SDon Brace continue; 135203383736SDon Brace for (j = 0; j < ndevices; j++) { 135303383736SDon Brace if (dev[j]->devtype != TYPE_DISK) 135403383736SDon Brace continue; 135503383736SDon Brace if (is_logical_dev_addr_mode(dev[j]->scsi3addr)) 135603383736SDon Brace continue; 135703383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 135803383736SDon Brace continue; 135903383736SDon Brace 136003383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 136103383736SDon Brace if (i < nphys_disk) 136203383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 136303383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 136403383736SDon Brace break; 136503383736SDon Brace } 136603383736SDon Brace 136703383736SDon Brace /* 136803383736SDon Brace * This can happen if a physical drive is removed and 136903383736SDon Brace * the logical drive is degraded. In that case, the RAID 137003383736SDon Brace * map data will refer to a physical disk which isn't actually 137103383736SDon Brace * present. And in that case offload_enabled should already 137203383736SDon Brace * be 0, but we'll turn it off here just in case 137303383736SDon Brace */ 137403383736SDon Brace if (!logical_drive->phys_disk[i]) { 137503383736SDon Brace logical_drive->offload_enabled = 0; 137641ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 137741ce4c35SStephen Cameron logical_drive->queue_depth = 8; 137803383736SDon Brace } 137903383736SDon Brace } 138003383736SDon Brace if (nraid_map_entries) 138103383736SDon Brace /* 138203383736SDon Brace * This is correct for reads, too high for full stripe writes, 138303383736SDon Brace * way too high for partial stripe writes 138403383736SDon Brace */ 138503383736SDon Brace logical_drive->queue_depth = qdepth; 138603383736SDon Brace else 138703383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 138803383736SDon Brace } 138903383736SDon Brace 139003383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 139103383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 139203383736SDon Brace { 139303383736SDon Brace int i; 139403383736SDon Brace 139503383736SDon Brace for (i = 0; i < ndevices; i++) { 139603383736SDon Brace if (dev[i]->devtype != TYPE_DISK) 139703383736SDon Brace continue; 139803383736SDon Brace if (!is_logical_dev_addr_mode(dev[i]->scsi3addr)) 139903383736SDon Brace continue; 140041ce4c35SStephen Cameron 140141ce4c35SStephen Cameron /* 140241ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 140341ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 140441ce4c35SStephen Cameron * and since it isn't changing, we do not need to 140541ce4c35SStephen Cameron * update it. 140641ce4c35SStephen Cameron */ 140741ce4c35SStephen Cameron if (dev[i]->offload_enabled) 140841ce4c35SStephen Cameron continue; 140941ce4c35SStephen Cameron 141003383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 141103383736SDon Brace } 141203383736SDon Brace } 141303383736SDon Brace 14144967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1415edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1416edd16368SStephen M. Cameron { 1417edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1418edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1419edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1420edd16368SStephen M. Cameron */ 1421edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1422edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1423edd16368SStephen M. Cameron unsigned long flags; 1424edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1425edd16368SStephen M. Cameron int nadded, nremoved; 1426edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1427edd16368SStephen M. Cameron 1428cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1429cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1430edd16368SStephen M. Cameron 1431edd16368SStephen M. Cameron if (!added || !removed) { 1432edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1433edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1434edd16368SStephen M. Cameron goto free_and_out; 1435edd16368SStephen M. Cameron } 1436edd16368SStephen M. Cameron 1437edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1438edd16368SStephen M. Cameron 1439edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1440edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1441edd16368SStephen M. Cameron * devices which have changed, remove the old device 1442edd16368SStephen M. Cameron * info and add the new device info. 1443bd9244f7SScott Teel * If minor device attributes change, just update 1444bd9244f7SScott Teel * the existing device structure. 1445edd16368SStephen M. Cameron */ 1446edd16368SStephen M. Cameron i = 0; 1447edd16368SStephen M. Cameron nremoved = 0; 1448edd16368SStephen M. Cameron nadded = 0; 1449edd16368SStephen M. Cameron while (i < h->ndevices) { 1450edd16368SStephen M. Cameron csd = h->dev[i]; 1451edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1452edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1453edd16368SStephen M. Cameron changes++; 1454edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1455edd16368SStephen M. Cameron removed, &nremoved); 1456edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1457edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1458edd16368SStephen M. Cameron changes++; 14592a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 14602a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1461c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1462c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1463c7f172dcSStephen M. Cameron */ 1464c7f172dcSStephen M. Cameron sd[entry] = NULL; 1465bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1466bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1467edd16368SStephen M. Cameron } 1468edd16368SStephen M. Cameron i++; 1469edd16368SStephen M. Cameron } 1470edd16368SStephen M. Cameron 1471edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1472edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1473edd16368SStephen M. Cameron */ 1474edd16368SStephen M. Cameron 1475edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1476edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1477edd16368SStephen M. Cameron continue; 14789846590eSStephen M. Cameron 14799846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 14809846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 14819846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 14829846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 14839846590eSStephen M. Cameron */ 14849846590eSStephen M. Cameron if (sd[i]->volume_offline) { 14859846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 14860d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 14879846590eSStephen M. Cameron continue; 14889846590eSStephen M. Cameron } 14899846590eSStephen M. Cameron 1490edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1491edd16368SStephen M. Cameron h->ndevices, &entry); 1492edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1493edd16368SStephen M. Cameron changes++; 1494edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1495edd16368SStephen M. Cameron added, &nadded) != 0) 1496edd16368SStephen M. Cameron break; 1497edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1498edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1499edd16368SStephen M. Cameron /* should never happen... */ 1500edd16368SStephen M. Cameron changes++; 1501edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1502edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1503edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1504edd16368SStephen M. Cameron } 1505edd16368SStephen M. Cameron } 150641ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 150741ce4c35SStephen Cameron 150841ce4c35SStephen Cameron /* Now that h->dev[]->phys_disk[] is coherent, we can enable 150941ce4c35SStephen Cameron * any logical drives that need it enabled. 151041ce4c35SStephen Cameron */ 151141ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 151241ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 151341ce4c35SStephen Cameron 1514edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1515edd16368SStephen M. Cameron 15169846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 15179846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 15189846590eSStephen M. Cameron * so don't touch h->dev[] 15199846590eSStephen M. Cameron */ 15209846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 15219846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 15229846590eSStephen M. Cameron continue; 15239846590eSStephen M. Cameron if (sd[i]->volume_offline) 15249846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 15259846590eSStephen M. Cameron } 15269846590eSStephen M. Cameron 1527edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1528edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1529edd16368SStephen M. Cameron * first time through. 1530edd16368SStephen M. Cameron */ 1531edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1532edd16368SStephen M. Cameron goto free_and_out; 1533edd16368SStephen M. Cameron 1534edd16368SStephen M. Cameron sh = h->scsi_host; 1535edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1536edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 153741ce4c35SStephen Cameron if (removed[i]->expose_state & HPSA_SCSI_ADD) { 1538edd16368SStephen M. Cameron struct scsi_device *sdev = 1539edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1540edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1541edd16368SStephen M. Cameron if (sdev != NULL) { 1542edd16368SStephen M. Cameron scsi_remove_device(sdev); 1543edd16368SStephen M. Cameron scsi_device_put(sdev); 1544edd16368SStephen M. Cameron } else { 154541ce4c35SStephen Cameron /* 154641ce4c35SStephen Cameron * We don't expect to get here. 1547edd16368SStephen M. Cameron * future cmds to this device will get selection 1548edd16368SStephen M. Cameron * timeout as if the device was gone. 1549edd16368SStephen M. Cameron */ 15500d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, removed[i], 15510d96ef5fSWebb Scales "didn't find device for removal."); 1552edd16368SStephen M. Cameron } 155341ce4c35SStephen Cameron } 1554edd16368SStephen M. Cameron kfree(removed[i]); 1555edd16368SStephen M. Cameron removed[i] = NULL; 1556edd16368SStephen M. Cameron } 1557edd16368SStephen M. Cameron 1558edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1559edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 156041ce4c35SStephen Cameron if (!(added[i]->expose_state & HPSA_SCSI_ADD)) 156141ce4c35SStephen Cameron continue; 1562edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1563edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1564edd16368SStephen M. Cameron continue; 15650d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, added[i], 15660d96ef5fSWebb Scales "addition failed, device not added."); 1567edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1568edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1569edd16368SStephen M. Cameron */ 1570edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1571edd16368SStephen M. Cameron } 1572edd16368SStephen M. Cameron 1573edd16368SStephen M. Cameron free_and_out: 1574edd16368SStephen M. Cameron kfree(added); 1575edd16368SStephen M. Cameron kfree(removed); 1576edd16368SStephen M. Cameron } 1577edd16368SStephen M. Cameron 1578edd16368SStephen M. Cameron /* 15799e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1580edd16368SStephen M. Cameron * Assume's h->devlock is held. 1581edd16368SStephen M. Cameron */ 1582edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1583edd16368SStephen M. Cameron int bus, int target, int lun) 1584edd16368SStephen M. Cameron { 1585edd16368SStephen M. Cameron int i; 1586edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1587edd16368SStephen M. Cameron 1588edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1589edd16368SStephen M. Cameron sd = h->dev[i]; 1590edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1591edd16368SStephen M. Cameron return sd; 1592edd16368SStephen M. Cameron } 1593edd16368SStephen M. Cameron return NULL; 1594edd16368SStephen M. Cameron } 1595edd16368SStephen M. Cameron 1596edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1597edd16368SStephen M. Cameron { 1598edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1599edd16368SStephen M. Cameron unsigned long flags; 1600edd16368SStephen M. Cameron struct ctlr_info *h; 1601edd16368SStephen M. Cameron 1602edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1603edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1604edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1605edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 160641ce4c35SStephen Cameron if (likely(sd)) { 160703383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 160841ce4c35SStephen Cameron sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL; 160941ce4c35SStephen Cameron } else 161041ce4c35SStephen Cameron sdev->hostdata = NULL; 1611edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1612edd16368SStephen M. Cameron return 0; 1613edd16368SStephen M. Cameron } 1614edd16368SStephen M. Cameron 161541ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 161641ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 161741ce4c35SStephen Cameron { 161841ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 161941ce4c35SStephen Cameron int queue_depth; 162041ce4c35SStephen Cameron 162141ce4c35SStephen Cameron sd = sdev->hostdata; 162241ce4c35SStephen Cameron sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH); 162341ce4c35SStephen Cameron 162441ce4c35SStephen Cameron if (sd) 162541ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 162641ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 162741ce4c35SStephen Cameron else 162841ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 162941ce4c35SStephen Cameron 163041ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 163141ce4c35SStephen Cameron 163241ce4c35SStephen Cameron return 0; 163341ce4c35SStephen Cameron } 163441ce4c35SStephen Cameron 1635edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1636edd16368SStephen M. Cameron { 1637bcc44255SStephen M. Cameron /* nothing to do. */ 1638edd16368SStephen M. Cameron } 1639edd16368SStephen M. Cameron 164033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 164133a2ffceSStephen M. Cameron { 164233a2ffceSStephen M. Cameron int i; 164333a2ffceSStephen M. Cameron 164433a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 164533a2ffceSStephen M. Cameron return; 164633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 164733a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 164833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 164933a2ffceSStephen M. Cameron } 165033a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 165133a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 165233a2ffceSStephen M. Cameron } 165333a2ffceSStephen M. Cameron 165433a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h) 165533a2ffceSStephen M. Cameron { 165633a2ffceSStephen M. Cameron int i; 165733a2ffceSStephen M. Cameron 165833a2ffceSStephen M. Cameron if (h->chainsize <= 0) 165933a2ffceSStephen M. Cameron return 0; 166033a2ffceSStephen M. Cameron 166133a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 166233a2ffceSStephen M. Cameron GFP_KERNEL); 16633d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 16643d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 166533a2ffceSStephen M. Cameron return -ENOMEM; 16663d4e6af8SRobert Elliott } 166733a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 166833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 166933a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 16703d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 16713d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 167233a2ffceSStephen M. Cameron goto clean; 167333a2ffceSStephen M. Cameron } 16743d4e6af8SRobert Elliott } 167533a2ffceSStephen M. Cameron return 0; 167633a2ffceSStephen M. Cameron 167733a2ffceSStephen M. Cameron clean: 167833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 167933a2ffceSStephen M. Cameron return -ENOMEM; 168033a2ffceSStephen M. Cameron } 168133a2ffceSStephen M. Cameron 1682e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 168333a2ffceSStephen M. Cameron struct CommandList *c) 168433a2ffceSStephen M. Cameron { 168533a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 168633a2ffceSStephen M. Cameron u64 temp64; 168750a0decfSStephen M. Cameron u32 chain_len; 168833a2ffceSStephen M. Cameron 168933a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 169033a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 169150a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 169250a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 16932b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 169450a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 169550a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 169633a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1697e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1698e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 169950a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 1700e2bea6dfSStephen M. Cameron return -1; 1701e2bea6dfSStephen M. Cameron } 170250a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 1703e2bea6dfSStephen M. Cameron return 0; 170433a2ffceSStephen M. Cameron } 170533a2ffceSStephen M. Cameron 170633a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 170733a2ffceSStephen M. Cameron struct CommandList *c) 170833a2ffceSStephen M. Cameron { 170933a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 171033a2ffceSStephen M. Cameron 171150a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 171233a2ffceSStephen M. Cameron return; 171333a2ffceSStephen M. Cameron 171433a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 171550a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 171650a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 171733a2ffceSStephen M. Cameron } 171833a2ffceSStephen M. Cameron 1719a09c1441SScott Teel 1720a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 1721a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 1722a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 1723a09c1441SScott Teel */ 1724a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 1725c349775eSScott Teel struct CommandList *c, 1726c349775eSScott Teel struct scsi_cmnd *cmd, 1727c349775eSScott Teel struct io_accel2_cmd *c2) 1728c349775eSScott Teel { 1729c349775eSScott Teel int data_len; 1730a09c1441SScott Teel int retry = 0; 1731c349775eSScott Teel 1732c349775eSScott Teel switch (c2->error_data.serv_response) { 1733c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 1734c349775eSScott Teel switch (c2->error_data.status) { 1735c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 1736c349775eSScott Teel break; 1737c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 1738c349775eSScott Teel dev_warn(&h->pdev->dev, 1739c349775eSScott Teel "%s: task complete with check condition.\n", 1740c349775eSScott Teel "HP SSD Smart Path"); 1741ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 1742c349775eSScott Teel if (c2->error_data.data_present != 1743ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 1744ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 1745ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 1746c349775eSScott Teel break; 1747ee6b1889SStephen M. Cameron } 1748c349775eSScott Teel /* copy the sense data */ 1749c349775eSScott Teel data_len = c2->error_data.sense_data_len; 1750c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 1751c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 1752c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 1753c349775eSScott Teel data_len = 1754c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 1755c349775eSScott Teel memcpy(cmd->sense_buffer, 1756c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 1757a09c1441SScott Teel retry = 1; 1758c349775eSScott Teel break; 1759c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 1760c349775eSScott Teel dev_warn(&h->pdev->dev, 1761c349775eSScott Teel "%s: task complete with BUSY status.\n", 1762c349775eSScott Teel "HP SSD Smart Path"); 1763a09c1441SScott Teel retry = 1; 1764c349775eSScott Teel break; 1765c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 1766c349775eSScott Teel dev_warn(&h->pdev->dev, 1767c349775eSScott Teel "%s: task complete with reservation conflict.\n", 1768c349775eSScott Teel "HP SSD Smart Path"); 1769a09c1441SScott Teel retry = 1; 1770c349775eSScott Teel break; 1771c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 1772c349775eSScott Teel /* Make scsi midlayer do unlimited retries */ 1773c349775eSScott Teel cmd->result = DID_IMM_RETRY << 16; 1774c349775eSScott Teel break; 1775c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 1776c349775eSScott Teel dev_warn(&h->pdev->dev, 1777c349775eSScott Teel "%s: task complete with aborted status.\n", 1778c349775eSScott Teel "HP SSD Smart Path"); 1779a09c1441SScott Teel retry = 1; 1780c349775eSScott Teel break; 1781c349775eSScott Teel default: 1782c349775eSScott Teel dev_warn(&h->pdev->dev, 1783c349775eSScott Teel "%s: task complete with unrecognized status: 0x%02x\n", 1784c349775eSScott Teel "HP SSD Smart Path", c2->error_data.status); 1785a09c1441SScott Teel retry = 1; 1786c349775eSScott Teel break; 1787c349775eSScott Teel } 1788c349775eSScott Teel break; 1789c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 1790c349775eSScott Teel /* don't expect to get here. */ 1791c349775eSScott Teel dev_warn(&h->pdev->dev, 1792c349775eSScott Teel "unexpected delivery or target failure, status = 0x%02x\n", 1793c349775eSScott Teel c2->error_data.status); 1794a09c1441SScott Teel retry = 1; 1795c349775eSScott Teel break; 1796c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 1797c349775eSScott Teel break; 1798c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 1799c349775eSScott Teel break; 1800c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 1801c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function rejected.\n"); 1802a09c1441SScott Teel retry = 1; 1803c349775eSScott Teel break; 1804c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 1805c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function invalid LUN\n"); 1806c349775eSScott Teel break; 1807c349775eSScott Teel default: 1808c349775eSScott Teel dev_warn(&h->pdev->dev, 1809c349775eSScott Teel "%s: Unrecognized server response: 0x%02x\n", 1810a09c1441SScott Teel "HP SSD Smart Path", 1811a09c1441SScott Teel c2->error_data.serv_response); 1812a09c1441SScott Teel retry = 1; 1813c349775eSScott Teel break; 1814c349775eSScott Teel } 1815a09c1441SScott Teel 1816a09c1441SScott Teel return retry; /* retry on raid path? */ 1817c349775eSScott Teel } 1818c349775eSScott Teel 1819c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 1820c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 1821c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 1822c349775eSScott Teel { 1823c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 1824c349775eSScott Teel 1825c349775eSScott Teel /* check for good status */ 1826c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 1827c349775eSScott Teel c2->error_data.status == 0)) { 1828c349775eSScott Teel cmd_free(h, c); 1829c349775eSScott Teel cmd->scsi_done(cmd); 1830c349775eSScott Teel return; 1831c349775eSScott Teel } 1832c349775eSScott Teel 1833c349775eSScott Teel /* Any RAID offload error results in retry which will use 1834c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 1835c349775eSScott Teel * wrong. 1836c349775eSScott Teel */ 1837c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 1838c349775eSScott Teel c2->error_data.serv_response == 1839c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 1840080ef1ccSDon Brace if (c2->error_data.status == 1841080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 1842c349775eSScott Teel dev->offload_enabled = 0; 1843080ef1ccSDon Brace goto retry_cmd; 1844080ef1ccSDon Brace } 1845080ef1ccSDon Brace 1846080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 1847080ef1ccSDon Brace goto retry_cmd; 1848080ef1ccSDon Brace 1849c349775eSScott Teel cmd_free(h, c); 1850c349775eSScott Teel cmd->scsi_done(cmd); 1851c349775eSScott Teel return; 1852080ef1ccSDon Brace 1853080ef1ccSDon Brace retry_cmd: 1854080ef1ccSDon Brace INIT_WORK(&c->work, hpsa_command_resubmit_worker); 1855080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 1856c349775eSScott Teel } 1857c349775eSScott Teel 18581fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 1859edd16368SStephen M. Cameron { 1860edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 1861edd16368SStephen M. Cameron struct ctlr_info *h; 1862edd16368SStephen M. Cameron struct ErrorInfo *ei; 1863283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 1864edd16368SStephen M. Cameron 1865edd16368SStephen M. Cameron unsigned char sense_key; 1866edd16368SStephen M. Cameron unsigned char asc; /* additional sense code */ 1867edd16368SStephen M. Cameron unsigned char ascq; /* additional sense code qualifier */ 1868db111e18SStephen M. Cameron unsigned long sense_data_size; 1869edd16368SStephen M. Cameron 1870edd16368SStephen M. Cameron ei = cp->err_info; 18717fa3030cSStephen Cameron cmd = cp->scsi_cmd; 1872edd16368SStephen M. Cameron h = cp->h; 1873283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 1874edd16368SStephen M. Cameron 1875edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 1876e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 18772b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 187833a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 1879edd16368SStephen M. Cameron 1880edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 1881edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 1882c349775eSScott Teel 188303383736SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) 188403383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 188503383736SDon Brace 188625163bd5SWebb Scales /* 188725163bd5SWebb Scales * We check for lockup status here as it may be set for 188825163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 188925163bd5SWebb Scales * fail_all_oustanding_cmds() 189025163bd5SWebb Scales */ 189125163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 189225163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 189325163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 189425163bd5SWebb Scales cmd_free(h, cp); 189525163bd5SWebb Scales cmd->scsi_done(cmd); 189625163bd5SWebb Scales return; 189725163bd5SWebb Scales } 189825163bd5SWebb Scales 1899c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 1900c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 1901c349775eSScott Teel 19025512672fSStephen M. Cameron cmd->result |= ei->ScsiStatus; 1903edd16368SStephen M. Cameron 19046aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 19056aa4c361SRobert Elliott if (ei->CommandStatus == 0) { 190603383736SDon Brace if (cp->cmd_type == CMD_IOACCEL1) 190703383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 19086aa4c361SRobert Elliott cmd_free(h, cp); 19096aa4c361SRobert Elliott cmd->scsi_done(cmd); 19106aa4c361SRobert Elliott return; 19116aa4c361SRobert Elliott } 19126aa4c361SRobert Elliott 19136aa4c361SRobert Elliott /* copy the sense data */ 1914db111e18SStephen M. Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 1915db111e18SStephen M. Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 1916db111e18SStephen M. Cameron else 1917db111e18SStephen M. Cameron sense_data_size = sizeof(ei->SenseInfo); 1918db111e18SStephen M. Cameron if (ei->SenseLen < sense_data_size) 1919db111e18SStephen M. Cameron sense_data_size = ei->SenseLen; 1920db111e18SStephen M. Cameron 1921db111e18SStephen M. Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 1922edd16368SStephen M. Cameron 1923e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 1924e1f7de0cSMatt Gates * CISS header used below for error handling. 1925e1f7de0cSMatt Gates */ 1926e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 1927e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 19282b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 19292b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 19302b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 19312b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 193250a0decfSStephen M. Cameron cp->Header.tag = c->tag; 1933e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 1934e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 1935283b4a9bSStephen M. Cameron 1936283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 1937283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 1938283b4a9bSStephen M. Cameron * wrong. 1939283b4a9bSStephen M. Cameron */ 1940283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 1941283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 1942283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 1943080ef1ccSDon Brace INIT_WORK(&cp->work, hpsa_command_resubmit_worker); 1944080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), 1945080ef1ccSDon Brace h->resubmit_wq, &cp->work); 1946283b4a9bSStephen M. Cameron return; 1947283b4a9bSStephen M. Cameron } 1948e1f7de0cSMatt Gates } 1949e1f7de0cSMatt Gates 1950edd16368SStephen M. Cameron /* an error has occurred */ 1951edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1952edd16368SStephen M. Cameron 1953edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1954edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1955edd16368SStephen M. Cameron /* Get sense key */ 1956edd16368SStephen M. Cameron sense_key = 0xf & ei->SenseInfo[2]; 1957edd16368SStephen M. Cameron /* Get additional sense code */ 1958edd16368SStephen M. Cameron asc = ei->SenseInfo[12]; 1959edd16368SStephen M. Cameron /* Get addition sense code qualifier */ 1960edd16368SStephen M. Cameron ascq = ei->SenseInfo[13]; 1961edd16368SStephen M. Cameron } 1962edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 19631d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 19642e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 19651d3b3609SMatt Gates break; 19661d3b3609SMatt Gates } 1967edd16368SStephen M. Cameron break; 1968edd16368SStephen M. Cameron } 1969edd16368SStephen M. Cameron /* Problem was not a check condition 1970edd16368SStephen M. Cameron * Pass it up to the upper layers... 1971edd16368SStephen M. Cameron */ 1972edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1973edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 1974edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1975edd16368SStephen M. Cameron "Returning result: 0x%x\n", 1976edd16368SStephen M. Cameron cp, ei->ScsiStatus, 1977edd16368SStephen M. Cameron sense_key, asc, ascq, 1978edd16368SStephen M. Cameron cmd->result); 1979edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 1980edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 1981edd16368SStephen M. Cameron "Returning no connection.\n", cp), 1982edd16368SStephen M. Cameron 1983edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 1984edd16368SStephen M. Cameron * but there is a bug in some released firmware 1985edd16368SStephen M. Cameron * revisions that allows it to happen if, for 1986edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 1987edd16368SStephen M. Cameron * the tape drive is in it. We assume that 1988edd16368SStephen M. Cameron * it's a fatal error of some kind because we 1989edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 1990edd16368SStephen M. Cameron * look like selection timeout since that is 1991edd16368SStephen M. Cameron * the most common reason for this to occur, 1992edd16368SStephen M. Cameron * and it's severe enough. 1993edd16368SStephen M. Cameron */ 1994edd16368SStephen M. Cameron 1995edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1996edd16368SStephen M. Cameron } 1997edd16368SStephen M. Cameron break; 1998edd16368SStephen M. Cameron 1999edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2000edd16368SStephen M. Cameron break; 2001edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2002f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2003f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2004edd16368SStephen M. Cameron break; 2005edd16368SStephen M. Cameron case CMD_INVALID: { 2006edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2007edd16368SStephen M. Cameron print_cmd(cp); */ 2008edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2009edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2010edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2011edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2012edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2013edd16368SStephen M. Cameron * missing target. */ 2014edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2015edd16368SStephen M. Cameron } 2016edd16368SStephen M. Cameron break; 2017edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2018256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2019f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2020f42e81e1SStephen Cameron cp->Request.CDB); 2021edd16368SStephen M. Cameron break; 2022edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2023edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2024f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2025f42e81e1SStephen Cameron cp->Request.CDB); 2026edd16368SStephen M. Cameron break; 2027edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2028edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2029f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2030f42e81e1SStephen Cameron cp->Request.CDB); 2031edd16368SStephen M. Cameron break; 2032edd16368SStephen M. Cameron case CMD_ABORTED: 2033edd16368SStephen M. Cameron cmd->result = DID_ABORT << 16; 2034f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n", 2035f42e81e1SStephen Cameron cp->Request.CDB, ei->ScsiStatus); 2036edd16368SStephen M. Cameron break; 2037edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2038edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2039f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2040f42e81e1SStephen Cameron cp->Request.CDB); 2041edd16368SStephen M. Cameron break; 2042edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2043f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2044f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2045f42e81e1SStephen Cameron cp->Request.CDB); 2046edd16368SStephen M. Cameron break; 2047edd16368SStephen M. Cameron case CMD_TIMEOUT: 2048edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2049f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2050f42e81e1SStephen Cameron cp->Request.CDB); 2051edd16368SStephen M. Cameron break; 20521d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 20531d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 20541d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 20551d5e2ed0SStephen M. Cameron break; 2056283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2057283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2058283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2059283b4a9bSStephen M. Cameron */ 2060283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2061283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2062283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2063283b4a9bSStephen M. Cameron break; 2064edd16368SStephen M. Cameron default: 2065edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2066edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2067edd16368SStephen M. Cameron cp, ei->CommandStatus); 2068edd16368SStephen M. Cameron } 2069edd16368SStephen M. Cameron cmd_free(h, cp); 20702cc5bfafSTomas Henzl cmd->scsi_done(cmd); 2071edd16368SStephen M. Cameron } 2072edd16368SStephen M. Cameron 2073edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2074edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2075edd16368SStephen M. Cameron { 2076edd16368SStephen M. Cameron int i; 2077edd16368SStephen M. Cameron 207850a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 207950a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 208050a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2081edd16368SStephen M. Cameron data_direction); 2082edd16368SStephen M. Cameron } 2083edd16368SStephen M. Cameron 2084a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2085edd16368SStephen M. Cameron struct CommandList *cp, 2086edd16368SStephen M. Cameron unsigned char *buf, 2087edd16368SStephen M. Cameron size_t buflen, 2088edd16368SStephen M. Cameron int data_direction) 2089edd16368SStephen M. Cameron { 209001a02ffcSStephen M. Cameron u64 addr64; 2091edd16368SStephen M. Cameron 2092edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2093edd16368SStephen M. Cameron cp->Header.SGList = 0; 209450a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2095a2dac136SStephen M. Cameron return 0; 2096edd16368SStephen M. Cameron } 2097edd16368SStephen M. Cameron 209850a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2099eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2100a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2101eceaae18SShuah Khan cp->Header.SGList = 0; 210250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2103a2dac136SStephen M. Cameron return -1; 2104eceaae18SShuah Khan } 210550a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 210650a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 210750a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 210850a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 210950a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2110a2dac136SStephen M. Cameron return 0; 2111edd16368SStephen M. Cameron } 2112edd16368SStephen M. Cameron 211325163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 211425163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 211525163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 211625163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2117edd16368SStephen M. Cameron { 2118edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2119edd16368SStephen M. Cameron 2120edd16368SStephen M. Cameron c->waiting = &wait; 212125163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 212225163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 212325163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 212425163bd5SWebb Scales wait_for_completion_io(&wait); 212525163bd5SWebb Scales return IO_OK; 212625163bd5SWebb Scales } 212725163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 212825163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 212925163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 213025163bd5SWebb Scales return -ETIMEDOUT; 213125163bd5SWebb Scales } 213225163bd5SWebb Scales return IO_OK; 213325163bd5SWebb Scales } 213425163bd5SWebb Scales 213525163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 213625163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 213725163bd5SWebb Scales { 213825163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 213925163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 214025163bd5SWebb Scales return IO_OK; 214125163bd5SWebb Scales } 214225163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2143edd16368SStephen M. Cameron } 2144edd16368SStephen M. Cameron 2145094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2146094963daSStephen M. Cameron { 2147094963daSStephen M. Cameron int cpu; 2148094963daSStephen M. Cameron u32 rc, *lockup_detected; 2149094963daSStephen M. Cameron 2150094963daSStephen M. Cameron cpu = get_cpu(); 2151094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2152094963daSStephen M. Cameron rc = *lockup_detected; 2153094963daSStephen M. Cameron put_cpu(); 2154094963daSStephen M. Cameron return rc; 2155094963daSStephen M. Cameron } 2156094963daSStephen M. Cameron 21579c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 215825163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 215925163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2160edd16368SStephen M. Cameron { 21619c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 216225163bd5SWebb Scales int rc; 2163edd16368SStephen M. Cameron 2164edd16368SStephen M. Cameron do { 21657630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 216625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 216725163bd5SWebb Scales timeout_msecs); 216825163bd5SWebb Scales if (rc) 216925163bd5SWebb Scales break; 2170edd16368SStephen M. Cameron retry_count++; 21719c2fc160SStephen M. Cameron if (retry_count > 3) { 21729c2fc160SStephen M. Cameron msleep(backoff_time); 21739c2fc160SStephen M. Cameron if (backoff_time < 1000) 21749c2fc160SStephen M. Cameron backoff_time *= 2; 21759c2fc160SStephen M. Cameron } 2176852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 21779c2fc160SStephen M. Cameron check_for_busy(h, c)) && 21789c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2179edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 218025163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 218125163bd5SWebb Scales rc = -EIO; 218225163bd5SWebb Scales return rc; 2183edd16368SStephen M. Cameron } 2184edd16368SStephen M. Cameron 2185d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2186d1e8beacSStephen M. Cameron struct CommandList *c) 2187edd16368SStephen M. Cameron { 2188d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2189d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2190edd16368SStephen M. Cameron 2191d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2192d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2193d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2194d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2195d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2196d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2197d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2198d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2199d1e8beacSStephen M. Cameron } 2200d1e8beacSStephen M. Cameron 2201d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2202d1e8beacSStephen M. Cameron struct CommandList *cp) 2203d1e8beacSStephen M. Cameron { 2204d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2205d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 2206d1e8beacSStephen M. Cameron const u8 *sd = ei->SenseInfo; 2207d1e8beacSStephen M. Cameron 2208edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2209edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 2210d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2211d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 2212d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n", 2213d1e8beacSStephen M. Cameron sd[2] & 0x0f, sd[12], sd[13]); 2214d1e8beacSStephen M. Cameron else 2215d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus); 2216edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2217edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2218edd16368SStephen M. Cameron "(probably indicates selection timeout " 2219edd16368SStephen M. Cameron "reported incorrectly due to a known " 2220edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2221edd16368SStephen M. Cameron break; 2222edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2223edd16368SStephen M. Cameron break; 2224edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2225d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2226edd16368SStephen M. Cameron break; 2227edd16368SStephen M. Cameron case CMD_INVALID: { 2228edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2229edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2230edd16368SStephen M. Cameron */ 2231d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2232d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2233edd16368SStephen M. Cameron } 2234edd16368SStephen M. Cameron break; 2235edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2236d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2237edd16368SStephen M. Cameron break; 2238edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2239d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2240edd16368SStephen M. Cameron break; 2241edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2242d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2243edd16368SStephen M. Cameron break; 2244edd16368SStephen M. Cameron case CMD_ABORTED: 2245d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2246edd16368SStephen M. Cameron break; 2247edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2248d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2249edd16368SStephen M. Cameron break; 2250edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2251d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2252edd16368SStephen M. Cameron break; 2253edd16368SStephen M. Cameron case CMD_TIMEOUT: 2254d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2255edd16368SStephen M. Cameron break; 22561d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2257d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 22581d5e2ed0SStephen M. Cameron break; 225925163bd5SWebb Scales case CMD_CTLR_LOCKUP: 226025163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 226125163bd5SWebb Scales break; 2262edd16368SStephen M. Cameron default: 2263d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2264d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2265edd16368SStephen M. Cameron ei->CommandStatus); 2266edd16368SStephen M. Cameron } 2267edd16368SStephen M. Cameron } 2268edd16368SStephen M. Cameron 2269edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2270b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2271edd16368SStephen M. Cameron unsigned char bufsize) 2272edd16368SStephen M. Cameron { 2273edd16368SStephen M. Cameron int rc = IO_OK; 2274edd16368SStephen M. Cameron struct CommandList *c; 2275edd16368SStephen M. Cameron struct ErrorInfo *ei; 2276edd16368SStephen M. Cameron 227745fcb86eSStephen Cameron c = cmd_alloc(h); 2278edd16368SStephen M. Cameron 2279574f05d3SStephen Cameron if (c == NULL) { 228045fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2281ecd9aad4SStephen M. Cameron return -ENOMEM; 2282edd16368SStephen M. Cameron } 2283edd16368SStephen M. Cameron 2284a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2285a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2286a2dac136SStephen M. Cameron rc = -1; 2287a2dac136SStephen M. Cameron goto out; 2288a2dac136SStephen M. Cameron } 228925163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 229025163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 229125163bd5SWebb Scales if (rc) 229225163bd5SWebb Scales goto out; 2293edd16368SStephen M. Cameron ei = c->err_info; 2294edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2295d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2296edd16368SStephen M. Cameron rc = -1; 2297edd16368SStephen M. Cameron } 2298a2dac136SStephen M. Cameron out: 229945fcb86eSStephen Cameron cmd_free(h, c); 2300edd16368SStephen M. Cameron return rc; 2301edd16368SStephen M. Cameron } 2302edd16368SStephen M. Cameron 2303316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2304316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2305316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2306316b221aSStephen M. Cameron { 2307316b221aSStephen M. Cameron int rc = IO_OK; 2308316b221aSStephen M. Cameron struct CommandList *c; 2309316b221aSStephen M. Cameron struct ErrorInfo *ei; 2310316b221aSStephen M. Cameron 231145fcb86eSStephen Cameron c = cmd_alloc(h); 2312316b221aSStephen M. Cameron if (c == NULL) { /* trouble... */ 231345fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2314316b221aSStephen M. Cameron return -ENOMEM; 2315316b221aSStephen M. Cameron } 2316316b221aSStephen M. Cameron 2317316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2318316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2319316b221aSStephen M. Cameron rc = -1; 2320316b221aSStephen M. Cameron goto out; 2321316b221aSStephen M. Cameron } 232225163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 232325163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 232425163bd5SWebb Scales if (rc) 232525163bd5SWebb Scales goto out; 2326316b221aSStephen M. Cameron ei = c->err_info; 2327316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2328316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2329316b221aSStephen M. Cameron rc = -1; 2330316b221aSStephen M. Cameron } 2331316b221aSStephen M. Cameron out: 233245fcb86eSStephen Cameron cmd_free(h, c); 2333316b221aSStephen M. Cameron return rc; 2334316b221aSStephen M. Cameron } 2335316b221aSStephen M. Cameron 2336bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 233725163bd5SWebb Scales u8 reset_type, int reply_queue) 2338edd16368SStephen M. Cameron { 2339edd16368SStephen M. Cameron int rc = IO_OK; 2340edd16368SStephen M. Cameron struct CommandList *c; 2341edd16368SStephen M. Cameron struct ErrorInfo *ei; 2342edd16368SStephen M. Cameron 234345fcb86eSStephen Cameron c = cmd_alloc(h); 2344edd16368SStephen M. Cameron 2345edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 234645fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2347e9ea04a6SStephen M. Cameron return -ENOMEM; 2348edd16368SStephen M. Cameron } 2349edd16368SStephen M. Cameron 2350a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2351bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2352bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2353bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 235425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 235525163bd5SWebb Scales if (rc) { 235625163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 235725163bd5SWebb Scales goto out; 235825163bd5SWebb Scales } 2359edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2360edd16368SStephen M. Cameron 2361edd16368SStephen M. Cameron ei = c->err_info; 2362edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2363d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2364edd16368SStephen M. Cameron rc = -1; 2365edd16368SStephen M. Cameron } 236625163bd5SWebb Scales out: 236745fcb86eSStephen Cameron cmd_free(h, c); 2368edd16368SStephen M. Cameron return rc; 2369edd16368SStephen M. Cameron } 2370edd16368SStephen M. Cameron 2371edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2372edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2373edd16368SStephen M. Cameron { 2374edd16368SStephen M. Cameron int rc; 2375edd16368SStephen M. Cameron unsigned char *buf; 2376edd16368SStephen M. Cameron 2377edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2378edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2379edd16368SStephen M. Cameron if (!buf) 2380edd16368SStephen M. Cameron return; 2381b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2382edd16368SStephen M. Cameron if (rc == 0) 2383edd16368SStephen M. Cameron *raid_level = buf[8]; 2384edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2385edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2386edd16368SStephen M. Cameron kfree(buf); 2387edd16368SStephen M. Cameron return; 2388edd16368SStephen M. Cameron } 2389edd16368SStephen M. Cameron 2390283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2391283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2392283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2393283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2394283b4a9bSStephen M. Cameron { 2395283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2396283b4a9bSStephen M. Cameron int map, row, col; 2397283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2398283b4a9bSStephen M. Cameron 2399283b4a9bSStephen M. Cameron if (rc != 0) 2400283b4a9bSStephen M. Cameron return; 2401283b4a9bSStephen M. Cameron 24022ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 24032ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 24042ba8bfc8SStephen M. Cameron return; 24052ba8bfc8SStephen M. Cameron 2406283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2407283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2408283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2409283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2410283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2411283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2412283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2413283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2414283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2415283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2416283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2417283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2418283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2419283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2420283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2421283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2422283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2423283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2424283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2425283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2426283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2427283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2428283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2429283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 24302b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2431dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 24322b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 24332b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 24342b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2435dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2436dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2437283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2438283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2439283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2440283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2441283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2442283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2443283b4a9bSStephen M. Cameron disks_per_row = 2444283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2445283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2446283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2447283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2448283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2449283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2450283b4a9bSStephen M. Cameron disks_per_row = 2451283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2452283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2453283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2454283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2455283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2456283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2457283b4a9bSStephen M. Cameron } 2458283b4a9bSStephen M. Cameron } 2459283b4a9bSStephen M. Cameron } 2460283b4a9bSStephen M. Cameron #else 2461283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2462283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2463283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2464283b4a9bSStephen M. Cameron { 2465283b4a9bSStephen M. Cameron } 2466283b4a9bSStephen M. Cameron #endif 2467283b4a9bSStephen M. Cameron 2468283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2469283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2470283b4a9bSStephen M. Cameron { 2471283b4a9bSStephen M. Cameron int rc = 0; 2472283b4a9bSStephen M. Cameron struct CommandList *c; 2473283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2474283b4a9bSStephen M. Cameron 247545fcb86eSStephen Cameron c = cmd_alloc(h); 2476283b4a9bSStephen M. Cameron if (c == NULL) { 247745fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2478283b4a9bSStephen M. Cameron return -ENOMEM; 2479283b4a9bSStephen M. Cameron } 2480283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2481283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2482283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 2483283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n"); 248425163bd5SWebb Scales rc = -ENOMEM; 248525163bd5SWebb Scales goto out; 2486283b4a9bSStephen M. Cameron } 248725163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 248825163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 248925163bd5SWebb Scales if (rc) 249025163bd5SWebb Scales goto out; 2491283b4a9bSStephen M. Cameron ei = c->err_info; 2492283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2493d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 249425163bd5SWebb Scales rc = -1; 249525163bd5SWebb Scales goto out; 2496283b4a9bSStephen M. Cameron } 249745fcb86eSStephen Cameron cmd_free(h, c); 2498283b4a9bSStephen M. Cameron 2499283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2500283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2501283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2502283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2503283b4a9bSStephen M. Cameron rc = -1; 2504283b4a9bSStephen M. Cameron } 2505283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2506283b4a9bSStephen M. Cameron return rc; 250725163bd5SWebb Scales out: 250825163bd5SWebb Scales cmd_free(h, c); 250925163bd5SWebb Scales return rc; 2510283b4a9bSStephen M. Cameron } 2511283b4a9bSStephen M. Cameron 251203383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 251303383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 251403383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 251503383736SDon Brace { 251603383736SDon Brace int rc = IO_OK; 251703383736SDon Brace struct CommandList *c; 251803383736SDon Brace struct ErrorInfo *ei; 251903383736SDon Brace 252003383736SDon Brace c = cmd_alloc(h); 252103383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 252203383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 252303383736SDon Brace if (rc) 252403383736SDon Brace goto out; 252503383736SDon Brace 252603383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 252703383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 252803383736SDon Brace 252925163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 253025163bd5SWebb Scales NO_TIMEOUT); 253103383736SDon Brace ei = c->err_info; 253203383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 253303383736SDon Brace hpsa_scsi_interpret_error(h, c); 253403383736SDon Brace rc = -1; 253503383736SDon Brace } 253603383736SDon Brace out: 253703383736SDon Brace cmd_free(h, c); 253803383736SDon Brace return rc; 253903383736SDon Brace } 254003383736SDon Brace 25411b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 25421b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 25431b70150aSStephen M. Cameron { 25441b70150aSStephen M. Cameron int rc; 25451b70150aSStephen M. Cameron int i; 25461b70150aSStephen M. Cameron int pages; 25471b70150aSStephen M. Cameron unsigned char *buf, bufsize; 25481b70150aSStephen M. Cameron 25491b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 25501b70150aSStephen M. Cameron if (!buf) 25511b70150aSStephen M. Cameron return 0; 25521b70150aSStephen M. Cameron 25531b70150aSStephen M. Cameron /* Get the size of the page list first */ 25541b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 25551b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 25561b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 25571b70150aSStephen M. Cameron if (rc != 0) 25581b70150aSStephen M. Cameron goto exit_unsupported; 25591b70150aSStephen M. Cameron pages = buf[3]; 25601b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 25611b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 25621b70150aSStephen M. Cameron else 25631b70150aSStephen M. Cameron bufsize = 255; 25641b70150aSStephen M. Cameron 25651b70150aSStephen M. Cameron /* Get the whole VPD page list */ 25661b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 25671b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 25681b70150aSStephen M. Cameron buf, bufsize); 25691b70150aSStephen M. Cameron if (rc != 0) 25701b70150aSStephen M. Cameron goto exit_unsupported; 25711b70150aSStephen M. Cameron 25721b70150aSStephen M. Cameron pages = buf[3]; 25731b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 25741b70150aSStephen M. Cameron if (buf[3 + i] == page) 25751b70150aSStephen M. Cameron goto exit_supported; 25761b70150aSStephen M. Cameron exit_unsupported: 25771b70150aSStephen M. Cameron kfree(buf); 25781b70150aSStephen M. Cameron return 0; 25791b70150aSStephen M. Cameron exit_supported: 25801b70150aSStephen M. Cameron kfree(buf); 25811b70150aSStephen M. Cameron return 1; 25821b70150aSStephen M. Cameron } 25831b70150aSStephen M. Cameron 2584283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 2585283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2586283b4a9bSStephen M. Cameron { 2587283b4a9bSStephen M. Cameron int rc; 2588283b4a9bSStephen M. Cameron unsigned char *buf; 2589283b4a9bSStephen M. Cameron u8 ioaccel_status; 2590283b4a9bSStephen M. Cameron 2591283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2592283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 259341ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 2594283b4a9bSStephen M. Cameron 2595283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2596283b4a9bSStephen M. Cameron if (!buf) 2597283b4a9bSStephen M. Cameron return; 25981b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 25991b70150aSStephen M. Cameron goto out; 2600283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 2601b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 2602283b4a9bSStephen M. Cameron if (rc != 0) 2603283b4a9bSStephen M. Cameron goto out; 2604283b4a9bSStephen M. Cameron 2605283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 2606283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 2607283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 2608283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 2609283b4a9bSStephen M. Cameron this_device->offload_config = 2610283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 2611283b4a9bSStephen M. Cameron if (this_device->offload_config) { 2612283b4a9bSStephen M. Cameron this_device->offload_enabled = 2613283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 2614283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 2615283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2616283b4a9bSStephen M. Cameron } 261741ce4c35SStephen Cameron this_device->offload_to_be_enabled = this_device->offload_enabled; 2618283b4a9bSStephen M. Cameron out: 2619283b4a9bSStephen M. Cameron kfree(buf); 2620283b4a9bSStephen M. Cameron return; 2621283b4a9bSStephen M. Cameron } 2622283b4a9bSStephen M. Cameron 2623edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 2624edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 2625edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 2626edd16368SStephen M. Cameron { 2627edd16368SStephen M. Cameron int rc; 2628edd16368SStephen M. Cameron unsigned char *buf; 2629edd16368SStephen M. Cameron 2630edd16368SStephen M. Cameron if (buflen > 16) 2631edd16368SStephen M. Cameron buflen = 16; 2632edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2633edd16368SStephen M. Cameron if (!buf) 2634a84d794dSStephen M. Cameron return -ENOMEM; 2635b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 2636edd16368SStephen M. Cameron if (rc == 0) 2637edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 2638edd16368SStephen M. Cameron kfree(buf); 2639edd16368SStephen M. Cameron return rc != 0; 2640edd16368SStephen M. Cameron } 2641edd16368SStephen M. Cameron 2642edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 264303383736SDon Brace void *buf, int bufsize, 2644edd16368SStephen M. Cameron int extended_response) 2645edd16368SStephen M. Cameron { 2646edd16368SStephen M. Cameron int rc = IO_OK; 2647edd16368SStephen M. Cameron struct CommandList *c; 2648edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2649edd16368SStephen M. Cameron struct ErrorInfo *ei; 2650edd16368SStephen M. Cameron 265145fcb86eSStephen Cameron c = cmd_alloc(h); 2652edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 265345fcb86eSStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2654edd16368SStephen M. Cameron return -1; 2655edd16368SStephen M. Cameron } 2656e89c0ae7SStephen M. Cameron /* address the controller */ 2657e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 2658a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 2659a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 2660a2dac136SStephen M. Cameron rc = -1; 2661a2dac136SStephen M. Cameron goto out; 2662a2dac136SStephen M. Cameron } 2663edd16368SStephen M. Cameron if (extended_response) 2664edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 266525163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 266625163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 266725163bd5SWebb Scales if (rc) 266825163bd5SWebb Scales goto out; 2669edd16368SStephen M. Cameron ei = c->err_info; 2670edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 2671edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 2672d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2673edd16368SStephen M. Cameron rc = -1; 2674283b4a9bSStephen M. Cameron } else { 267503383736SDon Brace struct ReportLUNdata *rld = buf; 267603383736SDon Brace 267703383736SDon Brace if (rld->extended_response_flag != extended_response) { 2678283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 2679283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 2680283b4a9bSStephen M. Cameron extended_response, 268103383736SDon Brace rld->extended_response_flag); 2682283b4a9bSStephen M. Cameron rc = -1; 2683283b4a9bSStephen M. Cameron } 2684edd16368SStephen M. Cameron } 2685a2dac136SStephen M. Cameron out: 268645fcb86eSStephen Cameron cmd_free(h, c); 2687edd16368SStephen M. Cameron return rc; 2688edd16368SStephen M. Cameron } 2689edd16368SStephen M. Cameron 2690edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 269103383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 2692edd16368SStephen M. Cameron { 269303383736SDon Brace return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 269403383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 2695edd16368SStephen M. Cameron } 2696edd16368SStephen M. Cameron 2697edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 2698edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 2699edd16368SStephen M. Cameron { 2700edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 2701edd16368SStephen M. Cameron } 2702edd16368SStephen M. Cameron 2703edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 2704edd16368SStephen M. Cameron int bus, int target, int lun) 2705edd16368SStephen M. Cameron { 2706edd16368SStephen M. Cameron device->bus = bus; 2707edd16368SStephen M. Cameron device->target = target; 2708edd16368SStephen M. Cameron device->lun = lun; 2709edd16368SStephen M. Cameron } 2710edd16368SStephen M. Cameron 27119846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 27129846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 27139846590eSStephen M. Cameron unsigned char scsi3addr[]) 27149846590eSStephen M. Cameron { 27159846590eSStephen M. Cameron int rc; 27169846590eSStephen M. Cameron int status; 27179846590eSStephen M. Cameron int size; 27189846590eSStephen M. Cameron unsigned char *buf; 27199846590eSStephen M. Cameron 27209846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 27219846590eSStephen M. Cameron if (!buf) 27229846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 27239846590eSStephen M. Cameron 27249846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 272524a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 27269846590eSStephen M. Cameron goto exit_failed; 27279846590eSStephen M. Cameron 27289846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 27299846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 27309846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 273124a4b078SStephen M. Cameron if (rc != 0) 27329846590eSStephen M. Cameron goto exit_failed; 27339846590eSStephen M. Cameron size = buf[3]; 27349846590eSStephen M. Cameron 27359846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 27369846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 27379846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 273824a4b078SStephen M. Cameron if (rc != 0) 27399846590eSStephen M. Cameron goto exit_failed; 27409846590eSStephen M. Cameron status = buf[4]; /* status byte */ 27419846590eSStephen M. Cameron 27429846590eSStephen M. Cameron kfree(buf); 27439846590eSStephen M. Cameron return status; 27449846590eSStephen M. Cameron exit_failed: 27459846590eSStephen M. Cameron kfree(buf); 27469846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 27479846590eSStephen M. Cameron } 27489846590eSStephen M. Cameron 27499846590eSStephen M. Cameron /* Determine offline status of a volume. 27509846590eSStephen M. Cameron * Return either: 27519846590eSStephen M. Cameron * 0 (not offline) 275267955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 27539846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 27549846590eSStephen M. Cameron * describing why a volume is to be kept offline) 27559846590eSStephen M. Cameron */ 275667955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 27579846590eSStephen M. Cameron unsigned char scsi3addr[]) 27589846590eSStephen M. Cameron { 27599846590eSStephen M. Cameron struct CommandList *c; 27609846590eSStephen M. Cameron unsigned char *sense, sense_key, asc, ascq; 276125163bd5SWebb Scales int rc, ldstat = 0; 27629846590eSStephen M. Cameron u16 cmd_status; 27639846590eSStephen M. Cameron u8 scsi_status; 27649846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 27659846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 27669846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 27679846590eSStephen M. Cameron 27689846590eSStephen M. Cameron c = cmd_alloc(h); 27699846590eSStephen M. Cameron if (!c) 27709846590eSStephen M. Cameron return 0; 27719846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 277225163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 277325163bd5SWebb Scales if (rc) { 277425163bd5SWebb Scales cmd_free(h, c); 277525163bd5SWebb Scales return 0; 277625163bd5SWebb Scales } 27779846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 27789846590eSStephen M. Cameron sense_key = sense[2]; 27799846590eSStephen M. Cameron asc = sense[12]; 27809846590eSStephen M. Cameron ascq = sense[13]; 27819846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 27829846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 27839846590eSStephen M. Cameron cmd_free(h, c); 27849846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 27859846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 27869846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 27879846590eSStephen M. Cameron sense_key != NOT_READY || 27889846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 27899846590eSStephen M. Cameron return 0; 27909846590eSStephen M. Cameron } 27919846590eSStephen M. Cameron 27929846590eSStephen M. Cameron /* Determine the reason for not ready state */ 27939846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 27949846590eSStephen M. Cameron 27959846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 27969846590eSStephen M. Cameron switch (ldstat) { 27979846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 27989846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 27999846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 28009846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 28019846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 28029846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 28039846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 28049846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 28059846590eSStephen M. Cameron return ldstat; 28069846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 28079846590eSStephen M. Cameron /* If VPD status page isn't available, 28089846590eSStephen M. Cameron * use ASC/ASCQ to determine state 28099846590eSStephen M. Cameron */ 28109846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 28119846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 28129846590eSStephen M. Cameron return ldstat; 28139846590eSStephen M. Cameron break; 28149846590eSStephen M. Cameron default: 28159846590eSStephen M. Cameron break; 28169846590eSStephen M. Cameron } 28179846590eSStephen M. Cameron return 0; 28189846590eSStephen M. Cameron } 28199846590eSStephen M. Cameron 28209b5c48c2SStephen Cameron /* 28219b5c48c2SStephen Cameron * Find out if a logical device supports aborts by simply trying one. 28229b5c48c2SStephen Cameron * Smart Array may claim not to support aborts on logical drives, but 28239b5c48c2SStephen Cameron * if a MSA2000 * is connected, the drives on that will be presented 28249b5c48c2SStephen Cameron * by the Smart Array as logical drives, and aborts may be sent to 28259b5c48c2SStephen Cameron * those devices successfully. So the simplest way to find out is 28269b5c48c2SStephen Cameron * to simply try an abort and see how the device responds. 28279b5c48c2SStephen Cameron */ 28289b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h, 28299b5c48c2SStephen Cameron unsigned char *scsi3addr) 28309b5c48c2SStephen Cameron { 28319b5c48c2SStephen Cameron struct CommandList *c; 28329b5c48c2SStephen Cameron struct ErrorInfo *ei; 28339b5c48c2SStephen Cameron int rc = 0; 28349b5c48c2SStephen Cameron 28359b5c48c2SStephen Cameron u64 tag = (u64) -1; /* bogus tag */ 28369b5c48c2SStephen Cameron 28379b5c48c2SStephen Cameron /* Assume that physical devices support aborts */ 28389b5c48c2SStephen Cameron if (!is_logical_dev_addr_mode(scsi3addr)) 28399b5c48c2SStephen Cameron return 1; 28409b5c48c2SStephen Cameron 28419b5c48c2SStephen Cameron c = cmd_alloc(h); 28429b5c48c2SStephen Cameron if (!c) 28439b5c48c2SStephen Cameron return -ENOMEM; 28449b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG); 28459b5c48c2SStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 28469b5c48c2SStephen Cameron /* no unmap needed here because no data xfer. */ 28479b5c48c2SStephen Cameron ei = c->err_info; 28489b5c48c2SStephen Cameron switch (ei->CommandStatus) { 28499b5c48c2SStephen Cameron case CMD_INVALID: 28509b5c48c2SStephen Cameron rc = 0; 28519b5c48c2SStephen Cameron break; 28529b5c48c2SStephen Cameron case CMD_UNABORTABLE: 28539b5c48c2SStephen Cameron case CMD_ABORT_FAILED: 28549b5c48c2SStephen Cameron rc = 1; 28559b5c48c2SStephen Cameron break; 28569b5c48c2SStephen Cameron default: 28579b5c48c2SStephen Cameron rc = 0; 28589b5c48c2SStephen Cameron break; 28599b5c48c2SStephen Cameron } 28609b5c48c2SStephen Cameron cmd_free(h, c); 28619b5c48c2SStephen Cameron return rc; 28629b5c48c2SStephen Cameron } 28639b5c48c2SStephen Cameron 2864edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 28650b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 28660b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 2867edd16368SStephen M. Cameron { 28680b0e1d6cSStephen M. Cameron 28690b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 28700b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 28710b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 28720b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 28730b0e1d6cSStephen M. Cameron 2874ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 28750b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 2876edd16368SStephen M. Cameron 2877ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 2878edd16368SStephen M. Cameron if (!inq_buff) 2879edd16368SStephen M. Cameron goto bail_out; 2880edd16368SStephen M. Cameron 2881edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 2882edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 2883edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 2884edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 2885edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 2886edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 2887edd16368SStephen M. Cameron goto bail_out; 2888edd16368SStephen M. Cameron } 2889edd16368SStephen M. Cameron 2890edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 2891edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 2892edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 2893edd16368SStephen M. Cameron sizeof(this_device->vendor)); 2894edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 2895edd16368SStephen M. Cameron sizeof(this_device->model)); 2896edd16368SStephen M. Cameron memset(this_device->device_id, 0, 2897edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2898edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 2899edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2900edd16368SStephen M. Cameron 2901edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 2902283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 290367955ba3SStephen M. Cameron int volume_offline; 290467955ba3SStephen M. Cameron 2905edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 2906283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 2907283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 290867955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 290967955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 291067955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 291167955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 2912283b4a9bSStephen M. Cameron } else { 2913edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 2914283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2915283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 291641ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 29179846590eSStephen M. Cameron this_device->volume_offline = 0; 291803383736SDon Brace this_device->queue_depth = h->nr_cmds; 2919283b4a9bSStephen M. Cameron } 2920edd16368SStephen M. Cameron 29210b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 29220b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 29230b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 29240b0e1d6cSStephen M. Cameron */ 29250b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 29260b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 29270b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 29280b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 29290b0e1d6cSStephen M. Cameron } 2930edd16368SStephen M. Cameron kfree(inq_buff); 2931edd16368SStephen M. Cameron return 0; 2932edd16368SStephen M. Cameron 2933edd16368SStephen M. Cameron bail_out: 2934edd16368SStephen M. Cameron kfree(inq_buff); 2935edd16368SStephen M. Cameron return 1; 2936edd16368SStephen M. Cameron } 2937edd16368SStephen M. Cameron 29389b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h, 29399b5c48c2SStephen Cameron struct hpsa_scsi_dev_t *dev, u8 *scsi3addr) 29409b5c48c2SStephen Cameron { 29419b5c48c2SStephen Cameron unsigned long flags; 29429b5c48c2SStephen Cameron int rc, entry; 29439b5c48c2SStephen Cameron /* 29449b5c48c2SStephen Cameron * See if this device supports aborts. If we already know 29459b5c48c2SStephen Cameron * the device, we already know if it supports aborts, otherwise 29469b5c48c2SStephen Cameron * we have to find out if it supports aborts by trying one. 29479b5c48c2SStephen Cameron */ 29489b5c48c2SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 29499b5c48c2SStephen Cameron rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry); 29509b5c48c2SStephen Cameron if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) && 29519b5c48c2SStephen Cameron entry >= 0 && entry < h->ndevices) { 29529b5c48c2SStephen Cameron dev->supports_aborts = h->dev[entry]->supports_aborts; 29539b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 29549b5c48c2SStephen Cameron } else { 29559b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 29569b5c48c2SStephen Cameron dev->supports_aborts = 29579b5c48c2SStephen Cameron hpsa_device_supports_aborts(h, scsi3addr); 29589b5c48c2SStephen Cameron if (dev->supports_aborts < 0) 29599b5c48c2SStephen Cameron dev->supports_aborts = 0; 29609b5c48c2SStephen Cameron } 29619b5c48c2SStephen Cameron } 29629b5c48c2SStephen Cameron 29634f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 2964edd16368SStephen M. Cameron "MSA2012", 2965edd16368SStephen M. Cameron "MSA2024", 2966edd16368SStephen M. Cameron "MSA2312", 2967edd16368SStephen M. Cameron "MSA2324", 2968fda38518SStephen M. Cameron "P2000 G3 SAS", 2969e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 2970edd16368SStephen M. Cameron NULL, 2971edd16368SStephen M. Cameron }; 2972edd16368SStephen M. Cameron 29734f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 2974edd16368SStephen M. Cameron { 2975edd16368SStephen M. Cameron int i; 2976edd16368SStephen M. Cameron 29774f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 29784f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 29794f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 2980edd16368SStephen M. Cameron return 1; 2981edd16368SStephen M. Cameron return 0; 2982edd16368SStephen M. Cameron } 2983edd16368SStephen M. Cameron 2984edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 29854f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 2986edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 2987edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 2988edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 2989edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 2990edd16368SStephen M. Cameron */ 2991edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 29921f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 2993edd16368SStephen M. Cameron { 29941f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 2995edd16368SStephen M. Cameron 29961f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 29971f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 29981f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 29991f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 30001f310bdeSStephen M. Cameron else 30011f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 30021f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 30031f310bdeSStephen M. Cameron return; 30041f310bdeSStephen M. Cameron } 30051f310bdeSStephen M. Cameron /* It's a logical device */ 30064f4eb9f1SScott Teel if (is_ext_target(h, device)) { 30074f4eb9f1SScott Teel /* external target way, put logicals on bus 1 3008339b2b14SStephen M. Cameron * and match target/lun numbers box 30091f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 3010339b2b14SStephen M. Cameron */ 30111f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 30121f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 30131f310bdeSStephen M. Cameron return; 3014339b2b14SStephen M. Cameron } 30151f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 3016edd16368SStephen M. Cameron } 3017edd16368SStephen M. Cameron 3018edd16368SStephen M. Cameron /* 3019edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 30204f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 3021edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 3022edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 3023edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 3024edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 3025edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 3026edd16368SStephen M. Cameron * lun 0 assigned. 3027edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 3028edd16368SStephen M. Cameron */ 30294f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 3030edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 303101a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 30324f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 3033edd16368SStephen M. Cameron { 3034edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3035edd16368SStephen M. Cameron 30361f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 3037edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 3038edd16368SStephen M. Cameron 3039edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 3040edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 3041edd16368SStephen M. Cameron 30424f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 30434f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 3044edd16368SStephen M. Cameron 30451f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 3046edd16368SStephen M. Cameron return 0; 3047edd16368SStephen M. Cameron 3048c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 30491f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 3050edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 3051edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 3052edd16368SStephen M. Cameron 3053339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 3054339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 3055339b2b14SStephen M. Cameron 30564f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 3057aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 3058aca4a520SScott Teel "target devices exceeded. Check your hardware " 3059edd16368SStephen M. Cameron "configuration."); 3060edd16368SStephen M. Cameron return 0; 3061edd16368SStephen M. Cameron } 3062edd16368SStephen M. Cameron 30630b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 3064edd16368SStephen M. Cameron return 0; 30654f4eb9f1SScott Teel (*n_ext_target_devs)++; 30661f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 30671f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 30689b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, this_device, scsi3addr); 30691f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 3070edd16368SStephen M. Cameron return 1; 3071edd16368SStephen M. Cameron } 3072edd16368SStephen M. Cameron 3073edd16368SStephen M. Cameron /* 307454b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 307554b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 307654b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 307754b6e9e9SScott Teel * 3. Return: 307854b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 307954b6e9e9SScott Teel * 0 if no matching physical disk was found. 308054b6e9e9SScott Teel */ 308154b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 308254b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 308354b6e9e9SScott Teel { 308441ce4c35SStephen Cameron struct io_accel2_cmd *c2 = 308541ce4c35SStephen Cameron &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 308641ce4c35SStephen Cameron unsigned long flags; 308754b6e9e9SScott Teel int i; 308854b6e9e9SScott Teel 308941ce4c35SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 309041ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 309141ce4c35SStephen Cameron if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) { 309241ce4c35SStephen Cameron memcpy(scsi3addr, h->dev[i]->scsi3addr, 309341ce4c35SStephen Cameron sizeof(h->dev[i]->scsi3addr)); 309441ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 309554b6e9e9SScott Teel return 1; 309654b6e9e9SScott Teel } 309741ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 309841ce4c35SStephen Cameron return 0; 309941ce4c35SStephen Cameron } 310041ce4c35SStephen Cameron 310154b6e9e9SScott Teel /* 3102edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 3103edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 3104edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 3105edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 3106edd16368SStephen M. Cameron */ 3107edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 310803383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 310901a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 3110edd16368SStephen M. Cameron { 311103383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3112edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3113edd16368SStephen M. Cameron return -1; 3114edd16368SStephen M. Cameron } 311503383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 3116edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 311703383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 311803383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 3119edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 3120edd16368SStephen M. Cameron } 312103383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 3122edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 3123edd16368SStephen M. Cameron return -1; 3124edd16368SStephen M. Cameron } 31256df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 3126edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 3127edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 3128edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3129edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 3130edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 3131edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 3132edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 3133edd16368SStephen M. Cameron } 3134edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 3135edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3136edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 3137edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 3138edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 3139edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 3140edd16368SStephen M. Cameron } 3141edd16368SStephen M. Cameron return 0; 3142edd16368SStephen M. Cameron } 3143edd16368SStephen M. Cameron 314442a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 314542a91641SDon Brace int i, int nphysicals, int nlogicals, 3146a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 3147339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 3148339b2b14SStephen M. Cameron { 3149339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 3150339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 3151339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 3152339b2b14SStephen M. Cameron */ 3153339b2b14SStephen M. Cameron 3154339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 3155339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 3156339b2b14SStephen M. Cameron 3157339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 3158339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 3159339b2b14SStephen M. Cameron 3160339b2b14SStephen M. Cameron if (i < logicals_start) 3161d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 3162d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 3163339b2b14SStephen M. Cameron 3164339b2b14SStephen M. Cameron if (i < last_device) 3165339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 3166339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 3167339b2b14SStephen M. Cameron BUG(); 3168339b2b14SStephen M. Cameron return NULL; 3169339b2b14SStephen M. Cameron } 3170339b2b14SStephen M. Cameron 3171316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 3172316b221aSStephen M. Cameron { 3173316b221aSStephen M. Cameron int rc; 31746e8e8088SJoe Handzik int hba_mode_enabled; 3175316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 3176316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 3177316b221aSStephen M. Cameron GFP_KERNEL); 3178316b221aSStephen M. Cameron 3179316b221aSStephen M. Cameron if (!ctlr_params) 318096444fbbSJoe Handzik return -ENOMEM; 3181316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 3182316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 318396444fbbSJoe Handzik if (rc) { 3184316b221aSStephen M. Cameron kfree(ctlr_params); 318596444fbbSJoe Handzik return rc; 3186316b221aSStephen M. Cameron } 31876e8e8088SJoe Handzik 31886e8e8088SJoe Handzik hba_mode_enabled = 31896e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 31906e8e8088SJoe Handzik kfree(ctlr_params); 31916e8e8088SJoe Handzik return hba_mode_enabled; 3192316b221aSStephen M. Cameron } 3193316b221aSStephen M. Cameron 319403383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 319503383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 319603383736SDon Brace struct hpsa_scsi_dev_t *dev, 319703383736SDon Brace u8 *lunaddrbytes, 319803383736SDon Brace struct bmic_identify_physical_device *id_phys) 319903383736SDon Brace { 320003383736SDon Brace int rc; 320103383736SDon Brace struct ext_report_lun_entry *rle = 320203383736SDon Brace (struct ext_report_lun_entry *) lunaddrbytes; 320303383736SDon Brace 320403383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 320503383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 320603383736SDon Brace rc = hpsa_bmic_id_physical_device(h, lunaddrbytes, 320703383736SDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys, 320803383736SDon Brace sizeof(*id_phys)); 320903383736SDon Brace if (!rc) 321003383736SDon Brace /* Reserve space for FW operations */ 321103383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 321203383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 321303383736SDon Brace dev->queue_depth = 321403383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 321503383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 321603383736SDon Brace else 321703383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 321803383736SDon Brace atomic_set(&dev->ioaccel_cmds_out, 0); 321903383736SDon Brace } 322003383736SDon Brace 3221edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 3222edd16368SStephen M. Cameron { 3223edd16368SStephen M. Cameron /* the idea here is we could get notified 3224edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3225edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3226edd16368SStephen M. Cameron * our list of devices accordingly. 3227edd16368SStephen M. Cameron * 3228edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3229edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3230edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3231edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3232edd16368SStephen M. Cameron */ 3233a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3234edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 323503383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 323601a02ffcSStephen M. Cameron u32 nphysicals = 0; 323701a02ffcSStephen M. Cameron u32 nlogicals = 0; 323801a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3239edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3240edd16368SStephen M. Cameron int ncurrent = 0; 32414f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3242339b2b14SStephen M. Cameron int raid_ctlr_position; 32432bbf5c7fSJoe Handzik int rescan_hba_mode; 3244aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3245edd16368SStephen M. Cameron 3246cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 324792084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 324892084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 3249edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 325003383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3251edd16368SStephen M. Cameron 325203383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 325303383736SDon Brace !tmpdevice || !id_phys) { 3254edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3255edd16368SStephen M. Cameron goto out; 3256edd16368SStephen M. Cameron } 3257edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3258edd16368SStephen M. Cameron 3259316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 326096444fbbSJoe Handzik if (rescan_hba_mode < 0) 326196444fbbSJoe Handzik goto out; 3262316b221aSStephen M. Cameron 3263316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 3264316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 3265316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 3266316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 3267316b221aSStephen M. Cameron 3268316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 3269316b221aSStephen M. Cameron 327003383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 327103383736SDon Brace logdev_list, &nlogicals)) 3272edd16368SStephen M. Cameron goto out; 3273edd16368SStephen M. Cameron 3274aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3275aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3276aca4a520SScott Teel * controller. 3277edd16368SStephen M. Cameron */ 3278aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3279edd16368SStephen M. Cameron 3280edd16368SStephen M. Cameron /* Allocate the per device structures */ 3281edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3282b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3283b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3284b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3285b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3286b7ec021fSScott Teel break; 3287b7ec021fSScott Teel } 3288b7ec021fSScott Teel 3289edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3290edd16368SStephen M. Cameron if (!currentsd[i]) { 3291edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3292edd16368SStephen M. Cameron __FILE__, __LINE__); 3293edd16368SStephen M. Cameron goto out; 3294edd16368SStephen M. Cameron } 3295edd16368SStephen M. Cameron ndev_allocated++; 3296edd16368SStephen M. Cameron } 3297edd16368SStephen M. Cameron 32988645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 3299339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3300339b2b14SStephen M. Cameron else 3301339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3302339b2b14SStephen M. Cameron 3303edd16368SStephen M. Cameron /* adjust our table of devices */ 33044f4eb9f1SScott Teel n_ext_target_devs = 0; 3305edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 33060b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3307edd16368SStephen M. Cameron 3308edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3309339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3310339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 331141ce4c35SStephen Cameron 331241ce4c35SStephen Cameron /* skip masked non-disk devices */ 331341ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes)) 331441ce4c35SStephen Cameron if (i < nphysicals + (raid_ctlr_position == 0) && 331541ce4c35SStephen Cameron NON_DISK_PHYS_DEV(lunaddrbytes)) 3316edd16368SStephen M. Cameron continue; 3317edd16368SStephen M. Cameron 3318edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 33190b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 33200b0e1d6cSStephen M. Cameron &is_OBDR)) 3321edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 33221f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 33239b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes); 3324edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3325edd16368SStephen M. Cameron 3326edd16368SStephen M. Cameron /* 33274f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3328edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3329edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3330edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3331edd16368SStephen M. Cameron * there is no lun 0. 3332edd16368SStephen M. Cameron */ 33334f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 33341f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 33354f4eb9f1SScott Teel &n_ext_target_devs)) { 3336edd16368SStephen M. Cameron ncurrent++; 3337edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3338edd16368SStephen M. Cameron } 3339edd16368SStephen M. Cameron 3340edd16368SStephen M. Cameron *this_device = *tmpdevice; 3341edd16368SStephen M. Cameron 334241ce4c35SStephen Cameron /* do not expose masked devices */ 334341ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes) && 334441ce4c35SStephen Cameron i < nphysicals + (raid_ctlr_position == 0)) { 334541ce4c35SStephen Cameron if (h->hba_mode_enabled) 334641ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 334741ce4c35SStephen Cameron "Masked physical device detected\n"); 334841ce4c35SStephen Cameron this_device->expose_state = HPSA_DO_NOT_EXPOSE; 334941ce4c35SStephen Cameron } else { 335041ce4c35SStephen Cameron this_device->expose_state = 335141ce4c35SStephen Cameron HPSA_SG_ATTACH | HPSA_ULD_ATTACH; 335241ce4c35SStephen Cameron } 335341ce4c35SStephen Cameron 3354edd16368SStephen M. Cameron switch (this_device->devtype) { 33550b0e1d6cSStephen M. Cameron case TYPE_ROM: 3356edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3357edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3358edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3359edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3360edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3361edd16368SStephen M. Cameron * the inquiry data. 3362edd16368SStephen M. Cameron */ 33630b0e1d6cSStephen M. Cameron if (is_OBDR) 3364edd16368SStephen M. Cameron ncurrent++; 3365edd16368SStephen M. Cameron break; 3366edd16368SStephen M. Cameron case TYPE_DISK: 3367316b221aSStephen M. Cameron if (h->hba_mode_enabled) { 3368316b221aSStephen M. Cameron /* never use raid mapper in HBA mode */ 3369316b221aSStephen M. Cameron this_device->offload_enabled = 0; 3370316b221aSStephen M. Cameron ncurrent++; 3371316b221aSStephen M. Cameron break; 3372316b221aSStephen M. Cameron } else if (h->acciopath_status) { 3373283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3374283b4a9bSStephen M. Cameron ncurrent++; 3375edd16368SStephen M. Cameron break; 3376283b4a9bSStephen M. Cameron } 3377316b221aSStephen M. Cameron } else { 3378316b221aSStephen M. Cameron if (i < nphysicals) 3379316b221aSStephen M. Cameron break; 3380316b221aSStephen M. Cameron ncurrent++; 3381316b221aSStephen M. Cameron break; 3382316b221aSStephen M. Cameron } 338303383736SDon Brace if (h->transMethod & CFGTBL_Trans_io_accel1 || 338403383736SDon Brace h->transMethod & CFGTBL_Trans_io_accel2) { 338503383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 338603383736SDon Brace lunaddrbytes, id_phys); 338703383736SDon Brace atomic_set(&this_device->ioaccel_cmds_out, 0); 3388edd16368SStephen M. Cameron ncurrent++; 3389283b4a9bSStephen M. Cameron } 3390edd16368SStephen M. Cameron break; 3391edd16368SStephen M. Cameron case TYPE_TAPE: 3392edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3393edd16368SStephen M. Cameron ncurrent++; 3394edd16368SStephen M. Cameron break; 339541ce4c35SStephen Cameron case TYPE_ENCLOSURE: 339641ce4c35SStephen Cameron if (h->hba_mode_enabled) 339741ce4c35SStephen Cameron ncurrent++; 339841ce4c35SStephen Cameron break; 3399edd16368SStephen M. Cameron case TYPE_RAID: 3400edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3401edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3402edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3403edd16368SStephen M. Cameron * don't present it. 3404edd16368SStephen M. Cameron */ 3405edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3406edd16368SStephen M. Cameron break; 3407edd16368SStephen M. Cameron ncurrent++; 3408edd16368SStephen M. Cameron break; 3409edd16368SStephen M. Cameron default: 3410edd16368SStephen M. Cameron break; 3411edd16368SStephen M. Cameron } 3412cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3413edd16368SStephen M. Cameron break; 3414edd16368SStephen M. Cameron } 3415edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3416edd16368SStephen M. Cameron out: 3417edd16368SStephen M. Cameron kfree(tmpdevice); 3418edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3419edd16368SStephen M. Cameron kfree(currentsd[i]); 3420edd16368SStephen M. Cameron kfree(currentsd); 3421edd16368SStephen M. Cameron kfree(physdev_list); 3422edd16368SStephen M. Cameron kfree(logdev_list); 342303383736SDon Brace kfree(id_phys); 3424edd16368SStephen M. Cameron } 3425edd16368SStephen M. Cameron 3426ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 3427ec5cbf04SWebb Scales struct scatterlist *sg) 3428ec5cbf04SWebb Scales { 3429ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 3430ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 3431ec5cbf04SWebb Scales 3432ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 3433ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 3434ec5cbf04SWebb Scales desc->Ext = 0; 3435ec5cbf04SWebb Scales } 3436ec5cbf04SWebb Scales 3437c7ee65b3SWebb Scales /* 3438c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3439edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3440edd16368SStephen M. Cameron * hpsa command, cp. 3441edd16368SStephen M. Cameron */ 344233a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3443edd16368SStephen M. Cameron struct CommandList *cp, 3444edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3445edd16368SStephen M. Cameron { 3446edd16368SStephen M. Cameron struct scatterlist *sg; 344733a2ffceSStephen M. Cameron int use_sg, i, sg_index, chained; 344833a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3449edd16368SStephen M. Cameron 345033a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3451edd16368SStephen M. Cameron 3452edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3453edd16368SStephen M. Cameron if (use_sg < 0) 3454edd16368SStephen M. Cameron return use_sg; 3455edd16368SStephen M. Cameron 3456edd16368SStephen M. Cameron if (!use_sg) 3457edd16368SStephen M. Cameron goto sglist_finished; 3458edd16368SStephen M. Cameron 345933a2ffceSStephen M. Cameron curr_sg = cp->SG; 346033a2ffceSStephen M. Cameron chained = 0; 346133a2ffceSStephen M. Cameron sg_index = 0; 3462edd16368SStephen M. Cameron scsi_for_each_sg(cmd, sg, use_sg, i) { 346333a2ffceSStephen M. Cameron if (i == h->max_cmd_sg_entries - 1 && 346433a2ffceSStephen M. Cameron use_sg > h->max_cmd_sg_entries) { 346533a2ffceSStephen M. Cameron chained = 1; 346633a2ffceSStephen M. Cameron curr_sg = h->cmd_sg_list[cp->cmdindex]; 346733a2ffceSStephen M. Cameron sg_index = 0; 346833a2ffceSStephen M. Cameron } 3469ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 347033a2ffceSStephen M. Cameron curr_sg++; 347133a2ffceSStephen M. Cameron } 3472ec5cbf04SWebb Scales 3473ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 347450a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 347533a2ffceSStephen M. Cameron 347633a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 347733a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 347833a2ffceSStephen M. Cameron 347933a2ffceSStephen M. Cameron if (chained) { 348033a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 348150a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 3482e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 3483e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 3484e2bea6dfSStephen M. Cameron return -1; 3485e2bea6dfSStephen M. Cameron } 348633a2ffceSStephen M. Cameron return 0; 3487edd16368SStephen M. Cameron } 3488edd16368SStephen M. Cameron 3489edd16368SStephen M. Cameron sglist_finished: 3490edd16368SStephen M. Cameron 349101a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 3492c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 3493edd16368SStephen M. Cameron return 0; 3494edd16368SStephen M. Cameron } 3495edd16368SStephen M. Cameron 3496283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 3497283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 3498283b4a9bSStephen M. Cameron { 3499283b4a9bSStephen M. Cameron int is_write = 0; 3500283b4a9bSStephen M. Cameron u32 block; 3501283b4a9bSStephen M. Cameron u32 block_cnt; 3502283b4a9bSStephen M. Cameron 3503283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 3504283b4a9bSStephen M. Cameron switch (cdb[0]) { 3505283b4a9bSStephen M. Cameron case WRITE_6: 3506283b4a9bSStephen M. Cameron case WRITE_12: 3507283b4a9bSStephen M. Cameron is_write = 1; 3508283b4a9bSStephen M. Cameron case READ_6: 3509283b4a9bSStephen M. Cameron case READ_12: 3510283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 3511283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 3512283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 3513283b4a9bSStephen M. Cameron } else { 3514283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 3515283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 3516283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 3517283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 3518283b4a9bSStephen M. Cameron cdb[5]; 3519283b4a9bSStephen M. Cameron block_cnt = 3520283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 3521283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 3522283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 3523283b4a9bSStephen M. Cameron cdb[9]; 3524283b4a9bSStephen M. Cameron } 3525283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 3526283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3527283b4a9bSStephen M. Cameron 3528283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3529283b4a9bSStephen M. Cameron cdb[1] = 0; 3530283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 3531283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 3532283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 3533283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 3534283b4a9bSStephen M. Cameron cdb[6] = 0; 3535283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 3536283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 3537283b4a9bSStephen M. Cameron cdb[9] = 0; 3538283b4a9bSStephen M. Cameron *cdb_len = 10; 3539283b4a9bSStephen M. Cameron break; 3540283b4a9bSStephen M. Cameron } 3541283b4a9bSStephen M. Cameron return 0; 3542283b4a9bSStephen M. Cameron } 3543283b4a9bSStephen M. Cameron 3544c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 3545283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 354603383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3547e1f7de0cSMatt Gates { 3548e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 3549e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 3550e1f7de0cSMatt Gates unsigned int len; 3551e1f7de0cSMatt Gates unsigned int total_len = 0; 3552e1f7de0cSMatt Gates struct scatterlist *sg; 3553e1f7de0cSMatt Gates u64 addr64; 3554e1f7de0cSMatt Gates int use_sg, i; 3555e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 3556e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 3557e1f7de0cSMatt Gates 3558283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 355903383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 356003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3561283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 356203383736SDon Brace } 3563283b4a9bSStephen M. Cameron 3564e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 3565e1f7de0cSMatt Gates 356603383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 356703383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3568283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 356903383736SDon Brace } 3570283b4a9bSStephen M. Cameron 3571e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 3572e1f7de0cSMatt Gates 3573e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 3574e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 3575e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 3576e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 3577e1f7de0cSMatt Gates 3578e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 357903383736SDon Brace if (use_sg < 0) { 358003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3581e1f7de0cSMatt Gates return use_sg; 358203383736SDon Brace } 3583e1f7de0cSMatt Gates 3584e1f7de0cSMatt Gates if (use_sg) { 3585e1f7de0cSMatt Gates curr_sg = cp->SG; 3586e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 3587e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 3588e1f7de0cSMatt Gates len = sg_dma_len(sg); 3589e1f7de0cSMatt Gates total_len += len; 359050a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 359150a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 359250a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 3593e1f7de0cSMatt Gates curr_sg++; 3594e1f7de0cSMatt Gates } 359550a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 3596e1f7de0cSMatt Gates 3597e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 3598e1f7de0cSMatt Gates case DMA_TO_DEVICE: 3599e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 3600e1f7de0cSMatt Gates break; 3601e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 3602e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 3603e1f7de0cSMatt Gates break; 3604e1f7de0cSMatt Gates case DMA_NONE: 3605e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3606e1f7de0cSMatt Gates break; 3607e1f7de0cSMatt Gates default: 3608e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3609e1f7de0cSMatt Gates cmd->sc_data_direction); 3610e1f7de0cSMatt Gates BUG(); 3611e1f7de0cSMatt Gates break; 3612e1f7de0cSMatt Gates } 3613e1f7de0cSMatt Gates } else { 3614e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3615e1f7de0cSMatt Gates } 3616e1f7de0cSMatt Gates 3617c349775eSScott Teel c->Header.SGList = use_sg; 3618e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 36192b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 36202b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 36212b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 36222b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 36232b08b3e9SDon Brace cp->control = cpu_to_le32(control); 3624283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 3625283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 3626c349775eSScott Teel /* Tag was already set at init time. */ 3627e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 3628e1f7de0cSMatt Gates return 0; 3629e1f7de0cSMatt Gates } 3630edd16368SStephen M. Cameron 3631283b4a9bSStephen M. Cameron /* 3632283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 3633283b4a9bSStephen M. Cameron * I/O accelerator path. 3634283b4a9bSStephen M. Cameron */ 3635283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 3636283b4a9bSStephen M. Cameron struct CommandList *c) 3637283b4a9bSStephen M. Cameron { 3638283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3639283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3640283b4a9bSStephen M. Cameron 364103383736SDon Brace c->phys_disk = dev; 364203383736SDon Brace 3643283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 364403383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 3645283b4a9bSStephen M. Cameron } 3646283b4a9bSStephen M. Cameron 3647dd0e19f3SScott Teel /* 3648dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 3649dd0e19f3SScott Teel */ 3650dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 3651dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 3652dd0e19f3SScott Teel { 3653dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3654dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3655dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 3656dd0e19f3SScott Teel u64 first_block; 3657dd0e19f3SScott Teel 3658dd0e19f3SScott Teel /* Are we doing encryption on this device */ 36592b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 3660dd0e19f3SScott Teel return; 3661dd0e19f3SScott Teel /* Set the data encryption key index. */ 3662dd0e19f3SScott Teel cp->dekindex = map->dekindex; 3663dd0e19f3SScott Teel 3664dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 3665dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 3666dd0e19f3SScott Teel 3667dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 3668dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 3669dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 3670dd0e19f3SScott Teel */ 3671dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 3672dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 3673dd0e19f3SScott Teel case WRITE_6: 3674dd0e19f3SScott Teel case READ_6: 36752b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 3676dd0e19f3SScott Teel break; 3677dd0e19f3SScott Teel case WRITE_10: 3678dd0e19f3SScott Teel case READ_10: 3679dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 3680dd0e19f3SScott Teel case WRITE_12: 3681dd0e19f3SScott Teel case READ_12: 36822b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 3683dd0e19f3SScott Teel break; 3684dd0e19f3SScott Teel case WRITE_16: 3685dd0e19f3SScott Teel case READ_16: 36862b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 3687dd0e19f3SScott Teel break; 3688dd0e19f3SScott Teel default: 3689dd0e19f3SScott Teel dev_err(&h->pdev->dev, 36902b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 36912b08b3e9SDon Brace __func__, cmd->cmnd[0]); 3692dd0e19f3SScott Teel BUG(); 3693dd0e19f3SScott Teel break; 3694dd0e19f3SScott Teel } 36952b08b3e9SDon Brace 36962b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 36972b08b3e9SDon Brace first_block = first_block * 36982b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 36992b08b3e9SDon Brace 37002b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 37012b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 3702dd0e19f3SScott Teel } 3703dd0e19f3SScott Teel 3704c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 3705c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 370603383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3707c349775eSScott Teel { 3708c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3709c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 3710c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 3711c349775eSScott Teel int use_sg, i; 3712c349775eSScott Teel struct scatterlist *sg; 3713c349775eSScott Teel u64 addr64; 3714c349775eSScott Teel u32 len; 3715c349775eSScott Teel u32 total_len = 0; 3716c349775eSScott Teel 371703383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 371803383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3719c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 372003383736SDon Brace } 3721c349775eSScott Teel 372203383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 372303383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3724c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 372503383736SDon Brace } 372603383736SDon Brace 3727c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 3728c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 3729c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 3730c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 3731c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 3732c349775eSScott Teel 3733c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 3734c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 3735c349775eSScott Teel 3736c349775eSScott Teel use_sg = scsi_dma_map(cmd); 373703383736SDon Brace if (use_sg < 0) { 373803383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3739c349775eSScott Teel return use_sg; 374003383736SDon Brace } 3741c349775eSScott Teel 3742c349775eSScott Teel if (use_sg) { 3743c349775eSScott Teel BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES); 3744c349775eSScott Teel curr_sg = cp->sg; 3745c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 3746c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 3747c349775eSScott Teel len = sg_dma_len(sg); 3748c349775eSScott Teel total_len += len; 3749c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 3750c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 3751c349775eSScott Teel curr_sg->reserved[0] = 0; 3752c349775eSScott Teel curr_sg->reserved[1] = 0; 3753c349775eSScott Teel curr_sg->reserved[2] = 0; 3754c349775eSScott Teel curr_sg->chain_indicator = 0; 3755c349775eSScott Teel curr_sg++; 3756c349775eSScott Teel } 3757c349775eSScott Teel 3758c349775eSScott Teel switch (cmd->sc_data_direction) { 3759c349775eSScott Teel case DMA_TO_DEVICE: 3760dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3761dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 3762c349775eSScott Teel break; 3763c349775eSScott Teel case DMA_FROM_DEVICE: 3764dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3765dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 3766c349775eSScott Teel break; 3767c349775eSScott Teel case DMA_NONE: 3768dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3769dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3770c349775eSScott Teel break; 3771c349775eSScott Teel default: 3772c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3773c349775eSScott Teel cmd->sc_data_direction); 3774c349775eSScott Teel BUG(); 3775c349775eSScott Teel break; 3776c349775eSScott Teel } 3777c349775eSScott Teel } else { 3778dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3779dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3780c349775eSScott Teel } 3781dd0e19f3SScott Teel 3782dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 3783dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 3784dd0e19f3SScott Teel 37852b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 3786f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 3787c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 3788c349775eSScott Teel 3789c349775eSScott Teel /* fill in sg elements */ 3790c349775eSScott Teel cp->sg_count = (u8) use_sg; 3791c349775eSScott Teel 3792c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 3793c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 3794c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 379550a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 3796c349775eSScott Teel 3797c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 3798c349775eSScott Teel return 0; 3799c349775eSScott Teel } 3800c349775eSScott Teel 3801c349775eSScott Teel /* 3802c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 3803c349775eSScott Teel */ 3804c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 3805c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 380603383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3807c349775eSScott Teel { 380803383736SDon Brace /* Try to honor the device's queue depth */ 380903383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 381003383736SDon Brace phys_disk->queue_depth) { 381103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 381203383736SDon Brace return IO_ACCEL_INELIGIBLE; 381303383736SDon Brace } 3814c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 3815c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 381603383736SDon Brace cdb, cdb_len, scsi3addr, 381703383736SDon Brace phys_disk); 3818c349775eSScott Teel else 3819c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 382003383736SDon Brace cdb, cdb_len, scsi3addr, 382103383736SDon Brace phys_disk); 3822c349775eSScott Teel } 3823c349775eSScott Teel 38246b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 38256b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 38266b80b18fSScott Teel { 38276b80b18fSScott Teel if (offload_to_mirror == 0) { 38286b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 38292b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 38306b80b18fSScott Teel return; 38316b80b18fSScott Teel } 38326b80b18fSScott Teel do { 38336b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 38342b08b3e9SDon Brace *current_group = *map_index / 38352b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 38366b80b18fSScott Teel if (offload_to_mirror == *current_group) 38376b80b18fSScott Teel continue; 38382b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 38396b80b18fSScott Teel /* select map index from next group */ 38402b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 38416b80b18fSScott Teel (*current_group)++; 38426b80b18fSScott Teel } else { 38436b80b18fSScott Teel /* select map index from first group */ 38442b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 38456b80b18fSScott Teel *current_group = 0; 38466b80b18fSScott Teel } 38476b80b18fSScott Teel } while (offload_to_mirror != *current_group); 38486b80b18fSScott Teel } 38496b80b18fSScott Teel 3850283b4a9bSStephen M. Cameron /* 3851283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 3852283b4a9bSStephen M. Cameron */ 3853283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 3854283b4a9bSStephen M. Cameron struct CommandList *c) 3855283b4a9bSStephen M. Cameron { 3856283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3857283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3858283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 3859283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 3860283b4a9bSStephen M. Cameron int is_write = 0; 3861283b4a9bSStephen M. Cameron u32 map_index; 3862283b4a9bSStephen M. Cameron u64 first_block, last_block; 3863283b4a9bSStephen M. Cameron u32 block_cnt; 3864283b4a9bSStephen M. Cameron u32 blocks_per_row; 3865283b4a9bSStephen M. Cameron u64 first_row, last_row; 3866283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 3867283b4a9bSStephen M. Cameron u32 first_column, last_column; 38686b80b18fSScott Teel u64 r0_first_row, r0_last_row; 38696b80b18fSScott Teel u32 r5or6_blocks_per_row; 38706b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 38716b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 38726b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 38736b80b18fSScott Teel u32 total_disks_per_row; 38746b80b18fSScott Teel u32 stripesize; 38756b80b18fSScott Teel u32 first_group, last_group, current_group; 3876283b4a9bSStephen M. Cameron u32 map_row; 3877283b4a9bSStephen M. Cameron u32 disk_handle; 3878283b4a9bSStephen M. Cameron u64 disk_block; 3879283b4a9bSStephen M. Cameron u32 disk_block_cnt; 3880283b4a9bSStephen M. Cameron u8 cdb[16]; 3881283b4a9bSStephen M. Cameron u8 cdb_len; 38822b08b3e9SDon Brace u16 strip_size; 3883283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3884283b4a9bSStephen M. Cameron u64 tmpdiv; 3885283b4a9bSStephen M. Cameron #endif 38866b80b18fSScott Teel int offload_to_mirror; 3887283b4a9bSStephen M. Cameron 3888283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 3889283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 3890283b4a9bSStephen M. Cameron case WRITE_6: 3891283b4a9bSStephen M. Cameron is_write = 1; 3892283b4a9bSStephen M. Cameron case READ_6: 3893283b4a9bSStephen M. Cameron first_block = 3894283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 3895283b4a9bSStephen M. Cameron cmd->cmnd[3]; 3896283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 38973fa89a04SStephen M. Cameron if (block_cnt == 0) 38983fa89a04SStephen M. Cameron block_cnt = 256; 3899283b4a9bSStephen M. Cameron break; 3900283b4a9bSStephen M. Cameron case WRITE_10: 3901283b4a9bSStephen M. Cameron is_write = 1; 3902283b4a9bSStephen M. Cameron case READ_10: 3903283b4a9bSStephen M. Cameron first_block = 3904283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3905283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3906283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3907283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3908283b4a9bSStephen M. Cameron block_cnt = 3909283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 3910283b4a9bSStephen M. Cameron cmd->cmnd[8]; 3911283b4a9bSStephen M. Cameron break; 3912283b4a9bSStephen M. Cameron case WRITE_12: 3913283b4a9bSStephen M. Cameron is_write = 1; 3914283b4a9bSStephen M. Cameron case READ_12: 3915283b4a9bSStephen M. Cameron first_block = 3916283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3917283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3918283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3919283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3920283b4a9bSStephen M. Cameron block_cnt = 3921283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 3922283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 3923283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 3924283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3925283b4a9bSStephen M. Cameron break; 3926283b4a9bSStephen M. Cameron case WRITE_16: 3927283b4a9bSStephen M. Cameron is_write = 1; 3928283b4a9bSStephen M. Cameron case READ_16: 3929283b4a9bSStephen M. Cameron first_block = 3930283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 3931283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 3932283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 3933283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 3934283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 3935283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 3936283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 3937283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3938283b4a9bSStephen M. Cameron block_cnt = 3939283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 3940283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 3941283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 3942283b4a9bSStephen M. Cameron cmd->cmnd[13]; 3943283b4a9bSStephen M. Cameron break; 3944283b4a9bSStephen M. Cameron default: 3945283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 3946283b4a9bSStephen M. Cameron } 3947283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 3948283b4a9bSStephen M. Cameron 3949283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 3950283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 3951283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3952283b4a9bSStephen M. Cameron 3953283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 39542b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 39552b08b3e9SDon Brace last_block < first_block) 3956283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3957283b4a9bSStephen M. Cameron 3958283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 39592b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 39602b08b3e9SDon Brace le16_to_cpu(map->strip_size); 39612b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 3962283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3963283b4a9bSStephen M. Cameron tmpdiv = first_block; 3964283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3965283b4a9bSStephen M. Cameron first_row = tmpdiv; 3966283b4a9bSStephen M. Cameron tmpdiv = last_block; 3967283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3968283b4a9bSStephen M. Cameron last_row = tmpdiv; 3969283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3970283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 3971283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 39722b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3973283b4a9bSStephen M. Cameron first_column = tmpdiv; 3974283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 39752b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3976283b4a9bSStephen M. Cameron last_column = tmpdiv; 3977283b4a9bSStephen M. Cameron #else 3978283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 3979283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 3980283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3981283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 39822b08b3e9SDon Brace first_column = first_row_offset / strip_size; 39832b08b3e9SDon Brace last_column = last_row_offset / strip_size; 3984283b4a9bSStephen M. Cameron #endif 3985283b4a9bSStephen M. Cameron 3986283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 3987283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 3988283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3989283b4a9bSStephen M. Cameron 3990283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 39912b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 39922b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 3993283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 39942b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 39956b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 39966b80b18fSScott Teel 39976b80b18fSScott Teel switch (dev->raid_level) { 39986b80b18fSScott Teel case HPSA_RAID_0: 39996b80b18fSScott Teel break; /* nothing special to do */ 40006b80b18fSScott Teel case HPSA_RAID_1: 40016b80b18fSScott Teel /* Handles load balance across RAID 1 members. 40026b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 40036b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 4004283b4a9bSStephen M. Cameron */ 40052b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 4006283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 40072b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 4008283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 40096b80b18fSScott Teel break; 40106b80b18fSScott Teel case HPSA_RAID_ADM: 40116b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 40126b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 40136b80b18fSScott Teel */ 40142b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 40156b80b18fSScott Teel 40166b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 40176b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 40186b80b18fSScott Teel &map_index, ¤t_group); 40196b80b18fSScott Teel /* set mirror group to use next time */ 40206b80b18fSScott Teel offload_to_mirror = 40212b08b3e9SDon Brace (offload_to_mirror >= 40222b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 40236b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 40246b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 40256b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 40266b80b18fSScott Teel * function since multiple threads might simultaneously 40276b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 40286b80b18fSScott Teel */ 40296b80b18fSScott Teel break; 40306b80b18fSScott Teel case HPSA_RAID_5: 40316b80b18fSScott Teel case HPSA_RAID_6: 40322b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 40336b80b18fSScott Teel break; 40346b80b18fSScott Teel 40356b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 40366b80b18fSScott Teel r5or6_blocks_per_row = 40372b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 40382b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 40396b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 40402b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 40412b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 40426b80b18fSScott Teel #if BITS_PER_LONG == 32 40436b80b18fSScott Teel tmpdiv = first_block; 40446b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 40456b80b18fSScott Teel tmpdiv = first_group; 40466b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 40476b80b18fSScott Teel first_group = tmpdiv; 40486b80b18fSScott Teel tmpdiv = last_block; 40496b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 40506b80b18fSScott Teel tmpdiv = last_group; 40516b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 40526b80b18fSScott Teel last_group = tmpdiv; 40536b80b18fSScott Teel #else 40546b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 40556b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 40566b80b18fSScott Teel #endif 4057000ff7c2SStephen M. Cameron if (first_group != last_group) 40586b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 40596b80b18fSScott Teel 40606b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 40616b80b18fSScott Teel #if BITS_PER_LONG == 32 40626b80b18fSScott Teel tmpdiv = first_block; 40636b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 40646b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 40656b80b18fSScott Teel tmpdiv = last_block; 40666b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 40676b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 40686b80b18fSScott Teel #else 40696b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 40706b80b18fSScott Teel first_block / stripesize; 40716b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 40726b80b18fSScott Teel #endif 40736b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 40746b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 40756b80b18fSScott Teel 40766b80b18fSScott Teel 40776b80b18fSScott Teel /* Verify request is in a single column */ 40786b80b18fSScott Teel #if BITS_PER_LONG == 32 40796b80b18fSScott Teel tmpdiv = first_block; 40806b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 40816b80b18fSScott Teel tmpdiv = first_row_offset; 40826b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 40836b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 40846b80b18fSScott Teel tmpdiv = last_block; 40856b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 40866b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 40876b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 40886b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 40896b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 40906b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 40916b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 40926b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 40936b80b18fSScott Teel r5or6_last_column = tmpdiv; 40946b80b18fSScott Teel #else 40956b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 40966b80b18fSScott Teel (u32)((first_block % stripesize) % 40976b80b18fSScott Teel r5or6_blocks_per_row); 40986b80b18fSScott Teel 40996b80b18fSScott Teel r5or6_last_row_offset = 41006b80b18fSScott Teel (u32)((last_block % stripesize) % 41016b80b18fSScott Teel r5or6_blocks_per_row); 41026b80b18fSScott Teel 41036b80b18fSScott Teel first_column = r5or6_first_column = 41042b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 41056b80b18fSScott Teel r5or6_last_column = 41062b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 41076b80b18fSScott Teel #endif 41086b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 41096b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 41106b80b18fSScott Teel 41116b80b18fSScott Teel /* Request is eligible */ 41126b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 41132b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 41146b80b18fSScott Teel 41156b80b18fSScott Teel map_index = (first_group * 41162b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 41176b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 41186b80b18fSScott Teel break; 41196b80b18fSScott Teel default: 41206b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 4121283b4a9bSStephen M. Cameron } 41226b80b18fSScott Teel 412307543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 412407543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 412507543e0cSStephen Cameron 412603383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 412703383736SDon Brace 4128283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 41292b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 41302b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 41312b08b3e9SDon Brace (first_row_offset - first_column * 41322b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 4133283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 4134283b4a9bSStephen M. Cameron 4135283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 4136283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 4137283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 4138283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 4139283b4a9bSStephen M. Cameron } 4140283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 4141283b4a9bSStephen M. Cameron 4142283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 4143283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 4144283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 4145283b4a9bSStephen M. Cameron cdb[1] = 0; 4146283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 4147283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 4148283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 4149283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 4150283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 4151283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 4152283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 4153283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 4154283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 4155283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 4156283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 4157283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 4158283b4a9bSStephen M. Cameron cdb[14] = 0; 4159283b4a9bSStephen M. Cameron cdb[15] = 0; 4160283b4a9bSStephen M. Cameron cdb_len = 16; 4161283b4a9bSStephen M. Cameron } else { 4162283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4163283b4a9bSStephen M. Cameron cdb[1] = 0; 4164283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 4165283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 4166283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 4167283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 4168283b4a9bSStephen M. Cameron cdb[6] = 0; 4169283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 4170283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 4171283b4a9bSStephen M. Cameron cdb[9] = 0; 4172283b4a9bSStephen M. Cameron cdb_len = 10; 4173283b4a9bSStephen M. Cameron } 4174283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 417503383736SDon Brace dev->scsi3addr, 417603383736SDon Brace dev->phys_disk[map_index]); 4177283b4a9bSStephen M. Cameron } 4178283b4a9bSStephen M. Cameron 417925163bd5SWebb Scales /* 418025163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 418125163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 418225163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 418325163bd5SWebb Scales */ 4184574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 4185574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 4186574f05d3SStephen Cameron unsigned char scsi3addr[]) 4187edd16368SStephen M. Cameron { 4188edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 4189edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 4190edd16368SStephen M. Cameron c->scsi_cmd = cmd; 4191edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4192edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 4193f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 4194edd16368SStephen M. Cameron 4195edd16368SStephen M. Cameron /* Fill in the request block... */ 4196edd16368SStephen M. Cameron 4197edd16368SStephen M. Cameron c->Request.Timeout = 0; 4198edd16368SStephen M. Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 4199edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 4200edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 4201edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4202edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4203edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4204a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4205a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 4206edd16368SStephen M. Cameron break; 4207edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4208a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4209a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 4210edd16368SStephen M. Cameron break; 4211edd16368SStephen M. Cameron case DMA_NONE: 4212a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4213a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 4214edd16368SStephen M. Cameron break; 4215edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4216edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4217edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4218edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4219edd16368SStephen M. Cameron */ 4220edd16368SStephen M. Cameron 4221a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4222a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 4223edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4224edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4225edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4226edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4227edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4228edd16368SStephen M. Cameron * our purposes here. 4229edd16368SStephen M. Cameron */ 4230edd16368SStephen M. Cameron 4231edd16368SStephen M. Cameron break; 4232edd16368SStephen M. Cameron 4233edd16368SStephen M. Cameron default: 4234edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4235edd16368SStephen M. Cameron cmd->sc_data_direction); 4236edd16368SStephen M. Cameron BUG(); 4237edd16368SStephen M. Cameron break; 4238edd16368SStephen M. Cameron } 4239edd16368SStephen M. Cameron 424033a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 4241edd16368SStephen M. Cameron cmd_free(h, c); 4242edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4243edd16368SStephen M. Cameron } 4244edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4245edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4246edd16368SStephen M. Cameron return 0; 4247edd16368SStephen M. Cameron } 4248edd16368SStephen M. Cameron 4249080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 4250080ef1ccSDon Brace { 4251080ef1ccSDon Brace struct scsi_cmnd *cmd; 4252080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 4253080ef1ccSDon Brace struct CommandList *c = 4254080ef1ccSDon Brace container_of(work, struct CommandList, work); 4255080ef1ccSDon Brace 4256080ef1ccSDon Brace cmd = c->scsi_cmd; 4257080ef1ccSDon Brace dev = cmd->device->hostdata; 4258080ef1ccSDon Brace if (!dev) { 4259080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 4260080ef1ccSDon Brace cmd->scsi_done(cmd); 4261080ef1ccSDon Brace return; 4262080ef1ccSDon Brace } 4263080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 4264080ef1ccSDon Brace /* 4265080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 4266080ef1ccSDon Brace * again via scsi mid layer, which will then get 4267080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 4268080ef1ccSDon Brace */ 4269080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 4270080ef1ccSDon Brace cmd->scsi_done(cmd); 4271080ef1ccSDon Brace } 4272080ef1ccSDon Brace } 4273080ef1ccSDon Brace 4274574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 4275574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 4276574f05d3SStephen Cameron { 4277574f05d3SStephen Cameron struct ctlr_info *h; 4278574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 4279574f05d3SStephen Cameron unsigned char scsi3addr[8]; 4280574f05d3SStephen Cameron struct CommandList *c; 4281574f05d3SStephen Cameron int rc = 0; 4282574f05d3SStephen Cameron 4283574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 4284574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 4285574f05d3SStephen Cameron dev = cmd->device->hostdata; 4286574f05d3SStephen Cameron if (!dev) { 4287574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 4288574f05d3SStephen Cameron cmd->scsi_done(cmd); 4289574f05d3SStephen Cameron return 0; 4290574f05d3SStephen Cameron } 4291574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 4292574f05d3SStephen Cameron 4293574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 429425163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 4295574f05d3SStephen Cameron cmd->scsi_done(cmd); 4296574f05d3SStephen Cameron return 0; 4297574f05d3SStephen Cameron } 4298574f05d3SStephen Cameron c = cmd_alloc(h); 4299574f05d3SStephen Cameron if (c == NULL) { /* trouble... */ 4300574f05d3SStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 4301574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4302574f05d3SStephen Cameron } 4303407863cbSStephen Cameron if (unlikely(lockup_detected(h))) { 430425163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 4305407863cbSStephen Cameron cmd_free(h, c); 4306407863cbSStephen Cameron cmd->scsi_done(cmd); 4307407863cbSStephen Cameron return 0; 4308407863cbSStephen Cameron } 4309574f05d3SStephen Cameron 4310407863cbSStephen Cameron /* 4311407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 4312574f05d3SStephen Cameron * Retries always go down the normal I/O path. 4313574f05d3SStephen Cameron */ 4314574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 4315574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 4316574f05d3SStephen Cameron h->acciopath_status)) { 4317574f05d3SStephen Cameron 4318574f05d3SStephen Cameron cmd->host_scribble = (unsigned char *) c; 4319574f05d3SStephen Cameron c->cmd_type = CMD_SCSI; 4320574f05d3SStephen Cameron c->scsi_cmd = cmd; 4321574f05d3SStephen Cameron 4322574f05d3SStephen Cameron if (dev->offload_enabled) { 4323574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_raid_map(h, c); 4324574f05d3SStephen Cameron if (rc == 0) 4325574f05d3SStephen Cameron return 0; /* Sent on ioaccel path */ 4326574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4327574f05d3SStephen Cameron cmd_free(h, c); 4328574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4329574f05d3SStephen Cameron } 4330574f05d3SStephen Cameron } else if (dev->ioaccel_handle) { 4331574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_direct_map(h, c); 4332574f05d3SStephen Cameron if (rc == 0) 4333574f05d3SStephen Cameron return 0; /* Sent on direct map path */ 4334574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4335574f05d3SStephen Cameron cmd_free(h, c); 4336574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4337574f05d3SStephen Cameron } 4338574f05d3SStephen Cameron } 4339574f05d3SStephen Cameron } 4340574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 4341574f05d3SStephen Cameron } 4342574f05d3SStephen Cameron 43438ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 43445f389360SStephen M. Cameron { 43455f389360SStephen M. Cameron unsigned long flags; 43465f389360SStephen M. Cameron 43475f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 43485f389360SStephen M. Cameron h->scan_finished = 1; 43495f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 43505f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 43515f389360SStephen M. Cameron } 43525f389360SStephen M. Cameron 4353a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4354a08a8471SStephen M. Cameron { 4355a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4356a08a8471SStephen M. Cameron unsigned long flags; 4357a08a8471SStephen M. Cameron 43588ebc9248SWebb Scales /* 43598ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 43608ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 43618ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 43628ebc9248SWebb Scales * piling up on a locked up controller. 43638ebc9248SWebb Scales */ 43648ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 43658ebc9248SWebb Scales return hpsa_scan_complete(h); 43665f389360SStephen M. Cameron 4367a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4368a08a8471SStephen M. Cameron while (1) { 4369a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4370a08a8471SStephen M. Cameron if (h->scan_finished) 4371a08a8471SStephen M. Cameron break; 4372a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4373a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 4374a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 4375a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 4376a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4377a08a8471SStephen M. Cameron * happen if we're in here. 4378a08a8471SStephen M. Cameron */ 4379a08a8471SStephen M. Cameron } 4380a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 4381a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4382a08a8471SStephen M. Cameron 43838ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 43848ebc9248SWebb Scales return hpsa_scan_complete(h); 43855f389360SStephen M. Cameron 4386a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 4387a08a8471SStephen M. Cameron 43888ebc9248SWebb Scales hpsa_scan_complete(h); 4389a08a8471SStephen M. Cameron } 4390a08a8471SStephen M. Cameron 43917c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 43927c0a0229SDon Brace { 439303383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 439403383736SDon Brace 439503383736SDon Brace if (!logical_drive) 439603383736SDon Brace return -ENODEV; 43977c0a0229SDon Brace 43987c0a0229SDon Brace if (qdepth < 1) 43997c0a0229SDon Brace qdepth = 1; 440003383736SDon Brace else if (qdepth > logical_drive->queue_depth) 440103383736SDon Brace qdepth = logical_drive->queue_depth; 440203383736SDon Brace 440303383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 44047c0a0229SDon Brace } 44057c0a0229SDon Brace 4406a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 4407a08a8471SStephen M. Cameron unsigned long elapsed_time) 4408a08a8471SStephen M. Cameron { 4409a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4410a08a8471SStephen M. Cameron unsigned long flags; 4411a08a8471SStephen M. Cameron int finished; 4412a08a8471SStephen M. Cameron 4413a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4414a08a8471SStephen M. Cameron finished = h->scan_finished; 4415a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4416a08a8471SStephen M. Cameron return finished; 4417a08a8471SStephen M. Cameron } 4418a08a8471SStephen M. Cameron 4419edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h) 4420edd16368SStephen M. Cameron { 4421edd16368SStephen M. Cameron /* we are being forcibly unloaded, and may not refuse. */ 4422edd16368SStephen M. Cameron scsi_remove_host(h->scsi_host); 4423edd16368SStephen M. Cameron scsi_host_put(h->scsi_host); 4424edd16368SStephen M. Cameron h->scsi_host = NULL; 4425edd16368SStephen M. Cameron } 4426edd16368SStephen M. Cameron 4427edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h) 4428edd16368SStephen M. Cameron { 4429b705690dSStephen M. Cameron struct Scsi_Host *sh; 4430b705690dSStephen M. Cameron int error; 4431edd16368SStephen M. Cameron 4432b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 4433b705690dSStephen M. Cameron if (sh == NULL) 4434b705690dSStephen M. Cameron goto fail; 4435b705690dSStephen M. Cameron 4436b705690dSStephen M. Cameron sh->io_port = 0; 4437b705690dSStephen M. Cameron sh->n_io_port = 0; 4438b705690dSStephen M. Cameron sh->this_id = -1; 4439b705690dSStephen M. Cameron sh->max_channel = 3; 4440b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 4441b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 4442b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 444341ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 4444d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 4445b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 4446b705690dSStephen M. Cameron h->scsi_host = sh; 4447b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 4448b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 4449b705690dSStephen M. Cameron sh->unique_id = sh->irq; 4450b705690dSStephen M. Cameron error = scsi_add_host(sh, &h->pdev->dev); 4451b705690dSStephen M. Cameron if (error) 4452b705690dSStephen M. Cameron goto fail_host_put; 4453b705690dSStephen M. Cameron scsi_scan_host(sh); 4454b705690dSStephen M. Cameron return 0; 4455b705690dSStephen M. Cameron 4456b705690dSStephen M. Cameron fail_host_put: 4457b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_add_host" 4458b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4459b705690dSStephen M. Cameron scsi_host_put(sh); 4460b705690dSStephen M. Cameron return error; 4461b705690dSStephen M. Cameron fail: 4462b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_host_alloc" 4463b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4464b705690dSStephen M. Cameron return -ENOMEM; 4465edd16368SStephen M. Cameron } 4466edd16368SStephen M. Cameron 4467edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h, 4468edd16368SStephen M. Cameron unsigned char lunaddr[]) 4469edd16368SStephen M. Cameron { 44708919358eSTomas Henzl int rc; 4471edd16368SStephen M. Cameron int count = 0; 4472edd16368SStephen M. Cameron int waittime = 1; /* seconds */ 4473edd16368SStephen M. Cameron struct CommandList *c; 4474edd16368SStephen M. Cameron 447545fcb86eSStephen Cameron c = cmd_alloc(h); 4476edd16368SStephen M. Cameron if (!c) { 4477edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 4478edd16368SStephen M. Cameron "wait_for_device_to_become_ready.\n"); 4479edd16368SStephen M. Cameron return IO_ERROR; 4480edd16368SStephen M. Cameron } 4481edd16368SStephen M. Cameron 4482edd16368SStephen M. Cameron /* Send test unit ready until device ready, or give up. */ 4483edd16368SStephen M. Cameron while (count < HPSA_TUR_RETRY_LIMIT) { 4484edd16368SStephen M. Cameron 4485edd16368SStephen M. Cameron /* Wait for a bit. do this first, because if we send 4486edd16368SStephen M. Cameron * the TUR right away, the reset will just abort it. 4487edd16368SStephen M. Cameron */ 4488edd16368SStephen M. Cameron msleep(1000 * waittime); 4489edd16368SStephen M. Cameron count++; 44908919358eSTomas Henzl rc = 0; /* Device ready. */ 4491edd16368SStephen M. Cameron 4492edd16368SStephen M. Cameron /* Increase wait time with each try, up to a point. */ 4493edd16368SStephen M. Cameron if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 4494edd16368SStephen M. Cameron waittime = waittime * 2; 4495edd16368SStephen M. Cameron 4496a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 4497a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 4498a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 449925163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 450025163bd5SWebb Scales NO_TIMEOUT); 450125163bd5SWebb Scales if (rc) 450225163bd5SWebb Scales goto do_it_again; 4503edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 4504edd16368SStephen M. Cameron 4505edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 4506edd16368SStephen M. Cameron break; 4507edd16368SStephen M. Cameron 4508edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 4509edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 4510edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 4511edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 4512edd16368SStephen M. Cameron break; 451325163bd5SWebb Scales do_it_again: 4514edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "waiting %d secs " 4515edd16368SStephen M. Cameron "for device to become ready.\n", waittime); 4516edd16368SStephen M. Cameron rc = 1; /* device not ready. */ 4517edd16368SStephen M. Cameron } 4518edd16368SStephen M. Cameron 4519edd16368SStephen M. Cameron if (rc) 4520edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 4521edd16368SStephen M. Cameron else 4522edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 4523edd16368SStephen M. Cameron 452445fcb86eSStephen Cameron cmd_free(h, c); 4525edd16368SStephen M. Cameron return rc; 4526edd16368SStephen M. Cameron } 4527edd16368SStephen M. Cameron 4528edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 4529edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 4530edd16368SStephen M. Cameron */ 4531edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 4532edd16368SStephen M. Cameron { 4533edd16368SStephen M. Cameron int rc; 4534edd16368SStephen M. Cameron struct ctlr_info *h; 4535edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 4536edd16368SStephen M. Cameron 4537edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 4538edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 4539edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 4540edd16368SStephen M. Cameron return FAILED; 4541e345893bSDon Brace 4542e345893bSDon Brace if (lockup_detected(h)) 4543e345893bSDon Brace return FAILED; 4544e345893bSDon Brace 4545edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 4546edd16368SStephen M. Cameron if (!dev) { 4547edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: " 4548edd16368SStephen M. Cameron "device lookup failed.\n"); 4549edd16368SStephen M. Cameron return FAILED; 4550edd16368SStephen M. Cameron } 455125163bd5SWebb Scales 455225163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 455325163bd5SWebb Scales if (lockup_detected(h)) { 455425163bd5SWebb Scales dev_warn(&h->pdev->dev, 455525163bd5SWebb Scales "scsi %d:%d:%d:%d RESET FAILED, lockup detected\n", 455625163bd5SWebb Scales h->scsi_host->host_no, dev->bus, dev->target, 455725163bd5SWebb Scales dev->lun); 455825163bd5SWebb Scales return FAILED; 455925163bd5SWebb Scales } 456025163bd5SWebb Scales 456125163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 456225163bd5SWebb Scales if (detect_controller_lockup(h)) { 456325163bd5SWebb Scales dev_warn(&h->pdev->dev, 456425163bd5SWebb Scales "scsi %d:%d:%d:%d RESET FAILED, new lockup detected\n", 456525163bd5SWebb Scales h->scsi_host->host_no, dev->bus, dev->target, 456625163bd5SWebb Scales dev->lun); 456725163bd5SWebb Scales return FAILED; 456825163bd5SWebb Scales } 456925163bd5SWebb Scales 457025163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting"); 457125163bd5SWebb Scales 4572edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 457325163bd5SWebb Scales rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN, 457425163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 4575edd16368SStephen M. Cameron if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0) 4576edd16368SStephen M. Cameron return SUCCESS; 4577edd16368SStephen M. Cameron 457825163bd5SWebb Scales dev_warn(&h->pdev->dev, 457925163bd5SWebb Scales "scsi %d:%d:%d:%d reset failed\n", 458025163bd5SWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 4581edd16368SStephen M. Cameron return FAILED; 4582edd16368SStephen M. Cameron } 4583edd16368SStephen M. Cameron 45846cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 45856cba3f19SStephen M. Cameron { 45866cba3f19SStephen M. Cameron u8 original_tag[8]; 45876cba3f19SStephen M. Cameron 45886cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 45896cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 45906cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 45916cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 45926cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 45936cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 45946cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 45956cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 45966cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 45976cba3f19SStephen M. Cameron } 45986cba3f19SStephen M. Cameron 459917eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 46002b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 460117eb87d2SScott Teel { 46022b08b3e9SDon Brace u64 tag; 460317eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 460417eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 460517eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 46062b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 46072b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 46082b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 460954b6e9e9SScott Teel return; 461054b6e9e9SScott Teel } 461154b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 461254b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 461354b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 4614dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 4615dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 4616dd0e19f3SScott Teel *taglower = cm2->Tag; 461754b6e9e9SScott Teel return; 461854b6e9e9SScott Teel } 46192b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 46202b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 46212b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 462217eb87d2SScott Teel } 462354b6e9e9SScott Teel 462475167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 46259b5c48c2SStephen Cameron struct CommandList *abort, int reply_queue) 462675167d2cSStephen M. Cameron { 462775167d2cSStephen M. Cameron int rc = IO_OK; 462875167d2cSStephen M. Cameron struct CommandList *c; 462975167d2cSStephen M. Cameron struct ErrorInfo *ei; 46302b08b3e9SDon Brace __le32 tagupper, taglower; 463175167d2cSStephen M. Cameron 463245fcb86eSStephen Cameron c = cmd_alloc(h); 463375167d2cSStephen M. Cameron if (c == NULL) { /* trouble... */ 463445fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 463575167d2cSStephen M. Cameron return -ENOMEM; 463675167d2cSStephen M. Cameron } 463775167d2cSStephen M. Cameron 4638a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 46399b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag, 4640a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 46419b5c48c2SStephen Cameron if (h->needs_abort_tags_swizzled) 46426cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 464325163bd5SWebb Scales (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 464417eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 464525163bd5SWebb Scales dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n", 464617eb87d2SScott Teel __func__, tagupper, taglower); 464775167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 464875167d2cSStephen M. Cameron 464975167d2cSStephen M. Cameron ei = c->err_info; 465075167d2cSStephen M. Cameron switch (ei->CommandStatus) { 465175167d2cSStephen M. Cameron case CMD_SUCCESS: 465275167d2cSStephen M. Cameron break; 465375167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 465475167d2cSStephen M. Cameron rc = -1; 465575167d2cSStephen M. Cameron break; 465675167d2cSStephen M. Cameron default: 465775167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 465817eb87d2SScott Teel __func__, tagupper, taglower); 4659d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 466075167d2cSStephen M. Cameron rc = -1; 466175167d2cSStephen M. Cameron break; 466275167d2cSStephen M. Cameron } 466345fcb86eSStephen Cameron cmd_free(h, c); 4664dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 4665dd0e19f3SScott Teel __func__, tagupper, taglower); 466675167d2cSStephen M. Cameron return rc; 466775167d2cSStephen M. Cameron } 466875167d2cSStephen M. Cameron 466954b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 467054b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 467154b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 467254b6e9e9SScott Teel * Return 0 on success (IO_OK) 467354b6e9e9SScott Teel * -1 on failure 467454b6e9e9SScott Teel */ 467554b6e9e9SScott Teel 467654b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 467725163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 467854b6e9e9SScott Teel { 467954b6e9e9SScott Teel int rc = IO_OK; 468054b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 468154b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 468254b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 468354b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 468454b6e9e9SScott Teel 468554b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 46867fa3030cSStephen Cameron scmd = abort->scsi_cmd; 468754b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 468854b6e9e9SScott Teel if (dev == NULL) { 468954b6e9e9SScott Teel dev_warn(&h->pdev->dev, 469054b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 469154b6e9e9SScott Teel return -1; /* not abortable */ 469254b6e9e9SScott Teel } 469354b6e9e9SScott Teel 46942ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 46952ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 46960d96ef5fSWebb Scales "scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 46972ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 46980d96ef5fSWebb Scales "Reset as abort", 46992ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 47002ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 47012ba8bfc8SStephen M. Cameron 470254b6e9e9SScott Teel if (!dev->offload_enabled) { 470354b6e9e9SScott Teel dev_warn(&h->pdev->dev, 470454b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 470554b6e9e9SScott Teel return -1; /* not abortable */ 470654b6e9e9SScott Teel } 470754b6e9e9SScott Teel 470854b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 470954b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 471054b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 471154b6e9e9SScott Teel return -1; /* not abortable */ 471254b6e9e9SScott Teel } 471354b6e9e9SScott Teel 471454b6e9e9SScott Teel /* send the reset */ 47152ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 47162ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 47172ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 47182ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 47192ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 472025163bd5SWebb Scales rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET, reply_queue); 472154b6e9e9SScott Teel if (rc != 0) { 472254b6e9e9SScott Teel dev_warn(&h->pdev->dev, 472354b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 472454b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 472554b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 472654b6e9e9SScott Teel return rc; /* failed to reset */ 472754b6e9e9SScott Teel } 472854b6e9e9SScott Teel 472954b6e9e9SScott Teel /* wait for device to recover */ 473054b6e9e9SScott Teel if (wait_for_device_to_become_ready(h, psa) != 0) { 473154b6e9e9SScott Teel dev_warn(&h->pdev->dev, 473254b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 473354b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 473454b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 473554b6e9e9SScott Teel return -1; /* failed to recover */ 473654b6e9e9SScott Teel } 473754b6e9e9SScott Teel 473854b6e9e9SScott Teel /* device recovered */ 473954b6e9e9SScott Teel dev_info(&h->pdev->dev, 474054b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 474154b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 474254b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 474354b6e9e9SScott Teel 474454b6e9e9SScott Teel return rc; /* success */ 474554b6e9e9SScott Teel } 474654b6e9e9SScott Teel 47476cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 474825163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 47496cba3f19SStephen M. Cameron { 475054b6e9e9SScott Teel /* ioccelerator mode 2 commands should be aborted via the 475154b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 475254b6e9e9SScott Teel * but underlying firmware can't handle abort TMF. 475354b6e9e9SScott Teel * Change abort to physical device reset. 475454b6e9e9SScott Teel */ 475554b6e9e9SScott Teel if (abort->cmd_type == CMD_IOACCEL2) 475625163bd5SWebb Scales return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, 475725163bd5SWebb Scales abort, reply_queue); 47589b5c48c2SStephen Cameron return hpsa_send_abort(h, scsi3addr, abort, reply_queue); 475925163bd5SWebb Scales } 476025163bd5SWebb Scales 476125163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */ 476225163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h, 476325163bd5SWebb Scales struct CommandList *c) 476425163bd5SWebb Scales { 476525163bd5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) 476625163bd5SWebb Scales return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue; 476725163bd5SWebb Scales return c->Header.ReplyQueue; 47686cba3f19SStephen M. Cameron } 47696cba3f19SStephen M. Cameron 47709b5c48c2SStephen Cameron /* 47719b5c48c2SStephen Cameron * Limit concurrency of abort commands to prevent 47729b5c48c2SStephen Cameron * over-subscription of commands 47739b5c48c2SStephen Cameron */ 47749b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h) 47759b5c48c2SStephen Cameron { 47769b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000 47779b5c48c2SStephen Cameron return !wait_event_timeout(h->abort_cmd_wait_queue, 47789b5c48c2SStephen Cameron atomic_dec_if_positive(&h->abort_cmds_available) >= 0, 47799b5c48c2SStephen Cameron msecs_to_jiffies(ABORT_CMD_WAIT_MSECS)); 47809b5c48c2SStephen Cameron } 47819b5c48c2SStephen Cameron 478275167d2cSStephen M. Cameron /* Send an abort for the specified command. 478375167d2cSStephen M. Cameron * If the device and controller support it, 478475167d2cSStephen M. Cameron * send a task abort request. 478575167d2cSStephen M. Cameron */ 478675167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 478775167d2cSStephen M. Cameron { 478875167d2cSStephen M. Cameron 478975167d2cSStephen M. Cameron int i, rc; 479075167d2cSStephen M. Cameron struct ctlr_info *h; 479175167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 479275167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 479375167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 479475167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 479575167d2cSStephen M. Cameron int ml = 0; 47962b08b3e9SDon Brace __le32 tagupper, taglower; 479725163bd5SWebb Scales int refcount, reply_queue; 479825163bd5SWebb Scales 479925163bd5SWebb Scales if (sc == NULL) 480025163bd5SWebb Scales return FAILED; 480175167d2cSStephen M. Cameron 48029b5c48c2SStephen Cameron if (sc->device == NULL) 48039b5c48c2SStephen Cameron return FAILED; 48049b5c48c2SStephen Cameron 480575167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 480675167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 48079b5c48c2SStephen Cameron if (h == NULL) 480875167d2cSStephen M. Cameron return FAILED; 480975167d2cSStephen M. Cameron 481025163bd5SWebb Scales /* Find the device of the command to be aborted */ 481125163bd5SWebb Scales dev = sc->device->hostdata; 481225163bd5SWebb Scales if (!dev) { 481325163bd5SWebb Scales dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 481425163bd5SWebb Scales msg); 4815e345893bSDon Brace return FAILED; 481625163bd5SWebb Scales } 481725163bd5SWebb Scales 481825163bd5SWebb Scales /* If controller locked up, we can guarantee command won't complete */ 481925163bd5SWebb Scales if (lockup_detected(h)) { 482025163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 482125163bd5SWebb Scales "ABORT FAILED, lockup detected"); 482225163bd5SWebb Scales return FAILED; 482325163bd5SWebb Scales } 482425163bd5SWebb Scales 482525163bd5SWebb Scales /* This is a good time to check if controller lockup has occurred */ 482625163bd5SWebb Scales if (detect_controller_lockup(h)) { 482725163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 482825163bd5SWebb Scales "ABORT FAILED, new lockup detected"); 482925163bd5SWebb Scales return FAILED; 483025163bd5SWebb Scales } 4831e345893bSDon Brace 483275167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 483375167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 483475167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 483575167d2cSStephen M. Cameron return FAILED; 483675167d2cSStephen M. Cameron 483775167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 48380d96ef5fSWebb Scales ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s", 483975167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 48400d96ef5fSWebb Scales sc->device->id, sc->device->lun, 48410d96ef5fSWebb Scales "Aborting command"); 484275167d2cSStephen M. Cameron 484375167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 484475167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 484575167d2cSStephen M. Cameron if (abort == NULL) { 4846281a7fd0SWebb Scales /* This can happen if the command already completed. */ 4847281a7fd0SWebb Scales return SUCCESS; 4848281a7fd0SWebb Scales } 4849281a7fd0SWebb Scales refcount = atomic_inc_return(&abort->refcount); 4850281a7fd0SWebb Scales if (refcount == 1) { /* Command is done already. */ 4851281a7fd0SWebb Scales cmd_free(h, abort); 4852281a7fd0SWebb Scales return SUCCESS; 485375167d2cSStephen M. Cameron } 48549b5c48c2SStephen Cameron 48559b5c48c2SStephen Cameron /* Don't bother trying the abort if we know it won't work. */ 48569b5c48c2SStephen Cameron if (abort->cmd_type != CMD_IOACCEL2 && 48579b5c48c2SStephen Cameron abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) { 48589b5c48c2SStephen Cameron cmd_free(h, abort); 48599b5c48c2SStephen Cameron return FAILED; 48609b5c48c2SStephen Cameron } 48619b5c48c2SStephen Cameron 486217eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 486325163bd5SWebb Scales reply_queue = hpsa_extract_reply_queue(h, abort); 486417eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 48657fa3030cSStephen Cameron as = abort->scsi_cmd; 486675167d2cSStephen M. Cameron if (as != NULL) 486775167d2cSStephen M. Cameron ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ", 486875167d2cSStephen M. Cameron as->cmnd[0], as->serial_number); 486975167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s\n", msg); 48700d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command"); 487175167d2cSStephen M. Cameron /* 487275167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 487375167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 487475167d2cSStephen M. Cameron * distinguish which. Send the abort down. 487575167d2cSStephen M. Cameron */ 48769b5c48c2SStephen Cameron if (wait_for_available_abort_cmd(h)) { 48779b5c48c2SStephen Cameron dev_warn(&h->pdev->dev, 48789b5c48c2SStephen Cameron "Timed out waiting for an abort command to become available.\n"); 48799b5c48c2SStephen Cameron cmd_free(h, abort); 48809b5c48c2SStephen Cameron return FAILED; 48819b5c48c2SStephen Cameron } 488225163bd5SWebb Scales rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue); 48839b5c48c2SStephen Cameron atomic_inc(&h->abort_cmds_available); 48849b5c48c2SStephen Cameron wake_up_all(&h->abort_cmd_wait_queue); 488575167d2cSStephen M. Cameron if (rc != 0) { 48860d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 48870d96ef5fSWebb Scales "FAILED to abort command"); 4888281a7fd0SWebb Scales cmd_free(h, abort); 488975167d2cSStephen M. Cameron return FAILED; 489075167d2cSStephen M. Cameron } 489175167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg); 489275167d2cSStephen M. Cameron 489375167d2cSStephen M. Cameron /* If the abort(s) above completed and actually aborted the 489475167d2cSStephen M. Cameron * command, then the command to be aborted should already be 489575167d2cSStephen M. Cameron * completed. If not, wait around a bit more to see if they 489675167d2cSStephen M. Cameron * manage to complete normally. 489775167d2cSStephen M. Cameron */ 489875167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30 489975167d2cSStephen M. Cameron for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) { 4900281a7fd0SWebb Scales refcount = atomic_read(&abort->refcount); 4901281a7fd0SWebb Scales if (refcount < 2) { 4902281a7fd0SWebb Scales cmd_free(h, abort); 4903f2405db8SDon Brace return SUCCESS; 4904281a7fd0SWebb Scales } else { 4905281a7fd0SWebb Scales msleep(100); 4906281a7fd0SWebb Scales } 490775167d2cSStephen M. Cameron } 490875167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n", 490975167d2cSStephen M. Cameron msg, ABORT_COMPLETE_WAIT_SECS); 4910281a7fd0SWebb Scales cmd_free(h, abort); 491175167d2cSStephen M. Cameron return FAILED; 491275167d2cSStephen M. Cameron } 491375167d2cSStephen M. Cameron 4914edd16368SStephen M. Cameron /* 4915edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 4916edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 4917edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 4918edd16368SStephen M. Cameron * cmd_free() is the complement. 4919edd16368SStephen M. Cameron */ 4920281a7fd0SWebb Scales 4921edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 4922edd16368SStephen M. Cameron { 4923edd16368SStephen M. Cameron struct CommandList *c; 4924edd16368SStephen M. Cameron int i; 4925edd16368SStephen M. Cameron union u64bit temp64; 4926edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4927281a7fd0SWebb Scales int refcount; 492833811026SRobert Elliott unsigned long offset; 4929edd16368SStephen M. Cameron 493033811026SRobert Elliott /* 493133811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 49324c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 49334c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 49344c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 49354c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 49364c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 49374c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 49384c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 49394c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 49404c413128SStephen M. Cameron */ 49414c413128SStephen M. Cameron 494233811026SRobert Elliott offset = h->last_allocation; /* benignly racy */ 4943281a7fd0SWebb Scales for (;;) { 4944281a7fd0SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, h->nr_cmds, offset); 4945281a7fd0SWebb Scales if (unlikely(i == h->nr_cmds)) { 4946281a7fd0SWebb Scales offset = 0; 4947281a7fd0SWebb Scales continue; 4948281a7fd0SWebb Scales } 4949edd16368SStephen M. Cameron c = h->cmd_pool + i; 4950281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 4951281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 4952281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 4953281a7fd0SWebb Scales offset = (i + 1) % h->nr_cmds; 4954281a7fd0SWebb Scales continue; 4955281a7fd0SWebb Scales } 4956281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 4957281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 4958281a7fd0SWebb Scales break; /* it's ours now. */ 4959281a7fd0SWebb Scales } 496033811026SRobert Elliott h->last_allocation = i; /* benignly racy */ 4961281a7fd0SWebb Scales 4962281a7fd0SWebb Scales /* Zero out all of commandlist except the last field, refcount */ 4963281a7fd0SWebb Scales memset(c, 0, offsetof(struct CommandList, refcount)); 4964281a7fd0SWebb Scales c->Header.tag = cpu_to_le64((u64) (i << DIRECT_LOOKUP_SHIFT)); 4965f2405db8SDon Brace cmd_dma_handle = h->cmd_pool_dhandle + i * sizeof(*c); 4966edd16368SStephen M. Cameron c->err_info = h->errinfo_pool + i; 4967edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4968edd16368SStephen M. Cameron err_dma_handle = h->errinfo_pool_dhandle 4969edd16368SStephen M. Cameron + i * sizeof(*c->err_info); 4970edd16368SStephen M. Cameron 4971edd16368SStephen M. Cameron c->cmdindex = i; 4972edd16368SStephen M. Cameron 497301a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 497401a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 4975281a7fd0SWebb Scales c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 4976281a7fd0SWebb Scales c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 4977edd16368SStephen M. Cameron 4978edd16368SStephen M. Cameron c->h = h; 4979edd16368SStephen M. Cameron return c; 4980edd16368SStephen M. Cameron } 4981edd16368SStephen M. Cameron 4982edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 4983edd16368SStephen M. Cameron { 4984281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 4985edd16368SStephen M. Cameron int i; 4986edd16368SStephen M. Cameron 4987edd16368SStephen M. Cameron i = c - h->cmd_pool; 4988edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 4989edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 4990edd16368SStephen M. Cameron } 4991281a7fd0SWebb Scales } 4992edd16368SStephen M. Cameron 4993edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 4994edd16368SStephen M. Cameron 499542a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 499642a91641SDon Brace void __user *arg) 4997edd16368SStephen M. Cameron { 4998edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 4999edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 5000edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 5001edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 5002edd16368SStephen M. Cameron int err; 5003edd16368SStephen M. Cameron u32 cp; 5004edd16368SStephen M. Cameron 5005938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5006edd16368SStephen M. Cameron err = 0; 5007edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5008edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5009edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5010edd16368SStephen M. Cameron sizeof(arg64.Request)); 5011edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5012edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5013edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5014edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5015edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5016edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5017edd16368SStephen M. Cameron 5018edd16368SStephen M. Cameron if (err) 5019edd16368SStephen M. Cameron return -EFAULT; 5020edd16368SStephen M. Cameron 502142a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 5022edd16368SStephen M. Cameron if (err) 5023edd16368SStephen M. Cameron return err; 5024edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5025edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5026edd16368SStephen M. Cameron if (err) 5027edd16368SStephen M. Cameron return -EFAULT; 5028edd16368SStephen M. Cameron return err; 5029edd16368SStephen M. Cameron } 5030edd16368SStephen M. Cameron 5031edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 503242a91641SDon Brace int cmd, void __user *arg) 5033edd16368SStephen M. Cameron { 5034edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 5035edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 5036edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 5037edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 5038edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 5039edd16368SStephen M. Cameron int err; 5040edd16368SStephen M. Cameron u32 cp; 5041edd16368SStephen M. Cameron 5042938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5043edd16368SStephen M. Cameron err = 0; 5044edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5045edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5046edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5047edd16368SStephen M. Cameron sizeof(arg64.Request)); 5048edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5049edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5050edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5051edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 5052edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5053edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5054edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5055edd16368SStephen M. Cameron 5056edd16368SStephen M. Cameron if (err) 5057edd16368SStephen M. Cameron return -EFAULT; 5058edd16368SStephen M. Cameron 505942a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 5060edd16368SStephen M. Cameron if (err) 5061edd16368SStephen M. Cameron return err; 5062edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5063edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5064edd16368SStephen M. Cameron if (err) 5065edd16368SStephen M. Cameron return -EFAULT; 5066edd16368SStephen M. Cameron return err; 5067edd16368SStephen M. Cameron } 506871fe75a7SStephen M. Cameron 506942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 507071fe75a7SStephen M. Cameron { 507171fe75a7SStephen M. Cameron switch (cmd) { 507271fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 507371fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 507471fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 507571fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 507671fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 507771fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 507871fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 507971fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 508071fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 508171fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 508271fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 508371fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 508471fe75a7SStephen M. Cameron case CCISS_REGNEWD: 508571fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 508671fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 508771fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 508871fe75a7SStephen M. Cameron 508971fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 509071fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 509171fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 509271fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 509371fe75a7SStephen M. Cameron 509471fe75a7SStephen M. Cameron default: 509571fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 509671fe75a7SStephen M. Cameron } 509771fe75a7SStephen M. Cameron } 5098edd16368SStephen M. Cameron #endif 5099edd16368SStephen M. Cameron 5100edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 5101edd16368SStephen M. Cameron { 5102edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 5103edd16368SStephen M. Cameron 5104edd16368SStephen M. Cameron if (!argp) 5105edd16368SStephen M. Cameron return -EINVAL; 5106edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 5107edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 5108edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 5109edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 5110edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 5111edd16368SStephen M. Cameron return -EFAULT; 5112edd16368SStephen M. Cameron return 0; 5113edd16368SStephen M. Cameron } 5114edd16368SStephen M. Cameron 5115edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 5116edd16368SStephen M. Cameron { 5117edd16368SStephen M. Cameron DriverVer_type DriverVer; 5118edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 5119edd16368SStephen M. Cameron int rc; 5120edd16368SStephen M. Cameron 5121edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 5122edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 5123edd16368SStephen M. Cameron if (rc != 3) { 5124edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 5125edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 5126edd16368SStephen M. Cameron vmaj = 0; 5127edd16368SStephen M. Cameron vmin = 0; 5128edd16368SStephen M. Cameron vsubmin = 0; 5129edd16368SStephen M. Cameron } 5130edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 5131edd16368SStephen M. Cameron if (!argp) 5132edd16368SStephen M. Cameron return -EINVAL; 5133edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 5134edd16368SStephen M. Cameron return -EFAULT; 5135edd16368SStephen M. Cameron return 0; 5136edd16368SStephen M. Cameron } 5137edd16368SStephen M. Cameron 5138edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5139edd16368SStephen M. Cameron { 5140edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 5141edd16368SStephen M. Cameron struct CommandList *c; 5142edd16368SStephen M. Cameron char *buff = NULL; 514350a0decfSStephen M. Cameron u64 temp64; 5144c1f63c8fSStephen M. Cameron int rc = 0; 5145edd16368SStephen M. Cameron 5146edd16368SStephen M. Cameron if (!argp) 5147edd16368SStephen M. Cameron return -EINVAL; 5148edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5149edd16368SStephen M. Cameron return -EPERM; 5150edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 5151edd16368SStephen M. Cameron return -EFAULT; 5152edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 5153edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 5154edd16368SStephen M. Cameron return -EINVAL; 5155edd16368SStephen M. Cameron } 5156edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 5157edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 5158edd16368SStephen M. Cameron if (buff == NULL) 5159edd16368SStephen M. Cameron return -EFAULT; 51609233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 5161edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 5162b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 5163b03a7771SStephen M. Cameron iocommand.buf_size)) { 5164c1f63c8fSStephen M. Cameron rc = -EFAULT; 5165c1f63c8fSStephen M. Cameron goto out_kfree; 5166edd16368SStephen M. Cameron } 5167b03a7771SStephen M. Cameron } else { 5168edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 5169b03a7771SStephen M. Cameron } 5170b03a7771SStephen M. Cameron } 517145fcb86eSStephen Cameron c = cmd_alloc(h); 5172edd16368SStephen M. Cameron if (c == NULL) { 5173c1f63c8fSStephen M. Cameron rc = -ENOMEM; 5174c1f63c8fSStephen M. Cameron goto out_kfree; 5175edd16368SStephen M. Cameron } 5176edd16368SStephen M. Cameron /* Fill in the command type */ 5177edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5178edd16368SStephen M. Cameron /* Fill in Command Header */ 5179edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 5180edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 5181edd16368SStephen M. Cameron c->Header.SGList = 1; 518250a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 5183edd16368SStephen M. Cameron } else { /* no buffers to fill */ 5184edd16368SStephen M. Cameron c->Header.SGList = 0; 518550a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 5186edd16368SStephen M. Cameron } 5187edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 5188edd16368SStephen M. Cameron 5189edd16368SStephen M. Cameron /* Fill in Request block */ 5190edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 5191edd16368SStephen M. Cameron sizeof(c->Request)); 5192edd16368SStephen M. Cameron 5193edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 5194edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 519550a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 5196edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 519750a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 519850a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 519950a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 5200bcc48ffaSStephen M. Cameron rc = -ENOMEM; 5201bcc48ffaSStephen M. Cameron goto out; 5202bcc48ffaSStephen M. Cameron } 520350a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 520450a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 520550a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 5206edd16368SStephen M. Cameron } 520725163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 5208c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 5209edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 5210edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 521125163bd5SWebb Scales if (rc) { 521225163bd5SWebb Scales rc = -EIO; 521325163bd5SWebb Scales goto out; 521425163bd5SWebb Scales } 5215edd16368SStephen M. Cameron 5216edd16368SStephen M. Cameron /* Copy the error information out */ 5217edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 5218edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 5219edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 5220c1f63c8fSStephen M. Cameron rc = -EFAULT; 5221c1f63c8fSStephen M. Cameron goto out; 5222edd16368SStephen M. Cameron } 52239233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 5224b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 5225edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5226edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 5227c1f63c8fSStephen M. Cameron rc = -EFAULT; 5228c1f63c8fSStephen M. Cameron goto out; 5229edd16368SStephen M. Cameron } 5230edd16368SStephen M. Cameron } 5231c1f63c8fSStephen M. Cameron out: 523245fcb86eSStephen Cameron cmd_free(h, c); 5233c1f63c8fSStephen M. Cameron out_kfree: 5234c1f63c8fSStephen M. Cameron kfree(buff); 5235c1f63c8fSStephen M. Cameron return rc; 5236edd16368SStephen M. Cameron } 5237edd16368SStephen M. Cameron 5238edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5239edd16368SStephen M. Cameron { 5240edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 5241edd16368SStephen M. Cameron struct CommandList *c; 5242edd16368SStephen M. Cameron unsigned char **buff = NULL; 5243edd16368SStephen M. Cameron int *buff_size = NULL; 524450a0decfSStephen M. Cameron u64 temp64; 5245edd16368SStephen M. Cameron BYTE sg_used = 0; 5246edd16368SStephen M. Cameron int status = 0; 524701a02ffcSStephen M. Cameron u32 left; 524801a02ffcSStephen M. Cameron u32 sz; 5249edd16368SStephen M. Cameron BYTE __user *data_ptr; 5250edd16368SStephen M. Cameron 5251edd16368SStephen M. Cameron if (!argp) 5252edd16368SStephen M. Cameron return -EINVAL; 5253edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5254edd16368SStephen M. Cameron return -EPERM; 5255edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 5256edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 5257edd16368SStephen M. Cameron if (!ioc) { 5258edd16368SStephen M. Cameron status = -ENOMEM; 5259edd16368SStephen M. Cameron goto cleanup1; 5260edd16368SStephen M. Cameron } 5261edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 5262edd16368SStephen M. Cameron status = -EFAULT; 5263edd16368SStephen M. Cameron goto cleanup1; 5264edd16368SStephen M. Cameron } 5265edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 5266edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 5267edd16368SStephen M. Cameron status = -EINVAL; 5268edd16368SStephen M. Cameron goto cleanup1; 5269edd16368SStephen M. Cameron } 5270edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 5271edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 5272edd16368SStephen M. Cameron status = -EINVAL; 5273edd16368SStephen M. Cameron goto cleanup1; 5274edd16368SStephen M. Cameron } 5275d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 5276edd16368SStephen M. Cameron status = -EINVAL; 5277edd16368SStephen M. Cameron goto cleanup1; 5278edd16368SStephen M. Cameron } 5279d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 5280edd16368SStephen M. Cameron if (!buff) { 5281edd16368SStephen M. Cameron status = -ENOMEM; 5282edd16368SStephen M. Cameron goto cleanup1; 5283edd16368SStephen M. Cameron } 5284d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 5285edd16368SStephen M. Cameron if (!buff_size) { 5286edd16368SStephen M. Cameron status = -ENOMEM; 5287edd16368SStephen M. Cameron goto cleanup1; 5288edd16368SStephen M. Cameron } 5289edd16368SStephen M. Cameron left = ioc->buf_size; 5290edd16368SStephen M. Cameron data_ptr = ioc->buf; 5291edd16368SStephen M. Cameron while (left) { 5292edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 5293edd16368SStephen M. Cameron buff_size[sg_used] = sz; 5294edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 5295edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 5296edd16368SStephen M. Cameron status = -ENOMEM; 5297edd16368SStephen M. Cameron goto cleanup1; 5298edd16368SStephen M. Cameron } 52999233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 5300edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 53010758f4f7SStephen M. Cameron status = -EFAULT; 5302edd16368SStephen M. Cameron goto cleanup1; 5303edd16368SStephen M. Cameron } 5304edd16368SStephen M. Cameron } else 5305edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 5306edd16368SStephen M. Cameron left -= sz; 5307edd16368SStephen M. Cameron data_ptr += sz; 5308edd16368SStephen M. Cameron sg_used++; 5309edd16368SStephen M. Cameron } 531045fcb86eSStephen Cameron c = cmd_alloc(h); 5311edd16368SStephen M. Cameron if (c == NULL) { 5312edd16368SStephen M. Cameron status = -ENOMEM; 5313edd16368SStephen M. Cameron goto cleanup1; 5314edd16368SStephen M. Cameron } 5315edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5316edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 531750a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 531850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 5319edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 5320edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 5321edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 5322edd16368SStephen M. Cameron int i; 5323edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 532450a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 5325edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 532650a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 532750a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 532850a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 532950a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 5330bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 5331bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 5332bcc48ffaSStephen M. Cameron status = -ENOMEM; 5333e2d4a1f6SStephen M. Cameron goto cleanup0; 5334bcc48ffaSStephen M. Cameron } 533550a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 533650a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 533750a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 5338edd16368SStephen M. Cameron } 533950a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 5340edd16368SStephen M. Cameron } 534125163bd5SWebb Scales status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 5342b03a7771SStephen M. Cameron if (sg_used) 5343edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 5344edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 534525163bd5SWebb Scales if (status) { 534625163bd5SWebb Scales status = -EIO; 534725163bd5SWebb Scales goto cleanup0; 534825163bd5SWebb Scales } 534925163bd5SWebb Scales 5350edd16368SStephen M. Cameron /* Copy the error information out */ 5351edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 5352edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 5353edd16368SStephen M. Cameron status = -EFAULT; 5354e2d4a1f6SStephen M. Cameron goto cleanup0; 5355edd16368SStephen M. Cameron } 53569233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 53572b08b3e9SDon Brace int i; 53582b08b3e9SDon Brace 5359edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5360edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 5361edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 5362edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 5363edd16368SStephen M. Cameron status = -EFAULT; 5364e2d4a1f6SStephen M. Cameron goto cleanup0; 5365edd16368SStephen M. Cameron } 5366edd16368SStephen M. Cameron ptr += buff_size[i]; 5367edd16368SStephen M. Cameron } 5368edd16368SStephen M. Cameron } 5369edd16368SStephen M. Cameron status = 0; 5370e2d4a1f6SStephen M. Cameron cleanup0: 537145fcb86eSStephen Cameron cmd_free(h, c); 5372edd16368SStephen M. Cameron cleanup1: 5373edd16368SStephen M. Cameron if (buff) { 53742b08b3e9SDon Brace int i; 53752b08b3e9SDon Brace 5376edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 5377edd16368SStephen M. Cameron kfree(buff[i]); 5378edd16368SStephen M. Cameron kfree(buff); 5379edd16368SStephen M. Cameron } 5380edd16368SStephen M. Cameron kfree(buff_size); 5381edd16368SStephen M. Cameron kfree(ioc); 5382edd16368SStephen M. Cameron return status; 5383edd16368SStephen M. Cameron } 5384edd16368SStephen M. Cameron 5385edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 5386edd16368SStephen M. Cameron struct CommandList *c) 5387edd16368SStephen M. Cameron { 5388edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5389edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 5390edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 5391edd16368SStephen M. Cameron } 53920390f0c0SStephen M. Cameron 5393edd16368SStephen M. Cameron /* 5394edd16368SStephen M. Cameron * ioctl 5395edd16368SStephen M. Cameron */ 539642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 5397edd16368SStephen M. Cameron { 5398edd16368SStephen M. Cameron struct ctlr_info *h; 5399edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 54000390f0c0SStephen M. Cameron int rc; 5401edd16368SStephen M. Cameron 5402edd16368SStephen M. Cameron h = sdev_to_hba(dev); 5403edd16368SStephen M. Cameron 5404edd16368SStephen M. Cameron switch (cmd) { 5405edd16368SStephen M. Cameron case CCISS_DEREGDISK: 5406edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 5407edd16368SStephen M. Cameron case CCISS_REGNEWD: 5408a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 5409edd16368SStephen M. Cameron return 0; 5410edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 5411edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 5412edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 5413edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 5414edd16368SStephen M. Cameron case CCISS_PASSTHRU: 541534f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 54160390f0c0SStephen M. Cameron return -EAGAIN; 54170390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 541834f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 54190390f0c0SStephen M. Cameron return rc; 5420edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 542134f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 54220390f0c0SStephen M. Cameron return -EAGAIN; 54230390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 542434f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 54250390f0c0SStephen M. Cameron return rc; 5426edd16368SStephen M. Cameron default: 5427edd16368SStephen M. Cameron return -ENOTTY; 5428edd16368SStephen M. Cameron } 5429edd16368SStephen M. Cameron } 5430edd16368SStephen M. Cameron 54316f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 54326f039790SGreg Kroah-Hartman u8 reset_type) 543364670ac8SStephen M. Cameron { 543464670ac8SStephen M. Cameron struct CommandList *c; 543564670ac8SStephen M. Cameron 543664670ac8SStephen M. Cameron c = cmd_alloc(h); 543764670ac8SStephen M. Cameron if (!c) 543864670ac8SStephen M. Cameron return -ENOMEM; 5439a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 5440a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 544164670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 544264670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 544364670ac8SStephen M. Cameron c->waiting = NULL; 544464670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 544564670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 544664670ac8SStephen M. Cameron * the command either. This is the last command we will send before 544764670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 544864670ac8SStephen M. Cameron */ 544964670ac8SStephen M. Cameron return 0; 545064670ac8SStephen M. Cameron } 545164670ac8SStephen M. Cameron 5452a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 5453b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 5454edd16368SStephen M. Cameron int cmd_type) 5455edd16368SStephen M. Cameron { 5456edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 54579b5c48c2SStephen Cameron u64 tag; /* for commands to be aborted */ 5458edd16368SStephen M. Cameron 5459edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5460edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 5461edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 5462edd16368SStephen M. Cameron c->Header.SGList = 1; 546350a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 5464edd16368SStephen M. Cameron } else { 5465edd16368SStephen M. Cameron c->Header.SGList = 0; 546650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 5467edd16368SStephen M. Cameron } 5468edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 5469edd16368SStephen M. Cameron 5470edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 5471edd16368SStephen M. Cameron switch (cmd) { 5472edd16368SStephen M. Cameron case HPSA_INQUIRY: 5473edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 5474b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 5475edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 5476b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 5477edd16368SStephen M. Cameron } 5478edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5479a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5480a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5481edd16368SStephen M. Cameron c->Request.Timeout = 0; 5482edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 5483edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 5484edd16368SStephen M. Cameron break; 5485edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 5486edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 5487edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 5488edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 5489edd16368SStephen M. Cameron */ 5490edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5491a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5492a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5493edd16368SStephen M. Cameron c->Request.Timeout = 0; 5494edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 5495edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5496edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5497edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5498edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5499edd16368SStephen M. Cameron break; 5500edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 5501edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5502a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5503a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5504a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 5505edd16368SStephen M. Cameron c->Request.Timeout = 0; 5506edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 5507edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 5508bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 5509bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 5510edd16368SStephen M. Cameron break; 5511edd16368SStephen M. Cameron case TEST_UNIT_READY: 5512edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5513a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5514a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5515edd16368SStephen M. Cameron c->Request.Timeout = 0; 5516edd16368SStephen M. Cameron break; 5517283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 5518283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 5519a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5520a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5521283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 5522283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 5523283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 5524283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5525283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5526283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5527283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5528283b4a9bSStephen M. Cameron break; 5529316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 5530316b221aSStephen M. Cameron c->Request.CDBLen = 10; 5531a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5532a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5533316b221aSStephen M. Cameron c->Request.Timeout = 0; 5534316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 5535316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 5536316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5537316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5538316b221aSStephen M. Cameron break; 553903383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 554003383736SDon Brace c->Request.CDBLen = 10; 554103383736SDon Brace c->Request.type_attr_dir = 554203383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 554303383736SDon Brace c->Request.Timeout = 0; 554403383736SDon Brace c->Request.CDB[0] = BMIC_READ; 554503383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 554603383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 554703383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 554803383736SDon Brace break; 5549edd16368SStephen M. Cameron default: 5550edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 5551edd16368SStephen M. Cameron BUG(); 5552a2dac136SStephen M. Cameron return -1; 5553edd16368SStephen M. Cameron } 5554edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 5555edd16368SStephen M. Cameron switch (cmd) { 5556edd16368SStephen M. Cameron 5557edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 5558edd16368SStephen M. Cameron c->Request.CDBLen = 16; 5559a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5560a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5561edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 556264670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 556364670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 556421e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 5565edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 5566edd16368SStephen M. Cameron /* LunID device */ 5567edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 5568edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 5569edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 5570edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 5571edd16368SStephen M. Cameron break; 557275167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 55739b5c48c2SStephen Cameron memcpy(&tag, buff, sizeof(tag)); 55742b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 55759b5c48c2SStephen Cameron "Abort Tag:0x%016llx using rqst Tag:0x%016llx", 55769b5c48c2SStephen Cameron tag, c->Header.tag); 557775167d2cSStephen M. Cameron c->Request.CDBLen = 16; 5578a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5579a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5580a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 558175167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 558275167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 558375167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 558475167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 558575167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 558675167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 55879b5c48c2SStephen Cameron memcpy(&c->Request.CDB[4], &tag, sizeof(tag)); 558875167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 558975167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 559075167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 559175167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 559275167d2cSStephen M. Cameron break; 5593edd16368SStephen M. Cameron default: 5594edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 5595edd16368SStephen M. Cameron cmd); 5596edd16368SStephen M. Cameron BUG(); 5597edd16368SStephen M. Cameron } 5598edd16368SStephen M. Cameron } else { 5599edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 5600edd16368SStephen M. Cameron BUG(); 5601edd16368SStephen M. Cameron } 5602edd16368SStephen M. Cameron 5603a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 5604edd16368SStephen M. Cameron case XFER_READ: 5605edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 5606edd16368SStephen M. Cameron break; 5607edd16368SStephen M. Cameron case XFER_WRITE: 5608edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 5609edd16368SStephen M. Cameron break; 5610edd16368SStephen M. Cameron case XFER_NONE: 5611edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 5612edd16368SStephen M. Cameron break; 5613edd16368SStephen M. Cameron default: 5614edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 5615edd16368SStephen M. Cameron } 5616a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 5617a2dac136SStephen M. Cameron return -1; 5618a2dac136SStephen M. Cameron return 0; 5619edd16368SStephen M. Cameron } 5620edd16368SStephen M. Cameron 5621edd16368SStephen M. Cameron /* 5622edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 5623edd16368SStephen M. Cameron */ 5624edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 5625edd16368SStephen M. Cameron { 5626edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 5627edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 5628088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 5629088ba34cSStephen M. Cameron page_offs + size); 5630edd16368SStephen M. Cameron 5631edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 5632edd16368SStephen M. Cameron } 5633edd16368SStephen M. Cameron 5634254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 5635edd16368SStephen M. Cameron { 5636254f796bSMatt Gates return h->access.command_completed(h, q); 5637edd16368SStephen M. Cameron } 5638edd16368SStephen M. Cameron 5639900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 5640edd16368SStephen M. Cameron { 5641edd16368SStephen M. Cameron return h->access.intr_pending(h); 5642edd16368SStephen M. Cameron } 5643edd16368SStephen M. Cameron 5644edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 5645edd16368SStephen M. Cameron { 564610f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 564710f66018SStephen M. Cameron (h->interrupts_enabled == 0); 5648edd16368SStephen M. Cameron } 5649edd16368SStephen M. Cameron 565001a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 565101a02ffcSStephen M. Cameron u32 raw_tag) 5652edd16368SStephen M. Cameron { 5653edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 5654edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 5655edd16368SStephen M. Cameron return 1; 5656edd16368SStephen M. Cameron } 5657edd16368SStephen M. Cameron return 0; 5658edd16368SStephen M. Cameron } 5659edd16368SStephen M. Cameron 56605a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 5661edd16368SStephen M. Cameron { 5662e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 5663c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 5664c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 56651fb011fbSStephen M. Cameron complete_scsi_command(c); 5666edd16368SStephen M. Cameron else if (c->cmd_type == CMD_IOCTL_PEND) 5667edd16368SStephen M. Cameron complete(c->waiting); 5668a104c99fSStephen M. Cameron } 5669a104c99fSStephen M. Cameron 5670a9a3a273SStephen M. Cameron 5671a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 5672a104c99fSStephen M. Cameron { 5673a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 5674a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 5675960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 5676a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 5677a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 5678a104c99fSStephen M. Cameron } 5679a104c99fSStephen M. Cameron 5680303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 56811d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 5682303932fdSDon Brace u32 raw_tag) 5683303932fdSDon Brace { 5684303932fdSDon Brace u32 tag_index; 5685303932fdSDon Brace struct CommandList *c; 5686303932fdSDon Brace 5687f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 56881d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 5689303932fdSDon Brace c = h->cmd_pool + tag_index; 56905a3d16f5SStephen M. Cameron finish_cmd(c); 56911d94f94dSStephen M. Cameron } 5692303932fdSDon Brace } 5693303932fdSDon Brace 569464670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 569564670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 569664670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 569764670ac8SStephen M. Cameron * functions. 569864670ac8SStephen M. Cameron */ 569964670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 570064670ac8SStephen M. Cameron { 570164670ac8SStephen M. Cameron if (likely(!reset_devices)) 570264670ac8SStephen M. Cameron return 0; 570364670ac8SStephen M. Cameron 570464670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 570564670ac8SStephen M. Cameron return 0; 570664670ac8SStephen M. Cameron 570764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 570864670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 570964670ac8SStephen M. Cameron 571064670ac8SStephen M. Cameron return 1; 571164670ac8SStephen M. Cameron } 571264670ac8SStephen M. Cameron 5713254f796bSMatt Gates /* 5714254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 5715254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 5716254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 5717254f796bSMatt Gates */ 5718254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 571964670ac8SStephen M. Cameron { 5720254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 5721254f796bSMatt Gates } 5722254f796bSMatt Gates 5723254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 5724254f796bSMatt Gates { 5725254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 5726254f796bSMatt Gates u8 q = *(u8 *) queue; 572764670ac8SStephen M. Cameron u32 raw_tag; 572864670ac8SStephen M. Cameron 572964670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 573064670ac8SStephen M. Cameron return IRQ_NONE; 573164670ac8SStephen M. Cameron 573264670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 573364670ac8SStephen M. Cameron return IRQ_NONE; 5734a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 573564670ac8SStephen M. Cameron while (interrupt_pending(h)) { 5736254f796bSMatt Gates raw_tag = get_next_completion(h, q); 573764670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5738254f796bSMatt Gates raw_tag = next_command(h, q); 573964670ac8SStephen M. Cameron } 574064670ac8SStephen M. Cameron return IRQ_HANDLED; 574164670ac8SStephen M. Cameron } 574264670ac8SStephen M. Cameron 5743254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 574464670ac8SStephen M. Cameron { 5745254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 574664670ac8SStephen M. Cameron u32 raw_tag; 5747254f796bSMatt Gates u8 q = *(u8 *) queue; 574864670ac8SStephen M. Cameron 574964670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 575064670ac8SStephen M. Cameron return IRQ_NONE; 575164670ac8SStephen M. Cameron 5752a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5753254f796bSMatt Gates raw_tag = get_next_completion(h, q); 575464670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5755254f796bSMatt Gates raw_tag = next_command(h, q); 575664670ac8SStephen M. Cameron return IRQ_HANDLED; 575764670ac8SStephen M. Cameron } 575864670ac8SStephen M. Cameron 5759254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 5760edd16368SStephen M. Cameron { 5761254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 5762303932fdSDon Brace u32 raw_tag; 5763254f796bSMatt Gates u8 q = *(u8 *) queue; 5764edd16368SStephen M. Cameron 5765edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 5766edd16368SStephen M. Cameron return IRQ_NONE; 5767a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 576810f66018SStephen M. Cameron while (interrupt_pending(h)) { 5769254f796bSMatt Gates raw_tag = get_next_completion(h, q); 577010f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 57711d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5772254f796bSMatt Gates raw_tag = next_command(h, q); 577310f66018SStephen M. Cameron } 577410f66018SStephen M. Cameron } 577510f66018SStephen M. Cameron return IRQ_HANDLED; 577610f66018SStephen M. Cameron } 577710f66018SStephen M. Cameron 5778254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 577910f66018SStephen M. Cameron { 5780254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 578110f66018SStephen M. Cameron u32 raw_tag; 5782254f796bSMatt Gates u8 q = *(u8 *) queue; 578310f66018SStephen M. Cameron 5784a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5785254f796bSMatt Gates raw_tag = get_next_completion(h, q); 5786303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 57871d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5788254f796bSMatt Gates raw_tag = next_command(h, q); 5789edd16368SStephen M. Cameron } 5790edd16368SStephen M. Cameron return IRQ_HANDLED; 5791edd16368SStephen M. Cameron } 5792edd16368SStephen M. Cameron 5793a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 5794a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 5795a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 5796a9a3a273SStephen M. Cameron */ 57976f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 5798edd16368SStephen M. Cameron unsigned char type) 5799edd16368SStephen M. Cameron { 5800edd16368SStephen M. Cameron struct Command { 5801edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 5802edd16368SStephen M. Cameron struct RequestBlock Request; 5803edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 5804edd16368SStephen M. Cameron }; 5805edd16368SStephen M. Cameron struct Command *cmd; 5806edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 5807edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 5808edd16368SStephen M. Cameron dma_addr_t paddr64; 58092b08b3e9SDon Brace __le32 paddr32; 58102b08b3e9SDon Brace u32 tag; 5811edd16368SStephen M. Cameron void __iomem *vaddr; 5812edd16368SStephen M. Cameron int i, err; 5813edd16368SStephen M. Cameron 5814edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 5815edd16368SStephen M. Cameron if (vaddr == NULL) 5816edd16368SStephen M. Cameron return -ENOMEM; 5817edd16368SStephen M. Cameron 5818edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 5819edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 5820edd16368SStephen M. Cameron * memory. 5821edd16368SStephen M. Cameron */ 5822edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 5823edd16368SStephen M. Cameron if (err) { 5824edd16368SStephen M. Cameron iounmap(vaddr); 58251eaec8f3SRobert Elliott return err; 5826edd16368SStephen M. Cameron } 5827edd16368SStephen M. Cameron 5828edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 5829edd16368SStephen M. Cameron if (cmd == NULL) { 5830edd16368SStephen M. Cameron iounmap(vaddr); 5831edd16368SStephen M. Cameron return -ENOMEM; 5832edd16368SStephen M. Cameron } 5833edd16368SStephen M. Cameron 5834edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 5835edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 5836edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 5837edd16368SStephen M. Cameron */ 58382b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 5839edd16368SStephen M. Cameron 5840edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 5841edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 584250a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 58432b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 5844edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 5845edd16368SStephen M. Cameron 5846edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 5847a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 5848a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 5849edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 5850edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 5851edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 5852edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 585350a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 58542b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 585550a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 5856edd16368SStephen M. Cameron 58572b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 5858edd16368SStephen M. Cameron 5859edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 5860edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 58612b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 5862edd16368SStephen M. Cameron break; 5863edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 5864edd16368SStephen M. Cameron } 5865edd16368SStephen M. Cameron 5866edd16368SStephen M. Cameron iounmap(vaddr); 5867edd16368SStephen M. Cameron 5868edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 5869edd16368SStephen M. Cameron * still complete the command. 5870edd16368SStephen M. Cameron */ 5871edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 5872edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 5873edd16368SStephen M. Cameron opcode, type); 5874edd16368SStephen M. Cameron return -ETIMEDOUT; 5875edd16368SStephen M. Cameron } 5876edd16368SStephen M. Cameron 5877edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 5878edd16368SStephen M. Cameron 5879edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 5880edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 5881edd16368SStephen M. Cameron opcode, type); 5882edd16368SStephen M. Cameron return -EIO; 5883edd16368SStephen M. Cameron } 5884edd16368SStephen M. Cameron 5885edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 5886edd16368SStephen M. Cameron opcode, type); 5887edd16368SStephen M. Cameron return 0; 5888edd16368SStephen M. Cameron } 5889edd16368SStephen M. Cameron 5890edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 5891edd16368SStephen M. Cameron 58921df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 589342a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 5894edd16368SStephen M. Cameron { 5895edd16368SStephen M. Cameron 58961df8552aSStephen M. Cameron if (use_doorbell) { 58971df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 58981df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 58991df8552aSStephen M. Cameron * other way using the doorbell register. 5900edd16368SStephen M. Cameron */ 59011df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 5902cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 590385009239SStephen M. Cameron 590400701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 590585009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 590685009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 590785009239SStephen M. Cameron * over in some weird corner cases. 590885009239SStephen M. Cameron */ 590900701a96SJustin Lindley msleep(10000); 59101df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 5911edd16368SStephen M. Cameron 5912edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 5913edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 5914edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 5915edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 59161df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 59171df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 59181df8552aSStephen M. Cameron * controller." */ 5919edd16368SStephen M. Cameron 59202662cab8SDon Brace int rc = 0; 59212662cab8SDon Brace 59221df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 59232662cab8SDon Brace 5924edd16368SStephen M. Cameron /* enter the D3hot power management state */ 59252662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 59262662cab8SDon Brace if (rc) 59272662cab8SDon Brace return rc; 5928edd16368SStephen M. Cameron 5929edd16368SStephen M. Cameron msleep(500); 5930edd16368SStephen M. Cameron 5931edd16368SStephen M. Cameron /* enter the D0 power management state */ 59322662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 59332662cab8SDon Brace if (rc) 59342662cab8SDon Brace return rc; 5935c4853efeSMike Miller 5936c4853efeSMike Miller /* 5937c4853efeSMike Miller * The P600 requires a small delay when changing states. 5938c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 5939c4853efeSMike Miller * This for kdump only and is particular to the P600. 5940c4853efeSMike Miller */ 5941c4853efeSMike Miller msleep(500); 59421df8552aSStephen M. Cameron } 59431df8552aSStephen M. Cameron return 0; 59441df8552aSStephen M. Cameron } 59451df8552aSStephen M. Cameron 59466f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 5947580ada3cSStephen M. Cameron { 5948580ada3cSStephen M. Cameron memset(driver_version, 0, len); 5949f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 5950580ada3cSStephen M. Cameron } 5951580ada3cSStephen M. Cameron 59526f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 5953580ada3cSStephen M. Cameron { 5954580ada3cSStephen M. Cameron char *driver_version; 5955580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 5956580ada3cSStephen M. Cameron 5957580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 5958580ada3cSStephen M. Cameron if (!driver_version) 5959580ada3cSStephen M. Cameron return -ENOMEM; 5960580ada3cSStephen M. Cameron 5961580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 5962580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 5963580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 5964580ada3cSStephen M. Cameron kfree(driver_version); 5965580ada3cSStephen M. Cameron return 0; 5966580ada3cSStephen M. Cameron } 5967580ada3cSStephen M. Cameron 59686f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 59696f039790SGreg Kroah-Hartman unsigned char *driver_ver) 5970580ada3cSStephen M. Cameron { 5971580ada3cSStephen M. Cameron int i; 5972580ada3cSStephen M. Cameron 5973580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 5974580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 5975580ada3cSStephen M. Cameron } 5976580ada3cSStephen M. Cameron 59776f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 5978580ada3cSStephen M. Cameron { 5979580ada3cSStephen M. Cameron 5980580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 5981580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 5982580ada3cSStephen M. Cameron 5983580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 5984580ada3cSStephen M. Cameron if (!old_driver_ver) 5985580ada3cSStephen M. Cameron return -ENOMEM; 5986580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 5987580ada3cSStephen M. Cameron 5988580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 5989580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 5990580ada3cSStephen M. Cameron */ 5991580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 5992580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 5993580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 5994580ada3cSStephen M. Cameron kfree(old_driver_ver); 5995580ada3cSStephen M. Cameron return rc; 5996580ada3cSStephen M. Cameron } 59971df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 59981df8552aSStephen M. Cameron * states or the using the doorbell register. 59991df8552aSStephen M. Cameron */ 60006b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 60011df8552aSStephen M. Cameron { 60021df8552aSStephen M. Cameron u64 cfg_offset; 60031df8552aSStephen M. Cameron u32 cfg_base_addr; 60041df8552aSStephen M. Cameron u64 cfg_base_addr_index; 60051df8552aSStephen M. Cameron void __iomem *vaddr; 60061df8552aSStephen M. Cameron unsigned long paddr; 6007580ada3cSStephen M. Cameron u32 misc_fw_support; 6008270d05deSStephen M. Cameron int rc; 60091df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 6010cf0b08d0SStephen M. Cameron u32 use_doorbell; 6011270d05deSStephen M. Cameron u16 command_register; 60121df8552aSStephen M. Cameron 60131df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 60141df8552aSStephen M. Cameron * the same thing as 60151df8552aSStephen M. Cameron * 60161df8552aSStephen M. Cameron * pci_save_state(pci_dev); 60171df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 60181df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 60191df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 60201df8552aSStephen M. Cameron * 60211df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 60221df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 60231df8552aSStephen M. Cameron * using the doorbell register. 60241df8552aSStephen M. Cameron */ 602518867659SStephen M. Cameron 602660f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 602760f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 602825c1e56aSStephen M. Cameron return -ENODEV; 602925c1e56aSStephen M. Cameron } 603046380786SStephen M. Cameron 603146380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 603246380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 603346380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 603418867659SStephen M. Cameron 6035270d05deSStephen M. Cameron /* Save the PCI command register */ 6036270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 6037270d05deSStephen M. Cameron pci_save_state(pdev); 60381df8552aSStephen M. Cameron 60391df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 60401df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 60411df8552aSStephen M. Cameron if (rc) 60421df8552aSStephen M. Cameron return rc; 60431df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 60441df8552aSStephen M. Cameron if (!vaddr) 60451df8552aSStephen M. Cameron return -ENOMEM; 60461df8552aSStephen M. Cameron 60471df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 60481df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 60491df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 60501df8552aSStephen M. Cameron if (rc) 60511df8552aSStephen M. Cameron goto unmap_vaddr; 60521df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 60531df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 60541df8552aSStephen M. Cameron if (!cfgtable) { 60551df8552aSStephen M. Cameron rc = -ENOMEM; 60561df8552aSStephen M. Cameron goto unmap_vaddr; 60571df8552aSStephen M. Cameron } 6058580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 6059580ada3cSStephen M. Cameron if (rc) 606003741d95STomas Henzl goto unmap_cfgtable; 60611df8552aSStephen M. Cameron 6062cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 6063cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 6064cf0b08d0SStephen M. Cameron */ 60651df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 6066cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 6067cf0b08d0SStephen M. Cameron if (use_doorbell) { 6068cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 6069cf0b08d0SStephen M. Cameron } else { 60701df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 6071cf0b08d0SStephen M. Cameron if (use_doorbell) { 6072050f7147SStephen Cameron dev_warn(&pdev->dev, 6073050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 607464670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 6075cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 6076cf0b08d0SStephen M. Cameron } 6077cf0b08d0SStephen M. Cameron } 60781df8552aSStephen M. Cameron 60791df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 60801df8552aSStephen M. Cameron if (rc) 60811df8552aSStephen M. Cameron goto unmap_cfgtable; 6082edd16368SStephen M. Cameron 6083270d05deSStephen M. Cameron pci_restore_state(pdev); 6084270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 6085edd16368SStephen M. Cameron 60861df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 60871df8552aSStephen M. Cameron need a little pause here */ 60881df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 60891df8552aSStephen M. Cameron 6090fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 6091fe5389c8SStephen M. Cameron if (rc) { 6092fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 6093050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 6094fe5389c8SStephen M. Cameron goto unmap_cfgtable; 6095fe5389c8SStephen M. Cameron } 6096fe5389c8SStephen M. Cameron 6097580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 6098580ada3cSStephen M. Cameron if (rc < 0) 6099580ada3cSStephen M. Cameron goto unmap_cfgtable; 6100580ada3cSStephen M. Cameron if (rc) { 610164670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 610264670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 610364670ac8SStephen M. Cameron rc = -ENOTSUPP; 6104580ada3cSStephen M. Cameron } else { 610564670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 61061df8552aSStephen M. Cameron } 61071df8552aSStephen M. Cameron 61081df8552aSStephen M. Cameron unmap_cfgtable: 61091df8552aSStephen M. Cameron iounmap(cfgtable); 61101df8552aSStephen M. Cameron 61111df8552aSStephen M. Cameron unmap_vaddr: 61121df8552aSStephen M. Cameron iounmap(vaddr); 61131df8552aSStephen M. Cameron return rc; 6114edd16368SStephen M. Cameron } 6115edd16368SStephen M. Cameron 6116edd16368SStephen M. Cameron /* 6117edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 6118edd16368SStephen M. Cameron * the io functions. 6119edd16368SStephen M. Cameron * This is for debug only. 6120edd16368SStephen M. Cameron */ 612142a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 6122edd16368SStephen M. Cameron { 612358f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 6124edd16368SStephen M. Cameron int i; 6125edd16368SStephen M. Cameron char temp_name[17]; 6126edd16368SStephen M. Cameron 6127edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 6128edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 6129edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 6130edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 6131edd16368SStephen M. Cameron temp_name[4] = '\0'; 6132edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 6133edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 6134edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 6135edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 6136edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 6137edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 6138edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 6139edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 6140edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 6141edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 6142edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 6143edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 614469d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 6145edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 6146edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 6147edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 6148edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 6149edd16368SStephen M. Cameron temp_name[16] = '\0'; 6150edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 6151edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 6152edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 6153edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 615458f8665cSStephen M. Cameron } 6155edd16368SStephen M. Cameron 6156edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 6157edd16368SStephen M. Cameron { 6158edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 6159edd16368SStephen M. Cameron 6160edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 6161edd16368SStephen M. Cameron return 0; 6162edd16368SStephen M. Cameron offset = 0; 6163edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 6164edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 6165edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 6166edd16368SStephen M. Cameron offset += 4; 6167edd16368SStephen M. Cameron else { 6168edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 6169edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 6170edd16368SStephen M. Cameron switch (mem_type) { 6171edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 6172edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 6173edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 6174edd16368SStephen M. Cameron break; 6175edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 6176edd16368SStephen M. Cameron offset += 8; 6177edd16368SStephen M. Cameron break; 6178edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 6179edd16368SStephen M. Cameron dev_warn(&pdev->dev, 6180edd16368SStephen M. Cameron "base address is invalid\n"); 6181edd16368SStephen M. Cameron return -1; 6182edd16368SStephen M. Cameron break; 6183edd16368SStephen M. Cameron } 6184edd16368SStephen M. Cameron } 6185edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 6186edd16368SStephen M. Cameron return i + 1; 6187edd16368SStephen M. Cameron } 6188edd16368SStephen M. Cameron return -1; 6189edd16368SStephen M. Cameron } 6190edd16368SStephen M. Cameron 6191edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 6192050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 6193edd16368SStephen M. Cameron */ 6194edd16368SStephen M. Cameron 61956f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 6196edd16368SStephen M. Cameron { 6197edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 6198254f796bSMatt Gates int err, i; 6199254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 6200254f796bSMatt Gates 6201254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 6202254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 6203254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 6204254f796bSMatt Gates } 6205edd16368SStephen M. Cameron 6206edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 62076b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 62086b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 6209edd16368SStephen M. Cameron goto default_int_mode; 621055c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 6211050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 6212eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 6213f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 6214f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 621518fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 621618fce3c4SAlexander Gordeev 1, h->msix_vector); 621718fce3c4SAlexander Gordeev if (err < 0) { 621818fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 621918fce3c4SAlexander Gordeev h->msix_vector = 0; 622018fce3c4SAlexander Gordeev goto single_msi_mode; 622118fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 622255c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 6223edd16368SStephen M. Cameron "available\n", err); 6224eee0f03aSHannes Reinecke } 622518fce3c4SAlexander Gordeev h->msix_vector = err; 6226eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 6227eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 6228eee0f03aSHannes Reinecke return; 6229edd16368SStephen M. Cameron } 623018fce3c4SAlexander Gordeev single_msi_mode: 623155c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 6232050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 623355c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 6234edd16368SStephen M. Cameron h->msi_vector = 1; 6235edd16368SStephen M. Cameron else 623655c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 6237edd16368SStephen M. Cameron } 6238edd16368SStephen M. Cameron default_int_mode: 6239edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 6240edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 6241a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 6242edd16368SStephen M. Cameron } 6243edd16368SStephen M. Cameron 62446f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 6245e5c880d1SStephen M. Cameron { 6246e5c880d1SStephen M. Cameron int i; 6247e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 6248e5c880d1SStephen M. Cameron 6249e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 6250e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 6251e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 6252e5c880d1SStephen M. Cameron subsystem_vendor_id; 6253e5c880d1SStephen M. Cameron 6254e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 6255e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 6256e5c880d1SStephen M. Cameron return i; 6257e5c880d1SStephen M. Cameron 62586798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 62596798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 62606798cc0aSStephen M. Cameron !hpsa_allow_any) { 6261e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 6262e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 6263e5c880d1SStephen M. Cameron return -ENODEV; 6264e5c880d1SStephen M. Cameron } 6265e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 6266e5c880d1SStephen M. Cameron } 6267e5c880d1SStephen M. Cameron 62686f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 62693a7774ceSStephen M. Cameron unsigned long *memory_bar) 62703a7774ceSStephen M. Cameron { 62713a7774ceSStephen M. Cameron int i; 62723a7774ceSStephen M. Cameron 62733a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 627412d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 62753a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 627612d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 627712d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 62783a7774ceSStephen M. Cameron *memory_bar); 62793a7774ceSStephen M. Cameron return 0; 62803a7774ceSStephen M. Cameron } 628112d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 62823a7774ceSStephen M. Cameron return -ENODEV; 62833a7774ceSStephen M. Cameron } 62843a7774ceSStephen M. Cameron 62856f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 62866f039790SGreg Kroah-Hartman int wait_for_ready) 62872c4c8c8bSStephen M. Cameron { 6288fe5389c8SStephen M. Cameron int i, iterations; 62892c4c8c8bSStephen M. Cameron u32 scratchpad; 6290fe5389c8SStephen M. Cameron if (wait_for_ready) 6291fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 6292fe5389c8SStephen M. Cameron else 6293fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 62942c4c8c8bSStephen M. Cameron 6295fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 6296fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 6297fe5389c8SStephen M. Cameron if (wait_for_ready) { 62982c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 62992c4c8c8bSStephen M. Cameron return 0; 6300fe5389c8SStephen M. Cameron } else { 6301fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 6302fe5389c8SStephen M. Cameron return 0; 6303fe5389c8SStephen M. Cameron } 63042c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 63052c4c8c8bSStephen M. Cameron } 6306fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 63072c4c8c8bSStephen M. Cameron return -ENODEV; 63082c4c8c8bSStephen M. Cameron } 63092c4c8c8bSStephen M. Cameron 63106f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 63116f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 6312a51fd47fSStephen M. Cameron u64 *cfg_offset) 6313a51fd47fSStephen M. Cameron { 6314a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 6315a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 6316a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 6317a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 6318a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 6319a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 6320a51fd47fSStephen M. Cameron return -ENODEV; 6321a51fd47fSStephen M. Cameron } 6322a51fd47fSStephen M. Cameron return 0; 6323a51fd47fSStephen M. Cameron } 6324a51fd47fSStephen M. Cameron 63256f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 6326edd16368SStephen M. Cameron { 632701a02ffcSStephen M. Cameron u64 cfg_offset; 632801a02ffcSStephen M. Cameron u32 cfg_base_addr; 632901a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 6330303932fdSDon Brace u32 trans_offset; 6331a51fd47fSStephen M. Cameron int rc; 633277c4495cSStephen M. Cameron 6333a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 6334a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 6335a51fd47fSStephen M. Cameron if (rc) 6336a51fd47fSStephen M. Cameron return rc; 633777c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 6338a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 6339cd3c81c4SRobert Elliott if (!h->cfgtable) { 6340cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 634177c4495cSStephen M. Cameron return -ENOMEM; 6342cd3c81c4SRobert Elliott } 6343580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 6344580ada3cSStephen M. Cameron if (rc) 6345580ada3cSStephen M. Cameron return rc; 634677c4495cSStephen M. Cameron /* Find performant mode table. */ 6347a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 634877c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 634977c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 635077c4495cSStephen M. Cameron sizeof(*h->transtable)); 635177c4495cSStephen M. Cameron if (!h->transtable) 635277c4495cSStephen M. Cameron return -ENOMEM; 635377c4495cSStephen M. Cameron return 0; 635477c4495cSStephen M. Cameron } 635577c4495cSStephen M. Cameron 63566f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 6357cba3d38bSStephen M. Cameron { 635841ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 635941ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 636041ce4c35SStephen Cameron 636141ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 636272ceeaecSStephen M. Cameron 636372ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 636472ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 636572ceeaecSStephen M. Cameron h->max_commands = 32; 636672ceeaecSStephen M. Cameron 636741ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 636841ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 636941ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 637041ce4c35SStephen Cameron h->max_commands, 637141ce4c35SStephen Cameron MIN_MAX_COMMANDS); 637241ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 6373cba3d38bSStephen M. Cameron } 6374cba3d38bSStephen M. Cameron } 6375cba3d38bSStephen M. Cameron 6376c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 6377c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 6378c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 6379c7ee65b3SWebb Scales */ 6380c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 6381c7ee65b3SWebb Scales { 6382c7ee65b3SWebb Scales return h->maxsgentries > 512; 6383c7ee65b3SWebb Scales } 6384c7ee65b3SWebb Scales 6385b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 6386b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 6387b93d7536SStephen M. Cameron * SG chain block size, etc. 6388b93d7536SStephen M. Cameron */ 63896f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 6390b93d7536SStephen M. Cameron { 6391cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 639245fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 6393b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 6394283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 6395c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 6396c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 6397b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 63981a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 6399b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 6400b93d7536SStephen M. Cameron } else { 6401c7ee65b3SWebb Scales /* 6402c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 6403c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 6404c7ee65b3SWebb Scales * would lock up the controller) 6405c7ee65b3SWebb Scales */ 6406c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 64071a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 6408c7ee65b3SWebb Scales h->chainsize = 0; 6409b93d7536SStephen M. Cameron } 641075167d2cSStephen M. Cameron 641175167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 641275167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 64130e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 64140e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 64150e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 64160e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 6417b93d7536SStephen M. Cameron } 6418b93d7536SStephen M. Cameron 641976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 642076c46e49SStephen M. Cameron { 64210fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 6422050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 642376c46e49SStephen M. Cameron return false; 642476c46e49SStephen M. Cameron } 642576c46e49SStephen M. Cameron return true; 642676c46e49SStephen M. Cameron } 642776c46e49SStephen M. Cameron 642897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 6429f7c39101SStephen M. Cameron { 643097a5e98cSStephen M. Cameron u32 driver_support; 6431f7c39101SStephen M. Cameron 643297a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 64330b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 64340b9e7b74SArnd Bergmann #ifdef CONFIG_X86 643597a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 6436f7c39101SStephen M. Cameron #endif 643728e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 643828e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 6439f7c39101SStephen M. Cameron } 6440f7c39101SStephen M. Cameron 64413d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 64423d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 64433d0eab67SStephen M. Cameron */ 64443d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 64453d0eab67SStephen M. Cameron { 64463d0eab67SStephen M. Cameron u32 dma_prefetch; 64473d0eab67SStephen M. Cameron 64483d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 64493d0eab67SStephen M. Cameron return; 64503d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 64513d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 64523d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 64533d0eab67SStephen M. Cameron } 64543d0eab67SStephen M. Cameron 6455c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 645676438d08SStephen M. Cameron { 645776438d08SStephen M. Cameron int i; 645876438d08SStephen M. Cameron u32 doorbell_value; 645976438d08SStephen M. Cameron unsigned long flags; 646076438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 6461007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 646276438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 646376438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 646476438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 646576438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 6466c706a795SRobert Elliott goto done; 646776438d08SStephen M. Cameron /* delay and try again */ 6468007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 646976438d08SStephen M. Cameron } 6470c706a795SRobert Elliott return -ENODEV; 6471c706a795SRobert Elliott done: 6472c706a795SRobert Elliott return 0; 647376438d08SStephen M. Cameron } 647476438d08SStephen M. Cameron 6475c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 6476eb6b2ae9SStephen M. Cameron { 6477eb6b2ae9SStephen M. Cameron int i; 64786eaf46fdSStephen M. Cameron u32 doorbell_value; 64796eaf46fdSStephen M. Cameron unsigned long flags; 6480eb6b2ae9SStephen M. Cameron 6481eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 6482eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 6483eb6b2ae9SStephen M. Cameron * as we enter this code.) 6484eb6b2ae9SStephen M. Cameron */ 6485007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 648625163bd5SWebb Scales if (h->remove_in_progress) 648725163bd5SWebb Scales goto done; 64886eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 64896eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 64906eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6491382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 6492c706a795SRobert Elliott goto done; 6493eb6b2ae9SStephen M. Cameron /* delay and try again */ 6494007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 6495eb6b2ae9SStephen M. Cameron } 6496c706a795SRobert Elliott return -ENODEV; 6497c706a795SRobert Elliott done: 6498c706a795SRobert Elliott return 0; 64993f4336f3SStephen M. Cameron } 65003f4336f3SStephen M. Cameron 6501c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 65026f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 65033f4336f3SStephen M. Cameron { 65043f4336f3SStephen M. Cameron u32 trans_support; 65053f4336f3SStephen M. Cameron 65063f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 65073f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 65083f4336f3SStephen M. Cameron return -ENOTSUPP; 65093f4336f3SStephen M. Cameron 65103f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 6511283b4a9bSStephen M. Cameron 65123f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 65133f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 6514b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 65153f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 6516c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 6517c706a795SRobert Elliott goto error; 6518eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 6519283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 6520283b4a9bSStephen M. Cameron goto error; 6521960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 6522eb6b2ae9SStephen M. Cameron return 0; 6523283b4a9bSStephen M. Cameron error: 6524050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 6525283b4a9bSStephen M. Cameron return -ENODEV; 6526eb6b2ae9SStephen M. Cameron } 6527eb6b2ae9SStephen M. Cameron 65286f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 652977c4495cSStephen M. Cameron { 6530eb6b2ae9SStephen M. Cameron int prod_index, err; 6531edd16368SStephen M. Cameron 6532e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 6533e5c880d1SStephen M. Cameron if (prod_index < 0) 653460f923b9SRobert Elliott return prod_index; 6535e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 6536e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 6537e5c880d1SStephen M. Cameron 65389b5c48c2SStephen Cameron h->needs_abort_tags_swizzled = 65399b5c48c2SStephen Cameron ctlr_needs_abort_tags_swizzled(h->board_id); 65409b5c48c2SStephen Cameron 6541e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 6542e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 6543e5a44df8SMatthew Garrett 654455c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 6545edd16368SStephen M. Cameron if (err) { 654655c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "unable to enable PCI device\n"); 6547edd16368SStephen M. Cameron return err; 6548edd16368SStephen M. Cameron } 6549edd16368SStephen M. Cameron 6550f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 6551edd16368SStephen M. Cameron if (err) { 655255c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 655355c06c71SStephen M. Cameron "cannot obtain PCI resources, aborting\n"); 6554edd16368SStephen M. Cameron return err; 6555edd16368SStephen M. Cameron } 65564fa604e1SRobert Elliott 65574fa604e1SRobert Elliott pci_set_master(h->pdev); 65584fa604e1SRobert Elliott 65596b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 656012d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 65613a7774ceSStephen M. Cameron if (err) 6562edd16368SStephen M. Cameron goto err_out_free_res; 6563edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 6564204892e9SStephen M. Cameron if (!h->vaddr) { 6565204892e9SStephen M. Cameron err = -ENOMEM; 6566204892e9SStephen M. Cameron goto err_out_free_res; 6567204892e9SStephen M. Cameron } 6568fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 65692c4c8c8bSStephen M. Cameron if (err) 6570edd16368SStephen M. Cameron goto err_out_free_res; 657177c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 657277c4495cSStephen M. Cameron if (err) 6573edd16368SStephen M. Cameron goto err_out_free_res; 6574b93d7536SStephen M. Cameron hpsa_find_board_params(h); 6575edd16368SStephen M. Cameron 657676c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 6577edd16368SStephen M. Cameron err = -ENODEV; 6578edd16368SStephen M. Cameron goto err_out_free_res; 6579edd16368SStephen M. Cameron } 658097a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 65813d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 6582eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 6583eb6b2ae9SStephen M. Cameron if (err) 6584edd16368SStephen M. Cameron goto err_out_free_res; 6585edd16368SStephen M. Cameron return 0; 6586edd16368SStephen M. Cameron 6587edd16368SStephen M. Cameron err_out_free_res: 6588204892e9SStephen M. Cameron if (h->transtable) 6589204892e9SStephen M. Cameron iounmap(h->transtable); 6590204892e9SStephen M. Cameron if (h->cfgtable) 6591204892e9SStephen M. Cameron iounmap(h->cfgtable); 6592204892e9SStephen M. Cameron if (h->vaddr) 6593204892e9SStephen M. Cameron iounmap(h->vaddr); 6594f0bd0b68SStephen M. Cameron pci_disable_device(h->pdev); 659555c06c71SStephen M. Cameron pci_release_regions(h->pdev); 6596edd16368SStephen M. Cameron return err; 6597edd16368SStephen M. Cameron } 6598edd16368SStephen M. Cameron 65996f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 6600339b2b14SStephen M. Cameron { 6601339b2b14SStephen M. Cameron int rc; 6602339b2b14SStephen M. Cameron 6603339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 6604339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 6605339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 6606339b2b14SStephen M. Cameron return; 6607339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 6608339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 6609339b2b14SStephen M. Cameron if (rc != 0) { 6610339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 6611339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 6612339b2b14SStephen M. Cameron } 6613339b2b14SStephen M. Cameron } 6614339b2b14SStephen M. Cameron 66156b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 6616edd16368SStephen M. Cameron { 66171df8552aSStephen M. Cameron int rc, i; 66183b747298STomas Henzl void __iomem *vaddr; 6619edd16368SStephen M. Cameron 66204c2a8c40SStephen M. Cameron if (!reset_devices) 66214c2a8c40SStephen M. Cameron return 0; 66224c2a8c40SStephen M. Cameron 6623132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 6624132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 6625132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 6626132aa220STomas Henzl */ 6627132aa220STomas Henzl rc = pci_enable_device(pdev); 6628132aa220STomas Henzl if (rc) { 6629132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 6630132aa220STomas Henzl return -ENODEV; 6631132aa220STomas Henzl } 6632132aa220STomas Henzl pci_disable_device(pdev); 6633132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 6634132aa220STomas Henzl rc = pci_enable_device(pdev); 6635132aa220STomas Henzl if (rc) { 6636132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 6637132aa220STomas Henzl return -ENODEV; 6638132aa220STomas Henzl } 66394fa604e1SRobert Elliott 6640859c75abSTomas Henzl pci_set_master(pdev); 66414fa604e1SRobert Elliott 66423b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 66433b747298STomas Henzl if (vaddr == NULL) { 66443b747298STomas Henzl rc = -ENOMEM; 66453b747298STomas Henzl goto out_disable; 66463b747298STomas Henzl } 66473b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 66483b747298STomas Henzl iounmap(vaddr); 66493b747298STomas Henzl 66501df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 66516b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 6652edd16368SStephen M. Cameron 66531df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 66541df8552aSStephen M. Cameron * but it's already (and still) up and running in 665518867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 665618867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 66571df8552aSStephen M. Cameron */ 6658adf1b3a3SRobert Elliott if (rc) 6659132aa220STomas Henzl goto out_disable; 6660edd16368SStephen M. Cameron 6661edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 66621ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 6663edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 6664edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 6665edd16368SStephen M. Cameron break; 6666edd16368SStephen M. Cameron else 6667edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 6668edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 6669edd16368SStephen M. Cameron } 6670132aa220STomas Henzl 6671132aa220STomas Henzl out_disable: 6672132aa220STomas Henzl 6673132aa220STomas Henzl pci_disable_device(pdev); 6674132aa220STomas Henzl return rc; 6675edd16368SStephen M. Cameron } 6676edd16368SStephen M. Cameron 66776f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h) 66782e9d1b36SStephen M. Cameron { 66792e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 66802e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 66812e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 66822e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 66832e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 66842e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 66852e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 66862e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 66872e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 66882e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 66892e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 66902e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 66912e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 66922c143342SRobert Elliott goto clean_up; 66932e9d1b36SStephen M. Cameron } 66942e9d1b36SStephen M. Cameron return 0; 66952c143342SRobert Elliott clean_up: 66962c143342SRobert Elliott hpsa_free_cmd_pool(h); 66972c143342SRobert Elliott return -ENOMEM; 66982e9d1b36SStephen M. Cameron } 66992e9d1b36SStephen M. Cameron 67002e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h) 67012e9d1b36SStephen M. Cameron { 67022e9d1b36SStephen M. Cameron kfree(h->cmd_pool_bits); 67032e9d1b36SStephen M. Cameron if (h->cmd_pool) 67042e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 67052e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 67062e9d1b36SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 6707aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 6708aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 6709aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 6710aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 67112e9d1b36SStephen M. Cameron if (h->errinfo_pool) 67122e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 67132e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 67142e9d1b36SStephen M. Cameron h->errinfo_pool, 67152e9d1b36SStephen M. Cameron h->errinfo_pool_dhandle); 6716e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 6717e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 6718e1f7de0cSMatt Gates h->nr_cmds * sizeof(struct io_accel1_cmd), 6719e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 67202e9d1b36SStephen M. Cameron } 67212e9d1b36SStephen M. Cameron 672241b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 672341b3cf08SStephen M. Cameron { 6724ec429952SFabian Frederick int i, cpu; 672541b3cf08SStephen M. Cameron 672641b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 672741b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 6728ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 672941b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 673041b3cf08SStephen M. Cameron } 673141b3cf08SStephen M. Cameron } 673241b3cf08SStephen M. Cameron 6733ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 6734ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 6735ec501a18SRobert Elliott { 6736ec501a18SRobert Elliott int i; 6737ec501a18SRobert Elliott 6738ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 6739ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 6740ec501a18SRobert Elliott i = h->intr_mode; 6741ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6742ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6743ec501a18SRobert Elliott return; 6744ec501a18SRobert Elliott } 6745ec501a18SRobert Elliott 6746ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6747ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6748ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6749ec501a18SRobert Elliott } 6750a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 6751a4e17fc1SRobert Elliott h->q[i] = 0; 6752ec501a18SRobert Elliott } 6753ec501a18SRobert Elliott 67549ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 67559ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 67560ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 67570ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 67580ae01a32SStephen M. Cameron { 6759254f796bSMatt Gates int rc, i; 67600ae01a32SStephen M. Cameron 6761254f796bSMatt Gates /* 6762254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 6763254f796bSMatt Gates * queue to process. 6764254f796bSMatt Gates */ 6765254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 6766254f796bSMatt Gates h->q[i] = (u8) i; 6767254f796bSMatt Gates 6768eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 6769254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 6770a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6771254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 6772254f796bSMatt Gates 0, h->devname, 6773254f796bSMatt Gates &h->q[i]); 6774a4e17fc1SRobert Elliott if (rc) { 6775a4e17fc1SRobert Elliott int j; 6776a4e17fc1SRobert Elliott 6777a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 6778a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 6779a4e17fc1SRobert Elliott h->intr[i], h->devname); 6780a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 6781a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 6782a4e17fc1SRobert Elliott h->q[j] = 0; 6783a4e17fc1SRobert Elliott } 6784a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 6785a4e17fc1SRobert Elliott h->q[j] = 0; 6786a4e17fc1SRobert Elliott return rc; 6787a4e17fc1SRobert Elliott } 6788a4e17fc1SRobert Elliott } 678941b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 6790254f796bSMatt Gates } else { 6791254f796bSMatt Gates /* Use single reply pool */ 6792eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 6793254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6794254f796bSMatt Gates msixhandler, 0, h->devname, 6795254f796bSMatt Gates &h->q[h->intr_mode]); 6796254f796bSMatt Gates } else { 6797254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6798254f796bSMatt Gates intxhandler, IRQF_SHARED, h->devname, 6799254f796bSMatt Gates &h->q[h->intr_mode]); 6800254f796bSMatt Gates } 6801254f796bSMatt Gates } 68020ae01a32SStephen M. Cameron if (rc) { 68030ae01a32SStephen M. Cameron dev_err(&h->pdev->dev, "unable to get irq %d for %s\n", 68040ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 68050ae01a32SStephen M. Cameron return -ENODEV; 68060ae01a32SStephen M. Cameron } 68070ae01a32SStephen M. Cameron return 0; 68080ae01a32SStephen M. Cameron } 68090ae01a32SStephen M. Cameron 68106f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 681164670ac8SStephen M. Cameron { 681264670ac8SStephen M. Cameron if (hpsa_send_host_reset(h, RAID_CTLR_LUNID, 681364670ac8SStephen M. Cameron HPSA_RESET_TYPE_CONTROLLER)) { 681464670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Resetting array controller failed.\n"); 681564670ac8SStephen M. Cameron return -EIO; 681664670ac8SStephen M. Cameron } 681764670ac8SStephen M. Cameron 681864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 681964670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) { 682064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 682164670ac8SStephen M. Cameron return -1; 682264670ac8SStephen M. Cameron } 682364670ac8SStephen M. Cameron 682464670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 682564670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) { 682664670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 682764670ac8SStephen M. Cameron "after soft reset.\n"); 682864670ac8SStephen M. Cameron return -1; 682964670ac8SStephen M. Cameron } 683064670ac8SStephen M. Cameron 683164670ac8SStephen M. Cameron return 0; 683264670ac8SStephen M. Cameron } 683364670ac8SStephen M. Cameron 68340097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h) 683564670ac8SStephen M. Cameron { 6836ec501a18SRobert Elliott hpsa_free_irqs(h); 683764670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI 68380097f0f4SStephen M. Cameron if (h->msix_vector) { 68390097f0f4SStephen M. Cameron if (h->pdev->msix_enabled) 684064670ac8SStephen M. Cameron pci_disable_msix(h->pdev); 68410097f0f4SStephen M. Cameron } else if (h->msi_vector) { 68420097f0f4SStephen M. Cameron if (h->pdev->msi_enabled) 684364670ac8SStephen M. Cameron pci_disable_msi(h->pdev); 68440097f0f4SStephen M. Cameron } 684564670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 68460097f0f4SStephen M. Cameron } 68470097f0f4SStephen M. Cameron 6848072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 6849072b0518SStephen M. Cameron { 6850072b0518SStephen M. Cameron int i; 6851072b0518SStephen M. Cameron 6852072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 6853072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 6854072b0518SStephen M. Cameron continue; 6855072b0518SStephen M. Cameron pci_free_consistent(h->pdev, h->reply_queue_size, 6856072b0518SStephen M. Cameron h->reply_queue[i].head, h->reply_queue[i].busaddr); 6857072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 6858072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 6859072b0518SStephen M. Cameron } 6860072b0518SStephen M. Cameron } 6861072b0518SStephen M. Cameron 68620097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 68630097f0f4SStephen M. Cameron { 68640097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 686564670ac8SStephen M. Cameron hpsa_free_sg_chain_blocks(h); 686664670ac8SStephen M. Cameron hpsa_free_cmd_pool(h); 6867e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 686864670ac8SStephen M. Cameron kfree(h->blockFetchTable); 6869072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 687064670ac8SStephen M. Cameron if (h->vaddr) 687164670ac8SStephen M. Cameron iounmap(h->vaddr); 687264670ac8SStephen M. Cameron if (h->transtable) 687364670ac8SStephen M. Cameron iounmap(h->transtable); 687464670ac8SStephen M. Cameron if (h->cfgtable) 687564670ac8SStephen M. Cameron iounmap(h->cfgtable); 6876132aa220STomas Henzl pci_disable_device(h->pdev); 687764670ac8SStephen M. Cameron pci_release_regions(h->pdev); 687864670ac8SStephen M. Cameron kfree(h); 687964670ac8SStephen M. Cameron } 688064670ac8SStephen M. Cameron 6881a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 6882f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 6883a0c12413SStephen M. Cameron { 6884281a7fd0SWebb Scales int i, refcount; 6885281a7fd0SWebb Scales struct CommandList *c; 688625163bd5SWebb Scales int failcount = 0; 6887a0c12413SStephen M. Cameron 6888080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 6889f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 6890f2405db8SDon Brace c = h->cmd_pool + i; 6891281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 6892281a7fd0SWebb Scales if (refcount > 1) { 689325163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 68945a3d16f5SStephen M. Cameron finish_cmd(c); 6895*433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 689625163bd5SWebb Scales failcount++; 6897a0c12413SStephen M. Cameron } 6898281a7fd0SWebb Scales cmd_free(h, c); 6899281a7fd0SWebb Scales } 690025163bd5SWebb Scales dev_warn(&h->pdev->dev, 690125163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 6902a0c12413SStephen M. Cameron } 6903a0c12413SStephen M. Cameron 6904094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 6905094963daSStephen M. Cameron { 6906c8ed0010SRusty Russell int cpu; 6907094963daSStephen M. Cameron 6908c8ed0010SRusty Russell for_each_online_cpu(cpu) { 6909094963daSStephen M. Cameron u32 *lockup_detected; 6910094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 6911094963daSStephen M. Cameron *lockup_detected = value; 6912094963daSStephen M. Cameron } 6913094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 6914094963daSStephen M. Cameron } 6915094963daSStephen M. Cameron 6916a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 6917a0c12413SStephen M. Cameron { 6918a0c12413SStephen M. Cameron unsigned long flags; 6919094963daSStephen M. Cameron u32 lockup_detected; 6920a0c12413SStephen M. Cameron 6921a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 6922a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6923094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 6924094963daSStephen M. Cameron if (!lockup_detected) { 6925094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 6926094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 692725163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 692825163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 6929094963daSStephen M. Cameron lockup_detected = 0xffffffff; 6930094963daSStephen M. Cameron } 6931094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 6932a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 693325163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 693425163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 6935a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 6936f2405db8SDon Brace fail_all_outstanding_cmds(h); 6937a0c12413SStephen M. Cameron } 6938a0c12413SStephen M. Cameron 693925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 6940a0c12413SStephen M. Cameron { 6941a0c12413SStephen M. Cameron u64 now; 6942a0c12413SStephen M. Cameron u32 heartbeat; 6943a0c12413SStephen M. Cameron unsigned long flags; 6944a0c12413SStephen M. Cameron 6945a0c12413SStephen M. Cameron now = get_jiffies_64(); 6946a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 6947a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 6948e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 694925163bd5SWebb Scales return false; 6950a0c12413SStephen M. Cameron 6951a0c12413SStephen M. Cameron /* 6952a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 6953a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 6954a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 6955a0c12413SStephen M. Cameron */ 6956a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 6957e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 695825163bd5SWebb Scales return false; 6959a0c12413SStephen M. Cameron 6960a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 6961a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6962a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 6963a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6964a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 6965a0c12413SStephen M. Cameron controller_lockup_detected(h); 696625163bd5SWebb Scales return true; 6967a0c12413SStephen M. Cameron } 6968a0c12413SStephen M. Cameron 6969a0c12413SStephen M. Cameron /* We're ok. */ 6970a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 6971a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 697225163bd5SWebb Scales return false; 6973a0c12413SStephen M. Cameron } 6974a0c12413SStephen M. Cameron 69759846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 697676438d08SStephen M. Cameron { 697776438d08SStephen M. Cameron int i; 697876438d08SStephen M. Cameron char *event_type; 697976438d08SStephen M. Cameron 6980e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 6981e4aa3e6aSStephen Cameron return; 6982e4aa3e6aSStephen Cameron 698376438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 69841f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 69851f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 698676438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 698776438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 698876438d08SStephen M. Cameron 698976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 699076438d08SStephen M. Cameron event_type = "state change"; 699176438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 699276438d08SStephen M. Cameron event_type = "configuration change"; 699376438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 699476438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 699576438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 699676438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 699723100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 699876438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 699976438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 700076438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 700176438d08SStephen M. Cameron h->events, event_type); 700276438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 700376438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 700476438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 700576438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 700676438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 700776438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 700876438d08SStephen M. Cameron } else { 700976438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 701076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 701176438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 701276438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 701376438d08SStephen M. Cameron #if 0 701476438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 701576438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 701676438d08SStephen M. Cameron #endif 701776438d08SStephen M. Cameron } 70189846590eSStephen M. Cameron return; 701976438d08SStephen M. Cameron } 702076438d08SStephen M. Cameron 702176438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 702276438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 7023e863d68eSScott Teel * we should rescan the controller for devices. 7024e863d68eSScott Teel * Also check flag for driver-initiated rescan. 702576438d08SStephen M. Cameron */ 70269846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 702776438d08SStephen M. Cameron { 702876438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 70299846590eSStephen M. Cameron return 0; 703076438d08SStephen M. Cameron 703176438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 70329846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 70339846590eSStephen M. Cameron } 703476438d08SStephen M. Cameron 703576438d08SStephen M. Cameron /* 70369846590eSStephen M. Cameron * Check if any of the offline devices have become ready 703776438d08SStephen M. Cameron */ 70389846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 70399846590eSStephen M. Cameron { 70409846590eSStephen M. Cameron unsigned long flags; 70419846590eSStephen M. Cameron struct offline_device_entry *d; 70429846590eSStephen M. Cameron struct list_head *this, *tmp; 70439846590eSStephen M. Cameron 70449846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 70459846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 70469846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 70479846590eSStephen M. Cameron offline_list); 70489846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 7049d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 7050d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 7051d1fea47cSStephen M. Cameron list_del(&d->offline_list); 7052d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 70539846590eSStephen M. Cameron return 1; 7054d1fea47cSStephen M. Cameron } 70559846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 705676438d08SStephen M. Cameron } 70579846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 70589846590eSStephen M. Cameron return 0; 70599846590eSStephen M. Cameron } 70609846590eSStephen M. Cameron 70616636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work) 7062a0c12413SStephen M. Cameron { 7063a0c12413SStephen M. Cameron unsigned long flags; 70648a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 70656636e7f4SDon Brace struct ctlr_info, rescan_ctlr_work); 70666636e7f4SDon Brace 70676636e7f4SDon Brace 70686636e7f4SDon Brace if (h->remove_in_progress) 70698a98db73SStephen M. Cameron return; 70709846590eSStephen M. Cameron 70719846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 70729846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 70739846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 70749846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 70759846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 70769846590eSStephen M. Cameron } 70776636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 70786636e7f4SDon Brace if (!h->remove_in_progress) 70796636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 70806636e7f4SDon Brace h->heartbeat_sample_interval); 70816636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 70826636e7f4SDon Brace } 70836636e7f4SDon Brace 70846636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 70856636e7f4SDon Brace { 70866636e7f4SDon Brace unsigned long flags; 70876636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 70886636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 70896636e7f4SDon Brace 70906636e7f4SDon Brace detect_controller_lockup(h); 70916636e7f4SDon Brace if (lockup_detected(h)) 70926636e7f4SDon Brace return; 70939846590eSStephen M. Cameron 70948a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 70956636e7f4SDon Brace if (!h->remove_in_progress) 70968a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 70978a98db73SStephen M. Cameron h->heartbeat_sample_interval); 70988a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7099a0c12413SStephen M. Cameron } 7100a0c12413SStephen M. Cameron 71016636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 71026636e7f4SDon Brace char *name) 71036636e7f4SDon Brace { 71046636e7f4SDon Brace struct workqueue_struct *wq = NULL; 71056636e7f4SDon Brace 7106397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 71076636e7f4SDon Brace if (!wq) 71086636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 71096636e7f4SDon Brace 71106636e7f4SDon Brace return wq; 71116636e7f4SDon Brace } 71126636e7f4SDon Brace 71136f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 71144c2a8c40SStephen M. Cameron { 71154c2a8c40SStephen M. Cameron int dac, rc; 71164c2a8c40SStephen M. Cameron struct ctlr_info *h; 711764670ac8SStephen M. Cameron int try_soft_reset = 0; 711864670ac8SStephen M. Cameron unsigned long flags; 71196b6c1cd7STomas Henzl u32 board_id; 71204c2a8c40SStephen M. Cameron 71214c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 71224c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 71234c2a8c40SStephen M. Cameron 71246b6c1cd7STomas Henzl rc = hpsa_lookup_board_id(pdev, &board_id); 71256b6c1cd7STomas Henzl if (rc < 0) { 71266b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 71276b6c1cd7STomas Henzl return rc; 71286b6c1cd7STomas Henzl } 71296b6c1cd7STomas Henzl 71306b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 713164670ac8SStephen M. Cameron if (rc) { 713264670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 71334c2a8c40SStephen M. Cameron return rc; 713464670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 713564670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 713664670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 713764670ac8SStephen M. Cameron * point that it can accept a command. 713864670ac8SStephen M. Cameron */ 713964670ac8SStephen M. Cameron try_soft_reset = 1; 714064670ac8SStephen M. Cameron rc = 0; 714164670ac8SStephen M. Cameron } 714264670ac8SStephen M. Cameron 714364670ac8SStephen M. Cameron reinit_after_soft_reset: 71444c2a8c40SStephen M. Cameron 7145303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 7146303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 7147303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 7148303932fdSDon Brace */ 7149303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 7150edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 7151edd16368SStephen M. Cameron if (!h) 7152ecd9aad4SStephen M. Cameron return -ENOMEM; 7153edd16368SStephen M. Cameron 715455c06c71SStephen M. Cameron h->pdev = pdev; 7155a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 71569846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 71576eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 71589846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 71596eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 716034f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 71619b5c48c2SStephen Cameron atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS); 7162094963daSStephen M. Cameron 71636636e7f4SDon Brace h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 71646636e7f4SDon Brace if (!h->rescan_ctlr_wq) { 7165080ef1ccSDon Brace rc = -ENOMEM; 7166080ef1ccSDon Brace goto clean1; 7167080ef1ccSDon Brace } 71686636e7f4SDon Brace 71696636e7f4SDon Brace h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 71706636e7f4SDon Brace if (!h->resubmit_wq) { 71716636e7f4SDon Brace rc = -ENOMEM; 71726636e7f4SDon Brace goto clean1; 71736636e7f4SDon Brace } 71746636e7f4SDon Brace 7175094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 7176094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 71772a5ac326SStephen M. Cameron if (!h->lockup_detected) { 71782a5ac326SStephen M. Cameron rc = -ENOMEM; 7179094963daSStephen M. Cameron goto clean1; 71802a5ac326SStephen M. Cameron } 7181094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 7182094963daSStephen M. Cameron 718355c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 7184ecd9aad4SStephen M. Cameron if (rc != 0) 7185edd16368SStephen M. Cameron goto clean1; 7186edd16368SStephen M. Cameron 7187f79cfec6SStephen M. Cameron sprintf(h->devname, HPSA "%d", number_of_controllers); 7188edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 7189edd16368SStephen M. Cameron number_of_controllers++; 7190edd16368SStephen M. Cameron 7191edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 7192ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 7193ecd9aad4SStephen M. Cameron if (rc == 0) { 7194edd16368SStephen M. Cameron dac = 1; 7195ecd9aad4SStephen M. Cameron } else { 7196ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 7197ecd9aad4SStephen M. Cameron if (rc == 0) { 7198edd16368SStephen M. Cameron dac = 0; 7199ecd9aad4SStephen M. Cameron } else { 7200edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 7201edd16368SStephen M. Cameron goto clean1; 7202edd16368SStephen M. Cameron } 7203ecd9aad4SStephen M. Cameron } 7204edd16368SStephen M. Cameron 7205edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 7206edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 720710f66018SStephen M. Cameron 72089ee61794SRobert Elliott if (hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx)) 7209edd16368SStephen M. Cameron goto clean2; 7210303932fdSDon Brace dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n", 7211303932fdSDon Brace h->devname, pdev->device, 7212a9a3a273SStephen M. Cameron h->intr[h->intr_mode], dac ? "" : " not"); 72138947fd10SRobert Elliott rc = hpsa_allocate_cmd_pool(h); 72148947fd10SRobert Elliott if (rc) 72158947fd10SRobert Elliott goto clean2_and_free_irqs; 721633a2ffceSStephen M. Cameron if (hpsa_allocate_sg_chain_blocks(h)) 721733a2ffceSStephen M. Cameron goto clean4; 7218a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 72199b5c48c2SStephen Cameron init_waitqueue_head(&h->abort_cmd_wait_queue); 7220a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 7221edd16368SStephen M. Cameron 7222edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 72239a41338eSStephen M. Cameron h->ndevices = 0; 7224316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 72259a41338eSStephen M. Cameron h->scsi_host = NULL; 72269a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 722764670ac8SStephen M. Cameron hpsa_put_ctlr_into_performant_mode(h); 722864670ac8SStephen M. Cameron 722964670ac8SStephen M. Cameron /* At this point, the controller is ready to take commands. 723064670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 723164670ac8SStephen M. Cameron * the soft reset and see if that works. 723264670ac8SStephen M. Cameron */ 723364670ac8SStephen M. Cameron if (try_soft_reset) { 723464670ac8SStephen M. Cameron 723564670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 723664670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 723764670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 723864670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 723964670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 724064670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 724164670ac8SStephen M. Cameron */ 724264670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 724364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 724464670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7245ec501a18SRobert Elliott hpsa_free_irqs(h); 72469ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 724764670ac8SStephen M. Cameron hpsa_intx_discard_completions); 724864670ac8SStephen M. Cameron if (rc) { 72499ee61794SRobert Elliott dev_warn(&h->pdev->dev, 72509ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 725164670ac8SStephen M. Cameron goto clean4; 725264670ac8SStephen M. Cameron } 725364670ac8SStephen M. Cameron 725464670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 725564670ac8SStephen M. Cameron if (rc) 725664670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 725764670ac8SStephen M. Cameron goto clean4; 725864670ac8SStephen M. Cameron 725964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 726064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 726164670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 726264670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 726364670ac8SStephen M. Cameron msleep(10000); 726464670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 726564670ac8SStephen M. Cameron 726664670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 726764670ac8SStephen M. Cameron if (rc) 726864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 726964670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 727064670ac8SStephen M. Cameron 727164670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 727264670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 727364670ac8SStephen M. Cameron * all over again. 727464670ac8SStephen M. Cameron */ 727564670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 727664670ac8SStephen M. Cameron try_soft_reset = 0; 727764670ac8SStephen M. Cameron if (rc) 727864670ac8SStephen M. Cameron /* don't go to clean4, we already unallocated */ 727964670ac8SStephen M. Cameron return -ENODEV; 728064670ac8SStephen M. Cameron 728164670ac8SStephen M. Cameron goto reinit_after_soft_reset; 728264670ac8SStephen M. Cameron } 7283edd16368SStephen M. Cameron 7284da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 7285da0697bdSScott Teel h->acciopath_status = 1; 7286da0697bdSScott Teel 7287e863d68eSScott Teel 7288edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 7289edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 7290edd16368SStephen M. Cameron 7291339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 7292edd16368SStephen M. Cameron hpsa_register_scsi(h); /* hook ourselves into SCSI subsystem */ 72938a98db73SStephen M. Cameron 72948a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 72958a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 72968a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 72978a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 72988a98db73SStephen M. Cameron h->heartbeat_sample_interval); 72996636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 73006636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 73016636e7f4SDon Brace h->heartbeat_sample_interval); 730288bf6d62SStephen M. Cameron return 0; 7303edd16368SStephen M. Cameron 7304edd16368SStephen M. Cameron clean4: 730533a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 73062e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 73078947fd10SRobert Elliott clean2_and_free_irqs: 7308ec501a18SRobert Elliott hpsa_free_irqs(h); 7309edd16368SStephen M. Cameron clean2: 7310edd16368SStephen M. Cameron clean1: 7311080ef1ccSDon Brace if (h->resubmit_wq) 7312080ef1ccSDon Brace destroy_workqueue(h->resubmit_wq); 73136636e7f4SDon Brace if (h->rescan_ctlr_wq) 73146636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 7315094963daSStephen M. Cameron if (h->lockup_detected) 7316094963daSStephen M. Cameron free_percpu(h->lockup_detected); 7317edd16368SStephen M. Cameron kfree(h); 7318ecd9aad4SStephen M. Cameron return rc; 7319edd16368SStephen M. Cameron } 7320edd16368SStephen M. Cameron 7321edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 7322edd16368SStephen M. Cameron { 7323edd16368SStephen M. Cameron char *flush_buf; 7324edd16368SStephen M. Cameron struct CommandList *c; 732525163bd5SWebb Scales int rc; 7326702890e3SStephen M. Cameron 7327702890e3SStephen M. Cameron /* Don't bother trying to flush the cache if locked up */ 732825163bd5SWebb Scales /* FIXME not necessary if do_simple_cmd does the check */ 7329094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 7330702890e3SStephen M. Cameron return; 7331edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 7332edd16368SStephen M. Cameron if (!flush_buf) 7333edd16368SStephen M. Cameron return; 7334edd16368SStephen M. Cameron 733545fcb86eSStephen Cameron c = cmd_alloc(h); 7336edd16368SStephen M. Cameron if (!c) { 733745fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 7338edd16368SStephen M. Cameron goto out_of_memory; 7339edd16368SStephen M. Cameron } 7340a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 7341a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 7342a2dac136SStephen M. Cameron goto out; 7343a2dac136SStephen M. Cameron } 734425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 734525163bd5SWebb Scales PCI_DMA_TODEVICE, NO_TIMEOUT); 734625163bd5SWebb Scales if (rc) 734725163bd5SWebb Scales goto out; 7348edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 7349a2dac136SStephen M. Cameron out: 7350edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 7351edd16368SStephen M. Cameron "error flushing cache on controller\n"); 735245fcb86eSStephen Cameron cmd_free(h, c); 7353edd16368SStephen M. Cameron out_of_memory: 7354edd16368SStephen M. Cameron kfree(flush_buf); 7355edd16368SStephen M. Cameron } 7356edd16368SStephen M. Cameron 7357edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 7358edd16368SStephen M. Cameron { 7359edd16368SStephen M. Cameron struct ctlr_info *h; 7360edd16368SStephen M. Cameron 7361edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 7362edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 7363edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 7364edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 7365edd16368SStephen M. Cameron */ 7366edd16368SStephen M. Cameron hpsa_flush_cache(h); 7367edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 73680097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 7369edd16368SStephen M. Cameron } 7370edd16368SStephen M. Cameron 73716f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 737255e14e76SStephen M. Cameron { 737355e14e76SStephen M. Cameron int i; 737455e14e76SStephen M. Cameron 737555e14e76SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 737655e14e76SStephen M. Cameron kfree(h->dev[i]); 737755e14e76SStephen M. Cameron } 737855e14e76SStephen M. Cameron 73796f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 7380edd16368SStephen M. Cameron { 7381edd16368SStephen M. Cameron struct ctlr_info *h; 73828a98db73SStephen M. Cameron unsigned long flags; 7383edd16368SStephen M. Cameron 7384edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 7385edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 7386edd16368SStephen M. Cameron return; 7387edd16368SStephen M. Cameron } 7388edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 73898a98db73SStephen M. Cameron 73908a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 73918a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 73928a98db73SStephen M. Cameron h->remove_in_progress = 1; 73938a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 73946636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 73956636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 73966636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 73976636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 7398edd16368SStephen M. Cameron hpsa_unregister_scsi(h); /* unhook from SCSI subsystem */ 7399edd16368SStephen M. Cameron hpsa_shutdown(pdev); 7400edd16368SStephen M. Cameron iounmap(h->vaddr); 7401204892e9SStephen M. Cameron iounmap(h->transtable); 7402204892e9SStephen M. Cameron iounmap(h->cfgtable); 740355e14e76SStephen M. Cameron hpsa_free_device_info(h); 740433a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 7405edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7406edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 7407edd16368SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 7408edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7409edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 7410edd16368SStephen M. Cameron h->errinfo_pool, h->errinfo_pool_dhandle); 7411072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7412edd16368SStephen M. Cameron kfree(h->cmd_pool_bits); 7413303932fdSDon Brace kfree(h->blockFetchTable); 7414e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7415aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7416339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7417f0bd0b68SStephen M. Cameron pci_disable_device(pdev); 7418edd16368SStephen M. Cameron pci_release_regions(pdev); 7419094963daSStephen M. Cameron free_percpu(h->lockup_detected); 7420edd16368SStephen M. Cameron kfree(h); 7421edd16368SStephen M. Cameron } 7422edd16368SStephen M. Cameron 7423edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 7424edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 7425edd16368SStephen M. Cameron { 7426edd16368SStephen M. Cameron return -ENOSYS; 7427edd16368SStephen M. Cameron } 7428edd16368SStephen M. Cameron 7429edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 7430edd16368SStephen M. Cameron { 7431edd16368SStephen M. Cameron return -ENOSYS; 7432edd16368SStephen M. Cameron } 7433edd16368SStephen M. Cameron 7434edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 7435f79cfec6SStephen M. Cameron .name = HPSA, 7436edd16368SStephen M. Cameron .probe = hpsa_init_one, 74376f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 7438edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 7439edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 7440edd16368SStephen M. Cameron .suspend = hpsa_suspend, 7441edd16368SStephen M. Cameron .resume = hpsa_resume, 7442edd16368SStephen M. Cameron }; 7443edd16368SStephen M. Cameron 7444303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 7445303932fdSDon Brace * scatter gather elements supported) and bucket[], 7446303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 7447303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 7448303932fdSDon Brace * byte increments) which the controller uses to fetch 7449303932fdSDon Brace * commands. This function fills in bucket_map[], which 7450303932fdSDon Brace * maps a given number of scatter gather elements to one of 7451303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 7452303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 7453303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 7454303932fdSDon Brace * bits of the command address. 7455303932fdSDon Brace */ 7456303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 74572b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 7458303932fdSDon Brace { 7459303932fdSDon Brace int i, j, b, size; 7460303932fdSDon Brace 7461303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 7462303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 7463303932fdSDon Brace /* Compute size of a command with i SG entries */ 7464e1f7de0cSMatt Gates size = i + min_blocks; 7465303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 7466303932fdSDon Brace /* Find the bucket that is just big enough */ 7467e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 7468303932fdSDon Brace if (bucket[j] >= size) { 7469303932fdSDon Brace b = j; 7470303932fdSDon Brace break; 7471303932fdSDon Brace } 7472303932fdSDon Brace } 7473303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 7474303932fdSDon Brace bucket_map[i] = b; 7475303932fdSDon Brace } 7476303932fdSDon Brace } 7477303932fdSDon Brace 7478c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 7479c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 7480303932fdSDon Brace { 74816c311b57SStephen M. Cameron int i; 74826c311b57SStephen M. Cameron unsigned long register_value; 7483e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7484e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 7485e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 7486b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 7487b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 7488e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 7489def342bdSStephen M. Cameron 7490def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 7491def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 7492def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 7493def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 7494def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 7495def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 7496def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 7497def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 7498def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 7499def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 7500d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 7501def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 7502def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 7503def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 7504def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 7505def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 7506def342bdSStephen M. Cameron */ 7507d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 7508b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 7509b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 7510b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 7511b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 7512b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 7513b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 7514b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 7515b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 7516b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 7517b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 7518d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 7519303932fdSDon Brace /* 5 = 1 s/g entry or 4k 7520303932fdSDon Brace * 6 = 2 s/g entry or 8k 7521303932fdSDon Brace * 8 = 4 s/g entry or 16k 7522303932fdSDon Brace * 10 = 6 s/g entry or 24k 7523303932fdSDon Brace */ 7524303932fdSDon Brace 7525b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 7526b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 7527b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 7528b3a52e79SStephen M. Cameron */ 7529b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 7530b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 7531b3a52e79SStephen M. Cameron 7532303932fdSDon Brace /* Controller spec: zero out this buffer. */ 7533072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7534072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 7535303932fdSDon Brace 7536d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 7537d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 7538e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 7539303932fdSDon Brace for (i = 0; i < 8; i++) 7540303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 7541303932fdSDon Brace 7542303932fdSDon Brace /* size of controller ring buffer */ 7543303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 7544254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 7545303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 7546303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 7547254f796bSMatt Gates 7548254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7549254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 7550072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 7551254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 7552254f796bSMatt Gates } 7553254f796bSMatt Gates 7554b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 7555e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 7556e1f7de0cSMatt Gates /* 7557e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 7558e1f7de0cSMatt Gates */ 7559e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7560e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 7561e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7562e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7563c349775eSScott Teel } else { 7564c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 7565c349775eSScott Teel access = SA5_ioaccel_mode2_access; 7566c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7567c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7568c349775eSScott Teel } 7569e1f7de0cSMatt Gates } 7570303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7571c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 7572c706a795SRobert Elliott dev_err(&h->pdev->dev, 7573c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 7574c706a795SRobert Elliott return -ENODEV; 7575c706a795SRobert Elliott } 7576303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 7577303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 7578050f7147SStephen Cameron dev_err(&h->pdev->dev, 7579050f7147SStephen Cameron "performant mode problem - transport not active\n"); 7580c706a795SRobert Elliott return -ENODEV; 7581303932fdSDon Brace } 7582960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 7583e1f7de0cSMatt Gates h->access = access; 7584e1f7de0cSMatt Gates h->transMethod = transMethod; 7585e1f7de0cSMatt Gates 7586b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 7587b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 7588c706a795SRobert Elliott return 0; 7589e1f7de0cSMatt Gates 7590b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 7591e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 7592e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7593e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 7594e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 7595e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 7596e1f7de0cSMatt Gates } 7597283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 7598283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 7599e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 7600e1f7de0cSMatt Gates 7601e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 7602072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7603072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 7604072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 7605072b0518SStephen M. Cameron h->reply_queue_size); 7606e1f7de0cSMatt Gates 7607e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 7608e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 7609e1f7de0cSMatt Gates */ 7610e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 7611e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 7612e1f7de0cSMatt Gates 7613e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 7614e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 7615e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 7616e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 7617e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 76182b08b3e9SDon Brace cp->host_context_flags = 76192b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 7620e1f7de0cSMatt Gates cp->timeout_sec = 0; 7621e1f7de0cSMatt Gates cp->ReplyQueue = 0; 762250a0decfSStephen M. Cameron cp->tag = 7623f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 762450a0decfSStephen M. Cameron cp->host_addr = 762550a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 7626e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 7627e1f7de0cSMatt Gates } 7628b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 7629b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 7630b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 7631b9af4937SStephen M. Cameron int rc; 7632b9af4937SStephen M. Cameron 7633b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7634b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7635b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 7636b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 7637b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 7638b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 7639b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 7640b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 7641b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 7642b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 7643b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 7644b9af4937SStephen M. Cameron cfg_base_addr_index) + 7645b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 7646b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 7647b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 7648b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 7649b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 7650b9af4937SStephen M. Cameron } 7651b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7652c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 7653c706a795SRobert Elliott dev_err(&h->pdev->dev, 7654c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 7655c706a795SRobert Elliott return -ENODEV; 7656c706a795SRobert Elliott } 7657c706a795SRobert Elliott return 0; 7658e1f7de0cSMatt Gates } 7659e1f7de0cSMatt Gates 7660e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h) 7661e1f7de0cSMatt Gates { 7662283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 7663283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7664283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 7665283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 7666283b4a9bSStephen M. Cameron 7667e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 7668e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 7669e1f7de0cSMatt Gates * hardware. 7670e1f7de0cSMatt Gates */ 7671e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 7672e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 7673e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 7674e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 7675e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7676e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 7677e1f7de0cSMatt Gates 7678e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 7679283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7680e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 7681e1f7de0cSMatt Gates 7682e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 7683e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 7684e1f7de0cSMatt Gates goto clean_up; 7685e1f7de0cSMatt Gates 7686e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 7687e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 7688e1f7de0cSMatt Gates return 0; 7689e1f7de0cSMatt Gates 7690e1f7de0cSMatt Gates clean_up: 7691e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 7692e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 7693e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7694e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 7695e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7696e1f7de0cSMatt Gates return 1; 76976c311b57SStephen M. Cameron } 76986c311b57SStephen M. Cameron 7699aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h) 7700aca9012aSStephen M. Cameron { 7701aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 7702aca9012aSStephen M. Cameron 7703aca9012aSStephen M. Cameron h->ioaccel_maxsg = 7704aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7705aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 7706aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 7707aca9012aSStephen M. Cameron 7708aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 7709aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 7710aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 7711aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 7712aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7713aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 7714aca9012aSStephen M. Cameron 7715aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 7716aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7717aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7718aca9012aSStephen M. Cameron 7719aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 7720aca9012aSStephen M. Cameron (h->ioaccel2_blockFetchTable == NULL)) 7721aca9012aSStephen M. Cameron goto clean_up; 7722aca9012aSStephen M. Cameron 7723aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 7724aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 7725aca9012aSStephen M. Cameron return 0; 7726aca9012aSStephen M. Cameron 7727aca9012aSStephen M. Cameron clean_up: 7728aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 7729aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 7730aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7731aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 7732aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7733aca9012aSStephen M. Cameron return 1; 7734aca9012aSStephen M. Cameron } 7735aca9012aSStephen M. Cameron 77366f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 77376c311b57SStephen M. Cameron { 77386c311b57SStephen M. Cameron u32 trans_support; 7739e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7740e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 7741254f796bSMatt Gates int i; 77426c311b57SStephen M. Cameron 774302ec19c8SStephen M. Cameron if (hpsa_simple_mode) 774402ec19c8SStephen M. Cameron return; 774502ec19c8SStephen M. Cameron 774667c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 774767c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 774867c99a72Sscameron@beardog.cce.hp.com return; 774967c99a72Sscameron@beardog.cce.hp.com 7750e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 7751e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7752e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 7753e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 7754e1f7de0cSMatt Gates if (hpsa_alloc_ioaccel_cmd_and_bft(h)) 7755e1f7de0cSMatt Gates goto clean_up; 7756aca9012aSStephen M. Cameron } else { 7757aca9012aSStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel2) { 7758aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 7759aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 7760aca9012aSStephen M. Cameron if (ioaccel2_alloc_cmds_and_bft(h)) 7761aca9012aSStephen M. Cameron goto clean_up; 7762aca9012aSStephen M. Cameron } 7763e1f7de0cSMatt Gates } 7764e1f7de0cSMatt Gates 7765eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 7766cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 77676c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 7768072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 77696c311b57SStephen M. Cameron 7770254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7771072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 7772072b0518SStephen M. Cameron h->reply_queue_size, 7773072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 7774072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7775072b0518SStephen M. Cameron goto clean_up; 7776254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 7777254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 7778254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 7779254f796bSMatt Gates } 7780254f796bSMatt Gates 77816c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 7782d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 77836c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7784072b0518SStephen M. Cameron if (!h->blockFetchTable) 77856c311b57SStephen M. Cameron goto clean_up; 77866c311b57SStephen M. Cameron 7787e1f7de0cSMatt Gates hpsa_enter_performant_mode(h, trans_support); 7788303932fdSDon Brace return; 7789303932fdSDon Brace 7790303932fdSDon Brace clean_up: 7791072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7792303932fdSDon Brace kfree(h->blockFetchTable); 7793303932fdSDon Brace } 7794303932fdSDon Brace 779523100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 779676438d08SStephen M. Cameron { 779723100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 779823100dd9SStephen M. Cameron } 779923100dd9SStephen M. Cameron 780023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 780123100dd9SStephen M. Cameron { 780223100dd9SStephen M. Cameron struct CommandList *c = NULL; 7803f2405db8SDon Brace int i, accel_cmds_out; 7804281a7fd0SWebb Scales int refcount; 780576438d08SStephen M. Cameron 7806f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 780723100dd9SStephen M. Cameron accel_cmds_out = 0; 7808f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7809f2405db8SDon Brace c = h->cmd_pool + i; 7810281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7811281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 781223100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 7813281a7fd0SWebb Scales cmd_free(h, c); 7814f2405db8SDon Brace } 781523100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 781676438d08SStephen M. Cameron break; 781776438d08SStephen M. Cameron msleep(100); 781876438d08SStephen M. Cameron } while (1); 781976438d08SStephen M. Cameron } 782076438d08SStephen M. Cameron 7821edd16368SStephen M. Cameron /* 7822edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 7823edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 7824edd16368SStephen M. Cameron */ 7825edd16368SStephen M. Cameron static int __init hpsa_init(void) 7826edd16368SStephen M. Cameron { 782731468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 7828edd16368SStephen M. Cameron } 7829edd16368SStephen M. Cameron 7830edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 7831edd16368SStephen M. Cameron { 7832edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 7833edd16368SStephen M. Cameron } 7834edd16368SStephen M. Cameron 7835e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 7836e1f7de0cSMatt Gates { 7837e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 7838dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 7839dd0e19f3SScott Teel 7840dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 7841dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 7842dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 7843dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 7844dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 7845dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 7846dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 7847dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 7848dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 7849dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 7850dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 7851dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 7852dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 7853dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 7854dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 7855dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 7856dd0e19f3SScott Teel 7857dd0e19f3SScott Teel #undef VERIFY_OFFSET 7858dd0e19f3SScott Teel 7859dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 7860b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 7861b66cc250SMike Miller 7862b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 7863b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 7864b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 7865b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 7866b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 7867b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 7868b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 7869b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 7870b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 7871b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 7872b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 7873b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 7874b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 7875b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 7876b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 7877b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 7878b66cc250SMike Miller 7879b66cc250SMike Miller #undef VERIFY_OFFSET 7880b66cc250SMike Miller 7881b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 7882e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 7883e1f7de0cSMatt Gates 7884e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 7885e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 7886e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 7887e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 7888e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 7889e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 7890e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 7891e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 7892e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 7893e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 7894e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 7895e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 7896e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 7897e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 7898e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 7899e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 7900e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 7901e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 7902e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 7903e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 7904e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 7905e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 790650a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 7907e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 7908e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 7909e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 7910e1f7de0cSMatt Gates #undef VERIFY_OFFSET 7911e1f7de0cSMatt Gates } 7912e1f7de0cSMatt Gates 7913edd16368SStephen M. Cameron module_init(hpsa_init); 7914edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 7915