1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 47edd16368SStephen M. Cameron #include <linux/string.h> 48edd16368SStephen M. Cameron #include <linux/bitmap.h> 4960063497SArun Sharma #include <linux/atomic.h> 50a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5142a91641SDon Brace #include <linux/percpu-defs.h> 52094963daSStephen M. Cameron #include <linux/percpu.h> 532b08b3e9SDon Brace #include <asm/unaligned.h> 54283b4a9bSStephen M. Cameron #include <asm/div64.h> 55edd16368SStephen M. Cameron #include "hpsa_cmd.h" 56edd16368SStephen M. Cameron #include "hpsa.h" 57edd16368SStephen M. Cameron 58edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 599a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1" 60edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 61f79cfec6SStephen M. Cameron #define HPSA "hpsa" 62edd16368SStephen M. Cameron 63edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */ 64edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000 65edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 66edd16368SStephen M. Cameron 67edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 68edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 69edd16368SStephen M. Cameron 70edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 71edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 72edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 73edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 74edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 75edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 76edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 77edd16368SStephen M. Cameron 78edd16368SStephen M. Cameron static int hpsa_allow_any; 79edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 80edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 81edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8202ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8302ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8402ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8502ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 86edd16368SStephen M. Cameron 87edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 88edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 89edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 90edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 92edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 94163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 95163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 96f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 979143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 989143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 104fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 105fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1203b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1243b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1253b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 1298e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1308e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1318e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1328e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1338e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 134edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 135edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 136edd16368SStephen M. Cameron {0,} 137edd16368SStephen M. Cameron }; 138edd16368SStephen M. Cameron 139edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 140edd16368SStephen M. Cameron 141edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 142edd16368SStephen M. Cameron * product = Marketing Name for the board 143edd16368SStephen M. Cameron * access = Address of the struct of function pointers 144edd16368SStephen M. Cameron */ 145edd16368SStephen M. Cameron static struct board_type products[] = { 146edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 147edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 148edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 149edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 150edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 151163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 152163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1537d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 154fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 155fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 156fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 157fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 158fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 159fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 160fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1611fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1621fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1631fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1641fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1651fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1661fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1671fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 16897b9f53dSMike Miller {0x21BD103C, "Smart Array", &SA5_access}, 16997b9f53dSMike Miller {0x21BE103C, "Smart Array", &SA5_access}, 17097b9f53dSMike Miller {0x21BF103C, "Smart Array", &SA5_access}, 17197b9f53dSMike Miller {0x21C0103C, "Smart Array", &SA5_access}, 17297b9f53dSMike Miller {0x21C1103C, "Smart Array", &SA5_access}, 17397b9f53dSMike Miller {0x21C2103C, "Smart Array", &SA5_access}, 17497b9f53dSMike Miller {0x21C3103C, "Smart Array", &SA5_access}, 17597b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 17697b9f53dSMike Miller {0x21C5103C, "Smart Array", &SA5_access}, 1773b7a45e5SJoe Handzik {0x21C6103C, "Smart Array", &SA5_access}, 17897b9f53dSMike Miller {0x21C7103C, "Smart Array", &SA5_access}, 17997b9f53dSMike Miller {0x21C8103C, "Smart Array", &SA5_access}, 18097b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 1813b7a45e5SJoe Handzik {0x21CA103C, "Smart Array", &SA5_access}, 1823b7a45e5SJoe Handzik {0x21CB103C, "Smart Array", &SA5_access}, 1833b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1843b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 1853b7a45e5SJoe Handzik {0x21CE103C, "Smart Array", &SA5_access}, 1868e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1878e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1888e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1898e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1908e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 191edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 192edd16368SStephen M. Cameron }; 193edd16368SStephen M. Cameron 194edd16368SStephen M. Cameron static int number_of_controllers; 195edd16368SStephen M. Cameron 19610f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 19710f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 19842a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 199edd16368SStephen M. Cameron 200edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 20142a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 20242a91641SDon Brace void __user *arg); 203edd16368SStephen M. Cameron #endif 204edd16368SStephen M. Cameron 205edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 206edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 207a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 208b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 209edd16368SStephen M. Cameron int cmd_type); 2102c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 211b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 212edd16368SStephen M. Cameron 213f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 214a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 215a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 216a08a8471SStephen M. Cameron unsigned long elapsed_time); 2177c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 218edd16368SStephen M. Cameron 219edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 22075167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 221edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 222edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 223edd16368SStephen M. Cameron 224edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 225edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 226edd16368SStephen M. Cameron struct CommandList *c); 227edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 228edd16368SStephen M. Cameron struct CommandList *c); 229303932fdSDon Brace /* performant mode helper functions */ 230303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2312b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 2326f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 233254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2346f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2356f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2361df8552aSStephen M. Cameron u64 *cfg_offset); 2376f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2381df8552aSStephen M. Cameron unsigned long *memory_bar); 2396f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2406f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2416f039790SGreg Kroah-Hartman int wait_for_ready); 24275167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 243283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 244fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 245fe5389c8SStephen M. Cameron #define BOARD_READY 1 24623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 24776438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 248c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 249c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 25003383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 251080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 252edd16368SStephen M. Cameron 253edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 254edd16368SStephen M. Cameron { 255edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 256edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 257edd16368SStephen M. Cameron } 258edd16368SStephen M. Cameron 259a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 260a23513e8SStephen M. Cameron { 261a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 262a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 263a23513e8SStephen M. Cameron } 264a23513e8SStephen M. Cameron 265edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 266edd16368SStephen M. Cameron struct CommandList *c) 267edd16368SStephen M. Cameron { 268edd16368SStephen M. Cameron if (c->err_info->SenseInfo[2] != UNIT_ATTENTION) 269edd16368SStephen M. Cameron return 0; 270edd16368SStephen M. Cameron 271edd16368SStephen M. Cameron switch (c->err_info->SenseInfo[12]) { 272edd16368SStephen M. Cameron case STATE_CHANGED: 273f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a state change " 274edd16368SStephen M. Cameron "detected, command retried\n", h->ctlr); 275edd16368SStephen M. Cameron break; 276edd16368SStephen M. Cameron case LUN_FAILED: 2777f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2787f73695aSStephen M. Cameron HPSA "%d: LUN failure detected\n", h->ctlr); 279edd16368SStephen M. Cameron break; 280edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 2817f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2827f73695aSStephen M. Cameron HPSA "%d: report LUN data changed\n", h->ctlr); 283edd16368SStephen M. Cameron /* 2844f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 2854f4eb9f1SScott Teel * target (array) devices. 286edd16368SStephen M. Cameron */ 287edd16368SStephen M. Cameron break; 288edd16368SStephen M. Cameron case POWER_OR_RESET: 289f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a power on " 290edd16368SStephen M. Cameron "or device reset detected\n", h->ctlr); 291edd16368SStephen M. Cameron break; 292edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 293f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unit attention " 294edd16368SStephen M. Cameron "cleared by another initiator\n", h->ctlr); 295edd16368SStephen M. Cameron break; 296edd16368SStephen M. Cameron default: 297f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unknown " 298edd16368SStephen M. Cameron "unit attention detected\n", h->ctlr); 299edd16368SStephen M. Cameron break; 300edd16368SStephen M. Cameron } 301edd16368SStephen M. Cameron return 1; 302edd16368SStephen M. Cameron } 303edd16368SStephen M. Cameron 304852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 305852af20aSMatt Bondurant { 306852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 307852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 308852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 309852af20aSMatt Bondurant return 0; 310852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 311852af20aSMatt Bondurant return 1; 312852af20aSMatt Bondurant } 313852af20aSMatt Bondurant 314da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 315da0697bdSScott Teel struct device_attribute *attr, 316da0697bdSScott Teel const char *buf, size_t count) 317da0697bdSScott Teel { 318da0697bdSScott Teel int status, len; 319da0697bdSScott Teel struct ctlr_info *h; 320da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 321da0697bdSScott Teel char tmpbuf[10]; 322da0697bdSScott Teel 323da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 324da0697bdSScott Teel return -EACCES; 325da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 326da0697bdSScott Teel strncpy(tmpbuf, buf, len); 327da0697bdSScott Teel tmpbuf[len] = '\0'; 328da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 329da0697bdSScott Teel return -EINVAL; 330da0697bdSScott Teel h = shost_to_hba(shost); 331da0697bdSScott Teel h->acciopath_status = !!status; 332da0697bdSScott Teel dev_warn(&h->pdev->dev, 333da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 334da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 335da0697bdSScott Teel return count; 336da0697bdSScott Teel } 337da0697bdSScott Teel 3382ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 3392ba8bfc8SStephen M. Cameron struct device_attribute *attr, 3402ba8bfc8SStephen M. Cameron const char *buf, size_t count) 3412ba8bfc8SStephen M. Cameron { 3422ba8bfc8SStephen M. Cameron int debug_level, len; 3432ba8bfc8SStephen M. Cameron struct ctlr_info *h; 3442ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 3452ba8bfc8SStephen M. Cameron char tmpbuf[10]; 3462ba8bfc8SStephen M. Cameron 3472ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 3482ba8bfc8SStephen M. Cameron return -EACCES; 3492ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 3502ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 3512ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 3522ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 3532ba8bfc8SStephen M. Cameron return -EINVAL; 3542ba8bfc8SStephen M. Cameron if (debug_level < 0) 3552ba8bfc8SStephen M. Cameron debug_level = 0; 3562ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 3572ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 3582ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 3592ba8bfc8SStephen M. Cameron h->raid_offload_debug); 3602ba8bfc8SStephen M. Cameron return count; 3612ba8bfc8SStephen M. Cameron } 3622ba8bfc8SStephen M. Cameron 363edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 364edd16368SStephen M. Cameron struct device_attribute *attr, 365edd16368SStephen M. Cameron const char *buf, size_t count) 366edd16368SStephen M. Cameron { 367edd16368SStephen M. Cameron struct ctlr_info *h; 368edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 369a23513e8SStephen M. Cameron h = shost_to_hba(shost); 37031468401SMike Miller hpsa_scan_start(h->scsi_host); 371edd16368SStephen M. Cameron return count; 372edd16368SStephen M. Cameron } 373edd16368SStephen M. Cameron 374d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 375d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 376d28ce020SStephen M. Cameron { 377d28ce020SStephen M. Cameron struct ctlr_info *h; 378d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 379d28ce020SStephen M. Cameron unsigned char *fwrev; 380d28ce020SStephen M. Cameron 381d28ce020SStephen M. Cameron h = shost_to_hba(shost); 382d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 383d28ce020SStephen M. Cameron return 0; 384d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 385d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 386d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 387d28ce020SStephen M. Cameron } 388d28ce020SStephen M. Cameron 38994a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 39094a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 39194a13649SStephen M. Cameron { 39294a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 39394a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 39494a13649SStephen M. Cameron 3950cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 3960cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 39794a13649SStephen M. Cameron } 39894a13649SStephen M. Cameron 399745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 400745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 401745a7a25SStephen M. Cameron { 402745a7a25SStephen M. Cameron struct ctlr_info *h; 403745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 404745a7a25SStephen M. Cameron 405745a7a25SStephen M. Cameron h = shost_to_hba(shost); 406745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 407960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 408745a7a25SStephen M. Cameron "performant" : "simple"); 409745a7a25SStephen M. Cameron } 410745a7a25SStephen M. Cameron 411da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 412da0697bdSScott Teel struct device_attribute *attr, char *buf) 413da0697bdSScott Teel { 414da0697bdSScott Teel struct ctlr_info *h; 415da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 416da0697bdSScott Teel 417da0697bdSScott Teel h = shost_to_hba(shost); 418da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 419da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 420da0697bdSScott Teel } 421da0697bdSScott Teel 42246380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 423941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 424941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 425941b1cdaSStephen M. Cameron 0x324b103C, /* SmartArray P711m */ 426941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 427941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 428941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 429941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 430941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 431941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 432941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 433941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 434941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 435941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 4367af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 437941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 438941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 4395a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4405a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4415a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4425a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4435a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4445a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 445941b1cdaSStephen M. Cameron }; 446941b1cdaSStephen M. Cameron 44746380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 44846380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 4497af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 4505a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4515a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4525a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4535a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4545a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4555a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 45646380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 45746380786SStephen M. Cameron * which share a battery backed cache module. One controls the 45846380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 45946380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 46046380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 46146380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 46246380786SStephen M. Cameron */ 46346380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 46446380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 46546380786SStephen M. Cameron }; 46646380786SStephen M. Cameron 46746380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id) 468941b1cdaSStephen M. Cameron { 469941b1cdaSStephen M. Cameron int i; 470941b1cdaSStephen M. Cameron 471941b1cdaSStephen M. Cameron for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++) 47246380786SStephen M. Cameron if (unresettable_controller[i] == board_id) 473941b1cdaSStephen M. Cameron return 0; 474941b1cdaSStephen M. Cameron return 1; 475941b1cdaSStephen M. Cameron } 476941b1cdaSStephen M. Cameron 47746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 47846380786SStephen M. Cameron { 47946380786SStephen M. Cameron int i; 48046380786SStephen M. Cameron 48146380786SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++) 48246380786SStephen M. Cameron if (soft_unresettable_controller[i] == board_id) 48346380786SStephen M. Cameron return 0; 48446380786SStephen M. Cameron return 1; 48546380786SStephen M. Cameron } 48646380786SStephen M. Cameron 48746380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 48846380786SStephen M. Cameron { 48946380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 49046380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 49146380786SStephen M. Cameron } 49246380786SStephen M. Cameron 493941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 494941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 495941b1cdaSStephen M. Cameron { 496941b1cdaSStephen M. Cameron struct ctlr_info *h; 497941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 498941b1cdaSStephen M. Cameron 499941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 50046380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 501941b1cdaSStephen M. Cameron } 502941b1cdaSStephen M. Cameron 503edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 504edd16368SStephen M. Cameron { 505edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 506edd16368SStephen M. Cameron } 507edd16368SStephen M. Cameron 508f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 509f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 510edd16368SStephen M. Cameron }; 5116b80b18fSScott Teel #define HPSA_RAID_0 0 5126b80b18fSScott Teel #define HPSA_RAID_4 1 5136b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 5146b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 5156b80b18fSScott Teel #define HPSA_RAID_51 4 5166b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 5176b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 518edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 519edd16368SStephen M. Cameron 520edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 521edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 522edd16368SStephen M. Cameron { 523edd16368SStephen M. Cameron ssize_t l = 0; 52482a72c0aSStephen M. Cameron unsigned char rlevel; 525edd16368SStephen M. Cameron struct ctlr_info *h; 526edd16368SStephen M. Cameron struct scsi_device *sdev; 527edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 528edd16368SStephen M. Cameron unsigned long flags; 529edd16368SStephen M. Cameron 530edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 531edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 532edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 533edd16368SStephen M. Cameron hdev = sdev->hostdata; 534edd16368SStephen M. Cameron if (!hdev) { 535edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 536edd16368SStephen M. Cameron return -ENODEV; 537edd16368SStephen M. Cameron } 538edd16368SStephen M. Cameron 539edd16368SStephen M. Cameron /* Is this even a logical drive? */ 540edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 541edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 542edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 543edd16368SStephen M. Cameron return l; 544edd16368SStephen M. Cameron } 545edd16368SStephen M. Cameron 546edd16368SStephen M. Cameron rlevel = hdev->raid_level; 547edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 54882a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 549edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 550edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 551edd16368SStephen M. Cameron return l; 552edd16368SStephen M. Cameron } 553edd16368SStephen M. Cameron 554edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 555edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 556edd16368SStephen M. Cameron { 557edd16368SStephen M. Cameron struct ctlr_info *h; 558edd16368SStephen M. Cameron struct scsi_device *sdev; 559edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 560edd16368SStephen M. Cameron unsigned long flags; 561edd16368SStephen M. Cameron unsigned char lunid[8]; 562edd16368SStephen M. Cameron 563edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 564edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 565edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 566edd16368SStephen M. Cameron hdev = sdev->hostdata; 567edd16368SStephen M. Cameron if (!hdev) { 568edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 569edd16368SStephen M. Cameron return -ENODEV; 570edd16368SStephen M. Cameron } 571edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 572edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 573edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 574edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 575edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 576edd16368SStephen M. Cameron } 577edd16368SStephen M. Cameron 578edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 579edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 580edd16368SStephen M. Cameron { 581edd16368SStephen M. Cameron struct ctlr_info *h; 582edd16368SStephen M. Cameron struct scsi_device *sdev; 583edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 584edd16368SStephen M. Cameron unsigned long flags; 585edd16368SStephen M. Cameron unsigned char sn[16]; 586edd16368SStephen M. Cameron 587edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 588edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 589edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 590edd16368SStephen M. Cameron hdev = sdev->hostdata; 591edd16368SStephen M. Cameron if (!hdev) { 592edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 593edd16368SStephen M. Cameron return -ENODEV; 594edd16368SStephen M. Cameron } 595edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 596edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 597edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 598edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 599edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 600edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 601edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 602edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 603edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 604edd16368SStephen M. Cameron } 605edd16368SStephen M. Cameron 606c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 607c1988684SScott Teel struct device_attribute *attr, char *buf) 608c1988684SScott Teel { 609c1988684SScott Teel struct ctlr_info *h; 610c1988684SScott Teel struct scsi_device *sdev; 611c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 612c1988684SScott Teel unsigned long flags; 613c1988684SScott Teel int offload_enabled; 614c1988684SScott Teel 615c1988684SScott Teel sdev = to_scsi_device(dev); 616c1988684SScott Teel h = sdev_to_hba(sdev); 617c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 618c1988684SScott Teel hdev = sdev->hostdata; 619c1988684SScott Teel if (!hdev) { 620c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 621c1988684SScott Teel return -ENODEV; 622c1988684SScott Teel } 623c1988684SScott Teel offload_enabled = hdev->offload_enabled; 624c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 625c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 626c1988684SScott Teel } 627c1988684SScott Teel 6283f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 6293f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 6303f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 6313f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 632c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 633c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 634da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 635da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 636da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 6372ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 6382ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 6393f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 6403f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 6413f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 6423f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 6433f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 6443f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 645941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 646941b1cdaSStephen M. Cameron host_show_resettable, NULL); 6473f5eac3aSStephen M. Cameron 6483f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 6493f5eac3aSStephen M. Cameron &dev_attr_raid_level, 6503f5eac3aSStephen M. Cameron &dev_attr_lunid, 6513f5eac3aSStephen M. Cameron &dev_attr_unique_id, 652c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 6533f5eac3aSStephen M. Cameron NULL, 6543f5eac3aSStephen M. Cameron }; 6553f5eac3aSStephen M. Cameron 6563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 6573f5eac3aSStephen M. Cameron &dev_attr_rescan, 6583f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 6593f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 6603f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 661941b1cdaSStephen M. Cameron &dev_attr_resettable, 662da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 6632ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 6643f5eac3aSStephen M. Cameron NULL, 6653f5eac3aSStephen M. Cameron }; 6663f5eac3aSStephen M. Cameron 6673f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 6683f5eac3aSStephen M. Cameron .module = THIS_MODULE, 669f79cfec6SStephen M. Cameron .name = HPSA, 670f79cfec6SStephen M. Cameron .proc_name = HPSA, 6713f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 6723f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 6733f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 6747c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 6753f5eac3aSStephen M. Cameron .this_id = -1, 6763f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 67775167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 6783f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 6793f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 6803f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 6813f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 6823f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 6833f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 6843f5eac3aSStephen M. Cameron #endif 6853f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 6863f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 687c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 68854b2b50cSMartin K. Petersen .no_write_same = 1, 6893f5eac3aSStephen M. Cameron }; 6903f5eac3aSStephen M. Cameron 691254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 6923f5eac3aSStephen M. Cameron { 6933f5eac3aSStephen M. Cameron u32 a; 694072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 6953f5eac3aSStephen M. Cameron 696e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 697e1f7de0cSMatt Gates return h->access.command_completed(h, q); 698e1f7de0cSMatt Gates 6993f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 700254f796bSMatt Gates return h->access.command_completed(h, q); 7013f5eac3aSStephen M. Cameron 702254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 703254f796bSMatt Gates a = rq->head[rq->current_entry]; 704254f796bSMatt Gates rq->current_entry++; 7050cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 7063f5eac3aSStephen M. Cameron } else { 7073f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 7083f5eac3aSStephen M. Cameron } 7093f5eac3aSStephen M. Cameron /* Check for wraparound */ 710254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 711254f796bSMatt Gates rq->current_entry = 0; 712254f796bSMatt Gates rq->wraparound ^= 1; 7133f5eac3aSStephen M. Cameron } 7143f5eac3aSStephen M. Cameron return a; 7153f5eac3aSStephen M. Cameron } 7163f5eac3aSStephen M. Cameron 717c349775eSScott Teel /* 718c349775eSScott Teel * There are some special bits in the bus address of the 719c349775eSScott Teel * command that we have to set for the controller to know 720c349775eSScott Teel * how to process the command: 721c349775eSScott Teel * 722c349775eSScott Teel * Normal performant mode: 723c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 724c349775eSScott Teel * bits 1-3 = block fetch table entry 725c349775eSScott Teel * bits 4-6 = command type (== 0) 726c349775eSScott Teel * 727c349775eSScott Teel * ioaccel1 mode: 728c349775eSScott Teel * bit 0 = "performant mode" bit. 729c349775eSScott Teel * bits 1-3 = block fetch table entry 730c349775eSScott Teel * bits 4-6 = command type (== 110) 731c349775eSScott Teel * (command type is needed because ioaccel1 mode 732c349775eSScott Teel * commands are submitted through the same register as normal 733c349775eSScott Teel * mode commands, so this is how the controller knows whether 734c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 735c349775eSScott Teel * 736c349775eSScott Teel * ioaccel2 mode: 737c349775eSScott Teel * bit 0 = "performant mode" bit. 738c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 739c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 740c349775eSScott Teel * a separate special register for submitting commands. 741c349775eSScott Teel */ 742c349775eSScott Teel 7433f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant 7443f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 7453f5eac3aSStephen M. Cameron * register number 7463f5eac3aSStephen M. Cameron */ 7473f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c) 7483f5eac3aSStephen M. Cameron { 749254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 7503f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 751eee0f03aSHannes Reinecke if (likely(h->msix_vector > 0)) 752254f796bSMatt Gates c->Header.ReplyQueue = 753804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 754254f796bSMatt Gates } 7553f5eac3aSStephen M. Cameron } 7563f5eac3aSStephen M. Cameron 757c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 758c349775eSScott Teel struct CommandList *c) 759c349775eSScott Teel { 760c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 761c349775eSScott Teel 762c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 763c349775eSScott Teel * processor. This seems to give the best I/O throughput. 764c349775eSScott Teel */ 765c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 766c349775eSScott Teel /* Set the bits in the address sent down to include: 767c349775eSScott Teel * - performant mode bit (bit 0) 768c349775eSScott Teel * - pull count (bits 1-3) 769c349775eSScott Teel * - command type (bits 4-6) 770c349775eSScott Teel */ 771c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 772c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 773c349775eSScott Teel } 774c349775eSScott Teel 775c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 776c349775eSScott Teel struct CommandList *c) 777c349775eSScott Teel { 778c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 779c349775eSScott Teel 780c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 781c349775eSScott Teel * processor. This seems to give the best I/O throughput. 782c349775eSScott Teel */ 783c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 784c349775eSScott Teel /* Set the bits in the address sent down to include: 785c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 786c349775eSScott Teel * - pull count (bits 0-3) 787c349775eSScott Teel * - command type isn't needed for ioaccel2 788c349775eSScott Teel */ 789c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 790c349775eSScott Teel } 791c349775eSScott Teel 792e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 793e85c5974SStephen M. Cameron { 794e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 795e85c5974SStephen M. Cameron } 796e85c5974SStephen M. Cameron 797e85c5974SStephen M. Cameron /* 798e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 799e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 800e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 801e85c5974SStephen M. Cameron */ 802e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 803e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 804e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 805e85c5974SStephen M. Cameron struct CommandList *c) 806e85c5974SStephen M. Cameron { 807e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 808e85c5974SStephen M. Cameron return; 809e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 810e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 811e85c5974SStephen M. Cameron } 812e85c5974SStephen M. Cameron 813e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 814e85c5974SStephen M. Cameron struct CommandList *c) 815e85c5974SStephen M. Cameron { 816e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 817e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 818e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 819e85c5974SStephen M. Cameron } 820e85c5974SStephen M. Cameron 8213f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h, 8223f5eac3aSStephen M. Cameron struct CommandList *c) 8233f5eac3aSStephen M. Cameron { 824c349775eSScott Teel switch (c->cmd_type) { 825c349775eSScott Teel case CMD_IOACCEL1: 826c349775eSScott Teel set_ioaccel1_performant_mode(h, c); 827c349775eSScott Teel break; 828c349775eSScott Teel case CMD_IOACCEL2: 829c349775eSScott Teel set_ioaccel2_performant_mode(h, c); 830c349775eSScott Teel break; 831c349775eSScott Teel default: 8323f5eac3aSStephen M. Cameron set_performant_mode(h, c); 833c349775eSScott Teel } 834e85c5974SStephen M. Cameron dial_down_lockup_detection_during_fw_flash(h, c); 835f2405db8SDon Brace atomic_inc(&h->commands_outstanding); 836f2405db8SDon Brace h->access.submit_command(h, c); 8373f5eac3aSStephen M. Cameron } 8383f5eac3aSStephen M. Cameron 8393f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 8403f5eac3aSStephen M. Cameron { 8413f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 8423f5eac3aSStephen M. Cameron } 8433f5eac3aSStephen M. Cameron 8443f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 8453f5eac3aSStephen M. Cameron { 8463f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 8473f5eac3aSStephen M. Cameron return 0; 8483f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 8493f5eac3aSStephen M. Cameron return 1; 8503f5eac3aSStephen M. Cameron return 0; 8513f5eac3aSStephen M. Cameron } 8523f5eac3aSStephen M. Cameron 853edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 854edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 855edd16368SStephen M. Cameron { 856edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 857edd16368SStephen M. Cameron * assumes h->devlock is held 858edd16368SStephen M. Cameron */ 859edd16368SStephen M. Cameron int i, found = 0; 860cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 861edd16368SStephen M. Cameron 862263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 863edd16368SStephen M. Cameron 864edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 865edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 866263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 867edd16368SStephen M. Cameron } 868edd16368SStephen M. Cameron 869263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 870263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 871edd16368SStephen M. Cameron /* *bus = 1; */ 872edd16368SStephen M. Cameron *target = i; 873edd16368SStephen M. Cameron *lun = 0; 874edd16368SStephen M. Cameron found = 1; 875edd16368SStephen M. Cameron } 876edd16368SStephen M. Cameron return !found; 877edd16368SStephen M. Cameron } 878edd16368SStephen M. Cameron 879edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 880edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 881edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 882edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 883edd16368SStephen M. Cameron { 884edd16368SStephen M. Cameron /* assumes h->devlock is held */ 885edd16368SStephen M. Cameron int n = h->ndevices; 886edd16368SStephen M. Cameron int i; 887edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 888edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 889edd16368SStephen M. Cameron 890cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 891edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 892edd16368SStephen M. Cameron "inaccessible.\n"); 893edd16368SStephen M. Cameron return -1; 894edd16368SStephen M. Cameron } 895edd16368SStephen M. Cameron 896edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 897edd16368SStephen M. Cameron if (device->lun != -1) 898edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 899edd16368SStephen M. Cameron goto lun_assigned; 900edd16368SStephen M. Cameron 901edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 902edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 9032b08b3e9SDon Brace * unit no, zero otherwise. 904edd16368SStephen M. Cameron */ 905edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 906edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 907edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 908edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 909edd16368SStephen M. Cameron return -1; 910edd16368SStephen M. Cameron goto lun_assigned; 911edd16368SStephen M. Cameron } 912edd16368SStephen M. Cameron 913edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 914edd16368SStephen M. Cameron * Search through our list and find the device which 915edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 916edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 917edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 918edd16368SStephen M. Cameron */ 919edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 920edd16368SStephen M. Cameron addr1[4] = 0; 921edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 922edd16368SStephen M. Cameron sd = h->dev[i]; 923edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 924edd16368SStephen M. Cameron addr2[4] = 0; 925edd16368SStephen M. Cameron /* differ only in byte 4? */ 926edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 927edd16368SStephen M. Cameron device->bus = sd->bus; 928edd16368SStephen M. Cameron device->target = sd->target; 929edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 930edd16368SStephen M. Cameron break; 931edd16368SStephen M. Cameron } 932edd16368SStephen M. Cameron } 933edd16368SStephen M. Cameron if (device->lun == -1) { 934edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 935edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 936edd16368SStephen M. Cameron "configuration.\n"); 937edd16368SStephen M. Cameron return -1; 938edd16368SStephen M. Cameron } 939edd16368SStephen M. Cameron 940edd16368SStephen M. Cameron lun_assigned: 941edd16368SStephen M. Cameron 942edd16368SStephen M. Cameron h->dev[n] = device; 943edd16368SStephen M. Cameron h->ndevices++; 944edd16368SStephen M. Cameron added[*nadded] = device; 945edd16368SStephen M. Cameron (*nadded)++; 946edd16368SStephen M. Cameron 947edd16368SStephen M. Cameron /* initially, (before registering with scsi layer) we don't 948edd16368SStephen M. Cameron * know our hostno and we don't want to print anything first 949edd16368SStephen M. Cameron * time anyway (the scsi layer's inquiries will show that info) 950edd16368SStephen M. Cameron */ 951edd16368SStephen M. Cameron /* if (hostno != -1) */ 952edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n", 953edd16368SStephen M. Cameron scsi_device_type(device->devtype), hostno, 954edd16368SStephen M. Cameron device->bus, device->target, device->lun); 955edd16368SStephen M. Cameron return 0; 956edd16368SStephen M. Cameron } 957edd16368SStephen M. Cameron 958bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 959bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 960bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 961bd9244f7SScott Teel { 962bd9244f7SScott Teel /* assumes h->devlock is held */ 963bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 964bd9244f7SScott Teel 965bd9244f7SScott Teel /* Raid level changed. */ 966bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 967250fb125SStephen M. Cameron 96803383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 96903383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 97003383736SDon Brace /* 97103383736SDon Brace * if drive is newly offload_enabled, we want to copy the 97203383736SDon Brace * raid map data first. If previously offload_enabled and 97303383736SDon Brace * offload_config were set, raid map data had better be 97403383736SDon Brace * the same as it was before. if raid map data is changed 97503383736SDon Brace * then it had better be the case that 97603383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 97703383736SDon Brace */ 9789fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 97903383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 98003383736SDon Brace wmb(); /* ensure raid map updated prior to ->offload_enabled */ 98103383736SDon Brace } 98203383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 98303383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 98403383736SDon Brace h->dev[entry]->offload_enabled = new_entry->offload_enabled; 98503383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 986250fb125SStephen M. Cameron 987bd9244f7SScott Teel dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n", 988bd9244f7SScott Teel scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 989bd9244f7SScott Teel new_entry->target, new_entry->lun); 990bd9244f7SScott Teel } 991bd9244f7SScott Teel 9922a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 9932a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 9942a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 9952a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 9962a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 9972a8ccf31SStephen M. Cameron { 9982a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 999cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 10002a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 10012a8ccf31SStephen M. Cameron (*nremoved)++; 100201350d05SStephen M. Cameron 100301350d05SStephen M. Cameron /* 100401350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 100501350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 100601350d05SStephen M. Cameron */ 100701350d05SStephen M. Cameron if (new_entry->target == -1) { 100801350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 100901350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 101001350d05SStephen M. Cameron } 101101350d05SStephen M. Cameron 10122a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 10132a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 10142a8ccf31SStephen M. Cameron (*nadded)++; 10152a8ccf31SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n", 10162a8ccf31SStephen M. Cameron scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 10172a8ccf31SStephen M. Cameron new_entry->target, new_entry->lun); 10182a8ccf31SStephen M. Cameron } 10192a8ccf31SStephen M. Cameron 1020edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1021edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1022edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1023edd16368SStephen M. Cameron { 1024edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1025edd16368SStephen M. Cameron int i; 1026edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1027edd16368SStephen M. Cameron 1028cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1029edd16368SStephen M. Cameron 1030edd16368SStephen M. Cameron sd = h->dev[entry]; 1031edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1032edd16368SStephen M. Cameron (*nremoved)++; 1033edd16368SStephen M. Cameron 1034edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1035edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1036edd16368SStephen M. Cameron h->ndevices--; 1037edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n", 1038edd16368SStephen M. Cameron scsi_device_type(sd->devtype), hostno, sd->bus, sd->target, 1039edd16368SStephen M. Cameron sd->lun); 1040edd16368SStephen M. Cameron } 1041edd16368SStephen M. Cameron 1042edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1043edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1044edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1045edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1046edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1047edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1048edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1049edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1050edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1051edd16368SStephen M. Cameron 1052edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1053edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1054edd16368SStephen M. Cameron { 1055edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1056edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1057edd16368SStephen M. Cameron */ 1058edd16368SStephen M. Cameron unsigned long flags; 1059edd16368SStephen M. Cameron int i, j; 1060edd16368SStephen M. Cameron 1061edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1062edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1063edd16368SStephen M. Cameron if (h->dev[i] == added) { 1064edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1065edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1066edd16368SStephen M. Cameron h->ndevices--; 1067edd16368SStephen M. Cameron break; 1068edd16368SStephen M. Cameron } 1069edd16368SStephen M. Cameron } 1070edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1071edd16368SStephen M. Cameron kfree(added); 1072edd16368SStephen M. Cameron } 1073edd16368SStephen M. Cameron 1074edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1075edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1076edd16368SStephen M. Cameron { 1077edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1078edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1079edd16368SStephen M. Cameron * to differ first 1080edd16368SStephen M. Cameron */ 1081edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1082edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1083edd16368SStephen M. Cameron return 0; 1084edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1085edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1086edd16368SStephen M. Cameron return 0; 1087edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1088edd16368SStephen M. Cameron return 0; 1089edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1090edd16368SStephen M. Cameron return 0; 1091edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1092edd16368SStephen M. Cameron return 0; 1093edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1094edd16368SStephen M. Cameron return 0; 1095edd16368SStephen M. Cameron return 1; 1096edd16368SStephen M. Cameron } 1097edd16368SStephen M. Cameron 1098bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1099bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1100bd9244f7SScott Teel { 1101bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1102bd9244f7SScott Teel * that the device is a different device, nor that the OS 1103bd9244f7SScott Teel * needs to be told anything about the change. 1104bd9244f7SScott Teel */ 1105bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1106bd9244f7SScott Teel return 1; 1107250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1108250fb125SStephen M. Cameron return 1; 1109250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1110250fb125SStephen M. Cameron return 1; 111103383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 111203383736SDon Brace return 1; 1113bd9244f7SScott Teel return 0; 1114bd9244f7SScott Teel } 1115bd9244f7SScott Teel 1116edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1117edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1118edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1119bd9244f7SScott Teel * location in *index. 1120bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1121bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1122bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1123edd16368SStephen M. Cameron */ 1124edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1125edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1126edd16368SStephen M. Cameron int *index) 1127edd16368SStephen M. Cameron { 1128edd16368SStephen M. Cameron int i; 1129edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1130edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1131edd16368SStephen M. Cameron #define DEVICE_SAME 2 1132bd9244f7SScott Teel #define DEVICE_UPDATED 3 1133edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 113423231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 113523231048SStephen M. Cameron continue; 1136edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1137edd16368SStephen M. Cameron *index = i; 1138bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1139bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1140bd9244f7SScott Teel return DEVICE_UPDATED; 1141edd16368SStephen M. Cameron return DEVICE_SAME; 1142bd9244f7SScott Teel } else { 11439846590eSStephen M. Cameron /* Keep offline devices offline */ 11449846590eSStephen M. Cameron if (needle->volume_offline) 11459846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1146edd16368SStephen M. Cameron return DEVICE_CHANGED; 1147edd16368SStephen M. Cameron } 1148edd16368SStephen M. Cameron } 1149bd9244f7SScott Teel } 1150edd16368SStephen M. Cameron *index = -1; 1151edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1152edd16368SStephen M. Cameron } 1153edd16368SStephen M. Cameron 11549846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 11559846590eSStephen M. Cameron unsigned char scsi3addr[]) 11569846590eSStephen M. Cameron { 11579846590eSStephen M. Cameron struct offline_device_entry *device; 11589846590eSStephen M. Cameron unsigned long flags; 11599846590eSStephen M. Cameron 11609846590eSStephen M. Cameron /* Check to see if device is already on the list */ 11619846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11629846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 11639846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 11649846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 11659846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11669846590eSStephen M. Cameron return; 11679846590eSStephen M. Cameron } 11689846590eSStephen M. Cameron } 11699846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11709846590eSStephen M. Cameron 11719846590eSStephen M. Cameron /* Device is not on the list, add it. */ 11729846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 11739846590eSStephen M. Cameron if (!device) { 11749846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 11759846590eSStephen M. Cameron return; 11769846590eSStephen M. Cameron } 11779846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 11789846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11799846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 11809846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11819846590eSStephen M. Cameron } 11829846590eSStephen M. Cameron 11839846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 11849846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 11859846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 11869846590eSStephen M. Cameron { 11879846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 11889846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11899846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 11909846590eSStephen M. Cameron h->scsi_host->host_no, 11919846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11929846590eSStephen M. Cameron switch (sd->volume_offline) { 11939846590eSStephen M. Cameron case HPSA_LV_OK: 11949846590eSStephen M. Cameron break; 11959846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 11969846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11979846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 11989846590eSStephen M. Cameron h->scsi_host->host_no, 11999846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12009846590eSStephen M. Cameron break; 12019846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 12029846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12039846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 12049846590eSStephen M. Cameron h->scsi_host->host_no, 12059846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12069846590eSStephen M. Cameron break; 12079846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 12089846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12099846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 12109846590eSStephen M. Cameron h->scsi_host->host_no, 12119846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12129846590eSStephen M. Cameron break; 12139846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 12149846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12159846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 12169846590eSStephen M. Cameron h->scsi_host->host_no, 12179846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12189846590eSStephen M. Cameron break; 12199846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 12209846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12219846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 12229846590eSStephen M. Cameron h->scsi_host->host_no, 12239846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12249846590eSStephen M. Cameron break; 12259846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 12269846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12279846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 12289846590eSStephen M. Cameron h->scsi_host->host_no, 12299846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12309846590eSStephen M. Cameron break; 12319846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 12329846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12339846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 12349846590eSStephen M. Cameron h->scsi_host->host_no, 12359846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12369846590eSStephen M. Cameron break; 12379846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 12389846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12399846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 12409846590eSStephen M. Cameron h->scsi_host->host_no, 12419846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12429846590eSStephen M. Cameron break; 12439846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 12449846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12459846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 12469846590eSStephen M. Cameron h->scsi_host->host_no, 12479846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12489846590eSStephen M. Cameron break; 12499846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 12509846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12519846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 12529846590eSStephen M. Cameron h->scsi_host->host_no, 12539846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12549846590eSStephen M. Cameron break; 12559846590eSStephen M. Cameron } 12569846590eSStephen M. Cameron } 12579846590eSStephen M. Cameron 125803383736SDon Brace /* 125903383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 126003383736SDon Brace * raid offload configured. 126103383736SDon Brace */ 126203383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 126303383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 126403383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 126503383736SDon Brace { 126603383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 126703383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 126803383736SDon Brace int i, j; 126903383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 127003383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 127103383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 127203383736SDon Brace le16_to_cpu(map->layout_map_count) * 127303383736SDon Brace total_disks_per_row; 127403383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 127503383736SDon Brace total_disks_per_row; 127603383736SDon Brace int qdepth; 127703383736SDon Brace 127803383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 127903383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 128003383736SDon Brace 128103383736SDon Brace qdepth = 0; 128203383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 128303383736SDon Brace logical_drive->phys_disk[i] = NULL; 128403383736SDon Brace if (!logical_drive->offload_config) 128503383736SDon Brace continue; 128603383736SDon Brace for (j = 0; j < ndevices; j++) { 128703383736SDon Brace if (dev[j]->devtype != TYPE_DISK) 128803383736SDon Brace continue; 128903383736SDon Brace if (is_logical_dev_addr_mode(dev[j]->scsi3addr)) 129003383736SDon Brace continue; 129103383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 129203383736SDon Brace continue; 129303383736SDon Brace 129403383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 129503383736SDon Brace if (i < nphys_disk) 129603383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 129703383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 129803383736SDon Brace break; 129903383736SDon Brace } 130003383736SDon Brace 130103383736SDon Brace /* 130203383736SDon Brace * This can happen if a physical drive is removed and 130303383736SDon Brace * the logical drive is degraded. In that case, the RAID 130403383736SDon Brace * map data will refer to a physical disk which isn't actually 130503383736SDon Brace * present. And in that case offload_enabled should already 130603383736SDon Brace * be 0, but we'll turn it off here just in case 130703383736SDon Brace */ 130803383736SDon Brace if (!logical_drive->phys_disk[i]) { 130903383736SDon Brace logical_drive->offload_enabled = 0; 131003383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 131103383736SDon Brace } 131203383736SDon Brace } 131303383736SDon Brace if (nraid_map_entries) 131403383736SDon Brace /* 131503383736SDon Brace * This is correct for reads, too high for full stripe writes, 131603383736SDon Brace * way too high for partial stripe writes 131703383736SDon Brace */ 131803383736SDon Brace logical_drive->queue_depth = qdepth; 131903383736SDon Brace else 132003383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 132103383736SDon Brace } 132203383736SDon Brace 132303383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 132403383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 132503383736SDon Brace { 132603383736SDon Brace int i; 132703383736SDon Brace 132803383736SDon Brace for (i = 0; i < ndevices; i++) { 132903383736SDon Brace if (dev[i]->devtype != TYPE_DISK) 133003383736SDon Brace continue; 133103383736SDon Brace if (!is_logical_dev_addr_mode(dev[i]->scsi3addr)) 133203383736SDon Brace continue; 133303383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 133403383736SDon Brace } 133503383736SDon Brace } 133603383736SDon Brace 13374967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1338edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1339edd16368SStephen M. Cameron { 1340edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1341edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1342edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1343edd16368SStephen M. Cameron */ 1344edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1345edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1346edd16368SStephen M. Cameron unsigned long flags; 1347edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1348edd16368SStephen M. Cameron int nadded, nremoved; 1349edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1350edd16368SStephen M. Cameron 1351cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1352cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1353edd16368SStephen M. Cameron 1354edd16368SStephen M. Cameron if (!added || !removed) { 1355edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1356edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1357edd16368SStephen M. Cameron goto free_and_out; 1358edd16368SStephen M. Cameron } 1359edd16368SStephen M. Cameron 1360edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1361edd16368SStephen M. Cameron 1362edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1363edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1364edd16368SStephen M. Cameron * devices which have changed, remove the old device 1365edd16368SStephen M. Cameron * info and add the new device info. 1366bd9244f7SScott Teel * If minor device attributes change, just update 1367bd9244f7SScott Teel * the existing device structure. 1368edd16368SStephen M. Cameron */ 1369edd16368SStephen M. Cameron i = 0; 1370edd16368SStephen M. Cameron nremoved = 0; 1371edd16368SStephen M. Cameron nadded = 0; 1372edd16368SStephen M. Cameron while (i < h->ndevices) { 1373edd16368SStephen M. Cameron csd = h->dev[i]; 1374edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1375edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1376edd16368SStephen M. Cameron changes++; 1377edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1378edd16368SStephen M. Cameron removed, &nremoved); 1379edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1380edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1381edd16368SStephen M. Cameron changes++; 13822a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 13832a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1384c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1385c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1386c7f172dcSStephen M. Cameron */ 1387c7f172dcSStephen M. Cameron sd[entry] = NULL; 1388bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1389bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1390edd16368SStephen M. Cameron } 1391edd16368SStephen M. Cameron i++; 1392edd16368SStephen M. Cameron } 1393edd16368SStephen M. Cameron 1394edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1395edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1396edd16368SStephen M. Cameron */ 1397edd16368SStephen M. Cameron 1398edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1399edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1400edd16368SStephen M. Cameron continue; 14019846590eSStephen M. Cameron 14029846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 14039846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 14049846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 14059846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 14069846590eSStephen M. Cameron */ 14079846590eSStephen M. Cameron if (sd[i]->volume_offline) { 14089846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 14099846590eSStephen M. Cameron dev_info(&h->pdev->dev, "c%db%dt%dl%d: temporarily offline\n", 14109846590eSStephen M. Cameron h->scsi_host->host_no, 14119846590eSStephen M. Cameron sd[i]->bus, sd[i]->target, sd[i]->lun); 14129846590eSStephen M. Cameron continue; 14139846590eSStephen M. Cameron } 14149846590eSStephen M. Cameron 1415edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1416edd16368SStephen M. Cameron h->ndevices, &entry); 1417edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1418edd16368SStephen M. Cameron changes++; 1419edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1420edd16368SStephen M. Cameron added, &nadded) != 0) 1421edd16368SStephen M. Cameron break; 1422edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1423edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1424edd16368SStephen M. Cameron /* should never happen... */ 1425edd16368SStephen M. Cameron changes++; 1426edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1427edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1428edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1429edd16368SStephen M. Cameron } 1430edd16368SStephen M. Cameron } 1431edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1432edd16368SStephen M. Cameron 14339846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 14349846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 14359846590eSStephen M. Cameron * so don't touch h->dev[] 14369846590eSStephen M. Cameron */ 14379846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 14389846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 14399846590eSStephen M. Cameron continue; 14409846590eSStephen M. Cameron if (sd[i]->volume_offline) 14419846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 14429846590eSStephen M. Cameron } 14439846590eSStephen M. Cameron 1444edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1445edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1446edd16368SStephen M. Cameron * first time through. 1447edd16368SStephen M. Cameron */ 1448edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1449edd16368SStephen M. Cameron goto free_and_out; 1450edd16368SStephen M. Cameron 1451edd16368SStephen M. Cameron sh = h->scsi_host; 1452edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1453edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 1454edd16368SStephen M. Cameron struct scsi_device *sdev = 1455edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1456edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1457edd16368SStephen M. Cameron if (sdev != NULL) { 1458edd16368SStephen M. Cameron scsi_remove_device(sdev); 1459edd16368SStephen M. Cameron scsi_device_put(sdev); 1460edd16368SStephen M. Cameron } else { 1461edd16368SStephen M. Cameron /* We don't expect to get here. 1462edd16368SStephen M. Cameron * future cmds to this device will get selection 1463edd16368SStephen M. Cameron * timeout as if the device was gone. 1464edd16368SStephen M. Cameron */ 1465edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d " 1466edd16368SStephen M. Cameron " for removal.", hostno, removed[i]->bus, 1467edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1468edd16368SStephen M. Cameron } 1469edd16368SStephen M. Cameron kfree(removed[i]); 1470edd16368SStephen M. Cameron removed[i] = NULL; 1471edd16368SStephen M. Cameron } 1472edd16368SStephen M. Cameron 1473edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1474edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 1475edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1476edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1477edd16368SStephen M. Cameron continue; 1478edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, " 1479edd16368SStephen M. Cameron "device not added.\n", hostno, added[i]->bus, 1480edd16368SStephen M. Cameron added[i]->target, added[i]->lun); 1481edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1482edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1483edd16368SStephen M. Cameron */ 1484edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1485edd16368SStephen M. Cameron } 1486edd16368SStephen M. Cameron 1487edd16368SStephen M. Cameron free_and_out: 1488edd16368SStephen M. Cameron kfree(added); 1489edd16368SStephen M. Cameron kfree(removed); 1490edd16368SStephen M. Cameron } 1491edd16368SStephen M. Cameron 1492edd16368SStephen M. Cameron /* 14939e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1494edd16368SStephen M. Cameron * Assume's h->devlock is held. 1495edd16368SStephen M. Cameron */ 1496edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1497edd16368SStephen M. Cameron int bus, int target, int lun) 1498edd16368SStephen M. Cameron { 1499edd16368SStephen M. Cameron int i; 1500edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1501edd16368SStephen M. Cameron 1502edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1503edd16368SStephen M. Cameron sd = h->dev[i]; 1504edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1505edd16368SStephen M. Cameron return sd; 1506edd16368SStephen M. Cameron } 1507edd16368SStephen M. Cameron return NULL; 1508edd16368SStephen M. Cameron } 1509edd16368SStephen M. Cameron 1510edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */ 1511edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1512edd16368SStephen M. Cameron { 1513edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1514edd16368SStephen M. Cameron unsigned long flags; 1515edd16368SStephen M. Cameron struct ctlr_info *h; 1516edd16368SStephen M. Cameron 1517edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1518edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1519edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1520edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 152103383736SDon Brace if (sd != NULL) { 1522edd16368SStephen M. Cameron sdev->hostdata = sd; 152303383736SDon Brace if (sd->queue_depth) 152403383736SDon Brace scsi_change_queue_depth(sdev, sd->queue_depth); 152503383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 152603383736SDon Brace } 1527edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1528edd16368SStephen M. Cameron return 0; 1529edd16368SStephen M. Cameron } 1530edd16368SStephen M. Cameron 1531edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1532edd16368SStephen M. Cameron { 1533bcc44255SStephen M. Cameron /* nothing to do. */ 1534edd16368SStephen M. Cameron } 1535edd16368SStephen M. Cameron 153633a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 153733a2ffceSStephen M. Cameron { 153833a2ffceSStephen M. Cameron int i; 153933a2ffceSStephen M. Cameron 154033a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 154133a2ffceSStephen M. Cameron return; 154233a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 154333a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 154433a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 154533a2ffceSStephen M. Cameron } 154633a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 154733a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 154833a2ffceSStephen M. Cameron } 154933a2ffceSStephen M. Cameron 155033a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h) 155133a2ffceSStephen M. Cameron { 155233a2ffceSStephen M. Cameron int i; 155333a2ffceSStephen M. Cameron 155433a2ffceSStephen M. Cameron if (h->chainsize <= 0) 155533a2ffceSStephen M. Cameron return 0; 155633a2ffceSStephen M. Cameron 155733a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 155833a2ffceSStephen M. Cameron GFP_KERNEL); 15593d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 15603d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 156133a2ffceSStephen M. Cameron return -ENOMEM; 15623d4e6af8SRobert Elliott } 156333a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 156433a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 156533a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 15663d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 15673d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 156833a2ffceSStephen M. Cameron goto clean; 156933a2ffceSStephen M. Cameron } 15703d4e6af8SRobert Elliott } 157133a2ffceSStephen M. Cameron return 0; 157233a2ffceSStephen M. Cameron 157333a2ffceSStephen M. Cameron clean: 157433a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 157533a2ffceSStephen M. Cameron return -ENOMEM; 157633a2ffceSStephen M. Cameron } 157733a2ffceSStephen M. Cameron 1578e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 157933a2ffceSStephen M. Cameron struct CommandList *c) 158033a2ffceSStephen M. Cameron { 158133a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 158233a2ffceSStephen M. Cameron u64 temp64; 158350a0decfSStephen M. Cameron u32 chain_len; 158433a2ffceSStephen M. Cameron 158533a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 158633a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 158750a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 158850a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 15892b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 159050a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 159150a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 159233a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1593e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1594e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 159550a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 1596e2bea6dfSStephen M. Cameron return -1; 1597e2bea6dfSStephen M. Cameron } 159850a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 1599e2bea6dfSStephen M. Cameron return 0; 160033a2ffceSStephen M. Cameron } 160133a2ffceSStephen M. Cameron 160233a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 160333a2ffceSStephen M. Cameron struct CommandList *c) 160433a2ffceSStephen M. Cameron { 160533a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 160633a2ffceSStephen M. Cameron 160750a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 160833a2ffceSStephen M. Cameron return; 160933a2ffceSStephen M. Cameron 161033a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 161150a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 161250a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 161333a2ffceSStephen M. Cameron } 161433a2ffceSStephen M. Cameron 1615a09c1441SScott Teel 1616a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 1617a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 1618a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 1619a09c1441SScott Teel */ 1620a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 1621c349775eSScott Teel struct CommandList *c, 1622c349775eSScott Teel struct scsi_cmnd *cmd, 1623c349775eSScott Teel struct io_accel2_cmd *c2) 1624c349775eSScott Teel { 1625c349775eSScott Teel int data_len; 1626a09c1441SScott Teel int retry = 0; 1627c349775eSScott Teel 1628c349775eSScott Teel switch (c2->error_data.serv_response) { 1629c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 1630c349775eSScott Teel switch (c2->error_data.status) { 1631c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 1632c349775eSScott Teel break; 1633c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 1634c349775eSScott Teel dev_warn(&h->pdev->dev, 1635c349775eSScott Teel "%s: task complete with check condition.\n", 1636c349775eSScott Teel "HP SSD Smart Path"); 1637ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 1638c349775eSScott Teel if (c2->error_data.data_present != 1639ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 1640ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 1641ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 1642c349775eSScott Teel break; 1643ee6b1889SStephen M. Cameron } 1644c349775eSScott Teel /* copy the sense data */ 1645c349775eSScott Teel data_len = c2->error_data.sense_data_len; 1646c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 1647c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 1648c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 1649c349775eSScott Teel data_len = 1650c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 1651c349775eSScott Teel memcpy(cmd->sense_buffer, 1652c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 1653a09c1441SScott Teel retry = 1; 1654c349775eSScott Teel break; 1655c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 1656c349775eSScott Teel dev_warn(&h->pdev->dev, 1657c349775eSScott Teel "%s: task complete with BUSY status.\n", 1658c349775eSScott Teel "HP SSD Smart Path"); 1659a09c1441SScott Teel retry = 1; 1660c349775eSScott Teel break; 1661c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 1662c349775eSScott Teel dev_warn(&h->pdev->dev, 1663c349775eSScott Teel "%s: task complete with reservation conflict.\n", 1664c349775eSScott Teel "HP SSD Smart Path"); 1665a09c1441SScott Teel retry = 1; 1666c349775eSScott Teel break; 1667c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 1668c349775eSScott Teel /* Make scsi midlayer do unlimited retries */ 1669c349775eSScott Teel cmd->result = DID_IMM_RETRY << 16; 1670c349775eSScott Teel break; 1671c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 1672c349775eSScott Teel dev_warn(&h->pdev->dev, 1673c349775eSScott Teel "%s: task complete with aborted status.\n", 1674c349775eSScott Teel "HP SSD Smart Path"); 1675a09c1441SScott Teel retry = 1; 1676c349775eSScott Teel break; 1677c349775eSScott Teel default: 1678c349775eSScott Teel dev_warn(&h->pdev->dev, 1679c349775eSScott Teel "%s: task complete with unrecognized status: 0x%02x\n", 1680c349775eSScott Teel "HP SSD Smart Path", c2->error_data.status); 1681a09c1441SScott Teel retry = 1; 1682c349775eSScott Teel break; 1683c349775eSScott Teel } 1684c349775eSScott Teel break; 1685c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 1686c349775eSScott Teel /* don't expect to get here. */ 1687c349775eSScott Teel dev_warn(&h->pdev->dev, 1688c349775eSScott Teel "unexpected delivery or target failure, status = 0x%02x\n", 1689c349775eSScott Teel c2->error_data.status); 1690a09c1441SScott Teel retry = 1; 1691c349775eSScott Teel break; 1692c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 1693c349775eSScott Teel break; 1694c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 1695c349775eSScott Teel break; 1696c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 1697c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function rejected.\n"); 1698a09c1441SScott Teel retry = 1; 1699c349775eSScott Teel break; 1700c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 1701c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function invalid LUN\n"); 1702c349775eSScott Teel break; 1703c349775eSScott Teel default: 1704c349775eSScott Teel dev_warn(&h->pdev->dev, 1705c349775eSScott Teel "%s: Unrecognized server response: 0x%02x\n", 1706a09c1441SScott Teel "HP SSD Smart Path", 1707a09c1441SScott Teel c2->error_data.serv_response); 1708a09c1441SScott Teel retry = 1; 1709c349775eSScott Teel break; 1710c349775eSScott Teel } 1711a09c1441SScott Teel 1712a09c1441SScott Teel return retry; /* retry on raid path? */ 1713c349775eSScott Teel } 1714c349775eSScott Teel 1715c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 1716c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 1717c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 1718c349775eSScott Teel { 1719c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 1720c349775eSScott Teel 1721c349775eSScott Teel /* check for good status */ 1722c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 1723c349775eSScott Teel c2->error_data.status == 0)) { 1724c349775eSScott Teel cmd_free(h, c); 1725c349775eSScott Teel cmd->scsi_done(cmd); 1726c349775eSScott Teel return; 1727c349775eSScott Teel } 1728c349775eSScott Teel 1729c349775eSScott Teel /* Any RAID offload error results in retry which will use 1730c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 1731c349775eSScott Teel * wrong. 1732c349775eSScott Teel */ 1733c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 1734c349775eSScott Teel c2->error_data.serv_response == 1735c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 1736080ef1ccSDon Brace if (c2->error_data.status == 1737080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 1738c349775eSScott Teel dev->offload_enabled = 0; 1739080ef1ccSDon Brace goto retry_cmd; 1740080ef1ccSDon Brace } 1741080ef1ccSDon Brace 1742080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 1743080ef1ccSDon Brace goto retry_cmd; 1744080ef1ccSDon Brace 1745c349775eSScott Teel cmd_free(h, c); 1746c349775eSScott Teel cmd->scsi_done(cmd); 1747c349775eSScott Teel return; 1748080ef1ccSDon Brace 1749080ef1ccSDon Brace retry_cmd: 1750080ef1ccSDon Brace INIT_WORK(&c->work, hpsa_command_resubmit_worker); 1751080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 1752c349775eSScott Teel } 1753c349775eSScott Teel 17541fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 1755edd16368SStephen M. Cameron { 1756edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 1757edd16368SStephen M. Cameron struct ctlr_info *h; 1758edd16368SStephen M. Cameron struct ErrorInfo *ei; 1759283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 1760edd16368SStephen M. Cameron 1761edd16368SStephen M. Cameron unsigned char sense_key; 1762edd16368SStephen M. Cameron unsigned char asc; /* additional sense code */ 1763edd16368SStephen M. Cameron unsigned char ascq; /* additional sense code qualifier */ 1764db111e18SStephen M. Cameron unsigned long sense_data_size; 1765edd16368SStephen M. Cameron 1766edd16368SStephen M. Cameron ei = cp->err_info; 1767edd16368SStephen M. Cameron cmd = (struct scsi_cmnd *) cp->scsi_cmd; 1768edd16368SStephen M. Cameron h = cp->h; 1769283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 1770edd16368SStephen M. Cameron 1771edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 1772e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 17732b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 177433a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 1775edd16368SStephen M. Cameron 1776edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 1777edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 1778c349775eSScott Teel 177903383736SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) 178003383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 178103383736SDon Brace 1782c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 1783c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 1784c349775eSScott Teel 17855512672fSStephen M. Cameron cmd->result |= ei->ScsiStatus; 1786edd16368SStephen M. Cameron 17876aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 17886aa4c361SRobert Elliott if (ei->CommandStatus == 0) { 178903383736SDon Brace if (cp->cmd_type == CMD_IOACCEL1) 179003383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 17916aa4c361SRobert Elliott cmd_free(h, cp); 17926aa4c361SRobert Elliott cmd->scsi_done(cmd); 17936aa4c361SRobert Elliott return; 17946aa4c361SRobert Elliott } 17956aa4c361SRobert Elliott 17966aa4c361SRobert Elliott /* copy the sense data */ 1797db111e18SStephen M. Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 1798db111e18SStephen M. Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 1799db111e18SStephen M. Cameron else 1800db111e18SStephen M. Cameron sense_data_size = sizeof(ei->SenseInfo); 1801db111e18SStephen M. Cameron if (ei->SenseLen < sense_data_size) 1802db111e18SStephen M. Cameron sense_data_size = ei->SenseLen; 1803db111e18SStephen M. Cameron 1804db111e18SStephen M. Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 1805edd16368SStephen M. Cameron 1806e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 1807e1f7de0cSMatt Gates * CISS header used below for error handling. 1808e1f7de0cSMatt Gates */ 1809e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 1810e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 18112b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 18122b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 18132b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 18142b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 181550a0decfSStephen M. Cameron cp->Header.tag = c->tag; 1816e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 1817e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 1818283b4a9bSStephen M. Cameron 1819283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 1820283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 1821283b4a9bSStephen M. Cameron * wrong. 1822283b4a9bSStephen M. Cameron */ 1823283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 1824283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 1825283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 1826080ef1ccSDon Brace INIT_WORK(&cp->work, hpsa_command_resubmit_worker); 1827080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), 1828080ef1ccSDon Brace h->resubmit_wq, &cp->work); 1829283b4a9bSStephen M. Cameron return; 1830283b4a9bSStephen M. Cameron } 1831e1f7de0cSMatt Gates } 1832e1f7de0cSMatt Gates 1833edd16368SStephen M. Cameron /* an error has occurred */ 1834edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1835edd16368SStephen M. Cameron 1836edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1837edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1838edd16368SStephen M. Cameron /* Get sense key */ 1839edd16368SStephen M. Cameron sense_key = 0xf & ei->SenseInfo[2]; 1840edd16368SStephen M. Cameron /* Get additional sense code */ 1841edd16368SStephen M. Cameron asc = ei->SenseInfo[12]; 1842edd16368SStephen M. Cameron /* Get addition sense code qualifier */ 1843edd16368SStephen M. Cameron ascq = ei->SenseInfo[13]; 1844edd16368SStephen M. Cameron } 1845edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 18461d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 18472e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 18481d3b3609SMatt Gates break; 18491d3b3609SMatt Gates } 1850edd16368SStephen M. Cameron break; 1851edd16368SStephen M. Cameron } 1852edd16368SStephen M. Cameron /* Problem was not a check condition 1853edd16368SStephen M. Cameron * Pass it up to the upper layers... 1854edd16368SStephen M. Cameron */ 1855edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1856edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 1857edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1858edd16368SStephen M. Cameron "Returning result: 0x%x\n", 1859edd16368SStephen M. Cameron cp, ei->ScsiStatus, 1860edd16368SStephen M. Cameron sense_key, asc, ascq, 1861edd16368SStephen M. Cameron cmd->result); 1862edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 1863edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 1864edd16368SStephen M. Cameron "Returning no connection.\n", cp), 1865edd16368SStephen M. Cameron 1866edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 1867edd16368SStephen M. Cameron * but there is a bug in some released firmware 1868edd16368SStephen M. Cameron * revisions that allows it to happen if, for 1869edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 1870edd16368SStephen M. Cameron * the tape drive is in it. We assume that 1871edd16368SStephen M. Cameron * it's a fatal error of some kind because we 1872edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 1873edd16368SStephen M. Cameron * look like selection timeout since that is 1874edd16368SStephen M. Cameron * the most common reason for this to occur, 1875edd16368SStephen M. Cameron * and it's severe enough. 1876edd16368SStephen M. Cameron */ 1877edd16368SStephen M. Cameron 1878edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1879edd16368SStephen M. Cameron } 1880edd16368SStephen M. Cameron break; 1881edd16368SStephen M. Cameron 1882edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1883edd16368SStephen M. Cameron break; 1884edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1885edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has" 1886edd16368SStephen M. Cameron " completed with data overrun " 1887edd16368SStephen M. Cameron "reported\n", cp); 1888edd16368SStephen M. Cameron break; 1889edd16368SStephen M. Cameron case CMD_INVALID: { 1890edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 1891edd16368SStephen M. Cameron print_cmd(cp); */ 1892edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 1893edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 1894edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 1895edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 1896edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 1897edd16368SStephen M. Cameron * missing target. */ 1898edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1899edd16368SStephen M. Cameron } 1900edd16368SStephen M. Cameron break; 1901edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1902256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 1903edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has " 1904edd16368SStephen M. Cameron "protocol error\n", cp); 1905edd16368SStephen M. Cameron break; 1906edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1907edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1908edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had hardware error\n", cp); 1909edd16368SStephen M. Cameron break; 1910edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 1911edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1912edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp); 1913edd16368SStephen M. Cameron break; 1914edd16368SStephen M. Cameron case CMD_ABORTED: 1915edd16368SStephen M. Cameron cmd->result = DID_ABORT << 16; 1916edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n", 1917edd16368SStephen M. Cameron cp, ei->ScsiStatus); 1918edd16368SStephen M. Cameron break; 1919edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 1920edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1921edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp); 1922edd16368SStephen M. Cameron break; 1923edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 1924f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 1925f6e76055SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited " 1926edd16368SStephen M. Cameron "abort\n", cp); 1927edd16368SStephen M. Cameron break; 1928edd16368SStephen M. Cameron case CMD_TIMEOUT: 1929edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 1930edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p timedout\n", cp); 1931edd16368SStephen M. Cameron break; 19321d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 19331d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 19341d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 19351d5e2ed0SStephen M. Cameron break; 1936283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 1937283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 1938283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 1939283b4a9bSStephen M. Cameron */ 1940283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1941283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 1942283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 1943283b4a9bSStephen M. Cameron break; 1944edd16368SStephen M. Cameron default: 1945edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1946edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 1947edd16368SStephen M. Cameron cp, ei->CommandStatus); 1948edd16368SStephen M. Cameron } 1949edd16368SStephen M. Cameron cmd_free(h, cp); 19502cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1951edd16368SStephen M. Cameron } 1952edd16368SStephen M. Cameron 1953edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 1954edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 1955edd16368SStephen M. Cameron { 1956edd16368SStephen M. Cameron int i; 1957edd16368SStephen M. Cameron 195850a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 195950a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 196050a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 1961edd16368SStephen M. Cameron data_direction); 1962edd16368SStephen M. Cameron } 1963edd16368SStephen M. Cameron 1964a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 1965edd16368SStephen M. Cameron struct CommandList *cp, 1966edd16368SStephen M. Cameron unsigned char *buf, 1967edd16368SStephen M. Cameron size_t buflen, 1968edd16368SStephen M. Cameron int data_direction) 1969edd16368SStephen M. Cameron { 197001a02ffcSStephen M. Cameron u64 addr64; 1971edd16368SStephen M. Cameron 1972edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 1973edd16368SStephen M. Cameron cp->Header.SGList = 0; 197450a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 1975a2dac136SStephen M. Cameron return 0; 1976edd16368SStephen M. Cameron } 1977edd16368SStephen M. Cameron 197850a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 1979eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 1980a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 1981eceaae18SShuah Khan cp->Header.SGList = 0; 198250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 1983a2dac136SStephen M. Cameron return -1; 1984eceaae18SShuah Khan } 198550a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 198650a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 198750a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 198850a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 198950a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 1990a2dac136SStephen M. Cameron return 0; 1991edd16368SStephen M. Cameron } 1992edd16368SStephen M. Cameron 1993edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 1994edd16368SStephen M. Cameron struct CommandList *c) 1995edd16368SStephen M. Cameron { 1996edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 1997edd16368SStephen M. Cameron 1998edd16368SStephen M. Cameron c->waiting = &wait; 1999edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 2000edd16368SStephen M. Cameron wait_for_completion(&wait); 2001edd16368SStephen M. Cameron } 2002edd16368SStephen M. Cameron 2003094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2004094963daSStephen M. Cameron { 2005094963daSStephen M. Cameron int cpu; 2006094963daSStephen M. Cameron u32 rc, *lockup_detected; 2007094963daSStephen M. Cameron 2008094963daSStephen M. Cameron cpu = get_cpu(); 2009094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2010094963daSStephen M. Cameron rc = *lockup_detected; 2011094963daSStephen M. Cameron put_cpu(); 2012094963daSStephen M. Cameron return rc; 2013094963daSStephen M. Cameron } 2014094963daSStephen M. Cameron 2015a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h, 2016a0c12413SStephen M. Cameron struct CommandList *c) 2017a0c12413SStephen M. Cameron { 2018a0c12413SStephen M. Cameron /* If controller lockup detected, fake a hardware error. */ 2019094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 2020a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 2021094963daSStephen M. Cameron else 2022a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2023a0c12413SStephen M. Cameron } 2024a0c12413SStephen M. Cameron 20259c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 2026edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 2027edd16368SStephen M. Cameron struct CommandList *c, int data_direction) 2028edd16368SStephen M. Cameron { 20299c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 2030edd16368SStephen M. Cameron 2031edd16368SStephen M. Cameron do { 20327630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 2033edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2034edd16368SStephen M. Cameron retry_count++; 20359c2fc160SStephen M. Cameron if (retry_count > 3) { 20369c2fc160SStephen M. Cameron msleep(backoff_time); 20379c2fc160SStephen M. Cameron if (backoff_time < 1000) 20389c2fc160SStephen M. Cameron backoff_time *= 2; 20399c2fc160SStephen M. Cameron } 2040852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 20419c2fc160SStephen M. Cameron check_for_busy(h, c)) && 20429c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2043edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 2044edd16368SStephen M. Cameron } 2045edd16368SStephen M. Cameron 2046d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2047d1e8beacSStephen M. Cameron struct CommandList *c) 2048edd16368SStephen M. Cameron { 2049d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2050d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2051edd16368SStephen M. Cameron 2052d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2053d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2054d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2055d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2056d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2057d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2058d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2059d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2060d1e8beacSStephen M. Cameron } 2061d1e8beacSStephen M. Cameron 2062d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2063d1e8beacSStephen M. Cameron struct CommandList *cp) 2064d1e8beacSStephen M. Cameron { 2065d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2066d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 2067d1e8beacSStephen M. Cameron const u8 *sd = ei->SenseInfo; 2068d1e8beacSStephen M. Cameron 2069edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2070edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 2071d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2072d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 2073d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n", 2074d1e8beacSStephen M. Cameron sd[2] & 0x0f, sd[12], sd[13]); 2075d1e8beacSStephen M. Cameron else 2076d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus); 2077edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2078edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2079edd16368SStephen M. Cameron "(probably indicates selection timeout " 2080edd16368SStephen M. Cameron "reported incorrectly due to a known " 2081edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2082edd16368SStephen M. Cameron break; 2083edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2084edd16368SStephen M. Cameron break; 2085edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2086d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2087edd16368SStephen M. Cameron break; 2088edd16368SStephen M. Cameron case CMD_INVALID: { 2089edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2090edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2091edd16368SStephen M. Cameron */ 2092d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2093d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2094edd16368SStephen M. Cameron } 2095edd16368SStephen M. Cameron break; 2096edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2097d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2098edd16368SStephen M. Cameron break; 2099edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2100d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2101edd16368SStephen M. Cameron break; 2102edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2103d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2104edd16368SStephen M. Cameron break; 2105edd16368SStephen M. Cameron case CMD_ABORTED: 2106d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2107edd16368SStephen M. Cameron break; 2108edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2109d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2110edd16368SStephen M. Cameron break; 2111edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2112d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2113edd16368SStephen M. Cameron break; 2114edd16368SStephen M. Cameron case CMD_TIMEOUT: 2115d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2116edd16368SStephen M. Cameron break; 21171d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2118d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 21191d5e2ed0SStephen M. Cameron break; 2120edd16368SStephen M. Cameron default: 2121d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2122d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2123edd16368SStephen M. Cameron ei->CommandStatus); 2124edd16368SStephen M. Cameron } 2125edd16368SStephen M. Cameron } 2126edd16368SStephen M. Cameron 2127edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2128b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2129edd16368SStephen M. Cameron unsigned char bufsize) 2130edd16368SStephen M. Cameron { 2131edd16368SStephen M. Cameron int rc = IO_OK; 2132edd16368SStephen M. Cameron struct CommandList *c; 2133edd16368SStephen M. Cameron struct ErrorInfo *ei; 2134edd16368SStephen M. Cameron 213545fcb86eSStephen Cameron c = cmd_alloc(h); 2136edd16368SStephen M. Cameron 2137574f05d3SStephen Cameron if (c == NULL) { 213845fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2139ecd9aad4SStephen M. Cameron return -ENOMEM; 2140edd16368SStephen M. Cameron } 2141edd16368SStephen M. Cameron 2142a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2143a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2144a2dac136SStephen M. Cameron rc = -1; 2145a2dac136SStephen M. Cameron goto out; 2146a2dac136SStephen M. Cameron } 2147edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2148edd16368SStephen M. Cameron ei = c->err_info; 2149edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2150d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2151edd16368SStephen M. Cameron rc = -1; 2152edd16368SStephen M. Cameron } 2153a2dac136SStephen M. Cameron out: 215445fcb86eSStephen Cameron cmd_free(h, c); 2155edd16368SStephen M. Cameron return rc; 2156edd16368SStephen M. Cameron } 2157edd16368SStephen M. Cameron 2158316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2159316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2160316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2161316b221aSStephen M. Cameron { 2162316b221aSStephen M. Cameron int rc = IO_OK; 2163316b221aSStephen M. Cameron struct CommandList *c; 2164316b221aSStephen M. Cameron struct ErrorInfo *ei; 2165316b221aSStephen M. Cameron 216645fcb86eSStephen Cameron c = cmd_alloc(h); 2167316b221aSStephen M. Cameron if (c == NULL) { /* trouble... */ 216845fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2169316b221aSStephen M. Cameron return -ENOMEM; 2170316b221aSStephen M. Cameron } 2171316b221aSStephen M. Cameron 2172316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2173316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2174316b221aSStephen M. Cameron rc = -1; 2175316b221aSStephen M. Cameron goto out; 2176316b221aSStephen M. Cameron } 2177316b221aSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2178316b221aSStephen M. Cameron ei = c->err_info; 2179316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2180316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2181316b221aSStephen M. Cameron rc = -1; 2182316b221aSStephen M. Cameron } 2183316b221aSStephen M. Cameron out: 218445fcb86eSStephen Cameron cmd_free(h, c); 2185316b221aSStephen M. Cameron return rc; 2186316b221aSStephen M. Cameron } 2187316b221aSStephen M. Cameron 2188bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 2189bf711ac6SScott Teel u8 reset_type) 2190edd16368SStephen M. Cameron { 2191edd16368SStephen M. Cameron int rc = IO_OK; 2192edd16368SStephen M. Cameron struct CommandList *c; 2193edd16368SStephen M. Cameron struct ErrorInfo *ei; 2194edd16368SStephen M. Cameron 219545fcb86eSStephen Cameron c = cmd_alloc(h); 2196edd16368SStephen M. Cameron 2197edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 219845fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2199e9ea04a6SStephen M. Cameron return -ENOMEM; 2200edd16368SStephen M. Cameron } 2201edd16368SStephen M. Cameron 2202a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2203bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2204bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2205bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 2206edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2207edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2208edd16368SStephen M. Cameron 2209edd16368SStephen M. Cameron ei = c->err_info; 2210edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2211d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2212edd16368SStephen M. Cameron rc = -1; 2213edd16368SStephen M. Cameron } 221445fcb86eSStephen Cameron cmd_free(h, c); 2215edd16368SStephen M. Cameron return rc; 2216edd16368SStephen M. Cameron } 2217edd16368SStephen M. Cameron 2218edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2219edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2220edd16368SStephen M. Cameron { 2221edd16368SStephen M. Cameron int rc; 2222edd16368SStephen M. Cameron unsigned char *buf; 2223edd16368SStephen M. Cameron 2224edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2225edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2226edd16368SStephen M. Cameron if (!buf) 2227edd16368SStephen M. Cameron return; 2228b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2229edd16368SStephen M. Cameron if (rc == 0) 2230edd16368SStephen M. Cameron *raid_level = buf[8]; 2231edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2232edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2233edd16368SStephen M. Cameron kfree(buf); 2234edd16368SStephen M. Cameron return; 2235edd16368SStephen M. Cameron } 2236edd16368SStephen M. Cameron 2237283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2238283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2239283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2240283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2241283b4a9bSStephen M. Cameron { 2242283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2243283b4a9bSStephen M. Cameron int map, row, col; 2244283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2245283b4a9bSStephen M. Cameron 2246283b4a9bSStephen M. Cameron if (rc != 0) 2247283b4a9bSStephen M. Cameron return; 2248283b4a9bSStephen M. Cameron 22492ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 22502ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 22512ba8bfc8SStephen M. Cameron return; 22522ba8bfc8SStephen M. Cameron 2253283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2254283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2255283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2256283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2257283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2258283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2259283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2260283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2261283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2262283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2263283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2264283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2265283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2266283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2267283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2268283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2269283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2270283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2271283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2272283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2273283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2274283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2275283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2276283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 22772b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2278dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 22792b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 22802b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 22812b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2282dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2283dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2284283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2285283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2286283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2287283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2288283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2289283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2290283b4a9bSStephen M. Cameron disks_per_row = 2291283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2292283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2293283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2294283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2295283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2296283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2297283b4a9bSStephen M. Cameron disks_per_row = 2298283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2299283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2300283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2301283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2302283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2303283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2304283b4a9bSStephen M. Cameron } 2305283b4a9bSStephen M. Cameron } 2306283b4a9bSStephen M. Cameron } 2307283b4a9bSStephen M. Cameron #else 2308283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2309283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2310283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2311283b4a9bSStephen M. Cameron { 2312283b4a9bSStephen M. Cameron } 2313283b4a9bSStephen M. Cameron #endif 2314283b4a9bSStephen M. Cameron 2315283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2316283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2317283b4a9bSStephen M. Cameron { 2318283b4a9bSStephen M. Cameron int rc = 0; 2319283b4a9bSStephen M. Cameron struct CommandList *c; 2320283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2321283b4a9bSStephen M. Cameron 232245fcb86eSStephen Cameron c = cmd_alloc(h); 2323283b4a9bSStephen M. Cameron if (c == NULL) { 232445fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2325283b4a9bSStephen M. Cameron return -ENOMEM; 2326283b4a9bSStephen M. Cameron } 2327283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2328283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2329283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 2330283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n"); 233145fcb86eSStephen Cameron cmd_free(h, c); 2332283b4a9bSStephen M. Cameron return -ENOMEM; 2333283b4a9bSStephen M. Cameron } 2334283b4a9bSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2335283b4a9bSStephen M. Cameron ei = c->err_info; 2336283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2337d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 233845fcb86eSStephen Cameron cmd_free(h, c); 2339283b4a9bSStephen M. Cameron return -1; 2340283b4a9bSStephen M. Cameron } 234145fcb86eSStephen Cameron cmd_free(h, c); 2342283b4a9bSStephen M. Cameron 2343283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2344283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2345283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2346283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2347283b4a9bSStephen M. Cameron rc = -1; 2348283b4a9bSStephen M. Cameron } 2349283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2350283b4a9bSStephen M. Cameron return rc; 2351283b4a9bSStephen M. Cameron } 2352283b4a9bSStephen M. Cameron 235303383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 235403383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 235503383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 235603383736SDon Brace { 235703383736SDon Brace int rc = IO_OK; 235803383736SDon Brace struct CommandList *c; 235903383736SDon Brace struct ErrorInfo *ei; 236003383736SDon Brace 236103383736SDon Brace c = cmd_alloc(h); 236203383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 236303383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 236403383736SDon Brace if (rc) 236503383736SDon Brace goto out; 236603383736SDon Brace 236703383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 236803383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 236903383736SDon Brace 237003383736SDon Brace hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 237103383736SDon Brace ei = c->err_info; 237203383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 237303383736SDon Brace hpsa_scsi_interpret_error(h, c); 237403383736SDon Brace rc = -1; 237503383736SDon Brace } 237603383736SDon Brace out: 237703383736SDon Brace cmd_free(h, c); 237803383736SDon Brace return rc; 237903383736SDon Brace } 238003383736SDon Brace 23811b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 23821b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 23831b70150aSStephen M. Cameron { 23841b70150aSStephen M. Cameron int rc; 23851b70150aSStephen M. Cameron int i; 23861b70150aSStephen M. Cameron int pages; 23871b70150aSStephen M. Cameron unsigned char *buf, bufsize; 23881b70150aSStephen M. Cameron 23891b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 23901b70150aSStephen M. Cameron if (!buf) 23911b70150aSStephen M. Cameron return 0; 23921b70150aSStephen M. Cameron 23931b70150aSStephen M. Cameron /* Get the size of the page list first */ 23941b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 23951b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 23961b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 23971b70150aSStephen M. Cameron if (rc != 0) 23981b70150aSStephen M. Cameron goto exit_unsupported; 23991b70150aSStephen M. Cameron pages = buf[3]; 24001b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 24011b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 24021b70150aSStephen M. Cameron else 24031b70150aSStephen M. Cameron bufsize = 255; 24041b70150aSStephen M. Cameron 24051b70150aSStephen M. Cameron /* Get the whole VPD page list */ 24061b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 24071b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 24081b70150aSStephen M. Cameron buf, bufsize); 24091b70150aSStephen M. Cameron if (rc != 0) 24101b70150aSStephen M. Cameron goto exit_unsupported; 24111b70150aSStephen M. Cameron 24121b70150aSStephen M. Cameron pages = buf[3]; 24131b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 24141b70150aSStephen M. Cameron if (buf[3 + i] == page) 24151b70150aSStephen M. Cameron goto exit_supported; 24161b70150aSStephen M. Cameron exit_unsupported: 24171b70150aSStephen M. Cameron kfree(buf); 24181b70150aSStephen M. Cameron return 0; 24191b70150aSStephen M. Cameron exit_supported: 24201b70150aSStephen M. Cameron kfree(buf); 24211b70150aSStephen M. Cameron return 1; 24221b70150aSStephen M. Cameron } 24231b70150aSStephen M. Cameron 2424283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 2425283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2426283b4a9bSStephen M. Cameron { 2427283b4a9bSStephen M. Cameron int rc; 2428283b4a9bSStephen M. Cameron unsigned char *buf; 2429283b4a9bSStephen M. Cameron u8 ioaccel_status; 2430283b4a9bSStephen M. Cameron 2431283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2432283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2433283b4a9bSStephen M. Cameron 2434283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2435283b4a9bSStephen M. Cameron if (!buf) 2436283b4a9bSStephen M. Cameron return; 24371b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 24381b70150aSStephen M. Cameron goto out; 2439283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 2440b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 2441283b4a9bSStephen M. Cameron if (rc != 0) 2442283b4a9bSStephen M. Cameron goto out; 2443283b4a9bSStephen M. Cameron 2444283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 2445283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 2446283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 2447283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 2448283b4a9bSStephen M. Cameron this_device->offload_config = 2449283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 2450283b4a9bSStephen M. Cameron if (this_device->offload_config) { 2451283b4a9bSStephen M. Cameron this_device->offload_enabled = 2452283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 2453283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 2454283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2455283b4a9bSStephen M. Cameron } 2456283b4a9bSStephen M. Cameron out: 2457283b4a9bSStephen M. Cameron kfree(buf); 2458283b4a9bSStephen M. Cameron return; 2459283b4a9bSStephen M. Cameron } 2460283b4a9bSStephen M. Cameron 2461edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 2462edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 2463edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 2464edd16368SStephen M. Cameron { 2465edd16368SStephen M. Cameron int rc; 2466edd16368SStephen M. Cameron unsigned char *buf; 2467edd16368SStephen M. Cameron 2468edd16368SStephen M. Cameron if (buflen > 16) 2469edd16368SStephen M. Cameron buflen = 16; 2470edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2471edd16368SStephen M. Cameron if (!buf) 2472a84d794dSStephen M. Cameron return -ENOMEM; 2473b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 2474edd16368SStephen M. Cameron if (rc == 0) 2475edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 2476edd16368SStephen M. Cameron kfree(buf); 2477edd16368SStephen M. Cameron return rc != 0; 2478edd16368SStephen M. Cameron } 2479edd16368SStephen M. Cameron 2480edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 248103383736SDon Brace void *buf, int bufsize, 2482edd16368SStephen M. Cameron int extended_response) 2483edd16368SStephen M. Cameron { 2484edd16368SStephen M. Cameron int rc = IO_OK; 2485edd16368SStephen M. Cameron struct CommandList *c; 2486edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2487edd16368SStephen M. Cameron struct ErrorInfo *ei; 2488edd16368SStephen M. Cameron 248945fcb86eSStephen Cameron c = cmd_alloc(h); 2490edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 249145fcb86eSStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2492edd16368SStephen M. Cameron return -1; 2493edd16368SStephen M. Cameron } 2494e89c0ae7SStephen M. Cameron /* address the controller */ 2495e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 2496a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 2497a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 2498a2dac136SStephen M. Cameron rc = -1; 2499a2dac136SStephen M. Cameron goto out; 2500a2dac136SStephen M. Cameron } 2501edd16368SStephen M. Cameron if (extended_response) 2502edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 2503edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2504edd16368SStephen M. Cameron ei = c->err_info; 2505edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 2506edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 2507d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2508edd16368SStephen M. Cameron rc = -1; 2509283b4a9bSStephen M. Cameron } else { 251003383736SDon Brace struct ReportLUNdata *rld = buf; 251103383736SDon Brace 251203383736SDon Brace if (rld->extended_response_flag != extended_response) { 2513283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 2514283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 2515283b4a9bSStephen M. Cameron extended_response, 251603383736SDon Brace rld->extended_response_flag); 2517283b4a9bSStephen M. Cameron rc = -1; 2518283b4a9bSStephen M. Cameron } 2519edd16368SStephen M. Cameron } 2520a2dac136SStephen M. Cameron out: 252145fcb86eSStephen Cameron cmd_free(h, c); 2522edd16368SStephen M. Cameron return rc; 2523edd16368SStephen M. Cameron } 2524edd16368SStephen M. Cameron 2525edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 252603383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 2527edd16368SStephen M. Cameron { 252803383736SDon Brace return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 252903383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 2530edd16368SStephen M. Cameron } 2531edd16368SStephen M. Cameron 2532edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 2533edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 2534edd16368SStephen M. Cameron { 2535edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 2536edd16368SStephen M. Cameron } 2537edd16368SStephen M. Cameron 2538edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 2539edd16368SStephen M. Cameron int bus, int target, int lun) 2540edd16368SStephen M. Cameron { 2541edd16368SStephen M. Cameron device->bus = bus; 2542edd16368SStephen M. Cameron device->target = target; 2543edd16368SStephen M. Cameron device->lun = lun; 2544edd16368SStephen M. Cameron } 2545edd16368SStephen M. Cameron 25469846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 25479846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 25489846590eSStephen M. Cameron unsigned char scsi3addr[]) 25499846590eSStephen M. Cameron { 25509846590eSStephen M. Cameron int rc; 25519846590eSStephen M. Cameron int status; 25529846590eSStephen M. Cameron int size; 25539846590eSStephen M. Cameron unsigned char *buf; 25549846590eSStephen M. Cameron 25559846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 25569846590eSStephen M. Cameron if (!buf) 25579846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 25589846590eSStephen M. Cameron 25599846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 256024a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 25619846590eSStephen M. Cameron goto exit_failed; 25629846590eSStephen M. Cameron 25639846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 25649846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 25659846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 256624a4b078SStephen M. Cameron if (rc != 0) 25679846590eSStephen M. Cameron goto exit_failed; 25689846590eSStephen M. Cameron size = buf[3]; 25699846590eSStephen M. Cameron 25709846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 25719846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 25729846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 257324a4b078SStephen M. Cameron if (rc != 0) 25749846590eSStephen M. Cameron goto exit_failed; 25759846590eSStephen M. Cameron status = buf[4]; /* status byte */ 25769846590eSStephen M. Cameron 25779846590eSStephen M. Cameron kfree(buf); 25789846590eSStephen M. Cameron return status; 25799846590eSStephen M. Cameron exit_failed: 25809846590eSStephen M. Cameron kfree(buf); 25819846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 25829846590eSStephen M. Cameron } 25839846590eSStephen M. Cameron 25849846590eSStephen M. Cameron /* Determine offline status of a volume. 25859846590eSStephen M. Cameron * Return either: 25869846590eSStephen M. Cameron * 0 (not offline) 258767955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 25889846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 25899846590eSStephen M. Cameron * describing why a volume is to be kept offline) 25909846590eSStephen M. Cameron */ 259167955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 25929846590eSStephen M. Cameron unsigned char scsi3addr[]) 25939846590eSStephen M. Cameron { 25949846590eSStephen M. Cameron struct CommandList *c; 25959846590eSStephen M. Cameron unsigned char *sense, sense_key, asc, ascq; 25969846590eSStephen M. Cameron int ldstat = 0; 25979846590eSStephen M. Cameron u16 cmd_status; 25989846590eSStephen M. Cameron u8 scsi_status; 25999846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 26009846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 26019846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 26029846590eSStephen M. Cameron 26039846590eSStephen M. Cameron c = cmd_alloc(h); 26049846590eSStephen M. Cameron if (!c) 26059846590eSStephen M. Cameron return 0; 26069846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 26079846590eSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 26089846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 26099846590eSStephen M. Cameron sense_key = sense[2]; 26109846590eSStephen M. Cameron asc = sense[12]; 26119846590eSStephen M. Cameron ascq = sense[13]; 26129846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 26139846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 26149846590eSStephen M. Cameron cmd_free(h, c); 26159846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 26169846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 26179846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 26189846590eSStephen M. Cameron sense_key != NOT_READY || 26199846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 26209846590eSStephen M. Cameron return 0; 26219846590eSStephen M. Cameron } 26229846590eSStephen M. Cameron 26239846590eSStephen M. Cameron /* Determine the reason for not ready state */ 26249846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 26259846590eSStephen M. Cameron 26269846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 26279846590eSStephen M. Cameron switch (ldstat) { 26289846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 26299846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 26309846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 26319846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 26329846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 26339846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 26349846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 26359846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 26369846590eSStephen M. Cameron return ldstat; 26379846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 26389846590eSStephen M. Cameron /* If VPD status page isn't available, 26399846590eSStephen M. Cameron * use ASC/ASCQ to determine state 26409846590eSStephen M. Cameron */ 26419846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 26429846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 26439846590eSStephen M. Cameron return ldstat; 26449846590eSStephen M. Cameron break; 26459846590eSStephen M. Cameron default: 26469846590eSStephen M. Cameron break; 26479846590eSStephen M. Cameron } 26489846590eSStephen M. Cameron return 0; 26499846590eSStephen M. Cameron } 26509846590eSStephen M. Cameron 2651edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 26520b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 26530b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 2654edd16368SStephen M. Cameron { 26550b0e1d6cSStephen M. Cameron 26560b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 26570b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 26580b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 26590b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 26600b0e1d6cSStephen M. Cameron 2661ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 26620b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 2663edd16368SStephen M. Cameron 2664ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 2665edd16368SStephen M. Cameron if (!inq_buff) 2666edd16368SStephen M. Cameron goto bail_out; 2667edd16368SStephen M. Cameron 2668edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 2669edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 2670edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 2671edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 2672edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 2673edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 2674edd16368SStephen M. Cameron goto bail_out; 2675edd16368SStephen M. Cameron } 2676edd16368SStephen M. Cameron 2677edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 2678edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 2679edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 2680edd16368SStephen M. Cameron sizeof(this_device->vendor)); 2681edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 2682edd16368SStephen M. Cameron sizeof(this_device->model)); 2683edd16368SStephen M. Cameron memset(this_device->device_id, 0, 2684edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2685edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 2686edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2687edd16368SStephen M. Cameron 2688edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 2689283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 269067955ba3SStephen M. Cameron int volume_offline; 269167955ba3SStephen M. Cameron 2692edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 2693283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 2694283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 269567955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 269667955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 269767955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 269867955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 2699283b4a9bSStephen M. Cameron } else { 2700edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 2701283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2702283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 27039846590eSStephen M. Cameron this_device->volume_offline = 0; 270403383736SDon Brace this_device->queue_depth = h->nr_cmds; 2705283b4a9bSStephen M. Cameron } 2706edd16368SStephen M. Cameron 27070b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 27080b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 27090b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 27100b0e1d6cSStephen M. Cameron */ 27110b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 27120b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 27130b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 27140b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 27150b0e1d6cSStephen M. Cameron } 27160b0e1d6cSStephen M. Cameron 2717edd16368SStephen M. Cameron kfree(inq_buff); 2718edd16368SStephen M. Cameron return 0; 2719edd16368SStephen M. Cameron 2720edd16368SStephen M. Cameron bail_out: 2721edd16368SStephen M. Cameron kfree(inq_buff); 2722edd16368SStephen M. Cameron return 1; 2723edd16368SStephen M. Cameron } 2724edd16368SStephen M. Cameron 27254f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 2726edd16368SStephen M. Cameron "MSA2012", 2727edd16368SStephen M. Cameron "MSA2024", 2728edd16368SStephen M. Cameron "MSA2312", 2729edd16368SStephen M. Cameron "MSA2324", 2730fda38518SStephen M. Cameron "P2000 G3 SAS", 2731e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 2732edd16368SStephen M. Cameron NULL, 2733edd16368SStephen M. Cameron }; 2734edd16368SStephen M. Cameron 27354f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 2736edd16368SStephen M. Cameron { 2737edd16368SStephen M. Cameron int i; 2738edd16368SStephen M. Cameron 27394f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 27404f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 27414f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 2742edd16368SStephen M. Cameron return 1; 2743edd16368SStephen M. Cameron return 0; 2744edd16368SStephen M. Cameron } 2745edd16368SStephen M. Cameron 2746edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 27474f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 2748edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 2749edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 2750edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 2751edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 2752edd16368SStephen M. Cameron */ 2753edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 27541f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 2755edd16368SStephen M. Cameron { 27561f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 2757edd16368SStephen M. Cameron 27581f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 27591f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 27601f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 27611f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 27621f310bdeSStephen M. Cameron else 27631f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 27641f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 27651f310bdeSStephen M. Cameron return; 27661f310bdeSStephen M. Cameron } 27671f310bdeSStephen M. Cameron /* It's a logical device */ 27684f4eb9f1SScott Teel if (is_ext_target(h, device)) { 27694f4eb9f1SScott Teel /* external target way, put logicals on bus 1 2770339b2b14SStephen M. Cameron * and match target/lun numbers box 27711f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 2772339b2b14SStephen M. Cameron */ 27731f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 27741f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 27751f310bdeSStephen M. Cameron return; 2776339b2b14SStephen M. Cameron } 27771f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 2778edd16368SStephen M. Cameron } 2779edd16368SStephen M. Cameron 2780edd16368SStephen M. Cameron /* 2781edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 27824f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 2783edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 2784edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 2785edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 2786edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 2787edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 2788edd16368SStephen M. Cameron * lun 0 assigned. 2789edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 2790edd16368SStephen M. Cameron */ 27914f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 2792edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 279301a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 27944f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 2795edd16368SStephen M. Cameron { 2796edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2797edd16368SStephen M. Cameron 27981f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 2799edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 2800edd16368SStephen M. Cameron 2801edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 2802edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 2803edd16368SStephen M. Cameron 28044f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 28054f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 2806edd16368SStephen M. Cameron 28071f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 2808edd16368SStephen M. Cameron return 0; 2809edd16368SStephen M. Cameron 2810c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 28111f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 2812edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 2813edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 2814edd16368SStephen M. Cameron 2815339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 2816339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 2817339b2b14SStephen M. Cameron 28184f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 2819aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 2820aca4a520SScott Teel "target devices exceeded. Check your hardware " 2821edd16368SStephen M. Cameron "configuration."); 2822edd16368SStephen M. Cameron return 0; 2823edd16368SStephen M. Cameron } 2824edd16368SStephen M. Cameron 28250b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 2826edd16368SStephen M. Cameron return 0; 28274f4eb9f1SScott Teel (*n_ext_target_devs)++; 28281f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 28291f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 28301f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 2831edd16368SStephen M. Cameron return 1; 2832edd16368SStephen M. Cameron } 2833edd16368SStephen M. Cameron 2834edd16368SStephen M. Cameron /* 283554b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 283654b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 283754b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 283854b6e9e9SScott Teel * 3. Return: 283954b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 284054b6e9e9SScott Teel * 0 if no matching physical disk was found. 284154b6e9e9SScott Teel */ 284254b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 284354b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 284454b6e9e9SScott Teel { 284554b6e9e9SScott Teel struct ReportExtendedLUNdata *physicals = NULL; 284654b6e9e9SScott Teel int responsesize = 24; /* size of physical extended response */ 284754b6e9e9SScott Teel int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize; 284854b6e9e9SScott Teel u32 nphysicals = 0; /* number of reported physical devs */ 284954b6e9e9SScott Teel int found = 0; /* found match (1) or not (0) */ 285054b6e9e9SScott Teel u32 find; /* handle we need to match */ 285154b6e9e9SScott Teel int i; 285254b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 285354b6e9e9SScott Teel struct hpsa_scsi_dev_t *d; /* device of request being aborted */ 285454b6e9e9SScott Teel struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */ 28552b08b3e9SDon Brace __le32 it_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 28562b08b3e9SDon Brace __le32 scsi_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 285754b6e9e9SScott Teel 285854b6e9e9SScott Teel if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2) 285954b6e9e9SScott Teel return 0; /* no match */ 286054b6e9e9SScott Teel 286154b6e9e9SScott Teel /* point to the ioaccel2 device handle */ 286254b6e9e9SScott Teel c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 286354b6e9e9SScott Teel if (c2a == NULL) 286454b6e9e9SScott Teel return 0; /* no match */ 286554b6e9e9SScott Teel 286654b6e9e9SScott Teel scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd; 286754b6e9e9SScott Teel if (scmd == NULL) 286854b6e9e9SScott Teel return 0; /* no match */ 286954b6e9e9SScott Teel 287054b6e9e9SScott Teel d = scmd->device->hostdata; 287154b6e9e9SScott Teel if (d == NULL) 287254b6e9e9SScott Teel return 0; /* no match */ 287354b6e9e9SScott Teel 287450a0decfSStephen M. Cameron it_nexus = cpu_to_le32(d->ioaccel_handle); 28752b08b3e9SDon Brace scsi_nexus = c2a->scsi_nexus; 28762b08b3e9SDon Brace find = le32_to_cpu(c2a->scsi_nexus); 287754b6e9e9SScott Teel 28782ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 28792ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 28802ba8bfc8SStephen M. Cameron "%s: scsi_nexus:0x%08x device id: 0x%02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x\n", 28812ba8bfc8SStephen M. Cameron __func__, scsi_nexus, 28822ba8bfc8SStephen M. Cameron d->device_id[0], d->device_id[1], d->device_id[2], 28832ba8bfc8SStephen M. Cameron d->device_id[3], d->device_id[4], d->device_id[5], 28842ba8bfc8SStephen M. Cameron d->device_id[6], d->device_id[7], d->device_id[8], 28852ba8bfc8SStephen M. Cameron d->device_id[9], d->device_id[10], d->device_id[11], 28862ba8bfc8SStephen M. Cameron d->device_id[12], d->device_id[13], d->device_id[14], 28872ba8bfc8SStephen M. Cameron d->device_id[15]); 28882ba8bfc8SStephen M. Cameron 288954b6e9e9SScott Teel /* Get the list of physical devices */ 289054b6e9e9SScott Teel physicals = kzalloc(reportsize, GFP_KERNEL); 28913b51a7a3SJoe Handzik if (physicals == NULL) 28923b51a7a3SJoe Handzik return 0; 289303383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physicals, reportsize)) { 289454b6e9e9SScott Teel dev_err(&h->pdev->dev, 289554b6e9e9SScott Teel "Can't lookup %s device handle: report physical LUNs failed.\n", 289654b6e9e9SScott Teel "HP SSD Smart Path"); 289754b6e9e9SScott Teel kfree(physicals); 289854b6e9e9SScott Teel return 0; 289954b6e9e9SScott Teel } 290054b6e9e9SScott Teel nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) / 290154b6e9e9SScott Teel responsesize; 290254b6e9e9SScott Teel 290354b6e9e9SScott Teel /* find ioaccel2 handle in list of physicals: */ 290454b6e9e9SScott Teel for (i = 0; i < nphysicals; i++) { 2905d5b5d964SStephen M. Cameron struct ext_report_lun_entry *entry = &physicals->LUN[i]; 2906d5b5d964SStephen M. Cameron 290754b6e9e9SScott Teel /* handle is in bytes 28-31 of each lun */ 2908d5b5d964SStephen M. Cameron if (entry->ioaccel_handle != find) 290954b6e9e9SScott Teel continue; /* didn't match */ 291054b6e9e9SScott Teel found = 1; 2911d5b5d964SStephen M. Cameron memcpy(scsi3addr, entry->lunid, 8); 29122ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 29132ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 2914d5b5d964SStephen M. Cameron "%s: Searched h=0x%08x, Found h=0x%08x, scsiaddr 0x%8phN\n", 29152ba8bfc8SStephen M. Cameron __func__, find, 2916d5b5d964SStephen M. Cameron entry->ioaccel_handle, scsi3addr); 291754b6e9e9SScott Teel break; /* found it */ 291854b6e9e9SScott Teel } 291954b6e9e9SScott Teel 292054b6e9e9SScott Teel kfree(physicals); 292154b6e9e9SScott Teel if (found) 292254b6e9e9SScott Teel return 1; 292354b6e9e9SScott Teel else 292454b6e9e9SScott Teel return 0; 292554b6e9e9SScott Teel 292654b6e9e9SScott Teel } 292754b6e9e9SScott Teel /* 2928edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 2929edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 2930edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 2931edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 2932edd16368SStephen M. Cameron */ 2933edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 293403383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 293501a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 2936edd16368SStephen M. Cameron { 293703383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 2938edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 2939edd16368SStephen M. Cameron return -1; 2940edd16368SStephen M. Cameron } 294103383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 2942edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 294303383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 294403383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 2945edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 2946edd16368SStephen M. Cameron } 294703383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 2948edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 2949edd16368SStephen M. Cameron return -1; 2950edd16368SStephen M. Cameron } 29516df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 2952edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 2953edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 2954edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2955edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 2956edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 2957edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 2958edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 2959edd16368SStephen M. Cameron } 2960edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 2961edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2962edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 2963edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2964edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 2965edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 2966edd16368SStephen M. Cameron } 2967edd16368SStephen M. Cameron return 0; 2968edd16368SStephen M. Cameron } 2969edd16368SStephen M. Cameron 297042a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 297142a91641SDon Brace int i, int nphysicals, int nlogicals, 2972a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 2973339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 2974339b2b14SStephen M. Cameron { 2975339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 2976339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 2977339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 2978339b2b14SStephen M. Cameron */ 2979339b2b14SStephen M. Cameron 2980339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 2981339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 2982339b2b14SStephen M. Cameron 2983339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 2984339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 2985339b2b14SStephen M. Cameron 2986339b2b14SStephen M. Cameron if (i < logicals_start) 2987d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 2988d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 2989339b2b14SStephen M. Cameron 2990339b2b14SStephen M. Cameron if (i < last_device) 2991339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 2992339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 2993339b2b14SStephen M. Cameron BUG(); 2994339b2b14SStephen M. Cameron return NULL; 2995339b2b14SStephen M. Cameron } 2996339b2b14SStephen M. Cameron 2997316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 2998316b221aSStephen M. Cameron { 2999316b221aSStephen M. Cameron int rc; 30006e8e8088SJoe Handzik int hba_mode_enabled; 3001316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 3002316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 3003316b221aSStephen M. Cameron GFP_KERNEL); 3004316b221aSStephen M. Cameron 3005316b221aSStephen M. Cameron if (!ctlr_params) 300696444fbbSJoe Handzik return -ENOMEM; 3007316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 3008316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 300996444fbbSJoe Handzik if (rc) { 3010316b221aSStephen M. Cameron kfree(ctlr_params); 301196444fbbSJoe Handzik return rc; 3012316b221aSStephen M. Cameron } 30136e8e8088SJoe Handzik 30146e8e8088SJoe Handzik hba_mode_enabled = 30156e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 30166e8e8088SJoe Handzik kfree(ctlr_params); 30176e8e8088SJoe Handzik return hba_mode_enabled; 3018316b221aSStephen M. Cameron } 3019316b221aSStephen M. Cameron 302003383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 302103383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 302203383736SDon Brace struct hpsa_scsi_dev_t *dev, 302303383736SDon Brace u8 *lunaddrbytes, 302403383736SDon Brace struct bmic_identify_physical_device *id_phys) 302503383736SDon Brace { 302603383736SDon Brace int rc; 302703383736SDon Brace struct ext_report_lun_entry *rle = 302803383736SDon Brace (struct ext_report_lun_entry *) lunaddrbytes; 302903383736SDon Brace 303003383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 303103383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 303203383736SDon Brace rc = hpsa_bmic_id_physical_device(h, lunaddrbytes, 303303383736SDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys, 303403383736SDon Brace sizeof(*id_phys)); 303503383736SDon Brace if (!rc) 303603383736SDon Brace /* Reserve space for FW operations */ 303703383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 303803383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 303903383736SDon Brace dev->queue_depth = 304003383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 304103383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 304203383736SDon Brace else 304303383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 304403383736SDon Brace atomic_set(&dev->ioaccel_cmds_out, 0); 304503383736SDon Brace } 304603383736SDon Brace 3047edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 3048edd16368SStephen M. Cameron { 3049edd16368SStephen M. Cameron /* the idea here is we could get notified 3050edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3051edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3052edd16368SStephen M. Cameron * our list of devices accordingly. 3053edd16368SStephen M. Cameron * 3054edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3055edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3056edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3057edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3058edd16368SStephen M. Cameron */ 3059a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3060edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 306103383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 306201a02ffcSStephen M. Cameron u32 nphysicals = 0; 306301a02ffcSStephen M. Cameron u32 nlogicals = 0; 306401a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3065edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3066edd16368SStephen M. Cameron int ncurrent = 0; 30674f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3068339b2b14SStephen M. Cameron int raid_ctlr_position; 30692bbf5c7fSJoe Handzik int rescan_hba_mode; 3070aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3071edd16368SStephen M. Cameron 3072cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 307392084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 307492084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 3075edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 307603383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3077edd16368SStephen M. Cameron 307803383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 307903383736SDon Brace !tmpdevice || !id_phys) { 3080edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3081edd16368SStephen M. Cameron goto out; 3082edd16368SStephen M. Cameron } 3083edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3084edd16368SStephen M. Cameron 3085316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 308696444fbbSJoe Handzik if (rescan_hba_mode < 0) 308796444fbbSJoe Handzik goto out; 3088316b221aSStephen M. Cameron 3089316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 3090316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 3091316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 3092316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 3093316b221aSStephen M. Cameron 3094316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 3095316b221aSStephen M. Cameron 309603383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 309703383736SDon Brace logdev_list, &nlogicals)) 3098edd16368SStephen M. Cameron goto out; 3099edd16368SStephen M. Cameron 3100aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3101aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3102aca4a520SScott Teel * controller. 3103edd16368SStephen M. Cameron */ 3104aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3105edd16368SStephen M. Cameron 3106edd16368SStephen M. Cameron /* Allocate the per device structures */ 3107edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3108b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3109b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3110b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3111b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3112b7ec021fSScott Teel break; 3113b7ec021fSScott Teel } 3114b7ec021fSScott Teel 3115edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3116edd16368SStephen M. Cameron if (!currentsd[i]) { 3117edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3118edd16368SStephen M. Cameron __FILE__, __LINE__); 3119edd16368SStephen M. Cameron goto out; 3120edd16368SStephen M. Cameron } 3121edd16368SStephen M. Cameron ndev_allocated++; 3122edd16368SStephen M. Cameron } 3123edd16368SStephen M. Cameron 31248645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 3125339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3126339b2b14SStephen M. Cameron else 3127339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3128339b2b14SStephen M. Cameron 3129edd16368SStephen M. Cameron /* adjust our table of devices */ 31304f4eb9f1SScott Teel n_ext_target_devs = 0; 3131edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 31320b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3133edd16368SStephen M. Cameron 3134edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3135339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3136339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 3137edd16368SStephen M. Cameron /* skip masked physical devices. */ 3138339b2b14SStephen M. Cameron if (lunaddrbytes[3] & 0xC0 && 3139339b2b14SStephen M. Cameron i < nphysicals + (raid_ctlr_position == 0)) 3140edd16368SStephen M. Cameron continue; 3141edd16368SStephen M. Cameron 3142edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 31430b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 31440b0e1d6cSStephen M. Cameron &is_OBDR)) 3145edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 31461f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 3147edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3148edd16368SStephen M. Cameron 3149edd16368SStephen M. Cameron /* 31504f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3151edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3152edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3153edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3154edd16368SStephen M. Cameron * there is no lun 0. 3155edd16368SStephen M. Cameron */ 31564f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 31571f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 31584f4eb9f1SScott Teel &n_ext_target_devs)) { 3159edd16368SStephen M. Cameron ncurrent++; 3160edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3161edd16368SStephen M. Cameron } 3162edd16368SStephen M. Cameron 3163edd16368SStephen M. Cameron *this_device = *tmpdevice; 3164edd16368SStephen M. Cameron 3165edd16368SStephen M. Cameron switch (this_device->devtype) { 31660b0e1d6cSStephen M. Cameron case TYPE_ROM: 3167edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3168edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3169edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3170edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3171edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3172edd16368SStephen M. Cameron * the inquiry data. 3173edd16368SStephen M. Cameron */ 31740b0e1d6cSStephen M. Cameron if (is_OBDR) 3175edd16368SStephen M. Cameron ncurrent++; 3176edd16368SStephen M. Cameron break; 3177edd16368SStephen M. Cameron case TYPE_DISK: 3178316b221aSStephen M. Cameron if (h->hba_mode_enabled) { 3179316b221aSStephen M. Cameron /* never use raid mapper in HBA mode */ 3180316b221aSStephen M. Cameron this_device->offload_enabled = 0; 3181316b221aSStephen M. Cameron ncurrent++; 3182316b221aSStephen M. Cameron break; 3183316b221aSStephen M. Cameron } else if (h->acciopath_status) { 3184283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3185283b4a9bSStephen M. Cameron ncurrent++; 3186edd16368SStephen M. Cameron break; 3187283b4a9bSStephen M. Cameron } 3188316b221aSStephen M. Cameron } else { 3189316b221aSStephen M. Cameron if (i < nphysicals) 3190316b221aSStephen M. Cameron break; 3191316b221aSStephen M. Cameron ncurrent++; 3192316b221aSStephen M. Cameron break; 3193316b221aSStephen M. Cameron } 319403383736SDon Brace if (h->transMethod & CFGTBL_Trans_io_accel1 || 319503383736SDon Brace h->transMethod & CFGTBL_Trans_io_accel2) { 319603383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 319703383736SDon Brace lunaddrbytes, id_phys); 319803383736SDon Brace atomic_set(&this_device->ioaccel_cmds_out, 0); 3199edd16368SStephen M. Cameron ncurrent++; 3200283b4a9bSStephen M. Cameron } 3201edd16368SStephen M. Cameron break; 3202edd16368SStephen M. Cameron case TYPE_TAPE: 3203edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3204edd16368SStephen M. Cameron ncurrent++; 3205edd16368SStephen M. Cameron break; 3206edd16368SStephen M. Cameron case TYPE_RAID: 3207edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3208edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3209edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3210edd16368SStephen M. Cameron * don't present it. 3211edd16368SStephen M. Cameron */ 3212edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3213edd16368SStephen M. Cameron break; 3214edd16368SStephen M. Cameron ncurrent++; 3215edd16368SStephen M. Cameron break; 3216edd16368SStephen M. Cameron default: 3217edd16368SStephen M. Cameron break; 3218edd16368SStephen M. Cameron } 3219cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3220edd16368SStephen M. Cameron break; 3221edd16368SStephen M. Cameron } 322203383736SDon Brace hpsa_update_log_drive_phys_drive_ptrs(h, currentsd, ncurrent); 3223edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3224edd16368SStephen M. Cameron out: 3225edd16368SStephen M. Cameron kfree(tmpdevice); 3226edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3227edd16368SStephen M. Cameron kfree(currentsd[i]); 3228edd16368SStephen M. Cameron kfree(currentsd); 3229edd16368SStephen M. Cameron kfree(physdev_list); 3230edd16368SStephen M. Cameron kfree(logdev_list); 323103383736SDon Brace kfree(id_phys); 3232edd16368SStephen M. Cameron } 3233edd16368SStephen M. Cameron 3234c7ee65b3SWebb Scales /* 3235c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3236edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3237edd16368SStephen M. Cameron * hpsa command, cp. 3238edd16368SStephen M. Cameron */ 323933a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3240edd16368SStephen M. Cameron struct CommandList *cp, 3241edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3242edd16368SStephen M. Cameron { 3243edd16368SStephen M. Cameron unsigned int len; 3244edd16368SStephen M. Cameron struct scatterlist *sg; 324501a02ffcSStephen M. Cameron u64 addr64; 324633a2ffceSStephen M. Cameron int use_sg, i, sg_index, chained; 324733a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3248edd16368SStephen M. Cameron 324933a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3250edd16368SStephen M. Cameron 3251edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3252edd16368SStephen M. Cameron if (use_sg < 0) 3253edd16368SStephen M. Cameron return use_sg; 3254edd16368SStephen M. Cameron 3255edd16368SStephen M. Cameron if (!use_sg) 3256edd16368SStephen M. Cameron goto sglist_finished; 3257edd16368SStephen M. Cameron 325833a2ffceSStephen M. Cameron curr_sg = cp->SG; 325933a2ffceSStephen M. Cameron chained = 0; 326033a2ffceSStephen M. Cameron sg_index = 0; 3261edd16368SStephen M. Cameron scsi_for_each_sg(cmd, sg, use_sg, i) { 326233a2ffceSStephen M. Cameron if (i == h->max_cmd_sg_entries - 1 && 326333a2ffceSStephen M. Cameron use_sg > h->max_cmd_sg_entries) { 326433a2ffceSStephen M. Cameron chained = 1; 326533a2ffceSStephen M. Cameron curr_sg = h->cmd_sg_list[cp->cmdindex]; 326633a2ffceSStephen M. Cameron sg_index = 0; 326733a2ffceSStephen M. Cameron } 326801a02ffcSStephen M. Cameron addr64 = (u64) sg_dma_address(sg); 3269edd16368SStephen M. Cameron len = sg_dma_len(sg); 327050a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 327150a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 327250a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 327333a2ffceSStephen M. Cameron curr_sg++; 327433a2ffceSStephen M. Cameron } 327550a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 327633a2ffceSStephen M. Cameron 327733a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 327833a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 327933a2ffceSStephen M. Cameron 328033a2ffceSStephen M. Cameron if (chained) { 328133a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 328250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 3283e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 3284e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 3285e2bea6dfSStephen M. Cameron return -1; 3286e2bea6dfSStephen M. Cameron } 328733a2ffceSStephen M. Cameron return 0; 3288edd16368SStephen M. Cameron } 3289edd16368SStephen M. Cameron 3290edd16368SStephen M. Cameron sglist_finished: 3291edd16368SStephen M. Cameron 329201a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 3293c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 3294edd16368SStephen M. Cameron return 0; 3295edd16368SStephen M. Cameron } 3296edd16368SStephen M. Cameron 3297283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 3298283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 3299283b4a9bSStephen M. Cameron { 3300283b4a9bSStephen M. Cameron int is_write = 0; 3301283b4a9bSStephen M. Cameron u32 block; 3302283b4a9bSStephen M. Cameron u32 block_cnt; 3303283b4a9bSStephen M. Cameron 3304283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 3305283b4a9bSStephen M. Cameron switch (cdb[0]) { 3306283b4a9bSStephen M. Cameron case WRITE_6: 3307283b4a9bSStephen M. Cameron case WRITE_12: 3308283b4a9bSStephen M. Cameron is_write = 1; 3309283b4a9bSStephen M. Cameron case READ_6: 3310283b4a9bSStephen M. Cameron case READ_12: 3311283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 3312283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 3313283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 3314283b4a9bSStephen M. Cameron } else { 3315283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 3316283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 3317283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 3318283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 3319283b4a9bSStephen M. Cameron cdb[5]; 3320283b4a9bSStephen M. Cameron block_cnt = 3321283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 3322283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 3323283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 3324283b4a9bSStephen M. Cameron cdb[9]; 3325283b4a9bSStephen M. Cameron } 3326283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 3327283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3328283b4a9bSStephen M. Cameron 3329283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3330283b4a9bSStephen M. Cameron cdb[1] = 0; 3331283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 3332283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 3333283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 3334283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 3335283b4a9bSStephen M. Cameron cdb[6] = 0; 3336283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 3337283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 3338283b4a9bSStephen M. Cameron cdb[9] = 0; 3339283b4a9bSStephen M. Cameron *cdb_len = 10; 3340283b4a9bSStephen M. Cameron break; 3341283b4a9bSStephen M. Cameron } 3342283b4a9bSStephen M. Cameron return 0; 3343283b4a9bSStephen M. Cameron } 3344283b4a9bSStephen M. Cameron 3345c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 3346283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 334703383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3348e1f7de0cSMatt Gates { 3349e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 3350e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 3351e1f7de0cSMatt Gates unsigned int len; 3352e1f7de0cSMatt Gates unsigned int total_len = 0; 3353e1f7de0cSMatt Gates struct scatterlist *sg; 3354e1f7de0cSMatt Gates u64 addr64; 3355e1f7de0cSMatt Gates int use_sg, i; 3356e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 3357e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 3358e1f7de0cSMatt Gates 3359283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 336003383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 336103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3362283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 336303383736SDon Brace } 3364283b4a9bSStephen M. Cameron 3365e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 3366e1f7de0cSMatt Gates 336703383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 336803383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3369283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 337003383736SDon Brace } 3371283b4a9bSStephen M. Cameron 3372e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 3373e1f7de0cSMatt Gates 3374e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 3375e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 3376e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 3377e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 3378e1f7de0cSMatt Gates 3379e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 338003383736SDon Brace if (use_sg < 0) { 338103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3382e1f7de0cSMatt Gates return use_sg; 338303383736SDon Brace } 3384e1f7de0cSMatt Gates 3385e1f7de0cSMatt Gates if (use_sg) { 3386e1f7de0cSMatt Gates curr_sg = cp->SG; 3387e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 3388e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 3389e1f7de0cSMatt Gates len = sg_dma_len(sg); 3390e1f7de0cSMatt Gates total_len += len; 339150a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 339250a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 339350a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 3394e1f7de0cSMatt Gates curr_sg++; 3395e1f7de0cSMatt Gates } 339650a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 3397e1f7de0cSMatt Gates 3398e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 3399e1f7de0cSMatt Gates case DMA_TO_DEVICE: 3400e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 3401e1f7de0cSMatt Gates break; 3402e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 3403e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 3404e1f7de0cSMatt Gates break; 3405e1f7de0cSMatt Gates case DMA_NONE: 3406e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3407e1f7de0cSMatt Gates break; 3408e1f7de0cSMatt Gates default: 3409e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3410e1f7de0cSMatt Gates cmd->sc_data_direction); 3411e1f7de0cSMatt Gates BUG(); 3412e1f7de0cSMatt Gates break; 3413e1f7de0cSMatt Gates } 3414e1f7de0cSMatt Gates } else { 3415e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3416e1f7de0cSMatt Gates } 3417e1f7de0cSMatt Gates 3418c349775eSScott Teel c->Header.SGList = use_sg; 3419e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 34202b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 34212b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 34222b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 34232b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 34242b08b3e9SDon Brace cp->control = cpu_to_le32(control); 3425283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 3426283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 3427c349775eSScott Teel /* Tag was already set at init time. */ 3428e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 3429e1f7de0cSMatt Gates return 0; 3430e1f7de0cSMatt Gates } 3431edd16368SStephen M. Cameron 3432283b4a9bSStephen M. Cameron /* 3433283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 3434283b4a9bSStephen M. Cameron * I/O accelerator path. 3435283b4a9bSStephen M. Cameron */ 3436283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 3437283b4a9bSStephen M. Cameron struct CommandList *c) 3438283b4a9bSStephen M. Cameron { 3439283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3440283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3441283b4a9bSStephen M. Cameron 344203383736SDon Brace c->phys_disk = dev; 344303383736SDon Brace 3444283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 344503383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 3446283b4a9bSStephen M. Cameron } 3447283b4a9bSStephen M. Cameron 3448dd0e19f3SScott Teel /* 3449dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 3450dd0e19f3SScott Teel */ 3451dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 3452dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 3453dd0e19f3SScott Teel { 3454dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3455dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3456dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 3457dd0e19f3SScott Teel u64 first_block; 3458dd0e19f3SScott Teel 3459dd0e19f3SScott Teel BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3460dd0e19f3SScott Teel 3461dd0e19f3SScott Teel /* Are we doing encryption on this device */ 34622b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 3463dd0e19f3SScott Teel return; 3464dd0e19f3SScott Teel /* Set the data encryption key index. */ 3465dd0e19f3SScott Teel cp->dekindex = map->dekindex; 3466dd0e19f3SScott Teel 3467dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 3468dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 3469dd0e19f3SScott Teel 3470dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 3471dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 3472dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 3473dd0e19f3SScott Teel */ 3474dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 3475dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 3476dd0e19f3SScott Teel case WRITE_6: 3477dd0e19f3SScott Teel case READ_6: 34782b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 3479dd0e19f3SScott Teel break; 3480dd0e19f3SScott Teel case WRITE_10: 3481dd0e19f3SScott Teel case READ_10: 3482dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 3483dd0e19f3SScott Teel case WRITE_12: 3484dd0e19f3SScott Teel case READ_12: 34852b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 3486dd0e19f3SScott Teel break; 3487dd0e19f3SScott Teel case WRITE_16: 3488dd0e19f3SScott Teel case READ_16: 34892b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 3490dd0e19f3SScott Teel break; 3491dd0e19f3SScott Teel default: 3492dd0e19f3SScott Teel dev_err(&h->pdev->dev, 34932b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 34942b08b3e9SDon Brace __func__, cmd->cmnd[0]); 3495dd0e19f3SScott Teel BUG(); 3496dd0e19f3SScott Teel break; 3497dd0e19f3SScott Teel } 34982b08b3e9SDon Brace 34992b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 35002b08b3e9SDon Brace first_block = first_block * 35012b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 35022b08b3e9SDon Brace 35032b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 35042b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 3505dd0e19f3SScott Teel } 3506dd0e19f3SScott Teel 3507c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 3508c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 350903383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3510c349775eSScott Teel { 3511c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3512c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 3513c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 3514c349775eSScott Teel int use_sg, i; 3515c349775eSScott Teel struct scatterlist *sg; 3516c349775eSScott Teel u64 addr64; 3517c349775eSScott Teel u32 len; 3518c349775eSScott Teel u32 total_len = 0; 3519c349775eSScott Teel 352003383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 352103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3522c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 352303383736SDon Brace } 3524c349775eSScott Teel 352503383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 352603383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3527c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 352803383736SDon Brace } 352903383736SDon Brace 3530c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 3531c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 3532c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 3533c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 3534c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 3535c349775eSScott Teel 3536c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 3537c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 3538c349775eSScott Teel 3539c349775eSScott Teel use_sg = scsi_dma_map(cmd); 354003383736SDon Brace if (use_sg < 0) { 354103383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3542c349775eSScott Teel return use_sg; 354303383736SDon Brace } 3544c349775eSScott Teel 3545c349775eSScott Teel if (use_sg) { 3546c349775eSScott Teel BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES); 3547c349775eSScott Teel curr_sg = cp->sg; 3548c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 3549c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 3550c349775eSScott Teel len = sg_dma_len(sg); 3551c349775eSScott Teel total_len += len; 3552c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 3553c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 3554c349775eSScott Teel curr_sg->reserved[0] = 0; 3555c349775eSScott Teel curr_sg->reserved[1] = 0; 3556c349775eSScott Teel curr_sg->reserved[2] = 0; 3557c349775eSScott Teel curr_sg->chain_indicator = 0; 3558c349775eSScott Teel curr_sg++; 3559c349775eSScott Teel } 3560c349775eSScott Teel 3561c349775eSScott Teel switch (cmd->sc_data_direction) { 3562c349775eSScott Teel case DMA_TO_DEVICE: 3563dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3564dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 3565c349775eSScott Teel break; 3566c349775eSScott Teel case DMA_FROM_DEVICE: 3567dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3568dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 3569c349775eSScott Teel break; 3570c349775eSScott Teel case DMA_NONE: 3571dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3572dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3573c349775eSScott Teel break; 3574c349775eSScott Teel default: 3575c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3576c349775eSScott Teel cmd->sc_data_direction); 3577c349775eSScott Teel BUG(); 3578c349775eSScott Teel break; 3579c349775eSScott Teel } 3580c349775eSScott Teel } else { 3581dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3582dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3583c349775eSScott Teel } 3584dd0e19f3SScott Teel 3585dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 3586dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 3587dd0e19f3SScott Teel 35882b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 3589f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 3590c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 3591c349775eSScott Teel 3592c349775eSScott Teel /* fill in sg elements */ 3593c349775eSScott Teel cp->sg_count = (u8) use_sg; 3594c349775eSScott Teel 3595c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 3596c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 3597c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 359850a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 3599c349775eSScott Teel 3600c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 3601c349775eSScott Teel return 0; 3602c349775eSScott Teel } 3603c349775eSScott Teel 3604c349775eSScott Teel /* 3605c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 3606c349775eSScott Teel */ 3607c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 3608c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 360903383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3610c349775eSScott Teel { 361103383736SDon Brace /* Try to honor the device's queue depth */ 361203383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 361303383736SDon Brace phys_disk->queue_depth) { 361403383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 361503383736SDon Brace return IO_ACCEL_INELIGIBLE; 361603383736SDon Brace } 3617c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 3618c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 361903383736SDon Brace cdb, cdb_len, scsi3addr, 362003383736SDon Brace phys_disk); 3621c349775eSScott Teel else 3622c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 362303383736SDon Brace cdb, cdb_len, scsi3addr, 362403383736SDon Brace phys_disk); 3625c349775eSScott Teel } 3626c349775eSScott Teel 36276b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 36286b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 36296b80b18fSScott Teel { 36306b80b18fSScott Teel if (offload_to_mirror == 0) { 36316b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 36322b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 36336b80b18fSScott Teel return; 36346b80b18fSScott Teel } 36356b80b18fSScott Teel do { 36366b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 36372b08b3e9SDon Brace *current_group = *map_index / 36382b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 36396b80b18fSScott Teel if (offload_to_mirror == *current_group) 36406b80b18fSScott Teel continue; 36412b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 36426b80b18fSScott Teel /* select map index from next group */ 36432b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 36446b80b18fSScott Teel (*current_group)++; 36456b80b18fSScott Teel } else { 36466b80b18fSScott Teel /* select map index from first group */ 36472b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 36486b80b18fSScott Teel *current_group = 0; 36496b80b18fSScott Teel } 36506b80b18fSScott Teel } while (offload_to_mirror != *current_group); 36516b80b18fSScott Teel } 36526b80b18fSScott Teel 3653283b4a9bSStephen M. Cameron /* 3654283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 3655283b4a9bSStephen M. Cameron */ 3656283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 3657283b4a9bSStephen M. Cameron struct CommandList *c) 3658283b4a9bSStephen M. Cameron { 3659283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3660283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3661283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 3662283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 3663283b4a9bSStephen M. Cameron int is_write = 0; 3664283b4a9bSStephen M. Cameron u32 map_index; 3665283b4a9bSStephen M. Cameron u64 first_block, last_block; 3666283b4a9bSStephen M. Cameron u32 block_cnt; 3667283b4a9bSStephen M. Cameron u32 blocks_per_row; 3668283b4a9bSStephen M. Cameron u64 first_row, last_row; 3669283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 3670283b4a9bSStephen M. Cameron u32 first_column, last_column; 36716b80b18fSScott Teel u64 r0_first_row, r0_last_row; 36726b80b18fSScott Teel u32 r5or6_blocks_per_row; 36736b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 36746b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 36756b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 36766b80b18fSScott Teel u32 total_disks_per_row; 36776b80b18fSScott Teel u32 stripesize; 36786b80b18fSScott Teel u32 first_group, last_group, current_group; 3679283b4a9bSStephen M. Cameron u32 map_row; 3680283b4a9bSStephen M. Cameron u32 disk_handle; 3681283b4a9bSStephen M. Cameron u64 disk_block; 3682283b4a9bSStephen M. Cameron u32 disk_block_cnt; 3683283b4a9bSStephen M. Cameron u8 cdb[16]; 3684283b4a9bSStephen M. Cameron u8 cdb_len; 36852b08b3e9SDon Brace u16 strip_size; 3686283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3687283b4a9bSStephen M. Cameron u64 tmpdiv; 3688283b4a9bSStephen M. Cameron #endif 36896b80b18fSScott Teel int offload_to_mirror; 3690283b4a9bSStephen M. Cameron 3691283b4a9bSStephen M. Cameron BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3692283b4a9bSStephen M. Cameron 3693283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 3694283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 3695283b4a9bSStephen M. Cameron case WRITE_6: 3696283b4a9bSStephen M. Cameron is_write = 1; 3697283b4a9bSStephen M. Cameron case READ_6: 3698283b4a9bSStephen M. Cameron first_block = 3699283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 3700283b4a9bSStephen M. Cameron cmd->cmnd[3]; 3701283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 37023fa89a04SStephen M. Cameron if (block_cnt == 0) 37033fa89a04SStephen M. Cameron block_cnt = 256; 3704283b4a9bSStephen M. Cameron break; 3705283b4a9bSStephen M. Cameron case WRITE_10: 3706283b4a9bSStephen M. Cameron is_write = 1; 3707283b4a9bSStephen M. Cameron case READ_10: 3708283b4a9bSStephen M. Cameron first_block = 3709283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3710283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3711283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3712283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3713283b4a9bSStephen M. Cameron block_cnt = 3714283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 3715283b4a9bSStephen M. Cameron cmd->cmnd[8]; 3716283b4a9bSStephen M. Cameron break; 3717283b4a9bSStephen M. Cameron case WRITE_12: 3718283b4a9bSStephen M. Cameron is_write = 1; 3719283b4a9bSStephen M. Cameron case READ_12: 3720283b4a9bSStephen M. Cameron first_block = 3721283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3722283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3723283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3724283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3725283b4a9bSStephen M. Cameron block_cnt = 3726283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 3727283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 3728283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 3729283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3730283b4a9bSStephen M. Cameron break; 3731283b4a9bSStephen M. Cameron case WRITE_16: 3732283b4a9bSStephen M. Cameron is_write = 1; 3733283b4a9bSStephen M. Cameron case READ_16: 3734283b4a9bSStephen M. Cameron first_block = 3735283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 3736283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 3737283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 3738283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 3739283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 3740283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 3741283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 3742283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3743283b4a9bSStephen M. Cameron block_cnt = 3744283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 3745283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 3746283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 3747283b4a9bSStephen M. Cameron cmd->cmnd[13]; 3748283b4a9bSStephen M. Cameron break; 3749283b4a9bSStephen M. Cameron default: 3750283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 3751283b4a9bSStephen M. Cameron } 3752283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 3753283b4a9bSStephen M. Cameron 3754283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 3755283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 3756283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3757283b4a9bSStephen M. Cameron 3758283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 37592b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 37602b08b3e9SDon Brace last_block < first_block) 3761283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3762283b4a9bSStephen M. Cameron 3763283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 37642b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 37652b08b3e9SDon Brace le16_to_cpu(map->strip_size); 37662b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 3767283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3768283b4a9bSStephen M. Cameron tmpdiv = first_block; 3769283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3770283b4a9bSStephen M. Cameron first_row = tmpdiv; 3771283b4a9bSStephen M. Cameron tmpdiv = last_block; 3772283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3773283b4a9bSStephen M. Cameron last_row = tmpdiv; 3774283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3775283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 3776283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 37772b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3778283b4a9bSStephen M. Cameron first_column = tmpdiv; 3779283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 37802b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3781283b4a9bSStephen M. Cameron last_column = tmpdiv; 3782283b4a9bSStephen M. Cameron #else 3783283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 3784283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 3785283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3786283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 37872b08b3e9SDon Brace first_column = first_row_offset / strip_size; 37882b08b3e9SDon Brace last_column = last_row_offset / strip_size; 3789283b4a9bSStephen M. Cameron #endif 3790283b4a9bSStephen M. Cameron 3791283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 3792283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 3793283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3794283b4a9bSStephen M. Cameron 3795283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 37962b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 37972b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 3798283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 37992b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 38006b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 38016b80b18fSScott Teel 38026b80b18fSScott Teel switch (dev->raid_level) { 38036b80b18fSScott Teel case HPSA_RAID_0: 38046b80b18fSScott Teel break; /* nothing special to do */ 38056b80b18fSScott Teel case HPSA_RAID_1: 38066b80b18fSScott Teel /* Handles load balance across RAID 1 members. 38076b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 38086b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 3809283b4a9bSStephen M. Cameron */ 38102b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 3811283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 38122b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 3813283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 38146b80b18fSScott Teel break; 38156b80b18fSScott Teel case HPSA_RAID_ADM: 38166b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 38176b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 38186b80b18fSScott Teel */ 38192b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 38206b80b18fSScott Teel 38216b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 38226b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 38236b80b18fSScott Teel &map_index, ¤t_group); 38246b80b18fSScott Teel /* set mirror group to use next time */ 38256b80b18fSScott Teel offload_to_mirror = 38262b08b3e9SDon Brace (offload_to_mirror >= 38272b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 38286b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 38296b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 38306b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 38316b80b18fSScott Teel * function since multiple threads might simultaneously 38326b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 38336b80b18fSScott Teel */ 38346b80b18fSScott Teel break; 38356b80b18fSScott Teel case HPSA_RAID_5: 38366b80b18fSScott Teel case HPSA_RAID_6: 38372b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 38386b80b18fSScott Teel break; 38396b80b18fSScott Teel 38406b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 38416b80b18fSScott Teel r5or6_blocks_per_row = 38422b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 38432b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 38446b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 38452b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 38462b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 38476b80b18fSScott Teel #if BITS_PER_LONG == 32 38486b80b18fSScott Teel tmpdiv = first_block; 38496b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 38506b80b18fSScott Teel tmpdiv = first_group; 38516b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 38526b80b18fSScott Teel first_group = tmpdiv; 38536b80b18fSScott Teel tmpdiv = last_block; 38546b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 38556b80b18fSScott Teel tmpdiv = last_group; 38566b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 38576b80b18fSScott Teel last_group = tmpdiv; 38586b80b18fSScott Teel #else 38596b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 38606b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 38616b80b18fSScott Teel #endif 3862000ff7c2SStephen M. Cameron if (first_group != last_group) 38636b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 38646b80b18fSScott Teel 38656b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 38666b80b18fSScott Teel #if BITS_PER_LONG == 32 38676b80b18fSScott Teel tmpdiv = first_block; 38686b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 38696b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 38706b80b18fSScott Teel tmpdiv = last_block; 38716b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 38726b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 38736b80b18fSScott Teel #else 38746b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 38756b80b18fSScott Teel first_block / stripesize; 38766b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 38776b80b18fSScott Teel #endif 38786b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 38796b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 38806b80b18fSScott Teel 38816b80b18fSScott Teel 38826b80b18fSScott Teel /* Verify request is in a single column */ 38836b80b18fSScott Teel #if BITS_PER_LONG == 32 38846b80b18fSScott Teel tmpdiv = first_block; 38856b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 38866b80b18fSScott Teel tmpdiv = first_row_offset; 38876b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 38886b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 38896b80b18fSScott Teel tmpdiv = last_block; 38906b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 38916b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 38926b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 38936b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 38946b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 38956b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 38966b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 38976b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 38986b80b18fSScott Teel r5or6_last_column = tmpdiv; 38996b80b18fSScott Teel #else 39006b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 39016b80b18fSScott Teel (u32)((first_block % stripesize) % 39026b80b18fSScott Teel r5or6_blocks_per_row); 39036b80b18fSScott Teel 39046b80b18fSScott Teel r5or6_last_row_offset = 39056b80b18fSScott Teel (u32)((last_block % stripesize) % 39066b80b18fSScott Teel r5or6_blocks_per_row); 39076b80b18fSScott Teel 39086b80b18fSScott Teel first_column = r5or6_first_column = 39092b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 39106b80b18fSScott Teel r5or6_last_column = 39112b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 39126b80b18fSScott Teel #endif 39136b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 39146b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 39156b80b18fSScott Teel 39166b80b18fSScott Teel /* Request is eligible */ 39176b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 39182b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 39196b80b18fSScott Teel 39206b80b18fSScott Teel map_index = (first_group * 39212b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 39226b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 39236b80b18fSScott Teel break; 39246b80b18fSScott Teel default: 39256b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 3926283b4a9bSStephen M. Cameron } 39276b80b18fSScott Teel 392803383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 392903383736SDon Brace 3930283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 39312b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 39322b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 39332b08b3e9SDon Brace (first_row_offset - first_column * 39342b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 3935283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 3936283b4a9bSStephen M. Cameron 3937283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 3938283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 3939283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 3940283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 3941283b4a9bSStephen M. Cameron } 3942283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 3943283b4a9bSStephen M. Cameron 3944283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 3945283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 3946283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 3947283b4a9bSStephen M. Cameron cdb[1] = 0; 3948283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 3949283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 3950283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 3951283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 3952283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 3953283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 3954283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 3955283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 3956283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 3957283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 3958283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 3959283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 3960283b4a9bSStephen M. Cameron cdb[14] = 0; 3961283b4a9bSStephen M. Cameron cdb[15] = 0; 3962283b4a9bSStephen M. Cameron cdb_len = 16; 3963283b4a9bSStephen M. Cameron } else { 3964283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3965283b4a9bSStephen M. Cameron cdb[1] = 0; 3966283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 3967283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 3968283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 3969283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 3970283b4a9bSStephen M. Cameron cdb[6] = 0; 3971283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 3972283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 3973283b4a9bSStephen M. Cameron cdb[9] = 0; 3974283b4a9bSStephen M. Cameron cdb_len = 10; 3975283b4a9bSStephen M. Cameron } 3976283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 397703383736SDon Brace dev->scsi3addr, 397803383736SDon Brace dev->phys_disk[map_index]); 3979283b4a9bSStephen M. Cameron } 3980283b4a9bSStephen M. Cameron 3981574f05d3SStephen Cameron /* Submit commands down the "normal" RAID stack path */ 3982574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 3983574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 3984574f05d3SStephen Cameron unsigned char scsi3addr[]) 3985edd16368SStephen M. Cameron { 3986edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 3987edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 3988edd16368SStephen M. Cameron c->scsi_cmd = cmd; 3989edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 3990edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 3991f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 3992edd16368SStephen M. Cameron 3993edd16368SStephen M. Cameron /* Fill in the request block... */ 3994edd16368SStephen M. Cameron 3995edd16368SStephen M. Cameron c->Request.Timeout = 0; 3996edd16368SStephen M. Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 3997edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 3998edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 3999edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4000edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4001edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4002a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4003a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 4004edd16368SStephen M. Cameron break; 4005edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4006a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4007a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 4008edd16368SStephen M. Cameron break; 4009edd16368SStephen M. Cameron case DMA_NONE: 4010a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4011a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 4012edd16368SStephen M. Cameron break; 4013edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4014edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4015edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4016edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4017edd16368SStephen M. Cameron */ 4018edd16368SStephen M. Cameron 4019a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4020a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 4021edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4022edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4023edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4024edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4025edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4026edd16368SStephen M. Cameron * our purposes here. 4027edd16368SStephen M. Cameron */ 4028edd16368SStephen M. Cameron 4029edd16368SStephen M. Cameron break; 4030edd16368SStephen M. Cameron 4031edd16368SStephen M. Cameron default: 4032edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4033edd16368SStephen M. Cameron cmd->sc_data_direction); 4034edd16368SStephen M. Cameron BUG(); 4035edd16368SStephen M. Cameron break; 4036edd16368SStephen M. Cameron } 4037edd16368SStephen M. Cameron 403833a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 4039edd16368SStephen M. Cameron cmd_free(h, c); 4040edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4041edd16368SStephen M. Cameron } 4042edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4043edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4044edd16368SStephen M. Cameron return 0; 4045edd16368SStephen M. Cameron } 4046edd16368SStephen M. Cameron 4047080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 4048080ef1ccSDon Brace { 4049080ef1ccSDon Brace struct scsi_cmnd *cmd; 4050080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 4051080ef1ccSDon Brace struct CommandList *c = 4052080ef1ccSDon Brace container_of(work, struct CommandList, work); 4053080ef1ccSDon Brace 4054080ef1ccSDon Brace cmd = c->scsi_cmd; 4055080ef1ccSDon Brace dev = cmd->device->hostdata; 4056080ef1ccSDon Brace if (!dev) { 4057080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 4058080ef1ccSDon Brace cmd->scsi_done(cmd); 4059080ef1ccSDon Brace return; 4060080ef1ccSDon Brace } 4061080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 4062080ef1ccSDon Brace /* 4063080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 4064080ef1ccSDon Brace * again via scsi mid layer, which will then get 4065080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 4066080ef1ccSDon Brace */ 4067080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 4068080ef1ccSDon Brace cmd->scsi_done(cmd); 4069080ef1ccSDon Brace } 4070080ef1ccSDon Brace } 4071080ef1ccSDon Brace 4072574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 4073574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 4074574f05d3SStephen Cameron { 4075574f05d3SStephen Cameron struct ctlr_info *h; 4076574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 4077574f05d3SStephen Cameron unsigned char scsi3addr[8]; 4078574f05d3SStephen Cameron struct CommandList *c; 4079574f05d3SStephen Cameron int rc = 0; 4080574f05d3SStephen Cameron 4081574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 4082574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 4083574f05d3SStephen Cameron dev = cmd->device->hostdata; 4084574f05d3SStephen Cameron if (!dev) { 4085574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 4086574f05d3SStephen Cameron cmd->scsi_done(cmd); 4087574f05d3SStephen Cameron return 0; 4088574f05d3SStephen Cameron } 4089574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 4090574f05d3SStephen Cameron 4091574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 4092574f05d3SStephen Cameron cmd->result = DID_ERROR << 16; 4093574f05d3SStephen Cameron cmd->scsi_done(cmd); 4094574f05d3SStephen Cameron return 0; 4095574f05d3SStephen Cameron } 4096574f05d3SStephen Cameron c = cmd_alloc(h); 4097574f05d3SStephen Cameron if (c == NULL) { /* trouble... */ 4098574f05d3SStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 4099574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4100574f05d3SStephen Cameron } 4101574f05d3SStephen Cameron 4102574f05d3SStephen Cameron /* Call alternate submit routine for I/O accelerated commands. 4103574f05d3SStephen Cameron * Retries always go down the normal I/O path. 4104574f05d3SStephen Cameron */ 4105574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 4106574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 4107574f05d3SStephen Cameron h->acciopath_status)) { 4108574f05d3SStephen Cameron 4109574f05d3SStephen Cameron cmd->host_scribble = (unsigned char *) c; 4110574f05d3SStephen Cameron c->cmd_type = CMD_SCSI; 4111574f05d3SStephen Cameron c->scsi_cmd = cmd; 4112574f05d3SStephen Cameron 4113574f05d3SStephen Cameron if (dev->offload_enabled) { 4114574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_raid_map(h, c); 4115574f05d3SStephen Cameron if (rc == 0) 4116574f05d3SStephen Cameron return 0; /* Sent on ioaccel path */ 4117574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4118574f05d3SStephen Cameron cmd_free(h, c); 4119574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4120574f05d3SStephen Cameron } 4121574f05d3SStephen Cameron } else if (dev->ioaccel_handle) { 4122574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_direct_map(h, c); 4123574f05d3SStephen Cameron if (rc == 0) 4124574f05d3SStephen Cameron return 0; /* Sent on direct map path */ 4125574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4126574f05d3SStephen Cameron cmd_free(h, c); 4127574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4128574f05d3SStephen Cameron } 4129574f05d3SStephen Cameron } 4130574f05d3SStephen Cameron } 4131574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 4132574f05d3SStephen Cameron } 4133574f05d3SStephen Cameron 41345f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h) 41355f389360SStephen M. Cameron { 41365f389360SStephen M. Cameron unsigned long flags; 41375f389360SStephen M. Cameron 41385f389360SStephen M. Cameron /* 41395f389360SStephen M. Cameron * Don't let rescans be initiated on a controller known 41405f389360SStephen M. Cameron * to be locked up. If the controller locks up *during* 41415f389360SStephen M. Cameron * a rescan, that thread is probably hosed, but at least 41425f389360SStephen M. Cameron * we can prevent new rescan threads from piling up on a 41435f389360SStephen M. Cameron * locked up controller. 41445f389360SStephen M. Cameron */ 4145094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) { 41465f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 41475f389360SStephen M. Cameron h->scan_finished = 1; 41485f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 41495f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 41505f389360SStephen M. Cameron return 1; 41515f389360SStephen M. Cameron } 41525f389360SStephen M. Cameron return 0; 41535f389360SStephen M. Cameron } 41545f389360SStephen M. Cameron 4155a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4156a08a8471SStephen M. Cameron { 4157a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4158a08a8471SStephen M. Cameron unsigned long flags; 4159a08a8471SStephen M. Cameron 41605f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 41615f389360SStephen M. Cameron return; 41625f389360SStephen M. Cameron 4163a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4164a08a8471SStephen M. Cameron while (1) { 4165a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4166a08a8471SStephen M. Cameron if (h->scan_finished) 4167a08a8471SStephen M. Cameron break; 4168a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4169a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 4170a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 4171a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 4172a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4173a08a8471SStephen M. Cameron * happen if we're in here. 4174a08a8471SStephen M. Cameron */ 4175a08a8471SStephen M. Cameron } 4176a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 4177a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4178a08a8471SStephen M. Cameron 41795f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 41805f389360SStephen M. Cameron return; 41815f389360SStephen M. Cameron 4182a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 4183a08a8471SStephen M. Cameron 4184a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4185a08a8471SStephen M. Cameron h->scan_finished = 1; /* mark scan as finished. */ 4186a08a8471SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 4187a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4188a08a8471SStephen M. Cameron } 4189a08a8471SStephen M. Cameron 41907c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 41917c0a0229SDon Brace { 419203383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 419303383736SDon Brace 419403383736SDon Brace if (!logical_drive) 419503383736SDon Brace return -ENODEV; 41967c0a0229SDon Brace 41977c0a0229SDon Brace if (qdepth < 1) 41987c0a0229SDon Brace qdepth = 1; 419903383736SDon Brace else if (qdepth > logical_drive->queue_depth) 420003383736SDon Brace qdepth = logical_drive->queue_depth; 420103383736SDon Brace 420203383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 42037c0a0229SDon Brace } 42047c0a0229SDon Brace 4205a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 4206a08a8471SStephen M. Cameron unsigned long elapsed_time) 4207a08a8471SStephen M. Cameron { 4208a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4209a08a8471SStephen M. Cameron unsigned long flags; 4210a08a8471SStephen M. Cameron int finished; 4211a08a8471SStephen M. Cameron 4212a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4213a08a8471SStephen M. Cameron finished = h->scan_finished; 4214a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4215a08a8471SStephen M. Cameron return finished; 4216a08a8471SStephen M. Cameron } 4217a08a8471SStephen M. Cameron 4218edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h) 4219edd16368SStephen M. Cameron { 4220edd16368SStephen M. Cameron /* we are being forcibly unloaded, and may not refuse. */ 4221edd16368SStephen M. Cameron scsi_remove_host(h->scsi_host); 4222edd16368SStephen M. Cameron scsi_host_put(h->scsi_host); 4223edd16368SStephen M. Cameron h->scsi_host = NULL; 4224edd16368SStephen M. Cameron } 4225edd16368SStephen M. Cameron 4226edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h) 4227edd16368SStephen M. Cameron { 4228b705690dSStephen M. Cameron struct Scsi_Host *sh; 4229b705690dSStephen M. Cameron int error; 4230edd16368SStephen M. Cameron 4231b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 4232b705690dSStephen M. Cameron if (sh == NULL) 4233b705690dSStephen M. Cameron goto fail; 4234b705690dSStephen M. Cameron 4235b705690dSStephen M. Cameron sh->io_port = 0; 4236b705690dSStephen M. Cameron sh->n_io_port = 0; 4237b705690dSStephen M. Cameron sh->this_id = -1; 4238b705690dSStephen M. Cameron sh->max_channel = 3; 4239b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 4240b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 4241b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 4242d54c5c24SStephen Cameron sh->can_queue = h->nr_cmds - 4243d54c5c24SStephen Cameron HPSA_CMDS_RESERVED_FOR_ABORTS - 4244d54c5c24SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER - 4245d54c5c24SStephen Cameron HPSA_MAX_CONCURRENT_PASSTHRUS; 4246d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 4247b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 4248b705690dSStephen M. Cameron h->scsi_host = sh; 4249b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 4250b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 4251b705690dSStephen M. Cameron sh->unique_id = sh->irq; 4252b705690dSStephen M. Cameron error = scsi_add_host(sh, &h->pdev->dev); 4253b705690dSStephen M. Cameron if (error) 4254b705690dSStephen M. Cameron goto fail_host_put; 4255b705690dSStephen M. Cameron scsi_scan_host(sh); 4256b705690dSStephen M. Cameron return 0; 4257b705690dSStephen M. Cameron 4258b705690dSStephen M. Cameron fail_host_put: 4259b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_add_host" 4260b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4261b705690dSStephen M. Cameron scsi_host_put(sh); 4262b705690dSStephen M. Cameron return error; 4263b705690dSStephen M. Cameron fail: 4264b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_host_alloc" 4265b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4266b705690dSStephen M. Cameron return -ENOMEM; 4267edd16368SStephen M. Cameron } 4268edd16368SStephen M. Cameron 4269edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h, 4270edd16368SStephen M. Cameron unsigned char lunaddr[]) 4271edd16368SStephen M. Cameron { 42728919358eSTomas Henzl int rc; 4273edd16368SStephen M. Cameron int count = 0; 4274edd16368SStephen M. Cameron int waittime = 1; /* seconds */ 4275edd16368SStephen M. Cameron struct CommandList *c; 4276edd16368SStephen M. Cameron 427745fcb86eSStephen Cameron c = cmd_alloc(h); 4278edd16368SStephen M. Cameron if (!c) { 4279edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 4280edd16368SStephen M. Cameron "wait_for_device_to_become_ready.\n"); 4281edd16368SStephen M. Cameron return IO_ERROR; 4282edd16368SStephen M. Cameron } 4283edd16368SStephen M. Cameron 4284edd16368SStephen M. Cameron /* Send test unit ready until device ready, or give up. */ 4285edd16368SStephen M. Cameron while (count < HPSA_TUR_RETRY_LIMIT) { 4286edd16368SStephen M. Cameron 4287edd16368SStephen M. Cameron /* Wait for a bit. do this first, because if we send 4288edd16368SStephen M. Cameron * the TUR right away, the reset will just abort it. 4289edd16368SStephen M. Cameron */ 4290edd16368SStephen M. Cameron msleep(1000 * waittime); 4291edd16368SStephen M. Cameron count++; 42928919358eSTomas Henzl rc = 0; /* Device ready. */ 4293edd16368SStephen M. Cameron 4294edd16368SStephen M. Cameron /* Increase wait time with each try, up to a point. */ 4295edd16368SStephen M. Cameron if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 4296edd16368SStephen M. Cameron waittime = waittime * 2; 4297edd16368SStephen M. Cameron 4298a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 4299a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 4300a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 4301edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 4302edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 4303edd16368SStephen M. Cameron 4304edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 4305edd16368SStephen M. Cameron break; 4306edd16368SStephen M. Cameron 4307edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 4308edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 4309edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 4310edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 4311edd16368SStephen M. Cameron break; 4312edd16368SStephen M. Cameron 4313edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "waiting %d secs " 4314edd16368SStephen M. Cameron "for device to become ready.\n", waittime); 4315edd16368SStephen M. Cameron rc = 1; /* device not ready. */ 4316edd16368SStephen M. Cameron } 4317edd16368SStephen M. Cameron 4318edd16368SStephen M. Cameron if (rc) 4319edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 4320edd16368SStephen M. Cameron else 4321edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 4322edd16368SStephen M. Cameron 432345fcb86eSStephen Cameron cmd_free(h, c); 4324edd16368SStephen M. Cameron return rc; 4325edd16368SStephen M. Cameron } 4326edd16368SStephen M. Cameron 4327edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 4328edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 4329edd16368SStephen M. Cameron */ 4330edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 4331edd16368SStephen M. Cameron { 4332edd16368SStephen M. Cameron int rc; 4333edd16368SStephen M. Cameron struct ctlr_info *h; 4334edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 4335edd16368SStephen M. Cameron 4336edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 4337edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 4338edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 4339edd16368SStephen M. Cameron return FAILED; 4340edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 4341edd16368SStephen M. Cameron if (!dev) { 4342edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: " 4343edd16368SStephen M. Cameron "device lookup failed.\n"); 4344edd16368SStephen M. Cameron return FAILED; 4345edd16368SStephen M. Cameron } 4346d416b0c7SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n", 4347d416b0c7SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 4348edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 4349bf711ac6SScott Teel rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN); 4350edd16368SStephen M. Cameron if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0) 4351edd16368SStephen M. Cameron return SUCCESS; 4352edd16368SStephen M. Cameron 4353edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device failed.\n"); 4354edd16368SStephen M. Cameron return FAILED; 4355edd16368SStephen M. Cameron } 4356edd16368SStephen M. Cameron 43576cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 43586cba3f19SStephen M. Cameron { 43596cba3f19SStephen M. Cameron u8 original_tag[8]; 43606cba3f19SStephen M. Cameron 43616cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 43626cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 43636cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 43646cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 43656cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 43666cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 43676cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 43686cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 43696cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 43706cba3f19SStephen M. Cameron } 43716cba3f19SStephen M. Cameron 437217eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 43732b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 437417eb87d2SScott Teel { 43752b08b3e9SDon Brace u64 tag; 437617eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 437717eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 437817eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 43792b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 43802b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 43812b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 438254b6e9e9SScott Teel return; 438354b6e9e9SScott Teel } 438454b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 438554b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 438654b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 4387dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 4388dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 4389dd0e19f3SScott Teel *taglower = cm2->Tag; 439054b6e9e9SScott Teel return; 439154b6e9e9SScott Teel } 43922b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 43932b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 43942b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 439517eb87d2SScott Teel } 439654b6e9e9SScott Teel 439775167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 43986cba3f19SStephen M. Cameron struct CommandList *abort, int swizzle) 439975167d2cSStephen M. Cameron { 440075167d2cSStephen M. Cameron int rc = IO_OK; 440175167d2cSStephen M. Cameron struct CommandList *c; 440275167d2cSStephen M. Cameron struct ErrorInfo *ei; 44032b08b3e9SDon Brace __le32 tagupper, taglower; 440475167d2cSStephen M. Cameron 440545fcb86eSStephen Cameron c = cmd_alloc(h); 440675167d2cSStephen M. Cameron if (c == NULL) { /* trouble... */ 440745fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 440875167d2cSStephen M. Cameron return -ENOMEM; 440975167d2cSStephen M. Cameron } 441075167d2cSStephen M. Cameron 4411a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 4412a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, abort, 4413a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 44146cba3f19SStephen M. Cameron if (swizzle) 44156cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 441675167d2cSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 441717eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 441875167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n", 441917eb87d2SScott Teel __func__, tagupper, taglower); 442075167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 442175167d2cSStephen M. Cameron 442275167d2cSStephen M. Cameron ei = c->err_info; 442375167d2cSStephen M. Cameron switch (ei->CommandStatus) { 442475167d2cSStephen M. Cameron case CMD_SUCCESS: 442575167d2cSStephen M. Cameron break; 442675167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 442775167d2cSStephen M. Cameron rc = -1; 442875167d2cSStephen M. Cameron break; 442975167d2cSStephen M. Cameron default: 443075167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 443117eb87d2SScott Teel __func__, tagupper, taglower); 4432d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 443375167d2cSStephen M. Cameron rc = -1; 443475167d2cSStephen M. Cameron break; 443575167d2cSStephen M. Cameron } 443645fcb86eSStephen Cameron cmd_free(h, c); 4437dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 4438dd0e19f3SScott Teel __func__, tagupper, taglower); 443975167d2cSStephen M. Cameron return rc; 444075167d2cSStephen M. Cameron } 444175167d2cSStephen M. Cameron 444254b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 444354b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 444454b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 444554b6e9e9SScott Teel * Return 0 on success (IO_OK) 444654b6e9e9SScott Teel * -1 on failure 444754b6e9e9SScott Teel */ 444854b6e9e9SScott Teel 444954b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 445054b6e9e9SScott Teel unsigned char *scsi3addr, struct CommandList *abort) 445154b6e9e9SScott Teel { 445254b6e9e9SScott Teel int rc = IO_OK; 445354b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 445454b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 445554b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 445654b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 445754b6e9e9SScott Teel 445854b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 445954b6e9e9SScott Teel scmd = (struct scsi_cmnd *) abort->scsi_cmd; 446054b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 446154b6e9e9SScott Teel if (dev == NULL) { 446254b6e9e9SScott Teel dev_warn(&h->pdev->dev, 446354b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 446454b6e9e9SScott Teel return -1; /* not abortable */ 446554b6e9e9SScott Teel } 446654b6e9e9SScott Teel 44672ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 44682ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 44692ba8bfc8SStephen M. Cameron "Reset as abort: Abort requested on C%d:B%d:T%d:L%d scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 44702ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 44712ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 44722ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 44732ba8bfc8SStephen M. Cameron 447454b6e9e9SScott Teel if (!dev->offload_enabled) { 447554b6e9e9SScott Teel dev_warn(&h->pdev->dev, 447654b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 447754b6e9e9SScott Teel return -1; /* not abortable */ 447854b6e9e9SScott Teel } 447954b6e9e9SScott Teel 448054b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 448154b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 448254b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 448354b6e9e9SScott Teel return -1; /* not abortable */ 448454b6e9e9SScott Teel } 448554b6e9e9SScott Teel 448654b6e9e9SScott Teel /* send the reset */ 44872ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 44882ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 44892ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 44902ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 44912ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 449254b6e9e9SScott Teel rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET); 449354b6e9e9SScott Teel if (rc != 0) { 449454b6e9e9SScott Teel dev_warn(&h->pdev->dev, 449554b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 449654b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 449754b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 449854b6e9e9SScott Teel return rc; /* failed to reset */ 449954b6e9e9SScott Teel } 450054b6e9e9SScott Teel 450154b6e9e9SScott Teel /* wait for device to recover */ 450254b6e9e9SScott Teel if (wait_for_device_to_become_ready(h, psa) != 0) { 450354b6e9e9SScott Teel dev_warn(&h->pdev->dev, 450454b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 450554b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 450654b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 450754b6e9e9SScott Teel return -1; /* failed to recover */ 450854b6e9e9SScott Teel } 450954b6e9e9SScott Teel 451054b6e9e9SScott Teel /* device recovered */ 451154b6e9e9SScott Teel dev_info(&h->pdev->dev, 451254b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 451354b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 451454b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 451554b6e9e9SScott Teel 451654b6e9e9SScott Teel return rc; /* success */ 451754b6e9e9SScott Teel } 451854b6e9e9SScott Teel 45196cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't. It's hard to 45206cba3f19SStephen M. Cameron * tell which kind we're dealing with, so we send the abort both ways. There 45216cba3f19SStephen M. Cameron * shouldn't be any collisions between swizzled and unswizzled tags due to the 45226cba3f19SStephen M. Cameron * way we construct our tags but we check anyway in case the assumptions which 45236cba3f19SStephen M. Cameron * make this true someday become false. 45246cba3f19SStephen M. Cameron */ 45256cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 45266cba3f19SStephen M. Cameron unsigned char *scsi3addr, struct CommandList *abort) 45276cba3f19SStephen M. Cameron { 452854b6e9e9SScott Teel /* ioccelerator mode 2 commands should be aborted via the 452954b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 453054b6e9e9SScott Teel * but underlying firmware can't handle abort TMF. 453154b6e9e9SScott Teel * Change abort to physical device reset. 453254b6e9e9SScott Teel */ 453354b6e9e9SScott Teel if (abort->cmd_type == CMD_IOACCEL2) 453454b6e9e9SScott Teel return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort); 453554b6e9e9SScott Teel 4536f2405db8SDon Brace return hpsa_send_abort(h, scsi3addr, abort, 0) && 4537f2405db8SDon Brace hpsa_send_abort(h, scsi3addr, abort, 1); 45386cba3f19SStephen M. Cameron } 45396cba3f19SStephen M. Cameron 454075167d2cSStephen M. Cameron /* Send an abort for the specified command. 454175167d2cSStephen M. Cameron * If the device and controller support it, 454275167d2cSStephen M. Cameron * send a task abort request. 454375167d2cSStephen M. Cameron */ 454475167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 454575167d2cSStephen M. Cameron { 454675167d2cSStephen M. Cameron 454775167d2cSStephen M. Cameron int i, rc; 454875167d2cSStephen M. Cameron struct ctlr_info *h; 454975167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 455075167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 455175167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 455275167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 455375167d2cSStephen M. Cameron int ml = 0; 45542b08b3e9SDon Brace __le32 tagupper, taglower; 4555281a7fd0SWebb Scales int refcount; 455675167d2cSStephen M. Cameron 455775167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 455875167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 455975167d2cSStephen M. Cameron if (WARN(h == NULL, 456075167d2cSStephen M. Cameron "ABORT REQUEST FAILED, Controller lookup failed.\n")) 456175167d2cSStephen M. Cameron return FAILED; 456275167d2cSStephen M. Cameron 456375167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 456475167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 456575167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 456675167d2cSStephen M. Cameron return FAILED; 456775167d2cSStephen M. Cameron 456875167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 45699cb78c16SHannes Reinecke ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%llu ", 457075167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 457175167d2cSStephen M. Cameron sc->device->id, sc->device->lun); 457275167d2cSStephen M. Cameron 457375167d2cSStephen M. Cameron /* Find the device of the command to be aborted */ 457475167d2cSStephen M. Cameron dev = sc->device->hostdata; 457575167d2cSStephen M. Cameron if (!dev) { 457675167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 457775167d2cSStephen M. Cameron msg); 457875167d2cSStephen M. Cameron return FAILED; 457975167d2cSStephen M. Cameron } 458075167d2cSStephen M. Cameron 458175167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 458275167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 458375167d2cSStephen M. Cameron if (abort == NULL) { 4584281a7fd0SWebb Scales /* This can happen if the command already completed. */ 4585281a7fd0SWebb Scales return SUCCESS; 4586281a7fd0SWebb Scales } 4587281a7fd0SWebb Scales refcount = atomic_inc_return(&abort->refcount); 4588281a7fd0SWebb Scales if (refcount == 1) { /* Command is done already. */ 4589281a7fd0SWebb Scales cmd_free(h, abort); 4590281a7fd0SWebb Scales return SUCCESS; 459175167d2cSStephen M. Cameron } 459217eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 459317eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 459475167d2cSStephen M. Cameron as = (struct scsi_cmnd *) abort->scsi_cmd; 459575167d2cSStephen M. Cameron if (as != NULL) 459675167d2cSStephen M. Cameron ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ", 459775167d2cSStephen M. Cameron as->cmnd[0], as->serial_number); 459875167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s\n", msg); 459975167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n", 460075167d2cSStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 460175167d2cSStephen M. Cameron /* 460275167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 460375167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 460475167d2cSStephen M. Cameron * distinguish which. Send the abort down. 460575167d2cSStephen M. Cameron */ 46066cba3f19SStephen M. Cameron rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort); 460775167d2cSStephen M. Cameron if (rc != 0) { 460875167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg); 460975167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n", 461075167d2cSStephen M. Cameron h->scsi_host->host_no, 461175167d2cSStephen M. Cameron dev->bus, dev->target, dev->lun); 4612281a7fd0SWebb Scales cmd_free(h, abort); 461375167d2cSStephen M. Cameron return FAILED; 461475167d2cSStephen M. Cameron } 461575167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg); 461675167d2cSStephen M. Cameron 461775167d2cSStephen M. Cameron /* If the abort(s) above completed and actually aborted the 461875167d2cSStephen M. Cameron * command, then the command to be aborted should already be 461975167d2cSStephen M. Cameron * completed. If not, wait around a bit more to see if they 462075167d2cSStephen M. Cameron * manage to complete normally. 462175167d2cSStephen M. Cameron */ 462275167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30 462375167d2cSStephen M. Cameron for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) { 4624281a7fd0SWebb Scales refcount = atomic_read(&abort->refcount); 4625281a7fd0SWebb Scales if (refcount < 2) { 4626281a7fd0SWebb Scales cmd_free(h, abort); 4627f2405db8SDon Brace return SUCCESS; 4628281a7fd0SWebb Scales } else { 4629281a7fd0SWebb Scales msleep(100); 4630281a7fd0SWebb Scales } 463175167d2cSStephen M. Cameron } 463275167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n", 463375167d2cSStephen M. Cameron msg, ABORT_COMPLETE_WAIT_SECS); 4634281a7fd0SWebb Scales cmd_free(h, abort); 463575167d2cSStephen M. Cameron return FAILED; 463675167d2cSStephen M. Cameron } 463775167d2cSStephen M. Cameron 4638edd16368SStephen M. Cameron /* 4639edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 4640edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 4641edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 4642edd16368SStephen M. Cameron * cmd_free() is the complement. 4643edd16368SStephen M. Cameron */ 4644281a7fd0SWebb Scales 4645edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 4646edd16368SStephen M. Cameron { 4647edd16368SStephen M. Cameron struct CommandList *c; 4648edd16368SStephen M. Cameron int i; 4649edd16368SStephen M. Cameron union u64bit temp64; 4650edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4651281a7fd0SWebb Scales int refcount; 465233811026SRobert Elliott unsigned long offset; 4653edd16368SStephen M. Cameron 465433811026SRobert Elliott /* 465533811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 46564c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 46574c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 46584c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 46594c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 46604c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 46614c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 46624c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 46634c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 46644c413128SStephen M. Cameron */ 46654c413128SStephen M. Cameron 466633811026SRobert Elliott offset = h->last_allocation; /* benignly racy */ 4667281a7fd0SWebb Scales for (;;) { 4668281a7fd0SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, h->nr_cmds, offset); 4669281a7fd0SWebb Scales if (unlikely(i == h->nr_cmds)) { 4670281a7fd0SWebb Scales offset = 0; 4671281a7fd0SWebb Scales continue; 4672281a7fd0SWebb Scales } 4673edd16368SStephen M. Cameron c = h->cmd_pool + i; 4674281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 4675281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 4676281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 4677281a7fd0SWebb Scales offset = (i + 1) % h->nr_cmds; 4678281a7fd0SWebb Scales continue; 4679281a7fd0SWebb Scales } 4680281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 4681281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 4682281a7fd0SWebb Scales break; /* it's ours now. */ 4683281a7fd0SWebb Scales } 468433811026SRobert Elliott h->last_allocation = i; /* benignly racy */ 4685281a7fd0SWebb Scales 4686281a7fd0SWebb Scales /* Zero out all of commandlist except the last field, refcount */ 4687281a7fd0SWebb Scales memset(c, 0, offsetof(struct CommandList, refcount)); 4688281a7fd0SWebb Scales c->Header.tag = cpu_to_le64((u64) (i << DIRECT_LOOKUP_SHIFT)); 4689f2405db8SDon Brace cmd_dma_handle = h->cmd_pool_dhandle + i * sizeof(*c); 4690edd16368SStephen M. Cameron c->err_info = h->errinfo_pool + i; 4691edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4692edd16368SStephen M. Cameron err_dma_handle = h->errinfo_pool_dhandle 4693edd16368SStephen M. Cameron + i * sizeof(*c->err_info); 4694edd16368SStephen M. Cameron 4695edd16368SStephen M. Cameron c->cmdindex = i; 4696edd16368SStephen M. Cameron 469701a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 469801a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 4699281a7fd0SWebb Scales c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 4700281a7fd0SWebb Scales c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 4701edd16368SStephen M. Cameron 4702edd16368SStephen M. Cameron c->h = h; 4703edd16368SStephen M. Cameron return c; 4704edd16368SStephen M. Cameron } 4705edd16368SStephen M. Cameron 4706edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 4707edd16368SStephen M. Cameron { 4708281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 4709edd16368SStephen M. Cameron int i; 4710edd16368SStephen M. Cameron 4711edd16368SStephen M. Cameron i = c - h->cmd_pool; 4712edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 4713edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 4714edd16368SStephen M. Cameron } 4715281a7fd0SWebb Scales } 4716edd16368SStephen M. Cameron 4717edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 4718edd16368SStephen M. Cameron 471942a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 472042a91641SDon Brace void __user *arg) 4721edd16368SStephen M. Cameron { 4722edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 4723edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 4724edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 4725edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 4726edd16368SStephen M. Cameron int err; 4727edd16368SStephen M. Cameron u32 cp; 4728edd16368SStephen M. Cameron 4729938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4730edd16368SStephen M. Cameron err = 0; 4731edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4732edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4733edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4734edd16368SStephen M. Cameron sizeof(arg64.Request)); 4735edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4736edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4737edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4738edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4739edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4740edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4741edd16368SStephen M. Cameron 4742edd16368SStephen M. Cameron if (err) 4743edd16368SStephen M. Cameron return -EFAULT; 4744edd16368SStephen M. Cameron 474542a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 4746edd16368SStephen M. Cameron if (err) 4747edd16368SStephen M. Cameron return err; 4748edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4749edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4750edd16368SStephen M. Cameron if (err) 4751edd16368SStephen M. Cameron return -EFAULT; 4752edd16368SStephen M. Cameron return err; 4753edd16368SStephen M. Cameron } 4754edd16368SStephen M. Cameron 4755edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 475642a91641SDon Brace int cmd, void __user *arg) 4757edd16368SStephen M. Cameron { 4758edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 4759edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 4760edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 4761edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 4762edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 4763edd16368SStephen M. Cameron int err; 4764edd16368SStephen M. Cameron u32 cp; 4765edd16368SStephen M. Cameron 4766938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4767edd16368SStephen M. Cameron err = 0; 4768edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4769edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4770edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4771edd16368SStephen M. Cameron sizeof(arg64.Request)); 4772edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4773edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4774edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4775edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 4776edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4777edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4778edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4779edd16368SStephen M. Cameron 4780edd16368SStephen M. Cameron if (err) 4781edd16368SStephen M. Cameron return -EFAULT; 4782edd16368SStephen M. Cameron 478342a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 4784edd16368SStephen M. Cameron if (err) 4785edd16368SStephen M. Cameron return err; 4786edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4787edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4788edd16368SStephen M. Cameron if (err) 4789edd16368SStephen M. Cameron return -EFAULT; 4790edd16368SStephen M. Cameron return err; 4791edd16368SStephen M. Cameron } 479271fe75a7SStephen M. Cameron 479342a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 479471fe75a7SStephen M. Cameron { 479571fe75a7SStephen M. Cameron switch (cmd) { 479671fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 479771fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 479871fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 479971fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 480071fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 480171fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 480271fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 480371fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 480471fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 480571fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 480671fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 480771fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 480871fe75a7SStephen M. Cameron case CCISS_REGNEWD: 480971fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 481071fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 481171fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 481271fe75a7SStephen M. Cameron 481371fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 481471fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 481571fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 481671fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 481771fe75a7SStephen M. Cameron 481871fe75a7SStephen M. Cameron default: 481971fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 482071fe75a7SStephen M. Cameron } 482171fe75a7SStephen M. Cameron } 4822edd16368SStephen M. Cameron #endif 4823edd16368SStephen M. Cameron 4824edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 4825edd16368SStephen M. Cameron { 4826edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 4827edd16368SStephen M. Cameron 4828edd16368SStephen M. Cameron if (!argp) 4829edd16368SStephen M. Cameron return -EINVAL; 4830edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 4831edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 4832edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 4833edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 4834edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 4835edd16368SStephen M. Cameron return -EFAULT; 4836edd16368SStephen M. Cameron return 0; 4837edd16368SStephen M. Cameron } 4838edd16368SStephen M. Cameron 4839edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 4840edd16368SStephen M. Cameron { 4841edd16368SStephen M. Cameron DriverVer_type DriverVer; 4842edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 4843edd16368SStephen M. Cameron int rc; 4844edd16368SStephen M. Cameron 4845edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 4846edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 4847edd16368SStephen M. Cameron if (rc != 3) { 4848edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 4849edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 4850edd16368SStephen M. Cameron vmaj = 0; 4851edd16368SStephen M. Cameron vmin = 0; 4852edd16368SStephen M. Cameron vsubmin = 0; 4853edd16368SStephen M. Cameron } 4854edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 4855edd16368SStephen M. Cameron if (!argp) 4856edd16368SStephen M. Cameron return -EINVAL; 4857edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 4858edd16368SStephen M. Cameron return -EFAULT; 4859edd16368SStephen M. Cameron return 0; 4860edd16368SStephen M. Cameron } 4861edd16368SStephen M. Cameron 4862edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 4863edd16368SStephen M. Cameron { 4864edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 4865edd16368SStephen M. Cameron struct CommandList *c; 4866edd16368SStephen M. Cameron char *buff = NULL; 486750a0decfSStephen M. Cameron u64 temp64; 4868c1f63c8fSStephen M. Cameron int rc = 0; 4869edd16368SStephen M. Cameron 4870edd16368SStephen M. Cameron if (!argp) 4871edd16368SStephen M. Cameron return -EINVAL; 4872edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 4873edd16368SStephen M. Cameron return -EPERM; 4874edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 4875edd16368SStephen M. Cameron return -EFAULT; 4876edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 4877edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 4878edd16368SStephen M. Cameron return -EINVAL; 4879edd16368SStephen M. Cameron } 4880edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 4881edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 4882edd16368SStephen M. Cameron if (buff == NULL) 4883edd16368SStephen M. Cameron return -EFAULT; 48849233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 4885edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 4886b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 4887b03a7771SStephen M. Cameron iocommand.buf_size)) { 4888c1f63c8fSStephen M. Cameron rc = -EFAULT; 4889c1f63c8fSStephen M. Cameron goto out_kfree; 4890edd16368SStephen M. Cameron } 4891b03a7771SStephen M. Cameron } else { 4892edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 4893b03a7771SStephen M. Cameron } 4894b03a7771SStephen M. Cameron } 489545fcb86eSStephen Cameron c = cmd_alloc(h); 4896edd16368SStephen M. Cameron if (c == NULL) { 4897c1f63c8fSStephen M. Cameron rc = -ENOMEM; 4898c1f63c8fSStephen M. Cameron goto out_kfree; 4899edd16368SStephen M. Cameron } 4900edd16368SStephen M. Cameron /* Fill in the command type */ 4901edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 4902edd16368SStephen M. Cameron /* Fill in Command Header */ 4903edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4904edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 4905edd16368SStephen M. Cameron c->Header.SGList = 1; 490650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 4907edd16368SStephen M. Cameron } else { /* no buffers to fill */ 4908edd16368SStephen M. Cameron c->Header.SGList = 0; 490950a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 4910edd16368SStephen M. Cameron } 4911edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 4912edd16368SStephen M. Cameron 4913edd16368SStephen M. Cameron /* Fill in Request block */ 4914edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 4915edd16368SStephen M. Cameron sizeof(c->Request)); 4916edd16368SStephen M. Cameron 4917edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 4918edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 491950a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 4920edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 492150a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 492250a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 492350a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 4924bcc48ffaSStephen M. Cameron rc = -ENOMEM; 4925bcc48ffaSStephen M. Cameron goto out; 4926bcc48ffaSStephen M. Cameron } 492750a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 492850a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 492950a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 4930edd16368SStephen M. Cameron } 4931a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 4932c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 4933edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 4934edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 4935edd16368SStephen M. Cameron 4936edd16368SStephen M. Cameron /* Copy the error information out */ 4937edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 4938edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 4939edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 4940c1f63c8fSStephen M. Cameron rc = -EFAULT; 4941c1f63c8fSStephen M. Cameron goto out; 4942edd16368SStephen M. Cameron } 49439233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 4944b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 4945edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 4946edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 4947c1f63c8fSStephen M. Cameron rc = -EFAULT; 4948c1f63c8fSStephen M. Cameron goto out; 4949edd16368SStephen M. Cameron } 4950edd16368SStephen M. Cameron } 4951c1f63c8fSStephen M. Cameron out: 495245fcb86eSStephen Cameron cmd_free(h, c); 4953c1f63c8fSStephen M. Cameron out_kfree: 4954c1f63c8fSStephen M. Cameron kfree(buff); 4955c1f63c8fSStephen M. Cameron return rc; 4956edd16368SStephen M. Cameron } 4957edd16368SStephen M. Cameron 4958edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 4959edd16368SStephen M. Cameron { 4960edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 4961edd16368SStephen M. Cameron struct CommandList *c; 4962edd16368SStephen M. Cameron unsigned char **buff = NULL; 4963edd16368SStephen M. Cameron int *buff_size = NULL; 496450a0decfSStephen M. Cameron u64 temp64; 4965edd16368SStephen M. Cameron BYTE sg_used = 0; 4966edd16368SStephen M. Cameron int status = 0; 496701a02ffcSStephen M. Cameron u32 left; 496801a02ffcSStephen M. Cameron u32 sz; 4969edd16368SStephen M. Cameron BYTE __user *data_ptr; 4970edd16368SStephen M. Cameron 4971edd16368SStephen M. Cameron if (!argp) 4972edd16368SStephen M. Cameron return -EINVAL; 4973edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 4974edd16368SStephen M. Cameron return -EPERM; 4975edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 4976edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 4977edd16368SStephen M. Cameron if (!ioc) { 4978edd16368SStephen M. Cameron status = -ENOMEM; 4979edd16368SStephen M. Cameron goto cleanup1; 4980edd16368SStephen M. Cameron } 4981edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 4982edd16368SStephen M. Cameron status = -EFAULT; 4983edd16368SStephen M. Cameron goto cleanup1; 4984edd16368SStephen M. Cameron } 4985edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 4986edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 4987edd16368SStephen M. Cameron status = -EINVAL; 4988edd16368SStephen M. Cameron goto cleanup1; 4989edd16368SStephen M. Cameron } 4990edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 4991edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 4992edd16368SStephen M. Cameron status = -EINVAL; 4993edd16368SStephen M. Cameron goto cleanup1; 4994edd16368SStephen M. Cameron } 4995d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 4996edd16368SStephen M. Cameron status = -EINVAL; 4997edd16368SStephen M. Cameron goto cleanup1; 4998edd16368SStephen M. Cameron } 4999d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 5000edd16368SStephen M. Cameron if (!buff) { 5001edd16368SStephen M. Cameron status = -ENOMEM; 5002edd16368SStephen M. Cameron goto cleanup1; 5003edd16368SStephen M. Cameron } 5004d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 5005edd16368SStephen M. Cameron if (!buff_size) { 5006edd16368SStephen M. Cameron status = -ENOMEM; 5007edd16368SStephen M. Cameron goto cleanup1; 5008edd16368SStephen M. Cameron } 5009edd16368SStephen M. Cameron left = ioc->buf_size; 5010edd16368SStephen M. Cameron data_ptr = ioc->buf; 5011edd16368SStephen M. Cameron while (left) { 5012edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 5013edd16368SStephen M. Cameron buff_size[sg_used] = sz; 5014edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 5015edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 5016edd16368SStephen M. Cameron status = -ENOMEM; 5017edd16368SStephen M. Cameron goto cleanup1; 5018edd16368SStephen M. Cameron } 50199233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 5020edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 50210758f4f7SStephen M. Cameron status = -EFAULT; 5022edd16368SStephen M. Cameron goto cleanup1; 5023edd16368SStephen M. Cameron } 5024edd16368SStephen M. Cameron } else 5025edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 5026edd16368SStephen M. Cameron left -= sz; 5027edd16368SStephen M. Cameron data_ptr += sz; 5028edd16368SStephen M. Cameron sg_used++; 5029edd16368SStephen M. Cameron } 503045fcb86eSStephen Cameron c = cmd_alloc(h); 5031edd16368SStephen M. Cameron if (c == NULL) { 5032edd16368SStephen M. Cameron status = -ENOMEM; 5033edd16368SStephen M. Cameron goto cleanup1; 5034edd16368SStephen M. Cameron } 5035edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5036edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 503750a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 503850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 5039edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 5040edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 5041edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 5042edd16368SStephen M. Cameron int i; 5043edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 504450a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 5045edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 504650a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 504750a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 504850a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 504950a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 5050bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 5051bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 5052bcc48ffaSStephen M. Cameron status = -ENOMEM; 5053e2d4a1f6SStephen M. Cameron goto cleanup0; 5054bcc48ffaSStephen M. Cameron } 505550a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 505650a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 505750a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 5058edd16368SStephen M. Cameron } 505950a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 5060edd16368SStephen M. Cameron } 5061a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 5062b03a7771SStephen M. Cameron if (sg_used) 5063edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 5064edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 5065edd16368SStephen M. Cameron /* Copy the error information out */ 5066edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 5067edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 5068edd16368SStephen M. Cameron status = -EFAULT; 5069e2d4a1f6SStephen M. Cameron goto cleanup0; 5070edd16368SStephen M. Cameron } 50719233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 50722b08b3e9SDon Brace int i; 50732b08b3e9SDon Brace 5074edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5075edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 5076edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 5077edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 5078edd16368SStephen M. Cameron status = -EFAULT; 5079e2d4a1f6SStephen M. Cameron goto cleanup0; 5080edd16368SStephen M. Cameron } 5081edd16368SStephen M. Cameron ptr += buff_size[i]; 5082edd16368SStephen M. Cameron } 5083edd16368SStephen M. Cameron } 5084edd16368SStephen M. Cameron status = 0; 5085e2d4a1f6SStephen M. Cameron cleanup0: 508645fcb86eSStephen Cameron cmd_free(h, c); 5087edd16368SStephen M. Cameron cleanup1: 5088edd16368SStephen M. Cameron if (buff) { 50892b08b3e9SDon Brace int i; 50902b08b3e9SDon Brace 5091edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 5092edd16368SStephen M. Cameron kfree(buff[i]); 5093edd16368SStephen M. Cameron kfree(buff); 5094edd16368SStephen M. Cameron } 5095edd16368SStephen M. Cameron kfree(buff_size); 5096edd16368SStephen M. Cameron kfree(ioc); 5097edd16368SStephen M. Cameron return status; 5098edd16368SStephen M. Cameron } 5099edd16368SStephen M. Cameron 5100edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 5101edd16368SStephen M. Cameron struct CommandList *c) 5102edd16368SStephen M. Cameron { 5103edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5104edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 5105edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 5106edd16368SStephen M. Cameron } 51070390f0c0SStephen M. Cameron 5108edd16368SStephen M. Cameron /* 5109edd16368SStephen M. Cameron * ioctl 5110edd16368SStephen M. Cameron */ 511142a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 5112edd16368SStephen M. Cameron { 5113edd16368SStephen M. Cameron struct ctlr_info *h; 5114edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 51150390f0c0SStephen M. Cameron int rc; 5116edd16368SStephen M. Cameron 5117edd16368SStephen M. Cameron h = sdev_to_hba(dev); 5118edd16368SStephen M. Cameron 5119edd16368SStephen M. Cameron switch (cmd) { 5120edd16368SStephen M. Cameron case CCISS_DEREGDISK: 5121edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 5122edd16368SStephen M. Cameron case CCISS_REGNEWD: 5123a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 5124edd16368SStephen M. Cameron return 0; 5125edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 5126edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 5127edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 5128edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 5129edd16368SStephen M. Cameron case CCISS_PASSTHRU: 5130*34f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 51310390f0c0SStephen M. Cameron return -EAGAIN; 51320390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 5133*34f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 51340390f0c0SStephen M. Cameron return rc; 5135edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 5136*34f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 51370390f0c0SStephen M. Cameron return -EAGAIN; 51380390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 5139*34f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 51400390f0c0SStephen M. Cameron return rc; 5141edd16368SStephen M. Cameron default: 5142edd16368SStephen M. Cameron return -ENOTTY; 5143edd16368SStephen M. Cameron } 5144edd16368SStephen M. Cameron } 5145edd16368SStephen M. Cameron 51466f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 51476f039790SGreg Kroah-Hartman u8 reset_type) 514864670ac8SStephen M. Cameron { 514964670ac8SStephen M. Cameron struct CommandList *c; 515064670ac8SStephen M. Cameron 515164670ac8SStephen M. Cameron c = cmd_alloc(h); 515264670ac8SStephen M. Cameron if (!c) 515364670ac8SStephen M. Cameron return -ENOMEM; 5154a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 5155a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 515664670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 515764670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 515864670ac8SStephen M. Cameron c->waiting = NULL; 515964670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 516064670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 516164670ac8SStephen M. Cameron * the command either. This is the last command we will send before 516264670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 516364670ac8SStephen M. Cameron */ 516464670ac8SStephen M. Cameron return 0; 516564670ac8SStephen M. Cameron } 516664670ac8SStephen M. Cameron 5167a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 5168b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 5169edd16368SStephen M. Cameron int cmd_type) 5170edd16368SStephen M. Cameron { 5171edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 517275167d2cSStephen M. Cameron struct CommandList *a; /* for commands to be aborted */ 5173edd16368SStephen M. Cameron 5174edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5175edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 5176edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 5177edd16368SStephen M. Cameron c->Header.SGList = 1; 517850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 5179edd16368SStephen M. Cameron } else { 5180edd16368SStephen M. Cameron c->Header.SGList = 0; 518150a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 5182edd16368SStephen M. Cameron } 5183edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 5184edd16368SStephen M. Cameron 5185edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 5186edd16368SStephen M. Cameron switch (cmd) { 5187edd16368SStephen M. Cameron case HPSA_INQUIRY: 5188edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 5189b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 5190edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 5191b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 5192edd16368SStephen M. Cameron } 5193edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5194a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5195a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5196edd16368SStephen M. Cameron c->Request.Timeout = 0; 5197edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 5198edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 5199edd16368SStephen M. Cameron break; 5200edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 5201edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 5202edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 5203edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 5204edd16368SStephen M. Cameron */ 5205edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5206a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5207a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5208edd16368SStephen M. Cameron c->Request.Timeout = 0; 5209edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 5210edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5211edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5212edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5213edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5214edd16368SStephen M. Cameron break; 5215edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 5216edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5217a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5218a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5219a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 5220edd16368SStephen M. Cameron c->Request.Timeout = 0; 5221edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 5222edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 5223bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 5224bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 5225edd16368SStephen M. Cameron break; 5226edd16368SStephen M. Cameron case TEST_UNIT_READY: 5227edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5228a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5229a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5230edd16368SStephen M. Cameron c->Request.Timeout = 0; 5231edd16368SStephen M. Cameron break; 5232283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 5233283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 5234a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5235a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5236283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 5237283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 5238283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 5239283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5240283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5241283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5242283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5243283b4a9bSStephen M. Cameron break; 5244316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 5245316b221aSStephen M. Cameron c->Request.CDBLen = 10; 5246a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5247a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5248316b221aSStephen M. Cameron c->Request.Timeout = 0; 5249316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 5250316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 5251316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5252316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5253316b221aSStephen M. Cameron break; 525403383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 525503383736SDon Brace c->Request.CDBLen = 10; 525603383736SDon Brace c->Request.type_attr_dir = 525703383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 525803383736SDon Brace c->Request.Timeout = 0; 525903383736SDon Brace c->Request.CDB[0] = BMIC_READ; 526003383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 526103383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 526203383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 526303383736SDon Brace break; 5264edd16368SStephen M. Cameron default: 5265edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 5266edd16368SStephen M. Cameron BUG(); 5267a2dac136SStephen M. Cameron return -1; 5268edd16368SStephen M. Cameron } 5269edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 5270edd16368SStephen M. Cameron switch (cmd) { 5271edd16368SStephen M. Cameron 5272edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 5273edd16368SStephen M. Cameron c->Request.CDBLen = 16; 5274a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5275a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5276edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 527764670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 527864670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 527921e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 5280edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 5281edd16368SStephen M. Cameron /* LunID device */ 5282edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 5283edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 5284edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 5285edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 5286edd16368SStephen M. Cameron break; 528775167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 528875167d2cSStephen M. Cameron a = buff; /* point to command to be aborted */ 52892b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 52902b08b3e9SDon Brace "Abort Tag:0x%016llx request Tag:0x%016llx", 529150a0decfSStephen M. Cameron a->Header.tag, c->Header.tag); 529275167d2cSStephen M. Cameron c->Request.CDBLen = 16; 5293a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5294a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5295a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 529675167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 529775167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 529875167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 529975167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 530075167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 530175167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 53022b08b3e9SDon Brace memcpy(&c->Request.CDB[4], &a->Header.tag, 53032b08b3e9SDon Brace sizeof(a->Header.tag)); 530475167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 530575167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 530675167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 530775167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 530875167d2cSStephen M. Cameron break; 5309edd16368SStephen M. Cameron default: 5310edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 5311edd16368SStephen M. Cameron cmd); 5312edd16368SStephen M. Cameron BUG(); 5313edd16368SStephen M. Cameron } 5314edd16368SStephen M. Cameron } else { 5315edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 5316edd16368SStephen M. Cameron BUG(); 5317edd16368SStephen M. Cameron } 5318edd16368SStephen M. Cameron 5319a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 5320edd16368SStephen M. Cameron case XFER_READ: 5321edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 5322edd16368SStephen M. Cameron break; 5323edd16368SStephen M. Cameron case XFER_WRITE: 5324edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 5325edd16368SStephen M. Cameron break; 5326edd16368SStephen M. Cameron case XFER_NONE: 5327edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 5328edd16368SStephen M. Cameron break; 5329edd16368SStephen M. Cameron default: 5330edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 5331edd16368SStephen M. Cameron } 5332a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 5333a2dac136SStephen M. Cameron return -1; 5334a2dac136SStephen M. Cameron return 0; 5335edd16368SStephen M. Cameron } 5336edd16368SStephen M. Cameron 5337edd16368SStephen M. Cameron /* 5338edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 5339edd16368SStephen M. Cameron */ 5340edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 5341edd16368SStephen M. Cameron { 5342edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 5343edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 5344088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 5345088ba34cSStephen M. Cameron page_offs + size); 5346edd16368SStephen M. Cameron 5347edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 5348edd16368SStephen M. Cameron } 5349edd16368SStephen M. Cameron 5350254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 5351edd16368SStephen M. Cameron { 5352254f796bSMatt Gates return h->access.command_completed(h, q); 5353edd16368SStephen M. Cameron } 5354edd16368SStephen M. Cameron 5355900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 5356edd16368SStephen M. Cameron { 5357edd16368SStephen M. Cameron return h->access.intr_pending(h); 5358edd16368SStephen M. Cameron } 5359edd16368SStephen M. Cameron 5360edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 5361edd16368SStephen M. Cameron { 536210f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 536310f66018SStephen M. Cameron (h->interrupts_enabled == 0); 5364edd16368SStephen M. Cameron } 5365edd16368SStephen M. Cameron 536601a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 536701a02ffcSStephen M. Cameron u32 raw_tag) 5368edd16368SStephen M. Cameron { 5369edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 5370edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 5371edd16368SStephen M. Cameron return 1; 5372edd16368SStephen M. Cameron } 5373edd16368SStephen M. Cameron return 0; 5374edd16368SStephen M. Cameron } 5375edd16368SStephen M. Cameron 53765a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 5377edd16368SStephen M. Cameron { 5378e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 5379c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 5380c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 53811fb011fbSStephen M. Cameron complete_scsi_command(c); 5382edd16368SStephen M. Cameron else if (c->cmd_type == CMD_IOCTL_PEND) 5383edd16368SStephen M. Cameron complete(c->waiting); 5384a104c99fSStephen M. Cameron } 5385a104c99fSStephen M. Cameron 5386a9a3a273SStephen M. Cameron 5387a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 5388a104c99fSStephen M. Cameron { 5389a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 5390a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 5391960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 5392a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 5393a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 5394a104c99fSStephen M. Cameron } 5395a104c99fSStephen M. Cameron 5396303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 53971d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 5398303932fdSDon Brace u32 raw_tag) 5399303932fdSDon Brace { 5400303932fdSDon Brace u32 tag_index; 5401303932fdSDon Brace struct CommandList *c; 5402303932fdSDon Brace 5403f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 54041d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 5405303932fdSDon Brace c = h->cmd_pool + tag_index; 54065a3d16f5SStephen M. Cameron finish_cmd(c); 54071d94f94dSStephen M. Cameron } 5408303932fdSDon Brace } 5409303932fdSDon Brace 541064670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 541164670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 541264670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 541364670ac8SStephen M. Cameron * functions. 541464670ac8SStephen M. Cameron */ 541564670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 541664670ac8SStephen M. Cameron { 541764670ac8SStephen M. Cameron if (likely(!reset_devices)) 541864670ac8SStephen M. Cameron return 0; 541964670ac8SStephen M. Cameron 542064670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 542164670ac8SStephen M. Cameron return 0; 542264670ac8SStephen M. Cameron 542364670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 542464670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 542564670ac8SStephen M. Cameron 542664670ac8SStephen M. Cameron return 1; 542764670ac8SStephen M. Cameron } 542864670ac8SStephen M. Cameron 5429254f796bSMatt Gates /* 5430254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 5431254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 5432254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 5433254f796bSMatt Gates */ 5434254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 543564670ac8SStephen M. Cameron { 5436254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 5437254f796bSMatt Gates } 5438254f796bSMatt Gates 5439254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 5440254f796bSMatt Gates { 5441254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 5442254f796bSMatt Gates u8 q = *(u8 *) queue; 544364670ac8SStephen M. Cameron u32 raw_tag; 544464670ac8SStephen M. Cameron 544564670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 544664670ac8SStephen M. Cameron return IRQ_NONE; 544764670ac8SStephen M. Cameron 544864670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 544964670ac8SStephen M. Cameron return IRQ_NONE; 5450a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 545164670ac8SStephen M. Cameron while (interrupt_pending(h)) { 5452254f796bSMatt Gates raw_tag = get_next_completion(h, q); 545364670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5454254f796bSMatt Gates raw_tag = next_command(h, q); 545564670ac8SStephen M. Cameron } 545664670ac8SStephen M. Cameron return IRQ_HANDLED; 545764670ac8SStephen M. Cameron } 545864670ac8SStephen M. Cameron 5459254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 546064670ac8SStephen M. Cameron { 5461254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 546264670ac8SStephen M. Cameron u32 raw_tag; 5463254f796bSMatt Gates u8 q = *(u8 *) queue; 546464670ac8SStephen M. Cameron 546564670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 546664670ac8SStephen M. Cameron return IRQ_NONE; 546764670ac8SStephen M. Cameron 5468a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5469254f796bSMatt Gates raw_tag = get_next_completion(h, q); 547064670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5471254f796bSMatt Gates raw_tag = next_command(h, q); 547264670ac8SStephen M. Cameron return IRQ_HANDLED; 547364670ac8SStephen M. Cameron } 547464670ac8SStephen M. Cameron 5475254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 5476edd16368SStephen M. Cameron { 5477254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 5478303932fdSDon Brace u32 raw_tag; 5479254f796bSMatt Gates u8 q = *(u8 *) queue; 5480edd16368SStephen M. Cameron 5481edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 5482edd16368SStephen M. Cameron return IRQ_NONE; 5483a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 548410f66018SStephen M. Cameron while (interrupt_pending(h)) { 5485254f796bSMatt Gates raw_tag = get_next_completion(h, q); 548610f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 54871d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5488254f796bSMatt Gates raw_tag = next_command(h, q); 548910f66018SStephen M. Cameron } 549010f66018SStephen M. Cameron } 549110f66018SStephen M. Cameron return IRQ_HANDLED; 549210f66018SStephen M. Cameron } 549310f66018SStephen M. Cameron 5494254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 549510f66018SStephen M. Cameron { 5496254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 549710f66018SStephen M. Cameron u32 raw_tag; 5498254f796bSMatt Gates u8 q = *(u8 *) queue; 549910f66018SStephen M. Cameron 5500a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5501254f796bSMatt Gates raw_tag = get_next_completion(h, q); 5502303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 55031d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5504254f796bSMatt Gates raw_tag = next_command(h, q); 5505edd16368SStephen M. Cameron } 5506edd16368SStephen M. Cameron return IRQ_HANDLED; 5507edd16368SStephen M. Cameron } 5508edd16368SStephen M. Cameron 5509a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 5510a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 5511a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 5512a9a3a273SStephen M. Cameron */ 55136f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 5514edd16368SStephen M. Cameron unsigned char type) 5515edd16368SStephen M. Cameron { 5516edd16368SStephen M. Cameron struct Command { 5517edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 5518edd16368SStephen M. Cameron struct RequestBlock Request; 5519edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 5520edd16368SStephen M. Cameron }; 5521edd16368SStephen M. Cameron struct Command *cmd; 5522edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 5523edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 5524edd16368SStephen M. Cameron dma_addr_t paddr64; 55252b08b3e9SDon Brace __le32 paddr32; 55262b08b3e9SDon Brace u32 tag; 5527edd16368SStephen M. Cameron void __iomem *vaddr; 5528edd16368SStephen M. Cameron int i, err; 5529edd16368SStephen M. Cameron 5530edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 5531edd16368SStephen M. Cameron if (vaddr == NULL) 5532edd16368SStephen M. Cameron return -ENOMEM; 5533edd16368SStephen M. Cameron 5534edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 5535edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 5536edd16368SStephen M. Cameron * memory. 5537edd16368SStephen M. Cameron */ 5538edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 5539edd16368SStephen M. Cameron if (err) { 5540edd16368SStephen M. Cameron iounmap(vaddr); 55411eaec8f3SRobert Elliott return err; 5542edd16368SStephen M. Cameron } 5543edd16368SStephen M. Cameron 5544edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 5545edd16368SStephen M. Cameron if (cmd == NULL) { 5546edd16368SStephen M. Cameron iounmap(vaddr); 5547edd16368SStephen M. Cameron return -ENOMEM; 5548edd16368SStephen M. Cameron } 5549edd16368SStephen M. Cameron 5550edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 5551edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 5552edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 5553edd16368SStephen M. Cameron */ 55542b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 5555edd16368SStephen M. Cameron 5556edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 5557edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 555850a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 55592b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 5560edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 5561edd16368SStephen M. Cameron 5562edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 5563a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 5564a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 5565edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 5566edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 5567edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 5568edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 556950a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 55702b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 557150a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 5572edd16368SStephen M. Cameron 55732b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 5574edd16368SStephen M. Cameron 5575edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 5576edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 55772b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 5578edd16368SStephen M. Cameron break; 5579edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 5580edd16368SStephen M. Cameron } 5581edd16368SStephen M. Cameron 5582edd16368SStephen M. Cameron iounmap(vaddr); 5583edd16368SStephen M. Cameron 5584edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 5585edd16368SStephen M. Cameron * still complete the command. 5586edd16368SStephen M. Cameron */ 5587edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 5588edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 5589edd16368SStephen M. Cameron opcode, type); 5590edd16368SStephen M. Cameron return -ETIMEDOUT; 5591edd16368SStephen M. Cameron } 5592edd16368SStephen M. Cameron 5593edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 5594edd16368SStephen M. Cameron 5595edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 5596edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 5597edd16368SStephen M. Cameron opcode, type); 5598edd16368SStephen M. Cameron return -EIO; 5599edd16368SStephen M. Cameron } 5600edd16368SStephen M. Cameron 5601edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 5602edd16368SStephen M. Cameron opcode, type); 5603edd16368SStephen M. Cameron return 0; 5604edd16368SStephen M. Cameron } 5605edd16368SStephen M. Cameron 5606edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 5607edd16368SStephen M. Cameron 56081df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 560942a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 5610edd16368SStephen M. Cameron { 5611edd16368SStephen M. Cameron 56121df8552aSStephen M. Cameron if (use_doorbell) { 56131df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 56141df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 56151df8552aSStephen M. Cameron * other way using the doorbell register. 5616edd16368SStephen M. Cameron */ 56171df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 5618cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 561985009239SStephen M. Cameron 562000701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 562185009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 562285009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 562385009239SStephen M. Cameron * over in some weird corner cases. 562485009239SStephen M. Cameron */ 562500701a96SJustin Lindley msleep(10000); 56261df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 5627edd16368SStephen M. Cameron 5628edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 5629edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 5630edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 5631edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 56321df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 56331df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 56341df8552aSStephen M. Cameron * controller." */ 5635edd16368SStephen M. Cameron 56362662cab8SDon Brace int rc = 0; 56372662cab8SDon Brace 56381df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 56392662cab8SDon Brace 5640edd16368SStephen M. Cameron /* enter the D3hot power management state */ 56412662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 56422662cab8SDon Brace if (rc) 56432662cab8SDon Brace return rc; 5644edd16368SStephen M. Cameron 5645edd16368SStephen M. Cameron msleep(500); 5646edd16368SStephen M. Cameron 5647edd16368SStephen M. Cameron /* enter the D0 power management state */ 56482662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 56492662cab8SDon Brace if (rc) 56502662cab8SDon Brace return rc; 5651c4853efeSMike Miller 5652c4853efeSMike Miller /* 5653c4853efeSMike Miller * The P600 requires a small delay when changing states. 5654c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 5655c4853efeSMike Miller * This for kdump only and is particular to the P600. 5656c4853efeSMike Miller */ 5657c4853efeSMike Miller msleep(500); 56581df8552aSStephen M. Cameron } 56591df8552aSStephen M. Cameron return 0; 56601df8552aSStephen M. Cameron } 56611df8552aSStephen M. Cameron 56626f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 5663580ada3cSStephen M. Cameron { 5664580ada3cSStephen M. Cameron memset(driver_version, 0, len); 5665f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 5666580ada3cSStephen M. Cameron } 5667580ada3cSStephen M. Cameron 56686f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 5669580ada3cSStephen M. Cameron { 5670580ada3cSStephen M. Cameron char *driver_version; 5671580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 5672580ada3cSStephen M. Cameron 5673580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 5674580ada3cSStephen M. Cameron if (!driver_version) 5675580ada3cSStephen M. Cameron return -ENOMEM; 5676580ada3cSStephen M. Cameron 5677580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 5678580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 5679580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 5680580ada3cSStephen M. Cameron kfree(driver_version); 5681580ada3cSStephen M. Cameron return 0; 5682580ada3cSStephen M. Cameron } 5683580ada3cSStephen M. Cameron 56846f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 56856f039790SGreg Kroah-Hartman unsigned char *driver_ver) 5686580ada3cSStephen M. Cameron { 5687580ada3cSStephen M. Cameron int i; 5688580ada3cSStephen M. Cameron 5689580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 5690580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 5691580ada3cSStephen M. Cameron } 5692580ada3cSStephen M. Cameron 56936f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 5694580ada3cSStephen M. Cameron { 5695580ada3cSStephen M. Cameron 5696580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 5697580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 5698580ada3cSStephen M. Cameron 5699580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 5700580ada3cSStephen M. Cameron if (!old_driver_ver) 5701580ada3cSStephen M. Cameron return -ENOMEM; 5702580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 5703580ada3cSStephen M. Cameron 5704580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 5705580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 5706580ada3cSStephen M. Cameron */ 5707580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 5708580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 5709580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 5710580ada3cSStephen M. Cameron kfree(old_driver_ver); 5711580ada3cSStephen M. Cameron return rc; 5712580ada3cSStephen M. Cameron } 57131df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 57141df8552aSStephen M. Cameron * states or the using the doorbell register. 57151df8552aSStephen M. Cameron */ 57166f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev) 57171df8552aSStephen M. Cameron { 57181df8552aSStephen M. Cameron u64 cfg_offset; 57191df8552aSStephen M. Cameron u32 cfg_base_addr; 57201df8552aSStephen M. Cameron u64 cfg_base_addr_index; 57211df8552aSStephen M. Cameron void __iomem *vaddr; 57221df8552aSStephen M. Cameron unsigned long paddr; 5723580ada3cSStephen M. Cameron u32 misc_fw_support; 5724270d05deSStephen M. Cameron int rc; 57251df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 5726cf0b08d0SStephen M. Cameron u32 use_doorbell; 572718867659SStephen M. Cameron u32 board_id; 5728270d05deSStephen M. Cameron u16 command_register; 57291df8552aSStephen M. Cameron 57301df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 57311df8552aSStephen M. Cameron * the same thing as 57321df8552aSStephen M. Cameron * 57331df8552aSStephen M. Cameron * pci_save_state(pci_dev); 57341df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 57351df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 57361df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 57371df8552aSStephen M. Cameron * 57381df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 57391df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 57401df8552aSStephen M. Cameron * using the doorbell register. 57411df8552aSStephen M. Cameron */ 574218867659SStephen M. Cameron 574325c1e56aSStephen M. Cameron rc = hpsa_lookup_board_id(pdev, &board_id); 574460f923b9SRobert Elliott if (rc < 0) { 574560f923b9SRobert Elliott dev_warn(&pdev->dev, "Board ID not found\n"); 574660f923b9SRobert Elliott return rc; 574760f923b9SRobert Elliott } 574860f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 574960f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 575025c1e56aSStephen M. Cameron return -ENODEV; 575125c1e56aSStephen M. Cameron } 575246380786SStephen M. Cameron 575346380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 575446380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 575546380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 575618867659SStephen M. Cameron 5757270d05deSStephen M. Cameron /* Save the PCI command register */ 5758270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 5759270d05deSStephen M. Cameron pci_save_state(pdev); 57601df8552aSStephen M. Cameron 57611df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 57621df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 57631df8552aSStephen M. Cameron if (rc) 57641df8552aSStephen M. Cameron return rc; 57651df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 57661df8552aSStephen M. Cameron if (!vaddr) 57671df8552aSStephen M. Cameron return -ENOMEM; 57681df8552aSStephen M. Cameron 57691df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 57701df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 57711df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 57721df8552aSStephen M. Cameron if (rc) 57731df8552aSStephen M. Cameron goto unmap_vaddr; 57741df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 57751df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 57761df8552aSStephen M. Cameron if (!cfgtable) { 57771df8552aSStephen M. Cameron rc = -ENOMEM; 57781df8552aSStephen M. Cameron goto unmap_vaddr; 57791df8552aSStephen M. Cameron } 5780580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 5781580ada3cSStephen M. Cameron if (rc) 578203741d95STomas Henzl goto unmap_cfgtable; 57831df8552aSStephen M. Cameron 5784cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 5785cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 5786cf0b08d0SStephen M. Cameron */ 57871df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 5788cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 5789cf0b08d0SStephen M. Cameron if (use_doorbell) { 5790cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 5791cf0b08d0SStephen M. Cameron } else { 57921df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 5793cf0b08d0SStephen M. Cameron if (use_doorbell) { 5794050f7147SStephen Cameron dev_warn(&pdev->dev, 5795050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 579664670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 5797cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 5798cf0b08d0SStephen M. Cameron } 5799cf0b08d0SStephen M. Cameron } 58001df8552aSStephen M. Cameron 58011df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 58021df8552aSStephen M. Cameron if (rc) 58031df8552aSStephen M. Cameron goto unmap_cfgtable; 5804edd16368SStephen M. Cameron 5805270d05deSStephen M. Cameron pci_restore_state(pdev); 5806270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 5807edd16368SStephen M. Cameron 58081df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 58091df8552aSStephen M. Cameron need a little pause here */ 58101df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 58111df8552aSStephen M. Cameron 5812fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 5813fe5389c8SStephen M. Cameron if (rc) { 5814fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 5815050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 5816fe5389c8SStephen M. Cameron goto unmap_cfgtable; 5817fe5389c8SStephen M. Cameron } 5818fe5389c8SStephen M. Cameron 5819580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 5820580ada3cSStephen M. Cameron if (rc < 0) 5821580ada3cSStephen M. Cameron goto unmap_cfgtable; 5822580ada3cSStephen M. Cameron if (rc) { 582364670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 582464670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 582564670ac8SStephen M. Cameron rc = -ENOTSUPP; 5826580ada3cSStephen M. Cameron } else { 582764670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 58281df8552aSStephen M. Cameron } 58291df8552aSStephen M. Cameron 58301df8552aSStephen M. Cameron unmap_cfgtable: 58311df8552aSStephen M. Cameron iounmap(cfgtable); 58321df8552aSStephen M. Cameron 58331df8552aSStephen M. Cameron unmap_vaddr: 58341df8552aSStephen M. Cameron iounmap(vaddr); 58351df8552aSStephen M. Cameron return rc; 5836edd16368SStephen M. Cameron } 5837edd16368SStephen M. Cameron 5838edd16368SStephen M. Cameron /* 5839edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 5840edd16368SStephen M. Cameron * the io functions. 5841edd16368SStephen M. Cameron * This is for debug only. 5842edd16368SStephen M. Cameron */ 584342a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 5844edd16368SStephen M. Cameron { 584558f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 5846edd16368SStephen M. Cameron int i; 5847edd16368SStephen M. Cameron char temp_name[17]; 5848edd16368SStephen M. Cameron 5849edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 5850edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 5851edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 5852edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 5853edd16368SStephen M. Cameron temp_name[4] = '\0'; 5854edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 5855edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 5856edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 5857edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 5858edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 5859edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 5860edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 5861edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 5862edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 5863edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 5864edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 5865edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 586669d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 5867edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 5868edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 5869edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 5870edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 5871edd16368SStephen M. Cameron temp_name[16] = '\0'; 5872edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 5873edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 5874edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 5875edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 587658f8665cSStephen M. Cameron } 5877edd16368SStephen M. Cameron 5878edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 5879edd16368SStephen M. Cameron { 5880edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 5881edd16368SStephen M. Cameron 5882edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 5883edd16368SStephen M. Cameron return 0; 5884edd16368SStephen M. Cameron offset = 0; 5885edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 5886edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 5887edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 5888edd16368SStephen M. Cameron offset += 4; 5889edd16368SStephen M. Cameron else { 5890edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 5891edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 5892edd16368SStephen M. Cameron switch (mem_type) { 5893edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 5894edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 5895edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 5896edd16368SStephen M. Cameron break; 5897edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 5898edd16368SStephen M. Cameron offset += 8; 5899edd16368SStephen M. Cameron break; 5900edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 5901edd16368SStephen M. Cameron dev_warn(&pdev->dev, 5902edd16368SStephen M. Cameron "base address is invalid\n"); 5903edd16368SStephen M. Cameron return -1; 5904edd16368SStephen M. Cameron break; 5905edd16368SStephen M. Cameron } 5906edd16368SStephen M. Cameron } 5907edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 5908edd16368SStephen M. Cameron return i + 1; 5909edd16368SStephen M. Cameron } 5910edd16368SStephen M. Cameron return -1; 5911edd16368SStephen M. Cameron } 5912edd16368SStephen M. Cameron 5913edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 5914050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 5915edd16368SStephen M. Cameron */ 5916edd16368SStephen M. Cameron 59176f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 5918edd16368SStephen M. Cameron { 5919edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 5920254f796bSMatt Gates int err, i; 5921254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 5922254f796bSMatt Gates 5923254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 5924254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 5925254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 5926254f796bSMatt Gates } 5927edd16368SStephen M. Cameron 5928edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 59296b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 59306b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 5931edd16368SStephen M. Cameron goto default_int_mode; 593255c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 5933050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 5934eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 5935f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 5936f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 593718fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 593818fce3c4SAlexander Gordeev 1, h->msix_vector); 593918fce3c4SAlexander Gordeev if (err < 0) { 594018fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 594118fce3c4SAlexander Gordeev h->msix_vector = 0; 594218fce3c4SAlexander Gordeev goto single_msi_mode; 594318fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 594455c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 5945edd16368SStephen M. Cameron "available\n", err); 5946eee0f03aSHannes Reinecke } 594718fce3c4SAlexander Gordeev h->msix_vector = err; 5948eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 5949eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 5950eee0f03aSHannes Reinecke return; 5951edd16368SStephen M. Cameron } 595218fce3c4SAlexander Gordeev single_msi_mode: 595355c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 5954050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 595555c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 5956edd16368SStephen M. Cameron h->msi_vector = 1; 5957edd16368SStephen M. Cameron else 595855c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 5959edd16368SStephen M. Cameron } 5960edd16368SStephen M. Cameron default_int_mode: 5961edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 5962edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 5963a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 5964edd16368SStephen M. Cameron } 5965edd16368SStephen M. Cameron 59666f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 5967e5c880d1SStephen M. Cameron { 5968e5c880d1SStephen M. Cameron int i; 5969e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 5970e5c880d1SStephen M. Cameron 5971e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 5972e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 5973e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 5974e5c880d1SStephen M. Cameron subsystem_vendor_id; 5975e5c880d1SStephen M. Cameron 5976e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 5977e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 5978e5c880d1SStephen M. Cameron return i; 5979e5c880d1SStephen M. Cameron 59806798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 59816798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 59826798cc0aSStephen M. Cameron !hpsa_allow_any) { 5983e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 5984e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 5985e5c880d1SStephen M. Cameron return -ENODEV; 5986e5c880d1SStephen M. Cameron } 5987e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 5988e5c880d1SStephen M. Cameron } 5989e5c880d1SStephen M. Cameron 59906f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 59913a7774ceSStephen M. Cameron unsigned long *memory_bar) 59923a7774ceSStephen M. Cameron { 59933a7774ceSStephen M. Cameron int i; 59943a7774ceSStephen M. Cameron 59953a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 599612d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 59973a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 599812d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 599912d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 60003a7774ceSStephen M. Cameron *memory_bar); 60013a7774ceSStephen M. Cameron return 0; 60023a7774ceSStephen M. Cameron } 600312d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 60043a7774ceSStephen M. Cameron return -ENODEV; 60053a7774ceSStephen M. Cameron } 60063a7774ceSStephen M. Cameron 60076f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 60086f039790SGreg Kroah-Hartman int wait_for_ready) 60092c4c8c8bSStephen M. Cameron { 6010fe5389c8SStephen M. Cameron int i, iterations; 60112c4c8c8bSStephen M. Cameron u32 scratchpad; 6012fe5389c8SStephen M. Cameron if (wait_for_ready) 6013fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 6014fe5389c8SStephen M. Cameron else 6015fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 60162c4c8c8bSStephen M. Cameron 6017fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 6018fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 6019fe5389c8SStephen M. Cameron if (wait_for_ready) { 60202c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 60212c4c8c8bSStephen M. Cameron return 0; 6022fe5389c8SStephen M. Cameron } else { 6023fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 6024fe5389c8SStephen M. Cameron return 0; 6025fe5389c8SStephen M. Cameron } 60262c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 60272c4c8c8bSStephen M. Cameron } 6028fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 60292c4c8c8bSStephen M. Cameron return -ENODEV; 60302c4c8c8bSStephen M. Cameron } 60312c4c8c8bSStephen M. Cameron 60326f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 60336f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 6034a51fd47fSStephen M. Cameron u64 *cfg_offset) 6035a51fd47fSStephen M. Cameron { 6036a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 6037a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 6038a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 6039a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 6040a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 6041a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 6042a51fd47fSStephen M. Cameron return -ENODEV; 6043a51fd47fSStephen M. Cameron } 6044a51fd47fSStephen M. Cameron return 0; 6045a51fd47fSStephen M. Cameron } 6046a51fd47fSStephen M. Cameron 60476f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 6048edd16368SStephen M. Cameron { 604901a02ffcSStephen M. Cameron u64 cfg_offset; 605001a02ffcSStephen M. Cameron u32 cfg_base_addr; 605101a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 6052303932fdSDon Brace u32 trans_offset; 6053a51fd47fSStephen M. Cameron int rc; 605477c4495cSStephen M. Cameron 6055a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 6056a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 6057a51fd47fSStephen M. Cameron if (rc) 6058a51fd47fSStephen M. Cameron return rc; 605977c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 6060a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 6061cd3c81c4SRobert Elliott if (!h->cfgtable) { 6062cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 606377c4495cSStephen M. Cameron return -ENOMEM; 6064cd3c81c4SRobert Elliott } 6065580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 6066580ada3cSStephen M. Cameron if (rc) 6067580ada3cSStephen M. Cameron return rc; 606877c4495cSStephen M. Cameron /* Find performant mode table. */ 6069a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 607077c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 607177c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 607277c4495cSStephen M. Cameron sizeof(*h->transtable)); 607377c4495cSStephen M. Cameron if (!h->transtable) 607477c4495cSStephen M. Cameron return -ENOMEM; 607577c4495cSStephen M. Cameron return 0; 607677c4495cSStephen M. Cameron } 607777c4495cSStephen M. Cameron 60786f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 6079cba3d38bSStephen M. Cameron { 6080cba3d38bSStephen M. Cameron h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands)); 608172ceeaecSStephen M. Cameron 608272ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 608372ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 608472ceeaecSStephen M. Cameron h->max_commands = 32; 608572ceeaecSStephen M. Cameron 6086cba3d38bSStephen M. Cameron if (h->max_commands < 16) { 6087cba3d38bSStephen M. Cameron dev_warn(&h->pdev->dev, "Controller reports " 6088cba3d38bSStephen M. Cameron "max supported commands of %d, an obvious lie. " 6089cba3d38bSStephen M. Cameron "Using 16. Ensure that firmware is up to date.\n", 6090cba3d38bSStephen M. Cameron h->max_commands); 6091cba3d38bSStephen M. Cameron h->max_commands = 16; 6092cba3d38bSStephen M. Cameron } 6093cba3d38bSStephen M. Cameron } 6094cba3d38bSStephen M. Cameron 6095c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 6096c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 6097c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 6098c7ee65b3SWebb Scales */ 6099c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 6100c7ee65b3SWebb Scales { 6101c7ee65b3SWebb Scales return h->maxsgentries > 512; 6102c7ee65b3SWebb Scales } 6103c7ee65b3SWebb Scales 6104b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 6105b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 6106b93d7536SStephen M. Cameron * SG chain block size, etc. 6107b93d7536SStephen M. Cameron */ 61086f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 6109b93d7536SStephen M. Cameron { 6110cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 611145fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 6112b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 6113283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 6114c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 6115c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 6116b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 61171a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 6118b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 6119b93d7536SStephen M. Cameron } else { 6120c7ee65b3SWebb Scales /* 6121c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 6122c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 6123c7ee65b3SWebb Scales * would lock up the controller) 6124c7ee65b3SWebb Scales */ 6125c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 61261a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 6127c7ee65b3SWebb Scales h->chainsize = 0; 6128b93d7536SStephen M. Cameron } 612975167d2cSStephen M. Cameron 613075167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 613175167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 61320e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 61330e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 61340e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 61350e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 6136b93d7536SStephen M. Cameron } 6137b93d7536SStephen M. Cameron 613876c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 613976c46e49SStephen M. Cameron { 61400fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 6141050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 614276c46e49SStephen M. Cameron return false; 614376c46e49SStephen M. Cameron } 614476c46e49SStephen M. Cameron return true; 614576c46e49SStephen M. Cameron } 614676c46e49SStephen M. Cameron 614797a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 6148f7c39101SStephen M. Cameron { 614997a5e98cSStephen M. Cameron u32 driver_support; 6150f7c39101SStephen M. Cameron 615197a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 61520b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 61530b9e7b74SArnd Bergmann #ifdef CONFIG_X86 615497a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 6155f7c39101SStephen M. Cameron #endif 615628e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 615728e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 6158f7c39101SStephen M. Cameron } 6159f7c39101SStephen M. Cameron 61603d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 61613d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 61623d0eab67SStephen M. Cameron */ 61633d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 61643d0eab67SStephen M. Cameron { 61653d0eab67SStephen M. Cameron u32 dma_prefetch; 61663d0eab67SStephen M. Cameron 61673d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 61683d0eab67SStephen M. Cameron return; 61693d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 61703d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 61713d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 61723d0eab67SStephen M. Cameron } 61733d0eab67SStephen M. Cameron 617476438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 617576438d08SStephen M. Cameron { 617676438d08SStephen M. Cameron int i; 617776438d08SStephen M. Cameron u32 doorbell_value; 617876438d08SStephen M. Cameron unsigned long flags; 617976438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 618076438d08SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 618176438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 618276438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 618376438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 618476438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 618576438d08SStephen M. Cameron break; 618676438d08SStephen M. Cameron /* delay and try again */ 618776438d08SStephen M. Cameron msleep(20); 618876438d08SStephen M. Cameron } 618976438d08SStephen M. Cameron } 619076438d08SStephen M. Cameron 61916f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 6192eb6b2ae9SStephen M. Cameron { 6193eb6b2ae9SStephen M. Cameron int i; 61946eaf46fdSStephen M. Cameron u32 doorbell_value; 61956eaf46fdSStephen M. Cameron unsigned long flags; 6196eb6b2ae9SStephen M. Cameron 6197eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 6198eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 6199eb6b2ae9SStephen M. Cameron * as we enter this code.) 6200eb6b2ae9SStephen M. Cameron */ 6201eb6b2ae9SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 62026eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 62036eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 62046eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6205382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 6206eb6b2ae9SStephen M. Cameron break; 6207eb6b2ae9SStephen M. Cameron /* delay and try again */ 620860d3f5b0SStephen M. Cameron usleep_range(10000, 20000); 6209eb6b2ae9SStephen M. Cameron } 62103f4336f3SStephen M. Cameron } 62113f4336f3SStephen M. Cameron 62126f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 62133f4336f3SStephen M. Cameron { 62143f4336f3SStephen M. Cameron u32 trans_support; 62153f4336f3SStephen M. Cameron 62163f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 62173f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 62183f4336f3SStephen M. Cameron return -ENOTSUPP; 62193f4336f3SStephen M. Cameron 62203f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 6221283b4a9bSStephen M. Cameron 62223f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 62233f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 6224b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 62253f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 62263f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 6227eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 6228283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 6229283b4a9bSStephen M. Cameron goto error; 6230960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 6231eb6b2ae9SStephen M. Cameron return 0; 6232283b4a9bSStephen M. Cameron error: 6233050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 6234283b4a9bSStephen M. Cameron return -ENODEV; 6235eb6b2ae9SStephen M. Cameron } 6236eb6b2ae9SStephen M. Cameron 62376f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 623877c4495cSStephen M. Cameron { 6239eb6b2ae9SStephen M. Cameron int prod_index, err; 6240edd16368SStephen M. Cameron 6241e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 6242e5c880d1SStephen M. Cameron if (prod_index < 0) 624360f923b9SRobert Elliott return prod_index; 6244e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 6245e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 6246e5c880d1SStephen M. Cameron 6247e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 6248e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 6249e5a44df8SMatthew Garrett 625055c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 6251edd16368SStephen M. Cameron if (err) { 625255c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "unable to enable PCI device\n"); 6253edd16368SStephen M. Cameron return err; 6254edd16368SStephen M. Cameron } 6255edd16368SStephen M. Cameron 6256f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 6257edd16368SStephen M. Cameron if (err) { 625855c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 625955c06c71SStephen M. Cameron "cannot obtain PCI resources, aborting\n"); 6260edd16368SStephen M. Cameron return err; 6261edd16368SStephen M. Cameron } 62624fa604e1SRobert Elliott 62634fa604e1SRobert Elliott pci_set_master(h->pdev); 62644fa604e1SRobert Elliott 62656b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 626612d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 62673a7774ceSStephen M. Cameron if (err) 6268edd16368SStephen M. Cameron goto err_out_free_res; 6269edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 6270204892e9SStephen M. Cameron if (!h->vaddr) { 6271204892e9SStephen M. Cameron err = -ENOMEM; 6272204892e9SStephen M. Cameron goto err_out_free_res; 6273204892e9SStephen M. Cameron } 6274fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 62752c4c8c8bSStephen M. Cameron if (err) 6276edd16368SStephen M. Cameron goto err_out_free_res; 627777c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 627877c4495cSStephen M. Cameron if (err) 6279edd16368SStephen M. Cameron goto err_out_free_res; 6280b93d7536SStephen M. Cameron hpsa_find_board_params(h); 6281edd16368SStephen M. Cameron 628276c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 6283edd16368SStephen M. Cameron err = -ENODEV; 6284edd16368SStephen M. Cameron goto err_out_free_res; 6285edd16368SStephen M. Cameron } 628697a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 62873d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 6288eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 6289eb6b2ae9SStephen M. Cameron if (err) 6290edd16368SStephen M. Cameron goto err_out_free_res; 6291edd16368SStephen M. Cameron return 0; 6292edd16368SStephen M. Cameron 6293edd16368SStephen M. Cameron err_out_free_res: 6294204892e9SStephen M. Cameron if (h->transtable) 6295204892e9SStephen M. Cameron iounmap(h->transtable); 6296204892e9SStephen M. Cameron if (h->cfgtable) 6297204892e9SStephen M. Cameron iounmap(h->cfgtable); 6298204892e9SStephen M. Cameron if (h->vaddr) 6299204892e9SStephen M. Cameron iounmap(h->vaddr); 6300f0bd0b68SStephen M. Cameron pci_disable_device(h->pdev); 630155c06c71SStephen M. Cameron pci_release_regions(h->pdev); 6302edd16368SStephen M. Cameron return err; 6303edd16368SStephen M. Cameron } 6304edd16368SStephen M. Cameron 63056f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 6306339b2b14SStephen M. Cameron { 6307339b2b14SStephen M. Cameron int rc; 6308339b2b14SStephen M. Cameron 6309339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 6310339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 6311339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 6312339b2b14SStephen M. Cameron return; 6313339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 6314339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 6315339b2b14SStephen M. Cameron if (rc != 0) { 6316339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 6317339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 6318339b2b14SStephen M. Cameron } 6319339b2b14SStephen M. Cameron } 6320339b2b14SStephen M. Cameron 63216f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev) 6322edd16368SStephen M. Cameron { 63231df8552aSStephen M. Cameron int rc, i; 63243b747298STomas Henzl void __iomem *vaddr; 6325edd16368SStephen M. Cameron 63264c2a8c40SStephen M. Cameron if (!reset_devices) 63274c2a8c40SStephen M. Cameron return 0; 63284c2a8c40SStephen M. Cameron 6329132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 6330132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 6331132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 6332132aa220STomas Henzl */ 6333132aa220STomas Henzl rc = pci_enable_device(pdev); 6334132aa220STomas Henzl if (rc) { 6335132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 6336132aa220STomas Henzl return -ENODEV; 6337132aa220STomas Henzl } 6338132aa220STomas Henzl pci_disable_device(pdev); 6339132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 6340132aa220STomas Henzl rc = pci_enable_device(pdev); 6341132aa220STomas Henzl if (rc) { 6342132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 6343132aa220STomas Henzl return -ENODEV; 6344132aa220STomas Henzl } 63454fa604e1SRobert Elliott 6346859c75abSTomas Henzl pci_set_master(pdev); 63474fa604e1SRobert Elliott 63483b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 63493b747298STomas Henzl if (vaddr == NULL) { 63503b747298STomas Henzl rc = -ENOMEM; 63513b747298STomas Henzl goto out_disable; 63523b747298STomas Henzl } 63533b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 63543b747298STomas Henzl iounmap(vaddr); 63553b747298STomas Henzl 63561df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 63571df8552aSStephen M. Cameron rc = hpsa_kdump_hard_reset_controller(pdev); 6358edd16368SStephen M. Cameron 63591df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 63601df8552aSStephen M. Cameron * but it's already (and still) up and running in 636118867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 636218867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 63631df8552aSStephen M. Cameron */ 6364adf1b3a3SRobert Elliott if (rc) 6365132aa220STomas Henzl goto out_disable; 6366edd16368SStephen M. Cameron 6367edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 63681ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 6369edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 6370edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 6371edd16368SStephen M. Cameron break; 6372edd16368SStephen M. Cameron else 6373edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 6374edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 6375edd16368SStephen M. Cameron } 6376132aa220STomas Henzl 6377132aa220STomas Henzl out_disable: 6378132aa220STomas Henzl 6379132aa220STomas Henzl pci_disable_device(pdev); 6380132aa220STomas Henzl return rc; 6381edd16368SStephen M. Cameron } 6382edd16368SStephen M. Cameron 63836f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h) 63842e9d1b36SStephen M. Cameron { 63852e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 63862e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 63872e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 63882e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 63892e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 63902e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 63912e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 63922e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 63932e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 63942e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 63952e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 63962e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 63972e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 63982c143342SRobert Elliott goto clean_up; 63992e9d1b36SStephen M. Cameron } 64002e9d1b36SStephen M. Cameron return 0; 64012c143342SRobert Elliott clean_up: 64022c143342SRobert Elliott hpsa_free_cmd_pool(h); 64032c143342SRobert Elliott return -ENOMEM; 64042e9d1b36SStephen M. Cameron } 64052e9d1b36SStephen M. Cameron 64062e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h) 64072e9d1b36SStephen M. Cameron { 64082e9d1b36SStephen M. Cameron kfree(h->cmd_pool_bits); 64092e9d1b36SStephen M. Cameron if (h->cmd_pool) 64102e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 64112e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 64122e9d1b36SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 6413aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 6414aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 6415aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 6416aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 64172e9d1b36SStephen M. Cameron if (h->errinfo_pool) 64182e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 64192e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 64202e9d1b36SStephen M. Cameron h->errinfo_pool, 64212e9d1b36SStephen M. Cameron h->errinfo_pool_dhandle); 6422e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 6423e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 6424e1f7de0cSMatt Gates h->nr_cmds * sizeof(struct io_accel1_cmd), 6425e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 64262e9d1b36SStephen M. Cameron } 64272e9d1b36SStephen M. Cameron 642841b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 642941b3cf08SStephen M. Cameron { 6430ec429952SFabian Frederick int i, cpu; 643141b3cf08SStephen M. Cameron 643241b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 643341b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 6434ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 643541b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 643641b3cf08SStephen M. Cameron } 643741b3cf08SStephen M. Cameron } 643841b3cf08SStephen M. Cameron 6439ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 6440ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 6441ec501a18SRobert Elliott { 6442ec501a18SRobert Elliott int i; 6443ec501a18SRobert Elliott 6444ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 6445ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 6446ec501a18SRobert Elliott i = h->intr_mode; 6447ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6448ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6449ec501a18SRobert Elliott return; 6450ec501a18SRobert Elliott } 6451ec501a18SRobert Elliott 6452ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6453ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6454ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6455ec501a18SRobert Elliott } 6456a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 6457a4e17fc1SRobert Elliott h->q[i] = 0; 6458ec501a18SRobert Elliott } 6459ec501a18SRobert Elliott 64609ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 64619ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 64620ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 64630ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 64640ae01a32SStephen M. Cameron { 6465254f796bSMatt Gates int rc, i; 64660ae01a32SStephen M. Cameron 6467254f796bSMatt Gates /* 6468254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 6469254f796bSMatt Gates * queue to process. 6470254f796bSMatt Gates */ 6471254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 6472254f796bSMatt Gates h->q[i] = (u8) i; 6473254f796bSMatt Gates 6474eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 6475254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 6476a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6477254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 6478254f796bSMatt Gates 0, h->devname, 6479254f796bSMatt Gates &h->q[i]); 6480a4e17fc1SRobert Elliott if (rc) { 6481a4e17fc1SRobert Elliott int j; 6482a4e17fc1SRobert Elliott 6483a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 6484a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 6485a4e17fc1SRobert Elliott h->intr[i], h->devname); 6486a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 6487a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 6488a4e17fc1SRobert Elliott h->q[j] = 0; 6489a4e17fc1SRobert Elliott } 6490a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 6491a4e17fc1SRobert Elliott h->q[j] = 0; 6492a4e17fc1SRobert Elliott return rc; 6493a4e17fc1SRobert Elliott } 6494a4e17fc1SRobert Elliott } 649541b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 6496254f796bSMatt Gates } else { 6497254f796bSMatt Gates /* Use single reply pool */ 6498eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 6499254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6500254f796bSMatt Gates msixhandler, 0, h->devname, 6501254f796bSMatt Gates &h->q[h->intr_mode]); 6502254f796bSMatt Gates } else { 6503254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6504254f796bSMatt Gates intxhandler, IRQF_SHARED, h->devname, 6505254f796bSMatt Gates &h->q[h->intr_mode]); 6506254f796bSMatt Gates } 6507254f796bSMatt Gates } 65080ae01a32SStephen M. Cameron if (rc) { 65090ae01a32SStephen M. Cameron dev_err(&h->pdev->dev, "unable to get irq %d for %s\n", 65100ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 65110ae01a32SStephen M. Cameron return -ENODEV; 65120ae01a32SStephen M. Cameron } 65130ae01a32SStephen M. Cameron return 0; 65140ae01a32SStephen M. Cameron } 65150ae01a32SStephen M. Cameron 65166f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 651764670ac8SStephen M. Cameron { 651864670ac8SStephen M. Cameron if (hpsa_send_host_reset(h, RAID_CTLR_LUNID, 651964670ac8SStephen M. Cameron HPSA_RESET_TYPE_CONTROLLER)) { 652064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Resetting array controller failed.\n"); 652164670ac8SStephen M. Cameron return -EIO; 652264670ac8SStephen M. Cameron } 652364670ac8SStephen M. Cameron 652464670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 652564670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) { 652664670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 652764670ac8SStephen M. Cameron return -1; 652864670ac8SStephen M. Cameron } 652964670ac8SStephen M. Cameron 653064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 653164670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) { 653264670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 653364670ac8SStephen M. Cameron "after soft reset.\n"); 653464670ac8SStephen M. Cameron return -1; 653564670ac8SStephen M. Cameron } 653664670ac8SStephen M. Cameron 653764670ac8SStephen M. Cameron return 0; 653864670ac8SStephen M. Cameron } 653964670ac8SStephen M. Cameron 65400097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h) 654164670ac8SStephen M. Cameron { 6542ec501a18SRobert Elliott hpsa_free_irqs(h); 654364670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI 65440097f0f4SStephen M. Cameron if (h->msix_vector) { 65450097f0f4SStephen M. Cameron if (h->pdev->msix_enabled) 654664670ac8SStephen M. Cameron pci_disable_msix(h->pdev); 65470097f0f4SStephen M. Cameron } else if (h->msi_vector) { 65480097f0f4SStephen M. Cameron if (h->pdev->msi_enabled) 654964670ac8SStephen M. Cameron pci_disable_msi(h->pdev); 65500097f0f4SStephen M. Cameron } 655164670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 65520097f0f4SStephen M. Cameron } 65530097f0f4SStephen M. Cameron 6554072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 6555072b0518SStephen M. Cameron { 6556072b0518SStephen M. Cameron int i; 6557072b0518SStephen M. Cameron 6558072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 6559072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 6560072b0518SStephen M. Cameron continue; 6561072b0518SStephen M. Cameron pci_free_consistent(h->pdev, h->reply_queue_size, 6562072b0518SStephen M. Cameron h->reply_queue[i].head, h->reply_queue[i].busaddr); 6563072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 6564072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 6565072b0518SStephen M. Cameron } 6566072b0518SStephen M. Cameron } 6567072b0518SStephen M. Cameron 65680097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 65690097f0f4SStephen M. Cameron { 65700097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 657164670ac8SStephen M. Cameron hpsa_free_sg_chain_blocks(h); 657264670ac8SStephen M. Cameron hpsa_free_cmd_pool(h); 6573e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 657464670ac8SStephen M. Cameron kfree(h->blockFetchTable); 6575072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 657664670ac8SStephen M. Cameron if (h->vaddr) 657764670ac8SStephen M. Cameron iounmap(h->vaddr); 657864670ac8SStephen M. Cameron if (h->transtable) 657964670ac8SStephen M. Cameron iounmap(h->transtable); 658064670ac8SStephen M. Cameron if (h->cfgtable) 658164670ac8SStephen M. Cameron iounmap(h->cfgtable); 6582132aa220STomas Henzl pci_disable_device(h->pdev); 658364670ac8SStephen M. Cameron pci_release_regions(h->pdev); 658464670ac8SStephen M. Cameron kfree(h); 658564670ac8SStephen M. Cameron } 658664670ac8SStephen M. Cameron 6587a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 6588f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 6589a0c12413SStephen M. Cameron { 6590281a7fd0SWebb Scales int i, refcount; 6591281a7fd0SWebb Scales struct CommandList *c; 6592a0c12413SStephen M. Cameron 6593080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 6594f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 6595f2405db8SDon Brace c = h->cmd_pool + i; 6596281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 6597281a7fd0SWebb Scales if (refcount > 1) { 6598a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 65995a3d16f5SStephen M. Cameron finish_cmd(c); 6600a0c12413SStephen M. Cameron } 6601281a7fd0SWebb Scales cmd_free(h, c); 6602281a7fd0SWebb Scales } 6603a0c12413SStephen M. Cameron } 6604a0c12413SStephen M. Cameron 6605094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 6606094963daSStephen M. Cameron { 6607094963daSStephen M. Cameron int i, cpu; 6608094963daSStephen M. Cameron 6609094963daSStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 6610094963daSStephen M. Cameron for (i = 0; i < num_online_cpus(); i++) { 6611094963daSStephen M. Cameron u32 *lockup_detected; 6612094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 6613094963daSStephen M. Cameron *lockup_detected = value; 6614094963daSStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 6615094963daSStephen M. Cameron } 6616094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 6617094963daSStephen M. Cameron } 6618094963daSStephen M. Cameron 6619a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 6620a0c12413SStephen M. Cameron { 6621a0c12413SStephen M. Cameron unsigned long flags; 6622094963daSStephen M. Cameron u32 lockup_detected; 6623a0c12413SStephen M. Cameron 6624a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 6625a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6626094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 6627094963daSStephen M. Cameron if (!lockup_detected) { 6628094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 6629094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 6630094963daSStephen M. Cameron "lockup detected but scratchpad register is zero\n"); 6631094963daSStephen M. Cameron lockup_detected = 0xffffffff; 6632094963daSStephen M. Cameron } 6633094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 6634a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6635a0c12413SStephen M. Cameron dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n", 6636094963daSStephen M. Cameron lockup_detected); 6637a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 6638f2405db8SDon Brace fail_all_outstanding_cmds(h); 6639a0c12413SStephen M. Cameron } 6640a0c12413SStephen M. Cameron 6641a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h) 6642a0c12413SStephen M. Cameron { 6643a0c12413SStephen M. Cameron u64 now; 6644a0c12413SStephen M. Cameron u32 heartbeat; 6645a0c12413SStephen M. Cameron unsigned long flags; 6646a0c12413SStephen M. Cameron 6647a0c12413SStephen M. Cameron now = get_jiffies_64(); 6648a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 6649a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 6650e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6651a0c12413SStephen M. Cameron return; 6652a0c12413SStephen M. Cameron 6653a0c12413SStephen M. Cameron /* 6654a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 6655a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 6656a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 6657a0c12413SStephen M. Cameron */ 6658a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 6659e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6660a0c12413SStephen M. Cameron return; 6661a0c12413SStephen M. Cameron 6662a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 6663a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6664a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 6665a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6666a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 6667a0c12413SStephen M. Cameron controller_lockup_detected(h); 6668a0c12413SStephen M. Cameron return; 6669a0c12413SStephen M. Cameron } 6670a0c12413SStephen M. Cameron 6671a0c12413SStephen M. Cameron /* We're ok. */ 6672a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 6673a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 6674a0c12413SStephen M. Cameron } 6675a0c12413SStephen M. Cameron 66769846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 667776438d08SStephen M. Cameron { 667876438d08SStephen M. Cameron int i; 667976438d08SStephen M. Cameron char *event_type; 668076438d08SStephen M. Cameron 668176438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 66821f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 66831f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 668476438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 668576438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 668676438d08SStephen M. Cameron 668776438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 668876438d08SStephen M. Cameron event_type = "state change"; 668976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 669076438d08SStephen M. Cameron event_type = "configuration change"; 669176438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 669276438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 669376438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 669476438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 669523100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 669676438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 669776438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 669876438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 669976438d08SStephen M. Cameron h->events, event_type); 670076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 670176438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 670276438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 670376438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 670476438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 670576438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 670676438d08SStephen M. Cameron } else { 670776438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 670876438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 670976438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 671076438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 671176438d08SStephen M. Cameron #if 0 671276438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 671376438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 671476438d08SStephen M. Cameron #endif 671576438d08SStephen M. Cameron } 67169846590eSStephen M. Cameron return; 671776438d08SStephen M. Cameron } 671876438d08SStephen M. Cameron 671976438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 672076438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 6721e863d68eSScott Teel * we should rescan the controller for devices. 6722e863d68eSScott Teel * Also check flag for driver-initiated rescan. 672376438d08SStephen M. Cameron */ 67249846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 672576438d08SStephen M. Cameron { 672676438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 67279846590eSStephen M. Cameron return 0; 672876438d08SStephen M. Cameron 672976438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 67309846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 67319846590eSStephen M. Cameron } 673276438d08SStephen M. Cameron 673376438d08SStephen M. Cameron /* 67349846590eSStephen M. Cameron * Check if any of the offline devices have become ready 673576438d08SStephen M. Cameron */ 67369846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 67379846590eSStephen M. Cameron { 67389846590eSStephen M. Cameron unsigned long flags; 67399846590eSStephen M. Cameron struct offline_device_entry *d; 67409846590eSStephen M. Cameron struct list_head *this, *tmp; 67419846590eSStephen M. Cameron 67429846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 67439846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 67449846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 67459846590eSStephen M. Cameron offline_list); 67469846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 6747d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 6748d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 6749d1fea47cSStephen M. Cameron list_del(&d->offline_list); 6750d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 67519846590eSStephen M. Cameron return 1; 6752d1fea47cSStephen M. Cameron } 67539846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 675476438d08SStephen M. Cameron } 67559846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 67569846590eSStephen M. Cameron return 0; 67579846590eSStephen M. Cameron } 67589846590eSStephen M. Cameron 675976438d08SStephen M. Cameron 67608a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work) 6761a0c12413SStephen M. Cameron { 6762a0c12413SStephen M. Cameron unsigned long flags; 67638a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 67648a98db73SStephen M. Cameron struct ctlr_info, monitor_ctlr_work); 6765a0c12413SStephen M. Cameron detect_controller_lockup(h); 6766094963daSStephen M. Cameron if (lockup_detected(h)) 67678a98db73SStephen M. Cameron return; 67689846590eSStephen M. Cameron 67699846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 67709846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 67719846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 67729846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 67739846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 67749846590eSStephen M. Cameron } 67759846590eSStephen M. Cameron 67768a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 67778a98db73SStephen M. Cameron if (h->remove_in_progress) { 67788a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6779a0c12413SStephen M. Cameron return; 6780a0c12413SStephen M. Cameron } 67818a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 67828a98db73SStephen M. Cameron h->heartbeat_sample_interval); 67838a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6784a0c12413SStephen M. Cameron } 6785a0c12413SStephen M. Cameron 67866f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 67874c2a8c40SStephen M. Cameron { 67884c2a8c40SStephen M. Cameron int dac, rc; 67894c2a8c40SStephen M. Cameron struct ctlr_info *h; 679064670ac8SStephen M. Cameron int try_soft_reset = 0; 679164670ac8SStephen M. Cameron unsigned long flags; 67924c2a8c40SStephen M. Cameron 67934c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 67944c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 67954c2a8c40SStephen M. Cameron 67964c2a8c40SStephen M. Cameron rc = hpsa_init_reset_devices(pdev); 679764670ac8SStephen M. Cameron if (rc) { 679864670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 67994c2a8c40SStephen M. Cameron return rc; 680064670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 680164670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 680264670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 680364670ac8SStephen M. Cameron * point that it can accept a command. 680464670ac8SStephen M. Cameron */ 680564670ac8SStephen M. Cameron try_soft_reset = 1; 680664670ac8SStephen M. Cameron rc = 0; 680764670ac8SStephen M. Cameron } 680864670ac8SStephen M. Cameron 680964670ac8SStephen M. Cameron reinit_after_soft_reset: 68104c2a8c40SStephen M. Cameron 6811303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 6812303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 6813303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 6814303932fdSDon Brace */ 6815303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 6816edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 6817edd16368SStephen M. Cameron if (!h) 6818ecd9aad4SStephen M. Cameron return -ENOMEM; 6819edd16368SStephen M. Cameron 682055c06c71SStephen M. Cameron h->pdev = pdev; 6821a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 68229846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 68236eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 68249846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 68256eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 6826*34f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 6827094963daSStephen M. Cameron 6828080ef1ccSDon Brace h->resubmit_wq = alloc_workqueue("hpsa", WQ_MEM_RECLAIM, 0); 6829080ef1ccSDon Brace if (!h->resubmit_wq) { 6830080ef1ccSDon Brace dev_err(&h->pdev->dev, "Failed to allocate work queue\n"); 6831080ef1ccSDon Brace rc = -ENOMEM; 6832080ef1ccSDon Brace goto clean1; 6833080ef1ccSDon Brace } 6834094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 6835094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 68362a5ac326SStephen M. Cameron if (!h->lockup_detected) { 68372a5ac326SStephen M. Cameron rc = -ENOMEM; 6838094963daSStephen M. Cameron goto clean1; 68392a5ac326SStephen M. Cameron } 6840094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 6841094963daSStephen M. Cameron 684255c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 6843ecd9aad4SStephen M. Cameron if (rc != 0) 6844edd16368SStephen M. Cameron goto clean1; 6845edd16368SStephen M. Cameron 6846f79cfec6SStephen M. Cameron sprintf(h->devname, HPSA "%d", number_of_controllers); 6847edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 6848edd16368SStephen M. Cameron number_of_controllers++; 6849edd16368SStephen M. Cameron 6850edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 6851ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 6852ecd9aad4SStephen M. Cameron if (rc == 0) { 6853edd16368SStephen M. Cameron dac = 1; 6854ecd9aad4SStephen M. Cameron } else { 6855ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 6856ecd9aad4SStephen M. Cameron if (rc == 0) { 6857edd16368SStephen M. Cameron dac = 0; 6858ecd9aad4SStephen M. Cameron } else { 6859edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 6860edd16368SStephen M. Cameron goto clean1; 6861edd16368SStephen M. Cameron } 6862ecd9aad4SStephen M. Cameron } 6863edd16368SStephen M. Cameron 6864edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 6865edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 686610f66018SStephen M. Cameron 68679ee61794SRobert Elliott if (hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx)) 6868edd16368SStephen M. Cameron goto clean2; 6869303932fdSDon Brace dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n", 6870303932fdSDon Brace h->devname, pdev->device, 6871a9a3a273SStephen M. Cameron h->intr[h->intr_mode], dac ? "" : " not"); 68728947fd10SRobert Elliott rc = hpsa_allocate_cmd_pool(h); 68738947fd10SRobert Elliott if (rc) 68748947fd10SRobert Elliott goto clean2_and_free_irqs; 687533a2ffceSStephen M. Cameron if (hpsa_allocate_sg_chain_blocks(h)) 687633a2ffceSStephen M. Cameron goto clean4; 6877a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 6878a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 6879edd16368SStephen M. Cameron 6880edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 68819a41338eSStephen M. Cameron h->ndevices = 0; 6882316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 68839a41338eSStephen M. Cameron h->scsi_host = NULL; 68849a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 688564670ac8SStephen M. Cameron hpsa_put_ctlr_into_performant_mode(h); 688664670ac8SStephen M. Cameron 688764670ac8SStephen M. Cameron /* At this point, the controller is ready to take commands. 688864670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 688964670ac8SStephen M. Cameron * the soft reset and see if that works. 689064670ac8SStephen M. Cameron */ 689164670ac8SStephen M. Cameron if (try_soft_reset) { 689264670ac8SStephen M. Cameron 689364670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 689464670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 689564670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 689664670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 689764670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 689864670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 689964670ac8SStephen M. Cameron */ 690064670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 690164670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 690264670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6903ec501a18SRobert Elliott hpsa_free_irqs(h); 69049ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 690564670ac8SStephen M. Cameron hpsa_intx_discard_completions); 690664670ac8SStephen M. Cameron if (rc) { 69079ee61794SRobert Elliott dev_warn(&h->pdev->dev, 69089ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 690964670ac8SStephen M. Cameron goto clean4; 691064670ac8SStephen M. Cameron } 691164670ac8SStephen M. Cameron 691264670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 691364670ac8SStephen M. Cameron if (rc) 691464670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 691564670ac8SStephen M. Cameron goto clean4; 691664670ac8SStephen M. Cameron 691764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 691864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 691964670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 692064670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 692164670ac8SStephen M. Cameron msleep(10000); 692264670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 692364670ac8SStephen M. Cameron 692464670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 692564670ac8SStephen M. Cameron if (rc) 692664670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 692764670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 692864670ac8SStephen M. Cameron 692964670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 693064670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 693164670ac8SStephen M. Cameron * all over again. 693264670ac8SStephen M. Cameron */ 693364670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 693464670ac8SStephen M. Cameron try_soft_reset = 0; 693564670ac8SStephen M. Cameron if (rc) 693664670ac8SStephen M. Cameron /* don't go to clean4, we already unallocated */ 693764670ac8SStephen M. Cameron return -ENODEV; 693864670ac8SStephen M. Cameron 693964670ac8SStephen M. Cameron goto reinit_after_soft_reset; 694064670ac8SStephen M. Cameron } 6941edd16368SStephen M. Cameron 6942da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 6943da0697bdSScott Teel h->acciopath_status = 1; 6944da0697bdSScott Teel 6945e863d68eSScott Teel 6946edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 6947edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 6948edd16368SStephen M. Cameron 6949339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 6950edd16368SStephen M. Cameron hpsa_register_scsi(h); /* hook ourselves into SCSI subsystem */ 69518a98db73SStephen M. Cameron 69528a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 69538a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 69548a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 69558a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 69568a98db73SStephen M. Cameron h->heartbeat_sample_interval); 695788bf6d62SStephen M. Cameron return 0; 6958edd16368SStephen M. Cameron 6959edd16368SStephen M. Cameron clean4: 696033a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 69612e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 69628947fd10SRobert Elliott clean2_and_free_irqs: 6963ec501a18SRobert Elliott hpsa_free_irqs(h); 6964edd16368SStephen M. Cameron clean2: 6965edd16368SStephen M. Cameron clean1: 6966080ef1ccSDon Brace if (h->resubmit_wq) 6967080ef1ccSDon Brace destroy_workqueue(h->resubmit_wq); 6968094963daSStephen M. Cameron if (h->lockup_detected) 6969094963daSStephen M. Cameron free_percpu(h->lockup_detected); 6970edd16368SStephen M. Cameron kfree(h); 6971ecd9aad4SStephen M. Cameron return rc; 6972edd16368SStephen M. Cameron } 6973edd16368SStephen M. Cameron 6974edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 6975edd16368SStephen M. Cameron { 6976edd16368SStephen M. Cameron char *flush_buf; 6977edd16368SStephen M. Cameron struct CommandList *c; 6978702890e3SStephen M. Cameron 6979702890e3SStephen M. Cameron /* Don't bother trying to flush the cache if locked up */ 6980094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 6981702890e3SStephen M. Cameron return; 6982edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 6983edd16368SStephen M. Cameron if (!flush_buf) 6984edd16368SStephen M. Cameron return; 6985edd16368SStephen M. Cameron 698645fcb86eSStephen Cameron c = cmd_alloc(h); 6987edd16368SStephen M. Cameron if (!c) { 698845fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 6989edd16368SStephen M. Cameron goto out_of_memory; 6990edd16368SStephen M. Cameron } 6991a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 6992a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 6993a2dac136SStephen M. Cameron goto out; 6994a2dac136SStephen M. Cameron } 6995edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE); 6996edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 6997a2dac136SStephen M. Cameron out: 6998edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 6999edd16368SStephen M. Cameron "error flushing cache on controller\n"); 700045fcb86eSStephen Cameron cmd_free(h, c); 7001edd16368SStephen M. Cameron out_of_memory: 7002edd16368SStephen M. Cameron kfree(flush_buf); 7003edd16368SStephen M. Cameron } 7004edd16368SStephen M. Cameron 7005edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 7006edd16368SStephen M. Cameron { 7007edd16368SStephen M. Cameron struct ctlr_info *h; 7008edd16368SStephen M. Cameron 7009edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 7010edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 7011edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 7012edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 7013edd16368SStephen M. Cameron */ 7014edd16368SStephen M. Cameron hpsa_flush_cache(h); 7015edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 70160097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 7017edd16368SStephen M. Cameron } 7018edd16368SStephen M. Cameron 70196f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 702055e14e76SStephen M. Cameron { 702155e14e76SStephen M. Cameron int i; 702255e14e76SStephen M. Cameron 702355e14e76SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 702455e14e76SStephen M. Cameron kfree(h->dev[i]); 702555e14e76SStephen M. Cameron } 702655e14e76SStephen M. Cameron 70276f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 7028edd16368SStephen M. Cameron { 7029edd16368SStephen M. Cameron struct ctlr_info *h; 70308a98db73SStephen M. Cameron unsigned long flags; 7031edd16368SStephen M. Cameron 7032edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 7033edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 7034edd16368SStephen M. Cameron return; 7035edd16368SStephen M. Cameron } 7036edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 70378a98db73SStephen M. Cameron 70388a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 70398a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 70408a98db73SStephen M. Cameron h->remove_in_progress = 1; 70418a98db73SStephen M. Cameron cancel_delayed_work(&h->monitor_ctlr_work); 70428a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7043edd16368SStephen M. Cameron hpsa_unregister_scsi(h); /* unhook from SCSI subsystem */ 7044edd16368SStephen M. Cameron hpsa_shutdown(pdev); 7045080ef1ccSDon Brace destroy_workqueue(h->resubmit_wq); 7046edd16368SStephen M. Cameron iounmap(h->vaddr); 7047204892e9SStephen M. Cameron iounmap(h->transtable); 7048204892e9SStephen M. Cameron iounmap(h->cfgtable); 704955e14e76SStephen M. Cameron hpsa_free_device_info(h); 705033a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 7051edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7052edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 7053edd16368SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 7054edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7055edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 7056edd16368SStephen M. Cameron h->errinfo_pool, h->errinfo_pool_dhandle); 7057072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7058edd16368SStephen M. Cameron kfree(h->cmd_pool_bits); 7059303932fdSDon Brace kfree(h->blockFetchTable); 7060e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7061aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7062339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7063f0bd0b68SStephen M. Cameron pci_disable_device(pdev); 7064edd16368SStephen M. Cameron pci_release_regions(pdev); 7065094963daSStephen M. Cameron free_percpu(h->lockup_detected); 7066edd16368SStephen M. Cameron kfree(h); 7067edd16368SStephen M. Cameron } 7068edd16368SStephen M. Cameron 7069edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 7070edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 7071edd16368SStephen M. Cameron { 7072edd16368SStephen M. Cameron return -ENOSYS; 7073edd16368SStephen M. Cameron } 7074edd16368SStephen M. Cameron 7075edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 7076edd16368SStephen M. Cameron { 7077edd16368SStephen M. Cameron return -ENOSYS; 7078edd16368SStephen M. Cameron } 7079edd16368SStephen M. Cameron 7080edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 7081f79cfec6SStephen M. Cameron .name = HPSA, 7082edd16368SStephen M. Cameron .probe = hpsa_init_one, 70836f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 7084edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 7085edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 7086edd16368SStephen M. Cameron .suspend = hpsa_suspend, 7087edd16368SStephen M. Cameron .resume = hpsa_resume, 7088edd16368SStephen M. Cameron }; 7089edd16368SStephen M. Cameron 7090303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 7091303932fdSDon Brace * scatter gather elements supported) and bucket[], 7092303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 7093303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 7094303932fdSDon Brace * byte increments) which the controller uses to fetch 7095303932fdSDon Brace * commands. This function fills in bucket_map[], which 7096303932fdSDon Brace * maps a given number of scatter gather elements to one of 7097303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 7098303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 7099303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 7100303932fdSDon Brace * bits of the command address. 7101303932fdSDon Brace */ 7102303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 71032b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 7104303932fdSDon Brace { 7105303932fdSDon Brace int i, j, b, size; 7106303932fdSDon Brace 7107303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 7108303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 7109303932fdSDon Brace /* Compute size of a command with i SG entries */ 7110e1f7de0cSMatt Gates size = i + min_blocks; 7111303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 7112303932fdSDon Brace /* Find the bucket that is just big enough */ 7113e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 7114303932fdSDon Brace if (bucket[j] >= size) { 7115303932fdSDon Brace b = j; 7116303932fdSDon Brace break; 7117303932fdSDon Brace } 7118303932fdSDon Brace } 7119303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 7120303932fdSDon Brace bucket_map[i] = b; 7121303932fdSDon Brace } 7122303932fdSDon Brace } 7123303932fdSDon Brace 7124e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 7125303932fdSDon Brace { 71266c311b57SStephen M. Cameron int i; 71276c311b57SStephen M. Cameron unsigned long register_value; 7128e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7129e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 7130e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 7131b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 7132b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 7133e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 7134def342bdSStephen M. Cameron 7135def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 7136def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 7137def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 7138def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 7139def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 7140def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 7141def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 7142def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 7143def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 7144def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 7145d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 7146def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 7147def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 7148def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 7149def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 7150def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 7151def342bdSStephen M. Cameron */ 7152d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 7153b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 7154b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 7155b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 7156b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 7157b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 7158b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 7159b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 7160b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 7161b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 7162b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 7163d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 7164303932fdSDon Brace /* 5 = 1 s/g entry or 4k 7165303932fdSDon Brace * 6 = 2 s/g entry or 8k 7166303932fdSDon Brace * 8 = 4 s/g entry or 16k 7167303932fdSDon Brace * 10 = 6 s/g entry or 24k 7168303932fdSDon Brace */ 7169303932fdSDon Brace 7170b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 7171b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 7172b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 7173b3a52e79SStephen M. Cameron */ 7174b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 7175b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 7176b3a52e79SStephen M. Cameron 7177303932fdSDon Brace /* Controller spec: zero out this buffer. */ 7178072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7179072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 7180303932fdSDon Brace 7181d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 7182d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 7183e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 7184303932fdSDon Brace for (i = 0; i < 8; i++) 7185303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 7186303932fdSDon Brace 7187303932fdSDon Brace /* size of controller ring buffer */ 7188303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 7189254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 7190303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 7191303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 7192254f796bSMatt Gates 7193254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7194254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 7195072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 7196254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 7197254f796bSMatt Gates } 7198254f796bSMatt Gates 7199b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 7200e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 7201e1f7de0cSMatt Gates /* 7202e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 7203e1f7de0cSMatt Gates */ 7204e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7205e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 7206e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7207e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7208c349775eSScott Teel } else { 7209c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 7210c349775eSScott Teel access = SA5_ioaccel_mode2_access; 7211c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7212c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7213c349775eSScott Teel } 7214e1f7de0cSMatt Gates } 7215303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 72163f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7217303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 7218303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 7219050f7147SStephen Cameron dev_err(&h->pdev->dev, 7220050f7147SStephen Cameron "performant mode problem - transport not active\n"); 7221303932fdSDon Brace return; 7222303932fdSDon Brace } 7223960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 7224e1f7de0cSMatt Gates h->access = access; 7225e1f7de0cSMatt Gates h->transMethod = transMethod; 7226e1f7de0cSMatt Gates 7227b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 7228b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 7229e1f7de0cSMatt Gates return; 7230e1f7de0cSMatt Gates 7231b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 7232e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 7233e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7234e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 7235e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 7236e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 7237e1f7de0cSMatt Gates } 7238283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 7239283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 7240e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 7241e1f7de0cSMatt Gates 7242e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 7243072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7244072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 7245072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 7246072b0518SStephen M. Cameron h->reply_queue_size); 7247e1f7de0cSMatt Gates 7248e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 7249e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 7250e1f7de0cSMatt Gates */ 7251e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 7252e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 7253e1f7de0cSMatt Gates 7254e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 7255e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 7256e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 7257e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 7258e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 72592b08b3e9SDon Brace cp->host_context_flags = 72602b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 7261e1f7de0cSMatt Gates cp->timeout_sec = 0; 7262e1f7de0cSMatt Gates cp->ReplyQueue = 0; 726350a0decfSStephen M. Cameron cp->tag = 7264f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 726550a0decfSStephen M. Cameron cp->host_addr = 726650a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 7267e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 7268e1f7de0cSMatt Gates } 7269b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 7270b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 7271b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 7272b9af4937SStephen M. Cameron int rc; 7273b9af4937SStephen M. Cameron 7274b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7275b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7276b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 7277b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 7278b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 7279b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 7280b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 7281b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 7282b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 7283b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 7284b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 7285b9af4937SStephen M. Cameron cfg_base_addr_index) + 7286b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 7287b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 7288b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 7289b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 7290b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 7291b9af4937SStephen M. Cameron } 7292b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7293b9af4937SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7294e1f7de0cSMatt Gates } 7295e1f7de0cSMatt Gates 7296e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h) 7297e1f7de0cSMatt Gates { 7298283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 7299283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7300283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 7301283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 7302283b4a9bSStephen M. Cameron 7303e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 7304e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 7305e1f7de0cSMatt Gates * hardware. 7306e1f7de0cSMatt Gates */ 7307e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 7308e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 7309e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 7310e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 7311e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7312e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 7313e1f7de0cSMatt Gates 7314e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 7315283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7316e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 7317e1f7de0cSMatt Gates 7318e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 7319e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 7320e1f7de0cSMatt Gates goto clean_up; 7321e1f7de0cSMatt Gates 7322e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 7323e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 7324e1f7de0cSMatt Gates return 0; 7325e1f7de0cSMatt Gates 7326e1f7de0cSMatt Gates clean_up: 7327e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 7328e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 7329e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7330e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 7331e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7332e1f7de0cSMatt Gates return 1; 73336c311b57SStephen M. Cameron } 73346c311b57SStephen M. Cameron 7335aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h) 7336aca9012aSStephen M. Cameron { 7337aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 7338aca9012aSStephen M. Cameron 7339aca9012aSStephen M. Cameron h->ioaccel_maxsg = 7340aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7341aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 7342aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 7343aca9012aSStephen M. Cameron 7344aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 7345aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 7346aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 7347aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 7348aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7349aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 7350aca9012aSStephen M. Cameron 7351aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 7352aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7353aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7354aca9012aSStephen M. Cameron 7355aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 7356aca9012aSStephen M. Cameron (h->ioaccel2_blockFetchTable == NULL)) 7357aca9012aSStephen M. Cameron goto clean_up; 7358aca9012aSStephen M. Cameron 7359aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 7360aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 7361aca9012aSStephen M. Cameron return 0; 7362aca9012aSStephen M. Cameron 7363aca9012aSStephen M. Cameron clean_up: 7364aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 7365aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 7366aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7367aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 7368aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7369aca9012aSStephen M. Cameron return 1; 7370aca9012aSStephen M. Cameron } 7371aca9012aSStephen M. Cameron 73726f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 73736c311b57SStephen M. Cameron { 73746c311b57SStephen M. Cameron u32 trans_support; 7375e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7376e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 7377254f796bSMatt Gates int i; 73786c311b57SStephen M. Cameron 737902ec19c8SStephen M. Cameron if (hpsa_simple_mode) 738002ec19c8SStephen M. Cameron return; 738102ec19c8SStephen M. Cameron 738267c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 738367c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 738467c99a72Sscameron@beardog.cce.hp.com return; 738567c99a72Sscameron@beardog.cce.hp.com 7386e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 7387e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7388e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 7389e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 7390e1f7de0cSMatt Gates if (hpsa_alloc_ioaccel_cmd_and_bft(h)) 7391e1f7de0cSMatt Gates goto clean_up; 7392aca9012aSStephen M. Cameron } else { 7393aca9012aSStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel2) { 7394aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 7395aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 7396aca9012aSStephen M. Cameron if (ioaccel2_alloc_cmds_and_bft(h)) 7397aca9012aSStephen M. Cameron goto clean_up; 7398aca9012aSStephen M. Cameron } 7399e1f7de0cSMatt Gates } 7400e1f7de0cSMatt Gates 7401eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 7402cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 74036c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 7404072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 74056c311b57SStephen M. Cameron 7406254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7407072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 7408072b0518SStephen M. Cameron h->reply_queue_size, 7409072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 7410072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7411072b0518SStephen M. Cameron goto clean_up; 7412254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 7413254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 7414254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 7415254f796bSMatt Gates } 7416254f796bSMatt Gates 74176c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 7418d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 74196c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7420072b0518SStephen M. Cameron if (!h->blockFetchTable) 74216c311b57SStephen M. Cameron goto clean_up; 74226c311b57SStephen M. Cameron 7423e1f7de0cSMatt Gates hpsa_enter_performant_mode(h, trans_support); 7424303932fdSDon Brace return; 7425303932fdSDon Brace 7426303932fdSDon Brace clean_up: 7427072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7428303932fdSDon Brace kfree(h->blockFetchTable); 7429303932fdSDon Brace } 7430303932fdSDon Brace 743123100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 743276438d08SStephen M. Cameron { 743323100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 743423100dd9SStephen M. Cameron } 743523100dd9SStephen M. Cameron 743623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 743723100dd9SStephen M. Cameron { 743823100dd9SStephen M. Cameron struct CommandList *c = NULL; 7439f2405db8SDon Brace int i, accel_cmds_out; 7440281a7fd0SWebb Scales int refcount; 744176438d08SStephen M. Cameron 7442f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 744323100dd9SStephen M. Cameron accel_cmds_out = 0; 7444f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7445f2405db8SDon Brace c = h->cmd_pool + i; 7446281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7447281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 744823100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 7449281a7fd0SWebb Scales cmd_free(h, c); 7450f2405db8SDon Brace } 745123100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 745276438d08SStephen M. Cameron break; 745376438d08SStephen M. Cameron msleep(100); 745476438d08SStephen M. Cameron } while (1); 745576438d08SStephen M. Cameron } 745676438d08SStephen M. Cameron 7457edd16368SStephen M. Cameron /* 7458edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 7459edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 7460edd16368SStephen M. Cameron */ 7461edd16368SStephen M. Cameron static int __init hpsa_init(void) 7462edd16368SStephen M. Cameron { 746331468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 7464edd16368SStephen M. Cameron } 7465edd16368SStephen M. Cameron 7466edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 7467edd16368SStephen M. Cameron { 7468edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 7469edd16368SStephen M. Cameron } 7470edd16368SStephen M. Cameron 7471e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 7472e1f7de0cSMatt Gates { 7473e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 7474dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 7475dd0e19f3SScott Teel 7476dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 7477dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 7478dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 7479dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 7480dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 7481dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 7482dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 7483dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 7484dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 7485dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 7486dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 7487dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 7488dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 7489dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 7490dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 7491dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 7492dd0e19f3SScott Teel 7493dd0e19f3SScott Teel #undef VERIFY_OFFSET 7494dd0e19f3SScott Teel 7495dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 7496b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 7497b66cc250SMike Miller 7498b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 7499b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 7500b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 7501b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 7502b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 7503b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 7504b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 7505b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 7506b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 7507b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 7508b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 7509b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 7510b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 7511b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 7512b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 7513b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 7514b66cc250SMike Miller 7515b66cc250SMike Miller #undef VERIFY_OFFSET 7516b66cc250SMike Miller 7517b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 7518e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 7519e1f7de0cSMatt Gates 7520e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 7521e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 7522e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 7523e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 7524e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 7525e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 7526e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 7527e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 7528e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 7529e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 7530e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 7531e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 7532e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 7533e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 7534e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 7535e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 7536e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 7537e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 7538e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 7539e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 7540e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 7541e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 754250a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 7543e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 7544e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 7545e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 7546e1f7de0cSMatt Gates #undef VERIFY_OFFSET 7547e1f7de0cSMatt Gates } 7548e1f7de0cSMatt Gates 7549edd16368SStephen M. Cameron module_init(hpsa_init); 7550edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 7551