xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 2d041306b669e281427de7dd398e74335c9f5042)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron 
19edd16368SStephen M. Cameron #include <linux/module.h>
20edd16368SStephen M. Cameron #include <linux/interrupt.h>
21edd16368SStephen M. Cameron #include <linux/types.h>
22edd16368SStephen M. Cameron #include <linux/pci.h>
23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
24edd16368SStephen M. Cameron #include <linux/kernel.h>
25edd16368SStephen M. Cameron #include <linux/slab.h>
26edd16368SStephen M. Cameron #include <linux/delay.h>
27edd16368SStephen M. Cameron #include <linux/fs.h>
28edd16368SStephen M. Cameron #include <linux/timer.h>
29edd16368SStephen M. Cameron #include <linux/init.h>
30edd16368SStephen M. Cameron #include <linux/spinlock.h>
31edd16368SStephen M. Cameron #include <linux/compat.h>
32edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
33edd16368SStephen M. Cameron #include <linux/uaccess.h>
34edd16368SStephen M. Cameron #include <linux/io.h>
35edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
36edd16368SStephen M. Cameron #include <linux/completion.h>
37edd16368SStephen M. Cameron #include <linux/moduleparam.h>
38edd16368SStephen M. Cameron #include <scsi/scsi.h>
39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
439437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4473153fe5SWebb Scales #include <scsi/scsi_dbg.h>
45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
46edd16368SStephen M. Cameron #include <linux/string.h>
47edd16368SStephen M. Cameron #include <linux/bitmap.h>
4860063497SArun Sharma #include <linux/atomic.h>
49a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5042a91641SDon Brace #include <linux/percpu-defs.h>
51094963daSStephen M. Cameron #include <linux/percpu.h>
522b08b3e9SDon Brace #include <asm/unaligned.h>
53283b4a9bSStephen M. Cameron #include <asm/div64.h>
54edd16368SStephen M. Cameron #include "hpsa_cmd.h"
55edd16368SStephen M. Cameron #include "hpsa.h"
56edd16368SStephen M. Cameron 
57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
60f79cfec6SStephen M. Cameron #define HPSA "hpsa"
61edd16368SStephen M. Cameron 
62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
68edd16368SStephen M. Cameron 
69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
75edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
78edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
79edd16368SStephen M. Cameron 
80edd16368SStephen M. Cameron static int hpsa_allow_any;
81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
83edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8402ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8702ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
88edd16368SStephen M. Cameron 
89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
96163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
97163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
98f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1223b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
131fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
132cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
133cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
134cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
135cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1408e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
142edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
143edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
144edd16368SStephen M. Cameron 	{0,}
145edd16368SStephen M. Cameron };
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
148edd16368SStephen M. Cameron 
149edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
150edd16368SStephen M. Cameron  *  product = Marketing Name for the board
151edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
152edd16368SStephen M. Cameron  */
153edd16368SStephen M. Cameron static struct board_type products[] = {
154edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
157edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
158edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
159163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
160163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1617d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
162fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
163fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
164fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
165fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
166fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
167fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
168fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1741fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1751fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
180c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
18127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1913b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1923b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
194fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
195cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
196cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
197cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
198cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
199cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2008e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2018e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2028e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2038e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2048e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
205edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
206edd16368SStephen M. Cameron };
207edd16368SStephen M. Cameron 
208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
212edd16368SStephen M. Cameron static int number_of_controllers;
213edd16368SStephen M. Cameron 
21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
217edd16368SStephen M. Cameron 
218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
22042a91641SDon Brace 	void __user *arg);
221edd16368SStephen M. Cameron #endif
222edd16368SStephen M. Cameron 
223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22773153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
229b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
230edd16368SStephen M. Cameron 	int cmd_type);
2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
233edd16368SStephen M. Cameron 
234f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
235a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
236a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
237a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2387c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
239edd16368SStephen M. Cameron 
240edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
24175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
242edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
24341ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
244edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
245edd16368SStephen M. Cameron 
246edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
247edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
248edd16368SStephen M. Cameron 	struct CommandList *c);
249edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
250edd16368SStephen M. Cameron 	struct CommandList *c);
251303932fdSDon Brace /* performant mode helper functions */
252303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2532b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
254105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
255105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
256254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2576f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2586f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2591df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2606f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2611df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2626f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2636f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2646f039790SGreg Kroah-Hartman 				     int wait_for_ready);
26575167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
266c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
267fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
268fe5389c8SStephen M. Cameron #define BOARD_READY 1
26923100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
27076438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
271c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
272c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
27303383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
274080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
27525163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
27625163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
2778270b862SJoe Handzik static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device);
278edd16368SStephen M. Cameron 
279edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
280edd16368SStephen M. Cameron {
281edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
282edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
283edd16368SStephen M. Cameron }
284edd16368SStephen M. Cameron 
285a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
286a23513e8SStephen M. Cameron {
287a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
288a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
289a23513e8SStephen M. Cameron }
290a23513e8SStephen M. Cameron 
291a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
292a58e7e53SWebb Scales {
293a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
294a58e7e53SWebb Scales }
295a58e7e53SWebb Scales 
296d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
297d604f533SWebb Scales {
298d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
299d604f533SWebb Scales }
300d604f533SWebb Scales 
3019437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3029437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3039437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3049437ac43SStephen Cameron {
3059437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3069437ac43SStephen Cameron 	bool rc;
3079437ac43SStephen Cameron 
3089437ac43SStephen Cameron 	*sense_key = -1;
3099437ac43SStephen Cameron 	*asc = -1;
3109437ac43SStephen Cameron 	*ascq = -1;
3119437ac43SStephen Cameron 
3129437ac43SStephen Cameron 	if (sense_data_len < 1)
3139437ac43SStephen Cameron 		return;
3149437ac43SStephen Cameron 
3159437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3169437ac43SStephen Cameron 	if (rc) {
3179437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3189437ac43SStephen Cameron 		*asc = sshdr.asc;
3199437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3209437ac43SStephen Cameron 	}
3219437ac43SStephen Cameron }
3229437ac43SStephen Cameron 
323edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
324edd16368SStephen M. Cameron 	struct CommandList *c)
325edd16368SStephen M. Cameron {
3269437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3279437ac43SStephen Cameron 	int sense_len;
3289437ac43SStephen Cameron 
3299437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3309437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3319437ac43SStephen Cameron 	else
3329437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3339437ac43SStephen Cameron 
3349437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3359437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
33681c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
337edd16368SStephen M. Cameron 		return 0;
338edd16368SStephen M. Cameron 
3399437ac43SStephen Cameron 	switch (asc) {
340edd16368SStephen M. Cameron 	case STATE_CHANGED:
3419437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3422946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3432946e82bSRobert Elliott 			h->devname);
344edd16368SStephen M. Cameron 		break;
345edd16368SStephen M. Cameron 	case LUN_FAILED:
3467f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3472946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
348edd16368SStephen M. Cameron 		break;
349edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3507f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3512946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
352edd16368SStephen M. Cameron 	/*
3534f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3544f4eb9f1SScott Teel 	 * target (array) devices.
355edd16368SStephen M. Cameron 	 */
356edd16368SStephen M. Cameron 		break;
357edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3582946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3592946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3602946e82bSRobert Elliott 			h->devname);
361edd16368SStephen M. Cameron 		break;
362edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3632946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3642946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3652946e82bSRobert Elliott 			h->devname);
366edd16368SStephen M. Cameron 		break;
367edd16368SStephen M. Cameron 	default:
3682946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3692946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3702946e82bSRobert Elliott 			h->devname);
371edd16368SStephen M. Cameron 		break;
372edd16368SStephen M. Cameron 	}
373edd16368SStephen M. Cameron 	return 1;
374edd16368SStephen M. Cameron }
375edd16368SStephen M. Cameron 
376852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
377852af20aSMatt Bondurant {
378852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
379852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
380852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
381852af20aSMatt Bondurant 		return 0;
382852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
383852af20aSMatt Bondurant 	return 1;
384852af20aSMatt Bondurant }
385852af20aSMatt Bondurant 
386e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
387e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
388e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
389e985c58fSStephen Cameron {
390e985c58fSStephen Cameron 	int ld;
391e985c58fSStephen Cameron 	struct ctlr_info *h;
392e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
393e985c58fSStephen Cameron 
394e985c58fSStephen Cameron 	h = shost_to_hba(shost);
395e985c58fSStephen Cameron 	ld = lockup_detected(h);
396e985c58fSStephen Cameron 
397e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
398e985c58fSStephen Cameron }
399e985c58fSStephen Cameron 
400da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
401da0697bdSScott Teel 					 struct device_attribute *attr,
402da0697bdSScott Teel 					 const char *buf, size_t count)
403da0697bdSScott Teel {
404da0697bdSScott Teel 	int status, len;
405da0697bdSScott Teel 	struct ctlr_info *h;
406da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
407da0697bdSScott Teel 	char tmpbuf[10];
408da0697bdSScott Teel 
409da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
410da0697bdSScott Teel 		return -EACCES;
411da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
412da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
413da0697bdSScott Teel 	tmpbuf[len] = '\0';
414da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
415da0697bdSScott Teel 		return -EINVAL;
416da0697bdSScott Teel 	h = shost_to_hba(shost);
417da0697bdSScott Teel 	h->acciopath_status = !!status;
418da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
419da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
420da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
421da0697bdSScott Teel 	return count;
422da0697bdSScott Teel }
423da0697bdSScott Teel 
4242ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4252ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4262ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4272ba8bfc8SStephen M. Cameron {
4282ba8bfc8SStephen M. Cameron 	int debug_level, len;
4292ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4302ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4312ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4322ba8bfc8SStephen M. Cameron 
4332ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4342ba8bfc8SStephen M. Cameron 		return -EACCES;
4352ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4362ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4372ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4382ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4392ba8bfc8SStephen M. Cameron 		return -EINVAL;
4402ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4412ba8bfc8SStephen M. Cameron 		debug_level = 0;
4422ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4432ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4442ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4452ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4462ba8bfc8SStephen M. Cameron 	return count;
4472ba8bfc8SStephen M. Cameron }
4482ba8bfc8SStephen M. Cameron 
449edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
450edd16368SStephen M. Cameron 				 struct device_attribute *attr,
451edd16368SStephen M. Cameron 				 const char *buf, size_t count)
452edd16368SStephen M. Cameron {
453edd16368SStephen M. Cameron 	struct ctlr_info *h;
454edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
455a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
45631468401SMike Miller 	hpsa_scan_start(h->scsi_host);
457edd16368SStephen M. Cameron 	return count;
458edd16368SStephen M. Cameron }
459edd16368SStephen M. Cameron 
460d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
461d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
462d28ce020SStephen M. Cameron {
463d28ce020SStephen M. Cameron 	struct ctlr_info *h;
464d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
465d28ce020SStephen M. Cameron 	unsigned char *fwrev;
466d28ce020SStephen M. Cameron 
467d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
468d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
469d28ce020SStephen M. Cameron 		return 0;
470d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
471d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
472d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
473d28ce020SStephen M. Cameron }
474d28ce020SStephen M. Cameron 
47594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
47694a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
47794a13649SStephen M. Cameron {
47894a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
47994a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
48094a13649SStephen M. Cameron 
4810cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4820cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
48394a13649SStephen M. Cameron }
48494a13649SStephen M. Cameron 
485745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
486745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
487745a7a25SStephen M. Cameron {
488745a7a25SStephen M. Cameron 	struct ctlr_info *h;
489745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
490745a7a25SStephen M. Cameron 
491745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
492745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
493960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
494745a7a25SStephen M. Cameron 			"performant" : "simple");
495745a7a25SStephen M. Cameron }
496745a7a25SStephen M. Cameron 
497da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
498da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
499da0697bdSScott Teel {
500da0697bdSScott Teel 	struct ctlr_info *h;
501da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
502da0697bdSScott Teel 
503da0697bdSScott Teel 	h = shost_to_hba(shost);
504da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
505da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
506da0697bdSScott Teel }
507da0697bdSScott Teel 
50846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
509941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
510941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
511941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
512941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
513941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
514941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
515941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
516941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
517941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
518941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
519941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
520941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
521941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5227af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
523941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
524941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5255a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5265a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5275a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5285a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5295a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5305a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
531941b1cdaSStephen M. Cameron };
532941b1cdaSStephen M. Cameron 
53346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
53446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5357af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5365a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5375a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5385a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5395a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5405a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5415a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
54246380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
54346380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
54446380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
54546380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
54646380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
54746380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
54846380786SStephen M. Cameron 	 */
54946380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
55046380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
55146380786SStephen M. Cameron };
55246380786SStephen M. Cameron 
5539b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5549b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5559b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5569b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5579b5c48c2SStephen Cameron };
5589b5c48c2SStephen Cameron 
5599b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
560941b1cdaSStephen M. Cameron {
561941b1cdaSStephen M. Cameron 	int i;
562941b1cdaSStephen M. Cameron 
5639b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5649b5c48c2SStephen Cameron 		if (a[i] == board_id)
565941b1cdaSStephen M. Cameron 			return 1;
5669b5c48c2SStephen Cameron 	return 0;
5679b5c48c2SStephen Cameron }
5689b5c48c2SStephen Cameron 
5699b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5709b5c48c2SStephen Cameron {
5719b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5729b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
573941b1cdaSStephen M. Cameron }
574941b1cdaSStephen M. Cameron 
57546380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
57646380786SStephen M. Cameron {
5779b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5789b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
57946380786SStephen M. Cameron }
58046380786SStephen M. Cameron 
58146380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
58246380786SStephen M. Cameron {
58346380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
58446380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
58546380786SStephen M. Cameron }
58646380786SStephen M. Cameron 
5879b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5889b5c48c2SStephen Cameron {
5899b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5909b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5919b5c48c2SStephen Cameron }
5929b5c48c2SStephen Cameron 
593941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
594941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
595941b1cdaSStephen M. Cameron {
596941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
597941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
598941b1cdaSStephen M. Cameron 
599941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
60046380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
601941b1cdaSStephen M. Cameron }
602941b1cdaSStephen M. Cameron 
603edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
604edd16368SStephen M. Cameron {
605edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
606edd16368SStephen M. Cameron }
607edd16368SStephen M. Cameron 
608f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
609f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
610edd16368SStephen M. Cameron };
6116b80b18fSScott Teel #define HPSA_RAID_0	0
6126b80b18fSScott Teel #define HPSA_RAID_4	1
6136b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6146b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6156b80b18fSScott Teel #define HPSA_RAID_51	4
6166b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6176b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
618edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
619edd16368SStephen M. Cameron 
620edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
621edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
622edd16368SStephen M. Cameron {
623edd16368SStephen M. Cameron 	ssize_t l = 0;
62482a72c0aSStephen M. Cameron 	unsigned char rlevel;
625edd16368SStephen M. Cameron 	struct ctlr_info *h;
626edd16368SStephen M. Cameron 	struct scsi_device *sdev;
627edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
628edd16368SStephen M. Cameron 	unsigned long flags;
629edd16368SStephen M. Cameron 
630edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
631edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
632edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
633edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
634edd16368SStephen M. Cameron 	if (!hdev) {
635edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
636edd16368SStephen M. Cameron 		return -ENODEV;
637edd16368SStephen M. Cameron 	}
638edd16368SStephen M. Cameron 
639edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
640edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
641edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
642edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
643edd16368SStephen M. Cameron 		return l;
644edd16368SStephen M. Cameron 	}
645edd16368SStephen M. Cameron 
646edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
647edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
64882a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
649edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
650edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
651edd16368SStephen M. Cameron 	return l;
652edd16368SStephen M. Cameron }
653edd16368SStephen M. Cameron 
654edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
655edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
656edd16368SStephen M. Cameron {
657edd16368SStephen M. Cameron 	struct ctlr_info *h;
658edd16368SStephen M. Cameron 	struct scsi_device *sdev;
659edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
660edd16368SStephen M. Cameron 	unsigned long flags;
661edd16368SStephen M. Cameron 	unsigned char lunid[8];
662edd16368SStephen M. Cameron 
663edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
664edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
665edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
666edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
667edd16368SStephen M. Cameron 	if (!hdev) {
668edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
669edd16368SStephen M. Cameron 		return -ENODEV;
670edd16368SStephen M. Cameron 	}
671edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
672edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
673edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
674edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
675edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
676edd16368SStephen M. Cameron }
677edd16368SStephen M. Cameron 
678edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
679edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
680edd16368SStephen M. Cameron {
681edd16368SStephen M. Cameron 	struct ctlr_info *h;
682edd16368SStephen M. Cameron 	struct scsi_device *sdev;
683edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
684edd16368SStephen M. Cameron 	unsigned long flags;
685edd16368SStephen M. Cameron 	unsigned char sn[16];
686edd16368SStephen M. Cameron 
687edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
688edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
689edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
690edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
691edd16368SStephen M. Cameron 	if (!hdev) {
692edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
693edd16368SStephen M. Cameron 		return -ENODEV;
694edd16368SStephen M. Cameron 	}
695edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
696edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
697edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
698edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
699edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
700edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
701edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
702edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
703edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
704edd16368SStephen M. Cameron }
705edd16368SStephen M. Cameron 
706c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
707c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
708c1988684SScott Teel {
709c1988684SScott Teel 	struct ctlr_info *h;
710c1988684SScott Teel 	struct scsi_device *sdev;
711c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
712c1988684SScott Teel 	unsigned long flags;
713c1988684SScott Teel 	int offload_enabled;
714c1988684SScott Teel 
715c1988684SScott Teel 	sdev = to_scsi_device(dev);
716c1988684SScott Teel 	h = sdev_to_hba(sdev);
717c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
718c1988684SScott Teel 	hdev = sdev->hostdata;
719c1988684SScott Teel 	if (!hdev) {
720c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
721c1988684SScott Teel 		return -ENODEV;
722c1988684SScott Teel 	}
723c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
724c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
725c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
726c1988684SScott Teel }
727c1988684SScott Teel 
7288270b862SJoe Handzik #define MAX_PATHS 8
7298270b862SJoe Handzik #define PATH_STRING_LEN 50
7308270b862SJoe Handzik 
7318270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7328270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7338270b862SJoe Handzik {
7348270b862SJoe Handzik 	struct ctlr_info *h;
7358270b862SJoe Handzik 	struct scsi_device *sdev;
7368270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7378270b862SJoe Handzik 	unsigned long flags;
7388270b862SJoe Handzik 	int i;
7398270b862SJoe Handzik 	int output_len = 0;
7408270b862SJoe Handzik 	u8 box;
7418270b862SJoe Handzik 	u8 bay;
7428270b862SJoe Handzik 	u8 path_map_index = 0;
7438270b862SJoe Handzik 	char *active;
7448270b862SJoe Handzik 	unsigned char phys_connector[2];
7458270b862SJoe Handzik 	unsigned char path[MAX_PATHS][PATH_STRING_LEN];
7468270b862SJoe Handzik 
7478270b862SJoe Handzik 	memset(path, 0, MAX_PATHS * PATH_STRING_LEN);
7488270b862SJoe Handzik 	sdev = to_scsi_device(dev);
7498270b862SJoe Handzik 	h = sdev_to_hba(sdev);
7508270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
7518270b862SJoe Handzik 	hdev = sdev->hostdata;
7528270b862SJoe Handzik 	if (!hdev) {
7538270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
7548270b862SJoe Handzik 		return -ENODEV;
7558270b862SJoe Handzik 	}
7568270b862SJoe Handzik 
7578270b862SJoe Handzik 	bay = hdev->bay;
7588270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
7598270b862SJoe Handzik 		path_map_index = 1<<i;
7608270b862SJoe Handzik 		if (i == hdev->active_path_index)
7618270b862SJoe Handzik 			active = "Active";
7628270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
7638270b862SJoe Handzik 			active = "Inactive";
7648270b862SJoe Handzik 		else
7658270b862SJoe Handzik 			continue;
7668270b862SJoe Handzik 
7678270b862SJoe Handzik 		output_len = snprintf(path[i],
7688270b862SJoe Handzik 				PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ",
7698270b862SJoe Handzik 				h->scsi_host->host_no,
7708270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
7718270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
7728270b862SJoe Handzik 
7738270b862SJoe Handzik 		if (is_ext_target(h, hdev) ||
7748270b862SJoe Handzik 			(hdev->devtype == TYPE_RAID) ||
7758270b862SJoe Handzik 			is_logical_dev_addr_mode(hdev->scsi3addr)) {
7768270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7778270b862SJoe Handzik 						PATH_STRING_LEN, "%s\n",
7788270b862SJoe Handzik 						active);
7798270b862SJoe Handzik 			continue;
7808270b862SJoe Handzik 		}
7818270b862SJoe Handzik 
7828270b862SJoe Handzik 		box = hdev->box[i];
7838270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
7848270b862SJoe Handzik 			sizeof(phys_connector));
7858270b862SJoe Handzik 		if (phys_connector[0] < '0')
7868270b862SJoe Handzik 			phys_connector[0] = '0';
7878270b862SJoe Handzik 		if (phys_connector[1] < '0')
7888270b862SJoe Handzik 			phys_connector[1] = '0';
7898270b862SJoe Handzik 		if (hdev->phys_connector[i] > 0)
7908270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7918270b862SJoe Handzik 				PATH_STRING_LEN,
7928270b862SJoe Handzik 				"PORT: %.2s ",
7938270b862SJoe Handzik 				phys_connector);
794b9092b79SKevin Barnett 		if (hdev->devtype == TYPE_DISK &&
795b9092b79SKevin Barnett 			hdev->expose_state != HPSA_DO_NOT_EXPOSE) {
7968270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
7978270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
7988270b862SJoe Handzik 					PATH_STRING_LEN,
7998270b862SJoe Handzik 					"BAY: %hhu %s\n",
8008270b862SJoe Handzik 					bay, active);
8018270b862SJoe Handzik 			} else {
8028270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8038270b862SJoe Handzik 					PATH_STRING_LEN,
8048270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8058270b862SJoe Handzik 					box, bay, active);
8068270b862SJoe Handzik 			}
8078270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8088270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8098270b862SJoe Handzik 				PATH_STRING_LEN, "BOX: %hhu %s\n",
8108270b862SJoe Handzik 				box, active);
8118270b862SJoe Handzik 		} else
8128270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8138270b862SJoe Handzik 				PATH_STRING_LEN, "%s\n", active);
8148270b862SJoe Handzik 	}
8158270b862SJoe Handzik 
8168270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8178270b862SJoe Handzik 	return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s",
8188270b862SJoe Handzik 		path[0], path[1], path[2], path[3],
8198270b862SJoe Handzik 		path[4], path[5], path[6], path[7]);
8208270b862SJoe Handzik }
8218270b862SJoe Handzik 
8223f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8233f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8243f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8253f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
826c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
827c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8288270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
829da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
830da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
831da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8322ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8332ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8343f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8353f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8363f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8373f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8383f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
8393f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
840941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
841941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
842e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
843e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
8443f5eac3aSStephen M. Cameron 
8453f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
8463f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
8473f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
8483f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
849c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
8508270b862SJoe Handzik 	&dev_attr_path_info,
851e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
8523f5eac3aSStephen M. Cameron 	NULL,
8533f5eac3aSStephen M. Cameron };
8543f5eac3aSStephen M. Cameron 
8553f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
8563f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
8573f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
8583f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
8593f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
860941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
861da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
8622ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
8633f5eac3aSStephen M. Cameron 	NULL,
8643f5eac3aSStephen M. Cameron };
8653f5eac3aSStephen M. Cameron 
86641ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
86741ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
86841ce4c35SStephen Cameron 
8693f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
8703f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
871f79cfec6SStephen M. Cameron 	.name			= HPSA,
872f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
8733f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
8743f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
8753f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
8767c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
8773f5eac3aSStephen M. Cameron 	.this_id		= -1,
8783f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
87975167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
8803f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
8813f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
8823f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
88341ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
8843f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
8853f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
8863f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
8873f5eac3aSStephen M. Cameron #endif
8883f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
8893f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
890c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
89154b2b50cSMartin K. Petersen 	.no_write_same = 1,
8923f5eac3aSStephen M. Cameron };
8933f5eac3aSStephen M. Cameron 
894254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
8953f5eac3aSStephen M. Cameron {
8963f5eac3aSStephen M. Cameron 	u32 a;
897072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
8983f5eac3aSStephen M. Cameron 
899e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
900e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
901e1f7de0cSMatt Gates 
9023f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
903254f796bSMatt Gates 		return h->access.command_completed(h, q);
9043f5eac3aSStephen M. Cameron 
905254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
906254f796bSMatt Gates 		a = rq->head[rq->current_entry];
907254f796bSMatt Gates 		rq->current_entry++;
9080cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9093f5eac3aSStephen M. Cameron 	} else {
9103f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9113f5eac3aSStephen M. Cameron 	}
9123f5eac3aSStephen M. Cameron 	/* Check for wraparound */
913254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
914254f796bSMatt Gates 		rq->current_entry = 0;
915254f796bSMatt Gates 		rq->wraparound ^= 1;
9163f5eac3aSStephen M. Cameron 	}
9173f5eac3aSStephen M. Cameron 	return a;
9183f5eac3aSStephen M. Cameron }
9193f5eac3aSStephen M. Cameron 
920c349775eSScott Teel /*
921c349775eSScott Teel  * There are some special bits in the bus address of the
922c349775eSScott Teel  * command that we have to set for the controller to know
923c349775eSScott Teel  * how to process the command:
924c349775eSScott Teel  *
925c349775eSScott Teel  * Normal performant mode:
926c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
927c349775eSScott Teel  * bits 1-3 = block fetch table entry
928c349775eSScott Teel  * bits 4-6 = command type (== 0)
929c349775eSScott Teel  *
930c349775eSScott Teel  * ioaccel1 mode:
931c349775eSScott Teel  * bit 0 = "performant mode" bit.
932c349775eSScott Teel  * bits 1-3 = block fetch table entry
933c349775eSScott Teel  * bits 4-6 = command type (== 110)
934c349775eSScott Teel  * (command type is needed because ioaccel1 mode
935c349775eSScott Teel  * commands are submitted through the same register as normal
936c349775eSScott Teel  * mode commands, so this is how the controller knows whether
937c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
938c349775eSScott Teel  *
939c349775eSScott Teel  * ioaccel2 mode:
940c349775eSScott Teel  * bit 0 = "performant mode" bit.
941c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
942c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
943c349775eSScott Teel  * a separate special register for submitting commands.
944c349775eSScott Teel  */
945c349775eSScott Teel 
94625163bd5SWebb Scales /*
94725163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
9483f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
9493f5eac3aSStephen M. Cameron  * register number
9503f5eac3aSStephen M. Cameron  */
95125163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
95225163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
95325163bd5SWebb Scales 					int reply_queue)
9543f5eac3aSStephen M. Cameron {
955254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
9563f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
95725163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
95825163bd5SWebb Scales 			return;
95925163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
960254f796bSMatt Gates 			c->Header.ReplyQueue =
961804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
96225163bd5SWebb Scales 		else
96325163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
964254f796bSMatt Gates 	}
9653f5eac3aSStephen M. Cameron }
9663f5eac3aSStephen M. Cameron 
967c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
96825163bd5SWebb Scales 						struct CommandList *c,
96925163bd5SWebb Scales 						int reply_queue)
970c349775eSScott Teel {
971c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
972c349775eSScott Teel 
97325163bd5SWebb Scales 	/*
97425163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
975c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
976c349775eSScott Teel 	 */
97725163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
978c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
97925163bd5SWebb Scales 	else
98025163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
98125163bd5SWebb Scales 	/*
98225163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
983c349775eSScott Teel 	 *  - performant mode bit (bit 0)
984c349775eSScott Teel 	 *  - pull count (bits 1-3)
985c349775eSScott Teel 	 *  - command type (bits 4-6)
986c349775eSScott Teel 	 */
987c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
988c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
989c349775eSScott Teel }
990c349775eSScott Teel 
9918be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
9928be986ccSStephen Cameron 						struct CommandList *c,
9938be986ccSStephen Cameron 						int reply_queue)
9948be986ccSStephen Cameron {
9958be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
9968be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
9978be986ccSStephen Cameron 
9988be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
9998be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10008be986ccSStephen Cameron 	 */
10018be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10028be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10038be986ccSStephen Cameron 	else
10048be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10058be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10068be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10078be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10088be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10098be986ccSStephen Cameron 	 */
10108be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10118be986ccSStephen Cameron }
10128be986ccSStephen Cameron 
1013c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
101425163bd5SWebb Scales 						struct CommandList *c,
101525163bd5SWebb Scales 						int reply_queue)
1016c349775eSScott Teel {
1017c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1018c349775eSScott Teel 
101925163bd5SWebb Scales 	/*
102025163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1021c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1022c349775eSScott Teel 	 */
102325163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1024c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
102525163bd5SWebb Scales 	else
102625163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
102725163bd5SWebb Scales 	/*
102825163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1029c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1030c349775eSScott Teel 	 *  - pull count (bits 0-3)
1031c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1032c349775eSScott Teel 	 */
1033c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1034c349775eSScott Teel }
1035c349775eSScott Teel 
1036e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1037e85c5974SStephen M. Cameron {
1038e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1039e85c5974SStephen M. Cameron }
1040e85c5974SStephen M. Cameron 
1041e85c5974SStephen M. Cameron /*
1042e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1043e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1044e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1045e85c5974SStephen M. Cameron  */
1046e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1047e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1048e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1049e85c5974SStephen M. Cameron 		struct CommandList *c)
1050e85c5974SStephen M. Cameron {
1051e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1052e85c5974SStephen M. Cameron 		return;
1053e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1054e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1055e85c5974SStephen M. Cameron }
1056e85c5974SStephen M. Cameron 
1057e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1058e85c5974SStephen M. Cameron 		struct CommandList *c)
1059e85c5974SStephen M. Cameron {
1060e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1061e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1062e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1063e85c5974SStephen M. Cameron }
1064e85c5974SStephen M. Cameron 
106525163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
106625163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
10673f5eac3aSStephen M. Cameron {
1068c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1069c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1070c349775eSScott Teel 	switch (c->cmd_type) {
1071c349775eSScott Teel 	case CMD_IOACCEL1:
107225163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1073c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1074c349775eSScott Teel 		break;
1075c349775eSScott Teel 	case CMD_IOACCEL2:
107625163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1077c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1078c349775eSScott Teel 		break;
10798be986ccSStephen Cameron 	case IOACCEL2_TMF:
10808be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
10818be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
10828be986ccSStephen Cameron 		break;
1083c349775eSScott Teel 	default:
108425163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1085f2405db8SDon Brace 		h->access.submit_command(h, c);
10863f5eac3aSStephen M. Cameron 	}
1087c05e8866SStephen Cameron }
10883f5eac3aSStephen M. Cameron 
1089a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
109025163bd5SWebb Scales {
1091d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1092a58e7e53SWebb Scales 		return finish_cmd(c);
1093a58e7e53SWebb Scales 
109425163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
109525163bd5SWebb Scales }
109625163bd5SWebb Scales 
10973f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
10983f5eac3aSStephen M. Cameron {
10993f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11003f5eac3aSStephen M. Cameron }
11013f5eac3aSStephen M. Cameron 
11023f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11033f5eac3aSStephen M. Cameron {
11043f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11053f5eac3aSStephen M. Cameron 		return 0;
11063f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11073f5eac3aSStephen M. Cameron 		return 1;
11083f5eac3aSStephen M. Cameron 	return 0;
11093f5eac3aSStephen M. Cameron }
11103f5eac3aSStephen M. Cameron 
1111edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1112edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1113edd16368SStephen M. Cameron {
1114edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1115edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1116edd16368SStephen M. Cameron 	 */
1117edd16368SStephen M. Cameron 	int i, found = 0;
1118cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1119edd16368SStephen M. Cameron 
1120263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1121edd16368SStephen M. Cameron 
1122edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1123edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1124263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1125edd16368SStephen M. Cameron 	}
1126edd16368SStephen M. Cameron 
1127263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1128263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1129edd16368SStephen M. Cameron 		/* *bus = 1; */
1130edd16368SStephen M. Cameron 		*target = i;
1131edd16368SStephen M. Cameron 		*lun = 0;
1132edd16368SStephen M. Cameron 		found = 1;
1133edd16368SStephen M. Cameron 	}
1134edd16368SStephen M. Cameron 	return !found;
1135edd16368SStephen M. Cameron }
1136edd16368SStephen M. Cameron 
11370d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
11380d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
11390d96ef5fSWebb Scales {
11400d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
11410d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n",
11420d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
11430d96ef5fSWebb Scales 			description,
11440d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
11450d96ef5fSWebb Scales 			dev->vendor,
11460d96ef5fSWebb Scales 			dev->model,
11470d96ef5fSWebb Scales 			dev->raid_level > RAID_UNKNOWN ?
11480d96ef5fSWebb Scales 				"RAID-?" : raid_label[dev->raid_level],
11490d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
11500d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
11510d96ef5fSWebb Scales 			dev->expose_state);
11520d96ef5fSWebb Scales }
11530d96ef5fSWebb Scales 
1154edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
1155edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
1156edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1157edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1158edd16368SStephen M. Cameron {
1159edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1160edd16368SStephen M. Cameron 	int n = h->ndevices;
1161edd16368SStephen M. Cameron 	int i;
1162edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1163edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1164edd16368SStephen M. Cameron 
1165cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1166edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1167edd16368SStephen M. Cameron 			"inaccessible.\n");
1168edd16368SStephen M. Cameron 		return -1;
1169edd16368SStephen M. Cameron 	}
1170edd16368SStephen M. Cameron 
1171edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1172edd16368SStephen M. Cameron 	if (device->lun != -1)
1173edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1174edd16368SStephen M. Cameron 		goto lun_assigned;
1175edd16368SStephen M. Cameron 
1176edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1177edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
11782b08b3e9SDon Brace 	 * unit no, zero otherwise.
1179edd16368SStephen M. Cameron 	 */
1180edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1181edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1182edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1183edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1184edd16368SStephen M. Cameron 			return -1;
1185edd16368SStephen M. Cameron 		goto lun_assigned;
1186edd16368SStephen M. Cameron 	}
1187edd16368SStephen M. Cameron 
1188edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1189edd16368SStephen M. Cameron 	 * Search through our list and find the device which
11909a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1191edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1192edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1193edd16368SStephen M. Cameron 	 */
1194edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1195edd16368SStephen M. Cameron 	addr1[4] = 0;
11969a4178b7Sshane.seymour 	addr1[5] = 0;
1197edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1198edd16368SStephen M. Cameron 		sd = h->dev[i];
1199edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1200edd16368SStephen M. Cameron 		addr2[4] = 0;
12019a4178b7Sshane.seymour 		addr2[5] = 0;
12029a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1203edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1204edd16368SStephen M. Cameron 			device->bus = sd->bus;
1205edd16368SStephen M. Cameron 			device->target = sd->target;
1206edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1207edd16368SStephen M. Cameron 			break;
1208edd16368SStephen M. Cameron 		}
1209edd16368SStephen M. Cameron 	}
1210edd16368SStephen M. Cameron 	if (device->lun == -1) {
1211edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1212edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1213edd16368SStephen M. Cameron 			"configuration.\n");
1214edd16368SStephen M. Cameron 			return -1;
1215edd16368SStephen M. Cameron 	}
1216edd16368SStephen M. Cameron 
1217edd16368SStephen M. Cameron lun_assigned:
1218edd16368SStephen M. Cameron 
1219edd16368SStephen M. Cameron 	h->dev[n] = device;
1220edd16368SStephen M. Cameron 	h->ndevices++;
1221edd16368SStephen M. Cameron 	added[*nadded] = device;
1222edd16368SStephen M. Cameron 	(*nadded)++;
12230d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
12240d96ef5fSWebb Scales 		device->expose_state & HPSA_SCSI_ADD ? "added" : "masked");
1225a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1226a473d86cSRobert Elliott 	device->offload_enabled = 0;
1227edd16368SStephen M. Cameron 	return 0;
1228edd16368SStephen M. Cameron }
1229edd16368SStephen M. Cameron 
1230bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
1231bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
1232bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1233bd9244f7SScott Teel {
1234a473d86cSRobert Elliott 	int offload_enabled;
1235bd9244f7SScott Teel 	/* assumes h->devlock is held */
1236bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1237bd9244f7SScott Teel 
1238bd9244f7SScott Teel 	/* Raid level changed. */
1239bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1240250fb125SStephen M. Cameron 
124103383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
124203383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
124303383736SDon Brace 		/*
124403383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
124503383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
124603383736SDon Brace 		 * offload_config were set, raid map data had better be
124703383736SDon Brace 		 * the same as it was before.  if raid map data is changed
124803383736SDon Brace 		 * then it had better be the case that
124903383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
125003383736SDon Brace 		 */
12519fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
125203383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
125303383736SDon Brace 	}
1254a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1255a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1256a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1257a3144e0bSJoe Handzik 	}
1258a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
125903383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
126003383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
126103383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1262250fb125SStephen M. Cameron 
126341ce4c35SStephen Cameron 	/*
126441ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
126541ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
126641ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
126741ce4c35SStephen Cameron 	 */
126841ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
126941ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
127041ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
127141ce4c35SStephen Cameron 
1272a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1273a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
12740d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1275a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1276bd9244f7SScott Teel }
1277bd9244f7SScott Teel 
12782a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
12792a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
12802a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
12812a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
12822a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
12832a8ccf31SStephen M. Cameron {
12842a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1285cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
12862a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
12872a8ccf31SStephen M. Cameron 	(*nremoved)++;
128801350d05SStephen M. Cameron 
128901350d05SStephen M. Cameron 	/*
129001350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
129101350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
129201350d05SStephen M. Cameron 	 */
129301350d05SStephen M. Cameron 	if (new_entry->target == -1) {
129401350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
129501350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
129601350d05SStephen M. Cameron 	}
129701350d05SStephen M. Cameron 
12982a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
12992a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
13002a8ccf31SStephen M. Cameron 	(*nadded)++;
13010d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1302a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1303a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
13042a8ccf31SStephen M. Cameron }
13052a8ccf31SStephen M. Cameron 
1306edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
1307edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
1308edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1309edd16368SStephen M. Cameron {
1310edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1311edd16368SStephen M. Cameron 	int i;
1312edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1313edd16368SStephen M. Cameron 
1314cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1315edd16368SStephen M. Cameron 
1316edd16368SStephen M. Cameron 	sd = h->dev[entry];
1317edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1318edd16368SStephen M. Cameron 	(*nremoved)++;
1319edd16368SStephen M. Cameron 
1320edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1321edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1322edd16368SStephen M. Cameron 	h->ndevices--;
13230d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1324edd16368SStephen M. Cameron }
1325edd16368SStephen M. Cameron 
1326edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1327edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1328edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1329edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1330edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1331edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1332edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1333edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1334edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1335edd16368SStephen M. Cameron 
1336edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1337edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1338edd16368SStephen M. Cameron {
1339edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1340edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1341edd16368SStephen M. Cameron 	 */
1342edd16368SStephen M. Cameron 	unsigned long flags;
1343edd16368SStephen M. Cameron 	int i, j;
1344edd16368SStephen M. Cameron 
1345edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1346edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1347edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1348edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1349edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1350edd16368SStephen M. Cameron 			h->ndevices--;
1351edd16368SStephen M. Cameron 			break;
1352edd16368SStephen M. Cameron 		}
1353edd16368SStephen M. Cameron 	}
1354edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1355edd16368SStephen M. Cameron 	kfree(added);
1356edd16368SStephen M. Cameron }
1357edd16368SStephen M. Cameron 
1358edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1359edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1360edd16368SStephen M. Cameron {
1361edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1362edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1363edd16368SStephen M. Cameron 	 * to differ first
1364edd16368SStephen M. Cameron 	 */
1365edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1366edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1367edd16368SStephen M. Cameron 		return 0;
1368edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1369edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1370edd16368SStephen M. Cameron 		return 0;
1371edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1372edd16368SStephen M. Cameron 		return 0;
1373edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1374edd16368SStephen M. Cameron 		return 0;
1375edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1376edd16368SStephen M. Cameron 		return 0;
1377edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1378edd16368SStephen M. Cameron 		return 0;
1379edd16368SStephen M. Cameron 	return 1;
1380edd16368SStephen M. Cameron }
1381edd16368SStephen M. Cameron 
1382bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1383bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1384bd9244f7SScott Teel {
1385bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1386bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1387bd9244f7SScott Teel 	 * needs to be told anything about the change.
1388bd9244f7SScott Teel 	 */
1389bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1390bd9244f7SScott Teel 		return 1;
1391250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1392250fb125SStephen M. Cameron 		return 1;
1393250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1394250fb125SStephen M. Cameron 		return 1;
139593849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
139603383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
139703383736SDon Brace 			return 1;
1398bd9244f7SScott Teel 	return 0;
1399bd9244f7SScott Teel }
1400bd9244f7SScott Teel 
1401edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1402edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1403edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1404bd9244f7SScott Teel  * location in *index.
1405bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1406bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1407bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1408edd16368SStephen M. Cameron  */
1409edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1410edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1411edd16368SStephen M. Cameron 	int *index)
1412edd16368SStephen M. Cameron {
1413edd16368SStephen M. Cameron 	int i;
1414edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1415edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1416edd16368SStephen M. Cameron #define DEVICE_SAME 2
1417bd9244f7SScott Teel #define DEVICE_UPDATED 3
1418edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
141923231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
142023231048SStephen M. Cameron 			continue;
1421edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1422edd16368SStephen M. Cameron 			*index = i;
1423bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1424bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1425bd9244f7SScott Teel 					return DEVICE_UPDATED;
1426edd16368SStephen M. Cameron 				return DEVICE_SAME;
1427bd9244f7SScott Teel 			} else {
14289846590eSStephen M. Cameron 				/* Keep offline devices offline */
14299846590eSStephen M. Cameron 				if (needle->volume_offline)
14309846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1431edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1432edd16368SStephen M. Cameron 			}
1433edd16368SStephen M. Cameron 		}
1434bd9244f7SScott Teel 	}
1435edd16368SStephen M. Cameron 	*index = -1;
1436edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1437edd16368SStephen M. Cameron }
1438edd16368SStephen M. Cameron 
14399846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
14409846590eSStephen M. Cameron 					unsigned char scsi3addr[])
14419846590eSStephen M. Cameron {
14429846590eSStephen M. Cameron 	struct offline_device_entry *device;
14439846590eSStephen M. Cameron 	unsigned long flags;
14449846590eSStephen M. Cameron 
14459846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
14469846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14479846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
14489846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
14499846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
14509846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
14519846590eSStephen M. Cameron 			return;
14529846590eSStephen M. Cameron 		}
14539846590eSStephen M. Cameron 	}
14549846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14559846590eSStephen M. Cameron 
14569846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
14579846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
14589846590eSStephen M. Cameron 	if (!device) {
14599846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
14609846590eSStephen M. Cameron 		return;
14619846590eSStephen M. Cameron 	}
14629846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
14639846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14649846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
14659846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14669846590eSStephen M. Cameron }
14679846590eSStephen M. Cameron 
14689846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
14699846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
14709846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
14719846590eSStephen M. Cameron {
14729846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
14739846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14749846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
14759846590eSStephen M. Cameron 			h->scsi_host->host_no,
14769846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14779846590eSStephen M. Cameron 	switch (sd->volume_offline) {
14789846590eSStephen M. Cameron 	case HPSA_LV_OK:
14799846590eSStephen M. Cameron 		break;
14809846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
14819846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14829846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
14839846590eSStephen M. Cameron 			h->scsi_host->host_no,
14849846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14859846590eSStephen M. Cameron 		break;
14865ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
14875ca01204SScott Benesh 		dev_info(&h->pdev->dev,
14885ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
14895ca01204SScott Benesh 			h->scsi_host->host_no,
14905ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
14915ca01204SScott Benesh 		break;
14929846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
14939846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14945ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
14959846590eSStephen M. Cameron 			h->scsi_host->host_no,
14969846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14979846590eSStephen M. Cameron 		break;
14989846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
14999846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15009846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
15019846590eSStephen M. Cameron 			h->scsi_host->host_no,
15029846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15039846590eSStephen M. Cameron 		break;
15049846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
15059846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15069846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
15079846590eSStephen M. Cameron 			h->scsi_host->host_no,
15089846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15099846590eSStephen M. Cameron 		break;
15109846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
15119846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15129846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
15139846590eSStephen M. Cameron 			h->scsi_host->host_no,
15149846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15159846590eSStephen M. Cameron 		break;
15169846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
15179846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15189846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
15199846590eSStephen M. Cameron 			h->scsi_host->host_no,
15209846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15219846590eSStephen M. Cameron 		break;
15229846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
15239846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15249846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
15259846590eSStephen M. Cameron 			h->scsi_host->host_no,
15269846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15279846590eSStephen M. Cameron 		break;
15289846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
15299846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15309846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
15319846590eSStephen M. Cameron 			h->scsi_host->host_no,
15329846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15339846590eSStephen M. Cameron 		break;
15349846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
15359846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15369846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
15379846590eSStephen M. Cameron 			h->scsi_host->host_no,
15389846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15399846590eSStephen M. Cameron 		break;
15409846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
15419846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15429846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
15439846590eSStephen M. Cameron 			h->scsi_host->host_no,
15449846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15459846590eSStephen M. Cameron 		break;
15469846590eSStephen M. Cameron 	}
15479846590eSStephen M. Cameron }
15489846590eSStephen M. Cameron 
154903383736SDon Brace /*
155003383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
155103383736SDon Brace  * raid offload configured.
155203383736SDon Brace  */
155303383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
155403383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
155503383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
155603383736SDon Brace {
155703383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
155803383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
155903383736SDon Brace 	int i, j;
156003383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
156103383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
156203383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
156303383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
156403383736SDon Brace 				total_disks_per_row;
156503383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
156603383736SDon Brace 				total_disks_per_row;
156703383736SDon Brace 	int qdepth;
156803383736SDon Brace 
156903383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
157003383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
157103383736SDon Brace 
1572d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1573d604f533SWebb Scales 
157403383736SDon Brace 	qdepth = 0;
157503383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
157603383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
157703383736SDon Brace 		if (!logical_drive->offload_config)
157803383736SDon Brace 			continue;
157903383736SDon Brace 		for (j = 0; j < ndevices; j++) {
158003383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
158103383736SDon Brace 				continue;
158203383736SDon Brace 			if (is_logical_dev_addr_mode(dev[j]->scsi3addr))
158303383736SDon Brace 				continue;
158403383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
158503383736SDon Brace 				continue;
158603383736SDon Brace 
158703383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
158803383736SDon Brace 			if (i < nphys_disk)
158903383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
159003383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
159103383736SDon Brace 			break;
159203383736SDon Brace 		}
159303383736SDon Brace 
159403383736SDon Brace 		/*
159503383736SDon Brace 		 * This can happen if a physical drive is removed and
159603383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
159703383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
159803383736SDon Brace 		 * present.  And in that case offload_enabled should already
159903383736SDon Brace 		 * be 0, but we'll turn it off here just in case
160003383736SDon Brace 		 */
160103383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
160203383736SDon Brace 			logical_drive->offload_enabled = 0;
160341ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
160441ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
160503383736SDon Brace 		}
160603383736SDon Brace 	}
160703383736SDon Brace 	if (nraid_map_entries)
160803383736SDon Brace 		/*
160903383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
161003383736SDon Brace 		 * way too high for partial stripe writes
161103383736SDon Brace 		 */
161203383736SDon Brace 		logical_drive->queue_depth = qdepth;
161303383736SDon Brace 	else
161403383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
161503383736SDon Brace }
161603383736SDon Brace 
161703383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
161803383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
161903383736SDon Brace {
162003383736SDon Brace 	int i;
162103383736SDon Brace 
162203383736SDon Brace 	for (i = 0; i < ndevices; i++) {
162303383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
162403383736SDon Brace 			continue;
162503383736SDon Brace 		if (!is_logical_dev_addr_mode(dev[i]->scsi3addr))
162603383736SDon Brace 			continue;
162741ce4c35SStephen Cameron 
162841ce4c35SStephen Cameron 		/*
162941ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
163041ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
163141ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
163241ce4c35SStephen Cameron 		 * update it.
163341ce4c35SStephen Cameron 		 */
163441ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
163541ce4c35SStephen Cameron 			continue;
163641ce4c35SStephen Cameron 
163703383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
163803383736SDon Brace 	}
163903383736SDon Brace }
164003383736SDon Brace 
16414967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1642edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1643edd16368SStephen M. Cameron {
1644edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1645edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1646edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1647edd16368SStephen M. Cameron 	 */
1648edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1649edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1650edd16368SStephen M. Cameron 	unsigned long flags;
1651edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1652edd16368SStephen M. Cameron 	int nadded, nremoved;
1653edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1654edd16368SStephen M. Cameron 
1655cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1656cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1657edd16368SStephen M. Cameron 
1658edd16368SStephen M. Cameron 	if (!added || !removed) {
1659edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1660edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1661edd16368SStephen M. Cameron 		goto free_and_out;
1662edd16368SStephen M. Cameron 	}
1663edd16368SStephen M. Cameron 
1664edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1665edd16368SStephen M. Cameron 
1666edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1667edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1668edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1669edd16368SStephen M. Cameron 	 * info and add the new device info.
1670bd9244f7SScott Teel 	 * If minor device attributes change, just update
1671bd9244f7SScott Teel 	 * the existing device structure.
1672edd16368SStephen M. Cameron 	 */
1673edd16368SStephen M. Cameron 	i = 0;
1674edd16368SStephen M. Cameron 	nremoved = 0;
1675edd16368SStephen M. Cameron 	nadded = 0;
1676edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1677edd16368SStephen M. Cameron 		csd = h->dev[i];
1678edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1679edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1680edd16368SStephen M. Cameron 			changes++;
1681edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1682edd16368SStephen M. Cameron 				removed, &nremoved);
1683edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1684edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1685edd16368SStephen M. Cameron 			changes++;
16862a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
16872a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1688c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1689c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1690c7f172dcSStephen M. Cameron 			 */
1691c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1692bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1693bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1694edd16368SStephen M. Cameron 		}
1695edd16368SStephen M. Cameron 		i++;
1696edd16368SStephen M. Cameron 	}
1697edd16368SStephen M. Cameron 
1698edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1699edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1700edd16368SStephen M. Cameron 	 */
1701edd16368SStephen M. Cameron 
1702edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1703edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1704edd16368SStephen M. Cameron 			continue;
17059846590eSStephen M. Cameron 
17069846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
17079846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
17089846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
17099846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
17109846590eSStephen M. Cameron 		 */
17119846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
17129846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
17130d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
17149846590eSStephen M. Cameron 			continue;
17159846590eSStephen M. Cameron 		}
17169846590eSStephen M. Cameron 
1717edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1718edd16368SStephen M. Cameron 					h->ndevices, &entry);
1719edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1720edd16368SStephen M. Cameron 			changes++;
1721edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1722edd16368SStephen M. Cameron 				added, &nadded) != 0)
1723edd16368SStephen M. Cameron 				break;
1724edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1725edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1726edd16368SStephen M. Cameron 			/* should never happen... */
1727edd16368SStephen M. Cameron 			changes++;
1728edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1729edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1730edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1731edd16368SStephen M. Cameron 		}
1732edd16368SStephen M. Cameron 	}
173341ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
173441ce4c35SStephen Cameron 
173541ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
173641ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
173741ce4c35SStephen Cameron 	 */
173841ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
173941ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
174041ce4c35SStephen Cameron 
1741edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1742edd16368SStephen M. Cameron 
17439846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
17449846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
17459846590eSStephen M. Cameron 	 * so don't touch h->dev[]
17469846590eSStephen M. Cameron 	 */
17479846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
17489846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
17499846590eSStephen M. Cameron 			continue;
17509846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
17519846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
17529846590eSStephen M. Cameron 	}
17539846590eSStephen M. Cameron 
1754edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1755edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1756edd16368SStephen M. Cameron 	 * first time through.
1757edd16368SStephen M. Cameron 	 */
1758edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1759edd16368SStephen M. Cameron 		goto free_and_out;
1760edd16368SStephen M. Cameron 
1761edd16368SStephen M. Cameron 	sh = h->scsi_host;
1762edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1763edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
176441ce4c35SStephen Cameron 		if (removed[i]->expose_state & HPSA_SCSI_ADD) {
1765edd16368SStephen M. Cameron 			struct scsi_device *sdev =
1766edd16368SStephen M. Cameron 				scsi_device_lookup(sh, removed[i]->bus,
1767edd16368SStephen M. Cameron 					removed[i]->target, removed[i]->lun);
1768edd16368SStephen M. Cameron 			if (sdev != NULL) {
1769edd16368SStephen M. Cameron 				scsi_remove_device(sdev);
1770edd16368SStephen M. Cameron 				scsi_device_put(sdev);
1771edd16368SStephen M. Cameron 			} else {
177241ce4c35SStephen Cameron 				/*
177341ce4c35SStephen Cameron 				 * We don't expect to get here.
1774edd16368SStephen M. Cameron 				 * future cmds to this device will get selection
1775edd16368SStephen M. Cameron 				 * timeout as if the device was gone.
1776edd16368SStephen M. Cameron 				 */
17770d96ef5fSWebb Scales 				hpsa_show_dev_msg(KERN_WARNING, h, removed[i],
17780d96ef5fSWebb Scales 					"didn't find device for removal.");
1779edd16368SStephen M. Cameron 			}
178041ce4c35SStephen Cameron 		}
1781edd16368SStephen M. Cameron 		kfree(removed[i]);
1782edd16368SStephen M. Cameron 		removed[i] = NULL;
1783edd16368SStephen M. Cameron 	}
1784edd16368SStephen M. Cameron 
1785edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1786edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
178741ce4c35SStephen Cameron 		if (!(added[i]->expose_state & HPSA_SCSI_ADD))
178841ce4c35SStephen Cameron 			continue;
1789edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1790edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1791edd16368SStephen M. Cameron 			continue;
17920d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, added[i],
17930d96ef5fSWebb Scales 					"addition failed, device not added.");
1794edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1795edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1796edd16368SStephen M. Cameron 		 */
1797edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1798105a3dbcSRobert Elliott 		added[i] = NULL;
1799edd16368SStephen M. Cameron 	}
1800edd16368SStephen M. Cameron 
1801edd16368SStephen M. Cameron free_and_out:
1802edd16368SStephen M. Cameron 	kfree(added);
1803edd16368SStephen M. Cameron 	kfree(removed);
1804edd16368SStephen M. Cameron }
1805edd16368SStephen M. Cameron 
1806edd16368SStephen M. Cameron /*
18079e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1808edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1809edd16368SStephen M. Cameron  */
1810edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1811edd16368SStephen M. Cameron 	int bus, int target, int lun)
1812edd16368SStephen M. Cameron {
1813edd16368SStephen M. Cameron 	int i;
1814edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1815edd16368SStephen M. Cameron 
1816edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1817edd16368SStephen M. Cameron 		sd = h->dev[i];
1818edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1819edd16368SStephen M. Cameron 			return sd;
1820edd16368SStephen M. Cameron 	}
1821edd16368SStephen M. Cameron 	return NULL;
1822edd16368SStephen M. Cameron }
1823edd16368SStephen M. Cameron 
1824edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1825edd16368SStephen M. Cameron {
1826edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1827edd16368SStephen M. Cameron 	unsigned long flags;
1828edd16368SStephen M. Cameron 	struct ctlr_info *h;
1829edd16368SStephen M. Cameron 
1830edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1831edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1832edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1833edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
183441ce4c35SStephen Cameron 	if (likely(sd)) {
183503383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
183641ce4c35SStephen Cameron 		sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL;
183741ce4c35SStephen Cameron 	} else
183841ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1839edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1840edd16368SStephen M. Cameron 	return 0;
1841edd16368SStephen M. Cameron }
1842edd16368SStephen M. Cameron 
184341ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
184441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
184541ce4c35SStephen Cameron {
184641ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
184741ce4c35SStephen Cameron 	int queue_depth;
184841ce4c35SStephen Cameron 
184941ce4c35SStephen Cameron 	sd = sdev->hostdata;
185041ce4c35SStephen Cameron 	sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH);
185141ce4c35SStephen Cameron 
185241ce4c35SStephen Cameron 	if (sd)
185341ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
185441ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
185541ce4c35SStephen Cameron 	else
185641ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
185741ce4c35SStephen Cameron 
185841ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
185941ce4c35SStephen Cameron 
186041ce4c35SStephen Cameron 	return 0;
186141ce4c35SStephen Cameron }
186241ce4c35SStephen Cameron 
1863edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1864edd16368SStephen M. Cameron {
1865bcc44255SStephen M. Cameron 	/* nothing to do. */
1866edd16368SStephen M. Cameron }
1867edd16368SStephen M. Cameron 
1868d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1869d9a729f3SWebb Scales {
1870d9a729f3SWebb Scales 	int i;
1871d9a729f3SWebb Scales 
1872d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1873d9a729f3SWebb Scales 		return;
1874d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1875d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1876d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1877d9a729f3SWebb Scales 	}
1878d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1879d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1880d9a729f3SWebb Scales }
1881d9a729f3SWebb Scales 
1882d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1883d9a729f3SWebb Scales {
1884d9a729f3SWebb Scales 	int i;
1885d9a729f3SWebb Scales 
1886d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1887d9a729f3SWebb Scales 		return 0;
1888d9a729f3SWebb Scales 
1889d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1890d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1891d9a729f3SWebb Scales 					GFP_KERNEL);
1892d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1893d9a729f3SWebb Scales 		return -ENOMEM;
1894d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1895d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1896d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1897d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1898d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1899d9a729f3SWebb Scales 			goto clean;
1900d9a729f3SWebb Scales 	}
1901d9a729f3SWebb Scales 	return 0;
1902d9a729f3SWebb Scales 
1903d9a729f3SWebb Scales clean:
1904d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1905d9a729f3SWebb Scales 	return -ENOMEM;
1906d9a729f3SWebb Scales }
1907d9a729f3SWebb Scales 
190833a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
190933a2ffceSStephen M. Cameron {
191033a2ffceSStephen M. Cameron 	int i;
191133a2ffceSStephen M. Cameron 
191233a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
191333a2ffceSStephen M. Cameron 		return;
191433a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
191533a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
191633a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
191733a2ffceSStephen M. Cameron 	}
191833a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
191933a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
192033a2ffceSStephen M. Cameron }
192133a2ffceSStephen M. Cameron 
1922105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
192333a2ffceSStephen M. Cameron {
192433a2ffceSStephen M. Cameron 	int i;
192533a2ffceSStephen M. Cameron 
192633a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
192733a2ffceSStephen M. Cameron 		return 0;
192833a2ffceSStephen M. Cameron 
192933a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
193033a2ffceSStephen M. Cameron 				GFP_KERNEL);
19313d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
19323d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
193333a2ffceSStephen M. Cameron 		return -ENOMEM;
19343d4e6af8SRobert Elliott 	}
193533a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
193633a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
193733a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
19383d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
19393d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
194033a2ffceSStephen M. Cameron 			goto clean;
194133a2ffceSStephen M. Cameron 		}
19423d4e6af8SRobert Elliott 	}
194333a2ffceSStephen M. Cameron 	return 0;
194433a2ffceSStephen M. Cameron 
194533a2ffceSStephen M. Cameron clean:
194633a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
194733a2ffceSStephen M. Cameron 	return -ENOMEM;
194833a2ffceSStephen M. Cameron }
194933a2ffceSStephen M. Cameron 
1950d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
1951d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
1952d9a729f3SWebb Scales {
1953d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
1954d9a729f3SWebb Scales 	u64 temp64;
1955d9a729f3SWebb Scales 	u32 chain_size;
1956d9a729f3SWebb Scales 
1957d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
1958d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1959d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
1960d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
1961d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1962d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
1963d9a729f3SWebb Scales 		cp->sg->address = 0;
1964d9a729f3SWebb Scales 		return -1;
1965d9a729f3SWebb Scales 	}
1966d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
1967d9a729f3SWebb Scales 	return 0;
1968d9a729f3SWebb Scales }
1969d9a729f3SWebb Scales 
1970d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
1971d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
1972d9a729f3SWebb Scales {
1973d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
1974d9a729f3SWebb Scales 	u64 temp64;
1975d9a729f3SWebb Scales 	u32 chain_size;
1976d9a729f3SWebb Scales 
1977d9a729f3SWebb Scales 	chain_sg = cp->sg;
1978d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
1979d9a729f3SWebb Scales 	chain_size = le32_to_cpu(cp->data_len);
1980d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
1981d9a729f3SWebb Scales }
1982d9a729f3SWebb Scales 
1983e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
198433a2ffceSStephen M. Cameron 	struct CommandList *c)
198533a2ffceSStephen M. Cameron {
198633a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
198733a2ffceSStephen M. Cameron 	u64 temp64;
198850a0decfSStephen M. Cameron 	u32 chain_len;
198933a2ffceSStephen M. Cameron 
199033a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
199133a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
199250a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
199350a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
19942b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
199550a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
199650a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
199733a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1998e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1999e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
200050a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2001e2bea6dfSStephen M. Cameron 		return -1;
2002e2bea6dfSStephen M. Cameron 	}
200350a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2004e2bea6dfSStephen M. Cameron 	return 0;
200533a2ffceSStephen M. Cameron }
200633a2ffceSStephen M. Cameron 
200733a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
200833a2ffceSStephen M. Cameron 	struct CommandList *c)
200933a2ffceSStephen M. Cameron {
201033a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
201133a2ffceSStephen M. Cameron 
201250a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
201333a2ffceSStephen M. Cameron 		return;
201433a2ffceSStephen M. Cameron 
201533a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
201650a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
201750a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
201833a2ffceSStephen M. Cameron }
201933a2ffceSStephen M. Cameron 
2020a09c1441SScott Teel 
2021a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2022a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2023a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2024a09c1441SScott Teel  */
2025a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2026c349775eSScott Teel 					struct CommandList *c,
2027c349775eSScott Teel 					struct scsi_cmnd *cmd,
2028c349775eSScott Teel 					struct io_accel2_cmd *c2)
2029c349775eSScott Teel {
2030c349775eSScott Teel 	int data_len;
2031a09c1441SScott Teel 	int retry = 0;
2032c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2033c349775eSScott Teel 
2034c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2035c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2036c349775eSScott Teel 		switch (c2->error_data.status) {
2037c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2038c349775eSScott Teel 			break;
2039c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2040ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2041c349775eSScott Teel 			if (c2->error_data.data_present !=
2042ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2043ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2044ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2045c349775eSScott Teel 				break;
2046ee6b1889SStephen M. Cameron 			}
2047c349775eSScott Teel 			/* copy the sense data */
2048c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2049c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2050c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2051c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2052c349775eSScott Teel 				data_len =
2053c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2054c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2055c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2056a09c1441SScott Teel 			retry = 1;
2057c349775eSScott Teel 			break;
2058c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2059a09c1441SScott Teel 			retry = 1;
2060c349775eSScott Teel 			break;
2061c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2062a09c1441SScott Teel 			retry = 1;
2063c349775eSScott Teel 			break;
2064c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
20654a8da22bSStephen Cameron 			retry = 1;
2066c349775eSScott Teel 			break;
2067c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2068a09c1441SScott Teel 			retry = 1;
2069c349775eSScott Teel 			break;
2070c349775eSScott Teel 		default:
2071a09c1441SScott Teel 			retry = 1;
2072c349775eSScott Teel 			break;
2073c349775eSScott Teel 		}
2074c349775eSScott Teel 		break;
2075c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2076c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2077c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2078c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2079c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2080c40820d5SJoe Handzik 			retry = 1;
2081c40820d5SJoe Handzik 			break;
2082c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2083c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2084c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2085c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2086c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2087c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2088c40820d5SJoe Handzik 			break;
2089c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2090c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2091c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2092c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
2093c40820d5SJoe Handzik 			retry = 1;
2094c40820d5SJoe Handzik 			break;
2095c40820d5SJoe Handzik 		default:
2096c40820d5SJoe Handzik 			retry = 1;
2097c40820d5SJoe Handzik 		}
2098c349775eSScott Teel 		break;
2099c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2100c349775eSScott Teel 		break;
2101c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2102c349775eSScott Teel 		break;
2103c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2104a09c1441SScott Teel 		retry = 1;
2105c349775eSScott Teel 		break;
2106c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2107c349775eSScott Teel 		break;
2108c349775eSScott Teel 	default:
2109a09c1441SScott Teel 		retry = 1;
2110c349775eSScott Teel 		break;
2111c349775eSScott Teel 	}
2112a09c1441SScott Teel 
2113a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2114c349775eSScott Teel }
2115c349775eSScott Teel 
2116a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2117a58e7e53SWebb Scales 		struct CommandList *c)
2118a58e7e53SWebb Scales {
2119d604f533SWebb Scales 	bool do_wake = false;
2120d604f533SWebb Scales 
2121a58e7e53SWebb Scales 	/*
2122a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2123a58e7e53SWebb Scales 	 *
2124a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2125a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2126a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2127a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2128a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2129a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2130a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2131a58e7e53SWebb Scales 	 *
2132d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2133d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2134a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2135a58e7e53SWebb Scales 	 */
2136a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2137d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2138a58e7e53SWebb Scales 	if (c->abort_pending) {
2139d604f533SWebb Scales 		do_wake = true;
2140a58e7e53SWebb Scales 		c->abort_pending = false;
2141a58e7e53SWebb Scales 	}
2142d604f533SWebb Scales 	if (c->reset_pending) {
2143d604f533SWebb Scales 		unsigned long flags;
2144d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2145d604f533SWebb Scales 
2146d604f533SWebb Scales 		/*
2147d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2148d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2149d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2150d604f533SWebb Scales 		 */
2151d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2152d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2153d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2154d604f533SWebb Scales 			do_wake = true;
2155d604f533SWebb Scales 		c->reset_pending = NULL;
2156d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2157d604f533SWebb Scales 	}
2158d604f533SWebb Scales 
2159d604f533SWebb Scales 	if (do_wake)
2160d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2161a58e7e53SWebb Scales }
2162a58e7e53SWebb Scales 
216373153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
216473153fe5SWebb Scales 				      struct CommandList *c)
216573153fe5SWebb Scales {
216673153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
216773153fe5SWebb Scales 	cmd_tagged_free(h, c);
216873153fe5SWebb Scales }
216973153fe5SWebb Scales 
21708a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
21718a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
21728a0ff92cSWebb Scales {
217373153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
21748a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
21758a0ff92cSWebb Scales }
21768a0ff92cSWebb Scales 
21778a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
21788a0ff92cSWebb Scales {
21798a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
21808a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
21818a0ff92cSWebb Scales }
21828a0ff92cSWebb Scales 
2183a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2184a58e7e53SWebb Scales {
2185a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2186a58e7e53SWebb Scales }
2187a58e7e53SWebb Scales 
2188a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2189a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2190a58e7e53SWebb Scales {
2191a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2192a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2193a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
219473153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2195a58e7e53SWebb Scales }
2196a58e7e53SWebb Scales 
2197c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2198c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2199c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2200c349775eSScott Teel {
2201c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2202c349775eSScott Teel 
2203c349775eSScott Teel 	/* check for good status */
2204c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
22058a0ff92cSWebb Scales 			c2->error_data.status == 0))
22068a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2207c349775eSScott Teel 
22088a0ff92cSWebb Scales 	/*
22098a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2210c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2211c349775eSScott Teel 	 * wrong.
2212c349775eSScott Teel 	 */
2213c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
2214c349775eSScott Teel 		c2->error_data.serv_response ==
2215c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2216080ef1ccSDon Brace 		if (c2->error_data.status ==
2217080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2218c349775eSScott Teel 			dev->offload_enabled = 0;
22198a0ff92cSWebb Scales 
22208a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2221080ef1ccSDon Brace 	}
2222080ef1ccSDon Brace 
2223080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
22248a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2225080ef1ccSDon Brace 
22268a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2227c349775eSScott Teel }
2228c349775eSScott Teel 
22299437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
22309437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
22319437ac43SStephen Cameron 					struct CommandList *cp)
22329437ac43SStephen Cameron {
22339437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
22349437ac43SStephen Cameron 
22359437ac43SStephen Cameron 	switch (tmf_status) {
22369437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
22379437ac43SStephen Cameron 		/*
22389437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
22399437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
22409437ac43SStephen Cameron 		 */
22419437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
22429437ac43SStephen Cameron 		return 0;
22439437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
22449437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
22459437ac43SStephen Cameron 	case CISS_TMF_FAILED:
22469437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
22479437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
22489437ac43SStephen Cameron 		break;
22499437ac43SStephen Cameron 	default:
22509437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
22519437ac43SStephen Cameron 				tmf_status);
22529437ac43SStephen Cameron 		break;
22539437ac43SStephen Cameron 	}
22549437ac43SStephen Cameron 	return -tmf_status;
22559437ac43SStephen Cameron }
22569437ac43SStephen Cameron 
22571fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2258edd16368SStephen M. Cameron {
2259edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2260edd16368SStephen M. Cameron 	struct ctlr_info *h;
2261edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2262283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2263d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2264edd16368SStephen M. Cameron 
22659437ac43SStephen Cameron 	u8 sense_key;
22669437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
22679437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2268db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2269edd16368SStephen M. Cameron 
2270edd16368SStephen M. Cameron 	ei = cp->err_info;
22717fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2272edd16368SStephen M. Cameron 	h = cp->h;
2273283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2274d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2275edd16368SStephen M. Cameron 
2276edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2277e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
22782b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
227933a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2280edd16368SStephen M. Cameron 
2281d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2282d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2283d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2284d9a729f3SWebb Scales 
2285edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2286edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2287c349775eSScott Teel 
228803383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
228903383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
229003383736SDon Brace 
229125163bd5SWebb Scales 	/*
229225163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
229325163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
229425163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
229525163bd5SWebb Scales 	 */
229625163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
229725163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
229825163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
22998a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
230025163bd5SWebb Scales 	}
230125163bd5SWebb Scales 
2302d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2303d604f533SWebb Scales 		if (cp->reset_pending)
2304d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2305d604f533SWebb Scales 		if (cp->abort_pending)
2306d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2307d604f533SWebb Scales 	}
2308d604f533SWebb Scales 
2309c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2310c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2311c349775eSScott Teel 
23126aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
23138a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
23148a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
23156aa4c361SRobert Elliott 
2316e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2317e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2318e1f7de0cSMatt Gates 	 */
2319e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2320e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
23212b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
23222b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
23232b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
23242b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
232550a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2326e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2327e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2328283b4a9bSStephen M. Cameron 
2329283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2330283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2331283b4a9bSStephen M. Cameron 		 * wrong.
2332283b4a9bSStephen M. Cameron 		 */
2333283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
2334283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2335283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
23368a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2337283b4a9bSStephen M. Cameron 		}
2338e1f7de0cSMatt Gates 	}
2339e1f7de0cSMatt Gates 
2340edd16368SStephen M. Cameron 	/* an error has occurred */
2341edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2342edd16368SStephen M. Cameron 
2343edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
23449437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
23459437ac43SStephen Cameron 		/* copy the sense data */
23469437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
23479437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
23489437ac43SStephen Cameron 		else
23499437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
23509437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
23519437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
23529437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
23539437ac43SStephen Cameron 		if (ei->ScsiStatus)
23549437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
23559437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2356edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
23571d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
23582e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
23591d3b3609SMatt Gates 				break;
23601d3b3609SMatt Gates 			}
2361edd16368SStephen M. Cameron 			break;
2362edd16368SStephen M. Cameron 		}
2363edd16368SStephen M. Cameron 		/* Problem was not a check condition
2364edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2365edd16368SStephen M. Cameron 		 */
2366edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2367edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2368edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2369edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2370edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2371edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2372edd16368SStephen M. Cameron 				cmd->result);
2373edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2374edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2375edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2376edd16368SStephen M. Cameron 
2377edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2378edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2379edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2380edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2381edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2382edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2383edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2384edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2385edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2386edd16368SStephen M. Cameron 			 * and it's severe enough.
2387edd16368SStephen M. Cameron 			 */
2388edd16368SStephen M. Cameron 
2389edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2390edd16368SStephen M. Cameron 		}
2391edd16368SStephen M. Cameron 		break;
2392edd16368SStephen M. Cameron 
2393edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2394edd16368SStephen M. Cameron 		break;
2395edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2396f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2397f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2398edd16368SStephen M. Cameron 		break;
2399edd16368SStephen M. Cameron 	case CMD_INVALID: {
2400edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2401edd16368SStephen M. Cameron 		print_cmd(cp); */
2402edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2403edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2404edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2405edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2406edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2407edd16368SStephen M. Cameron 		 * missing target. */
2408edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2409edd16368SStephen M. Cameron 	}
2410edd16368SStephen M. Cameron 		break;
2411edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2412256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2413f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2414f42e81e1SStephen Cameron 				cp->Request.CDB);
2415edd16368SStephen M. Cameron 		break;
2416edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2417edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2418f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2419f42e81e1SStephen Cameron 			cp->Request.CDB);
2420edd16368SStephen M. Cameron 		break;
2421edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2422edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2423f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2424f42e81e1SStephen Cameron 			cp->Request.CDB);
2425edd16368SStephen M. Cameron 		break;
2426edd16368SStephen M. Cameron 	case CMD_ABORTED:
2427a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2428a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2429edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2430edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2431f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2432f42e81e1SStephen Cameron 			cp->Request.CDB);
2433edd16368SStephen M. Cameron 		break;
2434edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2435f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2436f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2437f42e81e1SStephen Cameron 			cp->Request.CDB);
2438edd16368SStephen M. Cameron 		break;
2439edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2440edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2441f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2442f42e81e1SStephen Cameron 			cp->Request.CDB);
2443edd16368SStephen M. Cameron 		break;
24441d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
24451d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
24461d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
24471d5e2ed0SStephen M. Cameron 		break;
24489437ac43SStephen Cameron 	case CMD_TMF_STATUS:
24499437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
24509437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
24519437ac43SStephen Cameron 		break;
2452283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2453283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2454283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2455283b4a9bSStephen M. Cameron 		 */
2456283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2457283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2458283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2459283b4a9bSStephen M. Cameron 		break;
2460edd16368SStephen M. Cameron 	default:
2461edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2462edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2463edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2464edd16368SStephen M. Cameron 	}
24658a0ff92cSWebb Scales 
24668a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2467edd16368SStephen M. Cameron }
2468edd16368SStephen M. Cameron 
2469edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2470edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2471edd16368SStephen M. Cameron {
2472edd16368SStephen M. Cameron 	int i;
2473edd16368SStephen M. Cameron 
247450a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
247550a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
247650a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2477edd16368SStephen M. Cameron 				data_direction);
2478edd16368SStephen M. Cameron }
2479edd16368SStephen M. Cameron 
2480a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2481edd16368SStephen M. Cameron 		struct CommandList *cp,
2482edd16368SStephen M. Cameron 		unsigned char *buf,
2483edd16368SStephen M. Cameron 		size_t buflen,
2484edd16368SStephen M. Cameron 		int data_direction)
2485edd16368SStephen M. Cameron {
248601a02ffcSStephen M. Cameron 	u64 addr64;
2487edd16368SStephen M. Cameron 
2488edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2489edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
249050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2491a2dac136SStephen M. Cameron 		return 0;
2492edd16368SStephen M. Cameron 	}
2493edd16368SStephen M. Cameron 
249450a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2495eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2496a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2497eceaae18SShuah Khan 		cp->Header.SGList = 0;
249850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2499a2dac136SStephen M. Cameron 		return -1;
2500eceaae18SShuah Khan 	}
250150a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
250250a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
250350a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
250450a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
250550a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2506a2dac136SStephen M. Cameron 	return 0;
2507edd16368SStephen M. Cameron }
2508edd16368SStephen M. Cameron 
250925163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
251025163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
251125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
251225163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2513edd16368SStephen M. Cameron {
2514edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2515edd16368SStephen M. Cameron 
2516edd16368SStephen M. Cameron 	c->waiting = &wait;
251725163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
251825163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
251925163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
252025163bd5SWebb Scales 		wait_for_completion_io(&wait);
252125163bd5SWebb Scales 		return IO_OK;
252225163bd5SWebb Scales 	}
252325163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
252425163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
252525163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
252625163bd5SWebb Scales 		return -ETIMEDOUT;
252725163bd5SWebb Scales 	}
252825163bd5SWebb Scales 	return IO_OK;
252925163bd5SWebb Scales }
253025163bd5SWebb Scales 
253125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
253225163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
253325163bd5SWebb Scales {
253425163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
253525163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
253625163bd5SWebb Scales 		return IO_OK;
253725163bd5SWebb Scales 	}
253825163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2539edd16368SStephen M. Cameron }
2540edd16368SStephen M. Cameron 
2541094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2542094963daSStephen M. Cameron {
2543094963daSStephen M. Cameron 	int cpu;
2544094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2545094963daSStephen M. Cameron 
2546094963daSStephen M. Cameron 	cpu = get_cpu();
2547094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2548094963daSStephen M. Cameron 	rc = *lockup_detected;
2549094963daSStephen M. Cameron 	put_cpu();
2550094963daSStephen M. Cameron 	return rc;
2551094963daSStephen M. Cameron }
2552094963daSStephen M. Cameron 
25539c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
255425163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
255525163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2556edd16368SStephen M. Cameron {
25579c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
255825163bd5SWebb Scales 	int rc;
2559edd16368SStephen M. Cameron 
2560edd16368SStephen M. Cameron 	do {
25617630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
256225163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
256325163bd5SWebb Scales 						  timeout_msecs);
256425163bd5SWebb Scales 		if (rc)
256525163bd5SWebb Scales 			break;
2566edd16368SStephen M. Cameron 		retry_count++;
25679c2fc160SStephen M. Cameron 		if (retry_count > 3) {
25689c2fc160SStephen M. Cameron 			msleep(backoff_time);
25699c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
25709c2fc160SStephen M. Cameron 				backoff_time *= 2;
25719c2fc160SStephen M. Cameron 		}
2572852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
25739c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
25749c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2575edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
257625163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
257725163bd5SWebb Scales 		rc = -EIO;
257825163bd5SWebb Scales 	return rc;
2579edd16368SStephen M. Cameron }
2580edd16368SStephen M. Cameron 
2581d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2582d1e8beacSStephen M. Cameron 				struct CommandList *c)
2583edd16368SStephen M. Cameron {
2584d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2585d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2586edd16368SStephen M. Cameron 
2587d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2588d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2589d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2590d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2591d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2592d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2593d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2594d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2595d1e8beacSStephen M. Cameron }
2596d1e8beacSStephen M. Cameron 
2597d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2598d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2599d1e8beacSStephen M. Cameron {
2600d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2601d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
26029437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
26039437ac43SStephen Cameron 	int sense_len;
2604d1e8beacSStephen M. Cameron 
2605edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2606edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26079437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
26089437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
26099437ac43SStephen Cameron 		else
26109437ac43SStephen Cameron 			sense_len = ei->SenseLen;
26119437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
26129437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2613d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2614d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
26159437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
26169437ac43SStephen Cameron 				sense_key, asc, ascq);
2617d1e8beacSStephen M. Cameron 		else
26189437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2619edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2620edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2621edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2622edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2623edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2624edd16368SStephen M. Cameron 		break;
2625edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2626edd16368SStephen M. Cameron 		break;
2627edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2628d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2629edd16368SStephen M. Cameron 		break;
2630edd16368SStephen M. Cameron 	case CMD_INVALID: {
2631edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2632edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2633edd16368SStephen M. Cameron 		 */
2634d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2635d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2636edd16368SStephen M. Cameron 		}
2637edd16368SStephen M. Cameron 		break;
2638edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2639d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2640edd16368SStephen M. Cameron 		break;
2641edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2642d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2643edd16368SStephen M. Cameron 		break;
2644edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2645d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2646edd16368SStephen M. Cameron 		break;
2647edd16368SStephen M. Cameron 	case CMD_ABORTED:
2648d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2649edd16368SStephen M. Cameron 		break;
2650edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2651d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2652edd16368SStephen M. Cameron 		break;
2653edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2654d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2655edd16368SStephen M. Cameron 		break;
2656edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2657d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2658edd16368SStephen M. Cameron 		break;
26591d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2660d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
26611d5e2ed0SStephen M. Cameron 		break;
266225163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
266325163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
266425163bd5SWebb Scales 		break;
2665edd16368SStephen M. Cameron 	default:
2666d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2667d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2668edd16368SStephen M. Cameron 				ei->CommandStatus);
2669edd16368SStephen M. Cameron 	}
2670edd16368SStephen M. Cameron }
2671edd16368SStephen M. Cameron 
2672edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2673b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2674edd16368SStephen M. Cameron 			unsigned char bufsize)
2675edd16368SStephen M. Cameron {
2676edd16368SStephen M. Cameron 	int rc = IO_OK;
2677edd16368SStephen M. Cameron 	struct CommandList *c;
2678edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2679edd16368SStephen M. Cameron 
268045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2681edd16368SStephen M. Cameron 
2682a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2683a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2684a2dac136SStephen M. Cameron 		rc = -1;
2685a2dac136SStephen M. Cameron 		goto out;
2686a2dac136SStephen M. Cameron 	}
268725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
268825163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
268925163bd5SWebb Scales 	if (rc)
269025163bd5SWebb Scales 		goto out;
2691edd16368SStephen M. Cameron 	ei = c->err_info;
2692edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2693d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2694edd16368SStephen M. Cameron 		rc = -1;
2695edd16368SStephen M. Cameron 	}
2696a2dac136SStephen M. Cameron out:
269745fcb86eSStephen Cameron 	cmd_free(h, c);
2698edd16368SStephen M. Cameron 	return rc;
2699edd16368SStephen M. Cameron }
2700edd16368SStephen M. Cameron 
2701bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
270225163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2703edd16368SStephen M. Cameron {
2704edd16368SStephen M. Cameron 	int rc = IO_OK;
2705edd16368SStephen M. Cameron 	struct CommandList *c;
2706edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2707edd16368SStephen M. Cameron 
270845fcb86eSStephen Cameron 	c = cmd_alloc(h);
2709edd16368SStephen M. Cameron 
2710edd16368SStephen M. Cameron 
2711a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
2712bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
2713bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
2714bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
271525163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
271625163bd5SWebb Scales 	if (rc) {
271725163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
271825163bd5SWebb Scales 		goto out;
271925163bd5SWebb Scales 	}
2720edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2721edd16368SStephen M. Cameron 
2722edd16368SStephen M. Cameron 	ei = c->err_info;
2723edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2724d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2725edd16368SStephen M. Cameron 		rc = -1;
2726edd16368SStephen M. Cameron 	}
272725163bd5SWebb Scales out:
272845fcb86eSStephen Cameron 	cmd_free(h, c);
2729edd16368SStephen M. Cameron 	return rc;
2730edd16368SStephen M. Cameron }
2731edd16368SStephen M. Cameron 
2732d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2733d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2734d604f533SWebb Scales 			       unsigned char *scsi3addr)
2735d604f533SWebb Scales {
2736d604f533SWebb Scales 	int i;
2737d604f533SWebb Scales 	bool match = false;
2738d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2739d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2740d604f533SWebb Scales 
2741d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2742d604f533SWebb Scales 		return false;
2743d604f533SWebb Scales 
2744d604f533SWebb Scales 	switch (c->cmd_type) {
2745d604f533SWebb Scales 	case CMD_SCSI:
2746d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2747d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2748d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2749d604f533SWebb Scales 		break;
2750d604f533SWebb Scales 
2751d604f533SWebb Scales 	case CMD_IOACCEL1:
2752d604f533SWebb Scales 	case CMD_IOACCEL2:
2753d604f533SWebb Scales 		if (c->phys_disk == dev) {
2754d604f533SWebb Scales 			/* HBA mode match */
2755d604f533SWebb Scales 			match = true;
2756d604f533SWebb Scales 		} else {
2757d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2758d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2759d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2760d604f533SWebb Scales 			 * instead. */
2761d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2762d604f533SWebb Scales 				/* FIXME: an alternate test might be
2763d604f533SWebb Scales 				 *
2764d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2765d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2766d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2767d604f533SWebb Scales 			}
2768d604f533SWebb Scales 		}
2769d604f533SWebb Scales 		break;
2770d604f533SWebb Scales 
2771d604f533SWebb Scales 	case IOACCEL2_TMF:
2772d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2773d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2774d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2775d604f533SWebb Scales 		}
2776d604f533SWebb Scales 		break;
2777d604f533SWebb Scales 
2778d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2779d604f533SWebb Scales 		match = false;
2780d604f533SWebb Scales 		break;
2781d604f533SWebb Scales 
2782d604f533SWebb Scales 	default:
2783d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2784d604f533SWebb Scales 			c->cmd_type);
2785d604f533SWebb Scales 		BUG();
2786d604f533SWebb Scales 	}
2787d604f533SWebb Scales 
2788d604f533SWebb Scales 	return match;
2789d604f533SWebb Scales }
2790d604f533SWebb Scales 
2791d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2792d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2793d604f533SWebb Scales {
2794d604f533SWebb Scales 	int i;
2795d604f533SWebb Scales 	int rc = 0;
2796d604f533SWebb Scales 
2797d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2798d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2799d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2800d604f533SWebb Scales 		return -EINTR;
2801d604f533SWebb Scales 	}
2802d604f533SWebb Scales 
2803d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2804d604f533SWebb Scales 
2805d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2806d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2807d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2808d604f533SWebb Scales 
2809d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2810d604f533SWebb Scales 			unsigned long flags;
2811d604f533SWebb Scales 
2812d604f533SWebb Scales 			/*
2813d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2814d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2815d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2816d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2817d604f533SWebb Scales 			 */
2818d604f533SWebb Scales 			c->reset_pending = dev;
2819d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2820d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2821d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2822d604f533SWebb Scales 			else
2823d604f533SWebb Scales 				c->reset_pending = NULL;
2824d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2825d604f533SWebb Scales 		}
2826d604f533SWebb Scales 
2827d604f533SWebb Scales 		cmd_free(h, c);
2828d604f533SWebb Scales 	}
2829d604f533SWebb Scales 
2830d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2831d604f533SWebb Scales 	if (!rc)
2832d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2833d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2834d604f533SWebb Scales 			lockup_detected(h));
2835d604f533SWebb Scales 
2836d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2837d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2838d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2839d604f533SWebb Scales 		rc = -ENODEV;
2840d604f533SWebb Scales 	}
2841d604f533SWebb Scales 
2842d604f533SWebb Scales 	if (unlikely(rc))
2843d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2844d604f533SWebb Scales 
2845d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2846d604f533SWebb Scales 	return rc;
2847d604f533SWebb Scales }
2848d604f533SWebb Scales 
2849edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2850edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2851edd16368SStephen M. Cameron {
2852edd16368SStephen M. Cameron 	int rc;
2853edd16368SStephen M. Cameron 	unsigned char *buf;
2854edd16368SStephen M. Cameron 
2855edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2856edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2857edd16368SStephen M. Cameron 	if (!buf)
2858edd16368SStephen M. Cameron 		return;
2859b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2860edd16368SStephen M. Cameron 	if (rc == 0)
2861edd16368SStephen M. Cameron 		*raid_level = buf[8];
2862edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2863edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2864edd16368SStephen M. Cameron 	kfree(buf);
2865edd16368SStephen M. Cameron 	return;
2866edd16368SStephen M. Cameron }
2867edd16368SStephen M. Cameron 
2868283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2869283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2870283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2871283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2872283b4a9bSStephen M. Cameron {
2873283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2874283b4a9bSStephen M. Cameron 	int map, row, col;
2875283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2876283b4a9bSStephen M. Cameron 
2877283b4a9bSStephen M. Cameron 	if (rc != 0)
2878283b4a9bSStephen M. Cameron 		return;
2879283b4a9bSStephen M. Cameron 
28802ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
28812ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
28822ba8bfc8SStephen M. Cameron 		return;
28832ba8bfc8SStephen M. Cameron 
2884283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2885283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2886283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2887283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2888283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2889283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2890283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2891283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2892283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2893283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2894283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2895283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2896283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2897283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2898283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2899283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2900283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2901283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2902283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2903283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2904283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2905283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2906283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2907283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
29082b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2909dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
29102b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
29112b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
29122b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2913dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2914dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2915283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2916283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2917283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2918283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2919283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2920283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2921283b4a9bSStephen M. Cameron 			disks_per_row =
2922283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2923283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2924283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2925283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2926283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2927283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2928283b4a9bSStephen M. Cameron 			disks_per_row =
2929283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2930283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2931283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2932283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2933283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2934283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2935283b4a9bSStephen M. Cameron 		}
2936283b4a9bSStephen M. Cameron 	}
2937283b4a9bSStephen M. Cameron }
2938283b4a9bSStephen M. Cameron #else
2939283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2940283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2941283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2942283b4a9bSStephen M. Cameron {
2943283b4a9bSStephen M. Cameron }
2944283b4a9bSStephen M. Cameron #endif
2945283b4a9bSStephen M. Cameron 
2946283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2947283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2948283b4a9bSStephen M. Cameron {
2949283b4a9bSStephen M. Cameron 	int rc = 0;
2950283b4a9bSStephen M. Cameron 	struct CommandList *c;
2951283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2952283b4a9bSStephen M. Cameron 
295345fcb86eSStephen Cameron 	c = cmd_alloc(h);
2954bf43caf3SRobert Elliott 
2955283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2956283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2957283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
29582dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
29592dd02d74SRobert Elliott 		cmd_free(h, c);
29602dd02d74SRobert Elliott 		return -1;
2961283b4a9bSStephen M. Cameron 	}
296225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
296325163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
296425163bd5SWebb Scales 	if (rc)
296525163bd5SWebb Scales 		goto out;
2966283b4a9bSStephen M. Cameron 	ei = c->err_info;
2967283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2968d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
296925163bd5SWebb Scales 		rc = -1;
297025163bd5SWebb Scales 		goto out;
2971283b4a9bSStephen M. Cameron 	}
297245fcb86eSStephen Cameron 	cmd_free(h, c);
2973283b4a9bSStephen M. Cameron 
2974283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2975283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2976283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2977283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2978283b4a9bSStephen M. Cameron 		rc = -1;
2979283b4a9bSStephen M. Cameron 	}
2980283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2981283b4a9bSStephen M. Cameron 	return rc;
298225163bd5SWebb Scales out:
298325163bd5SWebb Scales 	cmd_free(h, c);
298425163bd5SWebb Scales 	return rc;
2985283b4a9bSStephen M. Cameron }
2986283b4a9bSStephen M. Cameron 
298703383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
298803383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
298903383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
299003383736SDon Brace {
299103383736SDon Brace 	int rc = IO_OK;
299203383736SDon Brace 	struct CommandList *c;
299303383736SDon Brace 	struct ErrorInfo *ei;
299403383736SDon Brace 
299503383736SDon Brace 	c = cmd_alloc(h);
299603383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
299703383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
299803383736SDon Brace 	if (rc)
299903383736SDon Brace 		goto out;
300003383736SDon Brace 
300103383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
300203383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
300303383736SDon Brace 
300425163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
300525163bd5SWebb Scales 						NO_TIMEOUT);
300603383736SDon Brace 	ei = c->err_info;
300703383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
300803383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
300903383736SDon Brace 		rc = -1;
301003383736SDon Brace 	}
301103383736SDon Brace out:
301203383736SDon Brace 	cmd_free(h, c);
301303383736SDon Brace 	return rc;
301403383736SDon Brace }
301503383736SDon Brace 
30161b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
30171b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
30181b70150aSStephen M. Cameron {
30191b70150aSStephen M. Cameron 	int rc;
30201b70150aSStephen M. Cameron 	int i;
30211b70150aSStephen M. Cameron 	int pages;
30221b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
30231b70150aSStephen M. Cameron 
30241b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
30251b70150aSStephen M. Cameron 	if (!buf)
30261b70150aSStephen M. Cameron 		return 0;
30271b70150aSStephen M. Cameron 
30281b70150aSStephen M. Cameron 	/* Get the size of the page list first */
30291b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30301b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30311b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
30321b70150aSStephen M. Cameron 	if (rc != 0)
30331b70150aSStephen M. Cameron 		goto exit_unsupported;
30341b70150aSStephen M. Cameron 	pages = buf[3];
30351b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
30361b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
30371b70150aSStephen M. Cameron 	else
30381b70150aSStephen M. Cameron 		bufsize = 255;
30391b70150aSStephen M. Cameron 
30401b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
30411b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
30421b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
30431b70150aSStephen M. Cameron 				buf, bufsize);
30441b70150aSStephen M. Cameron 	if (rc != 0)
30451b70150aSStephen M. Cameron 		goto exit_unsupported;
30461b70150aSStephen M. Cameron 
30471b70150aSStephen M. Cameron 	pages = buf[3];
30481b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
30491b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
30501b70150aSStephen M. Cameron 			goto exit_supported;
30511b70150aSStephen M. Cameron exit_unsupported:
30521b70150aSStephen M. Cameron 	kfree(buf);
30531b70150aSStephen M. Cameron 	return 0;
30541b70150aSStephen M. Cameron exit_supported:
30551b70150aSStephen M. Cameron 	kfree(buf);
30561b70150aSStephen M. Cameron 	return 1;
30571b70150aSStephen M. Cameron }
30581b70150aSStephen M. Cameron 
3059283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3060283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3061283b4a9bSStephen M. Cameron {
3062283b4a9bSStephen M. Cameron 	int rc;
3063283b4a9bSStephen M. Cameron 	unsigned char *buf;
3064283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3065283b4a9bSStephen M. Cameron 
3066283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3067283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
306841ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3069283b4a9bSStephen M. Cameron 
3070283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3071283b4a9bSStephen M. Cameron 	if (!buf)
3072283b4a9bSStephen M. Cameron 		return;
30731b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
30741b70150aSStephen M. Cameron 		goto out;
3075283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3076b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3077283b4a9bSStephen M. Cameron 	if (rc != 0)
3078283b4a9bSStephen M. Cameron 		goto out;
3079283b4a9bSStephen M. Cameron 
3080283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3081283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3082283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3083283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3084283b4a9bSStephen M. Cameron 	this_device->offload_config =
3085283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3086283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3087283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3088283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3089283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3090283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3091283b4a9bSStephen M. Cameron 	}
309241ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3093283b4a9bSStephen M. Cameron out:
3094283b4a9bSStephen M. Cameron 	kfree(buf);
3095283b4a9bSStephen M. Cameron 	return;
3096283b4a9bSStephen M. Cameron }
3097283b4a9bSStephen M. Cameron 
3098edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3099edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
3100edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
3101edd16368SStephen M. Cameron {
3102edd16368SStephen M. Cameron 	int rc;
3103edd16368SStephen M. Cameron 	unsigned char *buf;
3104edd16368SStephen M. Cameron 
3105edd16368SStephen M. Cameron 	if (buflen > 16)
3106edd16368SStephen M. Cameron 		buflen = 16;
3107edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3108edd16368SStephen M. Cameron 	if (!buf)
3109a84d794dSStephen M. Cameron 		return -ENOMEM;
3110b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3111edd16368SStephen M. Cameron 	if (rc == 0)
3112edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
3113edd16368SStephen M. Cameron 	kfree(buf);
3114edd16368SStephen M. Cameron 	return rc != 0;
3115edd16368SStephen M. Cameron }
3116edd16368SStephen M. Cameron 
3117edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
311803383736SDon Brace 		void *buf, int bufsize,
3119edd16368SStephen M. Cameron 		int extended_response)
3120edd16368SStephen M. Cameron {
3121edd16368SStephen M. Cameron 	int rc = IO_OK;
3122edd16368SStephen M. Cameron 	struct CommandList *c;
3123edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3124edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3125edd16368SStephen M. Cameron 
312645fcb86eSStephen Cameron 	c = cmd_alloc(h);
3127bf43caf3SRobert Elliott 
3128e89c0ae7SStephen M. Cameron 	/* address the controller */
3129e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3130a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3131a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3132a2dac136SStephen M. Cameron 		rc = -1;
3133a2dac136SStephen M. Cameron 		goto out;
3134a2dac136SStephen M. Cameron 	}
3135edd16368SStephen M. Cameron 	if (extended_response)
3136edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
313725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
313825163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
313925163bd5SWebb Scales 	if (rc)
314025163bd5SWebb Scales 		goto out;
3141edd16368SStephen M. Cameron 	ei = c->err_info;
3142edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3143edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3144d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3145edd16368SStephen M. Cameron 		rc = -1;
3146283b4a9bSStephen M. Cameron 	} else {
314703383736SDon Brace 		struct ReportLUNdata *rld = buf;
314803383736SDon Brace 
314903383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3150283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3151283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3152283b4a9bSStephen M. Cameron 				extended_response,
315303383736SDon Brace 				rld->extended_response_flag);
3154283b4a9bSStephen M. Cameron 			rc = -1;
3155283b4a9bSStephen M. Cameron 		}
3156edd16368SStephen M. Cameron 	}
3157a2dac136SStephen M. Cameron out:
315845fcb86eSStephen Cameron 	cmd_free(h, c);
3159edd16368SStephen M. Cameron 	return rc;
3160edd16368SStephen M. Cameron }
3161edd16368SStephen M. Cameron 
3162edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
316303383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3164edd16368SStephen M. Cameron {
316503383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
316603383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3167edd16368SStephen M. Cameron }
3168edd16368SStephen M. Cameron 
3169edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3170edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3171edd16368SStephen M. Cameron {
3172edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3173edd16368SStephen M. Cameron }
3174edd16368SStephen M. Cameron 
3175edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3176edd16368SStephen M. Cameron 	int bus, int target, int lun)
3177edd16368SStephen M. Cameron {
3178edd16368SStephen M. Cameron 	device->bus = bus;
3179edd16368SStephen M. Cameron 	device->target = target;
3180edd16368SStephen M. Cameron 	device->lun = lun;
3181edd16368SStephen M. Cameron }
3182edd16368SStephen M. Cameron 
31839846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
31849846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
31859846590eSStephen M. Cameron 					unsigned char scsi3addr[])
31869846590eSStephen M. Cameron {
31879846590eSStephen M. Cameron 	int rc;
31889846590eSStephen M. Cameron 	int status;
31899846590eSStephen M. Cameron 	int size;
31909846590eSStephen M. Cameron 	unsigned char *buf;
31919846590eSStephen M. Cameron 
31929846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
31939846590eSStephen M. Cameron 	if (!buf)
31949846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
31959846590eSStephen M. Cameron 
31969846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
319724a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
31989846590eSStephen M. Cameron 		goto exit_failed;
31999846590eSStephen M. Cameron 
32009846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
32019846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32029846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
320324a4b078SStephen M. Cameron 	if (rc != 0)
32049846590eSStephen M. Cameron 		goto exit_failed;
32059846590eSStephen M. Cameron 	size = buf[3];
32069846590eSStephen M. Cameron 
32079846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
32089846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32099846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
321024a4b078SStephen M. Cameron 	if (rc != 0)
32119846590eSStephen M. Cameron 		goto exit_failed;
32129846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
32139846590eSStephen M. Cameron 
32149846590eSStephen M. Cameron 	kfree(buf);
32159846590eSStephen M. Cameron 	return status;
32169846590eSStephen M. Cameron exit_failed:
32179846590eSStephen M. Cameron 	kfree(buf);
32189846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
32199846590eSStephen M. Cameron }
32209846590eSStephen M. Cameron 
32219846590eSStephen M. Cameron /* Determine offline status of a volume.
32229846590eSStephen M. Cameron  * Return either:
32239846590eSStephen M. Cameron  *  0 (not offline)
322467955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
32259846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
32269846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
32279846590eSStephen M. Cameron  */
322867955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
32299846590eSStephen M. Cameron 					unsigned char scsi3addr[])
32309846590eSStephen M. Cameron {
32319846590eSStephen M. Cameron 	struct CommandList *c;
32329437ac43SStephen Cameron 	unsigned char *sense;
32339437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
32349437ac43SStephen Cameron 	int sense_len;
323525163bd5SWebb Scales 	int rc, ldstat = 0;
32369846590eSStephen M. Cameron 	u16 cmd_status;
32379846590eSStephen M. Cameron 	u8 scsi_status;
32389846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
32399846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
32409846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
32419846590eSStephen M. Cameron 
32429846590eSStephen M. Cameron 	c = cmd_alloc(h);
3243bf43caf3SRobert Elliott 
32449846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
324525163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
324625163bd5SWebb Scales 	if (rc) {
324725163bd5SWebb Scales 		cmd_free(h, c);
324825163bd5SWebb Scales 		return 0;
324925163bd5SWebb Scales 	}
32509846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
32519437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
32529437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
32539437ac43SStephen Cameron 	else
32549437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
32559437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
32569846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
32579846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
32589846590eSStephen M. Cameron 	cmd_free(h, c);
32599846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
32609846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
32619846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
32629846590eSStephen M. Cameron 		sense_key != NOT_READY ||
32639846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
32649846590eSStephen M. Cameron 		return 0;
32659846590eSStephen M. Cameron 	}
32669846590eSStephen M. Cameron 
32679846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
32689846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
32699846590eSStephen M. Cameron 
32709846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
32719846590eSStephen M. Cameron 	switch (ldstat) {
32729846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
32735ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
32749846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
32759846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
32769846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
32779846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
32789846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
32799846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
32809846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
32819846590eSStephen M. Cameron 		return ldstat;
32829846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
32839846590eSStephen M. Cameron 		/* If VPD status page isn't available,
32849846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
32859846590eSStephen M. Cameron 		 */
32869846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
32879846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
32889846590eSStephen M. Cameron 			return ldstat;
32899846590eSStephen M. Cameron 		break;
32909846590eSStephen M. Cameron 	default:
32919846590eSStephen M. Cameron 		break;
32929846590eSStephen M. Cameron 	}
32939846590eSStephen M. Cameron 	return 0;
32949846590eSStephen M. Cameron }
32959846590eSStephen M. Cameron 
32969b5c48c2SStephen Cameron /*
32979b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
32989b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
32999b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
33009b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
33019b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
33029b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
33039b5c48c2SStephen Cameron  */
33049b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
33059b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
33069b5c48c2SStephen Cameron {
33079b5c48c2SStephen Cameron 	struct CommandList *c;
33089b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
33099b5c48c2SStephen Cameron 	int rc = 0;
33109b5c48c2SStephen Cameron 
33119b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
33129b5c48c2SStephen Cameron 
33139b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
33149b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
33159b5c48c2SStephen Cameron 		return 1;
33169b5c48c2SStephen Cameron 
33179b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3318bf43caf3SRobert Elliott 
33199b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
33209b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
33219b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
33229b5c48c2SStephen Cameron 	ei = c->err_info;
33239b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
33249b5c48c2SStephen Cameron 	case CMD_INVALID:
33259b5c48c2SStephen Cameron 		rc = 0;
33269b5c48c2SStephen Cameron 		break;
33279b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
33289b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
33299b5c48c2SStephen Cameron 		rc = 1;
33309b5c48c2SStephen Cameron 		break;
33319437ac43SStephen Cameron 	case CMD_TMF_STATUS:
33329437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
33339437ac43SStephen Cameron 		break;
33349b5c48c2SStephen Cameron 	default:
33359b5c48c2SStephen Cameron 		rc = 0;
33369b5c48c2SStephen Cameron 		break;
33379b5c48c2SStephen Cameron 	}
33389b5c48c2SStephen Cameron 	cmd_free(h, c);
33399b5c48c2SStephen Cameron 	return rc;
33409b5c48c2SStephen Cameron }
33419b5c48c2SStephen Cameron 
3342edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
33430b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
33440b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3345edd16368SStephen M. Cameron {
33460b0e1d6cSStephen M. Cameron 
33470b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
33480b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
33490b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
33500b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
33510b0e1d6cSStephen M. Cameron 
3352ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
33530b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3354edd16368SStephen M. Cameron 
3355ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3356edd16368SStephen M. Cameron 	if (!inq_buff)
3357edd16368SStephen M. Cameron 		goto bail_out;
3358edd16368SStephen M. Cameron 
3359edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3360edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3361edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3362edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3363edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3364edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3365edd16368SStephen M. Cameron 		goto bail_out;
3366edd16368SStephen M. Cameron 	}
3367edd16368SStephen M. Cameron 
3368edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3369edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3370edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3371edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3372edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3373edd16368SStephen M. Cameron 		sizeof(this_device->model));
3374edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3375edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3376edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
3377edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3378edd16368SStephen M. Cameron 
3379edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3380283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
338167955ba3SStephen M. Cameron 		int volume_offline;
338267955ba3SStephen M. Cameron 
3383edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3384283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3385283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
338667955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
338767955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
338867955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
338967955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3390283b4a9bSStephen M. Cameron 	} else {
3391edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3392283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3393283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
339441ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3395a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
33969846590eSStephen M. Cameron 		this_device->volume_offline = 0;
339703383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3398283b4a9bSStephen M. Cameron 	}
3399edd16368SStephen M. Cameron 
34000b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
34010b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
34020b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
34030b0e1d6cSStephen M. Cameron 		 */
34040b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
34050b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
34060b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
34070b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
34080b0e1d6cSStephen M. Cameron 	}
3409edd16368SStephen M. Cameron 	kfree(inq_buff);
3410edd16368SStephen M. Cameron 	return 0;
3411edd16368SStephen M. Cameron 
3412edd16368SStephen M. Cameron bail_out:
3413edd16368SStephen M. Cameron 	kfree(inq_buff);
3414edd16368SStephen M. Cameron 	return 1;
3415edd16368SStephen M. Cameron }
3416edd16368SStephen M. Cameron 
34179b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
34189b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
34199b5c48c2SStephen Cameron {
34209b5c48c2SStephen Cameron 	unsigned long flags;
34219b5c48c2SStephen Cameron 	int rc, entry;
34229b5c48c2SStephen Cameron 	/*
34239b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
34249b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
34259b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
34269b5c48c2SStephen Cameron 	 */
34279b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
34289b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
34299b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
34309b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
34319b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
34329b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34339b5c48c2SStephen Cameron 	} else {
34349b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
34359b5c48c2SStephen Cameron 		dev->supports_aborts =
34369b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
34379b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
34389b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
34399b5c48c2SStephen Cameron 	}
34409b5c48c2SStephen Cameron }
34419b5c48c2SStephen Cameron 
34424f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
3443edd16368SStephen M. Cameron 	"MSA2012",
3444edd16368SStephen M. Cameron 	"MSA2024",
3445edd16368SStephen M. Cameron 	"MSA2312",
3446edd16368SStephen M. Cameron 	"MSA2324",
3447fda38518SStephen M. Cameron 	"P2000 G3 SAS",
3448e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
3449edd16368SStephen M. Cameron 	NULL,
3450edd16368SStephen M. Cameron };
3451edd16368SStephen M. Cameron 
34524f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
3453edd16368SStephen M. Cameron {
3454edd16368SStephen M. Cameron 	int i;
3455edd16368SStephen M. Cameron 
34564f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
34574f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
34584f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
3459edd16368SStephen M. Cameron 			return 1;
3460edd16368SStephen M. Cameron 	return 0;
3461edd16368SStephen M. Cameron }
3462edd16368SStephen M. Cameron 
3463edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
34644f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
3465edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
3466edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3467edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3468edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3469edd16368SStephen M. Cameron  */
3470edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
34711f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3472edd16368SStephen M. Cameron {
34731f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
3474edd16368SStephen M. Cameron 
34751f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
34761f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
34771f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
34781f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
34791f310bdeSStephen M. Cameron 		else
34801f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
34811f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
34821f310bdeSStephen M. Cameron 		return;
34831f310bdeSStephen M. Cameron 	}
34841f310bdeSStephen M. Cameron 	/* It's a logical device */
34854f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
34864f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
3487339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
34881f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
3489339b2b14SStephen M. Cameron 		 */
34901f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
34911f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
34921f310bdeSStephen M. Cameron 		return;
3493339b2b14SStephen M. Cameron 	}
34941f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
3495edd16368SStephen M. Cameron }
3496edd16368SStephen M. Cameron 
3497edd16368SStephen M. Cameron /*
3498edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
34994f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
3500edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
3501edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
3502edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
3503edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
3504edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
3505edd16368SStephen M. Cameron  * lun 0 assigned.
3506edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
3507edd16368SStephen M. Cameron  */
35084f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
3509edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
351001a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
35114f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
3512edd16368SStephen M. Cameron {
3513edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3514edd16368SStephen M. Cameron 
35151f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
3516edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
3517edd16368SStephen M. Cameron 
3518edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
3519edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
3520edd16368SStephen M. Cameron 
35214f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
35224f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
3523edd16368SStephen M. Cameron 
35241f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
3525edd16368SStephen M. Cameron 		return 0;
3526edd16368SStephen M. Cameron 
3527c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
35281f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
3529edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
3530edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
3531edd16368SStephen M. Cameron 
3532339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
3533339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
3534339b2b14SStephen M. Cameron 
35354f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
3536aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
3537aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
3538edd16368SStephen M. Cameron 			"configuration.");
3539edd16368SStephen M. Cameron 		return 0;
3540edd16368SStephen M. Cameron 	}
3541edd16368SStephen M. Cameron 
35420b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
3543edd16368SStephen M. Cameron 		return 0;
35444f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
35451f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
35461f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
35479b5c48c2SStephen Cameron 	hpsa_update_device_supports_aborts(h, this_device, scsi3addr);
35481f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
3549edd16368SStephen M. Cameron 	return 1;
3550edd16368SStephen M. Cameron }
3551edd16368SStephen M. Cameron 
3552edd16368SStephen M. Cameron /*
355354b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
355454b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
355554b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
355654b6e9e9SScott Teel  *	3. Return:
355754b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
355854b6e9e9SScott Teel  *		0 if no matching physical disk was found.
355954b6e9e9SScott Teel  */
356054b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
356154b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
356254b6e9e9SScott Teel {
356341ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
356441ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
356541ce4c35SStephen Cameron 	unsigned long flags;
356654b6e9e9SScott Teel 	int i;
356754b6e9e9SScott Teel 
356841ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
356941ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
357041ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
357141ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
357241ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
357341ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
357454b6e9e9SScott Teel 			return 1;
357554b6e9e9SScott Teel 		}
357641ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
357741ce4c35SStephen Cameron 	return 0;
357841ce4c35SStephen Cameron }
357941ce4c35SStephen Cameron 
358054b6e9e9SScott Teel /*
3581edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3582edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3583edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3584edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3585edd16368SStephen M. Cameron  */
3586edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
358703383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
358801a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3589edd16368SStephen M. Cameron {
359003383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3591edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3592edd16368SStephen M. Cameron 		return -1;
3593edd16368SStephen M. Cameron 	}
359403383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3595edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
359603383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
359703383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3598edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3599edd16368SStephen M. Cameron 	}
360003383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3601edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3602edd16368SStephen M. Cameron 		return -1;
3603edd16368SStephen M. Cameron 	}
36046df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3605edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3606edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3607edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3608edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3609edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3610edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3611edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3612edd16368SStephen M. Cameron 	}
3613edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3614edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3615edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3616edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3617edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3618edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3619edd16368SStephen M. Cameron 	}
3620edd16368SStephen M. Cameron 	return 0;
3621edd16368SStephen M. Cameron }
3622edd16368SStephen M. Cameron 
362342a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
362442a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3625a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3626339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3627339b2b14SStephen M. Cameron {
3628339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3629339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3630339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3631339b2b14SStephen M. Cameron 	 */
3632339b2b14SStephen M. Cameron 
3633339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3634339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3635339b2b14SStephen M. Cameron 
3636339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3637339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3638339b2b14SStephen M. Cameron 
3639339b2b14SStephen M. Cameron 	if (i < logicals_start)
3640d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3641d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3642339b2b14SStephen M. Cameron 
3643339b2b14SStephen M. Cameron 	if (i < last_device)
3644339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3645339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3646339b2b14SStephen M. Cameron 	BUG();
3647339b2b14SStephen M. Cameron 	return NULL;
3648339b2b14SStephen M. Cameron }
3649339b2b14SStephen M. Cameron 
365003383736SDon Brace /* get physical drive ioaccel handle and queue depth */
365103383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
365203383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
365303383736SDon Brace 		u8 *lunaddrbytes,
365403383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
365503383736SDon Brace {
365603383736SDon Brace 	int rc;
365703383736SDon Brace 	struct ext_report_lun_entry *rle =
365803383736SDon Brace 		(struct ext_report_lun_entry *) lunaddrbytes;
365903383736SDon Brace 
366003383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3661a3144e0bSJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle)
3662a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
366303383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
366403383736SDon Brace 	rc = hpsa_bmic_id_physical_device(h, lunaddrbytes,
366503383736SDon Brace 			GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys,
366603383736SDon Brace 			sizeof(*id_phys));
366703383736SDon Brace 	if (!rc)
366803383736SDon Brace 		/* Reserve space for FW operations */
366903383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
367003383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
367103383736SDon Brace 		dev->queue_depth =
367203383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
367303383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
367403383736SDon Brace 	else
367503383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
367603383736SDon Brace 	atomic_set(&dev->ioaccel_cmds_out, 0);
3677d604f533SWebb Scales 	atomic_set(&dev->reset_cmds_out, 0);
367803383736SDon Brace }
367903383736SDon Brace 
36808270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
36818270b862SJoe Handzik 	u8 *lunaddrbytes,
36828270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
36838270b862SJoe Handzik {
36848270b862SJoe Handzik 	if (PHYS_IOACCEL(lunaddrbytes)
36858270b862SJoe Handzik 		&& this_device->ioaccel_handle)
36868270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
36878270b862SJoe Handzik 
36888270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
36898270b862SJoe Handzik 		&id_phys->active_path_number,
36908270b862SJoe Handzik 		sizeof(this_device->active_path_index));
36918270b862SJoe Handzik 	memcpy(&this_device->path_map,
36928270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
36938270b862SJoe Handzik 		sizeof(this_device->path_map));
36948270b862SJoe Handzik 	memcpy(&this_device->box,
36958270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
36968270b862SJoe Handzik 		sizeof(this_device->box));
36978270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
36988270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
36998270b862SJoe Handzik 		sizeof(this_device->phys_connector));
37008270b862SJoe Handzik 	memcpy(&this_device->bay,
37018270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
37028270b862SJoe Handzik 		sizeof(this_device->bay));
37038270b862SJoe Handzik }
37048270b862SJoe Handzik 
3705edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
3706edd16368SStephen M. Cameron {
3707edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3708edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3709edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3710edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3711edd16368SStephen M. Cameron 	 *
3712edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3713edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3714edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3715edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3716edd16368SStephen M. Cameron 	 */
3717a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3718edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
371903383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
372001a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
372101a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
372201a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3723edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3724edd16368SStephen M. Cameron 	int ncurrent = 0;
37254f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3726339b2b14SStephen M. Cameron 	int raid_ctlr_position;
3727aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3728edd16368SStephen M. Cameron 
3729cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
373092084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
373192084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3732edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
373303383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3734edd16368SStephen M. Cameron 
373503383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
373603383736SDon Brace 		!tmpdevice || !id_phys) {
3737edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3738edd16368SStephen M. Cameron 		goto out;
3739edd16368SStephen M. Cameron 	}
3740edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3741edd16368SStephen M. Cameron 
374203383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
374303383736SDon Brace 			logdev_list, &nlogicals))
3744edd16368SStephen M. Cameron 		goto out;
3745edd16368SStephen M. Cameron 
3746aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3747aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3748aca4a520SScott Teel 	 * controller.
3749edd16368SStephen M. Cameron 	 */
3750aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3751edd16368SStephen M. Cameron 
3752edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3753edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3754b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3755b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3756b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3757b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3758b7ec021fSScott Teel 			break;
3759b7ec021fSScott Teel 		}
3760b7ec021fSScott Teel 
3761edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3762edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3763edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3764edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3765edd16368SStephen M. Cameron 			goto out;
3766edd16368SStephen M. Cameron 		}
3767edd16368SStephen M. Cameron 		ndev_allocated++;
3768edd16368SStephen M. Cameron 	}
3769edd16368SStephen M. Cameron 
37708645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3771339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3772339b2b14SStephen M. Cameron 	else
3773339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3774339b2b14SStephen M. Cameron 
3775edd16368SStephen M. Cameron 	/* adjust our table of devices */
37764f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3777edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
37780b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3779edd16368SStephen M. Cameron 
3780edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3781339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3782339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
378341ce4c35SStephen Cameron 
378441ce4c35SStephen Cameron 		/* skip masked non-disk devices */
378541ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes))
378641ce4c35SStephen Cameron 			if (i < nphysicals + (raid_ctlr_position == 0) &&
378741ce4c35SStephen Cameron 				NON_DISK_PHYS_DEV(lunaddrbytes))
3788edd16368SStephen M. Cameron 				continue;
3789edd16368SStephen M. Cameron 
3790edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
37910b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
37920b0e1d6cSStephen M. Cameron 							&is_OBDR))
3793edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
37941f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
37959b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3796edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3797edd16368SStephen M. Cameron 
3798edd16368SStephen M. Cameron 		/*
37994f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
3800edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
3801edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
3802edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
3803edd16368SStephen M. Cameron 		 * there is no lun 0.
3804edd16368SStephen M. Cameron 		 */
38054f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
38061f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
38074f4eb9f1SScott Teel 				&n_ext_target_devs)) {
3808edd16368SStephen M. Cameron 			ncurrent++;
3809edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
3810edd16368SStephen M. Cameron 		}
3811edd16368SStephen M. Cameron 
3812edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
3813edd16368SStephen M. Cameron 
381441ce4c35SStephen Cameron 		/* do not expose masked devices */
381541ce4c35SStephen Cameron 		if (MASKED_DEVICE(lunaddrbytes) &&
381641ce4c35SStephen Cameron 			i < nphysicals + (raid_ctlr_position == 0)) {
381741ce4c35SStephen Cameron 			this_device->expose_state = HPSA_DO_NOT_EXPOSE;
381841ce4c35SStephen Cameron 		} else {
381941ce4c35SStephen Cameron 			this_device->expose_state =
382041ce4c35SStephen Cameron 					HPSA_SG_ATTACH | HPSA_ULD_ATTACH;
382141ce4c35SStephen Cameron 		}
382241ce4c35SStephen Cameron 
3823edd16368SStephen M. Cameron 		switch (this_device->devtype) {
38240b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3825edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3826edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3827edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3828edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3829edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3830edd16368SStephen M. Cameron 			 * the inquiry data.
3831edd16368SStephen M. Cameron 			 */
38320b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3833edd16368SStephen M. Cameron 				ncurrent++;
3834edd16368SStephen M. Cameron 			break;
3835edd16368SStephen M. Cameron 		case TYPE_DISK:
3836b9092b79SKevin Barnett 			if (i < nphysicals + (raid_ctlr_position == 0)) {
3837b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
3838b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
3839ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
384003383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
384103383736SDon Brace 					lunaddrbytes, id_phys);
3842b9092b79SKevin Barnett 				hpsa_get_path_info(this_device, lunaddrbytes,
3843b9092b79SKevin Barnett 							id_phys);
3844b9092b79SKevin Barnett 			}
3845edd16368SStephen M. Cameron 			ncurrent++;
3846edd16368SStephen M. Cameron 			break;
3847edd16368SStephen M. Cameron 		case TYPE_TAPE:
3848edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
384941ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
385041ce4c35SStephen Cameron 			ncurrent++;
385141ce4c35SStephen Cameron 			break;
3852edd16368SStephen M. Cameron 		case TYPE_RAID:
3853edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3854edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3855edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3856edd16368SStephen M. Cameron 			 * don't present it.
3857edd16368SStephen M. Cameron 			 */
3858edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3859edd16368SStephen M. Cameron 				break;
3860edd16368SStephen M. Cameron 			ncurrent++;
3861edd16368SStephen M. Cameron 			break;
3862edd16368SStephen M. Cameron 		default:
3863edd16368SStephen M. Cameron 			break;
3864edd16368SStephen M. Cameron 		}
3865cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3866edd16368SStephen M. Cameron 			break;
3867edd16368SStephen M. Cameron 	}
3868edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
3869edd16368SStephen M. Cameron out:
3870edd16368SStephen M. Cameron 	kfree(tmpdevice);
3871edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3872edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3873edd16368SStephen M. Cameron 	kfree(currentsd);
3874edd16368SStephen M. Cameron 	kfree(physdev_list);
3875edd16368SStephen M. Cameron 	kfree(logdev_list);
387603383736SDon Brace 	kfree(id_phys);
3877edd16368SStephen M. Cameron }
3878edd16368SStephen M. Cameron 
3879ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3880ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3881ec5cbf04SWebb Scales {
3882ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3883ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3884ec5cbf04SWebb Scales 
3885ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3886ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3887ec5cbf04SWebb Scales 	desc->Ext = 0;
3888ec5cbf04SWebb Scales }
3889ec5cbf04SWebb Scales 
3890c7ee65b3SWebb Scales /*
3891c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3892edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3893edd16368SStephen M. Cameron  * hpsa command, cp.
3894edd16368SStephen M. Cameron  */
389533a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
3896edd16368SStephen M. Cameron 		struct CommandList *cp,
3897edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
3898edd16368SStephen M. Cameron {
3899edd16368SStephen M. Cameron 	struct scatterlist *sg;
3900b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
390133a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
3902edd16368SStephen M. Cameron 
390333a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
3904edd16368SStephen M. Cameron 
3905edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
3906edd16368SStephen M. Cameron 	if (use_sg < 0)
3907edd16368SStephen M. Cameron 		return use_sg;
3908edd16368SStephen M. Cameron 
3909edd16368SStephen M. Cameron 	if (!use_sg)
3910edd16368SStephen M. Cameron 		goto sglist_finished;
3911edd16368SStephen M. Cameron 
3912b3a7ba7cSWebb Scales 	/*
3913b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
3914b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
3915b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
3916b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
3917b3a7ba7cSWebb Scales 	 * the entries in the one list.
3918b3a7ba7cSWebb Scales 	 */
391933a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
3920b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
3921b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
3922b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
3923b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
3924ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
392533a2ffceSStephen M. Cameron 		curr_sg++;
392633a2ffceSStephen M. Cameron 	}
3927ec5cbf04SWebb Scales 
3928b3a7ba7cSWebb Scales 	if (chained) {
3929b3a7ba7cSWebb Scales 		/*
3930b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
3931b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
3932b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
3933b3a7ba7cSWebb Scales 		 * where the previous loop left off.
3934b3a7ba7cSWebb Scales 		 */
3935b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
3936b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
3937b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
3938b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
3939b3a7ba7cSWebb Scales 			curr_sg++;
3940b3a7ba7cSWebb Scales 		}
3941b3a7ba7cSWebb Scales 	}
3942b3a7ba7cSWebb Scales 
3943ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
3944b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
394533a2ffceSStephen M. Cameron 
394633a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
394733a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
394833a2ffceSStephen M. Cameron 
394933a2ffceSStephen M. Cameron 	if (chained) {
395033a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
395150a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
3952e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
3953e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
3954e2bea6dfSStephen M. Cameron 			return -1;
3955e2bea6dfSStephen M. Cameron 		}
395633a2ffceSStephen M. Cameron 		return 0;
3957edd16368SStephen M. Cameron 	}
3958edd16368SStephen M. Cameron 
3959edd16368SStephen M. Cameron sglist_finished:
3960edd16368SStephen M. Cameron 
396101a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
3962c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
3963edd16368SStephen M. Cameron 	return 0;
3964edd16368SStephen M. Cameron }
3965edd16368SStephen M. Cameron 
3966283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
3967283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
3968283b4a9bSStephen M. Cameron {
3969283b4a9bSStephen M. Cameron 	int is_write = 0;
3970283b4a9bSStephen M. Cameron 	u32 block;
3971283b4a9bSStephen M. Cameron 	u32 block_cnt;
3972283b4a9bSStephen M. Cameron 
3973283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
3974283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
3975283b4a9bSStephen M. Cameron 	case WRITE_6:
3976283b4a9bSStephen M. Cameron 	case WRITE_12:
3977283b4a9bSStephen M. Cameron 		is_write = 1;
3978283b4a9bSStephen M. Cameron 	case READ_6:
3979283b4a9bSStephen M. Cameron 	case READ_12:
3980283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
3981283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
3982283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
3983283b4a9bSStephen M. Cameron 		} else {
3984283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
3985283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
3986283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
3987283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
3988283b4a9bSStephen M. Cameron 				cdb[5];
3989283b4a9bSStephen M. Cameron 			block_cnt =
3990283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
3991283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
3992283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
3993283b4a9bSStephen M. Cameron 				cdb[9];
3994283b4a9bSStephen M. Cameron 		}
3995283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
3996283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
3997283b4a9bSStephen M. Cameron 
3998283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3999283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4000283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4001283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4002283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4003283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4004283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4005283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4006283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4007283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4008283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4009283b4a9bSStephen M. Cameron 		break;
4010283b4a9bSStephen M. Cameron 	}
4011283b4a9bSStephen M. Cameron 	return 0;
4012283b4a9bSStephen M. Cameron }
4013283b4a9bSStephen M. Cameron 
4014c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4015283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
401603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4017e1f7de0cSMatt Gates {
4018e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4019e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4020e1f7de0cSMatt Gates 	unsigned int len;
4021e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4022e1f7de0cSMatt Gates 	struct scatterlist *sg;
4023e1f7de0cSMatt Gates 	u64 addr64;
4024e1f7de0cSMatt Gates 	int use_sg, i;
4025e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4026e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4027e1f7de0cSMatt Gates 
4028283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
402903383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
403003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4031283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
403203383736SDon Brace 	}
4033283b4a9bSStephen M. Cameron 
4034e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4035e1f7de0cSMatt Gates 
403603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
403703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4038283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
403903383736SDon Brace 	}
4040283b4a9bSStephen M. Cameron 
4041e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4042e1f7de0cSMatt Gates 
4043e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4044e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4045e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4046e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4047e1f7de0cSMatt Gates 
4048e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
404903383736SDon Brace 	if (use_sg < 0) {
405003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4051e1f7de0cSMatt Gates 		return use_sg;
405203383736SDon Brace 	}
4053e1f7de0cSMatt Gates 
4054e1f7de0cSMatt Gates 	if (use_sg) {
4055e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4056e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4057e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4058e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4059e1f7de0cSMatt Gates 			total_len += len;
406050a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
406150a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
406250a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4063e1f7de0cSMatt Gates 			curr_sg++;
4064e1f7de0cSMatt Gates 		}
406550a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4066e1f7de0cSMatt Gates 
4067e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4068e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4069e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4070e1f7de0cSMatt Gates 			break;
4071e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4072e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4073e1f7de0cSMatt Gates 			break;
4074e1f7de0cSMatt Gates 		case DMA_NONE:
4075e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4076e1f7de0cSMatt Gates 			break;
4077e1f7de0cSMatt Gates 		default:
4078e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4079e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4080e1f7de0cSMatt Gates 			BUG();
4081e1f7de0cSMatt Gates 			break;
4082e1f7de0cSMatt Gates 		}
4083e1f7de0cSMatt Gates 	} else {
4084e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4085e1f7de0cSMatt Gates 	}
4086e1f7de0cSMatt Gates 
4087c349775eSScott Teel 	c->Header.SGList = use_sg;
4088e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
40892b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
40902b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
40912b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
40922b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
40932b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4094283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4095283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4096c349775eSScott Teel 	/* Tag was already set at init time. */
4097e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4098e1f7de0cSMatt Gates 	return 0;
4099e1f7de0cSMatt Gates }
4100edd16368SStephen M. Cameron 
4101283b4a9bSStephen M. Cameron /*
4102283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4103283b4a9bSStephen M. Cameron  * I/O accelerator path.
4104283b4a9bSStephen M. Cameron  */
4105283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4106283b4a9bSStephen M. Cameron 	struct CommandList *c)
4107283b4a9bSStephen M. Cameron {
4108283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4109283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4110283b4a9bSStephen M. Cameron 
411103383736SDon Brace 	c->phys_disk = dev;
411203383736SDon Brace 
4113283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
411403383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4115283b4a9bSStephen M. Cameron }
4116283b4a9bSStephen M. Cameron 
4117dd0e19f3SScott Teel /*
4118dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4119dd0e19f3SScott Teel  */
4120dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4121dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4122dd0e19f3SScott Teel {
4123dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4124dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4125dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4126dd0e19f3SScott Teel 	u64 first_block;
4127dd0e19f3SScott Teel 
4128dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
41292b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4130dd0e19f3SScott Teel 		return;
4131dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4132dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4133dd0e19f3SScott Teel 
4134dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4135dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4136dd0e19f3SScott Teel 
4137dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4138dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4139dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4140dd0e19f3SScott Teel 	 */
4141dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4142dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4143dd0e19f3SScott Teel 	case WRITE_6:
4144dd0e19f3SScott Teel 	case READ_6:
41452b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4146dd0e19f3SScott Teel 		break;
4147dd0e19f3SScott Teel 	case WRITE_10:
4148dd0e19f3SScott Teel 	case READ_10:
4149dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4150dd0e19f3SScott Teel 	case WRITE_12:
4151dd0e19f3SScott Teel 	case READ_12:
41522b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4153dd0e19f3SScott Teel 		break;
4154dd0e19f3SScott Teel 	case WRITE_16:
4155dd0e19f3SScott Teel 	case READ_16:
41562b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4157dd0e19f3SScott Teel 		break;
4158dd0e19f3SScott Teel 	default:
4159dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
41602b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
41612b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4162dd0e19f3SScott Teel 		BUG();
4163dd0e19f3SScott Teel 		break;
4164dd0e19f3SScott Teel 	}
41652b08b3e9SDon Brace 
41662b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
41672b08b3e9SDon Brace 		first_block = first_block *
41682b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
41692b08b3e9SDon Brace 
41702b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
41712b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4172dd0e19f3SScott Teel }
4173dd0e19f3SScott Teel 
4174c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4175c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
417603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4177c349775eSScott Teel {
4178c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4179c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4180c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4181c349775eSScott Teel 	int use_sg, i;
4182c349775eSScott Teel 	struct scatterlist *sg;
4183c349775eSScott Teel 	u64 addr64;
4184c349775eSScott Teel 	u32 len;
4185c349775eSScott Teel 	u32 total_len = 0;
4186c349775eSScott Teel 
4187d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4188c349775eSScott Teel 
418903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
419003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4191c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
419203383736SDon Brace 	}
419303383736SDon Brace 
4194c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4195c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4196c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4197c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4198c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4199c349775eSScott Teel 
4200c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4201c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4202c349775eSScott Teel 
4203c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
420403383736SDon Brace 	if (use_sg < 0) {
420503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4206c349775eSScott Teel 		return use_sg;
420703383736SDon Brace 	}
4208c349775eSScott Teel 
4209c349775eSScott Teel 	if (use_sg) {
4210c349775eSScott Teel 		curr_sg = cp->sg;
4211d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4212d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4213d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4214d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4215d9a729f3SWebb Scales 			curr_sg->length = 0;
4216d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4217d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4218d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4219d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4220d9a729f3SWebb Scales 
4221d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4222d9a729f3SWebb Scales 		}
4223c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4224c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4225c349775eSScott Teel 			len  = sg_dma_len(sg);
4226c349775eSScott Teel 			total_len += len;
4227c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4228c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4229c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4230c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4231c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4232c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4233c349775eSScott Teel 			curr_sg++;
4234c349775eSScott Teel 		}
4235c349775eSScott Teel 
4236c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4237c349775eSScott Teel 		case DMA_TO_DEVICE:
4238dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4239dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4240c349775eSScott Teel 			break;
4241c349775eSScott Teel 		case DMA_FROM_DEVICE:
4242dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4243dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4244c349775eSScott Teel 			break;
4245c349775eSScott Teel 		case DMA_NONE:
4246dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4247dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4248c349775eSScott Teel 			break;
4249c349775eSScott Teel 		default:
4250c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4251c349775eSScott Teel 				cmd->sc_data_direction);
4252c349775eSScott Teel 			BUG();
4253c349775eSScott Teel 			break;
4254c349775eSScott Teel 		}
4255c349775eSScott Teel 	} else {
4256dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4257dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4258c349775eSScott Teel 	}
4259dd0e19f3SScott Teel 
4260dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4261dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4262dd0e19f3SScott Teel 
42632b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4264f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4265c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4266c349775eSScott Teel 
4267c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4268c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4269c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
427050a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4271c349775eSScott Teel 
4272d9a729f3SWebb Scales 	/* fill in sg elements */
4273d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4274d9a729f3SWebb Scales 		cp->sg_count = 1;
4275d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4276d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4277d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4278d9a729f3SWebb Scales 			return -1;
4279d9a729f3SWebb Scales 		}
4280d9a729f3SWebb Scales 	} else
4281d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4282d9a729f3SWebb Scales 
4283c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4284c349775eSScott Teel 	return 0;
4285c349775eSScott Teel }
4286c349775eSScott Teel 
4287c349775eSScott Teel /*
4288c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4289c349775eSScott Teel  */
4290c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4291c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
429203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4293c349775eSScott Teel {
429403383736SDon Brace 	/* Try to honor the device's queue depth */
429503383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
429603383736SDon Brace 					phys_disk->queue_depth) {
429703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
429803383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
429903383736SDon Brace 	}
4300c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4301c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
430203383736SDon Brace 						cdb, cdb_len, scsi3addr,
430303383736SDon Brace 						phys_disk);
4304c349775eSScott Teel 	else
4305c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
430603383736SDon Brace 						cdb, cdb_len, scsi3addr,
430703383736SDon Brace 						phys_disk);
4308c349775eSScott Teel }
4309c349775eSScott Teel 
43106b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
43116b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
43126b80b18fSScott Teel {
43136b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
43146b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
43152b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
43166b80b18fSScott Teel 		return;
43176b80b18fSScott Teel 	}
43186b80b18fSScott Teel 	do {
43196b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
43202b08b3e9SDon Brace 		*current_group = *map_index /
43212b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
43226b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
43236b80b18fSScott Teel 			continue;
43242b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
43256b80b18fSScott Teel 			/* select map index from next group */
43262b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
43276b80b18fSScott Teel 			(*current_group)++;
43286b80b18fSScott Teel 		} else {
43296b80b18fSScott Teel 			/* select map index from first group */
43302b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
43316b80b18fSScott Teel 			*current_group = 0;
43326b80b18fSScott Teel 		}
43336b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
43346b80b18fSScott Teel }
43356b80b18fSScott Teel 
4336283b4a9bSStephen M. Cameron /*
4337283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4338283b4a9bSStephen M. Cameron  */
4339283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4340283b4a9bSStephen M. Cameron 	struct CommandList *c)
4341283b4a9bSStephen M. Cameron {
4342283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4343283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4344283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4345283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4346283b4a9bSStephen M. Cameron 	int is_write = 0;
4347283b4a9bSStephen M. Cameron 	u32 map_index;
4348283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4349283b4a9bSStephen M. Cameron 	u32 block_cnt;
4350283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4351283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4352283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4353283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
43546b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
43556b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
43566b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
43576b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
43586b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
43596b80b18fSScott Teel 	u32 total_disks_per_row;
43606b80b18fSScott Teel 	u32 stripesize;
43616b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4362283b4a9bSStephen M. Cameron 	u32 map_row;
4363283b4a9bSStephen M. Cameron 	u32 disk_handle;
4364283b4a9bSStephen M. Cameron 	u64 disk_block;
4365283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4366283b4a9bSStephen M. Cameron 	u8 cdb[16];
4367283b4a9bSStephen M. Cameron 	u8 cdb_len;
43682b08b3e9SDon Brace 	u16 strip_size;
4369283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4370283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4371283b4a9bSStephen M. Cameron #endif
43726b80b18fSScott Teel 	int offload_to_mirror;
4373283b4a9bSStephen M. Cameron 
4374283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4375283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4376283b4a9bSStephen M. Cameron 	case WRITE_6:
4377283b4a9bSStephen M. Cameron 		is_write = 1;
4378283b4a9bSStephen M. Cameron 	case READ_6:
4379283b4a9bSStephen M. Cameron 		first_block =
4380283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
4381283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
4382283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
43833fa89a04SStephen M. Cameron 		if (block_cnt == 0)
43843fa89a04SStephen M. Cameron 			block_cnt = 256;
4385283b4a9bSStephen M. Cameron 		break;
4386283b4a9bSStephen M. Cameron 	case WRITE_10:
4387283b4a9bSStephen M. Cameron 		is_write = 1;
4388283b4a9bSStephen M. Cameron 	case READ_10:
4389283b4a9bSStephen M. Cameron 		first_block =
4390283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4391283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4392283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4393283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4394283b4a9bSStephen M. Cameron 		block_cnt =
4395283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4396283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4397283b4a9bSStephen M. Cameron 		break;
4398283b4a9bSStephen M. Cameron 	case WRITE_12:
4399283b4a9bSStephen M. Cameron 		is_write = 1;
4400283b4a9bSStephen M. Cameron 	case READ_12:
4401283b4a9bSStephen M. Cameron 		first_block =
4402283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4403283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4404283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4405283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4406283b4a9bSStephen M. Cameron 		block_cnt =
4407283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4408283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4409283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4410283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4411283b4a9bSStephen M. Cameron 		break;
4412283b4a9bSStephen M. Cameron 	case WRITE_16:
4413283b4a9bSStephen M. Cameron 		is_write = 1;
4414283b4a9bSStephen M. Cameron 	case READ_16:
4415283b4a9bSStephen M. Cameron 		first_block =
4416283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4417283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4418283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4419283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4420283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4421283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4422283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4423283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4424283b4a9bSStephen M. Cameron 		block_cnt =
4425283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4426283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4427283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4428283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4429283b4a9bSStephen M. Cameron 		break;
4430283b4a9bSStephen M. Cameron 	default:
4431283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4432283b4a9bSStephen M. Cameron 	}
4433283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4434283b4a9bSStephen M. Cameron 
4435283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4436283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4437283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4438283b4a9bSStephen M. Cameron 
4439283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
44402b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
44412b08b3e9SDon Brace 		last_block < first_block)
4442283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4443283b4a9bSStephen M. Cameron 
4444283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
44452b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
44462b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
44472b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4448283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4449283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4450283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4451283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4452283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4453283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4454283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4455283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4456283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4457283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
44582b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4459283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4460283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
44612b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4462283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4463283b4a9bSStephen M. Cameron #else
4464283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4465283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4466283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4467283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
44682b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
44692b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4470283b4a9bSStephen M. Cameron #endif
4471283b4a9bSStephen M. Cameron 
4472283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4473283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4474283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4475283b4a9bSStephen M. Cameron 
4476283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
44772b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
44782b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4479283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
44802b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
44816b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
44826b80b18fSScott Teel 
44836b80b18fSScott Teel 	switch (dev->raid_level) {
44846b80b18fSScott Teel 	case HPSA_RAID_0:
44856b80b18fSScott Teel 		break; /* nothing special to do */
44866b80b18fSScott Teel 	case HPSA_RAID_1:
44876b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
44886b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
44896b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4490283b4a9bSStephen M. Cameron 		 */
44912b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4492283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
44932b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4494283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
44956b80b18fSScott Teel 		break;
44966b80b18fSScott Teel 	case HPSA_RAID_ADM:
44976b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
44986b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
44996b80b18fSScott Teel 		 */
45002b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
45016b80b18fSScott Teel 
45026b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
45036b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
45046b80b18fSScott Teel 				&map_index, &current_group);
45056b80b18fSScott Teel 		/* set mirror group to use next time */
45066b80b18fSScott Teel 		offload_to_mirror =
45072b08b3e9SDon Brace 			(offload_to_mirror >=
45082b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
45096b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
45106b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
45116b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
45126b80b18fSScott Teel 		 * function since multiple threads might simultaneously
45136b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
45146b80b18fSScott Teel 		 */
45156b80b18fSScott Teel 		break;
45166b80b18fSScott Teel 	case HPSA_RAID_5:
45176b80b18fSScott Teel 	case HPSA_RAID_6:
45182b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
45196b80b18fSScott Teel 			break;
45206b80b18fSScott Teel 
45216b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
45226b80b18fSScott Teel 		r5or6_blocks_per_row =
45232b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
45242b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
45256b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
45262b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
45272b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
45286b80b18fSScott Teel #if BITS_PER_LONG == 32
45296b80b18fSScott Teel 		tmpdiv = first_block;
45306b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
45316b80b18fSScott Teel 		tmpdiv = first_group;
45326b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45336b80b18fSScott Teel 		first_group = tmpdiv;
45346b80b18fSScott Teel 		tmpdiv = last_block;
45356b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
45366b80b18fSScott Teel 		tmpdiv = last_group;
45376b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
45386b80b18fSScott Teel 		last_group = tmpdiv;
45396b80b18fSScott Teel #else
45406b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
45416b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
45426b80b18fSScott Teel #endif
4543000ff7c2SStephen M. Cameron 		if (first_group != last_group)
45446b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45456b80b18fSScott Teel 
45466b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
45476b80b18fSScott Teel #if BITS_PER_LONG == 32
45486b80b18fSScott Teel 		tmpdiv = first_block;
45496b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45506b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
45516b80b18fSScott Teel 		tmpdiv = last_block;
45526b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
45536b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
45546b80b18fSScott Teel #else
45556b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
45566b80b18fSScott Teel 						first_block / stripesize;
45576b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
45586b80b18fSScott Teel #endif
45596b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
45606b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45616b80b18fSScott Teel 
45626b80b18fSScott Teel 
45636b80b18fSScott Teel 		/* Verify request is in a single column */
45646b80b18fSScott Teel #if BITS_PER_LONG == 32
45656b80b18fSScott Teel 		tmpdiv = first_block;
45666b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
45676b80b18fSScott Teel 		tmpdiv = first_row_offset;
45686b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
45696b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
45706b80b18fSScott Teel 		tmpdiv = last_block;
45716b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
45726b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45736b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
45746b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
45756b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45766b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
45776b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
45786b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
45796b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
45806b80b18fSScott Teel #else
45816b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
45826b80b18fSScott Teel 			(u32)((first_block % stripesize) %
45836b80b18fSScott Teel 						r5or6_blocks_per_row);
45846b80b18fSScott Teel 
45856b80b18fSScott Teel 		r5or6_last_row_offset =
45866b80b18fSScott Teel 			(u32)((last_block % stripesize) %
45876b80b18fSScott Teel 						r5or6_blocks_per_row);
45886b80b18fSScott Teel 
45896b80b18fSScott Teel 		first_column = r5or6_first_column =
45902b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
45916b80b18fSScott Teel 		r5or6_last_column =
45922b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
45936b80b18fSScott Teel #endif
45946b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
45956b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
45966b80b18fSScott Teel 
45976b80b18fSScott Teel 		/* Request is eligible */
45986b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
45992b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
46006b80b18fSScott Teel 
46016b80b18fSScott Teel 		map_index = (first_group *
46022b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
46036b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
46046b80b18fSScott Teel 		break;
46056b80b18fSScott Teel 	default:
46066b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4607283b4a9bSStephen M. Cameron 	}
46086b80b18fSScott Teel 
460907543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
461007543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
461107543e0cSStephen Cameron 
461203383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
461303383736SDon Brace 
4614283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
46152b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
46162b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
46172b08b3e9SDon Brace 			(first_row_offset - first_column *
46182b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4619283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4620283b4a9bSStephen M. Cameron 
4621283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4622283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4623283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4624283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4625283b4a9bSStephen M. Cameron 	}
4626283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4627283b4a9bSStephen M. Cameron 
4628283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4629283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4630283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4631283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4632283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4633283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4634283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4635283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4636283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4637283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4638283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4639283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4640283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4641283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4642283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4643283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4644283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4645283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4646283b4a9bSStephen M. Cameron 		cdb_len = 16;
4647283b4a9bSStephen M. Cameron 	} else {
4648283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4649283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4650283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4651283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4652283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4653283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4654283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4655283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4656283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4657283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4658283b4a9bSStephen M. Cameron 		cdb_len = 10;
4659283b4a9bSStephen M. Cameron 	}
4660283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
466103383736SDon Brace 						dev->scsi3addr,
466203383736SDon Brace 						dev->phys_disk[map_index]);
4663283b4a9bSStephen M. Cameron }
4664283b4a9bSStephen M. Cameron 
466525163bd5SWebb Scales /*
466625163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
466725163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
466825163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
466925163bd5SWebb Scales  */
4670574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4671574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4672574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4673edd16368SStephen M. Cameron {
4674edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4675edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4676edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4677edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4678edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4679f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4680edd16368SStephen M. Cameron 
4681edd16368SStephen M. Cameron 	/* Fill in the request block... */
4682edd16368SStephen M. Cameron 
4683edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4684edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4685edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4686edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4687edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4688edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4689a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4690a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4691edd16368SStephen M. Cameron 		break;
4692edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4693a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4694a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4695edd16368SStephen M. Cameron 		break;
4696edd16368SStephen M. Cameron 	case DMA_NONE:
4697a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4698a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4699edd16368SStephen M. Cameron 		break;
4700edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4701edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4702edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4703edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4704edd16368SStephen M. Cameron 		 */
4705edd16368SStephen M. Cameron 
4706a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4707a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4708edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4709edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4710edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4711edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4712edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4713edd16368SStephen M. Cameron 		 * our purposes here.
4714edd16368SStephen M. Cameron 		 */
4715edd16368SStephen M. Cameron 
4716edd16368SStephen M. Cameron 		break;
4717edd16368SStephen M. Cameron 
4718edd16368SStephen M. Cameron 	default:
4719edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4720edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4721edd16368SStephen M. Cameron 		BUG();
4722edd16368SStephen M. Cameron 		break;
4723edd16368SStephen M. Cameron 	}
4724edd16368SStephen M. Cameron 
472533a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
472673153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4727edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4728edd16368SStephen M. Cameron 	}
4729edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4730edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4731edd16368SStephen M. Cameron 	return 0;
4732edd16368SStephen M. Cameron }
4733edd16368SStephen M. Cameron 
4734360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4735360c73bdSStephen Cameron 				struct CommandList *c)
4736360c73bdSStephen Cameron {
4737360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4738360c73bdSStephen Cameron 
4739360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4740360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4741360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4742360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4743360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4744360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4745360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4746360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4747360c73bdSStephen Cameron 	c->cmdindex = index;
4748360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4749360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4750360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4751360c73bdSStephen Cameron 	c->h = h;
4752a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4753360c73bdSStephen Cameron }
4754360c73bdSStephen Cameron 
4755360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4756360c73bdSStephen Cameron {
4757360c73bdSStephen Cameron 	int i;
4758360c73bdSStephen Cameron 
4759360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4760360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4761360c73bdSStephen Cameron 
4762360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4763360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4764360c73bdSStephen Cameron 	}
4765360c73bdSStephen Cameron }
4766360c73bdSStephen Cameron 
4767360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4768360c73bdSStephen Cameron 				struct CommandList *c)
4769360c73bdSStephen Cameron {
4770360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4771360c73bdSStephen Cameron 
477273153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
477373153fe5SWebb Scales 
4774360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4775360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4776360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4777360c73bdSStephen Cameron }
4778360c73bdSStephen Cameron 
4779592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4780592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4781592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4782592a0ad5SWebb Scales {
4783592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4784592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4785592a0ad5SWebb Scales 
4786592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4787592a0ad5SWebb Scales 
4788592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4789592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4790592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4791592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4792592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4793592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4794592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4795a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4796592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4797592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4798592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4799592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4800592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4801592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4802592a0ad5SWebb Scales 	}
4803592a0ad5SWebb Scales 	return rc;
4804592a0ad5SWebb Scales }
4805592a0ad5SWebb Scales 
4806080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4807080ef1ccSDon Brace {
4808080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4809080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
48108a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4811080ef1ccSDon Brace 
4812080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4813080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4814080ef1ccSDon Brace 	if (!dev) {
4815080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
48168a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4817080ef1ccSDon Brace 	}
4818d604f533SWebb Scales 	if (c->reset_pending)
4819d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4820a58e7e53SWebb Scales 	if (c->abort_pending)
4821a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4822592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4823592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4824592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4825592a0ad5SWebb Scales 		int rc;
4826592a0ad5SWebb Scales 
4827592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4828592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4829592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4830592a0ad5SWebb Scales 			if (rc == 0)
4831592a0ad5SWebb Scales 				return;
4832592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4833592a0ad5SWebb Scales 				/*
4834592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4835592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4836592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4837592a0ad5SWebb Scales 				 */
4838592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
48398a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4840592a0ad5SWebb Scales 			}
4841592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4842592a0ad5SWebb Scales 		}
4843592a0ad5SWebb Scales 	}
4844360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4845080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4846080ef1ccSDon Brace 		/*
4847080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4848080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4849080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4850592a0ad5SWebb Scales 		 *
4851592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4852592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4853080ef1ccSDon Brace 		 */
4854080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4855080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4856080ef1ccSDon Brace 	}
4857080ef1ccSDon Brace }
4858080ef1ccSDon Brace 
4859574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4860574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4861574f05d3SStephen Cameron {
4862574f05d3SStephen Cameron 	struct ctlr_info *h;
4863574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4864574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4865574f05d3SStephen Cameron 	struct CommandList *c;
4866574f05d3SStephen Cameron 	int rc = 0;
4867574f05d3SStephen Cameron 
4868574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4869574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
487073153fe5SWebb Scales 
487173153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
487273153fe5SWebb Scales 
4873574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4874574f05d3SStephen Cameron 	if (!dev) {
4875574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4876574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4877574f05d3SStephen Cameron 		return 0;
4878574f05d3SStephen Cameron 	}
487973153fe5SWebb Scales 
4880574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4881574f05d3SStephen Cameron 
4882574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
488325163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
4884574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4885574f05d3SStephen Cameron 		return 0;
4886574f05d3SStephen Cameron 	}
488773153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
4888574f05d3SStephen Cameron 
4889407863cbSStephen Cameron 	/*
4890407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4891574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4892574f05d3SStephen Cameron 	 */
4893574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4894574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4895574f05d3SStephen Cameron 		h->acciopath_status)) {
4896592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
4897574f05d3SStephen Cameron 		if (rc == 0)
4898592a0ad5SWebb Scales 			return 0;
4899592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
490073153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
4901574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
4902574f05d3SStephen Cameron 		}
4903574f05d3SStephen Cameron 	}
4904574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
4905574f05d3SStephen Cameron }
4906574f05d3SStephen Cameron 
49078ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
49085f389360SStephen M. Cameron {
49095f389360SStephen M. Cameron 	unsigned long flags;
49105f389360SStephen M. Cameron 
49115f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
49125f389360SStephen M. Cameron 	h->scan_finished = 1;
49135f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
49145f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
49155f389360SStephen M. Cameron }
49165f389360SStephen M. Cameron 
4917a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
4918a08a8471SStephen M. Cameron {
4919a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4920a08a8471SStephen M. Cameron 	unsigned long flags;
4921a08a8471SStephen M. Cameron 
49228ebc9248SWebb Scales 	/*
49238ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
49248ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
49258ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
49268ebc9248SWebb Scales 	 * piling up on a locked up controller.
49278ebc9248SWebb Scales 	 */
49288ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49298ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49305f389360SStephen M. Cameron 
4931a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
4932a08a8471SStephen M. Cameron 	while (1) {
4933a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
4934a08a8471SStephen M. Cameron 		if (h->scan_finished)
4935a08a8471SStephen M. Cameron 			break;
4936a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
4937a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
4938a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
4939a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
4940a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
4941a08a8471SStephen M. Cameron 		 * happen if we're in here.
4942a08a8471SStephen M. Cameron 		 */
4943a08a8471SStephen M. Cameron 	}
4944a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
4945a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4946a08a8471SStephen M. Cameron 
49478ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
49488ebc9248SWebb Scales 		return hpsa_scan_complete(h);
49495f389360SStephen M. Cameron 
4950a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
4951a08a8471SStephen M. Cameron 
49528ebc9248SWebb Scales 	hpsa_scan_complete(h);
4953a08a8471SStephen M. Cameron }
4954a08a8471SStephen M. Cameron 
49557c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
49567c0a0229SDon Brace {
495703383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
495803383736SDon Brace 
495903383736SDon Brace 	if (!logical_drive)
496003383736SDon Brace 		return -ENODEV;
49617c0a0229SDon Brace 
49627c0a0229SDon Brace 	if (qdepth < 1)
49637c0a0229SDon Brace 		qdepth = 1;
496403383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
496503383736SDon Brace 		qdepth = logical_drive->queue_depth;
496603383736SDon Brace 
496703383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
49687c0a0229SDon Brace }
49697c0a0229SDon Brace 
4970a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
4971a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
4972a08a8471SStephen M. Cameron {
4973a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
4974a08a8471SStephen M. Cameron 	unsigned long flags;
4975a08a8471SStephen M. Cameron 	int finished;
4976a08a8471SStephen M. Cameron 
4977a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
4978a08a8471SStephen M. Cameron 	finished = h->scan_finished;
4979a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
4980a08a8471SStephen M. Cameron 	return finished;
4981a08a8471SStephen M. Cameron }
4982a08a8471SStephen M. Cameron 
49832946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
4984edd16368SStephen M. Cameron {
4985b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
4986b705690dSStephen M. Cameron 	int error;
4987edd16368SStephen M. Cameron 
4988b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
49892946e82bSRobert Elliott 	if (sh == NULL) {
49902946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
49912946e82bSRobert Elliott 		return -ENOMEM;
49922946e82bSRobert Elliott 	}
4993b705690dSStephen M. Cameron 
4994b705690dSStephen M. Cameron 	sh->io_port = 0;
4995b705690dSStephen M. Cameron 	sh->n_io_port = 0;
4996b705690dSStephen M. Cameron 	sh->this_id = -1;
4997b705690dSStephen M. Cameron 	sh->max_channel = 3;
4998b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
4999b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5000b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
500141ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5002d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5003b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5004b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5005b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
5006b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
500773153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
500873153fe5SWebb Scales 	if (error) {
500973153fe5SWebb Scales 		dev_err(&h->pdev->dev,
501073153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
501173153fe5SWebb Scales 			__func__, h->ctlr);
5012b705690dSStephen M. Cameron 			scsi_host_put(sh);
5013b705690dSStephen M. Cameron 			return error;
50142946e82bSRobert Elliott 	}
50152946e82bSRobert Elliott 	h->scsi_host = sh;
50162946e82bSRobert Elliott 	return 0;
50172946e82bSRobert Elliott }
50182946e82bSRobert Elliott 
50192946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
50202946e82bSRobert Elliott {
50212946e82bSRobert Elliott 	int rv;
50222946e82bSRobert Elliott 
50232946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
50242946e82bSRobert Elliott 	if (rv) {
50252946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
50262946e82bSRobert Elliott 		return rv;
50272946e82bSRobert Elliott 	}
50282946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
50292946e82bSRobert Elliott 	return 0;
5030edd16368SStephen M. Cameron }
5031edd16368SStephen M. Cameron 
5032b69324ffSWebb Scales /*
503373153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
503473153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
503573153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
503673153fe5SWebb Scales  * low-numbered entries for our own uses.)
503773153fe5SWebb Scales  */
503873153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
503973153fe5SWebb Scales {
504073153fe5SWebb Scales 	int idx = scmd->request->tag;
504173153fe5SWebb Scales 
504273153fe5SWebb Scales 	if (idx < 0)
504373153fe5SWebb Scales 		return idx;
504473153fe5SWebb Scales 
504573153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
504673153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
504773153fe5SWebb Scales }
504873153fe5SWebb Scales 
504973153fe5SWebb Scales /*
5050b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5051b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5052b69324ffSWebb Scales  */
5053b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5054b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5055b69324ffSWebb Scales 				int reply_queue)
5056edd16368SStephen M. Cameron {
50578919358eSTomas Henzl 	int rc;
5058edd16368SStephen M. Cameron 
5059a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5060a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5061a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5062b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
506325163bd5SWebb Scales 	if (rc)
5064b69324ffSWebb Scales 		return rc;
5065edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5066edd16368SStephen M. Cameron 
5067b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5068edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5069b69324ffSWebb Scales 		return 0;
5070edd16368SStephen M. Cameron 
5071b69324ffSWebb Scales 	/*
5072b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5073b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5074b69324ffSWebb Scales 	 * looking for (but, success is good too).
5075b69324ffSWebb Scales 	 */
5076edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5077edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5078edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5079edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5080b69324ffSWebb Scales 		return 0;
5081b69324ffSWebb Scales 
5082b69324ffSWebb Scales 	return 1;
5083b69324ffSWebb Scales }
5084b69324ffSWebb Scales 
5085b69324ffSWebb Scales /*
5086b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5087b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5088b69324ffSWebb Scales  */
5089b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5090b69324ffSWebb Scales 				struct CommandList *c,
5091b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5092b69324ffSWebb Scales {
5093b69324ffSWebb Scales 	int rc;
5094b69324ffSWebb Scales 	int count = 0;
5095b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5096b69324ffSWebb Scales 
5097b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5098b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5099b69324ffSWebb Scales 
5100b69324ffSWebb Scales 		/*
5101b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5102b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5103b69324ffSWebb Scales 		 */
5104b69324ffSWebb Scales 		msleep(1000 * waittime);
5105b69324ffSWebb Scales 
5106b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5107b69324ffSWebb Scales 		if (!rc)
5108edd16368SStephen M. Cameron 			break;
5109b69324ffSWebb Scales 
5110b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5111b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5112b69324ffSWebb Scales 			waittime *= 2;
5113b69324ffSWebb Scales 
5114b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5115b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5116b69324ffSWebb Scales 			 waittime);
5117b69324ffSWebb Scales 	}
5118b69324ffSWebb Scales 
5119b69324ffSWebb Scales 	return rc;
5120b69324ffSWebb Scales }
5121b69324ffSWebb Scales 
5122b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5123b69324ffSWebb Scales 					   unsigned char lunaddr[],
5124b69324ffSWebb Scales 					   int reply_queue)
5125b69324ffSWebb Scales {
5126b69324ffSWebb Scales 	int first_queue;
5127b69324ffSWebb Scales 	int last_queue;
5128b69324ffSWebb Scales 	int rq;
5129b69324ffSWebb Scales 	int rc = 0;
5130b69324ffSWebb Scales 	struct CommandList *c;
5131b69324ffSWebb Scales 
5132b69324ffSWebb Scales 	c = cmd_alloc(h);
5133b69324ffSWebb Scales 
5134b69324ffSWebb Scales 	/*
5135b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5136b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5137b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5138b69324ffSWebb Scales 	 */
5139b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5140b69324ffSWebb Scales 		first_queue = 0;
5141b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5142b69324ffSWebb Scales 	} else {
5143b69324ffSWebb Scales 		first_queue = reply_queue;
5144b69324ffSWebb Scales 		last_queue = reply_queue;
5145b69324ffSWebb Scales 	}
5146b69324ffSWebb Scales 
5147b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5148b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5149b69324ffSWebb Scales 		if (rc)
5150b69324ffSWebb Scales 			break;
5151edd16368SStephen M. Cameron 	}
5152edd16368SStephen M. Cameron 
5153edd16368SStephen M. Cameron 	if (rc)
5154edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5155edd16368SStephen M. Cameron 	else
5156edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5157edd16368SStephen M. Cameron 
515845fcb86eSStephen Cameron 	cmd_free(h, c);
5159edd16368SStephen M. Cameron 	return rc;
5160edd16368SStephen M. Cameron }
5161edd16368SStephen M. Cameron 
5162edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5163edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5164edd16368SStephen M. Cameron  */
5165edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5166edd16368SStephen M. Cameron {
5167edd16368SStephen M. Cameron 	int rc;
5168edd16368SStephen M. Cameron 	struct ctlr_info *h;
5169edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
51702dc127bbSDan Carpenter 	char msg[48];
5171edd16368SStephen M. Cameron 
5172edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5173edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5174edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5175edd16368SStephen M. Cameron 		return FAILED;
5176e345893bSDon Brace 
5177e345893bSDon Brace 	if (lockup_detected(h))
5178e345893bSDon Brace 		return FAILED;
5179e345893bSDon Brace 
5180edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5181edd16368SStephen M. Cameron 	if (!dev) {
5182d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5183edd16368SStephen M. Cameron 		return FAILED;
5184edd16368SStephen M. Cameron 	}
518525163bd5SWebb Scales 
518625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
518725163bd5SWebb Scales 	if (lockup_detected(h)) {
51882dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51892dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
519073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
519173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
519225163bd5SWebb Scales 		return FAILED;
519325163bd5SWebb Scales 	}
519425163bd5SWebb Scales 
519525163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
519625163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
51972dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
51982dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
519973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
520073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
520125163bd5SWebb Scales 		return FAILED;
520225163bd5SWebb Scales 	}
520325163bd5SWebb Scales 
5204d604f533SWebb Scales 	/* Do not attempt on controller */
5205d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5206d604f533SWebb Scales 		return SUCCESS;
5207d604f533SWebb Scales 
520825163bd5SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting");
520925163bd5SWebb Scales 
5210edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
5211d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN,
521225163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
52132dc127bbSDan Carpenter 	snprintf(msg, sizeof(msg), "reset %s",
52142dc127bbSDan Carpenter 		 rc == 0 ? "completed successfully" : "failed");
5215d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5216d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5217edd16368SStephen M. Cameron }
5218edd16368SStephen M. Cameron 
52196cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
52206cba3f19SStephen M. Cameron {
52216cba3f19SStephen M. Cameron 	u8 original_tag[8];
52226cba3f19SStephen M. Cameron 
52236cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
52246cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
52256cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
52266cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
52276cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
52286cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
52296cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
52306cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
52316cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
52326cba3f19SStephen M. Cameron }
52336cba3f19SStephen M. Cameron 
523417eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
52352b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
523617eb87d2SScott Teel {
52372b08b3e9SDon Brace 	u64 tag;
523817eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
523917eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
524017eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
52412b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
52422b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
52432b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
524454b6e9e9SScott Teel 		return;
524554b6e9e9SScott Teel 	}
524654b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
524754b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
524854b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5249dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5250dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5251dd0e19f3SScott Teel 		*taglower = cm2->Tag;
525254b6e9e9SScott Teel 		return;
525354b6e9e9SScott Teel 	}
52542b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
52552b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
52562b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
525717eb87d2SScott Teel }
525854b6e9e9SScott Teel 
525975167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
52609b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
526175167d2cSStephen M. Cameron {
526275167d2cSStephen M. Cameron 	int rc = IO_OK;
526375167d2cSStephen M. Cameron 	struct CommandList *c;
526475167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
52652b08b3e9SDon Brace 	__le32 tagupper, taglower;
526675167d2cSStephen M. Cameron 
526745fcb86eSStephen Cameron 	c = cmd_alloc(h);
526875167d2cSStephen M. Cameron 
5269a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
52709b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5271a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
52729b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
52736cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
527425163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
527517eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
527625163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
527717eb87d2SScott Teel 		__func__, tagupper, taglower);
527875167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
527975167d2cSStephen M. Cameron 
528075167d2cSStephen M. Cameron 	ei = c->err_info;
528175167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
528275167d2cSStephen M. Cameron 	case CMD_SUCCESS:
528375167d2cSStephen M. Cameron 		break;
52849437ac43SStephen Cameron 	case CMD_TMF_STATUS:
52859437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
52869437ac43SStephen Cameron 		break;
528775167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
528875167d2cSStephen M. Cameron 		rc = -1;
528975167d2cSStephen M. Cameron 		break;
529075167d2cSStephen M. Cameron 	default:
529175167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
529217eb87d2SScott Teel 			__func__, tagupper, taglower);
5293d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
529475167d2cSStephen M. Cameron 		rc = -1;
529575167d2cSStephen M. Cameron 		break;
529675167d2cSStephen M. Cameron 	}
529745fcb86eSStephen Cameron 	cmd_free(h, c);
5298dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5299dd0e19f3SScott Teel 		__func__, tagupper, taglower);
530075167d2cSStephen M. Cameron 	return rc;
530175167d2cSStephen M. Cameron }
530275167d2cSStephen M. Cameron 
53038be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
53048be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
53058be986ccSStephen Cameron {
53068be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
53078be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
53088be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
53098be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5310a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
53118be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
53128be986ccSStephen Cameron 
53138be986ccSStephen Cameron 	/*
53148be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
53158be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
53168be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
53178be986ccSStephen Cameron 	 */
53188be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
53198be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
53208be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
53218be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
53228be986ccSStephen Cameron 				sizeof(ac->error_len));
53238be986ccSStephen Cameron 
53248be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5325a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5326a58e7e53SWebb Scales 
53278be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
53288be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
53298be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
53308be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
53318be986ccSStephen Cameron 
53328be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
53338be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
53348be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
53358be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
53368be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
53378be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
53388be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
53398be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
53408be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
53418be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
53428be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
53438be986ccSStephen Cameron }
53448be986ccSStephen Cameron 
534554b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
534654b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
534754b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
534854b6e9e9SScott Teel  * Return 0 on success (IO_OK)
534954b6e9e9SScott Teel  *	 -1 on failure
535054b6e9e9SScott Teel  */
535154b6e9e9SScott Teel 
535254b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
535325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
535454b6e9e9SScott Teel {
535554b6e9e9SScott Teel 	int rc = IO_OK;
535654b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
535754b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
535854b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
535954b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
536054b6e9e9SScott Teel 
536154b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
53627fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
536354b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
536454b6e9e9SScott Teel 	if (dev == NULL) {
536554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
536654b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
536754b6e9e9SScott Teel 			return -1; /* not abortable */
536854b6e9e9SScott Teel 	}
536954b6e9e9SScott Teel 
53702ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53712ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53720d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53732ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
53740d96ef5fSWebb Scales 			"Reset as abort",
53752ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
53762ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
53772ba8bfc8SStephen M. Cameron 
537854b6e9e9SScott Teel 	if (!dev->offload_enabled) {
537954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
538054b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
538154b6e9e9SScott Teel 		return -1; /* not abortable */
538254b6e9e9SScott Teel 	}
538354b6e9e9SScott Teel 
538454b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
538554b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
538654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
538754b6e9e9SScott Teel 		return -1; /* not abortable */
538854b6e9e9SScott Teel 	}
538954b6e9e9SScott Teel 
539054b6e9e9SScott Teel 	/* send the reset */
53912ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
53922ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
53932ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
53942ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
53952ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5396d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
539754b6e9e9SScott Teel 	if (rc != 0) {
539854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
539954b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
540054b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
540154b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
540254b6e9e9SScott Teel 		return rc; /* failed to reset */
540354b6e9e9SScott Teel 	}
540454b6e9e9SScott Teel 
540554b6e9e9SScott Teel 	/* wait for device to recover */
5406b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
540754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
540854b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
540954b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
541054b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
541154b6e9e9SScott Teel 		return -1;  /* failed to recover */
541254b6e9e9SScott Teel 	}
541354b6e9e9SScott Teel 
541454b6e9e9SScott Teel 	/* device recovered */
541554b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
541654b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
541754b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
541854b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
541954b6e9e9SScott Teel 
542054b6e9e9SScott Teel 	return rc; /* success */
542154b6e9e9SScott Teel }
542254b6e9e9SScott Teel 
54238be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
54248be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
54258be986ccSStephen Cameron {
54268be986ccSStephen Cameron 	int rc = IO_OK;
54278be986ccSStephen Cameron 	struct CommandList *c;
54288be986ccSStephen Cameron 	__le32 taglower, tagupper;
54298be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
54308be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
54318be986ccSStephen Cameron 
54328be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
54338be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
54348be986ccSStephen Cameron 		return -1;
54358be986ccSStephen Cameron 
54368be986ccSStephen Cameron 	c = cmd_alloc(h);
54378be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
54388be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
54398be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
54408be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
54418be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54428be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
54438be986ccSStephen Cameron 		__func__, tagupper, taglower);
54448be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
54458be986ccSStephen Cameron 
54468be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
54478be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
54488be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
54498be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
54508be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
54518be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
54528be986ccSStephen Cameron 		rc = 0;
54538be986ccSStephen Cameron 		break;
54548be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
54558be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
54568be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
54578be986ccSStephen Cameron 		rc = -1;
54588be986ccSStephen Cameron 		break;
54598be986ccSStephen Cameron 	default:
54608be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
54618be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
54628be986ccSStephen Cameron 			__func__, tagupper, taglower,
54638be986ccSStephen Cameron 			c2->error_data.serv_response);
54648be986ccSStephen Cameron 		rc = -1;
54658be986ccSStephen Cameron 	}
54668be986ccSStephen Cameron 	cmd_free(h, c);
54678be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
54688be986ccSStephen Cameron 		tagupper, taglower);
54698be986ccSStephen Cameron 	return rc;
54708be986ccSStephen Cameron }
54718be986ccSStephen Cameron 
54726cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
547325163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
54746cba3f19SStephen M. Cameron {
54758be986ccSStephen Cameron 	/*
54768be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
547754b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
54788be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
54798be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
548054b6e9e9SScott Teel 	 */
54818be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
54828be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
54838be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
54848be986ccSStephen Cameron 						reply_queue);
54858be986ccSStephen Cameron 		else
548625163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
548725163bd5SWebb Scales 							abort, reply_queue);
54888be986ccSStephen Cameron 	}
54899b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
549025163bd5SWebb Scales }
549125163bd5SWebb Scales 
549225163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
549325163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
549425163bd5SWebb Scales 					struct CommandList *c)
549525163bd5SWebb Scales {
549625163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
549725163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
549825163bd5SWebb Scales 	return c->Header.ReplyQueue;
54996cba3f19SStephen M. Cameron }
55006cba3f19SStephen M. Cameron 
55019b5c48c2SStephen Cameron /*
55029b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
55039b5c48c2SStephen Cameron  * over-subscription of commands
55049b5c48c2SStephen Cameron  */
55059b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
55069b5c48c2SStephen Cameron {
55079b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
55089b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
55099b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
55109b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
55119b5c48c2SStephen Cameron }
55129b5c48c2SStephen Cameron 
551375167d2cSStephen M. Cameron /* Send an abort for the specified command.
551475167d2cSStephen M. Cameron  *	If the device and controller support it,
551575167d2cSStephen M. Cameron  *		send a task abort request.
551675167d2cSStephen M. Cameron  */
551775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
551875167d2cSStephen M. Cameron {
551975167d2cSStephen M. Cameron 
5520a58e7e53SWebb Scales 	int rc;
552175167d2cSStephen M. Cameron 	struct ctlr_info *h;
552275167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
552375167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
552475167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
552575167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
552675167d2cSStephen M. Cameron 	int ml = 0;
55272b08b3e9SDon Brace 	__le32 tagupper, taglower;
552825163bd5SWebb Scales 	int refcount, reply_queue;
552925163bd5SWebb Scales 
553025163bd5SWebb Scales 	if (sc == NULL)
553125163bd5SWebb Scales 		return FAILED;
553275167d2cSStephen M. Cameron 
55339b5c48c2SStephen Cameron 	if (sc->device == NULL)
55349b5c48c2SStephen Cameron 		return FAILED;
55359b5c48c2SStephen Cameron 
553675167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
553775167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
55389b5c48c2SStephen Cameron 	if (h == NULL)
553975167d2cSStephen M. Cameron 		return FAILED;
554075167d2cSStephen M. Cameron 
554125163bd5SWebb Scales 	/* Find the device of the command to be aborted */
554225163bd5SWebb Scales 	dev = sc->device->hostdata;
554325163bd5SWebb Scales 	if (!dev) {
554425163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
554525163bd5SWebb Scales 				msg);
5546e345893bSDon Brace 		return FAILED;
554725163bd5SWebb Scales 	}
554825163bd5SWebb Scales 
554925163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
555025163bd5SWebb Scales 	if (lockup_detected(h)) {
555125163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
555225163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
555325163bd5SWebb Scales 		return FAILED;
555425163bd5SWebb Scales 	}
555525163bd5SWebb Scales 
555625163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
555725163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
555825163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
555925163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
556025163bd5SWebb Scales 		return FAILED;
556125163bd5SWebb Scales 	}
5562e345893bSDon Brace 
556375167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
556475167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
556575167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
556675167d2cSStephen M. Cameron 		return FAILED;
556775167d2cSStephen M. Cameron 
556875167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
55694b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
557075167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
55710d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
55724b761557SRobert Elliott 		"Aborting command", sc);
557375167d2cSStephen M. Cameron 
557475167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
557575167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
557675167d2cSStephen M. Cameron 	if (abort == NULL) {
5577281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5578281a7fd0SWebb Scales 		return SUCCESS;
5579281a7fd0SWebb Scales 	}
5580281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5581281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5582281a7fd0SWebb Scales 		cmd_free(h, abort);
5583281a7fd0SWebb Scales 		return SUCCESS;
558475167d2cSStephen M. Cameron 	}
55859b5c48c2SStephen Cameron 
55869b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
55879b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
55889b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
55899b5c48c2SStephen Cameron 		cmd_free(h, abort);
55909b5c48c2SStephen Cameron 		return FAILED;
55919b5c48c2SStephen Cameron 	}
55929b5c48c2SStephen Cameron 
5593a58e7e53SWebb Scales 	/*
5594a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5595a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5596a58e7e53SWebb Scales 	 */
5597a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5598a58e7e53SWebb Scales 		cmd_free(h, abort);
5599a58e7e53SWebb Scales 		return SUCCESS;
5600a58e7e53SWebb Scales 	}
5601a58e7e53SWebb Scales 
5602a58e7e53SWebb Scales 	abort->abort_pending = true;
560317eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
560425163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
560517eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
56067fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
560775167d2cSStephen M. Cameron 	if (as != NULL)
56084b761557SRobert Elliott 		ml += sprintf(msg+ml,
56094b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
56104b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
56114b761557SRobert Elliott 			as->serial_number);
56124b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
56130d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
56144b761557SRobert Elliott 
561575167d2cSStephen M. Cameron 	/*
561675167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
561775167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
561875167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
561975167d2cSStephen M. Cameron 	 */
56209b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
56219b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
56224b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
56234b761557SRobert Elliott 			msg);
56249b5c48c2SStephen Cameron 		cmd_free(h, abort);
56259b5c48c2SStephen Cameron 		return FAILED;
56269b5c48c2SStephen Cameron 	}
562725163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
56289b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
56299b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
563075167d2cSStephen M. Cameron 	if (rc != 0) {
56314b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
56320d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
56330d96ef5fSWebb Scales 				"FAILED to abort command");
5634281a7fd0SWebb Scales 		cmd_free(h, abort);
563575167d2cSStephen M. Cameron 		return FAILED;
563675167d2cSStephen M. Cameron 	}
56374b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5638d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5639a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5640281a7fd0SWebb Scales 	cmd_free(h, abort);
5641a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
564275167d2cSStephen M. Cameron }
564375167d2cSStephen M. Cameron 
5644edd16368SStephen M. Cameron /*
564573153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
564673153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
564773153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
564873153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
564973153fe5SWebb Scales  */
565073153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
565173153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
565273153fe5SWebb Scales {
565373153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
565473153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
565573153fe5SWebb Scales 
565673153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
565773153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
565873153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
565973153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
566073153fe5SWebb Scales 		 * bounds, it's probably not our bug.
566173153fe5SWebb Scales 		 */
566273153fe5SWebb Scales 		BUG();
566373153fe5SWebb Scales 	}
566473153fe5SWebb Scales 
566573153fe5SWebb Scales 	atomic_inc(&c->refcount);
566673153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
566773153fe5SWebb Scales 		/*
566873153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
566973153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
567073153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
567173153fe5SWebb Scales 		 * then someone is going to be very disappointed.
567273153fe5SWebb Scales 		 */
567373153fe5SWebb Scales 		dev_err(&h->pdev->dev,
567473153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
567573153fe5SWebb Scales 			idx);
567673153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
567773153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
567873153fe5SWebb Scales 		scsi_print_command(scmd);
567973153fe5SWebb Scales 	}
568073153fe5SWebb Scales 
568173153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
568273153fe5SWebb Scales 	return c;
568373153fe5SWebb Scales }
568473153fe5SWebb Scales 
568573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
568673153fe5SWebb Scales {
568773153fe5SWebb Scales 	/*
568873153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
568973153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
569073153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
569173153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
569273153fe5SWebb Scales 	 */
569373153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
569473153fe5SWebb Scales }
569573153fe5SWebb Scales 
569673153fe5SWebb Scales /*
5697edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5698edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5699edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5700edd16368SStephen M. Cameron  * cmd_free() is the complement.
5701bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5702bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5703edd16368SStephen M. Cameron  */
5704281a7fd0SWebb Scales 
5705edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5706edd16368SStephen M. Cameron {
5707edd16368SStephen M. Cameron 	struct CommandList *c;
5708360c73bdSStephen Cameron 	int refcount, i;
570973153fe5SWebb Scales 	int offset = 0;
5710edd16368SStephen M. Cameron 
571133811026SRobert Elliott 	/*
571233811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
57134c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
57144c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
57154c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
57164c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
57174c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
57184c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
57194c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
57204c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
572173153fe5SWebb Scales 	 *
572273153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
572373153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
572473153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
572573153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
572673153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
572773153fe5SWebb Scales 	 * layer will use the higher indexes.
57284c413128SStephen M. Cameron 	 */
57294c413128SStephen M. Cameron 
5730281a7fd0SWebb Scales 	for (;;) {
573173153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
573273153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
573373153fe5SWebb Scales 					offset);
573473153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5735281a7fd0SWebb Scales 			offset = 0;
5736281a7fd0SWebb Scales 			continue;
5737281a7fd0SWebb Scales 		}
5738edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5739281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5740281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5741281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
574273153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5743281a7fd0SWebb Scales 			continue;
5744281a7fd0SWebb Scales 		}
5745281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5746281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5747281a7fd0SWebb Scales 		break; /* it's ours now. */
5748281a7fd0SWebb Scales 	}
5749360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5750edd16368SStephen M. Cameron 	return c;
5751edd16368SStephen M. Cameron }
5752edd16368SStephen M. Cameron 
575373153fe5SWebb Scales /*
575473153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
575573153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
575673153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
575773153fe5SWebb Scales  * the clear-bit is harmless.
575873153fe5SWebb Scales  */
5759edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5760edd16368SStephen M. Cameron {
5761281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5762edd16368SStephen M. Cameron 		int i;
5763edd16368SStephen M. Cameron 
5764edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5765edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5766edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5767edd16368SStephen M. Cameron 	}
5768281a7fd0SWebb Scales }
5769edd16368SStephen M. Cameron 
5770edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5771edd16368SStephen M. Cameron 
577242a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
577342a91641SDon Brace 	void __user *arg)
5774edd16368SStephen M. Cameron {
5775edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5776edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5777edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5778edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5779edd16368SStephen M. Cameron 	int err;
5780edd16368SStephen M. Cameron 	u32 cp;
5781edd16368SStephen M. Cameron 
5782938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5783edd16368SStephen M. Cameron 	err = 0;
5784edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5785edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5786edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5787edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5788edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5789edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5790edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5791edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5792edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5793edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5794edd16368SStephen M. Cameron 
5795edd16368SStephen M. Cameron 	if (err)
5796edd16368SStephen M. Cameron 		return -EFAULT;
5797edd16368SStephen M. Cameron 
579842a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5799edd16368SStephen M. Cameron 	if (err)
5800edd16368SStephen M. Cameron 		return err;
5801edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5802edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5803edd16368SStephen M. Cameron 	if (err)
5804edd16368SStephen M. Cameron 		return -EFAULT;
5805edd16368SStephen M. Cameron 	return err;
5806edd16368SStephen M. Cameron }
5807edd16368SStephen M. Cameron 
5808edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
580942a91641SDon Brace 	int cmd, void __user *arg)
5810edd16368SStephen M. Cameron {
5811edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5812edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5813edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5814edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5815edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5816edd16368SStephen M. Cameron 	int err;
5817edd16368SStephen M. Cameron 	u32 cp;
5818edd16368SStephen M. Cameron 
5819938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5820edd16368SStephen M. Cameron 	err = 0;
5821edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5822edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5823edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5824edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5825edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5826edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5827edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5828edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5829edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5830edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5831edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5832edd16368SStephen M. Cameron 
5833edd16368SStephen M. Cameron 	if (err)
5834edd16368SStephen M. Cameron 		return -EFAULT;
5835edd16368SStephen M. Cameron 
583642a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5837edd16368SStephen M. Cameron 	if (err)
5838edd16368SStephen M. Cameron 		return err;
5839edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5840edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5841edd16368SStephen M. Cameron 	if (err)
5842edd16368SStephen M. Cameron 		return -EFAULT;
5843edd16368SStephen M. Cameron 	return err;
5844edd16368SStephen M. Cameron }
584571fe75a7SStephen M. Cameron 
584642a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
584771fe75a7SStephen M. Cameron {
584871fe75a7SStephen M. Cameron 	switch (cmd) {
584971fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
585071fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
585171fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
585271fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
585371fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
585471fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
585571fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
585671fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
585771fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
585871fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
585971fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
586071fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
586171fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
586271fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
586371fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
586471fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
586571fe75a7SStephen M. Cameron 
586671fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
586771fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
586871fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
586971fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
587071fe75a7SStephen M. Cameron 
587171fe75a7SStephen M. Cameron 	default:
587271fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
587371fe75a7SStephen M. Cameron 	}
587471fe75a7SStephen M. Cameron }
5875edd16368SStephen M. Cameron #endif
5876edd16368SStephen M. Cameron 
5877edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
5878edd16368SStephen M. Cameron {
5879edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
5880edd16368SStephen M. Cameron 
5881edd16368SStephen M. Cameron 	if (!argp)
5882edd16368SStephen M. Cameron 		return -EINVAL;
5883edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
5884edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
5885edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
5886edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
5887edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
5888edd16368SStephen M. Cameron 		return -EFAULT;
5889edd16368SStephen M. Cameron 	return 0;
5890edd16368SStephen M. Cameron }
5891edd16368SStephen M. Cameron 
5892edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
5893edd16368SStephen M. Cameron {
5894edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
5895edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
5896edd16368SStephen M. Cameron 	int rc;
5897edd16368SStephen M. Cameron 
5898edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
5899edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
5900edd16368SStephen M. Cameron 	if (rc != 3) {
5901edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
5902edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
5903edd16368SStephen M. Cameron 		vmaj = 0;
5904edd16368SStephen M. Cameron 		vmin = 0;
5905edd16368SStephen M. Cameron 		vsubmin = 0;
5906edd16368SStephen M. Cameron 	}
5907edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
5908edd16368SStephen M. Cameron 	if (!argp)
5909edd16368SStephen M. Cameron 		return -EINVAL;
5910edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
5911edd16368SStephen M. Cameron 		return -EFAULT;
5912edd16368SStephen M. Cameron 	return 0;
5913edd16368SStephen M. Cameron }
5914edd16368SStephen M. Cameron 
5915edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
5916edd16368SStephen M. Cameron {
5917edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
5918edd16368SStephen M. Cameron 	struct CommandList *c;
5919edd16368SStephen M. Cameron 	char *buff = NULL;
592050a0decfSStephen M. Cameron 	u64 temp64;
5921c1f63c8fSStephen M. Cameron 	int rc = 0;
5922edd16368SStephen M. Cameron 
5923edd16368SStephen M. Cameron 	if (!argp)
5924edd16368SStephen M. Cameron 		return -EINVAL;
5925edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
5926edd16368SStephen M. Cameron 		return -EPERM;
5927edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
5928edd16368SStephen M. Cameron 		return -EFAULT;
5929edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
5930edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
5931edd16368SStephen M. Cameron 		return -EINVAL;
5932edd16368SStephen M. Cameron 	}
5933edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
5934edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
5935edd16368SStephen M. Cameron 		if (buff == NULL)
59362dd02d74SRobert Elliott 			return -ENOMEM;
59379233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
5938edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
5939b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
5940b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
5941c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
5942c1f63c8fSStephen M. Cameron 				goto out_kfree;
5943edd16368SStephen M. Cameron 			}
5944b03a7771SStephen M. Cameron 		} else {
5945edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
5946b03a7771SStephen M. Cameron 		}
5947b03a7771SStephen M. Cameron 	}
594845fcb86eSStephen Cameron 	c = cmd_alloc(h);
5949bf43caf3SRobert Elliott 
5950edd16368SStephen M. Cameron 	/* Fill in the command type */
5951edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
5952a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5953edd16368SStephen M. Cameron 	/* Fill in Command Header */
5954edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
5955edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
5956edd16368SStephen M. Cameron 		c->Header.SGList = 1;
595750a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
5958edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
5959edd16368SStephen M. Cameron 		c->Header.SGList = 0;
596050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
5961edd16368SStephen M. Cameron 	}
5962edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
5963edd16368SStephen M. Cameron 
5964edd16368SStephen M. Cameron 	/* Fill in Request block */
5965edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
5966edd16368SStephen M. Cameron 		sizeof(c->Request));
5967edd16368SStephen M. Cameron 
5968edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
5969edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
597050a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
5971edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
597250a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
597350a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
597450a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
5975bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
5976bcc48ffaSStephen M. Cameron 			goto out;
5977bcc48ffaSStephen M. Cameron 		}
597850a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
597950a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
598050a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
5981edd16368SStephen M. Cameron 	}
598225163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
5983c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
5984edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
5985edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
598625163bd5SWebb Scales 	if (rc) {
598725163bd5SWebb Scales 		rc = -EIO;
598825163bd5SWebb Scales 		goto out;
598925163bd5SWebb Scales 	}
5990edd16368SStephen M. Cameron 
5991edd16368SStephen M. Cameron 	/* Copy the error information out */
5992edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
5993edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
5994edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
5995c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
5996c1f63c8fSStephen M. Cameron 		goto out;
5997edd16368SStephen M. Cameron 	}
59989233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
5999b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6000edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6001edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6002c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6003c1f63c8fSStephen M. Cameron 			goto out;
6004edd16368SStephen M. Cameron 		}
6005edd16368SStephen M. Cameron 	}
6006c1f63c8fSStephen M. Cameron out:
600745fcb86eSStephen Cameron 	cmd_free(h, c);
6008c1f63c8fSStephen M. Cameron out_kfree:
6009c1f63c8fSStephen M. Cameron 	kfree(buff);
6010c1f63c8fSStephen M. Cameron 	return rc;
6011edd16368SStephen M. Cameron }
6012edd16368SStephen M. Cameron 
6013edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6014edd16368SStephen M. Cameron {
6015edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6016edd16368SStephen M. Cameron 	struct CommandList *c;
6017edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6018edd16368SStephen M. Cameron 	int *buff_size = NULL;
601950a0decfSStephen M. Cameron 	u64 temp64;
6020edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6021edd16368SStephen M. Cameron 	int status = 0;
602201a02ffcSStephen M. Cameron 	u32 left;
602301a02ffcSStephen M. Cameron 	u32 sz;
6024edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6025edd16368SStephen M. Cameron 
6026edd16368SStephen M. Cameron 	if (!argp)
6027edd16368SStephen M. Cameron 		return -EINVAL;
6028edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6029edd16368SStephen M. Cameron 		return -EPERM;
6030edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
6031edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
6032edd16368SStephen M. Cameron 	if (!ioc) {
6033edd16368SStephen M. Cameron 		status = -ENOMEM;
6034edd16368SStephen M. Cameron 		goto cleanup1;
6035edd16368SStephen M. Cameron 	}
6036edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6037edd16368SStephen M. Cameron 		status = -EFAULT;
6038edd16368SStephen M. Cameron 		goto cleanup1;
6039edd16368SStephen M. Cameron 	}
6040edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6041edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6042edd16368SStephen M. Cameron 		status = -EINVAL;
6043edd16368SStephen M. Cameron 		goto cleanup1;
6044edd16368SStephen M. Cameron 	}
6045edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6046edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6047edd16368SStephen M. Cameron 		status = -EINVAL;
6048edd16368SStephen M. Cameron 		goto cleanup1;
6049edd16368SStephen M. Cameron 	}
6050d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6051edd16368SStephen M. Cameron 		status = -EINVAL;
6052edd16368SStephen M. Cameron 		goto cleanup1;
6053edd16368SStephen M. Cameron 	}
6054d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6055edd16368SStephen M. Cameron 	if (!buff) {
6056edd16368SStephen M. Cameron 		status = -ENOMEM;
6057edd16368SStephen M. Cameron 		goto cleanup1;
6058edd16368SStephen M. Cameron 	}
6059d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6060edd16368SStephen M. Cameron 	if (!buff_size) {
6061edd16368SStephen M. Cameron 		status = -ENOMEM;
6062edd16368SStephen M. Cameron 		goto cleanup1;
6063edd16368SStephen M. Cameron 	}
6064edd16368SStephen M. Cameron 	left = ioc->buf_size;
6065edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6066edd16368SStephen M. Cameron 	while (left) {
6067edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6068edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6069edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6070edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6071edd16368SStephen M. Cameron 			status = -ENOMEM;
6072edd16368SStephen M. Cameron 			goto cleanup1;
6073edd16368SStephen M. Cameron 		}
60749233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6075edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
60760758f4f7SStephen M. Cameron 				status = -EFAULT;
6077edd16368SStephen M. Cameron 				goto cleanup1;
6078edd16368SStephen M. Cameron 			}
6079edd16368SStephen M. Cameron 		} else
6080edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6081edd16368SStephen M. Cameron 		left -= sz;
6082edd16368SStephen M. Cameron 		data_ptr += sz;
6083edd16368SStephen M. Cameron 		sg_used++;
6084edd16368SStephen M. Cameron 	}
608545fcb86eSStephen Cameron 	c = cmd_alloc(h);
6086bf43caf3SRobert Elliott 
6087edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6088a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6089edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
609050a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
609150a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6092edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6093edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6094edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6095edd16368SStephen M. Cameron 		int i;
6096edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
609750a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6098edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
609950a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
610050a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
610150a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
610250a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6103bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6104bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6105bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6106e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6107bcc48ffaSStephen M. Cameron 			}
610850a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
610950a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
611050a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6111edd16368SStephen M. Cameron 		}
611250a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6113edd16368SStephen M. Cameron 	}
611425163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6115b03a7771SStephen M. Cameron 	if (sg_used)
6116edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6117edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
611825163bd5SWebb Scales 	if (status) {
611925163bd5SWebb Scales 		status = -EIO;
612025163bd5SWebb Scales 		goto cleanup0;
612125163bd5SWebb Scales 	}
612225163bd5SWebb Scales 
6123edd16368SStephen M. Cameron 	/* Copy the error information out */
6124edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6125edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6126edd16368SStephen M. Cameron 		status = -EFAULT;
6127e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6128edd16368SStephen M. Cameron 	}
61299233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
61302b08b3e9SDon Brace 		int i;
61312b08b3e9SDon Brace 
6132edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6133edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6134edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6135edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6136edd16368SStephen M. Cameron 				status = -EFAULT;
6137e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6138edd16368SStephen M. Cameron 			}
6139edd16368SStephen M. Cameron 			ptr += buff_size[i];
6140edd16368SStephen M. Cameron 		}
6141edd16368SStephen M. Cameron 	}
6142edd16368SStephen M. Cameron 	status = 0;
6143e2d4a1f6SStephen M. Cameron cleanup0:
614445fcb86eSStephen Cameron 	cmd_free(h, c);
6145edd16368SStephen M. Cameron cleanup1:
6146edd16368SStephen M. Cameron 	if (buff) {
61472b08b3e9SDon Brace 		int i;
61482b08b3e9SDon Brace 
6149edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6150edd16368SStephen M. Cameron 			kfree(buff[i]);
6151edd16368SStephen M. Cameron 		kfree(buff);
6152edd16368SStephen M. Cameron 	}
6153edd16368SStephen M. Cameron 	kfree(buff_size);
6154edd16368SStephen M. Cameron 	kfree(ioc);
6155edd16368SStephen M. Cameron 	return status;
6156edd16368SStephen M. Cameron }
6157edd16368SStephen M. Cameron 
6158edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6159edd16368SStephen M. Cameron 	struct CommandList *c)
6160edd16368SStephen M. Cameron {
6161edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6162edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6163edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6164edd16368SStephen M. Cameron }
61650390f0c0SStephen M. Cameron 
6166edd16368SStephen M. Cameron /*
6167edd16368SStephen M. Cameron  * ioctl
6168edd16368SStephen M. Cameron  */
616942a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6170edd16368SStephen M. Cameron {
6171edd16368SStephen M. Cameron 	struct ctlr_info *h;
6172edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
61730390f0c0SStephen M. Cameron 	int rc;
6174edd16368SStephen M. Cameron 
6175edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6176edd16368SStephen M. Cameron 
6177edd16368SStephen M. Cameron 	switch (cmd) {
6178edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6179edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6180edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6181a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6182edd16368SStephen M. Cameron 		return 0;
6183edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6184edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6185edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6186edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6187edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
618834f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61890390f0c0SStephen M. Cameron 			return -EAGAIN;
61900390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
619134f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61920390f0c0SStephen M. Cameron 		return rc;
6193edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
619434f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
61950390f0c0SStephen M. Cameron 			return -EAGAIN;
61960390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
619734f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
61980390f0c0SStephen M. Cameron 		return rc;
6199edd16368SStephen M. Cameron 	default:
6200edd16368SStephen M. Cameron 		return -ENOTTY;
6201edd16368SStephen M. Cameron 	}
6202edd16368SStephen M. Cameron }
6203edd16368SStephen M. Cameron 
6204bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
62056f039790SGreg Kroah-Hartman 				u8 reset_type)
620664670ac8SStephen M. Cameron {
620764670ac8SStephen M. Cameron 	struct CommandList *c;
620864670ac8SStephen M. Cameron 
620964670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6210bf43caf3SRobert Elliott 
6211a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6212a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
621364670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
621464670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
621564670ac8SStephen M. Cameron 	c->waiting = NULL;
621664670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
621764670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
621864670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
621964670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
622064670ac8SStephen M. Cameron 	 */
6221bf43caf3SRobert Elliott 	return;
622264670ac8SStephen M. Cameron }
622364670ac8SStephen M. Cameron 
6224a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6225b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6226edd16368SStephen M. Cameron 	int cmd_type)
6227edd16368SStephen M. Cameron {
6228edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
62299b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6230edd16368SStephen M. Cameron 
6231edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6232a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6233edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6234edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6235edd16368SStephen M. Cameron 		c->Header.SGList = 1;
623650a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6237edd16368SStephen M. Cameron 	} else {
6238edd16368SStephen M. Cameron 		c->Header.SGList = 0;
623950a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6240edd16368SStephen M. Cameron 	}
6241edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6242edd16368SStephen M. Cameron 
6243edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6244edd16368SStephen M. Cameron 		switch (cmd) {
6245edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6246edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6247b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6248edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6249b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6250edd16368SStephen M. Cameron 			}
6251edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6252a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6253a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6254edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6255edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6256edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6257edd16368SStephen M. Cameron 			break;
6258edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6259edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6260edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6261edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6262edd16368SStephen M. Cameron 			 */
6263edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6264a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6265a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6266edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6267edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6268edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6269edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6270edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6271edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6272edd16368SStephen M. Cameron 			break;
6273edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6274edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6275a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6276a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6277a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6278edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6279edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6280edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6281bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6282bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6283edd16368SStephen M. Cameron 			break;
6284edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6285edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6286a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6287a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6288edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6289edd16368SStephen M. Cameron 			break;
6290283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6291283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6292a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6293a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6294283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6295283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6296283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6297283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6298283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6299283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6300283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6301283b4a9bSStephen M. Cameron 			break;
6302316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6303316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6304a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6305a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6306316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6307316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6308316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6309316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6310316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6311316b221aSStephen M. Cameron 			break;
631203383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
631303383736SDon Brace 			c->Request.CDBLen = 10;
631403383736SDon Brace 			c->Request.type_attr_dir =
631503383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
631603383736SDon Brace 			c->Request.Timeout = 0;
631703383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
631803383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
631903383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
632003383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
632103383736SDon Brace 			break;
6322edd16368SStephen M. Cameron 		default:
6323edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6324edd16368SStephen M. Cameron 			BUG();
6325a2dac136SStephen M. Cameron 			return -1;
6326edd16368SStephen M. Cameron 		}
6327edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6328edd16368SStephen M. Cameron 		switch (cmd) {
6329edd16368SStephen M. Cameron 
6330edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6331edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6332a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6333a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6334edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
633564670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
633664670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
633721e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6338edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6339edd16368SStephen M. Cameron 			/* LunID device */
6340edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6341edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6342edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6343edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6344edd16368SStephen M. Cameron 			break;
634575167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
63469b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
63472b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
63489b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
63499b5c48c2SStephen Cameron 				tag, c->Header.tag);
635075167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6351a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6352a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6353a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
635475167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
635575167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
635675167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
635775167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
635875167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
635975167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
63609b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
636175167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
636275167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
636375167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
636475167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
636575167d2cSStephen M. Cameron 		break;
6366edd16368SStephen M. Cameron 		default:
6367edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6368edd16368SStephen M. Cameron 				cmd);
6369edd16368SStephen M. Cameron 			BUG();
6370edd16368SStephen M. Cameron 		}
6371edd16368SStephen M. Cameron 	} else {
6372edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6373edd16368SStephen M. Cameron 		BUG();
6374edd16368SStephen M. Cameron 	}
6375edd16368SStephen M. Cameron 
6376a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6377edd16368SStephen M. Cameron 	case XFER_READ:
6378edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6379edd16368SStephen M. Cameron 		break;
6380edd16368SStephen M. Cameron 	case XFER_WRITE:
6381edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6382edd16368SStephen M. Cameron 		break;
6383edd16368SStephen M. Cameron 	case XFER_NONE:
6384edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6385edd16368SStephen M. Cameron 		break;
6386edd16368SStephen M. Cameron 	default:
6387edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6388edd16368SStephen M. Cameron 	}
6389a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6390a2dac136SStephen M. Cameron 		return -1;
6391a2dac136SStephen M. Cameron 	return 0;
6392edd16368SStephen M. Cameron }
6393edd16368SStephen M. Cameron 
6394edd16368SStephen M. Cameron /*
6395edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6396edd16368SStephen M. Cameron  */
6397edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6398edd16368SStephen M. Cameron {
6399edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6400edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6401088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6402088ba34cSStephen M. Cameron 		page_offs + size);
6403edd16368SStephen M. Cameron 
6404edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6405edd16368SStephen M. Cameron }
6406edd16368SStephen M. Cameron 
6407254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6408edd16368SStephen M. Cameron {
6409254f796bSMatt Gates 	return h->access.command_completed(h, q);
6410edd16368SStephen M. Cameron }
6411edd16368SStephen M. Cameron 
6412900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6413edd16368SStephen M. Cameron {
6414edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6415edd16368SStephen M. Cameron }
6416edd16368SStephen M. Cameron 
6417edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6418edd16368SStephen M. Cameron {
641910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
642010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6421edd16368SStephen M. Cameron }
6422edd16368SStephen M. Cameron 
642301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
642401a02ffcSStephen M. Cameron 	u32 raw_tag)
6425edd16368SStephen M. Cameron {
6426edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6427edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6428edd16368SStephen M. Cameron 		return 1;
6429edd16368SStephen M. Cameron 	}
6430edd16368SStephen M. Cameron 	return 0;
6431edd16368SStephen M. Cameron }
6432edd16368SStephen M. Cameron 
64335a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6434edd16368SStephen M. Cameron {
6435e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6436c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6437c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
64381fb011fbSStephen M. Cameron 		complete_scsi_command(c);
64398be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6440edd16368SStephen M. Cameron 		complete(c->waiting);
6441a104c99fSStephen M. Cameron }
6442a104c99fSStephen M. Cameron 
6443a9a3a273SStephen M. Cameron 
6444a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
6445a104c99fSStephen M. Cameron {
6446a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
6447a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
6448960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
6449a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
6450a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
6451a104c99fSStephen M. Cameron }
6452a104c99fSStephen M. Cameron 
6453303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
64541d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6455303932fdSDon Brace 	u32 raw_tag)
6456303932fdSDon Brace {
6457303932fdSDon Brace 	u32 tag_index;
6458303932fdSDon Brace 	struct CommandList *c;
6459303932fdSDon Brace 
6460f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
64611d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6462303932fdSDon Brace 		c = h->cmd_pool + tag_index;
64635a3d16f5SStephen M. Cameron 		finish_cmd(c);
64641d94f94dSStephen M. Cameron 	}
6465303932fdSDon Brace }
6466303932fdSDon Brace 
646764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
646864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
646964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
647064670ac8SStephen M. Cameron  * functions.
647164670ac8SStephen M. Cameron  */
647264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
647364670ac8SStephen M. Cameron {
647464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
647564670ac8SStephen M. Cameron 		return 0;
647664670ac8SStephen M. Cameron 
647764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
647864670ac8SStephen M. Cameron 		return 0;
647964670ac8SStephen M. Cameron 
648064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
648164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
648264670ac8SStephen M. Cameron 
648364670ac8SStephen M. Cameron 	return 1;
648464670ac8SStephen M. Cameron }
648564670ac8SStephen M. Cameron 
6486254f796bSMatt Gates /*
6487254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6488254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6489254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6490254f796bSMatt Gates  */
6491254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
649264670ac8SStephen M. Cameron {
6493254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6494254f796bSMatt Gates }
6495254f796bSMatt Gates 
6496254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6497254f796bSMatt Gates {
6498254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6499254f796bSMatt Gates 	u8 q = *(u8 *) queue;
650064670ac8SStephen M. Cameron 	u32 raw_tag;
650164670ac8SStephen M. Cameron 
650264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
650364670ac8SStephen M. Cameron 		return IRQ_NONE;
650464670ac8SStephen M. Cameron 
650564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
650664670ac8SStephen M. Cameron 		return IRQ_NONE;
6507a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
650864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6509254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
651064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6511254f796bSMatt Gates 			raw_tag = next_command(h, q);
651264670ac8SStephen M. Cameron 	}
651364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
651464670ac8SStephen M. Cameron }
651564670ac8SStephen M. Cameron 
6516254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
651764670ac8SStephen M. Cameron {
6518254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
651964670ac8SStephen M. Cameron 	u32 raw_tag;
6520254f796bSMatt Gates 	u8 q = *(u8 *) queue;
652164670ac8SStephen M. Cameron 
652264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
652364670ac8SStephen M. Cameron 		return IRQ_NONE;
652464670ac8SStephen M. Cameron 
6525a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6526254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
652764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6528254f796bSMatt Gates 		raw_tag = next_command(h, q);
652964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
653064670ac8SStephen M. Cameron }
653164670ac8SStephen M. Cameron 
6532254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6533edd16368SStephen M. Cameron {
6534254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6535303932fdSDon Brace 	u32 raw_tag;
6536254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6537edd16368SStephen M. Cameron 
6538edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6539edd16368SStephen M. Cameron 		return IRQ_NONE;
6540a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
654110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6542254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
654310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
65441d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6545254f796bSMatt Gates 			raw_tag = next_command(h, q);
654610f66018SStephen M. Cameron 		}
654710f66018SStephen M. Cameron 	}
654810f66018SStephen M. Cameron 	return IRQ_HANDLED;
654910f66018SStephen M. Cameron }
655010f66018SStephen M. Cameron 
6551254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
655210f66018SStephen M. Cameron {
6553254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
655410f66018SStephen M. Cameron 	u32 raw_tag;
6555254f796bSMatt Gates 	u8 q = *(u8 *) queue;
655610f66018SStephen M. Cameron 
6557a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6558254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6559303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
65601d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6561254f796bSMatt Gates 		raw_tag = next_command(h, q);
6562edd16368SStephen M. Cameron 	}
6563edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6564edd16368SStephen M. Cameron }
6565edd16368SStephen M. Cameron 
6566a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6567a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6568a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6569a9a3a273SStephen M. Cameron  */
65706f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6571edd16368SStephen M. Cameron 			unsigned char type)
6572edd16368SStephen M. Cameron {
6573edd16368SStephen M. Cameron 	struct Command {
6574edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6575edd16368SStephen M. Cameron 		struct RequestBlock Request;
6576edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6577edd16368SStephen M. Cameron 	};
6578edd16368SStephen M. Cameron 	struct Command *cmd;
6579edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6580edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6581edd16368SStephen M. Cameron 	dma_addr_t paddr64;
65822b08b3e9SDon Brace 	__le32 paddr32;
65832b08b3e9SDon Brace 	u32 tag;
6584edd16368SStephen M. Cameron 	void __iomem *vaddr;
6585edd16368SStephen M. Cameron 	int i, err;
6586edd16368SStephen M. Cameron 
6587edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6588edd16368SStephen M. Cameron 	if (vaddr == NULL)
6589edd16368SStephen M. Cameron 		return -ENOMEM;
6590edd16368SStephen M. Cameron 
6591edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6592edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6593edd16368SStephen M. Cameron 	 * memory.
6594edd16368SStephen M. Cameron 	 */
6595edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6596edd16368SStephen M. Cameron 	if (err) {
6597edd16368SStephen M. Cameron 		iounmap(vaddr);
65981eaec8f3SRobert Elliott 		return err;
6599edd16368SStephen M. Cameron 	}
6600edd16368SStephen M. Cameron 
6601edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6602edd16368SStephen M. Cameron 	if (cmd == NULL) {
6603edd16368SStephen M. Cameron 		iounmap(vaddr);
6604edd16368SStephen M. Cameron 		return -ENOMEM;
6605edd16368SStephen M. Cameron 	}
6606edd16368SStephen M. Cameron 
6607edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6608edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6609edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6610edd16368SStephen M. Cameron 	 */
66112b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6612edd16368SStephen M. Cameron 
6613edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6614edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
661550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
66162b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6617edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6618edd16368SStephen M. Cameron 
6619edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6620a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6621a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6622edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6623edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6624edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6625edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
662650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
66272b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
662850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6629edd16368SStephen M. Cameron 
66302b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6631edd16368SStephen M. Cameron 
6632edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6633edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
66342b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6635edd16368SStephen M. Cameron 			break;
6636edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6637edd16368SStephen M. Cameron 	}
6638edd16368SStephen M. Cameron 
6639edd16368SStephen M. Cameron 	iounmap(vaddr);
6640edd16368SStephen M. Cameron 
6641edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6642edd16368SStephen M. Cameron 	 *  still complete the command.
6643edd16368SStephen M. Cameron 	 */
6644edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6645edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6646edd16368SStephen M. Cameron 			opcode, type);
6647edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6648edd16368SStephen M. Cameron 	}
6649edd16368SStephen M. Cameron 
6650edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6651edd16368SStephen M. Cameron 
6652edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6653edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6654edd16368SStephen M. Cameron 			opcode, type);
6655edd16368SStephen M. Cameron 		return -EIO;
6656edd16368SStephen M. Cameron 	}
6657edd16368SStephen M. Cameron 
6658edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6659edd16368SStephen M. Cameron 		opcode, type);
6660edd16368SStephen M. Cameron 	return 0;
6661edd16368SStephen M. Cameron }
6662edd16368SStephen M. Cameron 
6663edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6664edd16368SStephen M. Cameron 
66651df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
666642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6667edd16368SStephen M. Cameron {
6668edd16368SStephen M. Cameron 
66691df8552aSStephen M. Cameron 	if (use_doorbell) {
66701df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
66711df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
66721df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6673edd16368SStephen M. Cameron 		 */
66741df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6675cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
667685009239SStephen M. Cameron 
667700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
667885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
667985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
668085009239SStephen M. Cameron 		 * over in some weird corner cases.
668185009239SStephen M. Cameron 		 */
668200701a96SJustin Lindley 		msleep(10000);
66831df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6684edd16368SStephen M. Cameron 
6685edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6686edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6687edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6688edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
66891df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
66901df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
66911df8552aSStephen M. Cameron 		 * controller." */
6692edd16368SStephen M. Cameron 
66932662cab8SDon Brace 		int rc = 0;
66942662cab8SDon Brace 
66951df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
66962662cab8SDon Brace 
6697edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
66982662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
66992662cab8SDon Brace 		if (rc)
67002662cab8SDon Brace 			return rc;
6701edd16368SStephen M. Cameron 
6702edd16368SStephen M. Cameron 		msleep(500);
6703edd16368SStephen M. Cameron 
6704edd16368SStephen M. Cameron 		/* enter the D0 power management state */
67052662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
67062662cab8SDon Brace 		if (rc)
67072662cab8SDon Brace 			return rc;
6708c4853efeSMike Miller 
6709c4853efeSMike Miller 		/*
6710c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6711c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6712c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6713c4853efeSMike Miller 		 */
6714c4853efeSMike Miller 		msleep(500);
67151df8552aSStephen M. Cameron 	}
67161df8552aSStephen M. Cameron 	return 0;
67171df8552aSStephen M. Cameron }
67181df8552aSStephen M. Cameron 
67196f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6720580ada3cSStephen M. Cameron {
6721580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6722f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6723580ada3cSStephen M. Cameron }
6724580ada3cSStephen M. Cameron 
67256f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6726580ada3cSStephen M. Cameron {
6727580ada3cSStephen M. Cameron 	char *driver_version;
6728580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6729580ada3cSStephen M. Cameron 
6730580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6731580ada3cSStephen M. Cameron 	if (!driver_version)
6732580ada3cSStephen M. Cameron 		return -ENOMEM;
6733580ada3cSStephen M. Cameron 
6734580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6735580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6736580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6737580ada3cSStephen M. Cameron 	kfree(driver_version);
6738580ada3cSStephen M. Cameron 	return 0;
6739580ada3cSStephen M. Cameron }
6740580ada3cSStephen M. Cameron 
67416f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
67426f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6743580ada3cSStephen M. Cameron {
6744580ada3cSStephen M. Cameron 	int i;
6745580ada3cSStephen M. Cameron 
6746580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6747580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6748580ada3cSStephen M. Cameron }
6749580ada3cSStephen M. Cameron 
67506f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6751580ada3cSStephen M. Cameron {
6752580ada3cSStephen M. Cameron 
6753580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6754580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6755580ada3cSStephen M. Cameron 
6756580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6757580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6758580ada3cSStephen M. Cameron 		return -ENOMEM;
6759580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6760580ada3cSStephen M. Cameron 
6761580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6762580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6763580ada3cSStephen M. Cameron 	 */
6764580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6765580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6766580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6767580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6768580ada3cSStephen M. Cameron 	return rc;
6769580ada3cSStephen M. Cameron }
67701df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
67711df8552aSStephen M. Cameron  * states or the using the doorbell register.
67721df8552aSStephen M. Cameron  */
67736b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
67741df8552aSStephen M. Cameron {
67751df8552aSStephen M. Cameron 	u64 cfg_offset;
67761df8552aSStephen M. Cameron 	u32 cfg_base_addr;
67771df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
67781df8552aSStephen M. Cameron 	void __iomem *vaddr;
67791df8552aSStephen M. Cameron 	unsigned long paddr;
6780580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6781270d05deSStephen M. Cameron 	int rc;
67821df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6783cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6784270d05deSStephen M. Cameron 	u16 command_register;
67851df8552aSStephen M. Cameron 
67861df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
67871df8552aSStephen M. Cameron 	 * the same thing as
67881df8552aSStephen M. Cameron 	 *
67891df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
67901df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
67911df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
67921df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
67931df8552aSStephen M. Cameron 	 *
67941df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
67951df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
67961df8552aSStephen M. Cameron 	 * using the doorbell register.
67971df8552aSStephen M. Cameron 	 */
679818867659SStephen M. Cameron 
679960f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
680060f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
680125c1e56aSStephen M. Cameron 		return -ENODEV;
680225c1e56aSStephen M. Cameron 	}
680346380786SStephen M. Cameron 
680446380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
680546380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
680646380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
680718867659SStephen M. Cameron 
6808270d05deSStephen M. Cameron 	/* Save the PCI command register */
6809270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6810270d05deSStephen M. Cameron 	pci_save_state(pdev);
68111df8552aSStephen M. Cameron 
68121df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
68131df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
68141df8552aSStephen M. Cameron 	if (rc)
68151df8552aSStephen M. Cameron 		return rc;
68161df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
68171df8552aSStephen M. Cameron 	if (!vaddr)
68181df8552aSStephen M. Cameron 		return -ENOMEM;
68191df8552aSStephen M. Cameron 
68201df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
68211df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
68221df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
68231df8552aSStephen M. Cameron 	if (rc)
68241df8552aSStephen M. Cameron 		goto unmap_vaddr;
68251df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
68261df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
68271df8552aSStephen M. Cameron 	if (!cfgtable) {
68281df8552aSStephen M. Cameron 		rc = -ENOMEM;
68291df8552aSStephen M. Cameron 		goto unmap_vaddr;
68301df8552aSStephen M. Cameron 	}
6831580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
6832580ada3cSStephen M. Cameron 	if (rc)
683303741d95STomas Henzl 		goto unmap_cfgtable;
68341df8552aSStephen M. Cameron 
6835cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
6836cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
6837cf0b08d0SStephen M. Cameron 	 */
68381df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
6839cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
6840cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
6841cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
6842cf0b08d0SStephen M. Cameron 	} else {
68431df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6844cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6845050f7147SStephen Cameron 			dev_warn(&pdev->dev,
6846050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
684764670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6848cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6849cf0b08d0SStephen M. Cameron 		}
6850cf0b08d0SStephen M. Cameron 	}
68511df8552aSStephen M. Cameron 
68521df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
68531df8552aSStephen M. Cameron 	if (rc)
68541df8552aSStephen M. Cameron 		goto unmap_cfgtable;
6855edd16368SStephen M. Cameron 
6856270d05deSStephen M. Cameron 	pci_restore_state(pdev);
6857270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
6858edd16368SStephen M. Cameron 
68591df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
68601df8552aSStephen M. Cameron 	   need a little pause here */
68611df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
68621df8552aSStephen M. Cameron 
6863fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
6864fe5389c8SStephen M. Cameron 	if (rc) {
6865fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
6866050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
6867fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
6868fe5389c8SStephen M. Cameron 	}
6869fe5389c8SStephen M. Cameron 
6870580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
6871580ada3cSStephen M. Cameron 	if (rc < 0)
6872580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
6873580ada3cSStephen M. Cameron 	if (rc) {
687464670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
687564670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
687664670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
6877580ada3cSStephen M. Cameron 	} else {
687864670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
68791df8552aSStephen M. Cameron 	}
68801df8552aSStephen M. Cameron 
68811df8552aSStephen M. Cameron unmap_cfgtable:
68821df8552aSStephen M. Cameron 	iounmap(cfgtable);
68831df8552aSStephen M. Cameron 
68841df8552aSStephen M. Cameron unmap_vaddr:
68851df8552aSStephen M. Cameron 	iounmap(vaddr);
68861df8552aSStephen M. Cameron 	return rc;
6887edd16368SStephen M. Cameron }
6888edd16368SStephen M. Cameron 
6889edd16368SStephen M. Cameron /*
6890edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
6891edd16368SStephen M. Cameron  *   the io functions.
6892edd16368SStephen M. Cameron  *   This is for debug only.
6893edd16368SStephen M. Cameron  */
689442a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
6895edd16368SStephen M. Cameron {
689658f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
6897edd16368SStephen M. Cameron 	int i;
6898edd16368SStephen M. Cameron 	char temp_name[17];
6899edd16368SStephen M. Cameron 
6900edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
6901edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
6902edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
6903edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
6904edd16368SStephen M. Cameron 	temp_name[4] = '\0';
6905edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
6906edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
6907edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
6908edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
6909edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
6910edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
6911edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
6912edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
6913edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
6914edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
6915edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
6916edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
691769d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
6918edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
6919edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
6920edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
6921edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
6922edd16368SStephen M. Cameron 	temp_name[16] = '\0';
6923edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
6924edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
6925edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
6926edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
692758f8665cSStephen M. Cameron }
6928edd16368SStephen M. Cameron 
6929edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
6930edd16368SStephen M. Cameron {
6931edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
6932edd16368SStephen M. Cameron 
6933edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
6934edd16368SStephen M. Cameron 		return 0;
6935edd16368SStephen M. Cameron 	offset = 0;
6936edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
6937edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
6938edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
6939edd16368SStephen M. Cameron 			offset += 4;
6940edd16368SStephen M. Cameron 		else {
6941edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
6942edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
6943edd16368SStephen M. Cameron 			switch (mem_type) {
6944edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
6945edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
6946edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
6947edd16368SStephen M. Cameron 				break;
6948edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
6949edd16368SStephen M. Cameron 				offset += 8;
6950edd16368SStephen M. Cameron 				break;
6951edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
6952edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
6953edd16368SStephen M. Cameron 				       "base address is invalid\n");
6954edd16368SStephen M. Cameron 				return -1;
6955edd16368SStephen M. Cameron 				break;
6956edd16368SStephen M. Cameron 			}
6957edd16368SStephen M. Cameron 		}
6958edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
6959edd16368SStephen M. Cameron 			return i + 1;
6960edd16368SStephen M. Cameron 	}
6961edd16368SStephen M. Cameron 	return -1;
6962edd16368SStephen M. Cameron }
6963edd16368SStephen M. Cameron 
6964cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
6965cc64c817SRobert Elliott {
6966cc64c817SRobert Elliott 	if (h->msix_vector) {
6967cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
6968cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
6969105a3dbcSRobert Elliott 		h->msix_vector = 0;
6970cc64c817SRobert Elliott 	} else if (h->msi_vector) {
6971cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
6972cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
6973105a3dbcSRobert Elliott 		h->msi_vector = 0;
6974cc64c817SRobert Elliott 	}
6975cc64c817SRobert Elliott }
6976cc64c817SRobert Elliott 
6977edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
6978050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
6979edd16368SStephen M. Cameron  */
69806f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
6981edd16368SStephen M. Cameron {
6982edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
6983254f796bSMatt Gates 	int err, i;
6984254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
6985254f796bSMatt Gates 
6986254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
6987254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
6988254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
6989254f796bSMatt Gates 	}
6990edd16368SStephen M. Cameron 
6991edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
69926b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
69936b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
6994edd16368SStephen M. Cameron 		goto default_int_mode;
699555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
6996050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
6997eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
6998f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
6999f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
700018fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
700118fce3c4SAlexander Gordeev 					    1, h->msix_vector);
700218fce3c4SAlexander Gordeev 		if (err < 0) {
700318fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
700418fce3c4SAlexander Gordeev 			h->msix_vector = 0;
700518fce3c4SAlexander Gordeev 			goto single_msi_mode;
700618fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
700755c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
7008edd16368SStephen M. Cameron 			       "available\n", err);
7009eee0f03aSHannes Reinecke 		}
701018fce3c4SAlexander Gordeev 		h->msix_vector = err;
7011eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
7012eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
7013eee0f03aSHannes Reinecke 		return;
7014edd16368SStephen M. Cameron 	}
701518fce3c4SAlexander Gordeev single_msi_mode:
701655c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
7017050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
701855c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
7019edd16368SStephen M. Cameron 			h->msi_vector = 1;
7020edd16368SStephen M. Cameron 		else
702155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
7022edd16368SStephen M. Cameron 	}
7023edd16368SStephen M. Cameron default_int_mode:
7024edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
7025edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
7026a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
7027edd16368SStephen M. Cameron }
7028edd16368SStephen M. Cameron 
70296f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7030e5c880d1SStephen M. Cameron {
7031e5c880d1SStephen M. Cameron 	int i;
7032e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7033e5c880d1SStephen M. Cameron 
7034e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7035e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7036e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7037e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7038e5c880d1SStephen M. Cameron 
7039e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7040e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7041e5c880d1SStephen M. Cameron 			return i;
7042e5c880d1SStephen M. Cameron 
70436798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
70446798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
70456798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7046e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7047e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7048e5c880d1SStephen M. Cameron 			return -ENODEV;
7049e5c880d1SStephen M. Cameron 	}
7050e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7051e5c880d1SStephen M. Cameron }
7052e5c880d1SStephen M. Cameron 
70536f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
70543a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
70553a7774ceSStephen M. Cameron {
70563a7774ceSStephen M. Cameron 	int i;
70573a7774ceSStephen M. Cameron 
70583a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
705912d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
70603a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
706112d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
706212d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
70633a7774ceSStephen M. Cameron 				*memory_bar);
70643a7774ceSStephen M. Cameron 			return 0;
70653a7774ceSStephen M. Cameron 		}
706612d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
70673a7774ceSStephen M. Cameron 	return -ENODEV;
70683a7774ceSStephen M. Cameron }
70693a7774ceSStephen M. Cameron 
70706f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
70716f039790SGreg Kroah-Hartman 				     int wait_for_ready)
70722c4c8c8bSStephen M. Cameron {
7073fe5389c8SStephen M. Cameron 	int i, iterations;
70742c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7075fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7076fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7077fe5389c8SStephen M. Cameron 	else
7078fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
70792c4c8c8bSStephen M. Cameron 
7080fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7081fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7082fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
70832c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
70842c4c8c8bSStephen M. Cameron 				return 0;
7085fe5389c8SStephen M. Cameron 		} else {
7086fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7087fe5389c8SStephen M. Cameron 				return 0;
7088fe5389c8SStephen M. Cameron 		}
70892c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
70902c4c8c8bSStephen M. Cameron 	}
7091fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
70922c4c8c8bSStephen M. Cameron 	return -ENODEV;
70932c4c8c8bSStephen M. Cameron }
70942c4c8c8bSStephen M. Cameron 
70956f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
70966f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7097a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7098a51fd47fSStephen M. Cameron {
7099a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7100a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7101a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7102a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7103a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7104a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7105a51fd47fSStephen M. Cameron 		return -ENODEV;
7106a51fd47fSStephen M. Cameron 	}
7107a51fd47fSStephen M. Cameron 	return 0;
7108a51fd47fSStephen M. Cameron }
7109a51fd47fSStephen M. Cameron 
7110195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7111195f2c65SRobert Elliott {
7112105a3dbcSRobert Elliott 	if (h->transtable) {
7113195f2c65SRobert Elliott 		iounmap(h->transtable);
7114105a3dbcSRobert Elliott 		h->transtable = NULL;
7115105a3dbcSRobert Elliott 	}
7116105a3dbcSRobert Elliott 	if (h->cfgtable) {
7117195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7118105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7119105a3dbcSRobert Elliott 	}
7120195f2c65SRobert Elliott }
7121195f2c65SRobert Elliott 
7122195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7123195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7124195f2c65SRobert Elliott + * */
71256f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7126edd16368SStephen M. Cameron {
712701a02ffcSStephen M. Cameron 	u64 cfg_offset;
712801a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
712901a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7130303932fdSDon Brace 	u32 trans_offset;
7131a51fd47fSStephen M. Cameron 	int rc;
713277c4495cSStephen M. Cameron 
7133a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7134a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7135a51fd47fSStephen M. Cameron 	if (rc)
7136a51fd47fSStephen M. Cameron 		return rc;
713777c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7138a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7139cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7140cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
714177c4495cSStephen M. Cameron 		return -ENOMEM;
7142cd3c81c4SRobert Elliott 	}
7143580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7144580ada3cSStephen M. Cameron 	if (rc)
7145580ada3cSStephen M. Cameron 		return rc;
714677c4495cSStephen M. Cameron 	/* Find performant mode table. */
7147a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
714877c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
714977c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
715077c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7151195f2c65SRobert Elliott 	if (!h->transtable) {
7152195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7153195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
715477c4495cSStephen M. Cameron 		return -ENOMEM;
7155195f2c65SRobert Elliott 	}
715677c4495cSStephen M. Cameron 	return 0;
715777c4495cSStephen M. Cameron }
715877c4495cSStephen M. Cameron 
71596f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7160cba3d38bSStephen M. Cameron {
716141ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
716241ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
716341ce4c35SStephen Cameron 
716441ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
716572ceeaecSStephen M. Cameron 
716672ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
716772ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
716872ceeaecSStephen M. Cameron 		h->max_commands = 32;
716972ceeaecSStephen M. Cameron 
717041ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
717141ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
717241ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
717341ce4c35SStephen Cameron 			h->max_commands,
717441ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
717541ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7176cba3d38bSStephen M. Cameron 	}
7177cba3d38bSStephen M. Cameron }
7178cba3d38bSStephen M. Cameron 
7179c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7180c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7181c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7182c7ee65b3SWebb Scales  */
7183c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7184c7ee65b3SWebb Scales {
7185c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7186c7ee65b3SWebb Scales }
7187c7ee65b3SWebb Scales 
7188b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7189b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7190b93d7536SStephen M. Cameron  * SG chain block size, etc.
7191b93d7536SStephen M. Cameron  */
71926f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7193b93d7536SStephen M. Cameron {
7194cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
719545fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7196b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7197283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7198c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7199c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7200b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
72011a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7202b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7203b93d7536SStephen M. Cameron 	} else {
7204c7ee65b3SWebb Scales 		/*
7205c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7206c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7207c7ee65b3SWebb Scales 		 * would lock up the controller)
7208c7ee65b3SWebb Scales 		 */
7209c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
72101a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7211c7ee65b3SWebb Scales 		h->chainsize = 0;
7212b93d7536SStephen M. Cameron 	}
721375167d2cSStephen M. Cameron 
721475167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
721575167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
72160e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
72170e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
72180e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
72190e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
72208be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
72218be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7222b93d7536SStephen M. Cameron }
7223b93d7536SStephen M. Cameron 
722476c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
722576c46e49SStephen M. Cameron {
72260fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7227050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
722876c46e49SStephen M. Cameron 		return false;
722976c46e49SStephen M. Cameron 	}
723076c46e49SStephen M. Cameron 	return true;
723176c46e49SStephen M. Cameron }
723276c46e49SStephen M. Cameron 
723397a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7234f7c39101SStephen M. Cameron {
723597a5e98cSStephen M. Cameron 	u32 driver_support;
7236f7c39101SStephen M. Cameron 
723797a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
72380b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
72390b9e7b74SArnd Bergmann #ifdef CONFIG_X86
724097a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7241f7c39101SStephen M. Cameron #endif
724228e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
724328e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7244f7c39101SStephen M. Cameron }
7245f7c39101SStephen M. Cameron 
72463d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
72473d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
72483d0eab67SStephen M. Cameron  */
72493d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
72503d0eab67SStephen M. Cameron {
72513d0eab67SStephen M. Cameron 	u32 dma_prefetch;
72523d0eab67SStephen M. Cameron 
72533d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
72543d0eab67SStephen M. Cameron 		return;
72553d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
72563d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
72573d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
72583d0eab67SStephen M. Cameron }
72593d0eab67SStephen M. Cameron 
7260c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
726176438d08SStephen M. Cameron {
726276438d08SStephen M. Cameron 	int i;
726376438d08SStephen M. Cameron 	u32 doorbell_value;
726476438d08SStephen M. Cameron 	unsigned long flags;
726576438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7266007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
726776438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
726876438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
726976438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
727076438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7271c706a795SRobert Elliott 			goto done;
727276438d08SStephen M. Cameron 		/* delay and try again */
7273007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
727476438d08SStephen M. Cameron 	}
7275c706a795SRobert Elliott 	return -ENODEV;
7276c706a795SRobert Elliott done:
7277c706a795SRobert Elliott 	return 0;
727876438d08SStephen M. Cameron }
727976438d08SStephen M. Cameron 
7280c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7281eb6b2ae9SStephen M. Cameron {
7282eb6b2ae9SStephen M. Cameron 	int i;
72836eaf46fdSStephen M. Cameron 	u32 doorbell_value;
72846eaf46fdSStephen M. Cameron 	unsigned long flags;
7285eb6b2ae9SStephen M. Cameron 
7286eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7287eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7288eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7289eb6b2ae9SStephen M. Cameron 	 */
7290007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
729125163bd5SWebb Scales 		if (h->remove_in_progress)
729225163bd5SWebb Scales 			goto done;
72936eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
72946eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
72956eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7296382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7297c706a795SRobert Elliott 			goto done;
7298eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7299007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7300eb6b2ae9SStephen M. Cameron 	}
7301c706a795SRobert Elliott 	return -ENODEV;
7302c706a795SRobert Elliott done:
7303c706a795SRobert Elliott 	return 0;
73043f4336f3SStephen M. Cameron }
73053f4336f3SStephen M. Cameron 
7306c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
73076f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
73083f4336f3SStephen M. Cameron {
73093f4336f3SStephen M. Cameron 	u32 trans_support;
73103f4336f3SStephen M. Cameron 
73113f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
73123f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
73133f4336f3SStephen M. Cameron 		return -ENOTSUPP;
73143f4336f3SStephen M. Cameron 
73153f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7316283b4a9bSStephen M. Cameron 
73173f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
73183f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7319b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
73203f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7321c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7322c706a795SRobert Elliott 		goto error;
7323eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7324283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7325283b4a9bSStephen M. Cameron 		goto error;
7326960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7327eb6b2ae9SStephen M. Cameron 	return 0;
7328283b4a9bSStephen M. Cameron error:
7329050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7330283b4a9bSStephen M. Cameron 	return -ENODEV;
7331eb6b2ae9SStephen M. Cameron }
7332eb6b2ae9SStephen M. Cameron 
7333195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7334195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7335195f2c65SRobert Elliott {
7336195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7337195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7338105a3dbcSRobert Elliott 	h->vaddr = NULL;
7339195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7340943a7021SRobert Elliott 	/*
7341943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7342943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7343943a7021SRobert Elliott 	 */
7344195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7345943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7346195f2c65SRobert Elliott }
7347195f2c65SRobert Elliott 
7348195f2c65SRobert Elliott /* several items must be freed later */
73496f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
735077c4495cSStephen M. Cameron {
7351eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7352edd16368SStephen M. Cameron 
7353e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7354e5c880d1SStephen M. Cameron 	if (prod_index < 0)
735560f923b9SRobert Elliott 		return prod_index;
7356e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7357e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7358e5c880d1SStephen M. Cameron 
73599b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
73609b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
73619b5c48c2SStephen Cameron 
7362e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7363e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7364e5a44df8SMatthew Garrett 
736555c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7366edd16368SStephen M. Cameron 	if (err) {
7367195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7368943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7369edd16368SStephen M. Cameron 		return err;
7370edd16368SStephen M. Cameron 	}
7371edd16368SStephen M. Cameron 
7372f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7373edd16368SStephen M. Cameron 	if (err) {
737455c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7375195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7376943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7377943a7021SRobert Elliott 		return err;
7378edd16368SStephen M. Cameron 	}
73794fa604e1SRobert Elliott 
73804fa604e1SRobert Elliott 	pci_set_master(h->pdev);
73814fa604e1SRobert Elliott 
73826b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
738312d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
73843a7774ceSStephen M. Cameron 	if (err)
7385195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7386edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7387204892e9SStephen M. Cameron 	if (!h->vaddr) {
7388195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7389204892e9SStephen M. Cameron 		err = -ENOMEM;
7390195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7391204892e9SStephen M. Cameron 	}
7392fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
73932c4c8c8bSStephen M. Cameron 	if (err)
7394195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
739577c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
739677c4495cSStephen M. Cameron 	if (err)
7397195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7398b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7399edd16368SStephen M. Cameron 
740076c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7401edd16368SStephen M. Cameron 		err = -ENODEV;
7402195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7403edd16368SStephen M. Cameron 	}
740497a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
74053d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7406eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7407eb6b2ae9SStephen M. Cameron 	if (err)
7408195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7409edd16368SStephen M. Cameron 	return 0;
7410edd16368SStephen M. Cameron 
7411195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7412195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7413195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7414204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7415105a3dbcSRobert Elliott 	h->vaddr = NULL;
7416195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7417195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7418943a7021SRobert Elliott 	/*
7419943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7420943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7421943a7021SRobert Elliott 	 */
7422195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7423943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7424edd16368SStephen M. Cameron 	return err;
7425edd16368SStephen M. Cameron }
7426edd16368SStephen M. Cameron 
74276f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7428339b2b14SStephen M. Cameron {
7429339b2b14SStephen M. Cameron 	int rc;
7430339b2b14SStephen M. Cameron 
7431339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7432339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7433339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7434339b2b14SStephen M. Cameron 		return;
7435339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7436339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7437339b2b14SStephen M. Cameron 	if (rc != 0) {
7438339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7439339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7440339b2b14SStephen M. Cameron 	}
7441339b2b14SStephen M. Cameron }
7442339b2b14SStephen M. Cameron 
74436b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7444edd16368SStephen M. Cameron {
74451df8552aSStephen M. Cameron 	int rc, i;
74463b747298STomas Henzl 	void __iomem *vaddr;
7447edd16368SStephen M. Cameron 
74484c2a8c40SStephen M. Cameron 	if (!reset_devices)
74494c2a8c40SStephen M. Cameron 		return 0;
74504c2a8c40SStephen M. Cameron 
7451132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7452132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7453132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7454132aa220STomas Henzl 	 */
7455132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7456132aa220STomas Henzl 	if (rc) {
7457132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7458132aa220STomas Henzl 		return -ENODEV;
7459132aa220STomas Henzl 	}
7460132aa220STomas Henzl 	pci_disable_device(pdev);
7461132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7462132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7463132aa220STomas Henzl 	if (rc) {
7464132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7465132aa220STomas Henzl 		return -ENODEV;
7466132aa220STomas Henzl 	}
74674fa604e1SRobert Elliott 
7468859c75abSTomas Henzl 	pci_set_master(pdev);
74694fa604e1SRobert Elliott 
74703b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
74713b747298STomas Henzl 	if (vaddr == NULL) {
74723b747298STomas Henzl 		rc = -ENOMEM;
74733b747298STomas Henzl 		goto out_disable;
74743b747298STomas Henzl 	}
74753b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
74763b747298STomas Henzl 	iounmap(vaddr);
74773b747298STomas Henzl 
74781df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
74796b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7480edd16368SStephen M. Cameron 
74811df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
74821df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
748318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
748418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
74851df8552aSStephen M. Cameron 	 */
7486adf1b3a3SRobert Elliott 	if (rc)
7487132aa220STomas Henzl 		goto out_disable;
7488edd16368SStephen M. Cameron 
7489edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
74901ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7491edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7492edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7493edd16368SStephen M. Cameron 			break;
7494edd16368SStephen M. Cameron 		else
7495edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7496edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7497edd16368SStephen M. Cameron 	}
7498132aa220STomas Henzl 
7499132aa220STomas Henzl out_disable:
7500132aa220STomas Henzl 
7501132aa220STomas Henzl 	pci_disable_device(pdev);
7502132aa220STomas Henzl 	return rc;
7503edd16368SStephen M. Cameron }
7504edd16368SStephen M. Cameron 
75051fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
75061fb7c98aSRobert Elliott {
75071fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7508105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7509105a3dbcSRobert Elliott 	if (h->cmd_pool) {
75101fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75111fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
75121fb7c98aSRobert Elliott 				h->cmd_pool,
75131fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7514105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7515105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7516105a3dbcSRobert Elliott 	}
7517105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
75181fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
75191fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
75201fb7c98aSRobert Elliott 				h->errinfo_pool,
75211fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7522105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7523105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7524105a3dbcSRobert Elliott 	}
75251fb7c98aSRobert Elliott }
75261fb7c98aSRobert Elliott 
7527d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
75282e9d1b36SStephen M. Cameron {
75292e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
75302e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
75312e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
75322e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
75332e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
75342e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
75352e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
75362e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
75372e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
75382e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
75392e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
75402e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
75412e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
75422c143342SRobert Elliott 		goto clean_up;
75432e9d1b36SStephen M. Cameron 	}
7544360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
75452e9d1b36SStephen M. Cameron 	return 0;
75462c143342SRobert Elliott clean_up:
75472c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
75482c143342SRobert Elliott 	return -ENOMEM;
75492e9d1b36SStephen M. Cameron }
75502e9d1b36SStephen M. Cameron 
755141b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
755241b3cf08SStephen M. Cameron {
7553ec429952SFabian Frederick 	int i, cpu;
755441b3cf08SStephen M. Cameron 
755541b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
755641b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7557ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
755841b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
755941b3cf08SStephen M. Cameron 	}
756041b3cf08SStephen M. Cameron }
756141b3cf08SStephen M. Cameron 
7562ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7563ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7564ec501a18SRobert Elliott {
7565ec501a18SRobert Elliott 	int i;
7566ec501a18SRobert Elliott 
7567ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7568ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7569ec501a18SRobert Elliott 		i = h->intr_mode;
7570ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7571ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7572105a3dbcSRobert Elliott 		h->q[i] = 0;
7573ec501a18SRobert Elliott 		return;
7574ec501a18SRobert Elliott 	}
7575ec501a18SRobert Elliott 
7576ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7577ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7578ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7579105a3dbcSRobert Elliott 		h->q[i] = 0;
7580ec501a18SRobert Elliott 	}
7581a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7582a4e17fc1SRobert Elliott 		h->q[i] = 0;
7583ec501a18SRobert Elliott }
7584ec501a18SRobert Elliott 
75859ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
75869ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
75870ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
75880ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
75890ae01a32SStephen M. Cameron {
7590254f796bSMatt Gates 	int rc, i;
75910ae01a32SStephen M. Cameron 
7592254f796bSMatt Gates 	/*
7593254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7594254f796bSMatt Gates 	 * queue to process.
7595254f796bSMatt Gates 	 */
7596254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7597254f796bSMatt Gates 		h->q[i] = (u8) i;
7598254f796bSMatt Gates 
7599eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7600254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7601a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
76028b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7603254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
76048b47004aSRobert Elliott 					0, h->intrname[i],
7605254f796bSMatt Gates 					&h->q[i]);
7606a4e17fc1SRobert Elliott 			if (rc) {
7607a4e17fc1SRobert Elliott 				int j;
7608a4e17fc1SRobert Elliott 
7609a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7610a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7611a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7612a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7613a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7614a4e17fc1SRobert Elliott 					h->q[j] = 0;
7615a4e17fc1SRobert Elliott 				}
7616a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7617a4e17fc1SRobert Elliott 					h->q[j] = 0;
7618a4e17fc1SRobert Elliott 				return rc;
7619a4e17fc1SRobert Elliott 			}
7620a4e17fc1SRobert Elliott 		}
762141b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7622254f796bSMatt Gates 	} else {
7623254f796bSMatt Gates 		/* Use single reply pool */
7624eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
76258b47004aSRobert Elliott 			if (h->msix_vector)
76268b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76278b47004aSRobert Elliott 					"%s-msix", h->devname);
76288b47004aSRobert Elliott 			else
76298b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
76308b47004aSRobert Elliott 					"%s-msi", h->devname);
7631254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76328b47004aSRobert Elliott 				msixhandler, 0,
76338b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7634254f796bSMatt Gates 				&h->q[h->intr_mode]);
7635254f796bSMatt Gates 		} else {
76368b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
76378b47004aSRobert Elliott 				"%s-intx", h->devname);
7638254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
76398b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
76408b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7641254f796bSMatt Gates 				&h->q[h->intr_mode]);
7642254f796bSMatt Gates 		}
7643105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7644254f796bSMatt Gates 	}
76450ae01a32SStephen M. Cameron 	if (rc) {
7646195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
76470ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7648195f2c65SRobert Elliott 		hpsa_free_irqs(h);
76490ae01a32SStephen M. Cameron 		return -ENODEV;
76500ae01a32SStephen M. Cameron 	}
76510ae01a32SStephen M. Cameron 	return 0;
76520ae01a32SStephen M. Cameron }
76530ae01a32SStephen M. Cameron 
76546f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
765564670ac8SStephen M. Cameron {
765639c53f55SRobert Elliott 	int rc;
7657bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
765864670ac8SStephen M. Cameron 
765964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
766039c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
766139c53f55SRobert Elliott 	if (rc) {
766264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
766339c53f55SRobert Elliott 		return rc;
766464670ac8SStephen M. Cameron 	}
766564670ac8SStephen M. Cameron 
766664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
766739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
766839c53f55SRobert Elliott 	if (rc) {
766964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
767064670ac8SStephen M. Cameron 			"after soft reset.\n");
767139c53f55SRobert Elliott 		return rc;
767264670ac8SStephen M. Cameron 	}
767364670ac8SStephen M. Cameron 
767464670ac8SStephen M. Cameron 	return 0;
767564670ac8SStephen M. Cameron }
767664670ac8SStephen M. Cameron 
7677072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7678072b0518SStephen M. Cameron {
7679072b0518SStephen M. Cameron 	int i;
7680072b0518SStephen M. Cameron 
7681072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7682072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7683072b0518SStephen M. Cameron 			continue;
76841fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76851fb7c98aSRobert Elliott 					h->reply_queue_size,
76861fb7c98aSRobert Elliott 					h->reply_queue[i].head,
76871fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7688072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7689072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7690072b0518SStephen M. Cameron 	}
7691105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7692072b0518SStephen M. Cameron }
7693072b0518SStephen M. Cameron 
76940097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
76950097f0f4SStephen M. Cameron {
7696105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7697105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7698105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7699105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
77002946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
77012946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
77022946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
77039ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
77049ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
77059ecd953aSRobert Elliott 	if (h->resubmit_wq) {
77069ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
77079ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
77089ecd953aSRobert Elliott 	}
77099ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
77109ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
77119ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
77129ecd953aSRobert Elliott 	}
7713105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
771464670ac8SStephen M. Cameron }
771564670ac8SStephen M. Cameron 
7716a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7717f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7718a0c12413SStephen M. Cameron {
7719281a7fd0SWebb Scales 	int i, refcount;
7720281a7fd0SWebb Scales 	struct CommandList *c;
772125163bd5SWebb Scales 	int failcount = 0;
7722a0c12413SStephen M. Cameron 
7723080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7724f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7725f2405db8SDon Brace 		c = h->cmd_pool + i;
7726281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7727281a7fd0SWebb Scales 		if (refcount > 1) {
772825163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
77295a3d16f5SStephen M. Cameron 			finish_cmd(c);
7730433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
773125163bd5SWebb Scales 			failcount++;
7732a0c12413SStephen M. Cameron 		}
7733281a7fd0SWebb Scales 		cmd_free(h, c);
7734281a7fd0SWebb Scales 	}
773525163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
773625163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7737a0c12413SStephen M. Cameron }
7738a0c12413SStephen M. Cameron 
7739094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7740094963daSStephen M. Cameron {
7741c8ed0010SRusty Russell 	int cpu;
7742094963daSStephen M. Cameron 
7743c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7744094963daSStephen M. Cameron 		u32 *lockup_detected;
7745094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7746094963daSStephen M. Cameron 		*lockup_detected = value;
7747094963daSStephen M. Cameron 	}
7748094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7749094963daSStephen M. Cameron }
7750094963daSStephen M. Cameron 
7751a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7752a0c12413SStephen M. Cameron {
7753a0c12413SStephen M. Cameron 	unsigned long flags;
7754094963daSStephen M. Cameron 	u32 lockup_detected;
7755a0c12413SStephen M. Cameron 
7756a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7757a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7758094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7759094963daSStephen M. Cameron 	if (!lockup_detected) {
7760094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7761094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
776225163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
776325163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7764094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7765094963daSStephen M. Cameron 	}
7766094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7767a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
776825163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
776925163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7770a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7771f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7772a0c12413SStephen M. Cameron }
7773a0c12413SStephen M. Cameron 
777425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7775a0c12413SStephen M. Cameron {
7776a0c12413SStephen M. Cameron 	u64 now;
7777a0c12413SStephen M. Cameron 	u32 heartbeat;
7778a0c12413SStephen M. Cameron 	unsigned long flags;
7779a0c12413SStephen M. Cameron 
7780a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7781a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7782a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7783e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
778425163bd5SWebb Scales 		return false;
7785a0c12413SStephen M. Cameron 
7786a0c12413SStephen M. Cameron 	/*
7787a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7788a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7789a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7790a0c12413SStephen M. Cameron 	 */
7791a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7792e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
779325163bd5SWebb Scales 		return false;
7794a0c12413SStephen M. Cameron 
7795a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7796a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7797a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7798a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7799a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7800a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
780125163bd5SWebb Scales 		return true;
7802a0c12413SStephen M. Cameron 	}
7803a0c12413SStephen M. Cameron 
7804a0c12413SStephen M. Cameron 	/* We're ok. */
7805a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7806a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
780725163bd5SWebb Scales 	return false;
7808a0c12413SStephen M. Cameron }
7809a0c12413SStephen M. Cameron 
78109846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
781176438d08SStephen M. Cameron {
781276438d08SStephen M. Cameron 	int i;
781376438d08SStephen M. Cameron 	char *event_type;
781476438d08SStephen M. Cameron 
7815e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
7816e4aa3e6aSStephen Cameron 		return;
7817e4aa3e6aSStephen Cameron 
781876438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
78191f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
78201f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
782176438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
782276438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
782376438d08SStephen M. Cameron 
782476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
782576438d08SStephen M. Cameron 			event_type = "state change";
782676438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
782776438d08SStephen M. Cameron 			event_type = "configuration change";
782876438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
782976438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
783076438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
783176438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
783223100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
783376438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
783476438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
783576438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
783676438d08SStephen M. Cameron 			h->events, event_type);
783776438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
783876438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
783976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
784076438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
784176438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
784276438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
784376438d08SStephen M. Cameron 	} else {
784476438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
784576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
784676438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
784776438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
784876438d08SStephen M. Cameron #if 0
784976438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
785076438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
785176438d08SStephen M. Cameron #endif
785276438d08SStephen M. Cameron 	}
78539846590eSStephen M. Cameron 	return;
785476438d08SStephen M. Cameron }
785576438d08SStephen M. Cameron 
785676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
785776438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
7858e863d68eSScott Teel  * we should rescan the controller for devices.
7859e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
786076438d08SStephen M. Cameron  */
78619846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
786276438d08SStephen M. Cameron {
786376438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
78649846590eSStephen M. Cameron 		return 0;
786576438d08SStephen M. Cameron 
786676438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
78679846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
78689846590eSStephen M. Cameron }
786976438d08SStephen M. Cameron 
787076438d08SStephen M. Cameron /*
78719846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
787276438d08SStephen M. Cameron  */
78739846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
78749846590eSStephen M. Cameron {
78759846590eSStephen M. Cameron 	unsigned long flags;
78769846590eSStephen M. Cameron 	struct offline_device_entry *d;
78779846590eSStephen M. Cameron 	struct list_head *this, *tmp;
78789846590eSStephen M. Cameron 
78799846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
78809846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
78819846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
78829846590eSStephen M. Cameron 				offline_list);
78839846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
7884d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
7885d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
7886d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
7887d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
78889846590eSStephen M. Cameron 			return 1;
7889d1fea47cSStephen M. Cameron 		}
78909846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
789176438d08SStephen M. Cameron 	}
78929846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
78939846590eSStephen M. Cameron 	return 0;
78949846590eSStephen M. Cameron }
78959846590eSStephen M. Cameron 
78966636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
7897a0c12413SStephen M. Cameron {
7898a0c12413SStephen M. Cameron 	unsigned long flags;
78998a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
79006636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
79016636e7f4SDon Brace 
79026636e7f4SDon Brace 
79036636e7f4SDon Brace 	if (h->remove_in_progress)
79048a98db73SStephen M. Cameron 		return;
79059846590eSStephen M. Cameron 
79069846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
79079846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
79089846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
79099846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
79109846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
79119846590eSStephen M. Cameron 	}
79126636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
79136636e7f4SDon Brace 	if (!h->remove_in_progress)
79146636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
79156636e7f4SDon Brace 				h->heartbeat_sample_interval);
79166636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
79176636e7f4SDon Brace }
79186636e7f4SDon Brace 
79196636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
79206636e7f4SDon Brace {
79216636e7f4SDon Brace 	unsigned long flags;
79226636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
79236636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
79246636e7f4SDon Brace 
79256636e7f4SDon Brace 	detect_controller_lockup(h);
79266636e7f4SDon Brace 	if (lockup_detected(h))
79276636e7f4SDon Brace 		return;
79289846590eSStephen M. Cameron 
79298a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
79306636e7f4SDon Brace 	if (!h->remove_in_progress)
79318a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
79328a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
79338a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7934a0c12413SStephen M. Cameron }
7935a0c12413SStephen M. Cameron 
79366636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
79376636e7f4SDon Brace 						char *name)
79386636e7f4SDon Brace {
79396636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
79406636e7f4SDon Brace 
7941397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
79426636e7f4SDon Brace 	if (!wq)
79436636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
79446636e7f4SDon Brace 
79456636e7f4SDon Brace 	return wq;
79466636e7f4SDon Brace }
79476636e7f4SDon Brace 
79486f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
79494c2a8c40SStephen M. Cameron {
79504c2a8c40SStephen M. Cameron 	int dac, rc;
79514c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
795264670ac8SStephen M. Cameron 	int try_soft_reset = 0;
795364670ac8SStephen M. Cameron 	unsigned long flags;
79546b6c1cd7STomas Henzl 	u32 board_id;
79554c2a8c40SStephen M. Cameron 
79564c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
79574c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
79584c2a8c40SStephen M. Cameron 
79596b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
79606b6c1cd7STomas Henzl 	if (rc < 0) {
79616b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
79626b6c1cd7STomas Henzl 		return rc;
79636b6c1cd7STomas Henzl 	}
79646b6c1cd7STomas Henzl 
79656b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
796664670ac8SStephen M. Cameron 	if (rc) {
796764670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
79684c2a8c40SStephen M. Cameron 			return rc;
796964670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
797064670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
797164670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
797264670ac8SStephen M. Cameron 		 * point that it can accept a command.
797364670ac8SStephen M. Cameron 		 */
797464670ac8SStephen M. Cameron 		try_soft_reset = 1;
797564670ac8SStephen M. Cameron 		rc = 0;
797664670ac8SStephen M. Cameron 	}
797764670ac8SStephen M. Cameron 
797864670ac8SStephen M. Cameron reinit_after_soft_reset:
79794c2a8c40SStephen M. Cameron 
7980303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
7981303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
7982303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
7983303932fdSDon Brace 	 */
7984303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
7985edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
7986105a3dbcSRobert Elliott 	if (!h) {
7987105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
7988ecd9aad4SStephen M. Cameron 		return -ENOMEM;
7989105a3dbcSRobert Elliott 	}
7990edd16368SStephen M. Cameron 
799155c06c71SStephen M. Cameron 	h->pdev = pdev;
7992105a3dbcSRobert Elliott 
7993a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
79949846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
79956eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
79969846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
79976eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
799834f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
79999b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8000094963daSStephen M. Cameron 
8001094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8002094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
80032a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8004105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
80052a5ac326SStephen M. Cameron 		rc = -ENOMEM;
80062efa5929SRobert Elliott 		goto clean1;	/* aer/h */
80072a5ac326SStephen M. Cameron 	}
8008094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8009094963daSStephen M. Cameron 
801055c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8011105a3dbcSRobert Elliott 	if (rc)
80122946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8013edd16368SStephen M. Cameron 
80142946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
80152946e82bSRobert Elliott 	 * interrupt_mode h->intr */
80162946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
80172946e82bSRobert Elliott 	if (rc)
80182946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
80192946e82bSRobert Elliott 
80202946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8021edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8022edd16368SStephen M. Cameron 	number_of_controllers++;
8023edd16368SStephen M. Cameron 
8024edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8025ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8026ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8027edd16368SStephen M. Cameron 		dac = 1;
8028ecd9aad4SStephen M. Cameron 	} else {
8029ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8030ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8031edd16368SStephen M. Cameron 			dac = 0;
8032ecd9aad4SStephen M. Cameron 		} else {
8033edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
80342946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8035edd16368SStephen M. Cameron 		}
8036ecd9aad4SStephen M. Cameron 	}
8037edd16368SStephen M. Cameron 
8038edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8039edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
804010f66018SStephen M. Cameron 
8041105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8042105a3dbcSRobert Elliott 	if (rc)
80432946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8044d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
80458947fd10SRobert Elliott 	if (rc)
80462946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8047105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8048105a3dbcSRobert Elliott 	if (rc)
80492946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8050a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
80519b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8052d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8053d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8054a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
8055edd16368SStephen M. Cameron 
8056edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
80579a41338eSStephen M. Cameron 	h->ndevices = 0;
80582946e82bSRobert Elliott 
80599a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8060105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8061105a3dbcSRobert Elliott 	if (rc)
80622946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
80632946e82bSRobert Elliott 
80642946e82bSRobert Elliott 	/* hook into SCSI subsystem */
80652946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
80662946e82bSRobert Elliott 	if (rc)
80672946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
80682efa5929SRobert Elliott 
80692efa5929SRobert Elliott 	/* create the resubmit workqueue */
80702efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
80712efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
80722efa5929SRobert Elliott 		rc = -ENOMEM;
80732efa5929SRobert Elliott 		goto clean7;
80742efa5929SRobert Elliott 	}
80752efa5929SRobert Elliott 
80762efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
80772efa5929SRobert Elliott 	if (!h->resubmit_wq) {
80782efa5929SRobert Elliott 		rc = -ENOMEM;
80792efa5929SRobert Elliott 		goto clean7;	/* aer/h */
80802efa5929SRobert Elliott 	}
808164670ac8SStephen M. Cameron 
8082105a3dbcSRobert Elliott 	/*
8083105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
808464670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
808564670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
808664670ac8SStephen M. Cameron 	 */
808764670ac8SStephen M. Cameron 	if (try_soft_reset) {
808864670ac8SStephen M. Cameron 
808964670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
809064670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
809164670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
809264670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
809364670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
809464670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
809564670ac8SStephen M. Cameron 		 */
809664670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
809764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
809864670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8099ec501a18SRobert Elliott 		hpsa_free_irqs(h);
81009ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
810164670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
810264670ac8SStephen M. Cameron 		if (rc) {
81039ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
81049ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8105d498757cSRobert Elliott 			/*
8106b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8107b2ef480cSRobert Elliott 			 * again. Instead, do its work
8108b2ef480cSRobert Elliott 			 */
8109b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8110b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8111b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8112b2ef480cSRobert Elliott 			/*
8113b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8114b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8115d498757cSRobert Elliott 			 */
8116d498757cSRobert Elliott 			goto clean3;
811764670ac8SStephen M. Cameron 		}
811864670ac8SStephen M. Cameron 
811964670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
812064670ac8SStephen M. Cameron 		if (rc)
812164670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
81227ef7323fSDon Brace 			goto clean7;
812364670ac8SStephen M. Cameron 
812464670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
812564670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
812664670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
812764670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
812864670ac8SStephen M. Cameron 		msleep(10000);
812964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
813064670ac8SStephen M. Cameron 
813164670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
813264670ac8SStephen M. Cameron 		if (rc)
813364670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
813464670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
813564670ac8SStephen M. Cameron 
813664670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
813764670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
813864670ac8SStephen M. Cameron 		 * all over again.
813964670ac8SStephen M. Cameron 		 */
814064670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
814164670ac8SStephen M. Cameron 		try_soft_reset = 0;
814264670ac8SStephen M. Cameron 		if (rc)
8143b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
814464670ac8SStephen M. Cameron 			return -ENODEV;
814564670ac8SStephen M. Cameron 
814664670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
814764670ac8SStephen M. Cameron 	}
8148edd16368SStephen M. Cameron 
8149da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8150da0697bdSScott Teel 	h->acciopath_status = 1;
8151da0697bdSScott Teel 
8152e863d68eSScott Teel 
8153edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8154edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8155edd16368SStephen M. Cameron 
8156339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
81578a98db73SStephen M. Cameron 
81588a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
81598a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
81608a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
81618a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
81628a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81636636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
81646636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81656636e7f4SDon Brace 				h->heartbeat_sample_interval);
816688bf6d62SStephen M. Cameron 	return 0;
8167edd16368SStephen M. Cameron 
81682946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8169105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8170105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8171105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
817233a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
81732946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
81742e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
81752946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8176ec501a18SRobert Elliott 	hpsa_free_irqs(h);
81772946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
81782946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
81792946e82bSRobert Elliott 	h->scsi_host = NULL;
81802946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8181195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
81822946e82bSRobert Elliott clean2: /* lu, aer/h */
8183105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8184094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8185105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8186105a3dbcSRobert Elliott 	}
8187105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8188105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8189105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8190105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8191105a3dbcSRobert Elliott 	}
8192105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8193105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8194105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8195105a3dbcSRobert Elliott 	}
8196edd16368SStephen M. Cameron 	kfree(h);
8197ecd9aad4SStephen M. Cameron 	return rc;
8198edd16368SStephen M. Cameron }
8199edd16368SStephen M. Cameron 
8200edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8201edd16368SStephen M. Cameron {
8202edd16368SStephen M. Cameron 	char *flush_buf;
8203edd16368SStephen M. Cameron 	struct CommandList *c;
820425163bd5SWebb Scales 	int rc;
8205702890e3SStephen M. Cameron 
8206094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8207702890e3SStephen M. Cameron 		return;
8208edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8209edd16368SStephen M. Cameron 	if (!flush_buf)
8210edd16368SStephen M. Cameron 		return;
8211edd16368SStephen M. Cameron 
821245fcb86eSStephen Cameron 	c = cmd_alloc(h);
8213bf43caf3SRobert Elliott 
8214a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8215a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8216a2dac136SStephen M. Cameron 		goto out;
8217a2dac136SStephen M. Cameron 	}
821825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
821925163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
822025163bd5SWebb Scales 	if (rc)
822125163bd5SWebb Scales 		goto out;
8222edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8223a2dac136SStephen M. Cameron out:
8224edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8225edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
822645fcb86eSStephen Cameron 	cmd_free(h, c);
8227edd16368SStephen M. Cameron 	kfree(flush_buf);
8228edd16368SStephen M. Cameron }
8229edd16368SStephen M. Cameron 
8230edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8231edd16368SStephen M. Cameron {
8232edd16368SStephen M. Cameron 	struct ctlr_info *h;
8233edd16368SStephen M. Cameron 
8234edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8235edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8236edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8237edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8238edd16368SStephen M. Cameron 	 */
8239edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8240edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8241105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8242cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8243edd16368SStephen M. Cameron }
8244edd16368SStephen M. Cameron 
82456f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
824655e14e76SStephen M. Cameron {
824755e14e76SStephen M. Cameron 	int i;
824855e14e76SStephen M. Cameron 
8249105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
825055e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8251105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8252105a3dbcSRobert Elliott 	}
825355e14e76SStephen M. Cameron }
825455e14e76SStephen M. Cameron 
82556f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8256edd16368SStephen M. Cameron {
8257edd16368SStephen M. Cameron 	struct ctlr_info *h;
82588a98db73SStephen M. Cameron 	unsigned long flags;
8259edd16368SStephen M. Cameron 
8260edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8261edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8262edd16368SStephen M. Cameron 		return;
8263edd16368SStephen M. Cameron 	}
8264edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
82658a98db73SStephen M. Cameron 
82668a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
82678a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
82688a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
82698a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
82706636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
82716636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
82726636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
82736636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8274cc64c817SRobert Elliott 
8275*2d041306SDon Brace 	/*
8276*2d041306SDon Brace 	 * Call before disabling interrupts.
8277*2d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
8278*2d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
8279*2d041306SDon Brace 	 * operations which cannot complete and will hang the system.
8280*2d041306SDon Brace 	 */
8281*2d041306SDon Brace 	if (h->scsi_host)
8282*2d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8283105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8284195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8285edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8286cc64c817SRobert Elliott 
8287105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8288105a3dbcSRobert Elliott 
82892946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
82902946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
82912946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8292105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8293105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
82941fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
8295105a3dbcSRobert Elliott 
8296105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8297195f2c65SRobert Elliott 
82982946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
82992946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
83002946e82bSRobert Elliott 
8301195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
83022946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8303195f2c65SRobert Elliott 
8304105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8305105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8306105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8307105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8308edd16368SStephen M. Cameron }
8309edd16368SStephen M. Cameron 
8310edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8311edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8312edd16368SStephen M. Cameron {
8313edd16368SStephen M. Cameron 	return -ENOSYS;
8314edd16368SStephen M. Cameron }
8315edd16368SStephen M. Cameron 
8316edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8317edd16368SStephen M. Cameron {
8318edd16368SStephen M. Cameron 	return -ENOSYS;
8319edd16368SStephen M. Cameron }
8320edd16368SStephen M. Cameron 
8321edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8322f79cfec6SStephen M. Cameron 	.name = HPSA,
8323edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
83246f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8325edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8326edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8327edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8328edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8329edd16368SStephen M. Cameron };
8330edd16368SStephen M. Cameron 
8331303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8332303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8333303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8334303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8335303932fdSDon Brace  * byte increments) which the controller uses to fetch
8336303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8337303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8338303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8339303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8340303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8341303932fdSDon Brace  * bits of the command address.
8342303932fdSDon Brace  */
8343303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
83442b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8345303932fdSDon Brace {
8346303932fdSDon Brace 	int i, j, b, size;
8347303932fdSDon Brace 
8348303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8349303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8350303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8351e1f7de0cSMatt Gates 		size = i + min_blocks;
8352303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8353303932fdSDon Brace 		/* Find the bucket that is just big enough */
8354e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8355303932fdSDon Brace 			if (bucket[j] >= size) {
8356303932fdSDon Brace 				b = j;
8357303932fdSDon Brace 				break;
8358303932fdSDon Brace 			}
8359303932fdSDon Brace 		}
8360303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8361303932fdSDon Brace 		bucket_map[i] = b;
8362303932fdSDon Brace 	}
8363303932fdSDon Brace }
8364303932fdSDon Brace 
8365105a3dbcSRobert Elliott /*
8366105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8367105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8368105a3dbcSRobert Elliott  */
8369c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8370303932fdSDon Brace {
83716c311b57SStephen M. Cameron 	int i;
83726c311b57SStephen M. Cameron 	unsigned long register_value;
8373e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8374e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8375e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8376b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8377b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8378e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8379def342bdSStephen M. Cameron 
8380def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8381def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8382def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8383def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8384def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8385def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8386def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8387def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8388def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8389def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8390d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8391def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8392def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8393def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8394def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8395def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8396def342bdSStephen M. Cameron 	 */
8397d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8398b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8399b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8400b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8401b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8402b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8403b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8404b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8405b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8406b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8407b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8408d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8409303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8410303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8411303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8412303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8413303932fdSDon Brace 	 */
8414303932fdSDon Brace 
8415b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8416b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8417b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8418b3a52e79SStephen M. Cameron 	 */
8419b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8420b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8421b3a52e79SStephen M. Cameron 
8422303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8423072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8424072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8425303932fdSDon Brace 
8426d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8427d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8428e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8429303932fdSDon Brace 	for (i = 0; i < 8; i++)
8430303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8431303932fdSDon Brace 
8432303932fdSDon Brace 	/* size of controller ring buffer */
8433303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8434254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8435303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8436303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8437254f796bSMatt Gates 
8438254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8439254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8440072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8441254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8442254f796bSMatt Gates 	}
8443254f796bSMatt Gates 
8444b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8445e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8446e1f7de0cSMatt Gates 	/*
8447e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8448e1f7de0cSMatt Gates 	 */
8449e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8450e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8451e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8452e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8453c349775eSScott Teel 	} else {
8454c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8455c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8456c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8457c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8458c349775eSScott Teel 		}
8459e1f7de0cSMatt Gates 	}
8460303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8461c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8462c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8463c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8464c706a795SRobert Elliott 		return -ENODEV;
8465c706a795SRobert Elliott 	}
8466303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8467303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8468050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8469050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8470c706a795SRobert Elliott 		return -ENODEV;
8471303932fdSDon Brace 	}
8472960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8473e1f7de0cSMatt Gates 	h->access = access;
8474e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8475e1f7de0cSMatt Gates 
8476b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8477b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8478c706a795SRobert Elliott 		return 0;
8479e1f7de0cSMatt Gates 
8480b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8481e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8482e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8483e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8484e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8485e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8486e1f7de0cSMatt Gates 		}
8487283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8488283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8489e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8490e1f7de0cSMatt Gates 
8491e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8492072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8493072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8494072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8495072b0518SStephen M. Cameron 				h->reply_queue_size);
8496e1f7de0cSMatt Gates 
8497e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8498e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8499e1f7de0cSMatt Gates 		 */
8500e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8501e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8502e1f7de0cSMatt Gates 
8503e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8504e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8505e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8506e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8507e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
85082b08b3e9SDon Brace 			cp->host_context_flags =
85092b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8510e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8511e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
851250a0decfSStephen M. Cameron 			cp->tag =
8513f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
851450a0decfSStephen M. Cameron 			cp->host_addr =
851550a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8516e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8517e1f7de0cSMatt Gates 		}
8518b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8519b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8520b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8521b9af4937SStephen M. Cameron 		int rc;
8522b9af4937SStephen M. Cameron 
8523b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8524b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8525b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8526b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8527b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8528b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8529b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8530b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8531b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8532b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8533b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8534b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8535b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8536b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8537b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8538b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8539b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8540b9af4937SStephen M. Cameron 	}
8541b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8542c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8543c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8544c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8545c706a795SRobert Elliott 		return -ENODEV;
8546c706a795SRobert Elliott 	}
8547c706a795SRobert Elliott 	return 0;
8548e1f7de0cSMatt Gates }
8549e1f7de0cSMatt Gates 
85501fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
85511fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
85521fb7c98aSRobert Elliott {
8553105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
85541fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
85551fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
85561fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
85571fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8558105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8559105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8560105a3dbcSRobert Elliott 	}
85611fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8562105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
85631fb7c98aSRobert Elliott }
85641fb7c98aSRobert Elliott 
8565d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8566d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8567e1f7de0cSMatt Gates {
8568283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8569283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8570283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8571283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8572283b4a9bSStephen M. Cameron 
8573e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8574e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8575e1f7de0cSMatt Gates 	 * hardware.
8576e1f7de0cSMatt Gates 	 */
8577e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8578e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8579e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8580e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8581e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8582e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8583e1f7de0cSMatt Gates 
8584e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8585283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8586e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8587e1f7de0cSMatt Gates 
8588e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8589e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8590e1f7de0cSMatt Gates 		goto clean_up;
8591e1f7de0cSMatt Gates 
8592e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8593e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8594e1f7de0cSMatt Gates 	return 0;
8595e1f7de0cSMatt Gates 
8596e1f7de0cSMatt Gates clean_up:
85971fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
85982dd02d74SRobert Elliott 	return -ENOMEM;
85996c311b57SStephen M. Cameron }
86006c311b57SStephen M. Cameron 
86011fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
86021fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
86031fb7c98aSRobert Elliott {
8604d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8605d9a729f3SWebb Scales 
8606105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
86071fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
86081fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
86091fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
86101fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8611105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8612105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8613105a3dbcSRobert Elliott 	}
86141fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8615105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
86161fb7c98aSRobert Elliott }
86171fb7c98aSRobert Elliott 
8618d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8619d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8620aca9012aSStephen M. Cameron {
8621d9a729f3SWebb Scales 	int rc;
8622d9a729f3SWebb Scales 
8623aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8624aca9012aSStephen M. Cameron 
8625aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8626aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8627aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8628aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8629aca9012aSStephen M. Cameron 
8630aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8631aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8632aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8633aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8634aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8635aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8636aca9012aSStephen M. Cameron 
8637aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8638aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8639aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8640aca9012aSStephen M. Cameron 
8641aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8642d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8643d9a729f3SWebb Scales 		rc = -ENOMEM;
8644d9a729f3SWebb Scales 		goto clean_up;
8645d9a729f3SWebb Scales 	}
8646d9a729f3SWebb Scales 
8647d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8648d9a729f3SWebb Scales 	if (rc)
8649aca9012aSStephen M. Cameron 		goto clean_up;
8650aca9012aSStephen M. Cameron 
8651aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8652aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8653aca9012aSStephen M. Cameron 	return 0;
8654aca9012aSStephen M. Cameron 
8655aca9012aSStephen M. Cameron clean_up:
86561fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8657d9a729f3SWebb Scales 	return rc;
8658aca9012aSStephen M. Cameron }
8659aca9012aSStephen M. Cameron 
8660105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8661105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8662105a3dbcSRobert Elliott {
8663105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8664105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8665105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8666105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8667105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8668105a3dbcSRobert Elliott }
8669105a3dbcSRobert Elliott 
8670105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8671105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8672105a3dbcSRobert Elliott  */
8673105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
86746c311b57SStephen M. Cameron {
86756c311b57SStephen M. Cameron 	u32 trans_support;
8676e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8677e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8678105a3dbcSRobert Elliott 	int i, rc;
86796c311b57SStephen M. Cameron 
868002ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8681105a3dbcSRobert Elliott 		return 0;
868202ec19c8SStephen M. Cameron 
868367c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
868467c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8685105a3dbcSRobert Elliott 		return 0;
868667c99a72Sscameron@beardog.cce.hp.com 
8687e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8688e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8689e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
8690e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
8691105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
8692105a3dbcSRobert Elliott 		if (rc)
8693105a3dbcSRobert Elliott 			return rc;
8694105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8695aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
8696aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
8697105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
8698105a3dbcSRobert Elliott 		if (rc)
8699105a3dbcSRobert Elliott 			return rc;
8700e1f7de0cSMatt Gates 	}
8701e1f7de0cSMatt Gates 
8702eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
8703cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
87046c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
8705072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
87066c311b57SStephen M. Cameron 
8707254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8708072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
8709072b0518SStephen M. Cameron 						h->reply_queue_size,
8710072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
8711105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
8712105a3dbcSRobert Elliott 			rc = -ENOMEM;
8713105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
8714105a3dbcSRobert Elliott 		}
8715254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
8716254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
8717254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
8718254f796bSMatt Gates 	}
8719254f796bSMatt Gates 
87206c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
8721d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
87226c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8723105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
8724105a3dbcSRobert Elliott 		rc = -ENOMEM;
8725105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
8726105a3dbcSRobert Elliott 	}
87276c311b57SStephen M. Cameron 
8728105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
8729105a3dbcSRobert Elliott 	if (rc)
8730105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
8731105a3dbcSRobert Elliott 	return 0;
8732303932fdSDon Brace 
8733105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
8734303932fdSDon Brace 	kfree(h->blockFetchTable);
8735105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8736105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
8737105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8738105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8739105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8740105a3dbcSRobert Elliott 	return rc;
8741303932fdSDon Brace }
8742303932fdSDon Brace 
874323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
874476438d08SStephen M. Cameron {
874523100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
874623100dd9SStephen M. Cameron }
874723100dd9SStephen M. Cameron 
874823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
874923100dd9SStephen M. Cameron {
875023100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
8751f2405db8SDon Brace 	int i, accel_cmds_out;
8752281a7fd0SWebb Scales 	int refcount;
875376438d08SStephen M. Cameron 
8754f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
875523100dd9SStephen M. Cameron 		accel_cmds_out = 0;
8756f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
8757f2405db8SDon Brace 			c = h->cmd_pool + i;
8758281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
8759281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
876023100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
8761281a7fd0SWebb Scales 			cmd_free(h, c);
8762f2405db8SDon Brace 		}
876323100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
876476438d08SStephen M. Cameron 			break;
876576438d08SStephen M. Cameron 		msleep(100);
876676438d08SStephen M. Cameron 	} while (1);
876776438d08SStephen M. Cameron }
876876438d08SStephen M. Cameron 
8769edd16368SStephen M. Cameron /*
8770edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
8771edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
8772edd16368SStephen M. Cameron  */
8773edd16368SStephen M. Cameron static int __init hpsa_init(void)
8774edd16368SStephen M. Cameron {
877531468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
8776edd16368SStephen M. Cameron }
8777edd16368SStephen M. Cameron 
8778edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
8779edd16368SStephen M. Cameron {
8780edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
8781edd16368SStephen M. Cameron }
8782edd16368SStephen M. Cameron 
8783e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
8784e1f7de0cSMatt Gates {
8785e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
8786dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
8787dd0e19f3SScott Teel 
8788dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
8789dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
8790dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
8791dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
8792dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
8793dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
8794dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
8795dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
8796dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
8797dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
8798dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
8799dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
8800dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
8801dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
8802dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
8803dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
8804dd0e19f3SScott Teel 
8805dd0e19f3SScott Teel #undef VERIFY_OFFSET
8806dd0e19f3SScott Teel 
8807dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
8808b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
8809b66cc250SMike Miller 
8810b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
8811b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
8812b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
8813b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
8814b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
8815b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
8816b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
8817b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
8818b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
8819b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
8820b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
8821b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
8822b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
8823b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
8824b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
8825b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
8826b66cc250SMike Miller 
8827b66cc250SMike Miller #undef VERIFY_OFFSET
8828b66cc250SMike Miller 
8829b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
8830e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
8831e1f7de0cSMatt Gates 
8832e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
8833e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
8834e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
8835e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
8836e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
8837e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
8838e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
8839e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
8840e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
8841e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
8842e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
8843e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
8844e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
8845e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
8846e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
8847e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
8848e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
8849e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
8850e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
8851e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
8852e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
8853e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
885450a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
8855e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
8856e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
8857e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
8858e1f7de0cSMatt Gates #undef VERIFY_OFFSET
8859e1f7de0cSMatt Gates }
8860e1f7de0cSMatt Gates 
8861edd16368SStephen M. Cameron module_init(hpsa_init);
8862edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
8863