xref: /openbmc/linux/drivers/scsi/hpsa.c (revision 1b70150af548f47edfe45a6b97392e4a80538274)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
3edd16368SStephen M. Cameron  *    Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4edd16368SStephen M. Cameron  *
5edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
6edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
7edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
8edd16368SStephen M. Cameron  *
9edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
10edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
11edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
13edd16368SStephen M. Cameron  *
14edd16368SStephen M. Cameron  *    You should have received a copy of the GNU General Public License
15edd16368SStephen M. Cameron  *    along with this program; if not, write to the Free Software
16edd16368SStephen M. Cameron  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  *    Questions/Comments/Bugfixes to iss_storagedev@hp.com
19edd16368SStephen M. Cameron  *
20edd16368SStephen M. Cameron  */
21edd16368SStephen M. Cameron 
22edd16368SStephen M. Cameron #include <linux/module.h>
23edd16368SStephen M. Cameron #include <linux/interrupt.h>
24edd16368SStephen M. Cameron #include <linux/types.h>
25edd16368SStephen M. Cameron #include <linux/pci.h>
26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
27edd16368SStephen M. Cameron #include <linux/kernel.h>
28edd16368SStephen M. Cameron #include <linux/slab.h>
29edd16368SStephen M. Cameron #include <linux/delay.h>
30edd16368SStephen M. Cameron #include <linux/fs.h>
31edd16368SStephen M. Cameron #include <linux/timer.h>
32edd16368SStephen M. Cameron #include <linux/init.h>
33edd16368SStephen M. Cameron #include <linux/spinlock.h>
34edd16368SStephen M. Cameron #include <linux/compat.h>
35edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
36edd16368SStephen M. Cameron #include <linux/uaccess.h>
37edd16368SStephen M. Cameron #include <linux/io.h>
38edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
39edd16368SStephen M. Cameron #include <linux/completion.h>
40edd16368SStephen M. Cameron #include <linux/moduleparam.h>
41edd16368SStephen M. Cameron #include <scsi/scsi.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
43edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
44edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
47edd16368SStephen M. Cameron #include <linux/string.h>
48edd16368SStephen M. Cameron #include <linux/bitmap.h>
4960063497SArun Sharma #include <linux/atomic.h>
50edd16368SStephen M. Cameron #include <linux/kthread.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
52283b4a9bSStephen M. Cameron #include <asm/div64.h>
53edd16368SStephen M. Cameron #include "hpsa_cmd.h"
54edd16368SStephen M. Cameron #include "hpsa.h"
55edd16368SStephen M. Cameron 
56edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
57e481cce8SMike Miller #define HPSA_DRIVER_VERSION "3.4.0-1"
58edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
59f79cfec6SStephen M. Cameron #define HPSA "hpsa"
60edd16368SStephen M. Cameron 
61edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */
62edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000
63edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
64edd16368SStephen M. Cameron 
65edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
66edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
67edd16368SStephen M. Cameron 
68edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
69edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
70edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
71edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
72edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
73edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
74edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
75edd16368SStephen M. Cameron 
76edd16368SStephen M. Cameron static int hpsa_allow_any;
77edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
78edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
79edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8002ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8102ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8202ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8302ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
84edd16368SStephen M. Cameron 
85edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
86edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
87edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
88edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
89edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
90edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
92163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
93163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
94f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
959143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
969143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
979143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
989143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
102fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
103fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
104fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
105fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1925},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
10997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
122edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
123edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
124edd16368SStephen M. Cameron 	{0,}
125edd16368SStephen M. Cameron };
126edd16368SStephen M. Cameron 
127edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
128edd16368SStephen M. Cameron 
129edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
130edd16368SStephen M. Cameron  *  product = Marketing Name for the board
131edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
132edd16368SStephen M. Cameron  */
133edd16368SStephen M. Cameron static struct board_type products[] = {
134edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
135edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
136edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
137edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
138edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
139163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
140163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
141fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
142fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
143fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
144fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
145fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
146fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
147fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1481fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1491fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1501fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1511fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1521fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1531fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1541fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
15597b9f53dSMike Miller 	{0x21BD103C, "Smart Array", &SA5_access},
15697b9f53dSMike Miller 	{0x21BE103C, "Smart Array", &SA5_access},
15797b9f53dSMike Miller 	{0x21BF103C, "Smart Array", &SA5_access},
15897b9f53dSMike Miller 	{0x21C0103C, "Smart Array", &SA5_access},
15997b9f53dSMike Miller 	{0x21C1103C, "Smart Array", &SA5_access},
16097b9f53dSMike Miller 	{0x21C2103C, "Smart Array", &SA5_access},
16197b9f53dSMike Miller 	{0x21C3103C, "Smart Array", &SA5_access},
16297b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
16397b9f53dSMike Miller 	{0x21C5103C, "Smart Array", &SA5_access},
16497b9f53dSMike Miller 	{0x21C7103C, "Smart Array", &SA5_access},
16597b9f53dSMike Miller 	{0x21C8103C, "Smart Array", &SA5_access},
16697b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
167edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
168edd16368SStephen M. Cameron };
169edd16368SStephen M. Cameron 
170edd16368SStephen M. Cameron static int number_of_controllers;
171edd16368SStephen M. Cameron 
17210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
17310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
174edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg);
175edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h);
176edd16368SStephen M. Cameron 
177edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
178edd16368SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg);
179edd16368SStephen M. Cameron #endif
180edd16368SStephen M. Cameron 
181edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
182edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c);
183edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
184edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h);
185a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
186b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
187edd16368SStephen M. Cameron 	int cmd_type);
188b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
189edd16368SStephen M. Cameron 
190f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
191a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
192a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
193a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
194667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
195667e23d4SStephen M. Cameron 	int qdepth, int reason);
196edd16368SStephen M. Cameron 
197edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
19875167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
199edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
200edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
201edd16368SStephen M. Cameron 
202edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno);
203edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
204edd16368SStephen M. Cameron 	struct CommandList *c);
205edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
206edd16368SStephen M. Cameron 	struct CommandList *c);
207303932fdSDon Brace /* performant mode helper functions */
208303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
209e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map);
2106f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
211254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2126f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2136f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2141df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2156f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2161df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2176f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2186f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2196f039790SGreg Kroah-Hartman 				     int wait_for_ready);
22075167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
221283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
222fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
223fe5389c8SStephen M. Cameron #define BOARD_READY 1
22476438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h);
22576438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
226c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
227c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
228c349775eSScott Teel 	u8 *scsi3addr);
229edd16368SStephen M. Cameron 
230edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
231edd16368SStephen M. Cameron {
232edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
233edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
234edd16368SStephen M. Cameron }
235edd16368SStephen M. Cameron 
236a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
237a23513e8SStephen M. Cameron {
238a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
239a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
240a23513e8SStephen M. Cameron }
241a23513e8SStephen M. Cameron 
242edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
243edd16368SStephen M. Cameron 	struct CommandList *c)
244edd16368SStephen M. Cameron {
245edd16368SStephen M. Cameron 	if (c->err_info->SenseInfo[2] != UNIT_ATTENTION)
246edd16368SStephen M. Cameron 		return 0;
247edd16368SStephen M. Cameron 
248edd16368SStephen M. Cameron 	switch (c->err_info->SenseInfo[12]) {
249edd16368SStephen M. Cameron 	case STATE_CHANGED:
250f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a state change "
251edd16368SStephen M. Cameron 			"detected, command retried\n", h->ctlr);
252edd16368SStephen M. Cameron 		break;
253edd16368SStephen M. Cameron 	case LUN_FAILED:
254f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: LUN failure "
255edd16368SStephen M. Cameron 			"detected, action required\n", h->ctlr);
256edd16368SStephen M. Cameron 		break;
257edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
258f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: report LUN data "
25931468401SMike Miller 			"changed, action required\n", h->ctlr);
260edd16368SStephen M. Cameron 	/*
2614f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
2624f4eb9f1SScott Teel 	 * target (array) devices.
263edd16368SStephen M. Cameron 	 */
264edd16368SStephen M. Cameron 		break;
265edd16368SStephen M. Cameron 	case POWER_OR_RESET:
266f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: a power on "
267edd16368SStephen M. Cameron 			"or device reset detected\n", h->ctlr);
268edd16368SStephen M. Cameron 		break;
269edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
270f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unit attention "
271edd16368SStephen M. Cameron 		    "cleared by another initiator\n", h->ctlr);
272edd16368SStephen M. Cameron 		break;
273edd16368SStephen M. Cameron 	default:
274f79cfec6SStephen M. Cameron 		dev_warn(&h->pdev->dev, HPSA "%d: unknown "
275edd16368SStephen M. Cameron 			"unit attention detected\n", h->ctlr);
276edd16368SStephen M. Cameron 		break;
277edd16368SStephen M. Cameron 	}
278edd16368SStephen M. Cameron 	return 1;
279edd16368SStephen M. Cameron }
280edd16368SStephen M. Cameron 
281852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
282852af20aSMatt Bondurant {
283852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
284852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
285852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
286852af20aSMatt Bondurant 		return 0;
287852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
288852af20aSMatt Bondurant 	return 1;
289852af20aSMatt Bondurant }
290852af20aSMatt Bondurant 
291da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
292da0697bdSScott Teel 					 struct device_attribute *attr,
293da0697bdSScott Teel 					 const char *buf, size_t count)
294da0697bdSScott Teel {
295da0697bdSScott Teel 	int status, len;
296da0697bdSScott Teel 	struct ctlr_info *h;
297da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
298da0697bdSScott Teel 	char tmpbuf[10];
299da0697bdSScott Teel 
300da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
301da0697bdSScott Teel 		return -EACCES;
302da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
303da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
304da0697bdSScott Teel 	tmpbuf[len] = '\0';
305da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
306da0697bdSScott Teel 		return -EINVAL;
307da0697bdSScott Teel 	h = shost_to_hba(shost);
308da0697bdSScott Teel 	h->acciopath_status = !!status;
309da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
310da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
311da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
312da0697bdSScott Teel 	return count;
313da0697bdSScott Teel }
314da0697bdSScott Teel 
315edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
316edd16368SStephen M. Cameron 				 struct device_attribute *attr,
317edd16368SStephen M. Cameron 				 const char *buf, size_t count)
318edd16368SStephen M. Cameron {
319edd16368SStephen M. Cameron 	struct ctlr_info *h;
320edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
321a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
32231468401SMike Miller 	hpsa_scan_start(h->scsi_host);
323edd16368SStephen M. Cameron 	return count;
324edd16368SStephen M. Cameron }
325edd16368SStephen M. Cameron 
326d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
327d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
328d28ce020SStephen M. Cameron {
329d28ce020SStephen M. Cameron 	struct ctlr_info *h;
330d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
331d28ce020SStephen M. Cameron 	unsigned char *fwrev;
332d28ce020SStephen M. Cameron 
333d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
334d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
335d28ce020SStephen M. Cameron 		return 0;
336d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
337d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
338d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
339d28ce020SStephen M. Cameron }
340d28ce020SStephen M. Cameron 
34194a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
34294a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
34394a13649SStephen M. Cameron {
34494a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
34594a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
34694a13649SStephen M. Cameron 
34794a13649SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", h->commands_outstanding);
34894a13649SStephen M. Cameron }
34994a13649SStephen M. Cameron 
350745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
351745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
352745a7a25SStephen M. Cameron {
353745a7a25SStephen M. Cameron 	struct ctlr_info *h;
354745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
355745a7a25SStephen M. Cameron 
356745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
357745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
358960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
359745a7a25SStephen M. Cameron 			"performant" : "simple");
360745a7a25SStephen M. Cameron }
361745a7a25SStephen M. Cameron 
362da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
363da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
364da0697bdSScott Teel {
365da0697bdSScott Teel 	struct ctlr_info *h;
366da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
367da0697bdSScott Teel 
368da0697bdSScott Teel 	h = shost_to_hba(shost);
369da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
370da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
371da0697bdSScott Teel }
372da0697bdSScott Teel 
37346380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
374941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
375941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
376941b1cdaSStephen M. Cameron 	0x324b103C, /* SmartArray P711m */
377941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
378941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
379941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
380941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
381941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
382941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
383941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
384941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
385941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
386941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
3877af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
388941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
389941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
3905a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
3915a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
3925a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
3935a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
3945a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
3955a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
396941b1cdaSStephen M. Cameron };
397941b1cdaSStephen M. Cameron 
39846380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
39946380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
4007af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
4015a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
4025a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
4035a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
4045a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
4055a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
4065a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
40746380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
40846380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
40946380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
41046380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
41146380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
41246380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
41346380786SStephen M. Cameron 	 */
41446380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
41546380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
41646380786SStephen M. Cameron };
41746380786SStephen M. Cameron 
41846380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id)
419941b1cdaSStephen M. Cameron {
420941b1cdaSStephen M. Cameron 	int i;
421941b1cdaSStephen M. Cameron 
422941b1cdaSStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++)
42346380786SStephen M. Cameron 		if (unresettable_controller[i] == board_id)
424941b1cdaSStephen M. Cameron 			return 0;
425941b1cdaSStephen M. Cameron 	return 1;
426941b1cdaSStephen M. Cameron }
427941b1cdaSStephen M. Cameron 
42846380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
42946380786SStephen M. Cameron {
43046380786SStephen M. Cameron 	int i;
43146380786SStephen M. Cameron 
43246380786SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++)
43346380786SStephen M. Cameron 		if (soft_unresettable_controller[i] == board_id)
43446380786SStephen M. Cameron 			return 0;
43546380786SStephen M. Cameron 	return 1;
43646380786SStephen M. Cameron }
43746380786SStephen M. Cameron 
43846380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
43946380786SStephen M. Cameron {
44046380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
44146380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
44246380786SStephen M. Cameron }
44346380786SStephen M. Cameron 
444941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
445941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
446941b1cdaSStephen M. Cameron {
447941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
448941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
449941b1cdaSStephen M. Cameron 
450941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
45146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
452941b1cdaSStephen M. Cameron }
453941b1cdaSStephen M. Cameron 
454edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
455edd16368SStephen M. Cameron {
456edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
457edd16368SStephen M. Cameron }
458edd16368SStephen M. Cameron 
459edd16368SStephen M. Cameron static const char *raid_label[] = { "0", "4", "1(1+0)", "5", "5+1", "ADG",
460d82357eaSMike Miller 	"1(ADM)", "UNKNOWN"
461edd16368SStephen M. Cameron };
4626b80b18fSScott Teel #define HPSA_RAID_0	0
4636b80b18fSScott Teel #define HPSA_RAID_4	1
4646b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
4656b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
4666b80b18fSScott Teel #define HPSA_RAID_51	4
4676b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
4686b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
469edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
470edd16368SStephen M. Cameron 
471edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
472edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
473edd16368SStephen M. Cameron {
474edd16368SStephen M. Cameron 	ssize_t l = 0;
47582a72c0aSStephen M. Cameron 	unsigned char rlevel;
476edd16368SStephen M. Cameron 	struct ctlr_info *h;
477edd16368SStephen M. Cameron 	struct scsi_device *sdev;
478edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
479edd16368SStephen M. Cameron 	unsigned long flags;
480edd16368SStephen M. Cameron 
481edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
482edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
483edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
484edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
485edd16368SStephen M. Cameron 	if (!hdev) {
486edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
487edd16368SStephen M. Cameron 		return -ENODEV;
488edd16368SStephen M. Cameron 	}
489edd16368SStephen M. Cameron 
490edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
491edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(hdev->scsi3addr)) {
492edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
493edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
494edd16368SStephen M. Cameron 		return l;
495edd16368SStephen M. Cameron 	}
496edd16368SStephen M. Cameron 
497edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
498edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
49982a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
500edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
501edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
502edd16368SStephen M. Cameron 	return l;
503edd16368SStephen M. Cameron }
504edd16368SStephen M. Cameron 
505edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
506edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
507edd16368SStephen M. Cameron {
508edd16368SStephen M. Cameron 	struct ctlr_info *h;
509edd16368SStephen M. Cameron 	struct scsi_device *sdev;
510edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
511edd16368SStephen M. Cameron 	unsigned long flags;
512edd16368SStephen M. Cameron 	unsigned char lunid[8];
513edd16368SStephen M. Cameron 
514edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
515edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
516edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
517edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
518edd16368SStephen M. Cameron 	if (!hdev) {
519edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
520edd16368SStephen M. Cameron 		return -ENODEV;
521edd16368SStephen M. Cameron 	}
522edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
523edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
524edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
525edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
526edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
527edd16368SStephen M. Cameron }
528edd16368SStephen M. Cameron 
529edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
530edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
531edd16368SStephen M. Cameron {
532edd16368SStephen M. Cameron 	struct ctlr_info *h;
533edd16368SStephen M. Cameron 	struct scsi_device *sdev;
534edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
535edd16368SStephen M. Cameron 	unsigned long flags;
536edd16368SStephen M. Cameron 	unsigned char sn[16];
537edd16368SStephen M. Cameron 
538edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
539edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
540edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
541edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
542edd16368SStephen M. Cameron 	if (!hdev) {
543edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
544edd16368SStephen M. Cameron 		return -ENODEV;
545edd16368SStephen M. Cameron 	}
546edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
547edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
548edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
549edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
550edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
551edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
552edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
553edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
554edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
555edd16368SStephen M. Cameron }
556edd16368SStephen M. Cameron 
557c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
558c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
559c1988684SScott Teel {
560c1988684SScott Teel 	struct ctlr_info *h;
561c1988684SScott Teel 	struct scsi_device *sdev;
562c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
563c1988684SScott Teel 	unsigned long flags;
564c1988684SScott Teel 	int offload_enabled;
565c1988684SScott Teel 
566c1988684SScott Teel 	sdev = to_scsi_device(dev);
567c1988684SScott Teel 	h = sdev_to_hba(sdev);
568c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
569c1988684SScott Teel 	hdev = sdev->hostdata;
570c1988684SScott Teel 	if (!hdev) {
571c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
572c1988684SScott Teel 		return -ENODEV;
573c1988684SScott Teel 	}
574c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
575c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
576c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
577c1988684SScott Teel }
578c1988684SScott Teel 
5793f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
5803f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
5813f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
5823f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
583c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
584c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
585da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
586da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
587da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
5883f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
5893f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
5903f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
5913f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
5923f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
5933f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
594941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
595941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
5963f5eac3aSStephen M. Cameron 
5973f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
5983f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
5993f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
6003f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
601c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
6023f5eac3aSStephen M. Cameron 	NULL,
6033f5eac3aSStephen M. Cameron };
6043f5eac3aSStephen M. Cameron 
6053f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
6063f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
6073f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
6083f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
6093f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
610941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
611da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
6123f5eac3aSStephen M. Cameron 	NULL,
6133f5eac3aSStephen M. Cameron };
6143f5eac3aSStephen M. Cameron 
6153f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
6163f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
617f79cfec6SStephen M. Cameron 	.name			= HPSA,
618f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
6193f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
6203f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
6213f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
6223f5eac3aSStephen M. Cameron 	.change_queue_depth	= hpsa_change_queue_depth,
6233f5eac3aSStephen M. Cameron 	.this_id		= -1,
6243f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
62575167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
6263f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
6273f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
6283f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
6293f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
6303f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
6313f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
6323f5eac3aSStephen M. Cameron #endif
6333f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
6343f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
635c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
63654b2b50cSMartin K. Petersen 	.no_write_same = 1,
6373f5eac3aSStephen M. Cameron };
6383f5eac3aSStephen M. Cameron 
6393f5eac3aSStephen M. Cameron 
6403f5eac3aSStephen M. Cameron /* Enqueuing and dequeuing functions for cmdlists. */
6413f5eac3aSStephen M. Cameron static inline void addQ(struct list_head *list, struct CommandList *c)
6423f5eac3aSStephen M. Cameron {
6433f5eac3aSStephen M. Cameron 	list_add_tail(&c->list, list);
6443f5eac3aSStephen M. Cameron }
6453f5eac3aSStephen M. Cameron 
646254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
6473f5eac3aSStephen M. Cameron {
6483f5eac3aSStephen M. Cameron 	u32 a;
649254f796bSMatt Gates 	struct reply_pool *rq = &h->reply_queue[q];
650e16a33adSMatt Gates 	unsigned long flags;
6513f5eac3aSStephen M. Cameron 
652e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
653e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
654e1f7de0cSMatt Gates 
6553f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
656254f796bSMatt Gates 		return h->access.command_completed(h, q);
6573f5eac3aSStephen M. Cameron 
658254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
659254f796bSMatt Gates 		a = rq->head[rq->current_entry];
660254f796bSMatt Gates 		rq->current_entry++;
661e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
6623f5eac3aSStephen M. Cameron 		h->commands_outstanding--;
663e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
6643f5eac3aSStephen M. Cameron 	} else {
6653f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
6663f5eac3aSStephen M. Cameron 	}
6673f5eac3aSStephen M. Cameron 	/* Check for wraparound */
668254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
669254f796bSMatt Gates 		rq->current_entry = 0;
670254f796bSMatt Gates 		rq->wraparound ^= 1;
6713f5eac3aSStephen M. Cameron 	}
6723f5eac3aSStephen M. Cameron 	return a;
6733f5eac3aSStephen M. Cameron }
6743f5eac3aSStephen M. Cameron 
675c349775eSScott Teel /*
676c349775eSScott Teel  * There are some special bits in the bus address of the
677c349775eSScott Teel  * command that we have to set for the controller to know
678c349775eSScott Teel  * how to process the command:
679c349775eSScott Teel  *
680c349775eSScott Teel  * Normal performant mode:
681c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
682c349775eSScott Teel  * bits 1-3 = block fetch table entry
683c349775eSScott Teel  * bits 4-6 = command type (== 0)
684c349775eSScott Teel  *
685c349775eSScott Teel  * ioaccel1 mode:
686c349775eSScott Teel  * bit 0 = "performant mode" bit.
687c349775eSScott Teel  * bits 1-3 = block fetch table entry
688c349775eSScott Teel  * bits 4-6 = command type (== 110)
689c349775eSScott Teel  * (command type is needed because ioaccel1 mode
690c349775eSScott Teel  * commands are submitted through the same register as normal
691c349775eSScott Teel  * mode commands, so this is how the controller knows whether
692c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
693c349775eSScott Teel  *
694c349775eSScott Teel  * ioaccel2 mode:
695c349775eSScott Teel  * bit 0 = "performant mode" bit.
696c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
697c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
698c349775eSScott Teel  * a separate special register for submitting commands.
699c349775eSScott Teel  */
700c349775eSScott Teel 
7013f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant
7023f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
7033f5eac3aSStephen M. Cameron  * register number
7043f5eac3aSStephen M. Cameron  */
7053f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c)
7063f5eac3aSStephen M. Cameron {
707254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
7083f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
709eee0f03aSHannes Reinecke 		if (likely(h->msix_vector > 0))
710254f796bSMatt Gates 			c->Header.ReplyQueue =
711804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
712254f796bSMatt Gates 	}
7133f5eac3aSStephen M. Cameron }
7143f5eac3aSStephen M. Cameron 
715c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
716c349775eSScott Teel 						struct CommandList *c)
717c349775eSScott Teel {
718c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
719c349775eSScott Teel 
720c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
721c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
722c349775eSScott Teel 	 */
723c349775eSScott Teel 	cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
724c349775eSScott Teel 	/* Set the bits in the address sent down to include:
725c349775eSScott Teel 	 *  - performant mode bit (bit 0)
726c349775eSScott Teel 	 *  - pull count (bits 1-3)
727c349775eSScott Teel 	 *  - command type (bits 4-6)
728c349775eSScott Teel 	 */
729c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
730c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
731c349775eSScott Teel }
732c349775eSScott Teel 
733c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
734c349775eSScott Teel 						struct CommandList *c)
735c349775eSScott Teel {
736c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
737c349775eSScott Teel 
738c349775eSScott Teel 	/* Tell the controller to post the reply to the queue for this
739c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
740c349775eSScott Teel 	 */
741c349775eSScott Teel 	cp->reply_queue = smp_processor_id() % h->nreply_queues;
742c349775eSScott Teel 	/* Set the bits in the address sent down to include:
743c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
744c349775eSScott Teel 	 *  - pull count (bits 0-3)
745c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
746c349775eSScott Teel 	 */
747c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
748c349775eSScott Teel }
749c349775eSScott Teel 
750e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
751e85c5974SStephen M. Cameron {
752e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
753e85c5974SStephen M. Cameron }
754e85c5974SStephen M. Cameron 
755e85c5974SStephen M. Cameron /*
756e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
757e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
758e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
759e85c5974SStephen M. Cameron  */
760e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
761e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
762e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
763e85c5974SStephen M. Cameron 		struct CommandList *c)
764e85c5974SStephen M. Cameron {
765e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
766e85c5974SStephen M. Cameron 		return;
767e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
768e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
769e85c5974SStephen M. Cameron }
770e85c5974SStephen M. Cameron 
771e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
772e85c5974SStephen M. Cameron 		struct CommandList *c)
773e85c5974SStephen M. Cameron {
774e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
775e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
776e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
777e85c5974SStephen M. Cameron }
778e85c5974SStephen M. Cameron 
7793f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h,
7803f5eac3aSStephen M. Cameron 	struct CommandList *c)
7813f5eac3aSStephen M. Cameron {
7823f5eac3aSStephen M. Cameron 	unsigned long flags;
7833f5eac3aSStephen M. Cameron 
784c349775eSScott Teel 	switch (c->cmd_type) {
785c349775eSScott Teel 	case CMD_IOACCEL1:
786c349775eSScott Teel 		set_ioaccel1_performant_mode(h, c);
787c349775eSScott Teel 		break;
788c349775eSScott Teel 	case CMD_IOACCEL2:
789c349775eSScott Teel 		set_ioaccel2_performant_mode(h, c);
790c349775eSScott Teel 		break;
791c349775eSScott Teel 	default:
7923f5eac3aSStephen M. Cameron 		set_performant_mode(h, c);
793c349775eSScott Teel 	}
794e85c5974SStephen M. Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
7953f5eac3aSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7963f5eac3aSStephen M. Cameron 	addQ(&h->reqQ, c);
7973f5eac3aSStephen M. Cameron 	h->Qdepth++;
7983f5eac3aSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
799e16a33adSMatt Gates 	start_io(h);
8003f5eac3aSStephen M. Cameron }
8013f5eac3aSStephen M. Cameron 
8023f5eac3aSStephen M. Cameron static inline void removeQ(struct CommandList *c)
8033f5eac3aSStephen M. Cameron {
8043f5eac3aSStephen M. Cameron 	if (WARN_ON(list_empty(&c->list)))
8053f5eac3aSStephen M. Cameron 		return;
8063f5eac3aSStephen M. Cameron 	list_del_init(&c->list);
8073f5eac3aSStephen M. Cameron }
8083f5eac3aSStephen M. Cameron 
8093f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
8103f5eac3aSStephen M. Cameron {
8113f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
8123f5eac3aSStephen M. Cameron }
8133f5eac3aSStephen M. Cameron 
8143f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
8153f5eac3aSStephen M. Cameron {
8163f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
8173f5eac3aSStephen M. Cameron 		return 0;
8183f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
8193f5eac3aSStephen M. Cameron 		return 1;
8203f5eac3aSStephen M. Cameron 	return 0;
8213f5eac3aSStephen M. Cameron }
8223f5eac3aSStephen M. Cameron 
823edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
824edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
825edd16368SStephen M. Cameron {
826edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
827edd16368SStephen M. Cameron 	 * assumes h->devlock is held
828edd16368SStephen M. Cameron 	 */
829edd16368SStephen M. Cameron 	int i, found = 0;
830cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
831edd16368SStephen M. Cameron 
832263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
833edd16368SStephen M. Cameron 
834edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
835edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
836263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
837edd16368SStephen M. Cameron 	}
838edd16368SStephen M. Cameron 
839263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
840263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
841edd16368SStephen M. Cameron 		/* *bus = 1; */
842edd16368SStephen M. Cameron 		*target = i;
843edd16368SStephen M. Cameron 		*lun = 0;
844edd16368SStephen M. Cameron 		found = 1;
845edd16368SStephen M. Cameron 	}
846edd16368SStephen M. Cameron 	return !found;
847edd16368SStephen M. Cameron }
848edd16368SStephen M. Cameron 
849edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
850edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno,
851edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
852edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
853edd16368SStephen M. Cameron {
854edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
855edd16368SStephen M. Cameron 	int n = h->ndevices;
856edd16368SStephen M. Cameron 	int i;
857edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
858edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
859edd16368SStephen M. Cameron 
860cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
861edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
862edd16368SStephen M. Cameron 			"inaccessible.\n");
863edd16368SStephen M. Cameron 		return -1;
864edd16368SStephen M. Cameron 	}
865edd16368SStephen M. Cameron 
866edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
867edd16368SStephen M. Cameron 	if (device->lun != -1)
868edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
869edd16368SStephen M. Cameron 		goto lun_assigned;
870edd16368SStephen M. Cameron 
871edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
872edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
873edd16368SStephen M. Cameron 	 * unit no, zero otherise.
874edd16368SStephen M. Cameron 	 */
875edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
876edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
877edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
878edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
879edd16368SStephen M. Cameron 			return -1;
880edd16368SStephen M. Cameron 		goto lun_assigned;
881edd16368SStephen M. Cameron 	}
882edd16368SStephen M. Cameron 
883edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
884edd16368SStephen M. Cameron 	 * Search through our list and find the device which
885edd16368SStephen M. Cameron 	 * has the same 8 byte LUN address, excepting byte 4.
886edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
887edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
888edd16368SStephen M. Cameron 	 */
889edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
890edd16368SStephen M. Cameron 	addr1[4] = 0;
891edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
892edd16368SStephen M. Cameron 		sd = h->dev[i];
893edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
894edd16368SStephen M. Cameron 		addr2[4] = 0;
895edd16368SStephen M. Cameron 		/* differ only in byte 4? */
896edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
897edd16368SStephen M. Cameron 			device->bus = sd->bus;
898edd16368SStephen M. Cameron 			device->target = sd->target;
899edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
900edd16368SStephen M. Cameron 			break;
901edd16368SStephen M. Cameron 		}
902edd16368SStephen M. Cameron 	}
903edd16368SStephen M. Cameron 	if (device->lun == -1) {
904edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
905edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
906edd16368SStephen M. Cameron 			"configuration.\n");
907edd16368SStephen M. Cameron 			return -1;
908edd16368SStephen M. Cameron 	}
909edd16368SStephen M. Cameron 
910edd16368SStephen M. Cameron lun_assigned:
911edd16368SStephen M. Cameron 
912edd16368SStephen M. Cameron 	h->dev[n] = device;
913edd16368SStephen M. Cameron 	h->ndevices++;
914edd16368SStephen M. Cameron 	added[*nadded] = device;
915edd16368SStephen M. Cameron 	(*nadded)++;
916edd16368SStephen M. Cameron 
917edd16368SStephen M. Cameron 	/* initially, (before registering with scsi layer) we don't
918edd16368SStephen M. Cameron 	 * know our hostno and we don't want to print anything first
919edd16368SStephen M. Cameron 	 * time anyway (the scsi layer's inquiries will show that info)
920edd16368SStephen M. Cameron 	 */
921edd16368SStephen M. Cameron 	/* if (hostno != -1) */
922edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n",
923edd16368SStephen M. Cameron 			scsi_device_type(device->devtype), hostno,
924edd16368SStephen M. Cameron 			device->bus, device->target, device->lun);
925edd16368SStephen M. Cameron 	return 0;
926edd16368SStephen M. Cameron }
927edd16368SStephen M. Cameron 
928bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
929bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno,
930bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
931bd9244f7SScott Teel {
932bd9244f7SScott Teel 	/* assumes h->devlock is held */
933bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
934bd9244f7SScott Teel 
935bd9244f7SScott Teel 	/* Raid level changed. */
936bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
937250fb125SStephen M. Cameron 
938250fb125SStephen M. Cameron 	/* Raid offload parameters changed. */
939250fb125SStephen M. Cameron 	h->dev[entry]->offload_config = new_entry->offload_config;
940250fb125SStephen M. Cameron 	h->dev[entry]->offload_enabled = new_entry->offload_enabled;
9419fb0de2dSStephen M. Cameron 	h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
9429fb0de2dSStephen M. Cameron 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
9439fb0de2dSStephen M. Cameron 	h->dev[entry]->raid_map = new_entry->raid_map;
944250fb125SStephen M. Cameron 
945bd9244f7SScott Teel 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n",
946bd9244f7SScott Teel 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
947bd9244f7SScott Teel 		new_entry->target, new_entry->lun);
948bd9244f7SScott Teel }
949bd9244f7SScott Teel 
9502a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
9512a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno,
9522a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
9532a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
9542a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
9552a8ccf31SStephen M. Cameron {
9562a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
957cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
9582a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
9592a8ccf31SStephen M. Cameron 	(*nremoved)++;
96001350d05SStephen M. Cameron 
96101350d05SStephen M. Cameron 	/*
96201350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
96301350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
96401350d05SStephen M. Cameron 	 */
96501350d05SStephen M. Cameron 	if (new_entry->target == -1) {
96601350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
96701350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
96801350d05SStephen M. Cameron 	}
96901350d05SStephen M. Cameron 
9702a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
9712a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
9722a8ccf31SStephen M. Cameron 	(*nadded)++;
9732a8ccf31SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n",
9742a8ccf31SStephen M. Cameron 		scsi_device_type(new_entry->devtype), hostno, new_entry->bus,
9752a8ccf31SStephen M. Cameron 			new_entry->target, new_entry->lun);
9762a8ccf31SStephen M. Cameron }
9772a8ccf31SStephen M. Cameron 
978edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
979edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry,
980edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
981edd16368SStephen M. Cameron {
982edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
983edd16368SStephen M. Cameron 	int i;
984edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
985edd16368SStephen M. Cameron 
986cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
987edd16368SStephen M. Cameron 
988edd16368SStephen M. Cameron 	sd = h->dev[entry];
989edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
990edd16368SStephen M. Cameron 	(*nremoved)++;
991edd16368SStephen M. Cameron 
992edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
993edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
994edd16368SStephen M. Cameron 	h->ndevices--;
995edd16368SStephen M. Cameron 	dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n",
996edd16368SStephen M. Cameron 		scsi_device_type(sd->devtype), hostno, sd->bus, sd->target,
997edd16368SStephen M. Cameron 		sd->lun);
998edd16368SStephen M. Cameron }
999edd16368SStephen M. Cameron 
1000edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1001edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1002edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1003edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1004edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1005edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1006edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1007edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1008edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1009edd16368SStephen M. Cameron 
1010edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1011edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1012edd16368SStephen M. Cameron {
1013edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1014edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1015edd16368SStephen M. Cameron 	 */
1016edd16368SStephen M. Cameron 	unsigned long flags;
1017edd16368SStephen M. Cameron 	int i, j;
1018edd16368SStephen M. Cameron 
1019edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1020edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1021edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1022edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1023edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1024edd16368SStephen M. Cameron 			h->ndevices--;
1025edd16368SStephen M. Cameron 			break;
1026edd16368SStephen M. Cameron 		}
1027edd16368SStephen M. Cameron 	}
1028edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1029edd16368SStephen M. Cameron 	kfree(added);
1030edd16368SStephen M. Cameron }
1031edd16368SStephen M. Cameron 
1032edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1033edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1034edd16368SStephen M. Cameron {
1035edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1036edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1037edd16368SStephen M. Cameron 	 * to differ first
1038edd16368SStephen M. Cameron 	 */
1039edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1040edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1041edd16368SStephen M. Cameron 		return 0;
1042edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1043edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1044edd16368SStephen M. Cameron 		return 0;
1045edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1046edd16368SStephen M. Cameron 		return 0;
1047edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1048edd16368SStephen M. Cameron 		return 0;
1049edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1050edd16368SStephen M. Cameron 		return 0;
1051edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1052edd16368SStephen M. Cameron 		return 0;
1053edd16368SStephen M. Cameron 	return 1;
1054edd16368SStephen M. Cameron }
1055edd16368SStephen M. Cameron 
1056bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1057bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1058bd9244f7SScott Teel {
1059bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1060bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1061bd9244f7SScott Teel 	 * needs to be told anything about the change.
1062bd9244f7SScott Teel 	 */
1063bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1064bd9244f7SScott Teel 		return 1;
1065250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1066250fb125SStephen M. Cameron 		return 1;
1067250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1068250fb125SStephen M. Cameron 		return 1;
1069bd9244f7SScott Teel 	return 0;
1070bd9244f7SScott Teel }
1071bd9244f7SScott Teel 
1072edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1073edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1074edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1075bd9244f7SScott Teel  * location in *index.
1076bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1077bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1078bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1079edd16368SStephen M. Cameron  */
1080edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1081edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1082edd16368SStephen M. Cameron 	int *index)
1083edd16368SStephen M. Cameron {
1084edd16368SStephen M. Cameron 	int i;
1085edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1086edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1087edd16368SStephen M. Cameron #define DEVICE_SAME 2
1088bd9244f7SScott Teel #define DEVICE_UPDATED 3
1089edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
109023231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
109123231048SStephen M. Cameron 			continue;
1092edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1093edd16368SStephen M. Cameron 			*index = i;
1094bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1095bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1096bd9244f7SScott Teel 					return DEVICE_UPDATED;
1097edd16368SStephen M. Cameron 				return DEVICE_SAME;
1098bd9244f7SScott Teel 			} else {
1099edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1100edd16368SStephen M. Cameron 			}
1101edd16368SStephen M. Cameron 		}
1102bd9244f7SScott Teel 	}
1103edd16368SStephen M. Cameron 	*index = -1;
1104edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1105edd16368SStephen M. Cameron }
1106edd16368SStephen M. Cameron 
11074967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno,
1108edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1109edd16368SStephen M. Cameron {
1110edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1111edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1112edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1113edd16368SStephen M. Cameron 	 */
1114edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1115edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1116edd16368SStephen M. Cameron 	unsigned long flags;
1117edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1118edd16368SStephen M. Cameron 	int nadded, nremoved;
1119edd16368SStephen M. Cameron 	struct Scsi_Host *sh = NULL;
1120edd16368SStephen M. Cameron 
1121cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1122cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1123edd16368SStephen M. Cameron 
1124edd16368SStephen M. Cameron 	if (!added || !removed) {
1125edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1126edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1127edd16368SStephen M. Cameron 		goto free_and_out;
1128edd16368SStephen M. Cameron 	}
1129edd16368SStephen M. Cameron 
1130edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1131edd16368SStephen M. Cameron 
1132edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1133edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1134edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1135edd16368SStephen M. Cameron 	 * info and add the new device info.
1136bd9244f7SScott Teel 	 * If minor device attributes change, just update
1137bd9244f7SScott Teel 	 * the existing device structure.
1138edd16368SStephen M. Cameron 	 */
1139edd16368SStephen M. Cameron 	i = 0;
1140edd16368SStephen M. Cameron 	nremoved = 0;
1141edd16368SStephen M. Cameron 	nadded = 0;
1142edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1143edd16368SStephen M. Cameron 		csd = h->dev[i];
1144edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1145edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1146edd16368SStephen M. Cameron 			changes++;
1147edd16368SStephen M. Cameron 			hpsa_scsi_remove_entry(h, hostno, i,
1148edd16368SStephen M. Cameron 				removed, &nremoved);
1149edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1150edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1151edd16368SStephen M. Cameron 			changes++;
11522a8ccf31SStephen M. Cameron 			hpsa_scsi_replace_entry(h, hostno, i, sd[entry],
11532a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1154c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1155c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1156c7f172dcSStephen M. Cameron 			 */
1157c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1158bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
1159bd9244f7SScott Teel 			hpsa_scsi_update_entry(h, hostno, i, sd[entry]);
1160edd16368SStephen M. Cameron 		}
1161edd16368SStephen M. Cameron 		i++;
1162edd16368SStephen M. Cameron 	}
1163edd16368SStephen M. Cameron 
1164edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1165edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1166edd16368SStephen M. Cameron 	 */
1167edd16368SStephen M. Cameron 
1168edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1169edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1170edd16368SStephen M. Cameron 			continue;
1171edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1172edd16368SStephen M. Cameron 					h->ndevices, &entry);
1173edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1174edd16368SStephen M. Cameron 			changes++;
1175edd16368SStephen M. Cameron 			if (hpsa_scsi_add_entry(h, hostno, sd[i],
1176edd16368SStephen M. Cameron 				added, &nadded) != 0)
1177edd16368SStephen M. Cameron 				break;
1178edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1179edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1180edd16368SStephen M. Cameron 			/* should never happen... */
1181edd16368SStephen M. Cameron 			changes++;
1182edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1183edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1184edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1185edd16368SStephen M. Cameron 		}
1186edd16368SStephen M. Cameron 	}
1187edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1188edd16368SStephen M. Cameron 
1189edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1190edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1191edd16368SStephen M. Cameron 	 * first time through.
1192edd16368SStephen M. Cameron 	 */
1193edd16368SStephen M. Cameron 	if (hostno == -1 || !changes)
1194edd16368SStephen M. Cameron 		goto free_and_out;
1195edd16368SStephen M. Cameron 
1196edd16368SStephen M. Cameron 	sh = h->scsi_host;
1197edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1198edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
1199edd16368SStephen M. Cameron 		struct scsi_device *sdev =
1200edd16368SStephen M. Cameron 			scsi_device_lookup(sh, removed[i]->bus,
1201edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1202edd16368SStephen M. Cameron 		if (sdev != NULL) {
1203edd16368SStephen M. Cameron 			scsi_remove_device(sdev);
1204edd16368SStephen M. Cameron 			scsi_device_put(sdev);
1205edd16368SStephen M. Cameron 		} else {
1206edd16368SStephen M. Cameron 			/* We don't expect to get here.
1207edd16368SStephen M. Cameron 			 * future cmds to this device will get selection
1208edd16368SStephen M. Cameron 			 * timeout as if the device was gone.
1209edd16368SStephen M. Cameron 			 */
1210edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d "
1211edd16368SStephen M. Cameron 				" for removal.", hostno, removed[i]->bus,
1212edd16368SStephen M. Cameron 				removed[i]->target, removed[i]->lun);
1213edd16368SStephen M. Cameron 		}
1214edd16368SStephen M. Cameron 		kfree(removed[i]);
1215edd16368SStephen M. Cameron 		removed[i] = NULL;
1216edd16368SStephen M. Cameron 	}
1217edd16368SStephen M. Cameron 
1218edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1219edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1220edd16368SStephen M. Cameron 		if (scsi_add_device(sh, added[i]->bus,
1221edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun) == 0)
1222edd16368SStephen M. Cameron 			continue;
1223edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, "
1224edd16368SStephen M. Cameron 			"device not added.\n", hostno, added[i]->bus,
1225edd16368SStephen M. Cameron 			added[i]->target, added[i]->lun);
1226edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1227edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1228edd16368SStephen M. Cameron 		 */
1229edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1230edd16368SStephen M. Cameron 	}
1231edd16368SStephen M. Cameron 
1232edd16368SStephen M. Cameron free_and_out:
1233edd16368SStephen M. Cameron 	kfree(added);
1234edd16368SStephen M. Cameron 	kfree(removed);
1235edd16368SStephen M. Cameron }
1236edd16368SStephen M. Cameron 
1237edd16368SStephen M. Cameron /*
12389e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1239edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1240edd16368SStephen M. Cameron  */
1241edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1242edd16368SStephen M. Cameron 	int bus, int target, int lun)
1243edd16368SStephen M. Cameron {
1244edd16368SStephen M. Cameron 	int i;
1245edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1246edd16368SStephen M. Cameron 
1247edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1248edd16368SStephen M. Cameron 		sd = h->dev[i];
1249edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1250edd16368SStephen M. Cameron 			return sd;
1251edd16368SStephen M. Cameron 	}
1252edd16368SStephen M. Cameron 	return NULL;
1253edd16368SStephen M. Cameron }
1254edd16368SStephen M. Cameron 
1255edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */
1256edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1257edd16368SStephen M. Cameron {
1258edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1259edd16368SStephen M. Cameron 	unsigned long flags;
1260edd16368SStephen M. Cameron 	struct ctlr_info *h;
1261edd16368SStephen M. Cameron 
1262edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1263edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1264edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1265edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
1266edd16368SStephen M. Cameron 	if (sd != NULL)
1267edd16368SStephen M. Cameron 		sdev->hostdata = sd;
1268edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1269edd16368SStephen M. Cameron 	return 0;
1270edd16368SStephen M. Cameron }
1271edd16368SStephen M. Cameron 
1272edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1273edd16368SStephen M. Cameron {
1274bcc44255SStephen M. Cameron 	/* nothing to do. */
1275edd16368SStephen M. Cameron }
1276edd16368SStephen M. Cameron 
127733a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
127833a2ffceSStephen M. Cameron {
127933a2ffceSStephen M. Cameron 	int i;
128033a2ffceSStephen M. Cameron 
128133a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
128233a2ffceSStephen M. Cameron 		return;
128333a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
128433a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
128533a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
128633a2ffceSStephen M. Cameron 	}
128733a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
128833a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
128933a2ffceSStephen M. Cameron }
129033a2ffceSStephen M. Cameron 
129133a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h)
129233a2ffceSStephen M. Cameron {
129333a2ffceSStephen M. Cameron 	int i;
129433a2ffceSStephen M. Cameron 
129533a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
129633a2ffceSStephen M. Cameron 		return 0;
129733a2ffceSStephen M. Cameron 
129833a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
129933a2ffceSStephen M. Cameron 				GFP_KERNEL);
130033a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
130133a2ffceSStephen M. Cameron 		return -ENOMEM;
130233a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
130333a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
130433a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
130533a2ffceSStephen M. Cameron 		if (!h->cmd_sg_list[i])
130633a2ffceSStephen M. Cameron 			goto clean;
130733a2ffceSStephen M. Cameron 	}
130833a2ffceSStephen M. Cameron 	return 0;
130933a2ffceSStephen M. Cameron 
131033a2ffceSStephen M. Cameron clean:
131133a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
131233a2ffceSStephen M. Cameron 	return -ENOMEM;
131333a2ffceSStephen M. Cameron }
131433a2ffceSStephen M. Cameron 
1315e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
131633a2ffceSStephen M. Cameron 	struct CommandList *c)
131733a2ffceSStephen M. Cameron {
131833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
131933a2ffceSStephen M. Cameron 	u64 temp64;
132033a2ffceSStephen M. Cameron 
132133a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
132233a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
132333a2ffceSStephen M. Cameron 	chain_sg->Ext = HPSA_SG_CHAIN;
132433a2ffceSStephen M. Cameron 	chain_sg->Len = sizeof(*chain_sg) *
132533a2ffceSStephen M. Cameron 		(c->Header.SGTotal - h->max_cmd_sg_entries);
132633a2ffceSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_sg->Len,
132733a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
1328e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
1329e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
1330e2bea6dfSStephen M. Cameron 		chain_sg->Addr.lower = 0;
1331e2bea6dfSStephen M. Cameron 		chain_sg->Addr.upper = 0;
1332e2bea6dfSStephen M. Cameron 		return -1;
1333e2bea6dfSStephen M. Cameron 	}
133433a2ffceSStephen M. Cameron 	chain_sg->Addr.lower = (u32) (temp64 & 0x0FFFFFFFFULL);
133533a2ffceSStephen M. Cameron 	chain_sg->Addr.upper = (u32) ((temp64 >> 32) & 0x0FFFFFFFFULL);
1336e2bea6dfSStephen M. Cameron 	return 0;
133733a2ffceSStephen M. Cameron }
133833a2ffceSStephen M. Cameron 
133933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
134033a2ffceSStephen M. Cameron 	struct CommandList *c)
134133a2ffceSStephen M. Cameron {
134233a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
134333a2ffceSStephen M. Cameron 	union u64bit temp64;
134433a2ffceSStephen M. Cameron 
134533a2ffceSStephen M. Cameron 	if (c->Header.SGTotal <= h->max_cmd_sg_entries)
134633a2ffceSStephen M. Cameron 		return;
134733a2ffceSStephen M. Cameron 
134833a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
134933a2ffceSStephen M. Cameron 	temp64.val32.lower = chain_sg->Addr.lower;
135033a2ffceSStephen M. Cameron 	temp64.val32.upper = chain_sg->Addr.upper;
135133a2ffceSStephen M. Cameron 	pci_unmap_single(h->pdev, temp64.val, chain_sg->Len, PCI_DMA_TODEVICE);
135233a2ffceSStephen M. Cameron }
135333a2ffceSStephen M. Cameron 
1354c349775eSScott Teel static void handle_ioaccel_mode2_error(struct ctlr_info *h,
1355c349775eSScott Teel 					struct CommandList *c,
1356c349775eSScott Teel 					struct scsi_cmnd *cmd,
1357c349775eSScott Teel 					struct io_accel2_cmd *c2)
1358c349775eSScott Teel {
1359c349775eSScott Teel 	int data_len;
1360c349775eSScott Teel 
1361c349775eSScott Teel 	switch (c2->error_data.serv_response) {
1362c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
1363c349775eSScott Teel 		switch (c2->error_data.status) {
1364c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
1365c349775eSScott Teel 			break;
1366c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
1367c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1368c349775eSScott Teel 				"%s: task complete with check condition.\n",
1369c349775eSScott Teel 				"HP SSD Smart Path");
1370c349775eSScott Teel 			if (c2->error_data.data_present !=
1371c349775eSScott Teel 					IOACCEL2_SENSE_DATA_PRESENT)
1372c349775eSScott Teel 				break;
1373c349775eSScott Teel 			/* copy the sense data */
1374c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
1375c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
1376c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
1377c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
1378c349775eSScott Teel 				data_len =
1379c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
1380c349775eSScott Teel 			memcpy(cmd->sense_buffer,
1381c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
1382c349775eSScott Teel 			cmd->result |= SAM_STAT_CHECK_CONDITION;
1383c349775eSScott Teel 			break;
1384c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
1385c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1386c349775eSScott Teel 				"%s: task complete with BUSY status.\n",
1387c349775eSScott Teel 				"HP SSD Smart Path");
1388c349775eSScott Teel 			break;
1389c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
1390c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1391c349775eSScott Teel 				"%s: task complete with reservation conflict.\n",
1392c349775eSScott Teel 				"HP SSD Smart Path");
1393c349775eSScott Teel 			break;
1394c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
1395c349775eSScott Teel 			/* Make scsi midlayer do unlimited retries */
1396c349775eSScott Teel 			cmd->result = DID_IMM_RETRY << 16;
1397c349775eSScott Teel 			break;
1398c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
1399c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1400c349775eSScott Teel 				"%s: task complete with aborted status.\n",
1401c349775eSScott Teel 				"HP SSD Smart Path");
1402c349775eSScott Teel 			break;
1403c349775eSScott Teel 		default:
1404c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1405c349775eSScott Teel 				"%s: task complete with unrecognized status: 0x%02x\n",
1406c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1407c349775eSScott Teel 			break;
1408c349775eSScott Teel 		}
1409c349775eSScott Teel 		break;
1410c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
1411c349775eSScott Teel 		/* don't expect to get here. */
1412c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1413c349775eSScott Teel 			"unexpected delivery or target failure, status = 0x%02x\n",
1414c349775eSScott Teel 			c2->error_data.status);
1415c349775eSScott Teel 		break;
1416c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
1417c349775eSScott Teel 		break;
1418c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
1419c349775eSScott Teel 		break;
1420c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
1421c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function rejected.\n");
1422c349775eSScott Teel 		break;
1423c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
1424c349775eSScott Teel 		dev_warn(&h->pdev->dev, "task management function invalid LUN\n");
1425c349775eSScott Teel 		break;
1426c349775eSScott Teel 	default:
1427c349775eSScott Teel 		dev_warn(&h->pdev->dev,
1428c349775eSScott Teel 			"%s: Unrecognized server response: 0x%02x\n",
1429c349775eSScott Teel 			"HP SSD Smart Path", c2->error_data.serv_response);
1430c349775eSScott Teel 		break;
1431c349775eSScott Teel 	}
1432c349775eSScott Teel }
1433c349775eSScott Teel 
1434c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
1435c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
1436c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
1437c349775eSScott Teel {
1438c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
1439c349775eSScott Teel 
1440c349775eSScott Teel 	/* check for good status */
1441c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
1442c349775eSScott Teel 			c2->error_data.status == 0)) {
1443c349775eSScott Teel 		cmd_free(h, c);
1444c349775eSScott Teel 		cmd->scsi_done(cmd);
1445c349775eSScott Teel 		return;
1446c349775eSScott Teel 	}
1447c349775eSScott Teel 
1448c349775eSScott Teel 	/* Any RAID offload error results in retry which will use
1449c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
1450c349775eSScott Teel 	 * wrong.
1451c349775eSScott Teel 	 */
1452c349775eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr) &&
1453c349775eSScott Teel 		c2->error_data.serv_response ==
1454c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
1455c349775eSScott Teel 		if (c2->error_data.status !=
1456c349775eSScott Teel 				IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
1457c349775eSScott Teel 			dev_warn(&h->pdev->dev,
1458c349775eSScott Teel 				"%s: Error 0x%02x, Retrying on standard path.\n",
1459c349775eSScott Teel 				"HP SSD Smart Path", c2->error_data.status);
1460c349775eSScott Teel 		dev->offload_enabled = 0;
1461e863d68eSScott Teel 		h->drv_req_rescan = 1;	/* schedule controller for a rescan */
1462c349775eSScott Teel 		cmd->result = DID_SOFT_ERROR << 16;
1463c349775eSScott Teel 		cmd_free(h, c);
1464c349775eSScott Teel 		cmd->scsi_done(cmd);
1465c349775eSScott Teel 		return;
1466c349775eSScott Teel 	}
1467c349775eSScott Teel 	handle_ioaccel_mode2_error(h, c, cmd, c2);
1468c349775eSScott Teel 	cmd_free(h, c);
1469c349775eSScott Teel 	cmd->scsi_done(cmd);
1470c349775eSScott Teel }
1471c349775eSScott Teel 
14721fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
1473edd16368SStephen M. Cameron {
1474edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
1475edd16368SStephen M. Cameron 	struct ctlr_info *h;
1476edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1477283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
1478edd16368SStephen M. Cameron 
1479edd16368SStephen M. Cameron 	unsigned char sense_key;
1480edd16368SStephen M. Cameron 	unsigned char asc;      /* additional sense code */
1481edd16368SStephen M. Cameron 	unsigned char ascq;     /* additional sense code qualifier */
1482db111e18SStephen M. Cameron 	unsigned long sense_data_size;
1483edd16368SStephen M. Cameron 
1484edd16368SStephen M. Cameron 	ei = cp->err_info;
1485edd16368SStephen M. Cameron 	cmd = (struct scsi_cmnd *) cp->scsi_cmd;
1486edd16368SStephen M. Cameron 	h = cp->h;
1487283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
1488edd16368SStephen M. Cameron 
1489edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
1490e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
1491e1f7de0cSMatt Gates 		(cp->Header.SGTotal > h->max_cmd_sg_entries))
149233a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
1493edd16368SStephen M. Cameron 
1494edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
1495edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
1496c349775eSScott Teel 
1497c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
1498c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
1499c349775eSScott Teel 
15005512672fSStephen M. Cameron 	cmd->result |= ei->ScsiStatus;
1501edd16368SStephen M. Cameron 
1502edd16368SStephen M. Cameron 	/* copy the sense data whether we need to or not. */
1503db111e18SStephen M. Cameron 	if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
1504db111e18SStephen M. Cameron 		sense_data_size = SCSI_SENSE_BUFFERSIZE;
1505db111e18SStephen M. Cameron 	else
1506db111e18SStephen M. Cameron 		sense_data_size = sizeof(ei->SenseInfo);
1507db111e18SStephen M. Cameron 	if (ei->SenseLen < sense_data_size)
1508db111e18SStephen M. Cameron 		sense_data_size = ei->SenseLen;
1509db111e18SStephen M. Cameron 
1510db111e18SStephen M. Cameron 	memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
1511edd16368SStephen M. Cameron 	scsi_set_resid(cmd, ei->ResidualCnt);
1512edd16368SStephen M. Cameron 
1513edd16368SStephen M. Cameron 	if (ei->CommandStatus == 0) {
1514edd16368SStephen M. Cameron 		cmd_free(h, cp);
15152cc5bfafSTomas Henzl 		cmd->scsi_done(cmd);
1516edd16368SStephen M. Cameron 		return;
1517edd16368SStephen M. Cameron 	}
1518edd16368SStephen M. Cameron 
1519e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
1520e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
1521e1f7de0cSMatt Gates 	 */
1522e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
1523e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
1524e1f7de0cSMatt Gates 		cp->Header.SGList = cp->Header.SGTotal = scsi_sg_count(cmd);
1525e1f7de0cSMatt Gates 		cp->Request.CDBLen = c->io_flags & IOACCEL1_IOFLAGS_CDBLEN_MASK;
1526e1f7de0cSMatt Gates 		cp->Header.Tag.lower = c->Tag.lower;
1527e1f7de0cSMatt Gates 		cp->Header.Tag.upper = c->Tag.upper;
1528e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
1529e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
1530283b4a9bSStephen M. Cameron 
1531283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
1532283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
1533283b4a9bSStephen M. Cameron 		 * wrong.
1534283b4a9bSStephen M. Cameron 		 */
1535283b4a9bSStephen M. Cameron 		if (is_logical_dev_addr_mode(dev->scsi3addr)) {
1536283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
1537283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
1538283b4a9bSStephen M. Cameron 			cmd->result = DID_SOFT_ERROR << 16;
1539283b4a9bSStephen M. Cameron 			cmd_free(h, cp);
1540283b4a9bSStephen M. Cameron 			cmd->scsi_done(cmd);
1541283b4a9bSStephen M. Cameron 			return;
1542283b4a9bSStephen M. Cameron 		}
1543e1f7de0cSMatt Gates 	}
1544e1f7de0cSMatt Gates 
1545edd16368SStephen M. Cameron 	/* an error has occurred */
1546edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1547edd16368SStephen M. Cameron 
1548edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1549edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1550edd16368SStephen M. Cameron 			/* Get sense key */
1551edd16368SStephen M. Cameron 			sense_key = 0xf & ei->SenseInfo[2];
1552edd16368SStephen M. Cameron 			/* Get additional sense code */
1553edd16368SStephen M. Cameron 			asc = ei->SenseInfo[12];
1554edd16368SStephen M. Cameron 			/* Get addition sense code qualifier */
1555edd16368SStephen M. Cameron 			ascq = ei->SenseInfo[13];
1556edd16368SStephen M. Cameron 		}
1557edd16368SStephen M. Cameron 
1558edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
15593ce438dfSMatt Gates 			if (check_for_unit_attention(h, cp))
1560edd16368SStephen M. Cameron 				break;
1561edd16368SStephen M. Cameron 			if (sense_key == ILLEGAL_REQUEST) {
1562edd16368SStephen M. Cameron 				/*
1563edd16368SStephen M. Cameron 				 * SCSI REPORT_LUNS is commonly unsupported on
1564edd16368SStephen M. Cameron 				 * Smart Array.  Suppress noisy complaint.
1565edd16368SStephen M. Cameron 				 */
1566edd16368SStephen M. Cameron 				if (cp->Request.CDB[0] == REPORT_LUNS)
1567edd16368SStephen M. Cameron 					break;
1568edd16368SStephen M. Cameron 
1569edd16368SStephen M. Cameron 				/* If ASC/ASCQ indicate Logical Unit
1570edd16368SStephen M. Cameron 				 * Not Supported condition,
1571edd16368SStephen M. Cameron 				 */
1572edd16368SStephen M. Cameron 				if ((asc == 0x25) && (ascq == 0x0)) {
1573edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1574edd16368SStephen M. Cameron 						"has check condition\n", cp);
1575edd16368SStephen M. Cameron 					break;
1576edd16368SStephen M. Cameron 				}
1577edd16368SStephen M. Cameron 			}
1578edd16368SStephen M. Cameron 
1579edd16368SStephen M. Cameron 			if (sense_key == NOT_READY) {
1580edd16368SStephen M. Cameron 				/* If Sense is Not Ready, Logical Unit
1581edd16368SStephen M. Cameron 				 * Not ready, Manual Intervention
1582edd16368SStephen M. Cameron 				 * required
1583edd16368SStephen M. Cameron 				 */
1584edd16368SStephen M. Cameron 				if ((asc == 0x04) && (ascq == 0x03)) {
1585edd16368SStephen M. Cameron 					dev_warn(&h->pdev->dev, "cp %p "
1586edd16368SStephen M. Cameron 						"has check condition: unit "
1587edd16368SStephen M. Cameron 						"not ready, manual "
1588edd16368SStephen M. Cameron 						"intervention required\n", cp);
1589edd16368SStephen M. Cameron 					break;
1590edd16368SStephen M. Cameron 				}
1591edd16368SStephen M. Cameron 			}
15921d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
15931d3b3609SMatt Gates 				/* Aborted command is retryable */
15941d3b3609SMatt Gates 				dev_warn(&h->pdev->dev, "cp %p "
15951d3b3609SMatt Gates 					"has check condition: aborted command: "
15961d3b3609SMatt Gates 					"ASC: 0x%x, ASCQ: 0x%x\n",
15971d3b3609SMatt Gates 					cp, asc, ascq);
15982e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
15991d3b3609SMatt Gates 				break;
16001d3b3609SMatt Gates 			}
1601edd16368SStephen M. Cameron 			/* Must be some other type of check condition */
160221b8e4efSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "cp %p has check condition: "
1603edd16368SStephen M. Cameron 					"unknown type: "
1604edd16368SStephen M. Cameron 					"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1605edd16368SStephen M. Cameron 					"Returning result: 0x%x, "
1606edd16368SStephen M. Cameron 					"cmd=[%02x %02x %02x %02x %02x "
1607807be732SMike Miller 					"%02x %02x %02x %02x %02x %02x "
1608edd16368SStephen M. Cameron 					"%02x %02x %02x %02x %02x]\n",
1609edd16368SStephen M. Cameron 					cp, sense_key, asc, ascq,
1610edd16368SStephen M. Cameron 					cmd->result,
1611edd16368SStephen M. Cameron 					cmd->cmnd[0], cmd->cmnd[1],
1612edd16368SStephen M. Cameron 					cmd->cmnd[2], cmd->cmnd[3],
1613edd16368SStephen M. Cameron 					cmd->cmnd[4], cmd->cmnd[5],
1614edd16368SStephen M. Cameron 					cmd->cmnd[6], cmd->cmnd[7],
1615807be732SMike Miller 					cmd->cmnd[8], cmd->cmnd[9],
1616807be732SMike Miller 					cmd->cmnd[10], cmd->cmnd[11],
1617807be732SMike Miller 					cmd->cmnd[12], cmd->cmnd[13],
1618807be732SMike Miller 					cmd->cmnd[14], cmd->cmnd[15]);
1619edd16368SStephen M. Cameron 			break;
1620edd16368SStephen M. Cameron 		}
1621edd16368SStephen M. Cameron 
1622edd16368SStephen M. Cameron 
1623edd16368SStephen M. Cameron 		/* Problem was not a check condition
1624edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
1625edd16368SStephen M. Cameron 		 */
1626edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
1627edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
1628edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
1629edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
1630edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
1631edd16368SStephen M. Cameron 				sense_key, asc, ascq,
1632edd16368SStephen M. Cameron 				cmd->result);
1633edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
1634edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
1635edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
1636edd16368SStephen M. Cameron 
1637edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
1638edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
1639edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
1640edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
1641edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
1642edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
1643edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
1644edd16368SStephen M. Cameron 			 * look like selection timeout since that is
1645edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
1646edd16368SStephen M. Cameron 			 * and it's severe enough.
1647edd16368SStephen M. Cameron 			 */
1648edd16368SStephen M. Cameron 
1649edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
1650edd16368SStephen M. Cameron 		}
1651edd16368SStephen M. Cameron 		break;
1652edd16368SStephen M. Cameron 
1653edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1654edd16368SStephen M. Cameron 		break;
1655edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1656edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has"
1657edd16368SStephen M. Cameron 			" completed with data overrun "
1658edd16368SStephen M. Cameron 			"reported\n", cp);
1659edd16368SStephen M. Cameron 		break;
1660edd16368SStephen M. Cameron 	case CMD_INVALID: {
1661edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
1662edd16368SStephen M. Cameron 		print_cmd(cp); */
1663edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
1664edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
1665edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
1666edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
1667edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
1668edd16368SStephen M. Cameron 		 * missing target. */
1669edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
1670edd16368SStephen M. Cameron 	}
1671edd16368SStephen M. Cameron 		break;
1672edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1673256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1674edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p has "
1675edd16368SStephen M. Cameron 			"protocol error\n", cp);
1676edd16368SStephen M. Cameron 		break;
1677edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1678edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1679edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had  hardware error\n", cp);
1680edd16368SStephen M. Cameron 		break;
1681edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1682edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1683edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp);
1684edd16368SStephen M. Cameron 		break;
1685edd16368SStephen M. Cameron 	case CMD_ABORTED:
1686edd16368SStephen M. Cameron 		cmd->result = DID_ABORT << 16;
1687edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n",
1688edd16368SStephen M. Cameron 				cp, ei->ScsiStatus);
1689edd16368SStephen M. Cameron 		break;
1690edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1691edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1692edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp);
1693edd16368SStephen M. Cameron 		break;
1694edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1695f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
1696f6e76055SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited "
1697edd16368SStephen M. Cameron 			"abort\n", cp);
1698edd16368SStephen M. Cameron 		break;
1699edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1700edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
1701edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p timedout\n", cp);
1702edd16368SStephen M. Cameron 		break;
17031d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
17041d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
17051d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
17061d5e2ed0SStephen M. Cameron 		break;
1707283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
1708283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
1709283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
1710283b4a9bSStephen M. Cameron 		 */
1711283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
1712283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
1713283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
1714283b4a9bSStephen M. Cameron 		break;
1715edd16368SStephen M. Cameron 	default:
1716edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
1717edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
1718edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
1719edd16368SStephen M. Cameron 	}
1720edd16368SStephen M. Cameron 	cmd_free(h, cp);
17212cc5bfafSTomas Henzl 	cmd->scsi_done(cmd);
1722edd16368SStephen M. Cameron }
1723edd16368SStephen M. Cameron 
1724edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
1725edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
1726edd16368SStephen M. Cameron {
1727edd16368SStephen M. Cameron 	int i;
1728edd16368SStephen M. Cameron 	union u64bit addr64;
1729edd16368SStephen M. Cameron 
1730edd16368SStephen M. Cameron 	for (i = 0; i < sg_used; i++) {
1731edd16368SStephen M. Cameron 		addr64.val32.lower = c->SG[i].Addr.lower;
1732edd16368SStephen M. Cameron 		addr64.val32.upper = c->SG[i].Addr.upper;
1733edd16368SStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) addr64.val, c->SG[i].Len,
1734edd16368SStephen M. Cameron 			data_direction);
1735edd16368SStephen M. Cameron 	}
1736edd16368SStephen M. Cameron }
1737edd16368SStephen M. Cameron 
1738a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
1739edd16368SStephen M. Cameron 		struct CommandList *cp,
1740edd16368SStephen M. Cameron 		unsigned char *buf,
1741edd16368SStephen M. Cameron 		size_t buflen,
1742edd16368SStephen M. Cameron 		int data_direction)
1743edd16368SStephen M. Cameron {
174401a02ffcSStephen M. Cameron 	u64 addr64;
1745edd16368SStephen M. Cameron 
1746edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
1747edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
1748edd16368SStephen M. Cameron 		cp->Header.SGTotal = 0;
1749a2dac136SStephen M. Cameron 		return 0;
1750edd16368SStephen M. Cameron 	}
1751edd16368SStephen M. Cameron 
175201a02ffcSStephen M. Cameron 	addr64 = (u64) pci_map_single(pdev, buf, buflen, data_direction);
1753eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
1754a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
1755eceaae18SShuah Khan 		cp->Header.SGList = 0;
1756eceaae18SShuah Khan 		cp->Header.SGTotal = 0;
1757a2dac136SStephen M. Cameron 		return -1;
1758eceaae18SShuah Khan 	}
1759edd16368SStephen M. Cameron 	cp->SG[0].Addr.lower =
176001a02ffcSStephen M. Cameron 	  (u32) (addr64 & (u64) 0x00000000FFFFFFFF);
1761edd16368SStephen M. Cameron 	cp->SG[0].Addr.upper =
176201a02ffcSStephen M. Cameron 	  (u32) ((addr64 >> 32) & (u64) 0x00000000FFFFFFFF);
1763edd16368SStephen M. Cameron 	cp->SG[0].Len = buflen;
1764e1d9cbfaSMatt Gates 	cp->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining */
176501a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) 1;   /* no. SGs contig in this cmd */
176601a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) 1; /* total sgs in this cmd list */
1767a2dac136SStephen M. Cameron 	return 0;
1768edd16368SStephen M. Cameron }
1769edd16368SStephen M. Cameron 
1770edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
1771edd16368SStephen M. Cameron 	struct CommandList *c)
1772edd16368SStephen M. Cameron {
1773edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
1774edd16368SStephen M. Cameron 
1775edd16368SStephen M. Cameron 	c->waiting = &wait;
1776edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
1777edd16368SStephen M. Cameron 	wait_for_completion(&wait);
1778edd16368SStephen M. Cameron }
1779edd16368SStephen M. Cameron 
1780a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h,
1781a0c12413SStephen M. Cameron 	struct CommandList *c)
1782a0c12413SStephen M. Cameron {
1783a0c12413SStephen M. Cameron 	unsigned long flags;
1784a0c12413SStephen M. Cameron 
1785a0c12413SStephen M. Cameron 	/* If controller lockup detected, fake a hardware error. */
1786a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1787a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
1788a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1789a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
1790a0c12413SStephen M. Cameron 	} else {
1791a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
1792a0c12413SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
1793a0c12413SStephen M. Cameron 	}
1794a0c12413SStephen M. Cameron }
1795a0c12413SStephen M. Cameron 
17969c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
1797edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
1798edd16368SStephen M. Cameron 	struct CommandList *c, int data_direction)
1799edd16368SStephen M. Cameron {
18009c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
1801edd16368SStephen M. Cameron 
1802edd16368SStephen M. Cameron 	do {
18037630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
1804edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
1805edd16368SStephen M. Cameron 		retry_count++;
18069c2fc160SStephen M. Cameron 		if (retry_count > 3) {
18079c2fc160SStephen M. Cameron 			msleep(backoff_time);
18089c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
18099c2fc160SStephen M. Cameron 				backoff_time *= 2;
18109c2fc160SStephen M. Cameron 		}
1811852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
18129c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
18139c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
1814edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
1815edd16368SStephen M. Cameron }
1816edd16368SStephen M. Cameron 
1817edd16368SStephen M. Cameron static void hpsa_scsi_interpret_error(struct CommandList *cp)
1818edd16368SStephen M. Cameron {
1819edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1820edd16368SStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
1821edd16368SStephen M. Cameron 
1822edd16368SStephen M. Cameron 	ei = cp->err_info;
1823edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
1824edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
1825edd16368SStephen M. Cameron 		dev_warn(d, "cmd %p has completed with errors\n", cp);
1826edd16368SStephen M. Cameron 		dev_warn(d, "cmd %p has SCSI Status = %x\n", cp,
1827edd16368SStephen M. Cameron 				ei->ScsiStatus);
1828edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
1829edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
1830edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
1831edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
1832edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
1833edd16368SStephen M. Cameron 		break;
1834edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
1835edd16368SStephen M. Cameron 			dev_info(d, "UNDERRUN\n");
1836edd16368SStephen M. Cameron 		break;
1837edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
1838edd16368SStephen M. Cameron 		dev_warn(d, "cp %p has completed with data overrun\n", cp);
1839edd16368SStephen M. Cameron 		break;
1840edd16368SStephen M. Cameron 	case CMD_INVALID: {
1841edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
1842edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
1843edd16368SStephen M. Cameron 		 */
1844edd16368SStephen M. Cameron 		dev_warn(d, "cp %p is reported invalid (probably means "
1845edd16368SStephen M. Cameron 			"target device no longer present)\n", cp);
1846edd16368SStephen M. Cameron 		/* print_bytes((unsigned char *) cp, sizeof(*cp), 1, 0);
1847edd16368SStephen M. Cameron 		print_cmd(cp);  */
1848edd16368SStephen M. Cameron 		}
1849edd16368SStephen M. Cameron 		break;
1850edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
1851edd16368SStephen M. Cameron 		dev_warn(d, "cp %p has protocol error \n", cp);
1852edd16368SStephen M. Cameron 		break;
1853edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
1854edd16368SStephen M. Cameron 		/* cmd->result = DID_ERROR << 16; */
1855edd16368SStephen M. Cameron 		dev_warn(d, "cp %p had hardware error\n", cp);
1856edd16368SStephen M. Cameron 		break;
1857edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
1858edd16368SStephen M. Cameron 		dev_warn(d, "cp %p had connection lost\n", cp);
1859edd16368SStephen M. Cameron 		break;
1860edd16368SStephen M. Cameron 	case CMD_ABORTED:
1861edd16368SStephen M. Cameron 		dev_warn(d, "cp %p was aborted\n", cp);
1862edd16368SStephen M. Cameron 		break;
1863edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
1864edd16368SStephen M. Cameron 		dev_warn(d, "cp %p reports abort failed\n", cp);
1865edd16368SStephen M. Cameron 		break;
1866edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
1867edd16368SStephen M. Cameron 		dev_warn(d, "cp %p aborted due to an unsolicited abort\n", cp);
1868edd16368SStephen M. Cameron 		break;
1869edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
1870edd16368SStephen M. Cameron 		dev_warn(d, "cp %p timed out\n", cp);
1871edd16368SStephen M. Cameron 		break;
18721d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
18731d5e2ed0SStephen M. Cameron 		dev_warn(d, "Command unabortable\n");
18741d5e2ed0SStephen M. Cameron 		break;
1875edd16368SStephen M. Cameron 	default:
1876edd16368SStephen M. Cameron 		dev_warn(d, "cp %p returned unknown status %x\n", cp,
1877edd16368SStephen M. Cameron 				ei->CommandStatus);
1878edd16368SStephen M. Cameron 	}
1879edd16368SStephen M. Cameron }
1880edd16368SStephen M. Cameron 
1881edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
1882b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
1883edd16368SStephen M. Cameron 			unsigned char bufsize)
1884edd16368SStephen M. Cameron {
1885edd16368SStephen M. Cameron 	int rc = IO_OK;
1886edd16368SStephen M. Cameron 	struct CommandList *c;
1887edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1888edd16368SStephen M. Cameron 
1889edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
1890edd16368SStephen M. Cameron 
1891edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
1892edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
1893ecd9aad4SStephen M. Cameron 		return -ENOMEM;
1894edd16368SStephen M. Cameron 	}
1895edd16368SStephen M. Cameron 
1896a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
1897a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
1898a2dac136SStephen M. Cameron 		rc = -1;
1899a2dac136SStephen M. Cameron 		goto out;
1900a2dac136SStephen M. Cameron 	}
1901edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
1902edd16368SStephen M. Cameron 	ei = c->err_info;
1903edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
1904edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
1905edd16368SStephen M. Cameron 		rc = -1;
1906edd16368SStephen M. Cameron 	}
1907a2dac136SStephen M. Cameron out:
1908edd16368SStephen M. Cameron 	cmd_special_free(h, c);
1909edd16368SStephen M. Cameron 	return rc;
1910edd16368SStephen M. Cameron }
1911edd16368SStephen M. Cameron 
1912bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
1913bf711ac6SScott Teel 	u8 reset_type)
1914edd16368SStephen M. Cameron {
1915edd16368SStephen M. Cameron 	int rc = IO_OK;
1916edd16368SStephen M. Cameron 	struct CommandList *c;
1917edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
1918edd16368SStephen M. Cameron 
1919edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
1920edd16368SStephen M. Cameron 
1921edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
1922edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
1923e9ea04a6SStephen M. Cameron 		return -ENOMEM;
1924edd16368SStephen M. Cameron 	}
1925edd16368SStephen M. Cameron 
1926a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
1927bf711ac6SScott Teel 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
1928bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
1929bf711ac6SScott Teel 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */
1930edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
1931edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
1932edd16368SStephen M. Cameron 
1933edd16368SStephen M. Cameron 	ei = c->err_info;
1934edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
1935edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
1936edd16368SStephen M. Cameron 		rc = -1;
1937edd16368SStephen M. Cameron 	}
1938edd16368SStephen M. Cameron 	cmd_special_free(h, c);
1939edd16368SStephen M. Cameron 	return rc;
1940edd16368SStephen M. Cameron }
1941edd16368SStephen M. Cameron 
1942edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
1943edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
1944edd16368SStephen M. Cameron {
1945edd16368SStephen M. Cameron 	int rc;
1946edd16368SStephen M. Cameron 	unsigned char *buf;
1947edd16368SStephen M. Cameron 
1948edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
1949edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
1950edd16368SStephen M. Cameron 	if (!buf)
1951edd16368SStephen M. Cameron 		return;
1952b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
1953edd16368SStephen M. Cameron 	if (rc == 0)
1954edd16368SStephen M. Cameron 		*raid_level = buf[8];
1955edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
1956edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
1957edd16368SStephen M. Cameron 	kfree(buf);
1958edd16368SStephen M. Cameron 	return;
1959edd16368SStephen M. Cameron }
1960edd16368SStephen M. Cameron 
1961283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
1962283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
1963283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
1964283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
1965283b4a9bSStephen M. Cameron {
1966283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
1967283b4a9bSStephen M. Cameron 	int map, row, col;
1968283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
1969283b4a9bSStephen M. Cameron 
1970283b4a9bSStephen M. Cameron 	if (rc != 0)
1971283b4a9bSStephen M. Cameron 		return;
1972283b4a9bSStephen M. Cameron 
1973283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
1974283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
1975283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
1976283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
1977283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
1978283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
1979283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
1980283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
1981283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
1982283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
1983283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
1984283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
1985283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
1986283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
1987283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
1988283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
1989283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
1990283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
1991283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
1992283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
1993283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
1994283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
1995283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
1996283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
1997283b4a9bSStephen M. Cameron 
1998283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
1999283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2000283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2001283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2002283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2003283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2004283b4a9bSStephen M. Cameron 			disks_per_row =
2005283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2006283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2007283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2008283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2009283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2010283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2011283b4a9bSStephen M. Cameron 			disks_per_row =
2012283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2013283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2014283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2015283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2016283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2017283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2018283b4a9bSStephen M. Cameron 		}
2019283b4a9bSStephen M. Cameron 	}
2020283b4a9bSStephen M. Cameron }
2021283b4a9bSStephen M. Cameron #else
2022283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2023283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2024283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2025283b4a9bSStephen M. Cameron {
2026283b4a9bSStephen M. Cameron }
2027283b4a9bSStephen M. Cameron #endif
2028283b4a9bSStephen M. Cameron 
2029283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2030283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2031283b4a9bSStephen M. Cameron {
2032283b4a9bSStephen M. Cameron 	int rc = 0;
2033283b4a9bSStephen M. Cameron 	struct CommandList *c;
2034283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
2035283b4a9bSStephen M. Cameron 
2036283b4a9bSStephen M. Cameron 	c = cmd_special_alloc(h);
2037283b4a9bSStephen M. Cameron 	if (c == NULL) {
2038283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2039283b4a9bSStephen M. Cameron 		return -ENOMEM;
2040283b4a9bSStephen M. Cameron 	}
2041283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
2042283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
2043283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
2044283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n");
2045283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
2046283b4a9bSStephen M. Cameron 		return -ENOMEM;
2047283b4a9bSStephen M. Cameron 	}
2048283b4a9bSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2049283b4a9bSStephen M. Cameron 	ei = c->err_info;
2050283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2051283b4a9bSStephen M. Cameron 		hpsa_scsi_interpret_error(c);
2052283b4a9bSStephen M. Cameron 		cmd_special_free(h, c);
2053283b4a9bSStephen M. Cameron 		return -1;
2054283b4a9bSStephen M. Cameron 	}
2055283b4a9bSStephen M. Cameron 	cmd_special_free(h, c);
2056283b4a9bSStephen M. Cameron 
2057283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
2058283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
2059283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
2060283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
2061283b4a9bSStephen M. Cameron 		rc = -1;
2062283b4a9bSStephen M. Cameron 	}
2063283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
2064283b4a9bSStephen M. Cameron 	return rc;
2065283b4a9bSStephen M. Cameron }
2066283b4a9bSStephen M. Cameron 
2067*1b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
2068*1b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
2069*1b70150aSStephen M. Cameron {
2070*1b70150aSStephen M. Cameron 	int rc;
2071*1b70150aSStephen M. Cameron 	int i;
2072*1b70150aSStephen M. Cameron 	int pages;
2073*1b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
2074*1b70150aSStephen M. Cameron 
2075*1b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
2076*1b70150aSStephen M. Cameron 	if (!buf)
2077*1b70150aSStephen M. Cameron 		return 0;
2078*1b70150aSStephen M. Cameron 
2079*1b70150aSStephen M. Cameron 	/* Get the size of the page list first */
2080*1b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2081*1b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
2082*1b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
2083*1b70150aSStephen M. Cameron 	if (rc != 0)
2084*1b70150aSStephen M. Cameron 		goto exit_unsupported;
2085*1b70150aSStephen M. Cameron 	pages = buf[3];
2086*1b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
2087*1b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
2088*1b70150aSStephen M. Cameron 	else
2089*1b70150aSStephen M. Cameron 		bufsize = 255;
2090*1b70150aSStephen M. Cameron 
2091*1b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
2092*1b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2093*1b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
2094*1b70150aSStephen M. Cameron 				buf, bufsize);
2095*1b70150aSStephen M. Cameron 	if (rc != 0)
2096*1b70150aSStephen M. Cameron 		goto exit_unsupported;
2097*1b70150aSStephen M. Cameron 
2098*1b70150aSStephen M. Cameron 	pages = buf[3];
2099*1b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
2100*1b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
2101*1b70150aSStephen M. Cameron 			goto exit_supported;
2102*1b70150aSStephen M. Cameron exit_unsupported:
2103*1b70150aSStephen M. Cameron 	kfree(buf);
2104*1b70150aSStephen M. Cameron 	return 0;
2105*1b70150aSStephen M. Cameron exit_supported:
2106*1b70150aSStephen M. Cameron 	kfree(buf);
2107*1b70150aSStephen M. Cameron 	return 1;
2108*1b70150aSStephen M. Cameron }
2109*1b70150aSStephen M. Cameron 
2110283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
2111283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2112283b4a9bSStephen M. Cameron {
2113283b4a9bSStephen M. Cameron 	int rc;
2114283b4a9bSStephen M. Cameron 	unsigned char *buf;
2115283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
2116283b4a9bSStephen M. Cameron 
2117283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
2118283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
2119283b4a9bSStephen M. Cameron 
2120283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2121283b4a9bSStephen M. Cameron 	if (!buf)
2122283b4a9bSStephen M. Cameron 		return;
2123*1b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
2124*1b70150aSStephen M. Cameron 		goto out;
2125283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
2126b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
2127283b4a9bSStephen M. Cameron 	if (rc != 0)
2128283b4a9bSStephen M. Cameron 		goto out;
2129283b4a9bSStephen M. Cameron 
2130283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
2131283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
2132283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
2133283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
2134283b4a9bSStephen M. Cameron 	this_device->offload_config =
2135283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
2136283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
2137283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
2138283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
2139283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
2140283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
2141283b4a9bSStephen M. Cameron 	}
2142283b4a9bSStephen M. Cameron out:
2143283b4a9bSStephen M. Cameron 	kfree(buf);
2144283b4a9bSStephen M. Cameron 	return;
2145283b4a9bSStephen M. Cameron }
2146283b4a9bSStephen M. Cameron 
2147edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
2148edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
2149edd16368SStephen M. Cameron 	unsigned char *device_id, int buflen)
2150edd16368SStephen M. Cameron {
2151edd16368SStephen M. Cameron 	int rc;
2152edd16368SStephen M. Cameron 	unsigned char *buf;
2153edd16368SStephen M. Cameron 
2154edd16368SStephen M. Cameron 	if (buflen > 16)
2155edd16368SStephen M. Cameron 		buflen = 16;
2156edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2157edd16368SStephen M. Cameron 	if (!buf)
2158edd16368SStephen M. Cameron 		return -1;
2159b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
2160edd16368SStephen M. Cameron 	if (rc == 0)
2161edd16368SStephen M. Cameron 		memcpy(device_id, &buf[8], buflen);
2162edd16368SStephen M. Cameron 	kfree(buf);
2163edd16368SStephen M. Cameron 	return rc != 0;
2164edd16368SStephen M. Cameron }
2165edd16368SStephen M. Cameron 
2166edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
2167edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize,
2168edd16368SStephen M. Cameron 		int extended_response)
2169edd16368SStephen M. Cameron {
2170edd16368SStephen M. Cameron 	int rc = IO_OK;
2171edd16368SStephen M. Cameron 	struct CommandList *c;
2172edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2173edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2174edd16368SStephen M. Cameron 
2175edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
2176edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
2177edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
2178edd16368SStephen M. Cameron 		return -1;
2179edd16368SStephen M. Cameron 	}
2180e89c0ae7SStephen M. Cameron 	/* address the controller */
2181e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
2182a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
2183a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
2184a2dac136SStephen M. Cameron 		rc = -1;
2185a2dac136SStephen M. Cameron 		goto out;
2186a2dac136SStephen M. Cameron 	}
2187edd16368SStephen M. Cameron 	if (extended_response)
2188edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
2189edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE);
2190edd16368SStephen M. Cameron 	ei = c->err_info;
2191edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
2192edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
2193edd16368SStephen M. Cameron 		hpsa_scsi_interpret_error(c);
2194edd16368SStephen M. Cameron 		rc = -1;
2195283b4a9bSStephen M. Cameron 	} else {
2196283b4a9bSStephen M. Cameron 		if (buf->extended_response_flag != extended_response) {
2197283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
2198283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
2199283b4a9bSStephen M. Cameron 				extended_response,
2200283b4a9bSStephen M. Cameron 				buf->extended_response_flag);
2201283b4a9bSStephen M. Cameron 			rc = -1;
2202283b4a9bSStephen M. Cameron 		}
2203edd16368SStephen M. Cameron 	}
2204a2dac136SStephen M. Cameron out:
2205edd16368SStephen M. Cameron 	cmd_special_free(h, c);
2206edd16368SStephen M. Cameron 	return rc;
2207edd16368SStephen M. Cameron }
2208edd16368SStephen M. Cameron 
2209edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
2210edd16368SStephen M. Cameron 		struct ReportLUNdata *buf,
2211edd16368SStephen M. Cameron 		int bufsize, int extended_response)
2212edd16368SStephen M. Cameron {
2213edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response);
2214edd16368SStephen M. Cameron }
2215edd16368SStephen M. Cameron 
2216edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
2217edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
2218edd16368SStephen M. Cameron {
2219edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
2220edd16368SStephen M. Cameron }
2221edd16368SStephen M. Cameron 
2222edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
2223edd16368SStephen M. Cameron 	int bus, int target, int lun)
2224edd16368SStephen M. Cameron {
2225edd16368SStephen M. Cameron 	device->bus = bus;
2226edd16368SStephen M. Cameron 	device->target = target;
2227edd16368SStephen M. Cameron 	device->lun = lun;
2228edd16368SStephen M. Cameron }
2229edd16368SStephen M. Cameron 
2230edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
22310b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
22320b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
2233edd16368SStephen M. Cameron {
22340b0e1d6cSStephen M. Cameron 
22350b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
22360b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
22370b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
22380b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
22390b0e1d6cSStephen M. Cameron 
2240ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
22410b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
2242edd16368SStephen M. Cameron 
2243ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
2244edd16368SStephen M. Cameron 	if (!inq_buff)
2245edd16368SStephen M. Cameron 		goto bail_out;
2246edd16368SStephen M. Cameron 
2247edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
2248edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
2249edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
2250edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
2251edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
2252edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
2253edd16368SStephen M. Cameron 		goto bail_out;
2254edd16368SStephen M. Cameron 	}
2255edd16368SStephen M. Cameron 
2256edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
2257edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
2258edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
2259edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
2260edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
2261edd16368SStephen M. Cameron 		sizeof(this_device->model));
2262edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
2263edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2264edd16368SStephen M. Cameron 	hpsa_get_device_id(h, scsi3addr, this_device->device_id,
2265edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
2266edd16368SStephen M. Cameron 
2267edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
2268283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
2269edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
2270283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
2271283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
2272283b4a9bSStephen M. Cameron 	} else {
2273edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
2274283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
2275283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
2276283b4a9bSStephen M. Cameron 	}
2277edd16368SStephen M. Cameron 
22780b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
22790b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
22800b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
22810b0e1d6cSStephen M. Cameron 		 */
22820b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
22830b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
22840b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
22850b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
22860b0e1d6cSStephen M. Cameron 	}
22870b0e1d6cSStephen M. Cameron 
2288edd16368SStephen M. Cameron 	kfree(inq_buff);
2289edd16368SStephen M. Cameron 	return 0;
2290edd16368SStephen M. Cameron 
2291edd16368SStephen M. Cameron bail_out:
2292edd16368SStephen M. Cameron 	kfree(inq_buff);
2293edd16368SStephen M. Cameron 	return 1;
2294edd16368SStephen M. Cameron }
2295edd16368SStephen M. Cameron 
22964f4eb9f1SScott Teel static unsigned char *ext_target_model[] = {
2297edd16368SStephen M. Cameron 	"MSA2012",
2298edd16368SStephen M. Cameron 	"MSA2024",
2299edd16368SStephen M. Cameron 	"MSA2312",
2300edd16368SStephen M. Cameron 	"MSA2324",
2301fda38518SStephen M. Cameron 	"P2000 G3 SAS",
2302e06c8e5cSStephen M. Cameron 	"MSA 2040 SAS",
2303edd16368SStephen M. Cameron 	NULL,
2304edd16368SStephen M. Cameron };
2305edd16368SStephen M. Cameron 
23064f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
2307edd16368SStephen M. Cameron {
2308edd16368SStephen M. Cameron 	int i;
2309edd16368SStephen M. Cameron 
23104f4eb9f1SScott Teel 	for (i = 0; ext_target_model[i]; i++)
23114f4eb9f1SScott Teel 		if (strncmp(device->model, ext_target_model[i],
23124f4eb9f1SScott Teel 			strlen(ext_target_model[i])) == 0)
2313edd16368SStephen M. Cameron 			return 1;
2314edd16368SStephen M. Cameron 	return 0;
2315edd16368SStephen M. Cameron }
2316edd16368SStephen M. Cameron 
2317edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices.
23184f4eb9f1SScott Teel  * Puts non-external target logical volumes on bus 0, external target logical
2319edd16368SStephen M. Cameron  * volumes on bus 1, physical devices on bus 2. and the hba on bus 3.
2320edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
2321edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
2322edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
2323edd16368SStephen M. Cameron  */
2324edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
23251f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
2326edd16368SStephen M. Cameron {
23271f310bdeSStephen M. Cameron 	u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes));
2328edd16368SStephen M. Cameron 
23291f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
23301f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
23311f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
23321f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff);
23331f310bdeSStephen M. Cameron 		else
23341f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
23351f310bdeSStephen M. Cameron 			hpsa_set_bus_target_lun(device, 2, -1, -1);
23361f310bdeSStephen M. Cameron 		return;
23371f310bdeSStephen M. Cameron 	}
23381f310bdeSStephen M. Cameron 	/* It's a logical device */
23394f4eb9f1SScott Teel 	if (is_ext_target(h, device)) {
23404f4eb9f1SScott Teel 		/* external target way, put logicals on bus 1
2341339b2b14SStephen M. Cameron 		 * and match target/lun numbers box
23421f310bdeSStephen M. Cameron 		 * reports, other smart array, bus 0, target 0, match lunid
2343339b2b14SStephen M. Cameron 		 */
23441f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
23451f310bdeSStephen M. Cameron 			1, (lunid >> 16) & 0x3fff, lunid & 0x00ff);
23461f310bdeSStephen M. Cameron 		return;
2347339b2b14SStephen M. Cameron 	}
23481f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff);
2349edd16368SStephen M. Cameron }
2350edd16368SStephen M. Cameron 
2351edd16368SStephen M. Cameron /*
2352edd16368SStephen M. Cameron  * If there is no lun 0 on a target, linux won't find any devices.
23534f4eb9f1SScott Teel  * For the external targets (arrays), we have to manually detect the enclosure
2354edd16368SStephen M. Cameron  * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report
2355edd16368SStephen M. Cameron  * it for some reason.  *tmpdevice is the target we're adding,
2356edd16368SStephen M. Cameron  * this_device is a pointer into the current element of currentsd[]
2357edd16368SStephen M. Cameron  * that we're building up in update_scsi_devices(), below.
2358edd16368SStephen M. Cameron  * lunzerobits is a bitmap that tracks which targets already have a
2359edd16368SStephen M. Cameron  * lun 0 assigned.
2360edd16368SStephen M. Cameron  * Returns 1 if an enclosure was added, 0 if not.
2361edd16368SStephen M. Cameron  */
23624f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h,
2363edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *tmpdevice,
236401a02ffcSStephen M. Cameron 	struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes,
23654f4eb9f1SScott Teel 	unsigned long lunzerobits[], int *n_ext_target_devs)
2366edd16368SStephen M. Cameron {
2367edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
2368edd16368SStephen M. Cameron 
23691f310bdeSStephen M. Cameron 	if (test_bit(tmpdevice->target, lunzerobits))
2370edd16368SStephen M. Cameron 		return 0; /* There is already a lun 0 on this target. */
2371edd16368SStephen M. Cameron 
2372edd16368SStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes))
2373edd16368SStephen M. Cameron 		return 0; /* It's the logical targets that may lack lun 0. */
2374edd16368SStephen M. Cameron 
23754f4eb9f1SScott Teel 	if (!is_ext_target(h, tmpdevice))
23764f4eb9f1SScott Teel 		return 0; /* Only external target devices have this problem. */
2377edd16368SStephen M. Cameron 
23781f310bdeSStephen M. Cameron 	if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */
2379edd16368SStephen M. Cameron 		return 0;
2380edd16368SStephen M. Cameron 
2381c4f8a299SStephen M. Cameron 	memset(scsi3addr, 0, 8);
23821f310bdeSStephen M. Cameron 	scsi3addr[3] = tmpdevice->target;
2383edd16368SStephen M. Cameron 	if (is_hba_lunid(scsi3addr))
2384edd16368SStephen M. Cameron 		return 0; /* Don't add the RAID controller here. */
2385edd16368SStephen M. Cameron 
2386339b2b14SStephen M. Cameron 	if (is_scsi_rev_5(h))
2387339b2b14SStephen M. Cameron 		return 0; /* p1210m doesn't need to do this. */
2388339b2b14SStephen M. Cameron 
23894f4eb9f1SScott Teel 	if (*n_ext_target_devs >= MAX_EXT_TARGETS) {
2390aca4a520SScott Teel 		dev_warn(&h->pdev->dev, "Maximum number of external "
2391aca4a520SScott Teel 			"target devices exceeded.  Check your hardware "
2392edd16368SStephen M. Cameron 			"configuration.");
2393edd16368SStephen M. Cameron 		return 0;
2394edd16368SStephen M. Cameron 	}
2395edd16368SStephen M. Cameron 
23960b0e1d6cSStephen M. Cameron 	if (hpsa_update_device_info(h, scsi3addr, this_device, NULL))
2397edd16368SStephen M. Cameron 		return 0;
23984f4eb9f1SScott Teel 	(*n_ext_target_devs)++;
23991f310bdeSStephen M. Cameron 	hpsa_set_bus_target_lun(this_device,
24001f310bdeSStephen M. Cameron 				tmpdevice->bus, tmpdevice->target, 0);
24011f310bdeSStephen M. Cameron 	set_bit(tmpdevice->target, lunzerobits);
2402edd16368SStephen M. Cameron 	return 1;
2403edd16368SStephen M. Cameron }
2404edd16368SStephen M. Cameron 
2405edd16368SStephen M. Cameron /*
240654b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
240754b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
240854b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
240954b6e9e9SScott Teel  *	3. Return:
241054b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
241154b6e9e9SScott Teel  *		0 if no matching physical disk was found.
241254b6e9e9SScott Teel  */
241354b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
241454b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
241554b6e9e9SScott Teel {
241654b6e9e9SScott Teel 	struct ReportExtendedLUNdata *physicals = NULL;
241754b6e9e9SScott Teel 	int responsesize = 24;	/* size of physical extended response */
241854b6e9e9SScott Teel 	int extended = 2;	/* flag forces reporting 'other dev info'. */
241954b6e9e9SScott Teel 	int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize;
242054b6e9e9SScott Teel 	u32 nphysicals = 0;	/* number of reported physical devs */
242154b6e9e9SScott Teel 	int found = 0;		/* found match (1) or not (0) */
242254b6e9e9SScott Teel 	u32 find;		/* handle we need to match */
242354b6e9e9SScott Teel 	int i;
242454b6e9e9SScott Teel 	struct scsi_cmnd *scmd;	/* scsi command within request being aborted */
242554b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *d; /* device of request being aborted */
242654b6e9e9SScott Teel 	struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */
242754b6e9e9SScott Teel 	u32 it_nexus;		/* 4 byte device handle for the ioaccel2 cmd */
242854b6e9e9SScott Teel 	u32 scsi_nexus;		/* 4 byte device handle for the ioaccel2 cmd */
242954b6e9e9SScott Teel 
243054b6e9e9SScott Teel 	if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2)
243154b6e9e9SScott Teel 		return 0; /* no match */
243254b6e9e9SScott Teel 
243354b6e9e9SScott Teel 	/* point to the ioaccel2 device handle */
243454b6e9e9SScott Teel 	c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
243554b6e9e9SScott Teel 	if (c2a == NULL)
243654b6e9e9SScott Teel 		return 0; /* no match */
243754b6e9e9SScott Teel 
243854b6e9e9SScott Teel 	scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd;
243954b6e9e9SScott Teel 	if (scmd == NULL)
244054b6e9e9SScott Teel 		return 0; /* no match */
244154b6e9e9SScott Teel 
244254b6e9e9SScott Teel 	d = scmd->device->hostdata;
244354b6e9e9SScott Teel 	if (d == NULL)
244454b6e9e9SScott Teel 		return 0; /* no match */
244554b6e9e9SScott Teel 
244654b6e9e9SScott Teel 	it_nexus = cpu_to_le32((u32) d->ioaccel_handle);
244754b6e9e9SScott Teel 	scsi_nexus = cpu_to_le32((u32) c2a->scsi_nexus);
244854b6e9e9SScott Teel 	find = c2a->scsi_nexus;
244954b6e9e9SScott Teel 
245054b6e9e9SScott Teel 	/* Get the list of physical devices */
245154b6e9e9SScott Teel 	physicals = kzalloc(reportsize, GFP_KERNEL);
245254b6e9e9SScott Teel 	if (hpsa_scsi_do_report_phys_luns(h, (struct ReportLUNdata *) physicals,
245354b6e9e9SScott Teel 		reportsize, extended)) {
245454b6e9e9SScott Teel 		dev_err(&h->pdev->dev,
245554b6e9e9SScott Teel 			"Can't lookup %s device handle: report physical LUNs failed.\n",
245654b6e9e9SScott Teel 			"HP SSD Smart Path");
245754b6e9e9SScott Teel 		kfree(physicals);
245854b6e9e9SScott Teel 		return 0;
245954b6e9e9SScott Teel 	}
246054b6e9e9SScott Teel 	nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) /
246154b6e9e9SScott Teel 							responsesize;
246254b6e9e9SScott Teel 
246354b6e9e9SScott Teel 
246454b6e9e9SScott Teel 	/* find ioaccel2 handle in list of physicals: */
246554b6e9e9SScott Teel 	for (i = 0; i < nphysicals; i++) {
246654b6e9e9SScott Teel 		/* handle is in bytes 28-31 of each lun */
246754b6e9e9SScott Teel 		if (memcmp(&((struct ReportExtendedLUNdata *)
246854b6e9e9SScott Teel 				physicals)->LUN[i][20], &find, 4) != 0) {
246954b6e9e9SScott Teel 			continue; /* didn't match */
247054b6e9e9SScott Teel 		}
247154b6e9e9SScott Teel 		found = 1;
247254b6e9e9SScott Teel 		memcpy(scsi3addr, &((struct ReportExtendedLUNdata *)
247354b6e9e9SScott Teel 					physicals)->LUN[i][0], 8);
247454b6e9e9SScott Teel 		break; /* found it */
247554b6e9e9SScott Teel 	}
247654b6e9e9SScott Teel 
247754b6e9e9SScott Teel 	kfree(physicals);
247854b6e9e9SScott Teel 	if (found)
247954b6e9e9SScott Teel 		return 1;
248054b6e9e9SScott Teel 	else
248154b6e9e9SScott Teel 		return 0;
248254b6e9e9SScott Teel 
248354b6e9e9SScott Teel }
248454b6e9e9SScott Teel /*
2485edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
2486edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
2487edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
2488edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
2489edd16368SStephen M. Cameron  */
2490edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
2491edd16368SStephen M. Cameron 	int reportlunsize,
2492283b4a9bSStephen M. Cameron 	struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode,
249301a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
2494edd16368SStephen M. Cameron {
2495283b4a9bSStephen M. Cameron 	int physical_entry_size = 8;
2496283b4a9bSStephen M. Cameron 
2497283b4a9bSStephen M. Cameron 	*physical_mode = 0;
2498283b4a9bSStephen M. Cameron 
2499283b4a9bSStephen M. Cameron 	/* For I/O accelerator mode we need to read physical device handles */
2500317d4adfSMike MIller 	if (h->transMethod & CFGTBL_Trans_io_accel1 ||
2501317d4adfSMike MIller 		h->transMethod & CFGTBL_Trans_io_accel2) {
2502283b4a9bSStephen M. Cameron 		*physical_mode = HPSA_REPORT_PHYS_EXTENDED;
2503283b4a9bSStephen M. Cameron 		physical_entry_size = 24;
2504283b4a9bSStephen M. Cameron 	}
2505a93aa1feSMatt Gates 	if (hpsa_scsi_do_report_phys_luns(h, physdev, reportlunsize,
2506283b4a9bSStephen M. Cameron 							*physical_mode)) {
2507edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
2508edd16368SStephen M. Cameron 		return -1;
2509edd16368SStephen M. Cameron 	}
2510283b4a9bSStephen M. Cameron 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) /
2511283b4a9bSStephen M. Cameron 							physical_entry_size;
2512edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
2513edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded."
2514edd16368SStephen M. Cameron 			"  %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2515edd16368SStephen M. Cameron 			*nphysicals - HPSA_MAX_PHYS_LUN);
2516edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
2517edd16368SStephen M. Cameron 	}
2518edd16368SStephen M. Cameron 	if (hpsa_scsi_do_report_log_luns(h, logdev, reportlunsize)) {
2519edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
2520edd16368SStephen M. Cameron 		return -1;
2521edd16368SStephen M. Cameron 	}
25226df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
2523edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
2524edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
2525edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2526edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
2527edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
2528edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
2529edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
2530edd16368SStephen M. Cameron 	}
2531edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
2532edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
2533edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
2534edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
2535edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
2536edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
2537edd16368SStephen M. Cameron 	}
2538edd16368SStephen M. Cameron 	return 0;
2539edd16368SStephen M. Cameron }
2540edd16368SStephen M. Cameron 
2541339b2b14SStephen M. Cameron u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, int i,
2542a93aa1feSMatt Gates 	int nphysicals, int nlogicals,
2543a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
2544339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
2545339b2b14SStephen M. Cameron {
2546339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
2547339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
2548339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
2549339b2b14SStephen M. Cameron 	 */
2550339b2b14SStephen M. Cameron 
2551339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
2552339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
2553339b2b14SStephen M. Cameron 
2554339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
2555339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
2556339b2b14SStephen M. Cameron 
2557339b2b14SStephen M. Cameron 	if (i < logicals_start)
2558339b2b14SStephen M. Cameron 		return &physdev_list->LUN[i - (raid_ctlr_position == 0)][0];
2559339b2b14SStephen M. Cameron 
2560339b2b14SStephen M. Cameron 	if (i < last_device)
2561339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
2562339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
2563339b2b14SStephen M. Cameron 	BUG();
2564339b2b14SStephen M. Cameron 	return NULL;
2565339b2b14SStephen M. Cameron }
2566339b2b14SStephen M. Cameron 
2567edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno)
2568edd16368SStephen M. Cameron {
2569edd16368SStephen M. Cameron 	/* the idea here is we could get notified
2570edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
2571edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
2572edd16368SStephen M. Cameron 	 * our list of devices accordingly.
2573edd16368SStephen M. Cameron 	 *
2574edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
2575edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
2576edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
2577edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
2578edd16368SStephen M. Cameron 	 */
2579a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
2580edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
258101a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
258201a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
2583283b4a9bSStephen M. Cameron 	int physical_mode = 0;
258401a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
2585edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
2586edd16368SStephen M. Cameron 	int ncurrent = 0;
2587283b4a9bSStephen M. Cameron 	int reportlunsize = sizeof(*physdev_list) + HPSA_MAX_PHYS_LUN * 24;
25884f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
2589339b2b14SStephen M. Cameron 	int raid_ctlr_position;
2590aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
2591edd16368SStephen M. Cameron 
2592cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
2593edd16368SStephen M. Cameron 	physdev_list = kzalloc(reportlunsize, GFP_KERNEL);
2594edd16368SStephen M. Cameron 	logdev_list = kzalloc(reportlunsize, GFP_KERNEL);
2595edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
2596edd16368SStephen M. Cameron 
25970b0e1d6cSStephen M. Cameron 	if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) {
2598edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
2599edd16368SStephen M. Cameron 		goto out;
2600edd16368SStephen M. Cameron 	}
2601edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
2602edd16368SStephen M. Cameron 
2603a93aa1feSMatt Gates 	if (hpsa_gather_lun_info(h, reportlunsize,
2604a93aa1feSMatt Gates 			(struct ReportLUNdata *) physdev_list, &nphysicals,
2605283b4a9bSStephen M. Cameron 			&physical_mode, logdev_list, &nlogicals))
2606edd16368SStephen M. Cameron 		goto out;
2607edd16368SStephen M. Cameron 
2608aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
2609aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
2610aca4a520SScott Teel 	 * controller.
2611edd16368SStephen M. Cameron 	 */
2612aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
2613edd16368SStephen M. Cameron 
2614edd16368SStephen M. Cameron 	/* Allocate the per device structures */
2615edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
2616b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
2617b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
2618b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
2619b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
2620b7ec021fSScott Teel 			break;
2621b7ec021fSScott Teel 		}
2622b7ec021fSScott Teel 
2623edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
2624edd16368SStephen M. Cameron 		if (!currentsd[i]) {
2625edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
2626edd16368SStephen M. Cameron 				__FILE__, __LINE__);
2627edd16368SStephen M. Cameron 			goto out;
2628edd16368SStephen M. Cameron 		}
2629edd16368SStephen M. Cameron 		ndev_allocated++;
2630edd16368SStephen M. Cameron 	}
2631edd16368SStephen M. Cameron 
2632339b2b14SStephen M. Cameron 	if (unlikely(is_scsi_rev_5(h)))
2633339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
2634339b2b14SStephen M. Cameron 	else
2635339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
2636339b2b14SStephen M. Cameron 
2637edd16368SStephen M. Cameron 	/* adjust our table of devices */
26384f4eb9f1SScott Teel 	n_ext_target_devs = 0;
2639edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
26400b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
2641edd16368SStephen M. Cameron 
2642edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
2643339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
2644339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
2645edd16368SStephen M. Cameron 		/* skip masked physical devices. */
2646339b2b14SStephen M. Cameron 		if (lunaddrbytes[3] & 0xC0 &&
2647339b2b14SStephen M. Cameron 			i < nphysicals + (raid_ctlr_position == 0))
2648edd16368SStephen M. Cameron 			continue;
2649edd16368SStephen M. Cameron 
2650edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
26510b0e1d6cSStephen M. Cameron 		if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
26520b0e1d6cSStephen M. Cameron 							&is_OBDR))
2653edd16368SStephen M. Cameron 			continue; /* skip it if we can't talk to it. */
26541f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
2655edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
2656edd16368SStephen M. Cameron 
2657edd16368SStephen M. Cameron 		/*
26584f4eb9f1SScott Teel 		 * For external target devices, we have to insert a LUN 0 which
2659edd16368SStephen M. Cameron 		 * doesn't show up in CCISS_REPORT_PHYSICAL data, but there
2660edd16368SStephen M. Cameron 		 * is nonetheless an enclosure device there.  We have to
2661edd16368SStephen M. Cameron 		 * present that otherwise linux won't find anything if
2662edd16368SStephen M. Cameron 		 * there is no lun 0.
2663edd16368SStephen M. Cameron 		 */
26644f4eb9f1SScott Teel 		if (add_ext_target_dev(h, tmpdevice, this_device,
26651f310bdeSStephen M. Cameron 				lunaddrbytes, lunzerobits,
26664f4eb9f1SScott Teel 				&n_ext_target_devs)) {
2667edd16368SStephen M. Cameron 			ncurrent++;
2668edd16368SStephen M. Cameron 			this_device = currentsd[ncurrent];
2669edd16368SStephen M. Cameron 		}
2670edd16368SStephen M. Cameron 
2671edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
2672edd16368SStephen M. Cameron 
2673edd16368SStephen M. Cameron 		switch (this_device->devtype) {
26740b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
2675edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
2676edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
2677edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
2678edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
2679edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
2680edd16368SStephen M. Cameron 			 * the inquiry data.
2681edd16368SStephen M. Cameron 			 */
26820b0e1d6cSStephen M. Cameron 			if (is_OBDR)
2683edd16368SStephen M. Cameron 				ncurrent++;
2684edd16368SStephen M. Cameron 			break;
2685edd16368SStephen M. Cameron 		case TYPE_DISK:
2686283b4a9bSStephen M. Cameron 			if (i >= nphysicals) {
2687283b4a9bSStephen M. Cameron 				ncurrent++;
2688edd16368SStephen M. Cameron 				break;
2689283b4a9bSStephen M. Cameron 			}
2690283b4a9bSStephen M. Cameron 			if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) {
2691e1f7de0cSMatt Gates 				memcpy(&this_device->ioaccel_handle,
2692e1f7de0cSMatt Gates 					&lunaddrbytes[20],
2693e1f7de0cSMatt Gates 					sizeof(this_device->ioaccel_handle));
2694edd16368SStephen M. Cameron 				ncurrent++;
2695283b4a9bSStephen M. Cameron 			}
2696edd16368SStephen M. Cameron 			break;
2697edd16368SStephen M. Cameron 		case TYPE_TAPE:
2698edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
2699edd16368SStephen M. Cameron 			ncurrent++;
2700edd16368SStephen M. Cameron 			break;
2701edd16368SStephen M. Cameron 		case TYPE_RAID:
2702edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
2703edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
2704edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
2705edd16368SStephen M. Cameron 			 * don't present it.
2706edd16368SStephen M. Cameron 			 */
2707edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
2708edd16368SStephen M. Cameron 				break;
2709edd16368SStephen M. Cameron 			ncurrent++;
2710edd16368SStephen M. Cameron 			break;
2711edd16368SStephen M. Cameron 		default:
2712edd16368SStephen M. Cameron 			break;
2713edd16368SStephen M. Cameron 		}
2714cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
2715edd16368SStephen M. Cameron 			break;
2716edd16368SStephen M. Cameron 	}
2717edd16368SStephen M. Cameron 	adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent);
2718edd16368SStephen M. Cameron out:
2719edd16368SStephen M. Cameron 	kfree(tmpdevice);
2720edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
2721edd16368SStephen M. Cameron 		kfree(currentsd[i]);
2722edd16368SStephen M. Cameron 	kfree(currentsd);
2723edd16368SStephen M. Cameron 	kfree(physdev_list);
2724edd16368SStephen M. Cameron 	kfree(logdev_list);
2725edd16368SStephen M. Cameron }
2726edd16368SStephen M. Cameron 
2727edd16368SStephen M. Cameron /* hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
2728edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
2729edd16368SStephen M. Cameron  * hpsa command, cp.
2730edd16368SStephen M. Cameron  */
273133a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
2732edd16368SStephen M. Cameron 		struct CommandList *cp,
2733edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
2734edd16368SStephen M. Cameron {
2735edd16368SStephen M. Cameron 	unsigned int len;
2736edd16368SStephen M. Cameron 	struct scatterlist *sg;
273701a02ffcSStephen M. Cameron 	u64 addr64;
273833a2ffceSStephen M. Cameron 	int use_sg, i, sg_index, chained;
273933a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
2740edd16368SStephen M. Cameron 
274133a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
2742edd16368SStephen M. Cameron 
2743edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
2744edd16368SStephen M. Cameron 	if (use_sg < 0)
2745edd16368SStephen M. Cameron 		return use_sg;
2746edd16368SStephen M. Cameron 
2747edd16368SStephen M. Cameron 	if (!use_sg)
2748edd16368SStephen M. Cameron 		goto sglist_finished;
2749edd16368SStephen M. Cameron 
275033a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
275133a2ffceSStephen M. Cameron 	chained = 0;
275233a2ffceSStephen M. Cameron 	sg_index = 0;
2753edd16368SStephen M. Cameron 	scsi_for_each_sg(cmd, sg, use_sg, i) {
275433a2ffceSStephen M. Cameron 		if (i == h->max_cmd_sg_entries - 1 &&
275533a2ffceSStephen M. Cameron 			use_sg > h->max_cmd_sg_entries) {
275633a2ffceSStephen M. Cameron 			chained = 1;
275733a2ffceSStephen M. Cameron 			curr_sg = h->cmd_sg_list[cp->cmdindex];
275833a2ffceSStephen M. Cameron 			sg_index = 0;
275933a2ffceSStephen M. Cameron 		}
276001a02ffcSStephen M. Cameron 		addr64 = (u64) sg_dma_address(sg);
2761edd16368SStephen M. Cameron 		len  = sg_dma_len(sg);
276233a2ffceSStephen M. Cameron 		curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
276333a2ffceSStephen M. Cameron 		curr_sg->Addr.upper = (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
276433a2ffceSStephen M. Cameron 		curr_sg->Len = len;
2765e1d9cbfaSMatt Gates 		curr_sg->Ext = (i < scsi_sg_count(cmd) - 1) ? 0 : HPSA_SG_LAST;
276633a2ffceSStephen M. Cameron 		curr_sg++;
276733a2ffceSStephen M. Cameron 	}
276833a2ffceSStephen M. Cameron 
276933a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
277033a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
277133a2ffceSStephen M. Cameron 
277233a2ffceSStephen M. Cameron 	if (chained) {
277333a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
277433a2ffceSStephen M. Cameron 		cp->Header.SGTotal = (u16) (use_sg + 1);
2775e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
2776e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
2777e2bea6dfSStephen M. Cameron 			return -1;
2778e2bea6dfSStephen M. Cameron 		}
277933a2ffceSStephen M. Cameron 		return 0;
2780edd16368SStephen M. Cameron 	}
2781edd16368SStephen M. Cameron 
2782edd16368SStephen M. Cameron sglist_finished:
2783edd16368SStephen M. Cameron 
278401a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
278501a02ffcSStephen M. Cameron 	cp->Header.SGTotal = (u16) use_sg; /* total sgs in this cmd list */
2786edd16368SStephen M. Cameron 	return 0;
2787edd16368SStephen M. Cameron }
2788edd16368SStephen M. Cameron 
2789283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
2790283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
2791283b4a9bSStephen M. Cameron {
2792283b4a9bSStephen M. Cameron 	int is_write = 0;
2793283b4a9bSStephen M. Cameron 	u32 block;
2794283b4a9bSStephen M. Cameron 	u32 block_cnt;
2795283b4a9bSStephen M. Cameron 
2796283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
2797283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
2798283b4a9bSStephen M. Cameron 	case WRITE_6:
2799283b4a9bSStephen M. Cameron 	case WRITE_12:
2800283b4a9bSStephen M. Cameron 		is_write = 1;
2801283b4a9bSStephen M. Cameron 	case READ_6:
2802283b4a9bSStephen M. Cameron 	case READ_12:
2803283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
2804283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 8) | cdb[3];
2805283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
2806283b4a9bSStephen M. Cameron 		} else {
2807283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
2808283b4a9bSStephen M. Cameron 			block = (((u32) cdb[2]) << 24) |
2809283b4a9bSStephen M. Cameron 				(((u32) cdb[3]) << 16) |
2810283b4a9bSStephen M. Cameron 				(((u32) cdb[4]) << 8) |
2811283b4a9bSStephen M. Cameron 				cdb[5];
2812283b4a9bSStephen M. Cameron 			block_cnt =
2813283b4a9bSStephen M. Cameron 				(((u32) cdb[6]) << 24) |
2814283b4a9bSStephen M. Cameron 				(((u32) cdb[7]) << 16) |
2815283b4a9bSStephen M. Cameron 				(((u32) cdb[8]) << 8) |
2816283b4a9bSStephen M. Cameron 				cdb[9];
2817283b4a9bSStephen M. Cameron 		}
2818283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
2819283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
2820283b4a9bSStephen M. Cameron 
2821283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
2822283b4a9bSStephen M. Cameron 		cdb[1] = 0;
2823283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
2824283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
2825283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
2826283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
2827283b4a9bSStephen M. Cameron 		cdb[6] = 0;
2828283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
2829283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
2830283b4a9bSStephen M. Cameron 		cdb[9] = 0;
2831283b4a9bSStephen M. Cameron 		*cdb_len = 10;
2832283b4a9bSStephen M. Cameron 		break;
2833283b4a9bSStephen M. Cameron 	}
2834283b4a9bSStephen M. Cameron 	return 0;
2835283b4a9bSStephen M. Cameron }
2836283b4a9bSStephen M. Cameron 
2837c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
2838283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
2839283b4a9bSStephen M. Cameron 	u8 *scsi3addr)
2840e1f7de0cSMatt Gates {
2841e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
2842e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
2843e1f7de0cSMatt Gates 	unsigned int len;
2844e1f7de0cSMatt Gates 	unsigned int total_len = 0;
2845e1f7de0cSMatt Gates 	struct scatterlist *sg;
2846e1f7de0cSMatt Gates 	u64 addr64;
2847e1f7de0cSMatt Gates 	int use_sg, i;
2848e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
2849e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
2850e1f7de0cSMatt Gates 
2851283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
2852283b4a9bSStephen M. Cameron 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
2853283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2854283b4a9bSStephen M. Cameron 
2855e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
2856e1f7de0cSMatt Gates 
2857283b4a9bSStephen M. Cameron 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
2858283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
2859283b4a9bSStephen M. Cameron 
2860e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
2861e1f7de0cSMatt Gates 
2862e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
2863e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
2864e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
2865e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
2866e1f7de0cSMatt Gates 
2867e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
2868e1f7de0cSMatt Gates 	if (use_sg < 0)
2869e1f7de0cSMatt Gates 		return use_sg;
2870e1f7de0cSMatt Gates 
2871e1f7de0cSMatt Gates 	if (use_sg) {
2872e1f7de0cSMatt Gates 		curr_sg = cp->SG;
2873e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
2874e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
2875e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
2876e1f7de0cSMatt Gates 			total_len += len;
2877e1f7de0cSMatt Gates 			curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL);
2878e1f7de0cSMatt Gates 			curr_sg->Addr.upper =
2879e1f7de0cSMatt Gates 				(u32) ((addr64 >> 32) & 0x0FFFFFFFFULL);
2880e1f7de0cSMatt Gates 			curr_sg->Len = len;
2881e1f7de0cSMatt Gates 
2882e1f7de0cSMatt Gates 			if (i == (scsi_sg_count(cmd) - 1))
2883e1f7de0cSMatt Gates 				curr_sg->Ext = HPSA_SG_LAST;
2884e1f7de0cSMatt Gates 			else
2885e1f7de0cSMatt Gates 				curr_sg->Ext = 0;  /* we are not chaining */
2886e1f7de0cSMatt Gates 			curr_sg++;
2887e1f7de0cSMatt Gates 		}
2888e1f7de0cSMatt Gates 
2889e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
2890e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
2891e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
2892e1f7de0cSMatt Gates 			break;
2893e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
2894e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
2895e1f7de0cSMatt Gates 			break;
2896e1f7de0cSMatt Gates 		case DMA_NONE:
2897e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
2898e1f7de0cSMatt Gates 			break;
2899e1f7de0cSMatt Gates 		default:
2900e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
2901e1f7de0cSMatt Gates 			cmd->sc_data_direction);
2902e1f7de0cSMatt Gates 			BUG();
2903e1f7de0cSMatt Gates 			break;
2904e1f7de0cSMatt Gates 		}
2905e1f7de0cSMatt Gates 	} else {
2906e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
2907e1f7de0cSMatt Gates 	}
2908e1f7de0cSMatt Gates 
2909c349775eSScott Teel 	c->Header.SGList = use_sg;
2910e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
2911283b4a9bSStephen M. Cameron 	cp->dev_handle = ioaccel_handle & 0xFFFF;
2912e1f7de0cSMatt Gates 	cp->transfer_len = total_len;
2913e1f7de0cSMatt Gates 	cp->io_flags = IOACCEL1_IOFLAGS_IO_REQ |
2914283b4a9bSStephen M. Cameron 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK);
2915e1f7de0cSMatt Gates 	cp->control = control;
2916283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
2917283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
2918c349775eSScott Teel 	/* Tag was already set at init time. */
2919e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
2920e1f7de0cSMatt Gates 	return 0;
2921e1f7de0cSMatt Gates }
2922edd16368SStephen M. Cameron 
2923283b4a9bSStephen M. Cameron /*
2924283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
2925283b4a9bSStephen M. Cameron  * I/O accelerator path.
2926283b4a9bSStephen M. Cameron  */
2927283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
2928283b4a9bSStephen M. Cameron 	struct CommandList *c)
2929283b4a9bSStephen M. Cameron {
2930283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
2931283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
2932283b4a9bSStephen M. Cameron 
2933283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
2934283b4a9bSStephen M. Cameron 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr);
2935283b4a9bSStephen M. Cameron }
2936283b4a9bSStephen M. Cameron 
2937c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
2938c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
2939c349775eSScott Teel 	u8 *scsi3addr)
2940c349775eSScott Teel {
2941c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
2942c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
2943c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
2944c349775eSScott Teel 	int use_sg, i;
2945c349775eSScott Teel 	struct scatterlist *sg;
2946c349775eSScott Teel 	u64 addr64;
2947c349775eSScott Teel 	u32 len;
2948c349775eSScott Teel 	u32 total_len = 0;
2949c349775eSScott Teel 
2950c349775eSScott Teel 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg)
2951c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
2952c349775eSScott Teel 
2953c349775eSScott Teel 	if (fixup_ioaccel_cdb(cdb, &cdb_len))
2954c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
2955c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
2956c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
2957c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
2958c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
2959c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
2960c349775eSScott Teel 
2961c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
2962c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
2963c349775eSScott Teel 
2964c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
2965c349775eSScott Teel 	if (use_sg < 0)
2966c349775eSScott Teel 		return use_sg;
2967c349775eSScott Teel 
2968c349775eSScott Teel 	if (use_sg) {
2969c349775eSScott Teel 		BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES);
2970c349775eSScott Teel 		curr_sg = cp->sg;
2971c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
2972c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
2973c349775eSScott Teel 			len  = sg_dma_len(sg);
2974c349775eSScott Teel 			total_len += len;
2975c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
2976c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
2977c349775eSScott Teel 			curr_sg->reserved[0] = 0;
2978c349775eSScott Teel 			curr_sg->reserved[1] = 0;
2979c349775eSScott Teel 			curr_sg->reserved[2] = 0;
2980c349775eSScott Teel 			curr_sg->chain_indicator = 0;
2981c349775eSScott Teel 			curr_sg++;
2982c349775eSScott Teel 		}
2983c349775eSScott Teel 
2984c349775eSScott Teel 		switch (cmd->sc_data_direction) {
2985c349775eSScott Teel 		case DMA_TO_DEVICE:
2986c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_DATA_OUT;
2987c349775eSScott Teel 			break;
2988c349775eSScott Teel 		case DMA_FROM_DEVICE:
2989c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_DATA_IN;
2990c349775eSScott Teel 			break;
2991c349775eSScott Teel 		case DMA_NONE:
2992c349775eSScott Teel 			cp->direction = IOACCEL2_DIR_NO_DATA;
2993c349775eSScott Teel 			break;
2994c349775eSScott Teel 		default:
2995c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
2996c349775eSScott Teel 				cmd->sc_data_direction);
2997c349775eSScott Teel 			BUG();
2998c349775eSScott Teel 			break;
2999c349775eSScott Teel 		}
3000c349775eSScott Teel 	} else {
3001c349775eSScott Teel 		cp->direction = IOACCEL2_DIR_NO_DATA;
3002c349775eSScott Teel 	}
3003c349775eSScott Teel 	cp->scsi_nexus = ioaccel_handle;
3004c349775eSScott Teel 	cp->Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT) |
3005c349775eSScott Teel 				DIRECT_LOOKUP_BIT;
3006c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
3007c349775eSScott Teel 	memset(cp->cciss_lun, 0, sizeof(cp->cciss_lun));
3008c349775eSScott Teel 	cp->cmd_priority_task_attr = 0;
3009c349775eSScott Teel 
3010c349775eSScott Teel 	/* fill in sg elements */
3011c349775eSScott Teel 	cp->sg_count = (u8) use_sg;
3012c349775eSScott Teel 
3013c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
3014c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
3015c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
3016c349775eSScott Teel 	cp->err_len = cpu_to_le32((u32) sizeof(cp->error_data));
3017c349775eSScott Teel 
3018c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
3019c349775eSScott Teel 	return 0;
3020c349775eSScott Teel }
3021c349775eSScott Teel 
3022c349775eSScott Teel /*
3023c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
3024c349775eSScott Teel  */
3025c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
3026c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
3027c349775eSScott Teel 	u8 *scsi3addr)
3028c349775eSScott Teel {
3029c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
3030c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
3031c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
3032c349775eSScott Teel 	else
3033c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
3034c349775eSScott Teel 						cdb, cdb_len, scsi3addr);
3035c349775eSScott Teel }
3036c349775eSScott Teel 
30376b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
30386b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
30396b80b18fSScott Teel {
30406b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
30416b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
30426b80b18fSScott Teel 		*map_index %= map->data_disks_per_row;
30436b80b18fSScott Teel 		return;
30446b80b18fSScott Teel 	}
30456b80b18fSScott Teel 	do {
30466b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
30476b80b18fSScott Teel 		*current_group = *map_index / map->data_disks_per_row;
30486b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
30496b80b18fSScott Teel 			continue;
30506b80b18fSScott Teel 		if (*current_group < (map->layout_map_count - 1)) {
30516b80b18fSScott Teel 			/* select map index from next group */
30526b80b18fSScott Teel 			*map_index += map->data_disks_per_row;
30536b80b18fSScott Teel 			(*current_group)++;
30546b80b18fSScott Teel 		} else {
30556b80b18fSScott Teel 			/* select map index from first group */
30566b80b18fSScott Teel 			*map_index %= map->data_disks_per_row;
30576b80b18fSScott Teel 			*current_group = 0;
30586b80b18fSScott Teel 		}
30596b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
30606b80b18fSScott Teel }
30616b80b18fSScott Teel 
3062283b4a9bSStephen M. Cameron /*
3063283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
3064283b4a9bSStephen M. Cameron  */
3065283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
3066283b4a9bSStephen M. Cameron 	struct CommandList *c)
3067283b4a9bSStephen M. Cameron {
3068283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
3069283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
3070283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
3071283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
3072283b4a9bSStephen M. Cameron 	int is_write = 0;
3073283b4a9bSStephen M. Cameron 	u32 map_index;
3074283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
3075283b4a9bSStephen M. Cameron 	u32 block_cnt;
3076283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
3077283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
3078283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
3079283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
30806b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
30816b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
30826b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
30836b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
30846b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
30856b80b18fSScott Teel 	u32 total_disks_per_row;
30866b80b18fSScott Teel 	u32 stripesize;
30876b80b18fSScott Teel 	u32 first_group, last_group, current_group;
3088283b4a9bSStephen M. Cameron 	u32 map_row;
3089283b4a9bSStephen M. Cameron 	u32 disk_handle;
3090283b4a9bSStephen M. Cameron 	u64 disk_block;
3091283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
3092283b4a9bSStephen M. Cameron 	u8 cdb[16];
3093283b4a9bSStephen M. Cameron 	u8 cdb_len;
3094283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3095283b4a9bSStephen M. Cameron 	u64 tmpdiv;
3096283b4a9bSStephen M. Cameron #endif
30976b80b18fSScott Teel 	int offload_to_mirror;
3098283b4a9bSStephen M. Cameron 
3099283b4a9bSStephen M. Cameron 	BUG_ON(!(dev->offload_config && dev->offload_enabled));
3100283b4a9bSStephen M. Cameron 
3101283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
3102283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
3103283b4a9bSStephen M. Cameron 	case WRITE_6:
3104283b4a9bSStephen M. Cameron 		is_write = 1;
3105283b4a9bSStephen M. Cameron 	case READ_6:
3106283b4a9bSStephen M. Cameron 		first_block =
3107283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 8) |
3108283b4a9bSStephen M. Cameron 			cmd->cmnd[3];
3109283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
3110283b4a9bSStephen M. Cameron 		break;
3111283b4a9bSStephen M. Cameron 	case WRITE_10:
3112283b4a9bSStephen M. Cameron 		is_write = 1;
3113283b4a9bSStephen M. Cameron 	case READ_10:
3114283b4a9bSStephen M. Cameron 		first_block =
3115283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3116283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3117283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3118283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3119283b4a9bSStephen M. Cameron 		block_cnt =
3120283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
3121283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
3122283b4a9bSStephen M. Cameron 		break;
3123283b4a9bSStephen M. Cameron 	case WRITE_12:
3124283b4a9bSStephen M. Cameron 		is_write = 1;
3125283b4a9bSStephen M. Cameron 	case READ_12:
3126283b4a9bSStephen M. Cameron 		first_block =
3127283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
3128283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
3129283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
3130283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
3131283b4a9bSStephen M. Cameron 		block_cnt =
3132283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
3133283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
3134283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
3135283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
3136283b4a9bSStephen M. Cameron 		break;
3137283b4a9bSStephen M. Cameron 	case WRITE_16:
3138283b4a9bSStephen M. Cameron 		is_write = 1;
3139283b4a9bSStephen M. Cameron 	case READ_16:
3140283b4a9bSStephen M. Cameron 		first_block =
3141283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
3142283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
3143283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
3144283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
3145283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
3146283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
3147283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
3148283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
3149283b4a9bSStephen M. Cameron 		block_cnt =
3150283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
3151283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
3152283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
3153283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
3154283b4a9bSStephen M. Cameron 		break;
3155283b4a9bSStephen M. Cameron 	default:
3156283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
3157283b4a9bSStephen M. Cameron 	}
3158283b4a9bSStephen M. Cameron 	BUG_ON(block_cnt == 0);
3159283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
3160283b4a9bSStephen M. Cameron 
3161283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
3162283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
3163283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3164283b4a9bSStephen M. Cameron 
3165283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
3166283b4a9bSStephen M. Cameron 	if (last_block >= map->volume_blk_cnt || last_block < first_block)
3167283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3168283b4a9bSStephen M. Cameron 
3169283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
3170283b4a9bSStephen M. Cameron 	blocks_per_row = map->data_disks_per_row * map->strip_size;
3171283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
3172283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
3173283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3174283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
3175283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
3176283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
3177283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
3178283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3179283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
3180283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
3181283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv,  map->strip_size);
3182283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
3183283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
3184283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, map->strip_size);
3185283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
3186283b4a9bSStephen M. Cameron #else
3187283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
3188283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
3189283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
3190283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
3191283b4a9bSStephen M. Cameron 	first_column = first_row_offset / map->strip_size;
3192283b4a9bSStephen M. Cameron 	last_column = last_row_offset / map->strip_size;
3193283b4a9bSStephen M. Cameron #endif
3194283b4a9bSStephen M. Cameron 
3195283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
3196283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
3197283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
3198283b4a9bSStephen M. Cameron 
3199283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
32006b80b18fSScott Teel 	total_disks_per_row = map->data_disks_per_row +
32016b80b18fSScott Teel 				map->metadata_disks_per_row;
3202283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
3203283b4a9bSStephen M. Cameron 				map->row_cnt;
32046b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
32056b80b18fSScott Teel 
32066b80b18fSScott Teel 	switch (dev->raid_level) {
32076b80b18fSScott Teel 	case HPSA_RAID_0:
32086b80b18fSScott Teel 		break; /* nothing special to do */
32096b80b18fSScott Teel 	case HPSA_RAID_1:
32106b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
32116b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
32126b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
3213283b4a9bSStephen M. Cameron 		 */
32146b80b18fSScott Teel 		BUG_ON(map->layout_map_count != 2);
3215283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
3216283b4a9bSStephen M. Cameron 			map_index += map->data_disks_per_row;
3217283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
32186b80b18fSScott Teel 		break;
32196b80b18fSScott Teel 	case HPSA_RAID_ADM:
32206b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
32216b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
32226b80b18fSScott Teel 		 */
32236b80b18fSScott Teel 		BUG_ON(map->layout_map_count != 3);
32246b80b18fSScott Teel 
32256b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
32266b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
32276b80b18fSScott Teel 				&map_index, &current_group);
32286b80b18fSScott Teel 		/* set mirror group to use next time */
32296b80b18fSScott Teel 		offload_to_mirror =
32306b80b18fSScott Teel 			(offload_to_mirror >= map->layout_map_count - 1)
32316b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
32326b80b18fSScott Teel 		/* FIXME: remove after debug/dev */
32336b80b18fSScott Teel 		BUG_ON(offload_to_mirror >= map->layout_map_count);
32346b80b18fSScott Teel 		dev_warn(&h->pdev->dev,
32356b80b18fSScott Teel 			"DEBUG: Using physical disk map index %d from mirror group %d\n",
32366b80b18fSScott Teel 			map_index, offload_to_mirror);
32376b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
32386b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
32396b80b18fSScott Teel 		 * function since multiple threads might simultaneously
32406b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
32416b80b18fSScott Teel 		 */
32426b80b18fSScott Teel 		break;
32436b80b18fSScott Teel 	case HPSA_RAID_5:
32446b80b18fSScott Teel 	case HPSA_RAID_6:
32456b80b18fSScott Teel 		if (map->layout_map_count <= 1)
32466b80b18fSScott Teel 			break;
32476b80b18fSScott Teel 
32486b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
32496b80b18fSScott Teel 		r5or6_blocks_per_row =
32506b80b18fSScott Teel 			map->strip_size * map->data_disks_per_row;
32516b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
32526b80b18fSScott Teel 		stripesize = r5or6_blocks_per_row * map->layout_map_count;
32536b80b18fSScott Teel #if BITS_PER_LONG == 32
32546b80b18fSScott Teel 		tmpdiv = first_block;
32556b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
32566b80b18fSScott Teel 		tmpdiv = first_group;
32576b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
32586b80b18fSScott Teel 		first_group = tmpdiv;
32596b80b18fSScott Teel 		tmpdiv = last_block;
32606b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
32616b80b18fSScott Teel 		tmpdiv = last_group;
32626b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
32636b80b18fSScott Teel 		last_group = tmpdiv;
32646b80b18fSScott Teel #else
32656b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
32666b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
32676b80b18fSScott Teel 		if (first_group != last_group)
32686b80b18fSScott Teel #endif
32696b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
32706b80b18fSScott Teel 
32716b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
32726b80b18fSScott Teel #if BITS_PER_LONG == 32
32736b80b18fSScott Teel 		tmpdiv = first_block;
32746b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
32756b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
32766b80b18fSScott Teel 		tmpdiv = last_block;
32776b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
32786b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
32796b80b18fSScott Teel #else
32806b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
32816b80b18fSScott Teel 						first_block / stripesize;
32826b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
32836b80b18fSScott Teel #endif
32846b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
32856b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
32866b80b18fSScott Teel 
32876b80b18fSScott Teel 
32886b80b18fSScott Teel 		/* Verify request is in a single column */
32896b80b18fSScott Teel #if BITS_PER_LONG == 32
32906b80b18fSScott Teel 		tmpdiv = first_block;
32916b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
32926b80b18fSScott Teel 		tmpdiv = first_row_offset;
32936b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
32946b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
32956b80b18fSScott Teel 		tmpdiv = last_block;
32966b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
32976b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
32986b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
32996b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
33006b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
33016b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
33026b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
33036b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
33046b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
33056b80b18fSScott Teel #else
33066b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
33076b80b18fSScott Teel 			(u32)((first_block % stripesize) %
33086b80b18fSScott Teel 						r5or6_blocks_per_row);
33096b80b18fSScott Teel 
33106b80b18fSScott Teel 		r5or6_last_row_offset =
33116b80b18fSScott Teel 			(u32)((last_block % stripesize) %
33126b80b18fSScott Teel 						r5or6_blocks_per_row);
33136b80b18fSScott Teel 
33146b80b18fSScott Teel 		first_column = r5or6_first_column =
33156b80b18fSScott Teel 			r5or6_first_row_offset / map->strip_size;
33166b80b18fSScott Teel 		r5or6_last_column =
33176b80b18fSScott Teel 			r5or6_last_row_offset / map->strip_size;
33186b80b18fSScott Teel #endif
33196b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
33206b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
33216b80b18fSScott Teel 
33226b80b18fSScott Teel 		/* Request is eligible */
33236b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
33246b80b18fSScott Teel 			map->row_cnt;
33256b80b18fSScott Teel 
33266b80b18fSScott Teel 		map_index = (first_group *
33276b80b18fSScott Teel 			(map->row_cnt * total_disks_per_row)) +
33286b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
33296b80b18fSScott Teel 		break;
33306b80b18fSScott Teel 	default:
33316b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
3332283b4a9bSStephen M. Cameron 	}
33336b80b18fSScott Teel 
3334283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
3335283b4a9bSStephen M. Cameron 	disk_block = map->disk_starting_blk + (first_row * map->strip_size) +
3336283b4a9bSStephen M. Cameron 			(first_row_offset - (first_column * map->strip_size));
3337283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
3338283b4a9bSStephen M. Cameron 
3339283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
3340283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
3341283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
3342283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
3343283b4a9bSStephen M. Cameron 	}
3344283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
3345283b4a9bSStephen M. Cameron 
3346283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
3347283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
3348283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
3349283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3350283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
3351283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
3352283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
3353283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
3354283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
3355283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
3356283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
3357283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
3358283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
3359283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
3360283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
3361283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
3362283b4a9bSStephen M. Cameron 		cdb[14] = 0;
3363283b4a9bSStephen M. Cameron 		cdb[15] = 0;
3364283b4a9bSStephen M. Cameron 		cdb_len = 16;
3365283b4a9bSStephen M. Cameron 	} else {
3366283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
3367283b4a9bSStephen M. Cameron 		cdb[1] = 0;
3368283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
3369283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
3370283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
3371283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
3372283b4a9bSStephen M. Cameron 		cdb[6] = 0;
3373283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
3374283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
3375283b4a9bSStephen M. Cameron 		cdb[9] = 0;
3376283b4a9bSStephen M. Cameron 		cdb_len = 10;
3377283b4a9bSStephen M. Cameron 	}
3378283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
3379283b4a9bSStephen M. Cameron 						dev->scsi3addr);
3380283b4a9bSStephen M. Cameron }
3381283b4a9bSStephen M. Cameron 
3382f281233dSJeff Garzik static int hpsa_scsi_queue_command_lck(struct scsi_cmnd *cmd,
3383edd16368SStephen M. Cameron 	void (*done)(struct scsi_cmnd *))
3384edd16368SStephen M. Cameron {
3385edd16368SStephen M. Cameron 	struct ctlr_info *h;
3386edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
3387edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3388edd16368SStephen M. Cameron 	struct CommandList *c;
3389edd16368SStephen M. Cameron 	unsigned long flags;
3390283b4a9bSStephen M. Cameron 	int rc = 0;
3391edd16368SStephen M. Cameron 
3392edd16368SStephen M. Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
3393edd16368SStephen M. Cameron 	h = sdev_to_hba(cmd->device);
3394edd16368SStephen M. Cameron 	dev = cmd->device->hostdata;
3395edd16368SStephen M. Cameron 	if (!dev) {
3396edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
3397edd16368SStephen M. Cameron 		done(cmd);
3398edd16368SStephen M. Cameron 		return 0;
3399edd16368SStephen M. Cameron 	}
3400edd16368SStephen M. Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
3401edd16368SStephen M. Cameron 
3402edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
3403a0c12413SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
3404a0c12413SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
3405a0c12413SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
3406a0c12413SStephen M. Cameron 		done(cmd);
3407a0c12413SStephen M. Cameron 		return 0;
3408a0c12413SStephen M. Cameron 	}
3409edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
3410e16a33adSMatt Gates 	c = cmd_alloc(h);
3411edd16368SStephen M. Cameron 	if (c == NULL) {			/* trouble... */
3412edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n");
3413edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
3414edd16368SStephen M. Cameron 	}
3415edd16368SStephen M. Cameron 
3416edd16368SStephen M. Cameron 	/* Fill in the command list header */
3417edd16368SStephen M. Cameron 
3418edd16368SStephen M. Cameron 	cmd->scsi_done = done;    /* save this for use by completion code */
3419edd16368SStephen M. Cameron 
3420edd16368SStephen M. Cameron 	/* save c in case we have to abort it  */
3421edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
3422edd16368SStephen M. Cameron 
3423edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
3424edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
3425e1f7de0cSMatt Gates 
3426283b4a9bSStephen M. Cameron 	/* Call alternate submit routine for I/O accelerated commands.
3427283b4a9bSStephen M. Cameron 	 * Retries always go down the normal I/O path.
3428283b4a9bSStephen M. Cameron 	 */
3429283b4a9bSStephen M. Cameron 	if (likely(cmd->retries == 0 &&
3430da0697bdSScott Teel 		cmd->request->cmd_type == REQ_TYPE_FS &&
3431da0697bdSScott Teel 		h->acciopath_status)) {
3432283b4a9bSStephen M. Cameron 		if (dev->offload_enabled) {
3433283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_raid_map(h, c);
3434283b4a9bSStephen M. Cameron 			if (rc == 0)
3435283b4a9bSStephen M. Cameron 				return 0; /* Sent on ioaccel path */
3436283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
3437283b4a9bSStephen M. Cameron 				cmd_free(h, c);
3438283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
3439283b4a9bSStephen M. Cameron 			}
3440283b4a9bSStephen M. Cameron 		} else if (dev->ioaccel_handle) {
3441283b4a9bSStephen M. Cameron 			rc = hpsa_scsi_ioaccel_direct_map(h, c);
3442283b4a9bSStephen M. Cameron 			if (rc == 0)
3443283b4a9bSStephen M. Cameron 				return 0; /* Sent on direct map path */
3444283b4a9bSStephen M. Cameron 			if (rc < 0) {   /* scsi_dma_map failed. */
3445283b4a9bSStephen M. Cameron 				cmd_free(h, c);
3446283b4a9bSStephen M. Cameron 				return SCSI_MLQUEUE_HOST_BUSY;
3447283b4a9bSStephen M. Cameron 			}
3448283b4a9bSStephen M. Cameron 		}
3449283b4a9bSStephen M. Cameron 	}
3450e1f7de0cSMatt Gates 
3451edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
3452edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
3453303932fdSDon Brace 	c->Header.Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT);
3454303932fdSDon Brace 	c->Header.Tag.lower |= DIRECT_LOOKUP_BIT;
3455edd16368SStephen M. Cameron 
3456edd16368SStephen M. Cameron 	/* Fill in the request block... */
3457edd16368SStephen M. Cameron 
3458edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
3459edd16368SStephen M. Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
3460edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
3461edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
3462edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
3463edd16368SStephen M. Cameron 	c->Request.Type.Type = TYPE_CMD;
3464edd16368SStephen M. Cameron 	c->Request.Type.Attribute = ATTR_SIMPLE;
3465edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
3466edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
3467edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_WRITE;
3468edd16368SStephen M. Cameron 		break;
3469edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
3470edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_READ;
3471edd16368SStephen M. Cameron 		break;
3472edd16368SStephen M. Cameron 	case DMA_NONE:
3473edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_NONE;
3474edd16368SStephen M. Cameron 		break;
3475edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
3476edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
3477edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
3478edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
3479edd16368SStephen M. Cameron 		 */
3480edd16368SStephen M. Cameron 
3481edd16368SStephen M. Cameron 		c->Request.Type.Direction = XFER_RSVD;
3482edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
3483edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
3484edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
3485edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
3486edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
3487edd16368SStephen M. Cameron 		 * our purposes here.
3488edd16368SStephen M. Cameron 		 */
3489edd16368SStephen M. Cameron 
3490edd16368SStephen M. Cameron 		break;
3491edd16368SStephen M. Cameron 
3492edd16368SStephen M. Cameron 	default:
3493edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
3494edd16368SStephen M. Cameron 			cmd->sc_data_direction);
3495edd16368SStephen M. Cameron 		BUG();
3496edd16368SStephen M. Cameron 		break;
3497edd16368SStephen M. Cameron 	}
3498edd16368SStephen M. Cameron 
349933a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
3500edd16368SStephen M. Cameron 		cmd_free(h, c);
3501edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
3502edd16368SStephen M. Cameron 	}
3503edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
3504edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
3505edd16368SStephen M. Cameron 	return 0;
3506edd16368SStephen M. Cameron }
3507edd16368SStephen M. Cameron 
3508f281233dSJeff Garzik static DEF_SCSI_QCMD(hpsa_scsi_queue_command)
3509f281233dSJeff Garzik 
35105f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h)
35115f389360SStephen M. Cameron {
35125f389360SStephen M. Cameron 	unsigned long flags;
35135f389360SStephen M. Cameron 
35145f389360SStephen M. Cameron 	/*
35155f389360SStephen M. Cameron 	 * Don't let rescans be initiated on a controller known
35165f389360SStephen M. Cameron 	 * to be locked up.  If the controller locks up *during*
35175f389360SStephen M. Cameron 	 * a rescan, that thread is probably hosed, but at least
35185f389360SStephen M. Cameron 	 * we can prevent new rescan threads from piling up on a
35195f389360SStephen M. Cameron 	 * locked up controller.
35205f389360SStephen M. Cameron 	 */
35215f389360SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
35225f389360SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
35235f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
35245f389360SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
35255f389360SStephen M. Cameron 		h->scan_finished = 1;
35265f389360SStephen M. Cameron 		wake_up_all(&h->scan_wait_queue);
35275f389360SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
35285f389360SStephen M. Cameron 		return 1;
35295f389360SStephen M. Cameron 	}
35305f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
35315f389360SStephen M. Cameron 	return 0;
35325f389360SStephen M. Cameron }
35335f389360SStephen M. Cameron 
3534a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
3535a08a8471SStephen M. Cameron {
3536a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
3537a08a8471SStephen M. Cameron 	unsigned long flags;
3538a08a8471SStephen M. Cameron 
35395f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
35405f389360SStephen M. Cameron 		return;
35415f389360SStephen M. Cameron 
3542a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
3543a08a8471SStephen M. Cameron 	while (1) {
3544a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
3545a08a8471SStephen M. Cameron 		if (h->scan_finished)
3546a08a8471SStephen M. Cameron 			break;
3547a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
3548a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
3549a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
3550a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
3551a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
3552a08a8471SStephen M. Cameron 		 * happen if we're in here.
3553a08a8471SStephen M. Cameron 		 */
3554a08a8471SStephen M. Cameron 	}
3555a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
3556a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3557a08a8471SStephen M. Cameron 
35585f389360SStephen M. Cameron 	if (do_not_scan_if_controller_locked_up(h))
35595f389360SStephen M. Cameron 		return;
35605f389360SStephen M. Cameron 
3561a08a8471SStephen M. Cameron 	hpsa_update_scsi_devices(h, h->scsi_host->host_no);
3562a08a8471SStephen M. Cameron 
3563a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
3564a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* mark scan as finished. */
3565a08a8471SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
3566a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3567a08a8471SStephen M. Cameron }
3568a08a8471SStephen M. Cameron 
3569a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
3570a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
3571a08a8471SStephen M. Cameron {
3572a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
3573a08a8471SStephen M. Cameron 	unsigned long flags;
3574a08a8471SStephen M. Cameron 	int finished;
3575a08a8471SStephen M. Cameron 
3576a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
3577a08a8471SStephen M. Cameron 	finished = h->scan_finished;
3578a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
3579a08a8471SStephen M. Cameron 	return finished;
3580a08a8471SStephen M. Cameron }
3581a08a8471SStephen M. Cameron 
3582667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev,
3583667e23d4SStephen M. Cameron 	int qdepth, int reason)
3584667e23d4SStephen M. Cameron {
3585667e23d4SStephen M. Cameron 	struct ctlr_info *h = sdev_to_hba(sdev);
3586667e23d4SStephen M. Cameron 
3587667e23d4SStephen M. Cameron 	if (reason != SCSI_QDEPTH_DEFAULT)
3588667e23d4SStephen M. Cameron 		return -ENOTSUPP;
3589667e23d4SStephen M. Cameron 
3590667e23d4SStephen M. Cameron 	if (qdepth < 1)
3591667e23d4SStephen M. Cameron 		qdepth = 1;
3592667e23d4SStephen M. Cameron 	else
3593667e23d4SStephen M. Cameron 		if (qdepth > h->nr_cmds)
3594667e23d4SStephen M. Cameron 			qdepth = h->nr_cmds;
3595667e23d4SStephen M. Cameron 	scsi_adjust_queue_depth(sdev, scsi_get_tag_type(sdev), qdepth);
3596667e23d4SStephen M. Cameron 	return sdev->queue_depth;
3597667e23d4SStephen M. Cameron }
3598667e23d4SStephen M. Cameron 
3599edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h)
3600edd16368SStephen M. Cameron {
3601edd16368SStephen M. Cameron 	/* we are being forcibly unloaded, and may not refuse. */
3602edd16368SStephen M. Cameron 	scsi_remove_host(h->scsi_host);
3603edd16368SStephen M. Cameron 	scsi_host_put(h->scsi_host);
3604edd16368SStephen M. Cameron 	h->scsi_host = NULL;
3605edd16368SStephen M. Cameron }
3606edd16368SStephen M. Cameron 
3607edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h)
3608edd16368SStephen M. Cameron {
3609b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
3610b705690dSStephen M. Cameron 	int error;
3611edd16368SStephen M. Cameron 
3612b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
3613b705690dSStephen M. Cameron 	if (sh == NULL)
3614b705690dSStephen M. Cameron 		goto fail;
3615b705690dSStephen M. Cameron 
3616b705690dSStephen M. Cameron 	sh->io_port = 0;
3617b705690dSStephen M. Cameron 	sh->n_io_port = 0;
3618b705690dSStephen M. Cameron 	sh->this_id = -1;
3619b705690dSStephen M. Cameron 	sh->max_channel = 3;
3620b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
3621b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
3622b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
3623b705690dSStephen M. Cameron 	sh->can_queue = h->nr_cmds;
3624b705690dSStephen M. Cameron 	sh->cmd_per_lun = h->nr_cmds;
3625b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
3626b705690dSStephen M. Cameron 	h->scsi_host = sh;
3627b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
3628b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
3629b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
3630b705690dSStephen M. Cameron 	error = scsi_add_host(sh, &h->pdev->dev);
3631b705690dSStephen M. Cameron 	if (error)
3632b705690dSStephen M. Cameron 		goto fail_host_put;
3633b705690dSStephen M. Cameron 	scsi_scan_host(sh);
3634b705690dSStephen M. Cameron 	return 0;
3635b705690dSStephen M. Cameron 
3636b705690dSStephen M. Cameron  fail_host_put:
3637b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_add_host"
3638b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
3639b705690dSStephen M. Cameron 	scsi_host_put(sh);
3640b705690dSStephen M. Cameron 	return error;
3641b705690dSStephen M. Cameron  fail:
3642b705690dSStephen M. Cameron 	dev_err(&h->pdev->dev, "%s: scsi_host_alloc"
3643b705690dSStephen M. Cameron 		" failed for controller %d\n", __func__, h->ctlr);
3644b705690dSStephen M. Cameron 	return -ENOMEM;
3645edd16368SStephen M. Cameron }
3646edd16368SStephen M. Cameron 
3647edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h,
3648edd16368SStephen M. Cameron 	unsigned char lunaddr[])
3649edd16368SStephen M. Cameron {
3650edd16368SStephen M. Cameron 	int rc = 0;
3651edd16368SStephen M. Cameron 	int count = 0;
3652edd16368SStephen M. Cameron 	int waittime = 1; /* seconds */
3653edd16368SStephen M. Cameron 	struct CommandList *c;
3654edd16368SStephen M. Cameron 
3655edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
3656edd16368SStephen M. Cameron 	if (!c) {
3657edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
3658edd16368SStephen M. Cameron 			"wait_for_device_to_become_ready.\n");
3659edd16368SStephen M. Cameron 		return IO_ERROR;
3660edd16368SStephen M. Cameron 	}
3661edd16368SStephen M. Cameron 
3662edd16368SStephen M. Cameron 	/* Send test unit ready until device ready, or give up. */
3663edd16368SStephen M. Cameron 	while (count < HPSA_TUR_RETRY_LIMIT) {
3664edd16368SStephen M. Cameron 
3665edd16368SStephen M. Cameron 		/* Wait for a bit.  do this first, because if we send
3666edd16368SStephen M. Cameron 		 * the TUR right away, the reset will just abort it.
3667edd16368SStephen M. Cameron 		 */
3668edd16368SStephen M. Cameron 		msleep(1000 * waittime);
3669edd16368SStephen M. Cameron 		count++;
3670edd16368SStephen M. Cameron 
3671edd16368SStephen M. Cameron 		/* Increase wait time with each try, up to a point. */
3672edd16368SStephen M. Cameron 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
3673edd16368SStephen M. Cameron 			waittime = waittime * 2;
3674edd16368SStephen M. Cameron 
3675a2dac136SStephen M. Cameron 		/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
3676a2dac136SStephen M. Cameron 		(void) fill_cmd(c, TEST_UNIT_READY, h,
3677a2dac136SStephen M. Cameron 				NULL, 0, 0, lunaddr, TYPE_CMD);
3678edd16368SStephen M. Cameron 		hpsa_scsi_do_simple_cmd_core(h, c);
3679edd16368SStephen M. Cameron 		/* no unmap needed here because no data xfer. */
3680edd16368SStephen M. Cameron 
3681edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_SUCCESS)
3682edd16368SStephen M. Cameron 			break;
3683edd16368SStephen M. Cameron 
3684edd16368SStephen M. Cameron 		if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
3685edd16368SStephen M. Cameron 			c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
3686edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
3687edd16368SStephen M. Cameron 			c->err_info->SenseInfo[2] == UNIT_ATTENTION))
3688edd16368SStephen M. Cameron 			break;
3689edd16368SStephen M. Cameron 
3690edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "waiting %d secs "
3691edd16368SStephen M. Cameron 			"for device to become ready.\n", waittime);
3692edd16368SStephen M. Cameron 		rc = 1; /* device not ready. */
3693edd16368SStephen M. Cameron 	}
3694edd16368SStephen M. Cameron 
3695edd16368SStephen M. Cameron 	if (rc)
3696edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
3697edd16368SStephen M. Cameron 	else
3698edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
3699edd16368SStephen M. Cameron 
3700edd16368SStephen M. Cameron 	cmd_special_free(h, c);
3701edd16368SStephen M. Cameron 	return rc;
3702edd16368SStephen M. Cameron }
3703edd16368SStephen M. Cameron 
3704edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
3705edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
3706edd16368SStephen M. Cameron  */
3707edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
3708edd16368SStephen M. Cameron {
3709edd16368SStephen M. Cameron 	int rc;
3710edd16368SStephen M. Cameron 	struct ctlr_info *h;
3711edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
3712edd16368SStephen M. Cameron 
3713edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
3714edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
3715edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
3716edd16368SStephen M. Cameron 		return FAILED;
3717edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
3718edd16368SStephen M. Cameron 	if (!dev) {
3719edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: "
3720edd16368SStephen M. Cameron 			"device lookup failed.\n");
3721edd16368SStephen M. Cameron 		return FAILED;
3722edd16368SStephen M. Cameron 	}
3723d416b0c7SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n",
3724d416b0c7SStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
3725edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
3726bf711ac6SScott Teel 	rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN);
3727edd16368SStephen M. Cameron 	if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0)
3728edd16368SStephen M. Cameron 		return SUCCESS;
3729edd16368SStephen M. Cameron 
3730edd16368SStephen M. Cameron 	dev_warn(&h->pdev->dev, "resetting device failed.\n");
3731edd16368SStephen M. Cameron 	return FAILED;
3732edd16368SStephen M. Cameron }
3733edd16368SStephen M. Cameron 
37346cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
37356cba3f19SStephen M. Cameron {
37366cba3f19SStephen M. Cameron 	u8 original_tag[8];
37376cba3f19SStephen M. Cameron 
37386cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
37396cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
37406cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
37416cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
37426cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
37436cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
37446cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
37456cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
37466cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
37476cba3f19SStephen M. Cameron }
37486cba3f19SStephen M. Cameron 
374917eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
375017eb87d2SScott Teel 	struct CommandList *c, u32 *taglower, u32 *tagupper)
375117eb87d2SScott Teel {
375217eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
375317eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
375417eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
375517eb87d2SScott Teel 		*tagupper = cm1->Tag.upper;
375617eb87d2SScott Teel 		*taglower = cm1->Tag.lower;
375754b6e9e9SScott Teel 		return;
375854b6e9e9SScott Teel 	}
375954b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
376054b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
376154b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
376254b6e9e9SScott Teel 		*tagupper = cm2->Tag.upper;
376354b6e9e9SScott Teel 		*taglower = cm2->Tag.lower;
376454b6e9e9SScott Teel 		return;
376554b6e9e9SScott Teel 	}
376617eb87d2SScott Teel 	*tagupper = c->Header.Tag.upper;
376717eb87d2SScott Teel 	*taglower = c->Header.Tag.lower;
376817eb87d2SScott Teel }
376954b6e9e9SScott Teel 
377017eb87d2SScott Teel 
377175167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
37726cba3f19SStephen M. Cameron 	struct CommandList *abort, int swizzle)
377375167d2cSStephen M. Cameron {
377475167d2cSStephen M. Cameron 	int rc = IO_OK;
377575167d2cSStephen M. Cameron 	struct CommandList *c;
377675167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
377717eb87d2SScott Teel 	u32 tagupper, taglower;
377875167d2cSStephen M. Cameron 
377975167d2cSStephen M. Cameron 	c = cmd_special_alloc(h);
378075167d2cSStephen M. Cameron 	if (c == NULL) {	/* trouble... */
378175167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
378275167d2cSStephen M. Cameron 		return -ENOMEM;
378375167d2cSStephen M. Cameron 	}
378475167d2cSStephen M. Cameron 
3785a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
3786a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, abort,
3787a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
37886cba3f19SStephen M. Cameron 	if (swizzle)
37896cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
379075167d2cSStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core(h, c);
379117eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
379275167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n",
379317eb87d2SScott Teel 		__func__, tagupper, taglower);
379475167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
379575167d2cSStephen M. Cameron 
379675167d2cSStephen M. Cameron 	ei = c->err_info;
379775167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
379875167d2cSStephen M. Cameron 	case CMD_SUCCESS:
379975167d2cSStephen M. Cameron 		break;
380075167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
380175167d2cSStephen M. Cameron 		rc = -1;
380275167d2cSStephen M. Cameron 		break;
380375167d2cSStephen M. Cameron 	default:
380475167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
380517eb87d2SScott Teel 			__func__, tagupper, taglower);
380675167d2cSStephen M. Cameron 		hpsa_scsi_interpret_error(c);
380775167d2cSStephen M. Cameron 		rc = -1;
380875167d2cSStephen M. Cameron 		break;
380975167d2cSStephen M. Cameron 	}
381075167d2cSStephen M. Cameron 	cmd_special_free(h, c);
381175167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
381275167d2cSStephen M. Cameron 		abort->Header.Tag.upper, abort->Header.Tag.lower);
381375167d2cSStephen M. Cameron 	return rc;
381475167d2cSStephen M. Cameron }
381575167d2cSStephen M. Cameron 
381675167d2cSStephen M. Cameron /*
381775167d2cSStephen M. Cameron  * hpsa_find_cmd_in_queue
381875167d2cSStephen M. Cameron  *
381975167d2cSStephen M. Cameron  * Used to determine whether a command (find) is still present
382075167d2cSStephen M. Cameron  * in queue_head.   Optionally excludes the last element of queue_head.
382175167d2cSStephen M. Cameron  *
382275167d2cSStephen M. Cameron  * This is used to avoid unnecessary aborts.  Commands in h->reqQ have
382375167d2cSStephen M. Cameron  * not yet been submitted, and so can be aborted by the driver without
382475167d2cSStephen M. Cameron  * sending an abort to the hardware.
382575167d2cSStephen M. Cameron  *
382675167d2cSStephen M. Cameron  * Returns pointer to command if found in queue, NULL otherwise.
382775167d2cSStephen M. Cameron  */
382875167d2cSStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue(struct ctlr_info *h,
382975167d2cSStephen M. Cameron 			struct scsi_cmnd *find, struct list_head *queue_head)
383075167d2cSStephen M. Cameron {
383175167d2cSStephen M. Cameron 	unsigned long flags;
383275167d2cSStephen M. Cameron 	struct CommandList *c = NULL;	/* ptr into cmpQ */
383375167d2cSStephen M. Cameron 
383475167d2cSStephen M. Cameron 	if (!find)
383575167d2cSStephen M. Cameron 		return 0;
383675167d2cSStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
383775167d2cSStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
383875167d2cSStephen M. Cameron 		if (c->scsi_cmd == NULL) /* e.g.: passthru ioctl */
383975167d2cSStephen M. Cameron 			continue;
384075167d2cSStephen M. Cameron 		if (c->scsi_cmd == find) {
384175167d2cSStephen M. Cameron 			spin_unlock_irqrestore(&h->lock, flags);
384275167d2cSStephen M. Cameron 			return c;
384375167d2cSStephen M. Cameron 		}
384475167d2cSStephen M. Cameron 	}
384575167d2cSStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
384675167d2cSStephen M. Cameron 	return NULL;
384775167d2cSStephen M. Cameron }
384875167d2cSStephen M. Cameron 
38496cba3f19SStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue_by_tag(struct ctlr_info *h,
38506cba3f19SStephen M. Cameron 					u8 *tag, struct list_head *queue_head)
38516cba3f19SStephen M. Cameron {
38526cba3f19SStephen M. Cameron 	unsigned long flags;
38536cba3f19SStephen M. Cameron 	struct CommandList *c;
38546cba3f19SStephen M. Cameron 
38556cba3f19SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
38566cba3f19SStephen M. Cameron 	list_for_each_entry(c, queue_head, list) {
38576cba3f19SStephen M. Cameron 		if (memcmp(&c->Header.Tag, tag, 8) != 0)
38586cba3f19SStephen M. Cameron 			continue;
38596cba3f19SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
38606cba3f19SStephen M. Cameron 		return c;
38616cba3f19SStephen M. Cameron 	}
38626cba3f19SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
38636cba3f19SStephen M. Cameron 	return NULL;
38646cba3f19SStephen M. Cameron }
38656cba3f19SStephen M. Cameron 
386654b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
386754b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
386854b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
386954b6e9e9SScott Teel  * Return 0 on success (IO_OK)
387054b6e9e9SScott Teel  *	 -1 on failure
387154b6e9e9SScott Teel  */
387254b6e9e9SScott Teel 
387354b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
387454b6e9e9SScott Teel 	unsigned char *scsi3addr, struct CommandList *abort)
387554b6e9e9SScott Teel {
387654b6e9e9SScott Teel 	int rc = IO_OK;
387754b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
387854b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
387954b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
388054b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
388154b6e9e9SScott Teel 
388254b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
388354b6e9e9SScott Teel 	scmd = (struct scsi_cmnd *) abort->scsi_cmd;
388454b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
388554b6e9e9SScott Teel 	if (dev == NULL) {
388654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
388754b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
388854b6e9e9SScott Teel 			return -1; /* not abortable */
388954b6e9e9SScott Teel 	}
389054b6e9e9SScott Teel 
389154b6e9e9SScott Teel 	if (!dev->offload_enabled) {
389254b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
389354b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
389454b6e9e9SScott Teel 		return -1; /* not abortable */
389554b6e9e9SScott Teel 	}
389654b6e9e9SScott Teel 
389754b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
389854b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
389954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
390054b6e9e9SScott Teel 		return -1; /* not abortable */
390154b6e9e9SScott Teel 	}
390254b6e9e9SScott Teel 
390354b6e9e9SScott Teel 	/* send the reset */
390454b6e9e9SScott Teel 	rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET);
390554b6e9e9SScott Teel 	if (rc != 0) {
390654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
390754b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
390854b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
390954b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
391054b6e9e9SScott Teel 		return rc; /* failed to reset */
391154b6e9e9SScott Teel 	}
391254b6e9e9SScott Teel 
391354b6e9e9SScott Teel 	/* wait for device to recover */
391454b6e9e9SScott Teel 	if (wait_for_device_to_become_ready(h, psa) != 0) {
391554b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
391654b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
391754b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
391854b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
391954b6e9e9SScott Teel 		return -1;  /* failed to recover */
392054b6e9e9SScott Teel 	}
392154b6e9e9SScott Teel 
392254b6e9e9SScott Teel 	/* device recovered */
392354b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
392454b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
392554b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
392654b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
392754b6e9e9SScott Teel 
392854b6e9e9SScott Teel 	return rc; /* success */
392954b6e9e9SScott Teel }
393054b6e9e9SScott Teel 
39316cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't.  It's hard to
39326cba3f19SStephen M. Cameron  * tell which kind we're dealing with, so we send the abort both ways.  There
39336cba3f19SStephen M. Cameron  * shouldn't be any collisions between swizzled and unswizzled tags due to the
39346cba3f19SStephen M. Cameron  * way we construct our tags but we check anyway in case the assumptions which
39356cba3f19SStephen M. Cameron  * make this true someday become false.
39366cba3f19SStephen M. Cameron  */
39376cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
39386cba3f19SStephen M. Cameron 	unsigned char *scsi3addr, struct CommandList *abort)
39396cba3f19SStephen M. Cameron {
39406cba3f19SStephen M. Cameron 	u8 swizzled_tag[8];
39416cba3f19SStephen M. Cameron 	struct CommandList *c;
39426cba3f19SStephen M. Cameron 	int rc = 0, rc2 = 0;
39436cba3f19SStephen M. Cameron 
394454b6e9e9SScott Teel 	/* ioccelerator mode 2 commands should be aborted via the
394554b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
394654b6e9e9SScott Teel 	 * but underlying firmware can't handle abort TMF.
394754b6e9e9SScott Teel 	 * Change abort to physical device reset.
394854b6e9e9SScott Teel 	 */
394954b6e9e9SScott Teel 	if (abort->cmd_type == CMD_IOACCEL2)
395054b6e9e9SScott Teel 		return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort);
395154b6e9e9SScott Teel 
39526cba3f19SStephen M. Cameron 	/* we do not expect to find the swizzled tag in our queue, but
39536cba3f19SStephen M. Cameron 	 * check anyway just to be sure the assumptions which make this
39546cba3f19SStephen M. Cameron 	 * the case haven't become wrong.
39556cba3f19SStephen M. Cameron 	 */
39566cba3f19SStephen M. Cameron 	memcpy(swizzled_tag, &abort->Request.CDB[4], 8);
39576cba3f19SStephen M. Cameron 	swizzle_abort_tag(swizzled_tag);
39586cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue_by_tag(h, swizzled_tag, &h->cmpQ);
39596cba3f19SStephen M. Cameron 	if (c != NULL) {
39606cba3f19SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Unexpectedly found byte-swapped tag in completion queue.\n");
39616cba3f19SStephen M. Cameron 		return hpsa_send_abort(h, scsi3addr, abort, 0);
39626cba3f19SStephen M. Cameron 	}
39636cba3f19SStephen M. Cameron 	rc = hpsa_send_abort(h, scsi3addr, abort, 0);
39646cba3f19SStephen M. Cameron 
39656cba3f19SStephen M. Cameron 	/* if the command is still in our queue, we can't conclude that it was
39666cba3f19SStephen M. Cameron 	 * aborted (it might have just completed normally) but in any case
39676cba3f19SStephen M. Cameron 	 * we don't need to try to abort it another way.
39686cba3f19SStephen M. Cameron 	 */
39696cba3f19SStephen M. Cameron 	c = hpsa_find_cmd_in_queue(h, abort->scsi_cmd, &h->cmpQ);
39706cba3f19SStephen M. Cameron 	if (c)
39716cba3f19SStephen M. Cameron 		rc2 = hpsa_send_abort(h, scsi3addr, abort, 1);
39726cba3f19SStephen M. Cameron 	return rc && rc2;
39736cba3f19SStephen M. Cameron }
39746cba3f19SStephen M. Cameron 
397575167d2cSStephen M. Cameron /* Send an abort for the specified command.
397675167d2cSStephen M. Cameron  *	If the device and controller support it,
397775167d2cSStephen M. Cameron  *		send a task abort request.
397875167d2cSStephen M. Cameron  */
397975167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
398075167d2cSStephen M. Cameron {
398175167d2cSStephen M. Cameron 
398275167d2cSStephen M. Cameron 	int i, rc;
398375167d2cSStephen M. Cameron 	struct ctlr_info *h;
398475167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
398575167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
398675167d2cSStephen M. Cameron 	struct CommandList *found;
398775167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
398875167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
398975167d2cSStephen M. Cameron 	int ml = 0;
399017eb87d2SScott Teel 	u32 tagupper, taglower;
399175167d2cSStephen M. Cameron 
399275167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
399375167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
399475167d2cSStephen M. Cameron 	if (WARN(h == NULL,
399575167d2cSStephen M. Cameron 			"ABORT REQUEST FAILED, Controller lookup failed.\n"))
399675167d2cSStephen M. Cameron 		return FAILED;
399775167d2cSStephen M. Cameron 
399875167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
399975167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
400075167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
400175167d2cSStephen M. Cameron 		return FAILED;
400275167d2cSStephen M. Cameron 
400375167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
400475167d2cSStephen M. Cameron 	ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%d ",
400575167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
400675167d2cSStephen M. Cameron 		sc->device->id, sc->device->lun);
400775167d2cSStephen M. Cameron 
400875167d2cSStephen M. Cameron 	/* Find the device of the command to be aborted */
400975167d2cSStephen M. Cameron 	dev = sc->device->hostdata;
401075167d2cSStephen M. Cameron 	if (!dev) {
401175167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
401275167d2cSStephen M. Cameron 				msg);
401375167d2cSStephen M. Cameron 		return FAILED;
401475167d2cSStephen M. Cameron 	}
401575167d2cSStephen M. Cameron 
401675167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
401775167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
401875167d2cSStephen M. Cameron 	if (abort == NULL) {
401975167d2cSStephen M. Cameron 		dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n",
402075167d2cSStephen M. Cameron 				msg);
402175167d2cSStephen M. Cameron 		return FAILED;
402275167d2cSStephen M. Cameron 	}
402317eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
402417eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
402575167d2cSStephen M. Cameron 	as  = (struct scsi_cmnd *) abort->scsi_cmd;
402675167d2cSStephen M. Cameron 	if (as != NULL)
402775167d2cSStephen M. Cameron 		ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ",
402875167d2cSStephen M. Cameron 			as->cmnd[0], as->serial_number);
402975167d2cSStephen M. Cameron 	dev_dbg(&h->pdev->dev, "%s\n", msg);
403075167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n",
403175167d2cSStephen M. Cameron 		h->scsi_host->host_no, dev->bus, dev->target, dev->lun);
403275167d2cSStephen M. Cameron 
403375167d2cSStephen M. Cameron 	/* Search reqQ to See if command is queued but not submitted,
403475167d2cSStephen M. Cameron 	 * if so, complete the command with aborted status and remove
403575167d2cSStephen M. Cameron 	 * it from the reqQ.
403675167d2cSStephen M. Cameron 	 */
403775167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->reqQ);
403875167d2cSStephen M. Cameron 	if (found) {
403975167d2cSStephen M. Cameron 		found->err_info->CommandStatus = CMD_ABORTED;
404075167d2cSStephen M. Cameron 		finish_cmd(found);
404175167d2cSStephen M. Cameron 		dev_info(&h->pdev->dev, "%s Request SUCCEEDED (driver queue).\n",
404275167d2cSStephen M. Cameron 				msg);
404375167d2cSStephen M. Cameron 		return SUCCESS;
404475167d2cSStephen M. Cameron 	}
404575167d2cSStephen M. Cameron 
404675167d2cSStephen M. Cameron 	/* not in reqQ, if also not in cmpQ, must have already completed */
404775167d2cSStephen M. Cameron 	found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
404875167d2cSStephen M. Cameron 	if (!found)  {
4049d6ebd0f7SStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request SUCCEEDED (not known to driver).\n",
405075167d2cSStephen M. Cameron 				msg);
405175167d2cSStephen M. Cameron 		return SUCCESS;
405275167d2cSStephen M. Cameron 	}
405375167d2cSStephen M. Cameron 
405475167d2cSStephen M. Cameron 	/*
405575167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
405675167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
405775167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
405875167d2cSStephen M. Cameron 	 */
40596cba3f19SStephen M. Cameron 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort);
406075167d2cSStephen M. Cameron 	if (rc != 0) {
406175167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg);
406275167d2cSStephen M. Cameron 		dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n",
406375167d2cSStephen M. Cameron 			h->scsi_host->host_no,
406475167d2cSStephen M. Cameron 			dev->bus, dev->target, dev->lun);
406575167d2cSStephen M. Cameron 		return FAILED;
406675167d2cSStephen M. Cameron 	}
406775167d2cSStephen M. Cameron 	dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg);
406875167d2cSStephen M. Cameron 
406975167d2cSStephen M. Cameron 	/* If the abort(s) above completed and actually aborted the
407075167d2cSStephen M. Cameron 	 * command, then the command to be aborted should already be
407175167d2cSStephen M. Cameron 	 * completed.  If not, wait around a bit more to see if they
407275167d2cSStephen M. Cameron 	 * manage to complete normally.
407375167d2cSStephen M. Cameron 	 */
407475167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30
407575167d2cSStephen M. Cameron 	for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) {
407675167d2cSStephen M. Cameron 		found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ);
407775167d2cSStephen M. Cameron 		if (!found)
407875167d2cSStephen M. Cameron 			return SUCCESS;
407975167d2cSStephen M. Cameron 		msleep(100);
408075167d2cSStephen M. Cameron 	}
408175167d2cSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n",
408275167d2cSStephen M. Cameron 		msg, ABORT_COMPLETE_WAIT_SECS);
408375167d2cSStephen M. Cameron 	return FAILED;
408475167d2cSStephen M. Cameron }
408575167d2cSStephen M. Cameron 
408675167d2cSStephen M. Cameron 
4087edd16368SStephen M. Cameron /*
4088edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
4089edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
4090edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
4091edd16368SStephen M. Cameron  * cmd_free() is the complement.
4092edd16368SStephen M. Cameron  */
4093edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
4094edd16368SStephen M. Cameron {
4095edd16368SStephen M. Cameron 	struct CommandList *c;
4096edd16368SStephen M. Cameron 	int i;
4097edd16368SStephen M. Cameron 	union u64bit temp64;
4098edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4099e16a33adSMatt Gates 	unsigned long flags;
4100edd16368SStephen M. Cameron 
4101e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
4102edd16368SStephen M. Cameron 	do {
4103edd16368SStephen M. Cameron 		i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds);
4104e16a33adSMatt Gates 		if (i == h->nr_cmds) {
4105e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
4106edd16368SStephen M. Cameron 			return NULL;
4107e16a33adSMatt Gates 		}
4108edd16368SStephen M. Cameron 	} while (test_and_set_bit
4109edd16368SStephen M. Cameron 		 (i & (BITS_PER_LONG - 1),
4110edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0);
4111e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4112e16a33adSMatt Gates 
4113edd16368SStephen M. Cameron 	c = h->cmd_pool + i;
4114edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
4115edd16368SStephen M. Cameron 	cmd_dma_handle = h->cmd_pool_dhandle
4116edd16368SStephen M. Cameron 	    + i * sizeof(*c);
4117edd16368SStephen M. Cameron 	c->err_info = h->errinfo_pool + i;
4118edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4119edd16368SStephen M. Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4120edd16368SStephen M. Cameron 	    + i * sizeof(*c->err_info);
4121edd16368SStephen M. Cameron 
4122edd16368SStephen M. Cameron 	c->cmdindex = i;
4123edd16368SStephen M. Cameron 
41249e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
412501a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
412601a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
4127edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
4128edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
4129edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
4130edd16368SStephen M. Cameron 
4131edd16368SStephen M. Cameron 	c->h = h;
4132edd16368SStephen M. Cameron 	return c;
4133edd16368SStephen M. Cameron }
4134edd16368SStephen M. Cameron 
4135edd16368SStephen M. Cameron /* For operations that can wait for kmalloc to possibly sleep,
4136edd16368SStephen M. Cameron  * this routine can be called. Lock need not be held to call
4137edd16368SStephen M. Cameron  * cmd_special_alloc. cmd_special_free() is the complement.
4138edd16368SStephen M. Cameron  */
4139edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h)
4140edd16368SStephen M. Cameron {
4141edd16368SStephen M. Cameron 	struct CommandList *c;
4142edd16368SStephen M. Cameron 	union u64bit temp64;
4143edd16368SStephen M. Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4144edd16368SStephen M. Cameron 
4145edd16368SStephen M. Cameron 	c = pci_alloc_consistent(h->pdev, sizeof(*c), &cmd_dma_handle);
4146edd16368SStephen M. Cameron 	if (c == NULL)
4147edd16368SStephen M. Cameron 		return NULL;
4148edd16368SStephen M. Cameron 	memset(c, 0, sizeof(*c));
4149edd16368SStephen M. Cameron 
4150e1f7de0cSMatt Gates 	c->cmd_type = CMD_SCSI;
4151edd16368SStephen M. Cameron 	c->cmdindex = -1;
4152edd16368SStephen M. Cameron 
4153edd16368SStephen M. Cameron 	c->err_info = pci_alloc_consistent(h->pdev, sizeof(*c->err_info),
4154edd16368SStephen M. Cameron 		    &err_dma_handle);
4155edd16368SStephen M. Cameron 
4156edd16368SStephen M. Cameron 	if (c->err_info == NULL) {
4157edd16368SStephen M. Cameron 		pci_free_consistent(h->pdev,
4158edd16368SStephen M. Cameron 			sizeof(*c), c, cmd_dma_handle);
4159edd16368SStephen M. Cameron 		return NULL;
4160edd16368SStephen M. Cameron 	}
4161edd16368SStephen M. Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4162edd16368SStephen M. Cameron 
41639e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&c->list);
416401a02ffcSStephen M. Cameron 	c->busaddr = (u32) cmd_dma_handle;
416501a02ffcSStephen M. Cameron 	temp64.val = (u64) err_dma_handle;
4166edd16368SStephen M. Cameron 	c->ErrDesc.Addr.lower = temp64.val32.lower;
4167edd16368SStephen M. Cameron 	c->ErrDesc.Addr.upper = temp64.val32.upper;
4168edd16368SStephen M. Cameron 	c->ErrDesc.Len = sizeof(*c->err_info);
4169edd16368SStephen M. Cameron 
4170edd16368SStephen M. Cameron 	c->h = h;
4171edd16368SStephen M. Cameron 	return c;
4172edd16368SStephen M. Cameron }
4173edd16368SStephen M. Cameron 
4174edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
4175edd16368SStephen M. Cameron {
4176edd16368SStephen M. Cameron 	int i;
4177e16a33adSMatt Gates 	unsigned long flags;
4178edd16368SStephen M. Cameron 
4179edd16368SStephen M. Cameron 	i = c - h->cmd_pool;
4180e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
4181edd16368SStephen M. Cameron 	clear_bit(i & (BITS_PER_LONG - 1),
4182edd16368SStephen M. Cameron 		  h->cmd_pool_bits + (i / BITS_PER_LONG));
4183e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4184edd16368SStephen M. Cameron }
4185edd16368SStephen M. Cameron 
4186edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c)
4187edd16368SStephen M. Cameron {
4188edd16368SStephen M. Cameron 	union u64bit temp64;
4189edd16368SStephen M. Cameron 
4190edd16368SStephen M. Cameron 	temp64.val32.lower = c->ErrDesc.Addr.lower;
4191edd16368SStephen M. Cameron 	temp64.val32.upper = c->ErrDesc.Addr.upper;
4192edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c->err_info),
4193edd16368SStephen M. Cameron 			    c->err_info, (dma_addr_t) temp64.val);
4194edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev, sizeof(*c),
4195d896f3f3SStephen M. Cameron 			    c, (dma_addr_t) (c->busaddr & DIRECT_LOOKUP_MASK));
4196edd16368SStephen M. Cameron }
4197edd16368SStephen M. Cameron 
4198edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
4199edd16368SStephen M. Cameron 
4200edd16368SStephen M. Cameron static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, void *arg)
4201edd16368SStephen M. Cameron {
4202edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
4203edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
4204edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
4205edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
4206edd16368SStephen M. Cameron 	int err;
4207edd16368SStephen M. Cameron 	u32 cp;
4208edd16368SStephen M. Cameron 
4209938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4210edd16368SStephen M. Cameron 	err = 0;
4211edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4212edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4213edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4214edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4215edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4216edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4217edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4218edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4219edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4220edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4221edd16368SStephen M. Cameron 
4222edd16368SStephen M. Cameron 	if (err)
4223edd16368SStephen M. Cameron 		return -EFAULT;
4224edd16368SStephen M. Cameron 
4225e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, (void *)p);
4226edd16368SStephen M. Cameron 	if (err)
4227edd16368SStephen M. Cameron 		return err;
4228edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4229edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4230edd16368SStephen M. Cameron 	if (err)
4231edd16368SStephen M. Cameron 		return -EFAULT;
4232edd16368SStephen M. Cameron 	return err;
4233edd16368SStephen M. Cameron }
4234edd16368SStephen M. Cameron 
4235edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
4236edd16368SStephen M. Cameron 	int cmd, void *arg)
4237edd16368SStephen M. Cameron {
4238edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
4239edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
4240edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
4241edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
4242edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
4243edd16368SStephen M. Cameron 	int err;
4244edd16368SStephen M. Cameron 	u32 cp;
4245edd16368SStephen M. Cameron 
4246938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
4247edd16368SStephen M. Cameron 	err = 0;
4248edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
4249edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
4250edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
4251edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
4252edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
4253edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
4254edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
4255edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
4256edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
4257edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
4258edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
4259edd16368SStephen M. Cameron 
4260edd16368SStephen M. Cameron 	if (err)
4261edd16368SStephen M. Cameron 		return -EFAULT;
4262edd16368SStephen M. Cameron 
4263e39eeaedSStephen M. Cameron 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, (void *)p);
4264edd16368SStephen M. Cameron 	if (err)
4265edd16368SStephen M. Cameron 		return err;
4266edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
4267edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
4268edd16368SStephen M. Cameron 	if (err)
4269edd16368SStephen M. Cameron 		return -EFAULT;
4270edd16368SStephen M. Cameron 	return err;
4271edd16368SStephen M. Cameron }
427271fe75a7SStephen M. Cameron 
427371fe75a7SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg)
427471fe75a7SStephen M. Cameron {
427571fe75a7SStephen M. Cameron 	switch (cmd) {
427671fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
427771fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
427871fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
427971fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
428071fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
428171fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
428271fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
428371fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
428471fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
428571fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
428671fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
428771fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
428871fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
428971fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
429071fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
429171fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
429271fe75a7SStephen M. Cameron 
429371fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
429471fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
429571fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
429671fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
429771fe75a7SStephen M. Cameron 
429871fe75a7SStephen M. Cameron 	default:
429971fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
430071fe75a7SStephen M. Cameron 	}
430171fe75a7SStephen M. Cameron }
4302edd16368SStephen M. Cameron #endif
4303edd16368SStephen M. Cameron 
4304edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
4305edd16368SStephen M. Cameron {
4306edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
4307edd16368SStephen M. Cameron 
4308edd16368SStephen M. Cameron 	if (!argp)
4309edd16368SStephen M. Cameron 		return -EINVAL;
4310edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
4311edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
4312edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
4313edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
4314edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
4315edd16368SStephen M. Cameron 		return -EFAULT;
4316edd16368SStephen M. Cameron 	return 0;
4317edd16368SStephen M. Cameron }
4318edd16368SStephen M. Cameron 
4319edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
4320edd16368SStephen M. Cameron {
4321edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
4322edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
4323edd16368SStephen M. Cameron 	int rc;
4324edd16368SStephen M. Cameron 
4325edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
4326edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
4327edd16368SStephen M. Cameron 	if (rc != 3) {
4328edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
4329edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
4330edd16368SStephen M. Cameron 		vmaj = 0;
4331edd16368SStephen M. Cameron 		vmin = 0;
4332edd16368SStephen M. Cameron 		vsubmin = 0;
4333edd16368SStephen M. Cameron 	}
4334edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
4335edd16368SStephen M. Cameron 	if (!argp)
4336edd16368SStephen M. Cameron 		return -EINVAL;
4337edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
4338edd16368SStephen M. Cameron 		return -EFAULT;
4339edd16368SStephen M. Cameron 	return 0;
4340edd16368SStephen M. Cameron }
4341edd16368SStephen M. Cameron 
4342edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4343edd16368SStephen M. Cameron {
4344edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
4345edd16368SStephen M. Cameron 	struct CommandList *c;
4346edd16368SStephen M. Cameron 	char *buff = NULL;
4347edd16368SStephen M. Cameron 	union u64bit temp64;
4348c1f63c8fSStephen M. Cameron 	int rc = 0;
4349edd16368SStephen M. Cameron 
4350edd16368SStephen M. Cameron 	if (!argp)
4351edd16368SStephen M. Cameron 		return -EINVAL;
4352edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4353edd16368SStephen M. Cameron 		return -EPERM;
4354edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
4355edd16368SStephen M. Cameron 		return -EFAULT;
4356edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
4357edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
4358edd16368SStephen M. Cameron 		return -EINVAL;
4359edd16368SStephen M. Cameron 	}
4360edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
4361edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
4362edd16368SStephen M. Cameron 		if (buff == NULL)
4363edd16368SStephen M. Cameron 			return -EFAULT;
4364edd16368SStephen M. Cameron 		if (iocommand.Request.Type.Direction == XFER_WRITE) {
4365edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
4366b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
4367b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
4368c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
4369c1f63c8fSStephen M. Cameron 				goto out_kfree;
4370edd16368SStephen M. Cameron 			}
4371b03a7771SStephen M. Cameron 		} else {
4372edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
4373b03a7771SStephen M. Cameron 		}
4374b03a7771SStephen M. Cameron 	}
4375edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
4376edd16368SStephen M. Cameron 	if (c == NULL) {
4377c1f63c8fSStephen M. Cameron 		rc = -ENOMEM;
4378c1f63c8fSStephen M. Cameron 		goto out_kfree;
4379edd16368SStephen M. Cameron 	}
4380edd16368SStephen M. Cameron 	/* Fill in the command type */
4381edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4382edd16368SStephen M. Cameron 	/* Fill in Command Header */
4383edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
4384edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
4385edd16368SStephen M. Cameron 		c->Header.SGList = 1;
4386edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
4387edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
4388edd16368SStephen M. Cameron 		c->Header.SGList = 0;
4389edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
4390edd16368SStephen M. Cameron 	}
4391edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
4392edd16368SStephen M. Cameron 	/* use the kernel address the cmd block for tag */
4393edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4394edd16368SStephen M. Cameron 
4395edd16368SStephen M. Cameron 	/* Fill in Request block */
4396edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
4397edd16368SStephen M. Cameron 		sizeof(c->Request));
4398edd16368SStephen M. Cameron 
4399edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
4400edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
4401edd16368SStephen M. Cameron 		temp64.val = pci_map_single(h->pdev, buff,
4402edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
4403bcc48ffaSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
4404bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.lower = 0;
4405bcc48ffaSStephen M. Cameron 			c->SG[0].Addr.upper = 0;
4406bcc48ffaSStephen M. Cameron 			c->SG[0].Len = 0;
4407bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
4408bcc48ffaSStephen M. Cameron 			goto out;
4409bcc48ffaSStephen M. Cameron 		}
4410edd16368SStephen M. Cameron 		c->SG[0].Addr.lower = temp64.val32.lower;
4411edd16368SStephen M. Cameron 		c->SG[0].Addr.upper = temp64.val32.upper;
4412edd16368SStephen M. Cameron 		c->SG[0].Len = iocommand.buf_size;
4413e1d9cbfaSMatt Gates 		c->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining*/
4414edd16368SStephen M. Cameron 	}
4415a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4416c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
4417edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
4418edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
4419edd16368SStephen M. Cameron 
4420edd16368SStephen M. Cameron 	/* Copy the error information out */
4421edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
4422edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
4423edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
4424c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
4425c1f63c8fSStephen M. Cameron 		goto out;
4426edd16368SStephen M. Cameron 	}
4427b03a7771SStephen M. Cameron 	if (iocommand.Request.Type.Direction == XFER_READ &&
4428b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
4429edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
4430edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
4431c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
4432c1f63c8fSStephen M. Cameron 			goto out;
4433edd16368SStephen M. Cameron 		}
4434edd16368SStephen M. Cameron 	}
4435c1f63c8fSStephen M. Cameron out:
4436edd16368SStephen M. Cameron 	cmd_special_free(h, c);
4437c1f63c8fSStephen M. Cameron out_kfree:
4438c1f63c8fSStephen M. Cameron 	kfree(buff);
4439c1f63c8fSStephen M. Cameron 	return rc;
4440edd16368SStephen M. Cameron }
4441edd16368SStephen M. Cameron 
4442edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
4443edd16368SStephen M. Cameron {
4444edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
4445edd16368SStephen M. Cameron 	struct CommandList *c;
4446edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
4447edd16368SStephen M. Cameron 	int *buff_size = NULL;
4448edd16368SStephen M. Cameron 	union u64bit temp64;
4449edd16368SStephen M. Cameron 	BYTE sg_used = 0;
4450edd16368SStephen M. Cameron 	int status = 0;
4451edd16368SStephen M. Cameron 	int i;
445201a02ffcSStephen M. Cameron 	u32 left;
445301a02ffcSStephen M. Cameron 	u32 sz;
4454edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
4455edd16368SStephen M. Cameron 
4456edd16368SStephen M. Cameron 	if (!argp)
4457edd16368SStephen M. Cameron 		return -EINVAL;
4458edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
4459edd16368SStephen M. Cameron 		return -EPERM;
4460edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
4461edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
4462edd16368SStephen M. Cameron 	if (!ioc) {
4463edd16368SStephen M. Cameron 		status = -ENOMEM;
4464edd16368SStephen M. Cameron 		goto cleanup1;
4465edd16368SStephen M. Cameron 	}
4466edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
4467edd16368SStephen M. Cameron 		status = -EFAULT;
4468edd16368SStephen M. Cameron 		goto cleanup1;
4469edd16368SStephen M. Cameron 	}
4470edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
4471edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
4472edd16368SStephen M. Cameron 		status = -EINVAL;
4473edd16368SStephen M. Cameron 		goto cleanup1;
4474edd16368SStephen M. Cameron 	}
4475edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
4476edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
4477edd16368SStephen M. Cameron 		status = -EINVAL;
4478edd16368SStephen M. Cameron 		goto cleanup1;
4479edd16368SStephen M. Cameron 	}
4480d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
4481edd16368SStephen M. Cameron 		status = -EINVAL;
4482edd16368SStephen M. Cameron 		goto cleanup1;
4483edd16368SStephen M. Cameron 	}
4484d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
4485edd16368SStephen M. Cameron 	if (!buff) {
4486edd16368SStephen M. Cameron 		status = -ENOMEM;
4487edd16368SStephen M. Cameron 		goto cleanup1;
4488edd16368SStephen M. Cameron 	}
4489d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
4490edd16368SStephen M. Cameron 	if (!buff_size) {
4491edd16368SStephen M. Cameron 		status = -ENOMEM;
4492edd16368SStephen M. Cameron 		goto cleanup1;
4493edd16368SStephen M. Cameron 	}
4494edd16368SStephen M. Cameron 	left = ioc->buf_size;
4495edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
4496edd16368SStephen M. Cameron 	while (left) {
4497edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
4498edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
4499edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
4500edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
4501edd16368SStephen M. Cameron 			status = -ENOMEM;
4502edd16368SStephen M. Cameron 			goto cleanup1;
4503edd16368SStephen M. Cameron 		}
4504edd16368SStephen M. Cameron 		if (ioc->Request.Type.Direction == XFER_WRITE) {
4505edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
4506edd16368SStephen M. Cameron 				status = -ENOMEM;
4507edd16368SStephen M. Cameron 				goto cleanup1;
4508edd16368SStephen M. Cameron 			}
4509edd16368SStephen M. Cameron 		} else
4510edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
4511edd16368SStephen M. Cameron 		left -= sz;
4512edd16368SStephen M. Cameron 		data_ptr += sz;
4513edd16368SStephen M. Cameron 		sg_used++;
4514edd16368SStephen M. Cameron 	}
4515edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
4516edd16368SStephen M. Cameron 	if (c == NULL) {
4517edd16368SStephen M. Cameron 		status = -ENOMEM;
4518edd16368SStephen M. Cameron 		goto cleanup1;
4519edd16368SStephen M. Cameron 	}
4520edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4521edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
4522b03a7771SStephen M. Cameron 	c->Header.SGList = c->Header.SGTotal = sg_used;
4523edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
4524edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4525edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
4526edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
4527edd16368SStephen M. Cameron 		int i;
4528edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
4529edd16368SStephen M. Cameron 			temp64.val = pci_map_single(h->pdev, buff[i],
4530edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
4531bcc48ffaSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev, temp64.val)) {
4532bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.lower = 0;
4533bcc48ffaSStephen M. Cameron 				c->SG[i].Addr.upper = 0;
4534bcc48ffaSStephen M. Cameron 				c->SG[i].Len = 0;
4535bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
4536bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
4537bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
4538e2d4a1f6SStephen M. Cameron 				goto cleanup0;
4539bcc48ffaSStephen M. Cameron 			}
4540edd16368SStephen M. Cameron 			c->SG[i].Addr.lower = temp64.val32.lower;
4541edd16368SStephen M. Cameron 			c->SG[i].Addr.upper = temp64.val32.upper;
4542edd16368SStephen M. Cameron 			c->SG[i].Len = buff_size[i];
4543e1d9cbfaSMatt Gates 			c->SG[i].Ext = i < sg_used - 1 ? 0 : HPSA_SG_LAST;
4544edd16368SStephen M. Cameron 		}
4545edd16368SStephen M. Cameron 	}
4546a0c12413SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c);
4547b03a7771SStephen M. Cameron 	if (sg_used)
4548edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
4549edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
4550edd16368SStephen M. Cameron 	/* Copy the error information out */
4551edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
4552edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
4553edd16368SStephen M. Cameron 		status = -EFAULT;
4554e2d4a1f6SStephen M. Cameron 		goto cleanup0;
4555edd16368SStephen M. Cameron 	}
4556b03a7771SStephen M. Cameron 	if (ioc->Request.Type.Direction == XFER_READ && ioc->buf_size > 0) {
4557edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
4558edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
4559edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
4560edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
4561edd16368SStephen M. Cameron 				status = -EFAULT;
4562e2d4a1f6SStephen M. Cameron 				goto cleanup0;
4563edd16368SStephen M. Cameron 			}
4564edd16368SStephen M. Cameron 			ptr += buff_size[i];
4565edd16368SStephen M. Cameron 		}
4566edd16368SStephen M. Cameron 	}
4567edd16368SStephen M. Cameron 	status = 0;
4568e2d4a1f6SStephen M. Cameron cleanup0:
4569e2d4a1f6SStephen M. Cameron 	cmd_special_free(h, c);
4570edd16368SStephen M. Cameron cleanup1:
4571edd16368SStephen M. Cameron 	if (buff) {
4572edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
4573edd16368SStephen M. Cameron 			kfree(buff[i]);
4574edd16368SStephen M. Cameron 		kfree(buff);
4575edd16368SStephen M. Cameron 	}
4576edd16368SStephen M. Cameron 	kfree(buff_size);
4577edd16368SStephen M. Cameron 	kfree(ioc);
4578edd16368SStephen M. Cameron 	return status;
4579edd16368SStephen M. Cameron }
4580edd16368SStephen M. Cameron 
4581edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
4582edd16368SStephen M. Cameron 	struct CommandList *c)
4583edd16368SStephen M. Cameron {
4584edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
4585edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
4586edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
4587edd16368SStephen M. Cameron }
45880390f0c0SStephen M. Cameron 
45890390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h)
45900390f0c0SStephen M. Cameron {
45910390f0c0SStephen M. Cameron 	unsigned long flags;
45920390f0c0SStephen M. Cameron 
45930390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
45940390f0c0SStephen M. Cameron 	if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) {
45950390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
45960390f0c0SStephen M. Cameron 		return -1;
45970390f0c0SStephen M. Cameron 	}
45980390f0c0SStephen M. Cameron 	h->passthru_count++;
45990390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
46000390f0c0SStephen M. Cameron 	return 0;
46010390f0c0SStephen M. Cameron }
46020390f0c0SStephen M. Cameron 
46030390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h)
46040390f0c0SStephen M. Cameron {
46050390f0c0SStephen M. Cameron 	unsigned long flags;
46060390f0c0SStephen M. Cameron 
46070390f0c0SStephen M. Cameron 	spin_lock_irqsave(&h->passthru_count_lock, flags);
46080390f0c0SStephen M. Cameron 	if (h->passthru_count <= 0) {
46090390f0c0SStephen M. Cameron 		spin_unlock_irqrestore(&h->passthru_count_lock, flags);
46100390f0c0SStephen M. Cameron 		/* not expecting to get here. */
46110390f0c0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n");
46120390f0c0SStephen M. Cameron 		return;
46130390f0c0SStephen M. Cameron 	}
46140390f0c0SStephen M. Cameron 	h->passthru_count--;
46150390f0c0SStephen M. Cameron 	spin_unlock_irqrestore(&h->passthru_count_lock, flags);
46160390f0c0SStephen M. Cameron }
46170390f0c0SStephen M. Cameron 
4618edd16368SStephen M. Cameron /*
4619edd16368SStephen M. Cameron  * ioctl
4620edd16368SStephen M. Cameron  */
4621edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg)
4622edd16368SStephen M. Cameron {
4623edd16368SStephen M. Cameron 	struct ctlr_info *h;
4624edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
46250390f0c0SStephen M. Cameron 	int rc;
4626edd16368SStephen M. Cameron 
4627edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
4628edd16368SStephen M. Cameron 
4629edd16368SStephen M. Cameron 	switch (cmd) {
4630edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
4631edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
4632edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
4633a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
4634edd16368SStephen M. Cameron 		return 0;
4635edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
4636edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
4637edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
4638edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
4639edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
46400390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
46410390f0c0SStephen M. Cameron 			return -EAGAIN;
46420390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
46430390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
46440390f0c0SStephen M. Cameron 		return rc;
4645edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
46460390f0c0SStephen M. Cameron 		if (increment_passthru_count(h))
46470390f0c0SStephen M. Cameron 			return -EAGAIN;
46480390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
46490390f0c0SStephen M. Cameron 		decrement_passthru_count(h);
46500390f0c0SStephen M. Cameron 		return rc;
4651edd16368SStephen M. Cameron 	default:
4652edd16368SStephen M. Cameron 		return -ENOTTY;
4653edd16368SStephen M. Cameron 	}
4654edd16368SStephen M. Cameron }
4655edd16368SStephen M. Cameron 
46566f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
46576f039790SGreg Kroah-Hartman 				u8 reset_type)
465864670ac8SStephen M. Cameron {
465964670ac8SStephen M. Cameron 	struct CommandList *c;
466064670ac8SStephen M. Cameron 
466164670ac8SStephen M. Cameron 	c = cmd_alloc(h);
466264670ac8SStephen M. Cameron 	if (!c)
466364670ac8SStephen M. Cameron 		return -ENOMEM;
4664a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
4665a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
466664670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
466764670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
466864670ac8SStephen M. Cameron 	c->waiting = NULL;
466964670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
467064670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
467164670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
467264670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
467364670ac8SStephen M. Cameron 	 */
467464670ac8SStephen M. Cameron 	return 0;
467564670ac8SStephen M. Cameron }
467664670ac8SStephen M. Cameron 
4677a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
4678b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
4679edd16368SStephen M. Cameron 	int cmd_type)
4680edd16368SStephen M. Cameron {
4681edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
468275167d2cSStephen M. Cameron 	struct CommandList *a; /* for commands to be aborted */
4683edd16368SStephen M. Cameron 
4684edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
4685edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
4686edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
4687edd16368SStephen M. Cameron 		c->Header.SGList = 1;
4688edd16368SStephen M. Cameron 		c->Header.SGTotal = 1;
4689edd16368SStephen M. Cameron 	} else {
4690edd16368SStephen M. Cameron 		c->Header.SGList = 0;
4691edd16368SStephen M. Cameron 		c->Header.SGTotal = 0;
4692edd16368SStephen M. Cameron 	}
4693edd16368SStephen M. Cameron 	c->Header.Tag.lower = c->busaddr;
4694edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
4695edd16368SStephen M. Cameron 
4696edd16368SStephen M. Cameron 	c->Request.Type.Type = cmd_type;
4697edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
4698edd16368SStephen M. Cameron 		switch (cmd) {
4699edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
4700edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
4701b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
4702edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
4703b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
4704edd16368SStephen M. Cameron 			}
4705edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
4706edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4707edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4708edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4709edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
4710edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
4711edd16368SStephen M. Cameron 			break;
4712edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
4713edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
4714edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
4715edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
4716edd16368SStephen M. Cameron 			 */
4717edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
4718edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4719edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4720edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4721edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
4722edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
4723edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
4724edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
4725edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
4726edd16368SStephen M. Cameron 			break;
4727edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
4728edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
4729edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4730edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
4731edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4732edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
4733edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
4734bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
4735bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
4736edd16368SStephen M. Cameron 			break;
4737edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
4738edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
4739edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4740edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
4741edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
4742edd16368SStephen M. Cameron 			break;
4743283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
4744283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
4745283b4a9bSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4746283b4a9bSStephen M. Cameron 			c->Request.Type.Direction = XFER_READ;
4747283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
4748283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
4749283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
4750283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
4751283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
4752283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
4753283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
4754283b4a9bSStephen M. Cameron 			break;
4755edd16368SStephen M. Cameron 		default:
4756edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
4757edd16368SStephen M. Cameron 			BUG();
4758a2dac136SStephen M. Cameron 			return -1;
4759edd16368SStephen M. Cameron 		}
4760edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
4761edd16368SStephen M. Cameron 		switch (cmd) {
4762edd16368SStephen M. Cameron 
4763edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
4764edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
4765edd16368SStephen M. Cameron 			c->Request.Type.Type =  1; /* It is a MSG not a CMD */
4766edd16368SStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
4767edd16368SStephen M. Cameron 			c->Request.Type.Direction = XFER_NONE;
4768edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
476964670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
477064670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
477121e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
4772edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
4773edd16368SStephen M. Cameron 			/* LunID device */
4774edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
4775edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
4776edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
4777edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
4778edd16368SStephen M. Cameron 			break;
477975167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
478075167d2cSStephen M. Cameron 			a = buff;       /* point to command to be aborted */
478175167d2cSStephen M. Cameron 			dev_dbg(&h->pdev->dev, "Abort Tag:0x%08x:%08x using request Tag:0x%08x:%08x\n",
478275167d2cSStephen M. Cameron 				a->Header.Tag.upper, a->Header.Tag.lower,
478375167d2cSStephen M. Cameron 				c->Header.Tag.upper, c->Header.Tag.lower);
478475167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
478575167d2cSStephen M. Cameron 			c->Request.Type.Type = TYPE_MSG;
478675167d2cSStephen M. Cameron 			c->Request.Type.Attribute = ATTR_SIMPLE;
478775167d2cSStephen M. Cameron 			c->Request.Type.Direction = XFER_WRITE;
478875167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
478975167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
479075167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
479175167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
479275167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
479375167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
479475167d2cSStephen M. Cameron 			c->Request.CDB[4] = a->Header.Tag.lower & 0xFF;
479575167d2cSStephen M. Cameron 			c->Request.CDB[5] = (a->Header.Tag.lower >> 8) & 0xFF;
479675167d2cSStephen M. Cameron 			c->Request.CDB[6] = (a->Header.Tag.lower >> 16) & 0xFF;
479775167d2cSStephen M. Cameron 			c->Request.CDB[7] = (a->Header.Tag.lower >> 24) & 0xFF;
479875167d2cSStephen M. Cameron 			c->Request.CDB[8] = a->Header.Tag.upper & 0xFF;
479975167d2cSStephen M. Cameron 			c->Request.CDB[9] = (a->Header.Tag.upper >> 8) & 0xFF;
480075167d2cSStephen M. Cameron 			c->Request.CDB[10] = (a->Header.Tag.upper >> 16) & 0xFF;
480175167d2cSStephen M. Cameron 			c->Request.CDB[11] = (a->Header.Tag.upper >> 24) & 0xFF;
480275167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
480375167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
480475167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
480575167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
480675167d2cSStephen M. Cameron 		break;
4807edd16368SStephen M. Cameron 		default:
4808edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
4809edd16368SStephen M. Cameron 				cmd);
4810edd16368SStephen M. Cameron 			BUG();
4811edd16368SStephen M. Cameron 		}
4812edd16368SStephen M. Cameron 	} else {
4813edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
4814edd16368SStephen M. Cameron 		BUG();
4815edd16368SStephen M. Cameron 	}
4816edd16368SStephen M. Cameron 
4817edd16368SStephen M. Cameron 	switch (c->Request.Type.Direction) {
4818edd16368SStephen M. Cameron 	case XFER_READ:
4819edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
4820edd16368SStephen M. Cameron 		break;
4821edd16368SStephen M. Cameron 	case XFER_WRITE:
4822edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
4823edd16368SStephen M. Cameron 		break;
4824edd16368SStephen M. Cameron 	case XFER_NONE:
4825edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
4826edd16368SStephen M. Cameron 		break;
4827edd16368SStephen M. Cameron 	default:
4828edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
4829edd16368SStephen M. Cameron 	}
4830a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
4831a2dac136SStephen M. Cameron 		return -1;
4832a2dac136SStephen M. Cameron 	return 0;
4833edd16368SStephen M. Cameron }
4834edd16368SStephen M. Cameron 
4835edd16368SStephen M. Cameron /*
4836edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
4837edd16368SStephen M. Cameron  */
4838edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
4839edd16368SStephen M. Cameron {
4840edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
4841edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
4842088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
4843088ba34cSStephen M. Cameron 		page_offs + size);
4844edd16368SStephen M. Cameron 
4845edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
4846edd16368SStephen M. Cameron }
4847edd16368SStephen M. Cameron 
4848edd16368SStephen M. Cameron /* Takes cmds off the submission queue and sends them to the hardware,
4849edd16368SStephen M. Cameron  * then puts them on the queue of cmds waiting for completion.
4850edd16368SStephen M. Cameron  */
4851edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h)
4852edd16368SStephen M. Cameron {
4853edd16368SStephen M. Cameron 	struct CommandList *c;
4854e16a33adSMatt Gates 	unsigned long flags;
4855edd16368SStephen M. Cameron 
4856e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
48579e0fc764SStephen M. Cameron 	while (!list_empty(&h->reqQ)) {
48589e0fc764SStephen M. Cameron 		c = list_entry(h->reqQ.next, struct CommandList, list);
4859edd16368SStephen M. Cameron 		/* can't do anything if fifo is full */
4860edd16368SStephen M. Cameron 		if ((h->access.fifo_full(h))) {
4861396883e2SStephen M. Cameron 			h->fifo_recently_full = 1;
4862edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "fifo full\n");
4863edd16368SStephen M. Cameron 			break;
4864edd16368SStephen M. Cameron 		}
4865396883e2SStephen M. Cameron 		h->fifo_recently_full = 0;
4866edd16368SStephen M. Cameron 
4867edd16368SStephen M. Cameron 		/* Get the first entry from the Request Q */
4868edd16368SStephen M. Cameron 		removeQ(c);
4869edd16368SStephen M. Cameron 		h->Qdepth--;
4870edd16368SStephen M. Cameron 
4871edd16368SStephen M. Cameron 		/* Put job onto the completed Q */
4872edd16368SStephen M. Cameron 		addQ(&h->cmpQ, c);
4873e16a33adSMatt Gates 
4874e16a33adSMatt Gates 		/* Must increment commands_outstanding before unlocking
4875e16a33adSMatt Gates 		 * and submitting to avoid race checking for fifo full
4876e16a33adSMatt Gates 		 * condition.
4877e16a33adSMatt Gates 		 */
4878e16a33adSMatt Gates 		h->commands_outstanding++;
4879e16a33adSMatt Gates 		if (h->commands_outstanding > h->max_outstanding)
4880e16a33adSMatt Gates 			h->max_outstanding = h->commands_outstanding;
4881e16a33adSMatt Gates 
4882e16a33adSMatt Gates 		/* Tell the controller execute command */
4883e16a33adSMatt Gates 		spin_unlock_irqrestore(&h->lock, flags);
4884e16a33adSMatt Gates 		h->access.submit_command(h, c);
4885e16a33adSMatt Gates 		spin_lock_irqsave(&h->lock, flags);
4886edd16368SStephen M. Cameron 	}
4887e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
4888edd16368SStephen M. Cameron }
4889edd16368SStephen M. Cameron 
4890254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
4891edd16368SStephen M. Cameron {
4892254f796bSMatt Gates 	return h->access.command_completed(h, q);
4893edd16368SStephen M. Cameron }
4894edd16368SStephen M. Cameron 
4895900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
4896edd16368SStephen M. Cameron {
4897edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
4898edd16368SStephen M. Cameron }
4899edd16368SStephen M. Cameron 
4900edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
4901edd16368SStephen M. Cameron {
490210f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
490310f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
4904edd16368SStephen M. Cameron }
4905edd16368SStephen M. Cameron 
490601a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
490701a02ffcSStephen M. Cameron 	u32 raw_tag)
4908edd16368SStephen M. Cameron {
4909edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
4910edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
4911edd16368SStephen M. Cameron 		return 1;
4912edd16368SStephen M. Cameron 	}
4913edd16368SStephen M. Cameron 	return 0;
4914edd16368SStephen M. Cameron }
4915edd16368SStephen M. Cameron 
49165a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
4917edd16368SStephen M. Cameron {
4918e16a33adSMatt Gates 	unsigned long flags;
4919396883e2SStephen M. Cameron 	int io_may_be_stalled = 0;
4920396883e2SStephen M. Cameron 	struct ctlr_info *h = c->h;
4921e16a33adSMatt Gates 
4922396883e2SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
4923edd16368SStephen M. Cameron 	removeQ(c);
4924396883e2SStephen M. Cameron 
4925396883e2SStephen M. Cameron 	/*
4926396883e2SStephen M. Cameron 	 * Check for possibly stalled i/o.
4927396883e2SStephen M. Cameron 	 *
4928396883e2SStephen M. Cameron 	 * If a fifo_full condition is encountered, requests will back up
4929396883e2SStephen M. Cameron 	 * in h->reqQ.  This queue is only emptied out by start_io which is
4930396883e2SStephen M. Cameron 	 * only called when a new i/o request comes in.  If no i/o's are
4931396883e2SStephen M. Cameron 	 * forthcoming, the i/o's in h->reqQ can get stuck.  So we call
4932396883e2SStephen M. Cameron 	 * start_io from here if we detect such a danger.
4933396883e2SStephen M. Cameron 	 *
4934396883e2SStephen M. Cameron 	 * Normally, we shouldn't hit this case, but pounding on the
4935396883e2SStephen M. Cameron 	 * CCISS_PASSTHRU ioctl can provoke it.  Only call start_io if
4936396883e2SStephen M. Cameron 	 * commands_outstanding is low.  We want to avoid calling
4937396883e2SStephen M. Cameron 	 * start_io from in here as much as possible, and esp. don't
4938396883e2SStephen M. Cameron 	 * want to get in a cycle where we call start_io every time
4939396883e2SStephen M. Cameron 	 * through here.
4940396883e2SStephen M. Cameron 	 */
4941396883e2SStephen M. Cameron 	if (unlikely(h->fifo_recently_full) &&
4942396883e2SStephen M. Cameron 		h->commands_outstanding < 5)
4943396883e2SStephen M. Cameron 		io_may_be_stalled = 1;
4944396883e2SStephen M. Cameron 
4945396883e2SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
4946396883e2SStephen M. Cameron 
4947e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
4948c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
4949c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
49501fb011fbSStephen M. Cameron 		complete_scsi_command(c);
4951edd16368SStephen M. Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND)
4952edd16368SStephen M. Cameron 		complete(c->waiting);
4953396883e2SStephen M. Cameron 	if (unlikely(io_may_be_stalled))
4954396883e2SStephen M. Cameron 		start_io(h);
4955edd16368SStephen M. Cameron }
4956edd16368SStephen M. Cameron 
4957a104c99fSStephen M. Cameron static inline u32 hpsa_tag_contains_index(u32 tag)
4958a104c99fSStephen M. Cameron {
4959a104c99fSStephen M. Cameron 	return tag & DIRECT_LOOKUP_BIT;
4960a104c99fSStephen M. Cameron }
4961a104c99fSStephen M. Cameron 
4962a104c99fSStephen M. Cameron static inline u32 hpsa_tag_to_index(u32 tag)
4963a104c99fSStephen M. Cameron {
4964a104c99fSStephen M. Cameron 	return tag >> DIRECT_LOOKUP_SHIFT;
4965a104c99fSStephen M. Cameron }
4966a104c99fSStephen M. Cameron 
4967a9a3a273SStephen M. Cameron 
4968a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag)
4969a104c99fSStephen M. Cameron {
4970a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1)
4971a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03
4972960a30e7SStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
4973a9a3a273SStephen M. Cameron 		return tag & ~HPSA_SIMPLE_ERROR_BITS;
4974a9a3a273SStephen M. Cameron 	return tag & ~HPSA_PERF_ERROR_BITS;
4975a104c99fSStephen M. Cameron }
4976a104c99fSStephen M. Cameron 
4977303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
49781d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
4979303932fdSDon Brace 	u32 raw_tag)
4980303932fdSDon Brace {
4981303932fdSDon Brace 	u32 tag_index;
4982303932fdSDon Brace 	struct CommandList *c;
4983303932fdSDon Brace 
4984303932fdSDon Brace 	tag_index = hpsa_tag_to_index(raw_tag);
49851d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
4986303932fdSDon Brace 		c = h->cmd_pool + tag_index;
49875a3d16f5SStephen M. Cameron 		finish_cmd(c);
49881d94f94dSStephen M. Cameron 	}
4989303932fdSDon Brace }
4990303932fdSDon Brace 
4991303932fdSDon Brace /* process completion of a non-indexed command */
49921d94f94dSStephen M. Cameron static inline void process_nonindexed_cmd(struct ctlr_info *h,
4993303932fdSDon Brace 	u32 raw_tag)
4994303932fdSDon Brace {
4995303932fdSDon Brace 	u32 tag;
4996303932fdSDon Brace 	struct CommandList *c = NULL;
4997e16a33adSMatt Gates 	unsigned long flags;
4998303932fdSDon Brace 
4999a9a3a273SStephen M. Cameron 	tag = hpsa_tag_discard_error_bits(h, raw_tag);
5000e16a33adSMatt Gates 	spin_lock_irqsave(&h->lock, flags);
50019e0fc764SStephen M. Cameron 	list_for_each_entry(c, &h->cmpQ, list) {
5002303932fdSDon Brace 		if ((c->busaddr & 0xFFFFFFE0) == (tag & 0xFFFFFFE0)) {
5003e16a33adSMatt Gates 			spin_unlock_irqrestore(&h->lock, flags);
50045a3d16f5SStephen M. Cameron 			finish_cmd(c);
50051d94f94dSStephen M. Cameron 			return;
5006303932fdSDon Brace 		}
5007303932fdSDon Brace 	}
5008e16a33adSMatt Gates 	spin_unlock_irqrestore(&h->lock, flags);
5009303932fdSDon Brace 	bad_tag(h, h->nr_cmds + 1, raw_tag);
5010303932fdSDon Brace }
5011303932fdSDon Brace 
501264670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
501364670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
501464670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
501564670ac8SStephen M. Cameron  * functions.
501664670ac8SStephen M. Cameron  */
501764670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
501864670ac8SStephen M. Cameron {
501964670ac8SStephen M. Cameron 	if (likely(!reset_devices))
502064670ac8SStephen M. Cameron 		return 0;
502164670ac8SStephen M. Cameron 
502264670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
502364670ac8SStephen M. Cameron 		return 0;
502464670ac8SStephen M. Cameron 
502564670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
502664670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
502764670ac8SStephen M. Cameron 
502864670ac8SStephen M. Cameron 	return 1;
502964670ac8SStephen M. Cameron }
503064670ac8SStephen M. Cameron 
5031254f796bSMatt Gates /*
5032254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
5033254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
5034254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
5035254f796bSMatt Gates  */
5036254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
503764670ac8SStephen M. Cameron {
5038254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
5039254f796bSMatt Gates }
5040254f796bSMatt Gates 
5041254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
5042254f796bSMatt Gates {
5043254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
5044254f796bSMatt Gates 	u8 q = *(u8 *) queue;
504564670ac8SStephen M. Cameron 	u32 raw_tag;
504664670ac8SStephen M. Cameron 
504764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
504864670ac8SStephen M. Cameron 		return IRQ_NONE;
504964670ac8SStephen M. Cameron 
505064670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
505164670ac8SStephen M. Cameron 		return IRQ_NONE;
5052a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
505364670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
5054254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
505564670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
5056254f796bSMatt Gates 			raw_tag = next_command(h, q);
505764670ac8SStephen M. Cameron 	}
505864670ac8SStephen M. Cameron 	return IRQ_HANDLED;
505964670ac8SStephen M. Cameron }
506064670ac8SStephen M. Cameron 
5061254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
506264670ac8SStephen M. Cameron {
5063254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
506464670ac8SStephen M. Cameron 	u32 raw_tag;
5065254f796bSMatt Gates 	u8 q = *(u8 *) queue;
506664670ac8SStephen M. Cameron 
506764670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
506864670ac8SStephen M. Cameron 		return IRQ_NONE;
506964670ac8SStephen M. Cameron 
5070a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5071254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
507264670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
5073254f796bSMatt Gates 		raw_tag = next_command(h, q);
507464670ac8SStephen M. Cameron 	return IRQ_HANDLED;
507564670ac8SStephen M. Cameron }
507664670ac8SStephen M. Cameron 
5077254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
5078edd16368SStephen M. Cameron {
5079254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
5080303932fdSDon Brace 	u32 raw_tag;
5081254f796bSMatt Gates 	u8 q = *(u8 *) queue;
5082edd16368SStephen M. Cameron 
5083edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
5084edd16368SStephen M. Cameron 		return IRQ_NONE;
5085a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
508610f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
5087254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
508810f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
50891d94f94dSStephen M. Cameron 			if (likely(hpsa_tag_contains_index(raw_tag)))
50901d94f94dSStephen M. Cameron 				process_indexed_cmd(h, raw_tag);
509110f66018SStephen M. Cameron 			else
50921d94f94dSStephen M. Cameron 				process_nonindexed_cmd(h, raw_tag);
5093254f796bSMatt Gates 			raw_tag = next_command(h, q);
509410f66018SStephen M. Cameron 		}
509510f66018SStephen M. Cameron 	}
509610f66018SStephen M. Cameron 	return IRQ_HANDLED;
509710f66018SStephen M. Cameron }
509810f66018SStephen M. Cameron 
5099254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
510010f66018SStephen M. Cameron {
5101254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
510210f66018SStephen M. Cameron 	u32 raw_tag;
5103254f796bSMatt Gates 	u8 q = *(u8 *) queue;
510410f66018SStephen M. Cameron 
5105a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
5106254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
5107303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
51081d94f94dSStephen M. Cameron 		if (likely(hpsa_tag_contains_index(raw_tag)))
51091d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
5110303932fdSDon Brace 		else
51111d94f94dSStephen M. Cameron 			process_nonindexed_cmd(h, raw_tag);
5112254f796bSMatt Gates 		raw_tag = next_command(h, q);
5113edd16368SStephen M. Cameron 	}
5114edd16368SStephen M. Cameron 	return IRQ_HANDLED;
5115edd16368SStephen M. Cameron }
5116edd16368SStephen M. Cameron 
5117a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
5118a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
5119a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
5120a9a3a273SStephen M. Cameron  */
51216f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
5122edd16368SStephen M. Cameron 			unsigned char type)
5123edd16368SStephen M. Cameron {
5124edd16368SStephen M. Cameron 	struct Command {
5125edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
5126edd16368SStephen M. Cameron 		struct RequestBlock Request;
5127edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
5128edd16368SStephen M. Cameron 	};
5129edd16368SStephen M. Cameron 	struct Command *cmd;
5130edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
5131edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
5132edd16368SStephen M. Cameron 	dma_addr_t paddr64;
5133edd16368SStephen M. Cameron 	uint32_t paddr32, tag;
5134edd16368SStephen M. Cameron 	void __iomem *vaddr;
5135edd16368SStephen M. Cameron 	int i, err;
5136edd16368SStephen M. Cameron 
5137edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
5138edd16368SStephen M. Cameron 	if (vaddr == NULL)
5139edd16368SStephen M. Cameron 		return -ENOMEM;
5140edd16368SStephen M. Cameron 
5141edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
5142edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
5143edd16368SStephen M. Cameron 	 * memory.
5144edd16368SStephen M. Cameron 	 */
5145edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
5146edd16368SStephen M. Cameron 	if (err) {
5147edd16368SStephen M. Cameron 		iounmap(vaddr);
5148edd16368SStephen M. Cameron 		return -ENOMEM;
5149edd16368SStephen M. Cameron 	}
5150edd16368SStephen M. Cameron 
5151edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
5152edd16368SStephen M. Cameron 	if (cmd == NULL) {
5153edd16368SStephen M. Cameron 		iounmap(vaddr);
5154edd16368SStephen M. Cameron 		return -ENOMEM;
5155edd16368SStephen M. Cameron 	}
5156edd16368SStephen M. Cameron 
5157edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
5158edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
5159edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
5160edd16368SStephen M. Cameron 	 */
5161edd16368SStephen M. Cameron 	paddr32 = paddr64;
5162edd16368SStephen M. Cameron 
5163edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
5164edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
5165edd16368SStephen M. Cameron 	cmd->CommandHeader.SGTotal = 0;
5166edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.lower = paddr32;
5167edd16368SStephen M. Cameron 	cmd->CommandHeader.Tag.upper = 0;
5168edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
5169edd16368SStephen M. Cameron 
5170edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
5171edd16368SStephen M. Cameron 	cmd->Request.Type.Type = TYPE_MSG;
5172edd16368SStephen M. Cameron 	cmd->Request.Type.Attribute = ATTR_HEADOFQUEUE;
5173edd16368SStephen M. Cameron 	cmd->Request.Type.Direction = XFER_NONE;
5174edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
5175edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
5176edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
5177edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
5178edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.lower = paddr32 + sizeof(*cmd);
5179edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Addr.upper = 0;
5180edd16368SStephen M. Cameron 	cmd->ErrorDescriptor.Len = sizeof(struct ErrorInfo);
5181edd16368SStephen M. Cameron 
5182edd16368SStephen M. Cameron 	writel(paddr32, vaddr + SA5_REQUEST_PORT_OFFSET);
5183edd16368SStephen M. Cameron 
5184edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
5185edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
5186a9a3a273SStephen M. Cameron 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr32)
5187edd16368SStephen M. Cameron 			break;
5188edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
5189edd16368SStephen M. Cameron 	}
5190edd16368SStephen M. Cameron 
5191edd16368SStephen M. Cameron 	iounmap(vaddr);
5192edd16368SStephen M. Cameron 
5193edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
5194edd16368SStephen M. Cameron 	 *  still complete the command.
5195edd16368SStephen M. Cameron 	 */
5196edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
5197edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
5198edd16368SStephen M. Cameron 			opcode, type);
5199edd16368SStephen M. Cameron 		return -ETIMEDOUT;
5200edd16368SStephen M. Cameron 	}
5201edd16368SStephen M. Cameron 
5202edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
5203edd16368SStephen M. Cameron 
5204edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
5205edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
5206edd16368SStephen M. Cameron 			opcode, type);
5207edd16368SStephen M. Cameron 		return -EIO;
5208edd16368SStephen M. Cameron 	}
5209edd16368SStephen M. Cameron 
5210edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
5211edd16368SStephen M. Cameron 		opcode, type);
5212edd16368SStephen M. Cameron 	return 0;
5213edd16368SStephen M. Cameron }
5214edd16368SStephen M. Cameron 
5215edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
5216edd16368SStephen M. Cameron 
52171df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
5218cf0b08d0SStephen M. Cameron 	void * __iomem vaddr, u32 use_doorbell)
5219edd16368SStephen M. Cameron {
52201df8552aSStephen M. Cameron 	u16 pmcsr;
52211df8552aSStephen M. Cameron 	int pos;
5222edd16368SStephen M. Cameron 
52231df8552aSStephen M. Cameron 	if (use_doorbell) {
52241df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
52251df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
52261df8552aSStephen M. Cameron 		 * other way using the doorbell register.
5227edd16368SStephen M. Cameron 		 */
52281df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
5229cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
523085009239SStephen M. Cameron 
523185009239SStephen M. Cameron 		/* PMC hardware guys tell us we need a 5 second delay after
523285009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
523385009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
523485009239SStephen M. Cameron 		 * over in some weird corner cases.
523585009239SStephen M. Cameron 		 */
523685009239SStephen M. Cameron 		msleep(5000);
52371df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
5238edd16368SStephen M. Cameron 
5239edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
5240edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
5241edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
5242edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
52431df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
52441df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
52451df8552aSStephen M. Cameron 		 * controller." */
5246edd16368SStephen M. Cameron 
52471df8552aSStephen M. Cameron 		pos = pci_find_capability(pdev, PCI_CAP_ID_PM);
52481df8552aSStephen M. Cameron 		if (pos == 0) {
52491df8552aSStephen M. Cameron 			dev_err(&pdev->dev,
52501df8552aSStephen M. Cameron 				"hpsa_reset_controller: "
52511df8552aSStephen M. Cameron 				"PCI PM not supported\n");
52521df8552aSStephen M. Cameron 			return -ENODEV;
52531df8552aSStephen M. Cameron 		}
52541df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
5255edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
5256edd16368SStephen M. Cameron 		pci_read_config_word(pdev, pos + PCI_PM_CTRL, &pmcsr);
5257edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
5258edd16368SStephen M. Cameron 		pmcsr |= PCI_D3hot;
5259edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
5260edd16368SStephen M. Cameron 
5261edd16368SStephen M. Cameron 		msleep(500);
5262edd16368SStephen M. Cameron 
5263edd16368SStephen M. Cameron 		/* enter the D0 power management state */
5264edd16368SStephen M. Cameron 		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
5265edd16368SStephen M. Cameron 		pmcsr |= PCI_D0;
5266edd16368SStephen M. Cameron 		pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr);
5267c4853efeSMike Miller 
5268c4853efeSMike Miller 		/*
5269c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
5270c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
5271c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
5272c4853efeSMike Miller 		 */
5273c4853efeSMike Miller 		msleep(500);
52741df8552aSStephen M. Cameron 	}
52751df8552aSStephen M. Cameron 	return 0;
52761df8552aSStephen M. Cameron }
52771df8552aSStephen M. Cameron 
52786f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
5279580ada3cSStephen M. Cameron {
5280580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
5281f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
5282580ada3cSStephen M. Cameron }
5283580ada3cSStephen M. Cameron 
52846f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
5285580ada3cSStephen M. Cameron {
5286580ada3cSStephen M. Cameron 	char *driver_version;
5287580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
5288580ada3cSStephen M. Cameron 
5289580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
5290580ada3cSStephen M. Cameron 	if (!driver_version)
5291580ada3cSStephen M. Cameron 		return -ENOMEM;
5292580ada3cSStephen M. Cameron 
5293580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
5294580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
5295580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
5296580ada3cSStephen M. Cameron 	kfree(driver_version);
5297580ada3cSStephen M. Cameron 	return 0;
5298580ada3cSStephen M. Cameron }
5299580ada3cSStephen M. Cameron 
53006f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
53016f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
5302580ada3cSStephen M. Cameron {
5303580ada3cSStephen M. Cameron 	int i;
5304580ada3cSStephen M. Cameron 
5305580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
5306580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
5307580ada3cSStephen M. Cameron }
5308580ada3cSStephen M. Cameron 
53096f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
5310580ada3cSStephen M. Cameron {
5311580ada3cSStephen M. Cameron 
5312580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
5313580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
5314580ada3cSStephen M. Cameron 
5315580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
5316580ada3cSStephen M. Cameron 	if (!old_driver_ver)
5317580ada3cSStephen M. Cameron 		return -ENOMEM;
5318580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
5319580ada3cSStephen M. Cameron 
5320580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
5321580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
5322580ada3cSStephen M. Cameron 	 */
5323580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
5324580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
5325580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
5326580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
5327580ada3cSStephen M. Cameron 	return rc;
5328580ada3cSStephen M. Cameron }
53291df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
53301df8552aSStephen M. Cameron  * states or the using the doorbell register.
53311df8552aSStephen M. Cameron  */
53326f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev)
53331df8552aSStephen M. Cameron {
53341df8552aSStephen M. Cameron 	u64 cfg_offset;
53351df8552aSStephen M. Cameron 	u32 cfg_base_addr;
53361df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
53371df8552aSStephen M. Cameron 	void __iomem *vaddr;
53381df8552aSStephen M. Cameron 	unsigned long paddr;
5339580ada3cSStephen M. Cameron 	u32 misc_fw_support;
5340270d05deSStephen M. Cameron 	int rc;
53411df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
5342cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
534318867659SStephen M. Cameron 	u32 board_id;
5344270d05deSStephen M. Cameron 	u16 command_register;
53451df8552aSStephen M. Cameron 
53461df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
53471df8552aSStephen M. Cameron 	 * the same thing as
53481df8552aSStephen M. Cameron 	 *
53491df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
53501df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
53511df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
53521df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
53531df8552aSStephen M. Cameron 	 *
53541df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
53551df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
53561df8552aSStephen M. Cameron 	 * using the doorbell register.
53571df8552aSStephen M. Cameron 	 */
535818867659SStephen M. Cameron 
535925c1e56aSStephen M. Cameron 	rc = hpsa_lookup_board_id(pdev, &board_id);
536046380786SStephen M. Cameron 	if (rc < 0 || !ctlr_is_resettable(board_id)) {
536125c1e56aSStephen M. Cameron 		dev_warn(&pdev->dev, "Not resetting device.\n");
536225c1e56aSStephen M. Cameron 		return -ENODEV;
536325c1e56aSStephen M. Cameron 	}
536446380786SStephen M. Cameron 
536546380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
536646380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
536746380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
536818867659SStephen M. Cameron 
5369270d05deSStephen M. Cameron 	/* Save the PCI command register */
5370270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
5371270d05deSStephen M. Cameron 	/* Turn the board off.  This is so that later pci_restore_state()
5372270d05deSStephen M. Cameron 	 * won't turn the board on before the rest of config space is ready.
5373270d05deSStephen M. Cameron 	 */
5374270d05deSStephen M. Cameron 	pci_disable_device(pdev);
5375270d05deSStephen M. Cameron 	pci_save_state(pdev);
53761df8552aSStephen M. Cameron 
53771df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
53781df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
53791df8552aSStephen M. Cameron 	if (rc)
53801df8552aSStephen M. Cameron 		return rc;
53811df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
53821df8552aSStephen M. Cameron 	if (!vaddr)
53831df8552aSStephen M. Cameron 		return -ENOMEM;
53841df8552aSStephen M. Cameron 
53851df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
53861df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
53871df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
53881df8552aSStephen M. Cameron 	if (rc)
53891df8552aSStephen M. Cameron 		goto unmap_vaddr;
53901df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
53911df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
53921df8552aSStephen M. Cameron 	if (!cfgtable) {
53931df8552aSStephen M. Cameron 		rc = -ENOMEM;
53941df8552aSStephen M. Cameron 		goto unmap_vaddr;
53951df8552aSStephen M. Cameron 	}
5396580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
5397580ada3cSStephen M. Cameron 	if (rc)
5398580ada3cSStephen M. Cameron 		goto unmap_vaddr;
53991df8552aSStephen M. Cameron 
5400cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
5401cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
5402cf0b08d0SStephen M. Cameron 	 */
54031df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
5404cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
5405cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
5406cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
5407cf0b08d0SStephen M. Cameron 	} else {
54081df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
5409cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
5410fba63097SMike Miller 			dev_warn(&pdev->dev, "Soft reset not supported. "
5411fba63097SMike Miller 				"Firmware update is required.\n");
541264670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
5413cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
5414cf0b08d0SStephen M. Cameron 		}
5415cf0b08d0SStephen M. Cameron 	}
54161df8552aSStephen M. Cameron 
54171df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
54181df8552aSStephen M. Cameron 	if (rc)
54191df8552aSStephen M. Cameron 		goto unmap_cfgtable;
5420edd16368SStephen M. Cameron 
5421270d05deSStephen M. Cameron 	pci_restore_state(pdev);
5422270d05deSStephen M. Cameron 	rc = pci_enable_device(pdev);
5423270d05deSStephen M. Cameron 	if (rc) {
5424270d05deSStephen M. Cameron 		dev_warn(&pdev->dev, "failed to enable device.\n");
5425270d05deSStephen M. Cameron 		goto unmap_cfgtable;
5426edd16368SStephen M. Cameron 	}
5427270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
5428edd16368SStephen M. Cameron 
54291df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
54301df8552aSStephen M. Cameron 	   need a little pause here */
54311df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
54321df8552aSStephen M. Cameron 
5433fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
5434fe5389c8SStephen M. Cameron 	if (rc) {
5435fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
543664670ac8SStephen M. Cameron 			"failed waiting for board to become ready "
543764670ac8SStephen M. Cameron 			"after hard reset\n");
5438fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
5439fe5389c8SStephen M. Cameron 	}
5440fe5389c8SStephen M. Cameron 
5441580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
5442580ada3cSStephen M. Cameron 	if (rc < 0)
5443580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
5444580ada3cSStephen M. Cameron 	if (rc) {
544564670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
544664670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
544764670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
5448580ada3cSStephen M. Cameron 	} else {
544964670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
54501df8552aSStephen M. Cameron 	}
54511df8552aSStephen M. Cameron 
54521df8552aSStephen M. Cameron unmap_cfgtable:
54531df8552aSStephen M. Cameron 	iounmap(cfgtable);
54541df8552aSStephen M. Cameron 
54551df8552aSStephen M. Cameron unmap_vaddr:
54561df8552aSStephen M. Cameron 	iounmap(vaddr);
54571df8552aSStephen M. Cameron 	return rc;
5458edd16368SStephen M. Cameron }
5459edd16368SStephen M. Cameron 
5460edd16368SStephen M. Cameron /*
5461edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
5462edd16368SStephen M. Cameron  *   the io functions.
5463edd16368SStephen M. Cameron  *   This is for debug only.
5464edd16368SStephen M. Cameron  */
5465edd16368SStephen M. Cameron static void print_cfg_table(struct device *dev, struct CfgTable *tb)
5466edd16368SStephen M. Cameron {
546758f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
5468edd16368SStephen M. Cameron 	int i;
5469edd16368SStephen M. Cameron 	char temp_name[17];
5470edd16368SStephen M. Cameron 
5471edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
5472edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
5473edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
5474edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
5475edd16368SStephen M. Cameron 	temp_name[4] = '\0';
5476edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
5477edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
5478edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
5479edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
5480edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
5481edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
5482edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
5483edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
5484edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
5485edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
5486edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
5487edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
5488edd16368SStephen M. Cameron 	dev_info(dev, "   Max outstanding commands = 0x%d\n",
5489edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
5490edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
5491edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
5492edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
5493edd16368SStephen M. Cameron 	temp_name[16] = '\0';
5494edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
5495edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
5496edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
5497edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
549858f8665cSStephen M. Cameron }
5499edd16368SStephen M. Cameron 
5500edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
5501edd16368SStephen M. Cameron {
5502edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
5503edd16368SStephen M. Cameron 
5504edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
5505edd16368SStephen M. Cameron 		return 0;
5506edd16368SStephen M. Cameron 	offset = 0;
5507edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5508edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
5509edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
5510edd16368SStephen M. Cameron 			offset += 4;
5511edd16368SStephen M. Cameron 		else {
5512edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
5513edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
5514edd16368SStephen M. Cameron 			switch (mem_type) {
5515edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
5516edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
5517edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
5518edd16368SStephen M. Cameron 				break;
5519edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
5520edd16368SStephen M. Cameron 				offset += 8;
5521edd16368SStephen M. Cameron 				break;
5522edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
5523edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
5524edd16368SStephen M. Cameron 				       "base address is invalid\n");
5525edd16368SStephen M. Cameron 				return -1;
5526edd16368SStephen M. Cameron 				break;
5527edd16368SStephen M. Cameron 			}
5528edd16368SStephen M. Cameron 		}
5529edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
5530edd16368SStephen M. Cameron 			return i + 1;
5531edd16368SStephen M. Cameron 	}
5532edd16368SStephen M. Cameron 	return -1;
5533edd16368SStephen M. Cameron }
5534edd16368SStephen M. Cameron 
5535edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
5536edd16368SStephen M. Cameron  * controllers that are capable. If not, we use IO-APIC mode.
5537edd16368SStephen M. Cameron  */
5538edd16368SStephen M. Cameron 
55396f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
5540edd16368SStephen M. Cameron {
5541edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
5542254f796bSMatt Gates 	int err, i;
5543254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
5544254f796bSMatt Gates 
5545254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
5546254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
5547254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
5548254f796bSMatt Gates 	}
5549edd16368SStephen M. Cameron 
5550edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
55516b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
55526b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
5553edd16368SStephen M. Cameron 		goto default_int_mode;
555455c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
555555c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSIX\n");
5556eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
5557254f796bSMatt Gates 		err = pci_enable_msix(h->pdev, hpsa_msix_entries,
5558eee0f03aSHannes Reinecke 				      h->msix_vector);
5559edd16368SStephen M. Cameron 		if (err > 0) {
556055c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
5561edd16368SStephen M. Cameron 			       "available\n", err);
5562eee0f03aSHannes Reinecke 			h->msix_vector = err;
5563eee0f03aSHannes Reinecke 			err = pci_enable_msix(h->pdev, hpsa_msix_entries,
5564eee0f03aSHannes Reinecke 					      h->msix_vector);
5565eee0f03aSHannes Reinecke 		}
5566eee0f03aSHannes Reinecke 		if (!err) {
5567eee0f03aSHannes Reinecke 			for (i = 0; i < h->msix_vector; i++)
5568eee0f03aSHannes Reinecke 				h->intr[i] = hpsa_msix_entries[i].vector;
5569eee0f03aSHannes Reinecke 			return;
5570edd16368SStephen M. Cameron 		} else {
557155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n",
5572edd16368SStephen M. Cameron 			       err);
5573eee0f03aSHannes Reinecke 			h->msix_vector = 0;
5574edd16368SStephen M. Cameron 			goto default_int_mode;
5575edd16368SStephen M. Cameron 		}
5576edd16368SStephen M. Cameron 	}
557755c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
557855c06c71SStephen M. Cameron 		dev_info(&h->pdev->dev, "MSI\n");
557955c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
5580edd16368SStephen M. Cameron 			h->msi_vector = 1;
5581edd16368SStephen M. Cameron 		else
558255c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
5583edd16368SStephen M. Cameron 	}
5584edd16368SStephen M. Cameron default_int_mode:
5585edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
5586edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
5587a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
5588edd16368SStephen M. Cameron }
5589edd16368SStephen M. Cameron 
55906f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
5591e5c880d1SStephen M. Cameron {
5592e5c880d1SStephen M. Cameron 	int i;
5593e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
5594e5c880d1SStephen M. Cameron 
5595e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
5596e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
5597e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
5598e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
5599e5c880d1SStephen M. Cameron 
5600e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
5601e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
5602e5c880d1SStephen M. Cameron 			return i;
5603e5c880d1SStephen M. Cameron 
56046798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
56056798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
56066798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
5607e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
5608e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
5609e5c880d1SStephen M. Cameron 			return -ENODEV;
5610e5c880d1SStephen M. Cameron 	}
5611e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
5612e5c880d1SStephen M. Cameron }
5613e5c880d1SStephen M. Cameron 
56146f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
56153a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
56163a7774ceSStephen M. Cameron {
56173a7774ceSStephen M. Cameron 	int i;
56183a7774ceSStephen M. Cameron 
56193a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
562012d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
56213a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
562212d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
562312d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
56243a7774ceSStephen M. Cameron 				*memory_bar);
56253a7774ceSStephen M. Cameron 			return 0;
56263a7774ceSStephen M. Cameron 		}
562712d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
56283a7774ceSStephen M. Cameron 	return -ENODEV;
56293a7774ceSStephen M. Cameron }
56303a7774ceSStephen M. Cameron 
56316f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
56326f039790SGreg Kroah-Hartman 				     int wait_for_ready)
56332c4c8c8bSStephen M. Cameron {
5634fe5389c8SStephen M. Cameron 	int i, iterations;
56352c4c8c8bSStephen M. Cameron 	u32 scratchpad;
5636fe5389c8SStephen M. Cameron 	if (wait_for_ready)
5637fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
5638fe5389c8SStephen M. Cameron 	else
5639fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
56402c4c8c8bSStephen M. Cameron 
5641fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
5642fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
5643fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
56442c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
56452c4c8c8bSStephen M. Cameron 				return 0;
5646fe5389c8SStephen M. Cameron 		} else {
5647fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
5648fe5389c8SStephen M. Cameron 				return 0;
5649fe5389c8SStephen M. Cameron 		}
56502c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
56512c4c8c8bSStephen M. Cameron 	}
5652fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
56532c4c8c8bSStephen M. Cameron 	return -ENODEV;
56542c4c8c8bSStephen M. Cameron }
56552c4c8c8bSStephen M. Cameron 
56566f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
56576f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
5658a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
5659a51fd47fSStephen M. Cameron {
5660a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
5661a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
5662a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
5663a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
5664a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
5665a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
5666a51fd47fSStephen M. Cameron 		return -ENODEV;
5667a51fd47fSStephen M. Cameron 	}
5668a51fd47fSStephen M. Cameron 	return 0;
5669a51fd47fSStephen M. Cameron }
5670a51fd47fSStephen M. Cameron 
56716f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
5672edd16368SStephen M. Cameron {
567301a02ffcSStephen M. Cameron 	u64 cfg_offset;
567401a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
567501a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
5676303932fdSDon Brace 	u32 trans_offset;
5677a51fd47fSStephen M. Cameron 	int rc;
567877c4495cSStephen M. Cameron 
5679a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
5680a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
5681a51fd47fSStephen M. Cameron 	if (rc)
5682a51fd47fSStephen M. Cameron 		return rc;
568377c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
5684a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
568577c4495cSStephen M. Cameron 	if (!h->cfgtable)
568677c4495cSStephen M. Cameron 		return -ENOMEM;
5687580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
5688580ada3cSStephen M. Cameron 	if (rc)
5689580ada3cSStephen M. Cameron 		return rc;
569077c4495cSStephen M. Cameron 	/* Find performant mode table. */
5691a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
569277c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
569377c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
569477c4495cSStephen M. Cameron 				sizeof(*h->transtable));
569577c4495cSStephen M. Cameron 	if (!h->transtable)
569677c4495cSStephen M. Cameron 		return -ENOMEM;
569777c4495cSStephen M. Cameron 	return 0;
569877c4495cSStephen M. Cameron }
569977c4495cSStephen M. Cameron 
57006f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
5701cba3d38bSStephen M. Cameron {
5702cba3d38bSStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands));
570372ceeaecSStephen M. Cameron 
570472ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
570572ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
570672ceeaecSStephen M. Cameron 		h->max_commands = 32;
570772ceeaecSStephen M. Cameron 
5708cba3d38bSStephen M. Cameron 	if (h->max_commands < 16) {
5709cba3d38bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "Controller reports "
5710cba3d38bSStephen M. Cameron 			"max supported commands of %d, an obvious lie. "
5711cba3d38bSStephen M. Cameron 			"Using 16.  Ensure that firmware is up to date.\n",
5712cba3d38bSStephen M. Cameron 			h->max_commands);
5713cba3d38bSStephen M. Cameron 		h->max_commands = 16;
5714cba3d38bSStephen M. Cameron 	}
5715cba3d38bSStephen M. Cameron }
5716cba3d38bSStephen M. Cameron 
5717b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
5718b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
5719b93d7536SStephen M. Cameron  * SG chain block size, etc.
5720b93d7536SStephen M. Cameron  */
57216f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
5722b93d7536SStephen M. Cameron {
5723cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
5724b93d7536SStephen M. Cameron 	h->nr_cmds = h->max_commands - 4; /* Allow room for some ioctls */
5725b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
5726283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
5727b93d7536SStephen M. Cameron 	/*
5728b93d7536SStephen M. Cameron 	 * Limit in-command s/g elements to 32 save dma'able memory.
5729b93d7536SStephen M. Cameron 	 * Howvever spec says if 0, use 31
5730b93d7536SStephen M. Cameron 	 */
5731b93d7536SStephen M. Cameron 	h->max_cmd_sg_entries = 31;
5732b93d7536SStephen M. Cameron 	if (h->maxsgentries > 512) {
5733b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
5734b93d7536SStephen M. Cameron 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries + 1;
5735b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
5736b93d7536SStephen M. Cameron 	} else {
5737b93d7536SStephen M. Cameron 		h->maxsgentries = 31; /* default to traditional values */
5738b93d7536SStephen M. Cameron 		h->chainsize = 0;
5739b93d7536SStephen M. Cameron 	}
574075167d2cSStephen M. Cameron 
574175167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
574275167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
57430e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
57440e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
57450e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
57460e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
5747b93d7536SStephen M. Cameron }
5748b93d7536SStephen M. Cameron 
574976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
575076c46e49SStephen M. Cameron {
57510fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
575276c46e49SStephen M. Cameron 		dev_warn(&h->pdev->dev, "not a valid CISS config table\n");
575376c46e49SStephen M. Cameron 		return false;
575476c46e49SStephen M. Cameron 	}
575576c46e49SStephen M. Cameron 	return true;
575676c46e49SStephen M. Cameron }
575776c46e49SStephen M. Cameron 
575897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
5759f7c39101SStephen M. Cameron {
576097a5e98cSStephen M. Cameron 	u32 driver_support;
5761f7c39101SStephen M. Cameron 
576228e13446SStephen M. Cameron #ifdef CONFIG_X86
576328e13446SStephen M. Cameron 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
576497a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
576597a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
5766f7c39101SStephen M. Cameron #endif
576728e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
576828e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
5769f7c39101SStephen M. Cameron }
5770f7c39101SStephen M. Cameron 
57713d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
57723d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
57733d0eab67SStephen M. Cameron  */
57743d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
57753d0eab67SStephen M. Cameron {
57763d0eab67SStephen M. Cameron 	u32 dma_prefetch;
57773d0eab67SStephen M. Cameron 
57783d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
57793d0eab67SStephen M. Cameron 		return;
57803d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
57813d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
57823d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
57833d0eab67SStephen M. Cameron }
57843d0eab67SStephen M. Cameron 
578576438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
578676438d08SStephen M. Cameron {
578776438d08SStephen M. Cameron 	int i;
578876438d08SStephen M. Cameron 	u32 doorbell_value;
578976438d08SStephen M. Cameron 	unsigned long flags;
579076438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
579176438d08SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
579276438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
579376438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
579476438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
579576438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
579676438d08SStephen M. Cameron 			break;
579776438d08SStephen M. Cameron 		/* delay and try again */
579876438d08SStephen M. Cameron 		msleep(20);
579976438d08SStephen M. Cameron 	}
580076438d08SStephen M. Cameron }
580176438d08SStephen M. Cameron 
58026f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
5803eb6b2ae9SStephen M. Cameron {
5804eb6b2ae9SStephen M. Cameron 	int i;
58056eaf46fdSStephen M. Cameron 	u32 doorbell_value;
58066eaf46fdSStephen M. Cameron 	unsigned long flags;
5807eb6b2ae9SStephen M. Cameron 
5808eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
5809eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
5810eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
5811eb6b2ae9SStephen M. Cameron 	 */
5812eb6b2ae9SStephen M. Cameron 	for (i = 0; i < MAX_CONFIG_WAIT; i++) {
58136eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
58146eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
58156eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
5816382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
5817eb6b2ae9SStephen M. Cameron 			break;
5818eb6b2ae9SStephen M. Cameron 		/* delay and try again */
581960d3f5b0SStephen M. Cameron 		usleep_range(10000, 20000);
5820eb6b2ae9SStephen M. Cameron 	}
58213f4336f3SStephen M. Cameron }
58223f4336f3SStephen M. Cameron 
58236f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
58243f4336f3SStephen M. Cameron {
58253f4336f3SStephen M. Cameron 	u32 trans_support;
58263f4336f3SStephen M. Cameron 
58273f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
58283f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
58293f4336f3SStephen M. Cameron 		return -ENOTSUPP;
58303f4336f3SStephen M. Cameron 
58313f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
5832283b4a9bSStephen M. Cameron 
58333f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
58343f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
5835b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
58363f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
58373f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
5838eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
5839283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
5840283b4a9bSStephen M. Cameron 		goto error;
5841960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
5842eb6b2ae9SStephen M. Cameron 	return 0;
5843283b4a9bSStephen M. Cameron error:
5844283b4a9bSStephen M. Cameron 	dev_warn(&h->pdev->dev, "unable to get board into simple mode\n");
5845283b4a9bSStephen M. Cameron 	return -ENODEV;
5846eb6b2ae9SStephen M. Cameron }
5847eb6b2ae9SStephen M. Cameron 
58486f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
584977c4495cSStephen M. Cameron {
5850eb6b2ae9SStephen M. Cameron 	int prod_index, err;
5851edd16368SStephen M. Cameron 
5852e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
5853e5c880d1SStephen M. Cameron 	if (prod_index < 0)
5854edd16368SStephen M. Cameron 		return -ENODEV;
5855e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
5856e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
5857e5c880d1SStephen M. Cameron 
5858e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
5859e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
5860e5a44df8SMatthew Garrett 
586155c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
5862edd16368SStephen M. Cameron 	if (err) {
586355c06c71SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unable to enable PCI device\n");
5864edd16368SStephen M. Cameron 		return err;
5865edd16368SStephen M. Cameron 	}
5866edd16368SStephen M. Cameron 
58675cb460a6SStephen M. Cameron 	/* Enable bus mastering (pci_disable_device may disable this) */
58685cb460a6SStephen M. Cameron 	pci_set_master(h->pdev);
58695cb460a6SStephen M. Cameron 
5870f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
5871edd16368SStephen M. Cameron 	if (err) {
587255c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
587355c06c71SStephen M. Cameron 			"cannot obtain PCI resources, aborting\n");
5874edd16368SStephen M. Cameron 		return err;
5875edd16368SStephen M. Cameron 	}
58766b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
587712d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
58783a7774ceSStephen M. Cameron 	if (err)
5879edd16368SStephen M. Cameron 		goto err_out_free_res;
5880edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
5881204892e9SStephen M. Cameron 	if (!h->vaddr) {
5882204892e9SStephen M. Cameron 		err = -ENOMEM;
5883204892e9SStephen M. Cameron 		goto err_out_free_res;
5884204892e9SStephen M. Cameron 	}
5885fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
58862c4c8c8bSStephen M. Cameron 	if (err)
5887edd16368SStephen M. Cameron 		goto err_out_free_res;
588877c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
588977c4495cSStephen M. Cameron 	if (err)
5890edd16368SStephen M. Cameron 		goto err_out_free_res;
5891b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
5892edd16368SStephen M. Cameron 
589376c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
5894edd16368SStephen M. Cameron 		err = -ENODEV;
5895edd16368SStephen M. Cameron 		goto err_out_free_res;
5896edd16368SStephen M. Cameron 	}
589797a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
58983d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
5899eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
5900eb6b2ae9SStephen M. Cameron 	if (err)
5901edd16368SStephen M. Cameron 		goto err_out_free_res;
5902edd16368SStephen M. Cameron 	return 0;
5903edd16368SStephen M. Cameron 
5904edd16368SStephen M. Cameron err_out_free_res:
5905204892e9SStephen M. Cameron 	if (h->transtable)
5906204892e9SStephen M. Cameron 		iounmap(h->transtable);
5907204892e9SStephen M. Cameron 	if (h->cfgtable)
5908204892e9SStephen M. Cameron 		iounmap(h->cfgtable);
5909204892e9SStephen M. Cameron 	if (h->vaddr)
5910204892e9SStephen M. Cameron 		iounmap(h->vaddr);
5911f0bd0b68SStephen M. Cameron 	pci_disable_device(h->pdev);
591255c06c71SStephen M. Cameron 	pci_release_regions(h->pdev);
5913edd16368SStephen M. Cameron 	return err;
5914edd16368SStephen M. Cameron }
5915edd16368SStephen M. Cameron 
59166f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
5917339b2b14SStephen M. Cameron {
5918339b2b14SStephen M. Cameron 	int rc;
5919339b2b14SStephen M. Cameron 
5920339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
5921339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
5922339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
5923339b2b14SStephen M. Cameron 		return;
5924339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
5925339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
5926339b2b14SStephen M. Cameron 	if (rc != 0) {
5927339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
5928339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
5929339b2b14SStephen M. Cameron 	}
5930339b2b14SStephen M. Cameron }
5931339b2b14SStephen M. Cameron 
59326f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev)
5933edd16368SStephen M. Cameron {
59341df8552aSStephen M. Cameron 	int rc, i;
5935edd16368SStephen M. Cameron 
59364c2a8c40SStephen M. Cameron 	if (!reset_devices)
59374c2a8c40SStephen M. Cameron 		return 0;
59384c2a8c40SStephen M. Cameron 
59391df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
59401df8552aSStephen M. Cameron 	rc = hpsa_kdump_hard_reset_controller(pdev);
5941edd16368SStephen M. Cameron 
59421df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
59431df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
594418867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
594518867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
59461df8552aSStephen M. Cameron 	 */
59471df8552aSStephen M. Cameron 	if (rc == -ENOTSUPP)
594864670ac8SStephen M. Cameron 		return rc; /* just try to do the kdump anyhow. */
59491df8552aSStephen M. Cameron 	if (rc)
59501df8552aSStephen M. Cameron 		return -ENODEV;
5951edd16368SStephen M. Cameron 
5952edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
59532b870cb3SStephen M. Cameron 	dev_warn(&pdev->dev, "Waiting for controller to respond to no-op\n");
5954edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
5955edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
5956edd16368SStephen M. Cameron 			break;
5957edd16368SStephen M. Cameron 		else
5958edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
5959edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
5960edd16368SStephen M. Cameron 	}
59614c2a8c40SStephen M. Cameron 	return 0;
5962edd16368SStephen M. Cameron }
5963edd16368SStephen M. Cameron 
59646f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h)
59652e9d1b36SStephen M. Cameron {
59662e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
59672e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
59682e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
59692e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
59702e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
59712e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
59722e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
59732e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
59742e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
59752e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
59762e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
59772e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
59782e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
59792e9d1b36SStephen M. Cameron 		return -ENOMEM;
59802e9d1b36SStephen M. Cameron 	}
59812e9d1b36SStephen M. Cameron 	return 0;
59822e9d1b36SStephen M. Cameron }
59832e9d1b36SStephen M. Cameron 
59842e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h)
59852e9d1b36SStephen M. Cameron {
59862e9d1b36SStephen M. Cameron 	kfree(h->cmd_pool_bits);
59872e9d1b36SStephen M. Cameron 	if (h->cmd_pool)
59882e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
59892e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct CommandList),
59902e9d1b36SStephen M. Cameron 			    h->cmd_pool, h->cmd_pool_dhandle);
5991aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
5992aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
5993aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
5994aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
59952e9d1b36SStephen M. Cameron 	if (h->errinfo_pool)
59962e9d1b36SStephen M. Cameron 		pci_free_consistent(h->pdev,
59972e9d1b36SStephen M. Cameron 			    h->nr_cmds * sizeof(struct ErrorInfo),
59982e9d1b36SStephen M. Cameron 			    h->errinfo_pool,
59992e9d1b36SStephen M. Cameron 			    h->errinfo_pool_dhandle);
6000e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
6001e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
6002e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(struct io_accel1_cmd),
6003e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
60042e9d1b36SStephen M. Cameron }
60052e9d1b36SStephen M. Cameron 
60060ae01a32SStephen M. Cameron static int hpsa_request_irq(struct ctlr_info *h,
60070ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
60080ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
60090ae01a32SStephen M. Cameron {
6010254f796bSMatt Gates 	int rc, i;
60110ae01a32SStephen M. Cameron 
6012254f796bSMatt Gates 	/*
6013254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
6014254f796bSMatt Gates 	 * queue to process.
6015254f796bSMatt Gates 	 */
6016254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
6017254f796bSMatt Gates 		h->q[i] = (u8) i;
6018254f796bSMatt Gates 
6019eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
6020254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
6021eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
6022254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
6023254f796bSMatt Gates 					0, h->devname,
6024254f796bSMatt Gates 					&h->q[i]);
6025254f796bSMatt Gates 	} else {
6026254f796bSMatt Gates 		/* Use single reply pool */
6027eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
6028254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6029254f796bSMatt Gates 				msixhandler, 0, h->devname,
6030254f796bSMatt Gates 				&h->q[h->intr_mode]);
6031254f796bSMatt Gates 		} else {
6032254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
6033254f796bSMatt Gates 				intxhandler, IRQF_SHARED, h->devname,
6034254f796bSMatt Gates 				&h->q[h->intr_mode]);
6035254f796bSMatt Gates 		}
6036254f796bSMatt Gates 	}
60370ae01a32SStephen M. Cameron 	if (rc) {
60380ae01a32SStephen M. Cameron 		dev_err(&h->pdev->dev, "unable to get irq %d for %s\n",
60390ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
60400ae01a32SStephen M. Cameron 		return -ENODEV;
60410ae01a32SStephen M. Cameron 	}
60420ae01a32SStephen M. Cameron 	return 0;
60430ae01a32SStephen M. Cameron }
60440ae01a32SStephen M. Cameron 
60456f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
604664670ac8SStephen M. Cameron {
604764670ac8SStephen M. Cameron 	if (hpsa_send_host_reset(h, RAID_CTLR_LUNID,
604864670ac8SStephen M. Cameron 		HPSA_RESET_TYPE_CONTROLLER)) {
604964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Resetting array controller failed.\n");
605064670ac8SStephen M. Cameron 		return -EIO;
605164670ac8SStephen M. Cameron 	}
605264670ac8SStephen M. Cameron 
605364670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
605464670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) {
605564670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
605664670ac8SStephen M. Cameron 		return -1;
605764670ac8SStephen M. Cameron 	}
605864670ac8SStephen M. Cameron 
605964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
606064670ac8SStephen M. Cameron 	if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) {
606164670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
606264670ac8SStephen M. Cameron 			"after soft reset.\n");
606364670ac8SStephen M. Cameron 		return -1;
606464670ac8SStephen M. Cameron 	}
606564670ac8SStephen M. Cameron 
606664670ac8SStephen M. Cameron 	return 0;
606764670ac8SStephen M. Cameron }
606864670ac8SStephen M. Cameron 
6069254f796bSMatt Gates static void free_irqs(struct ctlr_info *h)
6070254f796bSMatt Gates {
6071254f796bSMatt Gates 	int i;
6072254f796bSMatt Gates 
6073254f796bSMatt Gates 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
6074254f796bSMatt Gates 		/* Single reply queue, only one irq to free */
6075254f796bSMatt Gates 		i = h->intr_mode;
6076254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
6077254f796bSMatt Gates 		return;
6078254f796bSMatt Gates 	}
6079254f796bSMatt Gates 
6080eee0f03aSHannes Reinecke 	for (i = 0; i < h->msix_vector; i++)
6081254f796bSMatt Gates 		free_irq(h->intr[i], &h->q[i]);
6082254f796bSMatt Gates }
6083254f796bSMatt Gates 
60840097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h)
608564670ac8SStephen M. Cameron {
6086254f796bSMatt Gates 	free_irqs(h);
608764670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI
60880097f0f4SStephen M. Cameron 	if (h->msix_vector) {
60890097f0f4SStephen M. Cameron 		if (h->pdev->msix_enabled)
609064670ac8SStephen M. Cameron 			pci_disable_msix(h->pdev);
60910097f0f4SStephen M. Cameron 	} else if (h->msi_vector) {
60920097f0f4SStephen M. Cameron 		if (h->pdev->msi_enabled)
609364670ac8SStephen M. Cameron 			pci_disable_msi(h->pdev);
60940097f0f4SStephen M. Cameron 	}
609564670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */
60960097f0f4SStephen M. Cameron }
60970097f0f4SStephen M. Cameron 
60980097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
60990097f0f4SStephen M. Cameron {
61000097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
610164670ac8SStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
610264670ac8SStephen M. Cameron 	hpsa_free_cmd_pool(h);
6103e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
610464670ac8SStephen M. Cameron 	kfree(h->blockFetchTable);
610564670ac8SStephen M. Cameron 	pci_free_consistent(h->pdev, h->reply_pool_size,
610664670ac8SStephen M. Cameron 		h->reply_pool, h->reply_pool_dhandle);
610764670ac8SStephen M. Cameron 	if (h->vaddr)
610864670ac8SStephen M. Cameron 		iounmap(h->vaddr);
610964670ac8SStephen M. Cameron 	if (h->transtable)
611064670ac8SStephen M. Cameron 		iounmap(h->transtable);
611164670ac8SStephen M. Cameron 	if (h->cfgtable)
611264670ac8SStephen M. Cameron 		iounmap(h->cfgtable);
611364670ac8SStephen M. Cameron 	pci_release_regions(h->pdev);
611464670ac8SStephen M. Cameron 	kfree(h);
611564670ac8SStephen M. Cameron }
611664670ac8SStephen M. Cameron 
6117a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
6118a0c12413SStephen M. Cameron static void fail_all_cmds_on_list(struct ctlr_info *h, struct list_head *list)
6119a0c12413SStephen M. Cameron {
6120a0c12413SStephen M. Cameron 	struct CommandList *c = NULL;
6121a0c12413SStephen M. Cameron 
6122a0c12413SStephen M. Cameron 	assert_spin_locked(&h->lock);
6123a0c12413SStephen M. Cameron 	/* Mark all outstanding commands as failed and complete them. */
6124a0c12413SStephen M. Cameron 	while (!list_empty(list)) {
6125a0c12413SStephen M. Cameron 		c = list_entry(list->next, struct CommandList, list);
6126a0c12413SStephen M. Cameron 		c->err_info->CommandStatus = CMD_HARDWARE_ERR;
61275a3d16f5SStephen M. Cameron 		finish_cmd(c);
6128a0c12413SStephen M. Cameron 	}
6129a0c12413SStephen M. Cameron }
6130a0c12413SStephen M. Cameron 
6131a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
6132a0c12413SStephen M. Cameron {
6133a0c12413SStephen M. Cameron 	unsigned long flags;
6134a0c12413SStephen M. Cameron 
6135a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
6136a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6137a0c12413SStephen M. Cameron 	h->lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
6138a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6139a0c12413SStephen M. Cameron 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n",
6140a0c12413SStephen M. Cameron 			h->lockup_detected);
6141a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
6142a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6143a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->cmpQ);
6144a0c12413SStephen M. Cameron 	fail_all_cmds_on_list(h, &h->reqQ);
6145a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6146a0c12413SStephen M. Cameron }
6147a0c12413SStephen M. Cameron 
6148a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h)
6149a0c12413SStephen M. Cameron {
6150a0c12413SStephen M. Cameron 	u64 now;
6151a0c12413SStephen M. Cameron 	u32 heartbeat;
6152a0c12413SStephen M. Cameron 	unsigned long flags;
6153a0c12413SStephen M. Cameron 
6154a0c12413SStephen M. Cameron 	now = get_jiffies_64();
6155a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
6156a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
6157e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6158a0c12413SStephen M. Cameron 		return;
6159a0c12413SStephen M. Cameron 
6160a0c12413SStephen M. Cameron 	/*
6161a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
6162a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
6163a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
6164a0c12413SStephen M. Cameron 	 */
6165a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
6166e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
6167a0c12413SStephen M. Cameron 		return;
6168a0c12413SStephen M. Cameron 
6169a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
6170a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6171a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
6172a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6173a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
6174a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
6175a0c12413SStephen M. Cameron 		return;
6176a0c12413SStephen M. Cameron 	}
6177a0c12413SStephen M. Cameron 
6178a0c12413SStephen M. Cameron 	/* We're ok. */
6179a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
6180a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
6181a0c12413SStephen M. Cameron }
6182a0c12413SStephen M. Cameron 
618376438d08SStephen M. Cameron static int hpsa_kickoff_rescan(struct ctlr_info *h)
618476438d08SStephen M. Cameron {
618576438d08SStephen M. Cameron 	int i;
618676438d08SStephen M. Cameron 	char *event_type;
618776438d08SStephen M. Cameron 
6188e863d68eSScott Teel 	/* Clear the driver-requested rescan flag */
6189e863d68eSScott Teel 	h->drv_req_rescan = 0;
6190e863d68eSScott Teel 
619176438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
61921f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
61931f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
619476438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
619576438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
619676438d08SStephen M. Cameron 
619776438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
619876438d08SStephen M. Cameron 			event_type = "state change";
619976438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
620076438d08SStephen M. Cameron 			event_type = "configuration change";
620176438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
620276438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
620376438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
620476438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
620576438d08SStephen M. Cameron 		hpsa_drain_commands(h);
620676438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
620776438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
620876438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
620976438d08SStephen M. Cameron 			h->events, event_type);
621076438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
621176438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
621276438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
621376438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
621476438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
621576438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
621676438d08SStephen M. Cameron 	} else {
621776438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
621876438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
621976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
622076438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
622176438d08SStephen M. Cameron #if 0
622276438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
622376438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
622476438d08SStephen M. Cameron #endif
622576438d08SStephen M. Cameron 	}
622676438d08SStephen M. Cameron 
622776438d08SStephen M. Cameron 	/* Something in the device list may have changed to trigger
622876438d08SStephen M. Cameron 	 * the event, so do a rescan.
622976438d08SStephen M. Cameron 	 */
623076438d08SStephen M. Cameron 	hpsa_scan_start(h->scsi_host);
623176438d08SStephen M. Cameron 	/* release reference taken on scsi host in check_controller_events */
623276438d08SStephen M. Cameron 	scsi_host_put(h->scsi_host);
623376438d08SStephen M. Cameron 	return 0;
623476438d08SStephen M. Cameron }
623576438d08SStephen M. Cameron 
623676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
623776438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
6238e863d68eSScott Teel  * we should rescan the controller for devices.
6239e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
6240e863d68eSScott Teel  * If either flag or controller event indicate rescan, add the controller
624176438d08SStephen M. Cameron  * to the list of controllers needing to be rescanned, and gets a
624276438d08SStephen M. Cameron  * reference to the associated scsi_host.
624376438d08SStephen M. Cameron  */
624476438d08SStephen M. Cameron static void hpsa_ctlr_needs_rescan(struct ctlr_info *h)
624576438d08SStephen M. Cameron {
624676438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
624776438d08SStephen M. Cameron 		return;
624876438d08SStephen M. Cameron 
624976438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
6250e863d68eSScott Teel 	if (!h->events && !h->drv_req_rescan)
625176438d08SStephen M. Cameron 		return;
625276438d08SStephen M. Cameron 
625376438d08SStephen M. Cameron 	/*
625476438d08SStephen M. Cameron 	 * Take a reference on scsi host for the duration of the scan
625576438d08SStephen M. Cameron 	 * Release in hpsa_kickoff_rescan().  No lock needed for scan_list
625676438d08SStephen M. Cameron 	 * as only a single thread accesses this list.
625776438d08SStephen M. Cameron 	 */
625876438d08SStephen M. Cameron 	scsi_host_get(h->scsi_host);
625976438d08SStephen M. Cameron 	hpsa_kickoff_rescan(h);
626076438d08SStephen M. Cameron }
626176438d08SStephen M. Cameron 
62628a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work)
6263a0c12413SStephen M. Cameron {
6264a0c12413SStephen M. Cameron 	unsigned long flags;
62658a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
62668a98db73SStephen M. Cameron 					struct ctlr_info, monitor_ctlr_work);
6267a0c12413SStephen M. Cameron 	detect_controller_lockup(h);
62688a98db73SStephen M. Cameron 	if (h->lockup_detected)
62698a98db73SStephen M. Cameron 		return;
627076438d08SStephen M. Cameron 	hpsa_ctlr_needs_rescan(h);
62718a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
62728a98db73SStephen M. Cameron 	if (h->remove_in_progress) {
62738a98db73SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6274a0c12413SStephen M. Cameron 		return;
6275a0c12413SStephen M. Cameron 	}
62768a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
62778a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
62788a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6279a0c12413SStephen M. Cameron }
6280a0c12413SStephen M. Cameron 
62816f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
62824c2a8c40SStephen M. Cameron {
62834c2a8c40SStephen M. Cameron 	int dac, rc;
62844c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
628564670ac8SStephen M. Cameron 	int try_soft_reset = 0;
628664670ac8SStephen M. Cameron 	unsigned long flags;
62874c2a8c40SStephen M. Cameron 
62884c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
62894c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
62904c2a8c40SStephen M. Cameron 
62914c2a8c40SStephen M. Cameron 	rc = hpsa_init_reset_devices(pdev);
629264670ac8SStephen M. Cameron 	if (rc) {
629364670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
62944c2a8c40SStephen M. Cameron 			return rc;
629564670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
629664670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
629764670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
629864670ac8SStephen M. Cameron 		 * point that it can accept a command.
629964670ac8SStephen M. Cameron 		 */
630064670ac8SStephen M. Cameron 		try_soft_reset = 1;
630164670ac8SStephen M. Cameron 		rc = 0;
630264670ac8SStephen M. Cameron 	}
630364670ac8SStephen M. Cameron 
630464670ac8SStephen M. Cameron reinit_after_soft_reset:
63054c2a8c40SStephen M. Cameron 
6306303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
6307303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
6308303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
6309303932fdSDon Brace 	 */
6310283b4a9bSStephen M. Cameron #define COMMANDLIST_ALIGNMENT 128
6311303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
6312edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
6313edd16368SStephen M. Cameron 	if (!h)
6314ecd9aad4SStephen M. Cameron 		return -ENOMEM;
6315edd16368SStephen M. Cameron 
631655c06c71SStephen M. Cameron 	h->pdev = pdev;
6317a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
63189e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->cmpQ);
63199e0fc764SStephen M. Cameron 	INIT_LIST_HEAD(&h->reqQ);
63206eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
63216eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
63220390f0c0SStephen M. Cameron 	spin_lock_init(&h->passthru_count_lock);
632355c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
6324ecd9aad4SStephen M. Cameron 	if (rc != 0)
6325edd16368SStephen M. Cameron 		goto clean1;
6326edd16368SStephen M. Cameron 
6327f79cfec6SStephen M. Cameron 	sprintf(h->devname, HPSA "%d", number_of_controllers);
6328edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
6329edd16368SStephen M. Cameron 	number_of_controllers++;
6330edd16368SStephen M. Cameron 
6331edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
6332ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
6333ecd9aad4SStephen M. Cameron 	if (rc == 0) {
6334edd16368SStephen M. Cameron 		dac = 1;
6335ecd9aad4SStephen M. Cameron 	} else {
6336ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6337ecd9aad4SStephen M. Cameron 		if (rc == 0) {
6338edd16368SStephen M. Cameron 			dac = 0;
6339ecd9aad4SStephen M. Cameron 		} else {
6340edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
6341edd16368SStephen M. Cameron 			goto clean1;
6342edd16368SStephen M. Cameron 		}
6343ecd9aad4SStephen M. Cameron 	}
6344edd16368SStephen M. Cameron 
6345edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
6346edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
634710f66018SStephen M. Cameron 
63480ae01a32SStephen M. Cameron 	if (hpsa_request_irq(h, do_hpsa_intr_msi, do_hpsa_intr_intx))
6349edd16368SStephen M. Cameron 		goto clean2;
6350303932fdSDon Brace 	dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n",
6351303932fdSDon Brace 	       h->devname, pdev->device,
6352a9a3a273SStephen M. Cameron 	       h->intr[h->intr_mode], dac ? "" : " not");
63532e9d1b36SStephen M. Cameron 	if (hpsa_allocate_cmd_pool(h))
6354edd16368SStephen M. Cameron 		goto clean4;
635533a2ffceSStephen M. Cameron 	if (hpsa_allocate_sg_chain_blocks(h))
635633a2ffceSStephen M. Cameron 		goto clean4;
6357a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
6358a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
6359edd16368SStephen M. Cameron 
6360edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
63619a41338eSStephen M. Cameron 	h->ndevices = 0;
63629a41338eSStephen M. Cameron 	h->scsi_host = NULL;
63639a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
636464670ac8SStephen M. Cameron 	hpsa_put_ctlr_into_performant_mode(h);
636564670ac8SStephen M. Cameron 
636664670ac8SStephen M. Cameron 	/* At this point, the controller is ready to take commands.
636764670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
636864670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
636964670ac8SStephen M. Cameron 	 */
637064670ac8SStephen M. Cameron 	if (try_soft_reset) {
637164670ac8SStephen M. Cameron 
637264670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
637364670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
637464670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
637564670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
637664670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
637764670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
637864670ac8SStephen M. Cameron 		 */
637964670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
638064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
638164670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6382254f796bSMatt Gates 		free_irqs(h);
638364670ac8SStephen M. Cameron 		rc = hpsa_request_irq(h, hpsa_msix_discard_completions,
638464670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
638564670ac8SStephen M. Cameron 		if (rc) {
638664670ac8SStephen M. Cameron 			dev_warn(&h->pdev->dev, "Failed to request_irq after "
638764670ac8SStephen M. Cameron 				"soft reset.\n");
638864670ac8SStephen M. Cameron 			goto clean4;
638964670ac8SStephen M. Cameron 		}
639064670ac8SStephen M. Cameron 
639164670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
639264670ac8SStephen M. Cameron 		if (rc)
639364670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
639464670ac8SStephen M. Cameron 			goto clean4;
639564670ac8SStephen M. Cameron 
639664670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
639764670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
639864670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
639964670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
640064670ac8SStephen M. Cameron 		msleep(10000);
640164670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
640264670ac8SStephen M. Cameron 
640364670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
640464670ac8SStephen M. Cameron 		if (rc)
640564670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
640664670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
640764670ac8SStephen M. Cameron 
640864670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
640964670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
641064670ac8SStephen M. Cameron 		 * all over again.
641164670ac8SStephen M. Cameron 		 */
641264670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
641364670ac8SStephen M. Cameron 		try_soft_reset = 0;
641464670ac8SStephen M. Cameron 		if (rc)
641564670ac8SStephen M. Cameron 			/* don't go to clean4, we already unallocated */
641664670ac8SStephen M. Cameron 			return -ENODEV;
641764670ac8SStephen M. Cameron 
641864670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
641964670ac8SStephen M. Cameron 	}
6420edd16368SStephen M. Cameron 
6421da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
6422da0697bdSScott Teel 	h->acciopath_status = 1;
6423da0697bdSScott Teel 
6424e863d68eSScott Teel 	h->drv_req_rescan = 0;
6425e863d68eSScott Teel 
6426edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
6427edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
6428edd16368SStephen M. Cameron 
6429339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
6430edd16368SStephen M. Cameron 	hpsa_register_scsi(h);	/* hook ourselves into SCSI subsystem */
64318a98db73SStephen M. Cameron 
64328a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
64338a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
64348a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
64358a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
64368a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
643788bf6d62SStephen M. Cameron 	return 0;
6438edd16368SStephen M. Cameron 
6439edd16368SStephen M. Cameron clean4:
644033a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
64412e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
6442254f796bSMatt Gates 	free_irqs(h);
6443edd16368SStephen M. Cameron clean2:
6444edd16368SStephen M. Cameron clean1:
6445edd16368SStephen M. Cameron 	kfree(h);
6446ecd9aad4SStephen M. Cameron 	return rc;
6447edd16368SStephen M. Cameron }
6448edd16368SStephen M. Cameron 
6449edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
6450edd16368SStephen M. Cameron {
6451edd16368SStephen M. Cameron 	char *flush_buf;
6452edd16368SStephen M. Cameron 	struct CommandList *c;
6453702890e3SStephen M. Cameron 	unsigned long flags;
6454702890e3SStephen M. Cameron 
6455702890e3SStephen M. Cameron 	/* Don't bother trying to flush the cache if locked up */
6456702890e3SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
6457702890e3SStephen M. Cameron 	if (unlikely(h->lockup_detected)) {
6458702890e3SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
6459702890e3SStephen M. Cameron 		return;
6460702890e3SStephen M. Cameron 	}
6461702890e3SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
6462edd16368SStephen M. Cameron 
6463edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
6464edd16368SStephen M. Cameron 	if (!flush_buf)
6465edd16368SStephen M. Cameron 		return;
6466edd16368SStephen M. Cameron 
6467edd16368SStephen M. Cameron 	c = cmd_special_alloc(h);
6468edd16368SStephen M. Cameron 	if (!c) {
6469edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n");
6470edd16368SStephen M. Cameron 		goto out_of_memory;
6471edd16368SStephen M. Cameron 	}
6472a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
6473a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
6474a2dac136SStephen M. Cameron 		goto out;
6475a2dac136SStephen M. Cameron 	}
6476edd16368SStephen M. Cameron 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE);
6477edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
6478a2dac136SStephen M. Cameron out:
6479edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
6480edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
6481edd16368SStephen M. Cameron 	cmd_special_free(h, c);
6482edd16368SStephen M. Cameron out_of_memory:
6483edd16368SStephen M. Cameron 	kfree(flush_buf);
6484edd16368SStephen M. Cameron }
6485edd16368SStephen M. Cameron 
6486edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
6487edd16368SStephen M. Cameron {
6488edd16368SStephen M. Cameron 	struct ctlr_info *h;
6489edd16368SStephen M. Cameron 
6490edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
6491edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
6492edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
6493edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
6494edd16368SStephen M. Cameron 	 */
6495edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
6496edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
64970097f0f4SStephen M. Cameron 	hpsa_free_irqs_and_disable_msix(h);
6498edd16368SStephen M. Cameron }
6499edd16368SStephen M. Cameron 
65006f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
650155e14e76SStephen M. Cameron {
650255e14e76SStephen M. Cameron 	int i;
650355e14e76SStephen M. Cameron 
650455e14e76SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++)
650555e14e76SStephen M. Cameron 		kfree(h->dev[i]);
650655e14e76SStephen M. Cameron }
650755e14e76SStephen M. Cameron 
65086f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
6509edd16368SStephen M. Cameron {
6510edd16368SStephen M. Cameron 	struct ctlr_info *h;
65118a98db73SStephen M. Cameron 	unsigned long flags;
6512edd16368SStephen M. Cameron 
6513edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
6514edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
6515edd16368SStephen M. Cameron 		return;
6516edd16368SStephen M. Cameron 	}
6517edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
65188a98db73SStephen M. Cameron 
65198a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
65208a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
65218a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
65228a98db73SStephen M. Cameron 	cancel_delayed_work(&h->monitor_ctlr_work);
65238a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
65248a98db73SStephen M. Cameron 
6525edd16368SStephen M. Cameron 	hpsa_unregister_scsi(h);	/* unhook from SCSI subsystem */
6526edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
6527edd16368SStephen M. Cameron 	iounmap(h->vaddr);
6528204892e9SStephen M. Cameron 	iounmap(h->transtable);
6529204892e9SStephen M. Cameron 	iounmap(h->cfgtable);
653055e14e76SStephen M. Cameron 	hpsa_free_device_info(h);
653133a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
6532edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
6533edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct CommandList),
6534edd16368SStephen M. Cameron 		h->cmd_pool, h->cmd_pool_dhandle);
6535edd16368SStephen M. Cameron 	pci_free_consistent(h->pdev,
6536edd16368SStephen M. Cameron 		h->nr_cmds * sizeof(struct ErrorInfo),
6537edd16368SStephen M. Cameron 		h->errinfo_pool, h->errinfo_pool_dhandle);
6538303932fdSDon Brace 	pci_free_consistent(h->pdev, h->reply_pool_size,
6539303932fdSDon Brace 		h->reply_pool, h->reply_pool_dhandle);
6540edd16368SStephen M. Cameron 	kfree(h->cmd_pool_bits);
6541303932fdSDon Brace 	kfree(h->blockFetchTable);
6542e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
6543aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
6544339b2b14SStephen M. Cameron 	kfree(h->hba_inquiry_data);
6545f0bd0b68SStephen M. Cameron 	pci_disable_device(pdev);
6546edd16368SStephen M. Cameron 	pci_release_regions(pdev);
6547edd16368SStephen M. Cameron 	kfree(h);
6548edd16368SStephen M. Cameron }
6549edd16368SStephen M. Cameron 
6550edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
6551edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
6552edd16368SStephen M. Cameron {
6553edd16368SStephen M. Cameron 	return -ENOSYS;
6554edd16368SStephen M. Cameron }
6555edd16368SStephen M. Cameron 
6556edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
6557edd16368SStephen M. Cameron {
6558edd16368SStephen M. Cameron 	return -ENOSYS;
6559edd16368SStephen M. Cameron }
6560edd16368SStephen M. Cameron 
6561edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
6562f79cfec6SStephen M. Cameron 	.name = HPSA,
6563edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
65646f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
6565edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
6566edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
6567edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
6568edd16368SStephen M. Cameron 	.resume = hpsa_resume,
6569edd16368SStephen M. Cameron };
6570edd16368SStephen M. Cameron 
6571303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
6572303932fdSDon Brace  * scatter gather elements supported) and bucket[],
6573303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
6574303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
6575303932fdSDon Brace  * byte increments) which the controller uses to fetch
6576303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
6577303932fdSDon Brace  * maps a given number of scatter gather elements to one of
6578303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
6579303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
6580303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
6581303932fdSDon Brace  * bits of the command address.
6582303932fdSDon Brace  */
6583303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
6584e1f7de0cSMatt Gates 	int nsgs, int min_blocks, int *bucket_map)
6585303932fdSDon Brace {
6586303932fdSDon Brace 	int i, j, b, size;
6587303932fdSDon Brace 
6588303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
6589303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
6590303932fdSDon Brace 		/* Compute size of a command with i SG entries */
6591e1f7de0cSMatt Gates 		size = i + min_blocks;
6592303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
6593303932fdSDon Brace 		/* Find the bucket that is just big enough */
6594e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
6595303932fdSDon Brace 			if (bucket[j] >= size) {
6596303932fdSDon Brace 				b = j;
6597303932fdSDon Brace 				break;
6598303932fdSDon Brace 			}
6599303932fdSDon Brace 		}
6600303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
6601303932fdSDon Brace 		bucket_map[i] = b;
6602303932fdSDon Brace 	}
6603303932fdSDon Brace }
6604303932fdSDon Brace 
6605e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
6606303932fdSDon Brace {
66076c311b57SStephen M. Cameron 	int i;
66086c311b57SStephen M. Cameron 	unsigned long register_value;
6609e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
6610e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
6611e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
6612b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
6613b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
6614e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
6615def342bdSStephen M. Cameron 
6616def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
6617def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
6618def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
6619def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
6620def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
6621def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
6622def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
6623def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
6624def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
6625def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
6626d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
6627def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
6628def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
6629def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
6630def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
6631def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
6632def342bdSStephen M. Cameron 	 */
6633d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
6634b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
6635b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
6636b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
6637b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
6638b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
6639b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
6640b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
6641b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
6642b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
6643b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
6644d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
6645303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
6646303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
6647303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
6648303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
6649303932fdSDon Brace 	 */
6650303932fdSDon Brace 
6651303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
6652303932fdSDon Brace 	memset(h->reply_pool, 0, h->reply_pool_size);
6653303932fdSDon Brace 
6654d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
6655d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
6656e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
6657303932fdSDon Brace 	for (i = 0; i < 8; i++)
6658303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
6659303932fdSDon Brace 
6660303932fdSDon Brace 	/* size of controller ring buffer */
6661303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
6662254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
6663303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
6664303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
6665254f796bSMatt Gates 
6666254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
6667254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
6668254f796bSMatt Gates 		writel(h->reply_pool_dhandle +
6669254f796bSMatt Gates 			(h->max_commands * sizeof(u64) * i),
6670254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
6671254f796bSMatt Gates 	}
6672254f796bSMatt Gates 
6673b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
6674e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
6675e1f7de0cSMatt Gates 	/*
6676e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
6677e1f7de0cSMatt Gates 	 */
6678e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
6679e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
6680e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
6681e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
6682c349775eSScott Teel 	} else {
6683c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
6684c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
6685c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
6686c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
6687c349775eSScott Teel 		}
6688e1f7de0cSMatt Gates 	}
6689303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
66903f4336f3SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6691303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
6692303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
6693303932fdSDon Brace 		dev_warn(&h->pdev->dev, "unable to get board into"
6694303932fdSDon Brace 					" performant mode\n");
6695303932fdSDon Brace 		return;
6696303932fdSDon Brace 	}
6697960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
6698e1f7de0cSMatt Gates 	h->access = access;
6699e1f7de0cSMatt Gates 	h->transMethod = transMethod;
6700e1f7de0cSMatt Gates 
6701b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
6702b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
6703e1f7de0cSMatt Gates 		return;
6704e1f7de0cSMatt Gates 
6705b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
6706e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
6707e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
6708e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
6709e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
6710e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
6711e1f7de0cSMatt Gates 		}
6712283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
6713283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
6714e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
6715e1f7de0cSMatt Gates 
6716e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
6717e1f7de0cSMatt Gates 		memset(h->reply_pool, (u8) IOACCEL_MODE1_REPLY_UNUSED,
6718e1f7de0cSMatt Gates 				h->reply_pool_size);
6719e1f7de0cSMatt Gates 
6720e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
6721e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
6722e1f7de0cSMatt Gates 		 */
6723e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
6724e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
6725e1f7de0cSMatt Gates 
6726e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
6727e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
6728e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
6729e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
6730e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
6731e1f7de0cSMatt Gates 			cp->host_context_flags = IOACCEL1_HCFLAGS_CISS_FORMAT;
6732e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
6733e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
6734b9af4937SStephen M. Cameron 			cp->Tag.lower = (i << DIRECT_LOOKUP_SHIFT) |
6735b9af4937SStephen M. Cameron 						DIRECT_LOOKUP_BIT;
6736e1f7de0cSMatt Gates 			cp->Tag.upper = 0;
6737b9af4937SStephen M. Cameron 			cp->host_addr.lower =
6738b9af4937SStephen M. Cameron 				(u32) (h->ioaccel_cmd_pool_dhandle +
6739e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
6740e1f7de0cSMatt Gates 			cp->host_addr.upper = 0;
6741e1f7de0cSMatt Gates 		}
6742b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
6743b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
6744b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
6745b9af4937SStephen M. Cameron 		int rc;
6746b9af4937SStephen M. Cameron 
6747b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
6748b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
6749b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
6750b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
6751b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
6752b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
6753b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
6754b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
6755b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
6756b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
6757b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
6758b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
6759b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
6760b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
6761b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
6762b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
6763b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
6764b9af4937SStephen M. Cameron 	}
6765b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
6766b9af4937SStephen M. Cameron 	hpsa_wait_for_mode_change_ack(h);
6767e1f7de0cSMatt Gates }
6768e1f7de0cSMatt Gates 
6769e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h)
6770e1f7de0cSMatt Gates {
6771283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
6772283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
6773283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
6774283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
6775283b4a9bSStephen M. Cameron 
6776e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
6777e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
6778e1f7de0cSMatt Gates 	 * hardware.
6779e1f7de0cSMatt Gates 	 */
6780e1f7de0cSMatt Gates #define IOACCEL1_COMMANDLIST_ALIGNMENT 128
6781e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
6782e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
6783e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
6784e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
6785e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
6786e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
6787e1f7de0cSMatt Gates 
6788e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
6789283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
6790e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
6791e1f7de0cSMatt Gates 
6792e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
6793e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
6794e1f7de0cSMatt Gates 		goto clean_up;
6795e1f7de0cSMatt Gates 
6796e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
6797e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
6798e1f7de0cSMatt Gates 	return 0;
6799e1f7de0cSMatt Gates 
6800e1f7de0cSMatt Gates clean_up:
6801e1f7de0cSMatt Gates 	if (h->ioaccel_cmd_pool)
6802e1f7de0cSMatt Gates 		pci_free_consistent(h->pdev,
6803e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
6804e1f7de0cSMatt Gates 			h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle);
6805e1f7de0cSMatt Gates 	kfree(h->ioaccel1_blockFetchTable);
6806e1f7de0cSMatt Gates 	return 1;
68076c311b57SStephen M. Cameron }
68086c311b57SStephen M. Cameron 
6809aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h)
6810aca9012aSStephen M. Cameron {
6811aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
6812aca9012aSStephen M. Cameron 
6813aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
6814aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
6815aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
6816aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
6817aca9012aSStephen M. Cameron 
6818aca9012aSStephen M. Cameron #define IOACCEL2_COMMANDLIST_ALIGNMENT 128
6819aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
6820aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
6821aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
6822aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
6823aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6824aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
6825aca9012aSStephen M. Cameron 
6826aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
6827aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
6828aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
6829aca9012aSStephen M. Cameron 
6830aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
6831aca9012aSStephen M. Cameron 		(h->ioaccel2_blockFetchTable == NULL))
6832aca9012aSStephen M. Cameron 		goto clean_up;
6833aca9012aSStephen M. Cameron 
6834aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
6835aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
6836aca9012aSStephen M. Cameron 	return 0;
6837aca9012aSStephen M. Cameron 
6838aca9012aSStephen M. Cameron clean_up:
6839aca9012aSStephen M. Cameron 	if (h->ioaccel2_cmd_pool)
6840aca9012aSStephen M. Cameron 		pci_free_consistent(h->pdev,
6841aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
6842aca9012aSStephen M. Cameron 			h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle);
6843aca9012aSStephen M. Cameron 	kfree(h->ioaccel2_blockFetchTable);
6844aca9012aSStephen M. Cameron 	return 1;
6845aca9012aSStephen M. Cameron }
6846aca9012aSStephen M. Cameron 
68476f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
68486c311b57SStephen M. Cameron {
68496c311b57SStephen M. Cameron 	u32 trans_support;
6850e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
6851e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
6852254f796bSMatt Gates 	int i;
68536c311b57SStephen M. Cameron 
685402ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
685502ec19c8SStephen M. Cameron 		return;
685602ec19c8SStephen M. Cameron 
6857e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
6858e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
6859e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
6860e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
6861e1f7de0cSMatt Gates 		if (hpsa_alloc_ioaccel_cmd_and_bft(h))
6862e1f7de0cSMatt Gates 			goto clean_up;
6863aca9012aSStephen M. Cameron 	} else {
6864aca9012aSStephen M. Cameron 		if (trans_support & CFGTBL_Trans_io_accel2) {
6865aca9012aSStephen M. Cameron 				transMethod |= CFGTBL_Trans_io_accel2 |
6866aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
6867aca9012aSStephen M. Cameron 		if (ioaccel2_alloc_cmds_and_bft(h))
6868aca9012aSStephen M. Cameron 			goto clean_up;
6869aca9012aSStephen M. Cameron 		}
6870e1f7de0cSMatt Gates 	}
6871e1f7de0cSMatt Gates 
6872e1f7de0cSMatt Gates 	/* TODO, check that this next line h->nreply_queues is correct */
68736c311b57SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
68746c311b57SStephen M. Cameron 	if (!(trans_support & PERFORMANT_MODE))
68756c311b57SStephen M. Cameron 		return;
68766c311b57SStephen M. Cameron 
6877eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
6878cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
68796c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
6880254f796bSMatt Gates 	h->reply_pool_size = h->max_commands * sizeof(u64) * h->nreply_queues;
68816c311b57SStephen M. Cameron 	h->reply_pool = pci_alloc_consistent(h->pdev, h->reply_pool_size,
68826c311b57SStephen M. Cameron 				&(h->reply_pool_dhandle));
68836c311b57SStephen M. Cameron 
6884254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
6885254f796bSMatt Gates 		h->reply_queue[i].head = &h->reply_pool[h->max_commands * i];
6886254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
6887254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
6888254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
6889254f796bSMatt Gates 	}
6890254f796bSMatt Gates 
68916c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
6892d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
68936c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
68946c311b57SStephen M. Cameron 
68956c311b57SStephen M. Cameron 	if ((h->reply_pool == NULL)
68966c311b57SStephen M. Cameron 		|| (h->blockFetchTable == NULL))
68976c311b57SStephen M. Cameron 		goto clean_up;
68986c311b57SStephen M. Cameron 
6899e1f7de0cSMatt Gates 	hpsa_enter_performant_mode(h, trans_support);
6900303932fdSDon Brace 	return;
6901303932fdSDon Brace 
6902303932fdSDon Brace clean_up:
6903303932fdSDon Brace 	if (h->reply_pool)
6904303932fdSDon Brace 		pci_free_consistent(h->pdev, h->reply_pool_size,
6905303932fdSDon Brace 			h->reply_pool, h->reply_pool_dhandle);
6906303932fdSDon Brace 	kfree(h->blockFetchTable);
6907303932fdSDon Brace }
6908303932fdSDon Brace 
690976438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h)
691076438d08SStephen M. Cameron {
691176438d08SStephen M. Cameron 	int cmds_out;
691276438d08SStephen M. Cameron 	unsigned long flags;
691376438d08SStephen M. Cameron 
691476438d08SStephen M. Cameron 	do { /* wait for all outstanding commands to drain out */
691576438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
691676438d08SStephen M. Cameron 		cmds_out = h->commands_outstanding;
691776438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
691876438d08SStephen M. Cameron 		if (cmds_out <= 0)
691976438d08SStephen M. Cameron 			break;
692076438d08SStephen M. Cameron 		msleep(100);
692176438d08SStephen M. Cameron 	} while (1);
692276438d08SStephen M. Cameron }
692376438d08SStephen M. Cameron 
6924edd16368SStephen M. Cameron /*
6925edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
6926edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
6927edd16368SStephen M. Cameron  */
6928edd16368SStephen M. Cameron static int __init hpsa_init(void)
6929edd16368SStephen M. Cameron {
693031468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
6931edd16368SStephen M. Cameron }
6932edd16368SStephen M. Cameron 
6933edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
6934edd16368SStephen M. Cameron {
6935edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
6936edd16368SStephen M. Cameron }
6937edd16368SStephen M. Cameron 
6938e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
6939e1f7de0cSMatt Gates {
6940e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
6941b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
6942b66cc250SMike Miller 
6943b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
6944b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
6945b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
6946b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
6947b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
6948b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
6949b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
6950b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
6951b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
6952b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
6953b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
6954b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
6955b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
6956b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
6957b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
6958b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
6959b66cc250SMike Miller 
6960b66cc250SMike Miller #undef VERIFY_OFFSET
6961b66cc250SMike Miller 
6962b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
6963e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
6964e1f7de0cSMatt Gates 
6965e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
6966e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
6967e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
6968e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
6969e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
6970e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
6971e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
6972e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
6973e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
6974e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
6975e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
6976e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
6977e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
6978e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
6979e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
6980e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
6981e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
6982e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
6983e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
6984e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
6985e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
6986e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
6987e1f7de0cSMatt Gates 	VERIFY_OFFSET(Tag, 0x68);
6988e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
6989e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
6990e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
6991e1f7de0cSMatt Gates #undef VERIFY_OFFSET
6992e1f7de0cSMatt Gates }
6993e1f7de0cSMatt Gates 
6994edd16368SStephen M. Cameron module_init(hpsa_init);
6995edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
6996