1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 3edd16368SStephen M. Cameron * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 47edd16368SStephen M. Cameron #include <linux/string.h> 48edd16368SStephen M. Cameron #include <linux/bitmap.h> 4960063497SArun Sharma #include <linux/atomic.h> 50edd16368SStephen M. Cameron #include <linux/kthread.h> 51a0c12413SStephen M. Cameron #include <linux/jiffies.h> 52283b4a9bSStephen M. Cameron #include <asm/div64.h> 53edd16368SStephen M. Cameron #include "hpsa_cmd.h" 54edd16368SStephen M. Cameron #include "hpsa.h" 55edd16368SStephen M. Cameron 56edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 57e481cce8SMike Miller #define HPSA_DRIVER_VERSION "3.4.0-1" 58edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 59f79cfec6SStephen M. Cameron #define HPSA "hpsa" 60edd16368SStephen M. Cameron 61edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */ 62edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000 63edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 64edd16368SStephen M. Cameron 65edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 66edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 67edd16368SStephen M. Cameron 68edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 69edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 70edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 71edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 72edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 73edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 74edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 75edd16368SStephen M. Cameron 76edd16368SStephen M. Cameron static int hpsa_allow_any; 77edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 78edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 79edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8002ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8102ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8202ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8302ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 84edd16368SStephen M. Cameron 85edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 86edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 87edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 88edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 89edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 90edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 92163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 93163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 94f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 959143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 969143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 979143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 989143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 102fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 103fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 104fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 105fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1925}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 10997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 122edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 123edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 124edd16368SStephen M. Cameron {0,} 125edd16368SStephen M. Cameron }; 126edd16368SStephen M. Cameron 127edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 128edd16368SStephen M. Cameron 129edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 130edd16368SStephen M. Cameron * product = Marketing Name for the board 131edd16368SStephen M. Cameron * access = Address of the struct of function pointers 132edd16368SStephen M. Cameron */ 133edd16368SStephen M. Cameron static struct board_type products[] = { 134edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 135edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 136edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 137edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 138edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 139163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 140163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 141fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 142fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 143fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 144fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 145fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 146fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 147fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1481fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1491fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1501fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1511fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1521fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1531fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1541fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 15597b9f53dSMike Miller {0x21BD103C, "Smart Array", &SA5_access}, 15697b9f53dSMike Miller {0x21BE103C, "Smart Array", &SA5_access}, 15797b9f53dSMike Miller {0x21BF103C, "Smart Array", &SA5_access}, 15897b9f53dSMike Miller {0x21C0103C, "Smart Array", &SA5_access}, 15997b9f53dSMike Miller {0x21C1103C, "Smart Array", &SA5_access}, 16097b9f53dSMike Miller {0x21C2103C, "Smart Array", &SA5_access}, 16197b9f53dSMike Miller {0x21C3103C, "Smart Array", &SA5_access}, 16297b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 16397b9f53dSMike Miller {0x21C5103C, "Smart Array", &SA5_access}, 16497b9f53dSMike Miller {0x21C7103C, "Smart Array", &SA5_access}, 16597b9f53dSMike Miller {0x21C8103C, "Smart Array", &SA5_access}, 16697b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 167edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 168edd16368SStephen M. Cameron }; 169edd16368SStephen M. Cameron 170edd16368SStephen M. Cameron static int number_of_controllers; 171edd16368SStephen M. Cameron 17210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 17310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 174edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg); 175edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h); 176edd16368SStephen M. Cameron 177edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 178edd16368SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg); 179edd16368SStephen M. Cameron #endif 180edd16368SStephen M. Cameron 181edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 182edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c); 183edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 184edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h); 185a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 18601a02ffcSStephen M. Cameron void *buff, size_t size, u8 page_code, unsigned char *scsi3addr, 187edd16368SStephen M. Cameron int cmd_type); 188edd16368SStephen M. Cameron 189f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 190a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 191a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 192a08a8471SStephen M. Cameron unsigned long elapsed_time); 193667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev, 194667e23d4SStephen M. Cameron int qdepth, int reason); 195edd16368SStephen M. Cameron 196edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 19775167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 198edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 199edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 200edd16368SStephen M. Cameron 201edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 202edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 203edd16368SStephen M. Cameron struct CommandList *c); 204edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 205edd16368SStephen M. Cameron struct CommandList *c); 206303932fdSDon Brace /* performant mode helper functions */ 207303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 208e1f7de0cSMatt Gates int nsgs, int min_blocks, int *bucket_map); 2096f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 210254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2116f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2126f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2131df8552aSStephen M. Cameron u64 *cfg_offset); 2146f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2151df8552aSStephen M. Cameron unsigned long *memory_bar); 2166f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2176f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2186f039790SGreg Kroah-Hartman int wait_for_ready); 21975167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 220283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 221fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 222fe5389c8SStephen M. Cameron #define BOARD_READY 1 22376438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h); 22476438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 225edd16368SStephen M. Cameron 226edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 227edd16368SStephen M. Cameron { 228edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 229edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 230edd16368SStephen M. Cameron } 231edd16368SStephen M. Cameron 232a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 233a23513e8SStephen M. Cameron { 234a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 235a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 236a23513e8SStephen M. Cameron } 237a23513e8SStephen M. Cameron 238edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 239edd16368SStephen M. Cameron struct CommandList *c) 240edd16368SStephen M. Cameron { 241edd16368SStephen M. Cameron if (c->err_info->SenseInfo[2] != UNIT_ATTENTION) 242edd16368SStephen M. Cameron return 0; 243edd16368SStephen M. Cameron 244edd16368SStephen M. Cameron switch (c->err_info->SenseInfo[12]) { 245edd16368SStephen M. Cameron case STATE_CHANGED: 246f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a state change " 247edd16368SStephen M. Cameron "detected, command retried\n", h->ctlr); 248edd16368SStephen M. Cameron break; 249edd16368SStephen M. Cameron case LUN_FAILED: 250f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: LUN failure " 251edd16368SStephen M. Cameron "detected, action required\n", h->ctlr); 252edd16368SStephen M. Cameron break; 253edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 254f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: report LUN data " 25531468401SMike Miller "changed, action required\n", h->ctlr); 256edd16368SStephen M. Cameron /* 2574f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 2584f4eb9f1SScott Teel * target (array) devices. 259edd16368SStephen M. Cameron */ 260edd16368SStephen M. Cameron break; 261edd16368SStephen M. Cameron case POWER_OR_RESET: 262f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a power on " 263edd16368SStephen M. Cameron "or device reset detected\n", h->ctlr); 264edd16368SStephen M. Cameron break; 265edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 266f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unit attention " 267edd16368SStephen M. Cameron "cleared by another initiator\n", h->ctlr); 268edd16368SStephen M. Cameron break; 269edd16368SStephen M. Cameron default: 270f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unknown " 271edd16368SStephen M. Cameron "unit attention detected\n", h->ctlr); 272edd16368SStephen M. Cameron break; 273edd16368SStephen M. Cameron } 274edd16368SStephen M. Cameron return 1; 275edd16368SStephen M. Cameron } 276edd16368SStephen M. Cameron 277852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 278852af20aSMatt Bondurant { 279852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 280852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 281852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 282852af20aSMatt Bondurant return 0; 283852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 284852af20aSMatt Bondurant return 1; 285852af20aSMatt Bondurant } 286852af20aSMatt Bondurant 287edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 288edd16368SStephen M. Cameron struct device_attribute *attr, 289edd16368SStephen M. Cameron const char *buf, size_t count) 290edd16368SStephen M. Cameron { 291edd16368SStephen M. Cameron struct ctlr_info *h; 292edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 293a23513e8SStephen M. Cameron h = shost_to_hba(shost); 29431468401SMike Miller hpsa_scan_start(h->scsi_host); 295edd16368SStephen M. Cameron return count; 296edd16368SStephen M. Cameron } 297edd16368SStephen M. Cameron 298d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 299d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 300d28ce020SStephen M. Cameron { 301d28ce020SStephen M. Cameron struct ctlr_info *h; 302d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 303d28ce020SStephen M. Cameron unsigned char *fwrev; 304d28ce020SStephen M. Cameron 305d28ce020SStephen M. Cameron h = shost_to_hba(shost); 306d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 307d28ce020SStephen M. Cameron return 0; 308d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 309d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 310d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 311d28ce020SStephen M. Cameron } 312d28ce020SStephen M. Cameron 31394a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 31494a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 31594a13649SStephen M. Cameron { 31694a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 31794a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 31894a13649SStephen M. Cameron 31994a13649SStephen M. Cameron return snprintf(buf, 20, "%d\n", h->commands_outstanding); 32094a13649SStephen M. Cameron } 32194a13649SStephen M. Cameron 322745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 323745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 324745a7a25SStephen M. Cameron { 325745a7a25SStephen M. Cameron struct ctlr_info *h; 326745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 327745a7a25SStephen M. Cameron 328745a7a25SStephen M. Cameron h = shost_to_hba(shost); 329745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 330960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 331745a7a25SStephen M. Cameron "performant" : "simple"); 332745a7a25SStephen M. Cameron } 333745a7a25SStephen M. Cameron 33446380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 335941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 336941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 337941b1cdaSStephen M. Cameron 0x324b103C, /* SmartArray P711m */ 338941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 339941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 340941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 341941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 342941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 343941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 344941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 345941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 346941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 347941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 3487af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 349941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 350941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 3515a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 3525a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 3535a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 3545a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 3555a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 3565a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 357941b1cdaSStephen M. Cameron }; 358941b1cdaSStephen M. Cameron 35946380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 36046380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 3617af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 3625a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 3635a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 3645a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 3655a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 3665a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 3675a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 36846380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 36946380786SStephen M. Cameron * which share a battery backed cache module. One controls the 37046380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 37146380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 37246380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 37346380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 37446380786SStephen M. Cameron */ 37546380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 37646380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 37746380786SStephen M. Cameron }; 37846380786SStephen M. Cameron 37946380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id) 380941b1cdaSStephen M. Cameron { 381941b1cdaSStephen M. Cameron int i; 382941b1cdaSStephen M. Cameron 383941b1cdaSStephen M. Cameron for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++) 38446380786SStephen M. Cameron if (unresettable_controller[i] == board_id) 385941b1cdaSStephen M. Cameron return 0; 386941b1cdaSStephen M. Cameron return 1; 387941b1cdaSStephen M. Cameron } 388941b1cdaSStephen M. Cameron 38946380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 39046380786SStephen M. Cameron { 39146380786SStephen M. Cameron int i; 39246380786SStephen M. Cameron 39346380786SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++) 39446380786SStephen M. Cameron if (soft_unresettable_controller[i] == board_id) 39546380786SStephen M. Cameron return 0; 39646380786SStephen M. Cameron return 1; 39746380786SStephen M. Cameron } 39846380786SStephen M. Cameron 39946380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 40046380786SStephen M. Cameron { 40146380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 40246380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 40346380786SStephen M. Cameron } 40446380786SStephen M. Cameron 405941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 406941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 407941b1cdaSStephen M. Cameron { 408941b1cdaSStephen M. Cameron struct ctlr_info *h; 409941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 410941b1cdaSStephen M. Cameron 411941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 41246380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 413941b1cdaSStephen M. Cameron } 414941b1cdaSStephen M. Cameron 415edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 416edd16368SStephen M. Cameron { 417edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 418edd16368SStephen M. Cameron } 419edd16368SStephen M. Cameron 420edd16368SStephen M. Cameron static const char *raid_label[] = { "0", "4", "1(1+0)", "5", "5+1", "ADG", 421d82357eaSMike Miller "1(ADM)", "UNKNOWN" 422edd16368SStephen M. Cameron }; 423edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 424edd16368SStephen M. Cameron 425edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 426edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 427edd16368SStephen M. Cameron { 428edd16368SStephen M. Cameron ssize_t l = 0; 42982a72c0aSStephen M. Cameron unsigned char rlevel; 430edd16368SStephen M. Cameron struct ctlr_info *h; 431edd16368SStephen M. Cameron struct scsi_device *sdev; 432edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 433edd16368SStephen M. Cameron unsigned long flags; 434edd16368SStephen M. Cameron 435edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 436edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 437edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 438edd16368SStephen M. Cameron hdev = sdev->hostdata; 439edd16368SStephen M. Cameron if (!hdev) { 440edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 441edd16368SStephen M. Cameron return -ENODEV; 442edd16368SStephen M. Cameron } 443edd16368SStephen M. Cameron 444edd16368SStephen M. Cameron /* Is this even a logical drive? */ 445edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 446edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 447edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 448edd16368SStephen M. Cameron return l; 449edd16368SStephen M. Cameron } 450edd16368SStephen M. Cameron 451edd16368SStephen M. Cameron rlevel = hdev->raid_level; 452edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 45382a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 454edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 455edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 456edd16368SStephen M. Cameron return l; 457edd16368SStephen M. Cameron } 458edd16368SStephen M. Cameron 459edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 460edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 461edd16368SStephen M. Cameron { 462edd16368SStephen M. Cameron struct ctlr_info *h; 463edd16368SStephen M. Cameron struct scsi_device *sdev; 464edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 465edd16368SStephen M. Cameron unsigned long flags; 466edd16368SStephen M. Cameron unsigned char lunid[8]; 467edd16368SStephen M. Cameron 468edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 469edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 470edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 471edd16368SStephen M. Cameron hdev = sdev->hostdata; 472edd16368SStephen M. Cameron if (!hdev) { 473edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 474edd16368SStephen M. Cameron return -ENODEV; 475edd16368SStephen M. Cameron } 476edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 477edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 478edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 479edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 480edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 481edd16368SStephen M. Cameron } 482edd16368SStephen M. Cameron 483edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 484edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 485edd16368SStephen M. Cameron { 486edd16368SStephen M. Cameron struct ctlr_info *h; 487edd16368SStephen M. Cameron struct scsi_device *sdev; 488edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 489edd16368SStephen M. Cameron unsigned long flags; 490edd16368SStephen M. Cameron unsigned char sn[16]; 491edd16368SStephen M. Cameron 492edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 493edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 494edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 495edd16368SStephen M. Cameron hdev = sdev->hostdata; 496edd16368SStephen M. Cameron if (!hdev) { 497edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 498edd16368SStephen M. Cameron return -ENODEV; 499edd16368SStephen M. Cameron } 500edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 501edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 502edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 503edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 504edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 505edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 506edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 507edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 508edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 509edd16368SStephen M. Cameron } 510edd16368SStephen M. Cameron 511c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 512c1988684SScott Teel struct device_attribute *attr, char *buf) 513c1988684SScott Teel { 514c1988684SScott Teel struct ctlr_info *h; 515c1988684SScott Teel struct scsi_device *sdev; 516c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 517c1988684SScott Teel unsigned long flags; 518c1988684SScott Teel int offload_enabled; 519c1988684SScott Teel 520c1988684SScott Teel sdev = to_scsi_device(dev); 521c1988684SScott Teel h = sdev_to_hba(sdev); 522c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 523c1988684SScott Teel hdev = sdev->hostdata; 524c1988684SScott Teel if (!hdev) { 525c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 526c1988684SScott Teel return -ENODEV; 527c1988684SScott Teel } 528c1988684SScott Teel offload_enabled = hdev->offload_enabled; 529c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 530c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 531c1988684SScott Teel } 532c1988684SScott Teel 5333f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 5343f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 5353f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 5363f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 537c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 538c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 5393f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 5403f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 5413f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 5423f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 5433f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 5443f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 545941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 546941b1cdaSStephen M. Cameron host_show_resettable, NULL); 5473f5eac3aSStephen M. Cameron 5483f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 5493f5eac3aSStephen M. Cameron &dev_attr_raid_level, 5503f5eac3aSStephen M. Cameron &dev_attr_lunid, 5513f5eac3aSStephen M. Cameron &dev_attr_unique_id, 552c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 5533f5eac3aSStephen M. Cameron NULL, 5543f5eac3aSStephen M. Cameron }; 5553f5eac3aSStephen M. Cameron 5563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 5573f5eac3aSStephen M. Cameron &dev_attr_rescan, 5583f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 5593f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 5603f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 561941b1cdaSStephen M. Cameron &dev_attr_resettable, 5623f5eac3aSStephen M. Cameron NULL, 5633f5eac3aSStephen M. Cameron }; 5643f5eac3aSStephen M. Cameron 5653f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 5663f5eac3aSStephen M. Cameron .module = THIS_MODULE, 567f79cfec6SStephen M. Cameron .name = HPSA, 568f79cfec6SStephen M. Cameron .proc_name = HPSA, 5693f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 5703f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 5713f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 5723f5eac3aSStephen M. Cameron .change_queue_depth = hpsa_change_queue_depth, 5733f5eac3aSStephen M. Cameron .this_id = -1, 5743f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 57575167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 5763f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 5773f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 5783f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 5793f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 5803f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 5813f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 5823f5eac3aSStephen M. Cameron #endif 5833f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 5843f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 585c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 58654b2b50cSMartin K. Petersen .no_write_same = 1, 5873f5eac3aSStephen M. Cameron }; 5883f5eac3aSStephen M. Cameron 5893f5eac3aSStephen M. Cameron 5903f5eac3aSStephen M. Cameron /* Enqueuing and dequeuing functions for cmdlists. */ 5913f5eac3aSStephen M. Cameron static inline void addQ(struct list_head *list, struct CommandList *c) 5923f5eac3aSStephen M. Cameron { 5933f5eac3aSStephen M. Cameron list_add_tail(&c->list, list); 5943f5eac3aSStephen M. Cameron } 5953f5eac3aSStephen M. Cameron 596254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 5973f5eac3aSStephen M. Cameron { 5983f5eac3aSStephen M. Cameron u32 a; 599254f796bSMatt Gates struct reply_pool *rq = &h->reply_queue[q]; 600e16a33adSMatt Gates unsigned long flags; 6013f5eac3aSStephen M. Cameron 602e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 603e1f7de0cSMatt Gates return h->access.command_completed(h, q); 604e1f7de0cSMatt Gates 6053f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 606254f796bSMatt Gates return h->access.command_completed(h, q); 6073f5eac3aSStephen M. Cameron 608254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 609254f796bSMatt Gates a = rq->head[rq->current_entry]; 610254f796bSMatt Gates rq->current_entry++; 611e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 6123f5eac3aSStephen M. Cameron h->commands_outstanding--; 613e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 6143f5eac3aSStephen M. Cameron } else { 6153f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 6163f5eac3aSStephen M. Cameron } 6173f5eac3aSStephen M. Cameron /* Check for wraparound */ 618254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 619254f796bSMatt Gates rq->current_entry = 0; 620254f796bSMatt Gates rq->wraparound ^= 1; 6213f5eac3aSStephen M. Cameron } 6223f5eac3aSStephen M. Cameron return a; 6233f5eac3aSStephen M. Cameron } 6243f5eac3aSStephen M. Cameron 6253f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant 6263f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 6273f5eac3aSStephen M. Cameron * register number 6283f5eac3aSStephen M. Cameron */ 6293f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c) 6303f5eac3aSStephen M. Cameron { 631254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 6323f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 633eee0f03aSHannes Reinecke if (likely(h->msix_vector > 0)) 634254f796bSMatt Gates c->Header.ReplyQueue = 635804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 636254f796bSMatt Gates } 6373f5eac3aSStephen M. Cameron } 6383f5eac3aSStephen M. Cameron 639e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 640e85c5974SStephen M. Cameron { 641e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 642e85c5974SStephen M. Cameron } 643e85c5974SStephen M. Cameron 644e85c5974SStephen M. Cameron /* 645e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 646e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 647e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 648e85c5974SStephen M. Cameron */ 649e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 650e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 651e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 652e85c5974SStephen M. Cameron struct CommandList *c) 653e85c5974SStephen M. Cameron { 654e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 655e85c5974SStephen M. Cameron return; 656e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 657e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 658e85c5974SStephen M. Cameron } 659e85c5974SStephen M. Cameron 660e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 661e85c5974SStephen M. Cameron struct CommandList *c) 662e85c5974SStephen M. Cameron { 663e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 664e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 665e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 666e85c5974SStephen M. Cameron } 667e85c5974SStephen M. Cameron 6683f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h, 6693f5eac3aSStephen M. Cameron struct CommandList *c) 6703f5eac3aSStephen M. Cameron { 6713f5eac3aSStephen M. Cameron unsigned long flags; 6723f5eac3aSStephen M. Cameron 6733f5eac3aSStephen M. Cameron set_performant_mode(h, c); 674e85c5974SStephen M. Cameron dial_down_lockup_detection_during_fw_flash(h, c); 6753f5eac3aSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6763f5eac3aSStephen M. Cameron addQ(&h->reqQ, c); 6773f5eac3aSStephen M. Cameron h->Qdepth++; 6783f5eac3aSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 679e16a33adSMatt Gates start_io(h); 6803f5eac3aSStephen M. Cameron } 6813f5eac3aSStephen M. Cameron 6823f5eac3aSStephen M. Cameron static inline void removeQ(struct CommandList *c) 6833f5eac3aSStephen M. Cameron { 6843f5eac3aSStephen M. Cameron if (WARN_ON(list_empty(&c->list))) 6853f5eac3aSStephen M. Cameron return; 6863f5eac3aSStephen M. Cameron list_del_init(&c->list); 6873f5eac3aSStephen M. Cameron } 6883f5eac3aSStephen M. Cameron 6893f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 6903f5eac3aSStephen M. Cameron { 6913f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 6923f5eac3aSStephen M. Cameron } 6933f5eac3aSStephen M. Cameron 6943f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 6953f5eac3aSStephen M. Cameron { 6963f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 6973f5eac3aSStephen M. Cameron return 0; 6983f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 6993f5eac3aSStephen M. Cameron return 1; 7003f5eac3aSStephen M. Cameron return 0; 7013f5eac3aSStephen M. Cameron } 7023f5eac3aSStephen M. Cameron 703edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 704edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 705edd16368SStephen M. Cameron { 706edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 707edd16368SStephen M. Cameron * assumes h->devlock is held 708edd16368SStephen M. Cameron */ 709edd16368SStephen M. Cameron int i, found = 0; 710cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 711edd16368SStephen M. Cameron 712263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 713edd16368SStephen M. Cameron 714edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 715edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 716263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 717edd16368SStephen M. Cameron } 718edd16368SStephen M. Cameron 719263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 720263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 721edd16368SStephen M. Cameron /* *bus = 1; */ 722edd16368SStephen M. Cameron *target = i; 723edd16368SStephen M. Cameron *lun = 0; 724edd16368SStephen M. Cameron found = 1; 725edd16368SStephen M. Cameron } 726edd16368SStephen M. Cameron return !found; 727edd16368SStephen M. Cameron } 728edd16368SStephen M. Cameron 729edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 730edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 731edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 732edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 733edd16368SStephen M. Cameron { 734edd16368SStephen M. Cameron /* assumes h->devlock is held */ 735edd16368SStephen M. Cameron int n = h->ndevices; 736edd16368SStephen M. Cameron int i; 737edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 738edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 739edd16368SStephen M. Cameron 740cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 741edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 742edd16368SStephen M. Cameron "inaccessible.\n"); 743edd16368SStephen M. Cameron return -1; 744edd16368SStephen M. Cameron } 745edd16368SStephen M. Cameron 746edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 747edd16368SStephen M. Cameron if (device->lun != -1) 748edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 749edd16368SStephen M. Cameron goto lun_assigned; 750edd16368SStephen M. Cameron 751edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 752edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 753edd16368SStephen M. Cameron * unit no, zero otherise. 754edd16368SStephen M. Cameron */ 755edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 756edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 757edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 758edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 759edd16368SStephen M. Cameron return -1; 760edd16368SStephen M. Cameron goto lun_assigned; 761edd16368SStephen M. Cameron } 762edd16368SStephen M. Cameron 763edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 764edd16368SStephen M. Cameron * Search through our list and find the device which 765edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 766edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 767edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 768edd16368SStephen M. Cameron */ 769edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 770edd16368SStephen M. Cameron addr1[4] = 0; 771edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 772edd16368SStephen M. Cameron sd = h->dev[i]; 773edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 774edd16368SStephen M. Cameron addr2[4] = 0; 775edd16368SStephen M. Cameron /* differ only in byte 4? */ 776edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 777edd16368SStephen M. Cameron device->bus = sd->bus; 778edd16368SStephen M. Cameron device->target = sd->target; 779edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 780edd16368SStephen M. Cameron break; 781edd16368SStephen M. Cameron } 782edd16368SStephen M. Cameron } 783edd16368SStephen M. Cameron if (device->lun == -1) { 784edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 785edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 786edd16368SStephen M. Cameron "configuration.\n"); 787edd16368SStephen M. Cameron return -1; 788edd16368SStephen M. Cameron } 789edd16368SStephen M. Cameron 790edd16368SStephen M. Cameron lun_assigned: 791edd16368SStephen M. Cameron 792edd16368SStephen M. Cameron h->dev[n] = device; 793edd16368SStephen M. Cameron h->ndevices++; 794edd16368SStephen M. Cameron added[*nadded] = device; 795edd16368SStephen M. Cameron (*nadded)++; 796edd16368SStephen M. Cameron 797edd16368SStephen M. Cameron /* initially, (before registering with scsi layer) we don't 798edd16368SStephen M. Cameron * know our hostno and we don't want to print anything first 799edd16368SStephen M. Cameron * time anyway (the scsi layer's inquiries will show that info) 800edd16368SStephen M. Cameron */ 801edd16368SStephen M. Cameron /* if (hostno != -1) */ 802edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n", 803edd16368SStephen M. Cameron scsi_device_type(device->devtype), hostno, 804edd16368SStephen M. Cameron device->bus, device->target, device->lun); 805edd16368SStephen M. Cameron return 0; 806edd16368SStephen M. Cameron } 807edd16368SStephen M. Cameron 808bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 809bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 810bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 811bd9244f7SScott Teel { 812bd9244f7SScott Teel /* assumes h->devlock is held */ 813bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 814bd9244f7SScott Teel 815bd9244f7SScott Teel /* Raid level changed. */ 816bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 817250fb125SStephen M. Cameron 818250fb125SStephen M. Cameron /* Raid offload parameters changed. */ 819250fb125SStephen M. Cameron h->dev[entry]->offload_config = new_entry->offload_config; 820250fb125SStephen M. Cameron h->dev[entry]->offload_enabled = new_entry->offload_enabled; 821250fb125SStephen M. Cameron 822bd9244f7SScott Teel dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n", 823bd9244f7SScott Teel scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 824bd9244f7SScott Teel new_entry->target, new_entry->lun); 825bd9244f7SScott Teel } 826bd9244f7SScott Teel 8272a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 8282a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 8292a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 8302a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 8312a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 8322a8ccf31SStephen M. Cameron { 8332a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 834cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 8352a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 8362a8ccf31SStephen M. Cameron (*nremoved)++; 83701350d05SStephen M. Cameron 83801350d05SStephen M. Cameron /* 83901350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 84001350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 84101350d05SStephen M. Cameron */ 84201350d05SStephen M. Cameron if (new_entry->target == -1) { 84301350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 84401350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 84501350d05SStephen M. Cameron } 84601350d05SStephen M. Cameron 8472a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 8482a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 8492a8ccf31SStephen M. Cameron (*nadded)++; 8502a8ccf31SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n", 8512a8ccf31SStephen M. Cameron scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 8522a8ccf31SStephen M. Cameron new_entry->target, new_entry->lun); 8532a8ccf31SStephen M. Cameron } 8542a8ccf31SStephen M. Cameron 855edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 856edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 857edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 858edd16368SStephen M. Cameron { 859edd16368SStephen M. Cameron /* assumes h->devlock is held */ 860edd16368SStephen M. Cameron int i; 861edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 862edd16368SStephen M. Cameron 863cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 864edd16368SStephen M. Cameron 865edd16368SStephen M. Cameron sd = h->dev[entry]; 866edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 867edd16368SStephen M. Cameron (*nremoved)++; 868edd16368SStephen M. Cameron 869edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 870edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 871edd16368SStephen M. Cameron h->ndevices--; 872edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n", 873edd16368SStephen M. Cameron scsi_device_type(sd->devtype), hostno, sd->bus, sd->target, 874edd16368SStephen M. Cameron sd->lun); 875edd16368SStephen M. Cameron } 876edd16368SStephen M. Cameron 877edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 878edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 879edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 880edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 881edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 882edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 883edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 884edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 885edd16368SStephen M. Cameron (a)[0] == (b)[0]) 886edd16368SStephen M. Cameron 887edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 888edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 889edd16368SStephen M. Cameron { 890edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 891edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 892edd16368SStephen M. Cameron */ 893edd16368SStephen M. Cameron unsigned long flags; 894edd16368SStephen M. Cameron int i, j; 895edd16368SStephen M. Cameron 896edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 897edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 898edd16368SStephen M. Cameron if (h->dev[i] == added) { 899edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 900edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 901edd16368SStephen M. Cameron h->ndevices--; 902edd16368SStephen M. Cameron break; 903edd16368SStephen M. Cameron } 904edd16368SStephen M. Cameron } 905edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 906edd16368SStephen M. Cameron kfree(added); 907edd16368SStephen M. Cameron } 908edd16368SStephen M. Cameron 909edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 910edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 911edd16368SStephen M. Cameron { 912edd16368SStephen M. Cameron /* we compare everything except lun and target as these 913edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 914edd16368SStephen M. Cameron * to differ first 915edd16368SStephen M. Cameron */ 916edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 917edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 918edd16368SStephen M. Cameron return 0; 919edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 920edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 921edd16368SStephen M. Cameron return 0; 922edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 923edd16368SStephen M. Cameron return 0; 924edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 925edd16368SStephen M. Cameron return 0; 926edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 927edd16368SStephen M. Cameron return 0; 928edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 929edd16368SStephen M. Cameron return 0; 930edd16368SStephen M. Cameron return 1; 931edd16368SStephen M. Cameron } 932edd16368SStephen M. Cameron 933bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 934bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 935bd9244f7SScott Teel { 936bd9244f7SScott Teel /* Device attributes that can change, but don't mean 937bd9244f7SScott Teel * that the device is a different device, nor that the OS 938bd9244f7SScott Teel * needs to be told anything about the change. 939bd9244f7SScott Teel */ 940bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 941bd9244f7SScott Teel return 1; 942250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 943250fb125SStephen M. Cameron return 1; 944250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 945250fb125SStephen M. Cameron return 1; 946bd9244f7SScott Teel return 0; 947bd9244f7SScott Teel } 948bd9244f7SScott Teel 949edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 950edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 951edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 952bd9244f7SScott Teel * location in *index. 953bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 954bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 955bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 956edd16368SStephen M. Cameron */ 957edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 958edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 959edd16368SStephen M. Cameron int *index) 960edd16368SStephen M. Cameron { 961edd16368SStephen M. Cameron int i; 962edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 963edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 964edd16368SStephen M. Cameron #define DEVICE_SAME 2 965bd9244f7SScott Teel #define DEVICE_UPDATED 3 966edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 96723231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 96823231048SStephen M. Cameron continue; 969edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 970edd16368SStephen M. Cameron *index = i; 971bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 972bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 973bd9244f7SScott Teel return DEVICE_UPDATED; 974edd16368SStephen M. Cameron return DEVICE_SAME; 975bd9244f7SScott Teel } else { 976edd16368SStephen M. Cameron return DEVICE_CHANGED; 977edd16368SStephen M. Cameron } 978edd16368SStephen M. Cameron } 979bd9244f7SScott Teel } 980edd16368SStephen M. Cameron *index = -1; 981edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 982edd16368SStephen M. Cameron } 983edd16368SStephen M. Cameron 9844967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 985edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 986edd16368SStephen M. Cameron { 987edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 988edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 989edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 990edd16368SStephen M. Cameron */ 991edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 992edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 993edd16368SStephen M. Cameron unsigned long flags; 994edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 995edd16368SStephen M. Cameron int nadded, nremoved; 996edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 997edd16368SStephen M. Cameron 998cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 999cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1000edd16368SStephen M. Cameron 1001edd16368SStephen M. Cameron if (!added || !removed) { 1002edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1003edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1004edd16368SStephen M. Cameron goto free_and_out; 1005edd16368SStephen M. Cameron } 1006edd16368SStephen M. Cameron 1007edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1008edd16368SStephen M. Cameron 1009edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1010edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1011edd16368SStephen M. Cameron * devices which have changed, remove the old device 1012edd16368SStephen M. Cameron * info and add the new device info. 1013bd9244f7SScott Teel * If minor device attributes change, just update 1014bd9244f7SScott Teel * the existing device structure. 1015edd16368SStephen M. Cameron */ 1016edd16368SStephen M. Cameron i = 0; 1017edd16368SStephen M. Cameron nremoved = 0; 1018edd16368SStephen M. Cameron nadded = 0; 1019edd16368SStephen M. Cameron while (i < h->ndevices) { 1020edd16368SStephen M. Cameron csd = h->dev[i]; 1021edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1022edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1023edd16368SStephen M. Cameron changes++; 1024edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1025edd16368SStephen M. Cameron removed, &nremoved); 1026edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1027edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1028edd16368SStephen M. Cameron changes++; 10292a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 10302a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1031c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1032c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1033c7f172dcSStephen M. Cameron */ 1034c7f172dcSStephen M. Cameron sd[entry] = NULL; 1035bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1036bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1037edd16368SStephen M. Cameron } 1038edd16368SStephen M. Cameron i++; 1039edd16368SStephen M. Cameron } 1040edd16368SStephen M. Cameron 1041edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1042edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1043edd16368SStephen M. Cameron */ 1044edd16368SStephen M. Cameron 1045edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1046edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1047edd16368SStephen M. Cameron continue; 1048edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1049edd16368SStephen M. Cameron h->ndevices, &entry); 1050edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1051edd16368SStephen M. Cameron changes++; 1052edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1053edd16368SStephen M. Cameron added, &nadded) != 0) 1054edd16368SStephen M. Cameron break; 1055edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1056edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1057edd16368SStephen M. Cameron /* should never happen... */ 1058edd16368SStephen M. Cameron changes++; 1059edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1060edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1061edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1062edd16368SStephen M. Cameron } 1063edd16368SStephen M. Cameron } 1064edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1065edd16368SStephen M. Cameron 1066edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1067edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1068edd16368SStephen M. Cameron * first time through. 1069edd16368SStephen M. Cameron */ 1070edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1071edd16368SStephen M. Cameron goto free_and_out; 1072edd16368SStephen M. Cameron 1073edd16368SStephen M. Cameron sh = h->scsi_host; 1074edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1075edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 1076edd16368SStephen M. Cameron struct scsi_device *sdev = 1077edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1078edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1079edd16368SStephen M. Cameron if (sdev != NULL) { 1080edd16368SStephen M. Cameron scsi_remove_device(sdev); 1081edd16368SStephen M. Cameron scsi_device_put(sdev); 1082edd16368SStephen M. Cameron } else { 1083edd16368SStephen M. Cameron /* We don't expect to get here. 1084edd16368SStephen M. Cameron * future cmds to this device will get selection 1085edd16368SStephen M. Cameron * timeout as if the device was gone. 1086edd16368SStephen M. Cameron */ 1087edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d " 1088edd16368SStephen M. Cameron " for removal.", hostno, removed[i]->bus, 1089edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1090edd16368SStephen M. Cameron } 1091edd16368SStephen M. Cameron kfree(removed[i]); 1092edd16368SStephen M. Cameron removed[i] = NULL; 1093edd16368SStephen M. Cameron } 1094edd16368SStephen M. Cameron 1095edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1096edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 1097edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1098edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1099edd16368SStephen M. Cameron continue; 1100edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, " 1101edd16368SStephen M. Cameron "device not added.\n", hostno, added[i]->bus, 1102edd16368SStephen M. Cameron added[i]->target, added[i]->lun); 1103edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1104edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1105edd16368SStephen M. Cameron */ 1106edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1107edd16368SStephen M. Cameron } 1108edd16368SStephen M. Cameron 1109edd16368SStephen M. Cameron free_and_out: 1110edd16368SStephen M. Cameron kfree(added); 1111edd16368SStephen M. Cameron kfree(removed); 1112edd16368SStephen M. Cameron } 1113edd16368SStephen M. Cameron 1114edd16368SStephen M. Cameron /* 11159e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1116edd16368SStephen M. Cameron * Assume's h->devlock is held. 1117edd16368SStephen M. Cameron */ 1118edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1119edd16368SStephen M. Cameron int bus, int target, int lun) 1120edd16368SStephen M. Cameron { 1121edd16368SStephen M. Cameron int i; 1122edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1123edd16368SStephen M. Cameron 1124edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1125edd16368SStephen M. Cameron sd = h->dev[i]; 1126edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1127edd16368SStephen M. Cameron return sd; 1128edd16368SStephen M. Cameron } 1129edd16368SStephen M. Cameron return NULL; 1130edd16368SStephen M. Cameron } 1131edd16368SStephen M. Cameron 1132edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */ 1133edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1134edd16368SStephen M. Cameron { 1135edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1136edd16368SStephen M. Cameron unsigned long flags; 1137edd16368SStephen M. Cameron struct ctlr_info *h; 1138edd16368SStephen M. Cameron 1139edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1140edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1141edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1142edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 1143edd16368SStephen M. Cameron if (sd != NULL) 1144edd16368SStephen M. Cameron sdev->hostdata = sd; 1145edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1146edd16368SStephen M. Cameron return 0; 1147edd16368SStephen M. Cameron } 1148edd16368SStephen M. Cameron 1149edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1150edd16368SStephen M. Cameron { 1151bcc44255SStephen M. Cameron /* nothing to do. */ 1152edd16368SStephen M. Cameron } 1153edd16368SStephen M. Cameron 115433a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 115533a2ffceSStephen M. Cameron { 115633a2ffceSStephen M. Cameron int i; 115733a2ffceSStephen M. Cameron 115833a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 115933a2ffceSStephen M. Cameron return; 116033a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 116133a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 116233a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 116333a2ffceSStephen M. Cameron } 116433a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 116533a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 116633a2ffceSStephen M. Cameron } 116733a2ffceSStephen M. Cameron 116833a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h) 116933a2ffceSStephen M. Cameron { 117033a2ffceSStephen M. Cameron int i; 117133a2ffceSStephen M. Cameron 117233a2ffceSStephen M. Cameron if (h->chainsize <= 0) 117333a2ffceSStephen M. Cameron return 0; 117433a2ffceSStephen M. Cameron 117533a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 117633a2ffceSStephen M. Cameron GFP_KERNEL); 117733a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 117833a2ffceSStephen M. Cameron return -ENOMEM; 117933a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 118033a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 118133a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 118233a2ffceSStephen M. Cameron if (!h->cmd_sg_list[i]) 118333a2ffceSStephen M. Cameron goto clean; 118433a2ffceSStephen M. Cameron } 118533a2ffceSStephen M. Cameron return 0; 118633a2ffceSStephen M. Cameron 118733a2ffceSStephen M. Cameron clean: 118833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 118933a2ffceSStephen M. Cameron return -ENOMEM; 119033a2ffceSStephen M. Cameron } 119133a2ffceSStephen M. Cameron 1192e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 119333a2ffceSStephen M. Cameron struct CommandList *c) 119433a2ffceSStephen M. Cameron { 119533a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 119633a2ffceSStephen M. Cameron u64 temp64; 119733a2ffceSStephen M. Cameron 119833a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 119933a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 120033a2ffceSStephen M. Cameron chain_sg->Ext = HPSA_SG_CHAIN; 120133a2ffceSStephen M. Cameron chain_sg->Len = sizeof(*chain_sg) * 120233a2ffceSStephen M. Cameron (c->Header.SGTotal - h->max_cmd_sg_entries); 120333a2ffceSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_sg->Len, 120433a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1205e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1206e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 1207e2bea6dfSStephen M. Cameron chain_sg->Addr.lower = 0; 1208e2bea6dfSStephen M. Cameron chain_sg->Addr.upper = 0; 1209e2bea6dfSStephen M. Cameron return -1; 1210e2bea6dfSStephen M. Cameron } 121133a2ffceSStephen M. Cameron chain_sg->Addr.lower = (u32) (temp64 & 0x0FFFFFFFFULL); 121233a2ffceSStephen M. Cameron chain_sg->Addr.upper = (u32) ((temp64 >> 32) & 0x0FFFFFFFFULL); 1213e2bea6dfSStephen M. Cameron return 0; 121433a2ffceSStephen M. Cameron } 121533a2ffceSStephen M. Cameron 121633a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 121733a2ffceSStephen M. Cameron struct CommandList *c) 121833a2ffceSStephen M. Cameron { 121933a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 122033a2ffceSStephen M. Cameron union u64bit temp64; 122133a2ffceSStephen M. Cameron 122233a2ffceSStephen M. Cameron if (c->Header.SGTotal <= h->max_cmd_sg_entries) 122333a2ffceSStephen M. Cameron return; 122433a2ffceSStephen M. Cameron 122533a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 122633a2ffceSStephen M. Cameron temp64.val32.lower = chain_sg->Addr.lower; 122733a2ffceSStephen M. Cameron temp64.val32.upper = chain_sg->Addr.upper; 122833a2ffceSStephen M. Cameron pci_unmap_single(h->pdev, temp64.val, chain_sg->Len, PCI_DMA_TODEVICE); 122933a2ffceSStephen M. Cameron } 123033a2ffceSStephen M. Cameron 12311fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 1232edd16368SStephen M. Cameron { 1233edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 1234edd16368SStephen M. Cameron struct ctlr_info *h; 1235edd16368SStephen M. Cameron struct ErrorInfo *ei; 1236283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 1237edd16368SStephen M. Cameron 1238edd16368SStephen M. Cameron unsigned char sense_key; 1239edd16368SStephen M. Cameron unsigned char asc; /* additional sense code */ 1240edd16368SStephen M. Cameron unsigned char ascq; /* additional sense code qualifier */ 1241db111e18SStephen M. Cameron unsigned long sense_data_size; 1242edd16368SStephen M. Cameron 1243edd16368SStephen M. Cameron ei = cp->err_info; 1244edd16368SStephen M. Cameron cmd = (struct scsi_cmnd *) cp->scsi_cmd; 1245edd16368SStephen M. Cameron h = cp->h; 1246283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 1247edd16368SStephen M. Cameron 1248edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 1249e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 1250e1f7de0cSMatt Gates (cp->Header.SGTotal > h->max_cmd_sg_entries)) 125133a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 1252edd16368SStephen M. Cameron 1253edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 1254edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 12555512672fSStephen M. Cameron cmd->result |= ei->ScsiStatus; 1256edd16368SStephen M. Cameron 1257edd16368SStephen M. Cameron /* copy the sense data whether we need to or not. */ 1258db111e18SStephen M. Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 1259db111e18SStephen M. Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 1260db111e18SStephen M. Cameron else 1261db111e18SStephen M. Cameron sense_data_size = sizeof(ei->SenseInfo); 1262db111e18SStephen M. Cameron if (ei->SenseLen < sense_data_size) 1263db111e18SStephen M. Cameron sense_data_size = ei->SenseLen; 1264db111e18SStephen M. Cameron 1265db111e18SStephen M. Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 1266edd16368SStephen M. Cameron scsi_set_resid(cmd, ei->ResidualCnt); 1267edd16368SStephen M. Cameron 1268edd16368SStephen M. Cameron if (ei->CommandStatus == 0) { 1269edd16368SStephen M. Cameron cmd_free(h, cp); 12702cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1271edd16368SStephen M. Cameron return; 1272edd16368SStephen M. Cameron } 1273edd16368SStephen M. Cameron 1274e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 1275e1f7de0cSMatt Gates * CISS header used below for error handling. 1276e1f7de0cSMatt Gates */ 1277e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 1278e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 1279e1f7de0cSMatt Gates cp->Header.SGList = cp->Header.SGTotal = scsi_sg_count(cmd); 1280e1f7de0cSMatt Gates cp->Request.CDBLen = c->io_flags & IOACCEL1_IOFLAGS_CDBLEN_MASK; 1281e1f7de0cSMatt Gates cp->Header.Tag.lower = c->Tag.lower; 1282e1f7de0cSMatt Gates cp->Header.Tag.upper = c->Tag.upper; 1283e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 1284e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 1285283b4a9bSStephen M. Cameron 1286283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 1287283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 1288283b4a9bSStephen M. Cameron * wrong. 1289283b4a9bSStephen M. Cameron */ 1290283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 1291283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 1292283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 1293283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1294283b4a9bSStephen M. Cameron cmd_free(h, cp); 1295283b4a9bSStephen M. Cameron cmd->scsi_done(cmd); 1296283b4a9bSStephen M. Cameron return; 1297283b4a9bSStephen M. Cameron } 1298e1f7de0cSMatt Gates } 1299e1f7de0cSMatt Gates 1300edd16368SStephen M. Cameron /* an error has occurred */ 1301edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1302edd16368SStephen M. Cameron 1303edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1304edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1305edd16368SStephen M. Cameron /* Get sense key */ 1306edd16368SStephen M. Cameron sense_key = 0xf & ei->SenseInfo[2]; 1307edd16368SStephen M. Cameron /* Get additional sense code */ 1308edd16368SStephen M. Cameron asc = ei->SenseInfo[12]; 1309edd16368SStephen M. Cameron /* Get addition sense code qualifier */ 1310edd16368SStephen M. Cameron ascq = ei->SenseInfo[13]; 1311edd16368SStephen M. Cameron } 1312edd16368SStephen M. Cameron 1313edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 13143ce438dfSMatt Gates if (check_for_unit_attention(h, cp)) 1315edd16368SStephen M. Cameron break; 1316edd16368SStephen M. Cameron if (sense_key == ILLEGAL_REQUEST) { 1317edd16368SStephen M. Cameron /* 1318edd16368SStephen M. Cameron * SCSI REPORT_LUNS is commonly unsupported on 1319edd16368SStephen M. Cameron * Smart Array. Suppress noisy complaint. 1320edd16368SStephen M. Cameron */ 1321edd16368SStephen M. Cameron if (cp->Request.CDB[0] == REPORT_LUNS) 1322edd16368SStephen M. Cameron break; 1323edd16368SStephen M. Cameron 1324edd16368SStephen M. Cameron /* If ASC/ASCQ indicate Logical Unit 1325edd16368SStephen M. Cameron * Not Supported condition, 1326edd16368SStephen M. Cameron */ 1327edd16368SStephen M. Cameron if ((asc == 0x25) && (ascq == 0x0)) { 1328edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p " 1329edd16368SStephen M. Cameron "has check condition\n", cp); 1330edd16368SStephen M. Cameron break; 1331edd16368SStephen M. Cameron } 1332edd16368SStephen M. Cameron } 1333edd16368SStephen M. Cameron 1334edd16368SStephen M. Cameron if (sense_key == NOT_READY) { 1335edd16368SStephen M. Cameron /* If Sense is Not Ready, Logical Unit 1336edd16368SStephen M. Cameron * Not ready, Manual Intervention 1337edd16368SStephen M. Cameron * required 1338edd16368SStephen M. Cameron */ 1339edd16368SStephen M. Cameron if ((asc == 0x04) && (ascq == 0x03)) { 1340edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p " 1341edd16368SStephen M. Cameron "has check condition: unit " 1342edd16368SStephen M. Cameron "not ready, manual " 1343edd16368SStephen M. Cameron "intervention required\n", cp); 1344edd16368SStephen M. Cameron break; 1345edd16368SStephen M. Cameron } 1346edd16368SStephen M. Cameron } 13471d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 13481d3b3609SMatt Gates /* Aborted command is retryable */ 13491d3b3609SMatt Gates dev_warn(&h->pdev->dev, "cp %p " 13501d3b3609SMatt Gates "has check condition: aborted command: " 13511d3b3609SMatt Gates "ASC: 0x%x, ASCQ: 0x%x\n", 13521d3b3609SMatt Gates cp, asc, ascq); 13532e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 13541d3b3609SMatt Gates break; 13551d3b3609SMatt Gates } 1356edd16368SStephen M. Cameron /* Must be some other type of check condition */ 135721b8e4efSStephen M. Cameron dev_dbg(&h->pdev->dev, "cp %p has check condition: " 1358edd16368SStephen M. Cameron "unknown type: " 1359edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1360edd16368SStephen M. Cameron "Returning result: 0x%x, " 1361edd16368SStephen M. Cameron "cmd=[%02x %02x %02x %02x %02x " 1362807be732SMike Miller "%02x %02x %02x %02x %02x %02x " 1363edd16368SStephen M. Cameron "%02x %02x %02x %02x %02x]\n", 1364edd16368SStephen M. Cameron cp, sense_key, asc, ascq, 1365edd16368SStephen M. Cameron cmd->result, 1366edd16368SStephen M. Cameron cmd->cmnd[0], cmd->cmnd[1], 1367edd16368SStephen M. Cameron cmd->cmnd[2], cmd->cmnd[3], 1368edd16368SStephen M. Cameron cmd->cmnd[4], cmd->cmnd[5], 1369edd16368SStephen M. Cameron cmd->cmnd[6], cmd->cmnd[7], 1370807be732SMike Miller cmd->cmnd[8], cmd->cmnd[9], 1371807be732SMike Miller cmd->cmnd[10], cmd->cmnd[11], 1372807be732SMike Miller cmd->cmnd[12], cmd->cmnd[13], 1373807be732SMike Miller cmd->cmnd[14], cmd->cmnd[15]); 1374edd16368SStephen M. Cameron break; 1375edd16368SStephen M. Cameron } 1376edd16368SStephen M. Cameron 1377edd16368SStephen M. Cameron 1378edd16368SStephen M. Cameron /* Problem was not a check condition 1379edd16368SStephen M. Cameron * Pass it up to the upper layers... 1380edd16368SStephen M. Cameron */ 1381edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1382edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 1383edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1384edd16368SStephen M. Cameron "Returning result: 0x%x\n", 1385edd16368SStephen M. Cameron cp, ei->ScsiStatus, 1386edd16368SStephen M. Cameron sense_key, asc, ascq, 1387edd16368SStephen M. Cameron cmd->result); 1388edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 1389edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 1390edd16368SStephen M. Cameron "Returning no connection.\n", cp), 1391edd16368SStephen M. Cameron 1392edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 1393edd16368SStephen M. Cameron * but there is a bug in some released firmware 1394edd16368SStephen M. Cameron * revisions that allows it to happen if, for 1395edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 1396edd16368SStephen M. Cameron * the tape drive is in it. We assume that 1397edd16368SStephen M. Cameron * it's a fatal error of some kind because we 1398edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 1399edd16368SStephen M. Cameron * look like selection timeout since that is 1400edd16368SStephen M. Cameron * the most common reason for this to occur, 1401edd16368SStephen M. Cameron * and it's severe enough. 1402edd16368SStephen M. Cameron */ 1403edd16368SStephen M. Cameron 1404edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1405edd16368SStephen M. Cameron } 1406edd16368SStephen M. Cameron break; 1407edd16368SStephen M. Cameron 1408edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1409edd16368SStephen M. Cameron break; 1410edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1411edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has" 1412edd16368SStephen M. Cameron " completed with data overrun " 1413edd16368SStephen M. Cameron "reported\n", cp); 1414edd16368SStephen M. Cameron break; 1415edd16368SStephen M. Cameron case CMD_INVALID: { 1416edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 1417edd16368SStephen M. Cameron print_cmd(cp); */ 1418edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 1419edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 1420edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 1421edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 1422edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 1423edd16368SStephen M. Cameron * missing target. */ 1424edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1425edd16368SStephen M. Cameron } 1426edd16368SStephen M. Cameron break; 1427edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1428256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 1429edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has " 1430edd16368SStephen M. Cameron "protocol error\n", cp); 1431edd16368SStephen M. Cameron break; 1432edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1433edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1434edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had hardware error\n", cp); 1435edd16368SStephen M. Cameron break; 1436edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 1437edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1438edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp); 1439edd16368SStephen M. Cameron break; 1440edd16368SStephen M. Cameron case CMD_ABORTED: 1441edd16368SStephen M. Cameron cmd->result = DID_ABORT << 16; 1442edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n", 1443edd16368SStephen M. Cameron cp, ei->ScsiStatus); 1444edd16368SStephen M. Cameron break; 1445edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 1446edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1447edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp); 1448edd16368SStephen M. Cameron break; 1449edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 1450f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 1451f6e76055SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited " 1452edd16368SStephen M. Cameron "abort\n", cp); 1453edd16368SStephen M. Cameron break; 1454edd16368SStephen M. Cameron case CMD_TIMEOUT: 1455edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 1456edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p timedout\n", cp); 1457edd16368SStephen M. Cameron break; 14581d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 14591d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 14601d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 14611d5e2ed0SStephen M. Cameron break; 1462283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 1463283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 1464283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 1465283b4a9bSStephen M. Cameron */ 1466283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1467283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 1468283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 1469283b4a9bSStephen M. Cameron break; 1470edd16368SStephen M. Cameron default: 1471edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1472edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 1473edd16368SStephen M. Cameron cp, ei->CommandStatus); 1474edd16368SStephen M. Cameron } 1475edd16368SStephen M. Cameron cmd_free(h, cp); 14762cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1477edd16368SStephen M. Cameron } 1478edd16368SStephen M. Cameron 1479edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 1480edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 1481edd16368SStephen M. Cameron { 1482edd16368SStephen M. Cameron int i; 1483edd16368SStephen M. Cameron union u64bit addr64; 1484edd16368SStephen M. Cameron 1485edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 1486edd16368SStephen M. Cameron addr64.val32.lower = c->SG[i].Addr.lower; 1487edd16368SStephen M. Cameron addr64.val32.upper = c->SG[i].Addr.upper; 1488edd16368SStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) addr64.val, c->SG[i].Len, 1489edd16368SStephen M. Cameron data_direction); 1490edd16368SStephen M. Cameron } 1491edd16368SStephen M. Cameron } 1492edd16368SStephen M. Cameron 1493a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 1494edd16368SStephen M. Cameron struct CommandList *cp, 1495edd16368SStephen M. Cameron unsigned char *buf, 1496edd16368SStephen M. Cameron size_t buflen, 1497edd16368SStephen M. Cameron int data_direction) 1498edd16368SStephen M. Cameron { 149901a02ffcSStephen M. Cameron u64 addr64; 1500edd16368SStephen M. Cameron 1501edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 1502edd16368SStephen M. Cameron cp->Header.SGList = 0; 1503edd16368SStephen M. Cameron cp->Header.SGTotal = 0; 1504a2dac136SStephen M. Cameron return 0; 1505edd16368SStephen M. Cameron } 1506edd16368SStephen M. Cameron 150701a02ffcSStephen M. Cameron addr64 = (u64) pci_map_single(pdev, buf, buflen, data_direction); 1508eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 1509a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 1510eceaae18SShuah Khan cp->Header.SGList = 0; 1511eceaae18SShuah Khan cp->Header.SGTotal = 0; 1512a2dac136SStephen M. Cameron return -1; 1513eceaae18SShuah Khan } 1514edd16368SStephen M. Cameron cp->SG[0].Addr.lower = 151501a02ffcSStephen M. Cameron (u32) (addr64 & (u64) 0x00000000FFFFFFFF); 1516edd16368SStephen M. Cameron cp->SG[0].Addr.upper = 151701a02ffcSStephen M. Cameron (u32) ((addr64 >> 32) & (u64) 0x00000000FFFFFFFF); 1518edd16368SStephen M. Cameron cp->SG[0].Len = buflen; 1519e1d9cbfaSMatt Gates cp->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining */ 152001a02ffcSStephen M. Cameron cp->Header.SGList = (u8) 1; /* no. SGs contig in this cmd */ 152101a02ffcSStephen M. Cameron cp->Header.SGTotal = (u16) 1; /* total sgs in this cmd list */ 1522a2dac136SStephen M. Cameron return 0; 1523edd16368SStephen M. Cameron } 1524edd16368SStephen M. Cameron 1525edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 1526edd16368SStephen M. Cameron struct CommandList *c) 1527edd16368SStephen M. Cameron { 1528edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 1529edd16368SStephen M. Cameron 1530edd16368SStephen M. Cameron c->waiting = &wait; 1531edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 1532edd16368SStephen M. Cameron wait_for_completion(&wait); 1533edd16368SStephen M. Cameron } 1534edd16368SStephen M. Cameron 1535a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h, 1536a0c12413SStephen M. Cameron struct CommandList *c) 1537a0c12413SStephen M. Cameron { 1538a0c12413SStephen M. Cameron unsigned long flags; 1539a0c12413SStephen M. Cameron 1540a0c12413SStephen M. Cameron /* If controller lockup detected, fake a hardware error. */ 1541a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1542a0c12413SStephen M. Cameron if (unlikely(h->lockup_detected)) { 1543a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1544a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 1545a0c12413SStephen M. Cameron } else { 1546a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1547a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 1548a0c12413SStephen M. Cameron } 1549a0c12413SStephen M. Cameron } 1550a0c12413SStephen M. Cameron 15519c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 1552edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 1553edd16368SStephen M. Cameron struct CommandList *c, int data_direction) 1554edd16368SStephen M. Cameron { 15559c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 1556edd16368SStephen M. Cameron 1557edd16368SStephen M. Cameron do { 15587630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 1559edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 1560edd16368SStephen M. Cameron retry_count++; 15619c2fc160SStephen M. Cameron if (retry_count > 3) { 15629c2fc160SStephen M. Cameron msleep(backoff_time); 15639c2fc160SStephen M. Cameron if (backoff_time < 1000) 15649c2fc160SStephen M. Cameron backoff_time *= 2; 15659c2fc160SStephen M. Cameron } 1566852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 15679c2fc160SStephen M. Cameron check_for_busy(h, c)) && 15689c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 1569edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 1570edd16368SStephen M. Cameron } 1571edd16368SStephen M. Cameron 1572edd16368SStephen M. Cameron static void hpsa_scsi_interpret_error(struct CommandList *cp) 1573edd16368SStephen M. Cameron { 1574edd16368SStephen M. Cameron struct ErrorInfo *ei; 1575edd16368SStephen M. Cameron struct device *d = &cp->h->pdev->dev; 1576edd16368SStephen M. Cameron 1577edd16368SStephen M. Cameron ei = cp->err_info; 1578edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1579edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1580edd16368SStephen M. Cameron dev_warn(d, "cmd %p has completed with errors\n", cp); 1581edd16368SStephen M. Cameron dev_warn(d, "cmd %p has SCSI Status = %x\n", cp, 1582edd16368SStephen M. Cameron ei->ScsiStatus); 1583edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 1584edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 1585edd16368SStephen M. Cameron "(probably indicates selection timeout " 1586edd16368SStephen M. Cameron "reported incorrectly due to a known " 1587edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 1588edd16368SStephen M. Cameron break; 1589edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1590edd16368SStephen M. Cameron dev_info(d, "UNDERRUN\n"); 1591edd16368SStephen M. Cameron break; 1592edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1593edd16368SStephen M. Cameron dev_warn(d, "cp %p has completed with data overrun\n", cp); 1594edd16368SStephen M. Cameron break; 1595edd16368SStephen M. Cameron case CMD_INVALID: { 1596edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 1597edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 1598edd16368SStephen M. Cameron */ 1599edd16368SStephen M. Cameron dev_warn(d, "cp %p is reported invalid (probably means " 1600edd16368SStephen M. Cameron "target device no longer present)\n", cp); 1601edd16368SStephen M. Cameron /* print_bytes((unsigned char *) cp, sizeof(*cp), 1, 0); 1602edd16368SStephen M. Cameron print_cmd(cp); */ 1603edd16368SStephen M. Cameron } 1604edd16368SStephen M. Cameron break; 1605edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1606edd16368SStephen M. Cameron dev_warn(d, "cp %p has protocol error \n", cp); 1607edd16368SStephen M. Cameron break; 1608edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1609edd16368SStephen M. Cameron /* cmd->result = DID_ERROR << 16; */ 1610edd16368SStephen M. Cameron dev_warn(d, "cp %p had hardware error\n", cp); 1611edd16368SStephen M. Cameron break; 1612edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 1613edd16368SStephen M. Cameron dev_warn(d, "cp %p had connection lost\n", cp); 1614edd16368SStephen M. Cameron break; 1615edd16368SStephen M. Cameron case CMD_ABORTED: 1616edd16368SStephen M. Cameron dev_warn(d, "cp %p was aborted\n", cp); 1617edd16368SStephen M. Cameron break; 1618edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 1619edd16368SStephen M. Cameron dev_warn(d, "cp %p reports abort failed\n", cp); 1620edd16368SStephen M. Cameron break; 1621edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 1622edd16368SStephen M. Cameron dev_warn(d, "cp %p aborted due to an unsolicited abort\n", cp); 1623edd16368SStephen M. Cameron break; 1624edd16368SStephen M. Cameron case CMD_TIMEOUT: 1625edd16368SStephen M. Cameron dev_warn(d, "cp %p timed out\n", cp); 1626edd16368SStephen M. Cameron break; 16271d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 16281d5e2ed0SStephen M. Cameron dev_warn(d, "Command unabortable\n"); 16291d5e2ed0SStephen M. Cameron break; 1630edd16368SStephen M. Cameron default: 1631edd16368SStephen M. Cameron dev_warn(d, "cp %p returned unknown status %x\n", cp, 1632edd16368SStephen M. Cameron ei->CommandStatus); 1633edd16368SStephen M. Cameron } 1634edd16368SStephen M. Cameron } 1635edd16368SStephen M. Cameron 1636edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 1637edd16368SStephen M. Cameron unsigned char page, unsigned char *buf, 1638edd16368SStephen M. Cameron unsigned char bufsize) 1639edd16368SStephen M. Cameron { 1640edd16368SStephen M. Cameron int rc = IO_OK; 1641edd16368SStephen M. Cameron struct CommandList *c; 1642edd16368SStephen M. Cameron struct ErrorInfo *ei; 1643edd16368SStephen M. Cameron 1644edd16368SStephen M. Cameron c = cmd_special_alloc(h); 1645edd16368SStephen M. Cameron 1646edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 1647edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 1648ecd9aad4SStephen M. Cameron return -ENOMEM; 1649edd16368SStephen M. Cameron } 1650edd16368SStephen M. Cameron 1651a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 1652a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 1653a2dac136SStephen M. Cameron rc = -1; 1654a2dac136SStephen M. Cameron goto out; 1655a2dac136SStephen M. Cameron } 1656edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 1657edd16368SStephen M. Cameron ei = c->err_info; 1658edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 1659edd16368SStephen M. Cameron hpsa_scsi_interpret_error(c); 1660edd16368SStephen M. Cameron rc = -1; 1661edd16368SStephen M. Cameron } 1662a2dac136SStephen M. Cameron out: 1663edd16368SStephen M. Cameron cmd_special_free(h, c); 1664edd16368SStephen M. Cameron return rc; 1665edd16368SStephen M. Cameron } 1666edd16368SStephen M. Cameron 1667edd16368SStephen M. Cameron static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr) 1668edd16368SStephen M. Cameron { 1669edd16368SStephen M. Cameron int rc = IO_OK; 1670edd16368SStephen M. Cameron struct CommandList *c; 1671edd16368SStephen M. Cameron struct ErrorInfo *ei; 1672edd16368SStephen M. Cameron 1673edd16368SStephen M. Cameron c = cmd_special_alloc(h); 1674edd16368SStephen M. Cameron 1675edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 1676edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 1677e9ea04a6SStephen M. Cameron return -ENOMEM; 1678edd16368SStephen M. Cameron } 1679edd16368SStephen M. Cameron 1680a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 1681a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, 1682a2dac136SStephen M. Cameron NULL, 0, 0, scsi3addr, TYPE_MSG); 1683edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 1684edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 1685edd16368SStephen M. Cameron 1686edd16368SStephen M. Cameron ei = c->err_info; 1687edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 1688edd16368SStephen M. Cameron hpsa_scsi_interpret_error(c); 1689edd16368SStephen M. Cameron rc = -1; 1690edd16368SStephen M. Cameron } 1691edd16368SStephen M. Cameron cmd_special_free(h, c); 1692edd16368SStephen M. Cameron return rc; 1693edd16368SStephen M. Cameron } 1694edd16368SStephen M. Cameron 1695edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 1696edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 1697edd16368SStephen M. Cameron { 1698edd16368SStephen M. Cameron int rc; 1699edd16368SStephen M. Cameron unsigned char *buf; 1700edd16368SStephen M. Cameron 1701edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 1702edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 1703edd16368SStephen M. Cameron if (!buf) 1704edd16368SStephen M. Cameron return; 1705edd16368SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 0xC1, buf, 64); 1706edd16368SStephen M. Cameron if (rc == 0) 1707edd16368SStephen M. Cameron *raid_level = buf[8]; 1708edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 1709edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 1710edd16368SStephen M. Cameron kfree(buf); 1711edd16368SStephen M. Cameron return; 1712edd16368SStephen M. Cameron } 1713edd16368SStephen M. Cameron 1714283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 1715283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 1716283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 1717283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 1718283b4a9bSStephen M. Cameron { 1719283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 1720283b4a9bSStephen M. Cameron int map, row, col; 1721283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 1722283b4a9bSStephen M. Cameron 1723283b4a9bSStephen M. Cameron if (rc != 0) 1724283b4a9bSStephen M. Cameron return; 1725283b4a9bSStephen M. Cameron 1726283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 1727283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 1728283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 1729283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 1730283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 1731283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 1732283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 1733283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 1734283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 1735283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 1736283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 1737283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 1738283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 1739283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 1740283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 1741283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 1742283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 1743283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 1744283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 1745283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 1746283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 1747283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 1748283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 1749283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 1750283b4a9bSStephen M. Cameron 1751283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 1752283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 1753283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 1754283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 1755283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 1756283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 1757283b4a9bSStephen M. Cameron disks_per_row = 1758283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 1759283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 1760283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 1761283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 1762283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 1763283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 1764283b4a9bSStephen M. Cameron disks_per_row = 1765283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 1766283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 1767283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 1768283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 1769283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 1770283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 1771283b4a9bSStephen M. Cameron } 1772283b4a9bSStephen M. Cameron } 1773283b4a9bSStephen M. Cameron } 1774283b4a9bSStephen M. Cameron #else 1775283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 1776283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 1777283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 1778283b4a9bSStephen M. Cameron { 1779283b4a9bSStephen M. Cameron } 1780283b4a9bSStephen M. Cameron #endif 1781283b4a9bSStephen M. Cameron 1782283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 1783283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 1784283b4a9bSStephen M. Cameron { 1785283b4a9bSStephen M. Cameron int rc = 0; 1786283b4a9bSStephen M. Cameron struct CommandList *c; 1787283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 1788283b4a9bSStephen M. Cameron 1789283b4a9bSStephen M. Cameron c = cmd_special_alloc(h); 1790283b4a9bSStephen M. Cameron if (c == NULL) { 1791283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 1792283b4a9bSStephen M. Cameron return -ENOMEM; 1793283b4a9bSStephen M. Cameron } 1794283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 1795283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 1796283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 1797283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n"); 1798283b4a9bSStephen M. Cameron cmd_special_free(h, c); 1799283b4a9bSStephen M. Cameron return -ENOMEM; 1800283b4a9bSStephen M. Cameron } 1801283b4a9bSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 1802283b4a9bSStephen M. Cameron ei = c->err_info; 1803283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 1804283b4a9bSStephen M. Cameron hpsa_scsi_interpret_error(c); 1805283b4a9bSStephen M. Cameron cmd_special_free(h, c); 1806283b4a9bSStephen M. Cameron return -1; 1807283b4a9bSStephen M. Cameron } 1808283b4a9bSStephen M. Cameron cmd_special_free(h, c); 1809283b4a9bSStephen M. Cameron 1810283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 1811283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 1812283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 1813283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 1814283b4a9bSStephen M. Cameron rc = -1; 1815283b4a9bSStephen M. Cameron } 1816283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 1817283b4a9bSStephen M. Cameron return rc; 1818283b4a9bSStephen M. Cameron } 1819283b4a9bSStephen M. Cameron 1820283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 1821283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 1822283b4a9bSStephen M. Cameron { 1823283b4a9bSStephen M. Cameron int rc; 1824283b4a9bSStephen M. Cameron unsigned char *buf; 1825283b4a9bSStephen M. Cameron u8 ioaccel_status; 1826283b4a9bSStephen M. Cameron 1827283b4a9bSStephen M. Cameron this_device->offload_config = 0; 1828283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 1829283b4a9bSStephen M. Cameron 1830283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 1831283b4a9bSStephen M. Cameron if (!buf) 1832283b4a9bSStephen M. Cameron return; 1833283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 1834283b4a9bSStephen M. Cameron HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 1835283b4a9bSStephen M. Cameron if (rc != 0) 1836283b4a9bSStephen M. Cameron goto out; 1837283b4a9bSStephen M. Cameron 1838283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 1839283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 1840283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 1841283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 1842283b4a9bSStephen M. Cameron this_device->offload_config = 1843283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 1844283b4a9bSStephen M. Cameron if (this_device->offload_config) { 1845283b4a9bSStephen M. Cameron this_device->offload_enabled = 1846283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 1847283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 1848283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 1849283b4a9bSStephen M. Cameron } 1850283b4a9bSStephen M. Cameron out: 1851283b4a9bSStephen M. Cameron kfree(buf); 1852283b4a9bSStephen M. Cameron return; 1853283b4a9bSStephen M. Cameron } 1854283b4a9bSStephen M. Cameron 1855edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 1856edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 1857edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 1858edd16368SStephen M. Cameron { 1859edd16368SStephen M. Cameron int rc; 1860edd16368SStephen M. Cameron unsigned char *buf; 1861edd16368SStephen M. Cameron 1862edd16368SStephen M. Cameron if (buflen > 16) 1863edd16368SStephen M. Cameron buflen = 16; 1864edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 1865edd16368SStephen M. Cameron if (!buf) 1866edd16368SStephen M. Cameron return -1; 1867edd16368SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 0x83, buf, 64); 1868edd16368SStephen M. Cameron if (rc == 0) 1869edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 1870edd16368SStephen M. Cameron kfree(buf); 1871edd16368SStephen M. Cameron return rc != 0; 1872edd16368SStephen M. Cameron } 1873edd16368SStephen M. Cameron 1874edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 1875edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize, 1876edd16368SStephen M. Cameron int extended_response) 1877edd16368SStephen M. Cameron { 1878edd16368SStephen M. Cameron int rc = IO_OK; 1879edd16368SStephen M. Cameron struct CommandList *c; 1880edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 1881edd16368SStephen M. Cameron struct ErrorInfo *ei; 1882edd16368SStephen M. Cameron 1883edd16368SStephen M. Cameron c = cmd_special_alloc(h); 1884edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 1885edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 1886edd16368SStephen M. Cameron return -1; 1887edd16368SStephen M. Cameron } 1888e89c0ae7SStephen M. Cameron /* address the controller */ 1889e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 1890a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 1891a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 1892a2dac136SStephen M. Cameron rc = -1; 1893a2dac136SStephen M. Cameron goto out; 1894a2dac136SStephen M. Cameron } 1895edd16368SStephen M. Cameron if (extended_response) 1896edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 1897edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 1898edd16368SStephen M. Cameron ei = c->err_info; 1899edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 1900edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 1901edd16368SStephen M. Cameron hpsa_scsi_interpret_error(c); 1902edd16368SStephen M. Cameron rc = -1; 1903283b4a9bSStephen M. Cameron } else { 1904283b4a9bSStephen M. Cameron if (buf->extended_response_flag != extended_response) { 1905283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 1906283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 1907283b4a9bSStephen M. Cameron extended_response, 1908283b4a9bSStephen M. Cameron buf->extended_response_flag); 1909283b4a9bSStephen M. Cameron rc = -1; 1910283b4a9bSStephen M. Cameron } 1911edd16368SStephen M. Cameron } 1912a2dac136SStephen M. Cameron out: 1913edd16368SStephen M. Cameron cmd_special_free(h, c); 1914edd16368SStephen M. Cameron return rc; 1915edd16368SStephen M. Cameron } 1916edd16368SStephen M. Cameron 1917edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 1918edd16368SStephen M. Cameron struct ReportLUNdata *buf, 1919edd16368SStephen M. Cameron int bufsize, int extended_response) 1920edd16368SStephen M. Cameron { 1921edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response); 1922edd16368SStephen M. Cameron } 1923edd16368SStephen M. Cameron 1924edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 1925edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 1926edd16368SStephen M. Cameron { 1927edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 1928edd16368SStephen M. Cameron } 1929edd16368SStephen M. Cameron 1930edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 1931edd16368SStephen M. Cameron int bus, int target, int lun) 1932edd16368SStephen M. Cameron { 1933edd16368SStephen M. Cameron device->bus = bus; 1934edd16368SStephen M. Cameron device->target = target; 1935edd16368SStephen M. Cameron device->lun = lun; 1936edd16368SStephen M. Cameron } 1937edd16368SStephen M. Cameron 1938edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 19390b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 19400b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 1941edd16368SStephen M. Cameron { 19420b0e1d6cSStephen M. Cameron 19430b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 19440b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 19450b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 19460b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 19470b0e1d6cSStephen M. Cameron 1948ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 19490b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 1950edd16368SStephen M. Cameron 1951ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 1952edd16368SStephen M. Cameron if (!inq_buff) 1953edd16368SStephen M. Cameron goto bail_out; 1954edd16368SStephen M. Cameron 1955edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 1956edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 1957edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 1958edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 1959edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 1960edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 1961edd16368SStephen M. Cameron goto bail_out; 1962edd16368SStephen M. Cameron } 1963edd16368SStephen M. Cameron 1964edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 1965edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 1966edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 1967edd16368SStephen M. Cameron sizeof(this_device->vendor)); 1968edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 1969edd16368SStephen M. Cameron sizeof(this_device->model)); 1970edd16368SStephen M. Cameron memset(this_device->device_id, 0, 1971edd16368SStephen M. Cameron sizeof(this_device->device_id)); 1972edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 1973edd16368SStephen M. Cameron sizeof(this_device->device_id)); 1974edd16368SStephen M. Cameron 1975edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 1976283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 1977edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 1978283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 1979283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 1980283b4a9bSStephen M. Cameron } else { 1981edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 1982283b4a9bSStephen M. Cameron this_device->offload_config = 0; 1983283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 1984283b4a9bSStephen M. Cameron } 1985edd16368SStephen M. Cameron 19860b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 19870b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 19880b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 19890b0e1d6cSStephen M. Cameron */ 19900b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 19910b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 19920b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 19930b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 19940b0e1d6cSStephen M. Cameron } 19950b0e1d6cSStephen M. Cameron 1996edd16368SStephen M. Cameron kfree(inq_buff); 1997edd16368SStephen M. Cameron return 0; 1998edd16368SStephen M. Cameron 1999edd16368SStephen M. Cameron bail_out: 2000edd16368SStephen M. Cameron kfree(inq_buff); 2001edd16368SStephen M. Cameron return 1; 2002edd16368SStephen M. Cameron } 2003edd16368SStephen M. Cameron 20044f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 2005edd16368SStephen M. Cameron "MSA2012", 2006edd16368SStephen M. Cameron "MSA2024", 2007edd16368SStephen M. Cameron "MSA2312", 2008edd16368SStephen M. Cameron "MSA2324", 2009fda38518SStephen M. Cameron "P2000 G3 SAS", 2010e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 2011edd16368SStephen M. Cameron NULL, 2012edd16368SStephen M. Cameron }; 2013edd16368SStephen M. Cameron 20144f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 2015edd16368SStephen M. Cameron { 2016edd16368SStephen M. Cameron int i; 2017edd16368SStephen M. Cameron 20184f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 20194f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 20204f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 2021edd16368SStephen M. Cameron return 1; 2022edd16368SStephen M. Cameron return 0; 2023edd16368SStephen M. Cameron } 2024edd16368SStephen M. Cameron 2025edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 20264f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 2027edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 2028edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 2029edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 2030edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 2031edd16368SStephen M. Cameron */ 2032edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 20331f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 2034edd16368SStephen M. Cameron { 20351f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 2036edd16368SStephen M. Cameron 20371f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 20381f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 20391f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 20401f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 20411f310bdeSStephen M. Cameron else 20421f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 20431f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 20441f310bdeSStephen M. Cameron return; 20451f310bdeSStephen M. Cameron } 20461f310bdeSStephen M. Cameron /* It's a logical device */ 20474f4eb9f1SScott Teel if (is_ext_target(h, device)) { 20484f4eb9f1SScott Teel /* external target way, put logicals on bus 1 2049339b2b14SStephen M. Cameron * and match target/lun numbers box 20501f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 2051339b2b14SStephen M. Cameron */ 20521f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 20531f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 20541f310bdeSStephen M. Cameron return; 2055339b2b14SStephen M. Cameron } 20561f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 2057edd16368SStephen M. Cameron } 2058edd16368SStephen M. Cameron 2059edd16368SStephen M. Cameron /* 2060edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 20614f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 2062edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 2063edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 2064edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 2065edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 2066edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 2067edd16368SStephen M. Cameron * lun 0 assigned. 2068edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 2069edd16368SStephen M. Cameron */ 20704f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 2071edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 207201a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 20734f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 2074edd16368SStephen M. Cameron { 2075edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2076edd16368SStephen M. Cameron 20771f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 2078edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 2079edd16368SStephen M. Cameron 2080edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 2081edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 2082edd16368SStephen M. Cameron 20834f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 20844f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 2085edd16368SStephen M. Cameron 20861f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 2087edd16368SStephen M. Cameron return 0; 2088edd16368SStephen M. Cameron 2089c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 20901f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 2091edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 2092edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 2093edd16368SStephen M. Cameron 2094339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 2095339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 2096339b2b14SStephen M. Cameron 20974f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 2098aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 2099aca4a520SScott Teel "target devices exceeded. Check your hardware " 2100edd16368SStephen M. Cameron "configuration."); 2101edd16368SStephen M. Cameron return 0; 2102edd16368SStephen M. Cameron } 2103edd16368SStephen M. Cameron 21040b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 2105edd16368SStephen M. Cameron return 0; 21064f4eb9f1SScott Teel (*n_ext_target_devs)++; 21071f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 21081f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 21091f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 2110edd16368SStephen M. Cameron return 1; 2111edd16368SStephen M. Cameron } 2112edd16368SStephen M. Cameron 2113edd16368SStephen M. Cameron /* 2114edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 2115edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 2116edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 2117edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 2118edd16368SStephen M. Cameron */ 2119edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 2120edd16368SStephen M. Cameron int reportlunsize, 2121283b4a9bSStephen M. Cameron struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode, 212201a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 2123edd16368SStephen M. Cameron { 2124283b4a9bSStephen M. Cameron int physical_entry_size = 8; 2125283b4a9bSStephen M. Cameron 2126283b4a9bSStephen M. Cameron *physical_mode = 0; 2127283b4a9bSStephen M. Cameron 2128283b4a9bSStephen M. Cameron /* For I/O accelerator mode we need to read physical device handles */ 2129283b4a9bSStephen M. Cameron if (h->transMethod & CFGTBL_Trans_io_accel1) { 2130283b4a9bSStephen M. Cameron *physical_mode = HPSA_REPORT_PHYS_EXTENDED; 2131283b4a9bSStephen M. Cameron physical_entry_size = 24; 2132283b4a9bSStephen M. Cameron } 2133a93aa1feSMatt Gates if (hpsa_scsi_do_report_phys_luns(h, physdev, reportlunsize, 2134283b4a9bSStephen M. Cameron *physical_mode)) { 2135edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 2136edd16368SStephen M. Cameron return -1; 2137edd16368SStephen M. Cameron } 2138283b4a9bSStephen M. Cameron *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 2139283b4a9bSStephen M. Cameron physical_entry_size; 2140edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 2141edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded." 2142edd16368SStephen M. Cameron " %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2143edd16368SStephen M. Cameron *nphysicals - HPSA_MAX_PHYS_LUN); 2144edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 2145edd16368SStephen M. Cameron } 2146edd16368SStephen M. Cameron if (hpsa_scsi_do_report_log_luns(h, logdev, reportlunsize)) { 2147edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 2148edd16368SStephen M. Cameron return -1; 2149edd16368SStephen M. Cameron } 21506df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 2151edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 2152edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 2153edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2154edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 2155edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 2156edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 2157edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 2158edd16368SStephen M. Cameron } 2159edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 2160edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2161edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 2162edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2163edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 2164edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 2165edd16368SStephen M. Cameron } 2166edd16368SStephen M. Cameron return 0; 2167edd16368SStephen M. Cameron } 2168edd16368SStephen M. Cameron 2169339b2b14SStephen M. Cameron u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, int i, 2170a93aa1feSMatt Gates int nphysicals, int nlogicals, 2171a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 2172339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 2173339b2b14SStephen M. Cameron { 2174339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 2175339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 2176339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 2177339b2b14SStephen M. Cameron */ 2178339b2b14SStephen M. Cameron 2179339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 2180339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 2181339b2b14SStephen M. Cameron 2182339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 2183339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 2184339b2b14SStephen M. Cameron 2185339b2b14SStephen M. Cameron if (i < logicals_start) 2186339b2b14SStephen M. Cameron return &physdev_list->LUN[i - (raid_ctlr_position == 0)][0]; 2187339b2b14SStephen M. Cameron 2188339b2b14SStephen M. Cameron if (i < last_device) 2189339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 2190339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 2191339b2b14SStephen M. Cameron BUG(); 2192339b2b14SStephen M. Cameron return NULL; 2193339b2b14SStephen M. Cameron } 2194339b2b14SStephen M. Cameron 2195edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 2196edd16368SStephen M. Cameron { 2197edd16368SStephen M. Cameron /* the idea here is we could get notified 2198edd16368SStephen M. Cameron * that some devices have changed, so we do a report 2199edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 2200edd16368SStephen M. Cameron * our list of devices accordingly. 2201edd16368SStephen M. Cameron * 2202edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 2203edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 2204edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 2205edd16368SStephen M. Cameron * devices, vs. disappearing devices. 2206edd16368SStephen M. Cameron */ 2207a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 2208edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 220901a02ffcSStephen M. Cameron u32 nphysicals = 0; 221001a02ffcSStephen M. Cameron u32 nlogicals = 0; 2211283b4a9bSStephen M. Cameron int physical_mode = 0; 221201a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 2213edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 2214edd16368SStephen M. Cameron int ncurrent = 0; 2215283b4a9bSStephen M. Cameron int reportlunsize = sizeof(*physdev_list) + HPSA_MAX_PHYS_LUN * 24; 22164f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 2217339b2b14SStephen M. Cameron int raid_ctlr_position; 2218aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 2219edd16368SStephen M. Cameron 2220cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 2221edd16368SStephen M. Cameron physdev_list = kzalloc(reportlunsize, GFP_KERNEL); 2222edd16368SStephen M. Cameron logdev_list = kzalloc(reportlunsize, GFP_KERNEL); 2223edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 2224edd16368SStephen M. Cameron 22250b0e1d6cSStephen M. Cameron if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) { 2226edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 2227edd16368SStephen M. Cameron goto out; 2228edd16368SStephen M. Cameron } 2229edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 2230edd16368SStephen M. Cameron 2231a93aa1feSMatt Gates if (hpsa_gather_lun_info(h, reportlunsize, 2232a93aa1feSMatt Gates (struct ReportLUNdata *) physdev_list, &nphysicals, 2233283b4a9bSStephen M. Cameron &physical_mode, logdev_list, &nlogicals)) 2234edd16368SStephen M. Cameron goto out; 2235edd16368SStephen M. Cameron 2236aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 2237aca4a520SScott Teel * plus external target devices, and a device for the local RAID 2238aca4a520SScott Teel * controller. 2239edd16368SStephen M. Cameron */ 2240aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 2241edd16368SStephen M. Cameron 2242edd16368SStephen M. Cameron /* Allocate the per device structures */ 2243edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 2244b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 2245b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 2246b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 2247b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 2248b7ec021fSScott Teel break; 2249b7ec021fSScott Teel } 2250b7ec021fSScott Teel 2251edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 2252edd16368SStephen M. Cameron if (!currentsd[i]) { 2253edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 2254edd16368SStephen M. Cameron __FILE__, __LINE__); 2255edd16368SStephen M. Cameron goto out; 2256edd16368SStephen M. Cameron } 2257edd16368SStephen M. Cameron ndev_allocated++; 2258edd16368SStephen M. Cameron } 2259edd16368SStephen M. Cameron 2260339b2b14SStephen M. Cameron if (unlikely(is_scsi_rev_5(h))) 2261339b2b14SStephen M. Cameron raid_ctlr_position = 0; 2262339b2b14SStephen M. Cameron else 2263339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 2264339b2b14SStephen M. Cameron 2265edd16368SStephen M. Cameron /* adjust our table of devices */ 22664f4eb9f1SScott Teel n_ext_target_devs = 0; 2267edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 22680b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 2269edd16368SStephen M. Cameron 2270edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 2271339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 2272339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 2273edd16368SStephen M. Cameron /* skip masked physical devices. */ 2274339b2b14SStephen M. Cameron if (lunaddrbytes[3] & 0xC0 && 2275339b2b14SStephen M. Cameron i < nphysicals + (raid_ctlr_position == 0)) 2276edd16368SStephen M. Cameron continue; 2277edd16368SStephen M. Cameron 2278edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 22790b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 22800b0e1d6cSStephen M. Cameron &is_OBDR)) 2281edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 22821f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 2283edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 2284edd16368SStephen M. Cameron 2285edd16368SStephen M. Cameron /* 22864f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 2287edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 2288edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 2289edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 2290edd16368SStephen M. Cameron * there is no lun 0. 2291edd16368SStephen M. Cameron */ 22924f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 22931f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 22944f4eb9f1SScott Teel &n_ext_target_devs)) { 2295edd16368SStephen M. Cameron ncurrent++; 2296edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 2297edd16368SStephen M. Cameron } 2298edd16368SStephen M. Cameron 2299edd16368SStephen M. Cameron *this_device = *tmpdevice; 2300edd16368SStephen M. Cameron 2301edd16368SStephen M. Cameron switch (this_device->devtype) { 23020b0e1d6cSStephen M. Cameron case TYPE_ROM: 2303edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 2304edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 2305edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 2306edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 2307edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 2308edd16368SStephen M. Cameron * the inquiry data. 2309edd16368SStephen M. Cameron */ 23100b0e1d6cSStephen M. Cameron if (is_OBDR) 2311edd16368SStephen M. Cameron ncurrent++; 2312edd16368SStephen M. Cameron break; 2313edd16368SStephen M. Cameron case TYPE_DISK: 2314283b4a9bSStephen M. Cameron if (i >= nphysicals) { 2315283b4a9bSStephen M. Cameron ncurrent++; 2316edd16368SStephen M. Cameron break; 2317283b4a9bSStephen M. Cameron } 2318283b4a9bSStephen M. Cameron if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) { 2319e1f7de0cSMatt Gates memcpy(&this_device->ioaccel_handle, 2320e1f7de0cSMatt Gates &lunaddrbytes[20], 2321e1f7de0cSMatt Gates sizeof(this_device->ioaccel_handle)); 2322edd16368SStephen M. Cameron ncurrent++; 2323283b4a9bSStephen M. Cameron } 2324edd16368SStephen M. Cameron break; 2325edd16368SStephen M. Cameron case TYPE_TAPE: 2326edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 2327edd16368SStephen M. Cameron ncurrent++; 2328edd16368SStephen M. Cameron break; 2329edd16368SStephen M. Cameron case TYPE_RAID: 2330edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 2331edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 2332edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 2333edd16368SStephen M. Cameron * don't present it. 2334edd16368SStephen M. Cameron */ 2335edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 2336edd16368SStephen M. Cameron break; 2337edd16368SStephen M. Cameron ncurrent++; 2338edd16368SStephen M. Cameron break; 2339edd16368SStephen M. Cameron default: 2340edd16368SStephen M. Cameron break; 2341edd16368SStephen M. Cameron } 2342cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 2343edd16368SStephen M. Cameron break; 2344edd16368SStephen M. Cameron } 2345edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 2346edd16368SStephen M. Cameron out: 2347edd16368SStephen M. Cameron kfree(tmpdevice); 2348edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 2349edd16368SStephen M. Cameron kfree(currentsd[i]); 2350edd16368SStephen M. Cameron kfree(currentsd); 2351edd16368SStephen M. Cameron kfree(physdev_list); 2352edd16368SStephen M. Cameron kfree(logdev_list); 2353edd16368SStephen M. Cameron } 2354edd16368SStephen M. Cameron 2355edd16368SStephen M. Cameron /* hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 2356edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 2357edd16368SStephen M. Cameron * hpsa command, cp. 2358edd16368SStephen M. Cameron */ 235933a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 2360edd16368SStephen M. Cameron struct CommandList *cp, 2361edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 2362edd16368SStephen M. Cameron { 2363edd16368SStephen M. Cameron unsigned int len; 2364edd16368SStephen M. Cameron struct scatterlist *sg; 236501a02ffcSStephen M. Cameron u64 addr64; 236633a2ffceSStephen M. Cameron int use_sg, i, sg_index, chained; 236733a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 2368edd16368SStephen M. Cameron 236933a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 2370edd16368SStephen M. Cameron 2371edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 2372edd16368SStephen M. Cameron if (use_sg < 0) 2373edd16368SStephen M. Cameron return use_sg; 2374edd16368SStephen M. Cameron 2375edd16368SStephen M. Cameron if (!use_sg) 2376edd16368SStephen M. Cameron goto sglist_finished; 2377edd16368SStephen M. Cameron 237833a2ffceSStephen M. Cameron curr_sg = cp->SG; 237933a2ffceSStephen M. Cameron chained = 0; 238033a2ffceSStephen M. Cameron sg_index = 0; 2381edd16368SStephen M. Cameron scsi_for_each_sg(cmd, sg, use_sg, i) { 238233a2ffceSStephen M. Cameron if (i == h->max_cmd_sg_entries - 1 && 238333a2ffceSStephen M. Cameron use_sg > h->max_cmd_sg_entries) { 238433a2ffceSStephen M. Cameron chained = 1; 238533a2ffceSStephen M. Cameron curr_sg = h->cmd_sg_list[cp->cmdindex]; 238633a2ffceSStephen M. Cameron sg_index = 0; 238733a2ffceSStephen M. Cameron } 238801a02ffcSStephen M. Cameron addr64 = (u64) sg_dma_address(sg); 2389edd16368SStephen M. Cameron len = sg_dma_len(sg); 239033a2ffceSStephen M. Cameron curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL); 239133a2ffceSStephen M. Cameron curr_sg->Addr.upper = (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL); 239233a2ffceSStephen M. Cameron curr_sg->Len = len; 2393e1d9cbfaSMatt Gates curr_sg->Ext = (i < scsi_sg_count(cmd) - 1) ? 0 : HPSA_SG_LAST; 239433a2ffceSStephen M. Cameron curr_sg++; 239533a2ffceSStephen M. Cameron } 239633a2ffceSStephen M. Cameron 239733a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 239833a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 239933a2ffceSStephen M. Cameron 240033a2ffceSStephen M. Cameron if (chained) { 240133a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 240233a2ffceSStephen M. Cameron cp->Header.SGTotal = (u16) (use_sg + 1); 2403e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 2404e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 2405e2bea6dfSStephen M. Cameron return -1; 2406e2bea6dfSStephen M. Cameron } 240733a2ffceSStephen M. Cameron return 0; 2408edd16368SStephen M. Cameron } 2409edd16368SStephen M. Cameron 2410edd16368SStephen M. Cameron sglist_finished: 2411edd16368SStephen M. Cameron 241201a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 241301a02ffcSStephen M. Cameron cp->Header.SGTotal = (u16) use_sg; /* total sgs in this cmd list */ 2414edd16368SStephen M. Cameron return 0; 2415edd16368SStephen M. Cameron } 2416edd16368SStephen M. Cameron 2417283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 2418283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 2419283b4a9bSStephen M. Cameron { 2420283b4a9bSStephen M. Cameron int is_write = 0; 2421283b4a9bSStephen M. Cameron u32 block; 2422283b4a9bSStephen M. Cameron u32 block_cnt; 2423283b4a9bSStephen M. Cameron 2424283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 2425283b4a9bSStephen M. Cameron switch (cdb[0]) { 2426283b4a9bSStephen M. Cameron case WRITE_6: 2427283b4a9bSStephen M. Cameron case WRITE_12: 2428283b4a9bSStephen M. Cameron is_write = 1; 2429283b4a9bSStephen M. Cameron case READ_6: 2430283b4a9bSStephen M. Cameron case READ_12: 2431283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 2432283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 2433283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 2434283b4a9bSStephen M. Cameron } else { 2435283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 2436283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 2437283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 2438283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 2439283b4a9bSStephen M. Cameron cdb[5]; 2440283b4a9bSStephen M. Cameron block_cnt = 2441283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 2442283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 2443283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 2444283b4a9bSStephen M. Cameron cdb[9]; 2445283b4a9bSStephen M. Cameron } 2446283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 2447283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2448283b4a9bSStephen M. Cameron 2449283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 2450283b4a9bSStephen M. Cameron cdb[1] = 0; 2451283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 2452283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 2453283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 2454283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 2455283b4a9bSStephen M. Cameron cdb[6] = 0; 2456283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 2457283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 2458283b4a9bSStephen M. Cameron cdb[9] = 0; 2459283b4a9bSStephen M. Cameron *cdb_len = 10; 2460283b4a9bSStephen M. Cameron break; 2461283b4a9bSStephen M. Cameron } 2462283b4a9bSStephen M. Cameron return 0; 2463283b4a9bSStephen M. Cameron } 2464283b4a9bSStephen M. Cameron 2465e1f7de0cSMatt Gates /* 2466e1f7de0cSMatt Gates * Queue a command to the I/O accelerator path. 2467e1f7de0cSMatt Gates */ 2468e1f7de0cSMatt Gates static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 2469283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 2470283b4a9bSStephen M. Cameron u8 *scsi3addr) 2471e1f7de0cSMatt Gates { 2472e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 2473e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 2474e1f7de0cSMatt Gates unsigned int len; 2475e1f7de0cSMatt Gates unsigned int total_len = 0; 2476e1f7de0cSMatt Gates struct scatterlist *sg; 2477e1f7de0cSMatt Gates u64 addr64; 2478e1f7de0cSMatt Gates int use_sg, i; 2479e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 2480e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 2481e1f7de0cSMatt Gates 2482283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 2483283b4a9bSStephen M. Cameron if (scsi_sg_count(cmd) > h->ioaccel_maxsg) 2484283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2485283b4a9bSStephen M. Cameron 2486e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 2487e1f7de0cSMatt Gates 2488283b4a9bSStephen M. Cameron if (fixup_ioaccel_cdb(cdb, &cdb_len)) 2489283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2490283b4a9bSStephen M. Cameron 2491e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 2492e1f7de0cSMatt Gates 2493e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 2494e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 2495e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 2496e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 2497e1f7de0cSMatt Gates 2498e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 2499e1f7de0cSMatt Gates if (use_sg < 0) 2500e1f7de0cSMatt Gates return use_sg; 2501e1f7de0cSMatt Gates 2502e1f7de0cSMatt Gates if (use_sg) { 2503e1f7de0cSMatt Gates curr_sg = cp->SG; 2504e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 2505e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 2506e1f7de0cSMatt Gates len = sg_dma_len(sg); 2507e1f7de0cSMatt Gates total_len += len; 2508e1f7de0cSMatt Gates curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL); 2509e1f7de0cSMatt Gates curr_sg->Addr.upper = 2510e1f7de0cSMatt Gates (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL); 2511e1f7de0cSMatt Gates curr_sg->Len = len; 2512e1f7de0cSMatt Gates 2513e1f7de0cSMatt Gates if (i == (scsi_sg_count(cmd) - 1)) 2514e1f7de0cSMatt Gates curr_sg->Ext = HPSA_SG_LAST; 2515e1f7de0cSMatt Gates else 2516e1f7de0cSMatt Gates curr_sg->Ext = 0; /* we are not chaining */ 2517e1f7de0cSMatt Gates curr_sg++; 2518e1f7de0cSMatt Gates } 2519e1f7de0cSMatt Gates 2520e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 2521e1f7de0cSMatt Gates case DMA_TO_DEVICE: 2522e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 2523e1f7de0cSMatt Gates break; 2524e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 2525e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 2526e1f7de0cSMatt Gates break; 2527e1f7de0cSMatt Gates case DMA_NONE: 2528e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 2529e1f7de0cSMatt Gates break; 2530e1f7de0cSMatt Gates default: 2531e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 2532e1f7de0cSMatt Gates cmd->sc_data_direction); 2533e1f7de0cSMatt Gates BUG(); 2534e1f7de0cSMatt Gates break; 2535e1f7de0cSMatt Gates } 2536e1f7de0cSMatt Gates } else { 2537e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 2538e1f7de0cSMatt Gates } 2539e1f7de0cSMatt Gates 2540e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 2541283b4a9bSStephen M. Cameron cp->dev_handle = ioaccel_handle & 0xFFFF; 2542e1f7de0cSMatt Gates cp->transfer_len = total_len; 2543e1f7de0cSMatt Gates cp->io_flags = IOACCEL1_IOFLAGS_IO_REQ | 2544283b4a9bSStephen M. Cameron (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK); 2545e1f7de0cSMatt Gates cp->control = control; 2546283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 2547283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 2548e1f7de0cSMatt Gates 2549e1f7de0cSMatt Gates /* Tell the controller to post the reply to the queue for this 2550e1f7de0cSMatt Gates * processor. This seems to give the best I/O throughput. 2551e1f7de0cSMatt Gates */ 2552e1f7de0cSMatt Gates cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 2553e1f7de0cSMatt Gates 2554e1f7de0cSMatt Gates /* Set the bits in the address sent down to include: 2555e1f7de0cSMatt Gates * - performant mode bit (bit 0) 2556e1f7de0cSMatt Gates * - pull count (bits 1-3) 2557e1f7de0cSMatt Gates * - command type (bits 4-6) 2558e1f7de0cSMatt Gates */ 2559e1f7de0cSMatt Gates c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[use_sg] << 1) | 2560e1f7de0cSMatt Gates IOACCEL1_BUSADDR_CMDTYPE; 2561e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 2562e1f7de0cSMatt Gates return 0; 2563e1f7de0cSMatt Gates } 2564edd16368SStephen M. Cameron 2565283b4a9bSStephen M. Cameron /* 2566283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 2567283b4a9bSStephen M. Cameron * I/O accelerator path. 2568283b4a9bSStephen M. Cameron */ 2569283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 2570283b4a9bSStephen M. Cameron struct CommandList *c) 2571283b4a9bSStephen M. Cameron { 2572283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 2573283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 2574283b4a9bSStephen M. Cameron 2575283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 2576283b4a9bSStephen M. Cameron cmd->cmnd, cmd->cmd_len, dev->scsi3addr); 2577283b4a9bSStephen M. Cameron } 2578283b4a9bSStephen M. Cameron 2579283b4a9bSStephen M. Cameron /* 2580283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 2581283b4a9bSStephen M. Cameron */ 2582283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 2583283b4a9bSStephen M. Cameron struct CommandList *c) 2584283b4a9bSStephen M. Cameron { 2585283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 2586283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 2587283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 2588283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 2589283b4a9bSStephen M. Cameron int is_write = 0; 2590283b4a9bSStephen M. Cameron u32 map_index; 2591283b4a9bSStephen M. Cameron u64 first_block, last_block; 2592283b4a9bSStephen M. Cameron u32 block_cnt; 2593283b4a9bSStephen M. Cameron u32 blocks_per_row; 2594283b4a9bSStephen M. Cameron u64 first_row, last_row; 2595283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 2596283b4a9bSStephen M. Cameron u32 first_column, last_column; 2597283b4a9bSStephen M. Cameron u32 map_row; 2598283b4a9bSStephen M. Cameron u32 disk_handle; 2599283b4a9bSStephen M. Cameron u64 disk_block; 2600283b4a9bSStephen M. Cameron u32 disk_block_cnt; 2601283b4a9bSStephen M. Cameron u8 cdb[16]; 2602283b4a9bSStephen M. Cameron u8 cdb_len; 2603283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 2604283b4a9bSStephen M. Cameron u64 tmpdiv; 2605283b4a9bSStephen M. Cameron #endif 2606283b4a9bSStephen M. Cameron 2607283b4a9bSStephen M. Cameron BUG_ON(!(dev->offload_config && dev->offload_enabled)); 2608283b4a9bSStephen M. Cameron 2609283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 2610283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 2611283b4a9bSStephen M. Cameron case WRITE_6: 2612283b4a9bSStephen M. Cameron is_write = 1; 2613283b4a9bSStephen M. Cameron case READ_6: 2614283b4a9bSStephen M. Cameron first_block = 2615283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 2616283b4a9bSStephen M. Cameron cmd->cmnd[3]; 2617283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 2618283b4a9bSStephen M. Cameron break; 2619283b4a9bSStephen M. Cameron case WRITE_10: 2620283b4a9bSStephen M. Cameron is_write = 1; 2621283b4a9bSStephen M. Cameron case READ_10: 2622283b4a9bSStephen M. Cameron first_block = 2623283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 2624283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 2625283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 2626283b4a9bSStephen M. Cameron cmd->cmnd[5]; 2627283b4a9bSStephen M. Cameron block_cnt = 2628283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 2629283b4a9bSStephen M. Cameron cmd->cmnd[8]; 2630283b4a9bSStephen M. Cameron break; 2631283b4a9bSStephen M. Cameron case WRITE_12: 2632283b4a9bSStephen M. Cameron is_write = 1; 2633283b4a9bSStephen M. Cameron case READ_12: 2634283b4a9bSStephen M. Cameron first_block = 2635283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 2636283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 2637283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 2638283b4a9bSStephen M. Cameron cmd->cmnd[5]; 2639283b4a9bSStephen M. Cameron block_cnt = 2640283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 2641283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 2642283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 2643283b4a9bSStephen M. Cameron cmd->cmnd[9]; 2644283b4a9bSStephen M. Cameron break; 2645283b4a9bSStephen M. Cameron case WRITE_16: 2646283b4a9bSStephen M. Cameron is_write = 1; 2647283b4a9bSStephen M. Cameron case READ_16: 2648283b4a9bSStephen M. Cameron first_block = 2649283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 2650283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 2651283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 2652283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 2653283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 2654283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 2655283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 2656283b4a9bSStephen M. Cameron cmd->cmnd[9]; 2657283b4a9bSStephen M. Cameron block_cnt = 2658283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 2659283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 2660283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 2661283b4a9bSStephen M. Cameron cmd->cmnd[13]; 2662283b4a9bSStephen M. Cameron break; 2663283b4a9bSStephen M. Cameron default: 2664283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 2665283b4a9bSStephen M. Cameron } 2666283b4a9bSStephen M. Cameron BUG_ON(block_cnt == 0); 2667283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 2668283b4a9bSStephen M. Cameron 2669283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 2670283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 2671283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2672283b4a9bSStephen M. Cameron 2673283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 2674283b4a9bSStephen M. Cameron if (last_block >= map->volume_blk_cnt || last_block < first_block) 2675283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2676283b4a9bSStephen M. Cameron 2677283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 2678283b4a9bSStephen M. Cameron blocks_per_row = map->data_disks_per_row * map->strip_size; 2679283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 2680283b4a9bSStephen M. Cameron tmpdiv = first_block; 2681283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 2682283b4a9bSStephen M. Cameron first_row = tmpdiv; 2683283b4a9bSStephen M. Cameron tmpdiv = last_block; 2684283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 2685283b4a9bSStephen M. Cameron last_row = tmpdiv; 2686283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 2687283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 2688283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 2689283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, map->strip_size); 2690283b4a9bSStephen M. Cameron first_column = tmpdiv; 2691283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 2692283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, map->strip_size); 2693283b4a9bSStephen M. Cameron last_column = tmpdiv; 2694283b4a9bSStephen M. Cameron #else 2695283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 2696283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 2697283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 2698283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 2699283b4a9bSStephen M. Cameron first_column = first_row_offset / map->strip_size; 2700283b4a9bSStephen M. Cameron last_column = last_row_offset / map->strip_size; 2701283b4a9bSStephen M. Cameron #endif 2702283b4a9bSStephen M. Cameron 2703283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 2704283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 2705283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 2706283b4a9bSStephen M. Cameron 2707283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 2708283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 2709283b4a9bSStephen M. Cameron map->row_cnt; 2710283b4a9bSStephen M. Cameron map_index = (map_row * (map->data_disks_per_row + 2711283b4a9bSStephen M. Cameron map->metadata_disks_per_row)) + first_column; 2712283b4a9bSStephen M. Cameron if (dev->raid_level == 2) { 2713283b4a9bSStephen M. Cameron /* simple round-robin balancing of RAID 1+0 reads across 2714283b4a9bSStephen M. Cameron * primary and mirror members. this is appropriate for SSD 2715283b4a9bSStephen M. Cameron * but not optimal for HDD. 2716283b4a9bSStephen M. Cameron */ 2717283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 2718283b4a9bSStephen M. Cameron map_index += map->data_disks_per_row; 2719283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 2720283b4a9bSStephen M. Cameron } 2721283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 2722283b4a9bSStephen M. Cameron disk_block = map->disk_starting_blk + (first_row * map->strip_size) + 2723283b4a9bSStephen M. Cameron (first_row_offset - (first_column * map->strip_size)); 2724283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 2725283b4a9bSStephen M. Cameron 2726283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 2727283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 2728283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 2729283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 2730283b4a9bSStephen M. Cameron } 2731283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 2732283b4a9bSStephen M. Cameron 2733283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 2734283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 2735283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 2736283b4a9bSStephen M. Cameron cdb[1] = 0; 2737283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 2738283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 2739283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 2740283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 2741283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 2742283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 2743283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 2744283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 2745283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 2746283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 2747283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 2748283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 2749283b4a9bSStephen M. Cameron cdb[14] = 0; 2750283b4a9bSStephen M. Cameron cdb[15] = 0; 2751283b4a9bSStephen M. Cameron cdb_len = 16; 2752283b4a9bSStephen M. Cameron } else { 2753283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 2754283b4a9bSStephen M. Cameron cdb[1] = 0; 2755283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 2756283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 2757283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 2758283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 2759283b4a9bSStephen M. Cameron cdb[6] = 0; 2760283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 2761283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 2762283b4a9bSStephen M. Cameron cdb[9] = 0; 2763283b4a9bSStephen M. Cameron cdb_len = 10; 2764283b4a9bSStephen M. Cameron } 2765283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 2766283b4a9bSStephen M. Cameron dev->scsi3addr); 2767283b4a9bSStephen M. Cameron } 2768283b4a9bSStephen M. Cameron 2769f281233dSJeff Garzik static int hpsa_scsi_queue_command_lck(struct scsi_cmnd *cmd, 2770edd16368SStephen M. Cameron void (*done)(struct scsi_cmnd *)) 2771edd16368SStephen M. Cameron { 2772edd16368SStephen M. Cameron struct ctlr_info *h; 2773edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2774edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2775edd16368SStephen M. Cameron struct CommandList *c; 2776edd16368SStephen M. Cameron unsigned long flags; 2777283b4a9bSStephen M. Cameron int rc = 0; 2778edd16368SStephen M. Cameron 2779edd16368SStephen M. Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 2780edd16368SStephen M. Cameron h = sdev_to_hba(cmd->device); 2781edd16368SStephen M. Cameron dev = cmd->device->hostdata; 2782edd16368SStephen M. Cameron if (!dev) { 2783edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2784edd16368SStephen M. Cameron done(cmd); 2785edd16368SStephen M. Cameron return 0; 2786edd16368SStephen M. Cameron } 2787edd16368SStephen M. Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 2788edd16368SStephen M. Cameron 2789edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 2790a0c12413SStephen M. Cameron if (unlikely(h->lockup_detected)) { 2791a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 2792a0c12413SStephen M. Cameron cmd->result = DID_ERROR << 16; 2793a0c12413SStephen M. Cameron done(cmd); 2794a0c12413SStephen M. Cameron return 0; 2795a0c12413SStephen M. Cameron } 2796edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 2797e16a33adSMatt Gates c = cmd_alloc(h); 2798edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 2799edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2800edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 2801edd16368SStephen M. Cameron } 2802edd16368SStephen M. Cameron 2803edd16368SStephen M. Cameron /* Fill in the command list header */ 2804edd16368SStephen M. Cameron 2805edd16368SStephen M. Cameron cmd->scsi_done = done; /* save this for use by completion code */ 2806edd16368SStephen M. Cameron 2807edd16368SStephen M. Cameron /* save c in case we have to abort it */ 2808edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 2809edd16368SStephen M. Cameron 2810edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 2811edd16368SStephen M. Cameron c->scsi_cmd = cmd; 2812e1f7de0cSMatt Gates 2813283b4a9bSStephen M. Cameron /* Call alternate submit routine for I/O accelerated commands. 2814283b4a9bSStephen M. Cameron * Retries always go down the normal I/O path. 2815283b4a9bSStephen M. Cameron */ 2816283b4a9bSStephen M. Cameron if (likely(cmd->retries == 0 && 2817283b4a9bSStephen M. Cameron cmd->request->cmd_type == REQ_TYPE_FS)) { 2818283b4a9bSStephen M. Cameron if (dev->offload_enabled) { 2819283b4a9bSStephen M. Cameron rc = hpsa_scsi_ioaccel_raid_map(h, c); 2820283b4a9bSStephen M. Cameron if (rc == 0) 2821283b4a9bSStephen M. Cameron return 0; /* Sent on ioaccel path */ 2822283b4a9bSStephen M. Cameron if (rc < 0) { /* scsi_dma_map failed. */ 2823283b4a9bSStephen M. Cameron cmd_free(h, c); 2824283b4a9bSStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 2825283b4a9bSStephen M. Cameron } 2826283b4a9bSStephen M. Cameron } else if (dev->ioaccel_handle) { 2827283b4a9bSStephen M. Cameron rc = hpsa_scsi_ioaccel_direct_map(h, c); 2828283b4a9bSStephen M. Cameron if (rc == 0) 2829283b4a9bSStephen M. Cameron return 0; /* Sent on direct map path */ 2830283b4a9bSStephen M. Cameron if (rc < 0) { /* scsi_dma_map failed. */ 2831283b4a9bSStephen M. Cameron cmd_free(h, c); 2832283b4a9bSStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 2833283b4a9bSStephen M. Cameron } 2834283b4a9bSStephen M. Cameron } 2835283b4a9bSStephen M. Cameron } 2836e1f7de0cSMatt Gates 2837edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 2838edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 2839303932fdSDon Brace c->Header.Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT); 2840303932fdSDon Brace c->Header.Tag.lower |= DIRECT_LOOKUP_BIT; 2841edd16368SStephen M. Cameron 2842edd16368SStephen M. Cameron /* Fill in the request block... */ 2843edd16368SStephen M. Cameron 2844edd16368SStephen M. Cameron c->Request.Timeout = 0; 2845edd16368SStephen M. Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 2846edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 2847edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 2848edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 2849edd16368SStephen M. Cameron c->Request.Type.Type = TYPE_CMD; 2850edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 2851edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 2852edd16368SStephen M. Cameron case DMA_TO_DEVICE: 2853edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 2854edd16368SStephen M. Cameron break; 2855edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 2856edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 2857edd16368SStephen M. Cameron break; 2858edd16368SStephen M. Cameron case DMA_NONE: 2859edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 2860edd16368SStephen M. Cameron break; 2861edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 2862edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 2863edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 2864edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 2865edd16368SStephen M. Cameron */ 2866edd16368SStephen M. Cameron 2867edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_RSVD; 2868edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 2869edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 2870edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 2871edd16368SStephen M. Cameron * slide by, and give the same results as if this field 2872edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 2873edd16368SStephen M. Cameron * our purposes here. 2874edd16368SStephen M. Cameron */ 2875edd16368SStephen M. Cameron 2876edd16368SStephen M. Cameron break; 2877edd16368SStephen M. Cameron 2878edd16368SStephen M. Cameron default: 2879edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 2880edd16368SStephen M. Cameron cmd->sc_data_direction); 2881edd16368SStephen M. Cameron BUG(); 2882edd16368SStephen M. Cameron break; 2883edd16368SStephen M. Cameron } 2884edd16368SStephen M. Cameron 288533a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 2886edd16368SStephen M. Cameron cmd_free(h, c); 2887edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 2888edd16368SStephen M. Cameron } 2889edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 2890edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 2891edd16368SStephen M. Cameron return 0; 2892edd16368SStephen M. Cameron } 2893edd16368SStephen M. Cameron 2894f281233dSJeff Garzik static DEF_SCSI_QCMD(hpsa_scsi_queue_command) 2895f281233dSJeff Garzik 28965f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h) 28975f389360SStephen M. Cameron { 28985f389360SStephen M. Cameron unsigned long flags; 28995f389360SStephen M. Cameron 29005f389360SStephen M. Cameron /* 29015f389360SStephen M. Cameron * Don't let rescans be initiated on a controller known 29025f389360SStephen M. Cameron * to be locked up. If the controller locks up *during* 29035f389360SStephen M. Cameron * a rescan, that thread is probably hosed, but at least 29045f389360SStephen M. Cameron * we can prevent new rescan threads from piling up on a 29055f389360SStephen M. Cameron * locked up controller. 29065f389360SStephen M. Cameron */ 29075f389360SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 29085f389360SStephen M. Cameron if (unlikely(h->lockup_detected)) { 29095f389360SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 29105f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 29115f389360SStephen M. Cameron h->scan_finished = 1; 29125f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 29135f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 29145f389360SStephen M. Cameron return 1; 29155f389360SStephen M. Cameron } 29165f389360SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 29175f389360SStephen M. Cameron return 0; 29185f389360SStephen M. Cameron } 29195f389360SStephen M. Cameron 2920a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 2921a08a8471SStephen M. Cameron { 2922a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 2923a08a8471SStephen M. Cameron unsigned long flags; 2924a08a8471SStephen M. Cameron 29255f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 29265f389360SStephen M. Cameron return; 29275f389360SStephen M. Cameron 2928a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 2929a08a8471SStephen M. Cameron while (1) { 2930a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 2931a08a8471SStephen M. Cameron if (h->scan_finished) 2932a08a8471SStephen M. Cameron break; 2933a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 2934a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 2935a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 2936a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 2937a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 2938a08a8471SStephen M. Cameron * happen if we're in here. 2939a08a8471SStephen M. Cameron */ 2940a08a8471SStephen M. Cameron } 2941a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 2942a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 2943a08a8471SStephen M. Cameron 29445f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 29455f389360SStephen M. Cameron return; 29465f389360SStephen M. Cameron 2947a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 2948a08a8471SStephen M. Cameron 2949a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 2950a08a8471SStephen M. Cameron h->scan_finished = 1; /* mark scan as finished. */ 2951a08a8471SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 2952a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 2953a08a8471SStephen M. Cameron } 2954a08a8471SStephen M. Cameron 2955a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 2956a08a8471SStephen M. Cameron unsigned long elapsed_time) 2957a08a8471SStephen M. Cameron { 2958a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 2959a08a8471SStephen M. Cameron unsigned long flags; 2960a08a8471SStephen M. Cameron int finished; 2961a08a8471SStephen M. Cameron 2962a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 2963a08a8471SStephen M. Cameron finished = h->scan_finished; 2964a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 2965a08a8471SStephen M. Cameron return finished; 2966a08a8471SStephen M. Cameron } 2967a08a8471SStephen M. Cameron 2968667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev, 2969667e23d4SStephen M. Cameron int qdepth, int reason) 2970667e23d4SStephen M. Cameron { 2971667e23d4SStephen M. Cameron struct ctlr_info *h = sdev_to_hba(sdev); 2972667e23d4SStephen M. Cameron 2973667e23d4SStephen M. Cameron if (reason != SCSI_QDEPTH_DEFAULT) 2974667e23d4SStephen M. Cameron return -ENOTSUPP; 2975667e23d4SStephen M. Cameron 2976667e23d4SStephen M. Cameron if (qdepth < 1) 2977667e23d4SStephen M. Cameron qdepth = 1; 2978667e23d4SStephen M. Cameron else 2979667e23d4SStephen M. Cameron if (qdepth > h->nr_cmds) 2980667e23d4SStephen M. Cameron qdepth = h->nr_cmds; 2981667e23d4SStephen M. Cameron scsi_adjust_queue_depth(sdev, scsi_get_tag_type(sdev), qdepth); 2982667e23d4SStephen M. Cameron return sdev->queue_depth; 2983667e23d4SStephen M. Cameron } 2984667e23d4SStephen M. Cameron 2985edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h) 2986edd16368SStephen M. Cameron { 2987edd16368SStephen M. Cameron /* we are being forcibly unloaded, and may not refuse. */ 2988edd16368SStephen M. Cameron scsi_remove_host(h->scsi_host); 2989edd16368SStephen M. Cameron scsi_host_put(h->scsi_host); 2990edd16368SStephen M. Cameron h->scsi_host = NULL; 2991edd16368SStephen M. Cameron } 2992edd16368SStephen M. Cameron 2993edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h) 2994edd16368SStephen M. Cameron { 2995b705690dSStephen M. Cameron struct Scsi_Host *sh; 2996b705690dSStephen M. Cameron int error; 2997edd16368SStephen M. Cameron 2998b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 2999b705690dSStephen M. Cameron if (sh == NULL) 3000b705690dSStephen M. Cameron goto fail; 3001b705690dSStephen M. Cameron 3002b705690dSStephen M. Cameron sh->io_port = 0; 3003b705690dSStephen M. Cameron sh->n_io_port = 0; 3004b705690dSStephen M. Cameron sh->this_id = -1; 3005b705690dSStephen M. Cameron sh->max_channel = 3; 3006b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 3007b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 3008b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 3009b705690dSStephen M. Cameron sh->can_queue = h->nr_cmds; 3010b705690dSStephen M. Cameron sh->cmd_per_lun = h->nr_cmds; 3011b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 3012b705690dSStephen M. Cameron h->scsi_host = sh; 3013b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 3014b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 3015b705690dSStephen M. Cameron sh->unique_id = sh->irq; 3016b705690dSStephen M. Cameron error = scsi_add_host(sh, &h->pdev->dev); 3017b705690dSStephen M. Cameron if (error) 3018b705690dSStephen M. Cameron goto fail_host_put; 3019b705690dSStephen M. Cameron scsi_scan_host(sh); 3020b705690dSStephen M. Cameron return 0; 3021b705690dSStephen M. Cameron 3022b705690dSStephen M. Cameron fail_host_put: 3023b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_add_host" 3024b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 3025b705690dSStephen M. Cameron scsi_host_put(sh); 3026b705690dSStephen M. Cameron return error; 3027b705690dSStephen M. Cameron fail: 3028b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_host_alloc" 3029b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 3030b705690dSStephen M. Cameron return -ENOMEM; 3031edd16368SStephen M. Cameron } 3032edd16368SStephen M. Cameron 3033edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h, 3034edd16368SStephen M. Cameron unsigned char lunaddr[]) 3035edd16368SStephen M. Cameron { 3036edd16368SStephen M. Cameron int rc = 0; 3037edd16368SStephen M. Cameron int count = 0; 3038edd16368SStephen M. Cameron int waittime = 1; /* seconds */ 3039edd16368SStephen M. Cameron struct CommandList *c; 3040edd16368SStephen M. Cameron 3041edd16368SStephen M. Cameron c = cmd_special_alloc(h); 3042edd16368SStephen M. Cameron if (!c) { 3043edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 3044edd16368SStephen M. Cameron "wait_for_device_to_become_ready.\n"); 3045edd16368SStephen M. Cameron return IO_ERROR; 3046edd16368SStephen M. Cameron } 3047edd16368SStephen M. Cameron 3048edd16368SStephen M. Cameron /* Send test unit ready until device ready, or give up. */ 3049edd16368SStephen M. Cameron while (count < HPSA_TUR_RETRY_LIMIT) { 3050edd16368SStephen M. Cameron 3051edd16368SStephen M. Cameron /* Wait for a bit. do this first, because if we send 3052edd16368SStephen M. Cameron * the TUR right away, the reset will just abort it. 3053edd16368SStephen M. Cameron */ 3054edd16368SStephen M. Cameron msleep(1000 * waittime); 3055edd16368SStephen M. Cameron count++; 3056edd16368SStephen M. Cameron 3057edd16368SStephen M. Cameron /* Increase wait time with each try, up to a point. */ 3058edd16368SStephen M. Cameron if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 3059edd16368SStephen M. Cameron waittime = waittime * 2; 3060edd16368SStephen M. Cameron 3061a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 3062a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 3063a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 3064edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 3065edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 3066edd16368SStephen M. Cameron 3067edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 3068edd16368SStephen M. Cameron break; 3069edd16368SStephen M. Cameron 3070edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 3071edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 3072edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 3073edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 3074edd16368SStephen M. Cameron break; 3075edd16368SStephen M. Cameron 3076edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "waiting %d secs " 3077edd16368SStephen M. Cameron "for device to become ready.\n", waittime); 3078edd16368SStephen M. Cameron rc = 1; /* device not ready. */ 3079edd16368SStephen M. Cameron } 3080edd16368SStephen M. Cameron 3081edd16368SStephen M. Cameron if (rc) 3082edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 3083edd16368SStephen M. Cameron else 3084edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 3085edd16368SStephen M. Cameron 3086edd16368SStephen M. Cameron cmd_special_free(h, c); 3087edd16368SStephen M. Cameron return rc; 3088edd16368SStephen M. Cameron } 3089edd16368SStephen M. Cameron 3090edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 3091edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 3092edd16368SStephen M. Cameron */ 3093edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 3094edd16368SStephen M. Cameron { 3095edd16368SStephen M. Cameron int rc; 3096edd16368SStephen M. Cameron struct ctlr_info *h; 3097edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 3098edd16368SStephen M. Cameron 3099edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 3100edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 3101edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 3102edd16368SStephen M. Cameron return FAILED; 3103edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 3104edd16368SStephen M. Cameron if (!dev) { 3105edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: " 3106edd16368SStephen M. Cameron "device lookup failed.\n"); 3107edd16368SStephen M. Cameron return FAILED; 3108edd16368SStephen M. Cameron } 3109d416b0c7SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n", 3110d416b0c7SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 3111edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 3112edd16368SStephen M. Cameron rc = hpsa_send_reset(h, dev->scsi3addr); 3113edd16368SStephen M. Cameron if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0) 3114edd16368SStephen M. Cameron return SUCCESS; 3115edd16368SStephen M. Cameron 3116edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device failed.\n"); 3117edd16368SStephen M. Cameron return FAILED; 3118edd16368SStephen M. Cameron } 3119edd16368SStephen M. Cameron 31206cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 31216cba3f19SStephen M. Cameron { 31226cba3f19SStephen M. Cameron u8 original_tag[8]; 31236cba3f19SStephen M. Cameron 31246cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 31256cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 31266cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 31276cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 31286cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 31296cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 31306cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 31316cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 31326cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 31336cba3f19SStephen M. Cameron } 31346cba3f19SStephen M. Cameron 313517eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 313617eb87d2SScott Teel struct CommandList *c, u32 *taglower, u32 *tagupper) 313717eb87d2SScott Teel { 313817eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 313917eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 314017eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 314117eb87d2SScott Teel *tagupper = cm1->Tag.upper; 314217eb87d2SScott Teel *taglower = cm1->Tag.lower; 314317eb87d2SScott Teel } else { 314417eb87d2SScott Teel *tagupper = c->Header.Tag.upper; 314517eb87d2SScott Teel *taglower = c->Header.Tag.lower; 314617eb87d2SScott Teel } 314717eb87d2SScott Teel } 314817eb87d2SScott Teel 314975167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 31506cba3f19SStephen M. Cameron struct CommandList *abort, int swizzle) 315175167d2cSStephen M. Cameron { 315275167d2cSStephen M. Cameron int rc = IO_OK; 315375167d2cSStephen M. Cameron struct CommandList *c; 315475167d2cSStephen M. Cameron struct ErrorInfo *ei; 315517eb87d2SScott Teel u32 tagupper, taglower; 315675167d2cSStephen M. Cameron 315775167d2cSStephen M. Cameron c = cmd_special_alloc(h); 315875167d2cSStephen M. Cameron if (c == NULL) { /* trouble... */ 315975167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 316075167d2cSStephen M. Cameron return -ENOMEM; 316175167d2cSStephen M. Cameron } 316275167d2cSStephen M. Cameron 3163a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 3164a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, abort, 3165a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 31666cba3f19SStephen M. Cameron if (swizzle) 31676cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 316875167d2cSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 316917eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 317075167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n", 317117eb87d2SScott Teel __func__, tagupper, taglower); 317275167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 317375167d2cSStephen M. Cameron 317475167d2cSStephen M. Cameron ei = c->err_info; 317575167d2cSStephen M. Cameron switch (ei->CommandStatus) { 317675167d2cSStephen M. Cameron case CMD_SUCCESS: 317775167d2cSStephen M. Cameron break; 317875167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 317975167d2cSStephen M. Cameron rc = -1; 318075167d2cSStephen M. Cameron break; 318175167d2cSStephen M. Cameron default: 318275167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 318317eb87d2SScott Teel __func__, tagupper, taglower); 318475167d2cSStephen M. Cameron hpsa_scsi_interpret_error(c); 318575167d2cSStephen M. Cameron rc = -1; 318675167d2cSStephen M. Cameron break; 318775167d2cSStephen M. Cameron } 318875167d2cSStephen M. Cameron cmd_special_free(h, c); 318975167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__, 319075167d2cSStephen M. Cameron abort->Header.Tag.upper, abort->Header.Tag.lower); 319175167d2cSStephen M. Cameron return rc; 319275167d2cSStephen M. Cameron } 319375167d2cSStephen M. Cameron 319475167d2cSStephen M. Cameron /* 319575167d2cSStephen M. Cameron * hpsa_find_cmd_in_queue 319675167d2cSStephen M. Cameron * 319775167d2cSStephen M. Cameron * Used to determine whether a command (find) is still present 319875167d2cSStephen M. Cameron * in queue_head. Optionally excludes the last element of queue_head. 319975167d2cSStephen M. Cameron * 320075167d2cSStephen M. Cameron * This is used to avoid unnecessary aborts. Commands in h->reqQ have 320175167d2cSStephen M. Cameron * not yet been submitted, and so can be aborted by the driver without 320275167d2cSStephen M. Cameron * sending an abort to the hardware. 320375167d2cSStephen M. Cameron * 320475167d2cSStephen M. Cameron * Returns pointer to command if found in queue, NULL otherwise. 320575167d2cSStephen M. Cameron */ 320675167d2cSStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue(struct ctlr_info *h, 320775167d2cSStephen M. Cameron struct scsi_cmnd *find, struct list_head *queue_head) 320875167d2cSStephen M. Cameron { 320975167d2cSStephen M. Cameron unsigned long flags; 321075167d2cSStephen M. Cameron struct CommandList *c = NULL; /* ptr into cmpQ */ 321175167d2cSStephen M. Cameron 321275167d2cSStephen M. Cameron if (!find) 321375167d2cSStephen M. Cameron return 0; 321475167d2cSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 321575167d2cSStephen M. Cameron list_for_each_entry(c, queue_head, list) { 321675167d2cSStephen M. Cameron if (c->scsi_cmd == NULL) /* e.g.: passthru ioctl */ 321775167d2cSStephen M. Cameron continue; 321875167d2cSStephen M. Cameron if (c->scsi_cmd == find) { 321975167d2cSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 322075167d2cSStephen M. Cameron return c; 322175167d2cSStephen M. Cameron } 322275167d2cSStephen M. Cameron } 322375167d2cSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 322475167d2cSStephen M. Cameron return NULL; 322575167d2cSStephen M. Cameron } 322675167d2cSStephen M. Cameron 32276cba3f19SStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue_by_tag(struct ctlr_info *h, 32286cba3f19SStephen M. Cameron u8 *tag, struct list_head *queue_head) 32296cba3f19SStephen M. Cameron { 32306cba3f19SStephen M. Cameron unsigned long flags; 32316cba3f19SStephen M. Cameron struct CommandList *c; 32326cba3f19SStephen M. Cameron 32336cba3f19SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 32346cba3f19SStephen M. Cameron list_for_each_entry(c, queue_head, list) { 32356cba3f19SStephen M. Cameron if (memcmp(&c->Header.Tag, tag, 8) != 0) 32366cba3f19SStephen M. Cameron continue; 32376cba3f19SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 32386cba3f19SStephen M. Cameron return c; 32396cba3f19SStephen M. Cameron } 32406cba3f19SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 32416cba3f19SStephen M. Cameron return NULL; 32426cba3f19SStephen M. Cameron } 32436cba3f19SStephen M. Cameron 32446cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't. It's hard to 32456cba3f19SStephen M. Cameron * tell which kind we're dealing with, so we send the abort both ways. There 32466cba3f19SStephen M. Cameron * shouldn't be any collisions between swizzled and unswizzled tags due to the 32476cba3f19SStephen M. Cameron * way we construct our tags but we check anyway in case the assumptions which 32486cba3f19SStephen M. Cameron * make this true someday become false. 32496cba3f19SStephen M. Cameron */ 32506cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 32516cba3f19SStephen M. Cameron unsigned char *scsi3addr, struct CommandList *abort) 32526cba3f19SStephen M. Cameron { 32536cba3f19SStephen M. Cameron u8 swizzled_tag[8]; 32546cba3f19SStephen M. Cameron struct CommandList *c; 32556cba3f19SStephen M. Cameron int rc = 0, rc2 = 0; 32566cba3f19SStephen M. Cameron 32576cba3f19SStephen M. Cameron /* we do not expect to find the swizzled tag in our queue, but 32586cba3f19SStephen M. Cameron * check anyway just to be sure the assumptions which make this 32596cba3f19SStephen M. Cameron * the case haven't become wrong. 32606cba3f19SStephen M. Cameron */ 32616cba3f19SStephen M. Cameron memcpy(swizzled_tag, &abort->Request.CDB[4], 8); 32626cba3f19SStephen M. Cameron swizzle_abort_tag(swizzled_tag); 32636cba3f19SStephen M. Cameron c = hpsa_find_cmd_in_queue_by_tag(h, swizzled_tag, &h->cmpQ); 32646cba3f19SStephen M. Cameron if (c != NULL) { 32656cba3f19SStephen M. Cameron dev_warn(&h->pdev->dev, "Unexpectedly found byte-swapped tag in completion queue.\n"); 32666cba3f19SStephen M. Cameron return hpsa_send_abort(h, scsi3addr, abort, 0); 32676cba3f19SStephen M. Cameron } 32686cba3f19SStephen M. Cameron rc = hpsa_send_abort(h, scsi3addr, abort, 0); 32696cba3f19SStephen M. Cameron 32706cba3f19SStephen M. Cameron /* if the command is still in our queue, we can't conclude that it was 32716cba3f19SStephen M. Cameron * aborted (it might have just completed normally) but in any case 32726cba3f19SStephen M. Cameron * we don't need to try to abort it another way. 32736cba3f19SStephen M. Cameron */ 32746cba3f19SStephen M. Cameron c = hpsa_find_cmd_in_queue(h, abort->scsi_cmd, &h->cmpQ); 32756cba3f19SStephen M. Cameron if (c) 32766cba3f19SStephen M. Cameron rc2 = hpsa_send_abort(h, scsi3addr, abort, 1); 32776cba3f19SStephen M. Cameron return rc && rc2; 32786cba3f19SStephen M. Cameron } 32796cba3f19SStephen M. Cameron 328075167d2cSStephen M. Cameron /* Send an abort for the specified command. 328175167d2cSStephen M. Cameron * If the device and controller support it, 328275167d2cSStephen M. Cameron * send a task abort request. 328375167d2cSStephen M. Cameron */ 328475167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 328575167d2cSStephen M. Cameron { 328675167d2cSStephen M. Cameron 328775167d2cSStephen M. Cameron int i, rc; 328875167d2cSStephen M. Cameron struct ctlr_info *h; 328975167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 329075167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 329175167d2cSStephen M. Cameron struct CommandList *found; 329275167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 329375167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 329475167d2cSStephen M. Cameron int ml = 0; 329517eb87d2SScott Teel u32 tagupper, taglower; 329675167d2cSStephen M. Cameron 329775167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 329875167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 329975167d2cSStephen M. Cameron if (WARN(h == NULL, 330075167d2cSStephen M. Cameron "ABORT REQUEST FAILED, Controller lookup failed.\n")) 330175167d2cSStephen M. Cameron return FAILED; 330275167d2cSStephen M. Cameron 330375167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 330475167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 330575167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 330675167d2cSStephen M. Cameron return FAILED; 330775167d2cSStephen M. Cameron 330875167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 330975167d2cSStephen M. Cameron ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%d ", 331075167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 331175167d2cSStephen M. Cameron sc->device->id, sc->device->lun); 331275167d2cSStephen M. Cameron 331375167d2cSStephen M. Cameron /* Find the device of the command to be aborted */ 331475167d2cSStephen M. Cameron dev = sc->device->hostdata; 331575167d2cSStephen M. Cameron if (!dev) { 331675167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 331775167d2cSStephen M. Cameron msg); 331875167d2cSStephen M. Cameron return FAILED; 331975167d2cSStephen M. Cameron } 332075167d2cSStephen M. Cameron 332175167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 332275167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 332375167d2cSStephen M. Cameron if (abort == NULL) { 332475167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n", 332575167d2cSStephen M. Cameron msg); 332675167d2cSStephen M. Cameron return FAILED; 332775167d2cSStephen M. Cameron } 332817eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 332917eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 333075167d2cSStephen M. Cameron as = (struct scsi_cmnd *) abort->scsi_cmd; 333175167d2cSStephen M. Cameron if (as != NULL) 333275167d2cSStephen M. Cameron ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ", 333375167d2cSStephen M. Cameron as->cmnd[0], as->serial_number); 333475167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s\n", msg); 333575167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n", 333675167d2cSStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 333775167d2cSStephen M. Cameron 333875167d2cSStephen M. Cameron /* Search reqQ to See if command is queued but not submitted, 333975167d2cSStephen M. Cameron * if so, complete the command with aborted status and remove 334075167d2cSStephen M. Cameron * it from the reqQ. 334175167d2cSStephen M. Cameron */ 334275167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->reqQ); 334375167d2cSStephen M. Cameron if (found) { 334475167d2cSStephen M. Cameron found->err_info->CommandStatus = CMD_ABORTED; 334575167d2cSStephen M. Cameron finish_cmd(found); 334675167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s Request SUCCEEDED (driver queue).\n", 334775167d2cSStephen M. Cameron msg); 334875167d2cSStephen M. Cameron return SUCCESS; 334975167d2cSStephen M. Cameron } 335075167d2cSStephen M. Cameron 335175167d2cSStephen M. Cameron /* not in reqQ, if also not in cmpQ, must have already completed */ 335275167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ); 335375167d2cSStephen M. Cameron if (!found) { 3354d6ebd0f7SStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request SUCCEEDED (not known to driver).\n", 335575167d2cSStephen M. Cameron msg); 335675167d2cSStephen M. Cameron return SUCCESS; 335775167d2cSStephen M. Cameron } 335875167d2cSStephen M. Cameron 335975167d2cSStephen M. Cameron /* 336075167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 336175167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 336275167d2cSStephen M. Cameron * distinguish which. Send the abort down. 336375167d2cSStephen M. Cameron */ 33646cba3f19SStephen M. Cameron rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort); 336575167d2cSStephen M. Cameron if (rc != 0) { 336675167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg); 336775167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n", 336875167d2cSStephen M. Cameron h->scsi_host->host_no, 336975167d2cSStephen M. Cameron dev->bus, dev->target, dev->lun); 337075167d2cSStephen M. Cameron return FAILED; 337175167d2cSStephen M. Cameron } 337275167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg); 337375167d2cSStephen M. Cameron 337475167d2cSStephen M. Cameron /* If the abort(s) above completed and actually aborted the 337575167d2cSStephen M. Cameron * command, then the command to be aborted should already be 337675167d2cSStephen M. Cameron * completed. If not, wait around a bit more to see if they 337775167d2cSStephen M. Cameron * manage to complete normally. 337875167d2cSStephen M. Cameron */ 337975167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30 338075167d2cSStephen M. Cameron for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) { 338175167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ); 338275167d2cSStephen M. Cameron if (!found) 338375167d2cSStephen M. Cameron return SUCCESS; 338475167d2cSStephen M. Cameron msleep(100); 338575167d2cSStephen M. Cameron } 338675167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n", 338775167d2cSStephen M. Cameron msg, ABORT_COMPLETE_WAIT_SECS); 338875167d2cSStephen M. Cameron return FAILED; 338975167d2cSStephen M. Cameron } 339075167d2cSStephen M. Cameron 339175167d2cSStephen M. Cameron 3392edd16368SStephen M. Cameron /* 3393edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 3394edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 3395edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 3396edd16368SStephen M. Cameron * cmd_free() is the complement. 3397edd16368SStephen M. Cameron */ 3398edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 3399edd16368SStephen M. Cameron { 3400edd16368SStephen M. Cameron struct CommandList *c; 3401edd16368SStephen M. Cameron int i; 3402edd16368SStephen M. Cameron union u64bit temp64; 3403edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 3404e16a33adSMatt Gates unsigned long flags; 3405edd16368SStephen M. Cameron 3406e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 3407edd16368SStephen M. Cameron do { 3408edd16368SStephen M. Cameron i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds); 3409e16a33adSMatt Gates if (i == h->nr_cmds) { 3410e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 3411edd16368SStephen M. Cameron return NULL; 3412e16a33adSMatt Gates } 3413edd16368SStephen M. Cameron } while (test_and_set_bit 3414edd16368SStephen M. Cameron (i & (BITS_PER_LONG - 1), 3415edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0); 3416e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 3417e16a33adSMatt Gates 3418edd16368SStephen M. Cameron c = h->cmd_pool + i; 3419edd16368SStephen M. Cameron memset(c, 0, sizeof(*c)); 3420edd16368SStephen M. Cameron cmd_dma_handle = h->cmd_pool_dhandle 3421edd16368SStephen M. Cameron + i * sizeof(*c); 3422edd16368SStephen M. Cameron c->err_info = h->errinfo_pool + i; 3423edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 3424edd16368SStephen M. Cameron err_dma_handle = h->errinfo_pool_dhandle 3425edd16368SStephen M. Cameron + i * sizeof(*c->err_info); 3426edd16368SStephen M. Cameron 3427edd16368SStephen M. Cameron c->cmdindex = i; 3428edd16368SStephen M. Cameron 34299e0fc764SStephen M. Cameron INIT_LIST_HEAD(&c->list); 343001a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 343101a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 3432edd16368SStephen M. Cameron c->ErrDesc.Addr.lower = temp64.val32.lower; 3433edd16368SStephen M. Cameron c->ErrDesc.Addr.upper = temp64.val32.upper; 3434edd16368SStephen M. Cameron c->ErrDesc.Len = sizeof(*c->err_info); 3435edd16368SStephen M. Cameron 3436edd16368SStephen M. Cameron c->h = h; 3437edd16368SStephen M. Cameron return c; 3438edd16368SStephen M. Cameron } 3439edd16368SStephen M. Cameron 3440edd16368SStephen M. Cameron /* For operations that can wait for kmalloc to possibly sleep, 3441edd16368SStephen M. Cameron * this routine can be called. Lock need not be held to call 3442edd16368SStephen M. Cameron * cmd_special_alloc. cmd_special_free() is the complement. 3443edd16368SStephen M. Cameron */ 3444edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h) 3445edd16368SStephen M. Cameron { 3446edd16368SStephen M. Cameron struct CommandList *c; 3447edd16368SStephen M. Cameron union u64bit temp64; 3448edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 3449edd16368SStephen M. Cameron 3450edd16368SStephen M. Cameron c = pci_alloc_consistent(h->pdev, sizeof(*c), &cmd_dma_handle); 3451edd16368SStephen M. Cameron if (c == NULL) 3452edd16368SStephen M. Cameron return NULL; 3453edd16368SStephen M. Cameron memset(c, 0, sizeof(*c)); 3454edd16368SStephen M. Cameron 3455e1f7de0cSMatt Gates c->cmd_type = CMD_SCSI; 3456edd16368SStephen M. Cameron c->cmdindex = -1; 3457edd16368SStephen M. Cameron 3458edd16368SStephen M. Cameron c->err_info = pci_alloc_consistent(h->pdev, sizeof(*c->err_info), 3459edd16368SStephen M. Cameron &err_dma_handle); 3460edd16368SStephen M. Cameron 3461edd16368SStephen M. Cameron if (c->err_info == NULL) { 3462edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 3463edd16368SStephen M. Cameron sizeof(*c), c, cmd_dma_handle); 3464edd16368SStephen M. Cameron return NULL; 3465edd16368SStephen M. Cameron } 3466edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 3467edd16368SStephen M. Cameron 34689e0fc764SStephen M. Cameron INIT_LIST_HEAD(&c->list); 346901a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 347001a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 3471edd16368SStephen M. Cameron c->ErrDesc.Addr.lower = temp64.val32.lower; 3472edd16368SStephen M. Cameron c->ErrDesc.Addr.upper = temp64.val32.upper; 3473edd16368SStephen M. Cameron c->ErrDesc.Len = sizeof(*c->err_info); 3474edd16368SStephen M. Cameron 3475edd16368SStephen M. Cameron c->h = h; 3476edd16368SStephen M. Cameron return c; 3477edd16368SStephen M. Cameron } 3478edd16368SStephen M. Cameron 3479edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 3480edd16368SStephen M. Cameron { 3481edd16368SStephen M. Cameron int i; 3482e16a33adSMatt Gates unsigned long flags; 3483edd16368SStephen M. Cameron 3484edd16368SStephen M. Cameron i = c - h->cmd_pool; 3485e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 3486edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 3487edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 3488e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 3489edd16368SStephen M. Cameron } 3490edd16368SStephen M. Cameron 3491edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c) 3492edd16368SStephen M. Cameron { 3493edd16368SStephen M. Cameron union u64bit temp64; 3494edd16368SStephen M. Cameron 3495edd16368SStephen M. Cameron temp64.val32.lower = c->ErrDesc.Addr.lower; 3496edd16368SStephen M. Cameron temp64.val32.upper = c->ErrDesc.Addr.upper; 3497edd16368SStephen M. Cameron pci_free_consistent(h->pdev, sizeof(*c->err_info), 3498edd16368SStephen M. Cameron c->err_info, (dma_addr_t) temp64.val); 3499edd16368SStephen M. Cameron pci_free_consistent(h->pdev, sizeof(*c), 3500d896f3f3SStephen M. Cameron c, (dma_addr_t) (c->busaddr & DIRECT_LOOKUP_MASK)); 3501edd16368SStephen M. Cameron } 3502edd16368SStephen M. Cameron 3503edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 3504edd16368SStephen M. Cameron 3505edd16368SStephen M. Cameron static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, void *arg) 3506edd16368SStephen M. Cameron { 3507edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 3508edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 3509edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 3510edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 3511edd16368SStephen M. Cameron int err; 3512edd16368SStephen M. Cameron u32 cp; 3513edd16368SStephen M. Cameron 3514938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 3515edd16368SStephen M. Cameron err = 0; 3516edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 3517edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 3518edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 3519edd16368SStephen M. Cameron sizeof(arg64.Request)); 3520edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 3521edd16368SStephen M. Cameron sizeof(arg64.error_info)); 3522edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 3523edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 3524edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 3525edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 3526edd16368SStephen M. Cameron 3527edd16368SStephen M. Cameron if (err) 3528edd16368SStephen M. Cameron return -EFAULT; 3529edd16368SStephen M. Cameron 3530e39eeaedSStephen M. Cameron err = hpsa_ioctl(dev, CCISS_PASSTHRU, (void *)p); 3531edd16368SStephen M. Cameron if (err) 3532edd16368SStephen M. Cameron return err; 3533edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 3534edd16368SStephen M. Cameron sizeof(arg32->error_info)); 3535edd16368SStephen M. Cameron if (err) 3536edd16368SStephen M. Cameron return -EFAULT; 3537edd16368SStephen M. Cameron return err; 3538edd16368SStephen M. Cameron } 3539edd16368SStephen M. Cameron 3540edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 3541edd16368SStephen M. Cameron int cmd, void *arg) 3542edd16368SStephen M. Cameron { 3543edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 3544edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 3545edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 3546edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 3547edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 3548edd16368SStephen M. Cameron int err; 3549edd16368SStephen M. Cameron u32 cp; 3550edd16368SStephen M. Cameron 3551938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 3552edd16368SStephen M. Cameron err = 0; 3553edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 3554edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 3555edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 3556edd16368SStephen M. Cameron sizeof(arg64.Request)); 3557edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 3558edd16368SStephen M. Cameron sizeof(arg64.error_info)); 3559edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 3560edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 3561edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 3562edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 3563edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 3564edd16368SStephen M. Cameron 3565edd16368SStephen M. Cameron if (err) 3566edd16368SStephen M. Cameron return -EFAULT; 3567edd16368SStephen M. Cameron 3568e39eeaedSStephen M. Cameron err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, (void *)p); 3569edd16368SStephen M. Cameron if (err) 3570edd16368SStephen M. Cameron return err; 3571edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 3572edd16368SStephen M. Cameron sizeof(arg32->error_info)); 3573edd16368SStephen M. Cameron if (err) 3574edd16368SStephen M. Cameron return -EFAULT; 3575edd16368SStephen M. Cameron return err; 3576edd16368SStephen M. Cameron } 357771fe75a7SStephen M. Cameron 357871fe75a7SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg) 357971fe75a7SStephen M. Cameron { 358071fe75a7SStephen M. Cameron switch (cmd) { 358171fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 358271fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 358371fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 358471fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 358571fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 358671fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 358771fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 358871fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 358971fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 359071fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 359171fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 359271fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 359371fe75a7SStephen M. Cameron case CCISS_REGNEWD: 359471fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 359571fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 359671fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 359771fe75a7SStephen M. Cameron 359871fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 359971fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 360071fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 360171fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 360271fe75a7SStephen M. Cameron 360371fe75a7SStephen M. Cameron default: 360471fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 360571fe75a7SStephen M. Cameron } 360671fe75a7SStephen M. Cameron } 3607edd16368SStephen M. Cameron #endif 3608edd16368SStephen M. Cameron 3609edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 3610edd16368SStephen M. Cameron { 3611edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 3612edd16368SStephen M. Cameron 3613edd16368SStephen M. Cameron if (!argp) 3614edd16368SStephen M. Cameron return -EINVAL; 3615edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 3616edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 3617edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 3618edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 3619edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 3620edd16368SStephen M. Cameron return -EFAULT; 3621edd16368SStephen M. Cameron return 0; 3622edd16368SStephen M. Cameron } 3623edd16368SStephen M. Cameron 3624edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 3625edd16368SStephen M. Cameron { 3626edd16368SStephen M. Cameron DriverVer_type DriverVer; 3627edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 3628edd16368SStephen M. Cameron int rc; 3629edd16368SStephen M. Cameron 3630edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 3631edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 3632edd16368SStephen M. Cameron if (rc != 3) { 3633edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 3634edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 3635edd16368SStephen M. Cameron vmaj = 0; 3636edd16368SStephen M. Cameron vmin = 0; 3637edd16368SStephen M. Cameron vsubmin = 0; 3638edd16368SStephen M. Cameron } 3639edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 3640edd16368SStephen M. Cameron if (!argp) 3641edd16368SStephen M. Cameron return -EINVAL; 3642edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 3643edd16368SStephen M. Cameron return -EFAULT; 3644edd16368SStephen M. Cameron return 0; 3645edd16368SStephen M. Cameron } 3646edd16368SStephen M. Cameron 3647edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 3648edd16368SStephen M. Cameron { 3649edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 3650edd16368SStephen M. Cameron struct CommandList *c; 3651edd16368SStephen M. Cameron char *buff = NULL; 3652edd16368SStephen M. Cameron union u64bit temp64; 3653c1f63c8fSStephen M. Cameron int rc = 0; 3654edd16368SStephen M. Cameron 3655edd16368SStephen M. Cameron if (!argp) 3656edd16368SStephen M. Cameron return -EINVAL; 3657edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 3658edd16368SStephen M. Cameron return -EPERM; 3659edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 3660edd16368SStephen M. Cameron return -EFAULT; 3661edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 3662edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 3663edd16368SStephen M. Cameron return -EINVAL; 3664edd16368SStephen M. Cameron } 3665edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 3666edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 3667edd16368SStephen M. Cameron if (buff == NULL) 3668edd16368SStephen M. Cameron return -EFAULT; 3669edd16368SStephen M. Cameron if (iocommand.Request.Type.Direction == XFER_WRITE) { 3670edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 3671b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 3672b03a7771SStephen M. Cameron iocommand.buf_size)) { 3673c1f63c8fSStephen M. Cameron rc = -EFAULT; 3674c1f63c8fSStephen M. Cameron goto out_kfree; 3675edd16368SStephen M. Cameron } 3676b03a7771SStephen M. Cameron } else { 3677edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 3678b03a7771SStephen M. Cameron } 3679b03a7771SStephen M. Cameron } 3680edd16368SStephen M. Cameron c = cmd_special_alloc(h); 3681edd16368SStephen M. Cameron if (c == NULL) { 3682c1f63c8fSStephen M. Cameron rc = -ENOMEM; 3683c1f63c8fSStephen M. Cameron goto out_kfree; 3684edd16368SStephen M. Cameron } 3685edd16368SStephen M. Cameron /* Fill in the command type */ 3686edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 3687edd16368SStephen M. Cameron /* Fill in Command Header */ 3688edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 3689edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 3690edd16368SStephen M. Cameron c->Header.SGList = 1; 3691edd16368SStephen M. Cameron c->Header.SGTotal = 1; 3692edd16368SStephen M. Cameron } else { /* no buffers to fill */ 3693edd16368SStephen M. Cameron c->Header.SGList = 0; 3694edd16368SStephen M. Cameron c->Header.SGTotal = 0; 3695edd16368SStephen M. Cameron } 3696edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 3697edd16368SStephen M. Cameron /* use the kernel address the cmd block for tag */ 3698edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 3699edd16368SStephen M. Cameron 3700edd16368SStephen M. Cameron /* Fill in Request block */ 3701edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 3702edd16368SStephen M. Cameron sizeof(c->Request)); 3703edd16368SStephen M. Cameron 3704edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 3705edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 3706edd16368SStephen M. Cameron temp64.val = pci_map_single(h->pdev, buff, 3707edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 3708bcc48ffaSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64.val)) { 3709bcc48ffaSStephen M. Cameron c->SG[0].Addr.lower = 0; 3710bcc48ffaSStephen M. Cameron c->SG[0].Addr.upper = 0; 3711bcc48ffaSStephen M. Cameron c->SG[0].Len = 0; 3712bcc48ffaSStephen M. Cameron rc = -ENOMEM; 3713bcc48ffaSStephen M. Cameron goto out; 3714bcc48ffaSStephen M. Cameron } 3715edd16368SStephen M. Cameron c->SG[0].Addr.lower = temp64.val32.lower; 3716edd16368SStephen M. Cameron c->SG[0].Addr.upper = temp64.val32.upper; 3717edd16368SStephen M. Cameron c->SG[0].Len = iocommand.buf_size; 3718e1d9cbfaSMatt Gates c->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining*/ 3719edd16368SStephen M. Cameron } 3720a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 3721c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 3722edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 3723edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 3724edd16368SStephen M. Cameron 3725edd16368SStephen M. Cameron /* Copy the error information out */ 3726edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 3727edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 3728edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 3729c1f63c8fSStephen M. Cameron rc = -EFAULT; 3730c1f63c8fSStephen M. Cameron goto out; 3731edd16368SStephen M. Cameron } 3732b03a7771SStephen M. Cameron if (iocommand.Request.Type.Direction == XFER_READ && 3733b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 3734edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 3735edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 3736c1f63c8fSStephen M. Cameron rc = -EFAULT; 3737c1f63c8fSStephen M. Cameron goto out; 3738edd16368SStephen M. Cameron } 3739edd16368SStephen M. Cameron } 3740c1f63c8fSStephen M. Cameron out: 3741edd16368SStephen M. Cameron cmd_special_free(h, c); 3742c1f63c8fSStephen M. Cameron out_kfree: 3743c1f63c8fSStephen M. Cameron kfree(buff); 3744c1f63c8fSStephen M. Cameron return rc; 3745edd16368SStephen M. Cameron } 3746edd16368SStephen M. Cameron 3747edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 3748edd16368SStephen M. Cameron { 3749edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 3750edd16368SStephen M. Cameron struct CommandList *c; 3751edd16368SStephen M. Cameron unsigned char **buff = NULL; 3752edd16368SStephen M. Cameron int *buff_size = NULL; 3753edd16368SStephen M. Cameron union u64bit temp64; 3754edd16368SStephen M. Cameron BYTE sg_used = 0; 3755edd16368SStephen M. Cameron int status = 0; 3756edd16368SStephen M. Cameron int i; 375701a02ffcSStephen M. Cameron u32 left; 375801a02ffcSStephen M. Cameron u32 sz; 3759edd16368SStephen M. Cameron BYTE __user *data_ptr; 3760edd16368SStephen M. Cameron 3761edd16368SStephen M. Cameron if (!argp) 3762edd16368SStephen M. Cameron return -EINVAL; 3763edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 3764edd16368SStephen M. Cameron return -EPERM; 3765edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 3766edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 3767edd16368SStephen M. Cameron if (!ioc) { 3768edd16368SStephen M. Cameron status = -ENOMEM; 3769edd16368SStephen M. Cameron goto cleanup1; 3770edd16368SStephen M. Cameron } 3771edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 3772edd16368SStephen M. Cameron status = -EFAULT; 3773edd16368SStephen M. Cameron goto cleanup1; 3774edd16368SStephen M. Cameron } 3775edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 3776edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 3777edd16368SStephen M. Cameron status = -EINVAL; 3778edd16368SStephen M. Cameron goto cleanup1; 3779edd16368SStephen M. Cameron } 3780edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 3781edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 3782edd16368SStephen M. Cameron status = -EINVAL; 3783edd16368SStephen M. Cameron goto cleanup1; 3784edd16368SStephen M. Cameron } 3785d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 3786edd16368SStephen M. Cameron status = -EINVAL; 3787edd16368SStephen M. Cameron goto cleanup1; 3788edd16368SStephen M. Cameron } 3789d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 3790edd16368SStephen M. Cameron if (!buff) { 3791edd16368SStephen M. Cameron status = -ENOMEM; 3792edd16368SStephen M. Cameron goto cleanup1; 3793edd16368SStephen M. Cameron } 3794d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 3795edd16368SStephen M. Cameron if (!buff_size) { 3796edd16368SStephen M. Cameron status = -ENOMEM; 3797edd16368SStephen M. Cameron goto cleanup1; 3798edd16368SStephen M. Cameron } 3799edd16368SStephen M. Cameron left = ioc->buf_size; 3800edd16368SStephen M. Cameron data_ptr = ioc->buf; 3801edd16368SStephen M. Cameron while (left) { 3802edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 3803edd16368SStephen M. Cameron buff_size[sg_used] = sz; 3804edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 3805edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 3806edd16368SStephen M. Cameron status = -ENOMEM; 3807edd16368SStephen M. Cameron goto cleanup1; 3808edd16368SStephen M. Cameron } 3809edd16368SStephen M. Cameron if (ioc->Request.Type.Direction == XFER_WRITE) { 3810edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 3811edd16368SStephen M. Cameron status = -ENOMEM; 3812edd16368SStephen M. Cameron goto cleanup1; 3813edd16368SStephen M. Cameron } 3814edd16368SStephen M. Cameron } else 3815edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 3816edd16368SStephen M. Cameron left -= sz; 3817edd16368SStephen M. Cameron data_ptr += sz; 3818edd16368SStephen M. Cameron sg_used++; 3819edd16368SStephen M. Cameron } 3820edd16368SStephen M. Cameron c = cmd_special_alloc(h); 3821edd16368SStephen M. Cameron if (c == NULL) { 3822edd16368SStephen M. Cameron status = -ENOMEM; 3823edd16368SStephen M. Cameron goto cleanup1; 3824edd16368SStephen M. Cameron } 3825edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 3826edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 3827b03a7771SStephen M. Cameron c->Header.SGList = c->Header.SGTotal = sg_used; 3828edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 3829edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 3830edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 3831edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 3832edd16368SStephen M. Cameron int i; 3833edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 3834edd16368SStephen M. Cameron temp64.val = pci_map_single(h->pdev, buff[i], 3835edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 3836bcc48ffaSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64.val)) { 3837bcc48ffaSStephen M. Cameron c->SG[i].Addr.lower = 0; 3838bcc48ffaSStephen M. Cameron c->SG[i].Addr.upper = 0; 3839bcc48ffaSStephen M. Cameron c->SG[i].Len = 0; 3840bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 3841bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 3842bcc48ffaSStephen M. Cameron status = -ENOMEM; 3843e2d4a1f6SStephen M. Cameron goto cleanup0; 3844bcc48ffaSStephen M. Cameron } 3845edd16368SStephen M. Cameron c->SG[i].Addr.lower = temp64.val32.lower; 3846edd16368SStephen M. Cameron c->SG[i].Addr.upper = temp64.val32.upper; 3847edd16368SStephen M. Cameron c->SG[i].Len = buff_size[i]; 3848e1d9cbfaSMatt Gates c->SG[i].Ext = i < sg_used - 1 ? 0 : HPSA_SG_LAST; 3849edd16368SStephen M. Cameron } 3850edd16368SStephen M. Cameron } 3851a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 3852b03a7771SStephen M. Cameron if (sg_used) 3853edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 3854edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 3855edd16368SStephen M. Cameron /* Copy the error information out */ 3856edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 3857edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 3858edd16368SStephen M. Cameron status = -EFAULT; 3859e2d4a1f6SStephen M. Cameron goto cleanup0; 3860edd16368SStephen M. Cameron } 3861b03a7771SStephen M. Cameron if (ioc->Request.Type.Direction == XFER_READ && ioc->buf_size > 0) { 3862edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 3863edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 3864edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 3865edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 3866edd16368SStephen M. Cameron status = -EFAULT; 3867e2d4a1f6SStephen M. Cameron goto cleanup0; 3868edd16368SStephen M. Cameron } 3869edd16368SStephen M. Cameron ptr += buff_size[i]; 3870edd16368SStephen M. Cameron } 3871edd16368SStephen M. Cameron } 3872edd16368SStephen M. Cameron status = 0; 3873e2d4a1f6SStephen M. Cameron cleanup0: 3874e2d4a1f6SStephen M. Cameron cmd_special_free(h, c); 3875edd16368SStephen M. Cameron cleanup1: 3876edd16368SStephen M. Cameron if (buff) { 3877edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 3878edd16368SStephen M. Cameron kfree(buff[i]); 3879edd16368SStephen M. Cameron kfree(buff); 3880edd16368SStephen M. Cameron } 3881edd16368SStephen M. Cameron kfree(buff_size); 3882edd16368SStephen M. Cameron kfree(ioc); 3883edd16368SStephen M. Cameron return status; 3884edd16368SStephen M. Cameron } 3885edd16368SStephen M. Cameron 3886edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 3887edd16368SStephen M. Cameron struct CommandList *c) 3888edd16368SStephen M. Cameron { 3889edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 3890edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 3891edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 3892edd16368SStephen M. Cameron } 38930390f0c0SStephen M. Cameron 38940390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h) 38950390f0c0SStephen M. Cameron { 38960390f0c0SStephen M. Cameron unsigned long flags; 38970390f0c0SStephen M. Cameron 38980390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 38990390f0c0SStephen M. Cameron if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) { 39000390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 39010390f0c0SStephen M. Cameron return -1; 39020390f0c0SStephen M. Cameron } 39030390f0c0SStephen M. Cameron h->passthru_count++; 39040390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 39050390f0c0SStephen M. Cameron return 0; 39060390f0c0SStephen M. Cameron } 39070390f0c0SStephen M. Cameron 39080390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h) 39090390f0c0SStephen M. Cameron { 39100390f0c0SStephen M. Cameron unsigned long flags; 39110390f0c0SStephen M. Cameron 39120390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 39130390f0c0SStephen M. Cameron if (h->passthru_count <= 0) { 39140390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 39150390f0c0SStephen M. Cameron /* not expecting to get here. */ 39160390f0c0SStephen M. Cameron dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n"); 39170390f0c0SStephen M. Cameron return; 39180390f0c0SStephen M. Cameron } 39190390f0c0SStephen M. Cameron h->passthru_count--; 39200390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 39210390f0c0SStephen M. Cameron } 39220390f0c0SStephen M. Cameron 3923edd16368SStephen M. Cameron /* 3924edd16368SStephen M. Cameron * ioctl 3925edd16368SStephen M. Cameron */ 3926edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg) 3927edd16368SStephen M. Cameron { 3928edd16368SStephen M. Cameron struct ctlr_info *h; 3929edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 39300390f0c0SStephen M. Cameron int rc; 3931edd16368SStephen M. Cameron 3932edd16368SStephen M. Cameron h = sdev_to_hba(dev); 3933edd16368SStephen M. Cameron 3934edd16368SStephen M. Cameron switch (cmd) { 3935edd16368SStephen M. Cameron case CCISS_DEREGDISK: 3936edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 3937edd16368SStephen M. Cameron case CCISS_REGNEWD: 3938a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 3939edd16368SStephen M. Cameron return 0; 3940edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 3941edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 3942edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 3943edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 3944edd16368SStephen M. Cameron case CCISS_PASSTHRU: 39450390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 39460390f0c0SStephen M. Cameron return -EAGAIN; 39470390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 39480390f0c0SStephen M. Cameron decrement_passthru_count(h); 39490390f0c0SStephen M. Cameron return rc; 3950edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 39510390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 39520390f0c0SStephen M. Cameron return -EAGAIN; 39530390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 39540390f0c0SStephen M. Cameron decrement_passthru_count(h); 39550390f0c0SStephen M. Cameron return rc; 3956edd16368SStephen M. Cameron default: 3957edd16368SStephen M. Cameron return -ENOTTY; 3958edd16368SStephen M. Cameron } 3959edd16368SStephen M. Cameron } 3960edd16368SStephen M. Cameron 39616f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 39626f039790SGreg Kroah-Hartman u8 reset_type) 396364670ac8SStephen M. Cameron { 396464670ac8SStephen M. Cameron struct CommandList *c; 396564670ac8SStephen M. Cameron 396664670ac8SStephen M. Cameron c = cmd_alloc(h); 396764670ac8SStephen M. Cameron if (!c) 396864670ac8SStephen M. Cameron return -ENOMEM; 3969a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 3970a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 397164670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 397264670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 397364670ac8SStephen M. Cameron c->waiting = NULL; 397464670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 397564670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 397664670ac8SStephen M. Cameron * the command either. This is the last command we will send before 397764670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 397864670ac8SStephen M. Cameron */ 397964670ac8SStephen M. Cameron return 0; 398064670ac8SStephen M. Cameron } 398164670ac8SStephen M. Cameron 3982a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 398301a02ffcSStephen M. Cameron void *buff, size_t size, u8 page_code, unsigned char *scsi3addr, 3984edd16368SStephen M. Cameron int cmd_type) 3985edd16368SStephen M. Cameron { 3986edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 398775167d2cSStephen M. Cameron struct CommandList *a; /* for commands to be aborted */ 3988edd16368SStephen M. Cameron 3989edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 3990edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 3991edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 3992edd16368SStephen M. Cameron c->Header.SGList = 1; 3993edd16368SStephen M. Cameron c->Header.SGTotal = 1; 3994edd16368SStephen M. Cameron } else { 3995edd16368SStephen M. Cameron c->Header.SGList = 0; 3996edd16368SStephen M. Cameron c->Header.SGTotal = 0; 3997edd16368SStephen M. Cameron } 3998edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 3999edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 4000edd16368SStephen M. Cameron 4001edd16368SStephen M. Cameron c->Request.Type.Type = cmd_type; 4002edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 4003edd16368SStephen M. Cameron switch (cmd) { 4004edd16368SStephen M. Cameron case HPSA_INQUIRY: 4005edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 4006edd16368SStephen M. Cameron if (page_code != 0) { 4007edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 4008edd16368SStephen M. Cameron c->Request.CDB[2] = page_code; 4009edd16368SStephen M. Cameron } 4010edd16368SStephen M. Cameron c->Request.CDBLen = 6; 4011edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4012edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 4013edd16368SStephen M. Cameron c->Request.Timeout = 0; 4014edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 4015edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 4016edd16368SStephen M. Cameron break; 4017edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 4018edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 4019edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 4020edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 4021edd16368SStephen M. Cameron */ 4022edd16368SStephen M. Cameron c->Request.CDBLen = 12; 4023edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4024edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 4025edd16368SStephen M. Cameron c->Request.Timeout = 0; 4026edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 4027edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 4028edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 4029edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 4030edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 4031edd16368SStephen M. Cameron break; 4032edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 4033edd16368SStephen M. Cameron c->Request.CDBLen = 12; 4034edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4035edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 4036edd16368SStephen M. Cameron c->Request.Timeout = 0; 4037edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 4038edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 4039bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 4040bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 4041edd16368SStephen M. Cameron break; 4042edd16368SStephen M. Cameron case TEST_UNIT_READY: 4043edd16368SStephen M. Cameron c->Request.CDBLen = 6; 4044edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4045edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 4046edd16368SStephen M. Cameron c->Request.Timeout = 0; 4047edd16368SStephen M. Cameron break; 4048283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 4049283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 4050283b4a9bSStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4051283b4a9bSStephen M. Cameron c->Request.Type.Direction = XFER_READ; 4052283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 4053283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 4054283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 4055283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 4056283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 4057283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 4058283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 4059283b4a9bSStephen M. Cameron break; 4060edd16368SStephen M. Cameron default: 4061edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 4062edd16368SStephen M. Cameron BUG(); 4063a2dac136SStephen M. Cameron return -1; 4064edd16368SStephen M. Cameron } 4065edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 4066edd16368SStephen M. Cameron switch (cmd) { 4067edd16368SStephen M. Cameron 4068edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 4069edd16368SStephen M. Cameron c->Request.CDBLen = 16; 4070edd16368SStephen M. Cameron c->Request.Type.Type = 1; /* It is a MSG not a CMD */ 4071edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4072edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 4073edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 407464670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 407564670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 407621e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 4077edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 4078edd16368SStephen M. Cameron /* LunID device */ 4079edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 4080edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 4081edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 4082edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 4083edd16368SStephen M. Cameron break; 408475167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 408575167d2cSStephen M. Cameron a = buff; /* point to command to be aborted */ 408675167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "Abort Tag:0x%08x:%08x using request Tag:0x%08x:%08x\n", 408775167d2cSStephen M. Cameron a->Header.Tag.upper, a->Header.Tag.lower, 408875167d2cSStephen M. Cameron c->Header.Tag.upper, c->Header.Tag.lower); 408975167d2cSStephen M. Cameron c->Request.CDBLen = 16; 409075167d2cSStephen M. Cameron c->Request.Type.Type = TYPE_MSG; 409175167d2cSStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 409275167d2cSStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 409375167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 409475167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 409575167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 409675167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 409775167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 409875167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 409975167d2cSStephen M. Cameron c->Request.CDB[4] = a->Header.Tag.lower & 0xFF; 410075167d2cSStephen M. Cameron c->Request.CDB[5] = (a->Header.Tag.lower >> 8) & 0xFF; 410175167d2cSStephen M. Cameron c->Request.CDB[6] = (a->Header.Tag.lower >> 16) & 0xFF; 410275167d2cSStephen M. Cameron c->Request.CDB[7] = (a->Header.Tag.lower >> 24) & 0xFF; 410375167d2cSStephen M. Cameron c->Request.CDB[8] = a->Header.Tag.upper & 0xFF; 410475167d2cSStephen M. Cameron c->Request.CDB[9] = (a->Header.Tag.upper >> 8) & 0xFF; 410575167d2cSStephen M. Cameron c->Request.CDB[10] = (a->Header.Tag.upper >> 16) & 0xFF; 410675167d2cSStephen M. Cameron c->Request.CDB[11] = (a->Header.Tag.upper >> 24) & 0xFF; 410775167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 410875167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 410975167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 411075167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 411175167d2cSStephen M. Cameron break; 4112edd16368SStephen M. Cameron default: 4113edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 4114edd16368SStephen M. Cameron cmd); 4115edd16368SStephen M. Cameron BUG(); 4116edd16368SStephen M. Cameron } 4117edd16368SStephen M. Cameron } else { 4118edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 4119edd16368SStephen M. Cameron BUG(); 4120edd16368SStephen M. Cameron } 4121edd16368SStephen M. Cameron 4122edd16368SStephen M. Cameron switch (c->Request.Type.Direction) { 4123edd16368SStephen M. Cameron case XFER_READ: 4124edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 4125edd16368SStephen M. Cameron break; 4126edd16368SStephen M. Cameron case XFER_WRITE: 4127edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 4128edd16368SStephen M. Cameron break; 4129edd16368SStephen M. Cameron case XFER_NONE: 4130edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 4131edd16368SStephen M. Cameron break; 4132edd16368SStephen M. Cameron default: 4133edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 4134edd16368SStephen M. Cameron } 4135a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 4136a2dac136SStephen M. Cameron return -1; 4137a2dac136SStephen M. Cameron return 0; 4138edd16368SStephen M. Cameron } 4139edd16368SStephen M. Cameron 4140edd16368SStephen M. Cameron /* 4141edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 4142edd16368SStephen M. Cameron */ 4143edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 4144edd16368SStephen M. Cameron { 4145edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 4146edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 4147088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 4148088ba34cSStephen M. Cameron page_offs + size); 4149edd16368SStephen M. Cameron 4150edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 4151edd16368SStephen M. Cameron } 4152edd16368SStephen M. Cameron 4153edd16368SStephen M. Cameron /* Takes cmds off the submission queue and sends them to the hardware, 4154edd16368SStephen M. Cameron * then puts them on the queue of cmds waiting for completion. 4155edd16368SStephen M. Cameron */ 4156edd16368SStephen M. Cameron static void start_io(struct ctlr_info *h) 4157edd16368SStephen M. Cameron { 4158edd16368SStephen M. Cameron struct CommandList *c; 4159e16a33adSMatt Gates unsigned long flags; 4160edd16368SStephen M. Cameron 4161e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 41629e0fc764SStephen M. Cameron while (!list_empty(&h->reqQ)) { 41639e0fc764SStephen M. Cameron c = list_entry(h->reqQ.next, struct CommandList, list); 4164edd16368SStephen M. Cameron /* can't do anything if fifo is full */ 4165edd16368SStephen M. Cameron if ((h->access.fifo_full(h))) { 4166396883e2SStephen M. Cameron h->fifo_recently_full = 1; 4167edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "fifo full\n"); 4168edd16368SStephen M. Cameron break; 4169edd16368SStephen M. Cameron } 4170396883e2SStephen M. Cameron h->fifo_recently_full = 0; 4171edd16368SStephen M. Cameron 4172edd16368SStephen M. Cameron /* Get the first entry from the Request Q */ 4173edd16368SStephen M. Cameron removeQ(c); 4174edd16368SStephen M. Cameron h->Qdepth--; 4175edd16368SStephen M. Cameron 4176edd16368SStephen M. Cameron /* Put job onto the completed Q */ 4177edd16368SStephen M. Cameron addQ(&h->cmpQ, c); 4178e16a33adSMatt Gates 4179e16a33adSMatt Gates /* Must increment commands_outstanding before unlocking 4180e16a33adSMatt Gates * and submitting to avoid race checking for fifo full 4181e16a33adSMatt Gates * condition. 4182e16a33adSMatt Gates */ 4183e16a33adSMatt Gates h->commands_outstanding++; 4184e16a33adSMatt Gates if (h->commands_outstanding > h->max_outstanding) 4185e16a33adSMatt Gates h->max_outstanding = h->commands_outstanding; 4186e16a33adSMatt Gates 4187e16a33adSMatt Gates /* Tell the controller execute command */ 4188e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4189e16a33adSMatt Gates h->access.submit_command(h, c); 4190e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 4191edd16368SStephen M. Cameron } 4192e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4193edd16368SStephen M. Cameron } 4194edd16368SStephen M. Cameron 4195254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 4196edd16368SStephen M. Cameron { 4197254f796bSMatt Gates return h->access.command_completed(h, q); 4198edd16368SStephen M. Cameron } 4199edd16368SStephen M. Cameron 4200900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 4201edd16368SStephen M. Cameron { 4202edd16368SStephen M. Cameron return h->access.intr_pending(h); 4203edd16368SStephen M. Cameron } 4204edd16368SStephen M. Cameron 4205edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 4206edd16368SStephen M. Cameron { 420710f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 420810f66018SStephen M. Cameron (h->interrupts_enabled == 0); 4209edd16368SStephen M. Cameron } 4210edd16368SStephen M. Cameron 421101a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 421201a02ffcSStephen M. Cameron u32 raw_tag) 4213edd16368SStephen M. Cameron { 4214edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 4215edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 4216edd16368SStephen M. Cameron return 1; 4217edd16368SStephen M. Cameron } 4218edd16368SStephen M. Cameron return 0; 4219edd16368SStephen M. Cameron } 4220edd16368SStephen M. Cameron 42215a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 4222edd16368SStephen M. Cameron { 4223e16a33adSMatt Gates unsigned long flags; 4224396883e2SStephen M. Cameron int io_may_be_stalled = 0; 4225396883e2SStephen M. Cameron struct ctlr_info *h = c->h; 4226e16a33adSMatt Gates 4227396883e2SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 4228edd16368SStephen M. Cameron removeQ(c); 4229396883e2SStephen M. Cameron 4230396883e2SStephen M. Cameron /* 4231396883e2SStephen M. Cameron * Check for possibly stalled i/o. 4232396883e2SStephen M. Cameron * 4233396883e2SStephen M. Cameron * If a fifo_full condition is encountered, requests will back up 4234396883e2SStephen M. Cameron * in h->reqQ. This queue is only emptied out by start_io which is 4235396883e2SStephen M. Cameron * only called when a new i/o request comes in. If no i/o's are 4236396883e2SStephen M. Cameron * forthcoming, the i/o's in h->reqQ can get stuck. So we call 4237396883e2SStephen M. Cameron * start_io from here if we detect such a danger. 4238396883e2SStephen M. Cameron * 4239396883e2SStephen M. Cameron * Normally, we shouldn't hit this case, but pounding on the 4240396883e2SStephen M. Cameron * CCISS_PASSTHRU ioctl can provoke it. Only call start_io if 4241396883e2SStephen M. Cameron * commands_outstanding is low. We want to avoid calling 4242396883e2SStephen M. Cameron * start_io from in here as much as possible, and esp. don't 4243396883e2SStephen M. Cameron * want to get in a cycle where we call start_io every time 4244396883e2SStephen M. Cameron * through here. 4245396883e2SStephen M. Cameron */ 4246396883e2SStephen M. Cameron if (unlikely(h->fifo_recently_full) && 4247396883e2SStephen M. Cameron h->commands_outstanding < 5) 4248396883e2SStephen M. Cameron io_may_be_stalled = 1; 4249396883e2SStephen M. Cameron 4250396883e2SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 4251396883e2SStephen M. Cameron 4252e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 4253e1f7de0cSMatt Gates if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI)) 42541fb011fbSStephen M. Cameron complete_scsi_command(c); 4255edd16368SStephen M. Cameron else if (c->cmd_type == CMD_IOCTL_PEND) 4256edd16368SStephen M. Cameron complete(c->waiting); 4257396883e2SStephen M. Cameron if (unlikely(io_may_be_stalled)) 4258396883e2SStephen M. Cameron start_io(h); 4259edd16368SStephen M. Cameron } 4260edd16368SStephen M. Cameron 4261a104c99fSStephen M. Cameron static inline u32 hpsa_tag_contains_index(u32 tag) 4262a104c99fSStephen M. Cameron { 4263a104c99fSStephen M. Cameron return tag & DIRECT_LOOKUP_BIT; 4264a104c99fSStephen M. Cameron } 4265a104c99fSStephen M. Cameron 4266a104c99fSStephen M. Cameron static inline u32 hpsa_tag_to_index(u32 tag) 4267a104c99fSStephen M. Cameron { 4268a104c99fSStephen M. Cameron return tag >> DIRECT_LOOKUP_SHIFT; 4269a104c99fSStephen M. Cameron } 4270a104c99fSStephen M. Cameron 4271a9a3a273SStephen M. Cameron 4272a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 4273a104c99fSStephen M. Cameron { 4274a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 4275a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 4276960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 4277a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 4278a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 4279a104c99fSStephen M. Cameron } 4280a104c99fSStephen M. Cameron 4281303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 42821d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 4283303932fdSDon Brace u32 raw_tag) 4284303932fdSDon Brace { 4285303932fdSDon Brace u32 tag_index; 4286303932fdSDon Brace struct CommandList *c; 4287303932fdSDon Brace 4288303932fdSDon Brace tag_index = hpsa_tag_to_index(raw_tag); 42891d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 4290303932fdSDon Brace c = h->cmd_pool + tag_index; 42915a3d16f5SStephen M. Cameron finish_cmd(c); 42921d94f94dSStephen M. Cameron } 4293303932fdSDon Brace } 4294303932fdSDon Brace 4295303932fdSDon Brace /* process completion of a non-indexed command */ 42961d94f94dSStephen M. Cameron static inline void process_nonindexed_cmd(struct ctlr_info *h, 4297303932fdSDon Brace u32 raw_tag) 4298303932fdSDon Brace { 4299303932fdSDon Brace u32 tag; 4300303932fdSDon Brace struct CommandList *c = NULL; 4301e16a33adSMatt Gates unsigned long flags; 4302303932fdSDon Brace 4303a9a3a273SStephen M. Cameron tag = hpsa_tag_discard_error_bits(h, raw_tag); 4304e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 43059e0fc764SStephen M. Cameron list_for_each_entry(c, &h->cmpQ, list) { 4306303932fdSDon Brace if ((c->busaddr & 0xFFFFFFE0) == (tag & 0xFFFFFFE0)) { 4307e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 43085a3d16f5SStephen M. Cameron finish_cmd(c); 43091d94f94dSStephen M. Cameron return; 4310303932fdSDon Brace } 4311303932fdSDon Brace } 4312e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4313303932fdSDon Brace bad_tag(h, h->nr_cmds + 1, raw_tag); 4314303932fdSDon Brace } 4315303932fdSDon Brace 431664670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 431764670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 431864670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 431964670ac8SStephen M. Cameron * functions. 432064670ac8SStephen M. Cameron */ 432164670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 432264670ac8SStephen M. Cameron { 432364670ac8SStephen M. Cameron if (likely(!reset_devices)) 432464670ac8SStephen M. Cameron return 0; 432564670ac8SStephen M. Cameron 432664670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 432764670ac8SStephen M. Cameron return 0; 432864670ac8SStephen M. Cameron 432964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 433064670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 433164670ac8SStephen M. Cameron 433264670ac8SStephen M. Cameron return 1; 433364670ac8SStephen M. Cameron } 433464670ac8SStephen M. Cameron 4335254f796bSMatt Gates /* 4336254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 4337254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 4338254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 4339254f796bSMatt Gates */ 4340254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 434164670ac8SStephen M. Cameron { 4342254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 4343254f796bSMatt Gates } 4344254f796bSMatt Gates 4345254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 4346254f796bSMatt Gates { 4347254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 4348254f796bSMatt Gates u8 q = *(u8 *) queue; 434964670ac8SStephen M. Cameron u32 raw_tag; 435064670ac8SStephen M. Cameron 435164670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 435264670ac8SStephen M. Cameron return IRQ_NONE; 435364670ac8SStephen M. Cameron 435464670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 435564670ac8SStephen M. Cameron return IRQ_NONE; 4356a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 435764670ac8SStephen M. Cameron while (interrupt_pending(h)) { 4358254f796bSMatt Gates raw_tag = get_next_completion(h, q); 435964670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 4360254f796bSMatt Gates raw_tag = next_command(h, q); 436164670ac8SStephen M. Cameron } 436264670ac8SStephen M. Cameron return IRQ_HANDLED; 436364670ac8SStephen M. Cameron } 436464670ac8SStephen M. Cameron 4365254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 436664670ac8SStephen M. Cameron { 4367254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 436864670ac8SStephen M. Cameron u32 raw_tag; 4369254f796bSMatt Gates u8 q = *(u8 *) queue; 437064670ac8SStephen M. Cameron 437164670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 437264670ac8SStephen M. Cameron return IRQ_NONE; 437364670ac8SStephen M. Cameron 4374a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 4375254f796bSMatt Gates raw_tag = get_next_completion(h, q); 437664670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 4377254f796bSMatt Gates raw_tag = next_command(h, q); 437864670ac8SStephen M. Cameron return IRQ_HANDLED; 437964670ac8SStephen M. Cameron } 438064670ac8SStephen M. Cameron 4381254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 4382edd16368SStephen M. Cameron { 4383254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 4384303932fdSDon Brace u32 raw_tag; 4385254f796bSMatt Gates u8 q = *(u8 *) queue; 4386edd16368SStephen M. Cameron 4387edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 4388edd16368SStephen M. Cameron return IRQ_NONE; 4389a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 439010f66018SStephen M. Cameron while (interrupt_pending(h)) { 4391254f796bSMatt Gates raw_tag = get_next_completion(h, q); 439210f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 43931d94f94dSStephen M. Cameron if (likely(hpsa_tag_contains_index(raw_tag))) 43941d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 439510f66018SStephen M. Cameron else 43961d94f94dSStephen M. Cameron process_nonindexed_cmd(h, raw_tag); 4397254f796bSMatt Gates raw_tag = next_command(h, q); 439810f66018SStephen M. Cameron } 439910f66018SStephen M. Cameron } 440010f66018SStephen M. Cameron return IRQ_HANDLED; 440110f66018SStephen M. Cameron } 440210f66018SStephen M. Cameron 4403254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 440410f66018SStephen M. Cameron { 4405254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 440610f66018SStephen M. Cameron u32 raw_tag; 4407254f796bSMatt Gates u8 q = *(u8 *) queue; 440810f66018SStephen M. Cameron 4409a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 4410254f796bSMatt Gates raw_tag = get_next_completion(h, q); 4411303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 44121d94f94dSStephen M. Cameron if (likely(hpsa_tag_contains_index(raw_tag))) 44131d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 4414303932fdSDon Brace else 44151d94f94dSStephen M. Cameron process_nonindexed_cmd(h, raw_tag); 4416254f796bSMatt Gates raw_tag = next_command(h, q); 4417edd16368SStephen M. Cameron } 4418edd16368SStephen M. Cameron return IRQ_HANDLED; 4419edd16368SStephen M. Cameron } 4420edd16368SStephen M. Cameron 4421a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 4422a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 4423a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 4424a9a3a273SStephen M. Cameron */ 44256f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 4426edd16368SStephen M. Cameron unsigned char type) 4427edd16368SStephen M. Cameron { 4428edd16368SStephen M. Cameron struct Command { 4429edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 4430edd16368SStephen M. Cameron struct RequestBlock Request; 4431edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 4432edd16368SStephen M. Cameron }; 4433edd16368SStephen M. Cameron struct Command *cmd; 4434edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 4435edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 4436edd16368SStephen M. Cameron dma_addr_t paddr64; 4437edd16368SStephen M. Cameron uint32_t paddr32, tag; 4438edd16368SStephen M. Cameron void __iomem *vaddr; 4439edd16368SStephen M. Cameron int i, err; 4440edd16368SStephen M. Cameron 4441edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 4442edd16368SStephen M. Cameron if (vaddr == NULL) 4443edd16368SStephen M. Cameron return -ENOMEM; 4444edd16368SStephen M. Cameron 4445edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 4446edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 4447edd16368SStephen M. Cameron * memory. 4448edd16368SStephen M. Cameron */ 4449edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 4450edd16368SStephen M. Cameron if (err) { 4451edd16368SStephen M. Cameron iounmap(vaddr); 4452edd16368SStephen M. Cameron return -ENOMEM; 4453edd16368SStephen M. Cameron } 4454edd16368SStephen M. Cameron 4455edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 4456edd16368SStephen M. Cameron if (cmd == NULL) { 4457edd16368SStephen M. Cameron iounmap(vaddr); 4458edd16368SStephen M. Cameron return -ENOMEM; 4459edd16368SStephen M. Cameron } 4460edd16368SStephen M. Cameron 4461edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 4462edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 4463edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 4464edd16368SStephen M. Cameron */ 4465edd16368SStephen M. Cameron paddr32 = paddr64; 4466edd16368SStephen M. Cameron 4467edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 4468edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 4469edd16368SStephen M. Cameron cmd->CommandHeader.SGTotal = 0; 4470edd16368SStephen M. Cameron cmd->CommandHeader.Tag.lower = paddr32; 4471edd16368SStephen M. Cameron cmd->CommandHeader.Tag.upper = 0; 4472edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 4473edd16368SStephen M. Cameron 4474edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 4475edd16368SStephen M. Cameron cmd->Request.Type.Type = TYPE_MSG; 4476edd16368SStephen M. Cameron cmd->Request.Type.Attribute = ATTR_HEADOFQUEUE; 4477edd16368SStephen M. Cameron cmd->Request.Type.Direction = XFER_NONE; 4478edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 4479edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 4480edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 4481edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 4482edd16368SStephen M. Cameron cmd->ErrorDescriptor.Addr.lower = paddr32 + sizeof(*cmd); 4483edd16368SStephen M. Cameron cmd->ErrorDescriptor.Addr.upper = 0; 4484edd16368SStephen M. Cameron cmd->ErrorDescriptor.Len = sizeof(struct ErrorInfo); 4485edd16368SStephen M. Cameron 4486edd16368SStephen M. Cameron writel(paddr32, vaddr + SA5_REQUEST_PORT_OFFSET); 4487edd16368SStephen M. Cameron 4488edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 4489edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 4490a9a3a273SStephen M. Cameron if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr32) 4491edd16368SStephen M. Cameron break; 4492edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 4493edd16368SStephen M. Cameron } 4494edd16368SStephen M. Cameron 4495edd16368SStephen M. Cameron iounmap(vaddr); 4496edd16368SStephen M. Cameron 4497edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 4498edd16368SStephen M. Cameron * still complete the command. 4499edd16368SStephen M. Cameron */ 4500edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 4501edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 4502edd16368SStephen M. Cameron opcode, type); 4503edd16368SStephen M. Cameron return -ETIMEDOUT; 4504edd16368SStephen M. Cameron } 4505edd16368SStephen M. Cameron 4506edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 4507edd16368SStephen M. Cameron 4508edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 4509edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 4510edd16368SStephen M. Cameron opcode, type); 4511edd16368SStephen M. Cameron return -EIO; 4512edd16368SStephen M. Cameron } 4513edd16368SStephen M. Cameron 4514edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 4515edd16368SStephen M. Cameron opcode, type); 4516edd16368SStephen M. Cameron return 0; 4517edd16368SStephen M. Cameron } 4518edd16368SStephen M. Cameron 4519edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 4520edd16368SStephen M. Cameron 45211df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 4522cf0b08d0SStephen M. Cameron void * __iomem vaddr, u32 use_doorbell) 4523edd16368SStephen M. Cameron { 45241df8552aSStephen M. Cameron u16 pmcsr; 45251df8552aSStephen M. Cameron int pos; 4526edd16368SStephen M. Cameron 45271df8552aSStephen M. Cameron if (use_doorbell) { 45281df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 45291df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 45301df8552aSStephen M. Cameron * other way using the doorbell register. 4531edd16368SStephen M. Cameron */ 45321df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 4533cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 453485009239SStephen M. Cameron 453585009239SStephen M. Cameron /* PMC hardware guys tell us we need a 5 second delay after 453685009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 453785009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 453885009239SStephen M. Cameron * over in some weird corner cases. 453985009239SStephen M. Cameron */ 454085009239SStephen M. Cameron msleep(5000); 45411df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 4542edd16368SStephen M. Cameron 4543edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 4544edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 4545edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 4546edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 45471df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 45481df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 45491df8552aSStephen M. Cameron * controller." */ 4550edd16368SStephen M. Cameron 45511df8552aSStephen M. Cameron pos = pci_find_capability(pdev, PCI_CAP_ID_PM); 45521df8552aSStephen M. Cameron if (pos == 0) { 45531df8552aSStephen M. Cameron dev_err(&pdev->dev, 45541df8552aSStephen M. Cameron "hpsa_reset_controller: " 45551df8552aSStephen M. Cameron "PCI PM not supported\n"); 45561df8552aSStephen M. Cameron return -ENODEV; 45571df8552aSStephen M. Cameron } 45581df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 4559edd16368SStephen M. Cameron /* enter the D3hot power management state */ 4560edd16368SStephen M. Cameron pci_read_config_word(pdev, pos + PCI_PM_CTRL, &pmcsr); 4561edd16368SStephen M. Cameron pmcsr &= ~PCI_PM_CTRL_STATE_MASK; 4562edd16368SStephen M. Cameron pmcsr |= PCI_D3hot; 4563edd16368SStephen M. Cameron pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr); 4564edd16368SStephen M. Cameron 4565edd16368SStephen M. Cameron msleep(500); 4566edd16368SStephen M. Cameron 4567edd16368SStephen M. Cameron /* enter the D0 power management state */ 4568edd16368SStephen M. Cameron pmcsr &= ~PCI_PM_CTRL_STATE_MASK; 4569edd16368SStephen M. Cameron pmcsr |= PCI_D0; 4570edd16368SStephen M. Cameron pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr); 4571c4853efeSMike Miller 4572c4853efeSMike Miller /* 4573c4853efeSMike Miller * The P600 requires a small delay when changing states. 4574c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 4575c4853efeSMike Miller * This for kdump only and is particular to the P600. 4576c4853efeSMike Miller */ 4577c4853efeSMike Miller msleep(500); 45781df8552aSStephen M. Cameron } 45791df8552aSStephen M. Cameron return 0; 45801df8552aSStephen M. Cameron } 45811df8552aSStephen M. Cameron 45826f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 4583580ada3cSStephen M. Cameron { 4584580ada3cSStephen M. Cameron memset(driver_version, 0, len); 4585f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 4586580ada3cSStephen M. Cameron } 4587580ada3cSStephen M. Cameron 45886f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 4589580ada3cSStephen M. Cameron { 4590580ada3cSStephen M. Cameron char *driver_version; 4591580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 4592580ada3cSStephen M. Cameron 4593580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 4594580ada3cSStephen M. Cameron if (!driver_version) 4595580ada3cSStephen M. Cameron return -ENOMEM; 4596580ada3cSStephen M. Cameron 4597580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 4598580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 4599580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 4600580ada3cSStephen M. Cameron kfree(driver_version); 4601580ada3cSStephen M. Cameron return 0; 4602580ada3cSStephen M. Cameron } 4603580ada3cSStephen M. Cameron 46046f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 46056f039790SGreg Kroah-Hartman unsigned char *driver_ver) 4606580ada3cSStephen M. Cameron { 4607580ada3cSStephen M. Cameron int i; 4608580ada3cSStephen M. Cameron 4609580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 4610580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 4611580ada3cSStephen M. Cameron } 4612580ada3cSStephen M. Cameron 46136f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 4614580ada3cSStephen M. Cameron { 4615580ada3cSStephen M. Cameron 4616580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 4617580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 4618580ada3cSStephen M. Cameron 4619580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 4620580ada3cSStephen M. Cameron if (!old_driver_ver) 4621580ada3cSStephen M. Cameron return -ENOMEM; 4622580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 4623580ada3cSStephen M. Cameron 4624580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 4625580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 4626580ada3cSStephen M. Cameron */ 4627580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 4628580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 4629580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 4630580ada3cSStephen M. Cameron kfree(old_driver_ver); 4631580ada3cSStephen M. Cameron return rc; 4632580ada3cSStephen M. Cameron } 46331df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 46341df8552aSStephen M. Cameron * states or the using the doorbell register. 46351df8552aSStephen M. Cameron */ 46366f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev) 46371df8552aSStephen M. Cameron { 46381df8552aSStephen M. Cameron u64 cfg_offset; 46391df8552aSStephen M. Cameron u32 cfg_base_addr; 46401df8552aSStephen M. Cameron u64 cfg_base_addr_index; 46411df8552aSStephen M. Cameron void __iomem *vaddr; 46421df8552aSStephen M. Cameron unsigned long paddr; 4643580ada3cSStephen M. Cameron u32 misc_fw_support; 4644270d05deSStephen M. Cameron int rc; 46451df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 4646cf0b08d0SStephen M. Cameron u32 use_doorbell; 464718867659SStephen M. Cameron u32 board_id; 4648270d05deSStephen M. Cameron u16 command_register; 46491df8552aSStephen M. Cameron 46501df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 46511df8552aSStephen M. Cameron * the same thing as 46521df8552aSStephen M. Cameron * 46531df8552aSStephen M. Cameron * pci_save_state(pci_dev); 46541df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 46551df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 46561df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 46571df8552aSStephen M. Cameron * 46581df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 46591df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 46601df8552aSStephen M. Cameron * using the doorbell register. 46611df8552aSStephen M. Cameron */ 466218867659SStephen M. Cameron 466325c1e56aSStephen M. Cameron rc = hpsa_lookup_board_id(pdev, &board_id); 466446380786SStephen M. Cameron if (rc < 0 || !ctlr_is_resettable(board_id)) { 466525c1e56aSStephen M. Cameron dev_warn(&pdev->dev, "Not resetting device.\n"); 466625c1e56aSStephen M. Cameron return -ENODEV; 466725c1e56aSStephen M. Cameron } 466846380786SStephen M. Cameron 466946380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 467046380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 467146380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 467218867659SStephen M. Cameron 4673270d05deSStephen M. Cameron /* Save the PCI command register */ 4674270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 4675270d05deSStephen M. Cameron /* Turn the board off. This is so that later pci_restore_state() 4676270d05deSStephen M. Cameron * won't turn the board on before the rest of config space is ready. 4677270d05deSStephen M. Cameron */ 4678270d05deSStephen M. Cameron pci_disable_device(pdev); 4679270d05deSStephen M. Cameron pci_save_state(pdev); 46801df8552aSStephen M. Cameron 46811df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 46821df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 46831df8552aSStephen M. Cameron if (rc) 46841df8552aSStephen M. Cameron return rc; 46851df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 46861df8552aSStephen M. Cameron if (!vaddr) 46871df8552aSStephen M. Cameron return -ENOMEM; 46881df8552aSStephen M. Cameron 46891df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 46901df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 46911df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 46921df8552aSStephen M. Cameron if (rc) 46931df8552aSStephen M. Cameron goto unmap_vaddr; 46941df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 46951df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 46961df8552aSStephen M. Cameron if (!cfgtable) { 46971df8552aSStephen M. Cameron rc = -ENOMEM; 46981df8552aSStephen M. Cameron goto unmap_vaddr; 46991df8552aSStephen M. Cameron } 4700580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 4701580ada3cSStephen M. Cameron if (rc) 4702580ada3cSStephen M. Cameron goto unmap_vaddr; 47031df8552aSStephen M. Cameron 4704cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 4705cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 4706cf0b08d0SStephen M. Cameron */ 47071df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 4708cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 4709cf0b08d0SStephen M. Cameron if (use_doorbell) { 4710cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 4711cf0b08d0SStephen M. Cameron } else { 47121df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 4713cf0b08d0SStephen M. Cameron if (use_doorbell) { 4714fba63097SMike Miller dev_warn(&pdev->dev, "Soft reset not supported. " 4715fba63097SMike Miller "Firmware update is required.\n"); 471664670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 4717cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 4718cf0b08d0SStephen M. Cameron } 4719cf0b08d0SStephen M. Cameron } 47201df8552aSStephen M. Cameron 47211df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 47221df8552aSStephen M. Cameron if (rc) 47231df8552aSStephen M. Cameron goto unmap_cfgtable; 4724edd16368SStephen M. Cameron 4725270d05deSStephen M. Cameron pci_restore_state(pdev); 4726270d05deSStephen M. Cameron rc = pci_enable_device(pdev); 4727270d05deSStephen M. Cameron if (rc) { 4728270d05deSStephen M. Cameron dev_warn(&pdev->dev, "failed to enable device.\n"); 4729270d05deSStephen M. Cameron goto unmap_cfgtable; 4730edd16368SStephen M. Cameron } 4731270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 4732edd16368SStephen M. Cameron 47331df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 47341df8552aSStephen M. Cameron need a little pause here */ 47351df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 47361df8552aSStephen M. Cameron 4737fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 4738fe5389c8SStephen M. Cameron if (rc) { 4739fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 474064670ac8SStephen M. Cameron "failed waiting for board to become ready " 474164670ac8SStephen M. Cameron "after hard reset\n"); 4742fe5389c8SStephen M. Cameron goto unmap_cfgtable; 4743fe5389c8SStephen M. Cameron } 4744fe5389c8SStephen M. Cameron 4745580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 4746580ada3cSStephen M. Cameron if (rc < 0) 4747580ada3cSStephen M. Cameron goto unmap_cfgtable; 4748580ada3cSStephen M. Cameron if (rc) { 474964670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 475064670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 475164670ac8SStephen M. Cameron rc = -ENOTSUPP; 4752580ada3cSStephen M. Cameron } else { 475364670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 47541df8552aSStephen M. Cameron } 47551df8552aSStephen M. Cameron 47561df8552aSStephen M. Cameron unmap_cfgtable: 47571df8552aSStephen M. Cameron iounmap(cfgtable); 47581df8552aSStephen M. Cameron 47591df8552aSStephen M. Cameron unmap_vaddr: 47601df8552aSStephen M. Cameron iounmap(vaddr); 47611df8552aSStephen M. Cameron return rc; 4762edd16368SStephen M. Cameron } 4763edd16368SStephen M. Cameron 4764edd16368SStephen M. Cameron /* 4765edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 4766edd16368SStephen M. Cameron * the io functions. 4767edd16368SStephen M. Cameron * This is for debug only. 4768edd16368SStephen M. Cameron */ 4769edd16368SStephen M. Cameron static void print_cfg_table(struct device *dev, struct CfgTable *tb) 4770edd16368SStephen M. Cameron { 477158f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 4772edd16368SStephen M. Cameron int i; 4773edd16368SStephen M. Cameron char temp_name[17]; 4774edd16368SStephen M. Cameron 4775edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 4776edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 4777edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 4778edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 4779edd16368SStephen M. Cameron temp_name[4] = '\0'; 4780edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 4781edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 4782edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 4783edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 4784edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 4785edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 4786edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 4787edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 4788edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 4789edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 4790edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 4791edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 4792edd16368SStephen M. Cameron dev_info(dev, " Max outstanding commands = 0x%d\n", 4793edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 4794edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 4795edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 4796edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 4797edd16368SStephen M. Cameron temp_name[16] = '\0'; 4798edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 4799edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 4800edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 4801edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 480258f8665cSStephen M. Cameron } 4803edd16368SStephen M. Cameron 4804edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 4805edd16368SStephen M. Cameron { 4806edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 4807edd16368SStephen M. Cameron 4808edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 4809edd16368SStephen M. Cameron return 0; 4810edd16368SStephen M. Cameron offset = 0; 4811edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 4812edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 4813edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 4814edd16368SStephen M. Cameron offset += 4; 4815edd16368SStephen M. Cameron else { 4816edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 4817edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 4818edd16368SStephen M. Cameron switch (mem_type) { 4819edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 4820edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 4821edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 4822edd16368SStephen M. Cameron break; 4823edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 4824edd16368SStephen M. Cameron offset += 8; 4825edd16368SStephen M. Cameron break; 4826edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 4827edd16368SStephen M. Cameron dev_warn(&pdev->dev, 4828edd16368SStephen M. Cameron "base address is invalid\n"); 4829edd16368SStephen M. Cameron return -1; 4830edd16368SStephen M. Cameron break; 4831edd16368SStephen M. Cameron } 4832edd16368SStephen M. Cameron } 4833edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 4834edd16368SStephen M. Cameron return i + 1; 4835edd16368SStephen M. Cameron } 4836edd16368SStephen M. Cameron return -1; 4837edd16368SStephen M. Cameron } 4838edd16368SStephen M. Cameron 4839edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 4840edd16368SStephen M. Cameron * controllers that are capable. If not, we use IO-APIC mode. 4841edd16368SStephen M. Cameron */ 4842edd16368SStephen M. Cameron 48436f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 4844edd16368SStephen M. Cameron { 4845edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 4846254f796bSMatt Gates int err, i; 4847254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 4848254f796bSMatt Gates 4849254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 4850254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 4851254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 4852254f796bSMatt Gates } 4853edd16368SStephen M. Cameron 4854edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 48556b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 48566b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 4857edd16368SStephen M. Cameron goto default_int_mode; 485855c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 485955c06c71SStephen M. Cameron dev_info(&h->pdev->dev, "MSIX\n"); 4860eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 4861254f796bSMatt Gates err = pci_enable_msix(h->pdev, hpsa_msix_entries, 4862eee0f03aSHannes Reinecke h->msix_vector); 4863edd16368SStephen M. Cameron if (err > 0) { 486455c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 4865edd16368SStephen M. Cameron "available\n", err); 4866eee0f03aSHannes Reinecke h->msix_vector = err; 4867eee0f03aSHannes Reinecke err = pci_enable_msix(h->pdev, hpsa_msix_entries, 4868eee0f03aSHannes Reinecke h->msix_vector); 4869eee0f03aSHannes Reinecke } 4870eee0f03aSHannes Reinecke if (!err) { 4871eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 4872eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 4873eee0f03aSHannes Reinecke return; 4874edd16368SStephen M. Cameron } else { 487555c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", 4876edd16368SStephen M. Cameron err); 4877eee0f03aSHannes Reinecke h->msix_vector = 0; 4878edd16368SStephen M. Cameron goto default_int_mode; 4879edd16368SStephen M. Cameron } 4880edd16368SStephen M. Cameron } 488155c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 488255c06c71SStephen M. Cameron dev_info(&h->pdev->dev, "MSI\n"); 488355c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 4884edd16368SStephen M. Cameron h->msi_vector = 1; 4885edd16368SStephen M. Cameron else 488655c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 4887edd16368SStephen M. Cameron } 4888edd16368SStephen M. Cameron default_int_mode: 4889edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 4890edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 4891a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 4892edd16368SStephen M. Cameron } 4893edd16368SStephen M. Cameron 48946f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 4895e5c880d1SStephen M. Cameron { 4896e5c880d1SStephen M. Cameron int i; 4897e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 4898e5c880d1SStephen M. Cameron 4899e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 4900e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 4901e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 4902e5c880d1SStephen M. Cameron subsystem_vendor_id; 4903e5c880d1SStephen M. Cameron 4904e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 4905e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 4906e5c880d1SStephen M. Cameron return i; 4907e5c880d1SStephen M. Cameron 49086798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 49096798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 49106798cc0aSStephen M. Cameron !hpsa_allow_any) { 4911e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 4912e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 4913e5c880d1SStephen M. Cameron return -ENODEV; 4914e5c880d1SStephen M. Cameron } 4915e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 4916e5c880d1SStephen M. Cameron } 4917e5c880d1SStephen M. Cameron 49186f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 49193a7774ceSStephen M. Cameron unsigned long *memory_bar) 49203a7774ceSStephen M. Cameron { 49213a7774ceSStephen M. Cameron int i; 49223a7774ceSStephen M. Cameron 49233a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 492412d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 49253a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 492612d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 492712d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 49283a7774ceSStephen M. Cameron *memory_bar); 49293a7774ceSStephen M. Cameron return 0; 49303a7774ceSStephen M. Cameron } 493112d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 49323a7774ceSStephen M. Cameron return -ENODEV; 49333a7774ceSStephen M. Cameron } 49343a7774ceSStephen M. Cameron 49356f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 49366f039790SGreg Kroah-Hartman int wait_for_ready) 49372c4c8c8bSStephen M. Cameron { 4938fe5389c8SStephen M. Cameron int i, iterations; 49392c4c8c8bSStephen M. Cameron u32 scratchpad; 4940fe5389c8SStephen M. Cameron if (wait_for_ready) 4941fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 4942fe5389c8SStephen M. Cameron else 4943fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 49442c4c8c8bSStephen M. Cameron 4945fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 4946fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 4947fe5389c8SStephen M. Cameron if (wait_for_ready) { 49482c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 49492c4c8c8bSStephen M. Cameron return 0; 4950fe5389c8SStephen M. Cameron } else { 4951fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 4952fe5389c8SStephen M. Cameron return 0; 4953fe5389c8SStephen M. Cameron } 49542c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 49552c4c8c8bSStephen M. Cameron } 4956fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 49572c4c8c8bSStephen M. Cameron return -ENODEV; 49582c4c8c8bSStephen M. Cameron } 49592c4c8c8bSStephen M. Cameron 49606f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 49616f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 4962a51fd47fSStephen M. Cameron u64 *cfg_offset) 4963a51fd47fSStephen M. Cameron { 4964a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 4965a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 4966a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 4967a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 4968a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 4969a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 4970a51fd47fSStephen M. Cameron return -ENODEV; 4971a51fd47fSStephen M. Cameron } 4972a51fd47fSStephen M. Cameron return 0; 4973a51fd47fSStephen M. Cameron } 4974a51fd47fSStephen M. Cameron 49756f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 4976edd16368SStephen M. Cameron { 497701a02ffcSStephen M. Cameron u64 cfg_offset; 497801a02ffcSStephen M. Cameron u32 cfg_base_addr; 497901a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 4980303932fdSDon Brace u32 trans_offset; 4981a51fd47fSStephen M. Cameron int rc; 498277c4495cSStephen M. Cameron 4983a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 4984a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 4985a51fd47fSStephen M. Cameron if (rc) 4986a51fd47fSStephen M. Cameron return rc; 498777c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 4988a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 498977c4495cSStephen M. Cameron if (!h->cfgtable) 499077c4495cSStephen M. Cameron return -ENOMEM; 4991580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 4992580ada3cSStephen M. Cameron if (rc) 4993580ada3cSStephen M. Cameron return rc; 499477c4495cSStephen M. Cameron /* Find performant mode table. */ 4995a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 499677c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 499777c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 499877c4495cSStephen M. Cameron sizeof(*h->transtable)); 499977c4495cSStephen M. Cameron if (!h->transtable) 500077c4495cSStephen M. Cameron return -ENOMEM; 500177c4495cSStephen M. Cameron return 0; 500277c4495cSStephen M. Cameron } 500377c4495cSStephen M. Cameron 50046f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 5005cba3d38bSStephen M. Cameron { 5006cba3d38bSStephen M. Cameron h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands)); 500772ceeaecSStephen M. Cameron 500872ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 500972ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 501072ceeaecSStephen M. Cameron h->max_commands = 32; 501172ceeaecSStephen M. Cameron 5012cba3d38bSStephen M. Cameron if (h->max_commands < 16) { 5013cba3d38bSStephen M. Cameron dev_warn(&h->pdev->dev, "Controller reports " 5014cba3d38bSStephen M. Cameron "max supported commands of %d, an obvious lie. " 5015cba3d38bSStephen M. Cameron "Using 16. Ensure that firmware is up to date.\n", 5016cba3d38bSStephen M. Cameron h->max_commands); 5017cba3d38bSStephen M. Cameron h->max_commands = 16; 5018cba3d38bSStephen M. Cameron } 5019cba3d38bSStephen M. Cameron } 5020cba3d38bSStephen M. Cameron 5021b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 5022b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 5023b93d7536SStephen M. Cameron * SG chain block size, etc. 5024b93d7536SStephen M. Cameron */ 50256f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 5026b93d7536SStephen M. Cameron { 5027cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 5028b93d7536SStephen M. Cameron h->nr_cmds = h->max_commands - 4; /* Allow room for some ioctls */ 5029b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 5030283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 5031b93d7536SStephen M. Cameron /* 5032b93d7536SStephen M. Cameron * Limit in-command s/g elements to 32 save dma'able memory. 5033b93d7536SStephen M. Cameron * Howvever spec says if 0, use 31 5034b93d7536SStephen M. Cameron */ 5035b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 31; 5036b93d7536SStephen M. Cameron if (h->maxsgentries > 512) { 5037b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 5038b93d7536SStephen M. Cameron h->chainsize = h->maxsgentries - h->max_cmd_sg_entries + 1; 5039b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 5040b93d7536SStephen M. Cameron } else { 5041b93d7536SStephen M. Cameron h->maxsgentries = 31; /* default to traditional values */ 5042b93d7536SStephen M. Cameron h->chainsize = 0; 5043b93d7536SStephen M. Cameron } 504475167d2cSStephen M. Cameron 504575167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 504675167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 5047*0e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 5048*0e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 5049*0e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 5050*0e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 5051b93d7536SStephen M. Cameron } 5052b93d7536SStephen M. Cameron 505376c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 505476c46e49SStephen M. Cameron { 50550fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 505676c46e49SStephen M. Cameron dev_warn(&h->pdev->dev, "not a valid CISS config table\n"); 505776c46e49SStephen M. Cameron return false; 505876c46e49SStephen M. Cameron } 505976c46e49SStephen M. Cameron return true; 506076c46e49SStephen M. Cameron } 506176c46e49SStephen M. Cameron 506297a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 5063f7c39101SStephen M. Cameron { 506497a5e98cSStephen M. Cameron u32 driver_support; 5065f7c39101SStephen M. Cameron 506628e13446SStephen M. Cameron #ifdef CONFIG_X86 506728e13446SStephen M. Cameron /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 506897a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 506997a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 5070f7c39101SStephen M. Cameron #endif 507128e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 507228e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 5073f7c39101SStephen M. Cameron } 5074f7c39101SStephen M. Cameron 50753d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 50763d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 50773d0eab67SStephen M. Cameron */ 50783d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 50793d0eab67SStephen M. Cameron { 50803d0eab67SStephen M. Cameron u32 dma_prefetch; 50813d0eab67SStephen M. Cameron 50823d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 50833d0eab67SStephen M. Cameron return; 50843d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 50853d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 50863d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 50873d0eab67SStephen M. Cameron } 50883d0eab67SStephen M. Cameron 508976438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 509076438d08SStephen M. Cameron { 509176438d08SStephen M. Cameron int i; 509276438d08SStephen M. Cameron u32 doorbell_value; 509376438d08SStephen M. Cameron unsigned long flags; 509476438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 509576438d08SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 509676438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 509776438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 509876438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 509976438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 510076438d08SStephen M. Cameron break; 510176438d08SStephen M. Cameron /* delay and try again */ 510276438d08SStephen M. Cameron msleep(20); 510376438d08SStephen M. Cameron } 510476438d08SStephen M. Cameron } 510576438d08SStephen M. Cameron 51066f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 5107eb6b2ae9SStephen M. Cameron { 5108eb6b2ae9SStephen M. Cameron int i; 51096eaf46fdSStephen M. Cameron u32 doorbell_value; 51106eaf46fdSStephen M. Cameron unsigned long flags; 5111eb6b2ae9SStephen M. Cameron 5112eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 5113eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 5114eb6b2ae9SStephen M. Cameron * as we enter this code.) 5115eb6b2ae9SStephen M. Cameron */ 5116eb6b2ae9SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 51176eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 51186eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 51196eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5120382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 5121eb6b2ae9SStephen M. Cameron break; 5122eb6b2ae9SStephen M. Cameron /* delay and try again */ 512360d3f5b0SStephen M. Cameron usleep_range(10000, 20000); 5124eb6b2ae9SStephen M. Cameron } 51253f4336f3SStephen M. Cameron } 51263f4336f3SStephen M. Cameron 51276f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 51283f4336f3SStephen M. Cameron { 51293f4336f3SStephen M. Cameron u32 trans_support; 51303f4336f3SStephen M. Cameron 51313f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 51323f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 51333f4336f3SStephen M. Cameron return -ENOTSUPP; 51343f4336f3SStephen M. Cameron 51353f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 5136283b4a9bSStephen M. Cameron 51373f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 51383f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 51393f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 51403f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 5141eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 5142283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 5143283b4a9bSStephen M. Cameron goto error; 5144960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 5145eb6b2ae9SStephen M. Cameron return 0; 5146283b4a9bSStephen M. Cameron error: 5147283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "unable to get board into simple mode\n"); 5148283b4a9bSStephen M. Cameron return -ENODEV; 5149eb6b2ae9SStephen M. Cameron } 5150eb6b2ae9SStephen M. Cameron 51516f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 515277c4495cSStephen M. Cameron { 5153eb6b2ae9SStephen M. Cameron int prod_index, err; 5154edd16368SStephen M. Cameron 5155e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 5156e5c880d1SStephen M. Cameron if (prod_index < 0) 5157edd16368SStephen M. Cameron return -ENODEV; 5158e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 5159e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 5160e5c880d1SStephen M. Cameron 5161e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 5162e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 5163e5a44df8SMatthew Garrett 516455c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 5165edd16368SStephen M. Cameron if (err) { 516655c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "unable to enable PCI device\n"); 5167edd16368SStephen M. Cameron return err; 5168edd16368SStephen M. Cameron } 5169edd16368SStephen M. Cameron 51705cb460a6SStephen M. Cameron /* Enable bus mastering (pci_disable_device may disable this) */ 51715cb460a6SStephen M. Cameron pci_set_master(h->pdev); 51725cb460a6SStephen M. Cameron 5173f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 5174edd16368SStephen M. Cameron if (err) { 517555c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 517655c06c71SStephen M. Cameron "cannot obtain PCI resources, aborting\n"); 5177edd16368SStephen M. Cameron return err; 5178edd16368SStephen M. Cameron } 51796b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 518012d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 51813a7774ceSStephen M. Cameron if (err) 5182edd16368SStephen M. Cameron goto err_out_free_res; 5183edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 5184204892e9SStephen M. Cameron if (!h->vaddr) { 5185204892e9SStephen M. Cameron err = -ENOMEM; 5186204892e9SStephen M. Cameron goto err_out_free_res; 5187204892e9SStephen M. Cameron } 5188fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 51892c4c8c8bSStephen M. Cameron if (err) 5190edd16368SStephen M. Cameron goto err_out_free_res; 519177c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 519277c4495cSStephen M. Cameron if (err) 5193edd16368SStephen M. Cameron goto err_out_free_res; 5194b93d7536SStephen M. Cameron hpsa_find_board_params(h); 5195edd16368SStephen M. Cameron 519676c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 5197edd16368SStephen M. Cameron err = -ENODEV; 5198edd16368SStephen M. Cameron goto err_out_free_res; 5199edd16368SStephen M. Cameron } 520097a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 52013d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 5202eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 5203eb6b2ae9SStephen M. Cameron if (err) 5204edd16368SStephen M. Cameron goto err_out_free_res; 5205edd16368SStephen M. Cameron return 0; 5206edd16368SStephen M. Cameron 5207edd16368SStephen M. Cameron err_out_free_res: 5208204892e9SStephen M. Cameron if (h->transtable) 5209204892e9SStephen M. Cameron iounmap(h->transtable); 5210204892e9SStephen M. Cameron if (h->cfgtable) 5211204892e9SStephen M. Cameron iounmap(h->cfgtable); 5212204892e9SStephen M. Cameron if (h->vaddr) 5213204892e9SStephen M. Cameron iounmap(h->vaddr); 5214f0bd0b68SStephen M. Cameron pci_disable_device(h->pdev); 521555c06c71SStephen M. Cameron pci_release_regions(h->pdev); 5216edd16368SStephen M. Cameron return err; 5217edd16368SStephen M. Cameron } 5218edd16368SStephen M. Cameron 52196f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 5220339b2b14SStephen M. Cameron { 5221339b2b14SStephen M. Cameron int rc; 5222339b2b14SStephen M. Cameron 5223339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 5224339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 5225339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 5226339b2b14SStephen M. Cameron return; 5227339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 5228339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 5229339b2b14SStephen M. Cameron if (rc != 0) { 5230339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 5231339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 5232339b2b14SStephen M. Cameron } 5233339b2b14SStephen M. Cameron } 5234339b2b14SStephen M. Cameron 52356f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev) 5236edd16368SStephen M. Cameron { 52371df8552aSStephen M. Cameron int rc, i; 5238edd16368SStephen M. Cameron 52394c2a8c40SStephen M. Cameron if (!reset_devices) 52404c2a8c40SStephen M. Cameron return 0; 52414c2a8c40SStephen M. Cameron 52421df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 52431df8552aSStephen M. Cameron rc = hpsa_kdump_hard_reset_controller(pdev); 5244edd16368SStephen M. Cameron 52451df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 52461df8552aSStephen M. Cameron * but it's already (and still) up and running in 524718867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 524818867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 52491df8552aSStephen M. Cameron */ 52501df8552aSStephen M. Cameron if (rc == -ENOTSUPP) 525164670ac8SStephen M. Cameron return rc; /* just try to do the kdump anyhow. */ 52521df8552aSStephen M. Cameron if (rc) 52531df8552aSStephen M. Cameron return -ENODEV; 5254edd16368SStephen M. Cameron 5255edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 52562b870cb3SStephen M. Cameron dev_warn(&pdev->dev, "Waiting for controller to respond to no-op\n"); 5257edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 5258edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 5259edd16368SStephen M. Cameron break; 5260edd16368SStephen M. Cameron else 5261edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 5262edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 5263edd16368SStephen M. Cameron } 52644c2a8c40SStephen M. Cameron return 0; 5265edd16368SStephen M. Cameron } 5266edd16368SStephen M. Cameron 52676f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h) 52682e9d1b36SStephen M. Cameron { 52692e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 52702e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 52712e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 52722e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 52732e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 52742e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 52752e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 52762e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 52772e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 52782e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 52792e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 52802e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 52812e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 52822e9d1b36SStephen M. Cameron return -ENOMEM; 52832e9d1b36SStephen M. Cameron } 52842e9d1b36SStephen M. Cameron return 0; 52852e9d1b36SStephen M. Cameron } 52862e9d1b36SStephen M. Cameron 52872e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h) 52882e9d1b36SStephen M. Cameron { 52892e9d1b36SStephen M. Cameron kfree(h->cmd_pool_bits); 52902e9d1b36SStephen M. Cameron if (h->cmd_pool) 52912e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 52922e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 52932e9d1b36SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 52942e9d1b36SStephen M. Cameron if (h->errinfo_pool) 52952e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 52962e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 52972e9d1b36SStephen M. Cameron h->errinfo_pool, 52982e9d1b36SStephen M. Cameron h->errinfo_pool_dhandle); 5299e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 5300e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 5301e1f7de0cSMatt Gates h->nr_cmds * sizeof(struct io_accel1_cmd), 5302e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 53032e9d1b36SStephen M. Cameron } 53042e9d1b36SStephen M. Cameron 53050ae01a32SStephen M. Cameron static int hpsa_request_irq(struct ctlr_info *h, 53060ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 53070ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 53080ae01a32SStephen M. Cameron { 5309254f796bSMatt Gates int rc, i; 53100ae01a32SStephen M. Cameron 5311254f796bSMatt Gates /* 5312254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 5313254f796bSMatt Gates * queue to process. 5314254f796bSMatt Gates */ 5315254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 5316254f796bSMatt Gates h->q[i] = (u8) i; 5317254f796bSMatt Gates 5318eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 5319254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 5320eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 5321254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 5322254f796bSMatt Gates 0, h->devname, 5323254f796bSMatt Gates &h->q[i]); 5324254f796bSMatt Gates } else { 5325254f796bSMatt Gates /* Use single reply pool */ 5326eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 5327254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 5328254f796bSMatt Gates msixhandler, 0, h->devname, 5329254f796bSMatt Gates &h->q[h->intr_mode]); 5330254f796bSMatt Gates } else { 5331254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 5332254f796bSMatt Gates intxhandler, IRQF_SHARED, h->devname, 5333254f796bSMatt Gates &h->q[h->intr_mode]); 5334254f796bSMatt Gates } 5335254f796bSMatt Gates } 53360ae01a32SStephen M. Cameron if (rc) { 53370ae01a32SStephen M. Cameron dev_err(&h->pdev->dev, "unable to get irq %d for %s\n", 53380ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 53390ae01a32SStephen M. Cameron return -ENODEV; 53400ae01a32SStephen M. Cameron } 53410ae01a32SStephen M. Cameron return 0; 53420ae01a32SStephen M. Cameron } 53430ae01a32SStephen M. Cameron 53446f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 534564670ac8SStephen M. Cameron { 534664670ac8SStephen M. Cameron if (hpsa_send_host_reset(h, RAID_CTLR_LUNID, 534764670ac8SStephen M. Cameron HPSA_RESET_TYPE_CONTROLLER)) { 534864670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Resetting array controller failed.\n"); 534964670ac8SStephen M. Cameron return -EIO; 535064670ac8SStephen M. Cameron } 535164670ac8SStephen M. Cameron 535264670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 535364670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) { 535464670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 535564670ac8SStephen M. Cameron return -1; 535664670ac8SStephen M. Cameron } 535764670ac8SStephen M. Cameron 535864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 535964670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) { 536064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 536164670ac8SStephen M. Cameron "after soft reset.\n"); 536264670ac8SStephen M. Cameron return -1; 536364670ac8SStephen M. Cameron } 536464670ac8SStephen M. Cameron 536564670ac8SStephen M. Cameron return 0; 536664670ac8SStephen M. Cameron } 536764670ac8SStephen M. Cameron 5368254f796bSMatt Gates static void free_irqs(struct ctlr_info *h) 5369254f796bSMatt Gates { 5370254f796bSMatt Gates int i; 5371254f796bSMatt Gates 5372254f796bSMatt Gates if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 5373254f796bSMatt Gates /* Single reply queue, only one irq to free */ 5374254f796bSMatt Gates i = h->intr_mode; 5375254f796bSMatt Gates free_irq(h->intr[i], &h->q[i]); 5376254f796bSMatt Gates return; 5377254f796bSMatt Gates } 5378254f796bSMatt Gates 5379eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 5380254f796bSMatt Gates free_irq(h->intr[i], &h->q[i]); 5381254f796bSMatt Gates } 5382254f796bSMatt Gates 53830097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h) 538464670ac8SStephen M. Cameron { 5385254f796bSMatt Gates free_irqs(h); 538664670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI 53870097f0f4SStephen M. Cameron if (h->msix_vector) { 53880097f0f4SStephen M. Cameron if (h->pdev->msix_enabled) 538964670ac8SStephen M. Cameron pci_disable_msix(h->pdev); 53900097f0f4SStephen M. Cameron } else if (h->msi_vector) { 53910097f0f4SStephen M. Cameron if (h->pdev->msi_enabled) 539264670ac8SStephen M. Cameron pci_disable_msi(h->pdev); 53930097f0f4SStephen M. Cameron } 539464670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 53950097f0f4SStephen M. Cameron } 53960097f0f4SStephen M. Cameron 53970097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 53980097f0f4SStephen M. Cameron { 53990097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 540064670ac8SStephen M. Cameron hpsa_free_sg_chain_blocks(h); 540164670ac8SStephen M. Cameron hpsa_free_cmd_pool(h); 5402e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 540364670ac8SStephen M. Cameron kfree(h->blockFetchTable); 540464670ac8SStephen M. Cameron pci_free_consistent(h->pdev, h->reply_pool_size, 540564670ac8SStephen M. Cameron h->reply_pool, h->reply_pool_dhandle); 540664670ac8SStephen M. Cameron if (h->vaddr) 540764670ac8SStephen M. Cameron iounmap(h->vaddr); 540864670ac8SStephen M. Cameron if (h->transtable) 540964670ac8SStephen M. Cameron iounmap(h->transtable); 541064670ac8SStephen M. Cameron if (h->cfgtable) 541164670ac8SStephen M. Cameron iounmap(h->cfgtable); 541264670ac8SStephen M. Cameron pci_release_regions(h->pdev); 541364670ac8SStephen M. Cameron kfree(h); 541464670ac8SStephen M. Cameron } 541564670ac8SStephen M. Cameron 5416a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 5417a0c12413SStephen M. Cameron static void fail_all_cmds_on_list(struct ctlr_info *h, struct list_head *list) 5418a0c12413SStephen M. Cameron { 5419a0c12413SStephen M. Cameron struct CommandList *c = NULL; 5420a0c12413SStephen M. Cameron 5421a0c12413SStephen M. Cameron assert_spin_locked(&h->lock); 5422a0c12413SStephen M. Cameron /* Mark all outstanding commands as failed and complete them. */ 5423a0c12413SStephen M. Cameron while (!list_empty(list)) { 5424a0c12413SStephen M. Cameron c = list_entry(list->next, struct CommandList, list); 5425a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 54265a3d16f5SStephen M. Cameron finish_cmd(c); 5427a0c12413SStephen M. Cameron } 5428a0c12413SStephen M. Cameron } 5429a0c12413SStephen M. Cameron 5430a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 5431a0c12413SStephen M. Cameron { 5432a0c12413SStephen M. Cameron unsigned long flags; 5433a0c12413SStephen M. Cameron 5434a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 5435a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5436a0c12413SStephen M. Cameron h->lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 5437a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5438a0c12413SStephen M. Cameron dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n", 5439a0c12413SStephen M. Cameron h->lockup_detected); 5440a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 5441a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5442a0c12413SStephen M. Cameron fail_all_cmds_on_list(h, &h->cmpQ); 5443a0c12413SStephen M. Cameron fail_all_cmds_on_list(h, &h->reqQ); 5444a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5445a0c12413SStephen M. Cameron } 5446a0c12413SStephen M. Cameron 5447a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h) 5448a0c12413SStephen M. Cameron { 5449a0c12413SStephen M. Cameron u64 now; 5450a0c12413SStephen M. Cameron u32 heartbeat; 5451a0c12413SStephen M. Cameron unsigned long flags; 5452a0c12413SStephen M. Cameron 5453a0c12413SStephen M. Cameron now = get_jiffies_64(); 5454a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 5455a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 5456e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 5457a0c12413SStephen M. Cameron return; 5458a0c12413SStephen M. Cameron 5459a0c12413SStephen M. Cameron /* 5460a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 5461a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 5462a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 5463a0c12413SStephen M. Cameron */ 5464a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 5465e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 5466a0c12413SStephen M. Cameron return; 5467a0c12413SStephen M. Cameron 5468a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 5469a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5470a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 5471a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5472a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 5473a0c12413SStephen M. Cameron controller_lockup_detected(h); 5474a0c12413SStephen M. Cameron return; 5475a0c12413SStephen M. Cameron } 5476a0c12413SStephen M. Cameron 5477a0c12413SStephen M. Cameron /* We're ok. */ 5478a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 5479a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 5480a0c12413SStephen M. Cameron } 5481a0c12413SStephen M. Cameron 548276438d08SStephen M. Cameron static int hpsa_kickoff_rescan(struct ctlr_info *h) 548376438d08SStephen M. Cameron { 548476438d08SStephen M. Cameron int i; 548576438d08SStephen M. Cameron char *event_type; 548676438d08SStephen M. Cameron 548776438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 548876438d08SStephen M. Cameron if (h->transMethod & (CFGTBL_Trans_io_accel1) && 548976438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 549076438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 549176438d08SStephen M. Cameron 549276438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 549376438d08SStephen M. Cameron event_type = "state change"; 549476438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 549576438d08SStephen M. Cameron event_type = "configuration change"; 549676438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 549776438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 549876438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 549976438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 550076438d08SStephen M. Cameron hpsa_drain_commands(h); 550176438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 550276438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 550376438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 550476438d08SStephen M. Cameron h->events, event_type); 550576438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 550676438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 550776438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 550876438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 550976438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 551076438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 551176438d08SStephen M. Cameron } else { 551276438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 551376438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 551476438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 551576438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 551676438d08SStephen M. Cameron #if 0 551776438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 551876438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 551976438d08SStephen M. Cameron #endif 552076438d08SStephen M. Cameron } 552176438d08SStephen M. Cameron 552276438d08SStephen M. Cameron /* Something in the device list may have changed to trigger 552376438d08SStephen M. Cameron * the event, so do a rescan. 552476438d08SStephen M. Cameron */ 552576438d08SStephen M. Cameron hpsa_scan_start(h->scsi_host); 552676438d08SStephen M. Cameron /* release reference taken on scsi host in check_controller_events */ 552776438d08SStephen M. Cameron scsi_host_put(h->scsi_host); 552876438d08SStephen M. Cameron return 0; 552976438d08SStephen M. Cameron } 553076438d08SStephen M. Cameron 553176438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 553276438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 553376438d08SStephen M. Cameron * we should rescan the controller for devices. If so, add the controller 553476438d08SStephen M. Cameron * to the list of controllers needing to be rescanned, and gets a 553576438d08SStephen M. Cameron * reference to the associated scsi_host. 553676438d08SStephen M. Cameron */ 553776438d08SStephen M. Cameron static void hpsa_ctlr_needs_rescan(struct ctlr_info *h) 553876438d08SStephen M. Cameron { 553976438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 554076438d08SStephen M. Cameron return; 554176438d08SStephen M. Cameron 554276438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 554376438d08SStephen M. Cameron if (!h->events) 554476438d08SStephen M. Cameron return; 554576438d08SStephen M. Cameron 554676438d08SStephen M. Cameron /* 554776438d08SStephen M. Cameron * Take a reference on scsi host for the duration of the scan 554876438d08SStephen M. Cameron * Release in hpsa_kickoff_rescan(). No lock needed for scan_list 554976438d08SStephen M. Cameron * as only a single thread accesses this list. 555076438d08SStephen M. Cameron */ 555176438d08SStephen M. Cameron scsi_host_get(h->scsi_host); 555276438d08SStephen M. Cameron hpsa_kickoff_rescan(h); 555376438d08SStephen M. Cameron } 555476438d08SStephen M. Cameron 55558a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work) 5556a0c12413SStephen M. Cameron { 5557a0c12413SStephen M. Cameron unsigned long flags; 55588a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 55598a98db73SStephen M. Cameron struct ctlr_info, monitor_ctlr_work); 5560a0c12413SStephen M. Cameron detect_controller_lockup(h); 55618a98db73SStephen M. Cameron if (h->lockup_detected) 55628a98db73SStephen M. Cameron return; 556376438d08SStephen M. Cameron hpsa_ctlr_needs_rescan(h); 55648a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 55658a98db73SStephen M. Cameron if (h->remove_in_progress) { 55668a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5567a0c12413SStephen M. Cameron return; 5568a0c12413SStephen M. Cameron } 55698a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 55708a98db73SStephen M. Cameron h->heartbeat_sample_interval); 55718a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5572a0c12413SStephen M. Cameron } 5573a0c12413SStephen M. Cameron 55746f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 55754c2a8c40SStephen M. Cameron { 55764c2a8c40SStephen M. Cameron int dac, rc; 55774c2a8c40SStephen M. Cameron struct ctlr_info *h; 557864670ac8SStephen M. Cameron int try_soft_reset = 0; 557964670ac8SStephen M. Cameron unsigned long flags; 55804c2a8c40SStephen M. Cameron 55814c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 55824c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 55834c2a8c40SStephen M. Cameron 55844c2a8c40SStephen M. Cameron rc = hpsa_init_reset_devices(pdev); 558564670ac8SStephen M. Cameron if (rc) { 558664670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 55874c2a8c40SStephen M. Cameron return rc; 558864670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 558964670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 559064670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 559164670ac8SStephen M. Cameron * point that it can accept a command. 559264670ac8SStephen M. Cameron */ 559364670ac8SStephen M. Cameron try_soft_reset = 1; 559464670ac8SStephen M. Cameron rc = 0; 559564670ac8SStephen M. Cameron } 559664670ac8SStephen M. Cameron 559764670ac8SStephen M. Cameron reinit_after_soft_reset: 55984c2a8c40SStephen M. Cameron 5599303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 5600303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 5601303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 5602303932fdSDon Brace */ 5603283b4a9bSStephen M. Cameron #define COMMANDLIST_ALIGNMENT 128 5604303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 5605edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 5606edd16368SStephen M. Cameron if (!h) 5607ecd9aad4SStephen M. Cameron return -ENOMEM; 5608edd16368SStephen M. Cameron 560955c06c71SStephen M. Cameron h->pdev = pdev; 5610a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 56119e0fc764SStephen M. Cameron INIT_LIST_HEAD(&h->cmpQ); 56129e0fc764SStephen M. Cameron INIT_LIST_HEAD(&h->reqQ); 56136eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 56146eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 56150390f0c0SStephen M. Cameron spin_lock_init(&h->passthru_count_lock); 561655c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 5617ecd9aad4SStephen M. Cameron if (rc != 0) 5618edd16368SStephen M. Cameron goto clean1; 5619edd16368SStephen M. Cameron 5620f79cfec6SStephen M. Cameron sprintf(h->devname, HPSA "%d", number_of_controllers); 5621edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 5622edd16368SStephen M. Cameron number_of_controllers++; 5623edd16368SStephen M. Cameron 5624edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 5625ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 5626ecd9aad4SStephen M. Cameron if (rc == 0) { 5627edd16368SStephen M. Cameron dac = 1; 5628ecd9aad4SStephen M. Cameron } else { 5629ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 5630ecd9aad4SStephen M. Cameron if (rc == 0) { 5631edd16368SStephen M. Cameron dac = 0; 5632ecd9aad4SStephen M. Cameron } else { 5633edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 5634edd16368SStephen M. Cameron goto clean1; 5635edd16368SStephen M. Cameron } 5636ecd9aad4SStephen M. Cameron } 5637edd16368SStephen M. Cameron 5638edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 5639edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 564010f66018SStephen M. Cameron 56410ae01a32SStephen M. Cameron if (hpsa_request_irq(h, do_hpsa_intr_msi, do_hpsa_intr_intx)) 5642edd16368SStephen M. Cameron goto clean2; 5643303932fdSDon Brace dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n", 5644303932fdSDon Brace h->devname, pdev->device, 5645a9a3a273SStephen M. Cameron h->intr[h->intr_mode], dac ? "" : " not"); 56462e9d1b36SStephen M. Cameron if (hpsa_allocate_cmd_pool(h)) 5647edd16368SStephen M. Cameron goto clean4; 564833a2ffceSStephen M. Cameron if (hpsa_allocate_sg_chain_blocks(h)) 564933a2ffceSStephen M. Cameron goto clean4; 5650a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 5651a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 5652edd16368SStephen M. Cameron 5653edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 56549a41338eSStephen M. Cameron h->ndevices = 0; 56559a41338eSStephen M. Cameron h->scsi_host = NULL; 56569a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 565764670ac8SStephen M. Cameron hpsa_put_ctlr_into_performant_mode(h); 565864670ac8SStephen M. Cameron 565964670ac8SStephen M. Cameron /* At this point, the controller is ready to take commands. 566064670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 566164670ac8SStephen M. Cameron * the soft reset and see if that works. 566264670ac8SStephen M. Cameron */ 566364670ac8SStephen M. Cameron if (try_soft_reset) { 566464670ac8SStephen M. Cameron 566564670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 566664670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 566764670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 566864670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 566964670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 567064670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 567164670ac8SStephen M. Cameron */ 567264670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 567364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 567464670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5675254f796bSMatt Gates free_irqs(h); 567664670ac8SStephen M. Cameron rc = hpsa_request_irq(h, hpsa_msix_discard_completions, 567764670ac8SStephen M. Cameron hpsa_intx_discard_completions); 567864670ac8SStephen M. Cameron if (rc) { 567964670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Failed to request_irq after " 568064670ac8SStephen M. Cameron "soft reset.\n"); 568164670ac8SStephen M. Cameron goto clean4; 568264670ac8SStephen M. Cameron } 568364670ac8SStephen M. Cameron 568464670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 568564670ac8SStephen M. Cameron if (rc) 568664670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 568764670ac8SStephen M. Cameron goto clean4; 568864670ac8SStephen M. Cameron 568964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 569064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 569164670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 569264670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 569364670ac8SStephen M. Cameron msleep(10000); 569464670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 569564670ac8SStephen M. Cameron 569664670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 569764670ac8SStephen M. Cameron if (rc) 569864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 569964670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 570064670ac8SStephen M. Cameron 570164670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 570264670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 570364670ac8SStephen M. Cameron * all over again. 570464670ac8SStephen M. Cameron */ 570564670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 570664670ac8SStephen M. Cameron try_soft_reset = 0; 570764670ac8SStephen M. Cameron if (rc) 570864670ac8SStephen M. Cameron /* don't go to clean4, we already unallocated */ 570964670ac8SStephen M. Cameron return -ENODEV; 571064670ac8SStephen M. Cameron 571164670ac8SStephen M. Cameron goto reinit_after_soft_reset; 571264670ac8SStephen M. Cameron } 5713edd16368SStephen M. Cameron 5714edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 5715edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 5716edd16368SStephen M. Cameron 5717339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 5718edd16368SStephen M. Cameron hpsa_register_scsi(h); /* hook ourselves into SCSI subsystem */ 57198a98db73SStephen M. Cameron 57208a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 57218a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 57228a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 57238a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 57248a98db73SStephen M. Cameron h->heartbeat_sample_interval); 572588bf6d62SStephen M. Cameron return 0; 5726edd16368SStephen M. Cameron 5727edd16368SStephen M. Cameron clean4: 572833a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 57292e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 5730254f796bSMatt Gates free_irqs(h); 5731edd16368SStephen M. Cameron clean2: 5732edd16368SStephen M. Cameron clean1: 5733edd16368SStephen M. Cameron kfree(h); 5734ecd9aad4SStephen M. Cameron return rc; 5735edd16368SStephen M. Cameron } 5736edd16368SStephen M. Cameron 5737edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 5738edd16368SStephen M. Cameron { 5739edd16368SStephen M. Cameron char *flush_buf; 5740edd16368SStephen M. Cameron struct CommandList *c; 5741702890e3SStephen M. Cameron unsigned long flags; 5742702890e3SStephen M. Cameron 5743702890e3SStephen M. Cameron /* Don't bother trying to flush the cache if locked up */ 5744702890e3SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5745702890e3SStephen M. Cameron if (unlikely(h->lockup_detected)) { 5746702890e3SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5747702890e3SStephen M. Cameron return; 5748702890e3SStephen M. Cameron } 5749702890e3SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5750edd16368SStephen M. Cameron 5751edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 5752edd16368SStephen M. Cameron if (!flush_buf) 5753edd16368SStephen M. Cameron return; 5754edd16368SStephen M. Cameron 5755edd16368SStephen M. Cameron c = cmd_special_alloc(h); 5756edd16368SStephen M. Cameron if (!c) { 5757edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 5758edd16368SStephen M. Cameron goto out_of_memory; 5759edd16368SStephen M. Cameron } 5760a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 5761a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 5762a2dac136SStephen M. Cameron goto out; 5763a2dac136SStephen M. Cameron } 5764edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE); 5765edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 5766a2dac136SStephen M. Cameron out: 5767edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 5768edd16368SStephen M. Cameron "error flushing cache on controller\n"); 5769edd16368SStephen M. Cameron cmd_special_free(h, c); 5770edd16368SStephen M. Cameron out_of_memory: 5771edd16368SStephen M. Cameron kfree(flush_buf); 5772edd16368SStephen M. Cameron } 5773edd16368SStephen M. Cameron 5774edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 5775edd16368SStephen M. Cameron { 5776edd16368SStephen M. Cameron struct ctlr_info *h; 5777edd16368SStephen M. Cameron 5778edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 5779edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 5780edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 5781edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 5782edd16368SStephen M. Cameron */ 5783edd16368SStephen M. Cameron hpsa_flush_cache(h); 5784edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 57850097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 5786edd16368SStephen M. Cameron } 5787edd16368SStephen M. Cameron 57886f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 578955e14e76SStephen M. Cameron { 579055e14e76SStephen M. Cameron int i; 579155e14e76SStephen M. Cameron 579255e14e76SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 579355e14e76SStephen M. Cameron kfree(h->dev[i]); 579455e14e76SStephen M. Cameron } 579555e14e76SStephen M. Cameron 57966f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 5797edd16368SStephen M. Cameron { 5798edd16368SStephen M. Cameron struct ctlr_info *h; 57998a98db73SStephen M. Cameron unsigned long flags; 5800edd16368SStephen M. Cameron 5801edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 5802edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 5803edd16368SStephen M. Cameron return; 5804edd16368SStephen M. Cameron } 5805edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 58068a98db73SStephen M. Cameron 58078a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 58088a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 58098a98db73SStephen M. Cameron h->remove_in_progress = 1; 58108a98db73SStephen M. Cameron cancel_delayed_work(&h->monitor_ctlr_work); 58118a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 58128a98db73SStephen M. Cameron 5813edd16368SStephen M. Cameron hpsa_unregister_scsi(h); /* unhook from SCSI subsystem */ 5814edd16368SStephen M. Cameron hpsa_shutdown(pdev); 5815edd16368SStephen M. Cameron iounmap(h->vaddr); 5816204892e9SStephen M. Cameron iounmap(h->transtable); 5817204892e9SStephen M. Cameron iounmap(h->cfgtable); 581855e14e76SStephen M. Cameron hpsa_free_device_info(h); 581933a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 5820edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 5821edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 5822edd16368SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 5823edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 5824edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 5825edd16368SStephen M. Cameron h->errinfo_pool, h->errinfo_pool_dhandle); 5826303932fdSDon Brace pci_free_consistent(h->pdev, h->reply_pool_size, 5827303932fdSDon Brace h->reply_pool, h->reply_pool_dhandle); 5828edd16368SStephen M. Cameron kfree(h->cmd_pool_bits); 5829303932fdSDon Brace kfree(h->blockFetchTable); 5830e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 5831339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 5832f0bd0b68SStephen M. Cameron pci_disable_device(pdev); 5833edd16368SStephen M. Cameron pci_release_regions(pdev); 5834edd16368SStephen M. Cameron kfree(h); 5835edd16368SStephen M. Cameron } 5836edd16368SStephen M. Cameron 5837edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 5838edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 5839edd16368SStephen M. Cameron { 5840edd16368SStephen M. Cameron return -ENOSYS; 5841edd16368SStephen M. Cameron } 5842edd16368SStephen M. Cameron 5843edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 5844edd16368SStephen M. Cameron { 5845edd16368SStephen M. Cameron return -ENOSYS; 5846edd16368SStephen M. Cameron } 5847edd16368SStephen M. Cameron 5848edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 5849f79cfec6SStephen M. Cameron .name = HPSA, 5850edd16368SStephen M. Cameron .probe = hpsa_init_one, 58516f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 5852edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 5853edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 5854edd16368SStephen M. Cameron .suspend = hpsa_suspend, 5855edd16368SStephen M. Cameron .resume = hpsa_resume, 5856edd16368SStephen M. Cameron }; 5857edd16368SStephen M. Cameron 5858303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 5859303932fdSDon Brace * scatter gather elements supported) and bucket[], 5860303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 5861303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 5862303932fdSDon Brace * byte increments) which the controller uses to fetch 5863303932fdSDon Brace * commands. This function fills in bucket_map[], which 5864303932fdSDon Brace * maps a given number of scatter gather elements to one of 5865303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 5866303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 5867303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 5868303932fdSDon Brace * bits of the command address. 5869303932fdSDon Brace */ 5870303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 5871e1f7de0cSMatt Gates int nsgs, int min_blocks, int *bucket_map) 5872303932fdSDon Brace { 5873303932fdSDon Brace int i, j, b, size; 5874303932fdSDon Brace 5875303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 5876303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 5877303932fdSDon Brace /* Compute size of a command with i SG entries */ 5878e1f7de0cSMatt Gates size = i + min_blocks; 5879303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 5880303932fdSDon Brace /* Find the bucket that is just big enough */ 5881e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 5882303932fdSDon Brace if (bucket[j] >= size) { 5883303932fdSDon Brace b = j; 5884303932fdSDon Brace break; 5885303932fdSDon Brace } 5886303932fdSDon Brace } 5887303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 5888303932fdSDon Brace bucket_map[i] = b; 5889303932fdSDon Brace } 5890303932fdSDon Brace } 5891303932fdSDon Brace 5892e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 5893303932fdSDon Brace { 58946c311b57SStephen M. Cameron int i; 58956c311b57SStephen M. Cameron unsigned long register_value; 5896e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 5897e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 5898e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 5899e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_io_accel1); 5900e1f7de0cSMatt Gates 5901e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 5902def342bdSStephen M. Cameron 5903def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 5904def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 5905def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 5906def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 5907def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 5908def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 5909def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 5910def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 5911def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 5912def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 5913d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 5914def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 5915def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 5916def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 5917def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 5918def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 5919def342bdSStephen M. Cameron */ 5920d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 5921d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 5922303932fdSDon Brace /* 5 = 1 s/g entry or 4k 5923303932fdSDon Brace * 6 = 2 s/g entry or 8k 5924303932fdSDon Brace * 8 = 4 s/g entry or 16k 5925303932fdSDon Brace * 10 = 6 s/g entry or 24k 5926303932fdSDon Brace */ 5927303932fdSDon Brace 5928303932fdSDon Brace /* Controller spec: zero out this buffer. */ 5929303932fdSDon Brace memset(h->reply_pool, 0, h->reply_pool_size); 5930303932fdSDon Brace 5931d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 5932d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 5933e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 5934303932fdSDon Brace for (i = 0; i < 8; i++) 5935303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 5936303932fdSDon Brace 5937303932fdSDon Brace /* size of controller ring buffer */ 5938303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 5939254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 5940303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 5941303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 5942254f796bSMatt Gates 5943254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 5944254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 5945254f796bSMatt Gates writel(h->reply_pool_dhandle + 5946254f796bSMatt Gates (h->max_commands * sizeof(u64) * i), 5947254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 5948254f796bSMatt Gates } 5949254f796bSMatt Gates 5950e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 5951e1f7de0cSMatt Gates /* 5952e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 5953e1f7de0cSMatt Gates */ 5954e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 5955e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 5956e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 5957e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 5958e1f7de0cSMatt Gates } 5959303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 59603f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 5961303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 5962303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 5963303932fdSDon Brace dev_warn(&h->pdev->dev, "unable to get board into" 5964303932fdSDon Brace " performant mode\n"); 5965303932fdSDon Brace return; 5966303932fdSDon Brace } 5967960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 5968e1f7de0cSMatt Gates h->access = access; 5969e1f7de0cSMatt Gates h->transMethod = transMethod; 5970e1f7de0cSMatt Gates 5971e1f7de0cSMatt Gates if (!(trans_support & CFGTBL_Trans_io_accel1)) 5972e1f7de0cSMatt Gates return; 5973e1f7de0cSMatt Gates 5974e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 5975e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 5976e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 5977e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 5978e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 5979e1f7de0cSMatt Gates } 5980283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 5981283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 5982e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 5983e1f7de0cSMatt Gates 5984e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 5985e1f7de0cSMatt Gates memset(h->reply_pool, (u8) IOACCEL_MODE1_REPLY_UNUSED, 5986e1f7de0cSMatt Gates h->reply_pool_size); 5987e1f7de0cSMatt Gates 5988e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 5989e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 5990e1f7de0cSMatt Gates */ 5991e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 5992e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 5993e1f7de0cSMatt Gates 5994e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 5995e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 5996e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 5997e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 5998e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 5999e1f7de0cSMatt Gates cp->host_context_flags = IOACCEL1_HCFLAGS_CISS_FORMAT; 6000e1f7de0cSMatt Gates cp->timeout_sec = 0; 6001e1f7de0cSMatt Gates cp->ReplyQueue = 0; 6002e1f7de0cSMatt Gates cp->Tag.lower = (i << DIRECT_LOOKUP_SHIFT) | DIRECT_LOOKUP_BIT; 6003e1f7de0cSMatt Gates cp->Tag.upper = 0; 6004e1f7de0cSMatt Gates cp->host_addr.lower = (u32) (h->ioaccel_cmd_pool_dhandle + 6005e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 6006e1f7de0cSMatt Gates cp->host_addr.upper = 0; 6007e1f7de0cSMatt Gates } 6008e1f7de0cSMatt Gates } 6009e1f7de0cSMatt Gates 6010e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h) 6011e1f7de0cSMatt Gates { 6012283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 6013283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 6014283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 6015283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 6016283b4a9bSStephen M. Cameron 6017e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 6018e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 6019e1f7de0cSMatt Gates * hardware. 6020e1f7de0cSMatt Gates */ 6021e1f7de0cSMatt Gates #define IOACCEL1_COMMANDLIST_ALIGNMENT 128 6022e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 6023e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 6024e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 6025e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 6026e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 6027e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 6028e1f7de0cSMatt Gates 6029e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 6030283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 6031e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 6032e1f7de0cSMatt Gates 6033e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 6034e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 6035e1f7de0cSMatt Gates goto clean_up; 6036e1f7de0cSMatt Gates 6037e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 6038e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 6039e1f7de0cSMatt Gates return 0; 6040e1f7de0cSMatt Gates 6041e1f7de0cSMatt Gates clean_up: 6042e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 6043e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 6044e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 6045e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 6046e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 6047e1f7de0cSMatt Gates return 1; 60486c311b57SStephen M. Cameron } 60496c311b57SStephen M. Cameron 60506f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 60516c311b57SStephen M. Cameron { 60526c311b57SStephen M. Cameron u32 trans_support; 6053e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 6054e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 6055254f796bSMatt Gates int i; 60566c311b57SStephen M. Cameron 605702ec19c8SStephen M. Cameron if (hpsa_simple_mode) 605802ec19c8SStephen M. Cameron return; 605902ec19c8SStephen M. Cameron 6060e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 6061e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 6062e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 6063e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 6064e1f7de0cSMatt Gates if (hpsa_alloc_ioaccel_cmd_and_bft(h)) 6065e1f7de0cSMatt Gates goto clean_up; 6066e1f7de0cSMatt Gates } 6067e1f7de0cSMatt Gates 6068e1f7de0cSMatt Gates /* TODO, check that this next line h->nreply_queues is correct */ 60696c311b57SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 60706c311b57SStephen M. Cameron if (!(trans_support & PERFORMANT_MODE)) 60716c311b57SStephen M. Cameron return; 60726c311b57SStephen M. Cameron 6073eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 6074cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 60756c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 6076254f796bSMatt Gates h->reply_pool_size = h->max_commands * sizeof(u64) * h->nreply_queues; 60776c311b57SStephen M. Cameron h->reply_pool = pci_alloc_consistent(h->pdev, h->reply_pool_size, 60786c311b57SStephen M. Cameron &(h->reply_pool_dhandle)); 60796c311b57SStephen M. Cameron 6080254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 6081254f796bSMatt Gates h->reply_queue[i].head = &h->reply_pool[h->max_commands * i]; 6082254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 6083254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 6084254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 6085254f796bSMatt Gates } 6086254f796bSMatt Gates 60876c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 6088d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 60896c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 60906c311b57SStephen M. Cameron 60916c311b57SStephen M. Cameron if ((h->reply_pool == NULL) 60926c311b57SStephen M. Cameron || (h->blockFetchTable == NULL)) 60936c311b57SStephen M. Cameron goto clean_up; 60946c311b57SStephen M. Cameron 6095e1f7de0cSMatt Gates hpsa_enter_performant_mode(h, trans_support); 6096303932fdSDon Brace return; 6097303932fdSDon Brace 6098303932fdSDon Brace clean_up: 6099303932fdSDon Brace if (h->reply_pool) 6100303932fdSDon Brace pci_free_consistent(h->pdev, h->reply_pool_size, 6101303932fdSDon Brace h->reply_pool, h->reply_pool_dhandle); 6102303932fdSDon Brace kfree(h->blockFetchTable); 6103303932fdSDon Brace } 6104303932fdSDon Brace 610576438d08SStephen M. Cameron static void hpsa_drain_commands(struct ctlr_info *h) 610676438d08SStephen M. Cameron { 610776438d08SStephen M. Cameron int cmds_out; 610876438d08SStephen M. Cameron unsigned long flags; 610976438d08SStephen M. Cameron 611076438d08SStephen M. Cameron do { /* wait for all outstanding commands to drain out */ 611176438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 611276438d08SStephen M. Cameron cmds_out = h->commands_outstanding; 611376438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 611476438d08SStephen M. Cameron if (cmds_out <= 0) 611576438d08SStephen M. Cameron break; 611676438d08SStephen M. Cameron msleep(100); 611776438d08SStephen M. Cameron } while (1); 611876438d08SStephen M. Cameron } 611976438d08SStephen M. Cameron 6120edd16368SStephen M. Cameron /* 6121edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 6122edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 6123edd16368SStephen M. Cameron */ 6124edd16368SStephen M. Cameron static int __init hpsa_init(void) 6125edd16368SStephen M. Cameron { 612631468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 6127edd16368SStephen M. Cameron } 6128edd16368SStephen M. Cameron 6129edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 6130edd16368SStephen M. Cameron { 6131edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 6132edd16368SStephen M. Cameron } 6133edd16368SStephen M. Cameron 6134e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 6135e1f7de0cSMatt Gates { 6136e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 6137e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 6138e1f7de0cSMatt Gates 6139e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 6140e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 6141e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 6142e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 6143e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 6144e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 6145e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 6146e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 6147e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 6148e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 6149e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 6150e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 6151e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 6152e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 6153e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 6154e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 6155e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 6156e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 6157e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 6158e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 6159e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 6160e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 6161e1f7de0cSMatt Gates VERIFY_OFFSET(Tag, 0x68); 6162e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 6163e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 6164e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 6165e1f7de0cSMatt Gates #undef VERIFY_OFFSET 6166e1f7de0cSMatt Gates } 6167e1f7de0cSMatt Gates 6168edd16368SStephen M. Cameron module_init(hpsa_init); 6169edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 6170